blob: 25a3d4df43556ad07b893b98d001addb4357bab6 [file] [log] [blame]
Jim Grosbach1287f4f2010-09-17 18:46:17 +00001//===-- ARM/ARMMCCodeEmitter.cpp - Convert ARM code to machine code -------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the ARMMCCodeEmitter class.
11//
12//===----------------------------------------------------------------------===//
13
Chris Lattner63274cb2010-11-15 05:19:05 +000014#define DEBUG_TYPE "mccodeemitter"
Chandler Carruthed0881b2012-12-03 16:50:05 +000015#include "MCTargetDesc/ARMMCTargetDesc.h"
Evan Chenga20cde32011-07-20 23:34:39 +000016#include "MCTargetDesc/ARMAddressingModes.h"
Evan Chengad5f4852011-07-23 00:00:19 +000017#include "MCTargetDesc/ARMBaseInfo.h"
18#include "MCTargetDesc/ARMFixupKinds.h"
Evan Chenga20cde32011-07-20 23:34:39 +000019#include "MCTargetDesc/ARMMCExpr.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000020#include "llvm/ADT/APFloat.h"
21#include "llvm/ADT/Statistic.h"
Jim Grosbach1287f4f2010-09-17 18:46:17 +000022#include "llvm/MC/MCCodeEmitter.h"
Eric Christopher6ac277c2012-08-09 22:10:21 +000023#include "llvm/MC/MCContext.h"
Jim Grosbach1287f4f2010-09-17 18:46:17 +000024#include "llvm/MC/MCExpr.h"
25#include "llvm/MC/MCInst.h"
Evan Chengc5e6d2f2011-07-11 03:57:24 +000026#include "llvm/MC/MCInstrInfo.h"
Evan Chengad5f4852011-07-23 00:00:19 +000027#include "llvm/MC/MCRegisterInfo.h"
Evan Chengc5e6d2f2011-07-11 03:57:24 +000028#include "llvm/MC/MCSubtargetInfo.h"
Jim Grosbach1287f4f2010-09-17 18:46:17 +000029#include "llvm/Support/raw_ostream.h"
Evan Chengc5e6d2f2011-07-11 03:57:24 +000030
Jim Grosbach1287f4f2010-09-17 18:46:17 +000031using namespace llvm;
32
Jim Grosbach0fb841f2010-11-04 01:12:30 +000033STATISTIC(MCNumEmitted, "Number of MC instructions emitted.");
34STATISTIC(MCNumCPRelocations, "Number of constant pool relocations created.");
Jim Grosbach91029092010-10-07 22:12:50 +000035
Jim Grosbach1287f4f2010-09-17 18:46:17 +000036namespace {
37class ARMMCCodeEmitter : public MCCodeEmitter {
Craig Toppera60c0f12012-09-15 17:09:36 +000038 ARMMCCodeEmitter(const ARMMCCodeEmitter &) LLVM_DELETED_FUNCTION;
39 void operator=(const ARMMCCodeEmitter &) LLVM_DELETED_FUNCTION;
Evan Chengc5e6d2f2011-07-11 03:57:24 +000040 const MCInstrInfo &MCII;
41 const MCSubtargetInfo &STI;
Eric Christopher6ac277c2012-08-09 22:10:21 +000042 const MCContext &CTX;
Jim Grosbach1287f4f2010-09-17 18:46:17 +000043
44public:
Evan Chengc5e6d2f2011-07-11 03:57:24 +000045 ARMMCCodeEmitter(const MCInstrInfo &mcii, const MCSubtargetInfo &sti,
46 MCContext &ctx)
Eric Christopher6ac277c2012-08-09 22:10:21 +000047 : MCII(mcii), STI(sti), CTX(ctx) {
Jim Grosbach1287f4f2010-09-17 18:46:17 +000048 }
49
50 ~ARMMCCodeEmitter() {}
51
Evan Chengc5e6d2f2011-07-11 03:57:24 +000052 bool isThumb() const {
53 // FIXME: Can tablegen auto-generate this?
54 return (STI.getFeatureBits() & ARM::ModeThumb) != 0;
55 }
56 bool isThumb2() const {
57 return isThumb() && (STI.getFeatureBits() & ARM::FeatureThumb2) != 0;
58 }
Tim Northoverd6a729b2014-01-06 14:28:05 +000059 bool isTargetMachO() const {
Evan Chengc5e6d2f2011-07-11 03:57:24 +000060 Triple TT(STI.getTargetTriple());
Tim Northoverd6a729b2014-01-06 14:28:05 +000061 return TT.isOSBinFormatMachO();
Evan Chengc5e6d2f2011-07-11 03:57:24 +000062 }
63
Jim Grosbach6fead932010-10-12 17:11:26 +000064 unsigned getMachineSoImmOpValue(unsigned SoImm) const;
65
Jim Grosbach8aed3862010-10-07 21:57:55 +000066 // getBinaryCodeForInstr - TableGen'erated function for getting the
67 // binary encoding for an instruction.
Owen Andersond845d9d2012-01-24 18:37:29 +000068 uint64_t getBinaryCodeForInstr(const MCInst &MI,
Jim Grosbach2eed7a12010-11-03 23:52:49 +000069 SmallVectorImpl<MCFixup> &Fixups) const;
Jim Grosbach8aed3862010-10-07 21:57:55 +000070
71 /// getMachineOpValue - Return binary encoding of operand. If the machine
72 /// operand requires relocation, record the relocation and return zero.
Jim Grosbach2eed7a12010-11-03 23:52:49 +000073 unsigned getMachineOpValue(const MCInst &MI,const MCOperand &MO,
74 SmallVectorImpl<MCFixup> &Fixups) const;
Jim Grosbach8aed3862010-10-07 21:57:55 +000075
Evan Cheng965b3c72011-01-13 07:58:56 +000076 /// getHiLo16ImmOpValue - Return the encoding for the hi / low 16-bit of
Owen Anderson4ebf4712011-02-08 22:39:40 +000077 /// the specified operand. This is used for operands with :lower16: and
Evan Cheng965b3c72011-01-13 07:58:56 +000078 /// :upper16: prefixes.
79 uint32_t getHiLo16ImmOpValue(const MCInst &MI, unsigned OpIdx,
80 SmallVectorImpl<MCFixup> &Fixups) const;
Jason W Kim5a97bd82010-11-18 23:37:15 +000081
Bill Wendlinge84eb992010-11-03 01:49:29 +000082 bool EncodeAddrModeOpValues(const MCInst &MI, unsigned OpIdx,
Jim Grosbach2eed7a12010-11-03 23:52:49 +000083 unsigned &Reg, unsigned &Imm,
84 SmallVectorImpl<MCFixup> &Fixups) const;
Bill Wendlinge84eb992010-11-03 01:49:29 +000085
Jim Grosbach9e199462010-12-06 23:57:07 +000086 /// getThumbBLTargetOpValue - Return encoding info for Thumb immediate
Bill Wendling3392bfc2010-12-09 00:39:08 +000087 /// BL branch target.
Jim Grosbach9e199462010-12-06 23:57:07 +000088 uint32_t getThumbBLTargetOpValue(const MCInst &MI, unsigned OpIdx,
89 SmallVectorImpl<MCFixup> &Fixups) const;
90
Bill Wendling3392bfc2010-12-09 00:39:08 +000091 /// getThumbBLXTargetOpValue - Return encoding info for Thumb immediate
92 /// BLX branch target.
93 uint32_t getThumbBLXTargetOpValue(const MCInst &MI, unsigned OpIdx,
94 SmallVectorImpl<MCFixup> &Fixups) const;
95
Jim Grosbache119da12010-12-10 18:21:33 +000096 /// getThumbBRTargetOpValue - Return encoding info for Thumb branch target.
97 uint32_t getThumbBRTargetOpValue(const MCInst &MI, unsigned OpIdx,
98 SmallVectorImpl<MCFixup> &Fixups) const;
99
Jim Grosbach78485ad2010-12-10 17:13:40 +0000100 /// getThumbBCCTargetOpValue - Return encoding info for Thumb branch target.
101 uint32_t getThumbBCCTargetOpValue(const MCInst &MI, unsigned OpIdx,
102 SmallVectorImpl<MCFixup> &Fixups) const;
103
Jim Grosbach62b68112010-12-09 19:04:53 +0000104 /// getThumbCBTargetOpValue - Return encoding info for Thumb branch target.
105 uint32_t getThumbCBTargetOpValue(const MCInst &MI, unsigned OpIdx,
Bill Wendlinga7d6aa92010-12-08 23:01:43 +0000106 SmallVectorImpl<MCFixup> &Fixups) const;
107
Jim Grosbach9d6d77a2010-11-11 18:04:49 +0000108 /// getBranchTargetOpValue - Return encoding info for 24-bit immediate
109 /// branch target.
110 uint32_t getBranchTargetOpValue(const MCInst &MI, unsigned OpIdx,
111 SmallVectorImpl<MCFixup> &Fixups) const;
112
Owen Anderson578074b2010-12-13 19:31:11 +0000113 /// getUnconditionalBranchTargetOpValue - Return encoding info for 24-bit
114 /// immediate Thumb2 direct branch target.
115 uint32_t getUnconditionalBranchTargetOpValue(const MCInst &MI, unsigned OpIdx,
116 SmallVectorImpl<MCFixup> &Fixups) const;
Owen Anderson1732c2e2011-08-30 21:58:18 +0000117
Jason W Kimd2e2f562011-02-04 19:47:15 +0000118 /// getARMBranchTargetOpValue - Return encoding info for 24-bit immediate
119 /// branch target.
120 uint32_t getARMBranchTargetOpValue(const MCInst &MI, unsigned OpIdx,
121 SmallVectorImpl<MCFixup> &Fixups) const;
Jim Grosbach7b811d32012-02-27 21:36:23 +0000122 uint32_t getARMBLTargetOpValue(const MCInst &MI, unsigned OpIdx,
123 SmallVectorImpl<MCFixup> &Fixups) const;
Owen Andersonb205c022011-08-26 23:32:08 +0000124 uint32_t getARMBLXTargetOpValue(const MCInst &MI, unsigned OpIdx,
Jim Grosbach7b811d32012-02-27 21:36:23 +0000125 SmallVectorImpl<MCFixup> &Fixups) const;
Owen Anderson578074b2010-12-13 19:31:11 +0000126
Jim Grosbachdc35e062010-12-01 19:47:31 +0000127 /// getAdrLabelOpValue - Return encoding info for 12-bit immediate
128 /// ADR label target.
129 uint32_t getAdrLabelOpValue(const MCInst &MI, unsigned OpIdx,
130 SmallVectorImpl<MCFixup> &Fixups) const;
Jim Grosbach509dc2a2010-12-14 22:28:03 +0000131 uint32_t getThumbAdrLabelOpValue(const MCInst &MI, unsigned OpIdx,
132 SmallVectorImpl<MCFixup> &Fixups) const;
Owen Anderson6d375e52010-12-14 00:36:49 +0000133 uint32_t getT2AdrLabelOpValue(const MCInst &MI, unsigned OpIdx,
134 SmallVectorImpl<MCFixup> &Fixups) const;
Owen Anderson4ebf4712011-02-08 22:39:40 +0000135
Jim Grosbachdc35e062010-12-01 19:47:31 +0000136
Bill Wendlinge84eb992010-11-03 01:49:29 +0000137 /// getAddrModeImm12OpValue - Return encoding info for 'reg +/- imm12'
138 /// operand.
Jim Grosbach2eed7a12010-11-03 23:52:49 +0000139 uint32_t getAddrModeImm12OpValue(const MCInst &MI, unsigned OpIdx,
140 SmallVectorImpl<MCFixup> &Fixups) const;
Bill Wendlinge84eb992010-11-03 01:49:29 +0000141
Bill Wendling092a7bd2010-12-14 03:36:38 +0000142 /// getThumbAddrModeRegRegOpValue - Return encoding for 'reg + reg' operand.
143 uint32_t getThumbAddrModeRegRegOpValue(const MCInst &MI, unsigned OpIdx,
144 SmallVectorImpl<MCFixup> &Fixups)const;
Owen Andersonb0fa1272010-12-10 22:11:13 +0000145
Owen Anderson943fb602010-12-01 19:18:46 +0000146 /// getT2AddrModeImm8s4OpValue - Return encoding info for 'reg +/- imm8<<2'
147 /// operand.
148 uint32_t getT2AddrModeImm8s4OpValue(const MCInst &MI, unsigned OpIdx,
149 SmallVectorImpl<MCFixup> &Fixups) const;
Jim Grosbacha05627e2011-09-09 18:37:27 +0000150
151 /// getT2AddrModeImm0_1020s4OpValue - Return encoding info for 'reg + imm8<<2'
152 /// operand.
153 uint32_t getT2AddrModeImm0_1020s4OpValue(const MCInst &MI, unsigned OpIdx,
154 SmallVectorImpl<MCFixup> &Fixups) const;
155
Jim Grosbach7db8d692011-09-08 22:07:06 +0000156 /// getT2Imm8s4OpValue - Return encoding info for '+/- imm8<<2'
157 /// operand.
158 uint32_t getT2Imm8s4OpValue(const MCInst &MI, unsigned OpIdx,
159 SmallVectorImpl<MCFixup> &Fixups) const;
Owen Anderson943fb602010-12-01 19:18:46 +0000160
161
Jim Grosbachdbfb5ed2010-11-09 17:20:53 +0000162 /// getLdStSORegOpValue - Return encoding info for 'reg +/- reg shop imm'
163 /// operand as needed by load/store instructions.
164 uint32_t getLdStSORegOpValue(const MCInst &MI, unsigned OpIdx,
165 SmallVectorImpl<MCFixup> &Fixups) const;
166
Jim Grosbachcc4a4912010-11-10 23:38:36 +0000167 /// getLdStmModeOpValue - Return encoding for load/store multiple mode.
168 uint32_t getLdStmModeOpValue(const MCInst &MI, unsigned OpIdx,
169 SmallVectorImpl<MCFixup> &Fixups) const {
170 ARM_AM::AMSubMode Mode = (ARM_AM::AMSubMode)MI.getOperand(OpIdx).getImm();
171 switch (Mode) {
Craig Toppere55c5562012-02-07 02:50:20 +0000172 default: llvm_unreachable("Unknown addressing sub-mode!");
Jim Grosbachcc4a4912010-11-10 23:38:36 +0000173 case ARM_AM::da: return 0;
174 case ARM_AM::ia: return 1;
175 case ARM_AM::db: return 2;
176 case ARM_AM::ib: return 3;
177 }
178 }
Jim Grosbach38b469e2010-11-15 20:47:07 +0000179 /// getShiftOp - Return the shift opcode (bit[6:5]) of the immediate value.
180 ///
181 unsigned getShiftOp(ARM_AM::ShiftOpc ShOpc) const {
182 switch (ShOpc) {
Jim Grosbach38b469e2010-11-15 20:47:07 +0000183 case ARM_AM::no_shift:
184 case ARM_AM::lsl: return 0;
185 case ARM_AM::lsr: return 1;
186 case ARM_AM::asr: return 2;
187 case ARM_AM::ror:
188 case ARM_AM::rrx: return 3;
189 }
David Blaikie46a9f012012-01-20 21:51:11 +0000190 llvm_unreachable("Invalid ShiftOpc!");
Jim Grosbach38b469e2010-11-15 20:47:07 +0000191 }
192
193 /// getAddrMode2OpValue - Return encoding for addrmode2 operands.
194 uint32_t getAddrMode2OpValue(const MCInst &MI, unsigned OpIdx,
195 SmallVectorImpl<MCFixup> &Fixups) const;
196
197 /// getAddrMode2OffsetOpValue - Return encoding for am2offset operands.
198 uint32_t getAddrMode2OffsetOpValue(const MCInst &MI, unsigned OpIdx,
199 SmallVectorImpl<MCFixup> &Fixups) const;
200
Jim Grosbachd3595712011-08-03 23:50:40 +0000201 /// getPostIdxRegOpValue - Return encoding for postidx_reg operands.
202 uint32_t getPostIdxRegOpValue(const MCInst &MI, unsigned OpIdx,
203 SmallVectorImpl<MCFixup> &Fixups) const;
204
Jim Grosbach68685e62010-11-11 16:55:29 +0000205 /// getAddrMode3OffsetOpValue - Return encoding for am3offset operands.
206 uint32_t getAddrMode3OffsetOpValue(const MCInst &MI, unsigned OpIdx,
207 SmallVectorImpl<MCFixup> &Fixups) const;
208
Jim Grosbach607efcb2010-11-11 01:09:40 +0000209 /// getAddrMode3OpValue - Return encoding for addrmode3 operands.
210 uint32_t getAddrMode3OpValue(const MCInst &MI, unsigned OpIdx,
211 SmallVectorImpl<MCFixup> &Fixups) const;
Jim Grosbachcc4a4912010-11-10 23:38:36 +0000212
Jim Grosbach49bcd6f2010-12-07 21:50:47 +0000213 /// getAddrModeThumbSPOpValue - Return encoding info for 'reg +/- imm12'
214 /// operand.
215 uint32_t getAddrModeThumbSPOpValue(const MCInst &MI, unsigned OpIdx,
216 SmallVectorImpl<MCFixup> &Fixups) const;
217
Bill Wendling092a7bd2010-12-14 03:36:38 +0000218 /// getAddrModeISOpValue - Encode the t_addrmode_is# operands.
219 uint32_t getAddrModeISOpValue(const MCInst &MI, unsigned OpIdx,
Bill Wendling03e75762010-12-15 08:51:02 +0000220 SmallVectorImpl<MCFixup> &Fixups) const;
Bill Wendlinga9e3df72010-11-30 22:57:21 +0000221
Bill Wendling8a6449c2010-12-08 01:57:09 +0000222 /// getAddrModePCOpValue - Return encoding for t_addrmode_pc operands.
223 uint32_t getAddrModePCOpValue(const MCInst &MI, unsigned OpIdx,
224 SmallVectorImpl<MCFixup> &Fixups) const;
225
Bill Wendlinge84eb992010-11-03 01:49:29 +0000226 /// getAddrMode5OpValue - Return encoding info for 'reg +/- imm8' operand.
Jim Grosbach2eed7a12010-11-03 23:52:49 +0000227 uint32_t getAddrMode5OpValue(const MCInst &MI, unsigned OpIdx,
228 SmallVectorImpl<MCFixup> &Fixups) const;
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000229
Jim Grosbachd9d31da2010-10-12 23:00:24 +0000230 /// getCCOutOpValue - Return encoding of the 's' bit.
Jim Grosbach2eed7a12010-11-03 23:52:49 +0000231 unsigned getCCOutOpValue(const MCInst &MI, unsigned Op,
232 SmallVectorImpl<MCFixup> &Fixups) const {
Jim Grosbachd9d31da2010-10-12 23:00:24 +0000233 // The operand is either reg0 or CPSR. The 's' bit is encoded as '0' or
234 // '1' respectively.
235 return MI.getOperand(Op).getReg() == ARM::CPSR;
236 }
Jim Grosbachefd53692010-10-12 23:53:58 +0000237
Jim Grosbach12e493a2010-10-12 23:18:08 +0000238 /// getSOImmOpValue - Return an encoded 12-bit shifted-immediate value.
Jim Grosbach2eed7a12010-11-03 23:52:49 +0000239 unsigned getSOImmOpValue(const MCInst &MI, unsigned Op,
240 SmallVectorImpl<MCFixup> &Fixups) const {
Jim Grosbach12e493a2010-10-12 23:18:08 +0000241 unsigned SoImm = MI.getOperand(Op).getImm();
242 int SoImmVal = ARM_AM::getSOImmVal(SoImm);
243 assert(SoImmVal != -1 && "Not a valid so_imm value!");
244
245 // Encode rotate_imm.
246 unsigned Binary = (ARM_AM::getSOImmValRot((unsigned)SoImmVal) >> 1)
247 << ARMII::SoRotImmShift;
248
249 // Encode immed_8.
250 Binary |= ARM_AM::getSOImmValImm((unsigned)SoImmVal);
251 return Binary;
252 }
Jim Grosbachc4a0c292010-12-10 21:57:34 +0000253
Owen Anderson8fdd1722010-11-12 21:12:40 +0000254 /// getT2SOImmOpValue - Return an encoded 12-bit shifted-immediate value.
255 unsigned getT2SOImmOpValue(const MCInst &MI, unsigned Op,
256 SmallVectorImpl<MCFixup> &Fixups) const {
257 unsigned SoImm = MI.getOperand(Op).getImm();
258 unsigned Encoded = ARM_AM::getT2SOImmVal(SoImm);
259 assert(Encoded != ~0U && "Not a Thumb2 so_imm value?");
260 return Encoded;
261 }
Jim Grosbachd9d31da2010-10-12 23:00:24 +0000262
Owen Anderson50d662b2010-11-29 22:44:32 +0000263 unsigned getT2AddrModeSORegOpValue(const MCInst &MI, unsigned OpNum,
264 SmallVectorImpl<MCFixup> &Fixups) const;
265 unsigned getT2AddrModeImm8OpValue(const MCInst &MI, unsigned OpNum,
266 SmallVectorImpl<MCFixup> &Fixups) const;
Owen Andersone22c7322010-11-30 00:14:31 +0000267 unsigned getT2AddrModeImm8OffsetOpValue(const MCInst &MI, unsigned OpNum,
268 SmallVectorImpl<MCFixup> &Fixups) const;
Owen Anderson299382e2010-11-30 19:19:31 +0000269 unsigned getT2AddrModeImm12OffsetOpValue(const MCInst &MI, unsigned OpNum,
270 SmallVectorImpl<MCFixup> &Fixups) const;
Owen Anderson50d662b2010-11-29 22:44:32 +0000271
Jim Grosbachefd53692010-10-12 23:53:58 +0000272 /// getSORegOpValue - Return an encoded so_reg shifted register value.
Owen Anderson04912702011-07-21 23:38:37 +0000273 unsigned getSORegRegOpValue(const MCInst &MI, unsigned Op,
274 SmallVectorImpl<MCFixup> &Fixups) const;
275 unsigned getSORegImmOpValue(const MCInst &MI, unsigned Op,
Jim Grosbach2eed7a12010-11-03 23:52:49 +0000276 SmallVectorImpl<MCFixup> &Fixups) const;
Owen Anderson8fdd1722010-11-12 21:12:40 +0000277 unsigned getT2SORegOpValue(const MCInst &MI, unsigned Op,
278 SmallVectorImpl<MCFixup> &Fixups) const;
Jim Grosbachefd53692010-10-12 23:53:58 +0000279
Jim Grosbach2eed7a12010-11-03 23:52:49 +0000280 unsigned getNEONVcvtImm32OpValue(const MCInst &MI, unsigned Op,
281 SmallVectorImpl<MCFixup> &Fixups) const {
Owen Andersonfadb9512010-10-27 22:49:00 +0000282 return 64 - MI.getOperand(Op).getImm();
283 }
Jim Grosbach68a335e2010-10-15 17:15:16 +0000284
Jim Grosbach2eed7a12010-11-03 23:52:49 +0000285 unsigned getBitfieldInvertedMaskOpValue(const MCInst &MI, unsigned Op,
286 SmallVectorImpl<MCFixup> &Fixups) const;
Jim Grosbach5edb03e2010-10-21 22:03:21 +0000287
Jim Grosbach2eed7a12010-11-03 23:52:49 +0000288 unsigned getRegisterListOpValue(const MCInst &MI, unsigned Op,
289 SmallVectorImpl<MCFixup> &Fixups) const;
290 unsigned getAddrMode6AddressOpValue(const MCInst &MI, unsigned Op,
291 SmallVectorImpl<MCFixup> &Fixups) const;
Mon P Wang92ff16b2011-05-09 17:47:27 +0000292 unsigned getAddrMode6OneLane32AddressOpValue(const MCInst &MI, unsigned Op,
293 SmallVectorImpl<MCFixup> &Fixups) const;
Bob Wilson318ce7c2010-11-30 00:00:42 +0000294 unsigned getAddrMode6DupAddressOpValue(const MCInst &MI, unsigned Op,
295 SmallVectorImpl<MCFixup> &Fixups) const;
Jim Grosbach2eed7a12010-11-03 23:52:49 +0000296 unsigned getAddrMode6OffsetOpValue(const MCInst &MI, unsigned Op,
297 SmallVectorImpl<MCFixup> &Fixups) const;
Jim Grosbach74ef9e12010-10-30 00:37:59 +0000298
Bill Wendling77ad1dc2011-03-07 23:38:41 +0000299 unsigned getShiftRight8Imm(const MCInst &MI, unsigned Op,
300 SmallVectorImpl<MCFixup> &Fixups) const;
301 unsigned getShiftRight16Imm(const MCInst &MI, unsigned Op,
302 SmallVectorImpl<MCFixup> &Fixups) const;
303 unsigned getShiftRight32Imm(const MCInst &MI, unsigned Op,
304 SmallVectorImpl<MCFixup> &Fixups) const;
305 unsigned getShiftRight64Imm(const MCInst &MI, unsigned Op,
306 SmallVectorImpl<MCFixup> &Fixups) const;
Bill Wendling3b1459b2011-03-01 01:00:59 +0000307
Owen Andersonc4030382011-08-08 20:42:17 +0000308 unsigned getThumbSRImmOpValue(const MCInst &MI, unsigned Op,
309 SmallVectorImpl<MCFixup> &Fixups) const;
310
Owen Anderson7ffe3b32010-11-11 19:07:48 +0000311 unsigned NEONThumb2DataIPostEncoder(const MCInst &MI,
312 unsigned EncodedValue) const;
Owen Anderson99a8cb42010-11-11 21:36:43 +0000313 unsigned NEONThumb2LoadStorePostEncoder(const MCInst &MI,
Bill Wendling87240d42010-12-01 21:54:50 +0000314 unsigned EncodedValue) const;
Owen Andersonce2250f2010-11-11 23:12:55 +0000315 unsigned NEONThumb2DupPostEncoder(const MCInst &MI,
Bill Wendling87240d42010-12-01 21:54:50 +0000316 unsigned EncodedValue) const;
Joey Goulydf686002013-07-17 13:59:38 +0000317 unsigned NEONThumb2V8PostEncoder(const MCInst &MI,
318 unsigned EncodedValue) const;
Bill Wendling87240d42010-12-01 21:54:50 +0000319
320 unsigned VFPThumb2PostEncoder(const MCInst &MI,
321 unsigned EncodedValue) const;
Owen Anderson7ffe3b32010-11-11 19:07:48 +0000322
Jim Grosbach0fb841f2010-11-04 01:12:30 +0000323 void EmitByte(unsigned char C, raw_ostream &OS) const {
Jim Grosbach1287f4f2010-09-17 18:46:17 +0000324 OS << (char)C;
Jim Grosbach1287f4f2010-09-17 18:46:17 +0000325 }
326
Jim Grosbach0fb841f2010-11-04 01:12:30 +0000327 void EmitConstant(uint64_t Val, unsigned Size, raw_ostream &OS) const {
Jim Grosbach1287f4f2010-09-17 18:46:17 +0000328 // Output the constant in little endian byte order.
329 for (unsigned i = 0; i != Size; ++i) {
Jim Grosbach0fb841f2010-11-04 01:12:30 +0000330 EmitByte(Val & 255, OS);
Jim Grosbach1287f4f2010-09-17 18:46:17 +0000331 Val >>= 8;
332 }
333 }
334
Jim Grosbach1287f4f2010-09-17 18:46:17 +0000335 void EncodeInstruction(const MCInst &MI, raw_ostream &OS,
336 SmallVectorImpl<MCFixup> &Fixups) const;
Jim Grosbach1287f4f2010-09-17 18:46:17 +0000337};
338
339} // end anonymous namespace
340
Evan Chengc5e6d2f2011-07-11 03:57:24 +0000341MCCodeEmitter *llvm::createARMMCCodeEmitter(const MCInstrInfo &MCII,
Jim Grosbachc3b04272012-05-15 17:35:52 +0000342 const MCRegisterInfo &MRI,
Evan Chengc5e6d2f2011-07-11 03:57:24 +0000343 const MCSubtargetInfo &STI,
Bill Wendlingf9eebb52010-11-02 22:53:11 +0000344 MCContext &Ctx) {
Evan Chengc5e6d2f2011-07-11 03:57:24 +0000345 return new ARMMCCodeEmitter(MCII, STI, Ctx);
Jim Grosbach1287f4f2010-09-17 18:46:17 +0000346}
347
Jim Grosbachc4a0c292010-12-10 21:57:34 +0000348/// NEONThumb2DataIPostEncoder - Post-process encoded NEON data-processing
349/// instructions, and rewrite them to their Thumb2 form if we are currently in
Owen Anderson7ffe3b32010-11-11 19:07:48 +0000350/// Thumb2 mode.
351unsigned ARMMCCodeEmitter::NEONThumb2DataIPostEncoder(const MCInst &MI,
352 unsigned EncodedValue) const {
Evan Chengc5e6d2f2011-07-11 03:57:24 +0000353 if (isThumb2()) {
Jim Grosbachc4a0c292010-12-10 21:57:34 +0000354 // NEON Thumb2 data-processsing encodings are very simple: bit 24 is moved
Owen Anderson7ffe3b32010-11-11 19:07:48 +0000355 // to bit 12 of the high half-word (i.e. bit 28), and bits 27-24 are
356 // set to 1111.
357 unsigned Bit24 = EncodedValue & 0x01000000;
358 unsigned Bit28 = Bit24 << 4;
359 EncodedValue &= 0xEFFFFFFF;
360 EncodedValue |= Bit28;
361 EncodedValue |= 0x0F000000;
362 }
Jim Grosbachc4a0c292010-12-10 21:57:34 +0000363
Owen Anderson7ffe3b32010-11-11 19:07:48 +0000364 return EncodedValue;
365}
366
Owen Anderson99a8cb42010-11-11 21:36:43 +0000367/// NEONThumb2LoadStorePostEncoder - Post-process encoded NEON load/store
Jim Grosbachc4a0c292010-12-10 21:57:34 +0000368/// instructions, and rewrite them to their Thumb2 form if we are currently in
Owen Anderson99a8cb42010-11-11 21:36:43 +0000369/// Thumb2 mode.
370unsigned ARMMCCodeEmitter::NEONThumb2LoadStorePostEncoder(const MCInst &MI,
371 unsigned EncodedValue) const {
Evan Chengc5e6d2f2011-07-11 03:57:24 +0000372 if (isThumb2()) {
Owen Anderson99a8cb42010-11-11 21:36:43 +0000373 EncodedValue &= 0xF0FFFFFF;
374 EncodedValue |= 0x09000000;
375 }
Jim Grosbachc4a0c292010-12-10 21:57:34 +0000376
Owen Anderson99a8cb42010-11-11 21:36:43 +0000377 return EncodedValue;
378}
379
Owen Andersonce2250f2010-11-11 23:12:55 +0000380/// NEONThumb2DupPostEncoder - Post-process encoded NEON vdup
Jim Grosbachc4a0c292010-12-10 21:57:34 +0000381/// instructions, and rewrite them to their Thumb2 form if we are currently in
Owen Andersonce2250f2010-11-11 23:12:55 +0000382/// Thumb2 mode.
383unsigned ARMMCCodeEmitter::NEONThumb2DupPostEncoder(const MCInst &MI,
384 unsigned EncodedValue) const {
Evan Chengc5e6d2f2011-07-11 03:57:24 +0000385 if (isThumb2()) {
Owen Andersonce2250f2010-11-11 23:12:55 +0000386 EncodedValue &= 0x00FFFFFF;
387 EncodedValue |= 0xEE000000;
388 }
Jim Grosbachc4a0c292010-12-10 21:57:34 +0000389
Owen Andersonce2250f2010-11-11 23:12:55 +0000390 return EncodedValue;
391}
392
Joey Goulydf686002013-07-17 13:59:38 +0000393/// Post-process encoded NEON v8 instructions, and rewrite them to Thumb2 form
394/// if we are in Thumb2.
395unsigned ARMMCCodeEmitter::NEONThumb2V8PostEncoder(const MCInst &MI,
396 unsigned EncodedValue) const {
397 if (isThumb2()) {
398 EncodedValue |= 0xC000000; // Set bits 27-26
399 }
400
401 return EncodedValue;
402}
403
Bill Wendling87240d42010-12-01 21:54:50 +0000404/// VFPThumb2PostEncoder - Post-process encoded VFP instructions and rewrite
405/// them to their Thumb2 form if we are currently in Thumb2 mode.
406unsigned ARMMCCodeEmitter::
407VFPThumb2PostEncoder(const MCInst &MI, unsigned EncodedValue) const {
Evan Chengc5e6d2f2011-07-11 03:57:24 +0000408 if (isThumb2()) {
Bill Wendling87240d42010-12-01 21:54:50 +0000409 EncodedValue &= 0x0FFFFFFF;
410 EncodedValue |= 0xE0000000;
411 }
412 return EncodedValue;
413}
Owen Anderson99a8cb42010-11-11 21:36:43 +0000414
Jim Grosbachc43c9302010-10-08 21:45:55 +0000415/// getMachineOpValue - Return binary encoding of operand. If the machine
416/// operand requires relocation, record the relocation and return zero.
Jim Grosbach2eed7a12010-11-03 23:52:49 +0000417unsigned ARMMCCodeEmitter::
418getMachineOpValue(const MCInst &MI, const MCOperand &MO,
419 SmallVectorImpl<MCFixup> &Fixups) const {
Bill Wendling6f52f8a2010-10-14 02:33:26 +0000420 if (MO.isReg()) {
Bill Wendlingf9eebb52010-11-02 22:53:11 +0000421 unsigned Reg = MO.getReg();
Bill Wendlingbc07a892013-06-18 07:20:20 +0000422 unsigned RegNo = CTX.getRegisterInfo()->getEncodingValue(Reg);
Jim Grosbach96d82842010-10-29 23:21:03 +0000423
Jim Grosbachee48d2d2010-11-30 23:51:41 +0000424 // Q registers are encoded as 2x their register number.
Bill Wendlingf9eebb52010-11-02 22:53:11 +0000425 switch (Reg) {
426 default:
427 return RegNo;
428 case ARM::Q0: case ARM::Q1: case ARM::Q2: case ARM::Q3:
429 case ARM::Q4: case ARM::Q5: case ARM::Q6: case ARM::Q7:
430 case ARM::Q8: case ARM::Q9: case ARM::Q10: case ARM::Q11:
431 case ARM::Q12: case ARM::Q13: case ARM::Q14: case ARM::Q15:
432 return 2 * RegNo;
Owen Anderson2bfa8ed2010-10-21 20:49:13 +0000433 }
Bill Wendling6f52f8a2010-10-14 02:33:26 +0000434 } else if (MO.isImm()) {
Jim Grosbachc43c9302010-10-08 21:45:55 +0000435 return static_cast<unsigned>(MO.getImm());
Bill Wendling6f52f8a2010-10-14 02:33:26 +0000436 } else if (MO.isFPImm()) {
437 return static_cast<unsigned>(APFloat(MO.getFPImm())
438 .bitcastToAPInt().getHiBits(32).getLimitedValue());
Jim Grosbachc43c9302010-10-08 21:45:55 +0000439 }
Bill Wendlingf9eebb52010-11-02 22:53:11 +0000440
Jim Grosbach2aeb8b92010-11-19 00:27:09 +0000441 llvm_unreachable("Unable to encode MCOperand!");
Jim Grosbachc43c9302010-10-08 21:45:55 +0000442}
443
Bill Wendling603bd8f2010-11-02 22:31:46 +0000444/// getAddrModeImmOpValue - Return encoding info for 'reg +/- imm' operand.
Jim Grosbach2eed7a12010-11-03 23:52:49 +0000445bool ARMMCCodeEmitter::
446EncodeAddrModeOpValues(const MCInst &MI, unsigned OpIdx, unsigned &Reg,
447 unsigned &Imm, SmallVectorImpl<MCFixup> &Fixups) const {
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000448 const MCOperand &MO = MI.getOperand(OpIdx);
449 const MCOperand &MO1 = MI.getOperand(OpIdx + 1);
Jim Grosbach2ba03aa2010-11-01 23:45:50 +0000450
Bill Wendlingbc07a892013-06-18 07:20:20 +0000451 Reg = CTX.getRegisterInfo()->getEncodingValue(MO.getReg());
Bill Wendlinge84eb992010-11-03 01:49:29 +0000452
453 int32_t SImm = MO1.getImm();
454 bool isAdd = true;
Bill Wendling603bd8f2010-11-02 22:31:46 +0000455
Jim Grosbach505607e2010-10-28 18:34:10 +0000456 // Special value for #-0
Owen Anderson967674d2011-08-29 19:36:44 +0000457 if (SImm == INT32_MIN) {
Bill Wendlinge84eb992010-11-03 01:49:29 +0000458 SImm = 0;
Owen Anderson967674d2011-08-29 19:36:44 +0000459 isAdd = false;
460 }
Bill Wendling603bd8f2010-11-02 22:31:46 +0000461
Jim Grosbach505607e2010-10-28 18:34:10 +0000462 // Immediate is always encoded as positive. The 'U' bit controls add vs sub.
Bill Wendlinge84eb992010-11-03 01:49:29 +0000463 if (SImm < 0) {
464 SImm = -SImm;
465 isAdd = false;
466 }
Bill Wendling603bd8f2010-11-02 22:31:46 +0000467
Bill Wendlinge84eb992010-11-03 01:49:29 +0000468 Imm = SImm;
469 return isAdd;
470}
471
Bill Wendlinga7d6aa92010-12-08 23:01:43 +0000472/// getBranchTargetOpValue - Helper function to get the branch target operand,
473/// which is either an immediate or requires a fixup.
474static uint32_t getBranchTargetOpValue(const MCInst &MI, unsigned OpIdx,
475 unsigned FixupKind,
476 SmallVectorImpl<MCFixup> &Fixups) {
477 const MCOperand &MO = MI.getOperand(OpIdx);
478
479 // If the destination is an immediate, we have nothing to do.
480 if (MO.isImm()) return MO.getImm();
481 assert(MO.isExpr() && "Unexpected branch target type!");
482 const MCExpr *Expr = MO.getExpr();
483 MCFixupKind Kind = MCFixupKind(FixupKind);
Jim Grosbach5e5eabb2012-01-26 23:20:15 +0000484 Fixups.push_back(MCFixup::Create(0, Expr, Kind, MI.getLoc()));
Bill Wendlinga7d6aa92010-12-08 23:01:43 +0000485
486 // All of the information is in the fixup.
487 return 0;
488}
489
Owen Anderson5c160fd2011-08-31 18:30:20 +0000490// Thumb BL and BLX use a strange offset encoding where bits 22 and 21 are
491// determined by negating them and XOR'ing them with bit 23.
492static int32_t encodeThumbBLOffset(int32_t offset) {
493 offset >>= 1;
494 uint32_t S = (offset & 0x800000) >> 23;
495 uint32_t J1 = (offset & 0x400000) >> 22;
496 uint32_t J2 = (offset & 0x200000) >> 21;
497 J1 = (~J1 & 0x1);
498 J2 = (~J2 & 0x1);
499 J1 ^= S;
500 J2 ^= S;
501
502 offset &= ~0x600000;
503 offset |= J1 << 22;
504 offset |= J2 << 21;
505
506 return offset;
507}
508
Bill Wendlinga7d6aa92010-12-08 23:01:43 +0000509/// getThumbBLTargetOpValue - Return encoding info for immediate branch target.
Jim Grosbach9e199462010-12-06 23:57:07 +0000510uint32_t ARMMCCodeEmitter::
511getThumbBLTargetOpValue(const MCInst &MI, unsigned OpIdx,
512 SmallVectorImpl<MCFixup> &Fixups) const {
Owen Anderson5c160fd2011-08-31 18:30:20 +0000513 const MCOperand MO = MI.getOperand(OpIdx);
514 if (MO.isExpr())
515 return ::getBranchTargetOpValue(MI, OpIdx, ARM::fixup_arm_thumb_bl,
516 Fixups);
517 return encodeThumbBLOffset(MO.getImm());
Jim Grosbach9e199462010-12-06 23:57:07 +0000518}
519
Bill Wendling3392bfc2010-12-09 00:39:08 +0000520/// getThumbBLXTargetOpValue - Return encoding info for Thumb immediate
521/// BLX branch target.
522uint32_t ARMMCCodeEmitter::
523getThumbBLXTargetOpValue(const MCInst &MI, unsigned OpIdx,
524 SmallVectorImpl<MCFixup> &Fixups) const {
Owen Anderson5c160fd2011-08-31 18:30:20 +0000525 const MCOperand MO = MI.getOperand(OpIdx);
526 if (MO.isExpr())
527 return ::getBranchTargetOpValue(MI, OpIdx, ARM::fixup_arm_thumb_blx,
528 Fixups);
529 return encodeThumbBLOffset(MO.getImm());
Bill Wendling3392bfc2010-12-09 00:39:08 +0000530}
531
Jim Grosbache119da12010-12-10 18:21:33 +0000532/// getThumbBRTargetOpValue - Return encoding info for Thumb branch target.
533uint32_t ARMMCCodeEmitter::
534getThumbBRTargetOpValue(const MCInst &MI, unsigned OpIdx,
535 SmallVectorImpl<MCFixup> &Fixups) const {
Owen Anderson543c89f2011-08-30 22:03:20 +0000536 const MCOperand MO = MI.getOperand(OpIdx);
537 if (MO.isExpr())
Owen Anderson5c160fd2011-08-31 18:30:20 +0000538 return ::getBranchTargetOpValue(MI, OpIdx, ARM::fixup_arm_thumb_br,
539 Fixups);
Owen Anderson543c89f2011-08-30 22:03:20 +0000540 return (MO.getImm() >> 1);
Jim Grosbache119da12010-12-10 18:21:33 +0000541}
542
Jim Grosbach78485ad2010-12-10 17:13:40 +0000543/// getThumbBCCTargetOpValue - Return encoding info for Thumb branch target.
544uint32_t ARMMCCodeEmitter::
545getThumbBCCTargetOpValue(const MCInst &MI, unsigned OpIdx,
Jim Grosbache119da12010-12-10 18:21:33 +0000546 SmallVectorImpl<MCFixup> &Fixups) const {
Owen Andersona455a0b2011-08-31 20:26:14 +0000547 const MCOperand MO = MI.getOperand(OpIdx);
548 if (MO.isExpr())
549 return ::getBranchTargetOpValue(MI, OpIdx, ARM::fixup_arm_thumb_bcc,
550 Fixups);
551 return (MO.getImm() >> 1);
Jim Grosbach78485ad2010-12-10 17:13:40 +0000552}
553
Jim Grosbach62b68112010-12-09 19:04:53 +0000554/// getThumbCBTargetOpValue - Return encoding info for Thumb branch target.
Bill Wendlinga7d6aa92010-12-08 23:01:43 +0000555uint32_t ARMMCCodeEmitter::
Jim Grosbach62b68112010-12-09 19:04:53 +0000556getThumbCBTargetOpValue(const MCInst &MI, unsigned OpIdx,
Bill Wendlinga7d6aa92010-12-08 23:01:43 +0000557 SmallVectorImpl<MCFixup> &Fixups) const {
Owen Andersonfdf3cd72011-08-30 22:15:17 +0000558 const MCOperand MO = MI.getOperand(OpIdx);
559 if (MO.isExpr())
560 return ::getBranchTargetOpValue(MI, OpIdx, ARM::fixup_arm_thumb_cb, Fixups);
561 return (MO.getImm() >> 1);
Bill Wendlinga7d6aa92010-12-08 23:01:43 +0000562}
563
Jason W Kimd2e2f562011-02-04 19:47:15 +0000564/// Return true if this branch has a non-always predication
565static bool HasConditionalBranch(const MCInst &MI) {
566 int NumOp = MI.getNumOperands();
567 if (NumOp >= 2) {
568 for (int i = 0; i < NumOp-1; ++i) {
569 const MCOperand &MCOp1 = MI.getOperand(i);
570 const MCOperand &MCOp2 = MI.getOperand(i + 1);
Owen Anderson1732c2e2011-08-30 21:58:18 +0000571 if (MCOp1.isImm() && MCOp2.isReg() &&
Jason W Kimd2e2f562011-02-04 19:47:15 +0000572 (MCOp2.getReg() == 0 || MCOp2.getReg() == ARM::CPSR)) {
Owen Anderson1732c2e2011-08-30 21:58:18 +0000573 if (ARMCC::CondCodes(MCOp1.getImm()) != ARMCC::AL)
Jason W Kimd2e2f562011-02-04 19:47:15 +0000574 return true;
575 }
576 }
577 }
578 return false;
579}
580
Bill Wendlinga7d6aa92010-12-08 23:01:43 +0000581/// getBranchTargetOpValue - Return encoding info for 24-bit immediate branch
582/// target.
Jim Grosbach9d6d77a2010-11-11 18:04:49 +0000583uint32_t ARMMCCodeEmitter::
584getBranchTargetOpValue(const MCInst &MI, unsigned OpIdx,
Bill Wendlinga7d6aa92010-12-08 23:01:43 +0000585 SmallVectorImpl<MCFixup> &Fixups) const {
Jim Grosbachaecdd872010-12-10 23:41:10 +0000586 // FIXME: This really, really shouldn't use TargetMachine. We don't want
587 // coupling between MC and TM anywhere we can help it.
Evan Chengc5e6d2f2011-07-11 03:57:24 +0000588 if (isThumb2())
Owen Anderson578074b2010-12-13 19:31:11 +0000589 return
590 ::getBranchTargetOpValue(MI, OpIdx, ARM::fixup_t2_condbranch, Fixups);
Jason W Kimd2e2f562011-02-04 19:47:15 +0000591 return getARMBranchTargetOpValue(MI, OpIdx, Fixups);
Jim Grosbach9d6d77a2010-11-11 18:04:49 +0000592}
593
Jason W Kimd2e2f562011-02-04 19:47:15 +0000594/// getBranchTargetOpValue - Return encoding info for 24-bit immediate branch
595/// target.
596uint32_t ARMMCCodeEmitter::
597getARMBranchTargetOpValue(const MCInst &MI, unsigned OpIdx,
598 SmallVectorImpl<MCFixup> &Fixups) const {
Owen Anderson6c70e582011-08-26 22:54:51 +0000599 const MCOperand MO = MI.getOperand(OpIdx);
600 if (MO.isExpr()) {
Owen Anderson1732c2e2011-08-30 21:58:18 +0000601 if (HasConditionalBranch(MI))
Owen Anderson6c70e582011-08-26 22:54:51 +0000602 return ::getBranchTargetOpValue(MI, OpIdx,
603 ARM::fixup_arm_condbranch, Fixups);
Owen Anderson1732c2e2011-08-30 21:58:18 +0000604 return ::getBranchTargetOpValue(MI, OpIdx,
Owen Anderson6c70e582011-08-26 22:54:51 +0000605 ARM::fixup_arm_uncondbranch, Fixups);
606 }
607
608 return MO.getImm() >> 2;
Jason W Kimd2e2f562011-02-04 19:47:15 +0000609}
610
Owen Andersonb205c022011-08-26 23:32:08 +0000611uint32_t ARMMCCodeEmitter::
Jim Grosbach7b811d32012-02-27 21:36:23 +0000612getARMBLTargetOpValue(const MCInst &MI, unsigned OpIdx,
613 SmallVectorImpl<MCFixup> &Fixups) const {
614 const MCOperand MO = MI.getOperand(OpIdx);
James Molloyfb5cd602012-03-30 09:15:32 +0000615 if (MO.isExpr()) {
616 if (HasConditionalBranch(MI))
617 return ::getBranchTargetOpValue(MI, OpIdx,
618 ARM::fixup_arm_condbl, Fixups);
619 return ::getBranchTargetOpValue(MI, OpIdx, ARM::fixup_arm_uncondbl, Fixups);
620 }
Jim Grosbach7b811d32012-02-27 21:36:23 +0000621
622 return MO.getImm() >> 2;
623}
624
625uint32_t ARMMCCodeEmitter::
Owen Andersonb205c022011-08-26 23:32:08 +0000626getARMBLXTargetOpValue(const MCInst &MI, unsigned OpIdx,
627 SmallVectorImpl<MCFixup> &Fixups) const {
628 const MCOperand MO = MI.getOperand(OpIdx);
Jim Grosbach7b811d32012-02-27 21:36:23 +0000629 if (MO.isExpr())
630 return ::getBranchTargetOpValue(MI, OpIdx, ARM::fixup_arm_blx, Fixups);
Jason W Kimd2e2f562011-02-04 19:47:15 +0000631
Owen Andersonb205c022011-08-26 23:32:08 +0000632 return MO.getImm() >> 1;
633}
Jason W Kimd2e2f562011-02-04 19:47:15 +0000634
Owen Anderson578074b2010-12-13 19:31:11 +0000635/// getUnconditionalBranchTargetOpValue - Return encoding info for 24-bit
636/// immediate branch target.
637uint32_t ARMMCCodeEmitter::
638getUnconditionalBranchTargetOpValue(const MCInst &MI, unsigned OpIdx,
639 SmallVectorImpl<MCFixup> &Fixups) const {
Mihai Popaad18d3c2013-08-09 10:38:32 +0000640 unsigned Val = 0;
641 const MCOperand MO = MI.getOperand(OpIdx);
642
643 if(MO.isExpr())
Lang Hamesb5281662013-10-28 20:51:11 +0000644 return ::getBranchTargetOpValue(MI, OpIdx, ARM::fixup_t2_uncondbranch, Fixups);
Mihai Popaad18d3c2013-08-09 10:38:32 +0000645 else
646 Val = MO.getImm() >> 1;
647
Owen Anderson578074b2010-12-13 19:31:11 +0000648 bool I = (Val & 0x800000);
649 bool J1 = (Val & 0x400000);
650 bool J2 = (Val & 0x200000);
651 if (I ^ J1)
652 Val &= ~0x400000;
653 else
654 Val |= 0x400000;
Owen Anderson4ebf4712011-02-08 22:39:40 +0000655
Owen Anderson578074b2010-12-13 19:31:11 +0000656 if (I ^ J2)
657 Val &= ~0x200000;
658 else
659 Val |= 0x200000;
Owen Anderson4ebf4712011-02-08 22:39:40 +0000660
Owen Anderson578074b2010-12-13 19:31:11 +0000661 return Val;
662}
663
Jiangning Liu10dd40e2012-08-02 08:13:13 +0000664/// getAdrLabelOpValue - Return encoding info for 12-bit shifted-immediate
665/// ADR label target.
Jim Grosbachdc35e062010-12-01 19:47:31 +0000666uint32_t ARMMCCodeEmitter::
667getAdrLabelOpValue(const MCInst &MI, unsigned OpIdx,
668 SmallVectorImpl<MCFixup> &Fixups) const {
Owen Andersona01bcbf2011-08-26 18:09:22 +0000669 const MCOperand MO = MI.getOperand(OpIdx);
670 if (MO.isExpr())
671 return ::getBranchTargetOpValue(MI, OpIdx, ARM::fixup_arm_adr_pcrel_12,
672 Fixups);
Mihai Popa0e1012f2013-08-13 14:02:13 +0000673 int64_t offset = MO.getImm();
Owen Andersona01bcbf2011-08-26 18:09:22 +0000674 uint32_t Val = 0x2000;
Jiangning Liu10dd40e2012-08-02 08:13:13 +0000675
Tim Northover29931ab2013-02-27 16:43:09 +0000676 int SoImmVal;
Jiangning Liu10dd40e2012-08-02 08:13:13 +0000677 if (offset == INT32_MIN) {
678 Val = 0x1000;
Tim Northover29931ab2013-02-27 16:43:09 +0000679 SoImmVal = 0;
Jiangning Liu10dd40e2012-08-02 08:13:13 +0000680 } else if (offset < 0) {
Owen Andersona01bcbf2011-08-26 18:09:22 +0000681 Val = 0x1000;
682 offset *= -1;
Tim Northover29931ab2013-02-27 16:43:09 +0000683 SoImmVal = ARM_AM::getSOImmVal(offset);
684 if(SoImmVal == -1) {
685 Val = 0x2000;
686 offset *= -1;
687 SoImmVal = ARM_AM::getSOImmVal(offset);
688 }
689 } else {
690 SoImmVal = ARM_AM::getSOImmVal(offset);
691 if(SoImmVal == -1) {
692 Val = 0x1000;
693 offset *= -1;
694 SoImmVal = ARM_AM::getSOImmVal(offset);
695 }
Owen Andersona01bcbf2011-08-26 18:09:22 +0000696 }
Jiangning Liu10dd40e2012-08-02 08:13:13 +0000697
Jiangning Liu10dd40e2012-08-02 08:13:13 +0000698 assert(SoImmVal != -1 && "Not a valid so_imm value!");
699
700 Val |= SoImmVal;
Owen Andersona01bcbf2011-08-26 18:09:22 +0000701 return Val;
Jim Grosbachdc35e062010-12-01 19:47:31 +0000702}
703
Jiangning Liu10dd40e2012-08-02 08:13:13 +0000704/// getT2AdrLabelOpValue - Return encoding info for 12-bit immediate ADR label
Owen Anderson6d375e52010-12-14 00:36:49 +0000705/// target.
706uint32_t ARMMCCodeEmitter::
707getT2AdrLabelOpValue(const MCInst &MI, unsigned OpIdx,
708 SmallVectorImpl<MCFixup> &Fixups) const {
Owen Andersona01bcbf2011-08-26 18:09:22 +0000709 const MCOperand MO = MI.getOperand(OpIdx);
710 if (MO.isExpr())
711 return ::getBranchTargetOpValue(MI, OpIdx, ARM::fixup_t2_adr_pcrel_12,
712 Fixups);
Owen Anderson5bfb0e02011-09-09 22:24:36 +0000713 int32_t Val = MO.getImm();
Jiangning Liu10dd40e2012-08-02 08:13:13 +0000714 if (Val == INT32_MIN)
715 Val = 0x1000;
716 else if (Val < 0) {
Owen Anderson5bfb0e02011-09-09 22:24:36 +0000717 Val *= -1;
718 Val |= 0x1000;
719 }
720 return Val;
Owen Anderson6d375e52010-12-14 00:36:49 +0000721}
722
Jiangning Liu10dd40e2012-08-02 08:13:13 +0000723/// getThumbAdrLabelOpValue - Return encoding info for 8-bit immediate ADR label
Jim Grosbach509dc2a2010-12-14 22:28:03 +0000724/// target.
725uint32_t ARMMCCodeEmitter::
726getThumbAdrLabelOpValue(const MCInst &MI, unsigned OpIdx,
727 SmallVectorImpl<MCFixup> &Fixups) const {
Owen Andersona01bcbf2011-08-26 18:09:22 +0000728 const MCOperand MO = MI.getOperand(OpIdx);
729 if (MO.isExpr())
730 return ::getBranchTargetOpValue(MI, OpIdx, ARM::fixup_thumb_adr_pcrel_10,
731 Fixups);
732 return MO.getImm();
Jim Grosbach509dc2a2010-12-14 22:28:03 +0000733}
734
Bill Wendling092a7bd2010-12-14 03:36:38 +0000735/// getThumbAddrModeRegRegOpValue - Return encoding info for 'reg + reg'
736/// operand.
Owen Andersonb0fa1272010-12-10 22:11:13 +0000737uint32_t ARMMCCodeEmitter::
Bill Wendling092a7bd2010-12-14 03:36:38 +0000738getThumbAddrModeRegRegOpValue(const MCInst &MI, unsigned OpIdx,
739 SmallVectorImpl<MCFixup> &) const {
740 // [Rn, Rm]
741 // {5-3} = Rm
742 // {2-0} = Rn
Owen Andersonb0fa1272010-12-10 22:11:13 +0000743 const MCOperand &MO1 = MI.getOperand(OpIdx);
Bill Wendling092a7bd2010-12-14 03:36:38 +0000744 const MCOperand &MO2 = MI.getOperand(OpIdx + 1);
Bill Wendlingbc07a892013-06-18 07:20:20 +0000745 unsigned Rn = CTX.getRegisterInfo()->getEncodingValue(MO1.getReg());
746 unsigned Rm = CTX.getRegisterInfo()->getEncodingValue(MO2.getReg());
Owen Andersonb0fa1272010-12-10 22:11:13 +0000747 return (Rm << 3) | Rn;
748}
749
Bill Wendlinge84eb992010-11-03 01:49:29 +0000750/// getAddrModeImm12OpValue - Return encoding info for 'reg +/- imm12' operand.
Jim Grosbach2eed7a12010-11-03 23:52:49 +0000751uint32_t ARMMCCodeEmitter::
752getAddrModeImm12OpValue(const MCInst &MI, unsigned OpIdx,
753 SmallVectorImpl<MCFixup> &Fixups) const {
Bill Wendlinge84eb992010-11-03 01:49:29 +0000754 // {17-13} = reg
755 // {12} = (U)nsigned (add == '1', sub == '0')
756 // {11-0} = imm12
757 unsigned Reg, Imm12;
Jim Grosbach0fb841f2010-11-04 01:12:30 +0000758 bool isAdd = true;
759 // If The first operand isn't a register, we have a label reference.
760 const MCOperand &MO = MI.getOperand(OpIdx);
Owen Anderson4ebf4712011-02-08 22:39:40 +0000761 if (!MO.isReg()) {
Bill Wendlingbc07a892013-06-18 07:20:20 +0000762 Reg = CTX.getRegisterInfo()->getEncodingValue(ARM::PC); // Rn is PC.
Jim Grosbach0fb841f2010-11-04 01:12:30 +0000763 Imm12 = 0;
764
Owen Anderson4a9eb5f2011-09-12 20:36:51 +0000765 if (MO.isExpr()) {
766 const MCExpr *Expr = MO.getExpr();
Amaury de la Vieuvilleeac0bad2013-06-18 08:13:05 +0000767 isAdd = false ; // 'U' bit is set as part of the fixup.
Jim Grosbachc4a0c292010-12-10 21:57:34 +0000768
Owen Anderson4a9eb5f2011-09-12 20:36:51 +0000769 MCFixupKind Kind;
770 if (isThumb2())
771 Kind = MCFixupKind(ARM::fixup_t2_ldst_pcrel_12);
772 else
773 Kind = MCFixupKind(ARM::fixup_arm_ldst_pcrel_12);
Jim Grosbach5e5eabb2012-01-26 23:20:15 +0000774 Fixups.push_back(MCFixup::Create(0, Expr, Kind, MI.getLoc()));
Jim Grosbach0fb841f2010-11-04 01:12:30 +0000775
Owen Anderson4a9eb5f2011-09-12 20:36:51 +0000776 ++MCNumCPRelocations;
777 } else {
778 Reg = ARM::PC;
779 int32_t Offset = MO.getImm();
Mihai Popa46c1bcb2013-08-16 12:03:00 +0000780 if (Offset == INT32_MIN) {
781 Offset = 0;
782 isAdd = false;
783 } else if (Offset < 0) {
Owen Anderson4a9eb5f2011-09-12 20:36:51 +0000784 Offset *= -1;
785 isAdd = false;
786 }
787 Imm12 = Offset;
788 }
Jim Grosbach0fb841f2010-11-04 01:12:30 +0000789 } else
790 isAdd = EncodeAddrModeOpValues(MI, OpIdx, Reg, Imm12, Fixups);
Bill Wendlinge84eb992010-11-03 01:49:29 +0000791
Bill Wendlinge84eb992010-11-03 01:49:29 +0000792 uint32_t Binary = Imm12 & 0xfff;
793 // Immediate is always encoded as positive. The 'U' bit controls add vs sub.
Jim Grosbach505607e2010-10-28 18:34:10 +0000794 if (isAdd)
Bill Wendlinge84eb992010-11-03 01:49:29 +0000795 Binary |= (1 << 12);
796 Binary |= (Reg << 13);
797 return Binary;
798}
799
Jim Grosbach7db8d692011-09-08 22:07:06 +0000800/// getT2Imm8s4OpValue - Return encoding info for
801/// '+/- imm8<<2' operand.
802uint32_t ARMMCCodeEmitter::
803getT2Imm8s4OpValue(const MCInst &MI, unsigned OpIdx,
804 SmallVectorImpl<MCFixup> &Fixups) const {
805 // FIXME: The immediate operand should have already been encoded like this
806 // before ever getting here. The encoder method should just need to combine
807 // the MI operands for the register and the offset into a single
808 // representation for the complex operand in the .td file. This isn't just
809 // style, unfortunately. As-is, we can't represent the distinct encoding
810 // for #-0.
811
812 // {8} = (U)nsigned (add == '1', sub == '0')
813 // {7-0} = imm8
814 int32_t Imm8 = MI.getOperand(OpIdx).getImm();
815 bool isAdd = Imm8 >= 0;
816
817 // Immediate is always encoded as positive. The 'U' bit controls add vs sub.
818 if (Imm8 < 0)
Richard Smithf3c75f72012-08-24 00:35:46 +0000819 Imm8 = -(uint32_t)Imm8;
Jim Grosbach7db8d692011-09-08 22:07:06 +0000820
821 // Scaled by 4.
822 Imm8 /= 4;
823
824 uint32_t Binary = Imm8 & 0xff;
825 // Immediate is always encoded as positive. The 'U' bit controls add vs sub.
826 if (isAdd)
827 Binary |= (1 << 8);
828 return Binary;
829}
830
Owen Anderson943fb602010-12-01 19:18:46 +0000831/// getT2AddrModeImm8s4OpValue - Return encoding info for
832/// 'reg +/- imm8<<2' operand.
833uint32_t ARMMCCodeEmitter::
834getT2AddrModeImm8s4OpValue(const MCInst &MI, unsigned OpIdx,
835 SmallVectorImpl<MCFixup> &Fixups) const {
Jim Grosbache69f7242010-12-10 21:05:07 +0000836 // {12-9} = reg
837 // {8} = (U)nsigned (add == '1', sub == '0')
838 // {7-0} = imm8
Owen Anderson943fb602010-12-01 19:18:46 +0000839 unsigned Reg, Imm8;
840 bool isAdd = true;
841 // If The first operand isn't a register, we have a label reference.
842 const MCOperand &MO = MI.getOperand(OpIdx);
843 if (!MO.isReg()) {
Bill Wendlingbc07a892013-06-18 07:20:20 +0000844 Reg = CTX.getRegisterInfo()->getEncodingValue(ARM::PC); // Rn is PC.
Owen Anderson943fb602010-12-01 19:18:46 +0000845 Imm8 = 0;
846 isAdd = false ; // 'U' bit is set as part of the fixup.
847
848 assert(MO.isExpr() && "Unexpected machine operand type!");
849 const MCExpr *Expr = MO.getExpr();
Jim Grosbach8648c102011-12-19 23:06:24 +0000850 MCFixupKind Kind = MCFixupKind(ARM::fixup_t2_pcrel_10);
Jim Grosbach5e5eabb2012-01-26 23:20:15 +0000851 Fixups.push_back(MCFixup::Create(0, Expr, Kind, MI.getLoc()));
Owen Anderson943fb602010-12-01 19:18:46 +0000852
853 ++MCNumCPRelocations;
854 } else
855 isAdd = EncodeAddrModeOpValues(MI, OpIdx, Reg, Imm8, Fixups);
856
Jim Grosbach7db8d692011-09-08 22:07:06 +0000857 // FIXME: The immediate operand should have already been encoded like this
858 // before ever getting here. The encoder method should just need to combine
859 // the MI operands for the register and the offset into a single
860 // representation for the complex operand in the .td file. This isn't just
861 // style, unfortunately. As-is, we can't represent the distinct encoding
862 // for #-0.
Owen Anderson943fb602010-12-01 19:18:46 +0000863 uint32_t Binary = (Imm8 >> 2) & 0xff;
864 // Immediate is always encoded as positive. The 'U' bit controls add vs sub.
865 if (isAdd)
Jim Grosbache69f7242010-12-10 21:05:07 +0000866 Binary |= (1 << 8);
Owen Anderson943fb602010-12-01 19:18:46 +0000867 Binary |= (Reg << 9);
868 return Binary;
869}
870
Jim Grosbacha05627e2011-09-09 18:37:27 +0000871/// getT2AddrModeImm0_1020s4OpValue - Return encoding info for
872/// 'reg + imm8<<2' operand.
873uint32_t ARMMCCodeEmitter::
874getT2AddrModeImm0_1020s4OpValue(const MCInst &MI, unsigned OpIdx,
875 SmallVectorImpl<MCFixup> &Fixups) const {
876 // {11-8} = reg
877 // {7-0} = imm8
878 const MCOperand &MO = MI.getOperand(OpIdx);
879 const MCOperand &MO1 = MI.getOperand(OpIdx + 1);
Bill Wendlingbc07a892013-06-18 07:20:20 +0000880 unsigned Reg = CTX.getRegisterInfo()->getEncodingValue(MO.getReg());
Jim Grosbacha05627e2011-09-09 18:37:27 +0000881 unsigned Imm8 = MO1.getImm();
882 return (Reg << 8) | Imm8;
883}
884
Jason W Kim9c5b65d2011-01-12 00:19:25 +0000885// FIXME: This routine assumes that a binary
886// expression will always result in a PCRel expression
887// In reality, its only true if one or more subexpressions
888// is itself a PCRel (i.e. "." in asm or some other pcrel construct)
889// but this is good enough for now.
890static bool EvaluateAsPCRel(const MCExpr *Expr) {
891 switch (Expr->getKind()) {
Craig Toppere55c5562012-02-07 02:50:20 +0000892 default: llvm_unreachable("Unexpected expression type");
Jason W Kim9c5b65d2011-01-12 00:19:25 +0000893 case MCExpr::SymbolRef: return false;
894 case MCExpr::Binary: return true;
Jason W Kim9c5b65d2011-01-12 00:19:25 +0000895 }
896}
897
Evan Cheng965b3c72011-01-13 07:58:56 +0000898uint32_t
899ARMMCCodeEmitter::getHiLo16ImmOpValue(const MCInst &MI, unsigned OpIdx,
900 SmallVectorImpl<MCFixup> &Fixups) const {
Jason W Kim5a97bd82010-11-18 23:37:15 +0000901 // {20-16} = imm{15-12}
902 // {11-0} = imm{11-0}
Jim Grosbachc4a0c292010-12-10 21:57:34 +0000903 const MCOperand &MO = MI.getOperand(OpIdx);
Evan Cheng965b3c72011-01-13 07:58:56 +0000904 if (MO.isImm())
905 // Hi / lo 16 bits already extracted during earlier passes.
Jason W Kim5a97bd82010-11-18 23:37:15 +0000906 return static_cast<unsigned>(MO.getImm());
Evan Cheng965b3c72011-01-13 07:58:56 +0000907
908 // Handle :upper16: and :lower16: assembly prefixes.
909 const MCExpr *E = MO.getExpr();
Jim Grosbach70bed4f2012-05-01 20:43:21 +0000910 MCFixupKind Kind;
Evan Cheng965b3c72011-01-13 07:58:56 +0000911 if (E->getKind() == MCExpr::Target) {
912 const ARMMCExpr *ARM16Expr = cast<ARMMCExpr>(E);
913 E = ARM16Expr->getSubExpr();
914
Evan Cheng965b3c72011-01-13 07:58:56 +0000915 switch (ARM16Expr->getKind()) {
Craig Toppere55c5562012-02-07 02:50:20 +0000916 default: llvm_unreachable("Unsupported ARMFixup");
Evan Cheng965b3c72011-01-13 07:58:56 +0000917 case ARMMCExpr::VK_ARM_HI16:
Tim Northoverd6a729b2014-01-06 14:28:05 +0000918 if (!isTargetMachO() && EvaluateAsPCRel(E))
Evan Chengc5e6d2f2011-07-11 03:57:24 +0000919 Kind = MCFixupKind(isThumb2()
Evan Chengd4a5c052011-01-14 02:38:49 +0000920 ? ARM::fixup_t2_movt_hi16_pcrel
921 : ARM::fixup_arm_movt_hi16_pcrel);
922 else
Evan Chengc5e6d2f2011-07-11 03:57:24 +0000923 Kind = MCFixupKind(isThumb2()
Evan Chengd4a5c052011-01-14 02:38:49 +0000924 ? ARM::fixup_t2_movt_hi16
925 : ARM::fixup_arm_movt_hi16);
Jason W Kim5a97bd82010-11-18 23:37:15 +0000926 break;
Evan Cheng965b3c72011-01-13 07:58:56 +0000927 case ARMMCExpr::VK_ARM_LO16:
Tim Northoverd6a729b2014-01-06 14:28:05 +0000928 if (!isTargetMachO() && EvaluateAsPCRel(E))
Evan Chengc5e6d2f2011-07-11 03:57:24 +0000929 Kind = MCFixupKind(isThumb2()
Evan Chengd4a5c052011-01-14 02:38:49 +0000930 ? ARM::fixup_t2_movw_lo16_pcrel
931 : ARM::fixup_arm_movw_lo16_pcrel);
932 else
Evan Chengc5e6d2f2011-07-11 03:57:24 +0000933 Kind = MCFixupKind(isThumb2()
Evan Chengd4a5c052011-01-14 02:38:49 +0000934 ? ARM::fixup_t2_movw_lo16
935 : ARM::fixup_arm_movw_lo16);
Jason W Kim5a97bd82010-11-18 23:37:15 +0000936 break;
Jason W Kim5a97bd82010-11-18 23:37:15 +0000937 }
Jim Grosbach5e5eabb2012-01-26 23:20:15 +0000938 Fixups.push_back(MCFixup::Create(0, E, Kind, MI.getLoc()));
Jason W Kim5a97bd82010-11-18 23:37:15 +0000939 return 0;
Jim Grosbach70bed4f2012-05-01 20:43:21 +0000940 }
941 // If the expression doesn't have :upper16: or :lower16: on it,
942 // it's just a plain immediate expression, and those evaluate to
943 // the lower 16 bits of the expression regardless of whether
944 // we have a movt or a movw.
Tim Northoverd6a729b2014-01-06 14:28:05 +0000945 if (!isTargetMachO() && EvaluateAsPCRel(E))
Jim Grosbach70bed4f2012-05-01 20:43:21 +0000946 Kind = MCFixupKind(isThumb2()
947 ? ARM::fixup_t2_movw_lo16_pcrel
948 : ARM::fixup_arm_movw_lo16_pcrel);
949 else
950 Kind = MCFixupKind(isThumb2()
951 ? ARM::fixup_t2_movw_lo16
952 : ARM::fixup_arm_movw_lo16);
953 Fixups.push_back(MCFixup::Create(0, E, Kind, MI.getLoc()));
954 return 0;
Jason W Kim5a97bd82010-11-18 23:37:15 +0000955}
956
957uint32_t ARMMCCodeEmitter::
Jim Grosbachdbfb5ed2010-11-09 17:20:53 +0000958getLdStSORegOpValue(const MCInst &MI, unsigned OpIdx,
959 SmallVectorImpl<MCFixup> &Fixups) const {
960 const MCOperand &MO = MI.getOperand(OpIdx);
961 const MCOperand &MO1 = MI.getOperand(OpIdx+1);
962 const MCOperand &MO2 = MI.getOperand(OpIdx+2);
Bill Wendlingbc07a892013-06-18 07:20:20 +0000963 unsigned Rn = CTX.getRegisterInfo()->getEncodingValue(MO.getReg());
964 unsigned Rm = CTX.getRegisterInfo()->getEncodingValue(MO1.getReg());
Jim Grosbachdbfb5ed2010-11-09 17:20:53 +0000965 unsigned ShImm = ARM_AM::getAM2Offset(MO2.getImm());
966 bool isAdd = ARM_AM::getAM2Op(MO2.getImm()) == ARM_AM::add;
Jim Grosbach38b469e2010-11-15 20:47:07 +0000967 ARM_AM::ShiftOpc ShOp = ARM_AM::getAM2ShiftOpc(MO2.getImm());
968 unsigned SBits = getShiftOp(ShOp);
Jim Grosbachdbfb5ed2010-11-09 17:20:53 +0000969
Tim Northover0c97e762012-09-22 11:18:12 +0000970 // While "lsr #32" and "asr #32" exist, they are encoded with a 0 in the shift
971 // amount. However, it would be an easy mistake to make so check here.
972 assert((ShImm & ~0x1f) == 0 && "Out of range shift amount");
973
Jim Grosbachdbfb5ed2010-11-09 17:20:53 +0000974 // {16-13} = Rn
975 // {12} = isAdd
976 // {11-0} = shifter
977 // {3-0} = Rm
978 // {4} = 0
979 // {6-5} = type
980 // {11-7} = imm
Jim Grosbach607efcb2010-11-11 01:09:40 +0000981 uint32_t Binary = Rm;
Jim Grosbachdbfb5ed2010-11-09 17:20:53 +0000982 Binary |= Rn << 13;
983 Binary |= SBits << 5;
984 Binary |= ShImm << 7;
985 if (isAdd)
986 Binary |= 1 << 12;
987 return Binary;
988}
989
Jim Grosbach607efcb2010-11-11 01:09:40 +0000990uint32_t ARMMCCodeEmitter::
Jim Grosbach38b469e2010-11-15 20:47:07 +0000991getAddrMode2OpValue(const MCInst &MI, unsigned OpIdx,
992 SmallVectorImpl<MCFixup> &Fixups) const {
993 // {17-14} Rn
994 // {13} 1 == imm12, 0 == Rm
995 // {12} isAdd
996 // {11-0} imm12/Rm
997 const MCOperand &MO = MI.getOperand(OpIdx);
Bill Wendlingbc07a892013-06-18 07:20:20 +0000998 unsigned Rn = CTX.getRegisterInfo()->getEncodingValue(MO.getReg());
Jim Grosbach38b469e2010-11-15 20:47:07 +0000999 uint32_t Binary = getAddrMode2OffsetOpValue(MI, OpIdx + 1, Fixups);
1000 Binary |= Rn << 14;
1001 return Binary;
1002}
1003
1004uint32_t ARMMCCodeEmitter::
1005getAddrMode2OffsetOpValue(const MCInst &MI, unsigned OpIdx,
1006 SmallVectorImpl<MCFixup> &Fixups) const {
1007 // {13} 1 == imm12, 0 == Rm
1008 // {12} isAdd
1009 // {11-0} imm12/Rm
1010 const MCOperand &MO = MI.getOperand(OpIdx);
1011 const MCOperand &MO1 = MI.getOperand(OpIdx+1);
1012 unsigned Imm = MO1.getImm();
1013 bool isAdd = ARM_AM::getAM2Op(Imm) == ARM_AM::add;
1014 bool isReg = MO.getReg() != 0;
1015 uint32_t Binary = ARM_AM::getAM2Offset(Imm);
1016 // if reg +/- reg, Rm will be non-zero. Otherwise, we have reg +/- imm12
1017 if (isReg) {
1018 ARM_AM::ShiftOpc ShOp = ARM_AM::getAM2ShiftOpc(Imm);
1019 Binary <<= 7; // Shift amount is bits [11:7]
1020 Binary |= getShiftOp(ShOp) << 5; // Shift type is bits [6:5]
Bill Wendlingbc07a892013-06-18 07:20:20 +00001021 Binary |= CTX.getRegisterInfo()->getEncodingValue(MO.getReg()); // Rm is bits [3:0]
Jim Grosbach38b469e2010-11-15 20:47:07 +00001022 }
1023 return Binary | (isAdd << 12) | (isReg << 13);
1024}
1025
1026uint32_t ARMMCCodeEmitter::
Jim Grosbachd3595712011-08-03 23:50:40 +00001027getPostIdxRegOpValue(const MCInst &MI, unsigned OpIdx,
1028 SmallVectorImpl<MCFixup> &Fixups) const {
1029 // {4} isAdd
1030 // {3-0} Rm
1031 const MCOperand &MO = MI.getOperand(OpIdx);
1032 const MCOperand &MO1 = MI.getOperand(OpIdx+1);
Jim Grosbacha70fbfd52011-08-05 16:11:38 +00001033 bool isAdd = MO1.getImm() != 0;
Bill Wendlingbc07a892013-06-18 07:20:20 +00001034 return CTX.getRegisterInfo()->getEncodingValue(MO.getReg()) | (isAdd << 4);
Jim Grosbachd3595712011-08-03 23:50:40 +00001035}
1036
1037uint32_t ARMMCCodeEmitter::
Jim Grosbach68685e62010-11-11 16:55:29 +00001038getAddrMode3OffsetOpValue(const MCInst &MI, unsigned OpIdx,
1039 SmallVectorImpl<MCFixup> &Fixups) const {
1040 // {9} 1 == imm8, 0 == Rm
1041 // {8} isAdd
1042 // {7-4} imm7_4/zero
1043 // {3-0} imm3_0/Rm
1044 const MCOperand &MO = MI.getOperand(OpIdx);
1045 const MCOperand &MO1 = MI.getOperand(OpIdx+1);
1046 unsigned Imm = MO1.getImm();
1047 bool isAdd = ARM_AM::getAM3Op(Imm) == ARM_AM::add;
1048 bool isImm = MO.getReg() == 0;
1049 uint32_t Imm8 = ARM_AM::getAM3Offset(Imm);
1050 // if reg +/- reg, Rm will be non-zero. Otherwise, we have reg +/- imm8
1051 if (!isImm)
Bill Wendlingbc07a892013-06-18 07:20:20 +00001052 Imm8 = CTX.getRegisterInfo()->getEncodingValue(MO.getReg());
Jim Grosbach68685e62010-11-11 16:55:29 +00001053 return Imm8 | (isAdd << 8) | (isImm << 9);
1054}
1055
1056uint32_t ARMMCCodeEmitter::
Jim Grosbach607efcb2010-11-11 01:09:40 +00001057getAddrMode3OpValue(const MCInst &MI, unsigned OpIdx,
1058 SmallVectorImpl<MCFixup> &Fixups) const {
1059 // {13} 1 == imm8, 0 == Rm
1060 // {12-9} Rn
1061 // {8} isAdd
1062 // {7-4} imm7_4/zero
1063 // {3-0} imm3_0/Rm
1064 const MCOperand &MO = MI.getOperand(OpIdx);
1065 const MCOperand &MO1 = MI.getOperand(OpIdx+1);
1066 const MCOperand &MO2 = MI.getOperand(OpIdx+2);
Jim Grosbach8648c102011-12-19 23:06:24 +00001067
1068 // If The first operand isn't a register, we have a label reference.
1069 if (!MO.isReg()) {
Bill Wendlingbc07a892013-06-18 07:20:20 +00001070 unsigned Rn = CTX.getRegisterInfo()->getEncodingValue(ARM::PC); // Rn is PC.
Jim Grosbach8648c102011-12-19 23:06:24 +00001071
1072 assert(MO.isExpr() && "Unexpected machine operand type!");
1073 const MCExpr *Expr = MO.getExpr();
1074 MCFixupKind Kind = MCFixupKind(ARM::fixup_arm_pcrel_10_unscaled);
Jim Grosbach5e5eabb2012-01-26 23:20:15 +00001075 Fixups.push_back(MCFixup::Create(0, Expr, Kind, MI.getLoc()));
Jim Grosbach8648c102011-12-19 23:06:24 +00001076
1077 ++MCNumCPRelocations;
1078 return (Rn << 9) | (1 << 13);
1079 }
Bill Wendlingbc07a892013-06-18 07:20:20 +00001080 unsigned Rn = CTX.getRegisterInfo()->getEncodingValue(MO.getReg());
Jim Grosbach607efcb2010-11-11 01:09:40 +00001081 unsigned Imm = MO2.getImm();
1082 bool isAdd = ARM_AM::getAM3Op(Imm) == ARM_AM::add;
1083 bool isImm = MO1.getReg() == 0;
1084 uint32_t Imm8 = ARM_AM::getAM3Offset(Imm);
1085 // if reg +/- reg, Rm will be non-zero. Otherwise, we have reg +/- imm8
1086 if (!isImm)
Bill Wendlingbc07a892013-06-18 07:20:20 +00001087 Imm8 = CTX.getRegisterInfo()->getEncodingValue(MO1.getReg());
Jim Grosbach607efcb2010-11-11 01:09:40 +00001088 return (Rn << 9) | Imm8 | (isAdd << 8) | (isImm << 13);
1089}
1090
Bill Wendling8a6449c2010-12-08 01:57:09 +00001091/// getAddrModeThumbSPOpValue - Encode the t_addrmode_sp operands.
Jim Grosbach49bcd6f2010-12-07 21:50:47 +00001092uint32_t ARMMCCodeEmitter::
1093getAddrModeThumbSPOpValue(const MCInst &MI, unsigned OpIdx,
1094 SmallVectorImpl<MCFixup> &Fixups) const {
1095 // [SP, #imm]
1096 // {7-0} = imm8
Jim Grosbach49bcd6f2010-12-07 21:50:47 +00001097 const MCOperand &MO1 = MI.getOperand(OpIdx + 1);
Bill Wendling8a6449c2010-12-08 01:57:09 +00001098 assert(MI.getOperand(OpIdx).getReg() == ARM::SP &&
1099 "Unexpected base register!");
Bill Wendling7d3bde92010-12-15 23:32:27 +00001100
Jim Grosbach49bcd6f2010-12-07 21:50:47 +00001101 // The immediate is already shifted for the implicit zeroes, so no change
1102 // here.
1103 return MO1.getImm() & 0xff;
1104}
1105
Bill Wendling092a7bd2010-12-14 03:36:38 +00001106/// getAddrModeISOpValue - Encode the t_addrmode_is# operands.
Bill Wendling0c4838b2010-12-09 21:49:07 +00001107uint32_t ARMMCCodeEmitter::
Bill Wendling092a7bd2010-12-14 03:36:38 +00001108getAddrModeISOpValue(const MCInst &MI, unsigned OpIdx,
Bill Wendling03e75762010-12-15 08:51:02 +00001109 SmallVectorImpl<MCFixup> &Fixups) const {
Bill Wendling811c9362010-11-30 07:44:32 +00001110 // [Rn, #imm]
1111 // {7-3} = imm5
1112 // {2-0} = Rn
1113 const MCOperand &MO = MI.getOperand(OpIdx);
1114 const MCOperand &MO1 = MI.getOperand(OpIdx + 1);
Bill Wendlingbc07a892013-06-18 07:20:20 +00001115 unsigned Rn = CTX.getRegisterInfo()->getEncodingValue(MO.getReg());
Matt Beaumont-Gaye9afc742010-12-16 01:34:26 +00001116 unsigned Imm5 = MO1.getImm();
Bill Wendling0c4838b2010-12-09 21:49:07 +00001117 return ((Imm5 & 0x1f) << 3) | Rn;
Bill Wendlinga9e3df72010-11-30 22:57:21 +00001118}
1119
Bill Wendling8a6449c2010-12-08 01:57:09 +00001120/// getAddrModePCOpValue - Return encoding for t_addrmode_pc operands.
1121uint32_t ARMMCCodeEmitter::
1122getAddrModePCOpValue(const MCInst &MI, unsigned OpIdx,
1123 SmallVectorImpl<MCFixup> &Fixups) const {
Owen Andersond16fb432011-08-30 22:10:03 +00001124 const MCOperand MO = MI.getOperand(OpIdx);
1125 if (MO.isExpr())
1126 return ::getBranchTargetOpValue(MI, OpIdx, ARM::fixup_arm_thumb_cp, Fixups);
1127 return (MO.getImm() >> 2);
Bill Wendling8a6449c2010-12-08 01:57:09 +00001128}
1129
Jim Grosbach30eb6c72010-12-01 21:09:40 +00001130/// getAddrMode5OpValue - Return encoding info for 'reg +/- imm10' operand.
Jim Grosbach2eed7a12010-11-03 23:52:49 +00001131uint32_t ARMMCCodeEmitter::
1132getAddrMode5OpValue(const MCInst &MI, unsigned OpIdx,
1133 SmallVectorImpl<MCFixup> &Fixups) const {
Bill Wendlinge84eb992010-11-03 01:49:29 +00001134 // {12-9} = reg
1135 // {8} = (U)nsigned (add == '1', sub == '0')
1136 // {7-0} = imm8
1137 unsigned Reg, Imm8;
Jim Grosbach2d3e5c12010-11-30 22:40:36 +00001138 bool isAdd;
Jim Grosbach0fb841f2010-11-04 01:12:30 +00001139 // If The first operand isn't a register, we have a label reference.
1140 const MCOperand &MO = MI.getOperand(OpIdx);
1141 if (!MO.isReg()) {
Bill Wendlingbc07a892013-06-18 07:20:20 +00001142 Reg = CTX.getRegisterInfo()->getEncodingValue(ARM::PC); // Rn is PC.
Jim Grosbach0fb841f2010-11-04 01:12:30 +00001143 Imm8 = 0;
Jim Grosbach2d3e5c12010-11-30 22:40:36 +00001144 isAdd = false; // 'U' bit is handled as part of the fixup.
Jim Grosbach0fb841f2010-11-04 01:12:30 +00001145
1146 assert(MO.isExpr() && "Unexpected machine operand type!");
1147 const MCExpr *Expr = MO.getExpr();
Owen Anderson0f7142d2010-12-08 00:18:36 +00001148 MCFixupKind Kind;
Evan Chengc5e6d2f2011-07-11 03:57:24 +00001149 if (isThumb2())
Owen Anderson0f7142d2010-12-08 00:18:36 +00001150 Kind = MCFixupKind(ARM::fixup_t2_pcrel_10);
1151 else
1152 Kind = MCFixupKind(ARM::fixup_arm_pcrel_10);
Jim Grosbach5e5eabb2012-01-26 23:20:15 +00001153 Fixups.push_back(MCFixup::Create(0, Expr, Kind, MI.getLoc()));
Jim Grosbach0fb841f2010-11-04 01:12:30 +00001154
1155 ++MCNumCPRelocations;
Jim Grosbach2d3e5c12010-11-30 22:40:36 +00001156 } else {
Jim Grosbach0fb841f2010-11-04 01:12:30 +00001157 EncodeAddrModeOpValues(MI, OpIdx, Reg, Imm8, Fixups);
Jim Grosbach2d3e5c12010-11-30 22:40:36 +00001158 isAdd = ARM_AM::getAM5Op(Imm8) == ARM_AM::add;
1159 }
Bill Wendlinge84eb992010-11-03 01:49:29 +00001160
Bill Wendlinge84eb992010-11-03 01:49:29 +00001161 uint32_t Binary = ARM_AM::getAM5Offset(Imm8);
1162 // Immediate is always encoded as positive. The 'U' bit controls add vs sub.
Jim Grosbach2d3e5c12010-11-30 22:40:36 +00001163 if (isAdd)
Bill Wendlinge84eb992010-11-03 01:49:29 +00001164 Binary |= (1 << 8);
1165 Binary |= (Reg << 9);
Jim Grosbach1e4d9a12010-10-26 22:37:02 +00001166 return Binary;
1167}
1168
Jim Grosbach2eed7a12010-11-03 23:52:49 +00001169unsigned ARMMCCodeEmitter::
Owen Anderson04912702011-07-21 23:38:37 +00001170getSORegRegOpValue(const MCInst &MI, unsigned OpIdx,
Jim Grosbach2eed7a12010-11-03 23:52:49 +00001171 SmallVectorImpl<MCFixup> &Fixups) const {
Bill Wendlingf9eebb52010-11-02 22:53:11 +00001172 // Sub-operands are [reg, reg, imm]. The first register is Rm, the reg to be
Owen Anderson7c965e72011-07-28 17:56:55 +00001173 // shifted. The second is Rs, the amount to shift by, and the third specifies
1174 // the type of the shift.
Jim Grosbach49b0c452010-11-03 22:03:20 +00001175 //
Jim Grosbachefd53692010-10-12 23:53:58 +00001176 // {3-0} = Rm.
Owen Anderson7c965e72011-07-28 17:56:55 +00001177 // {4} = 1
Jim Grosbachefd53692010-10-12 23:53:58 +00001178 // {6-5} = type
Owen Anderson7c965e72011-07-28 17:56:55 +00001179 // {11-8} = Rs
1180 // {7} = 0
Jim Grosbachefd53692010-10-12 23:53:58 +00001181
1182 const MCOperand &MO = MI.getOperand(OpIdx);
1183 const MCOperand &MO1 = MI.getOperand(OpIdx + 1);
1184 const MCOperand &MO2 = MI.getOperand(OpIdx + 2);
1185 ARM_AM::ShiftOpc SOpc = ARM_AM::getSORegShOp(MO2.getImm());
1186
1187 // Encode Rm.
Bill Wendlingbc07a892013-06-18 07:20:20 +00001188 unsigned Binary = CTX.getRegisterInfo()->getEncodingValue(MO.getReg());
Jim Grosbachefd53692010-10-12 23:53:58 +00001189
1190 // Encode the shift opcode.
1191 unsigned SBits = 0;
1192 unsigned Rs = MO1.getReg();
1193 if (Rs) {
1194 // Set shift operand (bit[7:4]).
1195 // LSL - 0001
1196 // LSR - 0011
1197 // ASR - 0101
1198 // ROR - 0111
Jim Grosbachefd53692010-10-12 23:53:58 +00001199 switch (SOpc) {
1200 default: llvm_unreachable("Unknown shift opc!");
1201 case ARM_AM::lsl: SBits = 0x1; break;
1202 case ARM_AM::lsr: SBits = 0x3; break;
1203 case ARM_AM::asr: SBits = 0x5; break;
1204 case ARM_AM::ror: SBits = 0x7; break;
Jim Grosbachefd53692010-10-12 23:53:58 +00001205 }
1206 }
Bill Wendlingf9eebb52010-11-02 22:53:11 +00001207
Jim Grosbachefd53692010-10-12 23:53:58 +00001208 Binary |= SBits << 4;
Jim Grosbachefd53692010-10-12 23:53:58 +00001209
Owen Anderson7c965e72011-07-28 17:56:55 +00001210 // Encode the shift operation Rs.
Owen Anderson04912702011-07-21 23:38:37 +00001211 // Encode Rs bit[11:8].
1212 assert(ARM_AM::getSORegOffset(MO2.getImm()) == 0);
Bill Wendlingbc07a892013-06-18 07:20:20 +00001213 return Binary | (CTX.getRegisterInfo()->getEncodingValue(Rs) << ARMII::RegRsShift);
Owen Anderson04912702011-07-21 23:38:37 +00001214}
1215
1216unsigned ARMMCCodeEmitter::
1217getSORegImmOpValue(const MCInst &MI, unsigned OpIdx,
1218 SmallVectorImpl<MCFixup> &Fixups) const {
Owen Anderson7c965e72011-07-28 17:56:55 +00001219 // Sub-operands are [reg, imm]. The first register is Rm, the reg to be
1220 // shifted. The second is the amount to shift by.
Owen Anderson04912702011-07-21 23:38:37 +00001221 //
1222 // {3-0} = Rm.
Owen Anderson7c965e72011-07-28 17:56:55 +00001223 // {4} = 0
Owen Anderson04912702011-07-21 23:38:37 +00001224 // {6-5} = type
Owen Anderson7c965e72011-07-28 17:56:55 +00001225 // {11-7} = imm
Owen Anderson04912702011-07-21 23:38:37 +00001226
1227 const MCOperand &MO = MI.getOperand(OpIdx);
1228 const MCOperand &MO1 = MI.getOperand(OpIdx + 1);
1229 ARM_AM::ShiftOpc SOpc = ARM_AM::getSORegShOp(MO1.getImm());
1230
1231 // Encode Rm.
Bill Wendlingbc07a892013-06-18 07:20:20 +00001232 unsigned Binary = CTX.getRegisterInfo()->getEncodingValue(MO.getReg());
Owen Anderson04912702011-07-21 23:38:37 +00001233
1234 // Encode the shift opcode.
1235 unsigned SBits = 0;
1236
1237 // Set shift operand (bit[6:4]).
1238 // LSL - 000
1239 // LSR - 010
1240 // ASR - 100
1241 // ROR - 110
1242 // RRX - 110 and bit[11:8] clear.
1243 switch (SOpc) {
1244 default: llvm_unreachable("Unknown shift opc!");
1245 case ARM_AM::lsl: SBits = 0x0; break;
1246 case ARM_AM::lsr: SBits = 0x2; break;
1247 case ARM_AM::asr: SBits = 0x4; break;
1248 case ARM_AM::ror: SBits = 0x6; break;
1249 case ARM_AM::rrx:
1250 Binary |= 0x60;
1251 return Binary;
Jim Grosbachefd53692010-10-12 23:53:58 +00001252 }
1253
1254 // Encode shift_imm bit[11:7].
Owen Anderson04912702011-07-21 23:38:37 +00001255 Binary |= SBits << 4;
Owen Andersone33c95d2011-08-11 18:41:59 +00001256 unsigned Offset = ARM_AM::getSORegOffset(MO1.getImm());
Richard Bartonba5b0cc2012-04-25 18:00:18 +00001257 assert(Offset < 32 && "Offset must be in range 0-31!");
Owen Andersone33c95d2011-08-11 18:41:59 +00001258 return Binary | (Offset << 7);
Jim Grosbachefd53692010-10-12 23:53:58 +00001259}
1260
Owen Anderson04912702011-07-21 23:38:37 +00001261
Jim Grosbach2eed7a12010-11-03 23:52:49 +00001262unsigned ARMMCCodeEmitter::
Owen Anderson50d662b2010-11-29 22:44:32 +00001263getT2AddrModeSORegOpValue(const MCInst &MI, unsigned OpNum,
1264 SmallVectorImpl<MCFixup> &Fixups) const {
1265 const MCOperand &MO1 = MI.getOperand(OpNum);
1266 const MCOperand &MO2 = MI.getOperand(OpNum+1);
Jim Grosbachc4a0c292010-12-10 21:57:34 +00001267 const MCOperand &MO3 = MI.getOperand(OpNum+2);
1268
Owen Anderson50d662b2010-11-29 22:44:32 +00001269 // Encoded as [Rn, Rm, imm].
1270 // FIXME: Needs fixup support.
Bill Wendlingbc07a892013-06-18 07:20:20 +00001271 unsigned Value = CTX.getRegisterInfo()->getEncodingValue(MO1.getReg());
Owen Anderson50d662b2010-11-29 22:44:32 +00001272 Value <<= 4;
Bill Wendlingbc07a892013-06-18 07:20:20 +00001273 Value |= CTX.getRegisterInfo()->getEncodingValue(MO2.getReg());
Owen Anderson50d662b2010-11-29 22:44:32 +00001274 Value <<= 2;
1275 Value |= MO3.getImm();
Jim Grosbachc4a0c292010-12-10 21:57:34 +00001276
Owen Anderson50d662b2010-11-29 22:44:32 +00001277 return Value;
1278}
1279
1280unsigned ARMMCCodeEmitter::
1281getT2AddrModeImm8OpValue(const MCInst &MI, unsigned OpNum,
1282 SmallVectorImpl<MCFixup> &Fixups) const {
1283 const MCOperand &MO1 = MI.getOperand(OpNum);
1284 const MCOperand &MO2 = MI.getOperand(OpNum+1);
1285
1286 // FIXME: Needs fixup support.
Bill Wendlingbc07a892013-06-18 07:20:20 +00001287 unsigned Value = CTX.getRegisterInfo()->getEncodingValue(MO1.getReg());
Jim Grosbachc4a0c292010-12-10 21:57:34 +00001288
Owen Anderson50d662b2010-11-29 22:44:32 +00001289 // Even though the immediate is 8 bits long, we need 9 bits in order
1290 // to represent the (inverse of the) sign bit.
1291 Value <<= 9;
Owen Andersone22c7322010-11-30 00:14:31 +00001292 int32_t tmp = (int32_t)MO2.getImm();
1293 if (tmp < 0)
1294 tmp = abs(tmp);
1295 else
1296 Value |= 256; // Set the ADD bit
1297 Value |= tmp & 255;
1298 return Value;
1299}
1300
1301unsigned ARMMCCodeEmitter::
1302getT2AddrModeImm8OffsetOpValue(const MCInst &MI, unsigned OpNum,
1303 SmallVectorImpl<MCFixup> &Fixups) const {
1304 const MCOperand &MO1 = MI.getOperand(OpNum);
1305
1306 // FIXME: Needs fixup support.
1307 unsigned Value = 0;
1308 int32_t tmp = (int32_t)MO1.getImm();
1309 if (tmp < 0)
1310 tmp = abs(tmp);
1311 else
1312 Value |= 256; // Set the ADD bit
1313 Value |= tmp & 255;
Owen Anderson50d662b2010-11-29 22:44:32 +00001314 return Value;
1315}
1316
1317unsigned ARMMCCodeEmitter::
Owen Anderson299382e2010-11-30 19:19:31 +00001318getT2AddrModeImm12OffsetOpValue(const MCInst &MI, unsigned OpNum,
1319 SmallVectorImpl<MCFixup> &Fixups) const {
1320 const MCOperand &MO1 = MI.getOperand(OpNum);
1321
1322 // FIXME: Needs fixup support.
1323 unsigned Value = 0;
1324 int32_t tmp = (int32_t)MO1.getImm();
1325 if (tmp < 0)
1326 tmp = abs(tmp);
1327 else
1328 Value |= 4096; // Set the ADD bit
1329 Value |= tmp & 4095;
1330 return Value;
1331}
1332
1333unsigned ARMMCCodeEmitter::
Owen Anderson8fdd1722010-11-12 21:12:40 +00001334getT2SORegOpValue(const MCInst &MI, unsigned OpIdx,
1335 SmallVectorImpl<MCFixup> &Fixups) const {
1336 // Sub-operands are [reg, imm]. The first register is Rm, the reg to be
1337 // shifted. The second is the amount to shift by.
1338 //
1339 // {3-0} = Rm.
1340 // {4} = 0
1341 // {6-5} = type
1342 // {11-7} = imm
1343
1344 const MCOperand &MO = MI.getOperand(OpIdx);
1345 const MCOperand &MO1 = MI.getOperand(OpIdx + 1);
1346 ARM_AM::ShiftOpc SOpc = ARM_AM::getSORegShOp(MO1.getImm());
1347
1348 // Encode Rm.
Bill Wendlingbc07a892013-06-18 07:20:20 +00001349 unsigned Binary = CTX.getRegisterInfo()->getEncodingValue(MO.getReg());
Owen Anderson8fdd1722010-11-12 21:12:40 +00001350
1351 // Encode the shift opcode.
1352 unsigned SBits = 0;
1353 // Set shift operand (bit[6:4]).
1354 // LSL - 000
1355 // LSR - 010
1356 // ASR - 100
1357 // ROR - 110
1358 switch (SOpc) {
1359 default: llvm_unreachable("Unknown shift opc!");
1360 case ARM_AM::lsl: SBits = 0x0; break;
1361 case ARM_AM::lsr: SBits = 0x2; break;
1362 case ARM_AM::asr: SBits = 0x4; break;
Owen Andersonc3c60a02011-09-13 17:34:32 +00001363 case ARM_AM::rrx: // FALLTHROUGH
Owen Anderson8fdd1722010-11-12 21:12:40 +00001364 case ARM_AM::ror: SBits = 0x6; break;
1365 }
1366
1367 Binary |= SBits << 4;
1368 if (SOpc == ARM_AM::rrx)
1369 return Binary;
1370
1371 // Encode shift_imm bit[11:7].
1372 return Binary | ARM_AM::getSORegOffset(MO1.getImm()) << 7;
1373}
1374
1375unsigned ARMMCCodeEmitter::
Jim Grosbach2eed7a12010-11-03 23:52:49 +00001376getBitfieldInvertedMaskOpValue(const MCInst &MI, unsigned Op,
1377 SmallVectorImpl<MCFixup> &Fixups) const {
Jim Grosbach5edb03e2010-10-21 22:03:21 +00001378 // 10 bits. lower 5 bits are are the lsb of the mask, high five bits are the
1379 // msb of the mask.
1380 const MCOperand &MO = MI.getOperand(Op);
1381 uint32_t v = ~MO.getImm();
Michael J. Spencerdf1ecbd72013-05-24 22:23:49 +00001382 uint32_t lsb = countTrailingZeros(v);
1383 uint32_t msb = (32 - countLeadingZeros (v)) - 1;
Jim Grosbach5edb03e2010-10-21 22:03:21 +00001384 assert (v != 0 && lsb < 32 && msb < 32 && "Illegal bitfield mask!");
1385 return lsb | (msb << 5);
1386}
1387
Jim Grosbach2eed7a12010-11-03 23:52:49 +00001388unsigned ARMMCCodeEmitter::
1389getRegisterListOpValue(const MCInst &MI, unsigned Op,
Bill Wendling1b83ed52010-11-09 00:30:18 +00001390 SmallVectorImpl<MCFixup> &Fixups) const {
Bill Wendling345b48f2010-11-17 00:45:23 +00001391 // VLDM/VSTM:
1392 // {12-8} = Vd
1393 // {7-0} = Number of registers
1394 //
1395 // LDM/STM:
1396 // {15-0} = Bitfield of GPRs.
1397 unsigned Reg = MI.getOperand(Op).getReg();
Craig Topperf6e7e122012-03-27 07:21:54 +00001398 bool SPRRegs = ARMMCRegisterClasses[ARM::SPRRegClassID].contains(Reg);
1399 bool DPRRegs = ARMMCRegisterClasses[ARM::DPRRegClassID].contains(Reg);
Bill Wendling345b48f2010-11-17 00:45:23 +00001400
Bill Wendling1b83ed52010-11-09 00:30:18 +00001401 unsigned Binary = 0;
Bill Wendling345b48f2010-11-17 00:45:23 +00001402
1403 if (SPRRegs || DPRRegs) {
1404 // VLDM/VSTM
Bill Wendlingbc07a892013-06-18 07:20:20 +00001405 unsigned RegNo = CTX.getRegisterInfo()->getEncodingValue(Reg);
Bill Wendling345b48f2010-11-17 00:45:23 +00001406 unsigned NumRegs = (MI.getNumOperands() - Op) & 0xff;
1407 Binary |= (RegNo & 0x1f) << 8;
1408 if (SPRRegs)
1409 Binary |= NumRegs;
1410 else
1411 Binary |= NumRegs * 2;
1412 } else {
1413 for (unsigned I = Op, E = MI.getNumOperands(); I < E; ++I) {
Bill Wendlingbc07a892013-06-18 07:20:20 +00001414 unsigned RegNo = CTX.getRegisterInfo()->getEncodingValue(MI.getOperand(I).getReg());
Bill Wendling345b48f2010-11-17 00:45:23 +00001415 Binary |= 1 << RegNo;
1416 }
Bill Wendling1b83ed52010-11-09 00:30:18 +00001417 }
Bill Wendling345b48f2010-11-17 00:45:23 +00001418
Jim Grosbach74ef9e12010-10-30 00:37:59 +00001419 return Binary;
1420}
1421
Bob Wilson318ce7c2010-11-30 00:00:42 +00001422/// getAddrMode6AddressOpValue - Encode an addrmode6 register number along
1423/// with the alignment operand.
Jim Grosbach2eed7a12010-11-03 23:52:49 +00001424unsigned ARMMCCodeEmitter::
1425getAddrMode6AddressOpValue(const MCInst &MI, unsigned Op,
1426 SmallVectorImpl<MCFixup> &Fixups) const {
Owen Andersonad402342010-11-02 00:05:05 +00001427 const MCOperand &Reg = MI.getOperand(Op);
Bill Wendlingf9eebb52010-11-02 22:53:11 +00001428 const MCOperand &Imm = MI.getOperand(Op + 1);
Jim Grosbach49b0c452010-11-03 22:03:20 +00001429
Bill Wendlingbc07a892013-06-18 07:20:20 +00001430 unsigned RegNo = CTX.getRegisterInfo()->getEncodingValue(Reg.getReg());
Bill Wendlingf9eebb52010-11-02 22:53:11 +00001431 unsigned Align = 0;
1432
1433 switch (Imm.getImm()) {
1434 default: break;
1435 case 2:
1436 case 4:
1437 case 8: Align = 0x01; break;
1438 case 16: Align = 0x02; break;
1439 case 32: Align = 0x03; break;
Owen Andersonad402342010-11-02 00:05:05 +00001440 }
Bill Wendlingf9eebb52010-11-02 22:53:11 +00001441
Owen Andersonad402342010-11-02 00:05:05 +00001442 return RegNo | (Align << 4);
1443}
1444
Mon P Wang92ff16b2011-05-09 17:47:27 +00001445/// getAddrMode6OneLane32AddressOpValue - Encode an addrmode6 register number
1446/// along with the alignment operand for use in VST1 and VLD1 with size 32.
1447unsigned ARMMCCodeEmitter::
1448getAddrMode6OneLane32AddressOpValue(const MCInst &MI, unsigned Op,
1449 SmallVectorImpl<MCFixup> &Fixups) const {
1450 const MCOperand &Reg = MI.getOperand(Op);
1451 const MCOperand &Imm = MI.getOperand(Op + 1);
1452
Bill Wendlingbc07a892013-06-18 07:20:20 +00001453 unsigned RegNo = CTX.getRegisterInfo()->getEncodingValue(Reg.getReg());
Mon P Wang92ff16b2011-05-09 17:47:27 +00001454 unsigned Align = 0;
1455
1456 switch (Imm.getImm()) {
1457 default: break;
Mon P Wang92ff16b2011-05-09 17:47:27 +00001458 case 8:
Jim Grosbachcef98cd2011-12-19 18:31:43 +00001459 case 16:
1460 case 32: // Default '0' value for invalid alignments of 8, 16, 32 bytes.
1461 case 2: Align = 0x00; break;
1462 case 4: Align = 0x03; break;
Mon P Wang92ff16b2011-05-09 17:47:27 +00001463 }
1464
1465 return RegNo | (Align << 4);
1466}
1467
1468
Bob Wilson318ce7c2010-11-30 00:00:42 +00001469/// getAddrMode6DupAddressOpValue - Encode an addrmode6 register number and
1470/// alignment operand for use in VLD-dup instructions. This is the same as
1471/// getAddrMode6AddressOpValue except for the alignment encoding, which is
1472/// different for VLD4-dup.
1473unsigned ARMMCCodeEmitter::
1474getAddrMode6DupAddressOpValue(const MCInst &MI, unsigned Op,
1475 SmallVectorImpl<MCFixup> &Fixups) const {
1476 const MCOperand &Reg = MI.getOperand(Op);
1477 const MCOperand &Imm = MI.getOperand(Op + 1);
1478
Bill Wendlingbc07a892013-06-18 07:20:20 +00001479 unsigned RegNo = CTX.getRegisterInfo()->getEncodingValue(Reg.getReg());
Bob Wilson318ce7c2010-11-30 00:00:42 +00001480 unsigned Align = 0;
1481
1482 switch (Imm.getImm()) {
1483 default: break;
1484 case 2:
1485 case 4:
1486 case 8: Align = 0x01; break;
1487 case 16: Align = 0x03; break;
1488 }
1489
1490 return RegNo | (Align << 4);
1491}
1492
Jim Grosbach2eed7a12010-11-03 23:52:49 +00001493unsigned ARMMCCodeEmitter::
1494getAddrMode6OffsetOpValue(const MCInst &MI, unsigned Op,
1495 SmallVectorImpl<MCFixup> &Fixups) const {
Bill Wendlingf9eebb52010-11-02 22:53:11 +00001496 const MCOperand &MO = MI.getOperand(Op);
1497 if (MO.getReg() == 0) return 0x0D;
Bill Wendlingbc07a892013-06-18 07:20:20 +00001498 return CTX.getRegisterInfo()->getEncodingValue(MO.getReg());
Owen Anderson526ffd52010-11-02 01:24:55 +00001499}
1500
Bill Wendling3b1459b2011-03-01 01:00:59 +00001501unsigned ARMMCCodeEmitter::
Bill Wendling77ad1dc2011-03-07 23:38:41 +00001502getShiftRight8Imm(const MCInst &MI, unsigned Op,
1503 SmallVectorImpl<MCFixup> &Fixups) const {
Bill Wendling3b1459b2011-03-01 01:00:59 +00001504 return 8 - MI.getOperand(Op).getImm();
1505}
1506
1507unsigned ARMMCCodeEmitter::
Bill Wendling77ad1dc2011-03-07 23:38:41 +00001508getShiftRight16Imm(const MCInst &MI, unsigned Op,
1509 SmallVectorImpl<MCFixup> &Fixups) const {
Bill Wendling3b1459b2011-03-01 01:00:59 +00001510 return 16 - MI.getOperand(Op).getImm();
1511}
1512
1513unsigned ARMMCCodeEmitter::
Bill Wendling77ad1dc2011-03-07 23:38:41 +00001514getShiftRight32Imm(const MCInst &MI, unsigned Op,
1515 SmallVectorImpl<MCFixup> &Fixups) const {
Bill Wendling3b1459b2011-03-01 01:00:59 +00001516 return 32 - MI.getOperand(Op).getImm();
1517}
1518
Bill Wendling77ad1dc2011-03-07 23:38:41 +00001519unsigned ARMMCCodeEmitter::
1520getShiftRight64Imm(const MCInst &MI, unsigned Op,
1521 SmallVectorImpl<MCFixup> &Fixups) const {
1522 return 64 - MI.getOperand(Op).getImm();
1523}
1524
Jim Grosbach1287f4f2010-09-17 18:46:17 +00001525void ARMMCCodeEmitter::
1526EncodeInstruction(const MCInst &MI, raw_ostream &OS,
Jim Grosbach2eed7a12010-11-03 23:52:49 +00001527 SmallVectorImpl<MCFixup> &Fixups) const {
Jim Grosbach91029092010-10-07 22:12:50 +00001528 // Pseudo instructions don't get encoded.
Evan Chengc5e6d2f2011-07-11 03:57:24 +00001529 const MCInstrDesc &Desc = MCII.get(MI.getOpcode());
Jim Grosbach20b6fd72010-11-11 23:41:09 +00001530 uint64_t TSFlags = Desc.TSFlags;
1531 if ((TSFlags & ARMII::FormMask) == ARMII::Pseudo)
Jim Grosbach91029092010-10-07 22:12:50 +00001532 return;
Owen Anderson651b2302011-07-13 23:22:26 +00001533
Jim Grosbach20b6fd72010-11-11 23:41:09 +00001534 int Size;
Owen Anderson651b2302011-07-13 23:22:26 +00001535 if (Desc.getSize() == 2 || Desc.getSize() == 4)
1536 Size = Desc.getSize();
1537 else
1538 llvm_unreachable("Unexpected instruction size!");
Owen Anderson1732c2e2011-08-30 21:58:18 +00001539
Jim Grosbach567ebd0c2010-12-03 22:31:40 +00001540 uint32_t Binary = getBinaryCodeForInstr(MI, Fixups);
Evan Cheng965b3c72011-01-13 07:58:56 +00001541 // Thumb 32-bit wide instructions need to emit the high order halfword
1542 // first.
Evan Chengc5e6d2f2011-07-11 03:57:24 +00001543 if (isThumb() && Size == 4) {
Jim Grosbach567ebd0c2010-12-03 22:31:40 +00001544 EmitConstant(Binary >> 16, 2, OS);
1545 EmitConstant(Binary & 0xffff, 2, OS);
1546 } else
1547 EmitConstant(Binary, Size, OS);
Bill Wendling91da9ab2010-11-02 22:44:12 +00001548 ++MCNumEmitted; // Keep track of the # of mi's emitted.
Jim Grosbach1287f4f2010-09-17 18:46:17 +00001549}
Jim Grosbach8aed3862010-10-07 21:57:55 +00001550
Jim Grosbach2eed7a12010-11-03 23:52:49 +00001551#include "ARMGenMCCodeEmitter.inc"