blob: a59ddb7e995f83f0a350d8cd49473d3e6bb64329 [file] [log] [blame]
Chris Lattner74f4ca72009-09-02 17:35:12 +00001//===-- X86MCInstLower.cpp - Convert X86 MachineInstr to an MCInst --------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains code to lower X86 MachineInstrs to their corresponding
11// MCInst records.
12//
13//===----------------------------------------------------------------------===//
14
Chris Lattner5159bbaf2009-09-20 07:41:30 +000015#include "X86AsmPrinter.h"
NAKAMURA Takumi1db59952014-06-25 12:41:52 +000016#include "X86RegisterInfo.h"
Craig Topperb25fda92012-03-17 18:46:09 +000017#include "InstPrinter/X86ATTInstPrinter.h"
Craig Topperc6d4efa2014-03-19 06:53:25 +000018#include "MCTargetDesc/X86BaseInfo.h"
Chandler Carruth185cc182014-07-25 23:47:11 +000019#include "Utils/X86ShuffleDecode.h"
Sanjoy Das2d869b22015-06-15 18:44:01 +000020#include "llvm/ADT/Optional.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000021#include "llvm/ADT/SmallString.h"
Craig Topperc6d4efa2014-03-19 06:53:25 +000022#include "llvm/CodeGen/MachineFunction.h"
Chandler Carruth185cc182014-07-25 23:47:11 +000023#include "llvm/CodeGen/MachineConstantPool.h"
24#include "llvm/CodeGen/MachineOperand.h"
Chris Lattner05f40392009-09-16 06:25:03 +000025#include "llvm/CodeGen/MachineModuleInfoImpls.h"
Andrew Trick153ebe62013-10-31 22:11:56 +000026#include "llvm/CodeGen/StackMaps.h"
Craig Topperc6d4efa2014-03-19 06:53:25 +000027#include "llvm/IR/DataLayout.h"
28#include "llvm/IR/GlobalValue.h"
Rafael Espindola894843c2014-01-07 21:19:40 +000029#include "llvm/IR/Mangler.h"
Evan Cheng1705ab02011-07-14 23:50:31 +000030#include "llvm/MC/MCAsmInfo.h"
Lang Hamesf49bc3f2014-07-24 20:40:55 +000031#include "llvm/MC/MCCodeEmitter.h"
Chris Lattner74f4ca72009-09-02 17:35:12 +000032#include "llvm/MC/MCContext.h"
33#include "llvm/MC/MCExpr.h"
Pete Cooper81902a32015-05-15 22:19:42 +000034#include "llvm/MC/MCFixup.h"
Chris Lattner74f4ca72009-09-02 17:35:12 +000035#include "llvm/MC/MCInst.h"
Benjamin Kramer4e629f72012-11-26 13:34:22 +000036#include "llvm/MC/MCInstBuilder.h"
Chris Lattner74f4ca72009-09-02 17:35:12 +000037#include "llvm/MC/MCStreamer.h"
Chris Lattnere397df72010-03-12 19:42:40 +000038#include "llvm/MC/MCSymbol.h"
Lang Hamesf49bc3f2014-07-24 20:40:55 +000039#include "llvm/Support/TargetRegistry.h"
Chris Lattner74f4ca72009-09-02 17:35:12 +000040using namespace llvm;
41
Craig Topper2a3f7752012-10-16 06:01:50 +000042namespace {
43
44/// X86MCInstLower - This class is used to lower an MachineInstr into an MCInst.
45class X86MCInstLower {
46 MCContext &Ctx;
Craig Topper2a3f7752012-10-16 06:01:50 +000047 const MachineFunction &MF;
48 const TargetMachine &TM;
49 const MCAsmInfo &MAI;
50 X86AsmPrinter &AsmPrinter;
51public:
Rafael Espindola38c2e652013-10-29 16:11:22 +000052 X86MCInstLower(const MachineFunction &MF, X86AsmPrinter &asmprinter);
Craig Topper2a3f7752012-10-16 06:01:50 +000053
Sanjoy Das2d869b22015-06-15 18:44:01 +000054 Optional<MCOperand> LowerMachineOperand(const MachineInstr *MI,
55 const MachineOperand &MO) const;
Craig Topper2a3f7752012-10-16 06:01:50 +000056 void Lower(const MachineInstr *MI, MCInst &OutMI) const;
57
58 MCSymbol *GetSymbolFromOperand(const MachineOperand &MO) const;
59 MCOperand LowerSymbolOperand(const MachineOperand &MO, MCSymbol *Sym) const;
60
61private:
62 MachineModuleInfoMachO &getMachOMMI() const;
Rafael Espindola38c2e652013-10-29 16:11:22 +000063 Mangler *getMang() const {
64 return AsmPrinter.Mang;
65 }
Craig Topper2a3f7752012-10-16 06:01:50 +000066};
67
68} // end anonymous namespace
69
Lang Hamesf49bc3f2014-07-24 20:40:55 +000070// Emit a minimal sequence of nops spanning NumBytes bytes.
71static void EmitNops(MCStreamer &OS, unsigned NumBytes, bool Is64Bit,
72 const MCSubtargetInfo &STI);
73
74namespace llvm {
75 X86AsmPrinter::StackMapShadowTracker::StackMapShadowTracker(TargetMachine &TM)
Lang Hames54326492014-07-25 02:29:19 +000076 : TM(TM), InShadow(false), RequiredShadowSize(0), CurrentShadowSize(0) {}
Lang Hamesf49bc3f2014-07-24 20:40:55 +000077
78 X86AsmPrinter::StackMapShadowTracker::~StackMapShadowTracker() {}
79
80 void
Eric Christopherad1ef042015-02-20 08:01:55 +000081 X86AsmPrinter::StackMapShadowTracker::startFunction(MachineFunction &F) {
82 MF = &F;
Eric Christopherd9134482014-08-04 21:25:23 +000083 CodeEmitter.reset(TM.getTarget().createMCCodeEmitter(
Eric Christopher0169e422015-03-10 22:03:14 +000084 *MF->getSubtarget().getInstrInfo(),
85 *MF->getSubtarget().getRegisterInfo(), MF->getContext()));
Lang Hamesf49bc3f2014-07-24 20:40:55 +000086 }
87
88 void X86AsmPrinter::StackMapShadowTracker::count(MCInst &Inst,
89 const MCSubtargetInfo &STI) {
Lang Hames54326492014-07-25 02:29:19 +000090 if (InShadow) {
Lang Hamesf49bc3f2014-07-24 20:40:55 +000091 SmallString<256> Code;
92 SmallVector<MCFixup, 4> Fixups;
93 raw_svector_ostream VecOS(Code);
Jim Grosbach91df21f2015-05-15 19:13:16 +000094 CodeEmitter->encodeInstruction(Inst, VecOS, Fixups, STI);
Lang Hamesf49bc3f2014-07-24 20:40:55 +000095 CurrentShadowSize += Code.size();
96 if (CurrentShadowSize >= RequiredShadowSize)
Lang Hames54326492014-07-25 02:29:19 +000097 InShadow = false; // The shadow is big enough. Stop counting.
Lang Hamesf49bc3f2014-07-24 20:40:55 +000098 }
99 }
100
101 void X86AsmPrinter::StackMapShadowTracker::emitShadowPadding(
102 MCStreamer &OutStreamer, const MCSubtargetInfo &STI) {
Lang Hames54326492014-07-25 02:29:19 +0000103 if (InShadow && CurrentShadowSize < RequiredShadowSize) {
104 InShadow = false;
Lang Hamesf49bc3f2014-07-24 20:40:55 +0000105 EmitNops(OutStreamer, RequiredShadowSize - CurrentShadowSize,
Eric Christopherad1ef042015-02-20 08:01:55 +0000106 MF->getSubtarget<X86Subtarget>().is64Bit(), STI);
Lang Hames54326492014-07-25 02:29:19 +0000107 }
Lang Hamesf49bc3f2014-07-24 20:40:55 +0000108 }
109
110 void X86AsmPrinter::EmitAndCountInstruction(MCInst &Inst) {
Lang Hames9ff69c82015-04-24 19:11:51 +0000111 OutStreamer->EmitInstruction(Inst, getSubtargetInfo());
Lang Hamesf49bc3f2014-07-24 20:40:55 +0000112 SMShadowTracker.count(Inst, getSubtargetInfo());
113 }
Alexander Kornienkof00654e2015-06-23 09:49:53 +0000114} // end llvm namespace
Lang Hamesf49bc3f2014-07-24 20:40:55 +0000115
Rafael Espindola38c2e652013-10-29 16:11:22 +0000116X86MCInstLower::X86MCInstLower(const MachineFunction &mf,
Chris Lattnerb3f608b2010-07-22 21:10:04 +0000117 X86AsmPrinter &asmprinter)
Eric Christopher05b81972015-02-02 17:38:43 +0000118 : Ctx(mf.getContext()), MF(mf), TM(mf.getTarget()), MAI(*TM.getMCAsmInfo()),
119 AsmPrinter(asmprinter) {}
Chris Lattner31722082009-09-12 20:34:57 +0000120
Chris Lattner05f40392009-09-16 06:25:03 +0000121MachineModuleInfoMachO &X86MCInstLower::getMachOMMI() const {
Chris Lattner7fbdd7c2010-07-20 22:26:07 +0000122 return MF.getMMI().getObjFileInfo<MachineModuleInfoMachO>();
Chris Lattner05f40392009-09-16 06:25:03 +0000123}
124
Chris Lattner31722082009-09-12 20:34:57 +0000125
Chris Lattnerd9d71862010-02-08 23:03:41 +0000126/// GetSymbolFromOperand - Lower an MO_GlobalAddress or MO_ExternalSymbol
127/// operand to an MCSymbol.
Chris Lattner31722082009-09-12 20:34:57 +0000128MCSymbol *X86MCInstLower::
Chris Lattnerd9d71862010-02-08 23:03:41 +0000129GetSymbolFromOperand(const MachineOperand &MO) const {
Mehdi Aminibd7287e2015-07-16 06:11:10 +0000130 const DataLayout &DL = MF.getDataLayout();
Michael Liao6f720612012-10-17 02:22:27 +0000131 assert((MO.isGlobal() || MO.isSymbol() || MO.isMBB()) && "Isn't a symbol reference");
Chris Lattnerd9d71862010-02-08 23:03:41 +0000132
Rafael Espindola9aa3ab32015-06-03 00:02:40 +0000133 MCSymbol *Sym = nullptr;
Chris Lattner35ed98a2009-09-11 05:58:44 +0000134 SmallString<128> Name;
Rafael Espindolad5bd5a42013-11-28 20:12:44 +0000135 StringRef Suffix;
136
137 switch (MO.getTargetFlags()) {
Reid Klecknerc35e7f52015-06-11 01:31:48 +0000138 case X86II::MO_DLLIMPORT:
139 // Handle dllimport linkage.
140 Name += "__imp_";
141 break;
Rafael Espindolad5bd5a42013-11-28 20:12:44 +0000142 case X86II::MO_DARWIN_STUB:
143 Suffix = "$stub";
144 break;
145 case X86II::MO_DARWIN_NONLAZY:
146 case X86II::MO_DARWIN_NONLAZY_PIC_BASE:
147 case X86II::MO_DARWIN_HIDDEN_NONLAZY_PIC_BASE:
148 Suffix = "$non_lazy_ptr";
149 break;
150 }
Chad Rosier24c19d22012-08-01 18:39:17 +0000151
Rafael Espindola01d19d022013-12-05 05:19:12 +0000152 if (!Suffix.empty())
Mehdi Aminibd7287e2015-07-16 06:11:10 +0000153 Name += DL.getPrivateGlobalPrefix();
Rafael Espindola01d19d022013-12-05 05:19:12 +0000154
155 unsigned PrefixLen = Name.size();
156
Michael Liao6f720612012-10-17 02:22:27 +0000157 if (MO.isGlobal()) {
Chris Lattnere397df72010-03-12 19:42:40 +0000158 const GlobalValue *GV = MO.getGlobal();
Rafael Espindoladaeafb42014-02-19 17:23:20 +0000159 AsmPrinter.getNameWithPrefix(Name, GV);
Michael Liao6f720612012-10-17 02:22:27 +0000160 } else if (MO.isSymbol()) {
Mehdi Aminibd7287e2015-07-16 06:11:10 +0000161 Mangler::getNameWithPrefix(Name, MO.getSymbolName(), DL);
Michael Liao6f720612012-10-17 02:22:27 +0000162 } else if (MO.isMBB()) {
Rafael Espindola9aa3ab32015-06-03 00:02:40 +0000163 assert(Suffix.empty());
164 Sym = MO.getMBB()->getSymbol();
Chris Lattner17ec6b12009-09-20 06:45:52 +0000165 }
Rafael Espindola01d19d022013-12-05 05:19:12 +0000166 unsigned OrigLen = Name.size() - PrefixLen;
Chris Lattnerd9d71862010-02-08 23:03:41 +0000167
Rafael Espindolad5bd5a42013-11-28 20:12:44 +0000168 Name += Suffix;
Rafael Espindola9aa3ab32015-06-03 00:02:40 +0000169 if (!Sym)
170 Sym = Ctx.getOrCreateSymbol(Name);
Rafael Espindola01d19d022013-12-05 05:19:12 +0000171
172 StringRef OrigName = StringRef(Name).substr(PrefixLen, OrigLen);
Rafael Espindolad5bd5a42013-11-28 20:12:44 +0000173
Chris Lattnerd9d71862010-02-08 23:03:41 +0000174 // If the target flags on the operand changes the name of the symbol, do that
175 // before we return the symbol.
Chris Lattner74f4ca72009-09-02 17:35:12 +0000176 switch (MO.getTargetFlags()) {
Chris Lattnerd9d71862010-02-08 23:03:41 +0000177 default: break;
Chris Lattner954b9cd2009-09-03 05:06:07 +0000178 case X86II::MO_DARWIN_NONLAZY:
Chris Lattner446d5892009-09-11 06:59:18 +0000179 case X86II::MO_DARWIN_NONLAZY_PIC_BASE: {
Bill Wendlinga810bdf2010-03-10 22:34:10 +0000180 MachineModuleInfoImpl::StubValueTy &StubSym =
181 getMachOMMI().getGVStubEntry(Sym);
Craig Topper062a2ba2014-04-25 05:30:21 +0000182 if (!StubSym.getPointer()) {
Chris Lattnerd9d71862010-02-08 23:03:41 +0000183 assert(MO.isGlobal() && "Extern symbol not handled yet");
Bill Wendlinga810bdf2010-03-10 22:34:10 +0000184 StubSym =
185 MachineModuleInfoImpl::
Rafael Espindola79858aa2013-10-29 17:07:16 +0000186 StubValueTy(AsmPrinter.getSymbol(MO.getGlobal()),
Bill Wendlinga810bdf2010-03-10 22:34:10 +0000187 !MO.getGlobal()->hasInternalLinkage());
Chris Lattnerd9d71862010-02-08 23:03:41 +0000188 }
Rafael Espindolad5bd5a42013-11-28 20:12:44 +0000189 break;
Chris Lattner446d5892009-09-11 06:59:18 +0000190 }
Chris Lattner19a9f422009-09-11 07:03:20 +0000191 case X86II::MO_DARWIN_HIDDEN_NONLAZY_PIC_BASE: {
Bill Wendlinga810bdf2010-03-10 22:34:10 +0000192 MachineModuleInfoImpl::StubValueTy &StubSym =
193 getMachOMMI().getHiddenGVStubEntry(Sym);
Craig Topper062a2ba2014-04-25 05:30:21 +0000194 if (!StubSym.getPointer()) {
Chris Lattnerd9d71862010-02-08 23:03:41 +0000195 assert(MO.isGlobal() && "Extern symbol not handled yet");
Bill Wendlinga810bdf2010-03-10 22:34:10 +0000196 StubSym =
197 MachineModuleInfoImpl::
Rafael Espindola79858aa2013-10-29 17:07:16 +0000198 StubValueTy(AsmPrinter.getSymbol(MO.getGlobal()),
Bill Wendlinga810bdf2010-03-10 22:34:10 +0000199 !MO.getGlobal()->hasInternalLinkage());
Chris Lattnerd9d71862010-02-08 23:03:41 +0000200 }
Rafael Espindolad5bd5a42013-11-28 20:12:44 +0000201 break;
Chris Lattnerd9d71862010-02-08 23:03:41 +0000202 }
203 case X86II::MO_DARWIN_STUB: {
Bill Wendlinga810bdf2010-03-10 22:34:10 +0000204 MachineModuleInfoImpl::StubValueTy &StubSym =
205 getMachOMMI().getFnStubEntry(Sym);
206 if (StubSym.getPointer())
Chris Lattnerd9d71862010-02-08 23:03:41 +0000207 return Sym;
Chad Rosier24c19d22012-08-01 18:39:17 +0000208
Chris Lattnerd9d71862010-02-08 23:03:41 +0000209 if (MO.isGlobal()) {
Bill Wendlinga810bdf2010-03-10 22:34:10 +0000210 StubSym =
211 MachineModuleInfoImpl::
Rafael Espindola79858aa2013-10-29 17:07:16 +0000212 StubValueTy(AsmPrinter.getSymbol(MO.getGlobal()),
Bill Wendlinga810bdf2010-03-10 22:34:10 +0000213 !MO.getGlobal()->hasInternalLinkage());
Chris Lattnerd9d71862010-02-08 23:03:41 +0000214 } else {
Bill Wendlinga810bdf2010-03-10 22:34:10 +0000215 StubSym =
216 MachineModuleInfoImpl::
Jim Grosbach6f482002015-05-18 18:43:14 +0000217 StubValueTy(Ctx.getOrCreateSymbol(OrigName), false);
Chris Lattner446d5892009-09-11 06:59:18 +0000218 }
Rafael Espindolad5bd5a42013-11-28 20:12:44 +0000219 break;
Chris Lattner9a7edd62009-09-11 06:36:33 +0000220 }
Chris Lattnerc5a95c52009-09-09 00:10:14 +0000221 }
Chris Lattnerd9d71862010-02-08 23:03:41 +0000222
Rafael Espindolad5bd5a42013-11-28 20:12:44 +0000223 return Sym;
Chris Lattner74f4ca72009-09-02 17:35:12 +0000224}
225
Chris Lattner31722082009-09-12 20:34:57 +0000226MCOperand X86MCInstLower::LowerSymbolOperand(const MachineOperand &MO,
227 MCSymbol *Sym) const {
Chris Lattnerc7b00732009-09-03 07:30:56 +0000228 // FIXME: We would like an efficient form for this, so we don't have to do a
229 // lot of extra uniquing.
Craig Topper062a2ba2014-04-25 05:30:21 +0000230 const MCExpr *Expr = nullptr;
Daniel Dunbar55992562010-03-15 23:51:06 +0000231 MCSymbolRefExpr::VariantKind RefKind = MCSymbolRefExpr::VK_None;
Chad Rosier24c19d22012-08-01 18:39:17 +0000232
Chris Lattner6370d562009-09-03 04:56:20 +0000233 switch (MO.getTargetFlags()) {
Chris Lattner954b9cd2009-09-03 05:06:07 +0000234 default: llvm_unreachable("Unknown target flag on GV operand");
235 case X86II::MO_NO_FLAG: // No flag.
Chris Lattner954b9cd2009-09-03 05:06:07 +0000236 // These affect the name of the symbol, not any suffix.
237 case X86II::MO_DARWIN_NONLAZY:
Chris Lattner954b9cd2009-09-03 05:06:07 +0000238 case X86II::MO_DLLIMPORT:
239 case X86II::MO_DARWIN_STUB:
Chris Lattner954b9cd2009-09-03 05:06:07 +0000240 break;
Chad Rosier24c19d22012-08-01 18:39:17 +0000241
Eric Christopherb0e1a452010-06-03 04:07:48 +0000242 case X86II::MO_TLVP: RefKind = MCSymbolRefExpr::VK_TLVP; break;
243 case X86II::MO_TLVP_PIC_BASE:
Jim Grosbach13760bd2015-05-30 01:25:56 +0000244 Expr = MCSymbolRefExpr::create(Sym, MCSymbolRefExpr::VK_TLVP, Ctx);
Chris Lattner769aedd2010-07-14 23:04:59 +0000245 // Subtract the pic base.
Jim Grosbach13760bd2015-05-30 01:25:56 +0000246 Expr = MCBinaryExpr::createSub(Expr,
247 MCSymbolRefExpr::create(MF.getPICBaseSymbol(),
Chris Lattner769aedd2010-07-14 23:04:59 +0000248 Ctx),
249 Ctx);
250 break;
Anton Korobeynikovc6b40172012-02-11 17:26:53 +0000251 case X86II::MO_SECREL: RefKind = MCSymbolRefExpr::VK_SECREL; break;
Daniel Dunbar55992562010-03-15 23:51:06 +0000252 case X86II::MO_TLSGD: RefKind = MCSymbolRefExpr::VK_TLSGD; break;
Hans Wennborg789acfb2012-06-01 16:27:21 +0000253 case X86II::MO_TLSLD: RefKind = MCSymbolRefExpr::VK_TLSLD; break;
254 case X86II::MO_TLSLDM: RefKind = MCSymbolRefExpr::VK_TLSLDM; break;
Daniel Dunbar55992562010-03-15 23:51:06 +0000255 case X86II::MO_GOTTPOFF: RefKind = MCSymbolRefExpr::VK_GOTTPOFF; break;
256 case X86II::MO_INDNTPOFF: RefKind = MCSymbolRefExpr::VK_INDNTPOFF; break;
257 case X86II::MO_TPOFF: RefKind = MCSymbolRefExpr::VK_TPOFF; break;
Hans Wennborg789acfb2012-06-01 16:27:21 +0000258 case X86II::MO_DTPOFF: RefKind = MCSymbolRefExpr::VK_DTPOFF; break;
Daniel Dunbar55992562010-03-15 23:51:06 +0000259 case X86II::MO_NTPOFF: RefKind = MCSymbolRefExpr::VK_NTPOFF; break;
Hans Wennborgf9d0e442012-05-11 10:11:01 +0000260 case X86II::MO_GOTNTPOFF: RefKind = MCSymbolRefExpr::VK_GOTNTPOFF; break;
Daniel Dunbar55992562010-03-15 23:51:06 +0000261 case X86II::MO_GOTPCREL: RefKind = MCSymbolRefExpr::VK_GOTPCREL; break;
262 case X86II::MO_GOT: RefKind = MCSymbolRefExpr::VK_GOT; break;
263 case X86II::MO_GOTOFF: RefKind = MCSymbolRefExpr::VK_GOTOFF; break;
264 case X86II::MO_PLT: RefKind = MCSymbolRefExpr::VK_PLT; break;
Chris Lattner954b9cd2009-09-03 05:06:07 +0000265 case X86II::MO_PIC_BASE_OFFSET:
266 case X86II::MO_DARWIN_NONLAZY_PIC_BASE:
267 case X86II::MO_DARWIN_HIDDEN_NONLAZY_PIC_BASE:
Jim Grosbach13760bd2015-05-30 01:25:56 +0000268 Expr = MCSymbolRefExpr::create(Sym, Ctx);
Chris Lattner954b9cd2009-09-03 05:06:07 +0000269 // Subtract the pic base.
Jim Grosbach13760bd2015-05-30 01:25:56 +0000270 Expr = MCBinaryExpr::createSub(Expr,
271 MCSymbolRefExpr::create(MF.getPICBaseSymbol(), Ctx),
Chris Lattner31722082009-09-12 20:34:57 +0000272 Ctx);
Rafael Espindolac606bfe2014-10-21 01:17:30 +0000273 if (MO.isJTI()) {
274 assert(MAI.doesSetDirectiveSuppressesReloc());
Evan Chengd0d8e332010-04-12 23:07:17 +0000275 // If .set directive is supported, use it to reduce the number of
276 // relocations the assembler will generate for differences between
277 // local labels. This is only safe when the symbols are in the same
278 // section so we are restricting it to jumptable references.
Jim Grosbach6f482002015-05-18 18:43:14 +0000279 MCSymbol *Label = Ctx.createTempSymbol();
Lang Hames9ff69c82015-04-24 19:11:51 +0000280 AsmPrinter.OutStreamer->EmitAssignment(Label, Expr);
Jim Grosbach13760bd2015-05-30 01:25:56 +0000281 Expr = MCSymbolRefExpr::create(Label, Ctx);
Evan Chengd0d8e332010-04-12 23:07:17 +0000282 }
Chris Lattner954b9cd2009-09-03 05:06:07 +0000283 break;
Chris Lattnerc7b00732009-09-03 07:30:56 +0000284 }
Chad Rosier24c19d22012-08-01 18:39:17 +0000285
Craig Topper062a2ba2014-04-25 05:30:21 +0000286 if (!Expr)
Jim Grosbach13760bd2015-05-30 01:25:56 +0000287 Expr = MCSymbolRefExpr::create(Sym, RefKind, Ctx);
Chad Rosier24c19d22012-08-01 18:39:17 +0000288
Michael Liao6f720612012-10-17 02:22:27 +0000289 if (!MO.isJTI() && !MO.isMBB() && MO.getOffset())
Jim Grosbach13760bd2015-05-30 01:25:56 +0000290 Expr = MCBinaryExpr::createAdd(Expr,
291 MCConstantExpr::create(MO.getOffset(), Ctx),
Chris Lattner31722082009-09-12 20:34:57 +0000292 Ctx);
Jim Grosbache9119e42015-05-13 18:37:00 +0000293 return MCOperand::createExpr(Expr);
Chris Lattner5daf6192009-09-03 04:44:53 +0000294}
295
Chris Lattner482c5df2009-09-11 04:28:13 +0000296
Daniel Dunbara4820fc2010-05-18 17:22:24 +0000297/// \brief Simplify FOO $imm, %{al,ax,eax,rax} to FOO $imm, for instruction with
298/// a short fixed-register form.
299static void SimplifyShortImmForm(MCInst &Inst, unsigned Opcode) {
300 unsigned ImmOp = Inst.getNumOperands() - 1;
Anton Korobeynikovc6b40172012-02-11 17:26:53 +0000301 assert(Inst.getOperand(0).isReg() &&
302 (Inst.getOperand(ImmOp).isImm() || Inst.getOperand(ImmOp).isExpr()) &&
Daniel Dunbara4820fc2010-05-18 17:22:24 +0000303 ((Inst.getNumOperands() == 3 && Inst.getOperand(1).isReg() &&
304 Inst.getOperand(0).getReg() == Inst.getOperand(1).getReg()) ||
305 Inst.getNumOperands() == 2) && "Unexpected instruction!");
306
307 // Check whether the destination register can be fixed.
308 unsigned Reg = Inst.getOperand(0).getReg();
309 if (Reg != X86::AL && Reg != X86::AX && Reg != X86::EAX && Reg != X86::RAX)
310 return;
311
312 // If so, rewrite the instruction.
Daniel Dunbar4f6c7c62010-05-19 06:20:44 +0000313 MCOperand Saved = Inst.getOperand(ImmOp);
314 Inst = MCInst();
315 Inst.setOpcode(Opcode);
316 Inst.addOperand(Saved);
317}
318
Benjamin Kramer068a2252013-07-12 18:06:44 +0000319/// \brief If a movsx instruction has a shorter encoding for the used register
320/// simplify the instruction to use it instead.
321static void SimplifyMOVSX(MCInst &Inst) {
322 unsigned NewOpcode = 0;
323 unsigned Op0 = Inst.getOperand(0).getReg(), Op1 = Inst.getOperand(1).getReg();
324 switch (Inst.getOpcode()) {
325 default:
326 llvm_unreachable("Unexpected instruction!");
327 case X86::MOVSX16rr8: // movsbw %al, %ax --> cbtw
328 if (Op0 == X86::AX && Op1 == X86::AL)
329 NewOpcode = X86::CBW;
330 break;
331 case X86::MOVSX32rr16: // movswl %ax, %eax --> cwtl
332 if (Op0 == X86::EAX && Op1 == X86::AX)
333 NewOpcode = X86::CWDE;
334 break;
335 case X86::MOVSX64rr32: // movslq %eax, %rax --> cltq
336 if (Op0 == X86::RAX && Op1 == X86::EAX)
337 NewOpcode = X86::CDQE;
338 break;
339 }
340
341 if (NewOpcode != 0) {
342 Inst = MCInst();
343 Inst.setOpcode(NewOpcode);
344 }
345}
346
Daniel Dunbar4f6c7c62010-05-19 06:20:44 +0000347/// \brief Simplify things like MOV32rm to MOV32o32a.
Eli Friedman51ec7452010-08-16 21:03:32 +0000348static void SimplifyShortMoveForm(X86AsmPrinter &Printer, MCInst &Inst,
349 unsigned Opcode) {
350 // Don't make these simplifications in 64-bit mode; other assemblers don't
351 // perform them because they make the code larger.
352 if (Printer.getSubtarget().is64Bit())
353 return;
354
Daniel Dunbar4f6c7c62010-05-19 06:20:44 +0000355 bool IsStore = Inst.getOperand(0).isReg() && Inst.getOperand(1).isReg();
356 unsigned AddrBase = IsStore;
357 unsigned RegOp = IsStore ? 0 : 5;
358 unsigned AddrOp = AddrBase + 3;
359 assert(Inst.getNumOperands() == 6 && Inst.getOperand(RegOp).isReg() &&
Manuel Jacobdcb78db2014-03-18 16:14:11 +0000360 Inst.getOperand(AddrBase + X86::AddrBaseReg).isReg() &&
361 Inst.getOperand(AddrBase + X86::AddrScaleAmt).isImm() &&
362 Inst.getOperand(AddrBase + X86::AddrIndexReg).isReg() &&
363 Inst.getOperand(AddrBase + X86::AddrSegmentReg).isReg() &&
364 (Inst.getOperand(AddrOp).isExpr() ||
365 Inst.getOperand(AddrOp).isImm()) &&
Daniel Dunbar4f6c7c62010-05-19 06:20:44 +0000366 "Unexpected instruction!");
367
368 // Check whether the destination register can be fixed.
369 unsigned Reg = Inst.getOperand(RegOp).getReg();
370 if (Reg != X86::AL && Reg != X86::AX && Reg != X86::EAX && Reg != X86::RAX)
371 return;
372
373 // Check whether this is an absolute address.
Chad Rosier24c19d22012-08-01 18:39:17 +0000374 // FIXME: We know TLVP symbol refs aren't, but there should be a better way
Eric Christopher29b58af2010-06-17 00:51:48 +0000375 // to do this here.
376 bool Absolute = true;
377 if (Inst.getOperand(AddrOp).isExpr()) {
378 const MCExpr *MCE = Inst.getOperand(AddrOp).getExpr();
379 if (const MCSymbolRefExpr *SRE = dyn_cast<MCSymbolRefExpr>(MCE))
380 if (SRE->getKind() == MCSymbolRefExpr::VK_TLVP)
381 Absolute = false;
382 }
Chad Rosier24c19d22012-08-01 18:39:17 +0000383
Eric Christopher29b58af2010-06-17 00:51:48 +0000384 if (Absolute &&
Manuel Jacobdcb78db2014-03-18 16:14:11 +0000385 (Inst.getOperand(AddrBase + X86::AddrBaseReg).getReg() != 0 ||
386 Inst.getOperand(AddrBase + X86::AddrScaleAmt).getImm() != 1 ||
387 Inst.getOperand(AddrBase + X86::AddrIndexReg).getReg() != 0))
Daniel Dunbar4f6c7c62010-05-19 06:20:44 +0000388 return;
389
390 // If so, rewrite the instruction.
391 MCOperand Saved = Inst.getOperand(AddrOp);
Manuel Jacobdcb78db2014-03-18 16:14:11 +0000392 MCOperand Seg = Inst.getOperand(AddrBase + X86::AddrSegmentReg);
Daniel Dunbar4f6c7c62010-05-19 06:20:44 +0000393 Inst = MCInst();
394 Inst.setOpcode(Opcode);
395 Inst.addOperand(Saved);
Craig Toppera9d2c672014-01-16 07:57:45 +0000396 Inst.addOperand(Seg);
Daniel Dunbara4820fc2010-05-18 17:22:24 +0000397}
Chris Lattner31722082009-09-12 20:34:57 +0000398
Michael Liao5bf95782014-12-04 05:20:33 +0000399static unsigned getRetOpcode(const X86Subtarget &Subtarget) {
400 return Subtarget.is64Bit() ? X86::RETQ : X86::RETL;
David Woodhouse79dd5052014-01-08 12:58:07 +0000401}
402
Sanjoy Das2d869b22015-06-15 18:44:01 +0000403Optional<MCOperand>
404X86MCInstLower::LowerMachineOperand(const MachineInstr *MI,
405 const MachineOperand &MO) const {
406 switch (MO.getType()) {
407 default:
408 MI->dump();
409 llvm_unreachable("unknown operand type");
410 case MachineOperand::MO_Register:
411 // Ignore all implicit register operands.
412 if (MO.isImplicit())
413 return None;
414 return MCOperand::createReg(MO.getReg());
415 case MachineOperand::MO_Immediate:
416 return MCOperand::createImm(MO.getImm());
417 case MachineOperand::MO_MachineBasicBlock:
418 case MachineOperand::MO_GlobalAddress:
419 case MachineOperand::MO_ExternalSymbol:
420 return LowerSymbolOperand(MO, GetSymbolFromOperand(MO));
Rafael Espindola36b718f2015-06-22 17:46:53 +0000421 case MachineOperand::MO_MCSymbol:
422 return LowerSymbolOperand(MO, MO.getMCSymbol());
Sanjoy Das2d869b22015-06-15 18:44:01 +0000423 case MachineOperand::MO_JumpTableIndex:
424 return LowerSymbolOperand(MO, AsmPrinter.GetJTISymbol(MO.getIndex()));
425 case MachineOperand::MO_ConstantPoolIndex:
426 return LowerSymbolOperand(MO, AsmPrinter.GetCPISymbol(MO.getIndex()));
427 case MachineOperand::MO_BlockAddress:
428 return LowerSymbolOperand(
429 MO, AsmPrinter.GetBlockAddressSymbol(MO.getBlockAddress()));
430 case MachineOperand::MO_RegisterMask:
431 // Ignore call clobbers.
432 return None;
433 }
434}
435
Chris Lattner31722082009-09-12 20:34:57 +0000436void X86MCInstLower::Lower(const MachineInstr *MI, MCInst &OutMI) const {
437 OutMI.setOpcode(MI->getOpcode());
Chad Rosier24c19d22012-08-01 18:39:17 +0000438
Sanjoy Das2d869b22015-06-15 18:44:01 +0000439 for (const MachineOperand &MO : MI->operands())
440 if (auto MaybeMCOp = LowerMachineOperand(MI, MO))
441 OutMI.addOperand(MaybeMCOp.getValue());
Chad Rosier24c19d22012-08-01 18:39:17 +0000442
Chris Lattner31722082009-09-12 20:34:57 +0000443 // Handle a few special cases to eliminate operand modifiers.
Chris Lattner626656a2010-10-08 03:54:52 +0000444ReSimplify:
Chris Lattner31722082009-09-12 20:34:57 +0000445 switch (OutMI.getOpcode()) {
Tim Northover6833e3f2013-06-10 20:43:49 +0000446 case X86::LEA64_32r:
Chris Lattnerf4693072010-07-08 23:46:44 +0000447 case X86::LEA64r:
448 case X86::LEA16r:
449 case X86::LEA32r:
450 // LEA should have a segment register, but it must be empty.
451 assert(OutMI.getNumOperands() == 1+X86::AddrNumOperands &&
452 "Unexpected # of LEA operands");
453 assert(OutMI.getOperand(1+X86::AddrSegmentReg).getReg() == 0 &&
454 "LEA has segment specified!");
Chris Lattner31722082009-09-12 20:34:57 +0000455 break;
Chris Lattnere96d5342010-02-05 21:30:49 +0000456
Tim Northover3a1fd4c2013-06-01 09:55:14 +0000457 case X86::MOV32ri64:
458 OutMI.setOpcode(X86::MOV32ri);
459 break;
460
Craig Toppera66d81d2013-03-14 07:09:57 +0000461 // Commute operands to get a smaller encoding by using VEX.R instead of VEX.B
462 // if one of the registers is extended, but other isn't.
Craig Topperd6b661d2015-10-12 04:57:59 +0000463 case X86::VMOVZPQILo2PQIrr:
Craig Toppera66d81d2013-03-14 07:09:57 +0000464 case X86::VMOVAPDrr:
465 case X86::VMOVAPDYrr:
466 case X86::VMOVAPSrr:
467 case X86::VMOVAPSYrr:
468 case X86::VMOVDQArr:
469 case X86::VMOVDQAYrr:
470 case X86::VMOVDQUrr:
471 case X86::VMOVDQUYrr:
Craig Toppera66d81d2013-03-14 07:09:57 +0000472 case X86::VMOVUPDrr:
473 case X86::VMOVUPDYrr:
474 case X86::VMOVUPSrr:
475 case X86::VMOVUPSYrr: {
Craig Topper612f7bf2013-03-16 03:44:31 +0000476 if (!X86II::isX86_64ExtendedReg(OutMI.getOperand(0).getReg()) &&
477 X86II::isX86_64ExtendedReg(OutMI.getOperand(1).getReg())) {
478 unsigned NewOpc;
479 switch (OutMI.getOpcode()) {
480 default: llvm_unreachable("Invalid opcode");
Craig Topperd6b661d2015-10-12 04:57:59 +0000481 case X86::VMOVZPQILo2PQIrr: NewOpc = X86::VMOVPQI2QIrr; break;
482 case X86::VMOVAPDrr: NewOpc = X86::VMOVAPDrr_REV; break;
483 case X86::VMOVAPDYrr: NewOpc = X86::VMOVAPDYrr_REV; break;
484 case X86::VMOVAPSrr: NewOpc = X86::VMOVAPSrr_REV; break;
485 case X86::VMOVAPSYrr: NewOpc = X86::VMOVAPSYrr_REV; break;
486 case X86::VMOVDQArr: NewOpc = X86::VMOVDQArr_REV; break;
487 case X86::VMOVDQAYrr: NewOpc = X86::VMOVDQAYrr_REV; break;
488 case X86::VMOVDQUrr: NewOpc = X86::VMOVDQUrr_REV; break;
489 case X86::VMOVDQUYrr: NewOpc = X86::VMOVDQUYrr_REV; break;
490 case X86::VMOVUPDrr: NewOpc = X86::VMOVUPDrr_REV; break;
491 case X86::VMOVUPDYrr: NewOpc = X86::VMOVUPDYrr_REV; break;
492 case X86::VMOVUPSrr: NewOpc = X86::VMOVUPSrr_REV; break;
493 case X86::VMOVUPSYrr: NewOpc = X86::VMOVUPSYrr_REV; break;
Craig Topper612f7bf2013-03-16 03:44:31 +0000494 }
495 OutMI.setOpcode(NewOpc);
Craig Toppera66d81d2013-03-14 07:09:57 +0000496 }
Craig Topper612f7bf2013-03-16 03:44:31 +0000497 break;
498 }
499 case X86::VMOVSDrr:
500 case X86::VMOVSSrr: {
501 if (!X86II::isX86_64ExtendedReg(OutMI.getOperand(0).getReg()) &&
502 X86II::isX86_64ExtendedReg(OutMI.getOperand(2).getReg())) {
503 unsigned NewOpc;
504 switch (OutMI.getOpcode()) {
505 default: llvm_unreachable("Invalid opcode");
506 case X86::VMOVSDrr: NewOpc = X86::VMOVSDrr_REV; break;
507 case X86::VMOVSSrr: NewOpc = X86::VMOVSSrr_REV; break;
508 }
509 OutMI.setOpcode(NewOpc);
510 }
Craig Toppera66d81d2013-03-14 07:09:57 +0000511 break;
512 }
513
Jakob Stoklund Olesen97e31152012-02-16 17:56:02 +0000514 // TAILJMPr64, CALL64r, CALL64pcrel32 - These instructions have register
515 // inputs modeled as normal uses instead of implicit uses. As such, truncate
516 // off all but the first operand (the callee). FIXME: Change isel.
Daniel Dunbarb243dfb2010-05-19 08:07:12 +0000517 case X86::TAILJMPr64:
Reid Klecknera580b6e2015-01-30 21:03:31 +0000518 case X86::TAILJMPr64_REX:
Daniel Dunbar45ace402010-05-19 04:31:36 +0000519 case X86::CALL64r:
Jakob Stoklund Olesen97e31152012-02-16 17:56:02 +0000520 case X86::CALL64pcrel32: {
Daniel Dunbar45ace402010-05-19 04:31:36 +0000521 unsigned Opcode = OutMI.getOpcode();
Chris Lattner9f465392010-05-18 21:40:18 +0000522 MCOperand Saved = OutMI.getOperand(0);
523 OutMI = MCInst();
Daniel Dunbar45ace402010-05-19 04:31:36 +0000524 OutMI.setOpcode(Opcode);
Chris Lattner9f465392010-05-18 21:40:18 +0000525 OutMI.addOperand(Saved);
526 break;
527 }
Daniel Dunbar45ace402010-05-19 04:31:36 +0000528
Rafael Espindolad94f3b42010-10-26 18:09:55 +0000529 case X86::EH_RETURN:
530 case X86::EH_RETURN64: {
531 OutMI = MCInst();
David Woodhouse79dd5052014-01-08 12:58:07 +0000532 OutMI.setOpcode(getRetOpcode(AsmPrinter.getSubtarget()));
Rafael Espindolad94f3b42010-10-26 18:09:55 +0000533 break;
534 }
535
David Majnemerf828a0c2015-10-01 18:44:59 +0000536 case X86::CLEANUPRET: {
537 // Replace CATCHRET with the appropriate RET.
538 OutMI = MCInst();
539 OutMI.setOpcode(getRetOpcode(AsmPrinter.getSubtarget()));
540 break;
541 }
542
543 case X86::CATCHRET: {
544 // Replace CATCHRET with the appropriate RET.
545 const X86Subtarget &Subtarget = AsmPrinter.getSubtarget();
546 unsigned ReturnReg = Subtarget.is64Bit() ? X86::RAX : X86::EAX;
547 OutMI = MCInst();
548 OutMI.setOpcode(getRetOpcode(Subtarget));
549 OutMI.addOperand(MCOperand::createReg(ReturnReg));
550 break;
551 }
552
Daniel Dunbard2f78e72010-05-19 15:26:43 +0000553 // TAILJMPd, TAILJMPd64 - Lower to the correct jump instructions.
Chris Lattner88c18562010-07-09 00:49:41 +0000554 case X86::TAILJMPr:
Daniel Dunbard2f78e72010-05-19 15:26:43 +0000555 case X86::TAILJMPd:
556 case X86::TAILJMPd64: {
Chris Lattner88c18562010-07-09 00:49:41 +0000557 unsigned Opcode;
558 switch (OutMI.getOpcode()) {
Craig Topper4ed72782012-02-05 05:38:58 +0000559 default: llvm_unreachable("Invalid opcode");
Chris Lattner88c18562010-07-09 00:49:41 +0000560 case X86::TAILJMPr: Opcode = X86::JMP32r; break;
561 case X86::TAILJMPd:
562 case X86::TAILJMPd64: Opcode = X86::JMP_1; break;
563 }
Chad Rosier24c19d22012-08-01 18:39:17 +0000564
Daniel Dunbard2f78e72010-05-19 15:26:43 +0000565 MCOperand Saved = OutMI.getOperand(0);
566 OutMI = MCInst();
Chris Lattner88c18562010-07-09 00:49:41 +0000567 OutMI.setOpcode(Opcode);
Daniel Dunbard2f78e72010-05-19 15:26:43 +0000568 OutMI.addOperand(Saved);
569 break;
570 }
571
Craig Topperddbf51f2015-01-06 07:35:50 +0000572 case X86::DEC16r:
573 case X86::DEC32r:
574 case X86::INC16r:
575 case X86::INC32r:
576 // If we aren't in 64-bit mode we can use the 1-byte inc/dec instructions.
577 if (!AsmPrinter.getSubtarget().is64Bit()) {
578 unsigned Opcode;
579 switch (OutMI.getOpcode()) {
580 default: llvm_unreachable("Invalid opcode");
581 case X86::DEC16r: Opcode = X86::DEC16r_alt; break;
582 case X86::DEC32r: Opcode = X86::DEC32r_alt; break;
583 case X86::INC16r: Opcode = X86::INC16r_alt; break;
584 case X86::INC32r: Opcode = X86::INC32r_alt; break;
585 }
586 OutMI.setOpcode(Opcode);
587 }
588 break;
589
Chris Lattner626656a2010-10-08 03:54:52 +0000590 // These are pseudo-ops for OR to help with the OR->ADD transformation. We do
591 // this with an ugly goto in case the resultant OR uses EAX and needs the
592 // short form.
Chris Lattnerdd774772010-10-08 03:57:25 +0000593 case X86::ADD16rr_DB: OutMI.setOpcode(X86::OR16rr); goto ReSimplify;
594 case X86::ADD32rr_DB: OutMI.setOpcode(X86::OR32rr); goto ReSimplify;
595 case X86::ADD64rr_DB: OutMI.setOpcode(X86::OR64rr); goto ReSimplify;
596 case X86::ADD16ri_DB: OutMI.setOpcode(X86::OR16ri); goto ReSimplify;
597 case X86::ADD32ri_DB: OutMI.setOpcode(X86::OR32ri); goto ReSimplify;
598 case X86::ADD64ri32_DB: OutMI.setOpcode(X86::OR64ri32); goto ReSimplify;
599 case X86::ADD16ri8_DB: OutMI.setOpcode(X86::OR16ri8); goto ReSimplify;
600 case X86::ADD32ri8_DB: OutMI.setOpcode(X86::OR32ri8); goto ReSimplify;
601 case X86::ADD64ri8_DB: OutMI.setOpcode(X86::OR64ri8); goto ReSimplify;
Chad Rosier24c19d22012-08-01 18:39:17 +0000602
Eli Friedman02f2f892011-09-07 18:48:32 +0000603 // Atomic load and store require a separate pseudo-inst because Acquire
604 // implies mayStore and Release implies mayLoad; fix these to regular MOV
605 // instructions here
Robin Morissetdf205862014-09-02 22:16:29 +0000606 case X86::ACQUIRE_MOV8rm: OutMI.setOpcode(X86::MOV8rm); goto ReSimplify;
607 case X86::ACQUIRE_MOV16rm: OutMI.setOpcode(X86::MOV16rm); goto ReSimplify;
608 case X86::ACQUIRE_MOV32rm: OutMI.setOpcode(X86::MOV32rm); goto ReSimplify;
609 case X86::ACQUIRE_MOV64rm: OutMI.setOpcode(X86::MOV64rm); goto ReSimplify;
610 case X86::RELEASE_MOV8mr: OutMI.setOpcode(X86::MOV8mr); goto ReSimplify;
611 case X86::RELEASE_MOV16mr: OutMI.setOpcode(X86::MOV16mr); goto ReSimplify;
612 case X86::RELEASE_MOV32mr: OutMI.setOpcode(X86::MOV32mr); goto ReSimplify;
613 case X86::RELEASE_MOV64mr: OutMI.setOpcode(X86::MOV64mr); goto ReSimplify;
614 case X86::RELEASE_MOV8mi: OutMI.setOpcode(X86::MOV8mi); goto ReSimplify;
615 case X86::RELEASE_MOV16mi: OutMI.setOpcode(X86::MOV16mi); goto ReSimplify;
616 case X86::RELEASE_MOV32mi: OutMI.setOpcode(X86::MOV32mi); goto ReSimplify;
617 case X86::RELEASE_MOV64mi32: OutMI.setOpcode(X86::MOV64mi32); goto ReSimplify;
618 case X86::RELEASE_ADD8mi: OutMI.setOpcode(X86::ADD8mi); goto ReSimplify;
JF Bastien86620832015-08-05 21:04:59 +0000619 case X86::RELEASE_ADD8mr: OutMI.setOpcode(X86::ADD8mr); goto ReSimplify;
Robin Morissetdf205862014-09-02 22:16:29 +0000620 case X86::RELEASE_ADD32mi: OutMI.setOpcode(X86::ADD32mi); goto ReSimplify;
JF Bastien86620832015-08-05 21:04:59 +0000621 case X86::RELEASE_ADD32mr: OutMI.setOpcode(X86::ADD32mr); goto ReSimplify;
Robin Morissetdf205862014-09-02 22:16:29 +0000622 case X86::RELEASE_ADD64mi32: OutMI.setOpcode(X86::ADD64mi32); goto ReSimplify;
JF Bastien86620832015-08-05 21:04:59 +0000623 case X86::RELEASE_ADD64mr: OutMI.setOpcode(X86::ADD64mr); goto ReSimplify;
Robin Morissetdf205862014-09-02 22:16:29 +0000624 case X86::RELEASE_AND8mi: OutMI.setOpcode(X86::AND8mi); goto ReSimplify;
JF Bastien86620832015-08-05 21:04:59 +0000625 case X86::RELEASE_AND8mr: OutMI.setOpcode(X86::AND8mr); goto ReSimplify;
Robin Morissetdf205862014-09-02 22:16:29 +0000626 case X86::RELEASE_AND32mi: OutMI.setOpcode(X86::AND32mi); goto ReSimplify;
JF Bastien86620832015-08-05 21:04:59 +0000627 case X86::RELEASE_AND32mr: OutMI.setOpcode(X86::AND32mr); goto ReSimplify;
Robin Morissetdf205862014-09-02 22:16:29 +0000628 case X86::RELEASE_AND64mi32: OutMI.setOpcode(X86::AND64mi32); goto ReSimplify;
JF Bastien86620832015-08-05 21:04:59 +0000629 case X86::RELEASE_AND64mr: OutMI.setOpcode(X86::AND64mr); goto ReSimplify;
Robin Morissetdf205862014-09-02 22:16:29 +0000630 case X86::RELEASE_OR8mi: OutMI.setOpcode(X86::OR8mi); goto ReSimplify;
JF Bastien86620832015-08-05 21:04:59 +0000631 case X86::RELEASE_OR8mr: OutMI.setOpcode(X86::OR8mr); goto ReSimplify;
Robin Morissetdf205862014-09-02 22:16:29 +0000632 case X86::RELEASE_OR32mi: OutMI.setOpcode(X86::OR32mi); goto ReSimplify;
JF Bastien86620832015-08-05 21:04:59 +0000633 case X86::RELEASE_OR32mr: OutMI.setOpcode(X86::OR32mr); goto ReSimplify;
Robin Morissetdf205862014-09-02 22:16:29 +0000634 case X86::RELEASE_OR64mi32: OutMI.setOpcode(X86::OR64mi32); goto ReSimplify;
JF Bastien86620832015-08-05 21:04:59 +0000635 case X86::RELEASE_OR64mr: OutMI.setOpcode(X86::OR64mr); goto ReSimplify;
Robin Morissetdf205862014-09-02 22:16:29 +0000636 case X86::RELEASE_XOR8mi: OutMI.setOpcode(X86::XOR8mi); goto ReSimplify;
JF Bastien86620832015-08-05 21:04:59 +0000637 case X86::RELEASE_XOR8mr: OutMI.setOpcode(X86::XOR8mr); goto ReSimplify;
Robin Morissetdf205862014-09-02 22:16:29 +0000638 case X86::RELEASE_XOR32mi: OutMI.setOpcode(X86::XOR32mi); goto ReSimplify;
JF Bastien86620832015-08-05 21:04:59 +0000639 case X86::RELEASE_XOR32mr: OutMI.setOpcode(X86::XOR32mr); goto ReSimplify;
Robin Morissetdf205862014-09-02 22:16:29 +0000640 case X86::RELEASE_XOR64mi32: OutMI.setOpcode(X86::XOR64mi32); goto ReSimplify;
JF Bastien86620832015-08-05 21:04:59 +0000641 case X86::RELEASE_XOR64mr: OutMI.setOpcode(X86::XOR64mr); goto ReSimplify;
Robin Morissetdf205862014-09-02 22:16:29 +0000642 case X86::RELEASE_INC8m: OutMI.setOpcode(X86::INC8m); goto ReSimplify;
643 case X86::RELEASE_INC16m: OutMI.setOpcode(X86::INC16m); goto ReSimplify;
644 case X86::RELEASE_INC32m: OutMI.setOpcode(X86::INC32m); goto ReSimplify;
645 case X86::RELEASE_INC64m: OutMI.setOpcode(X86::INC64m); goto ReSimplify;
646 case X86::RELEASE_DEC8m: OutMI.setOpcode(X86::DEC8m); goto ReSimplify;
647 case X86::RELEASE_DEC16m: OutMI.setOpcode(X86::DEC16m); goto ReSimplify;
648 case X86::RELEASE_DEC32m: OutMI.setOpcode(X86::DEC32m); goto ReSimplify;
649 case X86::RELEASE_DEC64m: OutMI.setOpcode(X86::DEC64m); goto ReSimplify;
Eli Friedman02f2f892011-09-07 18:48:32 +0000650
Daniel Dunbara4820fc2010-05-18 17:22:24 +0000651 // We don't currently select the correct instruction form for instructions
652 // which have a short %eax, etc. form. Handle this by custom lowering, for
653 // now.
654 //
655 // Note, we are currently not handling the following instructions:
Daniel Dunbar4f6c7c62010-05-19 06:20:44 +0000656 // MOV64ao8, MOV64o8a
Daniel Dunbara4820fc2010-05-18 17:22:24 +0000657 // XCHG16ar, XCHG32ar, XCHG64ar
Daniel Dunbar4f6c7c62010-05-19 06:20:44 +0000658 case X86::MOV8mr_NOREX:
Craig Topper4e5ab812015-01-02 07:36:23 +0000659 case X86::MOV8mr: SimplifyShortMoveForm(AsmPrinter, OutMI, X86::MOV8o32a); break;
Daniel Dunbar4f6c7c62010-05-19 06:20:44 +0000660 case X86::MOV8rm_NOREX:
Craig Topper4e5ab812015-01-02 07:36:23 +0000661 case X86::MOV8rm: SimplifyShortMoveForm(AsmPrinter, OutMI, X86::MOV8ao32); break;
662 case X86::MOV16mr: SimplifyShortMoveForm(AsmPrinter, OutMI, X86::MOV16o32a); break;
663 case X86::MOV16rm: SimplifyShortMoveForm(AsmPrinter, OutMI, X86::MOV16ao32); break;
664 case X86::MOV32mr: SimplifyShortMoveForm(AsmPrinter, OutMI, X86::MOV32o32a); break;
665 case X86::MOV32rm: SimplifyShortMoveForm(AsmPrinter, OutMI, X86::MOV32ao32); break;
Daniel Dunbar4f6c7c62010-05-19 06:20:44 +0000666
Daniel Dunbara4820fc2010-05-18 17:22:24 +0000667 case X86::ADC8ri: SimplifyShortImmForm(OutMI, X86::ADC8i8); break;
668 case X86::ADC16ri: SimplifyShortImmForm(OutMI, X86::ADC16i16); break;
669 case X86::ADC32ri: SimplifyShortImmForm(OutMI, X86::ADC32i32); break;
670 case X86::ADC64ri32: SimplifyShortImmForm(OutMI, X86::ADC64i32); break;
671 case X86::ADD8ri: SimplifyShortImmForm(OutMI, X86::ADD8i8); break;
672 case X86::ADD16ri: SimplifyShortImmForm(OutMI, X86::ADD16i16); break;
673 case X86::ADD32ri: SimplifyShortImmForm(OutMI, X86::ADD32i32); break;
674 case X86::ADD64ri32: SimplifyShortImmForm(OutMI, X86::ADD64i32); break;
675 case X86::AND8ri: SimplifyShortImmForm(OutMI, X86::AND8i8); break;
676 case X86::AND16ri: SimplifyShortImmForm(OutMI, X86::AND16i16); break;
677 case X86::AND32ri: SimplifyShortImmForm(OutMI, X86::AND32i32); break;
678 case X86::AND64ri32: SimplifyShortImmForm(OutMI, X86::AND64i32); break;
679 case X86::CMP8ri: SimplifyShortImmForm(OutMI, X86::CMP8i8); break;
680 case X86::CMP16ri: SimplifyShortImmForm(OutMI, X86::CMP16i16); break;
681 case X86::CMP32ri: SimplifyShortImmForm(OutMI, X86::CMP32i32); break;
682 case X86::CMP64ri32: SimplifyShortImmForm(OutMI, X86::CMP64i32); break;
683 case X86::OR8ri: SimplifyShortImmForm(OutMI, X86::OR8i8); break;
684 case X86::OR16ri: SimplifyShortImmForm(OutMI, X86::OR16i16); break;
685 case X86::OR32ri: SimplifyShortImmForm(OutMI, X86::OR32i32); break;
686 case X86::OR64ri32: SimplifyShortImmForm(OutMI, X86::OR64i32); break;
687 case X86::SBB8ri: SimplifyShortImmForm(OutMI, X86::SBB8i8); break;
688 case X86::SBB16ri: SimplifyShortImmForm(OutMI, X86::SBB16i16); break;
689 case X86::SBB32ri: SimplifyShortImmForm(OutMI, X86::SBB32i32); break;
690 case X86::SBB64ri32: SimplifyShortImmForm(OutMI, X86::SBB64i32); break;
691 case X86::SUB8ri: SimplifyShortImmForm(OutMI, X86::SUB8i8); break;
692 case X86::SUB16ri: SimplifyShortImmForm(OutMI, X86::SUB16i16); break;
693 case X86::SUB32ri: SimplifyShortImmForm(OutMI, X86::SUB32i32); break;
694 case X86::SUB64ri32: SimplifyShortImmForm(OutMI, X86::SUB64i32); break;
695 case X86::TEST8ri: SimplifyShortImmForm(OutMI, X86::TEST8i8); break;
696 case X86::TEST16ri: SimplifyShortImmForm(OutMI, X86::TEST16i16); break;
697 case X86::TEST32ri: SimplifyShortImmForm(OutMI, X86::TEST32i32); break;
698 case X86::TEST64ri32: SimplifyShortImmForm(OutMI, X86::TEST64i32); break;
699 case X86::XOR8ri: SimplifyShortImmForm(OutMI, X86::XOR8i8); break;
700 case X86::XOR16ri: SimplifyShortImmForm(OutMI, X86::XOR16i16); break;
701 case X86::XOR32ri: SimplifyShortImmForm(OutMI, X86::XOR32i32); break;
702 case X86::XOR64ri32: SimplifyShortImmForm(OutMI, X86::XOR64i32); break;
Rafael Espindola66393c12011-10-26 21:12:27 +0000703
Benjamin Kramer068a2252013-07-12 18:06:44 +0000704 // Try to shrink some forms of movsx.
705 case X86::MOVSX16rr8:
706 case X86::MOVSX32rr16:
707 case X86::MOVSX64rr32:
708 SimplifyMOVSX(OutMI);
709 break;
Rafael Espindola66393c12011-10-26 21:12:27 +0000710 }
Chris Lattner31722082009-09-12 20:34:57 +0000711}
712
Lang Hamesf49bc3f2014-07-24 20:40:55 +0000713void X86AsmPrinter::LowerTlsAddr(X86MCInstLower &MCInstLowering,
714 const MachineInstr &MI) {
Hans Wennborg789acfb2012-06-01 16:27:21 +0000715
716 bool is64Bits = MI.getOpcode() == X86::TLS_addr64 ||
717 MI.getOpcode() == X86::TLS_base_addr64;
718
719 bool needsPadding = MI.getOpcode() == X86::TLS_addr64;
720
Lang Hames9ff69c82015-04-24 19:11:51 +0000721 MCContext &context = OutStreamer->getContext();
Rafael Espindolac4774792010-11-28 21:16:39 +0000722
Benjamin Kramer4e629f72012-11-26 13:34:22 +0000723 if (needsPadding)
Lang Hamesf49bc3f2014-07-24 20:40:55 +0000724 EmitAndCountInstruction(MCInstBuilder(X86::DATA16_PREFIX));
Hans Wennborg789acfb2012-06-01 16:27:21 +0000725
726 MCSymbolRefExpr::VariantKind SRVK;
727 switch (MI.getOpcode()) {
728 case X86::TLS_addr32:
729 case X86::TLS_addr64:
730 SRVK = MCSymbolRefExpr::VK_TLSGD;
731 break;
732 case X86::TLS_base_addr32:
733 SRVK = MCSymbolRefExpr::VK_TLSLDM;
734 break;
735 case X86::TLS_base_addr64:
736 SRVK = MCSymbolRefExpr::VK_TLSLD;
737 break;
738 default:
739 llvm_unreachable("unexpected opcode");
740 }
741
Rafael Espindolac4774792010-11-28 21:16:39 +0000742 MCSymbol *sym = MCInstLowering.GetSymbolFromOperand(MI.getOperand(3));
Jim Grosbach13760bd2015-05-30 01:25:56 +0000743 const MCSymbolRefExpr *symRef = MCSymbolRefExpr::create(sym, SRVK, context);
Rafael Espindolac4774792010-11-28 21:16:39 +0000744
745 MCInst LEA;
746 if (is64Bits) {
747 LEA.setOpcode(X86::LEA64r);
Jim Grosbache9119e42015-05-13 18:37:00 +0000748 LEA.addOperand(MCOperand::createReg(X86::RDI)); // dest
749 LEA.addOperand(MCOperand::createReg(X86::RIP)); // base
750 LEA.addOperand(MCOperand::createImm(1)); // scale
751 LEA.addOperand(MCOperand::createReg(0)); // index
752 LEA.addOperand(MCOperand::createExpr(symRef)); // disp
753 LEA.addOperand(MCOperand::createReg(0)); // seg
Rafael Espindola55d11452012-06-07 18:39:19 +0000754 } else if (SRVK == MCSymbolRefExpr::VK_TLSLDM) {
755 LEA.setOpcode(X86::LEA32r);
Jim Grosbache9119e42015-05-13 18:37:00 +0000756 LEA.addOperand(MCOperand::createReg(X86::EAX)); // dest
757 LEA.addOperand(MCOperand::createReg(X86::EBX)); // base
758 LEA.addOperand(MCOperand::createImm(1)); // scale
759 LEA.addOperand(MCOperand::createReg(0)); // index
760 LEA.addOperand(MCOperand::createExpr(symRef)); // disp
761 LEA.addOperand(MCOperand::createReg(0)); // seg
Rafael Espindolac4774792010-11-28 21:16:39 +0000762 } else {
763 LEA.setOpcode(X86::LEA32r);
Jim Grosbache9119e42015-05-13 18:37:00 +0000764 LEA.addOperand(MCOperand::createReg(X86::EAX)); // dest
765 LEA.addOperand(MCOperand::createReg(0)); // base
766 LEA.addOperand(MCOperand::createImm(1)); // scale
767 LEA.addOperand(MCOperand::createReg(X86::EBX)); // index
768 LEA.addOperand(MCOperand::createExpr(symRef)); // disp
769 LEA.addOperand(MCOperand::createReg(0)); // seg
Rafael Espindolac4774792010-11-28 21:16:39 +0000770 }
Lang Hamesf49bc3f2014-07-24 20:40:55 +0000771 EmitAndCountInstruction(LEA);
Rafael Espindolac4774792010-11-28 21:16:39 +0000772
Hans Wennborg789acfb2012-06-01 16:27:21 +0000773 if (needsPadding) {
Lang Hamesf49bc3f2014-07-24 20:40:55 +0000774 EmitAndCountInstruction(MCInstBuilder(X86::DATA16_PREFIX));
775 EmitAndCountInstruction(MCInstBuilder(X86::DATA16_PREFIX));
776 EmitAndCountInstruction(MCInstBuilder(X86::REX64_PREFIX));
Rafael Espindolac4774792010-11-28 21:16:39 +0000777 }
778
Rafael Espindolac4774792010-11-28 21:16:39 +0000779 StringRef name = is64Bits ? "__tls_get_addr" : "___tls_get_addr";
Jim Grosbach6f482002015-05-18 18:43:14 +0000780 MCSymbol *tlsGetAddr = context.getOrCreateSymbol(name);
Rafael Espindolac4774792010-11-28 21:16:39 +0000781 const MCSymbolRefExpr *tlsRef =
Jim Grosbach13760bd2015-05-30 01:25:56 +0000782 MCSymbolRefExpr::create(tlsGetAddr,
Rafael Espindolac4774792010-11-28 21:16:39 +0000783 MCSymbolRefExpr::VK_PLT,
784 context);
785
Lang Hamesf49bc3f2014-07-24 20:40:55 +0000786 EmitAndCountInstruction(MCInstBuilder(is64Bits ? X86::CALL64pcrel32
787 : X86::CALLpcrel32)
788 .addExpr(tlsRef));
Rafael Espindolac4774792010-11-28 21:16:39 +0000789}
Devang Patel50c94312010-04-28 01:39:28 +0000790
Juergen Ributzka17e0d9e2013-12-04 00:39:08 +0000791/// \brief Emit the optimal amount of multi-byte nops on X86.
David Woodhousee6c13e42014-01-28 23:12:42 +0000792static void EmitNops(MCStreamer &OS, unsigned NumBytes, bool Is64Bit, const MCSubtargetInfo &STI) {
Juergen Ributzka17e0d9e2013-12-04 00:39:08 +0000793 // This works only for 64bit. For 32bit we have to do additional checking if
794 // the CPU supports multi-byte nops.
795 assert(Is64Bit && "EmitNops only supports X86-64");
796 while (NumBytes) {
797 unsigned Opc, BaseReg, ScaleVal, IndexReg, Displacement, SegmentReg;
798 Opc = IndexReg = Displacement = SegmentReg = 0;
799 BaseReg = X86::RAX; ScaleVal = 1;
800 switch (NumBytes) {
801 case 0: llvm_unreachable("Zero nops?"); break;
802 case 1: NumBytes -= 1; Opc = X86::NOOP; break;
803 case 2: NumBytes -= 2; Opc = X86::XCHG16ar; break;
804 case 3: NumBytes -= 3; Opc = X86::NOOPL; break;
805 case 4: NumBytes -= 4; Opc = X86::NOOPL; Displacement = 8; break;
806 case 5: NumBytes -= 5; Opc = X86::NOOPL; Displacement = 8;
807 IndexReg = X86::RAX; break;
808 case 6: NumBytes -= 6; Opc = X86::NOOPW; Displacement = 8;
809 IndexReg = X86::RAX; break;
810 case 7: NumBytes -= 7; Opc = X86::NOOPL; Displacement = 512; break;
811 case 8: NumBytes -= 8; Opc = X86::NOOPL; Displacement = 512;
812 IndexReg = X86::RAX; break;
813 case 9: NumBytes -= 9; Opc = X86::NOOPW; Displacement = 512;
814 IndexReg = X86::RAX; break;
815 default: NumBytes -= 10; Opc = X86::NOOPW; Displacement = 512;
816 IndexReg = X86::RAX; SegmentReg = X86::CS; break;
817 }
818
819 unsigned NumPrefixes = std::min(NumBytes, 5U);
820 NumBytes -= NumPrefixes;
821 for (unsigned i = 0; i != NumPrefixes; ++i)
822 OS.EmitBytes("\x66");
823
824 switch (Opc) {
825 default: llvm_unreachable("Unexpected opcode"); break;
826 case X86::NOOP:
David Woodhousee6c13e42014-01-28 23:12:42 +0000827 OS.EmitInstruction(MCInstBuilder(Opc), STI);
Juergen Ributzka17e0d9e2013-12-04 00:39:08 +0000828 break;
829 case X86::XCHG16ar:
David Woodhousee6c13e42014-01-28 23:12:42 +0000830 OS.EmitInstruction(MCInstBuilder(Opc).addReg(X86::AX), STI);
Juergen Ributzka17e0d9e2013-12-04 00:39:08 +0000831 break;
832 case X86::NOOPL:
833 case X86::NOOPW:
Lang Hamesf49bc3f2014-07-24 20:40:55 +0000834 OS.EmitInstruction(MCInstBuilder(Opc).addReg(BaseReg)
835 .addImm(ScaleVal).addReg(IndexReg)
836 .addImm(Displacement).addReg(SegmentReg), STI);
Juergen Ributzka17e0d9e2013-12-04 00:39:08 +0000837 break;
838 }
839 } // while (NumBytes)
840}
841
Sanjoy Das2e0d29f2015-05-06 23:53:26 +0000842void X86AsmPrinter::LowerSTATEPOINT(const MachineInstr &MI,
843 X86MCInstLower &MCIL) {
844 assert(Subtarget->is64Bit() && "Statepoint currently only supports X86-64");
Philip Reames0365f1a2014-12-01 22:52:56 +0000845
Sanjoy Dasa1d39ba2015-05-12 23:52:24 +0000846 StatepointOpers SOpers(&MI);
Sanjoy Dasa1d39ba2015-05-12 23:52:24 +0000847 if (unsigned PatchBytes = SOpers.getNumPatchBytes()) {
848 EmitNops(*OutStreamer, PatchBytes, Subtarget->is64Bit(),
849 getSubtargetInfo());
850 } else {
851 // Lower call target and choose correct opcode
852 const MachineOperand &CallTarget = SOpers.getCallTarget();
853 MCOperand CallTargetMCOp;
854 unsigned CallOpcode;
855 switch (CallTarget.getType()) {
856 case MachineOperand::MO_GlobalAddress:
857 case MachineOperand::MO_ExternalSymbol:
858 CallTargetMCOp = MCIL.LowerSymbolOperand(
859 CallTarget, MCIL.GetSymbolFromOperand(CallTarget));
860 CallOpcode = X86::CALL64pcrel32;
861 // Currently, we only support relative addressing with statepoints.
862 // Otherwise, we'll need a scratch register to hold the target
863 // address. You'll fail asserts during load & relocation if this
864 // symbol is to far away. (TODO: support non-relative addressing)
865 break;
866 case MachineOperand::MO_Immediate:
Jim Grosbache9119e42015-05-13 18:37:00 +0000867 CallTargetMCOp = MCOperand::createImm(CallTarget.getImm());
Sanjoy Dasa1d39ba2015-05-12 23:52:24 +0000868 CallOpcode = X86::CALL64pcrel32;
869 // Currently, we only support relative addressing with statepoints.
870 // Otherwise, we'll need a scratch register to hold the target
871 // immediate. You'll fail asserts during load & relocation if this
872 // address is to far away. (TODO: support non-relative addressing)
873 break;
874 case MachineOperand::MO_Register:
Jim Grosbache9119e42015-05-13 18:37:00 +0000875 CallTargetMCOp = MCOperand::createReg(CallTarget.getReg());
Sanjoy Dasa1d39ba2015-05-12 23:52:24 +0000876 CallOpcode = X86::CALL64r;
877 break;
878 default:
879 llvm_unreachable("Unsupported operand type in statepoint call target");
880 break;
881 }
882
883 // Emit call
884 MCInst CallInst;
885 CallInst.setOpcode(CallOpcode);
886 CallInst.addOperand(CallTargetMCOp);
887 OutStreamer->EmitInstruction(CallInst, getSubtargetInfo());
888 }
Philip Reames0365f1a2014-12-01 22:52:56 +0000889
890 // Record our statepoint node in the same section used by STACKMAP
891 // and PATCHPOINT
Michael Liao5bf95782014-12-04 05:20:33 +0000892 SM.recordStatepoint(MI);
Philip Reames0365f1a2014-12-01 22:52:56 +0000893}
894
Sanjoy Dasc63244d2015-06-15 18:44:08 +0000895void X86AsmPrinter::LowerFAULTING_LOAD_OP(const MachineInstr &MI,
896 X86MCInstLower &MCIL) {
897 // FAULTING_LOAD_OP <def>, <handler label>, <load opcode>, <load operands>
898
899 unsigned LoadDefRegister = MI.getOperand(0).getReg();
900 MCSymbol *HandlerLabel = MI.getOperand(1).getMCSymbol();
901 unsigned LoadOpcode = MI.getOperand(2).getImm();
902 unsigned LoadOperandsBeginIdx = 3;
903
904 FM.recordFaultingOp(FaultMaps::FaultingLoad, HandlerLabel);
905
906 MCInst LoadMI;
907 LoadMI.setOpcode(LoadOpcode);
Sanjoy Das93d608c2015-07-20 20:31:39 +0000908
909 if (LoadDefRegister != X86::NoRegister)
910 LoadMI.addOperand(MCOperand::createReg(LoadDefRegister));
911
Sanjoy Dasc63244d2015-06-15 18:44:08 +0000912 for (auto I = MI.operands_begin() + LoadOperandsBeginIdx,
913 E = MI.operands_end();
914 I != E; ++I)
915 if (auto MaybeOperand = MCIL.LowerMachineOperand(&MI, *I))
916 LoadMI.addOperand(MaybeOperand.getValue());
917
918 OutStreamer->EmitInstruction(LoadMI, getSubtargetInfo());
919}
Philip Reames0365f1a2014-12-01 22:52:56 +0000920
Andrew Trickd4e3dc62013-11-19 03:29:56 +0000921// Lower a stackmap of the form:
922// <id>, <shadowBytes>, ...
Lang Hamesf49bc3f2014-07-24 20:40:55 +0000923void X86AsmPrinter::LowerSTACKMAP(const MachineInstr &MI) {
Lang Hames9ff69c82015-04-24 19:11:51 +0000924 SMShadowTracker.emitShadowPadding(*OutStreamer, getSubtargetInfo());
Andrew Trickd4e3dc62013-11-19 03:29:56 +0000925 SM.recordStackMap(MI);
Lang Hamesf49bc3f2014-07-24 20:40:55 +0000926 unsigned NumShadowBytes = MI.getOperand(1).getImm();
927 SMShadowTracker.reset(NumShadowBytes);
Andrew Trick153ebe62013-10-31 22:11:56 +0000928}
929
Andrew Trick561f2212013-11-14 06:54:10 +0000930// Lower a patchpoint of the form:
Andrew Trickd4e3dc62013-11-19 03:29:56 +0000931// [<def>], <id>, <numBytes>, <target>, <numArgs>, <cc>, ...
Lang Hames65613a62015-04-22 06:02:31 +0000932void X86AsmPrinter::LowerPATCHPOINT(const MachineInstr &MI,
933 X86MCInstLower &MCIL) {
Lang Hamesf49bc3f2014-07-24 20:40:55 +0000934 assert(Subtarget->is64Bit() && "Patchpoint currently only supports X86-64");
935
Lang Hames9ff69c82015-04-24 19:11:51 +0000936 SMShadowTracker.emitShadowPadding(*OutStreamer, getSubtargetInfo());
Lang Hamesf49bc3f2014-07-24 20:40:55 +0000937
Andrew Trickd4e3dc62013-11-19 03:29:56 +0000938 SM.recordPatchPoint(MI);
Juergen Ributzka9969d3e2013-11-08 23:28:16 +0000939
Andrew Trickd4e3dc62013-11-19 03:29:56 +0000940 PatchPointOpers opers(&MI);
941 unsigned ScratchIdx = opers.getNextScratchIdx();
Andrew Trick561f2212013-11-14 06:54:10 +0000942 unsigned EncodedBytes = 0;
Lang Hames65613a62015-04-22 06:02:31 +0000943 const MachineOperand &CalleeMO =
944 opers.getMetaOper(PatchPointOpers::TargetPos);
945
946 // Check for null target. If target is non-null (i.e. is non-zero or is
947 // symbolic) then emit a call.
948 if (!(CalleeMO.isImm() && !CalleeMO.getImm())) {
949 MCOperand CalleeMCOp;
950 switch (CalleeMO.getType()) {
951 default:
952 /// FIXME: Add a verifier check for bad callee types.
953 llvm_unreachable("Unrecognized callee operand type.");
954 case MachineOperand::MO_Immediate:
955 if (CalleeMO.getImm())
Jim Grosbache9119e42015-05-13 18:37:00 +0000956 CalleeMCOp = MCOperand::createImm(CalleeMO.getImm());
Lang Hames65613a62015-04-22 06:02:31 +0000957 break;
958 case MachineOperand::MO_ExternalSymbol:
959 case MachineOperand::MO_GlobalAddress:
960 CalleeMCOp =
961 MCIL.LowerSymbolOperand(CalleeMO,
962 MCIL.GetSymbolFromOperand(CalleeMO));
963 break;
964 }
965
Andrew Trick561f2212013-11-14 06:54:10 +0000966 // Emit MOV to materialize the target address and the CALL to target.
967 // This is encoded with 12-13 bytes, depending on which register is used.
Juergen Ributzka17e0d9e2013-12-04 00:39:08 +0000968 unsigned ScratchReg = MI.getOperand(ScratchIdx).getReg();
969 if (X86II::isX86_64ExtendedReg(ScratchReg))
970 EncodedBytes = 13;
971 else
972 EncodedBytes = 12;
Lang Hames65613a62015-04-22 06:02:31 +0000973
974 EmitAndCountInstruction(
975 MCInstBuilder(X86::MOV64ri).addReg(ScratchReg).addOperand(CalleeMCOp));
Lang Hamesf49bc3f2014-07-24 20:40:55 +0000976 EmitAndCountInstruction(MCInstBuilder(X86::CALL64r).addReg(ScratchReg));
Andrew Trick561f2212013-11-14 06:54:10 +0000977 }
Lang Hames65613a62015-04-22 06:02:31 +0000978
Andrew Trick153ebe62013-10-31 22:11:56 +0000979 // Emit padding.
Andrew Trickd4e3dc62013-11-19 03:29:56 +0000980 unsigned NumBytes = opers.getMetaOper(PatchPointOpers::NBytesPos).getImm();
981 assert(NumBytes >= EncodedBytes &&
Andrew Trick153ebe62013-10-31 22:11:56 +0000982 "Patchpoint can't request size less than the length of a call.");
983
Lang Hames9ff69c82015-04-24 19:11:51 +0000984 EmitNops(*OutStreamer, NumBytes - EncodedBytes, Subtarget->is64Bit(),
Lang Hamesf49bc3f2014-07-24 20:40:55 +0000985 getSubtargetInfo());
Andrew Trick153ebe62013-10-31 22:11:56 +0000986}
987
Reid Klecknere7040102014-08-04 21:05:27 +0000988// Returns instruction preceding MBBI in MachineFunction.
989// If MBBI is the first instruction of the first basic block, returns null.
990static MachineBasicBlock::const_iterator
991PrevCrossBBInst(MachineBasicBlock::const_iterator MBBI) {
992 const MachineBasicBlock *MBB = MBBI->getParent();
993 while (MBBI == MBB->begin()) {
994 if (MBB == MBB->getParent()->begin())
995 return nullptr;
996 MBB = MBB->getPrevNode();
997 MBBI = MBB->end();
998 }
999 return --MBBI;
1000}
1001
Chandler Carruthe7e9c042014-09-24 09:39:41 +00001002static const Constant *getConstantFromPool(const MachineInstr &MI,
1003 const MachineOperand &Op) {
1004 if (!Op.isCPI())
Chandler Carruth7b688c62014-09-24 03:06:37 +00001005 return nullptr;
Chandler Carruth0b682d42014-09-24 02:16:12 +00001006
Chandler Carruth7b688c62014-09-24 03:06:37 +00001007 ArrayRef<MachineConstantPoolEntry> Constants =
1008 MI.getParent()->getParent()->getConstantPool()->getConstants();
Chandler Carruthe7e9c042014-09-24 09:39:41 +00001009 const MachineConstantPoolEntry &ConstantEntry =
1010 Constants[Op.getIndex()];
Chandler Carruth0b682d42014-09-24 02:16:12 +00001011
1012 // Bail if this is a machine constant pool entry, we won't be able to dig out
1013 // anything useful.
Chandler Carruthe7e9c042014-09-24 09:39:41 +00001014 if (ConstantEntry.isMachineConstantPoolEntry())
Chandler Carruth7b688c62014-09-24 03:06:37 +00001015 return nullptr;
Chandler Carruth0b682d42014-09-24 02:16:12 +00001016
Chandler Carruthe7e9c042014-09-24 09:39:41 +00001017 auto *C = dyn_cast<Constant>(ConstantEntry.Val.ConstVal);
1018 assert((!C || ConstantEntry.getType() == C->getType()) &&
Chandler Carruth0b682d42014-09-24 02:16:12 +00001019 "Expected a constant of the same type!");
Chandler Carruth7b688c62014-09-24 03:06:37 +00001020 return C;
1021}
Chandler Carruth0b682d42014-09-24 02:16:12 +00001022
Chandler Carruth7b688c62014-09-24 03:06:37 +00001023static std::string getShuffleComment(const MachineOperand &DstOp,
1024 const MachineOperand &SrcOp,
1025 ArrayRef<int> Mask) {
1026 std::string Comment;
Chandler Carruth0b682d42014-09-24 02:16:12 +00001027
1028 // Compute the name for a register. This is really goofy because we have
1029 // multiple instruction printers that could (in theory) use different
1030 // names. Fortunately most people use the ATT style (outside of Windows)
1031 // and they actually agree on register naming here. Ultimately, this is
1032 // a comment, and so its OK if it isn't perfect.
1033 auto GetRegisterName = [](unsigned RegNum) -> StringRef {
1034 return X86ATTInstPrinter::getRegisterName(RegNum);
1035 };
1036
1037 StringRef DstName = DstOp.isReg() ? GetRegisterName(DstOp.getReg()) : "mem";
1038 StringRef SrcName = SrcOp.isReg() ? GetRegisterName(SrcOp.getReg()) : "mem";
1039
1040 raw_string_ostream CS(Comment);
1041 CS << DstName << " = ";
1042 bool NeedComma = false;
1043 bool InSrc = false;
1044 for (int M : Mask) {
1045 // Wrap up any prior entry...
1046 if (M == SM_SentinelZero && InSrc) {
1047 InSrc = false;
1048 CS << "]";
1049 }
1050 if (NeedComma)
1051 CS << ",";
1052 else
1053 NeedComma = true;
1054
1055 // Print this shuffle...
1056 if (M == SM_SentinelZero) {
1057 CS << "zero";
1058 } else {
1059 if (!InSrc) {
1060 InSrc = true;
1061 CS << SrcName << "[";
1062 }
1063 if (M == SM_SentinelUndef)
1064 CS << "u";
1065 else
1066 CS << M;
1067 }
1068 }
1069 if (InSrc)
1070 CS << "]";
1071 CS.flush();
1072
1073 return Comment;
1074}
1075
Chris Lattner94a946c2010-01-28 01:02:27 +00001076void X86AsmPrinter::EmitInstruction(const MachineInstr *MI) {
Rafael Espindola38c2e652013-10-29 16:11:22 +00001077 X86MCInstLower MCInstLowering(*MF, *this);
Eric Christopher05b81972015-02-02 17:38:43 +00001078 const X86RegisterInfo *RI = MF->getSubtarget<X86Subtarget>().getRegisterInfo();
NAKAMURA Takumi1db59952014-06-25 12:41:52 +00001079
Chris Lattner74f4ca72009-09-02 17:35:12 +00001080 switch (MI->getOpcode()) {
Dale Johannesenb36c7092010-04-06 22:45:26 +00001081 case TargetOpcode::DBG_VALUE:
David Blaikieb735b4d2013-06-16 20:34:27 +00001082 llvm_unreachable("Should be handled target independently");
Dale Johannesen5d7f0a02010-04-07 01:15:14 +00001083
Eric Christopher4abffad2010-08-05 18:34:30 +00001084 // Emit nothing here but a comment if we can.
1085 case X86::Int_MemBarrier:
Lang Hames9ff69c82015-04-24 19:11:51 +00001086 OutStreamer->emitRawComment("MEMBARRIER");
Eric Christopher4abffad2010-08-05 18:34:30 +00001087 return;
Owen Anderson0ca562e2011-10-04 23:26:17 +00001088
Rafael Espindolad94f3b42010-10-26 18:09:55 +00001089
1090 case X86::EH_RETURN:
1091 case X86::EH_RETURN64: {
1092 // Lower these as normal, but add some comments.
1093 unsigned Reg = MI->getOperand(0).getReg();
Lang Hames9ff69c82015-04-24 19:11:51 +00001094 OutStreamer->AddComment(StringRef("eh_return, addr: %") +
1095 X86ATTInstPrinter::getRegisterName(Reg));
Rafael Espindolad94f3b42010-10-26 18:09:55 +00001096 break;
1097 }
David Majnemerf828a0c2015-10-01 18:44:59 +00001098 case X86::CLEANUPRET: {
1099 // Lower these as normal, but add some comments.
1100 OutStreamer->AddComment("CLEANUPRET");
1101 break;
1102 }
1103
1104 case X86::CATCHRET: {
1105 // Lower these as normal, but add some comments.
1106 OutStreamer->AddComment("CATCHRET");
1107 break;
1108 }
1109
Chris Lattner88c18562010-07-09 00:49:41 +00001110 case X86::TAILJMPr:
Reid Klecknera580b6e2015-01-30 21:03:31 +00001111 case X86::TAILJMPm:
Chris Lattner88c18562010-07-09 00:49:41 +00001112 case X86::TAILJMPd:
Reid Klecknera580b6e2015-01-30 21:03:31 +00001113 case X86::TAILJMPr64:
1114 case X86::TAILJMPm64:
Chris Lattner88c18562010-07-09 00:49:41 +00001115 case X86::TAILJMPd64:
Reid Klecknera580b6e2015-01-30 21:03:31 +00001116 case X86::TAILJMPr64_REX:
1117 case X86::TAILJMPm64_REX:
1118 case X86::TAILJMPd64_REX:
Chris Lattner88c18562010-07-09 00:49:41 +00001119 // Lower these as normal, but add some comments.
Lang Hames9ff69c82015-04-24 19:11:51 +00001120 OutStreamer->AddComment("TAILCALL");
Chris Lattner88c18562010-07-09 00:49:41 +00001121 break;
Rafael Espindolac4774792010-11-28 21:16:39 +00001122
1123 case X86::TLS_addr32:
1124 case X86::TLS_addr64:
Hans Wennborg789acfb2012-06-01 16:27:21 +00001125 case X86::TLS_base_addr32:
1126 case X86::TLS_base_addr64:
Lang Hamesf49bc3f2014-07-24 20:40:55 +00001127 return LowerTlsAddr(MCInstLowering, *MI);
Rafael Espindolac4774792010-11-28 21:16:39 +00001128
Chris Lattner74f4ca72009-09-02 17:35:12 +00001129 case X86::MOVPC32r: {
1130 // This is a pseudo op for a two instruction sequence with a label, which
1131 // looks like:
1132 // call "L1$pb"
1133 // "L1$pb":
1134 // popl %esi
Chad Rosier24c19d22012-08-01 18:39:17 +00001135
Chris Lattner74f4ca72009-09-02 17:35:12 +00001136 // Emit the call.
Chris Lattner7077efe2010-11-14 22:48:15 +00001137 MCSymbol *PICBase = MF->getPICBaseSymbol();
Chris Lattner74f4ca72009-09-02 17:35:12 +00001138 // FIXME: We would like an efficient form for this, so we don't have to do a
1139 // lot of extra uniquing.
Lang Hamesf49bc3f2014-07-24 20:40:55 +00001140 EmitAndCountInstruction(MCInstBuilder(X86::CALLpcrel32)
Jim Grosbach13760bd2015-05-30 01:25:56 +00001141 .addExpr(MCSymbolRefExpr::create(PICBase, OutContext)));
Chad Rosier24c19d22012-08-01 18:39:17 +00001142
Chris Lattner74f4ca72009-09-02 17:35:12 +00001143 // Emit the label.
Lang Hames9ff69c82015-04-24 19:11:51 +00001144 OutStreamer->EmitLabel(PICBase);
Chad Rosier24c19d22012-08-01 18:39:17 +00001145
Chris Lattner74f4ca72009-09-02 17:35:12 +00001146 // popl $reg
Lang Hamesf49bc3f2014-07-24 20:40:55 +00001147 EmitAndCountInstruction(MCInstBuilder(X86::POP32r)
1148 .addReg(MI->getOperand(0).getReg()));
Chris Lattner74f4ca72009-09-02 17:35:12 +00001149 return;
Chris Lattner6ccf7ed2009-09-12 21:01:20 +00001150 }
Chad Rosier24c19d22012-08-01 18:39:17 +00001151
Chris Lattner6ccf7ed2009-09-12 21:01:20 +00001152 case X86::ADD32ri: {
1153 // Lower the MO_GOT_ABSOLUTE_ADDRESS form of ADD32ri.
1154 if (MI->getOperand(2).getTargetFlags() != X86II::MO_GOT_ABSOLUTE_ADDRESS)
1155 break;
Chad Rosier24c19d22012-08-01 18:39:17 +00001156
Chris Lattner6ccf7ed2009-09-12 21:01:20 +00001157 // Okay, we have something like:
1158 // EAX = ADD32ri EAX, MO_GOT_ABSOLUTE_ADDRESS(@MYGLOBAL)
Chad Rosier24c19d22012-08-01 18:39:17 +00001159
Chris Lattner6ccf7ed2009-09-12 21:01:20 +00001160 // For this, we want to print something like:
1161 // MYGLOBAL + (. - PICBASE)
1162 // However, we can't generate a ".", so just emit a new label here and refer
Chris Lattnerd7581392010-03-12 18:47:50 +00001163 // to it.
Jim Grosbach6f482002015-05-18 18:43:14 +00001164 MCSymbol *DotSym = OutContext.createTempSymbol();
Lang Hames9ff69c82015-04-24 19:11:51 +00001165 OutStreamer->EmitLabel(DotSym);
Chad Rosier24c19d22012-08-01 18:39:17 +00001166
Chris Lattner6ccf7ed2009-09-12 21:01:20 +00001167 // Now that we have emitted the label, lower the complex operand expression.
Chris Lattnerd9d71862010-02-08 23:03:41 +00001168 MCSymbol *OpSym = MCInstLowering.GetSymbolFromOperand(MI->getOperand(2));
Chad Rosier24c19d22012-08-01 18:39:17 +00001169
Jim Grosbach13760bd2015-05-30 01:25:56 +00001170 const MCExpr *DotExpr = MCSymbolRefExpr::create(DotSym, OutContext);
Chris Lattner6ccf7ed2009-09-12 21:01:20 +00001171 const MCExpr *PICBase =
Jim Grosbach13760bd2015-05-30 01:25:56 +00001172 MCSymbolRefExpr::create(MF->getPICBaseSymbol(), OutContext);
1173 DotExpr = MCBinaryExpr::createSub(DotExpr, PICBase, OutContext);
Chad Rosier24c19d22012-08-01 18:39:17 +00001174
Jim Grosbach13760bd2015-05-30 01:25:56 +00001175 DotExpr = MCBinaryExpr::createAdd(MCSymbolRefExpr::create(OpSym,OutContext),
Chris Lattner6ccf7ed2009-09-12 21:01:20 +00001176 DotExpr, OutContext);
Chad Rosier24c19d22012-08-01 18:39:17 +00001177
Lang Hamesf49bc3f2014-07-24 20:40:55 +00001178 EmitAndCountInstruction(MCInstBuilder(X86::ADD32ri)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001179 .addReg(MI->getOperand(0).getReg())
1180 .addReg(MI->getOperand(1).getReg())
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001181 .addExpr(DotExpr));
Chris Lattner6ccf7ed2009-09-12 21:01:20 +00001182 return;
1183 }
Philip Reames0365f1a2014-12-01 22:52:56 +00001184 case TargetOpcode::STATEPOINT:
Sanjoy Das2e0d29f2015-05-06 23:53:26 +00001185 return LowerSTATEPOINT(*MI, MCInstLowering);
Michael Liao5bf95782014-12-04 05:20:33 +00001186
Sanjoy Dasc63244d2015-06-15 18:44:08 +00001187 case TargetOpcode::FAULTING_LOAD_OP:
1188 return LowerFAULTING_LOAD_OP(*MI, MCInstLowering);
1189
Andrew Trick153ebe62013-10-31 22:11:56 +00001190 case TargetOpcode::STACKMAP:
Lang Hamesf49bc3f2014-07-24 20:40:55 +00001191 return LowerSTACKMAP(*MI);
Andrew Trick153ebe62013-10-31 22:11:56 +00001192
1193 case TargetOpcode::PATCHPOINT:
Lang Hames65613a62015-04-22 06:02:31 +00001194 return LowerPATCHPOINT(*MI, MCInstLowering);
Lang Hamesc2b77232013-11-11 23:00:41 +00001195
1196 case X86::MORESTACK_RET:
Lang Hamesf49bc3f2014-07-24 20:40:55 +00001197 EmitAndCountInstruction(MCInstBuilder(getRetOpcode(*Subtarget)));
Lang Hamesc2b77232013-11-11 23:00:41 +00001198 return;
1199
1200 case X86::MORESTACK_RET_RESTORE_R10:
1201 // Return, then restore R10.
Lang Hamesf49bc3f2014-07-24 20:40:55 +00001202 EmitAndCountInstruction(MCInstBuilder(getRetOpcode(*Subtarget)));
1203 EmitAndCountInstruction(MCInstBuilder(X86::MOV64rr)
1204 .addReg(X86::R10)
1205 .addReg(X86::RAX));
Lang Hamesc2b77232013-11-11 23:00:41 +00001206 return;
NAKAMURA Takumi1db59952014-06-25 12:41:52 +00001207
1208 case X86::SEH_PushReg:
Lang Hames9ff69c82015-04-24 19:11:51 +00001209 OutStreamer->EmitWinCFIPushReg(RI->getSEHRegNum(MI->getOperand(0).getImm()));
NAKAMURA Takumi1db59952014-06-25 12:41:52 +00001210 return;
1211
1212 case X86::SEH_SaveReg:
Lang Hames9ff69c82015-04-24 19:11:51 +00001213 OutStreamer->EmitWinCFISaveReg(RI->getSEHRegNum(MI->getOperand(0).getImm()),
Saleem Abdulrasool7206a522014-06-29 01:52:01 +00001214 MI->getOperand(1).getImm());
NAKAMURA Takumi1db59952014-06-25 12:41:52 +00001215 return;
1216
Lang Hames9ff69c82015-04-24 19:11:51 +00001217 case X86::SEH_SaveXMM:
1218 OutStreamer->EmitWinCFISaveXMM(RI->getSEHRegNum(MI->getOperand(0).getImm()),
1219 MI->getOperand(1).getImm());
1220 return;
1221
1222 case X86::SEH_StackAlloc:
1223 OutStreamer->EmitWinCFIAllocStack(MI->getOperand(0).getImm());
1224 return;
1225
1226 case X86::SEH_SetFrame:
1227 OutStreamer->EmitWinCFISetFrame(RI->getSEHRegNum(MI->getOperand(0).getImm()),
1228 MI->getOperand(1).getImm());
1229 return;
1230
NAKAMURA Takumi1db59952014-06-25 12:41:52 +00001231 case X86::SEH_PushFrame:
Lang Hames9ff69c82015-04-24 19:11:51 +00001232 OutStreamer->EmitWinCFIPushFrame(MI->getOperand(0).getImm());
NAKAMURA Takumi1db59952014-06-25 12:41:52 +00001233 return;
1234
1235 case X86::SEH_EndPrologue:
Lang Hames9ff69c82015-04-24 19:11:51 +00001236 OutStreamer->EmitWinCFIEndProlog();
NAKAMURA Takumi1db59952014-06-25 12:41:52 +00001237 return;
Chandler Carruth185cc182014-07-25 23:47:11 +00001238
Reid Klecknere7040102014-08-04 21:05:27 +00001239 case X86::SEH_Epilogue: {
1240 MachineBasicBlock::const_iterator MBBI(MI);
1241 // Check if preceded by a call and emit nop if so.
1242 for (MBBI = PrevCrossBBInst(MBBI); MBBI; MBBI = PrevCrossBBInst(MBBI)) {
1243 // Conservatively assume that pseudo instructions don't emit code and keep
1244 // looking for a call. We may emit an unnecessary nop in some cases.
1245 if (!MBBI->isPseudo()) {
1246 if (MBBI->isCall())
1247 EmitAndCountInstruction(MCInstBuilder(X86::NOOP));
1248 break;
1249 }
1250 }
1251 return;
1252 }
1253
Chandler Carruthab8b37a2014-09-24 02:24:41 +00001254 // Lower PSHUFB and VPERMILP normally but add a comment if we can find
1255 // a constant shuffle mask. We won't be able to do this at the MC layer
1256 // because the mask isn't an immediate.
Chandler Carruth185cc182014-07-25 23:47:11 +00001257 case X86::PSHUFBrm:
Chandler Carruth98443d82014-09-25 00:24:19 +00001258 case X86::VPSHUFBrm:
1259 case X86::VPSHUFBYrm: {
Lang Hames9ff69c82015-04-24 19:11:51 +00001260 if (!OutStreamer->isVerboseAsm())
Chandler Carruthedf50212014-09-24 03:06:34 +00001261 break;
Chandler Carruthab8b37a2014-09-24 02:24:41 +00001262 assert(MI->getNumOperands() > 5 &&
1263 "We should always have at least 5 operands!");
1264 const MachineOperand &DstOp = MI->getOperand(0);
1265 const MachineOperand &SrcOp = MI->getOperand(1);
1266 const MachineOperand &MaskOp = MI->getOperand(5);
1267
Chandler Carruthe7e9c042014-09-24 09:39:41 +00001268 if (auto *C = getConstantFromPool(*MI, MaskOp)) {
Chandler Carruth7b688c62014-09-24 03:06:37 +00001269 SmallVector<int, 16> Mask;
David Majnemer14141f92015-01-11 07:29:51 +00001270 DecodePSHUFBMask(C, Mask);
Chandler Carruth7b688c62014-09-24 03:06:37 +00001271 if (!Mask.empty())
Lang Hames9ff69c82015-04-24 19:11:51 +00001272 OutStreamer->AddComment(getShuffleComment(DstOp, SrcOp, Mask));
Chandler Carruth7b688c62014-09-24 03:06:37 +00001273 }
1274 break;
1275 }
1276 case X86::VPERMILPSrm:
1277 case X86::VPERMILPDrm:
1278 case X86::VPERMILPSYrm:
1279 case X86::VPERMILPDYrm: {
Lang Hames9ff69c82015-04-24 19:11:51 +00001280 if (!OutStreamer->isVerboseAsm())
Chandler Carruth7b688c62014-09-24 03:06:37 +00001281 break;
1282 assert(MI->getNumOperands() > 5 &&
1283 "We should always have at least 5 operands!");
1284 const MachineOperand &DstOp = MI->getOperand(0);
1285 const MachineOperand &SrcOp = MI->getOperand(1);
1286 const MachineOperand &MaskOp = MI->getOperand(5);
1287
Chandler Carruthe7e9c042014-09-24 09:39:41 +00001288 if (auto *C = getConstantFromPool(*MI, MaskOp)) {
Chandler Carruth7b688c62014-09-24 03:06:37 +00001289 SmallVector<int, 16> Mask;
1290 DecodeVPERMILPMask(C, Mask);
1291 if (!Mask.empty())
Lang Hames9ff69c82015-04-24 19:11:51 +00001292 OutStreamer->AddComment(getShuffleComment(DstOp, SrcOp, Mask));
Chandler Carruth7b688c62014-09-24 03:06:37 +00001293 }
Chandler Carruth185cc182014-07-25 23:47:11 +00001294 break;
Chris Lattner74f4ca72009-09-02 17:35:12 +00001295 }
Chandler Carruthe7e9c042014-09-24 09:39:41 +00001296
Elena Demikhovskye88038f2015-09-08 06:38:21 +00001297#define MOV_CASE(Prefix, Suffix) \
1298 case X86::Prefix##MOVAPD##Suffix##rm: \
1299 case X86::Prefix##MOVAPS##Suffix##rm: \
1300 case X86::Prefix##MOVUPD##Suffix##rm: \
1301 case X86::Prefix##MOVUPS##Suffix##rm: \
1302 case X86::Prefix##MOVDQA##Suffix##rm: \
1303 case X86::Prefix##MOVDQU##Suffix##rm:
1304
1305#define MOV_AVX512_CASE(Suffix) \
1306 case X86::VMOVDQA64##Suffix##rm: \
1307 case X86::VMOVDQA32##Suffix##rm: \
1308 case X86::VMOVDQU64##Suffix##rm: \
1309 case X86::VMOVDQU32##Suffix##rm: \
1310 case X86::VMOVDQU16##Suffix##rm: \
1311 case X86::VMOVDQU8##Suffix##rm: \
1312 case X86::VMOVAPS##Suffix##rm: \
1313 case X86::VMOVAPD##Suffix##rm: \
1314 case X86::VMOVUPS##Suffix##rm: \
1315 case X86::VMOVUPD##Suffix##rm:
1316
1317#define CASE_ALL_MOV_RM() \
1318 MOV_CASE(, ) /* SSE */ \
1319 MOV_CASE(V, ) /* AVX-128 */ \
1320 MOV_CASE(V, Y) /* AVX-256 */ \
1321 MOV_AVX512_CASE(Z) \
1322 MOV_AVX512_CASE(Z256) \
1323 MOV_AVX512_CASE(Z128)
1324
1325 // For loads from a constant pool to a vector register, print the constant
1326 // loaded.
1327 CASE_ALL_MOV_RM()
Lang Hames9ff69c82015-04-24 19:11:51 +00001328 if (!OutStreamer->isVerboseAsm())
Chandler Carruthe7e9c042014-09-24 09:39:41 +00001329 break;
1330 if (MI->getNumOperands() > 4)
1331 if (auto *C = getConstantFromPool(*MI, MI->getOperand(4))) {
1332 std::string Comment;
1333 raw_string_ostream CS(Comment);
1334 const MachineOperand &DstOp = MI->getOperand(0);
1335 CS << X86ATTInstPrinter::getRegisterName(DstOp.getReg()) << " = ";
1336 if (auto *CDS = dyn_cast<ConstantDataSequential>(C)) {
1337 CS << "[";
1338 for (int i = 0, NumElements = CDS->getNumElements(); i < NumElements; ++i) {
1339 if (i != 0)
1340 CS << ",";
1341 if (CDS->getElementType()->isIntegerTy())
1342 CS << CDS->getElementAsInteger(i);
1343 else if (CDS->getElementType()->isFloatTy())
1344 CS << CDS->getElementAsFloat(i);
1345 else if (CDS->getElementType()->isDoubleTy())
1346 CS << CDS->getElementAsDouble(i);
1347 else
1348 CS << "?";
1349 }
1350 CS << "]";
Lang Hames9ff69c82015-04-24 19:11:51 +00001351 OutStreamer->AddComment(CS.str());
Chandler Carruthe7e9c042014-09-24 09:39:41 +00001352 } else if (auto *CV = dyn_cast<ConstantVector>(C)) {
1353 CS << "<";
1354 for (int i = 0, NumOperands = CV->getNumOperands(); i < NumOperands; ++i) {
1355 if (i != 0)
1356 CS << ",";
1357 Constant *COp = CV->getOperand(i);
1358 if (isa<UndefValue>(COp)) {
1359 CS << "u";
1360 } else if (auto *CI = dyn_cast<ConstantInt>(COp)) {
1361 CS << CI->getZExtValue();
1362 } else if (auto *CF = dyn_cast<ConstantFP>(COp)) {
1363 SmallString<32> Str;
1364 CF->getValueAPF().toString(Str);
1365 CS << Str;
1366 } else {
1367 CS << "?";
1368 }
1369 }
1370 CS << ">";
Lang Hames9ff69c82015-04-24 19:11:51 +00001371 OutStreamer->AddComment(CS.str());
Chandler Carruthe7e9c042014-09-24 09:39:41 +00001372 }
1373 }
1374 break;
Chandler Carruth0b682d42014-09-24 02:16:12 +00001375 }
Chad Rosier24c19d22012-08-01 18:39:17 +00001376
Chris Lattner31722082009-09-12 20:34:57 +00001377 MCInst TmpInst;
1378 MCInstLowering.Lower(MI, TmpInst);
Pete Cooper3c0af3522014-10-27 19:40:35 +00001379
1380 // Stackmap shadows cannot include branch targets, so we can count the bytes
Pete Cooper7c801dc2014-10-27 22:38:45 +00001381 // in a call towards the shadow, but must ensure that the no thread returns
1382 // in to the stackmap shadow. The only way to achieve this is if the call
1383 // is at the end of the shadow.
1384 if (MI->isCall()) {
1385 // Count then size of the call towards the shadow
1386 SMShadowTracker.count(TmpInst, getSubtargetInfo());
1387 // Then flush the shadow so that we fill with nops before the call, not
1388 // after it.
Lang Hames9ff69c82015-04-24 19:11:51 +00001389 SMShadowTracker.emitShadowPadding(*OutStreamer, getSubtargetInfo());
Pete Cooper7c801dc2014-10-27 22:38:45 +00001390 // Then emit the call
Lang Hames9ff69c82015-04-24 19:11:51 +00001391 OutStreamer->EmitInstruction(TmpInst, getSubtargetInfo());
Pete Cooper7c801dc2014-10-27 22:38:45 +00001392 return;
1393 }
1394
1395 EmitAndCountInstruction(TmpInst);
Chris Lattner74f4ca72009-09-02 17:35:12 +00001396}