blob: da3fe016d0fe4ac2d5fb973ee9274b6a042be0df [file] [log] [blame]
Chris Lattnera2907782009-10-19 19:56:26 +00001//===-- ARMInstPrinter.cpp - Convert ARM MCInst to assembly syntax --------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This class prints an ARM MCInst to a .s file.
11//
12//===----------------------------------------------------------------------===//
13
14#define DEBUG_TYPE "asm-printer"
15#include "ARMInstPrinter.h"
Evan Chenga20cde32011-07-20 23:34:39 +000016#include "MCTargetDesc/ARMAddressingModes.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000017#include "MCTargetDesc/ARMBaseInfo.h"
Chris Lattner89d47202009-10-19 21:21:39 +000018#include "llvm/MC/MCAsmInfo.h"
Chris Lattner889a6212009-10-19 21:53:00 +000019#include "llvm/MC/MCExpr.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000020#include "llvm/MC/MCInst.h"
Craig Topperdab9e352012-04-02 07:01:04 +000021#include "llvm/MC/MCInstrInfo.h"
Jim Grosbachc988e0c2012-03-05 19:33:30 +000022#include "llvm/MC/MCRegisterInfo.h"
Chris Lattner889a6212009-10-19 21:53:00 +000023#include "llvm/Support/raw_ostream.h"
Chris Lattnera2907782009-10-19 19:56:26 +000024using namespace llvm;
25
Chris Lattnera2907782009-10-19 19:56:26 +000026#include "ARMGenAsmWriter.inc"
Chris Lattnera2907782009-10-19 19:56:26 +000027
Owen Andersone33c95d2011-08-11 18:41:59 +000028/// translateShiftImm - Convert shift immediate from 0-31 to 1-32 for printing.
29///
Jim Grosbachd74c0e72011-10-12 16:36:01 +000030/// getSORegOffset returns an integer from 0-31, representing '32' as 0.
Owen Andersone33c95d2011-08-11 18:41:59 +000031static unsigned translateShiftImm(unsigned imm) {
Tim Northover0c97e762012-09-22 11:18:12 +000032 // lsr #32 and asr #32 exist, but should be encoded as a 0.
33 assert((imm & ~0x1f) == 0 && "Invalid shift encoding");
34
Owen Andersone33c95d2011-08-11 18:41:59 +000035 if (imm == 0)
36 return 32;
37 return imm;
38}
39
Tim Northover0c97e762012-09-22 11:18:12 +000040/// Prints the shift value with an immediate value.
41static void printRegImmShift(raw_ostream &O, ARM_AM::ShiftOpc ShOpc,
Kevin Enderby62183c42012-10-22 22:31:46 +000042 unsigned ShImm, bool UseMarkup) {
Tim Northover0c97e762012-09-22 11:18:12 +000043 if (ShOpc == ARM_AM::no_shift || (ShOpc == ARM_AM::lsl && !ShImm))
44 return;
45 O << ", ";
46
47 assert (!(ShOpc == ARM_AM::ror && !ShImm) && "Cannot have ror #0");
48 O << getShiftOpcStr(ShOpc);
49
Kevin Enderbydccdac62012-10-23 22:52:52 +000050 if (ShOpc != ARM_AM::rrx) {
Kevin Enderby62183c42012-10-22 22:31:46 +000051 O << " ";
52 if (UseMarkup)
53 O << "<imm:";
54 O << "#" << translateShiftImm(ShImm);
55 if (UseMarkup)
56 O << ">";
57 }
Tim Northover0c97e762012-09-22 11:18:12 +000058}
James Molloy4c493e82011-09-07 17:24:38 +000059
60ARMInstPrinter::ARMInstPrinter(const MCAsmInfo &MAI,
Craig Topper54bfde72012-04-02 06:09:36 +000061 const MCInstrInfo &MII,
Jim Grosbachfd93a592012-03-05 19:33:20 +000062 const MCRegisterInfo &MRI,
James Molloy4c493e82011-09-07 17:24:38 +000063 const MCSubtargetInfo &STI) :
Craig Topper54bfde72012-04-02 06:09:36 +000064 MCInstPrinter(MAI, MII, MRI) {
James Molloy4c493e82011-09-07 17:24:38 +000065 // Initialize the set of available features.
66 setAvailableFeatures(STI.getFeatureBits());
67}
68
Rafael Espindolad6860522011-06-02 02:34:55 +000069void ARMInstPrinter::printRegName(raw_ostream &OS, unsigned RegNo) const {
Kevin Enderbydccdac62012-10-23 22:52:52 +000070 OS << markup("<reg:")
71 << getRegisterName(RegNo)
72 << markup(">");
Anton Korobeynikove7410dd2011-03-05 18:43:32 +000073}
Chris Lattnerf20f7982010-10-28 21:37:33 +000074
Owen Andersona0c3b972011-09-15 23:38:46 +000075void ARMInstPrinter::printInst(const MCInst *MI, raw_ostream &O,
76 StringRef Annot) {
Bill Wendlingf2fa04a2010-11-13 10:40:19 +000077 unsigned Opcode = MI->getOpcode();
78
Richard Bartona661b442013-10-18 14:41:50 +000079 switch(Opcode) {
80
Jim Grosbachcb540f52012-06-18 19:45:50 +000081 // Check for HINT instructions w/ canonical names.
Richard Bartona661b442013-10-18 14:41:50 +000082 case ARM::HINT:
83 case ARM::tHINT:
84 case ARM::t2HINT:
Jim Grosbachcb540f52012-06-18 19:45:50 +000085 switch (MI->getOperand(0).getImm()) {
86 case 0: O << "\tnop"; break;
87 case 1: O << "\tyield"; break;
88 case 2: O << "\twfe"; break;
89 case 3: O << "\twfi"; break;
90 case 4: O << "\tsev"; break;
Joey Goulyad98f162013-10-01 12:39:11 +000091 case 5:
92 if ((getAvailableFeatures() & ARM::HasV8Ops)) {
93 O << "\tsevl";
94 break;
95 } // Fallthrough for non-v8
Jim Grosbachcb540f52012-06-18 19:45:50 +000096 default:
97 // Anything else should just print normally.
98 printInstruction(MI, O);
99 printAnnotation(O, Annot);
100 return;
101 }
102 printPredicateOperand(MI, 1, O);
103 if (Opcode == ARM::t2HINT)
104 O << ".w";
105 printAnnotation(O, Annot);
106 return;
Jim Grosbachcb540f52012-06-18 19:45:50 +0000107
Johnny Chen8f3004c2010-03-17 17:52:21 +0000108 // Check for MOVs and print canonical forms, instead.
Richard Bartona661b442013-10-18 14:41:50 +0000109 case ARM::MOVsr: {
Jim Grosbach7a6c37d2010-09-17 22:36:38 +0000110 // FIXME: Thumb variants?
Johnny Chen8f3004c2010-03-17 17:52:21 +0000111 const MCOperand &Dst = MI->getOperand(0);
112 const MCOperand &MO1 = MI->getOperand(1);
113 const MCOperand &MO2 = MI->getOperand(2);
114 const MCOperand &MO3 = MI->getOperand(3);
115
116 O << '\t' << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(MO3.getImm()));
Chris Lattner76c564b2010-04-04 04:47:45 +0000117 printSBitModifierOperand(MI, 6, O);
118 printPredicateOperand(MI, 4, O);
Johnny Chen8f3004c2010-03-17 17:52:21 +0000119
Kevin Enderby62183c42012-10-22 22:31:46 +0000120 O << '\t';
121 printRegName(O, Dst.getReg());
122 O << ", ";
123 printRegName(O, MO1.getReg());
Johnny Chen8f3004c2010-03-17 17:52:21 +0000124
Kevin Enderby62183c42012-10-22 22:31:46 +0000125 O << ", ";
126 printRegName(O, MO2.getReg());
Owen Anderson04912702011-07-21 23:38:37 +0000127 assert(ARM_AM::getSORegOffset(MO3.getImm()) == 0);
Owen Andersonbcc3fad2011-09-21 17:58:45 +0000128 printAnnotation(O, Annot);
Johnny Chen8f3004c2010-03-17 17:52:21 +0000129 return;
130 }
131
Richard Bartona661b442013-10-18 14:41:50 +0000132 case ARM::MOVsi: {
Owen Anderson04912702011-07-21 23:38:37 +0000133 // FIXME: Thumb variants?
134 const MCOperand &Dst = MI->getOperand(0);
135 const MCOperand &MO1 = MI->getOperand(1);
136 const MCOperand &MO2 = MI->getOperand(2);
137
138 O << '\t' << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(MO2.getImm()));
139 printSBitModifierOperand(MI, 5, O);
140 printPredicateOperand(MI, 3, O);
141
Kevin Enderby62183c42012-10-22 22:31:46 +0000142 O << '\t';
143 printRegName(O, Dst.getReg());
144 O << ", ";
145 printRegName(O, MO1.getReg());
Owen Anderson04912702011-07-21 23:38:37 +0000146
Owen Andersond1814792011-09-15 18:36:29 +0000147 if (ARM_AM::getSORegShOp(MO2.getImm()) == ARM_AM::rrx) {
Owen Andersonbcc3fad2011-09-21 17:58:45 +0000148 printAnnotation(O, Annot);
Owen Anderson04912702011-07-21 23:38:37 +0000149 return;
Owen Andersond1814792011-09-15 18:36:29 +0000150 }
Owen Anderson04912702011-07-21 23:38:37 +0000151
Kevin Enderbydccdac62012-10-23 22:52:52 +0000152 O << ", "
153 << markup("<imm:")
154 << "#" << translateShiftImm(ARM_AM::getSORegOffset(MO2.getImm()))
155 << markup(">");
Owen Andersonbcc3fad2011-09-21 17:58:45 +0000156 printAnnotation(O, Annot);
Owen Anderson04912702011-07-21 23:38:37 +0000157 return;
158 }
159
Johnny Chen8f3004c2010-03-17 17:52:21 +0000160 // A8.6.123 PUSH
Richard Bartona661b442013-10-18 14:41:50 +0000161 case ARM::STMDB_UPD:
162 case ARM::t2STMDB_UPD:
163 if (MI->getOperand(0).getReg() == ARM::SP && MI->getNumOperands() > 5) {
164 // Should only print PUSH if there are at least two registers in the list.
165 O << '\t' << "push";
166 printPredicateOperand(MI, 2, O);
167 if (Opcode == ARM::t2STMDB_UPD)
168 O << ".w";
169 O << '\t';
170 printRegisterList(MI, 4, O);
171 printAnnotation(O, Annot);
172 return;
173 } else
174 break;
175
176 case ARM::STR_PRE_IMM:
177 if (MI->getOperand(2).getReg() == ARM::SP &&
178 MI->getOperand(3).getImm() == -4) {
179 O << '\t' << "push";
180 printPredicateOperand(MI, 4, O);
181 O << "\t{";
182 printRegName(O, MI->getOperand(1).getReg());
183 O << "}";
184 printAnnotation(O, Annot);
185 return;
186 } else
187 break;
Johnny Chen8f3004c2010-03-17 17:52:21 +0000188
189 // A8.6.122 POP
Richard Bartona661b442013-10-18 14:41:50 +0000190 case ARM::LDMIA_UPD:
191 case ARM::t2LDMIA_UPD:
192 if (MI->getOperand(0).getReg() == ARM::SP && MI->getNumOperands() > 5) {
193 // Should only print POP if there are at least two registers in the list.
194 O << '\t' << "pop";
195 printPredicateOperand(MI, 2, O);
196 if (Opcode == ARM::t2LDMIA_UPD)
197 O << ".w";
198 O << '\t';
199 printRegisterList(MI, 4, O);
200 printAnnotation(O, Annot);
201 return;
202 } else
203 break;
Jim Grosbach8ba76c62011-08-11 17:35:48 +0000204
Richard Bartona661b442013-10-18 14:41:50 +0000205 case ARM::LDR_POST_IMM:
206 if (MI->getOperand(2).getReg() == ARM::SP &&
207 MI->getOperand(4).getImm() == 4) {
208 O << '\t' << "pop";
209 printPredicateOperand(MI, 5, O);
210 O << "\t{";
211 printRegName(O, MI->getOperand(0).getReg());
212 O << "}";
213 printAnnotation(O, Annot);
214 return;
215 } else
216 break;
Johnny Chen8f3004c2010-03-17 17:52:21 +0000217
218 // A8.6.355 VPUSH
Richard Bartona661b442013-10-18 14:41:50 +0000219 case ARM::VSTMSDB_UPD:
220 case ARM::VSTMDDB_UPD:
221 if (MI->getOperand(0).getReg() == ARM::SP) {
222 O << '\t' << "vpush";
223 printPredicateOperand(MI, 2, O);
224 O << '\t';
225 printRegisterList(MI, 4, O);
226 printAnnotation(O, Annot);
227 return;
228 } else
229 break;
Johnny Chen8f3004c2010-03-17 17:52:21 +0000230
231 // A8.6.354 VPOP
Richard Bartona661b442013-10-18 14:41:50 +0000232 case ARM::VLDMSIA_UPD:
233 case ARM::VLDMDIA_UPD:
234 if (MI->getOperand(0).getReg() == ARM::SP) {
235 O << '\t' << "vpop";
236 printPredicateOperand(MI, 2, O);
237 O << '\t';
238 printRegisterList(MI, 4, O);
239 printAnnotation(O, Annot);
240 return;
241 } else
242 break;
Johnny Chen8f3004c2010-03-17 17:52:21 +0000243
Richard Bartona661b442013-10-18 14:41:50 +0000244 case ARM::tLDMIA: {
Owen Anderson83c6c4f2011-07-18 23:25:34 +0000245 bool Writeback = true;
246 unsigned BaseReg = MI->getOperand(0).getReg();
247 for (unsigned i = 3; i < MI->getNumOperands(); ++i) {
248 if (MI->getOperand(i).getReg() == BaseReg)
249 Writeback = false;
250 }
251
Jim Grosbache364ad52011-08-23 17:41:15 +0000252 O << "\tldm";
Owen Anderson83c6c4f2011-07-18 23:25:34 +0000253
254 printPredicateOperand(MI, 1, O);
Kevin Enderby62183c42012-10-22 22:31:46 +0000255 O << '\t';
256 printRegName(O, BaseReg);
Owen Anderson83c6c4f2011-07-18 23:25:34 +0000257 if (Writeback) O << "!";
258 O << ", ";
259 printRegisterList(MI, 3, O);
Owen Andersonbcc3fad2011-09-21 17:58:45 +0000260 printAnnotation(O, Annot);
Owen Anderson83c6c4f2011-07-18 23:25:34 +0000261 return;
262 }
263
Weiming Zhao8f56f882012-11-16 21:55:34 +0000264 // Combine 2 GPRs from disassember into a GPRPair to match with instr def.
265 // ldrexd/strexd require even/odd GPR pair. To enforce this constraint,
266 // a single GPRPair reg operand is used in the .td file to replace the two
267 // GPRs. However, when decoding them, the two GRPs cannot be automatically
268 // expressed as a GPRPair, so we have to manually merge them.
269 // FIXME: We would really like to be able to tablegen'erate this.
Richard Bartona661b442013-10-18 14:41:50 +0000270 case ARM::LDREXD: case ARM::STREXD:
271 case ARM::LDAEXD: case ARM::STLEXD:
Weiming Zhao8f56f882012-11-16 21:55:34 +0000272 const MCRegisterClass& MRC = MRI.getRegClass(ARM::GPRRegClassID);
Joey Goulye6d165c2013-08-27 17:38:16 +0000273 bool isStore = Opcode == ARM::STREXD || Opcode == ARM::STLEXD;
Weiming Zhao8f56f882012-11-16 21:55:34 +0000274 unsigned Reg = MI->getOperand(isStore ? 1 : 0).getReg();
275 if (MRC.contains(Reg)) {
276 MCInst NewMI;
277 MCOperand NewReg;
278 NewMI.setOpcode(Opcode);
279
280 if (isStore)
281 NewMI.addOperand(MI->getOperand(0));
282 NewReg = MCOperand::CreateReg(MRI.getMatchingSuperReg(Reg, ARM::gsub_0,
283 &MRI.getRegClass(ARM::GPRPairRegClassID)));
284 NewMI.addOperand(NewReg);
285
286 // Copy the rest operands into NewMI.
287 for(unsigned i= isStore ? 3 : 2; i < MI->getNumOperands(); ++i)
288 NewMI.addOperand(MI->getOperand(i));
289 printInstruction(&NewMI, O);
290 return;
291 }
292 }
293
Chris Lattner76c564b2010-04-04 04:47:45 +0000294 printInstruction(MI, O);
Owen Andersonbcc3fad2011-09-21 17:58:45 +0000295 printAnnotation(O, Annot);
Bill Wendlingf2fa04a2010-11-13 10:40:19 +0000296}
Chris Lattnera2907782009-10-19 19:56:26 +0000297
Chris Lattner93e3ef62009-10-19 20:59:55 +0000298void ARMInstPrinter::printOperand(const MCInst *MI, unsigned OpNo,
Jim Grosbache7f7de92010-11-03 01:11:15 +0000299 raw_ostream &O) {
Chris Lattner93e3ef62009-10-19 20:59:55 +0000300 const MCOperand &Op = MI->getOperand(OpNo);
301 if (Op.isReg()) {
Chris Lattner60d51312009-10-20 06:15:28 +0000302 unsigned Reg = Op.getReg();
Kevin Enderby62183c42012-10-22 22:31:46 +0000303 printRegName(O, Reg);
Chris Lattner93e3ef62009-10-19 20:59:55 +0000304 } else if (Op.isImm()) {
Kevin Enderbydccdac62012-10-23 22:52:52 +0000305 O << markup("<imm:")
Kevin Enderby168ffb32012-12-05 18:13:19 +0000306 << '#' << formatImm(Op.getImm())
Kevin Enderbydccdac62012-10-23 22:52:52 +0000307 << markup(">");
Chris Lattner93e3ef62009-10-19 20:59:55 +0000308 } else {
309 assert(Op.isExpr() && "unknown operand kind in printOperand");
Saleem Abdulrasoold88affb2014-01-08 03:28:14 +0000310 const MCExpr *Expr = Op.getExpr();
311 switch (Expr->getKind()) {
312 case MCExpr::Binary:
313 O << '#' << *Expr;
314 break;
315 case MCExpr::Constant: {
316 // If a symbolic branch target was added as a constant expression then
317 // print that address in hex. And only print 32 unsigned bits for the
318 // address.
319 const MCConstantExpr *Constant = cast<MCConstantExpr>(Expr);
320 int64_t TargetAddress;
321 if (!Constant->EvaluateAsAbsolute(TargetAddress)) {
322 O << '#' << *Expr;
323 } else {
324 O << "0x";
325 O.write_hex(static_cast<uint32_t>(TargetAddress));
326 }
327 break;
Kevin Enderby5dcda642011-10-04 22:44:48 +0000328 }
Saleem Abdulrasoold88affb2014-01-08 03:28:14 +0000329 default:
330 // FIXME: Should we always treat this as if it is a constant literal and
331 // prefix it with '#'?
332 O << *Expr;
333 break;
Kevin Enderby5dcda642011-10-04 22:44:48 +0000334 }
Chris Lattner93e3ef62009-10-19 20:59:55 +0000335 }
336}
Chris Lattner89d47202009-10-19 21:21:39 +0000337
Jim Grosbach4739f2e2012-10-30 01:04:51 +0000338void ARMInstPrinter::printThumbLdrLabelOperand(const MCInst *MI, unsigned OpNum,
339 raw_ostream &O) {
Owen Andersonf52c68f2011-09-21 23:44:46 +0000340 const MCOperand &MO1 = MI->getOperand(OpNum);
Amaury de la Vieuville4d3e3f22013-06-18 08:03:06 +0000341 if (MO1.isExpr()) {
Owen Andersonf52c68f2011-09-21 23:44:46 +0000342 O << *MO1.getExpr();
Amaury de la Vieuville4d3e3f22013-06-18 08:03:06 +0000343 return;
Kevin Enderby62183c42012-10-22 22:31:46 +0000344 }
Amaury de la Vieuville4d3e3f22013-06-18 08:03:06 +0000345
346 O << markup("<mem:") << "[pc, ";
347
348 int32_t OffImm = (int32_t)MO1.getImm();
349 bool isSub = OffImm < 0;
350
351 // Special value for #-0. All others are normal.
352 if (OffImm == INT32_MIN)
353 OffImm = 0;
354 if (isSub) {
355 O << markup("<imm:")
356 << "#-" << formatImm(-OffImm)
357 << markup(">");
358 } else {
359 O << markup("<imm:")
360 << "#" << formatImm(OffImm)
361 << markup(">");
362 }
363 O << "]" << markup(">");
Owen Andersonf52c68f2011-09-21 23:44:46 +0000364}
365
Chris Lattner2f69ed82009-10-20 00:40:56 +0000366// so_reg is a 4-operand unit corresponding to register forms of the A5.1
367// "Addressing Mode 1 - Data-processing operands" forms. This includes:
368// REG 0 0 - e.g. R5
369// REG REG 0,SH_OPC - e.g. R5, ROR R3
370// REG 0 IMM,SH_OPC - e.g. R5, LSL #3
Owen Anderson04912702011-07-21 23:38:37 +0000371void ARMInstPrinter::printSORegRegOperand(const MCInst *MI, unsigned OpNum,
Chris Lattner76c564b2010-04-04 04:47:45 +0000372 raw_ostream &O) {
Chris Lattner2f69ed82009-10-20 00:40:56 +0000373 const MCOperand &MO1 = MI->getOperand(OpNum);
374 const MCOperand &MO2 = MI->getOperand(OpNum+1);
375 const MCOperand &MO3 = MI->getOperand(OpNum+2);
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000376
Kevin Enderby62183c42012-10-22 22:31:46 +0000377 printRegName(O, MO1.getReg());
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000378
Chris Lattner2f69ed82009-10-20 00:40:56 +0000379 // Print the shift opc.
Bob Wilson97886d52010-08-05 00:34:42 +0000380 ARM_AM::ShiftOpc ShOpc = ARM_AM::getSORegShOp(MO3.getImm());
381 O << ", " << ARM_AM::getShiftOpcStr(ShOpc);
Jim Grosbach7dcd1352011-07-13 17:50:29 +0000382 if (ShOpc == ARM_AM::rrx)
383 return;
Jim Grosbach20cb5052011-10-21 16:56:40 +0000384
Kevin Enderby62183c42012-10-22 22:31:46 +0000385 O << ' ';
386 printRegName(O, MO2.getReg());
Owen Anderson04912702011-07-21 23:38:37 +0000387 assert(ARM_AM::getSORegOffset(MO3.getImm()) == 0);
Chris Lattner2f69ed82009-10-20 00:40:56 +0000388}
Chris Lattner7ddfdc42009-10-19 21:57:05 +0000389
Owen Anderson04912702011-07-21 23:38:37 +0000390void ARMInstPrinter::printSORegImmOperand(const MCInst *MI, unsigned OpNum,
391 raw_ostream &O) {
392 const MCOperand &MO1 = MI->getOperand(OpNum);
393 const MCOperand &MO2 = MI->getOperand(OpNum+1);
394
Kevin Enderby62183c42012-10-22 22:31:46 +0000395 printRegName(O, MO1.getReg());
Owen Anderson04912702011-07-21 23:38:37 +0000396
397 // Print the shift opc.
Tim Northover2fdbdc52012-09-22 11:18:19 +0000398 printRegImmShift(O, ARM_AM::getSORegShOp(MO2.getImm()),
Kevin Enderby62183c42012-10-22 22:31:46 +0000399 ARM_AM::getSORegOffset(MO2.getImm()), UseMarkup);
Owen Anderson04912702011-07-21 23:38:37 +0000400}
401
402
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +0000403//===--------------------------------------------------------------------===//
404// Addressing Mode #2
405//===--------------------------------------------------------------------===//
406
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +0000407void ARMInstPrinter::printAM2PreOrOffsetIndexOp(const MCInst *MI, unsigned Op,
408 raw_ostream &O) {
Chris Lattner7ddfdc42009-10-19 21:57:05 +0000409 const MCOperand &MO1 = MI->getOperand(Op);
410 const MCOperand &MO2 = MI->getOperand(Op+1);
411 const MCOperand &MO3 = MI->getOperand(Op+2);
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000412
Kevin Enderbydccdac62012-10-23 22:52:52 +0000413 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +0000414 printRegName(O, MO1.getReg());
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000415
Chris Lattner7ddfdc42009-10-19 21:57:05 +0000416 if (!MO2.getReg()) {
Kevin Enderby62183c42012-10-22 22:31:46 +0000417 if (ARM_AM::getAM2Offset(MO3.getImm())) { // Don't print +0.
Kevin Enderbydccdac62012-10-23 22:52:52 +0000418 O << ", "
419 << markup("<imm:")
420 << "#"
421 << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO3.getImm()))
422 << ARM_AM::getAM2Offset(MO3.getImm())
423 << markup(">");
Kevin Enderby62183c42012-10-22 22:31:46 +0000424 }
Kevin Enderbydccdac62012-10-23 22:52:52 +0000425 O << "]" << markup(">");
Chris Lattner7ddfdc42009-10-19 21:57:05 +0000426 return;
427 }
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000428
Kevin Enderby62183c42012-10-22 22:31:46 +0000429 O << ", ";
430 O << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO3.getImm()));
431 printRegName(O, MO2.getReg());
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000432
Tim Northover0c97e762012-09-22 11:18:12 +0000433 printRegImmShift(O, ARM_AM::getAM2ShiftOpc(MO3.getImm()),
Kevin Enderby62183c42012-10-22 22:31:46 +0000434 ARM_AM::getAM2Offset(MO3.getImm()), UseMarkup);
Kevin Enderbydccdac62012-10-23 22:52:52 +0000435 O << "]" << markup(">");
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000436}
Chris Lattneref2979b2009-10-19 22:09:23 +0000437
Jim Grosbach05541f42011-09-19 22:21:13 +0000438void ARMInstPrinter::printAddrModeTBB(const MCInst *MI, unsigned Op,
439 raw_ostream &O) {
440 const MCOperand &MO1 = MI->getOperand(Op);
441 const MCOperand &MO2 = MI->getOperand(Op+1);
Kevin Enderbydccdac62012-10-23 22:52:52 +0000442 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +0000443 printRegName(O, MO1.getReg());
444 O << ", ";
445 printRegName(O, MO2.getReg());
Kevin Enderbydccdac62012-10-23 22:52:52 +0000446 O << "]" << markup(">");
Jim Grosbach05541f42011-09-19 22:21:13 +0000447}
448
449void ARMInstPrinter::printAddrModeTBH(const MCInst *MI, unsigned Op,
450 raw_ostream &O) {
451 const MCOperand &MO1 = MI->getOperand(Op);
452 const MCOperand &MO2 = MI->getOperand(Op+1);
Kevin Enderbydccdac62012-10-23 22:52:52 +0000453 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +0000454 printRegName(O, MO1.getReg());
455 O << ", ";
456 printRegName(O, MO2.getReg());
Kevin Enderbydccdac62012-10-23 22:52:52 +0000457 O << ", lsl " << markup("<imm:") << "#1" << markup(">") << "]" << markup(">");
Jim Grosbach05541f42011-09-19 22:21:13 +0000458}
459
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +0000460void ARMInstPrinter::printAddrMode2Operand(const MCInst *MI, unsigned Op,
461 raw_ostream &O) {
462 const MCOperand &MO1 = MI->getOperand(Op);
463
464 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
465 printOperand(MI, Op, O);
466 return;
467 }
468
NAKAMURA Takumi23b5b172012-09-22 13:12:28 +0000469#ifndef NDEBUG
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +0000470 const MCOperand &MO3 = MI->getOperand(Op+2);
471 unsigned IdxMode = ARM_AM::getAM2IdxMode(MO3.getImm());
Tim Northover2fdbdc52012-09-22 11:18:19 +0000472 assert(IdxMode != ARMII::IndexModePost &&
473 "Should be pre or offset index op");
NAKAMURA Takumi23b5b172012-09-22 13:12:28 +0000474#endif
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +0000475
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +0000476 printAM2PreOrOffsetIndexOp(MI, Op, O);
477}
478
Chris Lattner60d51312009-10-20 06:15:28 +0000479void ARMInstPrinter::printAddrMode2OffsetOperand(const MCInst *MI,
Chris Lattner76c564b2010-04-04 04:47:45 +0000480 unsigned OpNum,
481 raw_ostream &O) {
Chris Lattner60d51312009-10-20 06:15:28 +0000482 const MCOperand &MO1 = MI->getOperand(OpNum);
483 const MCOperand &MO2 = MI->getOperand(OpNum+1);
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000484
Chris Lattner60d51312009-10-20 06:15:28 +0000485 if (!MO1.getReg()) {
486 unsigned ImmOffs = ARM_AM::getAM2Offset(MO2.getImm());
Kevin Enderbydccdac62012-10-23 22:52:52 +0000487 O << markup("<imm:")
488 << '#' << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO2.getImm()))
489 << ImmOffs
490 << markup(">");
Chris Lattner60d51312009-10-20 06:15:28 +0000491 return;
492 }
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000493
Kevin Enderby62183c42012-10-22 22:31:46 +0000494 O << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO2.getImm()));
495 printRegName(O, MO1.getReg());
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000496
Tim Northover0c97e762012-09-22 11:18:12 +0000497 printRegImmShift(O, ARM_AM::getAM2ShiftOpc(MO2.getImm()),
Kevin Enderby62183c42012-10-22 22:31:46 +0000498 ARM_AM::getAM2Offset(MO2.getImm()), UseMarkup);
Chris Lattner60d51312009-10-20 06:15:28 +0000499}
500
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +0000501//===--------------------------------------------------------------------===//
502// Addressing Mode #3
503//===--------------------------------------------------------------------===//
504
505void ARMInstPrinter::printAM3PostIndexOp(const MCInst *MI, unsigned Op,
506 raw_ostream &O) {
507 const MCOperand &MO1 = MI->getOperand(Op);
508 const MCOperand &MO2 = MI->getOperand(Op+1);
509 const MCOperand &MO3 = MI->getOperand(Op+2);
510
Kevin Enderbydccdac62012-10-23 22:52:52 +0000511 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +0000512 printRegName(O, MO1.getReg());
Kevin Enderbydccdac62012-10-23 22:52:52 +0000513 O << "], " << markup(">");
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +0000514
515 if (MO2.getReg()) {
Kevin Enderby62183c42012-10-22 22:31:46 +0000516 O << (char)ARM_AM::getAM3Op(MO3.getImm());
517 printRegName(O, MO2.getReg());
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +0000518 return;
519 }
520
521 unsigned ImmOffs = ARM_AM::getAM3Offset(MO3.getImm());
Kevin Enderbydccdac62012-10-23 22:52:52 +0000522 O << markup("<imm:")
523 << '#'
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +0000524 << ARM_AM::getAddrOpcStr(ARM_AM::getAM3Op(MO3.getImm()))
Kevin Enderbydccdac62012-10-23 22:52:52 +0000525 << ImmOffs
526 << markup(">");
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +0000527}
528
529void ARMInstPrinter::printAM3PreOrOffsetIndexOp(const MCInst *MI, unsigned Op,
Quentin Colombetc3132202013-04-12 18:47:25 +0000530 raw_ostream &O,
531 bool AlwaysPrintImm0) {
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +0000532 const MCOperand &MO1 = MI->getOperand(Op);
533 const MCOperand &MO2 = MI->getOperand(Op+1);
534 const MCOperand &MO3 = MI->getOperand(Op+2);
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000535
Kevin Enderbydccdac62012-10-23 22:52:52 +0000536 O << markup("<mem:") << '[';
Kevin Enderby62183c42012-10-22 22:31:46 +0000537 printRegName(O, MO1.getReg());
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000538
Chris Lattner60d51312009-10-20 06:15:28 +0000539 if (MO2.getReg()) {
Kevin Enderbydccdac62012-10-23 22:52:52 +0000540 O << ", " << getAddrOpcStr(ARM_AM::getAM3Op(MO3.getImm()));
Kevin Enderby62183c42012-10-22 22:31:46 +0000541 printRegName(O, MO2.getReg());
Kevin Enderbydccdac62012-10-23 22:52:52 +0000542 O << ']' << markup(">");
Chris Lattner60d51312009-10-20 06:15:28 +0000543 return;
544 }
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000545
NAKAMURA Takumi0ac2f2a2012-09-22 13:12:22 +0000546 //If the op is sub we have to print the immediate even if it is 0
Silviu Baranga5a719f92012-05-11 09:10:54 +0000547 unsigned ImmOffs = ARM_AM::getAM3Offset(MO3.getImm());
548 ARM_AM::AddrOpc op = ARM_AM::getAM3Op(MO3.getImm());
NAKAMURA Takumi0ac2f2a2012-09-22 13:12:22 +0000549
Quentin Colombetc3132202013-04-12 18:47:25 +0000550 if (AlwaysPrintImm0 || ImmOffs || (op == ARM_AM::sub)) {
Kevin Enderbydccdac62012-10-23 22:52:52 +0000551 O << ", "
552 << markup("<imm:")
553 << "#"
Silviu Baranga5a719f92012-05-11 09:10:54 +0000554 << ARM_AM::getAddrOpcStr(op)
Kevin Enderbydccdac62012-10-23 22:52:52 +0000555 << ImmOffs
556 << markup(">");
Kevin Enderby62183c42012-10-22 22:31:46 +0000557 }
Kevin Enderbydccdac62012-10-23 22:52:52 +0000558 O << ']' << markup(">");
Chris Lattner60d51312009-10-20 06:15:28 +0000559}
560
Quentin Colombetc3132202013-04-12 18:47:25 +0000561template <bool AlwaysPrintImm0>
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +0000562void ARMInstPrinter::printAddrMode3Operand(const MCInst *MI, unsigned Op,
563 raw_ostream &O) {
Jim Grosbach8648c102011-12-19 23:06:24 +0000564 const MCOperand &MO1 = MI->getOperand(Op);
565 if (!MO1.isReg()) { // For label symbolic references.
566 printOperand(MI, Op, O);
567 return;
568 }
569
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +0000570 const MCOperand &MO3 = MI->getOperand(Op+2);
571 unsigned IdxMode = ARM_AM::getAM3IdxMode(MO3.getImm());
572
573 if (IdxMode == ARMII::IndexModePost) {
574 printAM3PostIndexOp(MI, Op, O);
575 return;
576 }
Quentin Colombetc3132202013-04-12 18:47:25 +0000577 printAM3PreOrOffsetIndexOp(MI, Op, O, AlwaysPrintImm0);
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +0000578}
579
Chris Lattner60d51312009-10-20 06:15:28 +0000580void ARMInstPrinter::printAddrMode3OffsetOperand(const MCInst *MI,
Chris Lattner76c564b2010-04-04 04:47:45 +0000581 unsigned OpNum,
582 raw_ostream &O) {
Chris Lattner60d51312009-10-20 06:15:28 +0000583 const MCOperand &MO1 = MI->getOperand(OpNum);
584 const MCOperand &MO2 = MI->getOperand(OpNum+1);
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000585
Chris Lattner60d51312009-10-20 06:15:28 +0000586 if (MO1.getReg()) {
Kevin Enderby62183c42012-10-22 22:31:46 +0000587 O << getAddrOpcStr(ARM_AM::getAM3Op(MO2.getImm()));
588 printRegName(O, MO1.getReg());
Chris Lattner60d51312009-10-20 06:15:28 +0000589 return;
590 }
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000591
Chris Lattner60d51312009-10-20 06:15:28 +0000592 unsigned ImmOffs = ARM_AM::getAM3Offset(MO2.getImm());
Kevin Enderbydccdac62012-10-23 22:52:52 +0000593 O << markup("<imm:")
594 << '#' << ARM_AM::getAddrOpcStr(ARM_AM::getAM3Op(MO2.getImm())) << ImmOffs
595 << markup(">");
Chris Lattner60d51312009-10-20 06:15:28 +0000596}
597
Jim Grosbachd3595712011-08-03 23:50:40 +0000598void ARMInstPrinter::printPostIdxImm8Operand(const MCInst *MI,
599 unsigned OpNum,
600 raw_ostream &O) {
601 const MCOperand &MO = MI->getOperand(OpNum);
602 unsigned Imm = MO.getImm();
Kevin Enderbydccdac62012-10-23 22:52:52 +0000603 O << markup("<imm:")
604 << '#' << ((Imm & 256) ? "" : "-") << (Imm & 0xff)
605 << markup(">");
Jim Grosbachd3595712011-08-03 23:50:40 +0000606}
607
Jim Grosbachbafce842011-08-05 15:48:21 +0000608void ARMInstPrinter::printPostIdxRegOperand(const MCInst *MI, unsigned OpNum,
609 raw_ostream &O) {
610 const MCOperand &MO1 = MI->getOperand(OpNum);
611 const MCOperand &MO2 = MI->getOperand(OpNum+1);
612
Kevin Enderby62183c42012-10-22 22:31:46 +0000613 O << (MO2.getImm() ? "" : "-");
614 printRegName(O, MO1.getReg());
Jim Grosbachbafce842011-08-05 15:48:21 +0000615}
616
Owen Andersonce519032011-08-04 18:24:14 +0000617void ARMInstPrinter::printPostIdxImm8s4Operand(const MCInst *MI,
618 unsigned OpNum,
619 raw_ostream &O) {
620 const MCOperand &MO = MI->getOperand(OpNum);
621 unsigned Imm = MO.getImm();
Kevin Enderbydccdac62012-10-23 22:52:52 +0000622 O << markup("<imm:")
623 << '#' << ((Imm & 256) ? "" : "-") << ((Imm & 0xff) << 2)
624 << markup(">");
Owen Andersonce519032011-08-04 18:24:14 +0000625}
626
627
Jim Grosbachc6af2b42010-11-03 01:01:43 +0000628void ARMInstPrinter::printLdStmModeOperand(const MCInst *MI, unsigned OpNum,
Jim Grosbache7f7de92010-11-03 01:11:15 +0000629 raw_ostream &O) {
Jim Grosbachc6af2b42010-11-03 01:01:43 +0000630 ARM_AM::AMSubMode Mode = ARM_AM::getAM4SubMode(MI->getOperand(OpNum)
631 .getImm());
632 O << ARM_AM::getAMSubModeStr(Mode);
Chris Lattneref2979b2009-10-19 22:09:23 +0000633}
634
Quentin Colombetc3132202013-04-12 18:47:25 +0000635template <bool AlwaysPrintImm0>
Chris Lattner60d51312009-10-20 06:15:28 +0000636void ARMInstPrinter::printAddrMode5Operand(const MCInst *MI, unsigned OpNum,
Jim Grosbache7f7de92010-11-03 01:11:15 +0000637 raw_ostream &O) {
Chris Lattner60d51312009-10-20 06:15:28 +0000638 const MCOperand &MO1 = MI->getOperand(OpNum);
639 const MCOperand &MO2 = MI->getOperand(OpNum+1);
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000640
Chris Lattner60d51312009-10-20 06:15:28 +0000641 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
Chris Lattner76c564b2010-04-04 04:47:45 +0000642 printOperand(MI, OpNum, O);
Chris Lattner60d51312009-10-20 06:15:28 +0000643 return;
644 }
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000645
Kevin Enderbydccdac62012-10-23 22:52:52 +0000646 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +0000647 printRegName(O, MO1.getReg());
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000648
Owen Anderson967674d2011-08-29 19:36:44 +0000649 unsigned ImmOffs = ARM_AM::getAM5Offset(MO2.getImm());
650 unsigned Op = ARM_AM::getAM5Op(MO2.getImm());
Quentin Colombetc3132202013-04-12 18:47:25 +0000651 if (AlwaysPrintImm0 || ImmOffs || Op == ARM_AM::sub) {
Kevin Enderbydccdac62012-10-23 22:52:52 +0000652 O << ", "
653 << markup("<imm:")
654 << "#"
Johnny Chen8f3004c2010-03-17 17:52:21 +0000655 << ARM_AM::getAddrOpcStr(ARM_AM::getAM5Op(MO2.getImm()))
Kevin Enderbydccdac62012-10-23 22:52:52 +0000656 << ImmOffs * 4
657 << markup(">");
Chris Lattner60d51312009-10-20 06:15:28 +0000658 }
Kevin Enderbydccdac62012-10-23 22:52:52 +0000659 O << "]" << markup(">");
Chris Lattner60d51312009-10-20 06:15:28 +0000660}
661
Chris Lattner76c564b2010-04-04 04:47:45 +0000662void ARMInstPrinter::printAddrMode6Operand(const MCInst *MI, unsigned OpNum,
663 raw_ostream &O) {
Chris Lattner9351e4f2009-10-20 06:22:33 +0000664 const MCOperand &MO1 = MI->getOperand(OpNum);
665 const MCOperand &MO2 = MI->getOperand(OpNum+1);
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000666
Kevin Enderbydccdac62012-10-23 22:52:52 +0000667 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +0000668 printRegName(O, MO1.getReg());
Bob Wilsonae08a732010-03-20 22:13:40 +0000669 if (MO2.getImm()) {
Kristof Beyls0ba797e2013-02-22 10:01:33 +0000670 O << ":" << (MO2.getImm() << 3);
Chris Lattner9351e4f2009-10-20 06:22:33 +0000671 }
Kevin Enderbydccdac62012-10-23 22:52:52 +0000672 O << "]" << markup(">");
Bob Wilsonae08a732010-03-20 22:13:40 +0000673}
674
Bruno Cardoso Lopesf170f8b2011-03-24 21:04:58 +0000675void ARMInstPrinter::printAddrMode7Operand(const MCInst *MI, unsigned OpNum,
676 raw_ostream &O) {
677 const MCOperand &MO1 = MI->getOperand(OpNum);
Kevin Enderbydccdac62012-10-23 22:52:52 +0000678 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +0000679 printRegName(O, MO1.getReg());
Kevin Enderbydccdac62012-10-23 22:52:52 +0000680 O << "]" << markup(">");
Bruno Cardoso Lopesf170f8b2011-03-24 21:04:58 +0000681}
682
Bob Wilsonae08a732010-03-20 22:13:40 +0000683void ARMInstPrinter::printAddrMode6OffsetOperand(const MCInst *MI,
Chris Lattner76c564b2010-04-04 04:47:45 +0000684 unsigned OpNum,
685 raw_ostream &O) {
Bob Wilsonae08a732010-03-20 22:13:40 +0000686 const MCOperand &MO = MI->getOperand(OpNum);
687 if (MO.getReg() == 0)
688 O << "!";
Kevin Enderby62183c42012-10-22 22:31:46 +0000689 else {
690 O << ", ";
691 printRegName(O, MO.getReg());
692 }
Chris Lattner9351e4f2009-10-20 06:22:33 +0000693}
694
Bob Wilsonadd513112010-08-11 23:10:46 +0000695void ARMInstPrinter::printBitfieldInvMaskImmOperand(const MCInst *MI,
696 unsigned OpNum,
697 raw_ostream &O) {
Chris Lattner9351e4f2009-10-20 06:22:33 +0000698 const MCOperand &MO = MI->getOperand(OpNum);
699 uint32_t v = ~MO.getImm();
Michael J. Spencerdf1ecbd72013-05-24 22:23:49 +0000700 int32_t lsb = countTrailingZeros(v);
701 int32_t width = (32 - countLeadingZeros (v)) - lsb;
Chris Lattner9351e4f2009-10-20 06:22:33 +0000702 assert(MO.isImm() && "Not a valid bf_inv_mask_imm value!");
Kevin Enderbydccdac62012-10-23 22:52:52 +0000703 O << markup("<imm:") << '#' << lsb << markup(">")
704 << ", "
705 << markup("<imm:") << '#' << width << markup(">");
Chris Lattner9351e4f2009-10-20 06:22:33 +0000706}
Chris Lattner60d51312009-10-20 06:15:28 +0000707
Johnny Chen8e8f1c12010-08-12 20:46:17 +0000708void ARMInstPrinter::printMemBOption(const MCInst *MI, unsigned OpNum,
709 raw_ostream &O) {
710 unsigned val = MI->getOperand(OpNum).getImm();
Joey Gouly926d3f52013-09-05 15:35:24 +0000711 O << ARM_MB::MemBOptToString(val, (getAvailableFeatures() & ARM::HasV8Ops));
Johnny Chen8e8f1c12010-08-12 20:46:17 +0000712}
713
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +0000714void ARMInstPrinter::printInstSyncBOption(const MCInst *MI, unsigned OpNum,
715 raw_ostream &O) {
716 unsigned val = MI->getOperand(OpNum).getImm();
717 O << ARM_ISB::InstSyncBOptToString(val);
718}
719
Bob Wilson481d7a92010-08-16 18:27:34 +0000720void ARMInstPrinter::printShiftImmOperand(const MCInst *MI, unsigned OpNum,
Bob Wilsonadd513112010-08-11 23:10:46 +0000721 raw_ostream &O) {
722 unsigned ShiftOp = MI->getOperand(OpNum).getImm();
Jim Grosbach3a9cbee2011-07-25 22:20:28 +0000723 bool isASR = (ShiftOp & (1 << 5)) != 0;
724 unsigned Amt = ShiftOp & 0x1f;
Kevin Enderby62183c42012-10-22 22:31:46 +0000725 if (isASR) {
Kevin Enderbydccdac62012-10-23 22:52:52 +0000726 O << ", asr "
727 << markup("<imm:")
728 << "#" << (Amt == 0 ? 32 : Amt)
729 << markup(">");
Kevin Enderby62183c42012-10-22 22:31:46 +0000730 }
731 else if (Amt) {
Kevin Enderbydccdac62012-10-23 22:52:52 +0000732 O << ", lsl "
733 << markup("<imm:")
734 << "#" << Amt
735 << markup(">");
Kevin Enderby62183c42012-10-22 22:31:46 +0000736 }
Bob Wilsonadd513112010-08-11 23:10:46 +0000737}
738
Jim Grosbacha288b1c2011-07-20 21:40:26 +0000739void ARMInstPrinter::printPKHLSLShiftImm(const MCInst *MI, unsigned OpNum,
740 raw_ostream &O) {
741 unsigned Imm = MI->getOperand(OpNum).getImm();
742 if (Imm == 0)
743 return;
744 assert(Imm > 0 && Imm < 32 && "Invalid PKH shift immediate value!");
Kevin Enderbydccdac62012-10-23 22:52:52 +0000745 O << ", lsl " << markup("<imm:") << "#" << Imm << markup(">");
Jim Grosbacha288b1c2011-07-20 21:40:26 +0000746}
747
748void ARMInstPrinter::printPKHASRShiftImm(const MCInst *MI, unsigned OpNum,
749 raw_ostream &O) {
750 unsigned Imm = MI->getOperand(OpNum).getImm();
751 // A shift amount of 32 is encoded as 0.
752 if (Imm == 0)
753 Imm = 32;
754 assert(Imm > 0 && Imm <= 32 && "Invalid PKH shift immediate value!");
Kevin Enderbydccdac62012-10-23 22:52:52 +0000755 O << ", asr " << markup("<imm:") << "#" << Imm << markup(">");
Jim Grosbacha288b1c2011-07-20 21:40:26 +0000756}
757
Chris Lattner76c564b2010-04-04 04:47:45 +0000758void ARMInstPrinter::printRegisterList(const MCInst *MI, unsigned OpNum,
759 raw_ostream &O) {
Chris Lattneref2979b2009-10-19 22:09:23 +0000760 O << "{";
Johnny Chen8f3004c2010-03-17 17:52:21 +0000761 for (unsigned i = OpNum, e = MI->getNumOperands(); i != e; ++i) {
762 if (i != OpNum) O << ", ";
Kevin Enderby62183c42012-10-22 22:31:46 +0000763 printRegName(O, MI->getOperand(i).getReg());
Chris Lattneref2979b2009-10-19 22:09:23 +0000764 }
765 O << "}";
766}
Chris Lattneradd57492009-10-19 22:23:04 +0000767
Weiming Zhao8f56f882012-11-16 21:55:34 +0000768void ARMInstPrinter::printGPRPairOperand(const MCInst *MI, unsigned OpNum,
769 raw_ostream &O) {
770 unsigned Reg = MI->getOperand(OpNum).getReg();
771 printRegName(O, MRI.getSubReg(Reg, ARM::gsub_0));
772 O << ", ";
773 printRegName(O, MRI.getSubReg(Reg, ARM::gsub_1));
774}
775
776
Jim Grosbach7e72ec62010-10-13 21:00:04 +0000777void ARMInstPrinter::printSetendOperand(const MCInst *MI, unsigned OpNum,
778 raw_ostream &O) {
779 const MCOperand &Op = MI->getOperand(OpNum);
780 if (Op.getImm())
781 O << "be";
782 else
783 O << "le";
784}
785
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +0000786void ARMInstPrinter::printCPSIMod(const MCInst *MI, unsigned OpNum,
787 raw_ostream &O) {
Johnny Chen8f3004c2010-03-17 17:52:21 +0000788 const MCOperand &Op = MI->getOperand(OpNum);
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +0000789 O << ARM_PROC::IModToString(Op.getImm());
790}
791
792void ARMInstPrinter::printCPSIFlag(const MCInst *MI, unsigned OpNum,
793 raw_ostream &O) {
794 const MCOperand &Op = MI->getOperand(OpNum);
795 unsigned IFlags = Op.getImm();
796 for (int i=2; i >= 0; --i)
797 if (IFlags & (1 << i))
798 O << ARM_PROC::IFlagsToString(1 << i);
Owen Anderson10c5b122011-10-05 17:16:40 +0000799
800 if (IFlags == 0)
801 O << "none";
Johnny Chen8f3004c2010-03-17 17:52:21 +0000802}
803
Chris Lattner76c564b2010-04-04 04:47:45 +0000804void ARMInstPrinter::printMSRMaskOperand(const MCInst *MI, unsigned OpNum,
805 raw_ostream &O) {
Johnny Chen8f3004c2010-03-17 17:52:21 +0000806 const MCOperand &Op = MI->getOperand(OpNum);
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +0000807 unsigned SpecRegRBit = Op.getImm() >> 4;
808 unsigned Mask = Op.getImm() & 0xf;
809
James Molloy21efa7d2011-09-28 14:21:38 +0000810 if (getAvailableFeatures() & ARM::FeatureMClass) {
Kevin Enderbyf1b225d2012-05-17 22:18:01 +0000811 unsigned SYSm = Op.getImm();
812 unsigned Opcode = MI->getOpcode();
813 // For reads of the special registers ignore the "mask encoding" bits
814 // which are only for writes.
815 if (Opcode == ARM::t2MRS_M)
816 SYSm &= 0xff;
817 switch (SYSm) {
Craig Toppere55c5562012-02-07 02:50:20 +0000818 default: llvm_unreachable("Unexpected mask value!");
Kevin Enderbyf1b225d2012-05-17 22:18:01 +0000819 case 0:
820 case 0x800: O << "apsr"; return; // with _nzcvq bits is an alias for aspr
821 case 0x400: O << "apsr_g"; return;
822 case 0xc00: O << "apsr_nzcvqg"; return;
823 case 1:
824 case 0x801: O << "iapsr"; return; // with _nzcvq bits is an alias for iapsr
825 case 0x401: O << "iapsr_g"; return;
826 case 0xc01: O << "iapsr_nzcvqg"; return;
827 case 2:
828 case 0x802: O << "eapsr"; return; // with _nzcvq bits is an alias for eapsr
829 case 0x402: O << "eapsr_g"; return;
830 case 0xc02: O << "eapsr_nzcvqg"; return;
831 case 3:
832 case 0x803: O << "xpsr"; return; // with _nzcvq bits is an alias for xpsr
833 case 0x403: O << "xpsr_g"; return;
834 case 0xc03: O << "xpsr_nzcvqg"; return;
Kevin Enderby6c7279e2012-06-15 22:14:44 +0000835 case 5:
836 case 0x805: O << "ipsr"; return;
837 case 6:
838 case 0x806: O << "epsr"; return;
839 case 7:
840 case 0x807: O << "iepsr"; return;
841 case 8:
842 case 0x808: O << "msp"; return;
843 case 9:
844 case 0x809: O << "psp"; return;
845 case 0x10:
846 case 0x810: O << "primask"; return;
847 case 0x11:
848 case 0x811: O << "basepri"; return;
849 case 0x12:
850 case 0x812: O << "basepri_max"; return;
851 case 0x13:
852 case 0x813: O << "faultmask"; return;
853 case 0x14:
854 case 0x814: O << "control"; return;
James Molloy21efa7d2011-09-28 14:21:38 +0000855 }
856 }
857
Jim Grosbachd25c2cd2011-07-19 22:45:10 +0000858 // As special cases, CPSR_f, CPSR_s and CPSR_fs prefer printing as
859 // APSR_nzcvq, APSR_g and APSRnzcvqg, respectively.
860 if (!SpecRegRBit && (Mask == 8 || Mask == 4 || Mask == 12)) {
861 O << "APSR_";
862 switch (Mask) {
Craig Toppere55c5562012-02-07 02:50:20 +0000863 default: llvm_unreachable("Unexpected mask value!");
Jim Grosbachd25c2cd2011-07-19 22:45:10 +0000864 case 4: O << "g"; return;
865 case 8: O << "nzcvq"; return;
866 case 12: O << "nzcvqg"; return;
867 }
Jim Grosbachd25c2cd2011-07-19 22:45:10 +0000868 }
869
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +0000870 if (SpecRegRBit)
Jim Grosbachd25c2cd2011-07-19 22:45:10 +0000871 O << "SPSR";
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +0000872 else
Jim Grosbachd25c2cd2011-07-19 22:45:10 +0000873 O << "CPSR";
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +0000874
Johnny Chen8f3004c2010-03-17 17:52:21 +0000875 if (Mask) {
876 O << '_';
877 if (Mask & 8) O << 'f';
878 if (Mask & 4) O << 's';
879 if (Mask & 2) O << 'x';
880 if (Mask & 1) O << 'c';
881 }
882}
883
Chris Lattner76c564b2010-04-04 04:47:45 +0000884void ARMInstPrinter::printPredicateOperand(const MCInst *MI, unsigned OpNum,
885 raw_ostream &O) {
Chris Lattner19c52202009-10-20 00:42:49 +0000886 ARMCC::CondCodes CC = (ARMCC::CondCodes)MI->getOperand(OpNum).getImm();
Kevin Enderbyf0269b42012-03-01 22:13:02 +0000887 // Handle the undefined 15 CC value here for printing so we don't abort().
888 if ((unsigned)CC == 15)
889 O << "<und>";
890 else if (CC != ARMCC::AL)
Chris Lattner19c52202009-10-20 00:42:49 +0000891 O << ARMCondCodeToString(CC);
892}
893
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000894void ARMInstPrinter::printMandatoryPredicateOperand(const MCInst *MI,
Chris Lattner76c564b2010-04-04 04:47:45 +0000895 unsigned OpNum,
896 raw_ostream &O) {
Johnny Chen0dae1cb2010-03-02 17:57:15 +0000897 ARMCC::CondCodes CC = (ARMCC::CondCodes)MI->getOperand(OpNum).getImm();
898 O << ARMCondCodeToString(CC);
899}
900
Chris Lattner76c564b2010-04-04 04:47:45 +0000901void ARMInstPrinter::printSBitModifierOperand(const MCInst *MI, unsigned OpNum,
902 raw_ostream &O) {
Daniel Dunbara470eac2009-10-20 22:10:05 +0000903 if (MI->getOperand(OpNum).getReg()) {
904 assert(MI->getOperand(OpNum).getReg() == ARM::CPSR &&
905 "Expect ARM CPSR register!");
Chris Lattner85ab6702009-10-20 00:46:11 +0000906 O << 's';
907 }
908}
909
Chris Lattner76c564b2010-04-04 04:47:45 +0000910void ARMInstPrinter::printNoHashImmediate(const MCInst *MI, unsigned OpNum,
911 raw_ostream &O) {
Chris Lattner60d51312009-10-20 06:15:28 +0000912 O << MI->getOperand(OpNum).getImm();
913}
914
Owen Andersonc3c7f5d2011-01-13 21:46:02 +0000915void ARMInstPrinter::printPImmediate(const MCInst *MI, unsigned OpNum,
Jim Grosbach69664112011-10-12 16:34:37 +0000916 raw_ostream &O) {
Owen Andersonc3c7f5d2011-01-13 21:46:02 +0000917 O << "p" << MI->getOperand(OpNum).getImm();
918}
919
920void ARMInstPrinter::printCImmediate(const MCInst *MI, unsigned OpNum,
Jim Grosbach69664112011-10-12 16:34:37 +0000921 raw_ostream &O) {
Owen Andersonc3c7f5d2011-01-13 21:46:02 +0000922 O << "c" << MI->getOperand(OpNum).getImm();
923}
924
Jim Grosbach48399582011-10-12 17:34:41 +0000925void ARMInstPrinter::printCoprocOptionImm(const MCInst *MI, unsigned OpNum,
926 raw_ostream &O) {
927 O << "{" << MI->getOperand(OpNum).getImm() << "}";
928}
929
Chris Lattner76c564b2010-04-04 04:47:45 +0000930void ARMInstPrinter::printPCLabel(const MCInst *MI, unsigned OpNum,
931 raw_ostream &O) {
Jim Grosbach8a5a6a62010-09-18 00:04:53 +0000932 llvm_unreachable("Unhandled PC-relative pseudo-instruction!");
Chris Lattneradd57492009-10-19 22:23:04 +0000933}
Evan Chengb1852592009-11-19 06:57:41 +0000934
Mihai Popad36cbaa2013-07-03 09:21:44 +0000935template<unsigned scale>
Jiangning Liu10dd40e2012-08-02 08:13:13 +0000936void ARMInstPrinter::printAdrLabelOperand(const MCInst *MI, unsigned OpNum,
937 raw_ostream &O) {
938 const MCOperand &MO = MI->getOperand(OpNum);
939
940 if (MO.isExpr()) {
941 O << *MO.getExpr();
942 return;
943 }
944
Mihai Popad36cbaa2013-07-03 09:21:44 +0000945 int32_t OffImm = (int32_t)MO.getImm() << scale;
Jiangning Liu10dd40e2012-08-02 08:13:13 +0000946
Kevin Enderbydccdac62012-10-23 22:52:52 +0000947 O << markup("<imm:");
Jiangning Liu10dd40e2012-08-02 08:13:13 +0000948 if (OffImm == INT32_MIN)
949 O << "#-0";
950 else if (OffImm < 0)
951 O << "#-" << -OffImm;
952 else
953 O << "#" << OffImm;
Kevin Enderbydccdac62012-10-23 22:52:52 +0000954 O << markup(">");
Jiangning Liu10dd40e2012-08-02 08:13:13 +0000955}
956
Chris Lattner76c564b2010-04-04 04:47:45 +0000957void ARMInstPrinter::printThumbS4ImmOperand(const MCInst *MI, unsigned OpNum,
958 raw_ostream &O) {
Kevin Enderbydccdac62012-10-23 22:52:52 +0000959 O << markup("<imm:")
Kevin Enderby168ffb32012-12-05 18:13:19 +0000960 << "#" << formatImm(MI->getOperand(OpNum).getImm() * 4)
Kevin Enderbydccdac62012-10-23 22:52:52 +0000961 << markup(">");
Jim Grosbach46dd4132011-08-17 21:51:27 +0000962}
963
964void ARMInstPrinter::printThumbSRImm(const MCInst *MI, unsigned OpNum,
965 raw_ostream &O) {
966 unsigned Imm = MI->getOperand(OpNum).getImm();
Kevin Enderbydccdac62012-10-23 22:52:52 +0000967 O << markup("<imm:")
Kevin Enderby168ffb32012-12-05 18:13:19 +0000968 << "#" << formatImm((Imm == 0 ? 32 : Imm))
Kevin Enderbydccdac62012-10-23 22:52:52 +0000969 << markup(">");
Evan Chengb1852592009-11-19 06:57:41 +0000970}
Johnny Chen8f3004c2010-03-17 17:52:21 +0000971
Chris Lattner76c564b2010-04-04 04:47:45 +0000972void ARMInstPrinter::printThumbITMask(const MCInst *MI, unsigned OpNum,
973 raw_ostream &O) {
Johnny Chen8f3004c2010-03-17 17:52:21 +0000974 // (3 - the number of trailing zeros) is the number of then / else.
975 unsigned Mask = MI->getOperand(OpNum).getImm();
Richard Bartonf435b092012-04-27 08:42:59 +0000976 unsigned Firstcond = MI->getOperand(OpNum-1).getImm();
977 unsigned CondBit0 = Firstcond & 1;
Michael J. Spencerdf1ecbd72013-05-24 22:23:49 +0000978 unsigned NumTZ = countTrailingZeros(Mask);
Johnny Chen8f3004c2010-03-17 17:52:21 +0000979 assert(NumTZ <= 3 && "Invalid IT mask!");
980 for (unsigned Pos = 3, e = NumTZ; Pos > e; --Pos) {
981 bool T = ((Mask >> Pos) & 1) == CondBit0;
982 if (T)
983 O << 't';
984 else
985 O << 'e';
986 }
987}
988
Chris Lattner76c564b2010-04-04 04:47:45 +0000989void ARMInstPrinter::printThumbAddrModeRROperand(const MCInst *MI, unsigned Op,
990 raw_ostream &O) {
Johnny Chen8f3004c2010-03-17 17:52:21 +0000991 const MCOperand &MO1 = MI->getOperand(Op);
Bill Wendling092a7bd2010-12-14 03:36:38 +0000992 const MCOperand &MO2 = MI->getOperand(Op + 1);
Johnny Chen8f3004c2010-03-17 17:52:21 +0000993
994 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
Chris Lattner76c564b2010-04-04 04:47:45 +0000995 printOperand(MI, Op, O);
Johnny Chen8f3004c2010-03-17 17:52:21 +0000996 return;
997 }
998
Kevin Enderbydccdac62012-10-23 22:52:52 +0000999 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +00001000 printRegName(O, MO1.getReg());
1001 if (unsigned RegNum = MO2.getReg()) {
1002 O << ", ";
1003 printRegName(O, RegNum);
1004 }
Kevin Enderbydccdac62012-10-23 22:52:52 +00001005 O << "]" << markup(">");
Bill Wendling092a7bd2010-12-14 03:36:38 +00001006}
1007
1008void ARMInstPrinter::printThumbAddrModeImm5SOperand(const MCInst *MI,
1009 unsigned Op,
1010 raw_ostream &O,
1011 unsigned Scale) {
1012 const MCOperand &MO1 = MI->getOperand(Op);
1013 const MCOperand &MO2 = MI->getOperand(Op + 1);
1014
1015 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
1016 printOperand(MI, Op, O);
1017 return;
1018 }
1019
Kevin Enderbydccdac62012-10-23 22:52:52 +00001020 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +00001021 printRegName(O, MO1.getReg());
1022 if (unsigned ImmOffs = MO2.getImm()) {
Kevin Enderbydccdac62012-10-23 22:52:52 +00001023 O << ", "
1024 << markup("<imm:")
Kevin Enderby168ffb32012-12-05 18:13:19 +00001025 << "#" << formatImm(ImmOffs * Scale)
Kevin Enderbydccdac62012-10-23 22:52:52 +00001026 << markup(">");
Kevin Enderby62183c42012-10-22 22:31:46 +00001027 }
Kevin Enderbydccdac62012-10-23 22:52:52 +00001028 O << "]" << markup(">");
Johnny Chen8f3004c2010-03-17 17:52:21 +00001029}
1030
Bill Wendling092a7bd2010-12-14 03:36:38 +00001031void ARMInstPrinter::printThumbAddrModeImm5S1Operand(const MCInst *MI,
1032 unsigned Op,
1033 raw_ostream &O) {
1034 printThumbAddrModeImm5SOperand(MI, Op, O, 1);
Johnny Chen8f3004c2010-03-17 17:52:21 +00001035}
1036
Bill Wendling092a7bd2010-12-14 03:36:38 +00001037void ARMInstPrinter::printThumbAddrModeImm5S2Operand(const MCInst *MI,
1038 unsigned Op,
1039 raw_ostream &O) {
1040 printThumbAddrModeImm5SOperand(MI, Op, O, 2);
Johnny Chen8f3004c2010-03-17 17:52:21 +00001041}
1042
Bill Wendling092a7bd2010-12-14 03:36:38 +00001043void ARMInstPrinter::printThumbAddrModeImm5S4Operand(const MCInst *MI,
1044 unsigned Op,
1045 raw_ostream &O) {
1046 printThumbAddrModeImm5SOperand(MI, Op, O, 4);
Johnny Chen8f3004c2010-03-17 17:52:21 +00001047}
1048
Chris Lattner76c564b2010-04-04 04:47:45 +00001049void ARMInstPrinter::printThumbAddrModeSPOperand(const MCInst *MI, unsigned Op,
1050 raw_ostream &O) {
Bill Wendling092a7bd2010-12-14 03:36:38 +00001051 printThumbAddrModeImm5SOperand(MI, Op, O, 4);
Johnny Chen8f3004c2010-03-17 17:52:21 +00001052}
1053
Johnny Chen8f3004c2010-03-17 17:52:21 +00001054// Constant shifts t2_so_reg is a 2-operand unit corresponding to the Thumb2
1055// register with shift forms.
1056// REG 0 0 - e.g. R5
1057// REG IMM, SH_OPC - e.g. R5, LSL #3
Chris Lattner76c564b2010-04-04 04:47:45 +00001058void ARMInstPrinter::printT2SOOperand(const MCInst *MI, unsigned OpNum,
1059 raw_ostream &O) {
Johnny Chen8f3004c2010-03-17 17:52:21 +00001060 const MCOperand &MO1 = MI->getOperand(OpNum);
1061 const MCOperand &MO2 = MI->getOperand(OpNum+1);
1062
1063 unsigned Reg = MO1.getReg();
Kevin Enderby62183c42012-10-22 22:31:46 +00001064 printRegName(O, Reg);
Johnny Chen8f3004c2010-03-17 17:52:21 +00001065
1066 // Print the shift opc.
Johnny Chen8f3004c2010-03-17 17:52:21 +00001067 assert(MO2.isImm() && "Not a valid t2_so_reg value!");
Tim Northover2fdbdc52012-09-22 11:18:19 +00001068 printRegImmShift(O, ARM_AM::getSORegShOp(MO2.getImm()),
Kevin Enderby62183c42012-10-22 22:31:46 +00001069 ARM_AM::getSORegOffset(MO2.getImm()), UseMarkup);
Johnny Chen8f3004c2010-03-17 17:52:21 +00001070}
1071
Quentin Colombetc3132202013-04-12 18:47:25 +00001072template <bool AlwaysPrintImm0>
Jim Grosbache6fe1a02010-10-25 20:00:01 +00001073void ARMInstPrinter::printAddrModeImm12Operand(const MCInst *MI, unsigned OpNum,
1074 raw_ostream &O) {
Johnny Chen8f3004c2010-03-17 17:52:21 +00001075 const MCOperand &MO1 = MI->getOperand(OpNum);
1076 const MCOperand &MO2 = MI->getOperand(OpNum+1);
1077
Jim Grosbach1e4d9a12010-10-26 22:37:02 +00001078 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
1079 printOperand(MI, OpNum, O);
1080 return;
1081 }
1082
Kevin Enderbydccdac62012-10-23 22:52:52 +00001083 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +00001084 printRegName(O, MO1.getReg());
Johnny Chen8f3004c2010-03-17 17:52:21 +00001085
Jim Grosbach9d2d1f02010-10-27 01:19:41 +00001086 int32_t OffImm = (int32_t)MO2.getImm();
Jim Grosbach505607e2010-10-28 18:34:10 +00001087 bool isSub = OffImm < 0;
1088 // Special value for #-0. All others are normal.
1089 if (OffImm == INT32_MIN)
1090 OffImm = 0;
Kevin Enderby62183c42012-10-22 22:31:46 +00001091 if (isSub) {
Kevin Enderbydccdac62012-10-23 22:52:52 +00001092 O << ", "
Quentin Colombetc3132202013-04-12 18:47:25 +00001093 << markup("<imm:")
Kevin Enderbydccdac62012-10-23 22:52:52 +00001094 << "#-" << -OffImm
1095 << markup(">");
Kevin Enderby62183c42012-10-22 22:31:46 +00001096 }
Quentin Colombetc3132202013-04-12 18:47:25 +00001097 else if (AlwaysPrintImm0 || OffImm > 0) {
Kevin Enderbydccdac62012-10-23 22:52:52 +00001098 O << ", "
Quentin Colombetc3132202013-04-12 18:47:25 +00001099 << markup("<imm:")
Kevin Enderbydccdac62012-10-23 22:52:52 +00001100 << "#" << OffImm
1101 << markup(">");
Kevin Enderby62183c42012-10-22 22:31:46 +00001102 }
Kevin Enderbydccdac62012-10-23 22:52:52 +00001103 O << "]" << markup(">");
Johnny Chen8f3004c2010-03-17 17:52:21 +00001104}
1105
Amaury de la Vieuvilleaa7fdf82013-06-18 08:12:51 +00001106template<bool AlwaysPrintImm0>
Johnny Chen8f3004c2010-03-17 17:52:21 +00001107void ARMInstPrinter::printT2AddrModeImm8Operand(const MCInst *MI,
Chris Lattner76c564b2010-04-04 04:47:45 +00001108 unsigned OpNum,
1109 raw_ostream &O) {
Johnny Chen8f3004c2010-03-17 17:52:21 +00001110 const MCOperand &MO1 = MI->getOperand(OpNum);
1111 const MCOperand &MO2 = MI->getOperand(OpNum+1);
1112
Kevin Enderbydccdac62012-10-23 22:52:52 +00001113 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +00001114 printRegName(O, MO1.getReg());
Johnny Chen8f3004c2010-03-17 17:52:21 +00001115
1116 int32_t OffImm = (int32_t)MO2.getImm();
Amaury de la Vieuvilleaa7fdf82013-06-18 08:12:51 +00001117 bool isSub = OffImm < 0;
Johnny Chen8f3004c2010-03-17 17:52:21 +00001118 // Don't print +0.
Owen Andersonfe823652011-09-16 21:08:33 +00001119 if (OffImm == INT32_MIN)
Amaury de la Vieuvilleaa7fdf82013-06-18 08:12:51 +00001120 OffImm = 0;
1121 if (isSub) {
1122 O << ", "
1123 << markup("<imm:")
1124 << "#-" << -OffImm
1125 << markup(">");
1126 } else if (AlwaysPrintImm0 || OffImm > 0) {
1127 O << ", "
1128 << markup("<imm:")
1129 << "#" << OffImm
1130 << markup(">");
1131 }
Kevin Enderbydccdac62012-10-23 22:52:52 +00001132 O << "]" << markup(">");
Johnny Chen8f3004c2010-03-17 17:52:21 +00001133}
1134
Amaury de la Vieuvilleaa7fdf82013-06-18 08:12:51 +00001135template<bool AlwaysPrintImm0>
Johnny Chen8f3004c2010-03-17 17:52:21 +00001136void ARMInstPrinter::printT2AddrModeImm8s4Operand(const MCInst *MI,
Chris Lattner76c564b2010-04-04 04:47:45 +00001137 unsigned OpNum,
1138 raw_ostream &O) {
Johnny Chen8f3004c2010-03-17 17:52:21 +00001139 const MCOperand &MO1 = MI->getOperand(OpNum);
1140 const MCOperand &MO2 = MI->getOperand(OpNum+1);
1141
Jim Grosbach8648c102011-12-19 23:06:24 +00001142 if (!MO1.isReg()) { // For label symbolic references.
1143 printOperand(MI, OpNum, O);
1144 return;
1145 }
1146
Kevin Enderbydccdac62012-10-23 22:52:52 +00001147 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +00001148 printRegName(O, MO1.getReg());
Johnny Chen8f3004c2010-03-17 17:52:21 +00001149
Jiangning Liu6a43bf72012-08-02 08:29:50 +00001150 int32_t OffImm = (int32_t)MO2.getImm();
Amaury de la Vieuvilleaa7fdf82013-06-18 08:12:51 +00001151 bool isSub = OffImm < 0;
Jiangning Liu6a43bf72012-08-02 08:29:50 +00001152
1153 assert(((OffImm & 0x3) == 0) && "Not a valid immediate!");
1154
Johnny Chen8f3004c2010-03-17 17:52:21 +00001155 // Don't print +0.
Jiangning Liu6a43bf72012-08-02 08:29:50 +00001156 if (OffImm == INT32_MIN)
Amaury de la Vieuvilleaa7fdf82013-06-18 08:12:51 +00001157 OffImm = 0;
1158 if (isSub) {
1159 O << ", "
1160 << markup("<imm:")
1161 << "#-" << -OffImm
1162 << markup(">");
1163 } else if (AlwaysPrintImm0 || OffImm > 0) {
1164 O << ", "
1165 << markup("<imm:")
1166 << "#" << OffImm
1167 << markup(">");
1168 }
Kevin Enderbydccdac62012-10-23 22:52:52 +00001169 O << "]" << markup(">");
Johnny Chen8f3004c2010-03-17 17:52:21 +00001170}
1171
Jim Grosbacha05627e2011-09-09 18:37:27 +00001172void ARMInstPrinter::printT2AddrModeImm0_1020s4Operand(const MCInst *MI,
1173 unsigned OpNum,
1174 raw_ostream &O) {
1175 const MCOperand &MO1 = MI->getOperand(OpNum);
1176 const MCOperand &MO2 = MI->getOperand(OpNum+1);
1177
Kevin Enderbydccdac62012-10-23 22:52:52 +00001178 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +00001179 printRegName(O, MO1.getReg());
1180 if (MO2.getImm()) {
Kevin Enderbydccdac62012-10-23 22:52:52 +00001181 O << ", "
1182 << markup("<imm:")
Kevin Enderby168ffb32012-12-05 18:13:19 +00001183 << "#" << formatImm(MO2.getImm() * 4)
Kevin Enderbydccdac62012-10-23 22:52:52 +00001184 << markup(">");
Kevin Enderby62183c42012-10-22 22:31:46 +00001185 }
Kevin Enderbydccdac62012-10-23 22:52:52 +00001186 O << "]" << markup(">");
Jim Grosbacha05627e2011-09-09 18:37:27 +00001187}
1188
Johnny Chen8f3004c2010-03-17 17:52:21 +00001189void ARMInstPrinter::printT2AddrModeImm8OffsetOperand(const MCInst *MI,
Chris Lattner76c564b2010-04-04 04:47:45 +00001190 unsigned OpNum,
1191 raw_ostream &O) {
Johnny Chen8f3004c2010-03-17 17:52:21 +00001192 const MCOperand &MO1 = MI->getOperand(OpNum);
1193 int32_t OffImm = (int32_t)MO1.getImm();
Kevin Enderbydccdac62012-10-23 22:52:52 +00001194 O << ", " << markup("<imm:");
Amaury de la Vieuville231ca2b2013-06-13 16:40:51 +00001195 if (OffImm == INT32_MIN)
1196 O << "#-0";
1197 else if (OffImm < 0)
Kevin Enderby62183c42012-10-22 22:31:46 +00001198 O << "#-" << -OffImm;
Owen Anderson737beaf2011-09-23 21:26:40 +00001199 else
Kevin Enderby62183c42012-10-22 22:31:46 +00001200 O << "#" << OffImm;
Kevin Enderbydccdac62012-10-23 22:52:52 +00001201 O << markup(">");
Johnny Chen8f3004c2010-03-17 17:52:21 +00001202}
1203
1204void ARMInstPrinter::printT2AddrModeImm8s4OffsetOperand(const MCInst *MI,
Chris Lattner76c564b2010-04-04 04:47:45 +00001205 unsigned OpNum,
1206 raw_ostream &O) {
Johnny Chen8f3004c2010-03-17 17:52:21 +00001207 const MCOperand &MO1 = MI->getOperand(OpNum);
Jiangning Liu6a43bf72012-08-02 08:29:50 +00001208 int32_t OffImm = (int32_t)MO1.getImm();
1209
1210 assert(((OffImm & 0x3) == 0) && "Not a valid immediate!");
1211
Amaury de la Vieuvillea6f55422013-06-26 13:39:07 +00001212 O << ", " << markup("<imm:");
Jiangning Liu6a43bf72012-08-02 08:29:50 +00001213 if (OffImm == INT32_MIN)
Kevin Enderby62183c42012-10-22 22:31:46 +00001214 O << "#-0";
Jiangning Liu6a43bf72012-08-02 08:29:50 +00001215 else if (OffImm < 0)
Kevin Enderby62183c42012-10-22 22:31:46 +00001216 O << "#-" << -OffImm;
Amaury de la Vieuvillea6f55422013-06-26 13:39:07 +00001217 else
Kevin Enderby62183c42012-10-22 22:31:46 +00001218 O << "#" << OffImm;
Amaury de la Vieuvillea6f55422013-06-26 13:39:07 +00001219 O << markup(">");
Johnny Chen8f3004c2010-03-17 17:52:21 +00001220}
1221
1222void ARMInstPrinter::printT2AddrModeSoRegOperand(const MCInst *MI,
Chris Lattner76c564b2010-04-04 04:47:45 +00001223 unsigned OpNum,
1224 raw_ostream &O) {
Johnny Chen8f3004c2010-03-17 17:52:21 +00001225 const MCOperand &MO1 = MI->getOperand(OpNum);
1226 const MCOperand &MO2 = MI->getOperand(OpNum+1);
1227 const MCOperand &MO3 = MI->getOperand(OpNum+2);
1228
Kevin Enderbydccdac62012-10-23 22:52:52 +00001229 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +00001230 printRegName(O, MO1.getReg());
Johnny Chen8f3004c2010-03-17 17:52:21 +00001231
1232 assert(MO2.getReg() && "Invalid so_reg load / store address!");
Kevin Enderby62183c42012-10-22 22:31:46 +00001233 O << ", ";
1234 printRegName(O, MO2.getReg());
Johnny Chen8f3004c2010-03-17 17:52:21 +00001235
1236 unsigned ShAmt = MO3.getImm();
1237 if (ShAmt) {
1238 assert(ShAmt <= 3 && "Not a valid Thumb2 addressing mode!");
Kevin Enderbydccdac62012-10-23 22:52:52 +00001239 O << ", lsl "
1240 << markup("<imm:")
1241 << "#" << ShAmt
1242 << markup(">");
Johnny Chen8f3004c2010-03-17 17:52:21 +00001243 }
Kevin Enderbydccdac62012-10-23 22:52:52 +00001244 O << "]" << markup(">");
Johnny Chen8f3004c2010-03-17 17:52:21 +00001245}
1246
Jim Grosbachefc761a2011-09-30 00:50:06 +00001247void ARMInstPrinter::printFPImmOperand(const MCInst *MI, unsigned OpNum,
1248 raw_ostream &O) {
Bill Wendling5a13d4f2011-01-26 20:57:43 +00001249 const MCOperand &MO = MI->getOperand(OpNum);
Kevin Enderbydccdac62012-10-23 22:52:52 +00001250 O << markup("<imm:")
1251 << '#' << ARM_AM::getFPImmFloat(MO.getImm())
1252 << markup(">");
Johnny Chen8f3004c2010-03-17 17:52:21 +00001253}
1254
Bob Wilson6eae5202010-06-11 21:34:50 +00001255void ARMInstPrinter::printNEONModImmOperand(const MCInst *MI, unsigned OpNum,
1256 raw_ostream &O) {
Bob Wilsonc1c6f472010-07-13 04:44:34 +00001257 unsigned EncodedImm = MI->getOperand(OpNum).getImm();
1258 unsigned EltBits;
1259 uint64_t Val = ARM_AM::decodeNEONModImm(EncodedImm, EltBits);
Kevin Enderbydccdac62012-10-23 22:52:52 +00001260 O << markup("<imm:")
1261 << "#0x";
Benjamin Kramer69d57cf2011-11-07 21:00:59 +00001262 O.write_hex(Val);
Kevin Enderbydccdac62012-10-23 22:52:52 +00001263 O << markup(">");
Johnny Chenb90b6f12010-04-16 22:40:20 +00001264}
Jim Grosbach801e0a32011-07-22 23:16:18 +00001265
Jim Grosbach475c6db2011-07-25 23:09:14 +00001266void ARMInstPrinter::printImmPlusOneOperand(const MCInst *MI, unsigned OpNum,
1267 raw_ostream &O) {
Jim Grosbach801e0a32011-07-22 23:16:18 +00001268 unsigned Imm = MI->getOperand(OpNum).getImm();
Kevin Enderbydccdac62012-10-23 22:52:52 +00001269 O << markup("<imm:")
Kevin Enderby168ffb32012-12-05 18:13:19 +00001270 << "#" << formatImm(Imm + 1)
Kevin Enderbydccdac62012-10-23 22:52:52 +00001271 << markup(">");
Jim Grosbach801e0a32011-07-22 23:16:18 +00001272}
Jim Grosbachd2659132011-07-26 21:28:43 +00001273
1274void ARMInstPrinter::printRotImmOperand(const MCInst *MI, unsigned OpNum,
1275 raw_ostream &O) {
1276 unsigned Imm = MI->getOperand(OpNum).getImm();
1277 if (Imm == 0)
1278 return;
Kevin Enderbydccdac62012-10-23 22:52:52 +00001279 O << ", ror "
1280 << markup("<imm:")
1281 << "#";
Jim Grosbachd2659132011-07-26 21:28:43 +00001282 switch (Imm) {
1283 default: assert (0 && "illegal ror immediate!");
Jim Grosbach50aafea2011-08-17 23:23:07 +00001284 case 1: O << "8"; break;
1285 case 2: O << "16"; break;
1286 case 3: O << "24"; break;
Jim Grosbachd2659132011-07-26 21:28:43 +00001287 }
Kevin Enderbydccdac62012-10-23 22:52:52 +00001288 O << markup(">");
Jim Grosbachd2659132011-07-26 21:28:43 +00001289}
Jim Grosbachd0637bf2011-10-07 23:56:00 +00001290
Jim Grosbachea231912011-12-22 22:19:05 +00001291void ARMInstPrinter::printFBits16(const MCInst *MI, unsigned OpNum,
1292 raw_ostream &O) {
Kevin Enderbydccdac62012-10-23 22:52:52 +00001293 O << markup("<imm:")
1294 << "#" << 16 - MI->getOperand(OpNum).getImm()
1295 << markup(">");
Jim Grosbachea231912011-12-22 22:19:05 +00001296}
1297
1298void ARMInstPrinter::printFBits32(const MCInst *MI, unsigned OpNum,
1299 raw_ostream &O) {
Kevin Enderbydccdac62012-10-23 22:52:52 +00001300 O << markup("<imm:")
1301 << "#" << 32 - MI->getOperand(OpNum).getImm()
1302 << markup(">");
Jim Grosbachea231912011-12-22 22:19:05 +00001303}
1304
Jim Grosbachd0637bf2011-10-07 23:56:00 +00001305void ARMInstPrinter::printVectorIndex(const MCInst *MI, unsigned OpNum,
1306 raw_ostream &O) {
1307 O << "[" << MI->getOperand(OpNum).getImm() << "]";
1308}
Jim Grosbachad47cfc2011-10-18 23:02:30 +00001309
1310void ARMInstPrinter::printVectorListOne(const MCInst *MI, unsigned OpNum,
1311 raw_ostream &O) {
Kevin Enderby62183c42012-10-22 22:31:46 +00001312 O << "{";
1313 printRegName(O, MI->getOperand(OpNum).getReg());
1314 O << "}";
Jim Grosbachad47cfc2011-10-18 23:02:30 +00001315}
Jim Grosbach2f2e3c42011-10-21 18:54:25 +00001316
Jim Grosbach13a292c2012-03-06 22:01:44 +00001317void ARMInstPrinter::printVectorListTwo(const MCInst *MI, unsigned OpNum,
Jim Grosbachc988e0c2012-03-05 19:33:30 +00001318 raw_ostream &O) {
1319 unsigned Reg = MI->getOperand(OpNum).getReg();
1320 unsigned Reg0 = MRI.getSubReg(Reg, ARM::dsub_0);
1321 unsigned Reg1 = MRI.getSubReg(Reg, ARM::dsub_1);
Kevin Enderby62183c42012-10-22 22:31:46 +00001322 O << "{";
1323 printRegName(O, Reg0);
1324 O << ", ";
1325 printRegName(O, Reg1);
1326 O << "}";
Jim Grosbachc988e0c2012-03-05 19:33:30 +00001327}
1328
Jim Grosbach13a292c2012-03-06 22:01:44 +00001329void ARMInstPrinter::printVectorListTwoSpaced(const MCInst *MI,
1330 unsigned OpNum,
1331 raw_ostream &O) {
Jim Grosbache5307f92012-03-05 21:43:40 +00001332 unsigned Reg = MI->getOperand(OpNum).getReg();
1333 unsigned Reg0 = MRI.getSubReg(Reg, ARM::dsub_0);
1334 unsigned Reg1 = MRI.getSubReg(Reg, ARM::dsub_2);
Kevin Enderby62183c42012-10-22 22:31:46 +00001335 O << "{";
1336 printRegName(O, Reg0);
1337 O << ", ";
1338 printRegName(O, Reg1);
1339 O << "}";
Jim Grosbache5307f92012-03-05 21:43:40 +00001340}
1341
Jim Grosbachc4360fe2011-10-21 20:02:19 +00001342void ARMInstPrinter::printVectorListThree(const MCInst *MI, unsigned OpNum,
1343 raw_ostream &O) {
1344 // Normally, it's not safe to use register enum values directly with
1345 // addition to get the next register, but for VFP registers, the
1346 // sort order is guaranteed because they're all of the form D<n>.
Kevin Enderby62183c42012-10-22 22:31:46 +00001347 O << "{";
1348 printRegName(O, MI->getOperand(OpNum).getReg());
1349 O << ", ";
1350 printRegName(O, MI->getOperand(OpNum).getReg() + 1);
1351 O << ", ";
1352 printRegName(O, MI->getOperand(OpNum).getReg() + 2);
1353 O << "}";
Jim Grosbachc4360fe2011-10-21 20:02:19 +00001354}
Jim Grosbach846bcff2011-10-21 20:35:01 +00001355
1356void ARMInstPrinter::printVectorListFour(const MCInst *MI, unsigned OpNum,
1357 raw_ostream &O) {
1358 // Normally, it's not safe to use register enum values directly with
1359 // addition to get the next register, but for VFP registers, the
1360 // sort order is guaranteed because they're all of the form D<n>.
Kevin Enderby62183c42012-10-22 22:31:46 +00001361 O << "{";
1362 printRegName(O, MI->getOperand(OpNum).getReg());
1363 O << ", ";
1364 printRegName(O, MI->getOperand(OpNum).getReg() + 1);
1365 O << ", ";
1366 printRegName(O, MI->getOperand(OpNum).getReg() + 2);
1367 O << ", ";
1368 printRegName(O, MI->getOperand(OpNum).getReg() + 3);
1369 O << "}";
Jim Grosbach846bcff2011-10-21 20:35:01 +00001370}
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00001371
1372void ARMInstPrinter::printVectorListOneAllLanes(const MCInst *MI,
1373 unsigned OpNum,
1374 raw_ostream &O) {
Kevin Enderby62183c42012-10-22 22:31:46 +00001375 O << "{";
1376 printRegName(O, MI->getOperand(OpNum).getReg());
1377 O << "[]}";
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00001378}
1379
Jim Grosbach3ecf9762011-11-30 18:21:25 +00001380void ARMInstPrinter::printVectorListTwoAllLanes(const MCInst *MI,
1381 unsigned OpNum,
1382 raw_ostream &O) {
Jim Grosbach13a292c2012-03-06 22:01:44 +00001383 unsigned Reg = MI->getOperand(OpNum).getReg();
1384 unsigned Reg0 = MRI.getSubReg(Reg, ARM::dsub_0);
1385 unsigned Reg1 = MRI.getSubReg(Reg, ARM::dsub_1);
Kevin Enderby62183c42012-10-22 22:31:46 +00001386 O << "{";
1387 printRegName(O, Reg0);
1388 O << "[], ";
1389 printRegName(O, Reg1);
1390 O << "[]}";
Jim Grosbach3ecf9762011-11-30 18:21:25 +00001391}
Jim Grosbach8d246182011-12-14 19:35:22 +00001392
Jim Grosbachb78403c2012-01-24 23:47:04 +00001393void ARMInstPrinter::printVectorListThreeAllLanes(const MCInst *MI,
1394 unsigned OpNum,
1395 raw_ostream &O) {
1396 // Normally, it's not safe to use register enum values directly with
1397 // addition to get the next register, but for VFP registers, the
1398 // sort order is guaranteed because they're all of the form D<n>.
Kevin Enderby62183c42012-10-22 22:31:46 +00001399 O << "{";
1400 printRegName(O, MI->getOperand(OpNum).getReg());
1401 O << "[], ";
1402 printRegName(O, MI->getOperand(OpNum).getReg() + 1);
1403 O << "[], ";
1404 printRegName(O, MI->getOperand(OpNum).getReg() + 2);
1405 O << "[]}";
Jim Grosbachb78403c2012-01-24 23:47:04 +00001406}
1407
Jim Grosbach086cbfa2012-01-25 00:01:08 +00001408void ARMInstPrinter::printVectorListFourAllLanes(const MCInst *MI,
1409 unsigned OpNum,
1410 raw_ostream &O) {
1411 // Normally, it's not safe to use register enum values directly with
1412 // addition to get the next register, but for VFP registers, the
1413 // sort order is guaranteed because they're all of the form D<n>.
Kevin Enderby62183c42012-10-22 22:31:46 +00001414 O << "{";
1415 printRegName(O, MI->getOperand(OpNum).getReg());
1416 O << "[], ";
1417 printRegName(O, MI->getOperand(OpNum).getReg() + 1);
1418 O << "[], ";
1419 printRegName(O, MI->getOperand(OpNum).getReg() + 2);
1420 O << "[], ";
1421 printRegName(O, MI->getOperand(OpNum).getReg() + 3);
1422 O << "[]}";
Jim Grosbach086cbfa2012-01-25 00:01:08 +00001423}
1424
Jim Grosbachc5af54e2011-12-21 00:38:54 +00001425void ARMInstPrinter::printVectorListTwoSpacedAllLanes(const MCInst *MI,
1426 unsigned OpNum,
1427 raw_ostream &O) {
Jim Grosbached428bc2012-03-06 23:10:38 +00001428 unsigned Reg = MI->getOperand(OpNum).getReg();
1429 unsigned Reg0 = MRI.getSubReg(Reg, ARM::dsub_0);
1430 unsigned Reg1 = MRI.getSubReg(Reg, ARM::dsub_2);
Kevin Enderby62183c42012-10-22 22:31:46 +00001431 O << "{";
1432 printRegName(O, Reg0);
1433 O << "[], ";
1434 printRegName(O, Reg1);
1435 O << "[]}";
Jim Grosbachc5af54e2011-12-21 00:38:54 +00001436}
1437
Jim Grosbachb78403c2012-01-24 23:47:04 +00001438void ARMInstPrinter::printVectorListThreeSpacedAllLanes(const MCInst *MI,
1439 unsigned OpNum,
1440 raw_ostream &O) {
1441 // Normally, it's not safe to use register enum values directly with
1442 // addition to get the next register, but for VFP registers, the
1443 // sort order is guaranteed because they're all of the form D<n>.
Kevin Enderby62183c42012-10-22 22:31:46 +00001444 O << "{";
1445 printRegName(O, MI->getOperand(OpNum).getReg());
1446 O << "[], ";
1447 printRegName(O, MI->getOperand(OpNum).getReg() + 2);
1448 O << "[], ";
1449 printRegName(O, MI->getOperand(OpNum).getReg() + 4);
1450 O << "[]}";
Jim Grosbach086cbfa2012-01-25 00:01:08 +00001451}
1452
1453void ARMInstPrinter::printVectorListFourSpacedAllLanes(const MCInst *MI,
1454 unsigned OpNum,
1455 raw_ostream &O) {
1456 // Normally, it's not safe to use register enum values directly with
1457 // addition to get the next register, but for VFP registers, the
1458 // sort order is guaranteed because they're all of the form D<n>.
Kevin Enderby62183c42012-10-22 22:31:46 +00001459 O << "{";
1460 printRegName(O, MI->getOperand(OpNum).getReg());
1461 O << "[], ";
1462 printRegName(O, MI->getOperand(OpNum).getReg() + 2);
1463 O << "[], ";
1464 printRegName(O, MI->getOperand(OpNum).getReg() + 4);
1465 O << "[], ";
1466 printRegName(O, MI->getOperand(OpNum).getReg() + 6);
1467 O << "[]}";
Jim Grosbachb78403c2012-01-24 23:47:04 +00001468}
1469
Jim Grosbachac2af3f2012-01-23 23:20:46 +00001470void ARMInstPrinter::printVectorListThreeSpaced(const MCInst *MI,
1471 unsigned OpNum,
1472 raw_ostream &O) {
1473 // Normally, it's not safe to use register enum values directly with
1474 // addition to get the next register, but for VFP registers, the
1475 // sort order is guaranteed because they're all of the form D<n>.
Kevin Enderby62183c42012-10-22 22:31:46 +00001476 O << "{";
1477 printRegName(O, MI->getOperand(OpNum).getReg());
1478 O << ", ";
1479 printRegName(O, MI->getOperand(OpNum).getReg() + 2);
1480 O << ", ";
1481 printRegName(O, MI->getOperand(OpNum).getReg() + 4);
1482 O << "}";
Jim Grosbachac2af3f2012-01-23 23:20:46 +00001483}
Jim Grosbached561fc2012-01-24 00:43:17 +00001484
1485void ARMInstPrinter::printVectorListFourSpaced(const MCInst *MI,
1486 unsigned OpNum,
1487 raw_ostream &O) {
1488 // Normally, it's not safe to use register enum values directly with
1489 // addition to get the next register, but for VFP registers, the
1490 // sort order is guaranteed because they're all of the form D<n>.
Kevin Enderby62183c42012-10-22 22:31:46 +00001491 O << "{";
1492 printRegName(O, MI->getOperand(OpNum).getReg());
1493 O << ", ";
1494 printRegName(O, MI->getOperand(OpNum).getReg() + 2);
1495 O << ", ";
1496 printRegName(O, MI->getOperand(OpNum).getReg() + 4);
1497 O << ", ";
1498 printRegName(O, MI->getOperand(OpNum).getReg() + 6);
1499 O << "}";
Jim Grosbached561fc2012-01-24 00:43:17 +00001500}