blob: 4bdfb0406cc10838d17f76902269212b4d7e0b32 [file] [log] [blame]
Matthias Braun31d19d42016-05-10 03:21:59 +00001//===-- TargetPassConfig.cpp - Target independent code generation passes --===//
Misha Brukman835702a2005-04-21 22:36:52 +00002//
John Criswell482202a2003-10-20 19:43:21 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukman835702a2005-04-21 22:36:52 +00007//
John Criswell482202a2003-10-20 19:43:21 +00008//===----------------------------------------------------------------------===//
Alkis Evlogimenos5facafa2003-10-02 16:57:49 +00009//
10// This file defines interfaces to access the target independent code
11// generation passes provided by the LLVM backend.
12//
13//===---------------------------------------------------------------------===//
14
Matthias Braun31d19d42016-05-10 03:21:59 +000015#include "llvm/CodeGen/TargetPassConfig.h"
16
Chandler Carruth17e0bc32015-08-06 07:33:15 +000017#include "llvm/Analysis/BasicAliasAnalysis.h"
George Burgess IVbfa401e2016-07-06 00:26:41 +000018#include "llvm/Analysis/CFLAndersAliasAnalysis.h"
19#include "llvm/Analysis/CFLSteensAliasAnalysis.h"
Mehdi Aminibbacddf2016-06-10 16:19:46 +000020#include "llvm/Analysis/CallGraphSCCPass.h"
Andrew Trickde401d32012-02-04 02:56:48 +000021#include "llvm/Analysis/Passes.h"
Chandler Carruth42ff4482015-08-14 02:55:50 +000022#include "llvm/Analysis/ScopedNoAliasAA.h"
Chandler Carruth1db22822015-08-14 03:33:48 +000023#include "llvm/Analysis/TypeBasedAliasAnalysis.h"
Andrew Trickde401d32012-02-04 02:56:48 +000024#include "llvm/CodeGen/MachineFunctionPass.h"
Andrew Trickde401d32012-02-04 02:56:48 +000025#include "llvm/CodeGen/RegAllocRegistry.h"
Mehdi Aminibbacddf2016-06-10 16:19:46 +000026#include "llvm/CodeGen/RegisterUsageInfo.h"
Chandler Carruthb8ddc702014-01-12 11:10:32 +000027#include "llvm/IR/IRPrintingPasses.h"
Chandler Carruth30d69c22015-02-13 10:01:29 +000028#include "llvm/IR/LegacyPassManager.h"
Chandler Carruth5ad5f152014-01-13 09:26:24 +000029#include "llvm/IR/Verifier.h"
Bob Wilsonbbd38dd2012-07-02 19:48:31 +000030#include "llvm/MC/MCAsmInfo.h"
Andrew Trickde401d32012-02-04 02:56:48 +000031#include "llvm/Support/CommandLine.h"
32#include "llvm/Support/Debug.h"
Andrew Trickb7551332012-02-04 02:56:45 +000033#include "llvm/Support/ErrorHandling.h"
Benjamin Kramer799003b2015-03-23 19:32:43 +000034#include "llvm/Support/raw_ostream.h"
Matthias Braun31d19d42016-05-10 03:21:59 +000035#include "llvm/Target/TargetMachine.h"
Peter Collingbourne82437bf2015-06-15 21:07:11 +000036#include "llvm/Transforms/Instrumentation.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000037#include "llvm/Transforms/Scalar.h"
Saleem Abdulrasool5898e092014-11-07 21:32:08 +000038#include "llvm/Transforms/Utils/SymbolRewriter.h"
Jim Laskey95eda5b2006-08-01 14:21:23 +000039
Chris Lattner27dd6422003-12-28 07:59:53 +000040using namespace llvm;
Brian Gaeke960707c2003-11-11 22:41:34 +000041
Andrew Trickde401d32012-02-04 02:56:48 +000042static cl::opt<bool> DisablePostRA("disable-post-ra", cl::Hidden,
43 cl::desc("Disable Post Regalloc"));
44static cl::opt<bool> DisableBranchFold("disable-branch-fold", cl::Hidden,
45 cl::desc("Disable branch folding"));
46static cl::opt<bool> DisableTailDuplicate("disable-tail-duplicate", cl::Hidden,
47 cl::desc("Disable tail duplication"));
48static cl::opt<bool> DisableEarlyTailDup("disable-early-taildup", cl::Hidden,
49 cl::desc("Disable pre-register allocation tail duplication"));
Chandler Carruth4190b502012-04-16 13:49:17 +000050static cl::opt<bool> DisableBlockPlacement("disable-block-placement",
Benjamin Kramer70671b92013-03-29 17:14:24 +000051 cl::Hidden, cl::desc("Disable probability-driven block placement"));
Andrew Trickde401d32012-02-04 02:56:48 +000052static cl::opt<bool> EnableBlockPlacementStats("enable-block-placement-stats",
53 cl::Hidden, cl::desc("Collect probability-driven block placement stats"));
Andrew Trickde401d32012-02-04 02:56:48 +000054static cl::opt<bool> DisableSSC("disable-ssc", cl::Hidden,
55 cl::desc("Disable Stack Slot Coloring"));
56static cl::opt<bool> DisableMachineDCE("disable-machine-dce", cl::Hidden,
57 cl::desc("Disable Machine Dead Code Elimination"));
Jakob Stoklund Olesen0f6e8bb2012-10-03 00:51:32 +000058static cl::opt<bool> DisableEarlyIfConversion("disable-early-ifcvt", cl::Hidden,
59 cl::desc("Disable Early If-conversion"));
Andrew Trickde401d32012-02-04 02:56:48 +000060static cl::opt<bool> DisableMachineLICM("disable-machine-licm", cl::Hidden,
61 cl::desc("Disable Machine LICM"));
62static cl::opt<bool> DisableMachineCSE("disable-machine-cse", cl::Hidden,
63 cl::desc("Disable Machine Common Subexpression Elimination"));
Quentin Colombet61b305e2015-05-05 17:38:16 +000064static cl::opt<cl::boolOrDefault> OptimizeRegAlloc(
65 "optimize-regalloc", cl::Hidden,
Andrew Trickd3f8fe82012-02-10 04:10:36 +000066 cl::desc("Enable optimized register allocation compilation path."));
Andrew Trickde401d32012-02-04 02:56:48 +000067static cl::opt<bool> DisablePostRAMachineLICM("disable-postra-machine-licm",
68 cl::Hidden,
69 cl::desc("Disable Machine LICM"));
70static cl::opt<bool> DisableMachineSink("disable-machine-sink", cl::Hidden,
71 cl::desc("Disable Machine Sinking"));
72static cl::opt<bool> DisableLSR("disable-lsr", cl::Hidden,
73 cl::desc("Disable Loop Strength Reduction Pass"));
Juergen Ributzkaf26beda2014-01-25 02:02:55 +000074static cl::opt<bool> DisableConstantHoisting("disable-constant-hoisting",
75 cl::Hidden, cl::desc("Disable ConstantHoisting"));
Andrew Trickde401d32012-02-04 02:56:48 +000076static cl::opt<bool> DisableCGP("disable-cgp", cl::Hidden,
77 cl::desc("Disable Codegen Prepare"));
78static cl::opt<bool> DisableCopyProp("disable-copyprop", cl::Hidden,
Evan Cheng63618f92012-02-20 23:28:17 +000079 cl::desc("Disable Copy Propagation pass"));
James Molloybc9fed82014-07-23 13:33:00 +000080static cl::opt<bool> DisablePartialLibcallInlining("disable-partial-libcall-inlining",
81 cl::Hidden, cl::desc("Disable Partial Libcall Inlining"));
Sanjoy Das69fad072015-06-15 18:44:27 +000082static cl::opt<bool> EnableImplicitNullChecks(
83 "enable-implicit-null-checks",
84 cl::desc("Fold null checks into faulting memory operations"),
85 cl::init(false));
Andrew Trickde401d32012-02-04 02:56:48 +000086static cl::opt<bool> PrintLSR("print-lsr-output", cl::Hidden,
87 cl::desc("Print LLVM IR produced by the loop-reduce pass"));
88static cl::opt<bool> PrintISelInput("print-isel-input", cl::Hidden,
89 cl::desc("Print LLVM IR input to isel pass"));
90static cl::opt<bool> PrintGCInfo("print-gc", cl::Hidden,
91 cl::desc("Dump garbage collector data"));
92static cl::opt<bool> VerifyMachineCode("verify-machineinstrs", cl::Hidden,
93 cl::desc("Verify generated machine code"),
Owen Anderson21b17882015-02-04 00:02:59 +000094 cl::init(false),
95 cl::ZeroOrMore);
96
Bob Wilson33e51882012-05-30 00:17:12 +000097static cl::opt<std::string>
98PrintMachineInstrs("print-machineinstrs", cl::ValueOptional,
99 cl::desc("Print machine instrs"),
100 cl::value_desc("pass-name"), cl::init("option-unspecified"));
Andrew Trickde401d32012-02-04 02:56:48 +0000101
Andrew Trick17080b92013-12-28 21:56:51 +0000102// Temporary option to allow experimenting with MachineScheduler as a post-RA
103// scheduler. Targets can "properly" enable this with
Jonas Paulssone451eef2015-12-10 09:10:07 +0000104// substitutePass(&PostRASchedulerID, &PostMachineSchedulerID).
105// Targets can return true in targetSchedulesPostRAScheduling() and
106// insert a PostRA scheduling pass wherever it wants.
107cl::opt<bool> MISchedPostRA("misched-postra", cl::Hidden,
Andrew Trick17080b92013-12-28 21:56:51 +0000108 cl::desc("Run MachineScheduler post regalloc (independent of preRA sched)"));
109
Cameron Zwarich71f0acb2013-02-10 06:42:34 +0000110// Experimental option to run live interval analysis early.
Jakob Stoklund Olesen1c465892012-08-03 22:12:54 +0000111static cl::opt<bool> EarlyLiveIntervals("early-live-intervals", cl::Hidden,
112 cl::desc("Run live interval analysis earlier in the pipeline"));
113
George Burgess IVbfa401e2016-07-06 00:26:41 +0000114// Experimental option to use CFL-AA in codegen
115enum class CFLAAType { None, Steensgaard, Andersen, Both };
116static cl::opt<CFLAAType> UseCFLAA(
117 "use-cfl-aa-in-codegen", cl::init(CFLAAType::None), cl::Hidden,
118 cl::desc("Enable the new, experimental CFL alias analysis in CodeGen"),
119 cl::values(clEnumValN(CFLAAType::None, "none", "Disable CFL-AA"),
120 clEnumValN(CFLAAType::Steensgaard, "steens",
121 "Enable unification-based CFL-AA"),
122 clEnumValN(CFLAAType::Andersen, "anders",
123 "Enable inclusion-based CFL-AA"),
124 clEnumValN(CFLAAType::Both, "both",
125 "Enable both variants of CFL-AA"),
126 clEnumValEnd));
Hal Finkel445dda52014-09-02 22:12:54 +0000127
Mehdi Aminibbacddf2016-06-10 16:19:46 +0000128cl::opt<bool> UseIPRA("enable-ipra", cl::init(false), cl::Hidden,
129 cl::desc("Enable interprocedural register allocation "
130 "to reduce load/store at procedure calls."));
131
Andrew Tricke9a951c2012-02-15 03:21:51 +0000132/// Allow standard passes to be disabled by command line options. This supports
133/// simple binary flags that either suppress the pass or do nothing.
134/// i.e. -disable-mypass=false has no effect.
135/// These should be converted to boolOrDefault in order to use applyOverride.
Andrew Tricke2203232013-04-10 01:06:56 +0000136static IdentifyingPassPtr applyDisable(IdentifyingPassPtr PassID,
137 bool Override) {
Andrew Tricke9a951c2012-02-15 03:21:51 +0000138 if (Override)
Andrew Tricke2203232013-04-10 01:06:56 +0000139 return IdentifyingPassPtr();
Bob Wilsonb9b69362012-07-02 19:48:37 +0000140 return PassID;
Andrew Tricke9a951c2012-02-15 03:21:51 +0000141}
142
Andrew Tricke9a951c2012-02-15 03:21:51 +0000143/// Allow standard passes to be disabled by the command line, regardless of who
144/// is adding the pass.
145///
146/// StandardID is the pass identified in the standard pass pipeline and provided
147/// to addPass(). It may be a target-specific ID in the case that the target
148/// directly adds its own pass, but in that case we harmlessly fall through.
149///
150/// TargetID is the pass that the target has configured to override StandardID.
151///
152/// StandardID may be a pseudo ID. In that case TargetID is the name of the real
153/// pass to run. This allows multiple options to control a single pass depending
154/// on where in the pipeline that pass is added.
Andrew Tricke2203232013-04-10 01:06:56 +0000155static IdentifyingPassPtr overridePass(AnalysisID StandardID,
156 IdentifyingPassPtr TargetID) {
Andrew Tricke9a951c2012-02-15 03:21:51 +0000157 if (StandardID == &PostRASchedulerID)
158 return applyDisable(TargetID, DisablePostRA);
159
160 if (StandardID == &BranchFolderPassID)
161 return applyDisable(TargetID, DisableBranchFold);
162
163 if (StandardID == &TailDuplicateID)
164 return applyDisable(TargetID, DisableTailDuplicate);
165
166 if (StandardID == &TargetPassConfig::EarlyTailDuplicateID)
167 return applyDisable(TargetID, DisableEarlyTailDup);
168
169 if (StandardID == &MachineBlockPlacementID)
Benjamin Kramer70671b92013-03-29 17:14:24 +0000170 return applyDisable(TargetID, DisableBlockPlacement);
Andrew Tricke9a951c2012-02-15 03:21:51 +0000171
172 if (StandardID == &StackSlotColoringID)
173 return applyDisable(TargetID, DisableSSC);
174
175 if (StandardID == &DeadMachineInstructionElimID)
176 return applyDisable(TargetID, DisableMachineDCE);
177
Jakob Stoklund Olesenf8a63a12012-07-04 00:09:54 +0000178 if (StandardID == &EarlyIfConverterID)
Jakob Stoklund Olesen0f6e8bb2012-10-03 00:51:32 +0000179 return applyDisable(TargetID, DisableEarlyIfConversion);
Jakob Stoklund Olesenf8a63a12012-07-04 00:09:54 +0000180
Andrew Tricke9a951c2012-02-15 03:21:51 +0000181 if (StandardID == &MachineLICMID)
182 return applyDisable(TargetID, DisableMachineLICM);
183
184 if (StandardID == &MachineCSEID)
185 return applyDisable(TargetID, DisableMachineCSE);
186
Andrew Tricke9a951c2012-02-15 03:21:51 +0000187 if (StandardID == &TargetPassConfig::PostRAMachineLICMID)
188 return applyDisable(TargetID, DisablePostRAMachineLICM);
189
190 if (StandardID == &MachineSinkingID)
191 return applyDisable(TargetID, DisableMachineSink);
192
193 if (StandardID == &MachineCopyPropagationID)
194 return applyDisable(TargetID, DisableCopyProp);
195
196 return TargetID;
197}
198
Jim Laskey29e635d2006-08-02 12:30:23 +0000199//===---------------------------------------------------------------------===//
Andrew Trickb7551332012-02-04 02:56:45 +0000200/// TargetPassConfig
201//===---------------------------------------------------------------------===//
202
203INITIALIZE_PASS(TargetPassConfig, "targetpassconfig",
204 "Target Pass Configuration", false, false)
205char TargetPassConfig::ID = 0;
206
Andrew Tricke9a951c2012-02-15 03:21:51 +0000207// Pseudo Pass IDs.
208char TargetPassConfig::EarlyTailDuplicateID = 0;
209char TargetPassConfig::PostRAMachineLICMID = 0;
210
Justin Bogner468c9982015-10-08 00:36:22 +0000211namespace {
212struct InsertedPass {
213 AnalysisID TargetPassID;
214 IdentifyingPassPtr InsertedPassID;
215 bool VerifyAfter;
216 bool PrintAfter;
217
218 InsertedPass(AnalysisID TargetPassID, IdentifyingPassPtr InsertedPassID,
219 bool VerifyAfter, bool PrintAfter)
220 : TargetPassID(TargetPassID), InsertedPassID(InsertedPassID),
221 VerifyAfter(VerifyAfter), PrintAfter(PrintAfter) {}
222
223 Pass *getInsertedPass() const {
224 assert(InsertedPassID.isValid() && "Illegal Pass ID!");
225 if (InsertedPassID.isInstance())
226 return InsertedPassID.getInstance();
227 Pass *NP = Pass::createPass(InsertedPassID.getID());
228 assert(NP && "Pass ID not registered");
229 return NP;
230 }
231};
232}
233
Andrew Trickc9ce9d22012-02-15 03:21:47 +0000234namespace llvm {
235class PassConfigImpl {
236public:
237 // List of passes explicitly substituted by this target. Normally this is
238 // empty, but it is a convenient way to suppress or replace specific passes
239 // that are part of a standard pass pipeline without overridding the entire
240 // pipeline. This mechanism allows target options to inherit a standard pass's
241 // user interface. For example, a target may disable a standard pass by
Bob Wilsonb9b69362012-07-02 19:48:37 +0000242 // default by substituting a pass ID of zero, and the user may still enable
243 // that standard pass with an explicit command line option.
Andrew Tricke2203232013-04-10 01:06:56 +0000244 DenseMap<AnalysisID,IdentifyingPassPtr> TargetPasses;
Bob Wilson33e51882012-05-30 00:17:12 +0000245
246 /// Store the pairs of <AnalysisID, AnalysisID> of which the second pass
247 /// is inserted after each instance of the first one.
Justin Bogner468c9982015-10-08 00:36:22 +0000248 SmallVector<InsertedPass, 4> InsertedPasses;
Andrew Trickc9ce9d22012-02-15 03:21:47 +0000249};
250} // namespace llvm
251
Andrew Trickb7551332012-02-04 02:56:45 +0000252// Out of line virtual method.
Andrew Trickc9ce9d22012-02-15 03:21:47 +0000253TargetPassConfig::~TargetPassConfig() {
254 delete Impl;
255}
Andrew Trickb7551332012-02-04 02:56:45 +0000256
Andrew Trick58648e42012-02-08 21:22:48 +0000257// Out of line constructor provides default values for pass options and
258// registers all common codegen passes.
Andrew Trickf8ea1082012-02-04 02:56:59 +0000259TargetPassConfig::TargetPassConfig(TargetMachine *tm, PassManagerBase &pm)
Alex Lorenze2d75232015-07-06 17:44:26 +0000260 : ImmutablePass(ID), PM(&pm), StartBefore(nullptr), StartAfter(nullptr),
261 StopAfter(nullptr), Started(true), Stopped(false),
262 AddingMachinePasses(false), TM(tm), Impl(nullptr), Initialized(false),
Junmo Park3347e782016-01-18 06:42:51 +0000263 DisableVerify(false), EnableTailMerge(true) {
Andrew Trickdd37d522012-02-08 21:22:39 +0000264
Andrew Trickc9ce9d22012-02-15 03:21:47 +0000265 Impl = new PassConfigImpl();
266
Andrew Trickb7551332012-02-04 02:56:45 +0000267 // Register all target independent codegen passes to activate their PassIDs,
268 // including this pass itself.
269 initializeCodeGen(*PassRegistry::getPassRegistry());
Andrew Tricke9a951c2012-02-15 03:21:51 +0000270
Chandler Carruth7b560d42015-09-09 17:55:00 +0000271 // Also register alias analysis passes required by codegen passes.
272 initializeBasicAAWrapperPassPass(*PassRegistry::getPassRegistry());
273 initializeAAResultsWrapperPassPass(*PassRegistry::getPassRegistry());
274
Andrew Tricke9a951c2012-02-15 03:21:51 +0000275 // Substitute Pseudo Pass IDs for real ones.
Bob Wilsonb9b69362012-07-02 19:48:37 +0000276 substitutePass(&EarlyTailDuplicateID, &TailDuplicateID);
277 substitutePass(&PostRAMachineLICMID, &MachineLICMID);
Matthias Braun0663b612016-05-10 04:51:04 +0000278
279 if (StringRef(PrintMachineInstrs.getValue()).equals(""))
280 TM->Options.PrintMachineCode = true;
Andrew Trickb7551332012-02-04 02:56:45 +0000281}
282
Matthias Braun31d19d42016-05-10 03:21:59 +0000283CodeGenOpt::Level TargetPassConfig::getOptLevel() const {
284 return TM->getOptLevel();
285}
286
Bob Wilson33e51882012-05-30 00:17:12 +0000287/// Insert InsertedPassID pass after TargetPassID.
Bob Wilsonb9b69362012-07-02 19:48:37 +0000288void TargetPassConfig::insertPass(AnalysisID TargetPassID,
Justin Bogner468c9982015-10-08 00:36:22 +0000289 IdentifyingPassPtr InsertedPassID,
290 bool VerifyAfter, bool PrintAfter) {
Benjamin Kramere7c45bc2013-04-11 11:57:01 +0000291 assert(((!InsertedPassID.isInstance() &&
292 TargetPassID != InsertedPassID.getID()) ||
293 (InsertedPassID.isInstance() &&
294 TargetPassID != InsertedPassID.getInstance()->getPassID())) &&
Andrew Tricke2203232013-04-10 01:06:56 +0000295 "Insert a pass after itself!");
Justin Bogner468c9982015-10-08 00:36:22 +0000296 Impl->InsertedPasses.emplace_back(TargetPassID, InsertedPassID, VerifyAfter,
297 PrintAfter);
Bob Wilson33e51882012-05-30 00:17:12 +0000298}
299
Andrew Trickb7551332012-02-04 02:56:45 +0000300/// createPassConfig - Create a pass configuration object to be used by
301/// addPassToEmitX methods for generating a pipeline of CodeGen passes.
302///
303/// Targets may override this to extend TargetPassConfig.
Andrew Trickf8ea1082012-02-04 02:56:59 +0000304TargetPassConfig *LLVMTargetMachine::createPassConfig(PassManagerBase &PM) {
305 return new TargetPassConfig(this, PM);
Andrew Trickb7551332012-02-04 02:56:45 +0000306}
307
308TargetPassConfig::TargetPassConfig()
Craig Topperc0196b12014-04-14 00:51:57 +0000309 : ImmutablePass(ID), PM(nullptr) {
Andrew Trickb7551332012-02-04 02:56:45 +0000310 llvm_unreachable("TargetPassConfig should not be constructed on-the-fly");
311}
312
Andrew Trickdd37d522012-02-08 21:22:39 +0000313// Helper to verify the analysis is really immutable.
314void TargetPassConfig::setOpt(bool &Opt, bool Val) {
315 assert(!Initialized && "PassConfig is immutable");
316 Opt = Val;
317}
318
Bob Wilsonb9b69362012-07-02 19:48:37 +0000319void TargetPassConfig::substitutePass(AnalysisID StandardID,
Andrew Tricke2203232013-04-10 01:06:56 +0000320 IdentifyingPassPtr TargetID) {
Bob Wilsonb9b69362012-07-02 19:48:37 +0000321 Impl->TargetPasses[StandardID] = TargetID;
Andrew Trickc9ce9d22012-02-15 03:21:47 +0000322}
Andrew Trickee874db2012-02-11 07:11:32 +0000323
Andrew Tricke2203232013-04-10 01:06:56 +0000324IdentifyingPassPtr TargetPassConfig::getPassSubstitution(AnalysisID ID) const {
325 DenseMap<AnalysisID, IdentifyingPassPtr>::const_iterator
Andrew Trickc9ce9d22012-02-15 03:21:47 +0000326 I = Impl->TargetPasses.find(ID);
327 if (I == Impl->TargetPasses.end())
328 return ID;
329 return I->second;
330}
331
Derek Schuff1aaf87e2016-05-17 08:49:59 +0000332bool TargetPassConfig::isPassSubstitutedOrOverridden(AnalysisID ID) const {
333 IdentifyingPassPtr TargetID = getPassSubstitution(ID);
334 IdentifyingPassPtr FinalPtr = overridePass(ID, TargetID);
335 return !FinalPtr.isValid() || FinalPtr.isInstance() ||
336 FinalPtr.getID() != ID;
337}
338
Bob Wilsoncac3b902012-07-02 19:48:45 +0000339/// Add a pass to the PassManager if that pass is supposed to be run. If the
340/// Started/Stopped flags indicate either that the compilation should start at
341/// a later pass or that it should stop after an earlier pass, then do not add
342/// the pass. Finally, compare the current pass against the StartAfter
343/// and StopAfter options and change the Started/Stopped flags accordingly.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000344void TargetPassConfig::addPass(Pass *P, bool verifyAfter, bool printAfter) {
Bob Wilsona3f9fa72012-07-02 19:48:39 +0000345 assert(!Initialized && "PassConfig is immutable");
346
Chandler Carruth34263a02012-07-02 22:56:41 +0000347 // Cache the Pass ID here in case the pass manager finds this pass is
348 // redundant with ones already scheduled / available, and deletes it.
349 // Fundamentally, once we add the pass to the manager, we no longer own it
350 // and shouldn't reference it.
351 AnalysisID PassID = P->getPassID();
352
Alex Lorenze2d75232015-07-06 17:44:26 +0000353 if (StartBefore == PassID)
354 Started = true;
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000355 if (Started && !Stopped) {
356 std::string Banner;
357 // Construct banner message before PM->add() as that may delete the pass.
358 if (AddingMachinePasses && (printAfter || verifyAfter))
359 Banner = std::string("After ") + std::string(P->getPassName());
Bob Wilsoncac3b902012-07-02 19:48:45 +0000360 PM->add(P);
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000361 if (AddingMachinePasses) {
362 if (printAfter)
363 addPrintPass(Banner);
364 if (verifyAfter)
365 addVerifyPass(Banner);
366 }
Akira Hatanakac100c562015-06-05 21:58:14 +0000367
368 // Add the passes after the pass P if there is any.
Justin Bogner468c9982015-10-08 00:36:22 +0000369 for (auto IP : Impl->InsertedPasses) {
370 if (IP.TargetPassID == PassID)
371 addPass(IP.getInsertedPass(), IP.VerifyAfter, IP.PrintAfter);
Akira Hatanakac100c562015-06-05 21:58:14 +0000372 }
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000373 } else {
Benjamin Kramer483b9fb2013-08-05 11:11:11 +0000374 delete P;
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000375 }
Chandler Carruth34263a02012-07-02 22:56:41 +0000376 if (StopAfter == PassID)
Bob Wilsoncac3b902012-07-02 19:48:45 +0000377 Stopped = true;
Chandler Carruth34263a02012-07-02 22:56:41 +0000378 if (StartAfter == PassID)
Bob Wilsoncac3b902012-07-02 19:48:45 +0000379 Started = true;
380 if (Stopped && !Started)
381 report_fatal_error("Cannot stop compilation after pass that is not run");
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000382}
383
Andrew Trickc9ce9d22012-02-15 03:21:47 +0000384/// Add a CodeGen pass at this point in the pipeline after checking for target
385/// and command line overrides.
Andrew Tricke2203232013-04-10 01:06:56 +0000386///
387/// addPass cannot return a pointer to the pass instance because is internal the
388/// PassManager and the instance we create here may already be freed.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000389AnalysisID TargetPassConfig::addPass(AnalysisID PassID, bool verifyAfter,
390 bool printAfter) {
Andrew Tricke2203232013-04-10 01:06:56 +0000391 IdentifyingPassPtr TargetID = getPassSubstitution(PassID);
392 IdentifyingPassPtr FinalPtr = overridePass(PassID, TargetID);
393 if (!FinalPtr.isValid())
Craig Topperc0196b12014-04-14 00:51:57 +0000394 return nullptr;
Andrew Trickc9ce9d22012-02-15 03:21:47 +0000395
Andrew Tricke2203232013-04-10 01:06:56 +0000396 Pass *P;
397 if (FinalPtr.isInstance())
398 P = FinalPtr.getInstance();
399 else {
400 P = Pass::createPass(FinalPtr.getID());
401 if (!P)
402 llvm_unreachable("Pass ID not registered");
403 }
404 AnalysisID FinalID = P->getPassID();
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000405 addPass(P, verifyAfter, printAfter); // Ends the lifetime of P.
Andrew Tricke2203232013-04-10 01:06:56 +0000406
Andrew Trickc9ce9d22012-02-15 03:21:47 +0000407 return FinalID;
Andrew Trickf8ea1082012-02-04 02:56:59 +0000408}
Andrew Trickde401d32012-02-04 02:56:48 +0000409
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000410void TargetPassConfig::printAndVerify(const std::string &Banner) {
411 addPrintPass(Banner);
412 addVerifyPass(Banner);
413}
Matthias Brauna7c82a92014-12-11 19:42:05 +0000414
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000415void TargetPassConfig::addPrintPass(const std::string &Banner) {
416 if (TM->shouldPrintMachineCode())
417 PM->add(createMachineFunctionPrinterPass(dbgs(), Banner));
418}
419
420void TargetPassConfig::addVerifyPass(const std::string &Banner) {
Andrew Trickde401d32012-02-04 02:56:48 +0000421 if (VerifyMachineCode)
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000422 PM->add(createMachineVerifierPass(Banner));
Andrew Trickde401d32012-02-04 02:56:48 +0000423}
424
Andrew Trickf8ea1082012-02-04 02:56:59 +0000425/// Add common target configurable passes that perform LLVM IR to IR transforms
426/// following machine independent optimization.
427void TargetPassConfig::addIRPasses() {
George Burgess IVbfa401e2016-07-06 00:26:41 +0000428 switch (UseCFLAA) {
429 case CFLAAType::Steensgaard:
430 addPass(createCFLSteensAAWrapperPass());
431 break;
432 case CFLAAType::Andersen:
433 addPass(createCFLAndersAAWrapperPass());
434 break;
435 case CFLAAType::Both:
436 addPass(createCFLAndersAAWrapperPass());
437 addPass(createCFLSteensAAWrapperPass());
438 break;
439 default:
440 break;
441 }
442
Andrew Trickde401d32012-02-04 02:56:48 +0000443 // Basic AliasAnalysis support.
444 // Add TypeBasedAliasAnalysis before BasicAliasAnalysis so that
445 // BasicAliasAnalysis wins if they disagree. This is intended to help
446 // support "obvious" type-punning idioms.
Chandler Carruth7b560d42015-09-09 17:55:00 +0000447 addPass(createTypeBasedAAWrapperPass());
448 addPass(createScopedNoAliasAAWrapperPass());
449 addPass(createBasicAAWrapperPass());
Andrew Trickde401d32012-02-04 02:56:48 +0000450
451 // Before running any passes, run the verifier to determine if the input
452 // coming from the front-end and/or optimizer is valid.
Duncan P. N. Exon Smithab58a562015-03-19 22:24:17 +0000453 if (!DisableVerify)
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000454 addPass(createVerifierPass());
Andrew Trickde401d32012-02-04 02:56:48 +0000455
456 // Run loop strength reduction before anything else.
457 if (getOptLevel() != CodeGenOpt::None && !DisableLSR) {
Chandler Carruth26c59fa2013-01-07 14:41:08 +0000458 addPass(createLoopStrengthReducePass());
Andrew Trickde401d32012-02-04 02:56:48 +0000459 if (PrintLSR)
Chandler Carruth9d805132014-01-12 11:30:46 +0000460 addPass(createPrintFunctionPass(dbgs(), "\n\n*** Code after LSR ***\n"));
Andrew Trickde401d32012-02-04 02:56:48 +0000461 }
462
Philip Reames23cf2e22015-01-28 19:28:03 +0000463 // Run GC lowering passes for builtin collectors
464 // TODO: add a pass insertion point here
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000465 addPass(createGCLoweringPass());
Philip Reames23cf2e22015-01-28 19:28:03 +0000466 addPass(createShadowStackGCLoweringPass());
Andrew Trickde401d32012-02-04 02:56:48 +0000467
468 // Make sure that no unreachable blocks are instruction selected.
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000469 addPass(createUnreachableBlockEliminationPass());
Juergen Ributzkaf26beda2014-01-25 02:02:55 +0000470
471 // Prepare expensive constants for SelectionDAG.
472 if (getOptLevel() != CodeGenOpt::None && !DisableConstantHoisting)
473 addPass(createConstantHoistingPass());
James Molloybc9fed82014-07-23 13:33:00 +0000474
475 if (getOptLevel() != CodeGenOpt::None && !DisablePartialLibcallInlining)
476 addPass(createPartiallyInlineLibCallsPass());
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000477}
478
479/// Turn exception handling constructs into something the code generators can
480/// handle.
481void TargetPassConfig::addPassesToHandleExceptions() {
482 switch (TM->getMCAsmInfo()->getExceptionHandlingType()) {
483 case ExceptionHandling::SjLj:
484 // SjLj piggy-backs on dwarf for this bit. The cleanups done apply to both
485 // Dwarf EH prepare needs to be run after SjLj prepare. Otherwise,
486 // catch info can get misplaced when a selector ends up more than one block
487 // removed from the parent invoke(s). This could happen when a landing
488 // pad is shared by multiple invokes and is also a target of a normal
489 // edge from elsewhere.
Mehdi Aminif50daed2015-07-08 01:00:31 +0000490 addPass(createSjLjEHPreparePass());
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000491 // FALLTHROUGH
492 case ExceptionHandling::DwarfCFI:
493 case ExceptionHandling::ARM:
Bill Wendlingafc10362013-06-19 20:51:24 +0000494 addPass(createDwarfEHPass(TM));
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000495 break;
Reid Kleckner1185fce2015-01-29 00:41:44 +0000496 case ExceptionHandling::WinEH:
Reid Kleckner47c8e7a2015-03-12 00:36:20 +0000497 // We support using both GCC-style and MSVC-style exceptions on Windows, so
498 // add both preparation passes. Each pass will only actually run if it
499 // recognizes the personality function.
Reid Kleckner1185fce2015-01-29 00:41:44 +0000500 addPass(createWinEHPass(TM));
Reid Kleckner47c8e7a2015-03-12 00:36:20 +0000501 addPass(createDwarfEHPass(TM));
Reid Kleckner1185fce2015-01-29 00:41:44 +0000502 break;
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000503 case ExceptionHandling::None:
Mark Seabornb6118c52014-03-20 19:54:47 +0000504 addPass(createLowerInvokePass());
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000505
506 // The lower invoke pass may create unreachable code. Remove it.
507 addPass(createUnreachableBlockEliminationPass());
508 break;
509 }
Andrew Trickf8ea1082012-02-04 02:56:59 +0000510}
Andrew Trickde401d32012-02-04 02:56:48 +0000511
Bill Wendlingc786b312012-11-30 22:08:55 +0000512/// Add pass to prepare the LLVM IR for code generation. This should be done
513/// before exception handling preparation passes.
514void TargetPassConfig::addCodeGenPrepare() {
515 if (getOptLevel() != CodeGenOpt::None && !DisableCGP)
Bill Wendling7a639ea2013-06-19 21:07:11 +0000516 addPass(createCodeGenPreparePass(TM));
Saleem Abdulrasoold2c5d7f2014-11-08 00:00:50 +0000517 addPass(createRewriteSymbolsPass());
Bill Wendlingc786b312012-11-30 22:08:55 +0000518}
519
Andrew Trickf8ea1082012-02-04 02:56:59 +0000520/// Add common passes that perform LLVM IR to IR transforms in preparation for
521/// instruction selection.
522void TargetPassConfig::addISelPrepare() {
Andrew Trickde401d32012-02-04 02:56:48 +0000523 addPreISel();
524
Mehdi Aminibbacddf2016-06-10 16:19:46 +0000525 // Force codegen to run according to the callgraph.
526 if (UseIPRA)
527 addPass(new DummyCGSCCPass);
528
Peter Collingbourne82437bf2015-06-15 21:07:11 +0000529 // Add both the safe stack and the stack protection passes: each of them will
530 // only protect functions that have corresponding attributes.
Evgeniy Stepanova2002b02015-09-23 18:07:56 +0000531 addPass(createSafeStackPass(TM));
Josh Magee22b8ba22013-12-19 03:17:11 +0000532 addPass(createStackProtectorPass(TM));
533
Andrew Trickde401d32012-02-04 02:56:48 +0000534 if (PrintISelInput)
Chandler Carruth9d805132014-01-12 11:30:46 +0000535 addPass(createPrintFunctionPass(
536 dbgs(), "\n\n*** Final LLVM Code input to ISel ***\n"));
Andrew Trickde401d32012-02-04 02:56:48 +0000537
538 // All passes which modify the LLVM IR are now complete; run the verifier
539 // to ensure that the IR is valid.
540 if (!DisableVerify)
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000541 addPass(createVerifierPass());
Andrew Trickf8ea1082012-02-04 02:56:59 +0000542}
Andrew Trickde401d32012-02-04 02:56:48 +0000543
Andrew Trickf5426752012-02-09 00:40:55 +0000544/// Add the complete set of target-independent postISel code generator passes.
545///
546/// This can be read as the standard order of major LLVM CodeGen stages. Stages
547/// with nontrivial configuration or multiple passes are broken out below in
548/// add%Stage routines.
549///
550/// Any TargetPassConfig::addXX routine may be overriden by the Target. The
551/// addPre/Post methods with empty header implementations allow injecting
552/// target-specific fixups just before or after major stages. Additionally,
553/// targets have the flexibility to change pass order within a stage by
554/// overriding default implementation of add%Stage routines below. Each
555/// technique has maintainability tradeoffs because alternate pass orders are
556/// not well supported. addPre/Post works better if the target pass is easily
557/// tied to a common pass. But if it has subtle dependencies on multiple passes,
Andrew Trick09fc1bb2012-02-10 07:08:25 +0000558/// the target should override the stage instead.
Andrew Trickf5426752012-02-09 00:40:55 +0000559///
560/// TODO: We could use a single addPre/Post(ID) hook to allow pass injection
561/// before/after any target-independent pass. But it's currently overkill.
Andrew Trickf8ea1082012-02-04 02:56:59 +0000562void TargetPassConfig::addMachinePasses() {
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000563 AddingMachinePasses = true;
564
Mehdi Amini1d396832016-06-10 18:37:21 +0000565 if (UseIPRA)
566 addPass(createRegUsageInfoPropPass());
567
Bob Wilson33e51882012-05-30 00:17:12 +0000568 // Insert a machine instr printer pass after the specified pass.
Matthias Braun0663b612016-05-10 04:51:04 +0000569 if (!StringRef(PrintMachineInstrs.getValue()).equals("") &&
570 !StringRef(PrintMachineInstrs.getValue()).equals("option-unspecified")) {
Bob Wilson33e51882012-05-30 00:17:12 +0000571 const PassRegistry *PR = PassRegistry::getPassRegistry();
572 const PassInfo *TPI = PR->getPassInfo(PrintMachineInstrs.getValue());
Akira Hatanaka7ba78302014-12-13 04:52:04 +0000573 const PassInfo *IPI = PR->getPassInfo(StringRef("machineinstr-printer"));
Bob Wilson33e51882012-05-30 00:17:12 +0000574 assert (TPI && IPI && "Pass ID not registered!");
Roman Divackyad06cee2012-09-05 22:26:57 +0000575 const char *TID = (const char *)(TPI->getTypeInfo());
576 const char *IID = (const char *)(IPI->getTypeInfo());
Bob Wilsonb9b69362012-07-02 19:48:37 +0000577 insertPass(TID, IID);
Bob Wilson33e51882012-05-30 00:17:12 +0000578 }
579
Jakob Stoklund Olesen29506f52012-07-04 19:28:27 +0000580 // Print the instruction selected machine code...
581 printAndVerify("After Instruction Selection");
582
Andrew Trickde401d32012-02-04 02:56:48 +0000583 // Expand pseudo-instructions emitted by ISel.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000584 addPass(&ExpandISelPseudosID);
Andrew Trickde401d32012-02-04 02:56:48 +0000585
Andrew Trickf5426752012-02-09 00:40:55 +0000586 // Add passes that optimize machine instructions in SSA form.
Andrew Trickde401d32012-02-04 02:56:48 +0000587 if (getOptLevel() != CodeGenOpt::None) {
Andrew Trickf5426752012-02-09 00:40:55 +0000588 addMachineSSAOptimization();
Craig Topper36f29122012-11-19 00:11:50 +0000589 } else {
Andrew Trickf5426752012-02-09 00:40:55 +0000590 // If the target requests it, assign local variables to stack slots relative
591 // to one another and simplify frame index references where possible.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000592 addPass(&LocalStackSlotAllocationID, false);
Andrew Trickde401d32012-02-04 02:56:48 +0000593 }
594
595 // Run pre-ra passes.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000596 addPreRegAlloc();
Andrew Trickde401d32012-02-04 02:56:48 +0000597
Andrew Trickf5426752012-02-09 00:40:55 +0000598 // Run register allocation and passes that are tightly coupled with it,
599 // including phi elimination and scheduling.
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000600 if (getOptimizeRegAlloc())
601 addOptimizedRegAlloc(createRegAllocPass(true));
602 else
603 addFastRegAlloc(createRegAllocPass(false));
Andrew Trickde401d32012-02-04 02:56:48 +0000604
605 // Run post-ra passes.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000606 addPostRegAlloc();
Andrew Trickde401d32012-02-04 02:56:48 +0000607
608 // Insert prolog/epilog code. Eliminate abstract frame index references...
Junmo Park3347e782016-01-18 06:42:51 +0000609 if (getOptLevel() != CodeGenOpt::None)
Kit Bartonae78d532015-08-14 16:54:32 +0000610 addPass(&ShrinkWrapID);
Kit Bartond3cc1672015-08-31 18:26:45 +0000611
Derek Schuff1aaf87e2016-05-17 08:49:59 +0000612 // Prolog/Epilog inserter needs a TargetMachine to instantiate. But only
613 // do so if it hasn't been disabled, substituted, or overridden.
614 if (!isPassSubstitutedOrOverridden(&PrologEpilogCodeInserterID))
615 addPass(createPrologEpilogInserterPass(TM));
Andrew Trickde401d32012-02-04 02:56:48 +0000616
Andrew Trickf5426752012-02-09 00:40:55 +0000617 /// Add passes that optimize machine instructions after register allocation.
618 if (getOptLevel() != CodeGenOpt::None)
619 addMachineLateOptimization();
Andrew Trickde401d32012-02-04 02:56:48 +0000620
621 // Expand pseudo instructions before second scheduling pass.
Bob Wilsonb9b69362012-07-02 19:48:37 +0000622 addPass(&ExpandPostRAPseudosID);
Andrew Trickde401d32012-02-04 02:56:48 +0000623
624 // Run pre-sched2 passes.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000625 addPreSched2();
Andrew Trickde401d32012-02-04 02:56:48 +0000626
Sanjoy Das69fad072015-06-15 18:44:27 +0000627 if (EnableImplicitNullChecks)
628 addPass(&ImplicitNullChecksID);
629
Andrew Trickde401d32012-02-04 02:56:48 +0000630 // Second pass scheduler.
Jonas Paulssone451eef2015-12-10 09:10:07 +0000631 // Let Target optionally insert this pass by itself at some other
632 // point.
633 if (getOptLevel() != CodeGenOpt::None &&
634 !TM->targetSchedulesPostRAScheduling()) {
Andrew Trick17080b92013-12-28 21:56:51 +0000635 if (MISchedPostRA)
636 addPass(&PostMachineSchedulerID);
637 else
638 addPass(&PostRASchedulerID);
Andrew Trickde401d32012-02-04 02:56:48 +0000639 }
640
Andrew Trickf5426752012-02-09 00:40:55 +0000641 // GC
Evan Cheng59421ae2012-12-21 02:57:04 +0000642 if (addGCPasses()) {
643 if (PrintGCInfo)
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000644 addPass(createGCInfoPrinter(dbgs()), false, false);
Evan Cheng59421ae2012-12-21 02:57:04 +0000645 }
Andrew Trickde401d32012-02-04 02:56:48 +0000646
Andrew Trickf5426752012-02-09 00:40:55 +0000647 // Basic block placement.
Andrew Tricke9a951c2012-02-15 03:21:51 +0000648 if (getOptLevel() != CodeGenOpt::None)
Andrew Trickf5426752012-02-09 00:40:55 +0000649 addBlockPlacement();
Andrew Trickde401d32012-02-04 02:56:48 +0000650
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000651 addPreEmitPass();
Juergen Ributzkae8294752013-12-14 06:53:06 +0000652
Mehdi Aminibbacddf2016-06-10 16:19:46 +0000653 if (UseIPRA)
654 // Collect register usage information and produce a register mask of
655 // clobbered registers, to be used to optimize call sites.
656 addPass(createRegUsageInfoCollector());
657
David Majnemer97890232015-09-17 20:45:18 +0000658 addPass(&FuncletLayoutID, false);
659
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000660 addPass(&StackMapLivenessID, false);
Vikram TV859ad292015-12-16 11:09:48 +0000661 addPass(&LiveDebugValuesID, false);
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000662
Sanjoy Dasc0441c22016-04-19 05:24:47 +0000663 addPass(&PatchableFunctionID, false);
664
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000665 AddingMachinePasses = false;
Andrew Trickde401d32012-02-04 02:56:48 +0000666}
667
Andrew Trickf5426752012-02-09 00:40:55 +0000668/// Add passes that optimize machine instructions in SSA form.
669void TargetPassConfig::addMachineSSAOptimization() {
670 // Pre-ra tail duplication.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000671 addPass(&EarlyTailDuplicateID);
Andrew Trickf5426752012-02-09 00:40:55 +0000672
673 // Optimize PHIs before DCE: removing dead PHI cycles may make more
674 // instructions dead.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000675 addPass(&OptimizePHIsID, false);
Andrew Trickf5426752012-02-09 00:40:55 +0000676
Nadav Rotem7c277da2012-09-06 09:17:37 +0000677 // This pass merges large allocas. StackSlotColoring is a different pass
678 // which merges spill slots.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000679 addPass(&StackColoringID, false);
Nadav Rotem7c277da2012-09-06 09:17:37 +0000680
Andrew Trickf5426752012-02-09 00:40:55 +0000681 // If the target requests it, assign local variables to stack slots relative
682 // to one another and simplify frame index references where possible.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000683 addPass(&LocalStackSlotAllocationID, false);
Andrew Trickf5426752012-02-09 00:40:55 +0000684
685 // With optimization, dead code should already be eliminated. However
686 // there is one known exception: lowered code for arguments that are only
687 // used by tail calls, where the tail calls reuse the incoming stack
688 // arguments directly (see t11 in test/CodeGen/X86/sibcall.ll).
Bob Wilsonb9b69362012-07-02 19:48:37 +0000689 addPass(&DeadMachineInstructionElimID);
Andrew Trickf5426752012-02-09 00:40:55 +0000690
Jakob Stoklund Olesen213a2f82013-01-17 00:58:38 +0000691 // Allow targets to insert passes that improve instruction level parallelism,
692 // like if-conversion. Such passes will typically need dominator trees and
693 // loop info, just like LICM and CSE below.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000694 addILPOpts();
Jakob Stoklund Olesen213a2f82013-01-17 00:58:38 +0000695
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000696 addPass(&MachineLICMID, false);
697 addPass(&MachineCSEID, false);
Bob Wilsonb9b69362012-07-02 19:48:37 +0000698 addPass(&MachineSinkingID);
Andrew Trickf5426752012-02-09 00:40:55 +0000699
Matt Arsenault07a72ba2015-10-12 17:43:56 +0000700 addPass(&PeepholeOptimizerID);
Quentin Colombet03e43f82014-08-20 17:41:48 +0000701 // Clean-up the dead code that may have been generated by peephole
702 // rewriting.
703 addPass(&DeadMachineInstructionElimID);
Andrew Trickf5426752012-02-09 00:40:55 +0000704}
705
Andrew Trickb7551332012-02-04 02:56:45 +0000706//===---------------------------------------------------------------------===//
Andrew Trickf5426752012-02-09 00:40:55 +0000707/// Register Allocation Pass Configuration
Jim Laskey29e635d2006-08-02 12:30:23 +0000708//===---------------------------------------------------------------------===//
Andrew Trickf5426752012-02-09 00:40:55 +0000709
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000710bool TargetPassConfig::getOptimizeRegAlloc() const {
711 switch (OptimizeRegAlloc) {
712 case cl::BOU_UNSET: return getOptLevel() != CodeGenOpt::None;
713 case cl::BOU_TRUE: return true;
714 case cl::BOU_FALSE: return false;
715 }
716 llvm_unreachable("Invalid optimize-regalloc state");
717}
718
Andrew Trickf5426752012-02-09 00:40:55 +0000719/// RegisterRegAlloc's global Registry tracks allocator registration.
Jim Laskey29e635d2006-08-02 12:30:23 +0000720MachinePassRegistry RegisterRegAlloc::Registry;
721
Andrew Trickf5426752012-02-09 00:40:55 +0000722/// A dummy default pass factory indicates whether the register allocator is
723/// overridden on the command line.
David Majnemerd9d02d82016-07-08 16:39:00 +0000724LLVM_DEFINE_ONCE_FLAG(InitializeDefaultRegisterAllocatorFlag);
Craig Topperc0196b12014-04-14 00:51:57 +0000725static FunctionPass *useDefaultRegisterAllocator() { return nullptr; }
Jakob Stoklund Olesenb613ae22010-05-27 23:57:25 +0000726static RegisterRegAlloc
727defaultRegAlloc("default",
728 "pick register allocator based on -O option",
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000729 useDefaultRegisterAllocator);
Jim Laskey29e635d2006-08-02 12:30:23 +0000730
Andrew Trickf5426752012-02-09 00:40:55 +0000731/// -regalloc=... command line option.
Dan Gohmand78c4002008-05-13 00:00:25 +0000732static cl::opt<RegisterRegAlloc::FunctionPassCtor, false,
733 RegisterPassParser<RegisterRegAlloc> >
734RegAlloc("regalloc",
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000735 cl::init(&useDefaultRegisterAllocator),
Jakob Stoklund Olesenb613ae22010-05-27 23:57:25 +0000736 cl::desc("Register allocator to use"));
Alkis Evlogimenos5facafa2003-10-02 16:57:49 +0000737
David Majnemerd9d02d82016-07-08 16:39:00 +0000738static void initializeDefaultRegisterAllocatorOnce() {
739 RegisterRegAlloc::FunctionPassCtor Ctor = RegisterRegAlloc::getDefault();
740
741 if (!Ctor) {
742 Ctor = RegAlloc;
743 RegisterRegAlloc::setDefault(RegAlloc);
744 }
745}
746
Jim Laskey29e635d2006-08-02 12:30:23 +0000747
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000748/// Instantiate the default register allocator pass for this target for either
749/// the optimized or unoptimized allocation path. This will be added to the pass
750/// manager by addFastRegAlloc in the unoptimized case or addOptimizedRegAlloc
751/// in the optimized case.
752///
753/// A target that uses the standard regalloc pass order for fast or optimized
754/// allocation may still override this for per-target regalloc
755/// selection. But -regalloc=... always takes precedence.
756FunctionPass *TargetPassConfig::createTargetRegisterAllocator(bool Optimized) {
757 if (Optimized)
758 return createGreedyRegisterAllocator();
759 else
760 return createFastRegisterAllocator();
761}
762
763/// Find and instantiate the register allocation pass requested by this target
764/// at the current optimization level. Different register allocators are
765/// defined as separate passes because they may require different analysis.
766///
767/// This helper ensures that the regalloc= option is always available,
768/// even for targets that override the default allocator.
769///
770/// FIXME: When MachinePassRegistry register pass IDs instead of function ptrs,
771/// this can be folded into addPass.
772FunctionPass *TargetPassConfig::createRegAllocPass(bool Optimized) {
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000773 // Initialize the global default.
David Majnemerd9d02d82016-07-08 16:39:00 +0000774 llvm::call_once(InitializeDefaultRegisterAllocatorFlag,
775 initializeDefaultRegisterAllocatorOnce);
776
777 RegisterRegAlloc::FunctionPassCtor Ctor = RegisterRegAlloc::getDefault();
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000778 if (Ctor != useDefaultRegisterAllocator)
Jakob Stoklund Olesenb613ae22010-05-27 23:57:25 +0000779 return Ctor();
780
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000781 // With no -regalloc= override, ask the target for a regalloc pass.
782 return createTargetRegisterAllocator(Optimized);
783}
784
Arnaud A. de Grandmaisona61262f2014-10-21 20:47:22 +0000785/// Return true if the default global register allocator is in use and
786/// has not be overriden on the command line with '-regalloc=...'
787bool TargetPassConfig::usingDefaultRegAlloc() const {
Arnaud A. de Grandmaison5c7fe7e92014-10-21 21:50:49 +0000788 return RegAlloc.getNumOccurrences() == 0;
Arnaud A. de Grandmaisona61262f2014-10-21 20:47:22 +0000789}
790
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000791/// Add the minimum set of target-independent passes that are required for
792/// register allocation. No coalescing or scheduling.
793void TargetPassConfig::addFastRegAlloc(FunctionPass *RegAllocPass) {
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000794 addPass(&PHIEliminationID, false);
795 addPass(&TwoAddressInstructionPassID, false);
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000796
Dan Gohmane32c5742015-09-08 20:36:33 +0000797 if (RegAllocPass)
798 addPass(RegAllocPass);
Jim Laskeyd1a714e2006-07-27 20:05:00 +0000799}
Andrew Trickf5426752012-02-09 00:40:55 +0000800
801/// Add standard target-independent passes that are tightly coupled with
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000802/// optimized register allocation, including coalescing, machine instruction
803/// scheduling, and register allocation itself.
804void TargetPassConfig::addOptimizedRegAlloc(FunctionPass *RegAllocPass) {
Matthias Braunfbe85ae2016-04-28 03:07:16 +0000805 addPass(&DetectDeadLanesID, false);
806
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000807 addPass(&ProcessImplicitDefsID, false);
Jakob Stoklund Oleseneb495662012-06-25 18:12:18 +0000808
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000809 // LiveVariables currently requires pure SSA form.
810 //
811 // FIXME: Once TwoAddressInstruction pass no longer uses kill flags,
812 // LiveVariables can be removed completely, and LiveIntervals can be directly
813 // computed. (We still either need to regenerate kill flags after regalloc, or
814 // preferably fix the scavenger to not depend on them).
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000815 addPass(&LiveVariablesID, false);
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000816
Rafael Espindola9770bde2013-10-14 16:39:04 +0000817 // Edge splitting is smarter with machine loop info.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000818 addPass(&MachineLoopInfoID, false);
819 addPass(&PHIEliminationID, false);
Jakob Stoklund Olesen1c465892012-08-03 22:12:54 +0000820
821 // Eventually, we want to run LiveIntervals before PHI elimination.
822 if (EarlyLiveIntervals)
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000823 addPass(&LiveIntervalsID, false);
Jakob Stoklund Olesen1c465892012-08-03 22:12:54 +0000824
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000825 addPass(&TwoAddressInstructionPassID, false);
Bob Wilsonb9b69362012-07-02 19:48:37 +0000826 addPass(&RegisterCoalescerID);
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000827
Matthias Braunf9acaca2016-05-31 22:38:06 +0000828 // The machine scheduler may accidentally create disconnected components
829 // when moving subregister definitions around, avoid this by splitting them to
830 // separate vregs before. Splitting can also improve reg. allocation quality.
831 addPass(&RenameIndependentSubregsID);
832
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000833 // PreRA instruction scheduling.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000834 addPass(&MachineSchedulerID);
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000835
Dan Gohmane32c5742015-09-08 20:36:33 +0000836 if (RegAllocPass) {
837 // Add the selected register allocation pass.
838 addPass(RegAllocPass);
Jakob Stoklund Olesen59a0d322012-06-26 17:09:29 +0000839
Dan Gohmane32c5742015-09-08 20:36:33 +0000840 // Allow targets to change the register assignments before rewriting.
841 addPreRewrite();
Andrew Trickf5426752012-02-09 00:40:55 +0000842
Dan Gohmane32c5742015-09-08 20:36:33 +0000843 // Finally rewrite virtual registers.
844 addPass(&VirtRegRewriterID);
Jakob Stoklund Olesen12243122012-06-08 23:44:45 +0000845
Dan Gohmane32c5742015-09-08 20:36:33 +0000846 // Perform stack slot coloring and post-ra machine LICM.
847 //
848 // FIXME: Re-enable coloring with register when it's capable of adding
849 // kill markers.
850 addPass(&StackSlotColoringID);
Andrew Trick899f46c2012-02-15 07:57:03 +0000851
Dan Gohmane32c5742015-09-08 20:36:33 +0000852 // Run post-ra machine LICM to hoist reloads / remats.
853 //
854 // FIXME: can this move into MachineLateOptimization?
855 addPass(&PostRAMachineLICMID);
856 }
Andrew Trickf5426752012-02-09 00:40:55 +0000857}
858
859//===---------------------------------------------------------------------===//
860/// Post RegAlloc Pass Configuration
861//===---------------------------------------------------------------------===//
862
863/// Add passes that optimize machine instructions after register allocation.
864void TargetPassConfig::addMachineLateOptimization() {
865 // Branch folding must be run after regalloc and prolog/epilog insertion.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000866 addPass(&BranchFolderPassID);
Andrew Trickf5426752012-02-09 00:40:55 +0000867
868 // Tail duplication.
Vincent Lejeune92b0a642013-12-07 01:49:19 +0000869 // Note that duplicating tail just increases code size and degrades
870 // performance for targets that require Structured Control Flow.
871 // In addition it can also make CFG irreducible. Thus we disable it.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000872 if (!TM->requiresStructuredCFG())
873 addPass(&TailDuplicateID);
Andrew Trickf5426752012-02-09 00:40:55 +0000874
875 // Copy propagation.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000876 addPass(&MachineCopyPropagationID);
Andrew Trickf5426752012-02-09 00:40:55 +0000877}
878
Evan Cheng59421ae2012-12-21 02:57:04 +0000879/// Add standard GC passes.
880bool TargetPassConfig::addGCPasses() {
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000881 addPass(&GCMachineCodeAnalysisID, false);
Evan Cheng59421ae2012-12-21 02:57:04 +0000882 return true;
883}
884
Andrew Trickf5426752012-02-09 00:40:55 +0000885/// Add standard basic block placement passes.
886void TargetPassConfig::addBlockPlacement() {
Matt Arsenault80232332016-06-09 23:31:55 +0000887 if (addPass(&MachineBlockPlacementID)) {
Andrew Tricke9a951c2012-02-15 03:21:51 +0000888 // Run a separate pass to collect block placement statistics.
889 if (EnableBlockPlacementStats)
Bob Wilsonb9b69362012-07-02 19:48:37 +0000890 addPass(&MachineBlockPlacementStatsID);
Andrew Trickf5426752012-02-09 00:40:55 +0000891 }
892}