blob: fdc135fc240c97ddfa8b5dda3a9234834444630f [file] [log] [blame]
Alkis Evlogimenosc794a902004-02-23 23:08:11 +00001//===-- llvm/CodeGen/VirtRegMap.cpp - Virtual Register Map ----------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Alkis Evlogimenosc794a902004-02-23 23:08:11 +00007//
8//===----------------------------------------------------------------------===//
9//
Chris Lattnere2b77d52004-09-30 01:54:45 +000010// This file implements the VirtRegMap class.
11//
Dan Gohman4a618822010-02-10 16:03:48 +000012// It also contains implementations of the Spiller interface, which, given a
Chris Lattnere2b77d52004-09-30 01:54:45 +000013// virtual register map and a machine function, eliminates all virtual
14// references by replacing them with physical register references - adding spill
Alkis Evlogimenos1dd872c2004-02-24 08:58:30 +000015// code as necessary.
Alkis Evlogimenosc794a902004-02-23 23:08:11 +000016//
17//===----------------------------------------------------------------------===//
18
Jakob Stoklund Olesen26c9d702012-11-28 19:13:06 +000019#include "llvm/CodeGen/VirtRegMap.h"
Jakob Stoklund Olesen12243122012-06-08 23:44:45 +000020#include "LiveDebugVariables.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000021#include "llvm/ADT/STLExtras.h"
Puyan Lotfiefbcf492014-02-06 09:57:39 +000022#include "llvm/ADT/SparseSet.h"
Chandler Carruth442f7842014-03-04 10:07:28 +000023#include "llvm/ADT/Statistic.h"
Jakob Stoklund Olesen12243122012-06-08 23:44:45 +000024#include "llvm/CodeGen/LiveIntervalAnalysis.h"
Evan Chengb53825b2012-09-21 20:04:28 +000025#include "llvm/CodeGen/LiveStackAnalysis.h"
Alkis Evlogimenosc794a902004-02-23 23:08:11 +000026#include "llvm/CodeGen/MachineFrameInfo.h"
Chris Lattnere2b77d52004-09-30 01:54:45 +000027#include "llvm/CodeGen/MachineFunction.h"
Evan Cheng499ffa92008-04-11 17:53:36 +000028#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattnera10fff52007-12-31 04:13:23 +000029#include "llvm/CodeGen/MachineRegisterInfo.h"
Jakob Stoklund Olesen12243122012-06-08 23:44:45 +000030#include "llvm/CodeGen/Passes.h"
Quentin Colombetfa403ab2013-09-25 00:26:17 +000031#include "llvm/IR/Function.h"
Reid Spencer7c16caa2004-09-01 22:55:40 +000032#include "llvm/Support/CommandLine.h"
Chris Lattner3d27be12006-08-27 12:54:02 +000033#include "llvm/Support/Compiler.h"
Evan Chenga1968b02009-02-11 08:24:21 +000034#include "llvm/Support/Debug.h"
Daniel Dunbar796e43e2009-07-24 10:36:58 +000035#include "llvm/Support/raw_ostream.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000036#include "llvm/Target/TargetInstrInfo.h"
37#include "llvm/Target/TargetMachine.h"
38#include "llvm/Target/TargetRegisterInfo.h"
Eric Christopherd9134482014-08-04 21:25:23 +000039#include "llvm/Target/TargetSubtargetInfo.h"
Chris Lattnerc8b07dd2004-10-26 15:35:58 +000040#include <algorithm>
Alkis Evlogimenosc794a902004-02-23 23:08:11 +000041using namespace llvm;
42
Chandler Carruth1b9dde02014-04-22 02:02:50 +000043#define DEBUG_TYPE "regalloc"
44
Jakob Stoklund Olesen53e2e482011-09-15 18:31:13 +000045STATISTIC(NumSpillSlots, "Number of spill slots allocated");
46STATISTIC(NumIdCopies, "Number of identity moves eliminated after rewriting");
Dan Gohmand78c4002008-05-13 00:00:25 +000047
Chris Lattnere2b77d52004-09-30 01:54:45 +000048//===----------------------------------------------------------------------===//
49// VirtRegMap implementation
50//===----------------------------------------------------------------------===//
51
Owen Andersond37ddf52009-03-13 05:55:11 +000052char VirtRegMap::ID = 0;
53
Owen Andersondf7a4f22010-10-07 22:25:06 +000054INITIALIZE_PASS(VirtRegMap, "virtregmap", "Virtual Register Map", false, false)
Owen Andersond37ddf52009-03-13 05:55:11 +000055
56bool VirtRegMap::runOnMachineFunction(MachineFunction &mf) {
Evan Cheng085caf12009-06-14 20:22:55 +000057 MRI = &mf.getRegInfo();
Eric Christopherfc6de422014-08-05 02:39:49 +000058 TII = mf.getSubtarget().getInstrInfo();
59 TRI = mf.getSubtarget().getRegisterInfo();
Owen Andersond37ddf52009-03-13 05:55:11 +000060 MF = &mf;
Lang Hames05fb9632009-11-03 23:52:08 +000061
Owen Andersond37ddf52009-03-13 05:55:11 +000062 Virt2PhysMap.clear();
63 Virt2StackSlotMap.clear();
Owen Andersond37ddf52009-03-13 05:55:11 +000064 Virt2SplitMap.clear();
Evan Cheng3f778052009-05-04 03:30:11 +000065
Chris Lattner13a5dcd2006-09-05 02:12:02 +000066 grow();
Owen Andersond37ddf52009-03-13 05:55:11 +000067 return false;
Chris Lattner13a5dcd2006-09-05 02:12:02 +000068}
69
Chris Lattnere2b77d52004-09-30 01:54:45 +000070void VirtRegMap::grow() {
Jakob Stoklund Olesend82ac372011-01-09 21:58:20 +000071 unsigned NumRegs = MF->getRegInfo().getNumVirtRegs();
72 Virt2PhysMap.resize(NumRegs);
73 Virt2StackSlotMap.resize(NumRegs);
Jakob Stoklund Olesend82ac372011-01-09 21:58:20 +000074 Virt2SplitMap.resize(NumRegs);
Alkis Evlogimenosc794a902004-02-23 23:08:11 +000075}
76
Jakob Stoklund Olesen39aed732010-11-16 00:41:01 +000077unsigned VirtRegMap::createSpillSlot(const TargetRegisterClass *RC) {
78 int SS = MF->getFrameInfo()->CreateSpillStackObject(RC->getSize(),
79 RC->getAlignment());
Jakob Stoklund Olesen53e2e482011-09-15 18:31:13 +000080 ++NumSpillSlots;
Jakob Stoklund Olesen39aed732010-11-16 00:41:01 +000081 return SS;
82}
83
Jakob Stoklund Olesen1dd82dd2012-12-04 00:30:22 +000084bool VirtRegMap::hasPreferredPhys(unsigned VirtReg) {
85 unsigned Hint = MRI->getSimpleHint(VirtReg);
86 if (!Hint)
87 return 0;
88 if (TargetRegisterInfo::isVirtualRegister(Hint))
89 Hint = getPhys(Hint);
90 return getPhys(VirtReg) == Hint;
91}
92
Jakob Stoklund Olesen74052b02012-12-03 23:23:50 +000093bool VirtRegMap::hasKnownPreference(unsigned VirtReg) {
94 std::pair<unsigned, unsigned> Hint = MRI->getRegAllocationHint(VirtReg);
95 if (TargetRegisterInfo::isPhysicalRegister(Hint.second))
96 return true;
97 if (TargetRegisterInfo::isVirtualRegister(Hint.second))
98 return hasPhys(Hint.second);
99 return false;
100}
101
Chris Lattnere2b77d52004-09-30 01:54:45 +0000102int VirtRegMap::assignVirt2StackSlot(unsigned virtReg) {
Dan Gohman3a4be0f2008-02-10 18:45:23 +0000103 assert(TargetRegisterInfo::isVirtualRegister(virtReg));
Chris Lattner39fef8d2004-09-30 02:15:18 +0000104 assert(Virt2StackSlotMap[virtReg] == NO_STACK_SLOT &&
Chris Lattnere2b77d52004-09-30 01:54:45 +0000105 "attempt to assign stack slot to already spilled register");
Owen Andersond37ddf52009-03-13 05:55:11 +0000106 const TargetRegisterClass* RC = MF->getRegInfo().getRegClass(virtReg);
Jakob Stoklund Olesen39aed732010-11-16 00:41:01 +0000107 return Virt2StackSlotMap[virtReg] = createSpillSlot(RC);
Chris Lattnere2b77d52004-09-30 01:54:45 +0000108}
109
Evan Cheng6d563682008-02-27 03:04:06 +0000110void VirtRegMap::assignVirt2StackSlot(unsigned virtReg, int SS) {
Dan Gohman3a4be0f2008-02-10 18:45:23 +0000111 assert(TargetRegisterInfo::isVirtualRegister(virtReg));
Chris Lattner39fef8d2004-09-30 02:15:18 +0000112 assert(Virt2StackSlotMap[virtReg] == NO_STACK_SLOT &&
Chris Lattnere2b77d52004-09-30 01:54:45 +0000113 "attempt to assign stack slot to already spilled register");
Evan Cheng6d563682008-02-27 03:04:06 +0000114 assert((SS >= 0 ||
Owen Andersond37ddf52009-03-13 05:55:11 +0000115 (SS >= MF->getFrameInfo()->getObjectIndexBegin())) &&
Evan Cheng8be98c12007-04-04 07:40:01 +0000116 "illegal fixed frame index");
Evan Cheng6d563682008-02-27 03:04:06 +0000117 Virt2StackSlotMap[virtReg] = SS;
Alkis Evlogimenosfd735bc2004-05-29 20:38:05 +0000118}
119
Jakob Stoklund Olesen12243122012-06-08 23:44:45 +0000120void VirtRegMap::print(raw_ostream &OS, const Module*) const {
121 OS << "********** REGISTER MAP **********\n";
122 for (unsigned i = 0, e = MRI->getNumVirtRegs(); i != e; ++i) {
123 unsigned Reg = TargetRegisterInfo::index2VirtReg(i);
124 if (Virt2PhysMap[Reg] != (unsigned)VirtRegMap::NO_PHYS_REG) {
125 OS << '[' << PrintReg(Reg, TRI) << " -> "
126 << PrintReg(Virt2PhysMap[Reg], TRI) << "] "
Craig Toppercf0444b2014-11-17 05:50:14 +0000127 << TRI->getRegClassName(MRI->getRegClass(Reg)) << "\n";
Jakob Stoklund Olesen12243122012-06-08 23:44:45 +0000128 }
129 }
130
131 for (unsigned i = 0, e = MRI->getNumVirtRegs(); i != e; ++i) {
132 unsigned Reg = TargetRegisterInfo::index2VirtReg(i);
133 if (Virt2StackSlotMap[Reg] != VirtRegMap::NO_STACK_SLOT) {
134 OS << '[' << PrintReg(Reg, TRI) << " -> fi#" << Virt2StackSlotMap[Reg]
Craig Toppercf0444b2014-11-17 05:50:14 +0000135 << "] " << TRI->getRegClassName(MRI->getRegClass(Reg)) << "\n";
Jakob Stoklund Olesen12243122012-06-08 23:44:45 +0000136 }
137 }
138 OS << '\n';
139}
140
Manman Ren19f49ac2012-09-11 22:23:19 +0000141#if !defined(NDEBUG) || defined(LLVM_ENABLE_DUMP)
Jakob Stoklund Olesen12243122012-06-08 23:44:45 +0000142void VirtRegMap::dump() const {
143 print(dbgs());
144}
Manman Ren742534c2012-09-06 19:06:06 +0000145#endif
Jakob Stoklund Olesen12243122012-06-08 23:44:45 +0000146
147//===----------------------------------------------------------------------===//
148// VirtRegRewriter
149//===----------------------------------------------------------------------===//
150//
151// The VirtRegRewriter is the last of the register allocator passes.
152// It rewrites virtual registers to physical registers as specified in the
153// VirtRegMap analysis. It also updates live-in information on basic blocks
154// according to LiveIntervals.
155//
156namespace {
157class VirtRegRewriter : public MachineFunctionPass {
158 MachineFunction *MF;
159 const TargetMachine *TM;
160 const TargetRegisterInfo *TRI;
161 const TargetInstrInfo *TII;
162 MachineRegisterInfo *MRI;
163 SlotIndexes *Indexes;
164 LiveIntervals *LIS;
165 VirtRegMap *VRM;
166
167 void rewrite();
168 void addMBBLiveIns();
Matthias Braunca4e8422015-06-16 18:22:28 +0000169 bool readsUndefSubreg(const MachineOperand &MO) const;
Matthias Brauncc580052015-09-09 18:07:54 +0000170 void addLiveInsForSubRanges(const LiveInterval &LI, unsigned PhysReg) const;
171
Jakob Stoklund Olesen12243122012-06-08 23:44:45 +0000172public:
173 static char ID;
174 VirtRegRewriter() : MachineFunctionPass(ID) {}
175
Craig Topper4584cd52014-03-07 09:26:03 +0000176 void getAnalysisUsage(AnalysisUsage &AU) const override;
Jakob Stoklund Olesen12243122012-06-08 23:44:45 +0000177
Craig Topper4584cd52014-03-07 09:26:03 +0000178 bool runOnMachineFunction(MachineFunction&) override;
Jakob Stoklund Olesen12243122012-06-08 23:44:45 +0000179};
180} // end anonymous namespace
181
182char &llvm::VirtRegRewriterID = VirtRegRewriter::ID;
183
184INITIALIZE_PASS_BEGIN(VirtRegRewriter, "virtregrewriter",
185 "Virtual Register Rewriter", false, false)
186INITIALIZE_PASS_DEPENDENCY(SlotIndexes)
187INITIALIZE_PASS_DEPENDENCY(LiveIntervals)
188INITIALIZE_PASS_DEPENDENCY(LiveDebugVariables)
Evan Chengb53825b2012-09-21 20:04:28 +0000189INITIALIZE_PASS_DEPENDENCY(LiveStacks)
Jakob Stoklund Olesen12243122012-06-08 23:44:45 +0000190INITIALIZE_PASS_DEPENDENCY(VirtRegMap)
191INITIALIZE_PASS_END(VirtRegRewriter, "virtregrewriter",
192 "Virtual Register Rewriter", false, false)
193
194char VirtRegRewriter::ID = 0;
195
196void VirtRegRewriter::getAnalysisUsage(AnalysisUsage &AU) const {
197 AU.setPreservesCFG();
198 AU.addRequired<LiveIntervals>();
199 AU.addRequired<SlotIndexes>();
200 AU.addPreserved<SlotIndexes>();
201 AU.addRequired<LiveDebugVariables>();
Evan Chengb53825b2012-09-21 20:04:28 +0000202 AU.addRequired<LiveStacks>();
203 AU.addPreserved<LiveStacks>();
Jakob Stoklund Olesen12243122012-06-08 23:44:45 +0000204 AU.addRequired<VirtRegMap>();
205 MachineFunctionPass::getAnalysisUsage(AU);
206}
207
208bool VirtRegRewriter::runOnMachineFunction(MachineFunction &fn) {
209 MF = &fn;
210 TM = &MF->getTarget();
Eric Christopher1c5fce02014-10-13 21:57:44 +0000211 TRI = MF->getSubtarget().getRegisterInfo();
212 TII = MF->getSubtarget().getInstrInfo();
Jakob Stoklund Olesen12243122012-06-08 23:44:45 +0000213 MRI = &MF->getRegInfo();
214 Indexes = &getAnalysis<SlotIndexes>();
215 LIS = &getAnalysis<LiveIntervals>();
216 VRM = &getAnalysis<VirtRegMap>();
Jakob Stoklund Olesen5bfec692011-02-18 22:03:18 +0000217 DEBUG(dbgs() << "********** REWRITE VIRTUAL REGISTERS **********\n"
218 << "********** Function: "
Craig Toppera538d832012-08-22 06:07:19 +0000219 << MF->getName() << '\n');
Jakob Stoklund Olesen12243122012-06-08 23:44:45 +0000220 DEBUG(VRM->dump());
221
222 // Add kill flags while we still have virtual registers.
Jakob Stoklund Olesenbb4bdd82012-09-06 18:15:18 +0000223 LIS->addKillFlags(VRM);
Jakob Stoklund Olesen12243122012-06-08 23:44:45 +0000224
Jakob Stoklund Olesenbe336292012-06-09 00:14:47 +0000225 // Live-in lists on basic blocks are required for physregs.
226 addMBBLiveIns();
227
Jakob Stoklund Olesen12243122012-06-08 23:44:45 +0000228 // Rewrite virtual registers.
229 rewrite();
230
231 // Write out new DBG_VALUE instructions.
232 getAnalysis<LiveDebugVariables>().emitDebugValues(VRM);
233
234 // All machine operands and other references to virtual registers have been
235 // replaced. Remove the virtual registers and release all the transient data.
236 VRM->clearAllVirt();
237 MRI->clearVirtRegs();
238 return true;
239}
240
Matthias Brauncc580052015-09-09 18:07:54 +0000241void VirtRegRewriter::addLiveInsForSubRanges(const LiveInterval &LI,
242 unsigned PhysReg) const {
243 assert(!LI.empty());
244 assert(LI.hasSubRanges());
245
246 typedef std::pair<const LiveInterval::SubRange *,
247 LiveInterval::const_iterator> SubRangeIteratorPair;
248 SmallVector<SubRangeIteratorPair, 4> SubRanges;
249 SlotIndex First;
250 SlotIndex Last;
251 for (const LiveInterval::SubRange &SR : LI.subranges()) {
252 SubRanges.push_back(std::make_pair(&SR, SR.begin()));
253 if (!First.isValid() || SR.segments.front().start < First)
254 First = SR.segments.front().start;
255 if (!Last.isValid() || SR.segments.back().end > Last)
256 Last = SR.segments.back().end;
257 }
258
259 // Check all mbb start positions between First and Last while
260 // simulatenously advancing an iterator for each subrange.
261 for (SlotIndexes::MBBIndexIterator MBBI = Indexes->findMBBIndex(First);
262 MBBI != Indexes->MBBIndexEnd() && MBBI->first <= Last; ++MBBI) {
263 SlotIndex MBBBegin = MBBI->first;
264 // Advance all subrange iterators so that their end position is just
265 // behind MBBBegin (or the iterator is at the end).
266 unsigned LaneMask = 0;
267 for (auto &RangeIterPair : SubRanges) {
268 const LiveInterval::SubRange *SR = RangeIterPair.first;
269 LiveInterval::const_iterator &SRI = RangeIterPair.second;
270 while (SRI != SR->end() && SRI->end <= MBBBegin)
271 ++SRI;
272 if (SRI == SR->end())
273 continue;
274 if (SRI->start <= MBBBegin)
275 LaneMask |= SR->LaneMask;
276 }
277 if (LaneMask == 0)
278 continue;
279 MachineBasicBlock *MBB = MBBI->second;
280 for (MCSubRegIndexIterator SR(PhysReg, TRI); SR.isValid(); ++SR) {
281 unsigned SubReg = SR.getSubReg();
282 unsigned SubRegIndex = SR.getSubRegIndex();
283 unsigned SubRegLaneMask = TRI->getSubRegIndexLaneMask(SubRegIndex);
284 if ((SubRegLaneMask & LaneMask) != 0)
285 MBB->addLiveIn(SubReg);
286 }
287 }
288}
289
Jakob Stoklund Olesenbe336292012-06-09 00:14:47 +0000290// Compute MBB live-in lists from virtual register live ranges and their
291// assignments.
292void VirtRegRewriter::addMBBLiveIns() {
Jakob Stoklund Olesenbe336292012-06-09 00:14:47 +0000293 for (unsigned Idx = 0, IdxE = MRI->getNumVirtRegs(); Idx != IdxE; ++Idx) {
294 unsigned VirtReg = TargetRegisterInfo::index2VirtReg(Idx);
295 if (MRI->reg_nodbg_empty(VirtReg))
296 continue;
297 LiveInterval &LI = LIS->getInterval(VirtReg);
298 if (LI.empty() || LIS->intervalIsInOneMBB(LI))
299 continue;
300 // This is a virtual register that is live across basic blocks. Its
301 // assigned PhysReg must be marked as live-in to those blocks.
302 unsigned PhysReg = VRM->getPhys(VirtReg);
303 assert(PhysReg != VirtRegMap::NO_PHYS_REG && "Unmapped virtual register.");
304
Matthias Braun279f8362014-12-10 01:13:08 +0000305 if (LI.hasSubRanges()) {
Matthias Brauncc580052015-09-09 18:07:54 +0000306 addLiveInsForSubRanges(LI, PhysReg);
Matthias Braun279f8362014-12-10 01:13:08 +0000307 } else {
Matthias Brauncc580052015-09-09 18:07:54 +0000308 // Go over MBB begin positions and see if we have segments covering them.
309 // The following works because segments and the MBBIndex list are both
310 // sorted by slot indexes.
311 SlotIndexes::MBBIndexIterator I = Indexes->MBBIndexBegin();
312 for (const auto &Seg : LI) {
313 I = Indexes->advanceMBBIndex(I, Seg.start);
314 for (; I != Indexes->MBBIndexEnd() && I->first < Seg.end; ++I) {
315 MachineBasicBlock *MBB = I->second;
316 MBB->addLiveIn(PhysReg);
317 }
Matthias Braun279f8362014-12-10 01:13:08 +0000318 }
Jakob Stoklund Olesenbe336292012-06-09 00:14:47 +0000319 }
320 }
Puyan Lotfibb457b92015-05-22 08:11:26 +0000321
322 // Sort and unique MBB LiveIns as we've not checked if SubReg/PhysReg were in
323 // each MBB's LiveIns set before calling addLiveIn on them.
324 for (MachineBasicBlock &MBB : *MF)
325 MBB.sortUniqueLiveIns();
Jakob Stoklund Olesenbe336292012-06-09 00:14:47 +0000326}
327
Matthias Braunca4e8422015-06-16 18:22:28 +0000328/// Returns true if the given machine operand \p MO only reads undefined lanes.
329/// The function only works for use operands with a subregister set.
330bool VirtRegRewriter::readsUndefSubreg(const MachineOperand &MO) const {
331 // Shortcut if the operand is already marked undef.
332 if (MO.isUndef())
333 return true;
334
335 unsigned Reg = MO.getReg();
336 const LiveInterval &LI = LIS->getInterval(Reg);
337 const MachineInstr &MI = *MO.getParent();
338 SlotIndex BaseIndex = LIS->getInstructionIndex(&MI);
339 // This code is only meant to handle reading undefined subregisters which
340 // we couldn't properly detect before.
341 assert(LI.liveAt(BaseIndex) &&
342 "Reads of completely dead register should be marked undef already");
343 unsigned SubRegIdx = MO.getSubReg();
344 unsigned UseMask = TRI->getSubRegIndexLaneMask(SubRegIdx);
345 // See if any of the relevant subregister liveranges is defined at this point.
346 for (const LiveInterval::SubRange &SR : LI.subranges()) {
347 if ((SR.LaneMask & UseMask) != 0 && SR.liveAt(BaseIndex))
348 return false;
349 }
350 return true;
351}
352
Jakob Stoklund Olesen12243122012-06-08 23:44:45 +0000353void VirtRegRewriter::rewrite() {
Matthias Brauna25e13a2015-03-19 00:21:58 +0000354 bool NoSubRegLiveness = !MRI->subRegLivenessEnabled();
Jakob Stoklund Olesen71d3b892011-04-27 17:42:31 +0000355 SmallVector<unsigned, 8> SuperDeads;
356 SmallVector<unsigned, 8> SuperDefs;
Jakob Stoklund Olesen5bfec692011-02-18 22:03:18 +0000357 SmallVector<unsigned, 8> SuperKills;
Logan Chien18583d72014-02-25 16:57:28 +0000358
Jakob Stoklund Olesen5bfec692011-02-18 22:03:18 +0000359 for (MachineFunction::iterator MBBI = MF->begin(), MBBE = MF->end();
360 MBBI != MBBE; ++MBBI) {
361 DEBUG(MBBI->print(dbgs(), Indexes));
Evan Chengd42aba52012-01-19 07:46:36 +0000362 for (MachineBasicBlock::instr_iterator
363 MII = MBBI->instr_begin(), MIE = MBBI->instr_end(); MII != MIE;) {
Jakob Stoklund Olesen5bfec692011-02-18 22:03:18 +0000364 MachineInstr *MI = MII;
365 ++MII;
366
367 for (MachineInstr::mop_iterator MOI = MI->operands_begin(),
368 MOE = MI->operands_end(); MOI != MOE; ++MOI) {
369 MachineOperand &MO = *MOI;
Jakob Stoklund Olesena0cf42f2012-02-17 19:07:56 +0000370
371 // Make sure MRI knows about registers clobbered by regmasks.
372 if (MO.isRegMask())
373 MRI->addPhysRegsUsedFromRegMask(MO.getRegMask());
374
Jakob Stoklund Olesen5bfec692011-02-18 22:03:18 +0000375 if (!MO.isReg() || !TargetRegisterInfo::isVirtualRegister(MO.getReg()))
376 continue;
377 unsigned VirtReg = MO.getReg();
Jakob Stoklund Olesen12243122012-06-08 23:44:45 +0000378 unsigned PhysReg = VRM->getPhys(VirtReg);
379 assert(PhysReg != VirtRegMap::NO_PHYS_REG &&
380 "Instruction uses unmapped VirtReg");
Jakob Stoklund Olesenc30a9af2012-10-15 21:57:41 +0000381 assert(!MRI->isReserved(PhysReg) && "Reserved register assignment");
Jakob Stoklund Olesen5bfec692011-02-18 22:03:18 +0000382
383 // Preserve semantics of sub-register operands.
Matthias Braunca4e8422015-06-16 18:22:28 +0000384 unsigned SubReg = MO.getSubReg();
385 if (SubReg != 0) {
386 if (NoSubRegLiveness) {
387 // A virtual register kill refers to the whole register, so we may
388 // have to add <imp-use,kill> operands for the super-register. A
389 // partial redef always kills and redefines the super-register.
390 if (MO.readsReg() && (MO.isDef() || MO.isKill()))
391 SuperKills.push_back(PhysReg);
Jakob Stoklund Olesend5d39bb2011-10-05 00:01:48 +0000392
Matthias Braunca4e8422015-06-16 18:22:28 +0000393 if (MO.isDef()) {
394 // Also add implicit defs for the super-register.
Matthias Braund70caaf2014-12-10 01:13:04 +0000395 if (MO.isDead())
396 SuperDeads.push_back(PhysReg);
397 else
398 SuperDefs.push_back(PhysReg);
399 }
Matthias Braunca4e8422015-06-16 18:22:28 +0000400 } else {
401 if (MO.isUse()) {
402 if (readsUndefSubreg(MO))
403 // We need to add an <undef> flag if the subregister is
404 // completely undefined (and we are not adding super-register
405 // defs).
406 MO.setIsUndef(true);
407 } else if (!MO.isDead()) {
408 assert(MO.isDef());
409 // Things get tricky when we ran out of lane mask bits and
410 // merged multiple lanes into the overflow bit: In this case
411 // our subregister liveness tracking isn't precise and we can't
412 // know what subregister parts are undefined, fall back to the
413 // implicit super-register def then.
414 unsigned LaneMask = TRI->getSubRegIndexLaneMask(SubReg);
415 if (TargetRegisterInfo::isImpreciseLaneMask(LaneMask))
416 SuperDefs.push_back(PhysReg);
417 }
Jakob Stoklund Olesend5d39bb2011-10-05 00:01:48 +0000418 }
Jakob Stoklund Olesen5bfec692011-02-18 22:03:18 +0000419
Matthias Braunca4e8422015-06-16 18:22:28 +0000420 // The <def,undef> flag only makes sense for sub-register defs, and
421 // we are substituting a full physreg. An <imp-use,kill> operand
422 // from the SuperKills list will represent the partial read of the
423 // super-register.
424 if (MO.isDef())
425 MO.setIsUndef(false);
426
Jakob Stoklund Olesen5bfec692011-02-18 22:03:18 +0000427 // PhysReg operands cannot have subregister indexes.
Matthias Braunca4e8422015-06-16 18:22:28 +0000428 PhysReg = TRI->getSubReg(PhysReg, SubReg);
Jakob Stoklund Olesen5bfec692011-02-18 22:03:18 +0000429 assert(PhysReg && "Invalid SubReg for physical register");
430 MO.setSubReg(0);
431 }
432 // Rewrite. Note we could have used MachineOperand::substPhysReg(), but
433 // we need the inlining here.
434 MO.setReg(PhysReg);
435 }
436
437 // Add any missing super-register kills after rewriting the whole
438 // instruction.
439 while (!SuperKills.empty())
440 MI->addRegisterKilled(SuperKills.pop_back_val(), TRI, true);
441
Jakob Stoklund Olesen71d3b892011-04-27 17:42:31 +0000442 while (!SuperDeads.empty())
443 MI->addRegisterDead(SuperDeads.pop_back_val(), TRI, true);
444
445 while (!SuperDefs.empty())
446 MI->addRegisterDefined(SuperDefs.pop_back_val(), TRI);
447
Jakob Stoklund Olesen5bfec692011-02-18 22:03:18 +0000448 DEBUG(dbgs() << "> " << *MI);
449
450 // Finally, remove any identity copies.
451 if (MI->isIdentityCopy()) {
Jakob Stoklund Olesen6cc4e4d2011-05-06 17:59:57 +0000452 ++NumIdCopies;
Matthias Braun165d4672015-05-29 18:19:25 +0000453 DEBUG(dbgs() << "Deleting identity copy.\n");
454 if (Indexes)
455 Indexes->removeMachineInstrFromMaps(MI);
456 // It's safe to erase MI because MII has already been incremented.
457 MI->eraseFromParent();
Jakob Stoklund Olesen5bfec692011-02-18 22:03:18 +0000458 }
459 }
460 }
Jakob Stoklund Olesen5bfec692011-02-18 22:03:18 +0000461}
Puyan Lotfiefbcf492014-02-06 09:57:39 +0000462