blob: 708e72d36e1bf70277d4d9592c08777a0bf36316 [file] [log] [blame]
Sean Callanan04cc3072009-12-19 02:59:52 +00001//===- X86RecognizableInstr.cpp - Disassembler instruction spec --*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file is part of the X86 Disassembler Emitter.
11// It contains the implementation of a single recognizable instruction.
12// Documentation for the disassembler emitter in general can be found in
13// X86DisasemblerEmitter.h.
14//
15//===----------------------------------------------------------------------===//
16
Sean Callanan04cc3072009-12-19 02:59:52 +000017#include "X86RecognizableInstr.h"
Chandler Carruth91d19d82012-12-04 10:37:14 +000018#include "X86DisassemblerShared.h"
Sean Callanan04cc3072009-12-19 02:59:52 +000019#include "X86ModRMFilters.h"
Sean Callanan04cc3072009-12-19 02:59:52 +000020#include "llvm/Support/ErrorHandling.h"
Sean Callanan04cc3072009-12-19 02:59:52 +000021#include <string>
22
23using namespace llvm;
24
Sean Callanandde9c122010-02-12 23:39:46 +000025#define MRM_MAPPING \
26 MAP(C1, 33) \
Chris Lattner140caa72010-02-13 00:41:14 +000027 MAP(C2, 34) \
28 MAP(C3, 35) \
29 MAP(C4, 36) \
30 MAP(C8, 37) \
31 MAP(C9, 38) \
Michael Liao95d944032013-04-11 04:52:28 +000032 MAP(CA, 39) \
33 MAP(CB, 40) \
34 MAP(E8, 41) \
35 MAP(F0, 42) \
36 MAP(F8, 45) \
37 MAP(F9, 46) \
38 MAP(D0, 47) \
39 MAP(D1, 48) \
40 MAP(D4, 49) \
41 MAP(D5, 50) \
42 MAP(D6, 51) \
43 MAP(D8, 52) \
44 MAP(D9, 53) \
45 MAP(DA, 54) \
46 MAP(DB, 55) \
47 MAP(DC, 56) \
48 MAP(DD, 57) \
49 MAP(DE, 58) \
50 MAP(DF, 59)
Sean Callanandde9c122010-02-12 23:39:46 +000051
Sean Callanan04cc3072009-12-19 02:59:52 +000052// A clone of X86 since we can't depend on something that is generated.
53namespace X86Local {
54 enum {
55 Pseudo = 0,
56 RawFrm = 1,
57 AddRegFrm = 2,
58 MRMDestReg = 3,
59 MRMDestMem = 4,
60 MRMSrcReg = 5,
61 MRMSrcMem = 6,
Craig Topperac172e22012-07-30 04:48:12 +000062 MRM0r = 16, MRM1r = 17, MRM2r = 18, MRM3r = 19,
Sean Callanan04cc3072009-12-19 02:59:52 +000063 MRM4r = 20, MRM5r = 21, MRM6r = 22, MRM7r = 23,
64 MRM0m = 24, MRM1m = 25, MRM2m = 26, MRM3m = 27,
65 MRM4m = 28, MRM5m = 29, MRM6m = 30, MRM7m = 31,
Sean Callanandde9c122010-02-12 23:39:46 +000066 MRMInitReg = 32,
Richard Trieu9208abd2012-07-18 23:04:22 +000067 RawFrmImm8 = 43,
68 RawFrmImm16 = 44,
Sean Callanandde9c122010-02-12 23:39:46 +000069#define MAP(from, to) MRM_##from = to,
70 MRM_MAPPING
71#undef MAP
72 lastMRM
Sean Callanan04cc3072009-12-19 02:59:52 +000073 };
Craig Topperac172e22012-07-30 04:48:12 +000074
Sean Callanan04cc3072009-12-19 02:59:52 +000075 enum {
76 TB = 1,
77 REP = 2,
78 D8 = 3, D9 = 4, DA = 5, DB = 6,
79 DC = 7, DD = 8, DE = 9, DF = 10,
80 XD = 11, XS = 12,
Chris Lattnerf7477e52010-02-12 02:06:33 +000081 T8 = 13, P_TA = 14,
Craig Topper9e3e38a2013-10-03 05:17:48 +000082 A6 = 15, A7 = 16, T8XD = 17, T8XS = 18, TAXD = 19,
83 XOP8 = 20, XOP9 = 21, XOPA = 22
Sean Callanan04cc3072009-12-19 02:59:52 +000084 };
85}
Sean Callanandde9c122010-02-12 23:39:46 +000086
87// If rows are added to the opcode extension tables, then corresponding entries
Craig Topperac172e22012-07-30 04:48:12 +000088// must be added here.
Sean Callanandde9c122010-02-12 23:39:46 +000089//
90// If the row corresponds to a single byte (i.e., 8f), then add an entry for
91// that byte to ONE_BYTE_EXTENSION_TABLES.
92//
Craig Topperac172e22012-07-30 04:48:12 +000093// If the row corresponds to two bytes where the first is 0f, add an entry for
Sean Callanandde9c122010-02-12 23:39:46 +000094// the second byte to TWO_BYTE_EXTENSION_TABLES.
95//
96// If the row corresponds to some other set of bytes, you will need to modify
97// the code in RecognizableInstr::emitDecodePath() as well, and add new prefixes
Craig Topperac172e22012-07-30 04:48:12 +000098// to the X86 TD files, except in two cases: if the first two bytes of such a
Sean Callanandde9c122010-02-12 23:39:46 +000099// new combination are 0f 38 or 0f 3a, you just have to add maps called
100// THREE_BYTE_38_EXTENSION_TABLES and THREE_BYTE_3A_EXTENSION_TABLES and add a
101// switch(Opcode) just below the case X86Local::T8: or case X86Local::TA: line
102// in RecognizableInstr::emitDecodePath().
103
Sean Callanan04cc3072009-12-19 02:59:52 +0000104#define ONE_BYTE_EXTENSION_TABLES \
105 EXTENSION_TABLE(80) \
106 EXTENSION_TABLE(81) \
107 EXTENSION_TABLE(82) \
108 EXTENSION_TABLE(83) \
109 EXTENSION_TABLE(8f) \
110 EXTENSION_TABLE(c0) \
111 EXTENSION_TABLE(c1) \
112 EXTENSION_TABLE(c6) \
113 EXTENSION_TABLE(c7) \
114 EXTENSION_TABLE(d0) \
115 EXTENSION_TABLE(d1) \
116 EXTENSION_TABLE(d2) \
117 EXTENSION_TABLE(d3) \
118 EXTENSION_TABLE(f6) \
119 EXTENSION_TABLE(f7) \
120 EXTENSION_TABLE(fe) \
121 EXTENSION_TABLE(ff)
Craig Topperac172e22012-07-30 04:48:12 +0000122
Sean Callanan04cc3072009-12-19 02:59:52 +0000123#define TWO_BYTE_EXTENSION_TABLES \
124 EXTENSION_TABLE(00) \
125 EXTENSION_TABLE(01) \
Kay Tiong Khooab588ef2013-02-12 00:19:12 +0000126 EXTENSION_TABLE(0d) \
Sean Callanan04cc3072009-12-19 02:59:52 +0000127 EXTENSION_TABLE(18) \
128 EXTENSION_TABLE(71) \
129 EXTENSION_TABLE(72) \
130 EXTENSION_TABLE(73) \
131 EXTENSION_TABLE(ae) \
Sean Callanan04cc3072009-12-19 02:59:52 +0000132 EXTENSION_TABLE(ba) \
133 EXTENSION_TABLE(c7)
Sean Callanan04cc3072009-12-19 02:59:52 +0000134
Craig Topper27ad1252011-10-15 20:46:47 +0000135#define THREE_BYTE_38_EXTENSION_TABLES \
136 EXTENSION_TABLE(F3)
137
Craig Topper9e3e38a2013-10-03 05:17:48 +0000138#define XOP9_MAP_EXTENSION_TABLES \
139 EXTENSION_TABLE(01) \
140 EXTENSION_TABLE(02)
141
Sean Callanan04cc3072009-12-19 02:59:52 +0000142using namespace X86Disassembler;
143
144/// needsModRMForDecode - Indicates whether a particular instruction requires a
Craig Topperac172e22012-07-30 04:48:12 +0000145/// ModR/M byte for the instruction to be properly decoded. For example, a
Sean Callanan04cc3072009-12-19 02:59:52 +0000146/// MRMDestReg instruction needs the Mod field in the ModR/M byte to be set to
147/// 0b11.
148///
149/// @param form - The form of the instruction.
150/// @return - true if the form implies that a ModR/M byte is required, false
151/// otherwise.
152static bool needsModRMForDecode(uint8_t form) {
153 if (form == X86Local::MRMDestReg ||
154 form == X86Local::MRMDestMem ||
155 form == X86Local::MRMSrcReg ||
156 form == X86Local::MRMSrcMem ||
157 (form >= X86Local::MRM0r && form <= X86Local::MRM7r) ||
158 (form >= X86Local::MRM0m && form <= X86Local::MRM7m))
159 return true;
160 else
161 return false;
162}
163
164/// isRegFormat - Indicates whether a particular form requires the Mod field of
165/// the ModR/M byte to be 0b11.
166///
167/// @param form - The form of the instruction.
168/// @return - true if the form implies that Mod must be 0b11, false
169/// otherwise.
170static bool isRegFormat(uint8_t form) {
171 if (form == X86Local::MRMDestReg ||
172 form == X86Local::MRMSrcReg ||
173 (form >= X86Local::MRM0r && form <= X86Local::MRM7r))
174 return true;
175 else
176 return false;
177}
178
179/// byteFromBitsInit - Extracts a value at most 8 bits in width from a BitsInit.
180/// Useful for switch statements and the like.
181///
182/// @param init - A reference to the BitsInit to be decoded.
183/// @return - The field, with the first bit in the BitsInit as the lowest
184/// order bit.
David Greeneaf8ee2c2011-07-29 22:43:06 +0000185static uint8_t byteFromBitsInit(BitsInit &init) {
Sean Callanan04cc3072009-12-19 02:59:52 +0000186 int width = init.getNumBits();
187
188 assert(width <= 8 && "Field is too large for uint8_t!");
189
190 int index;
191 uint8_t mask = 0x01;
192
193 uint8_t ret = 0;
194
195 for (index = 0; index < width; index++) {
David Greeneaf8ee2c2011-07-29 22:43:06 +0000196 if (static_cast<BitInit*>(init.getBit(index))->getValue())
Sean Callanan04cc3072009-12-19 02:59:52 +0000197 ret |= mask;
198
199 mask <<= 1;
200 }
201
202 return ret;
203}
204
205/// byteFromRec - Extract a value at most 8 bits in with from a Record given the
206/// name of the field.
207///
208/// @param rec - The record from which to extract the value.
209/// @param name - The name of the field in the record.
210/// @return - The field, as translated by byteFromBitsInit().
211static uint8_t byteFromRec(const Record* rec, const std::string &name) {
David Greeneaf8ee2c2011-07-29 22:43:06 +0000212 BitsInit* bits = rec->getValueAsBitsInit(name);
Sean Callanan04cc3072009-12-19 02:59:52 +0000213 return byteFromBitsInit(*bits);
214}
215
216RecognizableInstr::RecognizableInstr(DisassemblerTables &tables,
217 const CodeGenInstruction &insn,
218 InstrUID uid) {
219 UID = uid;
220
221 Rec = insn.TheDef;
222 Name = Rec->getName();
223 Spec = &tables.specForUID(UID);
Craig Topperac172e22012-07-30 04:48:12 +0000224
Sean Callanan04cc3072009-12-19 02:59:52 +0000225 if (!Rec->isSubClassOf("X86Inst")) {
226 ShouldBeEmitted = false;
227 return;
228 }
Craig Topperac172e22012-07-30 04:48:12 +0000229
Sean Callanan04cc3072009-12-19 02:59:52 +0000230 Prefix = byteFromRec(Rec, "Prefix");
231 Opcode = byteFromRec(Rec, "Opcode");
232 Form = byteFromRec(Rec, "FormBits");
233 SegOvr = byteFromRec(Rec, "SegOvrBits");
Craig Topperac172e22012-07-30 04:48:12 +0000234
Sean Callanan04cc3072009-12-19 02:59:52 +0000235 HasOpSizePrefix = Rec->getValueAsBit("hasOpSizePrefix");
Craig Topper6491c802012-02-27 01:54:29 +0000236 HasAdSizePrefix = Rec->getValueAsBit("hasAdSizePrefix");
Sean Callanan04cc3072009-12-19 02:59:52 +0000237 HasREX_WPrefix = Rec->getValueAsBit("hasREX_WPrefix");
Sean Callananc3fd5232011-03-15 01:23:15 +0000238 HasVEXPrefix = Rec->getValueAsBit("hasVEXPrefix");
Bruno Cardoso Lopesc2f87b72010-06-08 22:51:23 +0000239 HasVEX_4VPrefix = Rec->getValueAsBit("hasVEX_4VPrefix");
Craig Topperaea148c2011-10-16 07:55:05 +0000240 HasVEX_4VOp3Prefix = Rec->getValueAsBit("hasVEX_4VOp3Prefix");
Sean Callananc3fd5232011-03-15 01:23:15 +0000241 HasVEX_WPrefix = Rec->getValueAsBit("hasVEX_WPrefix");
Craig Topper03a0bed2011-12-30 05:20:36 +0000242 HasMemOp4Prefix = Rec->getValueAsBit("hasMemOp4Prefix");
Craig Topperf18c8962011-10-04 06:30:42 +0000243 IgnoresVEX_L = Rec->getValueAsBit("ignoresVEX_L");
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000244 HasEVEXPrefix = Rec->getValueAsBit("hasEVEXPrefix");
245 HasEVEX_L2Prefix = Rec->getValueAsBit("hasEVEX_L2");
246 HasEVEX_K = Rec->getValueAsBit("hasEVEX_K");
Elena Demikhovskydacddb02013-11-03 13:46:31 +0000247 HasEVEX_KZ = Rec->getValueAsBit("hasEVEX_Z");
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000248 HasEVEX_B = Rec->getValueAsBit("hasEVEX_B");
Sean Callanan04cc3072009-12-19 02:59:52 +0000249 HasLockPrefix = Rec->getValueAsBit("hasLockPrefix");
250 IsCodeGenOnly = Rec->getValueAsBit("isCodeGenOnly");
Craig Topperac172e22012-07-30 04:48:12 +0000251
Sean Callanan04cc3072009-12-19 02:59:52 +0000252 Name = Rec->getName();
253 AsmString = Rec->getValueAsString("AsmString");
Craig Topperac172e22012-07-30 04:48:12 +0000254
Chris Lattnerd8adec72010-11-01 04:03:32 +0000255 Operands = &insn.Operands.OperandList;
Craig Topperac172e22012-07-30 04:48:12 +0000256
Kevin Enderby54e09b42011-09-02 18:03:03 +0000257 IsSSE = (HasOpSizePrefix && (Name.find("16") == Name.npos)) ||
258 (Name.find("CRC32") != Name.npos);
Sean Callananc3fd5232011-03-15 01:23:15 +0000259 HasFROperands = hasFROperands();
Craig Topper3f23c1a2012-09-19 06:37:45 +0000260 HasVEX_LPrefix = Rec->getValueAsBit("hasVEX_L");
Craig Topper25ea4e52011-10-16 03:51:13 +0000261
Eli Friedman03180362011-07-16 02:41:28 +0000262 // Check for 64-bit inst which does not require REX
Craig Topper526adab2011-09-23 06:57:25 +0000263 Is32Bit = false;
Eli Friedman03180362011-07-16 02:41:28 +0000264 Is64Bit = false;
265 // FIXME: Is there some better way to check for In64BitMode?
266 std::vector<Record*> Predicates = Rec->getValueAsListOfDefs("Predicates");
267 for (unsigned i = 0, e = Predicates.size(); i != e; ++i) {
Craig Topper526adab2011-09-23 06:57:25 +0000268 if (Predicates[i]->getName().find("32Bit") != Name.npos) {
269 Is32Bit = true;
270 break;
271 }
Eli Friedman03180362011-07-16 02:41:28 +0000272 if (Predicates[i]->getName().find("64Bit") != Name.npos) {
273 Is64Bit = true;
274 break;
275 }
276 }
277 // FIXME: These instructions aren't marked as 64-bit in any way
Craig Topperac172e22012-07-30 04:48:12 +0000278 Is64Bit |= Rec->getName() == "JMP64pcrel32" ||
279 Rec->getName() == "MASKMOVDQU64" ||
280 Rec->getName() == "POPFS64" ||
281 Rec->getName() == "POPGS64" ||
282 Rec->getName() == "PUSHFS64" ||
Eli Friedman03180362011-07-16 02:41:28 +0000283 Rec->getName() == "PUSHGS64" ||
284 Rec->getName() == "REX64_PREFIX" ||
Craig Topperac172e22012-07-30 04:48:12 +0000285 Rec->getName().find("MOV64") != Name.npos ||
Eli Friedman03180362011-07-16 02:41:28 +0000286 Rec->getName().find("PUSH64") != Name.npos ||
287 Rec->getName().find("POP64") != Name.npos;
288
Sean Callanan04cc3072009-12-19 02:59:52 +0000289 ShouldBeEmitted = true;
290}
Craig Topperac172e22012-07-30 04:48:12 +0000291
Sean Callanan04cc3072009-12-19 02:59:52 +0000292void RecognizableInstr::processInstr(DisassemblerTables &tables,
Craig Topperf7755df2012-07-12 06:52:41 +0000293 const CodeGenInstruction &insn,
294 InstrUID uid)
Sean Callanan04cc3072009-12-19 02:59:52 +0000295{
Daniel Dunbar5661c0c2010-05-20 20:20:32 +0000296 // Ignore "asm parser only" instructions.
297 if (insn.TheDef->getValueAsBit("isAsmParserOnly"))
298 return;
Craig Topperac172e22012-07-30 04:48:12 +0000299
Sean Callanan04cc3072009-12-19 02:59:52 +0000300 RecognizableInstr recogInstr(tables, insn, uid);
Craig Topperac172e22012-07-30 04:48:12 +0000301
Sean Callanan04cc3072009-12-19 02:59:52 +0000302 recogInstr.emitInstructionSpecifier(tables);
Craig Topperac172e22012-07-30 04:48:12 +0000303
Sean Callanan04cc3072009-12-19 02:59:52 +0000304 if (recogInstr.shouldBeEmitted())
305 recogInstr.emitDecodePath(tables);
306}
307
Elena Demikhovskydacddb02013-11-03 13:46:31 +0000308#define EVEX_KB(n) (HasEVEX_KZ && HasEVEX_B ? n##_KZ_B : \
309 (HasEVEX_K && HasEVEX_B ? n##_K_B : \
310 (HasEVEX_KZ ? n##_KZ : \
311 (HasEVEX_K? n##_K : (HasEVEX_B ? n##_B : n)))))
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000312
Sean Callanan04cc3072009-12-19 02:59:52 +0000313InstructionContext RecognizableInstr::insnContext() const {
314 InstructionContext insnContext;
315
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000316 if (HasEVEXPrefix) {
317 if (HasVEX_LPrefix && HasEVEX_L2Prefix) {
Craig Topper9469e902013-07-28 21:28:02 +0000318 errs() << "Don't support VEX.L if EVEX_L2 is enabled: " << Name << "\n";
319 llvm_unreachable("Don't support VEX.L if EVEX_L2 is enabled");
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000320 }
321 // VEX_L & VEX_W
322 if (HasVEX_LPrefix && HasVEX_WPrefix) {
323 if (HasOpSizePrefix)
324 insnContext = EVEX_KB(IC_EVEX_L_W_OPSIZE);
325 else if (Prefix == X86Local::XS || Prefix == X86Local::T8XS)
326 insnContext = EVEX_KB(IC_EVEX_L_W_XS);
327 else if (Prefix == X86Local::XD || Prefix == X86Local::T8XD ||
328 Prefix == X86Local::TAXD)
329 insnContext = EVEX_KB(IC_EVEX_L_W_XD);
330 else
331 insnContext = EVEX_KB(IC_EVEX_L_W);
332 } else if (HasVEX_LPrefix) {
333 // VEX_L
334 if (HasOpSizePrefix)
335 insnContext = EVEX_KB(IC_EVEX_L_OPSIZE);
336 else if (Prefix == X86Local::XS || Prefix == X86Local::T8XS)
337 insnContext = EVEX_KB(IC_EVEX_L_XS);
338 else if (Prefix == X86Local::XD || Prefix == X86Local::T8XD ||
339 Prefix == X86Local::TAXD)
340 insnContext = EVEX_KB(IC_EVEX_L_XD);
341 else
342 insnContext = EVEX_KB(IC_EVEX_L);
343 }
344 else if (HasEVEX_L2Prefix && HasVEX_WPrefix) {
345 // EVEX_L2 & VEX_W
346 if (HasOpSizePrefix)
347 insnContext = EVEX_KB(IC_EVEX_L2_W_OPSIZE);
348 else if (Prefix == X86Local::XS || Prefix == X86Local::T8XS)
349 insnContext = EVEX_KB(IC_EVEX_L2_W_XS);
350 else if (Prefix == X86Local::XD || Prefix == X86Local::T8XD ||
351 Prefix == X86Local::TAXD)
352 insnContext = EVEX_KB(IC_EVEX_L2_W_XD);
353 else
354 insnContext = EVEX_KB(IC_EVEX_L2_W);
355 } else if (HasEVEX_L2Prefix) {
356 // EVEX_L2
357 if (HasOpSizePrefix)
358 insnContext = EVEX_KB(IC_EVEX_L2_OPSIZE);
359 else if (Prefix == X86Local::XD || Prefix == X86Local::T8XD ||
360 Prefix == X86Local::TAXD)
361 insnContext = EVEX_KB(IC_EVEX_L2_XD);
362 else if (Prefix == X86Local::XS || Prefix == X86Local::T8XS)
363 insnContext = EVEX_KB(IC_EVEX_L2_XS);
364 else
365 insnContext = EVEX_KB(IC_EVEX_L2);
366 }
367 else if (HasVEX_WPrefix) {
368 // VEX_W
369 if (HasOpSizePrefix)
370 insnContext = EVEX_KB(IC_EVEX_W_OPSIZE);
371 else if (Prefix == X86Local::XS || Prefix == X86Local::T8XS)
372 insnContext = EVEX_KB(IC_EVEX_W_XS);
373 else if (Prefix == X86Local::XD || Prefix == X86Local::T8XD ||
374 Prefix == X86Local::TAXD)
375 insnContext = EVEX_KB(IC_EVEX_W_XD);
376 else
377 insnContext = EVEX_KB(IC_EVEX_W);
378 }
379 // No L, no W
380 else if (HasOpSizePrefix)
381 insnContext = EVEX_KB(IC_EVEX_OPSIZE);
382 else if (Prefix == X86Local::XD || Prefix == X86Local::T8XD ||
383 Prefix == X86Local::TAXD)
384 insnContext = EVEX_KB(IC_EVEX_XD);
385 else if (Prefix == X86Local::XS || Prefix == X86Local::T8XS)
386 insnContext = EVEX_KB(IC_EVEX_XS);
387 else
388 insnContext = EVEX_KB(IC_EVEX);
389 /// eof EVEX
390 } else if (HasVEX_4VPrefix || HasVEX_4VOp3Prefix|| HasVEXPrefix) {
Craig Topperf01f1b52011-11-06 23:04:08 +0000391 if (HasVEX_LPrefix && HasVEX_WPrefix) {
392 if (HasOpSizePrefix)
393 insnContext = IC_VEX_L_W_OPSIZE;
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000394 else if (Prefix == X86Local::XS || Prefix == X86Local::T8XS)
395 insnContext = IC_VEX_L_W_XS;
396 else if (Prefix == X86Local::XD || Prefix == X86Local::T8XD ||
397 Prefix == X86Local::TAXD)
398 insnContext = IC_VEX_L_W_XD;
Craig Topperf01f1b52011-11-06 23:04:08 +0000399 else
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000400 insnContext = IC_VEX_L_W;
Craig Topperf01f1b52011-11-06 23:04:08 +0000401 } else if (HasOpSizePrefix && HasVEX_LPrefix)
Sean Callananc3fd5232011-03-15 01:23:15 +0000402 insnContext = IC_VEX_L_OPSIZE;
403 else if (HasOpSizePrefix && HasVEX_WPrefix)
404 insnContext = IC_VEX_W_OPSIZE;
405 else if (HasOpSizePrefix)
406 insnContext = IC_VEX_OPSIZE;
Craig Topper96fa5972011-10-16 16:50:08 +0000407 else if (HasVEX_LPrefix &&
408 (Prefix == X86Local::XS || Prefix == X86Local::T8XS))
Sean Callananc3fd5232011-03-15 01:23:15 +0000409 insnContext = IC_VEX_L_XS;
Craig Topper980d5982011-10-23 07:34:00 +0000410 else if (HasVEX_LPrefix && (Prefix == X86Local::XD ||
411 Prefix == X86Local::T8XD ||
412 Prefix == X86Local::TAXD))
Sean Callananc3fd5232011-03-15 01:23:15 +0000413 insnContext = IC_VEX_L_XD;
Craig Topper96fa5972011-10-16 16:50:08 +0000414 else if (HasVEX_WPrefix &&
415 (Prefix == X86Local::XS || Prefix == X86Local::T8XS))
Sean Callananc3fd5232011-03-15 01:23:15 +0000416 insnContext = IC_VEX_W_XS;
Craig Topper980d5982011-10-23 07:34:00 +0000417 else if (HasVEX_WPrefix && (Prefix == X86Local::XD ||
418 Prefix == X86Local::T8XD ||
419 Prefix == X86Local::TAXD))
Sean Callananc3fd5232011-03-15 01:23:15 +0000420 insnContext = IC_VEX_W_XD;
421 else if (HasVEX_WPrefix)
422 insnContext = IC_VEX_W;
423 else if (HasVEX_LPrefix)
424 insnContext = IC_VEX_L;
Craig Topper980d5982011-10-23 07:34:00 +0000425 else if (Prefix == X86Local::XD || Prefix == X86Local::T8XD ||
426 Prefix == X86Local::TAXD)
Sean Callananc3fd5232011-03-15 01:23:15 +0000427 insnContext = IC_VEX_XD;
Craig Topper96fa5972011-10-16 16:50:08 +0000428 else if (Prefix == X86Local::XS || Prefix == X86Local::T8XS)
Sean Callananc3fd5232011-03-15 01:23:15 +0000429 insnContext = IC_VEX_XS;
430 else
431 insnContext = IC_VEX;
Eli Friedman03180362011-07-16 02:41:28 +0000432 } else if (Is64Bit || HasREX_WPrefix) {
Sean Callanan04cc3072009-12-19 02:59:52 +0000433 if (HasREX_WPrefix && HasOpSizePrefix)
434 insnContext = IC_64BIT_REXW_OPSIZE;
Craig Topper980d5982011-10-23 07:34:00 +0000435 else if (HasOpSizePrefix && (Prefix == X86Local::XD ||
436 Prefix == X86Local::T8XD ||
437 Prefix == X86Local::TAXD))
Craig Topper88cb33e2011-10-01 19:54:56 +0000438 insnContext = IC_64BIT_XD_OPSIZE;
Craig Topper96fa5972011-10-16 16:50:08 +0000439 else if (HasOpSizePrefix &&
440 (Prefix == X86Local::XS || Prefix == X86Local::T8XS))
Craig Toppera6978522011-10-11 04:34:23 +0000441 insnContext = IC_64BIT_XS_OPSIZE;
Sean Callanan04cc3072009-12-19 02:59:52 +0000442 else if (HasOpSizePrefix)
443 insnContext = IC_64BIT_OPSIZE;
Craig Topper6491c802012-02-27 01:54:29 +0000444 else if (HasAdSizePrefix)
445 insnContext = IC_64BIT_ADSIZE;
Craig Topper96fa5972011-10-16 16:50:08 +0000446 else if (HasREX_WPrefix &&
447 (Prefix == X86Local::XS || Prefix == X86Local::T8XS))
Sean Callanan04cc3072009-12-19 02:59:52 +0000448 insnContext = IC_64BIT_REXW_XS;
Craig Topper980d5982011-10-23 07:34:00 +0000449 else if (HasREX_WPrefix && (Prefix == X86Local::XD ||
450 Prefix == X86Local::T8XD ||
451 Prefix == X86Local::TAXD))
Sean Callanan04cc3072009-12-19 02:59:52 +0000452 insnContext = IC_64BIT_REXW_XD;
Craig Topper980d5982011-10-23 07:34:00 +0000453 else if (Prefix == X86Local::XD || Prefix == X86Local::T8XD ||
454 Prefix == X86Local::TAXD)
Sean Callanan04cc3072009-12-19 02:59:52 +0000455 insnContext = IC_64BIT_XD;
Craig Topper96fa5972011-10-16 16:50:08 +0000456 else if (Prefix == X86Local::XS || Prefix == X86Local::T8XS)
Sean Callanan04cc3072009-12-19 02:59:52 +0000457 insnContext = IC_64BIT_XS;
458 else if (HasREX_WPrefix)
459 insnContext = IC_64BIT_REXW;
460 else
461 insnContext = IC_64BIT;
462 } else {
Craig Topper980d5982011-10-23 07:34:00 +0000463 if (HasOpSizePrefix && (Prefix == X86Local::XD ||
464 Prefix == X86Local::T8XD ||
465 Prefix == X86Local::TAXD))
Craig Topper88cb33e2011-10-01 19:54:56 +0000466 insnContext = IC_XD_OPSIZE;
Craig Topper96fa5972011-10-16 16:50:08 +0000467 else if (HasOpSizePrefix &&
468 (Prefix == X86Local::XS || Prefix == X86Local::T8XS))
Craig Toppera6978522011-10-11 04:34:23 +0000469 insnContext = IC_XS_OPSIZE;
Kevin Enderby54e09b42011-09-02 18:03:03 +0000470 else if (HasOpSizePrefix)
Sean Callanan04cc3072009-12-19 02:59:52 +0000471 insnContext = IC_OPSIZE;
Craig Topper6491c802012-02-27 01:54:29 +0000472 else if (HasAdSizePrefix)
473 insnContext = IC_ADSIZE;
Craig Topper980d5982011-10-23 07:34:00 +0000474 else if (Prefix == X86Local::XD || Prefix == X86Local::T8XD ||
475 Prefix == X86Local::TAXD)
Sean Callanan04cc3072009-12-19 02:59:52 +0000476 insnContext = IC_XD;
Craig Topper96fa5972011-10-16 16:50:08 +0000477 else if (Prefix == X86Local::XS || Prefix == X86Local::T8XS ||
478 Prefix == X86Local::REP)
Sean Callanan04cc3072009-12-19 02:59:52 +0000479 insnContext = IC_XS;
480 else
481 insnContext = IC;
482 }
483
484 return insnContext;
485}
Craig Topperac172e22012-07-30 04:48:12 +0000486
Sean Callanan04cc3072009-12-19 02:59:52 +0000487RecognizableInstr::filter_ret RecognizableInstr::filter() const {
Sean Callananc3fd5232011-03-15 01:23:15 +0000488 ///////////////////
489 // FILTER_STRONG
490 //
Craig Topperac172e22012-07-30 04:48:12 +0000491
Sean Callanan04cc3072009-12-19 02:59:52 +0000492 // Filter out intrinsics
Craig Topperac172e22012-07-30 04:48:12 +0000493
Craig Topper6f4ad802012-07-30 05:39:34 +0000494 assert(Rec->isSubClassOf("X86Inst") && "Can only filter X86 instructions");
Craig Topperac172e22012-07-30 04:48:12 +0000495
Sean Callanan04cc3072009-12-19 02:59:52 +0000496 if (Form == X86Local::Pseudo ||
Craig Topper2658d892013-10-07 04:28:06 +0000497 (IsCodeGenOnly && Name.find("_REV") == Name.npos &&
498 Name.find("INC32") == Name.npos && Name.find("DEC32") == Name.npos))
Sean Callanan04cc3072009-12-19 02:59:52 +0000499 return FILTER_STRONG;
Craig Topperac172e22012-07-30 04:48:12 +0000500
Craig Topperac172e22012-07-30 04:48:12 +0000501
Kevin Enderby014e1cd2012-03-09 17:52:49 +0000502 // Filter out artificial instructions but leave in the LOCK_PREFIX so it is
503 // printed as a separate "instruction".
Craig Topperac172e22012-07-30 04:48:12 +0000504
Craig Topper75ffc5f2011-11-19 05:48:20 +0000505 if (Name.find("_Int") != Name.npos ||
Craig Topperc6b7ef62012-07-30 06:48:11 +0000506 Name.find("Int_") != Name.npos)
Sean Callananc3fd5232011-03-15 01:23:15 +0000507 return FILTER_STRONG;
508
509 // Filter out instructions with segment override prefixes.
510 // They're too messy to handle now and we'll special case them if needed.
Craig Topperac172e22012-07-30 04:48:12 +0000511
Sean Callananc3fd5232011-03-15 01:23:15 +0000512 if (SegOvr)
513 return FILTER_STRONG;
Craig Topperac172e22012-07-30 04:48:12 +0000514
Sean Callananc3fd5232011-03-15 01:23:15 +0000515
516 /////////////////
517 // FILTER_WEAK
518 //
519
Craig Topperac172e22012-07-30 04:48:12 +0000520
Sean Callanan04cc3072009-12-19 02:59:52 +0000521 // Filter out instructions with a LOCK prefix;
522 // prefer forms that do not have the prefix
523 if (HasLockPrefix)
524 return FILTER_WEAK;
Sean Callanan04cc3072009-12-19 02:59:52 +0000525
Sean Callananc3fd5232011-03-15 01:23:15 +0000526 // Filter out alternate forms of AVX instructions
527 if (Name.find("_alt") != Name.npos ||
Craig Toppere1ceeb42013-10-10 04:26:52 +0000528 (Name.find("r64r") != Name.npos && Name.find("r64r64") == Name.npos && Name.find("r64r8") == Name.npos) ||
Sean Callananc3fd5232011-03-15 01:23:15 +0000529 Name.find("_64mr") != Name.npos ||
Sean Callananc3fd5232011-03-15 01:23:15 +0000530 Name.find("rr64") != Name.npos)
531 return FILTER_WEAK;
Sean Callanan04cc3072009-12-19 02:59:52 +0000532
533 // Special cases.
Dale Johannesen605acfe2010-09-07 18:10:56 +0000534
Craig Topper75ffc5f2011-11-19 05:48:20 +0000535 if (Name == "PUSH64i16" ||
Sean Callanan04cc3072009-12-19 02:59:52 +0000536 Name == "MOVPQI2QImr" ||
Sean Callananc3fd5232011-03-15 01:23:15 +0000537 Name == "VMOVPQI2QImr" ||
Craig Topper2d0d1802013-10-09 06:12:53 +0000538 Name == "VMASKMOVDQU64")
Sean Callanan04cc3072009-12-19 02:59:52 +0000539 return FILTER_WEAK;
540
Stefanus Du Toit8811ad42013-06-18 17:08:10 +0000541 // XACQUIRE and XRELEASE reuse REPNE and REP respectively.
542 // For now, just prefer the REP versions.
543 if (Name == "XACQUIRE_PREFIX" ||
544 Name == "XRELEASE_PREFIX")
545 return FILTER_WEAK;
546
Sean Callanan04cc3072009-12-19 02:59:52 +0000547 return FILTER_NORMAL;
548}
Sean Callananc3fd5232011-03-15 01:23:15 +0000549
550bool RecognizableInstr::hasFROperands() const {
551 const std::vector<CGIOperandList::OperandInfo> &OperandList = *Operands;
552 unsigned numOperands = OperandList.size();
553
554 for (unsigned operandIndex = 0; operandIndex < numOperands; ++operandIndex) {
555 const std::string &recName = OperandList[operandIndex].Rec->getName();
Craig Topperac172e22012-07-30 04:48:12 +0000556
Sean Callananc3fd5232011-03-15 01:23:15 +0000557 if (recName.find("FR") != recName.npos)
558 return true;
559 }
560 return false;
561}
562
Craig Topperf7755df2012-07-12 06:52:41 +0000563void RecognizableInstr::handleOperand(bool optional, unsigned &operandIndex,
564 unsigned &physicalOperandIndex,
565 unsigned &numPhysicalOperands,
566 const unsigned *operandMapping,
567 OperandEncoding (*encodingFromString)
568 (const std::string&,
569 bool hasOpSizePrefix)) {
Sean Callanan04cc3072009-12-19 02:59:52 +0000570 if (optional) {
571 if (physicalOperandIndex >= numPhysicalOperands)
572 return;
573 } else {
574 assert(physicalOperandIndex < numPhysicalOperands);
575 }
Craig Topperac172e22012-07-30 04:48:12 +0000576
Sean Callanan04cc3072009-12-19 02:59:52 +0000577 while (operandMapping[operandIndex] != operandIndex) {
578 Spec->operands[operandIndex].encoding = ENCODING_DUP;
579 Spec->operands[operandIndex].type =
580 (OperandType)(TYPE_DUP0 + operandMapping[operandIndex]);
581 ++operandIndex;
582 }
Craig Topperac172e22012-07-30 04:48:12 +0000583
Sean Callanan04cc3072009-12-19 02:59:52 +0000584 const std::string &typeName = (*Operands)[operandIndex].Rec->getName();
Sean Callananc3fd5232011-03-15 01:23:15 +0000585
Sean Callanan04cc3072009-12-19 02:59:52 +0000586 Spec->operands[operandIndex].encoding = encodingFromString(typeName,
587 HasOpSizePrefix);
Craig Topperac172e22012-07-30 04:48:12 +0000588 Spec->operands[operandIndex].type = typeFromString(typeName,
Sean Callananc3fd5232011-03-15 01:23:15 +0000589 IsSSE,
590 HasREX_WPrefix,
591 HasOpSizePrefix);
Craig Topperac172e22012-07-30 04:48:12 +0000592
Sean Callanan04cc3072009-12-19 02:59:52 +0000593 ++operandIndex;
594 ++physicalOperandIndex;
595}
596
597void RecognizableInstr::emitInstructionSpecifier(DisassemblerTables &tables) {
598 Spec->name = Name;
Craig Topperac172e22012-07-30 04:48:12 +0000599
Craig Topper6f4ad802012-07-30 05:39:34 +0000600 if (!ShouldBeEmitted)
Sean Callanan04cc3072009-12-19 02:59:52 +0000601 return;
Craig Topperac172e22012-07-30 04:48:12 +0000602
Sean Callanan04cc3072009-12-19 02:59:52 +0000603 switch (filter()) {
604 case FILTER_WEAK:
605 Spec->filtered = true;
606 break;
607 case FILTER_STRONG:
608 ShouldBeEmitted = false;
609 return;
610 case FILTER_NORMAL:
611 break;
612 }
Craig Topperac172e22012-07-30 04:48:12 +0000613
Sean Callanan04cc3072009-12-19 02:59:52 +0000614 Spec->insnContext = insnContext();
Craig Topperac172e22012-07-30 04:48:12 +0000615
Chris Lattnerd8adec72010-11-01 04:03:32 +0000616 const std::vector<CGIOperandList::OperandInfo> &OperandList = *Operands;
Craig Topperac172e22012-07-30 04:48:12 +0000617
Sean Callanan04cc3072009-12-19 02:59:52 +0000618 unsigned numOperands = OperandList.size();
619 unsigned numPhysicalOperands = 0;
Craig Topperac172e22012-07-30 04:48:12 +0000620
Sean Callanan04cc3072009-12-19 02:59:52 +0000621 // operandMapping maps from operands in OperandList to their originals.
622 // If operandMapping[i] != i, then the entry is a duplicate.
623 unsigned operandMapping[X86_MAX_OPERANDS];
Craig Topper2ba766a2011-12-30 06:23:39 +0000624 assert(numOperands <= X86_MAX_OPERANDS && "X86_MAX_OPERANDS is not large enough");
Craig Topperac172e22012-07-30 04:48:12 +0000625
Craig Topperf7755df2012-07-12 06:52:41 +0000626 for (unsigned operandIndex = 0; operandIndex < numOperands; ++operandIndex) {
Sean Callanan04cc3072009-12-19 02:59:52 +0000627 if (OperandList[operandIndex].Constraints.size()) {
Chris Lattnerd8adec72010-11-01 04:03:32 +0000628 const CGIOperandList::ConstraintInfo &Constraint =
Chris Lattnera9dfb1b2010-02-10 01:45:28 +0000629 OperandList[operandIndex].Constraints[0];
630 if (Constraint.isTied()) {
Craig Topperf7755df2012-07-12 06:52:41 +0000631 operandMapping[operandIndex] = operandIndex;
632 operandMapping[Constraint.getTiedOperand()] = operandIndex;
Sean Callanan04cc3072009-12-19 02:59:52 +0000633 } else {
634 ++numPhysicalOperands;
635 operandMapping[operandIndex] = operandIndex;
636 }
637 } else {
638 ++numPhysicalOperands;
639 operandMapping[operandIndex] = operandIndex;
640 }
Sean Callanan04cc3072009-12-19 02:59:52 +0000641 }
Craig Topperac172e22012-07-30 04:48:12 +0000642
Sean Callanan04cc3072009-12-19 02:59:52 +0000643#define HANDLE_OPERAND(class) \
644 handleOperand(false, \
645 operandIndex, \
646 physicalOperandIndex, \
647 numPhysicalOperands, \
648 operandMapping, \
649 class##EncodingFromString);
Craig Topperac172e22012-07-30 04:48:12 +0000650
Sean Callanan04cc3072009-12-19 02:59:52 +0000651#define HANDLE_OPTIONAL(class) \
652 handleOperand(true, \
653 operandIndex, \
654 physicalOperandIndex, \
655 numPhysicalOperands, \
656 operandMapping, \
657 class##EncodingFromString);
Craig Topperac172e22012-07-30 04:48:12 +0000658
Sean Callanan04cc3072009-12-19 02:59:52 +0000659 // operandIndex should always be < numOperands
Craig Topperf7755df2012-07-12 06:52:41 +0000660 unsigned operandIndex = 0;
Sean Callanan04cc3072009-12-19 02:59:52 +0000661 // physicalOperandIndex should always be < numPhysicalOperands
662 unsigned physicalOperandIndex = 0;
Craig Topperac172e22012-07-30 04:48:12 +0000663
Sean Callanan04cc3072009-12-19 02:59:52 +0000664 switch (Form) {
665 case X86Local::RawFrm:
666 // Operand 1 (optional) is an address or immediate.
667 // Operand 2 (optional) is an immediate.
Craig Topperac172e22012-07-30 04:48:12 +0000668 assert(numPhysicalOperands <= 2 &&
Sean Callanan04cc3072009-12-19 02:59:52 +0000669 "Unexpected number of operands for RawFrm");
670 HANDLE_OPTIONAL(relocation)
671 HANDLE_OPTIONAL(immediate)
672 break;
673 case X86Local::AddRegFrm:
674 // Operand 1 is added to the opcode.
675 // Operand 2 (optional) is an address.
676 assert(numPhysicalOperands >= 1 && numPhysicalOperands <= 2 &&
677 "Unexpected number of operands for AddRegFrm");
678 HANDLE_OPERAND(opcodeModifier)
679 HANDLE_OPTIONAL(relocation)
680 break;
681 case X86Local::MRMDestReg:
682 // Operand 1 is a register operand in the R/M field.
683 // Operand 2 is a register operand in the Reg/Opcode field.
Craig Topper4f2fba12011-08-30 07:09:35 +0000684 // - In AVX, there is a register operand in the VEX.vvvv field here -
Sean Callanan04cc3072009-12-19 02:59:52 +0000685 // Operand 3 (optional) is an immediate.
Craig Topper4f2fba12011-08-30 07:09:35 +0000686 if (HasVEX_4VPrefix)
687 assert(numPhysicalOperands >= 3 && numPhysicalOperands <= 4 &&
688 "Unexpected number of operands for MRMDestRegFrm with VEX_4V");
689 else
690 assert(numPhysicalOperands >= 2 && numPhysicalOperands <= 3 &&
691 "Unexpected number of operands for MRMDestRegFrm");
Craig Topperac172e22012-07-30 04:48:12 +0000692
Sean Callanan04cc3072009-12-19 02:59:52 +0000693 HANDLE_OPERAND(rmRegister)
Craig Topper4f2fba12011-08-30 07:09:35 +0000694
695 if (HasVEX_4VPrefix)
696 // FIXME: In AVX, the register below becomes the one encoded
697 // in ModRMVEX and the one above the one in the VEX.VVVV field
698 HANDLE_OPERAND(vvvvRegister)
Craig Topperac172e22012-07-30 04:48:12 +0000699
Sean Callanan04cc3072009-12-19 02:59:52 +0000700 HANDLE_OPERAND(roRegister)
701 HANDLE_OPTIONAL(immediate)
702 break;
703 case X86Local::MRMDestMem:
704 // Operand 1 is a memory operand (possibly SIB-extended)
705 // Operand 2 is a register operand in the Reg/Opcode field.
Craig Topper4f2fba12011-08-30 07:09:35 +0000706 // - In AVX, there is a register operand in the VEX.vvvv field here -
Sean Callanan04cc3072009-12-19 02:59:52 +0000707 // Operand 3 (optional) is an immediate.
Craig Topper4f2fba12011-08-30 07:09:35 +0000708 if (HasVEX_4VPrefix)
709 assert(numPhysicalOperands >= 3 && numPhysicalOperands <= 4 &&
710 "Unexpected number of operands for MRMDestMemFrm with VEX_4V");
711 else
712 assert(numPhysicalOperands >= 2 && numPhysicalOperands <= 3 &&
713 "Unexpected number of operands for MRMDestMemFrm");
Sean Callanan04cc3072009-12-19 02:59:52 +0000714 HANDLE_OPERAND(memory)
Craig Topper4f2fba12011-08-30 07:09:35 +0000715
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000716 if (HasEVEX_K)
717 HANDLE_OPERAND(writemaskRegister)
718
Craig Topper4f2fba12011-08-30 07:09:35 +0000719 if (HasVEX_4VPrefix)
720 // FIXME: In AVX, the register below becomes the one encoded
721 // in ModRMVEX and the one above the one in the VEX.VVVV field
722 HANDLE_OPERAND(vvvvRegister)
Craig Topperac172e22012-07-30 04:48:12 +0000723
Sean Callanan04cc3072009-12-19 02:59:52 +0000724 HANDLE_OPERAND(roRegister)
725 HANDLE_OPTIONAL(immediate)
726 break;
727 case X86Local::MRMSrcReg:
728 // Operand 1 is a register operand in the Reg/Opcode field.
729 // Operand 2 is a register operand in the R/M field.
Sean Callananc3fd5232011-03-15 01:23:15 +0000730 // - In AVX, there is a register operand in the VEX.vvvv field here -
Sean Callanan04cc3072009-12-19 02:59:52 +0000731 // Operand 3 (optional) is an immediate.
Benjamin Krameref479ea2012-05-29 19:05:25 +0000732 // Operand 4 (optional) is an immediate.
Bruno Cardoso Lopesc2f87b72010-06-08 22:51:23 +0000733
Craig Topperaea148c2011-10-16 07:55:05 +0000734 if (HasVEX_4VPrefix || HasVEX_4VOp3Prefix)
Craig Topper2ba766a2011-12-30 06:23:39 +0000735 assert(numPhysicalOperands >= 3 && numPhysicalOperands <= 5 &&
Craig Topperac172e22012-07-30 04:48:12 +0000736 "Unexpected number of operands for MRMSrcRegFrm with VEX_4V");
Sean Callananc3fd5232011-03-15 01:23:15 +0000737 else
Benjamin Krameref479ea2012-05-29 19:05:25 +0000738 assert(numPhysicalOperands >= 2 && numPhysicalOperands <= 4 &&
Sean Callananc3fd5232011-03-15 01:23:15 +0000739 "Unexpected number of operands for MRMSrcRegFrm");
Craig Topperac172e22012-07-30 04:48:12 +0000740
Sean Callananc3fd5232011-03-15 01:23:15 +0000741 HANDLE_OPERAND(roRegister)
Craig Topper25ea4e52011-10-16 03:51:13 +0000742
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000743 if (HasEVEX_K)
744 HANDLE_OPERAND(writemaskRegister)
745
Craig Topperaea148c2011-10-16 07:55:05 +0000746 if (HasVEX_4VPrefix)
Bruno Cardoso Lopesfd5458d2010-06-11 23:50:47 +0000747 // FIXME: In AVX, the register below becomes the one encoded
748 // in ModRMVEX and the one above the one in the VEX.VVVV field
Sean Callananc3fd5232011-03-15 01:23:15 +0000749 HANDLE_OPERAND(vvvvRegister)
Craig Topper25ea4e52011-10-16 03:51:13 +0000750
Craig Topper03a0bed2011-12-30 05:20:36 +0000751 if (HasMemOp4Prefix)
752 HANDLE_OPERAND(immediate)
753
Sean Callananc3fd5232011-03-15 01:23:15 +0000754 HANDLE_OPERAND(rmRegister)
Craig Topper25ea4e52011-10-16 03:51:13 +0000755
Craig Topperaea148c2011-10-16 07:55:05 +0000756 if (HasVEX_4VOp3Prefix)
Craig Topper25ea4e52011-10-16 03:51:13 +0000757 HANDLE_OPERAND(vvvvRegister)
758
Craig Topper2ba766a2011-12-30 06:23:39 +0000759 if (!HasMemOp4Prefix)
760 HANDLE_OPTIONAL(immediate)
761 HANDLE_OPTIONAL(immediate) // above might be a register in 7:4
Benjamin Krameref479ea2012-05-29 19:05:25 +0000762 HANDLE_OPTIONAL(immediate)
Sean Callanan04cc3072009-12-19 02:59:52 +0000763 break;
764 case X86Local::MRMSrcMem:
765 // Operand 1 is a register operand in the Reg/Opcode field.
766 // Operand 2 is a memory operand (possibly SIB-extended)
Sean Callananc3fd5232011-03-15 01:23:15 +0000767 // - In AVX, there is a register operand in the VEX.vvvv field here -
Sean Callanan04cc3072009-12-19 02:59:52 +0000768 // Operand 3 (optional) is an immediate.
Craig Topperaea148c2011-10-16 07:55:05 +0000769
770 if (HasVEX_4VPrefix || HasVEX_4VOp3Prefix)
Craig Topper2ba766a2011-12-30 06:23:39 +0000771 assert(numPhysicalOperands >= 3 && numPhysicalOperands <= 5 &&
Craig Topperac172e22012-07-30 04:48:12 +0000772 "Unexpected number of operands for MRMSrcMemFrm with VEX_4V");
Sean Callananc3fd5232011-03-15 01:23:15 +0000773 else
774 assert(numPhysicalOperands >= 2 && numPhysicalOperands <= 3 &&
775 "Unexpected number of operands for MRMSrcMemFrm");
Craig Topperac172e22012-07-30 04:48:12 +0000776
Sean Callanan04cc3072009-12-19 02:59:52 +0000777 HANDLE_OPERAND(roRegister)
Bruno Cardoso Lopesfd5458d2010-06-11 23:50:47 +0000778
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000779 if (HasEVEX_K)
780 HANDLE_OPERAND(writemaskRegister)
781
Craig Topperaea148c2011-10-16 07:55:05 +0000782 if (HasVEX_4VPrefix)
Bruno Cardoso Lopesfd5458d2010-06-11 23:50:47 +0000783 // FIXME: In AVX, the register below becomes the one encoded
784 // in ModRMVEX and the one above the one in the VEX.VVVV field
Sean Callananc3fd5232011-03-15 01:23:15 +0000785 HANDLE_OPERAND(vvvvRegister)
Bruno Cardoso Lopesfd5458d2010-06-11 23:50:47 +0000786
Craig Topper03a0bed2011-12-30 05:20:36 +0000787 if (HasMemOp4Prefix)
788 HANDLE_OPERAND(immediate)
789
Sean Callanan04cc3072009-12-19 02:59:52 +0000790 HANDLE_OPERAND(memory)
Craig Topper25ea4e52011-10-16 03:51:13 +0000791
Craig Topperaea148c2011-10-16 07:55:05 +0000792 if (HasVEX_4VOp3Prefix)
Craig Topper25ea4e52011-10-16 03:51:13 +0000793 HANDLE_OPERAND(vvvvRegister)
794
Craig Topper2ba766a2011-12-30 06:23:39 +0000795 if (!HasMemOp4Prefix)
796 HANDLE_OPTIONAL(immediate)
797 HANDLE_OPTIONAL(immediate) // above might be a register in 7:4
Sean Callanan04cc3072009-12-19 02:59:52 +0000798 break;
799 case X86Local::MRM0r:
800 case X86Local::MRM1r:
801 case X86Local::MRM2r:
802 case X86Local::MRM3r:
803 case X86Local::MRM4r:
804 case X86Local::MRM5r:
805 case X86Local::MRM6r:
806 case X86Local::MRM7r:
Elena Demikhovskyc35219e2013-08-22 12:18:28 +0000807 {
808 // Operand 1 is a register operand in the R/M field.
809 // Operand 2 (optional) is an immediate or relocation.
810 // Operand 3 (optional) is an immediate.
811 unsigned kOp = (HasEVEX_K) ? 1:0;
812 unsigned Op4v = (HasVEX_4VPrefix) ? 1:0;
813 if (numPhysicalOperands > 3 + kOp + Op4v)
814 llvm_unreachable("Unexpected number of operands for MRMnr");
815 }
Sean Callananc3fd5232011-03-15 01:23:15 +0000816 if (HasVEX_4VPrefix)
Craig Topper27ad1252011-10-15 20:46:47 +0000817 HANDLE_OPERAND(vvvvRegister)
Elena Demikhovskyc35219e2013-08-22 12:18:28 +0000818
819 if (HasEVEX_K)
820 HANDLE_OPERAND(writemaskRegister)
Sean Callanan04cc3072009-12-19 02:59:52 +0000821 HANDLE_OPTIONAL(rmRegister)
822 HANDLE_OPTIONAL(relocation)
Benjamin Krameref479ea2012-05-29 19:05:25 +0000823 HANDLE_OPTIONAL(immediate)
Sean Callanan04cc3072009-12-19 02:59:52 +0000824 break;
825 case X86Local::MRM0m:
826 case X86Local::MRM1m:
827 case X86Local::MRM2m:
828 case X86Local::MRM3m:
829 case X86Local::MRM4m:
830 case X86Local::MRM5m:
831 case X86Local::MRM6m:
832 case X86Local::MRM7m:
Elena Demikhovskyc35219e2013-08-22 12:18:28 +0000833 {
834 // Operand 1 is a memory operand (possibly SIB-extended)
835 // Operand 2 (optional) is an immediate or relocation.
836 unsigned kOp = (HasEVEX_K) ? 1:0;
837 unsigned Op4v = (HasVEX_4VPrefix) ? 1:0;
838 if (numPhysicalOperands < 1 + kOp + Op4v ||
839 numPhysicalOperands > 2 + kOp + Op4v)
840 llvm_unreachable("Unexpected number of operands for MRMnm");
841 }
Craig Topper27ad1252011-10-15 20:46:47 +0000842 if (HasVEX_4VPrefix)
843 HANDLE_OPERAND(vvvvRegister)
Elena Demikhovskyc35219e2013-08-22 12:18:28 +0000844 if (HasEVEX_K)
845 HANDLE_OPERAND(writemaskRegister)
Sean Callanan04cc3072009-12-19 02:59:52 +0000846 HANDLE_OPERAND(memory)
847 HANDLE_OPTIONAL(relocation)
848 break;
Sean Callanan8d302b22010-10-04 22:45:51 +0000849 case X86Local::RawFrmImm8:
850 // operand 1 is a 16-bit immediate
851 // operand 2 is an 8-bit immediate
852 assert(numPhysicalOperands == 2 &&
853 "Unexpected number of operands for X86Local::RawFrmImm8");
854 HANDLE_OPERAND(immediate)
855 HANDLE_OPERAND(immediate)
856 break;
857 case X86Local::RawFrmImm16:
858 // operand 1 is a 16-bit immediate
859 // operand 2 is a 16-bit immediate
860 HANDLE_OPERAND(immediate)
861 HANDLE_OPERAND(immediate)
862 break;
Kevin Enderbyf15856e2013-03-11 21:17:13 +0000863 case X86Local::MRM_F8:
864 if (Opcode == 0xc6) {
865 assert(numPhysicalOperands == 1 &&
866 "Unexpected number of operands for X86Local::MRM_F8");
867 HANDLE_OPERAND(immediate)
868 } else if (Opcode == 0xc7) {
869 assert(numPhysicalOperands == 1 &&
870 "Unexpected number of operands for X86Local::MRM_F8");
871 HANDLE_OPERAND(relocation)
872 }
873 break;
Sean Callanan04cc3072009-12-19 02:59:52 +0000874 case X86Local::MRMInitReg:
875 // Ignored.
876 break;
877 }
Craig Topperac172e22012-07-30 04:48:12 +0000878
Sean Callanan04cc3072009-12-19 02:59:52 +0000879 #undef HANDLE_OPERAND
880 #undef HANDLE_OPTIONAL
881}
882
883void RecognizableInstr::emitDecodePath(DisassemblerTables &tables) const {
884 // Special cases where the LLVM tables are not complete
885
Sean Callanandde9c122010-02-12 23:39:46 +0000886#define MAP(from, to) \
887 case X86Local::MRM_##from: \
888 filter = new ExactFilter(0x##from); \
889 break;
Sean Callanan04cc3072009-12-19 02:59:52 +0000890
891 OpcodeType opcodeType = (OpcodeType)-1;
Craig Topperac172e22012-07-30 04:48:12 +0000892
893 ModRMFilter* filter = NULL;
Sean Callanan04cc3072009-12-19 02:59:52 +0000894 uint8_t opcodeToSet = 0;
895
896 switch (Prefix) {
Craig Topper9e3e38a2013-10-03 05:17:48 +0000897 default: llvm_unreachable("Invalid prefix!");
Sean Callanan04cc3072009-12-19 02:59:52 +0000898 // Extended two-byte opcodes can start with f2 0f, f3 0f, or 0f
899 case X86Local::XD:
900 case X86Local::XS:
901 case X86Local::TB:
902 opcodeType = TWOBYTE;
903
904 switch (Opcode) {
Sean Callanan44232af2010-02-13 01:48:34 +0000905 default:
906 if (needsModRMForDecode(Form))
907 filter = new ModFilter(isRegFormat(Form));
908 else
909 filter = new DumbFilter();
910 break;
Sean Callanan04cc3072009-12-19 02:59:52 +0000911#define EXTENSION_TABLE(n) case 0x##n:
912 TWO_BYTE_EXTENSION_TABLES
913#undef EXTENSION_TABLE
914 switch (Form) {
915 default:
916 llvm_unreachable("Unhandled two-byte extended opcode");
917 case X86Local::MRM0r:
918 case X86Local::MRM1r:
919 case X86Local::MRM2r:
920 case X86Local::MRM3r:
921 case X86Local::MRM4r:
922 case X86Local::MRM5r:
923 case X86Local::MRM6r:
924 case X86Local::MRM7r:
925 filter = new ExtendedFilter(true, Form - X86Local::MRM0r);
926 break;
927 case X86Local::MRM0m:
928 case X86Local::MRM1m:
929 case X86Local::MRM2m:
930 case X86Local::MRM3m:
931 case X86Local::MRM4m:
932 case X86Local::MRM5m:
933 case X86Local::MRM6m:
934 case X86Local::MRM7m:
935 filter = new ExtendedFilter(false, Form - X86Local::MRM0m);
936 break;
Sean Callanandde9c122010-02-12 23:39:46 +0000937 MRM_MAPPING
Sean Callanan04cc3072009-12-19 02:59:52 +0000938 } // switch (Form)
939 break;
Sean Callanan44232af2010-02-13 01:48:34 +0000940 } // switch (Opcode)
Sean Callanan04cc3072009-12-19 02:59:52 +0000941 opcodeToSet = Opcode;
942 break;
943 case X86Local::T8:
Craig Topper96fa5972011-10-16 16:50:08 +0000944 case X86Local::T8XD:
945 case X86Local::T8XS:
Sean Callanan04cc3072009-12-19 02:59:52 +0000946 opcodeType = THREEBYTE_38;
Craig Topper27ad1252011-10-15 20:46:47 +0000947 switch (Opcode) {
948 default:
949 if (needsModRMForDecode(Form))
950 filter = new ModFilter(isRegFormat(Form));
951 else
952 filter = new DumbFilter();
953 break;
954#define EXTENSION_TABLE(n) case 0x##n:
955 THREE_BYTE_38_EXTENSION_TABLES
956#undef EXTENSION_TABLE
957 switch (Form) {
958 default:
959 llvm_unreachable("Unhandled two-byte extended opcode");
960 case X86Local::MRM0r:
961 case X86Local::MRM1r:
962 case X86Local::MRM2r:
963 case X86Local::MRM3r:
964 case X86Local::MRM4r:
965 case X86Local::MRM5r:
966 case X86Local::MRM6r:
967 case X86Local::MRM7r:
968 filter = new ExtendedFilter(true, Form - X86Local::MRM0r);
969 break;
970 case X86Local::MRM0m:
971 case X86Local::MRM1m:
972 case X86Local::MRM2m:
973 case X86Local::MRM3m:
974 case X86Local::MRM4m:
975 case X86Local::MRM5m:
976 case X86Local::MRM6m:
977 case X86Local::MRM7m:
978 filter = new ExtendedFilter(false, Form - X86Local::MRM0m);
979 break;
980 MRM_MAPPING
981 } // switch (Form)
982 break;
983 } // switch (Opcode)
Sean Callanan04cc3072009-12-19 02:59:52 +0000984 opcodeToSet = Opcode;
985 break;
Chris Lattnerf7477e52010-02-12 02:06:33 +0000986 case X86Local::P_TA:
Craig Topper980d5982011-10-23 07:34:00 +0000987 case X86Local::TAXD:
Sean Callanan04cc3072009-12-19 02:59:52 +0000988 opcodeType = THREEBYTE_3A;
989 if (needsModRMForDecode(Form))
990 filter = new ModFilter(isRegFormat(Form));
991 else
992 filter = new DumbFilter();
993 opcodeToSet = Opcode;
994 break;
Joerg Sonnenbergerfc4789d2011-04-04 16:58:13 +0000995 case X86Local::A6:
996 opcodeType = THREEBYTE_A6;
997 if (needsModRMForDecode(Form))
998 filter = new ModFilter(isRegFormat(Form));
999 else
1000 filter = new DumbFilter();
1001 opcodeToSet = Opcode;
1002 break;
1003 case X86Local::A7:
1004 opcodeType = THREEBYTE_A7;
1005 if (needsModRMForDecode(Form))
1006 filter = new ModFilter(isRegFormat(Form));
1007 else
1008 filter = new DumbFilter();
1009 opcodeToSet = Opcode;
1010 break;
Craig Topper9e3e38a2013-10-03 05:17:48 +00001011 case X86Local::XOP8:
1012 opcodeType = XOP8_MAP;
1013 if (needsModRMForDecode(Form))
1014 filter = new ModFilter(isRegFormat(Form));
1015 else
1016 filter = new DumbFilter();
1017 opcodeToSet = Opcode;
1018 break;
1019 case X86Local::XOP9:
1020 opcodeType = XOP9_MAP;
1021 switch (Opcode) {
1022 default:
1023 if (needsModRMForDecode(Form))
1024 filter = new ModFilter(isRegFormat(Form));
1025 else
1026 filter = new DumbFilter();
1027 break;
1028#define EXTENSION_TABLE(n) case 0x##n:
1029 XOP9_MAP_EXTENSION_TABLES
1030#undef EXTENSION_TABLE
1031 switch (Form) {
1032 default:
1033 llvm_unreachable("Unhandled XOP9 extended opcode");
1034 case X86Local::MRM0r:
1035 case X86Local::MRM1r:
1036 case X86Local::MRM2r:
1037 case X86Local::MRM3r:
1038 case X86Local::MRM4r:
1039 case X86Local::MRM5r:
1040 case X86Local::MRM6r:
1041 case X86Local::MRM7r:
1042 filter = new ExtendedFilter(true, Form - X86Local::MRM0r);
1043 break;
1044 case X86Local::MRM0m:
1045 case X86Local::MRM1m:
1046 case X86Local::MRM2m:
1047 case X86Local::MRM3m:
1048 case X86Local::MRM4m:
1049 case X86Local::MRM5m:
1050 case X86Local::MRM6m:
1051 case X86Local::MRM7m:
1052 filter = new ExtendedFilter(false, Form - X86Local::MRM0m);
1053 break;
1054 MRM_MAPPING
1055 } // switch (Form)
1056 break;
1057 } // switch (Opcode)
1058 opcodeToSet = Opcode;
1059 break;
1060 case X86Local::XOPA:
1061 opcodeType = XOPA_MAP;
1062 if (needsModRMForDecode(Form))
1063 filter = new ModFilter(isRegFormat(Form));
1064 else
1065 filter = new DumbFilter();
1066 opcodeToSet = Opcode;
1067 break;
Sean Callanan04cc3072009-12-19 02:59:52 +00001068 case X86Local::D8:
1069 case X86Local::D9:
1070 case X86Local::DA:
1071 case X86Local::DB:
1072 case X86Local::DC:
1073 case X86Local::DD:
1074 case X86Local::DE:
1075 case X86Local::DF:
1076 assert(Opcode >= 0xc0 && "Unexpected opcode for an escape opcode");
1077 opcodeType = ONEBYTE;
1078 if (Form == X86Local::AddRegFrm) {
1079 Spec->modifierType = MODIFIER_MODRM;
1080 Spec->modifierBase = Opcode;
1081 filter = new AddRegEscapeFilter(Opcode);
1082 } else {
1083 filter = new EscapeFilter(true, Opcode);
1084 }
1085 opcodeToSet = 0xd8 + (Prefix - X86Local::D8);
1086 break;
Craig Toppera948cb92011-09-11 20:23:20 +00001087 case X86Local::REP:
Craig Topper9e3e38a2013-10-03 05:17:48 +00001088 case 0:
Sean Callanan04cc3072009-12-19 02:59:52 +00001089 opcodeType = ONEBYTE;
1090 switch (Opcode) {
1091#define EXTENSION_TABLE(n) case 0x##n:
1092 ONE_BYTE_EXTENSION_TABLES
1093#undef EXTENSION_TABLE
1094 switch (Form) {
1095 default:
1096 llvm_unreachable("Fell through the cracks of a single-byte "
1097 "extended opcode");
1098 case X86Local::MRM0r:
1099 case X86Local::MRM1r:
1100 case X86Local::MRM2r:
1101 case X86Local::MRM3r:
1102 case X86Local::MRM4r:
1103 case X86Local::MRM5r:
1104 case X86Local::MRM6r:
1105 case X86Local::MRM7r:
1106 filter = new ExtendedFilter(true, Form - X86Local::MRM0r);
1107 break;
1108 case X86Local::MRM0m:
1109 case X86Local::MRM1m:
1110 case X86Local::MRM2m:
1111 case X86Local::MRM3m:
1112 case X86Local::MRM4m:
1113 case X86Local::MRM5m:
1114 case X86Local::MRM6m:
1115 case X86Local::MRM7m:
1116 filter = new ExtendedFilter(false, Form - X86Local::MRM0m);
1117 break;
Sean Callanandde9c122010-02-12 23:39:46 +00001118 MRM_MAPPING
Sean Callanan04cc3072009-12-19 02:59:52 +00001119 } // switch (Form)
1120 break;
1121 case 0xd8:
1122 case 0xd9:
1123 case 0xda:
1124 case 0xdb:
1125 case 0xdc:
1126 case 0xdd:
1127 case 0xde:
1128 case 0xdf:
1129 filter = new EscapeFilter(false, Form - X86Local::MRM0m);
1130 break;
1131 default:
1132 if (needsModRMForDecode(Form))
1133 filter = new ModFilter(isRegFormat(Form));
1134 else
1135 filter = new DumbFilter();
1136 break;
1137 } // switch (Opcode)
1138 opcodeToSet = Opcode;
1139 } // switch (Prefix)
1140
1141 assert(opcodeType != (OpcodeType)-1 &&
1142 "Opcode type not set");
1143 assert(filter && "Filter not set");
1144
1145 if (Form == X86Local::AddRegFrm) {
1146 if(Spec->modifierType != MODIFIER_MODRM) {
1147 assert(opcodeToSet < 0xf9 &&
1148 "Not enough room for all ADDREG_FRM operands");
Craig Topperac172e22012-07-30 04:48:12 +00001149
Sean Callanan04cc3072009-12-19 02:59:52 +00001150 uint8_t currentOpcode;
1151
1152 for (currentOpcode = opcodeToSet;
1153 currentOpcode < opcodeToSet + 8;
1154 ++currentOpcode)
Craig Topperac172e22012-07-30 04:48:12 +00001155 tables.setTableFields(opcodeType,
1156 insnContext(),
1157 currentOpcode,
1158 *filter,
Craig Topperf18c8962011-10-04 06:30:42 +00001159 UID, Is32Bit, IgnoresVEX_L);
Craig Topperac172e22012-07-30 04:48:12 +00001160
Sean Callanan04cc3072009-12-19 02:59:52 +00001161 Spec->modifierType = MODIFIER_OPCODE;
1162 Spec->modifierBase = opcodeToSet;
1163 } else {
1164 // modifierBase was set where MODIFIER_MODRM was set
Craig Topperac172e22012-07-30 04:48:12 +00001165 tables.setTableFields(opcodeType,
1166 insnContext(),
1167 opcodeToSet,
1168 *filter,
Craig Topperf18c8962011-10-04 06:30:42 +00001169 UID, Is32Bit, IgnoresVEX_L);
Sean Callanan04cc3072009-12-19 02:59:52 +00001170 }
1171 } else {
1172 tables.setTableFields(opcodeType,
1173 insnContext(),
1174 opcodeToSet,
1175 *filter,
Craig Topperf18c8962011-10-04 06:30:42 +00001176 UID, Is32Bit, IgnoresVEX_L);
Craig Topperac172e22012-07-30 04:48:12 +00001177
Sean Callanan04cc3072009-12-19 02:59:52 +00001178 Spec->modifierType = MODIFIER_NONE;
1179 Spec->modifierBase = opcodeToSet;
1180 }
Craig Topperac172e22012-07-30 04:48:12 +00001181
Sean Callanan04cc3072009-12-19 02:59:52 +00001182 delete filter;
Craig Topperac172e22012-07-30 04:48:12 +00001183
Sean Callanandde9c122010-02-12 23:39:46 +00001184#undef MAP
Sean Callanan04cc3072009-12-19 02:59:52 +00001185}
1186
1187#define TYPE(str, type) if (s == str) return type;
1188OperandType RecognizableInstr::typeFromString(const std::string &s,
1189 bool isSSE,
1190 bool hasREX_WPrefix,
1191 bool hasOpSizePrefix) {
1192 if (isSSE) {
Craig Topperac172e22012-07-30 04:48:12 +00001193 // For SSE instructions, we ignore the OpSize prefix and force operand
Sean Callanan04cc3072009-12-19 02:59:52 +00001194 // sizes.
1195 TYPE("GR16", TYPE_R16)
1196 TYPE("GR32", TYPE_R32)
1197 TYPE("GR64", TYPE_R64)
1198 }
1199 if(hasREX_WPrefix) {
1200 // For instructions with a REX_W prefix, a declared 32-bit register encoding
1201 // is special.
1202 TYPE("GR32", TYPE_R32)
1203 }
1204 if(!hasOpSizePrefix) {
1205 // For instructions without an OpSize prefix, a declared 16-bit register or
1206 // immediate encoding is special.
1207 TYPE("GR16", TYPE_R16)
1208 TYPE("i16imm", TYPE_IMM16)
1209 }
1210 TYPE("i16mem", TYPE_Mv)
1211 TYPE("i16imm", TYPE_IMMv)
1212 TYPE("i16i8imm", TYPE_IMMv)
1213 TYPE("GR16", TYPE_Rv)
1214 TYPE("i32mem", TYPE_Mv)
1215 TYPE("i32imm", TYPE_IMMv)
1216 TYPE("i32i8imm", TYPE_IMM32)
Kevin Enderby5ef6c452011-07-27 23:01:50 +00001217 TYPE("u32u8imm", TYPE_IMM32)
Sean Callanan04cc3072009-12-19 02:59:52 +00001218 TYPE("GR32", TYPE_Rv)
Craig Toppera422b092013-10-14 04:55:01 +00001219 TYPE("GR32orGR64", TYPE_R32)
Sean Callanan04cc3072009-12-19 02:59:52 +00001220 TYPE("i64mem", TYPE_Mv)
1221 TYPE("i64i32imm", TYPE_IMM64)
1222 TYPE("i64i8imm", TYPE_IMM64)
1223 TYPE("GR64", TYPE_R64)
1224 TYPE("i8mem", TYPE_M8)
1225 TYPE("i8imm", TYPE_IMM8)
1226 TYPE("GR8", TYPE_R8)
1227 TYPE("VR128", TYPE_XMM128)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001228 TYPE("VR128X", TYPE_XMM128)
Sean Callanan04cc3072009-12-19 02:59:52 +00001229 TYPE("f128mem", TYPE_M128)
Chris Lattnerf60062f2010-09-29 02:57:56 +00001230 TYPE("f256mem", TYPE_M256)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001231 TYPE("f512mem", TYPE_M512)
Sean Callanan04cc3072009-12-19 02:59:52 +00001232 TYPE("FR64", TYPE_XMM64)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001233 TYPE("FR64X", TYPE_XMM64)
Sean Callanan04cc3072009-12-19 02:59:52 +00001234 TYPE("f64mem", TYPE_M64FP)
Chris Lattnerf60062f2010-09-29 02:57:56 +00001235 TYPE("sdmem", TYPE_M64FP)
Sean Callanan04cc3072009-12-19 02:59:52 +00001236 TYPE("FR32", TYPE_XMM32)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001237 TYPE("FR32X", TYPE_XMM32)
Sean Callanan04cc3072009-12-19 02:59:52 +00001238 TYPE("f32mem", TYPE_M32FP)
Chris Lattnerf60062f2010-09-29 02:57:56 +00001239 TYPE("ssmem", TYPE_M32FP)
Sean Callanan04cc3072009-12-19 02:59:52 +00001240 TYPE("RST", TYPE_ST)
1241 TYPE("i128mem", TYPE_M128)
Sean Callananc3fd5232011-03-15 01:23:15 +00001242 TYPE("i256mem", TYPE_M256)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001243 TYPE("i512mem", TYPE_M512)
Sean Callanan04cc3072009-12-19 02:59:52 +00001244 TYPE("i64i32imm_pcrel", TYPE_REL64)
Chris Lattnerac588122010-07-07 22:27:31 +00001245 TYPE("i16imm_pcrel", TYPE_REL16)
Sean Callanan04cc3072009-12-19 02:59:52 +00001246 TYPE("i32imm_pcrel", TYPE_REL32)
Sean Callanan1efe6612010-04-07 21:42:19 +00001247 TYPE("SSECC", TYPE_IMM3)
Craig Topper7629d632012-04-03 05:20:24 +00001248 TYPE("AVXCC", TYPE_IMM5)
Sean Callanan04cc3072009-12-19 02:59:52 +00001249 TYPE("brtarget", TYPE_RELv)
Owen Anderson578074b2010-12-13 19:31:11 +00001250 TYPE("uncondbrtarget", TYPE_RELv)
Sean Callanan04cc3072009-12-19 02:59:52 +00001251 TYPE("brtarget8", TYPE_REL8)
1252 TYPE("f80mem", TYPE_M80FP)
Sean Callanan36eab802009-12-22 21:12:55 +00001253 TYPE("lea32mem", TYPE_LEA)
1254 TYPE("lea64_32mem", TYPE_LEA)
1255 TYPE("lea64mem", TYPE_LEA)
Sean Callanan04cc3072009-12-19 02:59:52 +00001256 TYPE("VR64", TYPE_MM64)
1257 TYPE("i64imm", TYPE_IMMv)
1258 TYPE("opaque32mem", TYPE_M1616)
1259 TYPE("opaque48mem", TYPE_M1632)
1260 TYPE("opaque80mem", TYPE_M1664)
1261 TYPE("opaque512mem", TYPE_M512)
1262 TYPE("SEGMENT_REG", TYPE_SEGMENTREG)
1263 TYPE("DEBUG_REG", TYPE_DEBUGREG)
Sean Callanane7e1cf92010-05-06 20:59:00 +00001264 TYPE("CONTROL_REG", TYPE_CONTROLREG)
Sean Callanan04cc3072009-12-19 02:59:52 +00001265 TYPE("offset8", TYPE_MOFFS8)
1266 TYPE("offset16", TYPE_MOFFS16)
1267 TYPE("offset32", TYPE_MOFFS32)
1268 TYPE("offset64", TYPE_MOFFS64)
Sean Callananc3fd5232011-03-15 01:23:15 +00001269 TYPE("VR256", TYPE_XMM256)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001270 TYPE("VR256X", TYPE_XMM256)
1271 TYPE("VR512", TYPE_XMM512)
1272 TYPE("VK8", TYPE_VK8)
1273 TYPE("VK8WM", TYPE_VK8)
1274 TYPE("VK16", TYPE_VK16)
1275 TYPE("VK16WM", TYPE_VK16)
Craig Topper23eb4682011-10-06 06:44:41 +00001276 TYPE("GR16_NOAX", TYPE_Rv)
1277 TYPE("GR32_NOAX", TYPE_Rv)
1278 TYPE("GR64_NOAX", TYPE_R64)
Craig Topper01deb5f2012-07-18 04:11:12 +00001279 TYPE("vx32mem", TYPE_M32)
1280 TYPE("vy32mem", TYPE_M32)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001281 TYPE("vz32mem", TYPE_M32)
Craig Topper01deb5f2012-07-18 04:11:12 +00001282 TYPE("vx64mem", TYPE_M64)
1283 TYPE("vy64mem", TYPE_M64)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001284 TYPE("vy64xmem", TYPE_M64)
1285 TYPE("vz64mem", TYPE_M64)
Sean Callanan04cc3072009-12-19 02:59:52 +00001286 errs() << "Unhandled type string " << s << "\n";
1287 llvm_unreachable("Unhandled type string");
1288}
1289#undef TYPE
1290
1291#define ENCODING(str, encoding) if (s == str) return encoding;
1292OperandEncoding RecognizableInstr::immediateEncodingFromString
1293 (const std::string &s,
1294 bool hasOpSizePrefix) {
1295 if(!hasOpSizePrefix) {
1296 // For instructions without an OpSize prefix, a declared 16-bit register or
1297 // immediate encoding is special.
1298 ENCODING("i16imm", ENCODING_IW)
1299 }
1300 ENCODING("i32i8imm", ENCODING_IB)
Kevin Enderby5ef6c452011-07-27 23:01:50 +00001301 ENCODING("u32u8imm", ENCODING_IB)
Sean Callanan04cc3072009-12-19 02:59:52 +00001302 ENCODING("SSECC", ENCODING_IB)
Craig Topper7629d632012-04-03 05:20:24 +00001303 ENCODING("AVXCC", ENCODING_IB)
Sean Callanan04cc3072009-12-19 02:59:52 +00001304 ENCODING("i16imm", ENCODING_Iv)
1305 ENCODING("i16i8imm", ENCODING_IB)
1306 ENCODING("i32imm", ENCODING_Iv)
1307 ENCODING("i64i32imm", ENCODING_ID)
1308 ENCODING("i64i8imm", ENCODING_IB)
1309 ENCODING("i8imm", ENCODING_IB)
Sean Callananc3fd5232011-03-15 01:23:15 +00001310 // This is not a typo. Instructions like BLENDVPD put
1311 // register IDs in 8-bit immediates nowadays.
Craig Topperc30fdbc2012-08-31 15:40:30 +00001312 ENCODING("FR32", ENCODING_IB)
1313 ENCODING("FR64", ENCODING_IB)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001314 ENCODING("VR128", ENCODING_IB)
1315 ENCODING("VR256", ENCODING_IB)
1316 ENCODING("FR32X", ENCODING_IB)
1317 ENCODING("FR64X", ENCODING_IB)
1318 ENCODING("VR128X", ENCODING_IB)
1319 ENCODING("VR256X", ENCODING_IB)
1320 ENCODING("VR512", ENCODING_IB)
Sean Callanan04cc3072009-12-19 02:59:52 +00001321 errs() << "Unhandled immediate encoding " << s << "\n";
1322 llvm_unreachable("Unhandled immediate encoding");
1323}
1324
1325OperandEncoding RecognizableInstr::rmRegisterEncodingFromString
1326 (const std::string &s,
1327 bool hasOpSizePrefix) {
1328 ENCODING("GR16", ENCODING_RM)
1329 ENCODING("GR32", ENCODING_RM)
Craig Toppera422b092013-10-14 04:55:01 +00001330 ENCODING("GR32orGR64", ENCODING_RM)
Sean Callanan04cc3072009-12-19 02:59:52 +00001331 ENCODING("GR64", ENCODING_RM)
1332 ENCODING("GR8", ENCODING_RM)
1333 ENCODING("VR128", ENCODING_RM)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001334 ENCODING("VR128X", ENCODING_RM)
Sean Callanan04cc3072009-12-19 02:59:52 +00001335 ENCODING("FR64", ENCODING_RM)
1336 ENCODING("FR32", ENCODING_RM)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001337 ENCODING("FR64X", ENCODING_RM)
1338 ENCODING("FR32X", ENCODING_RM)
Sean Callanan04cc3072009-12-19 02:59:52 +00001339 ENCODING("VR64", ENCODING_RM)
Sean Callananc3fd5232011-03-15 01:23:15 +00001340 ENCODING("VR256", ENCODING_RM)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001341 ENCODING("VR256X", ENCODING_RM)
1342 ENCODING("VR512", ENCODING_RM)
1343 ENCODING("VK8", ENCODING_RM)
1344 ENCODING("VK16", ENCODING_RM)
Sean Callanan04cc3072009-12-19 02:59:52 +00001345 errs() << "Unhandled R/M register encoding " << s << "\n";
1346 llvm_unreachable("Unhandled R/M register encoding");
1347}
1348
1349OperandEncoding RecognizableInstr::roRegisterEncodingFromString
1350 (const std::string &s,
1351 bool hasOpSizePrefix) {
1352 ENCODING("GR16", ENCODING_REG)
1353 ENCODING("GR32", ENCODING_REG)
Craig Toppera422b092013-10-14 04:55:01 +00001354 ENCODING("GR32orGR64", ENCODING_REG)
Sean Callanan04cc3072009-12-19 02:59:52 +00001355 ENCODING("GR64", ENCODING_REG)
1356 ENCODING("GR8", ENCODING_REG)
1357 ENCODING("VR128", ENCODING_REG)
1358 ENCODING("FR64", ENCODING_REG)
1359 ENCODING("FR32", ENCODING_REG)
1360 ENCODING("VR64", ENCODING_REG)
1361 ENCODING("SEGMENT_REG", ENCODING_REG)
1362 ENCODING("DEBUG_REG", ENCODING_REG)
Sean Callanane7e1cf92010-05-06 20:59:00 +00001363 ENCODING("CONTROL_REG", ENCODING_REG)
Sean Callananc3fd5232011-03-15 01:23:15 +00001364 ENCODING("VR256", ENCODING_REG)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001365 ENCODING("VR256X", ENCODING_REG)
1366 ENCODING("VR128X", ENCODING_REG)
1367 ENCODING("FR64X", ENCODING_REG)
1368 ENCODING("FR32X", ENCODING_REG)
1369 ENCODING("VR512", ENCODING_REG)
1370 ENCODING("VK8", ENCODING_REG)
1371 ENCODING("VK16", ENCODING_REG)
1372 ENCODING("VK8WM", ENCODING_REG)
1373 ENCODING("VK16WM", ENCODING_REG)
Sean Callanan04cc3072009-12-19 02:59:52 +00001374 errs() << "Unhandled reg/opcode register encoding " << s << "\n";
1375 llvm_unreachable("Unhandled reg/opcode register encoding");
1376}
1377
Sean Callananc3fd5232011-03-15 01:23:15 +00001378OperandEncoding RecognizableInstr::vvvvRegisterEncodingFromString
1379 (const std::string &s,
1380 bool hasOpSizePrefix) {
Craig Topper965de2c2011-10-14 07:06:56 +00001381 ENCODING("GR32", ENCODING_VVVV)
1382 ENCODING("GR64", ENCODING_VVVV)
Sean Callananc3fd5232011-03-15 01:23:15 +00001383 ENCODING("FR32", ENCODING_VVVV)
1384 ENCODING("FR64", ENCODING_VVVV)
1385 ENCODING("VR128", ENCODING_VVVV)
1386 ENCODING("VR256", ENCODING_VVVV)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001387 ENCODING("FR32X", ENCODING_VVVV)
1388 ENCODING("FR64X", ENCODING_VVVV)
1389 ENCODING("VR128X", ENCODING_VVVV)
1390 ENCODING("VR256X", ENCODING_VVVV)
1391 ENCODING("VR512", ENCODING_VVVV)
1392 ENCODING("VK8", ENCODING_VVVV)
1393 ENCODING("VK16", ENCODING_VVVV)
Sean Callananc3fd5232011-03-15 01:23:15 +00001394 errs() << "Unhandled VEX.vvvv register encoding " << s << "\n";
1395 llvm_unreachable("Unhandled VEX.vvvv register encoding");
1396}
1397
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001398OperandEncoding RecognizableInstr::writemaskRegisterEncodingFromString
1399 (const std::string &s,
1400 bool hasOpSizePrefix) {
1401 ENCODING("VK8WM", ENCODING_WRITEMASK)
1402 ENCODING("VK16WM", ENCODING_WRITEMASK)
1403 errs() << "Unhandled mask register encoding " << s << "\n";
1404 llvm_unreachable("Unhandled mask register encoding");
1405}
1406
Sean Callanan04cc3072009-12-19 02:59:52 +00001407OperandEncoding RecognizableInstr::memoryEncodingFromString
1408 (const std::string &s,
1409 bool hasOpSizePrefix) {
1410 ENCODING("i16mem", ENCODING_RM)
1411 ENCODING("i32mem", ENCODING_RM)
1412 ENCODING("i64mem", ENCODING_RM)
1413 ENCODING("i8mem", ENCODING_RM)
Chris Lattnerf60062f2010-09-29 02:57:56 +00001414 ENCODING("ssmem", ENCODING_RM)
1415 ENCODING("sdmem", ENCODING_RM)
Sean Callanan04cc3072009-12-19 02:59:52 +00001416 ENCODING("f128mem", ENCODING_RM)
Chris Lattnerf60062f2010-09-29 02:57:56 +00001417 ENCODING("f256mem", ENCODING_RM)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001418 ENCODING("f512mem", ENCODING_RM)
Sean Callanan04cc3072009-12-19 02:59:52 +00001419 ENCODING("f64mem", ENCODING_RM)
1420 ENCODING("f32mem", ENCODING_RM)
1421 ENCODING("i128mem", ENCODING_RM)
Sean Callananc3fd5232011-03-15 01:23:15 +00001422 ENCODING("i256mem", ENCODING_RM)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001423 ENCODING("i512mem", ENCODING_RM)
Sean Callanan04cc3072009-12-19 02:59:52 +00001424 ENCODING("f80mem", ENCODING_RM)
1425 ENCODING("lea32mem", ENCODING_RM)
1426 ENCODING("lea64_32mem", ENCODING_RM)
1427 ENCODING("lea64mem", ENCODING_RM)
1428 ENCODING("opaque32mem", ENCODING_RM)
1429 ENCODING("opaque48mem", ENCODING_RM)
1430 ENCODING("opaque80mem", ENCODING_RM)
1431 ENCODING("opaque512mem", ENCODING_RM)
Craig Topper01deb5f2012-07-18 04:11:12 +00001432 ENCODING("vx32mem", ENCODING_RM)
1433 ENCODING("vy32mem", ENCODING_RM)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001434 ENCODING("vz32mem", ENCODING_RM)
Craig Topper01deb5f2012-07-18 04:11:12 +00001435 ENCODING("vx64mem", ENCODING_RM)
1436 ENCODING("vy64mem", ENCODING_RM)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001437 ENCODING("vy64xmem", ENCODING_RM)
1438 ENCODING("vz64mem", ENCODING_RM)
Sean Callanan04cc3072009-12-19 02:59:52 +00001439 errs() << "Unhandled memory encoding " << s << "\n";
1440 llvm_unreachable("Unhandled memory encoding");
1441}
1442
1443OperandEncoding RecognizableInstr::relocationEncodingFromString
1444 (const std::string &s,
1445 bool hasOpSizePrefix) {
1446 if(!hasOpSizePrefix) {
1447 // For instructions without an OpSize prefix, a declared 16-bit register or
1448 // immediate encoding is special.
1449 ENCODING("i16imm", ENCODING_IW)
1450 }
1451 ENCODING("i16imm", ENCODING_Iv)
1452 ENCODING("i16i8imm", ENCODING_IB)
1453 ENCODING("i32imm", ENCODING_Iv)
1454 ENCODING("i32i8imm", ENCODING_IB)
1455 ENCODING("i64i32imm", ENCODING_ID)
1456 ENCODING("i64i8imm", ENCODING_IB)
1457 ENCODING("i8imm", ENCODING_IB)
1458 ENCODING("i64i32imm_pcrel", ENCODING_ID)
Chris Lattnerac588122010-07-07 22:27:31 +00001459 ENCODING("i16imm_pcrel", ENCODING_IW)
Sean Callanan04cc3072009-12-19 02:59:52 +00001460 ENCODING("i32imm_pcrel", ENCODING_ID)
1461 ENCODING("brtarget", ENCODING_Iv)
1462 ENCODING("brtarget8", ENCODING_IB)
1463 ENCODING("i64imm", ENCODING_IO)
1464 ENCODING("offset8", ENCODING_Ia)
1465 ENCODING("offset16", ENCODING_Ia)
1466 ENCODING("offset32", ENCODING_Ia)
1467 ENCODING("offset64", ENCODING_Ia)
1468 errs() << "Unhandled relocation encoding " << s << "\n";
1469 llvm_unreachable("Unhandled relocation encoding");
1470}
1471
1472OperandEncoding RecognizableInstr::opcodeModifierEncodingFromString
1473 (const std::string &s,
1474 bool hasOpSizePrefix) {
1475 ENCODING("RST", ENCODING_I)
1476 ENCODING("GR32", ENCODING_Rv)
1477 ENCODING("GR64", ENCODING_RO)
1478 ENCODING("GR16", ENCODING_Rv)
1479 ENCODING("GR8", ENCODING_RB)
Craig Topper23eb4682011-10-06 06:44:41 +00001480 ENCODING("GR16_NOAX", ENCODING_Rv)
1481 ENCODING("GR32_NOAX", ENCODING_Rv)
1482 ENCODING("GR64_NOAX", ENCODING_RO)
Sean Callanan04cc3072009-12-19 02:59:52 +00001483 errs() << "Unhandled opcode modifier encoding " << s << "\n";
1484 llvm_unreachable("Unhandled opcode modifier encoding");
1485}
Daniel Dunbarf008ea52009-12-19 04:16:48 +00001486#undef ENCODING