blob: e6f7f86c5587f163fc1539b94e3ed5a2e8c3daef [file] [log] [blame]
Jia Liub22310f2012-02-18 12:03:15 +00001//===-- ARMExpandPseudoInsts.cpp - Expand pseudo instructions -------------===//
Evan Cheng207b2462009-11-06 23:52:48 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Bob Wilson359f8ba2010-09-08 23:39:54 +000010// This file contains a pass that expands pseudo instructions into target
Evan Cheng207b2462009-11-06 23:52:48 +000011// instructions to allow proper scheduling, if-conversion, and other late
12// optimizations. This pass should be run after register allocation but before
Bob Wilson359f8ba2010-09-08 23:39:54 +000013// the post-regalloc scheduling pass.
Evan Cheng207b2462009-11-06 23:52:48 +000014//
15//===----------------------------------------------------------------------===//
16
17#define DEBUG_TYPE "arm-pseudo"
18#include "ARM.h"
19#include "ARMBaseInstrInfo.h"
Jim Grosbachbbdc5d22010-10-19 23:27:08 +000020#include "ARMBaseRegisterInfo.h"
21#include "ARMMachineFunctionInfo.h"
Evan Chenga20cde32011-07-20 23:34:39 +000022#include "MCTargetDesc/ARMAddressingModes.h"
Jim Grosbachbbdc5d22010-10-19 23:27:08 +000023#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng207b2462009-11-06 23:52:48 +000024#include "llvm/CodeGen/MachineFunctionPass.h"
25#include "llvm/CodeGen/MachineInstrBuilder.h"
Jakob Stoklund Olesen9c3badc2011-07-29 00:27:32 +000026#include "llvm/Support/CommandLine.h"
Jim Grosbachbbdc5d22010-10-19 23:27:08 +000027#include "llvm/Support/raw_ostream.h" // FIXME: for debug only. remove!
Chandler Carruthed0881b2012-12-03 16:50:05 +000028#include "llvm/Target/TargetFrameLowering.h"
29#include "llvm/Target/TargetRegisterInfo.h"
Evan Cheng207b2462009-11-06 23:52:48 +000030using namespace llvm;
31
Benjamin Kramer4938edb2011-08-19 01:42:18 +000032static cl::opt<bool>
Jakob Stoklund Olesen9c3badc2011-07-29 00:27:32 +000033VerifyARMPseudo("verify-arm-pseudo-expand", cl::Hidden,
34 cl::desc("Verify machine code after expanding ARM pseudos"));
35
Evan Cheng207b2462009-11-06 23:52:48 +000036namespace {
37 class ARMExpandPseudo : public MachineFunctionPass {
38 public:
39 static char ID;
Owen Andersona7aed182010-08-06 18:33:48 +000040 ARMExpandPseudo() : MachineFunctionPass(ID) {}
Evan Cheng207b2462009-11-06 23:52:48 +000041
Jim Grosbachbbdc5d22010-10-19 23:27:08 +000042 const ARMBaseInstrInfo *TII;
Evan Cheng2f736c92010-05-13 00:17:02 +000043 const TargetRegisterInfo *TRI;
Evan Chengf478cf92010-11-12 23:03:38 +000044 const ARMSubtarget *STI;
Evan Chengb8b0ad82011-01-20 08:34:58 +000045 ARMFunctionInfo *AFI;
Evan Cheng207b2462009-11-06 23:52:48 +000046
47 virtual bool runOnMachineFunction(MachineFunction &Fn);
48
49 virtual const char *getPassName() const {
50 return "ARM pseudo instruction expansion pass";
51 }
52
53 private:
Evan Cheng7c1f56f2010-05-12 23:13:12 +000054 void TransferImpOps(MachineInstr &OldMI,
55 MachineInstrBuilder &UseMI, MachineInstrBuilder &DefMI);
Evan Chengb8b0ad82011-01-20 08:34:58 +000056 bool ExpandMI(MachineBasicBlock &MBB,
57 MachineBasicBlock::iterator MBBI);
Evan Cheng207b2462009-11-06 23:52:48 +000058 bool ExpandMBB(MachineBasicBlock &MBB);
Bob Wilsond5c57a52010-09-13 23:01:35 +000059 void ExpandVLD(MachineBasicBlock::iterator &MBBI);
60 void ExpandVST(MachineBasicBlock::iterator &MBBI);
61 void ExpandLaneOp(MachineBasicBlock::iterator &MBBI);
Bob Wilsonc597fd3b2010-09-13 23:55:10 +000062 void ExpandVTBL(MachineBasicBlock::iterator &MBBI,
Jim Grosbach4a5c8872011-12-15 22:27:11 +000063 unsigned Opc, bool IsExt);
Evan Chengb8b0ad82011-01-20 08:34:58 +000064 void ExpandMOV32BitImm(MachineBasicBlock &MBB,
65 MachineBasicBlock::iterator &MBBI);
Evan Cheng207b2462009-11-06 23:52:48 +000066 };
67 char ARMExpandPseudo::ID = 0;
68}
69
Evan Cheng7c1f56f2010-05-12 23:13:12 +000070/// TransferImpOps - Transfer implicit operands on the pseudo instruction to
71/// the instructions created from the expansion.
72void ARMExpandPseudo::TransferImpOps(MachineInstr &OldMI,
73 MachineInstrBuilder &UseMI,
74 MachineInstrBuilder &DefMI) {
Evan Cheng6cc775f2011-06-28 19:10:37 +000075 const MCInstrDesc &Desc = OldMI.getDesc();
Evan Cheng7c1f56f2010-05-12 23:13:12 +000076 for (unsigned i = Desc.getNumOperands(), e = OldMI.getNumOperands();
77 i != e; ++i) {
78 const MachineOperand &MO = OldMI.getOperand(i);
79 assert(MO.isReg() && MO.getReg());
80 if (MO.isUse())
Bob Wilson4ccd5ce2010-09-09 00:15:32 +000081 UseMI.addOperand(MO);
Evan Cheng7c1f56f2010-05-12 23:13:12 +000082 else
Bob Wilson4ccd5ce2010-09-09 00:15:32 +000083 DefMI.addOperand(MO);
Evan Cheng7c1f56f2010-05-12 23:13:12 +000084 }
85}
86
Bob Wilsond5c57a52010-09-13 23:01:35 +000087namespace {
88 // Constants for register spacing in NEON load/store instructions.
89 // For quad-register load-lane and store-lane pseudo instructors, the
90 // spacing is initially assumed to be EvenDblSpc, and that is changed to
91 // OddDblSpc depending on the lane number operand.
92 enum NEONRegSpacing {
93 SingleSpc,
94 EvenDblSpc,
95 OddDblSpc
96 };
97
98 // Entries for NEON load/store information table. The table is sorted by
99 // PseudoOpc for fast binary-search lookups.
100 struct NEONLdStTableEntry {
Craig Topperca658c22012-03-11 07:16:55 +0000101 uint16_t PseudoOpc;
102 uint16_t RealOpc;
Bob Wilsond5c57a52010-09-13 23:01:35 +0000103 bool IsLoad;
Jim Grosbache4c8e692011-10-31 19:11:23 +0000104 bool isUpdating;
105 bool hasWritebackOperand;
Craig Topper980739a2012-09-20 06:14:08 +0000106 uint8_t RegSpacing; // One of type NEONRegSpacing
107 uint8_t NumRegs; // D registers loaded or stored
108 uint8_t RegElts; // elements per D register; used for lane ops
Jim Grosbach2f2e3c42011-10-21 18:54:25 +0000109 // FIXME: Temporary flag to denote whether the real instruction takes
110 // a single register (like the encoding) or all of the registers in
111 // the list (like the asm syntax and the isel DAG). When all definitions
112 // are converted to take only the single encoded register, this will
113 // go away.
114 bool copyAllListRegs;
Bob Wilsond5c57a52010-09-13 23:01:35 +0000115
116 // Comparison methods for binary search of the table.
117 bool operator<(const NEONLdStTableEntry &TE) const {
118 return PseudoOpc < TE.PseudoOpc;
119 }
120 friend bool operator<(const NEONLdStTableEntry &TE, unsigned PseudoOpc) {
121 return TE.PseudoOpc < PseudoOpc;
122 }
Chandler Carruth88c54b82010-10-23 08:10:43 +0000123 friend bool LLVM_ATTRIBUTE_UNUSED operator<(unsigned PseudoOpc,
124 const NEONLdStTableEntry &TE) {
Bob Wilsond5c57a52010-09-13 23:01:35 +0000125 return PseudoOpc < TE.PseudoOpc;
126 }
127 };
128}
129
130static const NEONLdStTableEntry NEONLdStTable[] = {
Jim Grosbache4c8e692011-10-31 19:11:23 +0000131{ ARM::VLD1LNq16Pseudo, ARM::VLD1LNd16, true, false, false, EvenDblSpc, 1, 4 ,true},
132{ ARM::VLD1LNq16Pseudo_UPD, ARM::VLD1LNd16_UPD, true, true, true, EvenDblSpc, 1, 4 ,true},
133{ ARM::VLD1LNq32Pseudo, ARM::VLD1LNd32, true, false, false, EvenDblSpc, 1, 2 ,true},
134{ ARM::VLD1LNq32Pseudo_UPD, ARM::VLD1LNd32_UPD, true, true, true, EvenDblSpc, 1, 2 ,true},
135{ ARM::VLD1LNq8Pseudo, ARM::VLD1LNd8, true, false, false, EvenDblSpc, 1, 8 ,true},
136{ ARM::VLD1LNq8Pseudo_UPD, ARM::VLD1LNd8_UPD, true, true, true, EvenDblSpc, 1, 8 ,true},
Bob Wilsondc449902010-11-01 22:04:05 +0000137
Jim Grosbache4c8e692011-10-31 19:11:23 +0000138{ ARM::VLD1d64QPseudo, ARM::VLD1d64Q, true, false, false, SingleSpc, 4, 1 ,false},
139{ ARM::VLD1d64TPseudo, ARM::VLD1d64T, true, false, false, SingleSpc, 3, 1 ,false},
Bob Wilsond5c57a52010-09-13 23:01:35 +0000140
Jim Grosbache4c8e692011-10-31 19:11:23 +0000141{ ARM::VLD2LNd16Pseudo, ARM::VLD2LNd16, true, false, false, SingleSpc, 2, 4 ,true},
142{ ARM::VLD2LNd16Pseudo_UPD, ARM::VLD2LNd16_UPD, true, true, true, SingleSpc, 2, 4 ,true},
143{ ARM::VLD2LNd32Pseudo, ARM::VLD2LNd32, true, false, false, SingleSpc, 2, 2 ,true},
144{ ARM::VLD2LNd32Pseudo_UPD, ARM::VLD2LNd32_UPD, true, true, true, SingleSpc, 2, 2 ,true},
145{ ARM::VLD2LNd8Pseudo, ARM::VLD2LNd8, true, false, false, SingleSpc, 2, 8 ,true},
146{ ARM::VLD2LNd8Pseudo_UPD, ARM::VLD2LNd8_UPD, true, true, true, SingleSpc, 2, 8 ,true},
147{ ARM::VLD2LNq16Pseudo, ARM::VLD2LNq16, true, false, false, EvenDblSpc, 2, 4 ,true},
148{ ARM::VLD2LNq16Pseudo_UPD, ARM::VLD2LNq16_UPD, true, true, true, EvenDblSpc, 2, 4 ,true},
149{ ARM::VLD2LNq32Pseudo, ARM::VLD2LNq32, true, false, false, EvenDblSpc, 2, 2 ,true},
150{ ARM::VLD2LNq32Pseudo_UPD, ARM::VLD2LNq32_UPD, true, true, true, EvenDblSpc, 2, 2 ,true},
Bob Wilsond5c57a52010-09-13 23:01:35 +0000151
Jim Grosbache4c8e692011-10-31 19:11:23 +0000152{ ARM::VLD2q16Pseudo, ARM::VLD2q16, true, false, false, SingleSpc, 4, 4 ,false},
Jim Grosbachd146a022011-12-09 21:28:25 +0000153{ ARM::VLD2q16PseudoWB_fixed, ARM::VLD2q16wb_fixed, true, true, false, SingleSpc, 4, 4 ,false},
154{ ARM::VLD2q16PseudoWB_register, ARM::VLD2q16wb_register, true, true, true, SingleSpc, 4, 4 ,false},
Jim Grosbache4c8e692011-10-31 19:11:23 +0000155{ ARM::VLD2q32Pseudo, ARM::VLD2q32, true, false, false, SingleSpc, 4, 2 ,false},
Jim Grosbachd146a022011-12-09 21:28:25 +0000156{ ARM::VLD2q32PseudoWB_fixed, ARM::VLD2q32wb_fixed, true, true, false, SingleSpc, 4, 2 ,false},
157{ ARM::VLD2q32PseudoWB_register, ARM::VLD2q32wb_register, true, true, true, SingleSpc, 4, 2 ,false},
Jim Grosbache4c8e692011-10-31 19:11:23 +0000158{ ARM::VLD2q8Pseudo, ARM::VLD2q8, true, false, false, SingleSpc, 4, 8 ,false},
Jim Grosbachd146a022011-12-09 21:28:25 +0000159{ ARM::VLD2q8PseudoWB_fixed, ARM::VLD2q8wb_fixed, true, true, false, SingleSpc, 4, 8 ,false},
160{ ARM::VLD2q8PseudoWB_register, ARM::VLD2q8wb_register, true, true, true, SingleSpc, 4, 8 ,false},
Bob Wilsond5c57a52010-09-13 23:01:35 +0000161
Jim Grosbache4c8e692011-10-31 19:11:23 +0000162{ ARM::VLD3DUPd16Pseudo, ARM::VLD3DUPd16, true, false, false, SingleSpc, 3, 4,true},
163{ ARM::VLD3DUPd16Pseudo_UPD, ARM::VLD3DUPd16_UPD, true, true, true, SingleSpc, 3, 4,true},
164{ ARM::VLD3DUPd32Pseudo, ARM::VLD3DUPd32, true, false, false, SingleSpc, 3, 2,true},
165{ ARM::VLD3DUPd32Pseudo_UPD, ARM::VLD3DUPd32_UPD, true, true, true, SingleSpc, 3, 2,true},
166{ ARM::VLD3DUPd8Pseudo, ARM::VLD3DUPd8, true, false, false, SingleSpc, 3, 8,true},
167{ ARM::VLD3DUPd8Pseudo_UPD, ARM::VLD3DUPd8_UPD, true, true, true, SingleSpc, 3, 8,true},
Bob Wilson77ab1652010-11-29 19:35:29 +0000168
Jim Grosbache4c8e692011-10-31 19:11:23 +0000169{ ARM::VLD3LNd16Pseudo, ARM::VLD3LNd16, true, false, false, SingleSpc, 3, 4 ,true},
170{ ARM::VLD3LNd16Pseudo_UPD, ARM::VLD3LNd16_UPD, true, true, true, SingleSpc, 3, 4 ,true},
171{ ARM::VLD3LNd32Pseudo, ARM::VLD3LNd32, true, false, false, SingleSpc, 3, 2 ,true},
172{ ARM::VLD3LNd32Pseudo_UPD, ARM::VLD3LNd32_UPD, true, true, true, SingleSpc, 3, 2 ,true},
173{ ARM::VLD3LNd8Pseudo, ARM::VLD3LNd8, true, false, false, SingleSpc, 3, 8 ,true},
174{ ARM::VLD3LNd8Pseudo_UPD, ARM::VLD3LNd8_UPD, true, true, true, SingleSpc, 3, 8 ,true},
175{ ARM::VLD3LNq16Pseudo, ARM::VLD3LNq16, true, false, false, EvenDblSpc, 3, 4 ,true},
176{ ARM::VLD3LNq16Pseudo_UPD, ARM::VLD3LNq16_UPD, true, true, true, EvenDblSpc, 3, 4 ,true},
177{ ARM::VLD3LNq32Pseudo, ARM::VLD3LNq32, true, false, false, EvenDblSpc, 3, 2 ,true},
178{ ARM::VLD3LNq32Pseudo_UPD, ARM::VLD3LNq32_UPD, true, true, true, EvenDblSpc, 3, 2 ,true},
Bob Wilsond5c57a52010-09-13 23:01:35 +0000179
Jim Grosbache4c8e692011-10-31 19:11:23 +0000180{ ARM::VLD3d16Pseudo, ARM::VLD3d16, true, false, false, SingleSpc, 3, 4 ,true},
181{ ARM::VLD3d16Pseudo_UPD, ARM::VLD3d16_UPD, true, true, true, SingleSpc, 3, 4 ,true},
182{ ARM::VLD3d32Pseudo, ARM::VLD3d32, true, false, false, SingleSpc, 3, 2 ,true},
183{ ARM::VLD3d32Pseudo_UPD, ARM::VLD3d32_UPD, true, true, true, SingleSpc, 3, 2 ,true},
184{ ARM::VLD3d8Pseudo, ARM::VLD3d8, true, false, false, SingleSpc, 3, 8 ,true},
185{ ARM::VLD3d8Pseudo_UPD, ARM::VLD3d8_UPD, true, true, true, SingleSpc, 3, 8 ,true},
Bob Wilsond5c57a52010-09-13 23:01:35 +0000186
Jim Grosbache4c8e692011-10-31 19:11:23 +0000187{ ARM::VLD3q16Pseudo_UPD, ARM::VLD3q16_UPD, true, true, true, EvenDblSpc, 3, 4 ,true},
188{ ARM::VLD3q16oddPseudo, ARM::VLD3q16, true, false, false, OddDblSpc, 3, 4 ,true},
189{ ARM::VLD3q16oddPseudo_UPD, ARM::VLD3q16_UPD, true, true, true, OddDblSpc, 3, 4 ,true},
190{ ARM::VLD3q32Pseudo_UPD, ARM::VLD3q32_UPD, true, true, true, EvenDblSpc, 3, 2 ,true},
191{ ARM::VLD3q32oddPseudo, ARM::VLD3q32, true, false, false, OddDblSpc, 3, 2 ,true},
192{ ARM::VLD3q32oddPseudo_UPD, ARM::VLD3q32_UPD, true, true, true, OddDblSpc, 3, 2 ,true},
193{ ARM::VLD3q8Pseudo_UPD, ARM::VLD3q8_UPD, true, true, true, EvenDblSpc, 3, 8 ,true},
194{ ARM::VLD3q8oddPseudo, ARM::VLD3q8, true, false, false, OddDblSpc, 3, 8 ,true},
195{ ARM::VLD3q8oddPseudo_UPD, ARM::VLD3q8_UPD, true, true, true, OddDblSpc, 3, 8 ,true},
Bob Wilsond5c57a52010-09-13 23:01:35 +0000196
Jim Grosbache4c8e692011-10-31 19:11:23 +0000197{ ARM::VLD4DUPd16Pseudo, ARM::VLD4DUPd16, true, false, false, SingleSpc, 4, 4,true},
198{ ARM::VLD4DUPd16Pseudo_UPD, ARM::VLD4DUPd16_UPD, true, true, true, SingleSpc, 4, 4,true},
199{ ARM::VLD4DUPd32Pseudo, ARM::VLD4DUPd32, true, false, false, SingleSpc, 4, 2,true},
200{ ARM::VLD4DUPd32Pseudo_UPD, ARM::VLD4DUPd32_UPD, true, true, true, SingleSpc, 4, 2,true},
201{ ARM::VLD4DUPd8Pseudo, ARM::VLD4DUPd8, true, false, false, SingleSpc, 4, 8,true},
202{ ARM::VLD4DUPd8Pseudo_UPD, ARM::VLD4DUPd8_UPD, true, true, true, SingleSpc, 4, 8,true},
Bob Wilson431ac4ef2010-11-30 00:00:35 +0000203
Jim Grosbache4c8e692011-10-31 19:11:23 +0000204{ ARM::VLD4LNd16Pseudo, ARM::VLD4LNd16, true, false, false, SingleSpc, 4, 4 ,true},
205{ ARM::VLD4LNd16Pseudo_UPD, ARM::VLD4LNd16_UPD, true, true, true, SingleSpc, 4, 4 ,true},
206{ ARM::VLD4LNd32Pseudo, ARM::VLD4LNd32, true, false, false, SingleSpc, 4, 2 ,true},
207{ ARM::VLD4LNd32Pseudo_UPD, ARM::VLD4LNd32_UPD, true, true, true, SingleSpc, 4, 2 ,true},
208{ ARM::VLD4LNd8Pseudo, ARM::VLD4LNd8, true, false, false, SingleSpc, 4, 8 ,true},
209{ ARM::VLD4LNd8Pseudo_UPD, ARM::VLD4LNd8_UPD, true, true, true, SingleSpc, 4, 8 ,true},
210{ ARM::VLD4LNq16Pseudo, ARM::VLD4LNq16, true, false, false, EvenDblSpc, 4, 4 ,true},
211{ ARM::VLD4LNq16Pseudo_UPD, ARM::VLD4LNq16_UPD, true, true, true, EvenDblSpc, 4, 4 ,true},
212{ ARM::VLD4LNq32Pseudo, ARM::VLD4LNq32, true, false, false, EvenDblSpc, 4, 2 ,true},
213{ ARM::VLD4LNq32Pseudo_UPD, ARM::VLD4LNq32_UPD, true, true, true, EvenDblSpc, 4, 2 ,true},
Bob Wilsond5c57a52010-09-13 23:01:35 +0000214
Jim Grosbache4c8e692011-10-31 19:11:23 +0000215{ ARM::VLD4d16Pseudo, ARM::VLD4d16, true, false, false, SingleSpc, 4, 4 ,true},
216{ ARM::VLD4d16Pseudo_UPD, ARM::VLD4d16_UPD, true, true, true, SingleSpc, 4, 4 ,true},
217{ ARM::VLD4d32Pseudo, ARM::VLD4d32, true, false, false, SingleSpc, 4, 2 ,true},
218{ ARM::VLD4d32Pseudo_UPD, ARM::VLD4d32_UPD, true, true, true, SingleSpc, 4, 2 ,true},
219{ ARM::VLD4d8Pseudo, ARM::VLD4d8, true, false, false, SingleSpc, 4, 8 ,true},
220{ ARM::VLD4d8Pseudo_UPD, ARM::VLD4d8_UPD, true, true, true, SingleSpc, 4, 8 ,true},
Bob Wilsond5c57a52010-09-13 23:01:35 +0000221
Jim Grosbache4c8e692011-10-31 19:11:23 +0000222{ ARM::VLD4q16Pseudo_UPD, ARM::VLD4q16_UPD, true, true, true, EvenDblSpc, 4, 4 ,true},
223{ ARM::VLD4q16oddPseudo, ARM::VLD4q16, true, false, false, OddDblSpc, 4, 4 ,true},
224{ ARM::VLD4q16oddPseudo_UPD, ARM::VLD4q16_UPD, true, true, true, OddDblSpc, 4, 4 ,true},
225{ ARM::VLD4q32Pseudo_UPD, ARM::VLD4q32_UPD, true, true, true, EvenDblSpc, 4, 2 ,true},
226{ ARM::VLD4q32oddPseudo, ARM::VLD4q32, true, false, false, OddDblSpc, 4, 2 ,true},
227{ ARM::VLD4q32oddPseudo_UPD, ARM::VLD4q32_UPD, true, true, true, OddDblSpc, 4, 2 ,true},
228{ ARM::VLD4q8Pseudo_UPD, ARM::VLD4q8_UPD, true, true, true, EvenDblSpc, 4, 8 ,true},
229{ ARM::VLD4q8oddPseudo, ARM::VLD4q8, true, false, false, OddDblSpc, 4, 8 ,true},
230{ ARM::VLD4q8oddPseudo_UPD, ARM::VLD4q8_UPD, true, true, true, OddDblSpc, 4, 8 ,true},
Bob Wilsond5c57a52010-09-13 23:01:35 +0000231
Jim Grosbache4c8e692011-10-31 19:11:23 +0000232{ ARM::VST1LNq16Pseudo, ARM::VST1LNd16, false, false, false, EvenDblSpc, 1, 4 ,true},
233{ ARM::VST1LNq16Pseudo_UPD, ARM::VST1LNd16_UPD, false, true, true, EvenDblSpc, 1, 4 ,true},
234{ ARM::VST1LNq32Pseudo, ARM::VST1LNd32, false, false, false, EvenDblSpc, 1, 2 ,true},
235{ ARM::VST1LNq32Pseudo_UPD, ARM::VST1LNd32_UPD, false, true, true, EvenDblSpc, 1, 2 ,true},
236{ ARM::VST1LNq8Pseudo, ARM::VST1LNd8, false, false, false, EvenDblSpc, 1, 8 ,true},
237{ ARM::VST1LNq8Pseudo_UPD, ARM::VST1LNd8_UPD, false, true, true, EvenDblSpc, 1, 8 ,true},
Bob Wilsond80b29d2010-11-02 21:18:25 +0000238
Jim Grosbach5ee209c2011-11-29 22:58:48 +0000239{ ARM::VST1d64QPseudo, ARM::VST1d64Q, false, false, false, SingleSpc, 4, 1 ,false},
240{ ARM::VST1d64QPseudoWB_fixed, ARM::VST1d64Qwb_fixed, false, true, false, SingleSpc, 4, 1 ,false},
241{ ARM::VST1d64QPseudoWB_register, ARM::VST1d64Qwb_register, false, true, true, SingleSpc, 4, 1 ,false},
Jim Grosbach98d032f2011-11-29 22:38:04 +0000242{ ARM::VST1d64TPseudo, ARM::VST1d64T, false, false, false, SingleSpc, 3, 1 ,false},
243{ ARM::VST1d64TPseudoWB_fixed, ARM::VST1d64Twb_fixed, false, true, false, SingleSpc, 3, 1 ,false},
244{ ARM::VST1d64TPseudoWB_register, ARM::VST1d64Twb_register, false, true, true, SingleSpc, 3, 1 ,false},
Bob Wilsond5c57a52010-09-13 23:01:35 +0000245
Jim Grosbache4c8e692011-10-31 19:11:23 +0000246{ ARM::VST2LNd16Pseudo, ARM::VST2LNd16, false, false, false, SingleSpc, 2, 4 ,true},
247{ ARM::VST2LNd16Pseudo_UPD, ARM::VST2LNd16_UPD, false, true, true, SingleSpc, 2, 4 ,true},
248{ ARM::VST2LNd32Pseudo, ARM::VST2LNd32, false, false, false, SingleSpc, 2, 2 ,true},
249{ ARM::VST2LNd32Pseudo_UPD, ARM::VST2LNd32_UPD, false, true, true, SingleSpc, 2, 2 ,true},
250{ ARM::VST2LNd8Pseudo, ARM::VST2LNd8, false, false, false, SingleSpc, 2, 8 ,true},
251{ ARM::VST2LNd8Pseudo_UPD, ARM::VST2LNd8_UPD, false, true, true, SingleSpc, 2, 8 ,true},
252{ ARM::VST2LNq16Pseudo, ARM::VST2LNq16, false, false, false, EvenDblSpc, 2, 4,true},
253{ ARM::VST2LNq16Pseudo_UPD, ARM::VST2LNq16_UPD, false, true, true, EvenDblSpc, 2, 4,true},
254{ ARM::VST2LNq32Pseudo, ARM::VST2LNq32, false, false, false, EvenDblSpc, 2, 2,true},
255{ ARM::VST2LNq32Pseudo_UPD, ARM::VST2LNq32_UPD, false, true, true, EvenDblSpc, 2, 2,true},
Bob Wilsond5c57a52010-09-13 23:01:35 +0000256
Jim Grosbach8d246182011-12-14 19:35:22 +0000257{ ARM::VST2q16Pseudo, ARM::VST2q16, false, false, false, SingleSpc, 4, 4 ,false},
Jim Grosbach88ac7612011-12-14 21:32:11 +0000258{ ARM::VST2q16PseudoWB_fixed, ARM::VST2q16wb_fixed, false, true, false, SingleSpc, 4, 4 ,false},
259{ ARM::VST2q16PseudoWB_register, ARM::VST2q16wb_register, false, true, true, SingleSpc, 4, 4 ,false},
Jim Grosbach8d246182011-12-14 19:35:22 +0000260{ ARM::VST2q32Pseudo, ARM::VST2q32, false, false, false, SingleSpc, 4, 2 ,false},
Jim Grosbach88ac7612011-12-14 21:32:11 +0000261{ ARM::VST2q32PseudoWB_fixed, ARM::VST2q32wb_fixed, false, true, false, SingleSpc, 4, 2 ,false},
262{ ARM::VST2q32PseudoWB_register, ARM::VST2q32wb_register, false, true, true, SingleSpc, 4, 2 ,false},
Jim Grosbach8d246182011-12-14 19:35:22 +0000263{ ARM::VST2q8Pseudo, ARM::VST2q8, false, false, false, SingleSpc, 4, 8 ,false},
Jim Grosbach88ac7612011-12-14 21:32:11 +0000264{ ARM::VST2q8PseudoWB_fixed, ARM::VST2q8wb_fixed, false, true, false, SingleSpc, 4, 8 ,false},
265{ ARM::VST2q8PseudoWB_register, ARM::VST2q8wb_register, false, true, true, SingleSpc, 4, 8 ,false},
Bob Wilsond5c57a52010-09-13 23:01:35 +0000266
Jim Grosbache4c8e692011-10-31 19:11:23 +0000267{ ARM::VST3LNd16Pseudo, ARM::VST3LNd16, false, false, false, SingleSpc, 3, 4 ,true},
268{ ARM::VST3LNd16Pseudo_UPD, ARM::VST3LNd16_UPD, false, true, true, SingleSpc, 3, 4 ,true},
269{ ARM::VST3LNd32Pseudo, ARM::VST3LNd32, false, false, false, SingleSpc, 3, 2 ,true},
270{ ARM::VST3LNd32Pseudo_UPD, ARM::VST3LNd32_UPD, false, true, true, SingleSpc, 3, 2 ,true},
271{ ARM::VST3LNd8Pseudo, ARM::VST3LNd8, false, false, false, SingleSpc, 3, 8 ,true},
272{ ARM::VST3LNd8Pseudo_UPD, ARM::VST3LNd8_UPD, false, true, true, SingleSpc, 3, 8 ,true},
273{ ARM::VST3LNq16Pseudo, ARM::VST3LNq16, false, false, false, EvenDblSpc, 3, 4,true},
274{ ARM::VST3LNq16Pseudo_UPD, ARM::VST3LNq16_UPD, false, true, true, EvenDblSpc, 3, 4,true},
275{ ARM::VST3LNq32Pseudo, ARM::VST3LNq32, false, false, false, EvenDblSpc, 3, 2,true},
276{ ARM::VST3LNq32Pseudo_UPD, ARM::VST3LNq32_UPD, false, true, true, EvenDblSpc, 3, 2,true},
Bob Wilsond5c57a52010-09-13 23:01:35 +0000277
Jim Grosbache4c8e692011-10-31 19:11:23 +0000278{ ARM::VST3d16Pseudo, ARM::VST3d16, false, false, false, SingleSpc, 3, 4 ,true},
279{ ARM::VST3d16Pseudo_UPD, ARM::VST3d16_UPD, false, true, true, SingleSpc, 3, 4 ,true},
280{ ARM::VST3d32Pseudo, ARM::VST3d32, false, false, false, SingleSpc, 3, 2 ,true},
281{ ARM::VST3d32Pseudo_UPD, ARM::VST3d32_UPD, false, true, true, SingleSpc, 3, 2 ,true},
282{ ARM::VST3d8Pseudo, ARM::VST3d8, false, false, false, SingleSpc, 3, 8 ,true},
283{ ARM::VST3d8Pseudo_UPD, ARM::VST3d8_UPD, false, true, true, SingleSpc, 3, 8 ,true},
Bob Wilsond5c57a52010-09-13 23:01:35 +0000284
Jim Grosbache4c8e692011-10-31 19:11:23 +0000285{ ARM::VST3q16Pseudo_UPD, ARM::VST3q16_UPD, false, true, true, EvenDblSpc, 3, 4 ,true},
286{ ARM::VST3q16oddPseudo, ARM::VST3q16, false, false, false, OddDblSpc, 3, 4 ,true},
287{ ARM::VST3q16oddPseudo_UPD, ARM::VST3q16_UPD, false, true, true, OddDblSpc, 3, 4 ,true},
288{ ARM::VST3q32Pseudo_UPD, ARM::VST3q32_UPD, false, true, true, EvenDblSpc, 3, 2 ,true},
289{ ARM::VST3q32oddPseudo, ARM::VST3q32, false, false, false, OddDblSpc, 3, 2 ,true},
290{ ARM::VST3q32oddPseudo_UPD, ARM::VST3q32_UPD, false, true, true, OddDblSpc, 3, 2 ,true},
291{ ARM::VST3q8Pseudo_UPD, ARM::VST3q8_UPD, false, true, true, EvenDblSpc, 3, 8 ,true},
292{ ARM::VST3q8oddPseudo, ARM::VST3q8, false, false, false, OddDblSpc, 3, 8 ,true},
293{ ARM::VST3q8oddPseudo_UPD, ARM::VST3q8_UPD, false, true, true, OddDblSpc, 3, 8 ,true},
Bob Wilsond5c57a52010-09-13 23:01:35 +0000294
Jim Grosbache4c8e692011-10-31 19:11:23 +0000295{ ARM::VST4LNd16Pseudo, ARM::VST4LNd16, false, false, false, SingleSpc, 4, 4 ,true},
296{ ARM::VST4LNd16Pseudo_UPD, ARM::VST4LNd16_UPD, false, true, true, SingleSpc, 4, 4 ,true},
297{ ARM::VST4LNd32Pseudo, ARM::VST4LNd32, false, false, false, SingleSpc, 4, 2 ,true},
298{ ARM::VST4LNd32Pseudo_UPD, ARM::VST4LNd32_UPD, false, true, true, SingleSpc, 4, 2 ,true},
299{ ARM::VST4LNd8Pseudo, ARM::VST4LNd8, false, false, false, SingleSpc, 4, 8 ,true},
300{ ARM::VST4LNd8Pseudo_UPD, ARM::VST4LNd8_UPD, false, true, true, SingleSpc, 4, 8 ,true},
301{ ARM::VST4LNq16Pseudo, ARM::VST4LNq16, false, false, false, EvenDblSpc, 4, 4,true},
302{ ARM::VST4LNq16Pseudo_UPD, ARM::VST4LNq16_UPD, false, true, true, EvenDblSpc, 4, 4,true},
303{ ARM::VST4LNq32Pseudo, ARM::VST4LNq32, false, false, false, EvenDblSpc, 4, 2,true},
304{ ARM::VST4LNq32Pseudo_UPD, ARM::VST4LNq32_UPD, false, true, true, EvenDblSpc, 4, 2,true},
Bob Wilsond5c57a52010-09-13 23:01:35 +0000305
Jim Grosbache4c8e692011-10-31 19:11:23 +0000306{ ARM::VST4d16Pseudo, ARM::VST4d16, false, false, false, SingleSpc, 4, 4 ,true},
307{ ARM::VST4d16Pseudo_UPD, ARM::VST4d16_UPD, false, true, true, SingleSpc, 4, 4 ,true},
308{ ARM::VST4d32Pseudo, ARM::VST4d32, false, false, false, SingleSpc, 4, 2 ,true},
309{ ARM::VST4d32Pseudo_UPD, ARM::VST4d32_UPD, false, true, true, SingleSpc, 4, 2 ,true},
310{ ARM::VST4d8Pseudo, ARM::VST4d8, false, false, false, SingleSpc, 4, 8 ,true},
311{ ARM::VST4d8Pseudo_UPD, ARM::VST4d8_UPD, false, true, true, SingleSpc, 4, 8 ,true},
Bob Wilsond5c57a52010-09-13 23:01:35 +0000312
Jim Grosbache4c8e692011-10-31 19:11:23 +0000313{ ARM::VST4q16Pseudo_UPD, ARM::VST4q16_UPD, false, true, true, EvenDblSpc, 4, 4 ,true},
314{ ARM::VST4q16oddPseudo, ARM::VST4q16, false, false, false, OddDblSpc, 4, 4 ,true},
315{ ARM::VST4q16oddPseudo_UPD, ARM::VST4q16_UPD, false, true, true, OddDblSpc, 4, 4 ,true},
316{ ARM::VST4q32Pseudo_UPD, ARM::VST4q32_UPD, false, true, true, EvenDblSpc, 4, 2 ,true},
317{ ARM::VST4q32oddPseudo, ARM::VST4q32, false, false, false, OddDblSpc, 4, 2 ,true},
318{ ARM::VST4q32oddPseudo_UPD, ARM::VST4q32_UPD, false, true, true, OddDblSpc, 4, 2 ,true},
319{ ARM::VST4q8Pseudo_UPD, ARM::VST4q8_UPD, false, true, true, EvenDblSpc, 4, 8 ,true},
320{ ARM::VST4q8oddPseudo, ARM::VST4q8, false, false, false, OddDblSpc, 4, 8 ,true},
321{ ARM::VST4q8oddPseudo_UPD, ARM::VST4q8_UPD, false, true, true, OddDblSpc, 4, 8 ,true}
Bob Wilsond5c57a52010-09-13 23:01:35 +0000322};
323
324/// LookupNEONLdSt - Search the NEONLdStTable for information about a NEON
325/// load or store pseudo instruction.
326static const NEONLdStTableEntry *LookupNEONLdSt(unsigned Opcode) {
Craig Topperca658c22012-03-11 07:16:55 +0000327 const unsigned NumEntries = array_lengthof(NEONLdStTable);
Bob Wilsond5c57a52010-09-13 23:01:35 +0000328
329#ifndef NDEBUG
330 // Make sure the table is sorted.
331 static bool TableChecked = false;
332 if (!TableChecked) {
333 for (unsigned i = 0; i != NumEntries-1; ++i)
334 assert(NEONLdStTable[i] < NEONLdStTable[i+1] &&
335 "NEONLdStTable is not sorted!");
336 TableChecked = true;
337 }
338#endif
339
340 const NEONLdStTableEntry *I =
341 std::lower_bound(NEONLdStTable, NEONLdStTable + NumEntries, Opcode);
342 if (I != NEONLdStTable + NumEntries && I->PseudoOpc == Opcode)
343 return I;
344 return NULL;
345}
346
347/// GetDSubRegs - Get 4 D subregisters of a Q, QQ, or QQQQ register,
348/// corresponding to the specified register spacing. Not all of the results
349/// are necessarily valid, e.g., a Q register only has 2 D subregisters.
350static void GetDSubRegs(unsigned Reg, NEONRegSpacing RegSpc,
351 const TargetRegisterInfo *TRI, unsigned &D0,
352 unsigned &D1, unsigned &D2, unsigned &D3) {
353 if (RegSpc == SingleSpc) {
354 D0 = TRI->getSubReg(Reg, ARM::dsub_0);
355 D1 = TRI->getSubReg(Reg, ARM::dsub_1);
356 D2 = TRI->getSubReg(Reg, ARM::dsub_2);
357 D3 = TRI->getSubReg(Reg, ARM::dsub_3);
358 } else if (RegSpc == EvenDblSpc) {
359 D0 = TRI->getSubReg(Reg, ARM::dsub_0);
360 D1 = TRI->getSubReg(Reg, ARM::dsub_2);
361 D2 = TRI->getSubReg(Reg, ARM::dsub_4);
362 D3 = TRI->getSubReg(Reg, ARM::dsub_6);
363 } else {
364 assert(RegSpc == OddDblSpc && "unknown register spacing");
365 D0 = TRI->getSubReg(Reg, ARM::dsub_1);
366 D1 = TRI->getSubReg(Reg, ARM::dsub_3);
367 D2 = TRI->getSubReg(Reg, ARM::dsub_5);
368 D3 = TRI->getSubReg(Reg, ARM::dsub_7);
Bob Wilsonc597fd3b2010-09-13 23:55:10 +0000369 }
Bob Wilsond5c57a52010-09-13 23:01:35 +0000370}
371
Bob Wilson5a1df802010-09-02 16:17:29 +0000372/// ExpandVLD - Translate VLD pseudo instructions with Q, QQ or QQQQ register
373/// operands to real VLD instructions with D register operands.
Bob Wilsond5c57a52010-09-13 23:01:35 +0000374void ARMExpandPseudo::ExpandVLD(MachineBasicBlock::iterator &MBBI) {
Bob Wilson75a64082010-09-02 16:00:54 +0000375 MachineInstr &MI = *MBBI;
376 MachineBasicBlock &MBB = *MI.getParent();
377
Bob Wilsond5c57a52010-09-13 23:01:35 +0000378 const NEONLdStTableEntry *TableEntry = LookupNEONLdSt(MI.getOpcode());
379 assert(TableEntry && TableEntry->IsLoad && "NEONLdStTable lookup failed");
Craig Topper980739a2012-09-20 06:14:08 +0000380 NEONRegSpacing RegSpc = (NEONRegSpacing)TableEntry->RegSpacing;
Bob Wilsond5c57a52010-09-13 23:01:35 +0000381 unsigned NumRegs = TableEntry->NumRegs;
382
383 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MI.getDebugLoc(),
384 TII->get(TableEntry->RealOpc));
Bob Wilson75a64082010-09-02 16:00:54 +0000385 unsigned OpIdx = 0;
386
387 bool DstIsDead = MI.getOperand(OpIdx).isDead();
388 unsigned DstReg = MI.getOperand(OpIdx++).getReg();
389 unsigned D0, D1, D2, D3;
Bob Wilsond5c57a52010-09-13 23:01:35 +0000390 GetDSubRegs(DstReg, RegSpc, TRI, D0, D1, D2, D3);
Jim Grosbach2f2e3c42011-10-21 18:54:25 +0000391 MIB.addReg(D0, RegState::Define | getDeadRegState(DstIsDead));
392 if (NumRegs > 1 && TableEntry->copyAllListRegs)
393 MIB.addReg(D1, RegState::Define | getDeadRegState(DstIsDead));
394 if (NumRegs > 2 && TableEntry->copyAllListRegs)
Bob Wilson35fafca2010-09-03 18:16:02 +0000395 MIB.addReg(D2, RegState::Define | getDeadRegState(DstIsDead));
Jim Grosbach2f2e3c42011-10-21 18:54:25 +0000396 if (NumRegs > 3 && TableEntry->copyAllListRegs)
Bob Wilson35fafca2010-09-03 18:16:02 +0000397 MIB.addReg(D3, RegState::Define | getDeadRegState(DstIsDead));
Bob Wilson75a64082010-09-02 16:00:54 +0000398
Jim Grosbache4c8e692011-10-31 19:11:23 +0000399 if (TableEntry->isUpdating)
Bob Wilson4ccd5ce2010-09-09 00:15:32 +0000400 MIB.addOperand(MI.getOperand(OpIdx++));
401
Bob Wilson75a64082010-09-02 16:00:54 +0000402 // Copy the addrmode6 operands.
Bob Wilson4ccd5ce2010-09-09 00:15:32 +0000403 MIB.addOperand(MI.getOperand(OpIdx++));
404 MIB.addOperand(MI.getOperand(OpIdx++));
405 // Copy the am6offset operand.
Jim Grosbache4c8e692011-10-31 19:11:23 +0000406 if (TableEntry->hasWritebackOperand)
Bob Wilson4ccd5ce2010-09-09 00:15:32 +0000407 MIB.addOperand(MI.getOperand(OpIdx++));
Bob Wilson75a64082010-09-02 16:00:54 +0000408
Bob Wilson84971c82010-09-09 00:38:32 +0000409 // For an instruction writing double-spaced subregs, the pseudo instruction
Bob Wilson450c6cf2010-09-16 04:25:37 +0000410 // has an extra operand that is a use of the super-register. Record the
411 // operand index and skip over it.
412 unsigned SrcOpIdx = 0;
413 if (RegSpc == EvenDblSpc || RegSpc == OddDblSpc)
414 SrcOpIdx = OpIdx++;
415
416 // Copy the predicate operands.
417 MIB.addOperand(MI.getOperand(OpIdx++));
418 MIB.addOperand(MI.getOperand(OpIdx++));
419
420 // Copy the super-register source operand used for double-spaced subregs over
Bob Wilson84971c82010-09-09 00:38:32 +0000421 // to the new instruction as an implicit operand.
Bob Wilson450c6cf2010-09-16 04:25:37 +0000422 if (SrcOpIdx != 0) {
423 MachineOperand MO = MI.getOperand(SrcOpIdx);
Bob Wilson84971c82010-09-09 00:38:32 +0000424 MO.setImplicit(true);
425 MIB.addOperand(MO);
426 }
Bob Wilson35fafca2010-09-03 18:16:02 +0000427 // Add an implicit def for the super-register.
428 MIB.addReg(DstReg, RegState::ImplicitDefine | getDeadRegState(DstIsDead));
Bob Wilson84971c82010-09-09 00:38:32 +0000429 TransferImpOps(MI, MIB, MIB);
Evan Cheng40791332011-04-19 00:04:03 +0000430
431 // Transfer memoperands.
Chris Lattner1d0c2572011-04-29 05:24:29 +0000432 MIB->setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
Evan Cheng40791332011-04-19 00:04:03 +0000433
Bob Wilson75a64082010-09-02 16:00:54 +0000434 MI.eraseFromParent();
435}
436
Bob Wilson97919e92010-08-26 18:51:29 +0000437/// ExpandVST - Translate VST pseudo instructions with Q, QQ or QQQQ register
438/// operands to real VST instructions with D register operands.
Bob Wilsond5c57a52010-09-13 23:01:35 +0000439void ARMExpandPseudo::ExpandVST(MachineBasicBlock::iterator &MBBI) {
Bob Wilson9392b0e2010-08-25 23:27:42 +0000440 MachineInstr &MI = *MBBI;
441 MachineBasicBlock &MBB = *MI.getParent();
442
Bob Wilsond5c57a52010-09-13 23:01:35 +0000443 const NEONLdStTableEntry *TableEntry = LookupNEONLdSt(MI.getOpcode());
444 assert(TableEntry && !TableEntry->IsLoad && "NEONLdStTable lookup failed");
Craig Topper980739a2012-09-20 06:14:08 +0000445 NEONRegSpacing RegSpc = (NEONRegSpacing)TableEntry->RegSpacing;
Bob Wilsond5c57a52010-09-13 23:01:35 +0000446 unsigned NumRegs = TableEntry->NumRegs;
447
448 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MI.getDebugLoc(),
449 TII->get(TableEntry->RealOpc));
Bob Wilson9392b0e2010-08-25 23:27:42 +0000450 unsigned OpIdx = 0;
Jim Grosbache4c8e692011-10-31 19:11:23 +0000451 if (TableEntry->isUpdating)
Bob Wilson4ccd5ce2010-09-09 00:15:32 +0000452 MIB.addOperand(MI.getOperand(OpIdx++));
453
Bob Wilson9392b0e2010-08-25 23:27:42 +0000454 // Copy the addrmode6 operands.
Bob Wilson4ccd5ce2010-09-09 00:15:32 +0000455 MIB.addOperand(MI.getOperand(OpIdx++));
456 MIB.addOperand(MI.getOperand(OpIdx++));
457 // Copy the am6offset operand.
Jim Grosbache4c8e692011-10-31 19:11:23 +0000458 if (TableEntry->hasWritebackOperand)
Bob Wilson4ccd5ce2010-09-09 00:15:32 +0000459 MIB.addOperand(MI.getOperand(OpIdx++));
Bob Wilson9392b0e2010-08-25 23:27:42 +0000460
461 bool SrcIsKill = MI.getOperand(OpIdx).isKill();
Jakob Stoklund Olesena15a2242012-06-15 17:46:54 +0000462 bool SrcIsUndef = MI.getOperand(OpIdx).isUndef();
Bob Wilson450c6cf2010-09-16 04:25:37 +0000463 unsigned SrcReg = MI.getOperand(OpIdx++).getReg();
Bob Wilson9392b0e2010-08-25 23:27:42 +0000464 unsigned D0, D1, D2, D3;
Bob Wilsond5c57a52010-09-13 23:01:35 +0000465 GetDSubRegs(SrcReg, RegSpc, TRI, D0, D1, D2, D3);
Jakob Stoklund Olesena15a2242012-06-15 17:46:54 +0000466 MIB.addReg(D0, getUndefRegState(SrcIsUndef));
Jim Grosbach05df4602011-10-31 21:50:31 +0000467 if (NumRegs > 1 && TableEntry->copyAllListRegs)
Jakob Stoklund Olesena15a2242012-06-15 17:46:54 +0000468 MIB.addReg(D1, getUndefRegState(SrcIsUndef));
Jim Grosbach05df4602011-10-31 21:50:31 +0000469 if (NumRegs > 2 && TableEntry->copyAllListRegs)
Jakob Stoklund Olesena15a2242012-06-15 17:46:54 +0000470 MIB.addReg(D2, getUndefRegState(SrcIsUndef));
Jim Grosbach05df4602011-10-31 21:50:31 +0000471 if (NumRegs > 3 && TableEntry->copyAllListRegs)
Jakob Stoklund Olesena15a2242012-06-15 17:46:54 +0000472 MIB.addReg(D3, getUndefRegState(SrcIsUndef));
Bob Wilson450c6cf2010-09-16 04:25:37 +0000473
474 // Copy the predicate operands.
475 MIB.addOperand(MI.getOperand(OpIdx++));
476 MIB.addOperand(MI.getOperand(OpIdx++));
477
Jakob Stoklund Olesena15a2242012-06-15 17:46:54 +0000478 if (SrcIsKill && !SrcIsUndef) // Add an implicit kill for the super-reg.
Chris Lattner1d0c2572011-04-29 05:24:29 +0000479 MIB->addRegisterKilled(SrcReg, TRI, true);
Bob Wilsonc597fd3b2010-09-13 23:55:10 +0000480 TransferImpOps(MI, MIB, MIB);
Evan Cheng40791332011-04-19 00:04:03 +0000481
482 // Transfer memoperands.
Chris Lattner1d0c2572011-04-29 05:24:29 +0000483 MIB->setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
Evan Cheng40791332011-04-19 00:04:03 +0000484
Bob Wilson9392b0e2010-08-25 23:27:42 +0000485 MI.eraseFromParent();
486}
487
Bob Wilsond5c57a52010-09-13 23:01:35 +0000488/// ExpandLaneOp - Translate VLD*LN and VST*LN instructions with Q, QQ or QQQQ
489/// register operands to real instructions with D register operands.
490void ARMExpandPseudo::ExpandLaneOp(MachineBasicBlock::iterator &MBBI) {
491 MachineInstr &MI = *MBBI;
492 MachineBasicBlock &MBB = *MI.getParent();
493
494 const NEONLdStTableEntry *TableEntry = LookupNEONLdSt(MI.getOpcode());
495 assert(TableEntry && "NEONLdStTable lookup failed");
Craig Topper980739a2012-09-20 06:14:08 +0000496 NEONRegSpacing RegSpc = (NEONRegSpacing)TableEntry->RegSpacing;
Bob Wilsond5c57a52010-09-13 23:01:35 +0000497 unsigned NumRegs = TableEntry->NumRegs;
498 unsigned RegElts = TableEntry->RegElts;
499
500 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MI.getDebugLoc(),
501 TII->get(TableEntry->RealOpc));
502 unsigned OpIdx = 0;
503 // The lane operand is always the 3rd from last operand, before the 2
504 // predicate operands.
505 unsigned Lane = MI.getOperand(MI.getDesc().getNumOperands() - 3).getImm();
506
507 // Adjust the lane and spacing as needed for Q registers.
508 assert(RegSpc != OddDblSpc && "unexpected register spacing for VLD/VST-lane");
509 if (RegSpc == EvenDblSpc && Lane >= RegElts) {
510 RegSpc = OddDblSpc;
511 Lane -= RegElts;
512 }
513 assert(Lane < RegElts && "out of range lane for VLD/VST-lane");
514
Ted Kremenek3c4408c2011-01-23 17:05:06 +0000515 unsigned D0 = 0, D1 = 0, D2 = 0, D3 = 0;
Bob Wilson62e9a052010-09-14 21:12:05 +0000516 unsigned DstReg = 0;
517 bool DstIsDead = false;
Bob Wilsond5c57a52010-09-13 23:01:35 +0000518 if (TableEntry->IsLoad) {
519 DstIsDead = MI.getOperand(OpIdx).isDead();
520 DstReg = MI.getOperand(OpIdx++).getReg();
521 GetDSubRegs(DstReg, RegSpc, TRI, D0, D1, D2, D3);
Bob Wilsondc449902010-11-01 22:04:05 +0000522 MIB.addReg(D0, RegState::Define | getDeadRegState(DstIsDead));
523 if (NumRegs > 1)
524 MIB.addReg(D1, RegState::Define | getDeadRegState(DstIsDead));
Bob Wilsond5c57a52010-09-13 23:01:35 +0000525 if (NumRegs > 2)
526 MIB.addReg(D2, RegState::Define | getDeadRegState(DstIsDead));
527 if (NumRegs > 3)
528 MIB.addReg(D3, RegState::Define | getDeadRegState(DstIsDead));
529 }
530
Jim Grosbache4c8e692011-10-31 19:11:23 +0000531 if (TableEntry->isUpdating)
Bob Wilsond5c57a52010-09-13 23:01:35 +0000532 MIB.addOperand(MI.getOperand(OpIdx++));
533
534 // Copy the addrmode6 operands.
535 MIB.addOperand(MI.getOperand(OpIdx++));
536 MIB.addOperand(MI.getOperand(OpIdx++));
537 // Copy the am6offset operand.
Jim Grosbache4c8e692011-10-31 19:11:23 +0000538 if (TableEntry->hasWritebackOperand)
Bob Wilsond5c57a52010-09-13 23:01:35 +0000539 MIB.addOperand(MI.getOperand(OpIdx++));
540
541 // Grab the super-register source.
542 MachineOperand MO = MI.getOperand(OpIdx++);
543 if (!TableEntry->IsLoad)
544 GetDSubRegs(MO.getReg(), RegSpc, TRI, D0, D1, D2, D3);
545
546 // Add the subregs as sources of the new instruction.
547 unsigned SrcFlags = (getUndefRegState(MO.isUndef()) |
548 getKillRegState(MO.isKill()));
Bob Wilsondc449902010-11-01 22:04:05 +0000549 MIB.addReg(D0, SrcFlags);
550 if (NumRegs > 1)
551 MIB.addReg(D1, SrcFlags);
Bob Wilsond5c57a52010-09-13 23:01:35 +0000552 if (NumRegs > 2)
553 MIB.addReg(D2, SrcFlags);
554 if (NumRegs > 3)
555 MIB.addReg(D3, SrcFlags);
556
557 // Add the lane number operand.
558 MIB.addImm(Lane);
Bob Wilson450c6cf2010-09-16 04:25:37 +0000559 OpIdx += 1;
Bob Wilsond5c57a52010-09-13 23:01:35 +0000560
Bob Wilson450c6cf2010-09-16 04:25:37 +0000561 // Copy the predicate operands.
562 MIB.addOperand(MI.getOperand(OpIdx++));
563 MIB.addOperand(MI.getOperand(OpIdx++));
564
Bob Wilsond5c57a52010-09-13 23:01:35 +0000565 // Copy the super-register source to be an implicit source.
566 MO.setImplicit(true);
567 MIB.addOperand(MO);
568 if (TableEntry->IsLoad)
569 // Add an implicit def for the super-register.
570 MIB.addReg(DstReg, RegState::ImplicitDefine | getDeadRegState(DstIsDead));
571 TransferImpOps(MI, MIB, MIB);
Jakob Stoklund Olesen465cdf32011-12-17 00:07:02 +0000572 // Transfer memoperands.
573 MIB->setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
Bob Wilsond5c57a52010-09-13 23:01:35 +0000574 MI.eraseFromParent();
575}
576
Bob Wilsonc597fd3b2010-09-13 23:55:10 +0000577/// ExpandVTBL - Translate VTBL and VTBX pseudo instructions with Q or QQ
578/// register operands to real instructions with D register operands.
579void ARMExpandPseudo::ExpandVTBL(MachineBasicBlock::iterator &MBBI,
Jim Grosbach4a5c8872011-12-15 22:27:11 +0000580 unsigned Opc, bool IsExt) {
Bob Wilsonc597fd3b2010-09-13 23:55:10 +0000581 MachineInstr &MI = *MBBI;
582 MachineBasicBlock &MBB = *MI.getParent();
583
584 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(Opc));
585 unsigned OpIdx = 0;
586
587 // Transfer the destination register operand.
588 MIB.addOperand(MI.getOperand(OpIdx++));
589 if (IsExt)
590 MIB.addOperand(MI.getOperand(OpIdx++));
591
592 bool SrcIsKill = MI.getOperand(OpIdx).isKill();
593 unsigned SrcReg = MI.getOperand(OpIdx++).getReg();
594 unsigned D0, D1, D2, D3;
595 GetDSubRegs(SrcReg, SingleSpc, TRI, D0, D1, D2, D3);
Jim Grosbach4a5c8872011-12-15 22:27:11 +0000596 MIB.addReg(D0);
Bob Wilsonc597fd3b2010-09-13 23:55:10 +0000597
598 // Copy the other source register operand.
Bob Wilson450c6cf2010-09-16 04:25:37 +0000599 MIB.addOperand(MI.getOperand(OpIdx++));
Bob Wilsonc597fd3b2010-09-13 23:55:10 +0000600
Bob Wilson450c6cf2010-09-16 04:25:37 +0000601 // Copy the predicate operands.
602 MIB.addOperand(MI.getOperand(OpIdx++));
603 MIB.addOperand(MI.getOperand(OpIdx++));
604
Chris Lattner1d0c2572011-04-29 05:24:29 +0000605 if (SrcIsKill) // Add an implicit kill for the super-reg.
606 MIB->addRegisterKilled(SrcReg, TRI, true);
Bob Wilsonc597fd3b2010-09-13 23:55:10 +0000607 TransferImpOps(MI, MIB, MIB);
608 MI.eraseFromParent();
609}
610
Evan Chengb8b0ad82011-01-20 08:34:58 +0000611void ARMExpandPseudo::ExpandMOV32BitImm(MachineBasicBlock &MBB,
612 MachineBasicBlock::iterator &MBBI) {
613 MachineInstr &MI = *MBBI;
614 unsigned Opcode = MI.getOpcode();
615 unsigned PredReg = 0;
Craig Topperf6e7e122012-03-27 07:21:54 +0000616 ARMCC::CondCodes Pred = getInstrPredicate(&MI, PredReg);
Evan Chengb8b0ad82011-01-20 08:34:58 +0000617 unsigned DstReg = MI.getOperand(0).getReg();
618 bool DstIsDead = MI.getOperand(0).isDead();
619 bool isCC = Opcode == ARM::MOVCCi32imm || Opcode == ARM::t2MOVCCi32imm;
620 const MachineOperand &MO = MI.getOperand(isCC ? 2 : 1);
621 MachineInstrBuilder LO16, HI16;
Evan Cheng207b2462009-11-06 23:52:48 +0000622
Evan Chengb8b0ad82011-01-20 08:34:58 +0000623 if (!STI->hasV6T2Ops() &&
624 (Opcode == ARM::MOVi32imm || Opcode == ARM::MOVCCi32imm)) {
625 // Expand into a movi + orr.
626 LO16 = BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::MOVi), DstReg);
627 HI16 = BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::ORRri))
628 .addReg(DstReg, RegState::Define | getDeadRegState(DstIsDead))
629 .addReg(DstReg);
Evan Cheng207b2462009-11-06 23:52:48 +0000630
Evan Chengb8b0ad82011-01-20 08:34:58 +0000631 assert (MO.isImm() && "MOVi32imm w/ non-immediate source operand!");
632 unsigned ImmVal = (unsigned)MO.getImm();
633 unsigned SOImmValV1 = ARM_AM::getSOImmTwoPartFirst(ImmVal);
634 unsigned SOImmValV2 = ARM_AM::getSOImmTwoPartSecond(ImmVal);
635 LO16 = LO16.addImm(SOImmValV1);
636 HI16 = HI16.addImm(SOImmValV2);
Chris Lattner1d0c2572011-04-29 05:24:29 +0000637 LO16->setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
638 HI16->setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
Evan Chengb8b0ad82011-01-20 08:34:58 +0000639 LO16.addImm(Pred).addReg(PredReg).addReg(0);
640 HI16.addImm(Pred).addReg(PredReg).addReg(0);
641 TransferImpOps(MI, LO16, HI16);
642 MI.eraseFromParent();
643 return;
644 }
645
646 unsigned LO16Opc = 0;
647 unsigned HI16Opc = 0;
648 if (Opcode == ARM::t2MOVi32imm || Opcode == ARM::t2MOVCCi32imm) {
649 LO16Opc = ARM::t2MOVi16;
650 HI16Opc = ARM::t2MOVTi16;
651 } else {
652 LO16Opc = ARM::MOVi16;
653 HI16Opc = ARM::MOVTi16;
654 }
655
656 LO16 = BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(LO16Opc), DstReg);
657 HI16 = BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(HI16Opc))
658 .addReg(DstReg, RegState::Define | getDeadRegState(DstIsDead))
659 .addReg(DstReg);
660
661 if (MO.isImm()) {
662 unsigned Imm = MO.getImm();
663 unsigned Lo16 = Imm & 0xffff;
664 unsigned Hi16 = (Imm >> 16) & 0xffff;
665 LO16 = LO16.addImm(Lo16);
666 HI16 = HI16.addImm(Hi16);
667 } else {
668 const GlobalValue *GV = MO.getGlobal();
669 unsigned TF = MO.getTargetFlags();
670 LO16 = LO16.addGlobalAddress(GV, MO.getOffset(), TF | ARMII::MO_LO16);
671 HI16 = HI16.addGlobalAddress(GV, MO.getOffset(), TF | ARMII::MO_HI16);
672 }
673
Chris Lattner1d0c2572011-04-29 05:24:29 +0000674 LO16->setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
675 HI16->setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
Evan Chengb8b0ad82011-01-20 08:34:58 +0000676 LO16.addImm(Pred).addReg(PredReg);
677 HI16.addImm(Pred).addReg(PredReg);
678
679 TransferImpOps(MI, LO16, HI16);
680 MI.eraseFromParent();
681}
682
683bool ARMExpandPseudo::ExpandMI(MachineBasicBlock &MBB,
684 MachineBasicBlock::iterator MBBI) {
685 MachineInstr &MI = *MBBI;
686 unsigned Opcode = MI.getOpcode();
687 switch (Opcode) {
Bob Wilson9392b0e2010-08-25 23:27:42 +0000688 default:
Evan Chengb8b0ad82011-01-20 08:34:58 +0000689 return false;
Jim Grosbachbb0547d2011-03-11 23:09:50 +0000690 case ARM::VMOVScc:
691 case ARM::VMOVDcc: {
692 unsigned newOpc = Opcode == ARM::VMOVScc ? ARM::VMOVS : ARM::VMOVD;
693 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(newOpc),
694 MI.getOperand(1).getReg())
Matthias Braunda621162013-10-04 16:52:51 +0000695 .addOperand(MI.getOperand(2))
Jim Grosbachbb0547d2011-03-11 23:09:50 +0000696 .addImm(MI.getOperand(3).getImm()) // 'pred'
Matthias Braunda621162013-10-04 16:52:51 +0000697 .addOperand(MI.getOperand(4));
Jim Grosbachbb0547d2011-03-11 23:09:50 +0000698
699 MI.eraseFromParent();
700 return true;
701 }
Jim Grosbach4def7042011-07-01 17:14:11 +0000702 case ARM::t2MOVCCr:
Jim Grosbach62a7b472011-03-10 23:56:09 +0000703 case ARM::MOVCCr: {
Jim Grosbach4def7042011-07-01 17:14:11 +0000704 unsigned Opc = AFI->isThumbFunction() ? ARM::t2MOVr : ARM::MOVr;
705 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(Opc),
Jim Grosbach62a7b472011-03-10 23:56:09 +0000706 MI.getOperand(1).getReg())
Matthias Braunda621162013-10-04 16:52:51 +0000707 .addOperand(MI.getOperand(2))
Jim Grosbach62a7b472011-03-10 23:56:09 +0000708 .addImm(MI.getOperand(3).getImm()) // 'pred'
Matthias Braunda621162013-10-04 16:52:51 +0000709 .addOperand(MI.getOperand(4))
Jim Grosbach62a7b472011-03-10 23:56:09 +0000710 .addReg(0); // 's' bit
711
712 MI.eraseFromParent();
713 return true;
714 }
Owen Anderson04912702011-07-21 23:38:37 +0000715 case ARM::MOVCCsi: {
716 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::MOVsi),
717 (MI.getOperand(1).getReg()))
Matthias Braunda621162013-10-04 16:52:51 +0000718 .addOperand(MI.getOperand(2))
Owen Anderson04912702011-07-21 23:38:37 +0000719 .addImm(MI.getOperand(3).getImm())
720 .addImm(MI.getOperand(4).getImm()) // 'pred'
Matthias Braunda621162013-10-04 16:52:51 +0000721 .addOperand(MI.getOperand(5))
Owen Anderson04912702011-07-21 23:38:37 +0000722 .addReg(0); // 's' bit
723
724 MI.eraseFromParent();
725 return true;
726 }
Owen Andersonb595ed02011-07-21 18:54:16 +0000727 case ARM::MOVCCsr: {
Owen Anderson04912702011-07-21 23:38:37 +0000728 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::MOVsr),
Jim Grosbach62a7b472011-03-10 23:56:09 +0000729 (MI.getOperand(1).getReg()))
Matthias Braunda621162013-10-04 16:52:51 +0000730 .addOperand(MI.getOperand(2))
731 .addOperand(MI.getOperand(3))
Jim Grosbach62a7b472011-03-10 23:56:09 +0000732 .addImm(MI.getOperand(4).getImm())
733 .addImm(MI.getOperand(5).getImm()) // 'pred'
Matthias Braunda621162013-10-04 16:52:51 +0000734 .addOperand(MI.getOperand(6))
Jim Grosbach62a7b472011-03-10 23:56:09 +0000735 .addReg(0); // 's' bit
736
737 MI.eraseFromParent();
738 return true;
739 }
Tim Northover42180442013-08-22 09:57:11 +0000740 case ARM::t2MOVCCi16:
Jim Grosbachd0254982011-03-11 01:09:28 +0000741 case ARM::MOVCCi16: {
Tim Northover42180442013-08-22 09:57:11 +0000742 unsigned NewOpc = AFI->isThumbFunction() ? ARM::t2MOVi16 : ARM::MOVi16;
743 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(NewOpc),
Jim Grosbachd0254982011-03-11 01:09:28 +0000744 MI.getOperand(1).getReg())
745 .addImm(MI.getOperand(2).getImm())
746 .addImm(MI.getOperand(3).getImm()) // 'pred'
Matthias Braunda621162013-10-04 16:52:51 +0000747 .addOperand(MI.getOperand(4));
Jim Grosbachd0254982011-03-11 01:09:28 +0000748 MI.eraseFromParent();
749 return true;
750 }
Jim Grosbach4def7042011-07-01 17:14:11 +0000751 case ARM::t2MOVCCi:
Jim Grosbachd0254982011-03-11 01:09:28 +0000752 case ARM::MOVCCi: {
Jim Grosbach4def7042011-07-01 17:14:11 +0000753 unsigned Opc = AFI->isThumbFunction() ? ARM::t2MOVi : ARM::MOVi;
754 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(Opc),
Jim Grosbachd0254982011-03-11 01:09:28 +0000755 MI.getOperand(1).getReg())
756 .addImm(MI.getOperand(2).getImm())
757 .addImm(MI.getOperand(3).getImm()) // 'pred'
Matthias Braunda621162013-10-04 16:52:51 +0000758 .addOperand(MI.getOperand(4))
Jim Grosbachd0254982011-03-11 01:09:28 +0000759 .addReg(0); // 's' bit
760
761 MI.eraseFromParent();
762 return true;
763 }
Tim Northover42180442013-08-22 09:57:11 +0000764 case ARM::t2MVNCCi:
Jim Grosbachfa56bca2011-03-11 19:55:55 +0000765 case ARM::MVNCCi: {
Tim Northover42180442013-08-22 09:57:11 +0000766 unsigned Opc = AFI->isThumbFunction() ? ARM::t2MVNi : ARM::MVNi;
767 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(Opc),
Jim Grosbachfa56bca2011-03-11 19:55:55 +0000768 MI.getOperand(1).getReg())
769 .addImm(MI.getOperand(2).getImm())
770 .addImm(MI.getOperand(3).getImm()) // 'pred'
Matthias Braunda621162013-10-04 16:52:51 +0000771 .addOperand(MI.getOperand(4))
Jim Grosbachfa56bca2011-03-11 19:55:55 +0000772 .addReg(0); // 's' bit
773
774 MI.eraseFromParent();
775 return true;
776 }
Tim Northover42180442013-08-22 09:57:11 +0000777 case ARM::t2MOVCClsl:
778 case ARM::t2MOVCClsr:
779 case ARM::t2MOVCCasr:
780 case ARM::t2MOVCCror: {
781 unsigned NewOpc;
782 switch (Opcode) {
783 case ARM::t2MOVCClsl: NewOpc = ARM::t2LSLri; break;
784 case ARM::t2MOVCClsr: NewOpc = ARM::t2LSRri; break;
785 case ARM::t2MOVCCasr: NewOpc = ARM::t2ASRri; break;
786 case ARM::t2MOVCCror: NewOpc = ARM::t2RORri; break;
787 default: llvm_unreachable("unexpeced conditional move");
788 }
789 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(NewOpc),
790 MI.getOperand(1).getReg())
Matthias Braunda621162013-10-04 16:52:51 +0000791 .addOperand(MI.getOperand(2))
Tim Northover42180442013-08-22 09:57:11 +0000792 .addImm(MI.getOperand(3).getImm())
793 .addImm(MI.getOperand(4).getImm()) // 'pred'
Matthias Braunda621162013-10-04 16:52:51 +0000794 .addOperand(MI.getOperand(5))
Tim Northover42180442013-08-22 09:57:11 +0000795 .addReg(0); // 's' bit
796 MI.eraseFromParent();
797 return true;
798 }
Chad Rosier1ec8e402012-11-06 23:05:24 +0000799 case ARM::Int_eh_sjlj_dispatchsetup: {
Jim Grosbachbbdc5d22010-10-19 23:27:08 +0000800 MachineFunction &MF = *MI.getParent()->getParent();
801 const ARMBaseInstrInfo *AII =
802 static_cast<const ARMBaseInstrInfo*>(TII);
803 const ARMBaseRegisterInfo &RI = AII->getRegisterInfo();
804 // For functions using a base pointer, we rematerialize it (via the frame
805 // pointer) here since eh.sjlj.setjmp and eh.sjlj.longjmp don't do it
806 // for us. Otherwise, expand to nothing.
807 if (RI.hasBasePointer(MF)) {
Jim Grosbachbbdc5d22010-10-19 23:27:08 +0000808 int32_t NumBytes = AFI->getFramePtrSpillOffset();
809 unsigned FramePtr = RI.getFrameRegister(MF);
Anton Korobeynikov2f931282011-01-10 12:39:04 +0000810 assert(MF.getTarget().getFrameLowering()->hasFP(MF) &&
Benjamin Kramer2e49eaa2010-11-19 16:36:02 +0000811 "base pointer without frame pointer?");
Jim Grosbachbbdc5d22010-10-19 23:27:08 +0000812
813 if (AFI->isThumb2Function()) {
Craig Topperf6e7e122012-03-27 07:21:54 +0000814 emitT2RegPlusImmediate(MBB, MBBI, MI.getDebugLoc(), ARM::R6,
815 FramePtr, -NumBytes, ARMCC::AL, 0, *TII);
Jim Grosbachbbdc5d22010-10-19 23:27:08 +0000816 } else if (AFI->isThumbFunction()) {
Craig Topperf6e7e122012-03-27 07:21:54 +0000817 emitThumbRegPlusImmediate(MBB, MBBI, MI.getDebugLoc(), ARM::R6,
818 FramePtr, -NumBytes, *TII, RI);
Jim Grosbachbbdc5d22010-10-19 23:27:08 +0000819 } else {
Craig Topperf6e7e122012-03-27 07:21:54 +0000820 emitARMRegPlusImmediate(MBB, MBBI, MI.getDebugLoc(), ARM::R6,
821 FramePtr, -NumBytes, ARMCC::AL, 0,
822 *TII);
Jim Grosbachbbdc5d22010-10-19 23:27:08 +0000823 }
Jim Grosbachcb6fc2b2010-10-20 00:02:50 +0000824 // If there's dynamic realignment, adjust for it.
Jim Grosbach723159e2010-10-20 01:10:01 +0000825 if (RI.needsStackRealignment(MF)) {
Jim Grosbachcb6fc2b2010-10-20 00:02:50 +0000826 MachineFrameInfo *MFI = MF.getFrameInfo();
827 unsigned MaxAlign = MFI->getMaxAlignment();
828 assert (!AFI->isThumb1OnlyFunction());
829 // Emit bic r6, r6, MaxAlign
830 unsigned bicOpc = AFI->isThumbFunction() ?
831 ARM::t2BICri : ARM::BICri;
832 AddDefaultCC(AddDefaultPred(BuildMI(MBB, MBBI, MI.getDebugLoc(),
833 TII->get(bicOpc), ARM::R6)
834 .addReg(ARM::R6, RegState::Kill)
835 .addImm(MaxAlign-1)));
836 }
Jim Grosbachbbdc5d22010-10-19 23:27:08 +0000837
838 }
839 MI.eraseFromParent();
Evan Chengb8b0ad82011-01-20 08:34:58 +0000840 return true;
Jim Grosbachbbdc5d22010-10-19 23:27:08 +0000841 }
842
Jim Grosbach8b6a9c12010-10-14 22:57:13 +0000843 case ARM::MOVsrl_flag:
844 case ARM::MOVsra_flag: {
Robert Wilhelm2788d3e2013-09-28 13:42:22 +0000845 // These are just fancy MOVs instructions.
Owen Anderson04912702011-07-21 23:38:37 +0000846 AddDefaultPred(BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::MOVsi),
Duncan Sandsb014abf3e2010-10-21 16:06:28 +0000847 MI.getOperand(0).getReg())
Evan Chengb8b0ad82011-01-20 08:34:58 +0000848 .addOperand(MI.getOperand(1))
Jim Grosbach06210a22011-07-13 17:25:55 +0000849 .addImm(ARM_AM::getSORegOpc((Opcode == ARM::MOVsrl_flag ?
850 ARM_AM::lsr : ARM_AM::asr),
851 1)))
Evan Chengb8b0ad82011-01-20 08:34:58 +0000852 .addReg(ARM::CPSR, RegState::Define);
Jim Grosbach8b6a9c12010-10-14 22:57:13 +0000853 MI.eraseFromParent();
Evan Chengb8b0ad82011-01-20 08:34:58 +0000854 return true;
Jim Grosbach8b6a9c12010-10-14 22:57:13 +0000855 }
856 case ARM::RRX: {
857 // This encodes as "MOVs Rd, Rm, rrx
858 MachineInstrBuilder MIB =
Jim Grosbach05dec8b12011-09-02 18:46:15 +0000859 AddDefaultPred(BuildMI(MBB, MBBI, MI.getDebugLoc(),TII->get(ARM::MOVsi),
Jim Grosbach8b6a9c12010-10-14 22:57:13 +0000860 MI.getOperand(0).getReg())
Evan Chengb8b0ad82011-01-20 08:34:58 +0000861 .addOperand(MI.getOperand(1))
Evan Chengb8b0ad82011-01-20 08:34:58 +0000862 .addImm(ARM_AM::getSORegOpc(ARM_AM::rrx, 0)))
Jim Grosbach8b6a9c12010-10-14 22:57:13 +0000863 .addReg(0);
864 TransferImpOps(MI, MIB, MIB);
865 MI.eraseFromParent();
Evan Chengb8b0ad82011-01-20 08:34:58 +0000866 return true;
Jim Grosbach8b6a9c12010-10-14 22:57:13 +0000867 }
Jim Grosbache4750ef2011-06-30 19:38:01 +0000868 case ARM::tTPsoft:
Jason W Kimc79c5f62010-12-08 23:14:44 +0000869 case ARM::TPsoft: {
Owen Anderson4ebf4712011-02-08 22:39:40 +0000870 MachineInstrBuilder MIB =
Jason W Kimc79c5f62010-12-08 23:14:44 +0000871 BuildMI(MBB, MBBI, MI.getDebugLoc(),
Jim Grosbache4750ef2011-06-30 19:38:01 +0000872 TII->get(Opcode == ARM::tTPsoft ? ARM::tBL : ARM::BL))
Jason W Kimc79c5f62010-12-08 23:14:44 +0000873 .addExternalSymbol("__aeabi_read_tp", 0);
874
Chris Lattner1d0c2572011-04-29 05:24:29 +0000875 MIB->setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
Jason W Kimc79c5f62010-12-08 23:14:44 +0000876 TransferImpOps(MI, MIB, MIB);
877 MI.eraseFromParent();
Evan Chengb8b0ad82011-01-20 08:34:58 +0000878 return true;
Bill Wendlingf75412d2010-12-09 00:51:54 +0000879 }
Bob Wilsonc597fd3b2010-09-13 23:55:10 +0000880 case ARM::tLDRpci_pic:
Evan Cheng207b2462009-11-06 23:52:48 +0000881 case ARM::t2LDRpci_pic: {
882 unsigned NewLdOpc = (Opcode == ARM::tLDRpci_pic)
Owen Anderson4ebf4712011-02-08 22:39:40 +0000883 ? ARM::tLDRpci : ARM::t2LDRpci;
Evan Cheng207b2462009-11-06 23:52:48 +0000884 unsigned DstReg = MI.getOperand(0).getReg();
Evan Cheng7c1f56f2010-05-12 23:13:12 +0000885 bool DstIsDead = MI.getOperand(0).isDead();
886 MachineInstrBuilder MIB1 =
Owen Anderson4ebf4712011-02-08 22:39:40 +0000887 AddDefaultPred(BuildMI(MBB, MBBI, MI.getDebugLoc(),
888 TII->get(NewLdOpc), DstReg)
889 .addOperand(MI.getOperand(1)));
Chris Lattner1d0c2572011-04-29 05:24:29 +0000890 MIB1->setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
Evan Cheng7c1f56f2010-05-12 23:13:12 +0000891 MachineInstrBuilder MIB2 = BuildMI(MBB, MBBI, MI.getDebugLoc(),
892 TII->get(ARM::tPICADD))
Bob Wilsonf1b36812010-10-15 18:25:59 +0000893 .addReg(DstReg, RegState::Define | getDeadRegState(DstIsDead))
Evan Cheng7c1f56f2010-05-12 23:13:12 +0000894 .addReg(DstReg)
895 .addOperand(MI.getOperand(2));
896 TransferImpOps(MI, MIB1, MIB2);
Evan Cheng207b2462009-11-06 23:52:48 +0000897 MI.eraseFromParent();
Evan Chengb8b0ad82011-01-20 08:34:58 +0000898 return true;
899 }
900
Evan Cheng2f2435d2011-01-21 18:55:51 +0000901 case ARM::MOV_ga_dyn:
902 case ARM::MOV_ga_pcrel:
903 case ARM::MOV_ga_pcrel_ldr:
904 case ARM::t2MOV_ga_dyn:
905 case ARM::t2MOV_ga_pcrel: {
906 // Expand into movw + movw. Also "add pc" / ldr [pc] in PIC mode.
Evan Chengb8b0ad82011-01-20 08:34:58 +0000907 unsigned LabelId = AFI->createPICLabelUId();
908 unsigned DstReg = MI.getOperand(0).getReg();
909 bool DstIsDead = MI.getOperand(0).isDead();
910 const MachineOperand &MO1 = MI.getOperand(1);
911 const GlobalValue *GV = MO1.getGlobal();
912 unsigned TF = MO1.getTargetFlags();
Jim Grosbach06210a22011-07-13 17:25:55 +0000913 bool isARM = (Opcode != ARM::t2MOV_ga_pcrel && Opcode!=ARM::t2MOV_ga_dyn);
Evan Cheng2f2435d2011-01-21 18:55:51 +0000914 bool isPIC = (Opcode != ARM::MOV_ga_dyn && Opcode != ARM::t2MOV_ga_dyn);
915 unsigned LO16Opc = isARM ? ARM::MOVi16_ga_pcrel : ARM::t2MOVi16_ga_pcrel;
Jim Grosbach06210a22011-07-13 17:25:55 +0000916 unsigned HI16Opc = isARM ? ARM::MOVTi16_ga_pcrel :ARM::t2MOVTi16_ga_pcrel;
Evan Cheng2f2435d2011-01-21 18:55:51 +0000917 unsigned LO16TF = isPIC
918 ? ARMII::MO_LO16_NONLAZY_PIC : ARMII::MO_LO16_NONLAZY;
919 unsigned HI16TF = isPIC
920 ? ARMII::MO_HI16_NONLAZY_PIC : ARMII::MO_HI16_NONLAZY;
Evan Chengb8b0ad82011-01-20 08:34:58 +0000921 unsigned PICAddOpc = isARM
Evan Cheng2f2435d2011-01-21 18:55:51 +0000922 ? (Opcode == ARM::MOV_ga_pcrel_ldr ? ARM::PICLDR : ARM::PICADD)
Evan Chengb8b0ad82011-01-20 08:34:58 +0000923 : ARM::tPICADD;
924 MachineInstrBuilder MIB1 = BuildMI(MBB, MBBI, MI.getDebugLoc(),
925 TII->get(LO16Opc), DstReg)
Evan Cheng2f2435d2011-01-21 18:55:51 +0000926 .addGlobalAddress(GV, MO1.getOffset(), TF | LO16TF)
Evan Chengb8b0ad82011-01-20 08:34:58 +0000927 .addImm(LabelId);
928 MachineInstrBuilder MIB2 = BuildMI(MBB, MBBI, MI.getDebugLoc(),
Evan Cheng2f2435d2011-01-21 18:55:51 +0000929 TII->get(HI16Opc), DstReg)
930 .addReg(DstReg)
931 .addGlobalAddress(GV, MO1.getOffset(), TF | HI16TF)
932 .addImm(LabelId);
933 if (!isPIC) {
934 TransferImpOps(MI, MIB1, MIB2);
935 MI.eraseFromParent();
936 return true;
937 }
938
939 MachineInstrBuilder MIB3 = BuildMI(MBB, MBBI, MI.getDebugLoc(),
Evan Chengb8b0ad82011-01-20 08:34:58 +0000940 TII->get(PICAddOpc))
941 .addReg(DstReg, RegState::Define | getDeadRegState(DstIsDead))
942 .addReg(DstReg).addImm(LabelId);
943 if (isARM) {
Evan Cheng2f2435d2011-01-21 18:55:51 +0000944 AddDefaultPred(MIB3);
945 if (Opcode == ARM::MOV_ga_pcrel_ldr)
Jakob Stoklund Olesen4fd0e4f2012-05-20 06:38:42 +0000946 MIB3->setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
Evan Chengb8b0ad82011-01-20 08:34:58 +0000947 }
Evan Cheng2f2435d2011-01-21 18:55:51 +0000948 TransferImpOps(MI, MIB1, MIB3);
Evan Chengb8b0ad82011-01-20 08:34:58 +0000949 MI.eraseFromParent();
950 return true;
Evan Cheng207b2462009-11-06 23:52:48 +0000951 }
Evan Cheng7c1f56f2010-05-12 23:13:12 +0000952
Anton Korobeynikov48043d02010-08-30 22:50:36 +0000953 case ARM::MOVi32imm:
Evan Cheng2bcb8da2010-11-13 02:25:14 +0000954 case ARM::MOVCCi32imm:
955 case ARM::t2MOVi32imm:
Evan Chengdfce83c2011-01-17 08:03:18 +0000956 case ARM::t2MOVCCi32imm:
Evan Chengb8b0ad82011-01-20 08:34:58 +0000957 ExpandMOV32BitImm(MBB, MBBI);
958 return true;
Evan Cheng2f736c92010-05-13 00:17:02 +0000959
Tim Northoverd8407452013-10-01 14:33:28 +0000960 case ARM::SUBS_PC_LR: {
961 MachineInstrBuilder MIB =
962 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::SUBri), ARM::PC)
963 .addReg(ARM::LR)
964 .addOperand(MI.getOperand(0))
965 .addOperand(MI.getOperand(1))
966 .addOperand(MI.getOperand(2))
967 .addReg(ARM::CPSR, RegState::Undef);
968 TransferImpOps(MI, MIB, MIB);
969 MI.eraseFromParent();
970 return true;
971 }
Owen Andersond6c5a742011-03-29 16:45:53 +0000972 case ARM::VLDMQIA: {
973 unsigned NewOpc = ARM::VLDMDIA;
Bob Wilson6b853c32010-09-16 00:31:02 +0000974 MachineInstrBuilder MIB =
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000975 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(NewOpc));
Bob Wilson6b853c32010-09-16 00:31:02 +0000976 unsigned OpIdx = 0;
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000977
Bob Wilson6b853c32010-09-16 00:31:02 +0000978 // Grab the Q register destination.
979 bool DstIsDead = MI.getOperand(OpIdx).isDead();
980 unsigned DstReg = MI.getOperand(OpIdx++).getReg();
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000981
982 // Copy the source register.
Bob Wilson6b853c32010-09-16 00:31:02 +0000983 MIB.addOperand(MI.getOperand(OpIdx++));
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000984
Bob Wilson6b853c32010-09-16 00:31:02 +0000985 // Copy the predicate operands.
986 MIB.addOperand(MI.getOperand(OpIdx++));
987 MIB.addOperand(MI.getOperand(OpIdx++));
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000988
Bob Wilson6b853c32010-09-16 00:31:02 +0000989 // Add the destination operands (D subregs).
990 unsigned D0 = TRI->getSubReg(DstReg, ARM::dsub_0);
991 unsigned D1 = TRI->getSubReg(DstReg, ARM::dsub_1);
992 MIB.addReg(D0, RegState::Define | getDeadRegState(DstIsDead))
993 .addReg(D1, RegState::Define | getDeadRegState(DstIsDead));
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000994
Bob Wilson6b853c32010-09-16 00:31:02 +0000995 // Add an implicit def for the super-register.
996 MIB.addReg(DstReg, RegState::ImplicitDefine | getDeadRegState(DstIsDead));
997 TransferImpOps(MI, MIB, MIB);
Jakob Stoklund Olesen465cdf32011-12-17 00:07:02 +0000998 MIB.setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
Bob Wilson6b853c32010-09-16 00:31:02 +0000999 MI.eraseFromParent();
Evan Chengb8b0ad82011-01-20 08:34:58 +00001000 return true;
Bob Wilson6b853c32010-09-16 00:31:02 +00001001 }
1002
Owen Andersond6c5a742011-03-29 16:45:53 +00001003 case ARM::VSTMQIA: {
1004 unsigned NewOpc = ARM::VSTMDIA;
Bob Wilson6b853c32010-09-16 00:31:02 +00001005 MachineInstrBuilder MIB =
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001006 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(NewOpc));
Bob Wilson6b853c32010-09-16 00:31:02 +00001007 unsigned OpIdx = 0;
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001008
Bob Wilson6b853c32010-09-16 00:31:02 +00001009 // Grab the Q register source.
1010 bool SrcIsKill = MI.getOperand(OpIdx).isKill();
1011 unsigned SrcReg = MI.getOperand(OpIdx++).getReg();
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001012
1013 // Copy the destination register.
Bob Wilson6b853c32010-09-16 00:31:02 +00001014 MIB.addOperand(MI.getOperand(OpIdx++));
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001015
Bob Wilson6b853c32010-09-16 00:31:02 +00001016 // Copy the predicate operands.
1017 MIB.addOperand(MI.getOperand(OpIdx++));
1018 MIB.addOperand(MI.getOperand(OpIdx++));
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001019
Bob Wilson6b853c32010-09-16 00:31:02 +00001020 // Add the source operands (D subregs).
1021 unsigned D0 = TRI->getSubReg(SrcReg, ARM::dsub_0);
1022 unsigned D1 = TRI->getSubReg(SrcReg, ARM::dsub_1);
1023 MIB.addReg(D0).addReg(D1);
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001024
Chris Lattner1d0c2572011-04-29 05:24:29 +00001025 if (SrcIsKill) // Add an implicit kill for the Q register.
1026 MIB->addRegisterKilled(SrcReg, TRI, true);
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001027
Bob Wilson6b853c32010-09-16 00:31:02 +00001028 TransferImpOps(MI, MIB, MIB);
Jakob Stoklund Olesen465cdf32011-12-17 00:07:02 +00001029 MIB.setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
Bob Wilson6b853c32010-09-16 00:31:02 +00001030 MI.eraseFromParent();
Evan Chengb8b0ad82011-01-20 08:34:58 +00001031 return true;
Bob Wilson6b853c32010-09-16 00:31:02 +00001032 }
Jim Grosbach2e3e2a02010-10-06 21:16:16 +00001033 case ARM::VDUPfqf:
1034 case ARM::VDUPfdf:{
Jim Grosbachc77dea72011-03-11 20:31:17 +00001035 unsigned NewOpc = Opcode == ARM::VDUPfqf ? ARM::VDUPLN32q :
1036 ARM::VDUPLN32d;
Jim Grosbach2e3e2a02010-10-06 21:16:16 +00001037 MachineInstrBuilder MIB =
1038 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(NewOpc));
1039 unsigned OpIdx = 0;
1040 unsigned SrcReg = MI.getOperand(1).getReg();
Eric Christopher6ac277c2012-08-09 22:10:21 +00001041 unsigned Lane = TRI->getEncodingValue(SrcReg) & 1;
Jim Grosbach2e3e2a02010-10-06 21:16:16 +00001042 unsigned DReg = TRI->getMatchingSuperReg(SrcReg,
Jim Grosbach9f2b3b52011-03-11 23:00:16 +00001043 Lane & 1 ? ARM::ssub_1 : ARM::ssub_0,
1044 &ARM::DPR_VFP2RegClass);
Jim Grosbach2e3e2a02010-10-06 21:16:16 +00001045 // The lane is [0,1] for the containing DReg superregister.
1046 // Copy the dst/src register operands.
1047 MIB.addOperand(MI.getOperand(OpIdx++));
1048 MIB.addReg(DReg);
1049 ++OpIdx;
1050 // Add the lane select operand.
1051 MIB.addImm(Lane);
1052 // Add the predicate operands.
1053 MIB.addOperand(MI.getOperand(OpIdx++));
1054 MIB.addOperand(MI.getOperand(OpIdx++));
1055
1056 TransferImpOps(MI, MIB, MIB);
1057 MI.eraseFromParent();
Evan Chengb8b0ad82011-01-20 08:34:58 +00001058 return true;
Jim Grosbach2e3e2a02010-10-06 21:16:16 +00001059 }
Bob Wilson6b853c32010-09-16 00:31:02 +00001060
Bob Wilson75a64082010-09-02 16:00:54 +00001061 case ARM::VLD2q8Pseudo:
Bob Wilson75a64082010-09-02 16:00:54 +00001062 case ARM::VLD2q16Pseudo:
Bob Wilson75a64082010-09-02 16:00:54 +00001063 case ARM::VLD2q32Pseudo:
Jim Grosbachd146a022011-12-09 21:28:25 +00001064 case ARM::VLD2q8PseudoWB_fixed:
1065 case ARM::VLD2q16PseudoWB_fixed:
1066 case ARM::VLD2q32PseudoWB_fixed:
Jim Grosbachd146a022011-12-09 21:28:25 +00001067 case ARM::VLD2q8PseudoWB_register:
1068 case ARM::VLD2q16PseudoWB_register:
1069 case ARM::VLD2q32PseudoWB_register:
Bob Wilson35fafca2010-09-03 18:16:02 +00001070 case ARM::VLD3d8Pseudo:
Bob Wilson35fafca2010-09-03 18:16:02 +00001071 case ARM::VLD3d16Pseudo:
Bob Wilson35fafca2010-09-03 18:16:02 +00001072 case ARM::VLD3d32Pseudo:
Bob Wilson75a64082010-09-02 16:00:54 +00001073 case ARM::VLD1d64TPseudo:
Bob Wilson35fafca2010-09-03 18:16:02 +00001074 case ARM::VLD3d8Pseudo_UPD:
Bob Wilson35fafca2010-09-03 18:16:02 +00001075 case ARM::VLD3d16Pseudo_UPD:
Bob Wilson35fafca2010-09-03 18:16:02 +00001076 case ARM::VLD3d32Pseudo_UPD:
Bob Wilson35fafca2010-09-03 18:16:02 +00001077 case ARM::VLD3q8Pseudo_UPD:
Bob Wilson35fafca2010-09-03 18:16:02 +00001078 case ARM::VLD3q16Pseudo_UPD:
Bob Wilson35fafca2010-09-03 18:16:02 +00001079 case ARM::VLD3q32Pseudo_UPD:
Bob Wilsona609b892011-02-07 17:43:15 +00001080 case ARM::VLD3q8oddPseudo:
1081 case ARM::VLD3q16oddPseudo:
1082 case ARM::VLD3q32oddPseudo:
Bob Wilson35fafca2010-09-03 18:16:02 +00001083 case ARM::VLD3q8oddPseudo_UPD:
Bob Wilson35fafca2010-09-03 18:16:02 +00001084 case ARM::VLD3q16oddPseudo_UPD:
Bob Wilson35fafca2010-09-03 18:16:02 +00001085 case ARM::VLD3q32oddPseudo_UPD:
Bob Wilson35fafca2010-09-03 18:16:02 +00001086 case ARM::VLD4d8Pseudo:
Bob Wilson35fafca2010-09-03 18:16:02 +00001087 case ARM::VLD4d16Pseudo:
Bob Wilson35fafca2010-09-03 18:16:02 +00001088 case ARM::VLD4d32Pseudo:
Bob Wilson75a64082010-09-02 16:00:54 +00001089 case ARM::VLD1d64QPseudo:
Bob Wilson35fafca2010-09-03 18:16:02 +00001090 case ARM::VLD4d8Pseudo_UPD:
Bob Wilson35fafca2010-09-03 18:16:02 +00001091 case ARM::VLD4d16Pseudo_UPD:
Bob Wilson35fafca2010-09-03 18:16:02 +00001092 case ARM::VLD4d32Pseudo_UPD:
Bob Wilson35fafca2010-09-03 18:16:02 +00001093 case ARM::VLD4q8Pseudo_UPD:
Bob Wilson35fafca2010-09-03 18:16:02 +00001094 case ARM::VLD4q16Pseudo_UPD:
Bob Wilson35fafca2010-09-03 18:16:02 +00001095 case ARM::VLD4q32Pseudo_UPD:
Bob Wilsona609b892011-02-07 17:43:15 +00001096 case ARM::VLD4q8oddPseudo:
1097 case ARM::VLD4q16oddPseudo:
1098 case ARM::VLD4q32oddPseudo:
Bob Wilson35fafca2010-09-03 18:16:02 +00001099 case ARM::VLD4q8oddPseudo_UPD:
Bob Wilson35fafca2010-09-03 18:16:02 +00001100 case ARM::VLD4q16oddPseudo_UPD:
Bob Wilson35fafca2010-09-03 18:16:02 +00001101 case ARM::VLD4q32oddPseudo_UPD:
Bob Wilson77ab1652010-11-29 19:35:29 +00001102 case ARM::VLD3DUPd8Pseudo:
1103 case ARM::VLD3DUPd16Pseudo:
1104 case ARM::VLD3DUPd32Pseudo:
1105 case ARM::VLD3DUPd8Pseudo_UPD:
1106 case ARM::VLD3DUPd16Pseudo_UPD:
1107 case ARM::VLD3DUPd32Pseudo_UPD:
Bob Wilson431ac4ef2010-11-30 00:00:35 +00001108 case ARM::VLD4DUPd8Pseudo:
1109 case ARM::VLD4DUPd16Pseudo:
1110 case ARM::VLD4DUPd32Pseudo:
1111 case ARM::VLD4DUPd8Pseudo_UPD:
1112 case ARM::VLD4DUPd16Pseudo_UPD:
1113 case ARM::VLD4DUPd32Pseudo_UPD:
Bob Wilsond5c57a52010-09-13 23:01:35 +00001114 ExpandVLD(MBBI);
Evan Chengb8b0ad82011-01-20 08:34:58 +00001115 return true;
Bob Wilson75a64082010-09-02 16:00:54 +00001116
Bob Wilson950882b2010-08-28 05:12:57 +00001117 case ARM::VST2q8Pseudo:
Bob Wilson950882b2010-08-28 05:12:57 +00001118 case ARM::VST2q16Pseudo:
Bob Wilson950882b2010-08-28 05:12:57 +00001119 case ARM::VST2q32Pseudo:
Jim Grosbach88ac7612011-12-14 21:32:11 +00001120 case ARM::VST2q8PseudoWB_fixed:
1121 case ARM::VST2q16PseudoWB_fixed:
1122 case ARM::VST2q32PseudoWB_fixed:
Jim Grosbach88ac7612011-12-14 21:32:11 +00001123 case ARM::VST2q8PseudoWB_register:
1124 case ARM::VST2q16PseudoWB_register:
1125 case ARM::VST2q32PseudoWB_register:
Bob Wilson97919e92010-08-26 18:51:29 +00001126 case ARM::VST3d8Pseudo:
Bob Wilson97919e92010-08-26 18:51:29 +00001127 case ARM::VST3d16Pseudo:
Bob Wilson97919e92010-08-26 18:51:29 +00001128 case ARM::VST3d32Pseudo:
Bob Wilson97919e92010-08-26 18:51:29 +00001129 case ARM::VST1d64TPseudo:
Bob Wilson97919e92010-08-26 18:51:29 +00001130 case ARM::VST3d8Pseudo_UPD:
Bob Wilson97919e92010-08-26 18:51:29 +00001131 case ARM::VST3d16Pseudo_UPD:
Bob Wilson97919e92010-08-26 18:51:29 +00001132 case ARM::VST3d32Pseudo_UPD:
Jim Grosbach98d032f2011-11-29 22:38:04 +00001133 case ARM::VST1d64TPseudoWB_fixed:
1134 case ARM::VST1d64TPseudoWB_register:
Bob Wilson97919e92010-08-26 18:51:29 +00001135 case ARM::VST3q8Pseudo_UPD:
Bob Wilson97919e92010-08-26 18:51:29 +00001136 case ARM::VST3q16Pseudo_UPD:
Bob Wilson97919e92010-08-26 18:51:29 +00001137 case ARM::VST3q32Pseudo_UPD:
Bob Wilsona609b892011-02-07 17:43:15 +00001138 case ARM::VST3q8oddPseudo:
1139 case ARM::VST3q16oddPseudo:
1140 case ARM::VST3q32oddPseudo:
Bob Wilson97919e92010-08-26 18:51:29 +00001141 case ARM::VST3q8oddPseudo_UPD:
Bob Wilson97919e92010-08-26 18:51:29 +00001142 case ARM::VST3q16oddPseudo_UPD:
Bob Wilson97919e92010-08-26 18:51:29 +00001143 case ARM::VST3q32oddPseudo_UPD:
Bob Wilson9392b0e2010-08-25 23:27:42 +00001144 case ARM::VST4d8Pseudo:
Bob Wilson9392b0e2010-08-25 23:27:42 +00001145 case ARM::VST4d16Pseudo:
Bob Wilson9392b0e2010-08-25 23:27:42 +00001146 case ARM::VST4d32Pseudo:
Bob Wilson4cec4492010-08-26 05:33:30 +00001147 case ARM::VST1d64QPseudo:
Bob Wilson9392b0e2010-08-25 23:27:42 +00001148 case ARM::VST4d8Pseudo_UPD:
Bob Wilson9392b0e2010-08-25 23:27:42 +00001149 case ARM::VST4d16Pseudo_UPD:
Bob Wilson9392b0e2010-08-25 23:27:42 +00001150 case ARM::VST4d32Pseudo_UPD:
Jim Grosbach5ee209c2011-11-29 22:58:48 +00001151 case ARM::VST1d64QPseudoWB_fixed:
1152 case ARM::VST1d64QPseudoWB_register:
Bob Wilson9392b0e2010-08-25 23:27:42 +00001153 case ARM::VST4q8Pseudo_UPD:
Bob Wilson9392b0e2010-08-25 23:27:42 +00001154 case ARM::VST4q16Pseudo_UPD:
Bob Wilson9392b0e2010-08-25 23:27:42 +00001155 case ARM::VST4q32Pseudo_UPD:
Bob Wilsona609b892011-02-07 17:43:15 +00001156 case ARM::VST4q8oddPseudo:
1157 case ARM::VST4q16oddPseudo:
1158 case ARM::VST4q32oddPseudo:
Bob Wilson9392b0e2010-08-25 23:27:42 +00001159 case ARM::VST4q8oddPseudo_UPD:
Bob Wilson9392b0e2010-08-25 23:27:42 +00001160 case ARM::VST4q16oddPseudo_UPD:
Bob Wilson9392b0e2010-08-25 23:27:42 +00001161 case ARM::VST4q32oddPseudo_UPD:
Bob Wilsond5c57a52010-09-13 23:01:35 +00001162 ExpandVST(MBBI);
Evan Chengb8b0ad82011-01-20 08:34:58 +00001163 return true;
Bob Wilsond5c57a52010-09-13 23:01:35 +00001164
Bob Wilsondc449902010-11-01 22:04:05 +00001165 case ARM::VLD1LNq8Pseudo:
1166 case ARM::VLD1LNq16Pseudo:
1167 case ARM::VLD1LNq32Pseudo:
1168 case ARM::VLD1LNq8Pseudo_UPD:
1169 case ARM::VLD1LNq16Pseudo_UPD:
1170 case ARM::VLD1LNq32Pseudo_UPD:
Bob Wilsond5c57a52010-09-13 23:01:35 +00001171 case ARM::VLD2LNd8Pseudo:
1172 case ARM::VLD2LNd16Pseudo:
1173 case ARM::VLD2LNd32Pseudo:
1174 case ARM::VLD2LNq16Pseudo:
1175 case ARM::VLD2LNq32Pseudo:
1176 case ARM::VLD2LNd8Pseudo_UPD:
1177 case ARM::VLD2LNd16Pseudo_UPD:
1178 case ARM::VLD2LNd32Pseudo_UPD:
1179 case ARM::VLD2LNq16Pseudo_UPD:
1180 case ARM::VLD2LNq32Pseudo_UPD:
1181 case ARM::VLD3LNd8Pseudo:
1182 case ARM::VLD3LNd16Pseudo:
1183 case ARM::VLD3LNd32Pseudo:
1184 case ARM::VLD3LNq16Pseudo:
1185 case ARM::VLD3LNq32Pseudo:
1186 case ARM::VLD3LNd8Pseudo_UPD:
1187 case ARM::VLD3LNd16Pseudo_UPD:
1188 case ARM::VLD3LNd32Pseudo_UPD:
1189 case ARM::VLD3LNq16Pseudo_UPD:
1190 case ARM::VLD3LNq32Pseudo_UPD:
1191 case ARM::VLD4LNd8Pseudo:
1192 case ARM::VLD4LNd16Pseudo:
1193 case ARM::VLD4LNd32Pseudo:
1194 case ARM::VLD4LNq16Pseudo:
1195 case ARM::VLD4LNq32Pseudo:
1196 case ARM::VLD4LNd8Pseudo_UPD:
1197 case ARM::VLD4LNd16Pseudo_UPD:
1198 case ARM::VLD4LNd32Pseudo_UPD:
1199 case ARM::VLD4LNq16Pseudo_UPD:
1200 case ARM::VLD4LNq32Pseudo_UPD:
Bob Wilsond80b29d2010-11-02 21:18:25 +00001201 case ARM::VST1LNq8Pseudo:
1202 case ARM::VST1LNq16Pseudo:
1203 case ARM::VST1LNq32Pseudo:
1204 case ARM::VST1LNq8Pseudo_UPD:
1205 case ARM::VST1LNq16Pseudo_UPD:
1206 case ARM::VST1LNq32Pseudo_UPD:
Bob Wilsond5c57a52010-09-13 23:01:35 +00001207 case ARM::VST2LNd8Pseudo:
1208 case ARM::VST2LNd16Pseudo:
1209 case ARM::VST2LNd32Pseudo:
1210 case ARM::VST2LNq16Pseudo:
1211 case ARM::VST2LNq32Pseudo:
1212 case ARM::VST2LNd8Pseudo_UPD:
1213 case ARM::VST2LNd16Pseudo_UPD:
1214 case ARM::VST2LNd32Pseudo_UPD:
1215 case ARM::VST2LNq16Pseudo_UPD:
1216 case ARM::VST2LNq32Pseudo_UPD:
1217 case ARM::VST3LNd8Pseudo:
1218 case ARM::VST3LNd16Pseudo:
1219 case ARM::VST3LNd32Pseudo:
1220 case ARM::VST3LNq16Pseudo:
1221 case ARM::VST3LNq32Pseudo:
1222 case ARM::VST3LNd8Pseudo_UPD:
1223 case ARM::VST3LNd16Pseudo_UPD:
1224 case ARM::VST3LNd32Pseudo_UPD:
1225 case ARM::VST3LNq16Pseudo_UPD:
1226 case ARM::VST3LNq32Pseudo_UPD:
1227 case ARM::VST4LNd8Pseudo:
1228 case ARM::VST4LNd16Pseudo:
1229 case ARM::VST4LNd32Pseudo:
1230 case ARM::VST4LNq16Pseudo:
1231 case ARM::VST4LNq32Pseudo:
1232 case ARM::VST4LNd8Pseudo_UPD:
1233 case ARM::VST4LNd16Pseudo_UPD:
1234 case ARM::VST4LNd32Pseudo_UPD:
1235 case ARM::VST4LNq16Pseudo_UPD:
1236 case ARM::VST4LNq32Pseudo_UPD:
1237 ExpandLaneOp(MBBI);
Evan Chengb8b0ad82011-01-20 08:34:58 +00001238 return true;
Bob Wilsonc597fd3b2010-09-13 23:55:10 +00001239
Jim Grosbach4a5c8872011-12-15 22:27:11 +00001240 case ARM::VTBL3Pseudo: ExpandVTBL(MBBI, ARM::VTBL3, false); return true;
1241 case ARM::VTBL4Pseudo: ExpandVTBL(MBBI, ARM::VTBL4, false); return true;
Jim Grosbach4a5c8872011-12-15 22:27:11 +00001242 case ARM::VTBX3Pseudo: ExpandVTBL(MBBI, ARM::VTBX3, true); return true;
1243 case ARM::VTBX4Pseudo: ExpandVTBL(MBBI, ARM::VTBX4, true); return true;
Evan Chengb8b0ad82011-01-20 08:34:58 +00001244 }
Evan Chengb8b0ad82011-01-20 08:34:58 +00001245}
1246
1247bool ARMExpandPseudo::ExpandMBB(MachineBasicBlock &MBB) {
1248 bool Modified = false;
1249
1250 MachineBasicBlock::iterator MBBI = MBB.begin(), E = MBB.end();
1251 while (MBBI != E) {
1252 MachineBasicBlock::iterator NMBBI = llvm::next(MBBI);
1253 Modified |= ExpandMI(MBB, MBBI);
Evan Cheng207b2462009-11-06 23:52:48 +00001254 MBBI = NMBBI;
1255 }
1256
1257 return Modified;
1258}
1259
1260bool ARMExpandPseudo::runOnMachineFunction(MachineFunction &MF) {
Evan Cheng2f2435d2011-01-21 18:55:51 +00001261 const TargetMachine &TM = MF.getTarget();
1262 TII = static_cast<const ARMBaseInstrInfo*>(TM.getInstrInfo());
1263 TRI = TM.getRegisterInfo();
1264 STI = &TM.getSubtarget<ARMSubtarget>();
Evan Chengb8b0ad82011-01-20 08:34:58 +00001265 AFI = MF.getInfo<ARMFunctionInfo>();
Evan Cheng207b2462009-11-06 23:52:48 +00001266
1267 bool Modified = false;
1268 for (MachineFunction::iterator MFI = MF.begin(), E = MF.end(); MFI != E;
1269 ++MFI)
1270 Modified |= ExpandMBB(*MFI);
Jakob Stoklund Olesen9c3badc2011-07-29 00:27:32 +00001271 if (VerifyARMPseudo)
1272 MF.verify(this, "After expanding ARM pseudo instructions.");
Evan Cheng207b2462009-11-06 23:52:48 +00001273 return Modified;
1274}
1275
1276/// createARMExpandPseudoPass - returns an instance of the pseudo instruction
1277/// expansion pass.
1278FunctionPass *llvm::createARMExpandPseudoPass() {
1279 return new ARMExpandPseudo();
1280}