blob: 8d8e2900b678cc919b05a26c3d695b5e5d8abe3b [file] [log] [blame]
Evan Cheng54b68e32011-07-01 20:45:01 +00001//===-- MCSubtargetInfo.cpp - Subtarget Information -----------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
10#include "llvm/MC/MCSubtargetInfo.h"
Evan Cheng54b68e32011-07-01 20:45:01 +000011#include "llvm/ADT/StringRef.h"
Evan Chengc5e6d2f2011-07-11 03:57:24 +000012#include "llvm/ADT/Triple.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000013#include "llvm/MC/MCInstrItineraries.h"
14#include "llvm/MC/SubtargetFeature.h"
Evan Cheng54b68e32011-07-01 20:45:01 +000015#include "llvm/Support/raw_ostream.h"
16#include <algorithm>
17
18using namespace llvm;
19
Andrew Trick87255e32012-07-07 04:00:00 +000020MCSchedModel MCSchedModel::DefaultSchedModel; // For unknown processors.
21
Craig Topper0e6c5b62012-10-03 06:47:18 +000022/// InitMCProcessorInfo - Set or change the CPU (optionally supplemented
Andrew Trickba7b9212012-09-18 05:33:15 +000023/// with feature string). Recompute feature bits and scheduling model.
24void
25MCSubtargetInfo::InitMCProcessorInfo(StringRef CPU, StringRef FS) {
26 SubtargetFeatures Features(FS);
27 FeatureBits = Features.getFeatureBits(CPU, ProcDesc, NumProcs,
28 ProcFeatures, NumFeatures);
29
Craig Toppera8442342013-09-18 05:54:09 +000030 InitCPUSchedModel(CPU);
31}
32
33void
34MCSubtargetInfo::InitCPUSchedModel(StringRef CPU) {
Andrew Trickba7b9212012-09-18 05:33:15 +000035 if (!CPU.empty())
36 CPUSchedModel = getSchedModelForCPU(CPU);
37 else
38 CPUSchedModel = &MCSchedModel::DefaultSchedModel;
39}
40
Evan Chengc5e6d2f2011-07-11 03:57:24 +000041void
42MCSubtargetInfo::InitMCSubtargetInfo(StringRef TT, StringRef CPU, StringRef FS,
43 const SubtargetFeatureKV *PF,
44 const SubtargetFeatureKV *PD,
Andrew Trick87255e32012-07-07 04:00:00 +000045 const SubtargetInfoKV *ProcSched,
Andrew Trickab722bd2012-09-18 03:18:56 +000046 const MCWriteProcResEntry *WPR,
47 const MCWriteLatencyEntry *WL,
48 const MCReadAdvanceEntry *RA,
Evan Chengc5e6d2f2011-07-11 03:57:24 +000049 const InstrStage *IS,
50 const unsigned *OC,
51 const unsigned *FP,
52 unsigned NF, unsigned NP) {
53 TargetTriple = TT;
Evan Cheng1a72add62011-07-07 07:07:08 +000054 ProcFeatures = PF;
55 ProcDesc = PD;
Andrew Trickac36af42012-09-14 20:26:41 +000056 ProcSchedModels = ProcSched;
Andrew Trickab722bd2012-09-18 03:18:56 +000057 WriteProcResTable = WPR;
58 WriteLatencyTable = WL;
59 ReadAdvanceTable = RA;
60
Evan Cheng1a72add62011-07-07 07:07:08 +000061 Stages = IS;
62 OperandCycles = OC;
Andrew Trick030e2f82012-07-07 03:59:48 +000063 ForwardingPaths = FP;
Evan Cheng1a72add62011-07-07 07:07:08 +000064 NumFeatures = NF;
65 NumProcs = NP;
66
Andrew Trickba7b9212012-09-18 05:33:15 +000067 InitMCProcessorInfo(CPU, FS);
Evan Cheng1a72add62011-07-07 07:07:08 +000068}
69
Evan Cheng91111d22011-07-09 05:47:46 +000070/// ToggleFeature - Toggle a feature and returns the re-computed feature
71/// bits. This version does not change the implied bits.
72uint64_t MCSubtargetInfo::ToggleFeature(uint64_t FB) {
73 FeatureBits ^= FB;
74 return FeatureBits;
75}
76
77/// ToggleFeature - Toggle a feature and returns the re-computed feature
78/// bits. This version will also change all implied bits.
79uint64_t MCSubtargetInfo::ToggleFeature(StringRef FS) {
80 SubtargetFeatures Features;
81 FeatureBits = Features.ToggleFeature(FeatureBits, FS,
82 ProcFeatures, NumFeatures);
83 return FeatureBits;
84}
85
86
Roman Divacky77198de2012-09-05 21:43:57 +000087const MCSchedModel *
Andrew Trick87255e32012-07-07 04:00:00 +000088MCSubtargetInfo::getSchedModelForCPU(StringRef CPU) const {
Andrew Trickac36af42012-09-14 20:26:41 +000089 assert(ProcSchedModels && "Processor machine model not available!");
Evan Cheng54b68e32011-07-01 20:45:01 +000090
91#ifndef NDEBUG
92 for (size_t i = 1; i < NumProcs; i++) {
Andrew Trickac36af42012-09-14 20:26:41 +000093 assert(strcmp(ProcSchedModels[i - 1].Key, ProcSchedModels[i].Key) < 0 &&
Andrew Trick87255e32012-07-07 04:00:00 +000094 "Processor machine model table is not sorted");
Evan Cheng54b68e32011-07-01 20:45:01 +000095 }
96#endif
97
98 // Find entry
Artyom Skroboveab75152014-01-25 16:56:18 +000099 const SubtargetInfoKV *Found =
100 std::lower_bound(ProcSchedModels, ProcSchedModels+NumProcs, CPU);
101 if (Found == ProcSchedModels+NumProcs || StringRef(Found->Key) != CPU) {
102 errs() << "'" << CPU
103 << "' is not a recognized processor for this target"
104 << " (ignoring processor)\n";
Andrew Trick87255e32012-07-07 04:00:00 +0000105 return &MCSchedModel::DefaultSchedModel;
Artyom Skroboveab75152014-01-25 16:56:18 +0000106 }
Andrew Trick87255e32012-07-07 04:00:00 +0000107 assert(Found->Value && "Missing processor SchedModel value");
Roman Divacky77198de2012-09-05 21:43:57 +0000108 return (const MCSchedModel *)Found->Value;
Andrew Trick87255e32012-07-07 04:00:00 +0000109}
Evan Cheng54b68e32011-07-01 20:45:01 +0000110
Andrew Trick87255e32012-07-07 04:00:00 +0000111InstrItineraryData
112MCSubtargetInfo::getInstrItineraryForCPU(StringRef CPU) const {
Roman Divacky77198de2012-09-05 21:43:57 +0000113 const MCSchedModel *SchedModel = getSchedModelForCPU(CPU);
Andrew Trick87255e32012-07-07 04:00:00 +0000114 return InstrItineraryData(SchedModel, Stages, OperandCycles, ForwardingPaths);
Evan Cheng54b68e32011-07-01 20:45:01 +0000115}
Andrew Trickd2a19da2012-09-14 20:26:46 +0000116
117/// Initialize an InstrItineraryData instance.
118void MCSubtargetInfo::initInstrItins(InstrItineraryData &InstrItins) const {
119 InstrItins =
Andrew Trick6e6d5972012-09-18 04:03:34 +0000120 InstrItineraryData(CPUSchedModel, Stages, OperandCycles, ForwardingPaths);
Andrew Trickd2a19da2012-09-14 20:26:46 +0000121}