blob: 44f222aeafd5e5adbd62edf5e0a0ff011836a8bc [file] [log] [blame]
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001//===-- SelectionDAGBuilder.cpp - Selection-DAG building ------------------===//
Dan Gohman575fad32008-09-03 16:12:24 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This implements routines for translating from LLVM IR into SelectionDAG IR.
11//
12//===----------------------------------------------------------------------===//
13
Dan Gohman1a6c47f2009-11-23 18:04:58 +000014#include "SelectionDAGBuilder.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000015#include "SDNodeDbgValue.h"
Dan Gohman575fad32008-09-03 16:12:24 +000016#include "llvm/ADT/BitVector.h"
David Blaikie0252265b2013-06-16 20:34:15 +000017#include "llvm/ADT/Optional.h"
Dan Gohman5eba3bc2008-09-04 20:49:27 +000018#include "llvm/ADT/SmallSet.h"
Philip Reames1a1bdb22014-12-02 18:50:36 +000019#include "llvm/ADT/Statistic.h"
Dan Gohman575fad32008-09-03 16:12:24 +000020#include "llvm/Analysis/AliasAnalysis.h"
Jakub Staszaka9286e92013-01-10 22:13:13 +000021#include "llvm/Analysis/BranchProbabilityInfo.h"
Chris Lattner1a32ede2009-12-24 00:37:38 +000022#include "llvm/Analysis/ConstantFolding.h"
Chandler Carruth62d42152015-01-15 02:16:27 +000023#include "llvm/Analysis/TargetLibraryInfo.h"
Nadav Rotem7c277da2012-09-06 09:17:37 +000024#include "llvm/Analysis/ValueTracking.h"
Renato Golin3b1d3b02015-08-30 10:49:04 +000025#include "llvm/Analysis/VectorUtils.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000026#include "llvm/CodeGen/FastISel.h"
27#include "llvm/CodeGen/FunctionLoweringInfo.h"
28#include "llvm/CodeGen/GCMetadata.h"
Philip Reames56a03932015-01-26 18:26:35 +000029#include "llvm/CodeGen/GCStrategy.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000030#include "llvm/CodeGen/MachineFrameInfo.h"
31#include "llvm/CodeGen/MachineFunction.h"
32#include "llvm/CodeGen/MachineInstrBuilder.h"
33#include "llvm/CodeGen/MachineJumpTableInfo.h"
34#include "llvm/CodeGen/MachineModuleInfo.h"
35#include "llvm/CodeGen/MachineRegisterInfo.h"
36#include "llvm/CodeGen/SelectionDAG.h"
Andrew Trick153ebe62013-10-31 22:11:56 +000037#include "llvm/CodeGen/StackMaps.h"
David Majnemercde33032015-03-30 22:58:10 +000038#include "llvm/CodeGen/WinEHFuncInfo.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000039#include "llvm/IR/CallingConv.h"
40#include "llvm/IR/Constants.h"
41#include "llvm/IR/DataLayout.h"
Chandler Carruth9a4c9e52014-03-06 00:46:21 +000042#include "llvm/IR/DebugInfo.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000043#include "llvm/IR/DerivedTypes.h"
44#include "llvm/IR/Function.h"
45#include "llvm/IR/GlobalVariable.h"
46#include "llvm/IR/InlineAsm.h"
47#include "llvm/IR/Instructions.h"
48#include "llvm/IR/IntrinsicInst.h"
49#include "llvm/IR/Intrinsics.h"
50#include "llvm/IR/LLVMContext.h"
51#include "llvm/IR/Module.h"
Philip Reames1a1bdb22014-12-02 18:50:36 +000052#include "llvm/IR/Statepoint.h"
Reid Klecknere9b89312015-01-13 00:48:10 +000053#include "llvm/MC/MCSymbol.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000054#include "llvm/Support/CommandLine.h"
55#include "llvm/Support/Debug.h"
56#include "llvm/Support/ErrorHandling.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000057#include "llvm/Support/MathExtras.h"
58#include "llvm/Support/raw_ostream.h"
Anton Korobeynikov2f931282011-01-10 12:39:04 +000059#include "llvm/Target/TargetFrameLowering.h"
Dan Gohman575fad32008-09-03 16:12:24 +000060#include "llvm/Target/TargetInstrInfo.h"
Dale Johannesenb842d522009-02-05 01:49:45 +000061#include "llvm/Target/TargetIntrinsicInfo.h"
Dan Gohman575fad32008-09-03 16:12:24 +000062#include "llvm/Target/TargetLowering.h"
Dan Gohman575fad32008-09-03 16:12:24 +000063#include "llvm/Target/TargetOptions.h"
Richard Sandiford564681c2013-08-12 10:28:10 +000064#include "llvm/Target/TargetSelectionDAGInfo.h"
Eric Christopherd9134482014-08-04 21:25:23 +000065#include "llvm/Target/TargetSubtargetInfo.h"
Dan Gohman575fad32008-09-03 16:12:24 +000066#include <algorithm>
67using namespace llvm;
68
Chandler Carruth1b9dde02014-04-22 02:02:50 +000069#define DEBUG_TYPE "isel"
70
Dale Johannesenf2a52bb2008-09-05 01:48:15 +000071/// LimitFloatPrecision - Generate low-precision inline sequences for
72/// some float libcalls (6, 8 or 12 bits).
73static unsigned LimitFloatPrecision;
74
75static cl::opt<unsigned, true>
76LimitFPPrecision("limit-float-precision",
77 cl::desc("Generate low-precision inline sequences "
78 "for some float libcalls"),
79 cl::location(LimitFloatPrecision),
80 cl::init(0));
81
Sanjay Patelf1340482015-06-16 16:25:43 +000082static cl::opt<bool>
Sanjay Patela2607012015-09-16 16:31:21 +000083EnableFMFInDAG("enable-fmf-dag", cl::init(true), cl::Hidden,
Sanjay Patelf1340482015-06-16 16:25:43 +000084 cl::desc("Enable fast-math-flags for DAG nodes"));
85
Andrew Trick116efac2010-11-12 17:50:46 +000086// Limit the width of DAG chains. This is important in general to prevent
Sanjay Pateldcaa5372015-06-17 16:34:48 +000087// DAG-based analysis from blowing up. For example, alias analysis and
Andrew Trick116efac2010-11-12 17:50:46 +000088// load clustering may not complete in reasonable time. It is difficult to
89// recognize and avoid this situation within each individual analysis, and
90// future analyses are likely to have the same behavior. Limiting DAG width is
Sanjay Pateldcaa5372015-06-17 16:34:48 +000091// the safe approach and will be especially important with global DAGs.
Andrew Trick116efac2010-11-12 17:50:46 +000092//
93// MaxParallelChains default is arbitrarily high to avoid affecting
94// optimization, but could be lowered to improve compile time. Any ld-ld-st-st
Andrew Trickcf7fefb2010-11-20 07:26:51 +000095// sequence over this should have been converted to llvm.memcpy by the
96// frontend. It easy to induce this behavior with .ll code such as:
97// %buffer = alloca [4096 x i8]
98// %data = load [4096 x i8]* %argPtr
99// store [4096 x i8] %data, [4096 x i8]* %buffer
Andrew Trick710d5da2011-03-11 17:46:59 +0000100static const unsigned MaxParallelChains = 64;
Andrew Trick116efac2010-11-12 17:50:46 +0000101
Andrew Trickef9de2a2013-05-25 02:42:55 +0000102static SDValue getCopyFromPartsVector(SelectionDAG &DAG, SDLoc DL,
Chris Lattner05bcb482010-08-24 23:20:40 +0000103 const SDValue *Parts, unsigned NumParts,
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000104 MVT PartVT, EVT ValueVT, const Value *V);
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000105
Dan Gohman575fad32008-09-03 16:12:24 +0000106/// getCopyFromParts - Create a value that contains the specified legal parts
107/// combined into the value they represent. If the parts combine to a type
108/// larger then ValueVT then AssertOp can be used to specify whether the extra
109/// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT
110/// (ISD::AssertSext).
Andrew Trickef9de2a2013-05-25 02:42:55 +0000111static SDValue getCopyFromParts(SelectionDAG &DAG, SDLoc DL,
Dale Johannesendb7c5f62009-01-31 02:22:37 +0000112 const SDValue *Parts,
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000113 unsigned NumParts, MVT PartVT, EVT ValueVT,
Bill Wendling81406f62012-09-26 04:04:19 +0000114 const Value *V,
Duncan Sandsba21b7d2009-01-28 14:42:54 +0000115 ISD::NodeType AssertOp = ISD::DELETED_NODE) {
Chris Lattner05bcb482010-08-24 23:20:40 +0000116 if (ValueVT.isVector())
Bill Wendling81406f62012-09-26 04:04:19 +0000117 return getCopyFromPartsVector(DAG, DL, Parts, NumParts,
118 PartVT, ValueVT, V);
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000119
Dan Gohman575fad32008-09-03 16:12:24 +0000120 assert(NumParts > 0 && "No parts to assemble!");
Dan Gohman91febd12009-01-15 16:58:17 +0000121 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohman575fad32008-09-03 16:12:24 +0000122 SDValue Val = Parts[0];
123
124 if (NumParts > 1) {
125 // Assemble the value from multiple parts.
Chris Lattner05bcb482010-08-24 23:20:40 +0000126 if (ValueVT.isInteger()) {
Dan Gohman575fad32008-09-03 16:12:24 +0000127 unsigned PartBits = PartVT.getSizeInBits();
128 unsigned ValueBits = ValueVT.getSizeInBits();
129
130 // Assemble the power of 2 part.
131 unsigned RoundParts = NumParts & (NumParts - 1) ?
132 1 << Log2_32(NumParts) : NumParts;
133 unsigned RoundBits = PartBits * RoundParts;
Owen Anderson53aa7a92009-08-10 22:56:29 +0000134 EVT RoundVT = RoundBits == ValueBits ?
Owen Anderson117c9e82009-08-12 00:36:31 +0000135 ValueVT : EVT::getIntegerVT(*DAG.getContext(), RoundBits);
Dan Gohman575fad32008-09-03 16:12:24 +0000136 SDValue Lo, Hi;
137
Owen Anderson117c9e82009-08-12 00:36:31 +0000138 EVT HalfVT = EVT::getIntegerVT(*DAG.getContext(), RoundBits/2);
Duncan Sands17e678b2008-10-29 14:22:20 +0000139
Dan Gohman575fad32008-09-03 16:12:24 +0000140 if (RoundParts > 2) {
Chris Lattner05bcb482010-08-24 23:20:40 +0000141 Lo = getCopyFromParts(DAG, DL, Parts, RoundParts / 2,
Bill Wendling81406f62012-09-26 04:04:19 +0000142 PartVT, HalfVT, V);
Chris Lattner05bcb482010-08-24 23:20:40 +0000143 Hi = getCopyFromParts(DAG, DL, Parts + RoundParts / 2,
Bill Wendling81406f62012-09-26 04:04:19 +0000144 RoundParts / 2, PartVT, HalfVT, V);
Dan Gohman575fad32008-09-03 16:12:24 +0000145 } else {
Wesley Peck527da1b2010-11-23 03:31:01 +0000146 Lo = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[0]);
147 Hi = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[1]);
Dan Gohman575fad32008-09-03 16:12:24 +0000148 }
Bill Wendling919b7aa2009-12-22 02:10:19 +0000149
Mehdi Amini8ac7a9d2015-07-07 19:07:19 +0000150 if (DAG.getDataLayout().isBigEndian())
Dan Gohman575fad32008-09-03 16:12:24 +0000151 std::swap(Lo, Hi);
Bill Wendling919b7aa2009-12-22 02:10:19 +0000152
Chris Lattner05bcb482010-08-24 23:20:40 +0000153 Val = DAG.getNode(ISD::BUILD_PAIR, DL, RoundVT, Lo, Hi);
Dan Gohman575fad32008-09-03 16:12:24 +0000154
155 if (RoundParts < NumParts) {
156 // Assemble the trailing non-power-of-2 part.
157 unsigned OddParts = NumParts - RoundParts;
Owen Anderson117c9e82009-08-12 00:36:31 +0000158 EVT OddVT = EVT::getIntegerVT(*DAG.getContext(), OddParts * PartBits);
Chris Lattner05bcb482010-08-24 23:20:40 +0000159 Hi = getCopyFromParts(DAG, DL,
Bill Wendling81406f62012-09-26 04:04:19 +0000160 Parts + RoundParts, OddParts, PartVT, OddVT, V);
Dan Gohman575fad32008-09-03 16:12:24 +0000161
162 // Combine the round and odd parts.
163 Lo = Val;
Mehdi Amini8ac7a9d2015-07-07 19:07:19 +0000164 if (DAG.getDataLayout().isBigEndian())
Dan Gohman575fad32008-09-03 16:12:24 +0000165 std::swap(Lo, Hi);
Owen Anderson117c9e82009-08-12 00:36:31 +0000166 EVT TotalVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
Chris Lattner05bcb482010-08-24 23:20:40 +0000167 Hi = DAG.getNode(ISD::ANY_EXTEND, DL, TotalVT, Hi);
Mehdi Amini44ede332015-07-09 02:09:04 +0000168 Hi =
169 DAG.getNode(ISD::SHL, DL, TotalVT, Hi,
170 DAG.getConstant(Lo.getValueType().getSizeInBits(), DL,
171 TLI.getPointerTy(DAG.getDataLayout())));
Chris Lattner05bcb482010-08-24 23:20:40 +0000172 Lo = DAG.getNode(ISD::ZERO_EXTEND, DL, TotalVT, Lo);
173 Val = DAG.getNode(ISD::OR, DL, TotalVT, Lo, Hi);
Dan Gohman575fad32008-09-03 16:12:24 +0000174 }
Eli Friedman9030c352009-05-20 06:02:09 +0000175 } else if (PartVT.isFloatingPoint()) {
176 // FP split into multiple FP parts (for ppcf128)
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000177 assert(ValueVT == EVT(MVT::ppcf128) && PartVT == MVT::f64 &&
Eli Friedman9030c352009-05-20 06:02:09 +0000178 "Unexpected split");
179 SDValue Lo, Hi;
Wesley Peck527da1b2010-11-23 03:31:01 +0000180 Lo = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[0]);
181 Hi = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[1]);
Mehdi Aminiffc14022015-07-08 01:00:38 +0000182 if (TLI.hasBigEndianPartOrdering(ValueVT, DAG.getDataLayout()))
Eli Friedman9030c352009-05-20 06:02:09 +0000183 std::swap(Lo, Hi);
Chris Lattner05bcb482010-08-24 23:20:40 +0000184 Val = DAG.getNode(ISD::BUILD_PAIR, DL, ValueVT, Lo, Hi);
Eli Friedman9030c352009-05-20 06:02:09 +0000185 } else {
186 // FP split into integer parts (soft fp)
187 assert(ValueVT.isFloatingPoint() && PartVT.isInteger() &&
188 !PartVT.isVector() && "Unexpected split");
Owen Anderson117c9e82009-08-12 00:36:31 +0000189 EVT IntVT = EVT::getIntegerVT(*DAG.getContext(), ValueVT.getSizeInBits());
Bill Wendling81406f62012-09-26 04:04:19 +0000190 Val = getCopyFromParts(DAG, DL, Parts, NumParts, PartVT, IntVT, V);
Dan Gohman575fad32008-09-03 16:12:24 +0000191 }
192 }
193
194 // There is now one part, held in Val. Correct it to match ValueVT.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000195 EVT PartEVT = Val.getValueType();
Dan Gohman575fad32008-09-03 16:12:24 +0000196
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000197 if (PartEVT == ValueVT)
Dan Gohman575fad32008-09-03 16:12:24 +0000198 return Val;
199
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000200 if (PartEVT.isInteger() && ValueVT.isInteger()) {
201 if (ValueVT.bitsLT(PartEVT)) {
Dan Gohman575fad32008-09-03 16:12:24 +0000202 // For a truncate, see if we have any information to
203 // indicate whether the truncated bits will always be
204 // zero or sign-extension.
205 if (AssertOp != ISD::DELETED_NODE)
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000206 Val = DAG.getNode(AssertOp, DL, PartEVT, Val,
Dan Gohman575fad32008-09-03 16:12:24 +0000207 DAG.getValueType(ValueVT));
Chris Lattner05bcb482010-08-24 23:20:40 +0000208 return DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
Dan Gohman575fad32008-09-03 16:12:24 +0000209 }
Chris Lattner05bcb482010-08-24 23:20:40 +0000210 return DAG.getNode(ISD::ANY_EXTEND, DL, ValueVT, Val);
Dan Gohman575fad32008-09-03 16:12:24 +0000211 }
212
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000213 if (PartEVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
Chris Lattner05bcb482010-08-24 23:20:40 +0000214 // FP_ROUND's are always exact here.
215 if (ValueVT.bitsLT(Val.getValueType()))
Mehdi Amini44ede332015-07-09 02:09:04 +0000216 return DAG.getNode(
217 ISD::FP_ROUND, DL, ValueVT, Val,
218 DAG.getTargetConstant(1, DL, TLI.getPointerTy(DAG.getDataLayout())));
Bill Wendling919b7aa2009-12-22 02:10:19 +0000219
Chris Lattner05bcb482010-08-24 23:20:40 +0000220 return DAG.getNode(ISD::FP_EXTEND, DL, ValueVT, Val);
Dan Gohman575fad32008-09-03 16:12:24 +0000221 }
222
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000223 if (PartEVT.getSizeInBits() == ValueVT.getSizeInBits())
Wesley Peck527da1b2010-11-23 03:31:01 +0000224 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
Dan Gohman575fad32008-09-03 16:12:24 +0000225
Torok Edwinfbcc6632009-07-14 16:55:14 +0000226 llvm_unreachable("Unknown mismatch!");
Dan Gohman575fad32008-09-03 16:12:24 +0000227}
228
Benjamin Kramerfd719b92014-03-29 16:54:29 +0000229static void diagnosePossiblyInvalidConstraint(LLVMContext &Ctx, const Value *V,
230 const Twine &ErrMsg) {
231 const Instruction *I = dyn_cast_or_null<Instruction>(V);
232 if (!V)
233 return Ctx.emitError(ErrMsg);
234
235 const char *AsmError = ", possible invalid constraint for vector type";
236 if (const CallInst *CI = dyn_cast<CallInst>(I))
237 if (isa<InlineAsm>(CI->getCalledValue()))
238 return Ctx.emitError(I, ErrMsg + AsmError);
239
240 return Ctx.emitError(I, ErrMsg);
241}
242
Bill Wendling81406f62012-09-26 04:04:19 +0000243/// getCopyFromPartsVector - Create a value that contains the specified legal
244/// parts combined into the value they represent. If the parts combine to a
245/// type larger then ValueVT then AssertOp can be used to specify whether the
246/// extra bits are known to be zero (ISD::AssertZext) or sign extended from
247/// ValueVT (ISD::AssertSext).
Andrew Trickef9de2a2013-05-25 02:42:55 +0000248static SDValue getCopyFromPartsVector(SelectionDAG &DAG, SDLoc DL,
Chris Lattner05bcb482010-08-24 23:20:40 +0000249 const SDValue *Parts, unsigned NumParts,
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000250 MVT PartVT, EVT ValueVT, const Value *V) {
Chris Lattner05bcb482010-08-24 23:20:40 +0000251 assert(ValueVT.isVector() && "Not a vector value");
252 assert(NumParts > 0 && "No parts to assemble!");
253 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
254 SDValue Val = Parts[0];
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000255
Chris Lattner05bcb482010-08-24 23:20:40 +0000256 // Handle a multi-element vector.
257 if (NumParts > 1) {
Patrik Hagglund3f1905192012-12-19 11:53:21 +0000258 EVT IntermediateVT;
259 MVT RegisterVT;
Chris Lattner05bcb482010-08-24 23:20:40 +0000260 unsigned NumIntermediates;
261 unsigned NumRegs =
262 TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT, IntermediateVT,
263 NumIntermediates, RegisterVT);
264 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
265 NumParts = NumRegs; // Silence a compiler warning.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000266 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
Nadav Rotem754eb7c2015-07-02 23:23:52 +0000267 assert(RegisterVT.getSizeInBits() ==
268 Parts[0].getSimpleValueType().getSizeInBits() &&
269 "Part type sizes don't match!");
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000270
Chris Lattner05bcb482010-08-24 23:20:40 +0000271 // Assemble the parts into intermediate operands.
272 SmallVector<SDValue, 8> Ops(NumIntermediates);
273 if (NumIntermediates == NumParts) {
274 // If the register was not expanded, truncate or copy the value,
275 // as appropriate.
276 for (unsigned i = 0; i != NumParts; ++i)
277 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i], 1,
Bill Wendling81406f62012-09-26 04:04:19 +0000278 PartVT, IntermediateVT, V);
Chris Lattner05bcb482010-08-24 23:20:40 +0000279 } else if (NumParts > 0) {
280 // If the intermediate type was expanded, build the intermediate
281 // operands from the parts.
282 assert(NumParts % NumIntermediates == 0 &&
283 "Must expand into a divisible number of parts!");
284 unsigned Factor = NumParts / NumIntermediates;
285 for (unsigned i = 0; i != NumIntermediates; ++i)
286 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i * Factor], Factor,
Bill Wendling81406f62012-09-26 04:04:19 +0000287 PartVT, IntermediateVT, V);
Chris Lattner05bcb482010-08-24 23:20:40 +0000288 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000289
Chris Lattner05bcb482010-08-24 23:20:40 +0000290 // Build a vector with BUILD_VECTOR or CONCAT_VECTORS from the
291 // intermediate operands.
Craig Topper48d114b2014-04-26 18:35:24 +0000292 Val = DAG.getNode(IntermediateVT.isVector() ? ISD::CONCAT_VECTORS
293 : ISD::BUILD_VECTOR,
294 DL, ValueVT, Ops);
Chris Lattner05bcb482010-08-24 23:20:40 +0000295 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000296
Chris Lattner05bcb482010-08-24 23:20:40 +0000297 // There is now one part, held in Val. Correct it to match ValueVT.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000298 EVT PartEVT = Val.getValueType();
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000299
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000300 if (PartEVT == ValueVT)
Chris Lattner05bcb482010-08-24 23:20:40 +0000301 return Val;
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000302
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000303 if (PartEVT.isVector()) {
Chris Lattner75ff0532010-08-25 22:49:25 +0000304 // If the element type of the source/dest vectors are the same, but the
305 // parts vector has more elements than the value vector, then we have a
306 // vector widening case (e.g. <2 x float> -> <4 x float>). Extract the
307 // elements we want.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000308 if (PartEVT.getVectorElementType() == ValueVT.getVectorElementType()) {
309 assert(PartEVT.getVectorNumElements() > ValueVT.getVectorNumElements() &&
Chris Lattner75ff0532010-08-25 22:49:25 +0000310 "Cannot narrow, it would be a lossy transformation");
Mehdi Amini44ede332015-07-09 02:09:04 +0000311 return DAG.getNode(
312 ISD::EXTRACT_SUBVECTOR, DL, ValueVT, Val,
313 DAG.getConstant(0, DL, TLI.getVectorIdxTy(DAG.getDataLayout())));
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000314 }
315
Chris Lattner75ff0532010-08-25 22:49:25 +0000316 // Vector/Vector bitcast.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000317 if (ValueVT.getSizeInBits() == PartEVT.getSizeInBits())
Nadav Rotem06bd6d32011-06-04 20:58:08 +0000318 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
319
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000320 assert(PartEVT.getVectorNumElements() == ValueVT.getVectorNumElements() &&
Nadav Rotem06bd6d32011-06-04 20:58:08 +0000321 "Cannot handle this kind of promotion");
322 // Promoted vector extract
Pete Cooper6a96c612015-07-15 00:43:57 +0000323 return DAG.getAnyExtOrTrunc(Val, DL, ValueVT);
Nadav Rotem06bd6d32011-06-04 20:58:08 +0000324
Chris Lattner75ff0532010-08-25 22:49:25 +0000325 }
Eric Christopher0713a9d2011-06-08 23:55:35 +0000326
Eric Christopher690030c2011-06-01 19:55:10 +0000327 // Trivial bitcast if the types are the same size and the destination
328 // vector type is legal.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000329 if (PartEVT.getSizeInBits() == ValueVT.getSizeInBits() &&
Eric Christopher690030c2011-06-01 19:55:10 +0000330 TLI.isTypeLegal(ValueVT))
331 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000332
Nadav Rotem083837e2011-06-12 14:49:38 +0000333 // Handle cases such as i8 -> <1 x i1>
Bill Wendling81406f62012-09-26 04:04:19 +0000334 if (ValueVT.getVectorNumElements() != 1) {
Benjamin Kramerfd719b92014-03-29 16:54:29 +0000335 diagnosePossiblyInvalidConstraint(*DAG.getContext(), V,
336 "non-trivial scalar-to-vector conversion");
Chad Rosier8e4824f2013-05-01 19:49:26 +0000337 return DAG.getUNDEF(ValueVT);
Bill Wendling81406f62012-09-26 04:04:19 +0000338 }
Nadav Rotem083837e2011-06-12 14:49:38 +0000339
340 if (ValueVT.getVectorNumElements() == 1 &&
Pete Cooper6a96c612015-07-15 00:43:57 +0000341 ValueVT.getVectorElementType() != PartEVT)
342 Val = DAG.getAnyExtOrTrunc(Val, DL, ValueVT.getScalarType());
Nadav Rotem083837e2011-06-12 14:49:38 +0000343
Chris Lattner05bcb482010-08-24 23:20:40 +0000344 return DAG.getNode(ISD::BUILD_VECTOR, DL, ValueVT, Val);
345}
346
Andrew Trickef9de2a2013-05-25 02:42:55 +0000347static void getCopyToPartsVector(SelectionDAG &DAG, SDLoc dl,
Chris Lattner96a77eb2010-08-24 23:10:06 +0000348 SDValue Val, SDValue *Parts, unsigned NumParts,
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000349 MVT PartVT, const Value *V);
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000350
Dan Gohman575fad32008-09-03 16:12:24 +0000351/// getCopyToParts - Create a series of nodes that contain the specified value
352/// split into legal parts. If the parts contain more bits than Val, then, for
353/// integers, ExtendKind can be used to specify how to generate the extra bits.
Andrew Trickef9de2a2013-05-25 02:42:55 +0000354static void getCopyToParts(SelectionDAG &DAG, SDLoc DL,
Bill Wendling919b7aa2009-12-22 02:10:19 +0000355 SDValue Val, SDValue *Parts, unsigned NumParts,
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000356 MVT PartVT, const Value *V,
Dan Gohman575fad32008-09-03 16:12:24 +0000357 ISD::NodeType ExtendKind = ISD::ANY_EXTEND) {
Owen Anderson53aa7a92009-08-10 22:56:29 +0000358 EVT ValueVT = Val.getValueType();
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000359
Chris Lattner96a77eb2010-08-24 23:10:06 +0000360 // Handle the vector case separately.
361 if (ValueVT.isVector())
Bill Wendling5def8912012-09-26 06:16:18 +0000362 return getCopyToPartsVector(DAG, DL, Val, Parts, NumParts, PartVT, V);
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000363
Dan Gohman575fad32008-09-03 16:12:24 +0000364 unsigned PartBits = PartVT.getSizeInBits();
Dale Johannesen7d12ea02009-02-25 22:39:13 +0000365 unsigned OrigNumParts = NumParts;
Mehdi Amini8ac7a9d2015-07-07 19:07:19 +0000366 assert(DAG.getTargetLoweringInfo().isTypeLegal(PartVT) &&
367 "Copying to an illegal type!");
Dan Gohman575fad32008-09-03 16:12:24 +0000368
Chris Lattner96a77eb2010-08-24 23:10:06 +0000369 if (NumParts == 0)
Dan Gohman575fad32008-09-03 16:12:24 +0000370 return;
371
Chris Lattner96a77eb2010-08-24 23:10:06 +0000372 assert(!ValueVT.isVector() && "Vector case handled elsewhere");
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000373 EVT PartEVT = PartVT;
374 if (PartEVT == ValueVT) {
Chris Lattner96a77eb2010-08-24 23:10:06 +0000375 assert(NumParts == 1 && "No-op copy with multiple parts!");
Dan Gohman575fad32008-09-03 16:12:24 +0000376 Parts[0] = Val;
377 return;
378 }
379
Chris Lattner96a77eb2010-08-24 23:10:06 +0000380 if (NumParts * PartBits > ValueVT.getSizeInBits()) {
381 // If the parts cover more bits than the value has, promote the value.
382 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
383 assert(NumParts == 1 && "Do not know what to promote to!");
384 Val = DAG.getNode(ISD::FP_EXTEND, DL, PartVT, Val);
385 } else {
Bill Wendling38b31612012-02-23 23:25:25 +0000386 assert((PartVT.isInteger() || PartVT == MVT::x86mmx) &&
387 ValueVT.isInteger() &&
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000388 "Unknown mismatch!");
Chris Lattner96a77eb2010-08-24 23:10:06 +0000389 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
390 Val = DAG.getNode(ExtendKind, DL, ValueVT, Val);
Bill Wendling38b31612012-02-23 23:25:25 +0000391 if (PartVT == MVT::x86mmx)
392 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattner96a77eb2010-08-24 23:10:06 +0000393 }
394 } else if (PartBits == ValueVT.getSizeInBits()) {
395 // Different types of the same size.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000396 assert(NumParts == 1 && PartEVT != ValueVT);
Wesley Peck527da1b2010-11-23 03:31:01 +0000397 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattner96a77eb2010-08-24 23:10:06 +0000398 } else if (NumParts * PartBits < ValueVT.getSizeInBits()) {
399 // If the parts cover less bits than value has, truncate the value.
Bill Wendling38b31612012-02-23 23:25:25 +0000400 assert((PartVT.isInteger() || PartVT == MVT::x86mmx) &&
401 ValueVT.isInteger() &&
Chris Lattner96a77eb2010-08-24 23:10:06 +0000402 "Unknown mismatch!");
403 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
404 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
Bill Wendling38b31612012-02-23 23:25:25 +0000405 if (PartVT == MVT::x86mmx)
406 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattner96a77eb2010-08-24 23:10:06 +0000407 }
408
409 // The value may have changed - recompute ValueVT.
410 ValueVT = Val.getValueType();
411 assert(NumParts * PartBits == ValueVT.getSizeInBits() &&
412 "Failed to tile the value with PartVT!");
413
414 if (NumParts == 1) {
Benjamin Kramerfd719b92014-03-29 16:54:29 +0000415 if (PartEVT != ValueVT)
416 diagnosePossiblyInvalidConstraint(*DAG.getContext(), V,
417 "scalar-to-vector conversion failed");
Bill Wendling5def8912012-09-26 06:16:18 +0000418
Chris Lattner96a77eb2010-08-24 23:10:06 +0000419 Parts[0] = Val;
420 return;
421 }
422
423 // Expand the value into multiple parts.
424 if (NumParts & (NumParts - 1)) {
425 // The number of parts is not a power of 2. Split off and copy the tail.
426 assert(PartVT.isInteger() && ValueVT.isInteger() &&
427 "Do not know what to expand to!");
428 unsigned RoundParts = 1 << Log2_32(NumParts);
429 unsigned RoundBits = RoundParts * PartBits;
430 unsigned OddParts = NumParts - RoundParts;
431 SDValue OddVal = DAG.getNode(ISD::SRL, DL, ValueVT, Val,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000432 DAG.getIntPtrConstant(RoundBits, DL));
Bill Wendling5def8912012-09-26 06:16:18 +0000433 getCopyToParts(DAG, DL, OddVal, Parts + RoundParts, OddParts, PartVT, V);
Chris Lattner96a77eb2010-08-24 23:10:06 +0000434
Mehdi Amini8ac7a9d2015-07-07 19:07:19 +0000435 if (DAG.getDataLayout().isBigEndian())
Chris Lattner96a77eb2010-08-24 23:10:06 +0000436 // The odd parts were reversed by getCopyToParts - unreverse them.
437 std::reverse(Parts + RoundParts, Parts + NumParts);
438
439 NumParts = RoundParts;
440 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
441 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
442 }
443
444 // The number of parts is a power of 2. Repeatedly bisect the value using
445 // EXTRACT_ELEMENT.
Wesley Peck527da1b2010-11-23 03:31:01 +0000446 Parts[0] = DAG.getNode(ISD::BITCAST, DL,
Chris Lattner96a77eb2010-08-24 23:10:06 +0000447 EVT::getIntegerVT(*DAG.getContext(),
448 ValueVT.getSizeInBits()),
449 Val);
450
451 for (unsigned StepSize = NumParts; StepSize > 1; StepSize /= 2) {
452 for (unsigned i = 0; i < NumParts; i += StepSize) {
453 unsigned ThisBits = StepSize * PartBits / 2;
454 EVT ThisVT = EVT::getIntegerVT(*DAG.getContext(), ThisBits);
455 SDValue &Part0 = Parts[i];
456 SDValue &Part1 = Parts[i+StepSize/2];
457
458 Part1 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000459 ThisVT, Part0, DAG.getIntPtrConstant(1, DL));
Chris Lattner96a77eb2010-08-24 23:10:06 +0000460 Part0 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000461 ThisVT, Part0, DAG.getIntPtrConstant(0, DL));
Chris Lattner96a77eb2010-08-24 23:10:06 +0000462
463 if (ThisBits == PartBits && ThisVT != PartVT) {
Wesley Peck527da1b2010-11-23 03:31:01 +0000464 Part0 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part0);
465 Part1 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part1);
Chris Lattner96a77eb2010-08-24 23:10:06 +0000466 }
467 }
468 }
469
Mehdi Amini8ac7a9d2015-07-07 19:07:19 +0000470 if (DAG.getDataLayout().isBigEndian())
Chris Lattner96a77eb2010-08-24 23:10:06 +0000471 std::reverse(Parts, Parts + OrigNumParts);
472}
473
474
475/// getCopyToPartsVector - Create a series of nodes that contain the specified
476/// value split into legal parts.
Andrew Trickef9de2a2013-05-25 02:42:55 +0000477static void getCopyToPartsVector(SelectionDAG &DAG, SDLoc DL,
Chris Lattner96a77eb2010-08-24 23:10:06 +0000478 SDValue Val, SDValue *Parts, unsigned NumParts,
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000479 MVT PartVT, const Value *V) {
Chris Lattner96a77eb2010-08-24 23:10:06 +0000480 EVT ValueVT = Val.getValueType();
481 assert(ValueVT.isVector() && "Not a vector");
482 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000483
Chris Lattner96a77eb2010-08-24 23:10:06 +0000484 if (NumParts == 1) {
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000485 EVT PartEVT = PartVT;
486 if (PartEVT == ValueVT) {
Chris Lattner75ff0532010-08-25 22:49:25 +0000487 // Nothing to do.
488 } else if (PartVT.getSizeInBits() == ValueVT.getSizeInBits()) {
489 // Bitconvert vector->vector case.
Wesley Peck527da1b2010-11-23 03:31:01 +0000490 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattner75ff0532010-08-25 22:49:25 +0000491 } else if (PartVT.isVector() &&
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000492 PartEVT.getVectorElementType() == ValueVT.getVectorElementType() &&
493 PartEVT.getVectorNumElements() > ValueVT.getVectorNumElements()) {
Chris Lattner75ff0532010-08-25 22:49:25 +0000494 EVT ElementVT = PartVT.getVectorElementType();
495 // Vector widening case, e.g. <2 x float> -> <4 x float>. Shuffle in
496 // undef elements.
497 SmallVector<SDValue, 16> Ops;
498 for (unsigned i = 0, e = ValueVT.getVectorNumElements(); i != e; ++i)
Mehdi Amini44ede332015-07-09 02:09:04 +0000499 Ops.push_back(DAG.getNode(
500 ISD::EXTRACT_VECTOR_ELT, DL, ElementVT, Val,
501 DAG.getConstant(i, DL, TLI.getVectorIdxTy(DAG.getDataLayout()))));
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000502
Chris Lattner75ff0532010-08-25 22:49:25 +0000503 for (unsigned i = ValueVT.getVectorNumElements(),
504 e = PartVT.getVectorNumElements(); i != e; ++i)
505 Ops.push_back(DAG.getUNDEF(ElementVT));
506
Craig Topper48d114b2014-04-26 18:35:24 +0000507 Val = DAG.getNode(ISD::BUILD_VECTOR, DL, PartVT, Ops);
Chris Lattner75ff0532010-08-25 22:49:25 +0000508
509 // FIXME: Use CONCAT for 2x -> 4x.
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000510
Chris Lattner75ff0532010-08-25 22:49:25 +0000511 //SDValue UndefElts = DAG.getUNDEF(VectorTy);
512 //Val = DAG.getNode(ISD::CONCAT_VECTORS, DL, PartVT, Val, UndefElts);
Nadav Rotem06bd6d32011-06-04 20:58:08 +0000513 } else if (PartVT.isVector() &&
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000514 PartEVT.getVectorElementType().bitsGE(
Nadav Rotem083837e2011-06-12 14:49:38 +0000515 ValueVT.getVectorElementType()) &&
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000516 PartEVT.getVectorNumElements() == ValueVT.getVectorNumElements()) {
Nadav Rotem06bd6d32011-06-04 20:58:08 +0000517
518 // Promoted vector extract
Pete Cooper6a96c612015-07-15 00:43:57 +0000519 Val = DAG.getAnyExtOrTrunc(Val, DL, PartVT);
Nadav Rotem06bd6d32011-06-04 20:58:08 +0000520 } else{
Chris Lattner75ff0532010-08-25 22:49:25 +0000521 // Vector -> scalar conversion.
Nadav Rotem083837e2011-06-12 14:49:38 +0000522 assert(ValueVT.getVectorNumElements() == 1 &&
Chris Lattner75ff0532010-08-25 22:49:25 +0000523 "Only trivial vector-to-scalar conversions should get here!");
Mehdi Amini44ede332015-07-09 02:09:04 +0000524 Val = DAG.getNode(
525 ISD::EXTRACT_VECTOR_ELT, DL, PartVT, Val,
526 DAG.getConstant(0, DL, TLI.getVectorIdxTy(DAG.getDataLayout())));
Nadav Rotem083837e2011-06-12 14:49:38 +0000527
Pete Cooper6a96c612015-07-15 00:43:57 +0000528 Val = DAG.getAnyExtOrTrunc(Val, DL, PartVT);
Chris Lattner96a77eb2010-08-24 23:10:06 +0000529 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000530
Chris Lattner96a77eb2010-08-24 23:10:06 +0000531 Parts[0] = Val;
532 return;
533 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000534
Dan Gohman575fad32008-09-03 16:12:24 +0000535 // Handle a multi-element vector.
Patrik Hagglund3f1905192012-12-19 11:53:21 +0000536 EVT IntermediateVT;
537 MVT RegisterVT;
Dan Gohman575fad32008-09-03 16:12:24 +0000538 unsigned NumIntermediates;
Owen Anderson117c9e82009-08-12 00:36:31 +0000539 unsigned NumRegs = TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT,
Devang Patel977057f2010-08-26 20:32:32 +0000540 IntermediateVT,
541 NumIntermediates, RegisterVT);
Dan Gohman575fad32008-09-03 16:12:24 +0000542 unsigned NumElements = ValueVT.getVectorNumElements();
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000543
Dan Gohman575fad32008-09-03 16:12:24 +0000544 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
545 NumParts = NumRegs; // Silence a compiler warning.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000546 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000547
Dan Gohman575fad32008-09-03 16:12:24 +0000548 // Split the vector into intermediate operands.
549 SmallVector<SDValue, 8> Ops(NumIntermediates);
Bill Wendling919b7aa2009-12-22 02:10:19 +0000550 for (unsigned i = 0; i != NumIntermediates; ++i) {
Dan Gohman575fad32008-09-03 16:12:24 +0000551 if (IntermediateVT.isVector())
Mehdi Amini44ede332015-07-09 02:09:04 +0000552 Ops[i] =
553 DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, IntermediateVT, Val,
554 DAG.getConstant(i * (NumElements / NumIntermediates), DL,
555 TLI.getVectorIdxTy(DAG.getDataLayout())));
Dan Gohman575fad32008-09-03 16:12:24 +0000556 else
Mehdi Amini44ede332015-07-09 02:09:04 +0000557 Ops[i] = DAG.getNode(
558 ISD::EXTRACT_VECTOR_ELT, DL, IntermediateVT, Val,
559 DAG.getConstant(i, DL, TLI.getVectorIdxTy(DAG.getDataLayout())));
Bill Wendling919b7aa2009-12-22 02:10:19 +0000560 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000561
Dan Gohman575fad32008-09-03 16:12:24 +0000562 // Split the intermediate operands into legal parts.
563 if (NumParts == NumIntermediates) {
564 // If the register was not expanded, promote or copy the value,
565 // as appropriate.
566 for (unsigned i = 0; i != NumParts; ++i)
Bill Wendling5def8912012-09-26 06:16:18 +0000567 getCopyToParts(DAG, DL, Ops[i], &Parts[i], 1, PartVT, V);
Dan Gohman575fad32008-09-03 16:12:24 +0000568 } else if (NumParts > 0) {
569 // If the intermediate type was expanded, split each the value into
570 // legal parts.
Michael Ilsemanaddddc42014-12-15 18:48:43 +0000571 assert(NumIntermediates != 0 && "division by zero");
Dan Gohman575fad32008-09-03 16:12:24 +0000572 assert(NumParts % NumIntermediates == 0 &&
573 "Must expand into a divisible number of parts!");
574 unsigned Factor = NumParts / NumIntermediates;
575 for (unsigned i = 0; i != NumIntermediates; ++i)
Bill Wendling5def8912012-09-26 06:16:18 +0000576 getCopyToParts(DAG, DL, Ops[i], &Parts[i*Factor], Factor, PartVT, V);
Dan Gohman575fad32008-09-03 16:12:24 +0000577 }
578}
579
Sanjoy Das3936a972015-05-05 23:06:54 +0000580RegsForValue::RegsForValue() {}
Dan Gohman4db93c92010-05-29 17:53:24 +0000581
Sanjoy Das3936a972015-05-05 23:06:54 +0000582RegsForValue::RegsForValue(const SmallVector<unsigned, 4> &regs, MVT regvt,
583 EVT valuevt)
584 : ValueVTs(1, valuevt), RegVTs(1, regvt), Regs(regs) {}
Dan Gohman4db93c92010-05-29 17:53:24 +0000585
Mehdi Amini56228da2015-07-09 01:57:34 +0000586RegsForValue::RegsForValue(LLVMContext &Context, const TargetLowering &TLI,
587 const DataLayout &DL, unsigned Reg, Type *Ty) {
588 ComputeValueVTs(TLI, DL, Ty, ValueVTs);
Dan Gohman4db93c92010-05-29 17:53:24 +0000589
Pete Cooper20dc71b2015-07-15 01:31:20 +0000590 for (EVT ValueVT : ValueVTs) {
Mehdi Amini56228da2015-07-09 01:57:34 +0000591 unsigned NumRegs = TLI.getNumRegisters(Context, ValueVT);
592 MVT RegisterVT = TLI.getRegisterType(Context, ValueVT);
Sanjoy Das3936a972015-05-05 23:06:54 +0000593 for (unsigned i = 0; i != NumRegs; ++i)
594 Regs.push_back(Reg + i);
595 RegVTs.push_back(RegisterVT);
596 Reg += NumRegs;
597 }
Dan Gohman4db93c92010-05-29 17:53:24 +0000598}
599
600/// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
601/// this value and returns the result as a ValueVT value. This uses
602/// Chain/Flag as the input and updates them for the output Chain/Flag.
603/// If the Flag pointer is NULL, no flag is used.
604SDValue RegsForValue::getCopyFromRegs(SelectionDAG &DAG,
605 FunctionLoweringInfo &FuncInfo,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000606 SDLoc dl,
Bill Wendling81406f62012-09-26 04:04:19 +0000607 SDValue &Chain, SDValue *Flag,
608 const Value *V) const {
Dan Gohman2810bac2010-07-26 18:15:41 +0000609 // A Value with type {} or [0 x %t] needs no registers.
610 if (ValueVTs.empty())
611 return SDValue();
612
Dan Gohman4db93c92010-05-29 17:53:24 +0000613 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
614
615 // Assemble the legal parts into the final values.
616 SmallVector<SDValue, 4> Values(ValueVTs.size());
617 SmallVector<SDValue, 8> Parts;
618 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
619 // Copy the legal parts from the registers.
620 EVT ValueVT = ValueVTs[Value];
621 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVT);
Patrik Hagglund4e0f8282012-12-19 12:23:01 +0000622 MVT RegisterVT = RegVTs[Value];
Dan Gohman4db93c92010-05-29 17:53:24 +0000623
624 Parts.resize(NumRegs);
625 for (unsigned i = 0; i != NumRegs; ++i) {
626 SDValue P;
Craig Topperc0196b12014-04-14 00:51:57 +0000627 if (!Flag) {
Dan Gohman4db93c92010-05-29 17:53:24 +0000628 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT);
629 } else {
630 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT, *Flag);
631 *Flag = P.getValue(2);
632 }
633
634 Chain = P.getValue(1);
Chris Lattnercb404362010-12-13 01:11:17 +0000635 Parts[i] = P;
Dan Gohman4db93c92010-05-29 17:53:24 +0000636
637 // If the source register was virtual and if we know something about it,
638 // add an assert node.
Chris Lattnercb404362010-12-13 01:11:17 +0000639 if (!TargetRegisterInfo::isVirtualRegister(Regs[Part+i]) ||
Cameron Zwarich64706472011-02-24 10:00:08 +0000640 !RegisterVT.isInteger() || RegisterVT.isVector())
Chris Lattnercb404362010-12-13 01:11:17 +0000641 continue;
Cameron Zwarich64706472011-02-24 10:00:08 +0000642
643 const FunctionLoweringInfo::LiveOutInfo *LOI =
644 FuncInfo.GetLiveOutRegInfo(Regs[Part+i]);
645 if (!LOI)
646 continue;
Dan Gohman4db93c92010-05-29 17:53:24 +0000647
Chris Lattnercb404362010-12-13 01:11:17 +0000648 unsigned RegSize = RegisterVT.getSizeInBits();
Cameron Zwarich64706472011-02-24 10:00:08 +0000649 unsigned NumSignBits = LOI->NumSignBits;
650 unsigned NumZeroBits = LOI->KnownZero.countLeadingOnes();
Dan Gohman4db93c92010-05-29 17:53:24 +0000651
Quentin Colombetb51a6862013-06-18 20:14:39 +0000652 if (NumZeroBits == RegSize) {
653 // The current value is a zero.
654 // Explicitly express that as it would be easier for
655 // optimizations to kick in.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000656 Parts[i] = DAG.getConstant(0, dl, RegisterVT);
Quentin Colombetb51a6862013-06-18 20:14:39 +0000657 continue;
658 }
659
Chris Lattnercb404362010-12-13 01:11:17 +0000660 // FIXME: We capture more information than the dag can represent. For
661 // now, just use the tightest assertzext/assertsext possible.
662 bool isSExt = true;
663 EVT FromVT(MVT::Other);
664 if (NumSignBits == RegSize)
665 isSExt = true, FromVT = MVT::i1; // ASSERT SEXT 1
666 else if (NumZeroBits >= RegSize-1)
667 isSExt = false, FromVT = MVT::i1; // ASSERT ZEXT 1
668 else if (NumSignBits > RegSize-8)
669 isSExt = true, FromVT = MVT::i8; // ASSERT SEXT 8
670 else if (NumZeroBits >= RegSize-8)
671 isSExt = false, FromVT = MVT::i8; // ASSERT ZEXT 8
672 else if (NumSignBits > RegSize-16)
673 isSExt = true, FromVT = MVT::i16; // ASSERT SEXT 16
674 else if (NumZeroBits >= RegSize-16)
675 isSExt = false, FromVT = MVT::i16; // ASSERT ZEXT 16
676 else if (NumSignBits > RegSize-32)
677 isSExt = true, FromVT = MVT::i32; // ASSERT SEXT 32
678 else if (NumZeroBits >= RegSize-32)
679 isSExt = false, FromVT = MVT::i32; // ASSERT ZEXT 32
680 else
681 continue;
Dan Gohman4db93c92010-05-29 17:53:24 +0000682
Chris Lattnercb404362010-12-13 01:11:17 +0000683 // Add an assertion node.
684 assert(FromVT != MVT::Other);
685 Parts[i] = DAG.getNode(isSExt ? ISD::AssertSext : ISD::AssertZext, dl,
686 RegisterVT, P, DAG.getValueType(FromVT));
Dan Gohman4db93c92010-05-29 17:53:24 +0000687 }
688
689 Values[Value] = getCopyFromParts(DAG, dl, Parts.begin(),
Bill Wendling81406f62012-09-26 04:04:19 +0000690 NumRegs, RegisterVT, ValueVT, V);
Dan Gohman4db93c92010-05-29 17:53:24 +0000691 Part += NumRegs;
692 Parts.clear();
693 }
694
Craig Topper48d114b2014-04-26 18:35:24 +0000695 return DAG.getNode(ISD::MERGE_VALUES, dl, DAG.getVTList(ValueVTs), Values);
Dan Gohman4db93c92010-05-29 17:53:24 +0000696}
697
698/// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
699/// specified value into the registers specified by this object. This uses
700/// Chain/Flag as the input and updates them for the output Chain/Flag.
701/// If the Flag pointer is NULL, no flag is used.
Andrew Trickef9de2a2013-05-25 02:42:55 +0000702void RegsForValue::getCopyToRegs(SDValue Val, SelectionDAG &DAG, SDLoc dl,
Jiangning Liuffbc6902014-09-19 05:30:35 +0000703 SDValue &Chain, SDValue *Flag, const Value *V,
704 ISD::NodeType PreferredExtendType) const {
Dan Gohman4db93c92010-05-29 17:53:24 +0000705 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Jiangning Liuffbc6902014-09-19 05:30:35 +0000706 ISD::NodeType ExtendKind = PreferredExtendType;
Dan Gohman4db93c92010-05-29 17:53:24 +0000707
708 // Get the list of the values's legal parts.
709 unsigned NumRegs = Regs.size();
710 SmallVector<SDValue, 8> Parts(NumRegs);
711 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
712 EVT ValueVT = ValueVTs[Value];
713 unsigned NumParts = TLI.getNumRegisters(*DAG.getContext(), ValueVT);
Patrik Hagglund4e0f8282012-12-19 12:23:01 +0000714 MVT RegisterVT = RegVTs[Value];
Jiangning Liuffbc6902014-09-19 05:30:35 +0000715
716 if (ExtendKind == ISD::ANY_EXTEND && TLI.isZExtFree(Val, RegisterVT))
717 ExtendKind = ISD::ZERO_EXTEND;
Dan Gohman4db93c92010-05-29 17:53:24 +0000718
Chris Lattner05bcb482010-08-24 23:20:40 +0000719 getCopyToParts(DAG, dl, Val.getValue(Val.getResNo() + Value),
Evan Cheng9ec512d2012-12-06 19:13:27 +0000720 &Parts[Part], NumParts, RegisterVT, V, ExtendKind);
Dan Gohman4db93c92010-05-29 17:53:24 +0000721 Part += NumParts;
722 }
723
724 // Copy the parts into the registers.
725 SmallVector<SDValue, 8> Chains(NumRegs);
726 for (unsigned i = 0; i != NumRegs; ++i) {
727 SDValue Part;
Craig Topperc0196b12014-04-14 00:51:57 +0000728 if (!Flag) {
Dan Gohman4db93c92010-05-29 17:53:24 +0000729 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i]);
730 } else {
731 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i], *Flag);
732 *Flag = Part.getValue(1);
733 }
734
735 Chains[i] = Part.getValue(0);
736 }
737
738 if (NumRegs == 1 || Flag)
739 // If NumRegs > 1 && Flag is used then the use of the last CopyToReg is
740 // flagged to it. That is the CopyToReg nodes and the user are considered
741 // a single scheduling unit. If we create a TokenFactor and return it as
742 // chain, then the TokenFactor is both a predecessor (operand) of the
743 // user as well as a successor (the TF operands are flagged to the user).
744 // c1, f1 = CopyToReg
745 // c2, f2 = CopyToReg
746 // c3 = TokenFactor c1, c2
747 // ...
748 // = op c3, ..., f2
749 Chain = Chains[NumRegs-1];
750 else
Craig Topper48d114b2014-04-26 18:35:24 +0000751 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Chains);
Dan Gohman4db93c92010-05-29 17:53:24 +0000752}
753
754/// AddInlineAsmOperands - Add this value to the specified inlineasm node
755/// operand list. This adds the code marker and includes the number of
756/// values added into it.
757void RegsForValue::AddInlineAsmOperands(unsigned Code, bool HasMatching,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000758 unsigned MatchingIdx, SDLoc dl,
Dan Gohman4db93c92010-05-29 17:53:24 +0000759 SelectionDAG &DAG,
760 std::vector<SDValue> &Ops) const {
761 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
762
763 unsigned Flag = InlineAsm::getFlagWord(Code, Regs.size());
764 if (HasMatching)
765 Flag = InlineAsm::getFlagWordForMatchingOp(Flag, MatchingIdx);
Jakob Stoklund Olesen24abd9d2011-10-12 23:37:29 +0000766 else if (!Regs.empty() &&
767 TargetRegisterInfo::isVirtualRegister(Regs.front())) {
768 // Put the register class of the virtual registers in the flag word. That
769 // way, later passes can recompute register class constraints for inline
770 // assembly as well as normal instructions.
771 // Don't do this for tied operands that can use the regclass information
772 // from the def.
773 const MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
774 const TargetRegisterClass *RC = MRI.getRegClass(Regs.front());
775 Flag = InlineAsm::getFlagWordForRegClass(Flag, RC->getID());
776 }
777
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000778 SDValue Res = DAG.getTargetConstant(Flag, dl, MVT::i32);
Dan Gohman4db93c92010-05-29 17:53:24 +0000779 Ops.push_back(Res);
780
Reid Kleckneree088972013-12-10 18:27:32 +0000781 unsigned SP = TLI.getStackPointerRegisterToSaveRestore();
Dan Gohman4db93c92010-05-29 17:53:24 +0000782 for (unsigned Value = 0, Reg = 0, e = ValueVTs.size(); Value != e; ++Value) {
783 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVTs[Value]);
Patrik Hagglund4e0f8282012-12-19 12:23:01 +0000784 MVT RegisterVT = RegVTs[Value];
Dan Gohman4db93c92010-05-29 17:53:24 +0000785 for (unsigned i = 0; i != NumRegs; ++i) {
786 assert(Reg < Regs.size() && "Mismatch in # registers expected");
Reid Kleckneree088972013-12-10 18:27:32 +0000787 unsigned TheReg = Regs[Reg++];
788 Ops.push_back(DAG.getRegister(TheReg, RegisterVT));
789
Reid Kleckneree088972013-12-10 18:27:32 +0000790 if (TheReg == SP && Code == InlineAsm::Kind_Clobber) {
Hans Wennborgacb842d2014-03-05 02:43:26 +0000791 // If we clobbered the stack pointer, MFI should know about it.
792 assert(DAG.getMachineFunction().getFrameInfo()->
Reid Klecknere69bdb82015-07-07 23:45:58 +0000793 hasOpaqueSPAdjustment());
Reid Kleckneree088972013-12-10 18:27:32 +0000794 }
Dan Gohman4db93c92010-05-29 17:53:24 +0000795 }
796 }
797}
Dan Gohman575fad32008-09-03 16:12:24 +0000798
Owen Andersonbb15fec2011-12-08 22:15:21 +0000799void SelectionDAGBuilder::init(GCFunctionInfo *gfi, AliasAnalysis &aa,
800 const TargetLibraryInfo *li) {
Dan Gohman575fad32008-09-03 16:12:24 +0000801 AA = &aa;
802 GFI = gfi;
Owen Andersonbb15fec2011-12-08 22:15:21 +0000803 LibInfo = li;
Mehdi Amini8ac7a9d2015-07-07 19:07:19 +0000804 DL = &DAG.getDataLayout();
Richard Smith3fb20472012-08-22 00:42:39 +0000805 Context = DAG.getContext();
Bill Wendling2730a002011-10-15 01:00:26 +0000806 LPadToCallSiteMap.clear();
Dan Gohman575fad32008-09-03 16:12:24 +0000807}
808
Dan Gohmanf5cca352010-04-14 18:24:06 +0000809/// clear - Clear out the current SelectionDAG and the associated
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000810/// state and prepare this SelectionDAGBuilder object to be used
Dan Gohman575fad32008-09-03 16:12:24 +0000811/// for a new block. This doesn't clear out information about
812/// additional blocks that are needed to complete switch lowering
813/// or PHI node updating; that information is cleared out as it is
814/// consumed.
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000815void SelectionDAGBuilder::clear() {
Dan Gohman575fad32008-09-03 16:12:24 +0000816 NodeMap.clear();
Devang Patelb0c76392010-06-01 19:59:01 +0000817 UnusedArgNodeMap.clear();
Dan Gohman575fad32008-09-03 16:12:24 +0000818 PendingLoads.clear();
819 PendingExports.clear();
Craig Topperc0196b12014-04-14 00:51:57 +0000820 CurInst = nullptr;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000821 HasTailCall = false;
Nico Rieckb5262d62014-01-12 14:09:17 +0000822 SDNodeOrder = LowestSDNodeOrder;
Philip Reames1a1bdb22014-12-02 18:50:36 +0000823 StatepointLowering.clear();
Dan Gohman575fad32008-09-03 16:12:24 +0000824}
825
Devang Patel799288382011-05-23 17:44:13 +0000826/// clearDanglingDebugInfo - Clear the dangling debug information
Benjamin Kramerbde91762012-06-02 10:20:22 +0000827/// map. This function is separated from the clear so that debug
Devang Patel799288382011-05-23 17:44:13 +0000828/// information that is dangling in a basic block can be properly
829/// resolved in a different basic block. This allows the
830/// SelectionDAG to resolve dangling debug information attached
831/// to PHI nodes.
832void SelectionDAGBuilder::clearDanglingDebugInfo() {
833 DanglingDebugInfoMap.clear();
834}
835
Dan Gohman575fad32008-09-03 16:12:24 +0000836/// getRoot - Return the current virtual root of the Selection DAG,
837/// flushing any PendingLoad items. This must be done before emitting
838/// a store or any other node that may need to be ordered after any
839/// prior load instructions.
840///
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000841SDValue SelectionDAGBuilder::getRoot() {
Dan Gohman575fad32008-09-03 16:12:24 +0000842 if (PendingLoads.empty())
843 return DAG.getRoot();
844
845 if (PendingLoads.size() == 1) {
846 SDValue Root = PendingLoads[0];
847 DAG.setRoot(Root);
848 PendingLoads.clear();
849 return Root;
850 }
851
852 // Otherwise, we have to make a token factor node.
Andrew Trickef9de2a2013-05-25 02:42:55 +0000853 SDValue Root = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), MVT::Other,
Craig Topper48d114b2014-04-26 18:35:24 +0000854 PendingLoads);
Dan Gohman575fad32008-09-03 16:12:24 +0000855 PendingLoads.clear();
856 DAG.setRoot(Root);
857 return Root;
858}
859
860/// getControlRoot - Similar to getRoot, but instead of flushing all the
861/// PendingLoad items, flush all the PendingExports items. It is necessary
862/// to do this before emitting a terminator instruction.
863///
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000864SDValue SelectionDAGBuilder::getControlRoot() {
Dan Gohman575fad32008-09-03 16:12:24 +0000865 SDValue Root = DAG.getRoot();
866
867 if (PendingExports.empty())
868 return Root;
869
870 // Turn all of the CopyToReg chains into one factored node.
871 if (Root.getOpcode() != ISD::EntryToken) {
872 unsigned i = 0, e = PendingExports.size();
873 for (; i != e; ++i) {
874 assert(PendingExports[i].getNode()->getNumOperands() > 1);
875 if (PendingExports[i].getNode()->getOperand(0) == Root)
876 break; // Don't add the root if we already indirectly depend on it.
877 }
878
879 if (i == e)
880 PendingExports.push_back(Root);
881 }
882
Andrew Trickef9de2a2013-05-25 02:42:55 +0000883 Root = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), MVT::Other,
Craig Topper48d114b2014-04-26 18:35:24 +0000884 PendingExports);
Dan Gohman575fad32008-09-03 16:12:24 +0000885 PendingExports.clear();
886 DAG.setRoot(Root);
887 return Root;
888}
889
Dan Gohmanbcaf6812010-04-15 01:51:59 +0000890void SelectionDAGBuilder::visit(const Instruction &I) {
Dan Gohman5b43aa02010-04-22 20:55:53 +0000891 // Set up outgoing PHI node register values before emitting the terminator.
892 if (isa<TerminatorInst>(&I))
893 HandlePHINodesInSuccessorBlocks(I.getParent());
894
Andrew Tricke2431c62013-05-25 03:08:10 +0000895 ++SDNodeOrder;
896
Andrew Trick175143b2013-05-25 02:20:36 +0000897 CurInst = &I;
Dan Gohmane450d742010-04-20 00:48:35 +0000898
Dan Gohman575fad32008-09-03 16:12:24 +0000899 visit(I.getOpcode(), I);
Dan Gohmane450d742010-04-20 00:48:35 +0000900
Dan Gohman950fe782010-04-20 15:03:56 +0000901 if (!isa<TerminatorInst>(&I) && !HasTailCall)
902 CopyToExportRegsIfNeeded(&I);
903
Craig Topperc0196b12014-04-14 00:51:57 +0000904 CurInst = nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +0000905}
906
Dan Gohmanf41ad472010-04-20 15:00:41 +0000907void SelectionDAGBuilder::visitPHI(const PHINode &) {
908 llvm_unreachable("SelectionDAGBuilder shouldn't visit PHI nodes!");
909}
910
Dan Gohmanbcaf6812010-04-15 01:51:59 +0000911void SelectionDAGBuilder::visit(unsigned Opcode, const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +0000912 // Note: this doesn't use InstVisitor, because it has to work with
913 // ConstantExpr's in addition to instructions.
914 switch (Opcode) {
Torok Edwinfbcc6632009-07-14 16:55:14 +0000915 default: llvm_unreachable("Unknown instruction type encountered!");
Dan Gohman575fad32008-09-03 16:12:24 +0000916 // Build the switch statement using the Instruction.def file.
917#define HANDLE_INST(NUM, OPCODE, CLASS) \
Galina Kistanovaaaf97352012-07-19 04:50:12 +0000918 case Instruction::OPCODE: visit##OPCODE((const CLASS&)I); break;
Chandler Carruth9fb823b2013-01-02 11:36:10 +0000919#include "llvm/IR/Instruction.def"
Dan Gohman575fad32008-09-03 16:12:24 +0000920 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +0000921}
Dan Gohman575fad32008-09-03 16:12:24 +0000922
Dale Johannesenbfd4fd72010-07-16 00:02:08 +0000923// resolveDanglingDebugInfo - if we saw an earlier dbg_value referring to V,
924// generate the debug data structures now that we've seen its definition.
925void SelectionDAGBuilder::resolveDanglingDebugInfo(const Value *V,
926 SDValue Val) {
927 DanglingDebugInfo &DDI = DanglingDebugInfoMap[V];
Devang Patelb12ff592010-08-26 23:35:15 +0000928 if (DDI.getDI()) {
929 const DbgValueInst *DI = DDI.getDI();
Dale Johannesenbfd4fd72010-07-16 00:02:08 +0000930 DebugLoc dl = DDI.getdl();
931 unsigned DbgSDNodeOrder = DDI.getSDNodeOrder();
Duncan P. N. Exon Smitha9308c42015-04-29 16:38:44 +0000932 DILocalVariable *Variable = DI->getVariable();
933 DIExpression *Expr = DI->getExpression();
Duncan P. N. Exon Smith3bef6a32015-04-03 19:20:26 +0000934 assert(Variable->isValidLocationForIntrinsic(dl) &&
935 "Expected inlined-at fields to agree");
Devang Patelb12ff592010-08-26 23:35:15 +0000936 uint64_t Offset = DI->getOffset();
Adrian Prantl32da8892014-04-25 20:49:25 +0000937 // A dbg.value for an alloca is always indirect.
938 bool IsIndirect = isa<AllocaInst>(V) || Offset != 0;
Dale Johannesenbfd4fd72010-07-16 00:02:08 +0000939 SDDbgValue *SDV;
940 if (Val.getNode()) {
Duncan P. N. Exon Smith3bef6a32015-04-03 19:20:26 +0000941 if (!EmitFuncArgumentDbgValue(V, Variable, Expr, dl, Offset, IsIndirect,
Adrian Prantl87b7eb92014-10-01 18:55:02 +0000942 Val)) {
943 SDV = DAG.getDbgValue(Variable, Expr, Val.getNode(), Val.getResNo(),
944 IsIndirect, Offset, dl, DbgSDNodeOrder);
Dale Johannesenbfd4fd72010-07-16 00:02:08 +0000945 DAG.AddDbgValue(SDV, Val.getNode(), false);
946 }
Owen Andersonb2c80da2011-02-25 21:41:48 +0000947 } else
Adrian Prantl0d1e5592013-05-22 18:02:19 +0000948 DEBUG(dbgs() << "Dropping debug info for " << *DI << "\n");
Dale Johannesenbfd4fd72010-07-16 00:02:08 +0000949 DanglingDebugInfoMap[V] = DanglingDebugInfo();
950 }
951}
952
Igor Laevsky85f7f722015-03-10 16:26:48 +0000953/// getCopyFromRegs - If there was virtual register allocated for the value V
954/// emit CopyFromReg of the specified type Ty. Return empty SDValue() otherwise.
955SDValue SelectionDAGBuilder::getCopyFromRegs(const Value *V, Type *Ty) {
956 DenseMap<const Value *, unsigned>::iterator It = FuncInfo.ValueMap.find(V);
Igor Laevsky9d3932b2015-05-08 13:17:22 +0000957 SDValue Result;
Igor Laevsky85f7f722015-03-10 16:26:48 +0000958
959 if (It != FuncInfo.ValueMap.end()) {
960 unsigned InReg = It->second;
Mehdi Amini56228da2015-07-09 01:57:34 +0000961 RegsForValue RFV(*DAG.getContext(), DAG.getTargetLoweringInfo(),
962 DAG.getDataLayout(), InReg, Ty);
Igor Laevsky85f7f722015-03-10 16:26:48 +0000963 SDValue Chain = DAG.getEntryNode();
Igor Laevsky9d3932b2015-05-08 13:17:22 +0000964 Result = RFV.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(), Chain, nullptr, V);
965 resolveDanglingDebugInfo(V, Result);
Igor Laevsky85f7f722015-03-10 16:26:48 +0000966 }
967
Igor Laevsky9d3932b2015-05-08 13:17:22 +0000968 return Result;
Igor Laevsky85f7f722015-03-10 16:26:48 +0000969}
970
Nick Lewyckyf40df1d2011-09-30 22:19:53 +0000971/// getValue - Return an SDValue for the given Value.
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000972SDValue SelectionDAGBuilder::getValue(const Value *V) {
Dan Gohmand4322232010-07-01 01:59:43 +0000973 // If we already have an SDValue for this value, use it. It's important
974 // to do this first, so that we don't create a CopyFromReg if we already
975 // have a regular SDValue.
Dan Gohman575fad32008-09-03 16:12:24 +0000976 SDValue &N = NodeMap[V];
977 if (N.getNode()) return N;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +0000978
Dan Gohmand4322232010-07-01 01:59:43 +0000979 // If there's a virtual register allocated and initialized for this
980 // value, use it.
Igor Laevsky85f7f722015-03-10 16:26:48 +0000981 SDValue copyFromReg = getCopyFromRegs(V, V->getType());
982 if (copyFromReg.getNode()) {
983 return copyFromReg;
Dan Gohmand4322232010-07-01 01:59:43 +0000984 }
985
986 // Otherwise create a new SDValue and remember it.
987 SDValue Val = getValueImpl(V);
988 NodeMap[V] = Val;
Dale Johannesenbfd4fd72010-07-16 00:02:08 +0000989 resolveDanglingDebugInfo(V, Val);
Dan Gohmand4322232010-07-01 01:59:43 +0000990 return Val;
991}
992
Elena Demikhovsky584ce372015-04-28 07:57:37 +0000993// Return true if SDValue exists for the given Value
994bool SelectionDAGBuilder::findValue(const Value *V) const {
995 return (NodeMap.find(V) != NodeMap.end()) ||
996 (FuncInfo.ValueMap.find(V) != FuncInfo.ValueMap.end());
997}
998
Dan Gohmand4322232010-07-01 01:59:43 +0000999/// getNonRegisterValue - Return an SDValue for the given Value, but
1000/// don't look in FuncInfo.ValueMap for a virtual register.
1001SDValue SelectionDAGBuilder::getNonRegisterValue(const Value *V) {
1002 // If we already have an SDValue for this value, use it.
1003 SDValue &N = NodeMap[V];
Sergey Dmitrouk3160d022015-06-04 20:48:40 +00001004 if (N.getNode()) {
1005 if (isa<ConstantSDNode>(N) || isa<ConstantFPSDNode>(N)) {
1006 // Remove the debug location from the node as the node is about to be used
1007 // in a location which may differ from the original debug location. This
1008 // is relevant to Constant and ConstantFP nodes because they can appear
1009 // as constant expressions inside PHI nodes.
1010 N->setDebugLoc(DebugLoc());
1011 }
1012 return N;
1013 }
Dan Gohmand4322232010-07-01 01:59:43 +00001014
1015 // Otherwise create a new SDValue and remember it.
1016 SDValue Val = getValueImpl(V);
1017 NodeMap[V] = Val;
Dale Johannesenbfd4fd72010-07-16 00:02:08 +00001018 resolveDanglingDebugInfo(V, Val);
Dan Gohmand4322232010-07-01 01:59:43 +00001019 return Val;
1020}
1021
Dale Johannesenbfd4fd72010-07-16 00:02:08 +00001022/// getValueImpl - Helper function for getValue and getNonRegisterValue.
Dan Gohmand4322232010-07-01 01:59:43 +00001023/// Create an SDValue for the given value.
1024SDValue SelectionDAGBuilder::getValueImpl(const Value *V) {
Eric Christopher58a24612014-10-08 09:50:54 +00001025 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001026
Dan Gohman8422e572010-04-17 15:32:28 +00001027 if (const Constant *C = dyn_cast<Constant>(V)) {
Mehdi Amini44ede332015-07-09 02:09:04 +00001028 EVT VT = TLI.getValueType(DAG.getDataLayout(), V->getType(), true);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001029
Dan Gohman8422e572010-04-17 15:32:28 +00001030 if (const ConstantInt *CI = dyn_cast<ConstantInt>(C))
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001031 return DAG.getConstant(*CI, getCurSDLoc(), VT);
Dan Gohman575fad32008-09-03 16:12:24 +00001032
Dan Gohman8422e572010-04-17 15:32:28 +00001033 if (const GlobalValue *GV = dyn_cast<GlobalValue>(C))
Andrew Trickef9de2a2013-05-25 02:42:55 +00001034 return DAG.getGlobalAddress(GV, getCurSDLoc(), VT);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001035
Matt Arsenault19231e62013-11-16 20:24:41 +00001036 if (isa<ConstantPointerNull>(C)) {
1037 unsigned AS = V->getType()->getPointerAddressSpace();
Mehdi Amini44ede332015-07-09 02:09:04 +00001038 return DAG.getConstant(0, getCurSDLoc(),
1039 TLI.getPointerTy(DAG.getDataLayout(), AS));
Matt Arsenault19231e62013-11-16 20:24:41 +00001040 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001041
Dan Gohman8422e572010-04-17 15:32:28 +00001042 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(C))
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001043 return DAG.getConstantFP(*CFP, getCurSDLoc(), VT);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001044
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001045 if (isa<UndefValue>(C) && !V->getType()->isAggregateType())
Dan Gohmand4322232010-07-01 01:59:43 +00001046 return DAG.getUNDEF(VT);
Dan Gohman575fad32008-09-03 16:12:24 +00001047
Dan Gohman8422e572010-04-17 15:32:28 +00001048 if (const ConstantExpr *CE = dyn_cast<ConstantExpr>(C)) {
Dan Gohman575fad32008-09-03 16:12:24 +00001049 visit(CE->getOpcode(), *CE);
1050 SDValue N1 = NodeMap[V];
Dan Gohman5664b9f2010-04-16 16:55:18 +00001051 assert(N1.getNode() && "visit didn't populate the NodeMap!");
Dan Gohman575fad32008-09-03 16:12:24 +00001052 return N1;
1053 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001054
Dan Gohman575fad32008-09-03 16:12:24 +00001055 if (isa<ConstantStruct>(C) || isa<ConstantArray>(C)) {
1056 SmallVector<SDValue, 4> Constants;
1057 for (User::const_op_iterator OI = C->op_begin(), OE = C->op_end();
1058 OI != OE; ++OI) {
1059 SDNode *Val = getValue(*OI).getNode();
Dan Gohmanf4a0f0f2009-09-08 01:44:02 +00001060 // If the operand is an empty aggregate, there are no values.
1061 if (!Val) continue;
1062 // Add each leaf value from the operand to the Constants list
1063 // to form a flattened list of all the values.
Dan Gohman575fad32008-09-03 16:12:24 +00001064 for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i)
1065 Constants.push_back(SDValue(Val, i));
1066 }
Bill Wendlingc6b47342009-12-21 23:47:40 +00001067
Craig Topper64941d92014-04-27 19:20:57 +00001068 return DAG.getMergeValues(Constants, getCurSDLoc());
Dan Gohman575fad32008-09-03 16:12:24 +00001069 }
Stephen Lincfe7f352013-07-08 00:37:03 +00001070
Chris Lattner00245f42012-01-24 13:41:11 +00001071 if (const ConstantDataSequential *CDS =
1072 dyn_cast<ConstantDataSequential>(C)) {
1073 SmallVector<SDValue, 4> Ops;
Chris Lattner9be59592012-01-25 01:27:20 +00001074 for (unsigned i = 0, e = CDS->getNumElements(); i != e; ++i) {
Chris Lattner00245f42012-01-24 13:41:11 +00001075 SDNode *Val = getValue(CDS->getElementAsConstant(i)).getNode();
1076 // Add each leaf value from the operand to the Constants list
1077 // to form a flattened list of all the values.
1078 for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i)
1079 Ops.push_back(SDValue(Val, i));
1080 }
1081
1082 if (isa<ArrayType>(CDS->getType()))
Craig Topper64941d92014-04-27 19:20:57 +00001083 return DAG.getMergeValues(Ops, getCurSDLoc());
Andrew Trickef9de2a2013-05-25 02:42:55 +00001084 return NodeMap[V] = DAG.getNode(ISD::BUILD_VECTOR, getCurSDLoc(),
Craig Topper48d114b2014-04-26 18:35:24 +00001085 VT, Ops);
Chris Lattner00245f42012-01-24 13:41:11 +00001086 }
Dan Gohman575fad32008-09-03 16:12:24 +00001087
Duncan Sands19d0b472010-02-16 11:11:14 +00001088 if (C->getType()->isStructTy() || C->getType()->isArrayTy()) {
Dan Gohman575fad32008-09-03 16:12:24 +00001089 assert((isa<ConstantAggregateZero>(C) || isa<UndefValue>(C)) &&
1090 "Unknown struct or array constant!");
1091
Owen Anderson53aa7a92009-08-10 22:56:29 +00001092 SmallVector<EVT, 4> ValueVTs;
Mehdi Amini56228da2015-07-09 01:57:34 +00001093 ComputeValueVTs(TLI, DAG.getDataLayout(), C->getType(), ValueVTs);
Dan Gohman575fad32008-09-03 16:12:24 +00001094 unsigned NumElts = ValueVTs.size();
1095 if (NumElts == 0)
1096 return SDValue(); // empty struct
1097 SmallVector<SDValue, 4> Constants(NumElts);
1098 for (unsigned i = 0; i != NumElts; ++i) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00001099 EVT EltVT = ValueVTs[i];
Dan Gohman575fad32008-09-03 16:12:24 +00001100 if (isa<UndefValue>(C))
Dale Johannesen84935752009-02-06 23:05:02 +00001101 Constants[i] = DAG.getUNDEF(EltVT);
Dan Gohman575fad32008-09-03 16:12:24 +00001102 else if (EltVT.isFloatingPoint())
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001103 Constants[i] = DAG.getConstantFP(0, getCurSDLoc(), EltVT);
Dan Gohman575fad32008-09-03 16:12:24 +00001104 else
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001105 Constants[i] = DAG.getConstant(0, getCurSDLoc(), EltVT);
Dan Gohman575fad32008-09-03 16:12:24 +00001106 }
Bill Wendlingc6b47342009-12-21 23:47:40 +00001107
Craig Topper64941d92014-04-27 19:20:57 +00001108 return DAG.getMergeValues(Constants, getCurSDLoc());
Dan Gohman575fad32008-09-03 16:12:24 +00001109 }
1110
Dan Gohman8422e572010-04-17 15:32:28 +00001111 if (const BlockAddress *BA = dyn_cast<BlockAddress>(C))
Dan Gohman7a6611792009-11-20 23:18:13 +00001112 return DAG.getBlockAddress(BA, VT);
Dan Gohman6c938802009-10-30 01:27:03 +00001113
Chris Lattner229907c2011-07-18 04:54:35 +00001114 VectorType *VecTy = cast<VectorType>(V->getType());
Dan Gohman575fad32008-09-03 16:12:24 +00001115 unsigned NumElements = VecTy->getNumElements();
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001116
Dan Gohman575fad32008-09-03 16:12:24 +00001117 // Now that we know the number and type of the elements, get that number of
1118 // elements into the Ops array based on what kind of constant it is.
1119 SmallVector<SDValue, 16> Ops;
Chris Lattner00245f42012-01-24 13:41:11 +00001120 if (const ConstantVector *CV = dyn_cast<ConstantVector>(C)) {
Dan Gohman575fad32008-09-03 16:12:24 +00001121 for (unsigned i = 0; i != NumElements; ++i)
Chris Lattner00245f42012-01-24 13:41:11 +00001122 Ops.push_back(getValue(CV->getOperand(i)));
Dan Gohman575fad32008-09-03 16:12:24 +00001123 } else {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001124 assert(isa<ConstantAggregateZero>(C) && "Unknown vector constant!");
Mehdi Amini44ede332015-07-09 02:09:04 +00001125 EVT EltVT =
1126 TLI.getValueType(DAG.getDataLayout(), VecTy->getElementType());
Dan Gohman575fad32008-09-03 16:12:24 +00001127
1128 SDValue Op;
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001129 if (EltVT.isFloatingPoint())
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001130 Op = DAG.getConstantFP(0, getCurSDLoc(), EltVT);
Dan Gohman575fad32008-09-03 16:12:24 +00001131 else
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001132 Op = DAG.getConstant(0, getCurSDLoc(), EltVT);
Dan Gohman575fad32008-09-03 16:12:24 +00001133 Ops.assign(NumElements, Op);
1134 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001135
Dan Gohman575fad32008-09-03 16:12:24 +00001136 // Create a BUILD_VECTOR node.
Craig Topper48d114b2014-04-26 18:35:24 +00001137 return NodeMap[V] = DAG.getNode(ISD::BUILD_VECTOR, getCurSDLoc(), VT, Ops);
Dan Gohman575fad32008-09-03 16:12:24 +00001138 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001139
Dan Gohman575fad32008-09-03 16:12:24 +00001140 // If this is a static alloca, generate it as the frameindex instead of
1141 // computation.
1142 if (const AllocaInst *AI = dyn_cast<AllocaInst>(V)) {
1143 DenseMap<const AllocaInst*, int>::iterator SI =
1144 FuncInfo.StaticAllocaMap.find(AI);
1145 if (SI != FuncInfo.StaticAllocaMap.end())
Mehdi Amini44ede332015-07-09 02:09:04 +00001146 return DAG.getFrameIndex(SI->second,
1147 TLI.getPointerTy(DAG.getDataLayout()));
Dan Gohman575fad32008-09-03 16:12:24 +00001148 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001149
Dan Gohmand4322232010-07-01 01:59:43 +00001150 // If this is an instruction which fast-isel has deferred, select it now.
1151 if (const Instruction *Inst = dyn_cast<Instruction>(V)) {
Dan Gohmand7b5ce32010-07-10 09:00:22 +00001152 unsigned InReg = FuncInfo.InitializeRegForValue(Inst);
Mehdi Amini56228da2015-07-09 01:57:34 +00001153 RegsForValue RFV(*DAG.getContext(), TLI, DAG.getDataLayout(), InReg,
1154 Inst->getType());
Dan Gohmand7b5ce32010-07-10 09:00:22 +00001155 SDValue Chain = DAG.getEntryNode();
Craig Topperc0196b12014-04-14 00:51:57 +00001156 return RFV.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(), Chain, nullptr, V);
Dan Gohmand4322232010-07-01 01:59:43 +00001157 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001158
Dan Gohmand4322232010-07-01 01:59:43 +00001159 llvm_unreachable("Can't get register for value!");
Dan Gohman575fad32008-09-03 16:12:24 +00001160}
1161
Reid Kleckner0e288232015-08-27 23:27:47 +00001162void SelectionDAGBuilder::visitCatchPad(const CatchPadInst &I) {
Reid Kleckner51189f0a2015-09-08 23:28:38 +00001163 llvm_unreachable("should never codegen catchpads");
Reid Kleckner0e288232015-08-27 23:27:47 +00001164}
1165
1166void SelectionDAGBuilder::visitCatchRet(const CatchReturnInst &I) {
1167 // Update machine-CFG edge.
Reid Kleckner0e288232015-08-27 23:27:47 +00001168 MachineBasicBlock *TargetMBB = FuncInfo.MBBMap[I.getSuccessor()];
Reid Kleckner78783912015-09-10 00:25:23 +00001169 FuncInfo.MBB->addSuccessor(TargetMBB);
Reid Kleckner0e288232015-08-27 23:27:47 +00001170
1171 // Create the terminator node.
1172 SDValue Ret = DAG.getNode(ISD::CATCHRET, getCurSDLoc(), MVT::Other,
1173 getControlRoot(), DAG.getBasicBlock(TargetMBB));
1174 DAG.setRoot(Ret);
1175}
1176
1177void SelectionDAGBuilder::visitCatchEndPad(const CatchEndPadInst &I) {
Reid Kleckner51189f0a2015-09-08 23:28:38 +00001178 llvm_unreachable("should never codegen catchendpads");
Reid Kleckner0e288232015-08-27 23:27:47 +00001179}
1180
1181void SelectionDAGBuilder::visitCleanupPad(const CleanupPadInst &CPI) {
Reid Kleckner78783912015-09-10 00:25:23 +00001182 // Don't emit any special code for the cleanuppad instruction. It just marks
1183 // the start of a funclet.
1184 FuncInfo.MBB->setIsEHFuncletEntry();
1185}
1186
1187/// When an invoke or a cleanupret unwinds to the next EH pad, there are
1188/// many places it could ultimately go. In the IR, we have a single unwind
1189/// destination, but in the machine CFG, we enumerate all the possible blocks.
1190/// This function skips over imaginary basic blocks that hold catchpad,
1191/// terminatepad, or catchendpad instructions, and finds all the "real" machine
1192/// basic block destinations.
1193static void
1194findUnwindDestinations(FunctionLoweringInfo &FuncInfo,
1195 const BasicBlock *EHPadBB,
1196 SmallVectorImpl<MachineBasicBlock *> &UnwindDests) {
1197 bool IsMSVCCXX = classifyEHPersonality(FuncInfo.Fn->getPersonalityFn()) ==
1198 EHPersonality::MSVC_CXX;
1199 while (EHPadBB) {
1200 const Instruction *Pad = EHPadBB->getFirstNonPHI();
1201 if (isa<LandingPadInst>(Pad)) {
1202 // Stop on landingpads. They are not funclets.
1203 UnwindDests.push_back(FuncInfo.MBBMap[EHPadBB]);
1204 break;
1205 } else if (isa<CleanupPadInst>(Pad) || isa<LandingPadInst>(Pad)) {
1206 // Stop on cleanup pads. Cleanups are always funclet entries for all known
1207 // personalities.
1208 UnwindDests.push_back(FuncInfo.MBBMap[EHPadBB]);
1209 UnwindDests.back()->setIsEHFuncletEntry();
1210 break;
1211 } else if (const auto *CPI = dyn_cast<CatchPadInst>(Pad)) {
1212 // Add the catchpad handler to the possible destinations.
1213 UnwindDests.push_back(FuncInfo.MBBMap[CPI->getNormalDest()]);
1214 // In MSVC C++, catchblocks are funclets and need prologues.
1215 if (IsMSVCCXX)
1216 UnwindDests.back()->setIsEHFuncletEntry();
1217 EHPadBB = CPI->getUnwindDest();
1218 } else if (const auto *CEPI = dyn_cast<CatchEndPadInst>(Pad)) {
1219 EHPadBB = CEPI->getUnwindDest();
1220 } else if (const auto *CEPI = dyn_cast<CleanupEndPadInst>(Pad)) {
1221 EHPadBB = CEPI->getUnwindDest();
1222 }
1223 }
Reid Kleckner0e288232015-08-27 23:27:47 +00001224}
1225
David Majnemer654e1302015-07-31 17:58:14 +00001226void SelectionDAGBuilder::visitCleanupRet(const CleanupReturnInst &I) {
Reid Kleckner78783912015-09-10 00:25:23 +00001227 // Update successor info.
1228 // FIXME: The weights for catchpads will be wrong.
1229 SmallVector<MachineBasicBlock *, 1> UnwindDests;
1230 findUnwindDestinations(FuncInfo, I.getUnwindDest(), UnwindDests);
1231 for (MachineBasicBlock *UnwindDest : UnwindDests) {
1232 UnwindDest->setIsEHPad();
1233 addSuccessorWithWeight(FuncInfo.MBB, UnwindDest);
1234 }
1235
1236 // Create the terminator node.
1237 SDValue Ret =
1238 DAG.getNode(ISD::CLEANUPRET, getCurSDLoc(), MVT::Other, getControlRoot());
1239 DAG.setRoot(Ret);
David Majnemer654e1302015-07-31 17:58:14 +00001240}
1241
Joseph Tremoulet9ce71f72015-09-03 09:09:43 +00001242void SelectionDAGBuilder::visitCleanupEndPad(const CleanupEndPadInst &I) {
1243 report_fatal_error("visitCleanupEndPad not yet implemented!");
1244}
1245
David Majnemer654e1302015-07-31 17:58:14 +00001246void SelectionDAGBuilder::visitTerminatePad(const TerminatePadInst &TPI) {
1247 report_fatal_error("visitTerminatePad not yet implemented!");
1248}
1249
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001250void SelectionDAGBuilder::visitRet(const ReturnInst &I) {
Eric Christopher58a24612014-10-08 09:50:54 +00001251 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Mehdi Amini56228da2015-07-09 01:57:34 +00001252 auto &DL = DAG.getDataLayout();
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001253 SDValue Chain = getControlRoot();
1254 SmallVector<ISD::OutputArg, 8> Outs;
Dan Gohmanfe7532a2010-07-07 15:54:55 +00001255 SmallVector<SDValue, 8> OutVals;
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00001256
Dan Gohmand16aa542010-05-29 17:03:36 +00001257 if (!FuncInfo.CanLowerReturn) {
1258 unsigned DemoteReg = FuncInfo.DemoteRegister;
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001259 const Function *F = I.getParent()->getParent();
1260
1261 // Emit a store of the return value through the virtual register.
1262 // Leave Outs empty so that LowerReturn won't try to load return
1263 // registers the usual way.
1264 SmallVector<EVT, 1> PtrValueVTs;
Mehdi Amini56228da2015-07-09 01:57:34 +00001265 ComputeValueVTs(TLI, DL, PointerType::getUnqual(F->getReturnType()),
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001266 PtrValueVTs);
1267
1268 SDValue RetPtr = DAG.getRegister(DemoteReg, PtrValueVTs[0]);
1269 SDValue RetOp = getValue(I.getOperand(0));
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00001270
Owen Anderson53aa7a92009-08-10 22:56:29 +00001271 SmallVector<EVT, 4> ValueVTs;
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001272 SmallVector<uint64_t, 4> Offsets;
Mehdi Amini56228da2015-07-09 01:57:34 +00001273 ComputeValueVTs(TLI, DL, I.getOperand(0)->getType(), ValueVTs, &Offsets);
Dan Gohman8b44b882008-10-21 20:00:42 +00001274 unsigned NumValues = ValueVTs.size();
Dan Gohman8b44b882008-10-21 20:00:42 +00001275
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001276 SmallVector<SDValue, 4> Chains(NumValues);
Bill Wendlingc6b47342009-12-21 23:47:40 +00001277 for (unsigned i = 0; i != NumValues; ++i) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00001278 SDValue Add = DAG.getNode(ISD::ADD, getCurSDLoc(),
Chris Lattner96a77eb2010-08-24 23:10:06 +00001279 RetPtr.getValueType(), RetPtr,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001280 DAG.getIntPtrConstant(Offsets[i],
1281 getCurSDLoc()));
Bill Wendlingc6b47342009-12-21 23:47:40 +00001282 Chains[i] =
Andrew Trickef9de2a2013-05-25 02:42:55 +00001283 DAG.getStore(Chain, getCurSDLoc(),
Bill Wendlingc6b47342009-12-21 23:47:40 +00001284 SDValue(RetOp.getNode(), RetOp.getResNo() + i),
Chris Lattnera4f19972010-09-21 18:58:22 +00001285 // FIXME: better loc info would be nice.
1286 Add, MachinePointerInfo(), false, false, 0);
Bill Wendlingc6b47342009-12-21 23:47:40 +00001287 }
1288
Andrew Trickef9de2a2013-05-25 02:42:55 +00001289 Chain = DAG.getNode(ISD::TokenFactor, getCurSDLoc(),
Craig Topper48d114b2014-04-26 18:35:24 +00001290 MVT::Other, Chains);
Chris Lattnerb1af8652010-02-28 18:53:13 +00001291 } else if (I.getNumOperands() != 0) {
1292 SmallVector<EVT, 4> ValueVTs;
Mehdi Amini56228da2015-07-09 01:57:34 +00001293 ComputeValueVTs(TLI, DL, I.getOperand(0)->getType(), ValueVTs);
Chris Lattnerb1af8652010-02-28 18:53:13 +00001294 unsigned NumValues = ValueVTs.size();
1295 if (NumValues) {
1296 SDValue RetOp = getValue(I.getOperand(0));
Mehdi Aminif3721bf2015-01-06 18:20:04 +00001297
1298 const Function *F = I.getParent()->getParent();
1299
1300 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
1301 if (F->getAttributes().hasAttribute(AttributeSet::ReturnIndex,
1302 Attribute::SExt))
1303 ExtendKind = ISD::SIGN_EXTEND;
1304 else if (F->getAttributes().hasAttribute(AttributeSet::ReturnIndex,
1305 Attribute::ZExt))
1306 ExtendKind = ISD::ZERO_EXTEND;
1307
1308 LLVMContext &Context = F->getContext();
1309 bool RetInReg = F->getAttributes().hasAttribute(AttributeSet::ReturnIndex,
1310 Attribute::InReg);
1311
1312 for (unsigned j = 0; j != NumValues; ++j) {
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001313 EVT VT = ValueVTs[j];
Dan Gohman575fad32008-09-03 16:12:24 +00001314
Cameron Zwarich2ef0c692011-03-17 14:53:37 +00001315 if (ExtendKind != ISD::ANY_EXTEND && VT.isInteger())
Mehdi Aminif3721bf2015-01-06 18:20:04 +00001316 VT = TLI.getTypeForExtArgOrReturn(Context, VT, ExtendKind);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001317
Mehdi Aminif3721bf2015-01-06 18:20:04 +00001318 unsigned NumParts = TLI.getNumRegisters(Context, VT);
1319 MVT PartVT = TLI.getRegisterType(Context, VT);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001320 SmallVector<SDValue, 4> Parts(NumParts);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001321 getCopyToParts(DAG, getCurSDLoc(),
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001322 SDValue(RetOp.getNode(), RetOp.getResNo() + j),
Bill Wendling5def8912012-09-26 06:16:18 +00001323 &Parts[0], NumParts, PartVT, &I, ExtendKind);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001324
1325 // 'inreg' on function refers to return value
1326 ISD::ArgFlagsTy Flags = ISD::ArgFlagsTy();
Mehdi Aminif3721bf2015-01-06 18:20:04 +00001327 if (RetInReg)
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001328 Flags.setInReg();
1329
1330 // Propagate extension type if any
Cameron Zwarichd1ad9bc2011-03-16 22:20:07 +00001331 if (ExtendKind == ISD::SIGN_EXTEND)
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001332 Flags.setSExt();
Cameron Zwarichd1ad9bc2011-03-16 22:20:07 +00001333 else if (ExtendKind == ISD::ZERO_EXTEND)
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001334 Flags.setZExt();
1335
Dan Gohmanfe7532a2010-07-07 15:54:55 +00001336 for (unsigned i = 0; i < NumParts; ++i) {
1337 Outs.push_back(ISD::OutputArg(Flags, Parts[i].getValueType(),
Tom Stellard8d7d4de2013-10-23 00:44:24 +00001338 VT, /*isfixed=*/true, 0, 0));
Dan Gohmanfe7532a2010-07-07 15:54:55 +00001339 OutVals.push_back(Parts[i]);
1340 }
Evan Cheng2e9f42b2009-03-25 20:20:11 +00001341 }
Dan Gohman575fad32008-09-03 16:12:24 +00001342 }
1343 }
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001344
1345 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
Sandeep Patel68c5f472009-09-02 08:44:58 +00001346 CallingConv::ID CallConv =
1347 DAG.getMachineFunction().getFunction()->getCallingConv();
Eric Christopher58a24612014-10-08 09:50:54 +00001348 Chain = DAG.getTargetLoweringInfo().LowerReturn(
Eric Christopherd9134482014-08-04 21:25:23 +00001349 Chain, CallConv, isVarArg, Outs, OutVals, getCurSDLoc(), DAG);
Dan Gohman695d8112009-08-06 15:37:27 +00001350
1351 // Verify that the target's LowerReturn behaved as expected.
Owen Anderson9f944592009-08-11 20:47:22 +00001352 assert(Chain.getNode() && Chain.getValueType() == MVT::Other &&
Dan Gohman695d8112009-08-06 15:37:27 +00001353 "LowerReturn didn't return a valid chain!");
1354
1355 // Update the DAG with the new chain value resulting from return lowering.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001356 DAG.setRoot(Chain);
Dan Gohman575fad32008-09-03 16:12:24 +00001357}
1358
Dan Gohman9478c3f2009-04-23 23:13:24 +00001359/// CopyToExportRegsIfNeeded - If the given value has virtual registers
1360/// created for it, emit nodes to copy the value into the virtual
1361/// registers.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001362void SelectionDAGBuilder::CopyToExportRegsIfNeeded(const Value *V) {
Rafael Espindolae53b7d12011-05-13 15:18:06 +00001363 // Skip empty types
1364 if (V->getType()->isEmptyTy())
1365 return;
1366
Dan Gohman3a7ee8e2010-04-16 17:15:02 +00001367 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
1368 if (VMI != FuncInfo.ValueMap.end()) {
1369 assert(!V->use_empty() && "Unused value assigned virtual registers!");
1370 CopyValueToVirtualRegister(V, VMI->second);
Dan Gohman9478c3f2009-04-23 23:13:24 +00001371 }
1372}
1373
Dan Gohman575fad32008-09-03 16:12:24 +00001374/// ExportFromCurrentBlock - If this condition isn't known to be exported from
1375/// the current basic block, add it to ValueMap now so that we'll get a
1376/// CopyTo/FromReg.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001377void SelectionDAGBuilder::ExportFromCurrentBlock(const Value *V) {
Dan Gohman575fad32008-09-03 16:12:24 +00001378 // No need to export constants.
1379 if (!isa<Instruction>(V) && !isa<Argument>(V)) return;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001380
Dan Gohman575fad32008-09-03 16:12:24 +00001381 // Already exported?
1382 if (FuncInfo.isExportedInst(V)) return;
1383
1384 unsigned Reg = FuncInfo.InitializeRegForValue(V);
1385 CopyValueToVirtualRegister(V, Reg);
1386}
1387
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001388bool SelectionDAGBuilder::isExportableFromCurrentBlock(const Value *V,
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001389 const BasicBlock *FromBB) {
Dan Gohman575fad32008-09-03 16:12:24 +00001390 // The operands of the setcc have to be in this block. We don't know
1391 // how to export them from some other block.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001392 if (const Instruction *VI = dyn_cast<Instruction>(V)) {
Dan Gohman575fad32008-09-03 16:12:24 +00001393 // Can export from current BB.
1394 if (VI->getParent() == FromBB)
1395 return true;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001396
Dan Gohman575fad32008-09-03 16:12:24 +00001397 // Is already exported, noop.
1398 return FuncInfo.isExportedInst(V);
1399 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001400
Dan Gohman575fad32008-09-03 16:12:24 +00001401 // If this is an argument, we can export it if the BB is the entry block or
1402 // if it is already exported.
1403 if (isa<Argument>(V)) {
1404 if (FromBB == &FromBB->getParent()->getEntryBlock())
1405 return true;
1406
1407 // Otherwise, can only export this if it is already exported.
1408 return FuncInfo.isExportedInst(V);
1409 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001410
Dan Gohman575fad32008-09-03 16:12:24 +00001411 // Otherwise, constants can always be exported.
1412 return true;
1413}
1414
Jakub Staszak12a43bd2011-06-16 20:22:37 +00001415/// Return branch probability calculated by BranchProbabilityInfo for IR blocks.
Jakub Staszak96f8c552011-12-20 20:03:10 +00001416uint32_t SelectionDAGBuilder::getEdgeWeight(const MachineBasicBlock *Src,
1417 const MachineBasicBlock *Dst) const {
Jakub Staszak12a43bd2011-06-16 20:22:37 +00001418 BranchProbabilityInfo *BPI = FuncInfo.BPI;
1419 if (!BPI)
1420 return 0;
Jakub Staszak539db982011-07-29 20:05:36 +00001421 const BasicBlock *SrcBB = Src->getBasicBlock();
1422 const BasicBlock *DstBB = Dst->getBasicBlock();
Jakub Staszak12a43bd2011-06-16 20:22:37 +00001423 return BPI->getEdgeWeight(SrcBB, DstBB);
1424}
1425
Jakub Staszak0480a8f2011-07-29 22:25:21 +00001426void SelectionDAGBuilder::
1427addSuccessorWithWeight(MachineBasicBlock *Src, MachineBasicBlock *Dst,
1428 uint32_t Weight /* = 0 */) {
1429 if (!Weight)
1430 Weight = getEdgeWeight(Src, Dst);
1431 Src->addSuccessor(Dst, Weight);
Jakub Staszak12a43bd2011-06-16 20:22:37 +00001432}
1433
1434
Dan Gohman575fad32008-09-03 16:12:24 +00001435static bool InBlock(const Value *V, const BasicBlock *BB) {
1436 if (const Instruction *I = dyn_cast<Instruction>(V))
1437 return I->getParent() == BB;
1438 return true;
1439}
1440
Dan Gohmand01ddb52008-10-17 21:16:08 +00001441/// EmitBranchForMergedCondition - Helper method for FindMergedConditions.
1442/// This function emits a branch and is used at the leaves of an OR or an
1443/// AND operator tree.
1444///
1445void
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001446SelectionDAGBuilder::EmitBranchForMergedCondition(const Value *Cond,
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001447 MachineBasicBlock *TBB,
1448 MachineBasicBlock *FBB,
Dan Gohman7c0303a2010-04-19 22:41:47 +00001449 MachineBasicBlock *CurBB,
Manman Ren4ece7452014-01-31 00:42:44 +00001450 MachineBasicBlock *SwitchBB,
1451 uint32_t TWeight,
1452 uint32_t FWeight) {
Dan Gohmand01ddb52008-10-17 21:16:08 +00001453 const BasicBlock *BB = CurBB->getBasicBlock();
Dan Gohman575fad32008-09-03 16:12:24 +00001454
Dan Gohmand01ddb52008-10-17 21:16:08 +00001455 // If the leaf of the tree is a comparison, merge the condition into
1456 // the caseblock.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001457 if (const CmpInst *BOp = dyn_cast<CmpInst>(Cond)) {
Dan Gohmand01ddb52008-10-17 21:16:08 +00001458 // The operands of the cmp have to be in this block. We don't know
1459 // how to export them from some other block. If this is the first block
1460 // of the sequence, no exporting is needed.
Dan Gohman7c0303a2010-04-19 22:41:47 +00001461 if (CurBB == SwitchBB ||
Dan Gohmand01ddb52008-10-17 21:16:08 +00001462 (isExportableFromCurrentBlock(BOp->getOperand(0), BB) &&
1463 isExportableFromCurrentBlock(BOp->getOperand(1), BB))) {
Dan Gohman575fad32008-09-03 16:12:24 +00001464 ISD::CondCode Condition;
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001465 if (const ICmpInst *IC = dyn_cast<ICmpInst>(Cond)) {
Dan Gohman293abcc2008-10-17 18:18:45 +00001466 Condition = getICmpCondCode(IC->getPredicate());
Pete Coopera8127d82015-07-15 01:31:23 +00001467 } else {
1468 const FCmpInst *FC = cast<FCmpInst>(Cond);
Dan Gohman293abcc2008-10-17 18:18:45 +00001469 Condition = getFCmpCondCode(FC->getPredicate());
Nick Lewycky50f02cb2011-12-02 22:16:29 +00001470 if (TM.Options.NoNaNsFPMath)
1471 Condition = getFCmpCodeWithoutNaN(Condition);
Dan Gohman575fad32008-09-03 16:12:24 +00001472 }
Dan Gohmand01ddb52008-10-17 21:16:08 +00001473
Craig Topperc0196b12014-04-14 00:51:57 +00001474 CaseBlock CB(Condition, BOp->getOperand(0), BOp->getOperand(1), nullptr,
1475 TBB, FBB, CurBB, TWeight, FWeight);
Dan Gohman575fad32008-09-03 16:12:24 +00001476 SwitchCases.push_back(CB);
1477 return;
1478 }
Dan Gohmand01ddb52008-10-17 21:16:08 +00001479 }
1480
1481 // Create a CaseBlock record representing this branch.
Owen Anderson23a204d2009-07-31 17:39:07 +00001482 CaseBlock CB(ISD::SETEQ, Cond, ConstantInt::getTrue(*DAG.getContext()),
Craig Topperc0196b12014-04-14 00:51:57 +00001483 nullptr, TBB, FBB, CurBB, TWeight, FWeight);
Dan Gohmand01ddb52008-10-17 21:16:08 +00001484 SwitchCases.push_back(CB);
1485}
1486
Manman Ren4ece7452014-01-31 00:42:44 +00001487/// Scale down both weights to fit into uint32_t.
1488static void ScaleWeights(uint64_t &NewTrue, uint64_t &NewFalse) {
1489 uint64_t NewMax = (NewTrue > NewFalse) ? NewTrue : NewFalse;
1490 uint32_t Scale = (NewMax / UINT32_MAX) + 1;
1491 NewTrue = NewTrue / Scale;
1492 NewFalse = NewFalse / Scale;
1493}
1494
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001495/// FindMergedConditions - If Cond is an expression like
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001496void SelectionDAGBuilder::FindMergedConditions(const Value *Cond,
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001497 MachineBasicBlock *TBB,
1498 MachineBasicBlock *FBB,
1499 MachineBasicBlock *CurBB,
Dan Gohman7c0303a2010-04-19 22:41:47 +00001500 MachineBasicBlock *SwitchBB,
Pete Cooper69234612015-07-15 01:31:26 +00001501 Instruction::BinaryOps Opc,
1502 uint32_t TWeight,
Manman Ren4ece7452014-01-31 00:42:44 +00001503 uint32_t FWeight) {
Dan Gohmand01ddb52008-10-17 21:16:08 +00001504 // If this node is not part of the or/and tree, emit it as a branch.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001505 const Instruction *BOp = dyn_cast<Instruction>(Cond);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001506 if (!BOp || !(isa<BinaryOperator>(BOp) || isa<CmpInst>(BOp)) ||
Dan Gohmand01ddb52008-10-17 21:16:08 +00001507 (unsigned)BOp->getOpcode() != Opc || !BOp->hasOneUse() ||
1508 BOp->getParent() != CurBB->getBasicBlock() ||
1509 !InBlock(BOp->getOperand(0), CurBB->getBasicBlock()) ||
1510 !InBlock(BOp->getOperand(1), CurBB->getBasicBlock())) {
Manman Ren4ece7452014-01-31 00:42:44 +00001511 EmitBranchForMergedCondition(Cond, TBB, FBB, CurBB, SwitchBB,
1512 TWeight, FWeight);
Dan Gohman575fad32008-09-03 16:12:24 +00001513 return;
1514 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001515
Dan Gohman575fad32008-09-03 16:12:24 +00001516 // Create TmpBB after CurBB.
1517 MachineFunction::iterator BBI = CurBB;
1518 MachineFunction &MF = DAG.getMachineFunction();
1519 MachineBasicBlock *TmpBB = MF.CreateMachineBasicBlock(CurBB->getBasicBlock());
1520 CurBB->getParent()->insert(++BBI, TmpBB);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001521
Dan Gohman575fad32008-09-03 16:12:24 +00001522 if (Opc == Instruction::Or) {
1523 // Codegen X | Y as:
Manman Ren4ece7452014-01-31 00:42:44 +00001524 // BB1:
Dan Gohman575fad32008-09-03 16:12:24 +00001525 // jmp_if_X TBB
1526 // jmp TmpBB
1527 // TmpBB:
1528 // jmp_if_Y TBB
1529 // jmp FBB
1530 //
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001531
Manman Ren4ece7452014-01-31 00:42:44 +00001532 // We have flexibility in setting Prob for BB1 and Prob for TmpBB.
1533 // The requirement is that
1534 // TrueProb for BB1 + (FalseProb for BB1 * TrueProb for TmpBB)
Sanjay Patele4aedb52015-06-25 21:11:08 +00001535 // = TrueProb for original BB.
1536 // Assuming the original weights are A and B, one choice is to set BB1's
Manman Ren4ece7452014-01-31 00:42:44 +00001537 // weights to A and A+2B, and set TmpBB's weights to A and 2B. This choice
1538 // assumes that
1539 // TrueProb for BB1 == FalseProb for BB1 * TrueProb for TmpBB.
1540 // Another choice is to assume TrueProb for BB1 equals to TrueProb for
1541 // TmpBB, but the math is more complicated.
Manman Ren104e0c82014-01-30 00:24:37 +00001542
Manman Ren4ece7452014-01-31 00:42:44 +00001543 uint64_t NewTrueWeight = TWeight;
1544 uint64_t NewFalseWeight = (uint64_t)TWeight + 2 * (uint64_t)FWeight;
1545 ScaleWeights(NewTrueWeight, NewFalseWeight);
1546 // Emit the LHS condition.
1547 FindMergedConditions(BOp->getOperand(0), TBB, TmpBB, CurBB, SwitchBB, Opc,
1548 NewTrueWeight, NewFalseWeight);
1549
1550 NewTrueWeight = TWeight;
1551 NewFalseWeight = 2 * (uint64_t)FWeight;
1552 ScaleWeights(NewTrueWeight, NewFalseWeight);
Dan Gohman575fad32008-09-03 16:12:24 +00001553 // Emit the RHS condition into TmpBB.
Manman Ren4ece7452014-01-31 00:42:44 +00001554 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc,
1555 NewTrueWeight, NewFalseWeight);
Dan Gohman575fad32008-09-03 16:12:24 +00001556 } else {
1557 assert(Opc == Instruction::And && "Unknown merge op!");
1558 // Codegen X & Y as:
Manman Ren4ece7452014-01-31 00:42:44 +00001559 // BB1:
Dan Gohman575fad32008-09-03 16:12:24 +00001560 // jmp_if_X TmpBB
1561 // jmp FBB
1562 // TmpBB:
1563 // jmp_if_Y TBB
1564 // jmp FBB
1565 //
1566 // This requires creation of TmpBB after CurBB.
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001567
Manman Ren4ece7452014-01-31 00:42:44 +00001568 // We have flexibility in setting Prob for BB1 and Prob for TmpBB.
1569 // The requirement is that
1570 // FalseProb for BB1 + (TrueProb for BB1 * FalseProb for TmpBB)
Sanjay Patele4aedb52015-06-25 21:11:08 +00001571 // = FalseProb for original BB.
1572 // Assuming the original weights are A and B, one choice is to set BB1's
Manman Ren4ece7452014-01-31 00:42:44 +00001573 // weights to 2A+B and B, and set TmpBB's weights to 2A and B. This choice
1574 // assumes that
1575 // FalseProb for BB1 == TrueProb for BB1 * FalseProb for TmpBB.
Manman Ren104e0c82014-01-30 00:24:37 +00001576
Manman Ren4ece7452014-01-31 00:42:44 +00001577 uint64_t NewTrueWeight = 2 * (uint64_t)TWeight + (uint64_t)FWeight;
1578 uint64_t NewFalseWeight = FWeight;
1579 ScaleWeights(NewTrueWeight, NewFalseWeight);
1580 // Emit the LHS condition.
1581 FindMergedConditions(BOp->getOperand(0), TmpBB, FBB, CurBB, SwitchBB, Opc,
1582 NewTrueWeight, NewFalseWeight);
1583
1584 NewTrueWeight = 2 * (uint64_t)TWeight;
1585 NewFalseWeight = FWeight;
1586 ScaleWeights(NewTrueWeight, NewFalseWeight);
Dan Gohman575fad32008-09-03 16:12:24 +00001587 // Emit the RHS condition into TmpBB.
Manman Ren4ece7452014-01-31 00:42:44 +00001588 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc,
1589 NewTrueWeight, NewFalseWeight);
Dan Gohman575fad32008-09-03 16:12:24 +00001590 }
1591}
1592
1593/// If the set of cases should be emitted as a series of branches, return true.
1594/// If we should emit this as a bunch of and/or'd together conditions, return
1595/// false.
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001596bool
Stephen Lin6d715e82013-07-06 21:44:25 +00001597SelectionDAGBuilder::ShouldEmitAsBranches(const std::vector<CaseBlock> &Cases) {
Dan Gohman575fad32008-09-03 16:12:24 +00001598 if (Cases.size() != 2) return true;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001599
Dan Gohman575fad32008-09-03 16:12:24 +00001600 // If this is two comparisons of the same values or'd or and'd together, they
1601 // will get folded into a single comparison, so don't emit two blocks.
1602 if ((Cases[0].CmpLHS == Cases[1].CmpLHS &&
1603 Cases[0].CmpRHS == Cases[1].CmpRHS) ||
1604 (Cases[0].CmpRHS == Cases[1].CmpLHS &&
1605 Cases[0].CmpLHS == Cases[1].CmpRHS)) {
1606 return false;
1607 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001608
Chris Lattner1eea3b02010-01-02 00:00:03 +00001609 // Handle: (X != null) | (Y != null) --> (X|Y) != 0
1610 // Handle: (X == null) & (Y == null) --> (X|Y) == 0
1611 if (Cases[0].CmpRHS == Cases[1].CmpRHS &&
1612 Cases[0].CC == Cases[1].CC &&
1613 isa<Constant>(Cases[0].CmpRHS) &&
1614 cast<Constant>(Cases[0].CmpRHS)->isNullValue()) {
1615 if (Cases[0].CC == ISD::SETEQ && Cases[0].TrueBB == Cases[1].ThisBB)
1616 return false;
1617 if (Cases[0].CC == ISD::SETNE && Cases[0].FalseBB == Cases[1].ThisBB)
1618 return false;
1619 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00001620
Dan Gohman575fad32008-09-03 16:12:24 +00001621 return true;
1622}
1623
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001624void SelectionDAGBuilder::visitBr(const BranchInst &I) {
Dan Gohmand7b5ce32010-07-10 09:00:22 +00001625 MachineBasicBlock *BrMBB = FuncInfo.MBB;
Dan Gohman7c0303a2010-04-19 22:41:47 +00001626
Dan Gohman575fad32008-09-03 16:12:24 +00001627 // Update machine-CFG edges.
1628 MachineBasicBlock *Succ0MBB = FuncInfo.MBBMap[I.getSuccessor(0)];
1629
Dan Gohman575fad32008-09-03 16:12:24 +00001630 if (I.isUnconditional()) {
1631 // Update machine-CFG edges.
Dan Gohman7c0303a2010-04-19 22:41:47 +00001632 BrMBB->addSuccessor(Succ0MBB);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001633
Eric Christopherbfb38ba2014-04-03 12:11:51 +00001634 // If this is not a fall-through branch or optimizations are switched off,
1635 // emit the branch.
Hans Wennborgb4db1422015-03-19 20:41:48 +00001636 if (Succ0MBB != NextBlock(BrMBB) || TM.getOptLevel() == CodeGenOpt::None)
Andrew Trickef9de2a2013-05-25 02:42:55 +00001637 DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(),
Owen Anderson9f944592009-08-11 20:47:22 +00001638 MVT::Other, getControlRoot(),
Bill Wendling954cb182010-01-28 21:51:40 +00001639 DAG.getBasicBlock(Succ0MBB)));
Bill Wendling7f5eb532009-12-21 19:59:38 +00001640
Dan Gohman575fad32008-09-03 16:12:24 +00001641 return;
1642 }
1643
1644 // If this condition is one of the special cases we handle, do special stuff
1645 // now.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001646 const Value *CondVal = I.getCondition();
Dan Gohman575fad32008-09-03 16:12:24 +00001647 MachineBasicBlock *Succ1MBB = FuncInfo.MBBMap[I.getSuccessor(1)];
1648
1649 // If this is a series of conditions that are or'd or and'd together, emit
1650 // this as a sequence of branches instead of setcc's with and/or operations.
Chris Lattnerea41dfe2010-11-30 18:12:52 +00001651 // As long as jumps are not expensive, this should improve performance.
Dan Gohman575fad32008-09-03 16:12:24 +00001652 // For example, instead of something like:
1653 // cmp A, B
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001654 // C = seteq
Dan Gohman575fad32008-09-03 16:12:24 +00001655 // cmp D, E
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001656 // F = setle
Dan Gohman575fad32008-09-03 16:12:24 +00001657 // or C, F
1658 // jnz foo
1659 // Emit:
1660 // cmp A, B
1661 // je foo
1662 // cmp D, E
1663 // jle foo
1664 //
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001665 if (const BinaryOperator *BOp = dyn_cast<BinaryOperator>(CondVal)) {
Sanjay Patelfff7c6d2015-09-02 19:17:25 +00001666 Instruction::BinaryOps Opcode = BOp->getOpcode();
1667 if (!DAG.getTargetLoweringInfo().isJumpExpensive() && BOp->hasOneUse() &&
1668 !I.getMetadata(LLVMContext::MD_unpredictable) &&
1669 (Opcode == Instruction::And || Opcode == Instruction::Or)) {
Dan Gohman7c0303a2010-04-19 22:41:47 +00001670 FindMergedConditions(BOp, Succ0MBB, Succ1MBB, BrMBB, BrMBB,
Sanjay Patelfff7c6d2015-09-02 19:17:25 +00001671 Opcode, getEdgeWeight(BrMBB, Succ0MBB),
Manman Ren4ece7452014-01-31 00:42:44 +00001672 getEdgeWeight(BrMBB, Succ1MBB));
Dan Gohman575fad32008-09-03 16:12:24 +00001673 // If the compares in later blocks need to use values not currently
1674 // exported from this block, export them now. This block should always
1675 // be the first entry.
Dan Gohman7c0303a2010-04-19 22:41:47 +00001676 assert(SwitchCases[0].ThisBB == BrMBB && "Unexpected lowering!");
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001677
Dan Gohman575fad32008-09-03 16:12:24 +00001678 // Allow some cases to be rejected.
1679 if (ShouldEmitAsBranches(SwitchCases)) {
1680 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i) {
1681 ExportFromCurrentBlock(SwitchCases[i].CmpLHS);
1682 ExportFromCurrentBlock(SwitchCases[i].CmpRHS);
1683 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001684
Dan Gohman575fad32008-09-03 16:12:24 +00001685 // Emit the branch for this block.
Dan Gohman7c0303a2010-04-19 22:41:47 +00001686 visitSwitchCase(SwitchCases[0], BrMBB);
Dan Gohman575fad32008-09-03 16:12:24 +00001687 SwitchCases.erase(SwitchCases.begin());
1688 return;
1689 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001690
Dan Gohman575fad32008-09-03 16:12:24 +00001691 // Okay, we decided not to do this, remove any inserted MBB's and clear
1692 // SwitchCases.
1693 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i)
Dan Gohmane8c913e2009-08-15 02:06:22 +00001694 FuncInfo.MF->erase(SwitchCases[i].ThisBB);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001695
Dan Gohman575fad32008-09-03 16:12:24 +00001696 SwitchCases.clear();
1697 }
1698 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001699
Dan Gohman575fad32008-09-03 16:12:24 +00001700 // Create a CaseBlock record representing this branch.
Owen Anderson23a204d2009-07-31 17:39:07 +00001701 CaseBlock CB(ISD::SETEQ, CondVal, ConstantInt::getTrue(*DAG.getContext()),
Craig Topperc0196b12014-04-14 00:51:57 +00001702 nullptr, Succ0MBB, Succ1MBB, BrMBB);
Bill Wendling7f5eb532009-12-21 19:59:38 +00001703
Dan Gohman575fad32008-09-03 16:12:24 +00001704 // Use visitSwitchCase to actually insert the fast branch sequence for this
1705 // cond branch.
Dan Gohman7c0303a2010-04-19 22:41:47 +00001706 visitSwitchCase(CB, BrMBB);
Dan Gohman575fad32008-09-03 16:12:24 +00001707}
1708
1709/// visitSwitchCase - Emits the necessary code to represent a single node in
1710/// the binary search tree resulting from lowering a switch instruction.
Dan Gohman7c0303a2010-04-19 22:41:47 +00001711void SelectionDAGBuilder::visitSwitchCase(CaseBlock &CB,
1712 MachineBasicBlock *SwitchBB) {
Dan Gohman575fad32008-09-03 16:12:24 +00001713 SDValue Cond;
1714 SDValue CondLHS = getValue(CB.CmpLHS);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001715 SDLoc dl = getCurSDLoc();
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001716
1717 // Build the setcc now.
Craig Topperc0196b12014-04-14 00:51:57 +00001718 if (!CB.CmpMHS) {
Dan Gohman575fad32008-09-03 16:12:24 +00001719 // Fold "(X == true)" to X and "(X == false)" to !X to
1720 // handle common cases produced by branch lowering.
Owen Anderson23a204d2009-07-31 17:39:07 +00001721 if (CB.CmpRHS == ConstantInt::getTrue(*DAG.getContext()) &&
Owen Anderson2ad52172009-07-21 02:47:59 +00001722 CB.CC == ISD::SETEQ)
Dan Gohman575fad32008-09-03 16:12:24 +00001723 Cond = CondLHS;
Owen Anderson23a204d2009-07-31 17:39:07 +00001724 else if (CB.CmpRHS == ConstantInt::getFalse(*DAG.getContext()) &&
Owen Anderson2ad52172009-07-21 02:47:59 +00001725 CB.CC == ISD::SETEQ) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001726 SDValue True = DAG.getConstant(1, dl, CondLHS.getValueType());
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00001727 Cond = DAG.getNode(ISD::XOR, dl, CondLHS.getValueType(), CondLHS, True);
Dan Gohman575fad32008-09-03 16:12:24 +00001728 } else
Owen Anderson9f944592009-08-11 20:47:22 +00001729 Cond = DAG.getSetCC(dl, MVT::i1, CondLHS, getValue(CB.CmpRHS), CB.CC);
Dan Gohman575fad32008-09-03 16:12:24 +00001730 } else {
Bob Wilsone4077362013-09-09 19:14:35 +00001731 assert(CB.CC == ISD::SETLE && "Can handle only LE ranges now");
Dan Gohman575fad32008-09-03 16:12:24 +00001732
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001733 const APInt& Low = cast<ConstantInt>(CB.CmpLHS)->getValue();
Hans Wennborg78325432015-03-19 16:42:21 +00001734 const APInt& High = cast<ConstantInt>(CB.CmpRHS)->getValue();
Dan Gohman575fad32008-09-03 16:12:24 +00001735
1736 SDValue CmpOp = getValue(CB.CmpMHS);
Owen Anderson53aa7a92009-08-10 22:56:29 +00001737 EVT VT = CmpOp.getValueType();
Stephen Lincfe7f352013-07-08 00:37:03 +00001738
Bob Wilsone4077362013-09-09 19:14:35 +00001739 if (cast<ConstantInt>(CB.CmpLHS)->isMinValue(true)) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001740 Cond = DAG.getSetCC(dl, MVT::i1, CmpOp, DAG.getConstant(High, dl, VT),
Bob Wilsone4077362013-09-09 19:14:35 +00001741 ISD::SETLE);
Dan Gohman575fad32008-09-03 16:12:24 +00001742 } else {
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00001743 SDValue SUB = DAG.getNode(ISD::SUB, dl,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001744 VT, CmpOp, DAG.getConstant(Low, dl, VT));
Owen Anderson9f944592009-08-11 20:47:22 +00001745 Cond = DAG.getSetCC(dl, MVT::i1, SUB,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001746 DAG.getConstant(High-Low, dl, VT), ISD::SETULE);
Dan Gohman575fad32008-09-03 16:12:24 +00001747 }
1748 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001749
Dan Gohman575fad32008-09-03 16:12:24 +00001750 // Update successor info
Jakub Staszak0480a8f2011-07-29 22:25:21 +00001751 addSuccessorWithWeight(SwitchBB, CB.TrueBB, CB.TrueWeight);
Jakob Stoklund Olesen7d33c572012-08-20 21:39:52 +00001752 // TrueBB and FalseBB are always different unless the incoming IR is
1753 // degenerate. This only happens when running llc on weird IR.
1754 if (CB.TrueBB != CB.FalseBB)
1755 addSuccessorWithWeight(SwitchBB, CB.FalseBB, CB.FalseWeight);
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001756
Dan Gohman575fad32008-09-03 16:12:24 +00001757 // If the lhs block is the next block, invert the condition so that we can
1758 // fall through to the lhs instead of the rhs block.
Hans Wennborgb4db1422015-03-19 20:41:48 +00001759 if (CB.TrueBB == NextBlock(SwitchBB)) {
Dan Gohman575fad32008-09-03 16:12:24 +00001760 std::swap(CB.TrueBB, CB.FalseBB);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001761 SDValue True = DAG.getConstant(1, dl, Cond.getValueType());
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00001762 Cond = DAG.getNode(ISD::XOR, dl, Cond.getValueType(), Cond, True);
Dan Gohman575fad32008-09-03 16:12:24 +00001763 }
Bill Wendling7f5eb532009-12-21 19:59:38 +00001764
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00001765 SDValue BrCond = DAG.getNode(ISD::BRCOND, dl,
Owen Anderson9f944592009-08-11 20:47:22 +00001766 MVT::Other, getControlRoot(), Cond,
Dale Johannesened255b32009-01-30 01:34:22 +00001767 DAG.getBasicBlock(CB.TrueBB));
Bill Wendlingc6b47342009-12-21 23:47:40 +00001768
Evan Cheng79687dd2010-09-23 06:51:55 +00001769 // Insert the false branch. Do this even if it's a fall through branch,
1770 // this makes it easier to do DAG optimizations which require inverting
1771 // the branch condition.
1772 BrCond = DAG.getNode(ISD::BR, dl, MVT::Other, BrCond,
1773 DAG.getBasicBlock(CB.FalseBB));
Bill Wendling7f5eb532009-12-21 19:59:38 +00001774
1775 DAG.setRoot(BrCond);
Dan Gohman575fad32008-09-03 16:12:24 +00001776}
1777
1778/// visitJumpTable - Emit JumpTable node in the current MBB
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001779void SelectionDAGBuilder::visitJumpTable(JumpTable &JT) {
Dan Gohman575fad32008-09-03 16:12:24 +00001780 // Emit the code for the jump table
1781 assert(JT.Reg != -1U && "Should lower JT Header first!");
Mehdi Amini44ede332015-07-09 02:09:04 +00001782 EVT PTy = DAG.getTargetLoweringInfo().getPointerTy(DAG.getDataLayout());
Andrew Trickef9de2a2013-05-25 02:42:55 +00001783 SDValue Index = DAG.getCopyFromReg(getControlRoot(), getCurSDLoc(),
Dale Johannesen3a09f552009-02-03 23:04:43 +00001784 JT.Reg, PTy);
Dan Gohman575fad32008-09-03 16:12:24 +00001785 SDValue Table = DAG.getJumpTable(JT.JTI, PTy);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001786 SDValue BrJumpTable = DAG.getNode(ISD::BR_JT, getCurSDLoc(),
Bill Wendling7f5eb532009-12-21 19:59:38 +00001787 MVT::Other, Index.getValue(1),
1788 Table, Index);
1789 DAG.setRoot(BrJumpTable);
Dan Gohman575fad32008-09-03 16:12:24 +00001790}
1791
1792/// visitJumpTableHeader - This function emits necessary code to produce index
1793/// in the JumpTable from switch case.
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001794void SelectionDAGBuilder::visitJumpTableHeader(JumpTable &JT,
Dan Gohman7c0303a2010-04-19 22:41:47 +00001795 JumpTableHeader &JTH,
1796 MachineBasicBlock *SwitchBB) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001797 SDLoc dl = getCurSDLoc();
1798
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001799 // Subtract the lowest switch case value from the value being switched on and
1800 // conditional branch to default mbb if the result is greater than the
Dan Gohman575fad32008-09-03 16:12:24 +00001801 // difference between smallest and largest cases.
1802 SDValue SwitchOp = getValue(JTH.SValue);
Owen Anderson53aa7a92009-08-10 22:56:29 +00001803 EVT VT = SwitchOp.getValueType();
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001804 SDValue Sub = DAG.getNode(ISD::SUB, dl, VT, SwitchOp,
1805 DAG.getConstant(JTH.First, dl, VT));
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001806
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001807 // The SDNode we just created, which holds the value being switched on minus
Dan Gohman4a618822010-02-10 16:03:48 +00001808 // the smallest case value, needs to be copied to a virtual register so it
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001809 // can be used as an index into the jump table in a subsequent basic block.
1810 // This value may be smaller or larger than the target's pointer type, and
1811 // therefore require extension or truncating.
Eric Christopher58a24612014-10-08 09:50:54 +00001812 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Mehdi Amini44ede332015-07-09 02:09:04 +00001813 SwitchOp = DAG.getZExtOrTrunc(Sub, dl, TLI.getPointerTy(DAG.getDataLayout()));
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001814
Mehdi Amini44ede332015-07-09 02:09:04 +00001815 unsigned JumpTableReg =
1816 FuncInfo.CreateReg(TLI.getPointerTy(DAG.getDataLayout()));
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001817 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), dl,
Dale Johannesen3a09f552009-02-03 23:04:43 +00001818 JumpTableReg, SwitchOp);
Dan Gohman575fad32008-09-03 16:12:24 +00001819 JT.Reg = JumpTableReg;
1820
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001821 // Emit the range check for the jump table, and branch to the default block
1822 // for the switch statement if the value being switched on exceeds the largest
1823 // case in the switch.
Mehdi Amini44ede332015-07-09 02:09:04 +00001824 SDValue CMP = DAG.getSetCC(
1825 dl, TLI.getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(),
1826 Sub.getValueType()),
1827 Sub, DAG.getConstant(JTH.Last - JTH.First, dl, VT), ISD::SETUGT);
Dan Gohman575fad32008-09-03 16:12:24 +00001828
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001829 SDValue BrCond = DAG.getNode(ISD::BRCOND, dl,
Owen Anderson9f944592009-08-11 20:47:22 +00001830 MVT::Other, CopyTo, CMP,
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001831 DAG.getBasicBlock(JT.Default));
Dan Gohman575fad32008-09-03 16:12:24 +00001832
Hans Wennborgb4db1422015-03-19 20:41:48 +00001833 // Avoid emitting unnecessary branches to the next block.
1834 if (JT.MBB != NextBlock(SwitchBB))
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001835 BrCond = DAG.getNode(ISD::BR, dl, MVT::Other, BrCond,
Bill Wendling7f5eb532009-12-21 19:59:38 +00001836 DAG.getBasicBlock(JT.MBB));
Bill Wendling7f5eb532009-12-21 19:59:38 +00001837
Bill Wendlingc6b47342009-12-21 23:47:40 +00001838 DAG.setRoot(BrCond);
Dan Gohman575fad32008-09-03 16:12:24 +00001839}
1840
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00001841/// Codegen a new tail for a stack protector check ParentMBB which has had its
1842/// tail spliced into a stack protector check success bb.
1843///
1844/// For a high level explanation of how this fits into the stack protector
1845/// generation see the comment on the declaration of class
1846/// StackProtectorDescriptor.
1847void SelectionDAGBuilder::visitSPDescriptorParent(StackProtectorDescriptor &SPD,
1848 MachineBasicBlock *ParentBB) {
1849
1850 // First create the loads to the guard/stack slot for the comparison.
Eric Christopher58a24612014-10-08 09:50:54 +00001851 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Mehdi Amini44ede332015-07-09 02:09:04 +00001852 EVT PtrTy = TLI.getPointerTy(DAG.getDataLayout());
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00001853
1854 MachineFrameInfo *MFI = ParentBB->getParent()->getFrameInfo();
1855 int FI = MFI->getStackProtectorIndex();
1856
1857 const Value *IRGuard = SPD.getGuard();
1858 SDValue GuardPtr = getValue(IRGuard);
1859 SDValue StackSlotPtr = DAG.getFrameIndex(FI, PtrTy);
1860
Mehdi Amini8ac7a9d2015-07-07 19:07:19 +00001861 unsigned Align = DL->getPrefTypeAlignment(IRGuard->getType());
Akira Hatanakae5b6e0d2014-07-25 19:31:34 +00001862
1863 SDValue Guard;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001864 SDLoc dl = getCurSDLoc();
Akira Hatanakae5b6e0d2014-07-25 19:31:34 +00001865
Akira Hatanaka5acc58f2014-08-07 23:08:24 +00001866 // If GuardReg is set and useLoadStackGuardNode returns true, retrieve the
1867 // guard value from the virtual register holding the value. Otherwise, emit a
1868 // volatile load to retrieve the stack guard value.
1869 unsigned GuardReg = SPD.getGuardReg();
1870
Eric Christopher58a24612014-10-08 09:50:54 +00001871 if (GuardReg && TLI.useLoadStackGuardNode())
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001872 Guard = DAG.getCopyFromReg(DAG.getEntryNode(), dl, GuardReg,
Akira Hatanaka5acc58f2014-08-07 23:08:24 +00001873 PtrTy);
Akira Hatanakae5b6e0d2014-07-25 19:31:34 +00001874 else
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001875 Guard = DAG.getLoad(PtrTy, dl, DAG.getEntryNode(),
Akira Hatanakae5b6e0d2014-07-25 19:31:34 +00001876 GuardPtr, MachinePointerInfo(IRGuard, 0),
1877 true, false, false, Align);
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00001878
Alex Lorenze40c8a22015-08-11 23:09:45 +00001879 SDValue StackSlot = DAG.getLoad(
1880 PtrTy, dl, DAG.getEntryNode(), StackSlotPtr,
1881 MachinePointerInfo::getFixedStack(DAG.getMachineFunction(), FI), true,
1882 false, false, Align);
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00001883
1884 // Perform the comparison via a subtract/getsetcc.
1885 EVT VT = Guard.getValueType();
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001886 SDValue Sub = DAG.getNode(ISD::SUB, dl, VT, Guard, StackSlot);
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00001887
Mehdi Amini44ede332015-07-09 02:09:04 +00001888 SDValue Cmp = DAG.getSetCC(dl, TLI.getSetCCResultType(DAG.getDataLayout(),
1889 *DAG.getContext(),
1890 Sub.getValueType()),
1891 Sub, DAG.getConstant(0, dl, VT), ISD::SETNE);
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00001892
1893 // If the sub is not 0, then we know the guard/stackslot do not equal, so
1894 // branch to failure MBB.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001895 SDValue BrCond = DAG.getNode(ISD::BRCOND, dl,
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00001896 MVT::Other, StackSlot.getOperand(0),
1897 Cmp, DAG.getBasicBlock(SPD.getFailureMBB()));
1898 // Otherwise branch to success MBB.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001899 SDValue Br = DAG.getNode(ISD::BR, dl,
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00001900 MVT::Other, BrCond,
1901 DAG.getBasicBlock(SPD.getSuccessMBB()));
1902
1903 DAG.setRoot(Br);
1904}
1905
1906/// Codegen the failure basic block for a stack protector check.
1907///
1908/// A failure stack protector machine basic block consists simply of a call to
1909/// __stack_chk_fail().
1910///
1911/// For a high level explanation of how this fits into the stack protector
1912/// generation see the comment on the declaration of class
1913/// StackProtectorDescriptor.
1914void
1915SelectionDAGBuilder::visitSPDescriptorFailure(StackProtectorDescriptor &SPD) {
Eric Christopher58a24612014-10-08 09:50:54 +00001916 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
1917 SDValue Chain =
1918 TLI.makeLibCall(DAG, RTLIB::STACKPROTECTOR_CHECK_FAIL, MVT::isVoid,
1919 nullptr, 0, false, getCurSDLoc(), false, false).second;
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00001920 DAG.setRoot(Chain);
1921}
1922
Dan Gohman575fad32008-09-03 16:12:24 +00001923/// visitBitTestHeader - This function emits necessary code to produce value
1924/// suitable for "bit tests"
Dan Gohman7c0303a2010-04-19 22:41:47 +00001925void SelectionDAGBuilder::visitBitTestHeader(BitTestBlock &B,
1926 MachineBasicBlock *SwitchBB) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001927 SDLoc dl = getCurSDLoc();
1928
Dan Gohman575fad32008-09-03 16:12:24 +00001929 // Subtract the minimum value
1930 SDValue SwitchOp = getValue(B.SValue);
Patrik Hagglunde98b7a02012-12-11 11:14:33 +00001931 EVT VT = SwitchOp.getValueType();
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001932 SDValue Sub = DAG.getNode(ISD::SUB, dl, VT, SwitchOp,
1933 DAG.getConstant(B.First, dl, VT));
Dan Gohman575fad32008-09-03 16:12:24 +00001934
1935 // Check range
Eric Christopher58a24612014-10-08 09:50:54 +00001936 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Mehdi Amini44ede332015-07-09 02:09:04 +00001937 SDValue RangeCmp = DAG.getSetCC(
1938 dl, TLI.getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(),
1939 Sub.getValueType()),
1940 Sub, DAG.getConstant(B.Range, dl, VT), ISD::SETUGT);
Dan Gohman575fad32008-09-03 16:12:24 +00001941
Evan Chengac730dd2011-01-06 01:02:44 +00001942 // Determine the type of the test operands.
1943 bool UsePtrType = false;
Eric Christopher58a24612014-10-08 09:50:54 +00001944 if (!TLI.isTypeLegal(VT))
Evan Chengac730dd2011-01-06 01:02:44 +00001945 UsePtrType = true;
1946 else {
1947 for (unsigned i = 0, e = B.Cases.size(); i != e; ++i)
Eli Friedman979009e2011-10-12 22:46:45 +00001948 if (!isUIntN(VT.getSizeInBits(), B.Cases[i].Mask)) {
Evan Chengac730dd2011-01-06 01:02:44 +00001949 // Switch table case range are encoded into series of masks.
1950 // Just use pointer type, it's guaranteed to fit.
1951 UsePtrType = true;
1952 break;
1953 }
1954 }
1955 if (UsePtrType) {
Mehdi Amini44ede332015-07-09 02:09:04 +00001956 VT = TLI.getPointerTy(DAG.getDataLayout());
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001957 Sub = DAG.getZExtOrTrunc(Sub, dl, VT);
Evan Chengac730dd2011-01-06 01:02:44 +00001958 }
Dan Gohman575fad32008-09-03 16:12:24 +00001959
Patrik Hagglund5e6c3612012-12-13 06:34:11 +00001960 B.RegVT = VT.getSimpleVT();
Patrik Hagglund4e0f8282012-12-19 12:23:01 +00001961 B.Reg = FuncInfo.CreateReg(B.RegVT);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001962 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), dl, B.Reg, Sub);
Dan Gohman575fad32008-09-03 16:12:24 +00001963
Dan Gohman575fad32008-09-03 16:12:24 +00001964 MachineBasicBlock* MBB = B.Cases[0].ThisBB;
1965
Cong Hou511298b2015-09-01 01:42:16 +00001966 addSuccessorWithWeight(SwitchBB, B.Default, B.DefaultWeight);
Cong Hou03127702015-08-26 23:15:32 +00001967 addSuccessorWithWeight(SwitchBB, MBB, B.Weight);
Dan Gohman575fad32008-09-03 16:12:24 +00001968
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001969 SDValue BrRange = DAG.getNode(ISD::BRCOND, dl,
Owen Anderson9f944592009-08-11 20:47:22 +00001970 MVT::Other, CopyTo, RangeCmp,
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001971 DAG.getBasicBlock(B.Default));
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001972
Hans Wennborgb4db1422015-03-19 20:41:48 +00001973 // Avoid emitting unnecessary branches to the next block.
1974 if (MBB != NextBlock(SwitchBB))
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001975 BrRange = DAG.getNode(ISD::BR, dl, MVT::Other, BrRange,
Evan Cheng6b8b2b72010-09-23 18:32:19 +00001976 DAG.getBasicBlock(MBB));
Bill Wendling7f5eb532009-12-21 19:59:38 +00001977
Bill Wendlingc6b47342009-12-21 23:47:40 +00001978 DAG.setRoot(BrRange);
Dan Gohman575fad32008-09-03 16:12:24 +00001979}
1980
1981/// visitBitTestCase - this function produces one "bit test"
Evan Chengac730dd2011-01-06 01:02:44 +00001982void SelectionDAGBuilder::visitBitTestCase(BitTestBlock &BB,
1983 MachineBasicBlock* NextMBB,
Manman Rencf104462012-08-24 18:14:27 +00001984 uint32_t BranchWeightToNext,
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001985 unsigned Reg,
Dan Gohman7c0303a2010-04-19 22:41:47 +00001986 BitTestCase &B,
1987 MachineBasicBlock *SwitchBB) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001988 SDLoc dl = getCurSDLoc();
Patrik Hagglund4e0f8282012-12-19 12:23:01 +00001989 MVT VT = BB.RegVT;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001990 SDValue ShiftOp = DAG.getCopyFromReg(getControlRoot(), dl, Reg, VT);
Dan Gohman0695e092010-06-24 02:06:24 +00001991 SDValue Cmp;
Benjamin Kramer5f6a9072015-02-12 15:35:40 +00001992 unsigned PopCount = countPopulation(B.Mask);
Eric Christopher58a24612014-10-08 09:50:54 +00001993 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Benjamin Kramer15cd5a32011-07-14 01:38:42 +00001994 if (PopCount == 1) {
Dan Gohman0695e092010-06-24 02:06:24 +00001995 // Testing for a single bit; just compare the shift count with what it
1996 // would need to be to shift a 1 bit in that position.
Eric Christopher58a24612014-10-08 09:50:54 +00001997 Cmp = DAG.getSetCC(
Mehdi Amini44ede332015-07-09 02:09:04 +00001998 dl, TLI.getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), VT),
1999 ShiftOp, DAG.getConstant(countTrailingZeros(B.Mask), dl, VT),
2000 ISD::SETEQ);
Benjamin Kramer15cd5a32011-07-14 01:38:42 +00002001 } else if (PopCount == BB.Range) {
2002 // There is only one zero bit in the range, test for it directly.
Eric Christopher58a24612014-10-08 09:50:54 +00002003 Cmp = DAG.getSetCC(
Mehdi Amini44ede332015-07-09 02:09:04 +00002004 dl, TLI.getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), VT),
2005 ShiftOp, DAG.getConstant(countTrailingOnes(B.Mask), dl, VT),
2006 ISD::SETNE);
Dan Gohman0695e092010-06-24 02:06:24 +00002007 } else {
2008 // Make desired shift
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002009 SDValue SwitchVal = DAG.getNode(ISD::SHL, dl, VT,
2010 DAG.getConstant(1, dl, VT), ShiftOp);
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002011
Dan Gohman0695e092010-06-24 02:06:24 +00002012 // Emit bit tests and jumps
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002013 SDValue AndOp = DAG.getNode(ISD::AND, dl,
2014 VT, SwitchVal, DAG.getConstant(B.Mask, dl, VT));
Mehdi Amini44ede332015-07-09 02:09:04 +00002015 Cmp = DAG.getSetCC(
2016 dl, TLI.getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), VT),
2017 AndOp, DAG.getConstant(0, dl, VT), ISD::SETNE);
Dan Gohman0695e092010-06-24 02:06:24 +00002018 }
Dan Gohman575fad32008-09-03 16:12:24 +00002019
Manman Rencf104462012-08-24 18:14:27 +00002020 // The branch weight from SwitchBB to B.TargetBB is B.ExtraWeight.
2021 addSuccessorWithWeight(SwitchBB, B.TargetBB, B.ExtraWeight);
2022 // The branch weight from SwitchBB to NextMBB is BranchWeightToNext.
2023 addSuccessorWithWeight(SwitchBB, NextMBB, BranchWeightToNext);
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002024
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002025 SDValue BrAnd = DAG.getNode(ISD::BRCOND, dl,
Owen Anderson9f944592009-08-11 20:47:22 +00002026 MVT::Other, getControlRoot(),
Dan Gohman0695e092010-06-24 02:06:24 +00002027 Cmp, DAG.getBasicBlock(B.TargetBB));
Dan Gohman575fad32008-09-03 16:12:24 +00002028
Hans Wennborgb4db1422015-03-19 20:41:48 +00002029 // Avoid emitting unnecessary branches to the next block.
2030 if (NextMBB != NextBlock(SwitchBB))
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002031 BrAnd = DAG.getNode(ISD::BR, dl, MVT::Other, BrAnd,
Evan Cheng6b8b2b72010-09-23 18:32:19 +00002032 DAG.getBasicBlock(NextMBB));
Bill Wendling28727f32009-12-21 21:59:52 +00002033
Bill Wendlingc6b47342009-12-21 23:47:40 +00002034 DAG.setRoot(BrAnd);
Dan Gohman575fad32008-09-03 16:12:24 +00002035}
2036
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002037void SelectionDAGBuilder::visitInvoke(const InvokeInst &I) {
Dan Gohmand7b5ce32010-07-10 09:00:22 +00002038 MachineBasicBlock *InvokeMBB = FuncInfo.MBB;
Dan Gohman7c0303a2010-04-19 22:41:47 +00002039
Reid Kleckner51189f0a2015-09-08 23:28:38 +00002040 // Retrieve successors. Look through artificial IR level blocks like catchpads
2041 // and catchendpads for successors.
Dan Gohman575fad32008-09-03 16:12:24 +00002042 MachineBasicBlock *Return = FuncInfo.MBBMap[I.getSuccessor(0)];
Reid Kleckner51189f0a2015-09-08 23:28:38 +00002043 const BasicBlock *EHPadBB = I.getSuccessor(1);
Dan Gohman575fad32008-09-03 16:12:24 +00002044
Gabor Greif08a4c282009-01-15 11:10:44 +00002045 const Value *Callee(I.getCalledValue());
Nuno Lopesec9653b2012-06-28 22:30:12 +00002046 const Function *Fn = dyn_cast<Function>(Callee);
Gabor Greif08a4c282009-01-15 11:10:44 +00002047 if (isa<InlineAsm>(Callee))
Dan Gohman575fad32008-09-03 16:12:24 +00002048 visitInlineAsm(&I);
Nuno Lopesec9653b2012-06-28 22:30:12 +00002049 else if (Fn && Fn->isIntrinsic()) {
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00002050 switch (Fn->getIntrinsicID()) {
2051 default:
2052 llvm_unreachable("Cannot invoke this intrinsic");
2053 case Intrinsic::donothing:
2054 // Ignore invokes to @llvm.donothing: jump directly to the next BB.
2055 break;
2056 case Intrinsic::experimental_patchpoint_void:
2057 case Intrinsic::experimental_patchpoint_i64:
Reid Kleckner51189f0a2015-09-08 23:28:38 +00002058 visitPatchpoint(&I, EHPadBB);
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00002059 break;
Igor Laevsky85f7f722015-03-10 16:26:48 +00002060 case Intrinsic::experimental_gc_statepoint:
Reid Kleckner51189f0a2015-09-08 23:28:38 +00002061 LowerStatepoint(ImmutableStatepoint(&I), EHPadBB);
Igor Laevsky85f7f722015-03-10 16:26:48 +00002062 break;
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00002063 }
Nuno Lopesec9653b2012-06-28 22:30:12 +00002064 } else
Reid Kleckner51189f0a2015-09-08 23:28:38 +00002065 LowerCallTo(&I, getValue(Callee), false, EHPadBB);
Dan Gohman575fad32008-09-03 16:12:24 +00002066
2067 // If the value of the invoke is used outside of its defining block, make it
2068 // available as a virtual register.
Igor Laevsky85f7f722015-03-10 16:26:48 +00002069 // We already took care of the exported value for the statepoint instruction
2070 // during call to the LowerStatepoint.
2071 if (!isStatepoint(I)) {
2072 CopyToExportRegsIfNeeded(&I);
2073 }
Dan Gohman575fad32008-09-03 16:12:24 +00002074
Reid Kleckner51189f0a2015-09-08 23:28:38 +00002075 SmallVector<MachineBasicBlock *, 1> UnwindDests;
Reid Kleckner78783912015-09-10 00:25:23 +00002076 findUnwindDestinations(FuncInfo, EHPadBB, UnwindDests);
Reid Kleckner51189f0a2015-09-08 23:28:38 +00002077
Reid Kleckner94b704c2015-09-09 21:10:03 +00002078 // Update successor info.
Reid Kleckner51189f0a2015-09-08 23:28:38 +00002079 // FIXME: The weights for catchpads will be wrong.
Chandler Carruthe2530dc2011-11-22 11:37:46 +00002080 addSuccessorWithWeight(InvokeMBB, Return);
Reid Kleckner94b704c2015-09-09 21:10:03 +00002081 for (MachineBasicBlock *UnwindDest : UnwindDests) {
Reid Kleckner51189f0a2015-09-08 23:28:38 +00002082 UnwindDest->setIsEHPad();
Reid Kleckner51189f0a2015-09-08 23:28:38 +00002083 addSuccessorWithWeight(InvokeMBB, UnwindDest);
2084 }
Dan Gohman575fad32008-09-03 16:12:24 +00002085
2086 // Drop into normal successor.
Andrew Trickef9de2a2013-05-25 02:42:55 +00002087 DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(),
Bill Wendling954cb182010-01-28 21:51:40 +00002088 MVT::Other, getControlRoot(),
2089 DAG.getBasicBlock(Return)));
Dan Gohman575fad32008-09-03 16:12:24 +00002090}
2091
Bill Wendlingf891bf82011-07-31 06:30:59 +00002092void SelectionDAGBuilder::visitResume(const ResumeInst &RI) {
2093 llvm_unreachable("SelectionDAGBuilder shouldn't visit resume instructions!");
2094}
2095
Bill Wendling247fd3b2011-08-17 21:56:44 +00002096void SelectionDAGBuilder::visitLandingPad(const LandingPadInst &LP) {
Reid Kleckner0e288232015-08-27 23:27:47 +00002097 assert(FuncInfo.MBB->isEHPad() &&
Bill Wendling247fd3b2011-08-17 21:56:44 +00002098 "Call to landingpad not in landing pad!");
2099
2100 MachineBasicBlock *MBB = FuncInfo.MBB;
2101 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
2102 AddLandingPadInfo(LP, MMI, MBB);
2103
Bill Wendling05d6f2f2012-02-13 23:47:16 +00002104 // If there aren't registers to copy the values into (e.g., during SjLj
2105 // exceptions), then don't bother to create these DAG nodes.
Eric Christopher58a24612014-10-08 09:50:54 +00002106 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2107 if (TLI.getExceptionPointerRegister() == 0 &&
2108 TLI.getExceptionSelectorRegister() == 0)
Bill Wendling05d6f2f2012-02-13 23:47:16 +00002109 return;
2110
Bill Wendling247fd3b2011-08-17 21:56:44 +00002111 SmallVector<EVT, 2> ValueVTs;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002112 SDLoc dl = getCurSDLoc();
Mehdi Amini56228da2015-07-09 01:57:34 +00002113 ComputeValueVTs(TLI, DAG.getDataLayout(), LP.getType(), ValueVTs);
Jakob Stoklund Olesenfee2a202013-07-04 04:53:45 +00002114 assert(ValueVTs.size() == 2 && "Only two-valued landingpads are supported");
Bill Wendling247fd3b2011-08-17 21:56:44 +00002115
Jakob Stoklund Olesenfee2a202013-07-04 04:53:45 +00002116 // Get the two live-in registers as SDValues. The physregs have already been
2117 // copied into virtual registers.
Bill Wendling247fd3b2011-08-17 21:56:44 +00002118 SDValue Ops[2];
Reid Kleckner0a57f652015-01-14 01:05:27 +00002119 if (FuncInfo.ExceptionPointerVirtReg) {
2120 Ops[0] = DAG.getZExtOrTrunc(
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002121 DAG.getCopyFromReg(DAG.getEntryNode(), dl,
Mehdi Amini44ede332015-07-09 02:09:04 +00002122 FuncInfo.ExceptionPointerVirtReg,
2123 TLI.getPointerTy(DAG.getDataLayout())),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002124 dl, ValueVTs[0]);
Reid Kleckner0a57f652015-01-14 01:05:27 +00002125 } else {
Mehdi Amini44ede332015-07-09 02:09:04 +00002126 Ops[0] = DAG.getConstant(0, dl, TLI.getPointerTy(DAG.getDataLayout()));
Reid Kleckner0a57f652015-01-14 01:05:27 +00002127 }
Jakob Stoklund Olesenfee2a202013-07-04 04:53:45 +00002128 Ops[1] = DAG.getZExtOrTrunc(
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002129 DAG.getCopyFromReg(DAG.getEntryNode(), dl,
Mehdi Amini44ede332015-07-09 02:09:04 +00002130 FuncInfo.ExceptionSelectorVirtReg,
2131 TLI.getPointerTy(DAG.getDataLayout())),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002132 dl, ValueVTs[1]);
Bill Wendling247fd3b2011-08-17 21:56:44 +00002133
Jakob Stoklund Olesenfee2a202013-07-04 04:53:45 +00002134 // Merge into one.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002135 SDValue Res = DAG.getNode(ISD::MERGE_VALUES, dl,
Craig Topper48d114b2014-04-26 18:35:24 +00002136 DAG.getVTList(ValueVTs), Ops);
Jakob Stoklund Olesenfee2a202013-07-04 04:53:45 +00002137 setValue(&LP, Res);
Bill Wendling247fd3b2011-08-17 21:56:44 +00002138}
2139
Hans Wennborg0867b152015-04-23 16:45:24 +00002140void SelectionDAGBuilder::sortAndRangeify(CaseClusterVector &Clusters) {
2141#ifndef NDEBUG
2142 for (const CaseCluster &CC : Clusters)
2143 assert(CC.Low == CC.High && "Input clusters must be single-case");
2144#endif
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002145
Hans Wennborg0867b152015-04-23 16:45:24 +00002146 std::sort(Clusters.begin(), Clusters.end(),
2147 [](const CaseCluster &a, const CaseCluster &b) {
2148 return a.Low->getValue().slt(b.Low->getValue());
Aaron Ballman0be238c2015-04-23 13:41:59 +00002149 });
2150
Hans Wennborg0867b152015-04-23 16:45:24 +00002151 // Merge adjacent clusters with the same destination.
2152 const unsigned N = Clusters.size();
2153 unsigned DstIndex = 0;
2154 for (unsigned SrcIndex = 0; SrcIndex < N; ++SrcIndex) {
2155 CaseCluster &CC = Clusters[SrcIndex];
2156 const ConstantInt *CaseVal = CC.Low;
2157 MachineBasicBlock *Succ = CC.MBB;
Aaron Ballman0be238c2015-04-23 13:41:59 +00002158
Hans Wennborg0867b152015-04-23 16:45:24 +00002159 if (DstIndex != 0 && Clusters[DstIndex - 1].MBB == Succ &&
2160 (CaseVal->getValue() - Clusters[DstIndex - 1].High->getValue()) == 1) {
Aaron Ballman0be238c2015-04-23 13:41:59 +00002161 // If this case has the same successor and is a neighbour, merge it into
2162 // the previous cluster.
Hans Wennborg0867b152015-04-23 16:45:24 +00002163 Clusters[DstIndex - 1].High = CaseVal;
2164 Clusters[DstIndex - 1].Weight += CC.Weight;
Hans Wennborg7bf4d4e2015-04-27 23:52:19 +00002165 assert(Clusters[DstIndex - 1].Weight >= CC.Weight && "Weight overflow!");
Aaron Ballman0be238c2015-04-23 13:41:59 +00002166 } else {
Hans Wennborg0867b152015-04-23 16:45:24 +00002167 std::memmove(&Clusters[DstIndex++], &Clusters[SrcIndex],
2168 sizeof(Clusters[SrcIndex]));
Aaron Ballman0be238c2015-04-23 13:41:59 +00002169 }
Aaron Ballman0be238c2015-04-23 13:41:59 +00002170 }
Hans Wennborg0867b152015-04-23 16:45:24 +00002171 Clusters.resize(DstIndex);
Dan Gohman575fad32008-09-03 16:12:24 +00002172}
2173
Jakob Stoklund Olesen665aa6e2010-09-30 19:44:31 +00002174void SelectionDAGBuilder::UpdateSplitBlock(MachineBasicBlock *First,
2175 MachineBasicBlock *Last) {
2176 // Update JTCases.
2177 for (unsigned i = 0, e = JTCases.size(); i != e; ++i)
2178 if (JTCases[i].first.HeaderBB == First)
2179 JTCases[i].first.HeaderBB = Last;
2180
2181 // Update BitTestCases.
2182 for (unsigned i = 0, e = BitTestCases.size(); i != e; ++i)
2183 if (BitTestCases[i].Parent == First)
2184 BitTestCases[i].Parent = Last;
2185}
2186
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002187void SelectionDAGBuilder::visitIndirectBr(const IndirectBrInst &I) {
Dan Gohmand7b5ce32010-07-10 09:00:22 +00002188 MachineBasicBlock *IndirectBrMBB = FuncInfo.MBB;
Dan Gohman7c0303a2010-04-19 22:41:47 +00002189
Jakob Stoklund Olesen896428d2010-02-11 00:34:18 +00002190 // Update machine-CFG edges with unique successors.
Nadav Rotem33e034a2012-10-23 21:05:33 +00002191 SmallSet<BasicBlock*, 32> Done;
2192 for (unsigned i = 0, e = I.getNumSuccessors(); i != e; ++i) {
2193 BasicBlock *BB = I.getSuccessor(i);
David Blaikie70573dc2014-11-19 07:49:26 +00002194 bool Inserted = Done.insert(BB).second;
Nadav Rotem33e034a2012-10-23 21:05:33 +00002195 if (!Inserted)
2196 continue;
2197
2198 MachineBasicBlock *Succ = FuncInfo.MBBMap[BB];
Jakub Staszak12a43bd2011-06-16 20:22:37 +00002199 addSuccessorWithWeight(IndirectBrMBB, Succ);
2200 }
Dan Gohmana5e078b2009-10-27 22:10:34 +00002201
Andrew Trickef9de2a2013-05-25 02:42:55 +00002202 DAG.setRoot(DAG.getNode(ISD::BRIND, getCurSDLoc(),
Bill Wendling954cb182010-01-28 21:51:40 +00002203 MVT::Other, getControlRoot(),
2204 getValue(I.getAddress())));
Bill Wendling443d0722009-12-21 22:30:11 +00002205}
Dan Gohman575fad32008-09-03 16:12:24 +00002206
Yaron Kerend7ba46b2014-04-19 13:47:43 +00002207void SelectionDAGBuilder::visitUnreachable(const UnreachableInst &I) {
2208 if (DAG.getTarget().Options.TrapUnreachable)
2209 DAG.setRoot(DAG.getNode(ISD::TRAP, getCurSDLoc(), MVT::Other, DAG.getRoot()));
2210}
2211
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002212void SelectionDAGBuilder::visitFSub(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002213 // -0.0 - X --> fneg
Chris Lattner229907c2011-07-18 04:54:35 +00002214 Type *Ty = I.getType();
Chris Lattner69229312011-02-15 00:14:00 +00002215 if (isa<Constant>(I.getOperand(0)) &&
2216 I.getOperand(0) == ConstantFP::getZeroValueForNegation(Ty)) {
2217 SDValue Op2 = getValue(I.getOperand(1));
Andrew Trickef9de2a2013-05-25 02:42:55 +00002218 setValue(&I, DAG.getNode(ISD::FNEG, getCurSDLoc(),
Chris Lattner69229312011-02-15 00:14:00 +00002219 Op2.getValueType(), Op2));
2220 return;
Dan Gohman575fad32008-09-03 16:12:24 +00002221 }
Bill Wendling443d0722009-12-21 22:30:11 +00002222
Dan Gohmana5b96452009-06-04 22:49:04 +00002223 visitBinary(I, ISD::FSUB);
Dan Gohman575fad32008-09-03 16:12:24 +00002224}
2225
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002226void SelectionDAGBuilder::visitBinary(const User &I, unsigned OpCode) {
Dan Gohman575fad32008-09-03 16:12:24 +00002227 SDValue Op1 = getValue(I.getOperand(0));
2228 SDValue Op2 = getValue(I.getOperand(1));
Andrea Di Biagio4db1abe2014-06-09 12:32:53 +00002229
2230 bool nuw = false;
2231 bool nsw = false;
2232 bool exact = false;
Sanjay Patelf1340482015-06-16 16:25:43 +00002233 FastMathFlags FMF;
2234
Andrea Di Biagio4db1abe2014-06-09 12:32:53 +00002235 if (const OverflowingBinaryOperator *OFBinOp =
2236 dyn_cast<const OverflowingBinaryOperator>(&I)) {
2237 nuw = OFBinOp->hasNoUnsignedWrap();
2238 nsw = OFBinOp->hasNoSignedWrap();
2239 }
2240 if (const PossiblyExactOperator *ExactOp =
2241 dyn_cast<const PossiblyExactOperator>(&I))
2242 exact = ExactOp->isExact();
Sanjay Patelf1340482015-06-16 16:25:43 +00002243 if (const FPMathOperator *FPOp = dyn_cast<const FPMathOperator>(&I))
2244 FMF = FPOp->getFastMathFlags();
Nick Lewycky37a17502015-05-13 23:41:47 +00002245
Sanjay Patelf1340482015-06-16 16:25:43 +00002246 SDNodeFlags Flags;
2247 Flags.setExact(exact);
2248 Flags.setNoSignedWrap(nsw);
2249 Flags.setNoUnsignedWrap(nuw);
2250 if (EnableFMFInDAG) {
2251 Flags.setAllowReciprocal(FMF.allowReciprocal());
2252 Flags.setNoInfs(FMF.noInfs());
2253 Flags.setNoNaNs(FMF.noNaNs());
2254 Flags.setNoSignedZeros(FMF.noSignedZeros());
2255 Flags.setUnsafeAlgebra(FMF.unsafeAlgebra());
2256 }
Andrea Di Biagio4db1abe2014-06-09 12:32:53 +00002257 SDValue BinNodeValue = DAG.getNode(OpCode, getCurSDLoc(), Op1.getValueType(),
Sanjay Patelf1340482015-06-16 16:25:43 +00002258 Op1, Op2, &Flags);
Andrea Di Biagio4db1abe2014-06-09 12:32:53 +00002259 setValue(&I, BinNodeValue);
Dan Gohman575fad32008-09-03 16:12:24 +00002260}
2261
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002262void SelectionDAGBuilder::visitShift(const User &I, unsigned Opcode) {
Dan Gohman575fad32008-09-03 16:12:24 +00002263 SDValue Op1 = getValue(I.getOperand(0));
2264 SDValue Op2 = getValue(I.getOperand(1));
Owen Andersonb2c80da2011-02-25 21:41:48 +00002265
Mehdi Amini9639d652015-07-09 02:09:20 +00002266 EVT ShiftTy = DAG.getTargetLoweringInfo().getShiftAmountTy(
2267 Op2.getValueType(), DAG.getDataLayout());
Owen Andersonb2c80da2011-02-25 21:41:48 +00002268
Chris Lattner2a720d92011-02-13 09:02:52 +00002269 // Coerce the shift amount to the right type if we can.
2270 if (!I.getType()->isVectorTy() && Op2.getValueType() != ShiftTy) {
Chris Lattnerd5f0b112011-02-13 09:10:56 +00002271 unsigned ShiftSize = ShiftTy.getSizeInBits();
2272 unsigned Op2Size = Op2.getValueType().getSizeInBits();
Andrew Trickef9de2a2013-05-25 02:42:55 +00002273 SDLoc DL = getCurSDLoc();
Owen Andersonb2c80da2011-02-25 21:41:48 +00002274
Dan Gohman0e8d1992009-04-09 03:51:29 +00002275 // If the operand is smaller than the shift count type, promote it.
Chris Lattner2a720d92011-02-13 09:02:52 +00002276 if (ShiftSize > Op2Size)
2277 Op2 = DAG.getNode(ISD::ZERO_EXTEND, DL, ShiftTy, Op2);
Owen Andersonb2c80da2011-02-25 21:41:48 +00002278
Dan Gohman0e8d1992009-04-09 03:51:29 +00002279 // If the operand is larger than the shift count type but the shift
2280 // count type has enough bits to represent any shift value, truncate
2281 // it now. This is a common case and it exposes the truncate to
2282 // optimization early.
Chris Lattner2a720d92011-02-13 09:02:52 +00002283 else if (ShiftSize >= Log2_32_Ceil(Op2.getValueType().getSizeInBits()))
2284 Op2 = DAG.getNode(ISD::TRUNCATE, DL, ShiftTy, Op2);
2285 // Otherwise we'll need to temporarily settle for some other convenient
Chris Lattnere95d1952011-02-13 19:09:16 +00002286 // type. Type legalization will make adjustments once the shiftee is split.
Chris Lattner2a720d92011-02-13 09:02:52 +00002287 else
Chris Lattnere95d1952011-02-13 19:09:16 +00002288 Op2 = DAG.getZExtOrTrunc(Op2, DL, MVT::i32);
Dan Gohman575fad32008-09-03 16:12:24 +00002289 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00002290
Andrea Di Biagio4db1abe2014-06-09 12:32:53 +00002291 bool nuw = false;
2292 bool nsw = false;
2293 bool exact = false;
2294
2295 if (Opcode == ISD::SRL || Opcode == ISD::SRA || Opcode == ISD::SHL) {
2296
2297 if (const OverflowingBinaryOperator *OFBinOp =
2298 dyn_cast<const OverflowingBinaryOperator>(&I)) {
2299 nuw = OFBinOp->hasNoUnsignedWrap();
2300 nsw = OFBinOp->hasNoSignedWrap();
2301 }
2302 if (const PossiblyExactOperator *ExactOp =
2303 dyn_cast<const PossiblyExactOperator>(&I))
2304 exact = ExactOp->isExact();
2305 }
Sanjay Patelf1340482015-06-16 16:25:43 +00002306 SDNodeFlags Flags;
2307 Flags.setExact(exact);
2308 Flags.setNoSignedWrap(nsw);
2309 Flags.setNoUnsignedWrap(nuw);
Andrea Di Biagio4db1abe2014-06-09 12:32:53 +00002310 SDValue Res = DAG.getNode(Opcode, getCurSDLoc(), Op1.getValueType(), Op1, Op2,
Sanjay Patelf1340482015-06-16 16:25:43 +00002311 &Flags);
Andrea Di Biagio4db1abe2014-06-09 12:32:53 +00002312 setValue(&I, Res);
Dan Gohman575fad32008-09-03 16:12:24 +00002313}
2314
Benjamin Kramer9960a252011-07-08 10:31:30 +00002315void SelectionDAGBuilder::visitSDiv(const User &I) {
Benjamin Kramer9960a252011-07-08 10:31:30 +00002316 SDValue Op1 = getValue(I.getOperand(0));
2317 SDValue Op2 = getValue(I.getOperand(1));
2318
Benjamin Kramer5b455f02015-06-27 20:33:26 +00002319 SDNodeFlags Flags;
2320 Flags.setExact(isa<PossiblyExactOperator>(&I) &&
2321 cast<PossiblyExactOperator>(&I)->isExact());
2322 setValue(&I, DAG.getNode(ISD::SDIV, getCurSDLoc(), Op1.getValueType(), Op1,
2323 Op2, &Flags));
Benjamin Kramer9960a252011-07-08 10:31:30 +00002324}
2325
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002326void SelectionDAGBuilder::visitICmp(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002327 ICmpInst::Predicate predicate = ICmpInst::BAD_ICMP_PREDICATE;
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002328 if (const ICmpInst *IC = dyn_cast<ICmpInst>(&I))
Dan Gohman575fad32008-09-03 16:12:24 +00002329 predicate = IC->getPredicate();
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002330 else if (const ConstantExpr *IC = dyn_cast<ConstantExpr>(&I))
Dan Gohman575fad32008-09-03 16:12:24 +00002331 predicate = ICmpInst::Predicate(IC->getPredicate());
2332 SDValue Op1 = getValue(I.getOperand(0));
2333 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman293abcc2008-10-17 18:18:45 +00002334 ISD::CondCode Opcode = getICmpCondCode(predicate);
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00002335
Mehdi Amini44ede332015-07-09 02:09:04 +00002336 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
2337 I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002338 setValue(&I, DAG.getSetCC(getCurSDLoc(), DestVT, Op1, Op2, Opcode));
Dan Gohman575fad32008-09-03 16:12:24 +00002339}
2340
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002341void SelectionDAGBuilder::visitFCmp(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002342 FCmpInst::Predicate predicate = FCmpInst::BAD_FCMP_PREDICATE;
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002343 if (const FCmpInst *FC = dyn_cast<FCmpInst>(&I))
Dan Gohman575fad32008-09-03 16:12:24 +00002344 predicate = FC->getPredicate();
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002345 else if (const ConstantExpr *FC = dyn_cast<ConstantExpr>(&I))
Dan Gohman575fad32008-09-03 16:12:24 +00002346 predicate = FCmpInst::Predicate(FC->getPredicate());
2347 SDValue Op1 = getValue(I.getOperand(0));
2348 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman293abcc2008-10-17 18:18:45 +00002349 ISD::CondCode Condition = getFCmpCondCode(predicate);
Sanjay Patela2607012015-09-16 16:31:21 +00002350
2351 // FIXME: Fcmp instructions have fast-math-flags in IR, so we should use them.
2352 // FIXME: We should propagate the fast-math-flags to the DAG node itself for
2353 // further optimization, but currently FMF is only applicable to binary nodes.
Nick Lewycky50f02cb2011-12-02 22:16:29 +00002354 if (TM.Options.NoNaNsFPMath)
2355 Condition = getFCmpCodeWithoutNaN(Condition);
Mehdi Amini44ede332015-07-09 02:09:04 +00002356 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
2357 I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002358 setValue(&I, DAG.getSetCC(getCurSDLoc(), DestVT, Op1, Op2, Condition));
Dan Gohman575fad32008-09-03 16:12:24 +00002359}
2360
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002361void SelectionDAGBuilder::visitSelect(const User &I) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00002362 SmallVector<EVT, 4> ValueVTs;
Mehdi Amini56228da2015-07-09 01:57:34 +00002363 ComputeValueVTs(DAG.getTargetLoweringInfo(), DAG.getDataLayout(), I.getType(),
2364 ValueVTs);
Dan Gohman8b44b882008-10-21 20:00:42 +00002365 unsigned NumValues = ValueVTs.size();
Bill Wendling443d0722009-12-21 22:30:11 +00002366 if (NumValues == 0) return;
Dan Gohman8b44b882008-10-21 20:00:42 +00002367
Bill Wendling443d0722009-12-21 22:30:11 +00002368 SmallVector<SDValue, 4> Values(NumValues);
2369 SDValue Cond = getValue(I.getOperand(0));
James Molloy7e9776b2015-05-15 09:03:15 +00002370 SDValue LHSVal = getValue(I.getOperand(1));
2371 SDValue RHSVal = getValue(I.getOperand(2));
2372 auto BaseOps = {Cond};
Duncan Sandsf2641e12011-09-06 19:07:46 +00002373 ISD::NodeType OpCode = Cond.getValueType().isVector() ?
2374 ISD::VSELECT : ISD::SELECT;
Dan Gohman8b44b882008-10-21 20:00:42 +00002375
James Molloy7e9776b2015-05-15 09:03:15 +00002376 // Min/max matching is only viable if all output VTs are the same.
2377 if (std::equal(ValueVTs.begin(), ValueVTs.end(), ValueVTs.begin())) {
James Molloy7e9776b2015-05-15 09:03:15 +00002378 EVT VT = ValueVTs[0];
2379 LLVMContext &Ctx = *DAG.getContext();
James Molloy7307cd52015-05-15 17:41:29 +00002380 auto &TLI = DAG.getTargetLoweringInfo();
2381 while (TLI.getTypeAction(Ctx, VT) == TargetLoweringBase::TypeSplitVector)
2382 VT = TLI.getTypeToTransformTo(Ctx, VT);
James Molloy7e9776b2015-05-15 09:03:15 +00002383
James Molloyef183392015-08-17 07:13:10 +00002384 Value *LHS, *RHS;
2385 auto SPR = matchSelectPattern(const_cast<User*>(&I), LHS, RHS);
2386 ISD::NodeType Opc = ISD::DELETED_NODE;
2387 switch (SPR.Flavor) {
2388 case SPF_UMAX: Opc = ISD::UMAX; break;
2389 case SPF_UMIN: Opc = ISD::UMIN; break;
2390 case SPF_SMAX: Opc = ISD::SMAX; break;
2391 case SPF_SMIN: Opc = ISD::SMIN; break;
2392 case SPF_FMINNUM:
2393 switch (SPR.NaNBehavior) {
2394 case SPNB_NA: llvm_unreachable("No NaN behavior for FP op?");
2395 case SPNB_RETURNS_NAN: Opc = ISD::FMINNAN; break;
2396 case SPNB_RETURNS_OTHER: Opc = ISD::FMINNUM; break;
2397 case SPNB_RETURNS_ANY:
2398 Opc = TLI.isOperationLegalOrCustom(ISD::FMINNUM, VT) ? ISD::FMINNUM
2399 : ISD::FMINNAN;
2400 break;
2401 }
2402 break;
2403 case SPF_FMAXNUM:
2404 switch (SPR.NaNBehavior) {
2405 case SPNB_NA: llvm_unreachable("No NaN behavior for FP op?");
2406 case SPNB_RETURNS_NAN: Opc = ISD::FMAXNAN; break;
2407 case SPNB_RETURNS_OTHER: Opc = ISD::FMAXNUM; break;
2408 case SPNB_RETURNS_ANY:
2409 Opc = TLI.isOperationLegalOrCustom(ISD::FMAXNUM, VT) ? ISD::FMAXNUM
2410 : ISD::FMAXNAN;
2411 break;
2412 }
2413 break;
2414 default: break;
2415 }
2416
James Molloy37593732015-06-04 13:48:23 +00002417 if (Opc != ISD::DELETED_NODE && TLI.isOperationLegalOrCustom(Opc, VT) &&
2418 // If the underlying comparison instruction is used by any other instruction,
2419 // the consumed instructions won't be destroyed, so it is not profitable
2420 // to convert to a min/max.
2421 cast<SelectInst>(&I)->getCondition()->hasOneUse()) {
James Molloy7e9776b2015-05-15 09:03:15 +00002422 OpCode = Opc;
2423 LHSVal = getValue(LHS);
2424 RHSVal = getValue(RHS);
2425 BaseOps = {};
2426 }
2427 }
2428
2429 for (unsigned i = 0; i != NumValues; ++i) {
2430 SmallVector<SDValue, 3> Ops(BaseOps.begin(), BaseOps.end());
2431 Ops.push_back(SDValue(LHSVal.getNode(), LHSVal.getResNo() + i));
2432 Ops.push_back(SDValue(RHSVal.getNode(), RHSVal.getResNo() + i));
Andrew Trickef9de2a2013-05-25 02:42:55 +00002433 Values[i] = DAG.getNode(OpCode, getCurSDLoc(),
James Molloy7e9776b2015-05-15 09:03:15 +00002434 LHSVal.getNode()->getValueType(LHSVal.getResNo()+i),
2435 Ops);
2436 }
Bill Wendling443d0722009-12-21 22:30:11 +00002437
Andrew Trickef9de2a2013-05-25 02:42:55 +00002438 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(),
Craig Topper48d114b2014-04-26 18:35:24 +00002439 DAG.getVTList(ValueVTs), Values));
Bill Wendling443d0722009-12-21 22:30:11 +00002440}
Dan Gohman575fad32008-09-03 16:12:24 +00002441
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002442void SelectionDAGBuilder::visitTrunc(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002443 // TruncInst cannot be a no-op cast because sizeof(src) > sizeof(dest).
2444 SDValue N = getValue(I.getOperand(0));
Mehdi Amini44ede332015-07-09 02:09:04 +00002445 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
2446 I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002447 setValue(&I, DAG.getNode(ISD::TRUNCATE, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00002448}
2449
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002450void SelectionDAGBuilder::visitZExt(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002451 // ZExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2452 // ZExt also can't be a cast to bool for same reason. So, nothing much to do
2453 SDValue N = getValue(I.getOperand(0));
Mehdi Amini44ede332015-07-09 02:09:04 +00002454 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
2455 I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002456 setValue(&I, DAG.getNode(ISD::ZERO_EXTEND, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00002457}
2458
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002459void SelectionDAGBuilder::visitSExt(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002460 // SExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2461 // SExt also can't be a cast to bool for same reason. So, nothing much to do
2462 SDValue N = getValue(I.getOperand(0));
Mehdi Amini44ede332015-07-09 02:09:04 +00002463 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
2464 I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002465 setValue(&I, DAG.getNode(ISD::SIGN_EXTEND, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00002466}
2467
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002468void SelectionDAGBuilder::visitFPTrunc(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002469 // FPTrunc is never a no-op cast, no need to check
2470 SDValue N = getValue(I.getOperand(0));
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002471 SDLoc dl = getCurSDLoc();
Eric Christopher58a24612014-10-08 09:50:54 +00002472 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Mehdi Amini44ede332015-07-09 02:09:04 +00002473 EVT DestVT = TLI.getValueType(DAG.getDataLayout(), I.getType());
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002474 setValue(&I, DAG.getNode(ISD::FP_ROUND, dl, DestVT, N,
Mehdi Amini44ede332015-07-09 02:09:04 +00002475 DAG.getTargetConstant(
2476 0, dl, TLI.getPointerTy(DAG.getDataLayout()))));
Dan Gohman575fad32008-09-03 16:12:24 +00002477}
2478
Stephen Lin6d715e82013-07-06 21:44:25 +00002479void SelectionDAGBuilder::visitFPExt(const User &I) {
Hal Finkelbab66782011-10-18 03:51:57 +00002480 // FPExt is never a no-op cast, no need to check
Dan Gohman575fad32008-09-03 16:12:24 +00002481 SDValue N = getValue(I.getOperand(0));
Mehdi Amini44ede332015-07-09 02:09:04 +00002482 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
2483 I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002484 setValue(&I, DAG.getNode(ISD::FP_EXTEND, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00002485}
2486
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002487void SelectionDAGBuilder::visitFPToUI(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002488 // FPToUI is never a no-op cast, no need to check
2489 SDValue N = getValue(I.getOperand(0));
Mehdi Amini44ede332015-07-09 02:09:04 +00002490 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
2491 I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002492 setValue(&I, DAG.getNode(ISD::FP_TO_UINT, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00002493}
2494
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002495void SelectionDAGBuilder::visitFPToSI(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002496 // FPToSI is never a no-op cast, no need to check
2497 SDValue N = getValue(I.getOperand(0));
Mehdi Amini44ede332015-07-09 02:09:04 +00002498 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
2499 I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002500 setValue(&I, DAG.getNode(ISD::FP_TO_SINT, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00002501}
2502
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002503void SelectionDAGBuilder::visitUIToFP(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002504 // UIToFP is never a no-op cast, no need to check
2505 SDValue N = getValue(I.getOperand(0));
Mehdi Amini44ede332015-07-09 02:09:04 +00002506 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
2507 I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002508 setValue(&I, DAG.getNode(ISD::UINT_TO_FP, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00002509}
2510
Stephen Lin6d715e82013-07-06 21:44:25 +00002511void SelectionDAGBuilder::visitSIToFP(const User &I) {
Bill Wendling6c87bfc2008-10-19 20:34:04 +00002512 // SIToFP is never a no-op cast, no need to check
Dan Gohman575fad32008-09-03 16:12:24 +00002513 SDValue N = getValue(I.getOperand(0));
Mehdi Amini44ede332015-07-09 02:09:04 +00002514 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
2515 I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002516 setValue(&I, DAG.getNode(ISD::SINT_TO_FP, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00002517}
2518
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002519void SelectionDAGBuilder::visitPtrToInt(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002520 // What to do depends on the size of the integer and the size of the pointer.
2521 // We can either truncate, zero extend, or no-op, accordingly.
2522 SDValue N = getValue(I.getOperand(0));
Mehdi Amini44ede332015-07-09 02:09:04 +00002523 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
2524 I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002525 setValue(&I, DAG.getZExtOrTrunc(N, getCurSDLoc(), DestVT));
Dan Gohman575fad32008-09-03 16:12:24 +00002526}
2527
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002528void SelectionDAGBuilder::visitIntToPtr(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002529 // What to do depends on the size of the integer and the size of the pointer.
2530 // We can either truncate, zero extend, or no-op, accordingly.
2531 SDValue N = getValue(I.getOperand(0));
Mehdi Amini44ede332015-07-09 02:09:04 +00002532 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
2533 I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002534 setValue(&I, DAG.getZExtOrTrunc(N, getCurSDLoc(), DestVT));
Dan Gohman575fad32008-09-03 16:12:24 +00002535}
2536
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002537void SelectionDAGBuilder::visitBitCast(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002538 SDValue N = getValue(I.getOperand(0));
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002539 SDLoc dl = getCurSDLoc();
Mehdi Amini44ede332015-07-09 02:09:04 +00002540 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
2541 I.getType());
Dan Gohman575fad32008-09-03 16:12:24 +00002542
Bill Wendling443d0722009-12-21 22:30:11 +00002543 // BitCast assures us that source and destination are the same size so this is
Wesley Peck527da1b2010-11-23 03:31:01 +00002544 // either a BITCAST or a no-op.
Bill Wendling954cb182010-01-28 21:51:40 +00002545 if (DestVT != N.getValueType())
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002546 setValue(&I, DAG.getNode(ISD::BITCAST, dl,
Bill Wendling954cb182010-01-28 21:51:40 +00002547 DestVT, N)); // convert types.
Juergen Ributzka2b97f9b2014-02-13 04:19:26 +00002548 // Check if the original LLVM IR Operand was a ConstantInt, because getValue()
2549 // might fold any kind of constant expression to an integer constant and that
2550 // is not what we are looking for. Only regcognize a bitcast of a genuine
2551 // constant integer as an opaque constant.
2552 else if(ConstantInt *C = dyn_cast<ConstantInt>(I.getOperand(0)))
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002553 setValue(&I, DAG.getConstant(C->getValue(), dl, DestVT, /*isTarget=*/false,
Juergen Ributzka2b97f9b2014-02-13 04:19:26 +00002554 /*isOpaque*/true));
Bill Wendling954cb182010-01-28 21:51:40 +00002555 else
Bill Wendling443d0722009-12-21 22:30:11 +00002556 setValue(&I, N); // noop cast.
Dan Gohman575fad32008-09-03 16:12:24 +00002557}
2558
Matt Arsenaultb03bd4d2013-11-15 01:34:59 +00002559void SelectionDAGBuilder::visitAddrSpaceCast(const User &I) {
2560 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2561 const Value *SV = I.getOperand(0);
2562 SDValue N = getValue(SV);
Mehdi Amini44ede332015-07-09 02:09:04 +00002563 EVT DestVT = TLI.getValueType(DAG.getDataLayout(), I.getType());
Matt Arsenaultb03bd4d2013-11-15 01:34:59 +00002564
2565 unsigned SrcAS = SV->getType()->getPointerAddressSpace();
2566 unsigned DestAS = I.getType()->getPointerAddressSpace();
2567
2568 if (!TLI.isNoopAddrSpaceCast(SrcAS, DestAS))
2569 N = DAG.getAddrSpaceCast(getCurSDLoc(), DestVT, N, SrcAS, DestAS);
2570
2571 setValue(&I, N);
2572}
2573
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002574void SelectionDAGBuilder::visitInsertElement(const User &I) {
Tom Stellardd42c5942013-08-05 22:22:01 +00002575 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohman575fad32008-09-03 16:12:24 +00002576 SDValue InVec = getValue(I.getOperand(0));
2577 SDValue InVal = getValue(I.getOperand(1));
Mehdi Amini44ede332015-07-09 02:09:04 +00002578 SDValue InIdx = DAG.getSExtOrTrunc(getValue(I.getOperand(2)), getCurSDLoc(),
2579 TLI.getVectorIdxTy(DAG.getDataLayout()));
Eric Christopher58a24612014-10-08 09:50:54 +00002580 setValue(&I, DAG.getNode(ISD::INSERT_VECTOR_ELT, getCurSDLoc(),
Mehdi Amini44ede332015-07-09 02:09:04 +00002581 TLI.getValueType(DAG.getDataLayout(), I.getType()),
2582 InVec, InVal, InIdx));
Dan Gohman575fad32008-09-03 16:12:24 +00002583}
2584
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002585void SelectionDAGBuilder::visitExtractElement(const User &I) {
Tom Stellardd42c5942013-08-05 22:22:01 +00002586 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohman575fad32008-09-03 16:12:24 +00002587 SDValue InVec = getValue(I.getOperand(0));
Mehdi Amini44ede332015-07-09 02:09:04 +00002588 SDValue InIdx = DAG.getSExtOrTrunc(getValue(I.getOperand(1)), getCurSDLoc(),
2589 TLI.getVectorIdxTy(DAG.getDataLayout()));
Eric Christopher58a24612014-10-08 09:50:54 +00002590 setValue(&I, DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurSDLoc(),
Mehdi Amini44ede332015-07-09 02:09:04 +00002591 TLI.getValueType(DAG.getDataLayout(), I.getType()),
2592 InVec, InIdx));
Dan Gohman575fad32008-09-03 16:12:24 +00002593}
2594
Craig Topperf726e152012-01-04 09:23:09 +00002595// Utility for visitShuffleVector - Return true if every element in Mask,
Benjamin Kramerbde91762012-06-02 10:20:22 +00002596// beginning from position Pos and ending in Pos+Size, falls within the
Craig Topperf726e152012-01-04 09:23:09 +00002597// specified sequential range [L, L+Pos). or is undef.
2598static bool isSequentialInRange(const SmallVectorImpl<int> &Mask,
Craig Topper3ef01cd2012-04-11 03:06:35 +00002599 unsigned Pos, unsigned Size, int Low) {
2600 for (unsigned i = Pos, e = Pos+Size; i != e; ++i, ++Low)
Craig Topperf726e152012-01-04 09:23:09 +00002601 if (Mask[i] >= 0 && Mask[i] != Low)
Nate Begeman8d6d4b92009-04-27 18:41:29 +00002602 return false;
Mon P Wang25f01062008-11-10 04:46:22 +00002603 return true;
2604}
2605
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002606void SelectionDAGBuilder::visitShuffleVector(const User &I) {
Mon P Wangc3113602008-11-21 04:25:21 +00002607 SDValue Src1 = getValue(I.getOperand(0));
2608 SDValue Src2 = getValue(I.getOperand(1));
Dan Gohman575fad32008-09-03 16:12:24 +00002609
Chris Lattnercf129702012-01-26 02:51:13 +00002610 SmallVector<int, 8> Mask;
2611 ShuffleVectorInst::getShuffleMask(cast<Constant>(I.getOperand(2)), Mask);
2612 unsigned MaskNumElts = Mask.size();
Bill Wendlinga3cd3502013-06-19 21:36:55 +00002613
Eric Christopher58a24612014-10-08 09:50:54 +00002614 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Mehdi Amini44ede332015-07-09 02:09:04 +00002615 EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType());
Owen Anderson53aa7a92009-08-10 22:56:29 +00002616 EVT SrcVT = Src1.getValueType();
Nate Begeman5f829d82009-04-29 05:20:52 +00002617 unsigned SrcNumElts = SrcVT.getVectorNumElements();
Mon P Wang25f01062008-11-10 04:46:22 +00002618
Mon P Wang7a824742008-11-16 05:06:27 +00002619 if (SrcNumElts == MaskNumElts) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00002620 setValue(&I, DAG.getVectorShuffle(VT, getCurSDLoc(), Src1, Src2,
Bill Wendling954cb182010-01-28 21:51:40 +00002621 &Mask[0]));
Mon P Wang25f01062008-11-10 04:46:22 +00002622 return;
2623 }
2624
2625 // Normalize the shuffle vector since mask and vector length don't match.
Mon P Wang7a824742008-11-16 05:06:27 +00002626 if (SrcNumElts < MaskNumElts && MaskNumElts % SrcNumElts == 0) {
2627 // Mask is longer than the source vectors and is a multiple of the source
2628 // vectors. We can use concatenate vector to make the mask and vectors
Mon P Wangc3113602008-11-21 04:25:21 +00002629 // lengths match.
Craig Topperf726e152012-01-04 09:23:09 +00002630 if (SrcNumElts*2 == MaskNumElts) {
2631 // First check for Src1 in low and Src2 in high
2632 if (isSequentialInRange(Mask, 0, SrcNumElts, 0) &&
2633 isSequentialInRange(Mask, SrcNumElts, SrcNumElts, SrcNumElts)) {
2634 // The shuffle is concatenating two vectors together.
Andrew Trickef9de2a2013-05-25 02:42:55 +00002635 setValue(&I, DAG.getNode(ISD::CONCAT_VECTORS, getCurSDLoc(),
Craig Topperf726e152012-01-04 09:23:09 +00002636 VT, Src1, Src2));
2637 return;
2638 }
2639 // Then check for Src2 in low and Src1 in high
2640 if (isSequentialInRange(Mask, 0, SrcNumElts, SrcNumElts) &&
2641 isSequentialInRange(Mask, SrcNumElts, SrcNumElts, 0)) {
2642 // The shuffle is concatenating two vectors together.
Andrew Trickef9de2a2013-05-25 02:42:55 +00002643 setValue(&I, DAG.getNode(ISD::CONCAT_VECTORS, getCurSDLoc(),
Craig Topperf726e152012-01-04 09:23:09 +00002644 VT, Src2, Src1));
2645 return;
2646 }
Mon P Wang25f01062008-11-10 04:46:22 +00002647 }
2648
Mon P Wang7a824742008-11-16 05:06:27 +00002649 // Pad both vectors with undefs to make them the same length as the mask.
2650 unsigned NumConcat = MaskNumElts / SrcNumElts;
Nate Begeman8d6d4b92009-04-27 18:41:29 +00002651 bool Src1U = Src1.getOpcode() == ISD::UNDEF;
2652 bool Src2U = Src2.getOpcode() == ISD::UNDEF;
Dale Johannesen84935752009-02-06 23:05:02 +00002653 SDValue UndefVal = DAG.getUNDEF(SrcVT);
Mon P Wang25f01062008-11-10 04:46:22 +00002654
Nate Begeman8d6d4b92009-04-27 18:41:29 +00002655 SmallVector<SDValue, 8> MOps1(NumConcat, UndefVal);
2656 SmallVector<SDValue, 8> MOps2(NumConcat, UndefVal);
Mon P Wangc3113602008-11-21 04:25:21 +00002657 MOps1[0] = Src1;
2658 MOps2[0] = Src2;
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00002659
2660 Src1 = Src1U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
Craig Topper48d114b2014-04-26 18:35:24 +00002661 getCurSDLoc(), VT, MOps1);
Nate Begeman8d6d4b92009-04-27 18:41:29 +00002662 Src2 = Src2U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
Craig Topper48d114b2014-04-26 18:35:24 +00002663 getCurSDLoc(), VT, MOps2);
Mon P Wangc3113602008-11-21 04:25:21 +00002664
Mon P Wang25f01062008-11-10 04:46:22 +00002665 // Readjust mask for new input vector length.
Nate Begeman8d6d4b92009-04-27 18:41:29 +00002666 SmallVector<int, 8> MappedOps;
Nate Begeman5f829d82009-04-29 05:20:52 +00002667 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00002668 int Idx = Mask[i];
Craig Topper3ef01cd2012-04-11 03:06:35 +00002669 if (Idx >= (int)SrcNumElts)
2670 Idx -= SrcNumElts - MaskNumElts;
2671 MappedOps.push_back(Idx);
Mon P Wang25f01062008-11-10 04:46:22 +00002672 }
Bill Wendlingfff99f02009-12-21 22:42:14 +00002673
Andrew Trickef9de2a2013-05-25 02:42:55 +00002674 setValue(&I, DAG.getVectorShuffle(VT, getCurSDLoc(), Src1, Src2,
Bill Wendling954cb182010-01-28 21:51:40 +00002675 &MappedOps[0]));
Mon P Wang25f01062008-11-10 04:46:22 +00002676 return;
2677 }
2678
Mon P Wang7a824742008-11-16 05:06:27 +00002679 if (SrcNumElts > MaskNumElts) {
Mon P Wang7a824742008-11-16 05:06:27 +00002680 // Analyze the access pattern of the vector to see if we can extract
2681 // two subvectors and do the shuffle. The analysis is done by calculating
2682 // the range of elements the mask access on both vectors.
Craig Topper6148fe62012-04-08 23:15:04 +00002683 int MinRange[2] = { static_cast<int>(SrcNumElts),
2684 static_cast<int>(SrcNumElts)};
Mon P Wang7a824742008-11-16 05:06:27 +00002685 int MaxRange[2] = {-1, -1};
2686
Nate Begeman5f829d82009-04-29 05:20:52 +00002687 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00002688 int Idx = Mask[i];
Craig Topper6148fe62012-04-08 23:15:04 +00002689 unsigned Input = 0;
Nate Begeman8d6d4b92009-04-27 18:41:29 +00002690 if (Idx < 0)
2691 continue;
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00002692
Nate Begeman5f829d82009-04-29 05:20:52 +00002693 if (Idx >= (int)SrcNumElts) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00002694 Input = 1;
2695 Idx -= SrcNumElts;
Mon P Wang25f01062008-11-10 04:46:22 +00002696 }
Nate Begeman8d6d4b92009-04-27 18:41:29 +00002697 if (Idx > MaxRange[Input])
2698 MaxRange[Input] = Idx;
2699 if (Idx < MinRange[Input])
2700 MinRange[Input] = Idx;
Mon P Wang25f01062008-11-10 04:46:22 +00002701 }
Mon P Wang25f01062008-11-10 04:46:22 +00002702
Mon P Wang7a824742008-11-16 05:06:27 +00002703 // Check if the access is smaller than the vector size and can we find
2704 // a reasonable extract index.
Craig Topper6148fe62012-04-08 23:15:04 +00002705 int RangeUse[2] = { -1, -1 }; // 0 = Unused, 1 = Extract, -1 = Can not
2706 // Extract.
Mon P Wang7a824742008-11-16 05:06:27 +00002707 int StartIdx[2]; // StartIdx to extract from
Craig Topper6148fe62012-04-08 23:15:04 +00002708 for (unsigned Input = 0; Input < 2; ++Input) {
2709 if (MinRange[Input] >= (int)SrcNumElts && MaxRange[Input] < 0) {
Mon P Wang7a824742008-11-16 05:06:27 +00002710 RangeUse[Input] = 0; // Unused
2711 StartIdx[Input] = 0;
Craig Topperc8e2d912012-04-08 17:53:33 +00002712 continue;
Mon P Wangc3113602008-11-21 04:25:21 +00002713 }
Craig Topperc8e2d912012-04-08 17:53:33 +00002714
2715 // Find a good start index that is a multiple of the mask length. Then
2716 // see if the rest of the elements are in range.
2717 StartIdx[Input] = (MinRange[Input]/MaskNumElts)*MaskNumElts;
2718 if (MaxRange[Input] - StartIdx[Input] < (int)MaskNumElts &&
2719 StartIdx[Input] + MaskNumElts <= SrcNumElts)
2720 RangeUse[Input] = 1; // Extract from a multiple of the mask length.
Mon P Wang7a824742008-11-16 05:06:27 +00002721 }
2722
Bill Wendlingdff54ef2009-08-21 18:16:06 +00002723 if (RangeUse[0] == 0 && RangeUse[1] == 0) {
Bill Wendling954cb182010-01-28 21:51:40 +00002724 setValue(&I, DAG.getUNDEF(VT)); // Vectors are not used.
Mon P Wang7a824742008-11-16 05:06:27 +00002725 return;
2726 }
Craig Topper6148fe62012-04-08 23:15:04 +00002727 if (RangeUse[0] >= 0 && RangeUse[1] >= 0) {
Mon P Wang7a824742008-11-16 05:06:27 +00002728 // Extract appropriate subvector and generate a vector shuffle
Craig Topper6148fe62012-04-08 23:15:04 +00002729 for (unsigned Input = 0; Input < 2; ++Input) {
Bill Wendlingc6b47342009-12-21 23:47:40 +00002730 SDValue &Src = Input == 0 ? Src1 : Src2;
Bill Wendlingfff99f02009-12-21 22:42:14 +00002731 if (RangeUse[Input] == 0)
Dale Johannesen84935752009-02-06 23:05:02 +00002732 Src = DAG.getUNDEF(VT);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002733 else {
2734 SDLoc dl = getCurSDLoc();
Eric Christopher58a24612014-10-08 09:50:54 +00002735 Src = DAG.getNode(
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002736 ISD::EXTRACT_SUBVECTOR, dl, VT, Src,
Mehdi Amini44ede332015-07-09 02:09:04 +00002737 DAG.getConstant(StartIdx[Input], dl,
2738 TLI.getVectorIdxTy(DAG.getDataLayout())));
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002739 }
Mon P Wang25f01062008-11-10 04:46:22 +00002740 }
Bill Wendlingfff99f02009-12-21 22:42:14 +00002741
Mon P Wang7a824742008-11-16 05:06:27 +00002742 // Calculate new mask.
Nate Begeman8d6d4b92009-04-27 18:41:29 +00002743 SmallVector<int, 8> MappedOps;
Nate Begeman5f829d82009-04-29 05:20:52 +00002744 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00002745 int Idx = Mask[i];
Craig Topper3ef01cd2012-04-11 03:06:35 +00002746 if (Idx >= 0) {
2747 if (Idx < (int)SrcNumElts)
2748 Idx -= StartIdx[0];
2749 else
2750 Idx -= SrcNumElts + StartIdx[1] - MaskNumElts;
2751 }
2752 MappedOps.push_back(Idx);
Mon P Wang7a824742008-11-16 05:06:27 +00002753 }
Bill Wendlingfff99f02009-12-21 22:42:14 +00002754
Andrew Trickef9de2a2013-05-25 02:42:55 +00002755 setValue(&I, DAG.getVectorShuffle(VT, getCurSDLoc(), Src1, Src2,
Bill Wendling954cb182010-01-28 21:51:40 +00002756 &MappedOps[0]));
Mon P Wang7a824742008-11-16 05:06:27 +00002757 return;
Mon P Wang25f01062008-11-10 04:46:22 +00002758 }
2759 }
2760
Mon P Wang7a824742008-11-16 05:06:27 +00002761 // We can't use either concat vectors or extract subvectors so fall back to
2762 // replacing the shuffle with extract and build vector.
2763 // to insert and build vector.
Owen Anderson53aa7a92009-08-10 22:56:29 +00002764 EVT EltVT = VT.getVectorElementType();
Mehdi Amini44ede332015-07-09 02:09:04 +00002765 EVT IdxVT = TLI.getVectorIdxTy(DAG.getDataLayout());
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002766 SDLoc dl = getCurSDLoc();
Mon P Wang25f01062008-11-10 04:46:22 +00002767 SmallVector<SDValue,8> Ops;
Nate Begeman5f829d82009-04-29 05:20:52 +00002768 for (unsigned i = 0; i != MaskNumElts; ++i) {
Craig Topper3ef01cd2012-04-11 03:06:35 +00002769 int Idx = Mask[i];
2770 SDValue Res;
2771
2772 if (Idx < 0) {
2773 Res = DAG.getUNDEF(EltVT);
Mon P Wang25f01062008-11-10 04:46:22 +00002774 } else {
Craig Topper3ef01cd2012-04-11 03:06:35 +00002775 SDValue &Src = Idx < (int)SrcNumElts ? Src1 : Src2;
2776 if (Idx >= (int)SrcNumElts) Idx -= SrcNumElts;
Bill Wendlingfff99f02009-12-21 22:42:14 +00002777
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002778 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl,
2779 EltVT, Src, DAG.getConstant(Idx, dl, IdxVT));
Mon P Wang25f01062008-11-10 04:46:22 +00002780 }
Craig Topper3ef01cd2012-04-11 03:06:35 +00002781
2782 Ops.push_back(Res);
Mon P Wang25f01062008-11-10 04:46:22 +00002783 }
Bill Wendlingfff99f02009-12-21 22:42:14 +00002784
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002785 setValue(&I, DAG.getNode(ISD::BUILD_VECTOR, dl, VT, Ops));
Dan Gohman575fad32008-09-03 16:12:24 +00002786}
2787
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002788void SelectionDAGBuilder::visitInsertValue(const InsertValueInst &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002789 const Value *Op0 = I.getOperand(0);
2790 const Value *Op1 = I.getOperand(1);
Chris Lattner229907c2011-07-18 04:54:35 +00002791 Type *AggTy = I.getType();
2792 Type *ValTy = Op1->getType();
Dan Gohman575fad32008-09-03 16:12:24 +00002793 bool IntoUndef = isa<UndefValue>(Op0);
2794 bool FromUndef = isa<UndefValue>(Op1);
2795
Jay Foad57aa6362011-07-13 10:26:04 +00002796 unsigned LinearIndex = ComputeLinearIndex(AggTy, I.getIndices());
Dan Gohman575fad32008-09-03 16:12:24 +00002797
Eric Christopher58a24612014-10-08 09:50:54 +00002798 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Owen Anderson53aa7a92009-08-10 22:56:29 +00002799 SmallVector<EVT, 4> AggValueVTs;
Mehdi Amini56228da2015-07-09 01:57:34 +00002800 ComputeValueVTs(TLI, DAG.getDataLayout(), AggTy, AggValueVTs);
Owen Anderson53aa7a92009-08-10 22:56:29 +00002801 SmallVector<EVT, 4> ValValueVTs;
Mehdi Amini56228da2015-07-09 01:57:34 +00002802 ComputeValueVTs(TLI, DAG.getDataLayout(), ValTy, ValValueVTs);
Dan Gohman575fad32008-09-03 16:12:24 +00002803
2804 unsigned NumAggValues = AggValueVTs.size();
2805 unsigned NumValValues = ValValueVTs.size();
2806 SmallVector<SDValue, 4> Values(NumAggValues);
2807
Peter Collingbourne97572632014-09-20 00:10:47 +00002808 // Ignore an insertvalue that produces an empty object
2809 if (!NumAggValues) {
2810 setValue(&I, DAG.getUNDEF(MVT(MVT::Other)));
2811 return;
2812 }
2813
Dan Gohman575fad32008-09-03 16:12:24 +00002814 SDValue Agg = getValue(Op0);
Dan Gohman575fad32008-09-03 16:12:24 +00002815 unsigned i = 0;
2816 // Copy the beginning value(s) from the original aggregate.
2817 for (; i != LinearIndex; ++i)
Dale Johannesen84935752009-02-06 23:05:02 +00002818 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohman575fad32008-09-03 16:12:24 +00002819 SDValue(Agg.getNode(), Agg.getResNo() + i);
2820 // Copy values from the inserted value(s).
Rafael Espindolae53b7d12011-05-13 15:18:06 +00002821 if (NumValValues) {
2822 SDValue Val = getValue(Op1);
2823 for (; i != LinearIndex + NumValValues; ++i)
2824 Values[i] = FromUndef ? DAG.getUNDEF(AggValueVTs[i]) :
2825 SDValue(Val.getNode(), Val.getResNo() + i - LinearIndex);
2826 }
Dan Gohman575fad32008-09-03 16:12:24 +00002827 // Copy remaining value(s) from the original aggregate.
2828 for (; i != NumAggValues; ++i)
Dale Johannesen84935752009-02-06 23:05:02 +00002829 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohman575fad32008-09-03 16:12:24 +00002830 SDValue(Agg.getNode(), Agg.getResNo() + i);
2831
Andrew Trickef9de2a2013-05-25 02:42:55 +00002832 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(),
Craig Topper48d114b2014-04-26 18:35:24 +00002833 DAG.getVTList(AggValueVTs), Values));
Dan Gohman575fad32008-09-03 16:12:24 +00002834}
2835
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002836void SelectionDAGBuilder::visitExtractValue(const ExtractValueInst &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002837 const Value *Op0 = I.getOperand(0);
Chris Lattner229907c2011-07-18 04:54:35 +00002838 Type *AggTy = Op0->getType();
2839 Type *ValTy = I.getType();
Dan Gohman575fad32008-09-03 16:12:24 +00002840 bool OutOfUndef = isa<UndefValue>(Op0);
2841
Jay Foad57aa6362011-07-13 10:26:04 +00002842 unsigned LinearIndex = ComputeLinearIndex(AggTy, I.getIndices());
Dan Gohman575fad32008-09-03 16:12:24 +00002843
Eric Christopher58a24612014-10-08 09:50:54 +00002844 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Owen Anderson53aa7a92009-08-10 22:56:29 +00002845 SmallVector<EVT, 4> ValValueVTs;
Mehdi Amini56228da2015-07-09 01:57:34 +00002846 ComputeValueVTs(TLI, DAG.getDataLayout(), ValTy, ValValueVTs);
Dan Gohman575fad32008-09-03 16:12:24 +00002847
2848 unsigned NumValValues = ValValueVTs.size();
Rafael Espindolae53b7d12011-05-13 15:18:06 +00002849
2850 // Ignore a extractvalue that produces an empty object
2851 if (!NumValValues) {
2852 setValue(&I, DAG.getUNDEF(MVT(MVT::Other)));
2853 return;
2854 }
2855
Dan Gohman575fad32008-09-03 16:12:24 +00002856 SmallVector<SDValue, 4> Values(NumValValues);
2857
2858 SDValue Agg = getValue(Op0);
2859 // Copy out the selected value(s).
2860 for (unsigned i = LinearIndex; i != LinearIndex + NumValValues; ++i)
2861 Values[i - LinearIndex] =
Bill Wendling165b45d2008-11-20 07:24:30 +00002862 OutOfUndef ?
Dale Johannesen84935752009-02-06 23:05:02 +00002863 DAG.getUNDEF(Agg.getNode()->getValueType(Agg.getResNo() + i)) :
Bill Wendling165b45d2008-11-20 07:24:30 +00002864 SDValue(Agg.getNode(), Agg.getResNo() + i);
Dan Gohman575fad32008-09-03 16:12:24 +00002865
Andrew Trickef9de2a2013-05-25 02:42:55 +00002866 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(),
Craig Topper48d114b2014-04-26 18:35:24 +00002867 DAG.getVTList(ValValueVTs), Values));
Dan Gohman575fad32008-09-03 16:12:24 +00002868}
2869
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002870void SelectionDAGBuilder::visitGetElementPtr(const User &I) {
Matt Arsenaultb7689122013-10-21 20:03:54 +00002871 Value *Op0 = I.getOperand(0);
Nadav Rotem1d666092012-02-28 14:13:19 +00002872 // Note that the pointer operand may be a vector of pointers. Take the scalar
2873 // element which holds a pointer.
Matt Arsenaultb7689122013-10-21 20:03:54 +00002874 Type *Ty = Op0->getType()->getScalarType();
2875 unsigned AS = Ty->getPointerAddressSpace();
2876 SDValue N = getValue(Op0);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002877 SDLoc dl = getCurSDLoc();
Dan Gohman575fad32008-09-03 16:12:24 +00002878
Elena Demikhovsky37a4da82015-07-09 07:42:48 +00002879 // Normalize Vector GEP - all scalar operands should be converted to the
2880 // splat vector.
2881 unsigned VectorWidth = I.getType()->isVectorTy() ?
2882 cast<VectorType>(I.getType())->getVectorNumElements() : 0;
2883
2884 if (VectorWidth && !N.getValueType().isVector()) {
2885 MVT VT = MVT::getVectorVT(N.getValueType().getSimpleVT(), VectorWidth);
2886 SmallVector<SDValue, 16> Ops(VectorWidth, N);
2887 N = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, Ops);
2888 }
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002889 for (GetElementPtrInst::const_op_iterator OI = I.op_begin()+1, E = I.op_end();
Dan Gohman575fad32008-09-03 16:12:24 +00002890 OI != E; ++OI) {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002891 const Value *Idx = *OI;
Chris Lattner229907c2011-07-18 04:54:35 +00002892 if (StructType *StTy = dyn_cast<StructType>(Ty)) {
Duncan Sandsb8d3caf2012-11-13 13:01:58 +00002893 unsigned Field = cast<Constant>(Idx)->getUniqueInteger().getZExtValue();
Dan Gohman575fad32008-09-03 16:12:24 +00002894 if (Field) {
2895 // N = N + Offset
Rafael Espindola5f57f462014-02-21 18:34:28 +00002896 uint64_t Offset = DL->getStructLayout(StTy)->getElementOffset(Field);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002897 N = DAG.getNode(ISD::ADD, dl, N.getValueType(), N,
2898 DAG.getConstant(Offset, dl, N.getValueType()));
Dan Gohman575fad32008-09-03 16:12:24 +00002899 }
Bill Wendlinge79105b2009-12-21 23:10:19 +00002900
Dan Gohman575fad32008-09-03 16:12:24 +00002901 Ty = StTy->getElementType(Field);
2902 } else {
2903 Ty = cast<SequentialType>(Ty)->getElementType();
Mehdi Amini44ede332015-07-09 02:09:04 +00002904 MVT PtrTy =
2905 DAG.getTargetLoweringInfo().getPointerTy(DAG.getDataLayout(), AS);
Reid Kleckner016c6b22015-03-11 23:36:10 +00002906 unsigned PtrSize = PtrTy.getSizeInBits();
2907 APInt ElementSize(PtrSize, DL->getTypeAllocSize(Ty));
Dan Gohman575fad32008-09-03 16:12:24 +00002908
Elena Demikhovsky37a4da82015-07-09 07:42:48 +00002909 // If this is a scalar constant or a splat vector of constants,
2910 // handle it quickly.
2911 const auto *CI = dyn_cast<ConstantInt>(Idx);
2912 if (!CI && isa<ConstantDataVector>(Idx) &&
2913 cast<ConstantDataVector>(Idx)->getSplatValue())
2914 CI = cast<ConstantInt>(cast<ConstantDataVector>(Idx)->getSplatValue());
2915
2916 if (CI) {
Reid Kleckner016c6b22015-03-11 23:36:10 +00002917 if (CI->isZero())
2918 continue;
2919 APInt Offs = ElementSize * CI->getValue().sextOrTrunc(PtrSize);
Elena Demikhovsky37a4da82015-07-09 07:42:48 +00002920 SDValue OffsVal = VectorWidth ?
2921 DAG.getConstant(Offs, dl, MVT::getVectorVT(PtrTy, VectorWidth)) :
2922 DAG.getConstant(Offs, dl, PtrTy);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002923 N = DAG.getNode(ISD::ADD, dl, N.getValueType(), N, OffsVal);
Dan Gohman575fad32008-09-03 16:12:24 +00002924 continue;
2925 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00002926
Dan Gohman575fad32008-09-03 16:12:24 +00002927 // N = N + Idx * ElementSize;
Dan Gohman575fad32008-09-03 16:12:24 +00002928 SDValue IdxN = getValue(Idx);
2929
Elena Demikhovsky37a4da82015-07-09 07:42:48 +00002930 if (!IdxN.getValueType().isVector() && VectorWidth) {
2931 MVT VT = MVT::getVectorVT(IdxN.getValueType().getSimpleVT(), VectorWidth);
2932 SmallVector<SDValue, 16> Ops(VectorWidth, IdxN);
2933 IdxN = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, Ops);
2934 }
Dan Gohman575fad32008-09-03 16:12:24 +00002935 // If the index is smaller or larger than intptr_t, truncate or extend
2936 // it.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002937 IdxN = DAG.getSExtOrTrunc(IdxN, dl, N.getValueType());
Dan Gohman575fad32008-09-03 16:12:24 +00002938
2939 // If this is a multiply by a power of two, turn it into a shl
2940 // immediately. This is a very common case.
2941 if (ElementSize != 1) {
Dan Gohman4ef112b2009-10-23 17:57:43 +00002942 if (ElementSize.isPowerOf2()) {
2943 unsigned Amt = ElementSize.logBase2();
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002944 IdxN = DAG.getNode(ISD::SHL, dl,
Dale Johannesened255b32009-01-30 01:34:22 +00002945 N.getValueType(), IdxN,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002946 DAG.getConstant(Amt, dl, IdxN.getValueType()));
Dan Gohman575fad32008-09-03 16:12:24 +00002947 } else {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002948 SDValue Scale = DAG.getConstant(ElementSize, dl, IdxN.getValueType());
2949 IdxN = DAG.getNode(ISD::MUL, dl,
Dale Johannesened255b32009-01-30 01:34:22 +00002950 N.getValueType(), IdxN, Scale);
Dan Gohman575fad32008-09-03 16:12:24 +00002951 }
2952 }
2953
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002954 N = DAG.getNode(ISD::ADD, dl,
Dale Johannesened255b32009-01-30 01:34:22 +00002955 N.getValueType(), N, IdxN);
Dan Gohman575fad32008-09-03 16:12:24 +00002956 }
2957 }
Bill Wendlinge79105b2009-12-21 23:10:19 +00002958
Dan Gohman575fad32008-09-03 16:12:24 +00002959 setValue(&I, N);
2960}
2961
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002962void SelectionDAGBuilder::visitAlloca(const AllocaInst &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002963 // If this is a fixed sized alloca in the entry block of the function,
2964 // allocate it statically on the stack.
2965 if (FuncInfo.StaticAllocaMap.count(&I))
2966 return; // getValue will auto-populate this.
2967
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002968 SDLoc dl = getCurSDLoc();
Chris Lattner229907c2011-07-18 04:54:35 +00002969 Type *Ty = I.getAllocatedType();
Eric Christopher58a24612014-10-08 09:50:54 +00002970 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Mehdi Amini8ac7a9d2015-07-07 19:07:19 +00002971 auto &DL = DAG.getDataLayout();
2972 uint64_t TySize = DL.getTypeAllocSize(Ty);
Dan Gohman575fad32008-09-03 16:12:24 +00002973 unsigned Align =
Mehdi Amini8ac7a9d2015-07-07 19:07:19 +00002974 std::max((unsigned)DL.getPrefTypeAlignment(Ty), I.getAlignment());
Dan Gohman575fad32008-09-03 16:12:24 +00002975
2976 SDValue AllocSize = getValue(I.getArraySize());
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00002977
Mehdi Amini44ede332015-07-09 02:09:04 +00002978 EVT IntPtr = TLI.getPointerTy(DAG.getDataLayout());
Dan Gohman2140a742010-05-28 01:14:11 +00002979 if (AllocSize.getValueType() != IntPtr)
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002980 AllocSize = DAG.getZExtOrTrunc(AllocSize, dl, IntPtr);
Dan Gohman2140a742010-05-28 01:14:11 +00002981
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002982 AllocSize = DAG.getNode(ISD::MUL, dl, IntPtr,
Dan Gohman2140a742010-05-28 01:14:11 +00002983 AllocSize,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002984 DAG.getConstant(TySize, dl, IntPtr));
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00002985
Dan Gohman575fad32008-09-03 16:12:24 +00002986 // Handle alignment. If the requested alignment is less than or equal to
2987 // the stack alignment, ignore it. If the size is greater than or equal to
2988 // the stack alignment, we note this in the DYNAMIC_STACKALLOC node.
Eric Christopherd9134482014-08-04 21:25:23 +00002989 unsigned StackAlign =
Eric Christopher85de8f92014-10-09 01:35:27 +00002990 DAG.getSubtarget().getFrameLowering()->getStackAlignment();
Dan Gohman575fad32008-09-03 16:12:24 +00002991 if (Align <= StackAlign)
2992 Align = 0;
2993
2994 // Round the size of the allocation up to the stack alignment size
2995 // by add SA-1 to the size.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002996 AllocSize = DAG.getNode(ISD::ADD, dl,
Dale Johannesened255b32009-01-30 01:34:22 +00002997 AllocSize.getValueType(), AllocSize,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002998 DAG.getIntPtrConstant(StackAlign - 1, dl));
Bill Wendlingea3e73e2009-12-22 00:12:37 +00002999
Dan Gohman575fad32008-09-03 16:12:24 +00003000 // Mask out the low bits for alignment purposes.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003001 AllocSize = DAG.getNode(ISD::AND, dl,
Dale Johannesened255b32009-01-30 01:34:22 +00003002 AllocSize.getValueType(), AllocSize,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003003 DAG.getIntPtrConstant(~(uint64_t)(StackAlign - 1),
3004 dl));
Dan Gohman575fad32008-09-03 16:12:24 +00003005
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003006 SDValue Ops[] = { getRoot(), AllocSize, DAG.getIntPtrConstant(Align, dl) };
Owen Anderson9f944592009-08-11 20:47:22 +00003007 SDVTList VTs = DAG.getVTList(AllocSize.getValueType(), MVT::Other);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003008 SDValue DSA = DAG.getNode(ISD::DYNAMIC_STACKALLOC, dl, VTs, Ops);
Dan Gohman575fad32008-09-03 16:12:24 +00003009 setValue(&I, DSA);
3010 DAG.setRoot(DSA.getValue(1));
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003011
Hans Wennborgacb842d2014-03-05 02:43:26 +00003012 assert(FuncInfo.MF->getFrameInfo()->hasVarSizedObjects());
Dan Gohman575fad32008-09-03 16:12:24 +00003013}
3014
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003015void SelectionDAGBuilder::visitLoad(const LoadInst &I) {
Eli Friedman342e8df2011-08-24 20:50:09 +00003016 if (I.isAtomic())
3017 return visitAtomicLoad(I);
3018
Dan Gohman575fad32008-09-03 16:12:24 +00003019 const Value *SV = I.getOperand(0);
3020 SDValue Ptr = getValue(SV);
3021
Chris Lattner229907c2011-07-18 04:54:35 +00003022 Type *Ty = I.getType();
David Greene39c6d012010-02-15 17:00:31 +00003023
Dan Gohman575fad32008-09-03 16:12:24 +00003024 bool isVolatile = I.isVolatile();
Duncan P. N. Exon Smithde36e802014-11-11 21:30:22 +00003025 bool isNonTemporal = I.getMetadata(LLVMContext::MD_nontemporal) != nullptr;
Sanjoy Das513aade2015-06-02 22:33:30 +00003026
3027 // The IR notion of invariant_load only guarantees that all *non-faulting*
3028 // invariant loads result in the same value. The MI notion of invariant load
3029 // guarantees that the load can be legally moved to any location within its
3030 // containing function. The MI notion of invariant_load is stronger than the
3031 // IR notion of invariant_load -- an MI invariant_load is an IR invariant_load
3032 // with a guarantee that the location being loaded from is dereferenceable
3033 // throughout the function's lifetime.
3034
3035 bool isInvariant = I.getMetadata(LLVMContext::MD_invariant_load) != nullptr &&
Mehdi Aminibd7287e2015-07-16 06:11:10 +00003036 isDereferenceablePointer(SV, DAG.getDataLayout());
Dan Gohman575fad32008-09-03 16:12:24 +00003037 unsigned Alignment = I.getAlignment();
Hal Finkelcc39b672014-07-24 12:16:19 +00003038
3039 AAMDNodes AAInfo;
3040 I.getAAMetadata(AAInfo);
Duncan P. N. Exon Smithde36e802014-11-11 21:30:22 +00003041 const MDNode *Ranges = I.getMetadata(LLVMContext::MD_range);
Dan Gohman575fad32008-09-03 16:12:24 +00003042
Eric Christopher58a24612014-10-08 09:50:54 +00003043 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Owen Anderson53aa7a92009-08-10 22:56:29 +00003044 SmallVector<EVT, 4> ValueVTs;
Dan Gohman575fad32008-09-03 16:12:24 +00003045 SmallVector<uint64_t, 4> Offsets;
Mehdi Amini56228da2015-07-09 01:57:34 +00003046 ComputeValueVTs(TLI, DAG.getDataLayout(), Ty, ValueVTs, &Offsets);
Dan Gohman575fad32008-09-03 16:12:24 +00003047 unsigned NumValues = ValueVTs.size();
3048 if (NumValues == 0)
3049 return;
3050
3051 SDValue Root;
3052 bool ConstantMemory = false;
Richard Sandiford9afe6132013-12-10 10:36:34 +00003053 if (isVolatile || NumValues > MaxParallelChains)
Dan Gohman575fad32008-09-03 16:12:24 +00003054 // Serialize volatile loads with other side effects.
3055 Root = getRoot();
Chandler Carruth50fee932015-08-06 02:05:46 +00003056 else if (AA->pointsToConstantMemory(MemoryLocation(
3057 SV, DAG.getDataLayout().getTypeStoreSize(Ty), AAInfo))) {
Dan Gohman575fad32008-09-03 16:12:24 +00003058 // Do not serialize (non-volatile) loads of constant memory with anything.
3059 Root = DAG.getEntryNode();
3060 ConstantMemory = true;
3061 } else {
3062 // Do not serialize non-volatile loads against each other.
3063 Root = DAG.getRoot();
3064 }
Wesley Peck527da1b2010-11-23 03:31:01 +00003065
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003066 SDLoc dl = getCurSDLoc();
3067
Richard Sandiford9afe6132013-12-10 10:36:34 +00003068 if (isVolatile)
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003069 Root = TLI.prepareVolatileOrAtomicLoad(Root, dl, DAG);
Richard Sandiford9afe6132013-12-10 10:36:34 +00003070
Dan Gohman575fad32008-09-03 16:12:24 +00003071 SmallVector<SDValue, 4> Values(NumValues);
Sanjay Patela3f423b2015-06-17 20:54:46 +00003072 SmallVector<SDValue, 4> Chains(std::min(MaxParallelChains, NumValues));
Owen Anderson53aa7a92009-08-10 22:56:29 +00003073 EVT PtrVT = Ptr.getValueType();
Andrew Trick116efac2010-11-12 17:50:46 +00003074 unsigned ChainI = 0;
3075 for (unsigned i = 0; i != NumValues; ++i, ++ChainI) {
3076 // Serializing loads here may result in excessive register pressure, and
3077 // TokenFactor places arbitrary choke points on the scheduler. SD scheduling
3078 // could recover a bit by hoisting nodes upward in the chain by recognizing
3079 // they are side-effect free or do not alias. The optimizer should really
3080 // avoid this case by converting large object/array copies to llvm.memcpy
3081 // (MaxParallelChains should always remain as failsafe).
3082 if (ChainI == MaxParallelChains) {
3083 assert(PendingLoads.empty() && "PendingLoads must be serialized first");
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003084 SDValue Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Craig Topper2d2aa0c2014-04-30 07:17:30 +00003085 makeArrayRef(Chains.data(), ChainI));
Andrew Trick116efac2010-11-12 17:50:46 +00003086 Root = Chain;
3087 ChainI = 0;
3088 }
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003089 SDValue A = DAG.getNode(ISD::ADD, dl,
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003090 PtrVT, Ptr,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003091 DAG.getConstant(Offsets[i], dl, PtrVT));
3092 SDValue L = DAG.getLoad(ValueVTs[i], dl, Root,
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00003093 A, MachinePointerInfo(SV, Offsets[i]), isVolatile,
Hal Finkelcc39b672014-07-24 12:16:19 +00003094 isNonTemporal, isInvariant, Alignment, AAInfo,
Rafael Espindola80c540e2012-03-31 18:14:00 +00003095 Ranges);
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003096
Dan Gohman575fad32008-09-03 16:12:24 +00003097 Values[i] = L;
Andrew Trick116efac2010-11-12 17:50:46 +00003098 Chains[ChainI] = L.getValue(1);
Dan Gohman575fad32008-09-03 16:12:24 +00003099 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00003100
Dan Gohman575fad32008-09-03 16:12:24 +00003101 if (!ConstantMemory) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003102 SDValue Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Craig Topper2d2aa0c2014-04-30 07:17:30 +00003103 makeArrayRef(Chains.data(), ChainI));
Dan Gohman575fad32008-09-03 16:12:24 +00003104 if (isVolatile)
3105 DAG.setRoot(Chain);
3106 else
3107 PendingLoads.push_back(Chain);
3108 }
3109
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003110 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, dl,
Craig Topper48d114b2014-04-26 18:35:24 +00003111 DAG.getVTList(ValueVTs), Values));
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003112}
Dan Gohman575fad32008-09-03 16:12:24 +00003113
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003114void SelectionDAGBuilder::visitStore(const StoreInst &I) {
Eli Friedman342e8df2011-08-24 20:50:09 +00003115 if (I.isAtomic())
3116 return visitAtomicStore(I);
3117
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003118 const Value *SrcV = I.getOperand(0);
3119 const Value *PtrV = I.getOperand(1);
Dan Gohman575fad32008-09-03 16:12:24 +00003120
Owen Anderson53aa7a92009-08-10 22:56:29 +00003121 SmallVector<EVT, 4> ValueVTs;
Dan Gohman575fad32008-09-03 16:12:24 +00003122 SmallVector<uint64_t, 4> Offsets;
Mehdi Amini56228da2015-07-09 01:57:34 +00003123 ComputeValueVTs(DAG.getTargetLoweringInfo(), DAG.getDataLayout(),
3124 SrcV->getType(), ValueVTs, &Offsets);
Dan Gohman575fad32008-09-03 16:12:24 +00003125 unsigned NumValues = ValueVTs.size();
3126 if (NumValues == 0)
3127 return;
3128
3129 // Get the lowered operands. Note that we do this after
3130 // checking if NumResults is zero, because with zero results
3131 // the operands won't have values in the map.
3132 SDValue Src = getValue(SrcV);
3133 SDValue Ptr = getValue(PtrV);
3134
3135 SDValue Root = getRoot();
Sanjay Patela3f423b2015-06-17 20:54:46 +00003136 SmallVector<SDValue, 4> Chains(std::min(MaxParallelChains, NumValues));
Owen Anderson53aa7a92009-08-10 22:56:29 +00003137 EVT PtrVT = Ptr.getValueType();
Dan Gohman575fad32008-09-03 16:12:24 +00003138 bool isVolatile = I.isVolatile();
Duncan P. N. Exon Smithde36e802014-11-11 21:30:22 +00003139 bool isNonTemporal = I.getMetadata(LLVMContext::MD_nontemporal) != nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00003140 unsigned Alignment = I.getAlignment();
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003141 SDLoc dl = getCurSDLoc();
Hal Finkelcc39b672014-07-24 12:16:19 +00003142
3143 AAMDNodes AAInfo;
3144 I.getAAMetadata(AAInfo);
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003145
Andrew Trick116efac2010-11-12 17:50:46 +00003146 unsigned ChainI = 0;
3147 for (unsigned i = 0; i != NumValues; ++i, ++ChainI) {
3148 // See visitLoad comments.
3149 if (ChainI == MaxParallelChains) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003150 SDValue Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Craig Topper2d2aa0c2014-04-30 07:17:30 +00003151 makeArrayRef(Chains.data(), ChainI));
Andrew Trick116efac2010-11-12 17:50:46 +00003152 Root = Chain;
3153 ChainI = 0;
3154 }
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003155 SDValue Add = DAG.getNode(ISD::ADD, dl, PtrVT, Ptr,
3156 DAG.getConstant(Offsets[i], dl, PtrVT));
3157 SDValue St = DAG.getStore(Root, dl,
Andrew Trick116efac2010-11-12 17:50:46 +00003158 SDValue(Src.getNode(), Src.getResNo() + i),
3159 Add, MachinePointerInfo(PtrV, Offsets[i]),
Hal Finkelcc39b672014-07-24 12:16:19 +00003160 isVolatile, isNonTemporal, Alignment, AAInfo);
Andrew Trick116efac2010-11-12 17:50:46 +00003161 Chains[ChainI] = St;
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003162 }
3163
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003164 SDValue StoreNode = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Craig Topper2d2aa0c2014-04-30 07:17:30 +00003165 makeArrayRef(Chains.data(), ChainI));
Devang Patel05561e82010-10-26 22:14:52 +00003166 DAG.setRoot(StoreNode);
Dan Gohman575fad32008-09-03 16:12:24 +00003167}
3168
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00003169void SelectionDAGBuilder::visitMaskedStore(const CallInst &I) {
3170 SDLoc sdl = getCurSDLoc();
3171
Benjamin Kramerdf005cb2015-08-08 18:27:36 +00003172 // llvm.masked.store.*(Src0, Ptr, alignment, Mask)
Elena Demikhovskyfb81b932014-12-25 07:49:20 +00003173 Value *PtrOperand = I.getArgOperand(1);
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00003174 SDValue Ptr = getValue(PtrOperand);
Elena Demikhovskyfb81b932014-12-25 07:49:20 +00003175 SDValue Src0 = getValue(I.getArgOperand(0));
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00003176 SDValue Mask = getValue(I.getArgOperand(3));
3177 EVT VT = Src0.getValueType();
3178 unsigned Alignment = (cast<ConstantInt>(I.getArgOperand(2)))->getZExtValue();
3179 if (!Alignment)
3180 Alignment = DAG.getEVTAlignment(VT);
3181
3182 AAMDNodes AAInfo;
3183 I.getAAMetadata(AAInfo);
3184
3185 MachineMemOperand *MMO =
3186 DAG.getMachineFunction().
3187 getMachineMemOperand(MachinePointerInfo(PtrOperand),
3188 MachineMemOperand::MOStore, VT.getStoreSize(),
3189 Alignment, AAInfo);
Elena Demikhovsky150d9f32015-01-22 12:07:59 +00003190 SDValue StoreNode = DAG.getMaskedStore(getRoot(), sdl, Src0, Ptr, Mask, VT,
3191 MMO, false);
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00003192 DAG.setRoot(StoreNode);
3193 setValue(&I, StoreNode);
3194}
3195
Elena Demikhovsky1b9d6912015-09-02 08:39:13 +00003196// Get a uniform base for the Gather/Scatter intrinsic.
3197// The first argument of the Gather/Scatter intrinsic is a vector of pointers.
3198// We try to represent it as a base pointer + vector of indices.
3199// Usually, the vector of pointers comes from a 'getelementptr' instruction.
3200// The first operand of the GEP may be a single pointer or a vector of pointers
3201// Example:
3202// %gep.ptr = getelementptr i32, <8 x i32*> %vptr, <8 x i32> %ind
3203// or
3204// %gep.ptr = getelementptr i32, i32* %ptr, <8 x i32> %ind
3205// %res = call <8 x i32> @llvm.masked.gather.v8i32(<8 x i32*> %gep.ptr, ..
3206//
3207// When the first GEP operand is a single pointer - it is the uniform base we
3208// are looking for. If first operand of the GEP is a splat vector - we
3209// extract the spalt value and use it as a uniform base.
3210// In all other cases the function returns 'false'.
3211//
Elena Demikhovsky584ce372015-04-28 07:57:37 +00003212static bool getUniformBase(Value *& Ptr, SDValue& Base, SDValue& Index,
3213 SelectionDAGBuilder* SDB) {
3214
Elena Demikhovsky1b9d6912015-09-02 08:39:13 +00003215 SelectionDAG& DAG = SDB->DAG;
3216 LLVMContext &Context = *DAG.getContext();
3217
3218 assert(Ptr->getType()->isVectorTy() && "Uexpected pointer type");
Renato Golin3b1d3b02015-08-30 10:49:04 +00003219 GetElementPtrInst *GEP = dyn_cast<GetElementPtrInst>(Ptr);
3220 if (!GEP || GEP->getNumOperands() > 2)
Elena Demikhovsky584ce372015-04-28 07:57:37 +00003221 return false;
Elena Demikhovsky584ce372015-04-28 07:57:37 +00003222
Elena Demikhovsky1b9d6912015-09-02 08:39:13 +00003223 Value *GEPPtr = GEP->getPointerOperand();
3224 if (!GEPPtr->getType()->isVectorTy())
3225 Ptr = GEPPtr;
3226 else if (!(Ptr = getSplatValue(GEPPtr)))
Elena Demikhovsky584ce372015-04-28 07:57:37 +00003227 return false;
3228
Renato Golin3b1d3b02015-08-30 10:49:04 +00003229 Value *IndexVal = GEP->getOperand(1);
Elena Demikhovsky584ce372015-04-28 07:57:37 +00003230
Elena Demikhovsky1b9d6912015-09-02 08:39:13 +00003231 // The operands of the GEP may be defined in another basic block.
3232 // In this case we'll not find nodes for the operands.
3233 if (!SDB->findValue(Ptr) || !SDB->findValue(IndexVal))
3234 return false;
3235
3236 Base = SDB->getValue(Ptr);
3237 Index = SDB->getValue(IndexVal);
3238
3239 // Suppress sign extension.
3240 if (SExtInst* Sext = dyn_cast<SExtInst>(IndexVal)) {
3241 if (SDB->findValue(Sext->getOperand(0))) {
Elena Demikhovsky584ce372015-04-28 07:57:37 +00003242 IndexVal = Sext->getOperand(0);
Elena Demikhovsky1b9d6912015-09-02 08:39:13 +00003243 Index = SDB->getValue(IndexVal);
Elena Demikhovsky584ce372015-04-28 07:57:37 +00003244 }
Elena Demikhovsky584ce372015-04-28 07:57:37 +00003245 }
Elena Demikhovsky1b9d6912015-09-02 08:39:13 +00003246 if (!Index.getValueType().isVector()) {
3247 unsigned GEPWidth = GEP->getType()->getVectorNumElements();
3248 EVT VT = EVT::getVectorVT(Context, Index.getValueType(), GEPWidth);
3249 SmallVector<SDValue, 16> Ops(GEPWidth, Index);
3250 Index = DAG.getNode(ISD::BUILD_VECTOR, SDLoc(Index), VT, Ops);
3251 }
3252 return true;
Elena Demikhovsky584ce372015-04-28 07:57:37 +00003253}
3254
3255void SelectionDAGBuilder::visitMaskedScatter(const CallInst &I) {
3256 SDLoc sdl = getCurSDLoc();
3257
3258 // llvm.masked.scatter.*(Src0, Ptrs, alignemt, Mask)
3259 Value *Ptr = I.getArgOperand(1);
3260 SDValue Src0 = getValue(I.getArgOperand(0));
3261 SDValue Mask = getValue(I.getArgOperand(3));
3262 EVT VT = Src0.getValueType();
3263 unsigned Alignment = (cast<ConstantInt>(I.getArgOperand(2)))->getZExtValue();
3264 if (!Alignment)
3265 Alignment = DAG.getEVTAlignment(VT);
3266 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3267
3268 AAMDNodes AAInfo;
3269 I.getAAMetadata(AAInfo);
3270
3271 SDValue Base;
3272 SDValue Index;
3273 Value *BasePtr = Ptr;
3274 bool UniformBase = getUniformBase(BasePtr, Base, Index, this);
3275
Elena Demikhovsky744fe0d2015-04-29 06:49:50 +00003276 Value *MemOpBasePtr = UniformBase ? BasePtr : nullptr;
Elena Demikhovsky584ce372015-04-28 07:57:37 +00003277 MachineMemOperand *MMO = DAG.getMachineFunction().
3278 getMachineMemOperand(MachinePointerInfo(MemOpBasePtr),
3279 MachineMemOperand::MOStore, VT.getStoreSize(),
3280 Alignment, AAInfo);
3281 if (!UniformBase) {
Mehdi Amini44ede332015-07-09 02:09:04 +00003282 Base = DAG.getTargetConstant(0, sdl, TLI.getPointerTy(DAG.getDataLayout()));
Elena Demikhovsky584ce372015-04-28 07:57:37 +00003283 Index = getValue(Ptr);
3284 }
3285 SDValue Ops[] = { getRoot(), Src0, Mask, Base, Index };
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003286 SDValue Scatter = DAG.getMaskedScatter(DAG.getVTList(MVT::Other), VT, sdl,
3287 Ops, MMO);
Elena Demikhovsky584ce372015-04-28 07:57:37 +00003288 DAG.setRoot(Scatter);
3289 setValue(&I, Scatter);
3290}
3291
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00003292void SelectionDAGBuilder::visitMaskedLoad(const CallInst &I) {
3293 SDLoc sdl = getCurSDLoc();
3294
Elena Demikhovskyfb81b932014-12-25 07:49:20 +00003295 // @llvm.masked.load.*(Ptr, alignment, Mask, Src0)
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00003296 Value *PtrOperand = I.getArgOperand(0);
3297 SDValue Ptr = getValue(PtrOperand);
Elena Demikhovskyfb81b932014-12-25 07:49:20 +00003298 SDValue Src0 = getValue(I.getArgOperand(3));
3299 SDValue Mask = getValue(I.getArgOperand(2));
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00003300
3301 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Mehdi Amini44ede332015-07-09 02:09:04 +00003302 EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType());
Elena Demikhovskyfb81b932014-12-25 07:49:20 +00003303 unsigned Alignment = (cast<ConstantInt>(I.getArgOperand(1)))->getZExtValue();
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00003304 if (!Alignment)
3305 Alignment = DAG.getEVTAlignment(VT);
3306
3307 AAMDNodes AAInfo;
3308 I.getAAMetadata(AAInfo);
3309 const MDNode *Ranges = I.getMetadata(LLVMContext::MD_range);
3310
3311 SDValue InChain = DAG.getRoot();
Chandler Carruthac80dc72015-06-17 07:18:54 +00003312 if (AA->pointsToConstantMemory(MemoryLocation(
Chandler Carruth50fee932015-08-06 02:05:46 +00003313 PtrOperand, DAG.getDataLayout().getTypeStoreSize(I.getType()),
3314 AAInfo))) {
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00003315 // Do not serialize (non-volatile) loads of constant memory with anything.
3316 InChain = DAG.getEntryNode();
3317 }
3318
3319 MachineMemOperand *MMO =
3320 DAG.getMachineFunction().
3321 getMachineMemOperand(MachinePointerInfo(PtrOperand),
3322 MachineMemOperand::MOLoad, VT.getStoreSize(),
3323 Alignment, AAInfo, Ranges);
3324
Elena Demikhovsky150d9f32015-01-22 12:07:59 +00003325 SDValue Load = DAG.getMaskedLoad(VT, sdl, InChain, Ptr, Mask, Src0, VT, MMO,
3326 ISD::NON_EXTLOAD);
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00003327 SDValue OutChain = Load.getValue(1);
3328 DAG.setRoot(OutChain);
3329 setValue(&I, Load);
3330}
3331
Elena Demikhovsky584ce372015-04-28 07:57:37 +00003332void SelectionDAGBuilder::visitMaskedGather(const CallInst &I) {
3333 SDLoc sdl = getCurSDLoc();
3334
3335 // @llvm.masked.gather.*(Ptrs, alignment, Mask, Src0)
3336 Value *Ptr = I.getArgOperand(0);
3337 SDValue Src0 = getValue(I.getArgOperand(3));
3338 SDValue Mask = getValue(I.getArgOperand(2));
3339
3340 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Mehdi Amini44ede332015-07-09 02:09:04 +00003341 EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType());
Elena Demikhovsky584ce372015-04-28 07:57:37 +00003342 unsigned Alignment = (cast<ConstantInt>(I.getArgOperand(1)))->getZExtValue();
3343 if (!Alignment)
3344 Alignment = DAG.getEVTAlignment(VT);
3345
3346 AAMDNodes AAInfo;
3347 I.getAAMetadata(AAInfo);
3348 const MDNode *Ranges = I.getMetadata(LLVMContext::MD_range);
3349
3350 SDValue Root = DAG.getRoot();
3351 SDValue Base;
3352 SDValue Index;
3353 Value *BasePtr = Ptr;
3354 bool UniformBase = getUniformBase(BasePtr, Base, Index, this);
3355 bool ConstantMemory = false;
Chandler Carruthac80dc72015-06-17 07:18:54 +00003356 if (UniformBase &&
Chandler Carruth50fee932015-08-06 02:05:46 +00003357 AA->pointsToConstantMemory(MemoryLocation(
3358 BasePtr, DAG.getDataLayout().getTypeStoreSize(I.getType()),
3359 AAInfo))) {
Elena Demikhovsky584ce372015-04-28 07:57:37 +00003360 // Do not serialize (non-volatile) loads of constant memory with anything.
3361 Root = DAG.getEntryNode();
3362 ConstantMemory = true;
3363 }
3364
3365 MachineMemOperand *MMO =
3366 DAG.getMachineFunction().
Elena Demikhovsky744fe0d2015-04-29 06:49:50 +00003367 getMachineMemOperand(MachinePointerInfo(UniformBase ? BasePtr : nullptr),
3368 MachineMemOperand::MOLoad, VT.getStoreSize(),
3369 Alignment, AAInfo, Ranges);
Elena Demikhovsky584ce372015-04-28 07:57:37 +00003370
3371 if (!UniformBase) {
Mehdi Amini44ede332015-07-09 02:09:04 +00003372 Base = DAG.getTargetConstant(0, sdl, TLI.getPointerTy(DAG.getDataLayout()));
Elena Demikhovsky584ce372015-04-28 07:57:37 +00003373 Index = getValue(Ptr);
3374 }
Elena Demikhovsky584ce372015-04-28 07:57:37 +00003375 SDValue Ops[] = { Root, Src0, Mask, Base, Index };
3376 SDValue Gather = DAG.getMaskedGather(DAG.getVTList(VT, MVT::Other), VT, sdl,
3377 Ops, MMO);
3378
3379 SDValue OutChain = Gather.getValue(1);
3380 if (!ConstantMemory)
3381 PendingLoads.push_back(OutChain);
3382 setValue(&I, Gather);
3383}
3384
Eli Friedmanc9a551e2011-07-28 21:48:00 +00003385void SelectionDAGBuilder::visitAtomicCmpXchg(const AtomicCmpXchgInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00003386 SDLoc dl = getCurSDLoc();
Tim Northovere94a5182014-03-11 10:48:52 +00003387 AtomicOrdering SuccessOrder = I.getSuccessOrdering();
3388 AtomicOrdering FailureOrder = I.getFailureOrdering();
Eli Friedman342e8df2011-08-24 20:50:09 +00003389 SynchronizationScope Scope = I.getSynchScope();
Eli Friedman30a49e92011-08-03 21:06:02 +00003390
3391 SDValue InChain = getRoot();
3392
Tim Northover420a2162014-06-13 14:24:07 +00003393 MVT MemVT = getValue(I.getCompareOperand()).getSimpleValueType();
3394 SDVTList VTs = DAG.getVTList(MemVT, MVT::i1, MVT::Other);
3395 SDValue L = DAG.getAtomicCmpSwap(
3396 ISD::ATOMIC_CMP_SWAP_WITH_SUCCESS, dl, MemVT, VTs, InChain,
3397 getValue(I.getPointerOperand()), getValue(I.getCompareOperand()),
3398 getValue(I.getNewValOperand()), MachinePointerInfo(I.getPointerOperand()),
Robin Morissete2de06b2014-10-16 20:34:57 +00003399 /*Alignment=*/ 0, SuccessOrder, FailureOrder, Scope);
Eli Friedman30a49e92011-08-03 21:06:02 +00003400
Tim Northover420a2162014-06-13 14:24:07 +00003401 SDValue OutChain = L.getValue(2);
Eli Friedman30a49e92011-08-03 21:06:02 +00003402
Eli Friedmanadec5872011-07-29 03:05:32 +00003403 setValue(&I, L);
Eli Friedman30a49e92011-08-03 21:06:02 +00003404 DAG.setRoot(OutChain);
Eli Friedmanc9a551e2011-07-28 21:48:00 +00003405}
3406
3407void SelectionDAGBuilder::visitAtomicRMW(const AtomicRMWInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00003408 SDLoc dl = getCurSDLoc();
Eli Friedmanadec5872011-07-29 03:05:32 +00003409 ISD::NodeType NT;
3410 switch (I.getOperation()) {
David Blaikie46a9f012012-01-20 21:51:11 +00003411 default: llvm_unreachable("Unknown atomicrmw operation");
Eli Friedmanadec5872011-07-29 03:05:32 +00003412 case AtomicRMWInst::Xchg: NT = ISD::ATOMIC_SWAP; break;
3413 case AtomicRMWInst::Add: NT = ISD::ATOMIC_LOAD_ADD; break;
3414 case AtomicRMWInst::Sub: NT = ISD::ATOMIC_LOAD_SUB; break;
3415 case AtomicRMWInst::And: NT = ISD::ATOMIC_LOAD_AND; break;
3416 case AtomicRMWInst::Nand: NT = ISD::ATOMIC_LOAD_NAND; break;
3417 case AtomicRMWInst::Or: NT = ISD::ATOMIC_LOAD_OR; break;
3418 case AtomicRMWInst::Xor: NT = ISD::ATOMIC_LOAD_XOR; break;
3419 case AtomicRMWInst::Max: NT = ISD::ATOMIC_LOAD_MAX; break;
3420 case AtomicRMWInst::Min: NT = ISD::ATOMIC_LOAD_MIN; break;
3421 case AtomicRMWInst::UMax: NT = ISD::ATOMIC_LOAD_UMAX; break;
3422 case AtomicRMWInst::UMin: NT = ISD::ATOMIC_LOAD_UMIN; break;
3423 }
Eli Friedman30a49e92011-08-03 21:06:02 +00003424 AtomicOrdering Order = I.getOrdering();
Eli Friedman342e8df2011-08-24 20:50:09 +00003425 SynchronizationScope Scope = I.getSynchScope();
Eli Friedman30a49e92011-08-03 21:06:02 +00003426
3427 SDValue InChain = getRoot();
3428
Robin Morissete2de06b2014-10-16 20:34:57 +00003429 SDValue L =
3430 DAG.getAtomic(NT, dl,
3431 getValue(I.getValOperand()).getSimpleValueType(),
3432 InChain,
3433 getValue(I.getPointerOperand()),
3434 getValue(I.getValOperand()),
3435 I.getPointerOperand(),
3436 /* Alignment=*/ 0, Order, Scope);
Eli Friedman30a49e92011-08-03 21:06:02 +00003437
3438 SDValue OutChain = L.getValue(1);
3439
Eli Friedmanadec5872011-07-29 03:05:32 +00003440 setValue(&I, L);
Eli Friedman30a49e92011-08-03 21:06:02 +00003441 DAG.setRoot(OutChain);
Eli Friedmanc9a551e2011-07-28 21:48:00 +00003442}
3443
Eli Friedmanfee02c62011-07-25 23:16:38 +00003444void SelectionDAGBuilder::visitFence(const FenceInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00003445 SDLoc dl = getCurSDLoc();
Eric Christopher58a24612014-10-08 09:50:54 +00003446 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Eli Friedman26a48482011-07-27 22:21:52 +00003447 SDValue Ops[3];
3448 Ops[0] = getRoot();
Mehdi Amini44ede332015-07-09 02:09:04 +00003449 Ops[1] = DAG.getConstant(I.getOrdering(), dl,
3450 TLI.getPointerTy(DAG.getDataLayout()));
3451 Ops[2] = DAG.getConstant(I.getSynchScope(), dl,
3452 TLI.getPointerTy(DAG.getDataLayout()));
Craig Topper48d114b2014-04-26 18:35:24 +00003453 DAG.setRoot(DAG.getNode(ISD::ATOMIC_FENCE, dl, MVT::Other, Ops));
Eli Friedmanfee02c62011-07-25 23:16:38 +00003454}
3455
Eli Friedman342e8df2011-08-24 20:50:09 +00003456void SelectionDAGBuilder::visitAtomicLoad(const LoadInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00003457 SDLoc dl = getCurSDLoc();
Eli Friedman342e8df2011-08-24 20:50:09 +00003458 AtomicOrdering Order = I.getOrdering();
3459 SynchronizationScope Scope = I.getSynchScope();
3460
3461 SDValue InChain = getRoot();
3462
Eric Christopher58a24612014-10-08 09:50:54 +00003463 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Mehdi Amini44ede332015-07-09 02:09:04 +00003464 EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType());
Eli Friedman342e8df2011-08-24 20:50:09 +00003465
Evan Chenga72b9702013-02-06 02:06:33 +00003466 if (I.getAlignment() < VT.getSizeInBits() / 8)
Eli Friedmanf1518212011-09-13 20:50:54 +00003467 report_fatal_error("Cannot generate unaligned atomic load");
3468
Nick Lewyckyaad475b2014-04-15 07:22:52 +00003469 MachineMemOperand *MMO =
3470 DAG.getMachineFunction().
3471 getMachineMemOperand(MachinePointerInfo(I.getPointerOperand()),
3472 MachineMemOperand::MOVolatile |
3473 MachineMemOperand::MOLoad,
3474 VT.getStoreSize(),
3475 I.getAlignment() ? I.getAlignment() :
3476 DAG.getEVTAlignment(VT));
3477
Eric Christopher58a24612014-10-08 09:50:54 +00003478 InChain = TLI.prepareVolatileOrAtomicLoad(InChain, dl, DAG);
Robin Morissete2de06b2014-10-16 20:34:57 +00003479 SDValue L =
3480 DAG.getAtomic(ISD::ATOMIC_LOAD, dl, VT, VT, InChain,
3481 getValue(I.getPointerOperand()), MMO,
3482 Order, Scope);
Eli Friedman342e8df2011-08-24 20:50:09 +00003483
3484 SDValue OutChain = L.getValue(1);
3485
Eli Friedman342e8df2011-08-24 20:50:09 +00003486 setValue(&I, L);
3487 DAG.setRoot(OutChain);
3488}
3489
3490void SelectionDAGBuilder::visitAtomicStore(const StoreInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00003491 SDLoc dl = getCurSDLoc();
Eli Friedman342e8df2011-08-24 20:50:09 +00003492
3493 AtomicOrdering Order = I.getOrdering();
3494 SynchronizationScope Scope = I.getSynchScope();
3495
3496 SDValue InChain = getRoot();
3497
Eric Christopher58a24612014-10-08 09:50:54 +00003498 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Mehdi Amini44ede332015-07-09 02:09:04 +00003499 EVT VT =
3500 TLI.getValueType(DAG.getDataLayout(), I.getValueOperand()->getType());
Eli Friedmanf1518212011-09-13 20:50:54 +00003501
Evan Chenga72b9702013-02-06 02:06:33 +00003502 if (I.getAlignment() < VT.getSizeInBits() / 8)
Eli Friedmanf1518212011-09-13 20:50:54 +00003503 report_fatal_error("Cannot generate unaligned atomic store");
3504
Robin Morissete2de06b2014-10-16 20:34:57 +00003505 SDValue OutChain =
3506 DAG.getAtomic(ISD::ATOMIC_STORE, dl, VT,
3507 InChain,
3508 getValue(I.getPointerOperand()),
3509 getValue(I.getValueOperand()),
3510 I.getPointerOperand(), I.getAlignment(),
3511 Order, Scope);
Eli Friedman342e8df2011-08-24 20:50:09 +00003512
3513 DAG.setRoot(OutChain);
3514}
3515
Dan Gohman575fad32008-09-03 16:12:24 +00003516/// visitTargetIntrinsic - Lower a call of a target intrinsic to an INTRINSIC
3517/// node.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003518void SelectionDAGBuilder::visitTargetIntrinsic(const CallInst &I,
Dan Gohman1a6c47f2009-11-23 18:04:58 +00003519 unsigned Intrinsic) {
Dan Gohman575fad32008-09-03 16:12:24 +00003520 bool HasChain = !I.doesNotAccessMemory();
3521 bool OnlyLoad = HasChain && I.onlyReadsMemory();
3522
3523 // Build the operand list.
3524 SmallVector<SDValue, 8> Ops;
3525 if (HasChain) { // If this intrinsic has side-effects, chainify it.
3526 if (OnlyLoad) {
3527 // We don't need to serialize loads against other loads.
3528 Ops.push_back(DAG.getRoot());
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00003529 } else {
Dan Gohman575fad32008-09-03 16:12:24 +00003530 Ops.push_back(getRoot());
3531 }
3532 }
Mon P Wang769134b2008-11-01 20:24:53 +00003533
3534 // Info is set by getTgtMemInstrinsic
3535 TargetLowering::IntrinsicInfo Info;
Eric Christopher58a24612014-10-08 09:50:54 +00003536 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3537 bool IsTgtIntrinsic = TLI.getTgtMemIntrinsic(Info, I, Intrinsic);
Mon P Wang769134b2008-11-01 20:24:53 +00003538
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00003539 // Add the intrinsic ID as an integer operand if it's not a target intrinsic.
Bob Wilson5549d492010-09-21 17:56:22 +00003540 if (!IsTgtIntrinsic || Info.opc == ISD::INTRINSIC_VOID ||
3541 Info.opc == ISD::INTRINSIC_W_CHAIN)
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003542 Ops.push_back(DAG.getTargetConstant(Intrinsic, getCurSDLoc(),
Mehdi Amini44ede332015-07-09 02:09:04 +00003543 TLI.getPointerTy(DAG.getDataLayout())));
Dan Gohman575fad32008-09-03 16:12:24 +00003544
3545 // Add all operands of the call to the operand list.
Gabor Greifeba0be72010-06-25 09:38:13 +00003546 for (unsigned i = 0, e = I.getNumArgOperands(); i != e; ++i) {
3547 SDValue Op = getValue(I.getArgOperand(i));
Dan Gohman575fad32008-09-03 16:12:24 +00003548 Ops.push_back(Op);
3549 }
3550
Owen Anderson53aa7a92009-08-10 22:56:29 +00003551 SmallVector<EVT, 4> ValueVTs;
Mehdi Amini56228da2015-07-09 01:57:34 +00003552 ComputeValueVTs(TLI, DAG.getDataLayout(), I.getType(), ValueVTs);
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003553
Dan Gohman575fad32008-09-03 16:12:24 +00003554 if (HasChain)
Owen Anderson9f944592009-08-11 20:47:22 +00003555 ValueVTs.push_back(MVT::Other);
Dan Gohman575fad32008-09-03 16:12:24 +00003556
Craig Topperabb4ac72014-04-16 06:10:51 +00003557 SDVTList VTs = DAG.getVTList(ValueVTs);
Dan Gohman575fad32008-09-03 16:12:24 +00003558
3559 // Create the node.
3560 SDValue Result;
Mon P Wang769134b2008-11-01 20:24:53 +00003561 if (IsTgtIntrinsic) {
3562 // This is target intrinsic that touches memory
Andrew Trickef9de2a2013-05-25 02:42:55 +00003563 Result = DAG.getMemIntrinsicNode(Info.opc, getCurSDLoc(),
Craig Topper206fcd42014-04-26 19:29:41 +00003564 VTs, Ops, Info.memVT,
Chris Lattnerd2d58ad2010-09-21 04:57:15 +00003565 MachinePointerInfo(Info.ptrVal, Info.offset),
Mon P Wang769134b2008-11-01 20:24:53 +00003566 Info.align, Info.vol,
Hal Finkel46ef7ce2014-08-13 01:15:40 +00003567 Info.readMem, Info.writeMem, Info.size);
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003568 } else if (!HasChain) {
Craig Topper48d114b2014-04-26 18:35:24 +00003569 Result = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, getCurSDLoc(), VTs, Ops);
Benjamin Kramerccce8ba2010-01-05 13:12:22 +00003570 } else if (!I.getType()->isVoidTy()) {
Craig Topper48d114b2014-04-26 18:35:24 +00003571 Result = DAG.getNode(ISD::INTRINSIC_W_CHAIN, getCurSDLoc(), VTs, Ops);
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003572 } else {
Craig Topper48d114b2014-04-26 18:35:24 +00003573 Result = DAG.getNode(ISD::INTRINSIC_VOID, getCurSDLoc(), VTs, Ops);
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003574 }
3575
Dan Gohman575fad32008-09-03 16:12:24 +00003576 if (HasChain) {
3577 SDValue Chain = Result.getValue(Result.getNode()->getNumValues()-1);
3578 if (OnlyLoad)
3579 PendingLoads.push_back(Chain);
3580 else
3581 DAG.setRoot(Chain);
3582 }
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003583
Benjamin Kramerccce8ba2010-01-05 13:12:22 +00003584 if (!I.getType()->isVoidTy()) {
Chris Lattner229907c2011-07-18 04:54:35 +00003585 if (VectorType *PTy = dyn_cast<VectorType>(I.getType())) {
Mehdi Amini44ede332015-07-09 02:09:04 +00003586 EVT VT = TLI.getValueType(DAG.getDataLayout(), PTy);
Andrew Trickef9de2a2013-05-25 02:42:55 +00003587 Result = DAG.getNode(ISD::BITCAST, getCurSDLoc(), VT, Result);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00003588 }
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003589
Dan Gohman575fad32008-09-03 16:12:24 +00003590 setValue(&I, Result);
3591 }
3592}
3593
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003594/// GetSignificand - Get the significand and build it into a floating-point
3595/// number with exponent of 1:
3596///
3597/// Op = (Op & 0x007fffff) | 0x3f800000;
3598///
Matt Beaumont-Gay0e760da2013-02-25 18:11:18 +00003599/// where Op is the hexadecimal representation of floating point value.
Bill Wendlinged3bb782008-09-09 20:39:27 +00003600static SDValue
Andrew Trickef9de2a2013-05-25 02:42:55 +00003601GetSignificand(SelectionDAG &DAG, SDValue Op, SDLoc dl) {
Owen Anderson9f944592009-08-11 20:47:22 +00003602 SDValue t1 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003603 DAG.getConstant(0x007fffff, dl, MVT::i32));
Owen Anderson9f944592009-08-11 20:47:22 +00003604 SDValue t2 = DAG.getNode(ISD::OR, dl, MVT::i32, t1,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003605 DAG.getConstant(0x3f800000, dl, MVT::i32));
Wesley Peck527da1b2010-11-23 03:31:01 +00003606 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, t2);
Bill Wendlinged3bb782008-09-09 20:39:27 +00003607}
3608
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003609/// GetExponent - Get the exponent:
3610///
Bill Wendling23959162009-01-20 21:17:57 +00003611/// (float)(int)(((Op & 0x7f800000) >> 23) - 127);
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003612///
Matt Beaumont-Gay0e760da2013-02-25 18:11:18 +00003613/// where Op is the hexadecimal representation of floating point value.
Bill Wendlinged3bb782008-09-09 20:39:27 +00003614static SDValue
Dale Johannesendb7c5f62009-01-31 02:22:37 +00003615GetExponent(SelectionDAG &DAG, SDValue Op, const TargetLowering &TLI,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003616 SDLoc dl) {
Owen Anderson9f944592009-08-11 20:47:22 +00003617 SDValue t0 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003618 DAG.getConstant(0x7f800000, dl, MVT::i32));
Mehdi Amini44ede332015-07-09 02:09:04 +00003619 SDValue t1 = DAG.getNode(
3620 ISD::SRL, dl, MVT::i32, t0,
3621 DAG.getConstant(23, dl, TLI.getPointerTy(DAG.getDataLayout())));
Owen Anderson9f944592009-08-11 20:47:22 +00003622 SDValue t2 = DAG.getNode(ISD::SUB, dl, MVT::i32, t1,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003623 DAG.getConstant(127, dl, MVT::i32));
Bill Wendling954cb182010-01-28 21:51:40 +00003624 return DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, t2);
Bill Wendlinged3bb782008-09-09 20:39:27 +00003625}
3626
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003627/// getF32Constant - Get 32-bit floating point constant.
3628static SDValue
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003629getF32Constant(SelectionDAG &DAG, unsigned Flt, SDLoc dl) {
3630 return DAG.getConstantFP(APFloat(APFloat::IEEEsingle, APInt(32, Flt)), dl,
Tim Northover29178a32013-01-22 09:46:31 +00003631 MVT::f32);
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003632}
3633
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003634static SDValue getLimitedPrecisionExp2(SDValue t0, SDLoc dl,
3635 SelectionDAG &DAG) {
Sanjay Patela2607012015-09-16 16:31:21 +00003636 // TODO: What fast-math-flags should be set on the floating-point nodes?
3637
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003638 // IntegerPartOfX = ((int32_t)(t0);
3639 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
3640
3641 // FractionalPartOfX = t0 - (float)IntegerPartOfX;
3642 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3643 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
3644
3645 // IntegerPartOfX <<= 23;
3646 IntegerPartOfX = DAG.getNode(
3647 ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Mehdi Amini44ede332015-07-09 02:09:04 +00003648 DAG.getConstant(23, dl, DAG.getTargetLoweringInfo().getPointerTy(
3649 DAG.getDataLayout())));
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003650
3651 SDValue TwoToFractionalPartOfX;
3652 if (LimitFloatPrecision <= 6) {
3653 // For floating-point precision of 6:
3654 //
3655 // TwoToFractionalPartOfX =
3656 // 0.997535578f +
3657 // (0.735607626f + 0.252464424f * x) * x;
3658 //
3659 // error 0.0144103317, which is 6 bits
3660 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003661 getF32Constant(DAG, 0x3e814304, dl));
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003662 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003663 getF32Constant(DAG, 0x3f3c50c8, dl));
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003664 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3665 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003666 getF32Constant(DAG, 0x3f7f5e7e, dl));
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003667 } else if (LimitFloatPrecision <= 12) {
3668 // For floating-point precision of 12:
3669 //
3670 // TwoToFractionalPartOfX =
3671 // 0.999892986f +
3672 // (0.696457318f +
3673 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3674 //
3675 // error 0.000107046256, which is 13 to 14 bits
3676 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003677 getF32Constant(DAG, 0x3da235e3, dl));
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003678 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003679 getF32Constant(DAG, 0x3e65b8f3, dl));
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003680 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3681 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003682 getF32Constant(DAG, 0x3f324b07, dl));
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003683 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3684 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003685 getF32Constant(DAG, 0x3f7ff8fd, dl));
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003686 } else { // LimitFloatPrecision <= 18
3687 // For floating-point precision of 18:
3688 //
3689 // TwoToFractionalPartOfX =
3690 // 0.999999982f +
3691 // (0.693148872f +
3692 // (0.240227044f +
3693 // (0.554906021e-1f +
3694 // (0.961591928e-2f +
3695 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3696 // error 2.47208000*10^(-7), which is better than 18 bits
3697 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003698 getF32Constant(DAG, 0x3924b03e, dl));
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003699 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003700 getF32Constant(DAG, 0x3ab24b87, dl));
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003701 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3702 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003703 getF32Constant(DAG, 0x3c1d8c17, dl));
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003704 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3705 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003706 getF32Constant(DAG, 0x3d634a1d, dl));
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003707 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3708 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003709 getF32Constant(DAG, 0x3e75fe14, dl));
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003710 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3711 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003712 getF32Constant(DAG, 0x3f317234, dl));
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003713 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
3714 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003715 getF32Constant(DAG, 0x3f800000, dl));
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003716 }
3717
3718 // Add the exponent into the result in integer domain.
3719 SDValue t13 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, TwoToFractionalPartOfX);
3720 return DAG.getNode(ISD::BITCAST, dl, MVT::f32,
3721 DAG.getNode(ISD::ADD, dl, MVT::i32, t13, IntegerPartOfX));
3722}
3723
Craig Topperd2638c12012-11-24 18:52:06 +00003724/// expandExp - Lower an exp intrinsic. Handles the special sequences for
Bill Wendling48217d82008-09-09 22:13:54 +00003725/// limited-precision mode.
Andrew Trickef9de2a2013-05-25 02:42:55 +00003726static SDValue expandExp(SDLoc dl, SDValue Op, SelectionDAG &DAG,
Craig Topperd2638c12012-11-24 18:52:06 +00003727 const TargetLowering &TLI) {
3728 if (Op.getValueType() == MVT::f32 &&
Bill Wendling48217d82008-09-09 22:13:54 +00003729 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Bill Wendling48217d82008-09-09 22:13:54 +00003730
3731 // Put the exponent in the right bit position for later addition to the
3732 // final result:
3733 //
3734 // #define LOG2OFe 1.4426950f
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003735 // t0 = Op * LOG2OFe
Sanjay Patela2607012015-09-16 16:31:21 +00003736
3737 // TODO: What fast-math-flags should be set here?
Owen Anderson9f944592009-08-11 20:47:22 +00003738 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003739 getF32Constant(DAG, 0x3fb8aa3b, dl));
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003740 return getLimitedPrecisionExp2(t0, dl, DAG);
Bill Wendling48217d82008-09-09 22:13:54 +00003741 }
3742
Craig Topperd2638c12012-11-24 18:52:06 +00003743 // No special expansion.
3744 return DAG.getNode(ISD::FEXP, dl, Op.getValueType(), Op);
Dale Johannesen520143e2008-09-05 18:38:42 +00003745}
3746
Craig Topperbef254a2012-11-23 18:38:31 +00003747/// expandLog - Lower a log intrinsic. Handles the special sequences for
Bill Wendlinged3bb782008-09-09 20:39:27 +00003748/// limited-precision mode.
Andrew Trickef9de2a2013-05-25 02:42:55 +00003749static SDValue expandLog(SDLoc dl, SDValue Op, SelectionDAG &DAG,
Craig Topperbef254a2012-11-23 18:38:31 +00003750 const TargetLowering &TLI) {
Sanjay Patela2607012015-09-16 16:31:21 +00003751
3752 // TODO: What fast-math-flags should be set on the floating-point nodes?
3753
Craig Topperbef254a2012-11-23 18:38:31 +00003754 if (Op.getValueType() == MVT::f32 &&
Bill Wendlinged3bb782008-09-09 20:39:27 +00003755 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Wesley Peck527da1b2010-11-23 03:31:01 +00003756 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendlinged3bb782008-09-09 20:39:27 +00003757
3758 // Scale the exponent by log(2) [0.69314718f].
Bill Wendling78c5b7a2010-03-02 01:55:18 +00003759 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson9f944592009-08-11 20:47:22 +00003760 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003761 getF32Constant(DAG, 0x3f317218, dl));
Bill Wendlinged3bb782008-09-09 20:39:27 +00003762
3763 // Get the significand and build it into a floating-point number with
3764 // exponent of 1.
Bill Wendling78c5b7a2010-03-02 01:55:18 +00003765 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendlinged3bb782008-09-09 20:39:27 +00003766
Craig Topper3669de42012-11-16 19:08:44 +00003767 SDValue LogOfMantissa;
Bill Wendlinged3bb782008-09-09 20:39:27 +00003768 if (LimitFloatPrecision <= 6) {
3769 // For floating-point precision of 6:
3770 //
3771 // LogofMantissa =
3772 // -1.1609546f +
3773 // (1.4034025f - 0.23903021f * x) * x;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00003774 //
Bill Wendlinged3bb782008-09-09 20:39:27 +00003775 // error 0.0034276066, which is better than 8 bits
Owen Anderson9f944592009-08-11 20:47:22 +00003776 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003777 getF32Constant(DAG, 0xbe74c456, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003778 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003779 getF32Constant(DAG, 0x3fb3a2b1, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003780 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
Craig Topper3669de42012-11-16 19:08:44 +00003781 LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003782 getF32Constant(DAG, 0x3f949a29, dl));
Craig Toppered756c52012-11-16 20:01:39 +00003783 } else if (LimitFloatPrecision <= 12) {
Bill Wendlinged3bb782008-09-09 20:39:27 +00003784 // For floating-point precision of 12:
3785 //
3786 // LogOfMantissa =
3787 // -1.7417939f +
3788 // (2.8212026f +
3789 // (-1.4699568f +
3790 // (0.44717955f - 0.56570851e-1f * x) * x) * x) * x;
3791 //
3792 // error 0.000061011436, which is 14 bits
Owen Anderson9f944592009-08-11 20:47:22 +00003793 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003794 getF32Constant(DAG, 0xbd67b6d6, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003795 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003796 getF32Constant(DAG, 0x3ee4f4b8, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003797 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3798 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003799 getF32Constant(DAG, 0x3fbc278b, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003800 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3801 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003802 getF32Constant(DAG, 0x40348e95, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003803 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
Craig Topper3669de42012-11-16 19:08:44 +00003804 LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003805 getF32Constant(DAG, 0x3fdef31a, dl));
Craig Toppered756c52012-11-16 20:01:39 +00003806 } else { // LimitFloatPrecision <= 18
Bill Wendlinged3bb782008-09-09 20:39:27 +00003807 // For floating-point precision of 18:
3808 //
3809 // LogOfMantissa =
3810 // -2.1072184f +
3811 // (4.2372794f +
3812 // (-3.7029485f +
3813 // (2.2781945f +
3814 // (-0.87823314f +
3815 // (0.19073739f - 0.17809712e-1f * x) * x) * x) * x) * x)*x;
3816 //
3817 // error 0.0000023660568, which is better than 18 bits
Owen Anderson9f944592009-08-11 20:47:22 +00003818 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003819 getF32Constant(DAG, 0xbc91e5ac, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003820 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003821 getF32Constant(DAG, 0x3e4350aa, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003822 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3823 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003824 getF32Constant(DAG, 0x3f60d3e3, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003825 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3826 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003827 getF32Constant(DAG, 0x4011cdf0, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003828 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3829 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003830 getF32Constant(DAG, 0x406cfd1c, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003831 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3832 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003833 getF32Constant(DAG, 0x408797cb, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003834 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
Craig Topper3669de42012-11-16 19:08:44 +00003835 LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003836 getF32Constant(DAG, 0x4006dcab, dl));
Bill Wendlinged3bb782008-09-09 20:39:27 +00003837 }
Craig Topper3669de42012-11-16 19:08:44 +00003838
Craig Topperbef254a2012-11-23 18:38:31 +00003839 return DAG.getNode(ISD::FADD, dl, MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendlinged3bb782008-09-09 20:39:27 +00003840 }
3841
Craig Topperbef254a2012-11-23 18:38:31 +00003842 // No special expansion.
3843 return DAG.getNode(ISD::FLOG, dl, Op.getValueType(), Op);
Dale Johannesen520143e2008-09-05 18:38:42 +00003844}
3845
Craig Topperbef254a2012-11-23 18:38:31 +00003846/// expandLog2 - Lower a log2 intrinsic. Handles the special sequences for
Bill Wendling48416782008-09-09 00:28:24 +00003847/// limited-precision mode.
Andrew Trickef9de2a2013-05-25 02:42:55 +00003848static SDValue expandLog2(SDLoc dl, SDValue Op, SelectionDAG &DAG,
Craig Topperbef254a2012-11-23 18:38:31 +00003849 const TargetLowering &TLI) {
Sanjay Patela2607012015-09-16 16:31:21 +00003850
3851 // TODO: What fast-math-flags should be set on the floating-point nodes?
3852
Craig Topperbef254a2012-11-23 18:38:31 +00003853 if (Op.getValueType() == MVT::f32 &&
Bill Wendling48416782008-09-09 00:28:24 +00003854 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Wesley Peck527da1b2010-11-23 03:31:01 +00003855 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling48416782008-09-09 00:28:24 +00003856
Bill Wendlinged3bb782008-09-09 20:39:27 +00003857 // Get the exponent.
Bill Wendling78c5b7a2010-03-02 01:55:18 +00003858 SDValue LogOfExponent = GetExponent(DAG, Op1, TLI, dl);
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003859
Bill Wendling48416782008-09-09 00:28:24 +00003860 // Get the significand and build it into a floating-point number with
Bill Wendlinged3bb782008-09-09 20:39:27 +00003861 // exponent of 1.
Bill Wendling78c5b7a2010-03-02 01:55:18 +00003862 SDValue X = GetSignificand(DAG, Op1, dl);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00003863
Bill Wendling48416782008-09-09 00:28:24 +00003864 // Different possible minimax approximations of significand in
3865 // floating-point for various degrees of accuracy over [1,2].
Craig Topper3669de42012-11-16 19:08:44 +00003866 SDValue Log2ofMantissa;
Bill Wendling48416782008-09-09 00:28:24 +00003867 if (LimitFloatPrecision <= 6) {
3868 // For floating-point precision of 6:
3869 //
3870 // Log2ofMantissa = -1.6749035f + (2.0246817f - .34484768f * x) * x;
3871 //
3872 // error 0.0049451742, which is more than 7 bits
Owen Anderson9f944592009-08-11 20:47:22 +00003873 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003874 getF32Constant(DAG, 0xbeb08fe0, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003875 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003876 getF32Constant(DAG, 0x40019463, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003877 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
Craig Topper3669de42012-11-16 19:08:44 +00003878 Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003879 getF32Constant(DAG, 0x3fd6633d, dl));
Craig Toppered756c52012-11-16 20:01:39 +00003880 } else if (LimitFloatPrecision <= 12) {
Bill Wendling48416782008-09-09 00:28:24 +00003881 // For floating-point precision of 12:
3882 //
3883 // Log2ofMantissa =
3884 // -2.51285454f +
3885 // (4.07009056f +
3886 // (-2.12067489f +
3887 // (.645142248f - 0.816157886e-1f * x) * x) * x) * x;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00003888 //
Bill Wendling48416782008-09-09 00:28:24 +00003889 // error 0.0000876136000, which is better than 13 bits
Owen Anderson9f944592009-08-11 20:47:22 +00003890 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003891 getF32Constant(DAG, 0xbda7262e, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003892 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003893 getF32Constant(DAG, 0x3f25280b, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003894 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3895 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003896 getF32Constant(DAG, 0x4007b923, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003897 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3898 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003899 getF32Constant(DAG, 0x40823e2f, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003900 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
Craig Topper3669de42012-11-16 19:08:44 +00003901 Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003902 getF32Constant(DAG, 0x4020d29c, dl));
Craig Toppered756c52012-11-16 20:01:39 +00003903 } else { // LimitFloatPrecision <= 18
Bill Wendling48416782008-09-09 00:28:24 +00003904 // For floating-point precision of 18:
3905 //
3906 // Log2ofMantissa =
3907 // -3.0400495f +
3908 // (6.1129976f +
3909 // (-5.3420409f +
3910 // (3.2865683f +
3911 // (-1.2669343f +
3912 // (0.27515199f -
3913 // 0.25691327e-1f * x) * x) * x) * x) * x) * x;
3914 //
3915 // error 0.0000018516, which is better than 18 bits
Owen Anderson9f944592009-08-11 20:47:22 +00003916 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003917 getF32Constant(DAG, 0xbcd2769e, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003918 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003919 getF32Constant(DAG, 0x3e8ce0b9, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003920 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3921 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003922 getF32Constant(DAG, 0x3fa22ae7, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003923 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3924 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003925 getF32Constant(DAG, 0x40525723, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003926 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3927 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003928 getF32Constant(DAG, 0x40aaf200, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003929 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3930 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003931 getF32Constant(DAG, 0x40c39dad, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003932 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
Craig Topper3669de42012-11-16 19:08:44 +00003933 Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003934 getF32Constant(DAG, 0x4042902c, dl));
Bill Wendling48416782008-09-09 00:28:24 +00003935 }
Craig Topper3669de42012-11-16 19:08:44 +00003936
Craig Topperbef254a2012-11-23 18:38:31 +00003937 return DAG.getNode(ISD::FADD, dl, MVT::f32, LogOfExponent, Log2ofMantissa);
Dale Johannesen36d532a2008-09-05 23:49:37 +00003938 }
Bill Wendling48416782008-09-09 00:28:24 +00003939
Craig Topperbef254a2012-11-23 18:38:31 +00003940 // No special expansion.
3941 return DAG.getNode(ISD::FLOG2, dl, Op.getValueType(), Op);
Dale Johannesen520143e2008-09-05 18:38:42 +00003942}
3943
Craig Topperbef254a2012-11-23 18:38:31 +00003944/// expandLog10 - Lower a log10 intrinsic. Handles the special sequences for
Bill Wendling48416782008-09-09 00:28:24 +00003945/// limited-precision mode.
Andrew Trickef9de2a2013-05-25 02:42:55 +00003946static SDValue expandLog10(SDLoc dl, SDValue Op, SelectionDAG &DAG,
Craig Topperbef254a2012-11-23 18:38:31 +00003947 const TargetLowering &TLI) {
Sanjay Patela2607012015-09-16 16:31:21 +00003948
3949 // TODO: What fast-math-flags should be set on the floating-point nodes?
3950
Craig Topperbef254a2012-11-23 18:38:31 +00003951 if (Op.getValueType() == MVT::f32 &&
Bill Wendling48416782008-09-09 00:28:24 +00003952 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Wesley Peck527da1b2010-11-23 03:31:01 +00003953 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling48416782008-09-09 00:28:24 +00003954
Bill Wendlinged3bb782008-09-09 20:39:27 +00003955 // Scale the exponent by log10(2) [0.30102999f].
Bill Wendling78c5b7a2010-03-02 01:55:18 +00003956 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson9f944592009-08-11 20:47:22 +00003957 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003958 getF32Constant(DAG, 0x3e9a209a, dl));
Bill Wendling48416782008-09-09 00:28:24 +00003959
3960 // Get the significand and build it into a floating-point number with
Bill Wendlinged3bb782008-09-09 20:39:27 +00003961 // exponent of 1.
Bill Wendling78c5b7a2010-03-02 01:55:18 +00003962 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendling48416782008-09-09 00:28:24 +00003963
Craig Topper3669de42012-11-16 19:08:44 +00003964 SDValue Log10ofMantissa;
Bill Wendling48416782008-09-09 00:28:24 +00003965 if (LimitFloatPrecision <= 6) {
Bill Wendlingfaeb4b62008-09-09 18:42:23 +00003966 // For floating-point precision of 6:
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00003967 //
Bill Wendlingfaeb4b62008-09-09 18:42:23 +00003968 // Log10ofMantissa =
3969 // -0.50419619f +
3970 // (0.60948995f - 0.10380950f * x) * x;
3971 //
3972 // error 0.0014886165, which is 6 bits
Owen Anderson9f944592009-08-11 20:47:22 +00003973 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003974 getF32Constant(DAG, 0xbdd49a13, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003975 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003976 getF32Constant(DAG, 0x3f1c0789, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003977 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
Craig Topper3669de42012-11-16 19:08:44 +00003978 Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003979 getF32Constant(DAG, 0x3f011300, dl));
Craig Toppered756c52012-11-16 20:01:39 +00003980 } else if (LimitFloatPrecision <= 12) {
Bill Wendling48416782008-09-09 00:28:24 +00003981 // For floating-point precision of 12:
3982 //
3983 // Log10ofMantissa =
3984 // -0.64831180f +
3985 // (0.91751397f +
3986 // (-0.31664806f + 0.47637168e-1f * x) * x) * x;
3987 //
3988 // error 0.00019228036, which is better than 12 bits
Owen Anderson9f944592009-08-11 20:47:22 +00003989 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003990 getF32Constant(DAG, 0x3d431f31, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003991 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003992 getF32Constant(DAG, 0x3ea21fb2, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003993 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3994 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003995 getF32Constant(DAG, 0x3f6ae232, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003996 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
Craig Topper3669de42012-11-16 19:08:44 +00003997 Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003998 getF32Constant(DAG, 0x3f25f7c3, dl));
Craig Toppered756c52012-11-16 20:01:39 +00003999 } else { // LimitFloatPrecision <= 18
Bill Wendlingfaeb4b62008-09-09 18:42:23 +00004000 // For floating-point precision of 18:
4001 //
4002 // Log10ofMantissa =
4003 // -0.84299375f +
4004 // (1.5327582f +
4005 // (-1.0688956f +
4006 // (0.49102474f +
4007 // (-0.12539807f + 0.13508273e-1f * x) * x) * x) * x) * x;
4008 //
4009 // error 0.0000037995730, which is better than 18 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004010 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004011 getF32Constant(DAG, 0x3c5d51ce, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00004012 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004013 getF32Constant(DAG, 0x3e00685a, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00004014 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4015 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004016 getF32Constant(DAG, 0x3efb6798, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00004017 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4018 SDValue t5 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004019 getF32Constant(DAG, 0x3f88d192, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00004020 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4021 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004022 getF32Constant(DAG, 0x3fc4316c, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00004023 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
Craig Topper3669de42012-11-16 19:08:44 +00004024 Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t8,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004025 getF32Constant(DAG, 0x3f57ce70, dl));
Bill Wendling48416782008-09-09 00:28:24 +00004026 }
Craig Topper3669de42012-11-16 19:08:44 +00004027
Craig Topperbef254a2012-11-23 18:38:31 +00004028 return DAG.getNode(ISD::FADD, dl, MVT::f32, LogOfExponent, Log10ofMantissa);
Dale Johannesend4dac0e2008-09-05 21:27:19 +00004029 }
Bill Wendling48416782008-09-09 00:28:24 +00004030
Craig Topperbef254a2012-11-23 18:38:31 +00004031 // No special expansion.
4032 return DAG.getNode(ISD::FLOG10, dl, Op.getValueType(), Op);
Dale Johannesen520143e2008-09-05 18:38:42 +00004033}
4034
Craig Topperd2638c12012-11-24 18:52:06 +00004035/// expandExp2 - Lower an exp2 intrinsic. Handles the special sequences for
Bill Wendlingab6676a2008-09-09 22:39:21 +00004036/// limited-precision mode.
Andrew Trickef9de2a2013-05-25 02:42:55 +00004037static SDValue expandExp2(SDLoc dl, SDValue Op, SelectionDAG &DAG,
Craig Topperd2638c12012-11-24 18:52:06 +00004038 const TargetLowering &TLI) {
4039 if (Op.getValueType() == MVT::f32 &&
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00004040 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18)
4041 return getLimitedPrecisionExp2(Op, dl, DAG);
Bill Wendlingab6676a2008-09-09 22:39:21 +00004042
Craig Topperd2638c12012-11-24 18:52:06 +00004043 // No special expansion.
4044 return DAG.getNode(ISD::FEXP2, dl, Op.getValueType(), Op);
Dale Johannesenf2a52bb2008-09-05 01:48:15 +00004045}
4046
Bill Wendling648930b2008-09-10 00:20:20 +00004047/// visitPow - Lower a pow intrinsic. Handles the special sequences for
4048/// limited-precision mode with x == 10.0f.
Andrew Trickef9de2a2013-05-25 02:42:55 +00004049static SDValue expandPow(SDLoc dl, SDValue LHS, SDValue RHS,
Craig Topper79bd2052012-11-25 08:08:58 +00004050 SelectionDAG &DAG, const TargetLowering &TLI) {
Bill Wendling648930b2008-09-10 00:20:20 +00004051 bool IsExp10 = false;
Benjamin Kramer671a5962013-12-11 16:36:09 +00004052 if (LHS.getValueType() == MVT::f32 && RHS.getValueType() == MVT::f32 &&
Bill Wendling648930b2008-09-10 00:20:20 +00004053 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Craig Topper79bd2052012-11-25 08:08:58 +00004054 if (ConstantFPSDNode *LHSC = dyn_cast<ConstantFPSDNode>(LHS)) {
4055 APFloat Ten(10.0f);
4056 IsExp10 = LHSC->isExactlyValue(Ten);
Bill Wendling648930b2008-09-10 00:20:20 +00004057 }
4058 }
4059
Sanjay Patela2607012015-09-16 16:31:21 +00004060 // TODO: What fast-math-flags should be set on the FMUL node?
Craig Topper268b6222012-11-25 00:48:58 +00004061 if (IsExp10) {
Bill Wendling648930b2008-09-10 00:20:20 +00004062 // Put the exponent in the right bit position for later addition to the
4063 // final result:
4064 //
4065 // #define LOG2OF10 3.3219281f
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00004066 // t0 = Op * LOG2OF10;
Craig Topper79bd2052012-11-25 08:08:58 +00004067 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, RHS,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004068 getF32Constant(DAG, 0x40549a78, dl));
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00004069 return getLimitedPrecisionExp2(t0, dl, DAG);
Bill Wendling648930b2008-09-10 00:20:20 +00004070 }
4071
Craig Topper79bd2052012-11-25 08:08:58 +00004072 // No special expansion.
4073 return DAG.getNode(ISD::FPOW, dl, LHS.getValueType(), LHS, RHS);
Bill Wendling648930b2008-09-10 00:20:20 +00004074}
4075
Chris Lattner39f18e52010-01-01 03:32:16 +00004076
4077/// ExpandPowI - Expand a llvm.powi intrinsic.
Andrew Trickef9de2a2013-05-25 02:42:55 +00004078static SDValue ExpandPowI(SDLoc DL, SDValue LHS, SDValue RHS,
Chris Lattner39f18e52010-01-01 03:32:16 +00004079 SelectionDAG &DAG) {
4080 // If RHS is a constant, we can expand this out to a multiplication tree,
4081 // otherwise we end up lowering to a call to __powidf2 (for example). When
4082 // optimizing for size, we only want to do this if the expansion would produce
4083 // a small number of multiplies, otherwise we do the full expansion.
4084 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
4085 // Get the exponent as a positive value.
4086 unsigned Val = RHSC->getSExtValue();
4087 if ((int)Val < 0) Val = -Val;
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00004088
Chris Lattner39f18e52010-01-01 03:32:16 +00004089 // powi(x, 0) -> 1.0
4090 if (Val == 0)
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004091 return DAG.getConstantFP(1.0, DL, LHS.getValueType());
Chris Lattner39f18e52010-01-01 03:32:16 +00004092
Dan Gohman913c9982010-04-15 04:33:49 +00004093 const Function *F = DAG.getMachineFunction().getFunction();
Sanjay Patel070df892015-08-11 17:04:31 +00004094 if (!F->optForSize() ||
4095 // If optimizing for size, don't insert too many multiplies.
4096 // This inserts up to 5 multiplies.
Benjamin Kramer5f6a9072015-02-12 15:35:40 +00004097 countPopulation(Val) + Log2_32(Val) < 7) {
Chris Lattner39f18e52010-01-01 03:32:16 +00004098 // We use the simple binary decomposition method to generate the multiply
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00004099 // sequence. There are more optimal ways to do this (for example,
Chris Lattner39f18e52010-01-01 03:32:16 +00004100 // powi(x,15) generates one more multiply than it should), but this has
4101 // the benefit of being both really simple and much better than a libcall.
4102 SDValue Res; // Logically starts equal to 1.0
4103 SDValue CurSquare = LHS;
Sanjay Patela2607012015-09-16 16:31:21 +00004104 // TODO: Intrinsics should have fast-math-flags that propagate to these
4105 // nodes.
Chris Lattner39f18e52010-01-01 03:32:16 +00004106 while (Val) {
Mikhail Glushenkov5c35d2f2010-01-01 04:41:36 +00004107 if (Val & 1) {
Chris Lattner39f18e52010-01-01 03:32:16 +00004108 if (Res.getNode())
4109 Res = DAG.getNode(ISD::FMUL, DL,Res.getValueType(), Res, CurSquare);
4110 else
4111 Res = CurSquare; // 1.0*CurSquare.
Mikhail Glushenkov5c35d2f2010-01-01 04:41:36 +00004112 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00004113
Chris Lattner39f18e52010-01-01 03:32:16 +00004114 CurSquare = DAG.getNode(ISD::FMUL, DL, CurSquare.getValueType(),
4115 CurSquare, CurSquare);
4116 Val >>= 1;
4117 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00004118
Chris Lattner39f18e52010-01-01 03:32:16 +00004119 // If the original was negative, invert the result, producing 1/(x*x*x).
4120 if (RHSC->getSExtValue() < 0)
4121 Res = DAG.getNode(ISD::FDIV, DL, LHS.getValueType(),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004122 DAG.getConstantFP(1.0, DL, LHS.getValueType()), Res);
Chris Lattner39f18e52010-01-01 03:32:16 +00004123 return Res;
4124 }
4125 }
4126
4127 // Otherwise, expand to a libcall.
4128 return DAG.getNode(ISD::FPOWI, DL, LHS.getValueType(), LHS, RHS);
4129}
4130
Devang Patel8e60ff12011-05-16 21:24:05 +00004131// getTruncatedArgReg - Find underlying register used for an truncated
4132// argument.
4133static unsigned getTruncatedArgReg(const SDValue &N) {
4134 if (N.getOpcode() != ISD::TRUNCATE)
4135 return 0;
4136
4137 const SDValue &Ext = N.getOperand(0);
Stephen Lin6d715e82013-07-06 21:44:25 +00004138 if (Ext.getOpcode() == ISD::AssertZext ||
4139 Ext.getOpcode() == ISD::AssertSext) {
Devang Patel8e60ff12011-05-16 21:24:05 +00004140 const SDValue &CFR = Ext.getOperand(0);
4141 if (CFR.getOpcode() == ISD::CopyFromReg)
4142 return cast<RegisterSDNode>(CFR.getOperand(1))->getReg();
Craig Topper692d5842012-04-11 04:55:51 +00004143 if (CFR.getOpcode() == ISD::TRUNCATE)
4144 return getTruncatedArgReg(CFR);
Devang Patel8e60ff12011-05-16 21:24:05 +00004145 }
4146 return 0;
4147}
4148
Evan Cheng6e822452010-04-28 23:08:54 +00004149/// EmitFuncArgumentDbgValue - If the DbgValueInst is a dbg_value of a function
4150/// argument, create the corresponding DBG_VALUE machine instruction for it now.
4151/// At the end of instruction selection, they will be inserted to the entry BB.
Duncan P. N. Exon Smith66463cc2015-04-03 17:11:42 +00004152bool SelectionDAGBuilder::EmitFuncArgumentDbgValue(
Duncan P. N. Exon Smitha9308c42015-04-29 16:38:44 +00004153 const Value *V, DILocalVariable *Variable, DIExpression *Expr,
4154 DILocation *DL, int64_t Offset, bool IsIndirect, const SDValue &N) {
Devang Patel86ec8b32010-08-31 22:22:42 +00004155 const Argument *Arg = dyn_cast<Argument>(V);
4156 if (!Arg)
Evan Cheng5fb45a22010-04-29 01:40:30 +00004157 return false;
Evan Cheng6e822452010-04-28 23:08:54 +00004158
Devang Patel03955532010-04-29 20:40:36 +00004159 MachineFunction &MF = DAG.getMachineFunction();
Eric Christopherfc6de422014-08-05 02:39:49 +00004160 const TargetInstrInfo *TII = DAG.getSubtarget().getInstrInfo();
Devang Patel94f2a252010-11-02 17:01:30 +00004161
Devang Patela46953d2010-04-29 18:50:36 +00004162 // Ignore inlined function arguments here.
Duncan P. N. Exon Smith745a5db2015-04-13 21:38:48 +00004163 //
4164 // FIXME: Should we be checking DL->inlinedAt() to determine this?
Duncan P. N. Exon Smith60635e32015-04-21 18:44:06 +00004165 if (!Variable->getScope()->getSubprogram()->describes(MF.getFunction()))
Devang Patela46953d2010-04-29 18:50:36 +00004166 return false;
4167
David Blaikie0252265b2013-06-16 20:34:15 +00004168 Optional<MachineOperand> Op;
Devang Patel9d904e12011-09-08 22:59:09 +00004169 // Some arguments' frame index is recorded during argument lowering.
David Blaikie0252265b2013-06-16 20:34:15 +00004170 if (int FI = FuncInfo.getArgumentFrameIndex(Arg))
4171 Op = MachineOperand::CreateFI(FI);
Devang Patel86ec8b32010-08-31 22:22:42 +00004172
David Blaikie0252265b2013-06-16 20:34:15 +00004173 if (!Op && N.getNode()) {
4174 unsigned Reg;
Devang Patel8e60ff12011-05-16 21:24:05 +00004175 if (N.getOpcode() == ISD::CopyFromReg)
4176 Reg = cast<RegisterSDNode>(N.getOperand(1))->getReg();
4177 else
4178 Reg = getTruncatedArgReg(N);
4179 if (Reg && TargetRegisterInfo::isVirtualRegister(Reg)) {
Evan Cheng6e822452010-04-28 23:08:54 +00004180 MachineRegisterInfo &RegInfo = MF.getRegInfo();
4181 unsigned PR = RegInfo.getLiveInPhysReg(Reg);
4182 if (PR)
4183 Reg = PR;
4184 }
David Blaikie0252265b2013-06-16 20:34:15 +00004185 if (Reg)
4186 Op = MachineOperand::CreateReg(Reg, false);
Evan Cheng6e822452010-04-28 23:08:54 +00004187 }
4188
David Blaikie0252265b2013-06-16 20:34:15 +00004189 if (!Op) {
Devang Patel94f2a252010-11-02 17:01:30 +00004190 // Check if ValueMap has reg number.
Evan Cheng923679f2010-04-29 06:33:38 +00004191 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
Devang Patelbc741402010-11-02 17:19:03 +00004192 if (VMI != FuncInfo.ValueMap.end())
David Blaikie0252265b2013-06-16 20:34:15 +00004193 Op = MachineOperand::CreateReg(VMI->second, false);
Evan Cheng923679f2010-04-29 06:33:38 +00004194 }
Wesley Peck527da1b2010-11-23 03:31:01 +00004195
David Blaikie0252265b2013-06-16 20:34:15 +00004196 if (!Op && N.getNode())
Devang Patel94f2a252010-11-02 17:01:30 +00004197 // Check if frame index is available.
4198 if (LoadSDNode *LNode = dyn_cast<LoadSDNode>(N.getNode()))
Wesley Peck527da1b2010-11-23 03:31:01 +00004199 if (FrameIndexSDNode *FINode =
David Blaikie0252265b2013-06-16 20:34:15 +00004200 dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode()))
4201 Op = MachineOperand::CreateFI(FINode->getIndex());
Devang Patelbc741402010-11-02 17:19:03 +00004202
David Blaikie0252265b2013-06-16 20:34:15 +00004203 if (!Op)
Devang Patelbc741402010-11-02 17:19:03 +00004204 return false;
Devang Patel94f2a252010-11-02 17:01:30 +00004205
Duncan P. N. Exon Smith3bef6a32015-04-03 19:20:26 +00004206 assert(Variable->isValidLocationForIntrinsic(DL) &&
4207 "Expected inlined-at fields to agree");
David Blaikie0252265b2013-06-16 20:34:15 +00004208 if (Op->isReg())
Adrian Prantl87b7eb92014-10-01 18:55:02 +00004209 FuncInfo.ArgDbgValues.push_back(
Duncan P. N. Exon Smith3bef6a32015-04-03 19:20:26 +00004210 BuildMI(MF, DL, TII->get(TargetOpcode::DBG_VALUE), IsIndirect,
4211 Op->getReg(), Offset, Variable, Expr));
Adrian Prantl418d1d12013-07-09 20:28:37 +00004212 else
4213 FuncInfo.ArgDbgValues.push_back(
Duncan P. N. Exon Smith3bef6a32015-04-03 19:20:26 +00004214 BuildMI(MF, DL, TII->get(TargetOpcode::DBG_VALUE))
Adrian Prantl87b7eb92014-10-01 18:55:02 +00004215 .addOperand(*Op)
4216 .addImm(Offset)
4217 .addMetadata(Variable)
4218 .addMetadata(Expr));
Adrian Prantl418d1d12013-07-09 20:28:37 +00004219
Evan Cheng5fb45a22010-04-29 01:40:30 +00004220 return true;
Evan Cheng6e822452010-04-28 23:08:54 +00004221}
Chris Lattner39f18e52010-01-01 03:32:16 +00004222
Douglas Gregor6739a892010-05-11 06:17:44 +00004223// VisualStudio defines setjmp as _setjmp
Michael J. Spencerded5f662010-09-24 19:48:47 +00004224#if defined(_MSC_VER) && defined(setjmp) && \
4225 !defined(setjmp_undefined_for_msvc)
4226# pragma push_macro("setjmp")
4227# undef setjmp
4228# define setjmp_undefined_for_msvc
Douglas Gregor6739a892010-05-11 06:17:44 +00004229#endif
4230
Dan Gohman575fad32008-09-03 16:12:24 +00004231/// visitIntrinsicCall - Lower the call to the specified intrinsic function. If
4232/// we want to emit this as a call to a named external function, return the name
4233/// otherwise lower it and return null.
4234const char *
Dan Gohmanbcaf6812010-04-15 01:51:59 +00004235SelectionDAGBuilder::visitIntrinsicCall(const CallInst &I, unsigned Intrinsic) {
Eric Christopher58a24612014-10-08 09:50:54 +00004236 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Andrew Trickef9de2a2013-05-25 02:42:55 +00004237 SDLoc sdl = getCurSDLoc();
Dale Johannesendb7c5f62009-01-31 02:22:37 +00004238 DebugLoc dl = getCurDebugLoc();
Bill Wendlingb99b2692009-12-22 00:40:51 +00004239 SDValue Res;
4240
Dan Gohman575fad32008-09-03 16:12:24 +00004241 switch (Intrinsic) {
4242 default:
4243 // By default, turn this into a target intrinsic node.
4244 visitTargetIntrinsic(I, Intrinsic);
Craig Topperc0196b12014-04-14 00:51:57 +00004245 return nullptr;
4246 case Intrinsic::vastart: visitVAStart(I); return nullptr;
4247 case Intrinsic::vaend: visitVAEnd(I); return nullptr;
4248 case Intrinsic::vacopy: visitVACopy(I); return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004249 case Intrinsic::returnaddress:
Mehdi Amini44ede332015-07-09 02:09:04 +00004250 setValue(&I, DAG.getNode(ISD::RETURNADDR, sdl,
4251 TLI.getPointerTy(DAG.getDataLayout()),
Gabor Greifeba0be72010-06-25 09:38:13 +00004252 getValue(I.getArgOperand(0))));
Craig Topperc0196b12014-04-14 00:51:57 +00004253 return nullptr;
Bill Wendlingc966a732008-09-26 22:10:44 +00004254 case Intrinsic::frameaddress:
Mehdi Amini44ede332015-07-09 02:09:04 +00004255 setValue(&I, DAG.getNode(ISD::FRAMEADDR, sdl,
4256 TLI.getPointerTy(DAG.getDataLayout()),
Gabor Greifeba0be72010-06-25 09:38:13 +00004257 getValue(I.getArgOperand(0))));
Craig Topperc0196b12014-04-14 00:51:57 +00004258 return nullptr;
Renato Golinc7aea402014-05-06 16:51:25 +00004259 case Intrinsic::read_register: {
4260 Value *Reg = I.getArgOperand(0);
Hal Finkel44b81ee2015-05-18 16:42:10 +00004261 SDValue Chain = getRoot();
Duncan P. N. Exon Smith5bf8fef2014-12-09 18:38:53 +00004262 SDValue RegName =
4263 DAG.getMDNode(cast<MDNode>(cast<MetadataAsValue>(Reg)->getMetadata()));
Mehdi Amini44ede332015-07-09 02:09:04 +00004264 EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType());
Hal Finkel44b81ee2015-05-18 16:42:10 +00004265 Res = DAG.getNode(ISD::READ_REGISTER, sdl,
4266 DAG.getVTList(VT, MVT::Other), Chain, RegName);
4267 setValue(&I, Res);
4268 DAG.setRoot(Res.getValue(1));
Renato Golinc7aea402014-05-06 16:51:25 +00004269 return nullptr;
4270 }
4271 case Intrinsic::write_register: {
4272 Value *Reg = I.getArgOperand(0);
4273 Value *RegValue = I.getArgOperand(1);
Hal Finkel44b81ee2015-05-18 16:42:10 +00004274 SDValue Chain = getRoot();
Duncan P. N. Exon Smith5bf8fef2014-12-09 18:38:53 +00004275 SDValue RegName =
4276 DAG.getMDNode(cast<MDNode>(cast<MetadataAsValue>(Reg)->getMetadata()));
Oliver Stannard6cb23462015-05-18 16:39:16 +00004277 DAG.setRoot(DAG.getNode(ISD::WRITE_REGISTER, sdl, MVT::Other, Chain,
Renato Golinc7aea402014-05-06 16:51:25 +00004278 RegName, getValue(RegValue)));
4279 return nullptr;
4280 }
Dan Gohman575fad32008-09-03 16:12:24 +00004281 case Intrinsic::setjmp:
Eric Christopher58a24612014-10-08 09:50:54 +00004282 return &"_setjmp"[!TLI.usesUnderscoreSetJmp()];
Dan Gohman575fad32008-09-03 16:12:24 +00004283 case Intrinsic::longjmp:
Eric Christopher58a24612014-10-08 09:50:54 +00004284 return &"_longjmp"[!TLI.usesUnderscoreLongJmp()];
Chris Lattnerdd708342008-11-21 16:42:48 +00004285 case Intrinsic::memcpy: {
Manuel Jacob8220add2015-01-27 13:14:35 +00004286 // FIXME: this definition of "user defined address space" is x86-specific
Mon P Wangc576ee92010-04-04 03:10:48 +00004287 // Assert for address < 256 since we support only user defined address
4288 // spaces.
Gabor Greifeba0be72010-06-25 09:38:13 +00004289 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wangc576ee92010-04-04 03:10:48 +00004290 < 256 &&
Gabor Greifeba0be72010-06-25 09:38:13 +00004291 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace()
Mon P Wangc576ee92010-04-04 03:10:48 +00004292 < 256 &&
4293 "Unknown address space");
Gabor Greifeba0be72010-06-25 09:38:13 +00004294 SDValue Op1 = getValue(I.getArgOperand(0));
4295 SDValue Op2 = getValue(I.getArgOperand(1));
4296 SDValue Op3 = getValue(I.getArgOperand(2));
4297 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
Chandler Carruth05920b182013-02-25 14:20:21 +00004298 if (!Align)
4299 Align = 1; // @llvm.memcpy defines 0 and 1 to both mean no alignment.
Gabor Greifeba0be72010-06-25 09:38:13 +00004300 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Krzysztof Parzyszeka46c36b2015-04-13 17:16:45 +00004301 bool isTC = I.isTailCall() && isInTailCallPosition(&I, DAG.getTarget());
4302 SDValue MC = DAG.getMemcpy(getRoot(), sdl, Op1, Op2, Op3, Align, isVol,
4303 false, isTC,
4304 MachinePointerInfo(I.getArgOperand(0)),
4305 MachinePointerInfo(I.getArgOperand(1)));
4306 updateDAGForMaybeTailCall(MC);
Craig Topperc0196b12014-04-14 00:51:57 +00004307 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004308 }
Chris Lattnerdd708342008-11-21 16:42:48 +00004309 case Intrinsic::memset: {
Manuel Jacob8220add2015-01-27 13:14:35 +00004310 // FIXME: this definition of "user defined address space" is x86-specific
Mon P Wangc576ee92010-04-04 03:10:48 +00004311 // Assert for address < 256 since we support only user defined address
4312 // spaces.
Gabor Greifeba0be72010-06-25 09:38:13 +00004313 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wangc576ee92010-04-04 03:10:48 +00004314 < 256 &&
4315 "Unknown address space");
Gabor Greifeba0be72010-06-25 09:38:13 +00004316 SDValue Op1 = getValue(I.getArgOperand(0));
4317 SDValue Op2 = getValue(I.getArgOperand(1));
4318 SDValue Op3 = getValue(I.getArgOperand(2));
4319 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
Chandler Carruth05920b182013-02-25 14:20:21 +00004320 if (!Align)
4321 Align = 1; // @llvm.memset defines 0 and 1 to both mean no alignment.
Gabor Greifeba0be72010-06-25 09:38:13 +00004322 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Krzysztof Parzyszeka46c36b2015-04-13 17:16:45 +00004323 bool isTC = I.isTailCall() && isInTailCallPosition(&I, DAG.getTarget());
4324 SDValue MS = DAG.getMemset(getRoot(), sdl, Op1, Op2, Op3, Align, isVol,
4325 isTC, MachinePointerInfo(I.getArgOperand(0)));
4326 updateDAGForMaybeTailCall(MS);
Craig Topperc0196b12014-04-14 00:51:57 +00004327 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004328 }
Chris Lattnerdd708342008-11-21 16:42:48 +00004329 case Intrinsic::memmove: {
Manuel Jacob8220add2015-01-27 13:14:35 +00004330 // FIXME: this definition of "user defined address space" is x86-specific
Mon P Wangc576ee92010-04-04 03:10:48 +00004331 // Assert for address < 256 since we support only user defined address
4332 // spaces.
Gabor Greifeba0be72010-06-25 09:38:13 +00004333 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wangc576ee92010-04-04 03:10:48 +00004334 < 256 &&
Gabor Greifeba0be72010-06-25 09:38:13 +00004335 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace()
Mon P Wangc576ee92010-04-04 03:10:48 +00004336 < 256 &&
4337 "Unknown address space");
Gabor Greifeba0be72010-06-25 09:38:13 +00004338 SDValue Op1 = getValue(I.getArgOperand(0));
4339 SDValue Op2 = getValue(I.getArgOperand(1));
4340 SDValue Op3 = getValue(I.getArgOperand(2));
4341 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
Chandler Carruth05920b182013-02-25 14:20:21 +00004342 if (!Align)
4343 Align = 1; // @llvm.memmove defines 0 and 1 to both mean no alignment.
Gabor Greifeba0be72010-06-25 09:38:13 +00004344 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Krzysztof Parzyszeka46c36b2015-04-13 17:16:45 +00004345 bool isTC = I.isTailCall() && isInTailCallPosition(&I, DAG.getTarget());
4346 SDValue MM = DAG.getMemmove(getRoot(), sdl, Op1, Op2, Op3, Align, isVol,
4347 isTC, MachinePointerInfo(I.getArgOperand(0)),
4348 MachinePointerInfo(I.getArgOperand(1)));
4349 updateDAGForMaybeTailCall(MM);
Craig Topperc0196b12014-04-14 00:51:57 +00004350 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004351 }
Bill Wendling65c0fd42009-02-13 02:16:35 +00004352 case Intrinsic::dbg_declare: {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00004353 const DbgDeclareInst &DI = cast<DbgDeclareInst>(I);
Duncan P. N. Exon Smitha9308c42015-04-29 16:38:44 +00004354 DILocalVariable *Variable = DI.getVariable();
4355 DIExpression *Expression = DI.getExpression();
Dan Gohmanbcaf6812010-04-15 01:51:59 +00004356 const Value *Address = DI.getAddress();
Duncan P. N. Exon Smithd4a19a32015-04-21 18:24:23 +00004357 assert(Variable && "Missing variable");
4358 if (!Address) {
Eric Christopherbe7a1012012-03-15 21:33:41 +00004359 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Craig Topperc0196b12014-04-14 00:51:57 +00004360 return nullptr;
Eric Christopherbe7a1012012-03-15 21:33:41 +00004361 }
Dale Johannesene0983522010-04-26 20:06:49 +00004362
Devang Patel3bffd522010-09-02 21:29:42 +00004363 // Check if address has undef value.
4364 if (isa<UndefValue>(Address) ||
4365 (Address->use_empty() && !isa<Argument>(Address))) {
Eric Christopher5c452052012-02-23 03:39:39 +00004366 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Craig Topperc0196b12014-04-14 00:51:57 +00004367 return nullptr;
Devang Patel3bffd522010-09-02 21:29:42 +00004368 }
4369
Dale Johannesene0983522010-04-26 20:06:49 +00004370 SDValue &N = NodeMap[Address];
Devang Patel86ec8b32010-08-31 22:22:42 +00004371 if (!N.getNode() && isa<Argument>(Address))
4372 // Check unused arguments map.
4373 N = UnusedArgNodeMap[Address];
Dale Johannesene0983522010-04-26 20:06:49 +00004374 SDDbgValue *SDV;
4375 if (N.getNode()) {
Devang Patel98d3edf2010-09-02 21:02:27 +00004376 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(Address))
4377 Address = BCI->getOperand(0);
Eric Christopherda970542012-02-24 01:59:08 +00004378 // Parameters are handled specially.
Duncan P. N. Exon Smithed013cd2015-07-31 18:58:39 +00004379 bool isParameter = Variable->isParameter() || isa<Argument>(Address);
Eric Christopherda970542012-02-24 01:59:08 +00004380
Devang Patel98d3edf2010-09-02 21:02:27 +00004381 const AllocaInst *AI = dyn_cast<AllocaInst>(Address);
4382
Dale Johannesene0983522010-04-26 20:06:49 +00004383 if (isParameter && !AI) {
4384 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(N.getNode());
4385 if (FINode)
4386 // Byval parameter. We have a frame index at this point.
Adrian Prantl87b7eb92014-10-01 18:55:02 +00004387 SDV = DAG.getFrameIndexDbgValue(
4388 Variable, Expression, FINode->getIndex(), 0, dl, SDNodeOrder);
Devang Patelc24048a2010-12-06 22:39:26 +00004389 else {
Devang Patel8e60ff12011-05-16 21:24:05 +00004390 // Address is an argument, so try to emit its dbg value using
4391 // virtual register info from the FuncInfo.ValueMap.
Duncan P. N. Exon Smith3bef6a32015-04-03 19:20:26 +00004392 EmitFuncArgumentDbgValue(Address, Variable, Expression, dl, 0, false,
4393 N);
Craig Topperc0196b12014-04-14 00:51:57 +00004394 return nullptr;
Devang Patelc24048a2010-12-06 22:39:26 +00004395 }
Dale Johannesene0983522010-04-26 20:06:49 +00004396 } else if (AI)
Adrian Prantl87b7eb92014-10-01 18:55:02 +00004397 SDV = DAG.getDbgValue(Variable, Expression, N.getNode(), N.getResNo(),
Adrian Prantl32da8892014-04-25 20:49:25 +00004398 true, 0, dl, SDNodeOrder);
Devang Patelc24048a2010-12-06 22:39:26 +00004399 else {
Dale Johannesene0983522010-04-26 20:06:49 +00004400 // Can't do anything with other non-AI cases yet.
Eric Christopher5c452052012-02-23 03:39:39 +00004401 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Eric Christopherda970542012-02-24 01:59:08 +00004402 DEBUG(dbgs() << "non-AllocaInst issue for Address: \n\t");
4403 DEBUG(Address->dump());
Craig Topperc0196b12014-04-14 00:51:57 +00004404 return nullptr;
Devang Patelc24048a2010-12-06 22:39:26 +00004405 }
Dale Johannesene0983522010-04-26 20:06:49 +00004406 DAG.AddDbgValue(SDV, N.getNode(), isParameter);
4407 } else {
Gabor Greif47a3b8c2010-10-01 10:32:19 +00004408 // If Address is an argument then try to emit its dbg value using
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00004409 // virtual register info from the FuncInfo.ValueMap.
Duncan P. N. Exon Smith3bef6a32015-04-03 19:20:26 +00004410 if (!EmitFuncArgumentDbgValue(Address, Variable, Expression, dl, 0, false,
Adrian Prantl87b7eb92014-10-01 18:55:02 +00004411 N)) {
Devang Patelda25de82010-09-15 14:48:53 +00004412 // If variable is pinned by a alloca in dominating bb then
4413 // use StaticAllocaMap.
4414 if (const AllocaInst *AI = dyn_cast<AllocaInst>(Address)) {
Devang Patel46b96c42010-09-15 18:13:55 +00004415 if (AI->getParent() != DI.getParent()) {
4416 DenseMap<const AllocaInst*, int>::iterator SI =
4417 FuncInfo.StaticAllocaMap.find(AI);
4418 if (SI != FuncInfo.StaticAllocaMap.end()) {
Adrian Prantl87b7eb92014-10-01 18:55:02 +00004419 SDV = DAG.getFrameIndexDbgValue(Variable, Expression, SI->second,
Adrian Prantl32da8892014-04-25 20:49:25 +00004420 0, dl, SDNodeOrder);
Craig Topperc0196b12014-04-14 00:51:57 +00004421 DAG.AddDbgValue(SDV, nullptr, false);
4422 return nullptr;
Devang Patel46b96c42010-09-15 18:13:55 +00004423 }
Devang Patelda25de82010-09-15 14:48:53 +00004424 }
4425 }
Eric Christopher18c6be72012-02-23 03:39:43 +00004426 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Devang Patelea134f52010-08-26 22:53:27 +00004427 }
Dale Johannesene0983522010-04-26 20:06:49 +00004428 }
Craig Topperc0196b12014-04-14 00:51:57 +00004429 return nullptr;
Bill Wendling65c0fd42009-02-13 02:16:35 +00004430 }
Dale Johannesen0b30cfc2010-02-01 19:54:53 +00004431 case Intrinsic::dbg_value: {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00004432 const DbgValueInst &DI = cast<DbgValueInst>(I);
Duncan P. N. Exon Smithd4a19a32015-04-21 18:24:23 +00004433 assert(DI.getVariable() && "Missing variable");
Dale Johannesen0b30cfc2010-02-01 19:54:53 +00004434
Duncan P. N. Exon Smitha9308c42015-04-29 16:38:44 +00004435 DILocalVariable *Variable = DI.getVariable();
4436 DIExpression *Expression = DI.getExpression();
Devang Patelf2bce7c2010-03-15 19:15:44 +00004437 uint64_t Offset = DI.getOffset();
Dan Gohmanbcaf6812010-04-15 01:51:59 +00004438 const Value *V = DI.getValue();
Dale Johannesen0b30cfc2010-02-01 19:54:53 +00004439 if (!V)
Craig Topperc0196b12014-04-14 00:51:57 +00004440 return nullptr;
Devang Patelf2bce7c2010-03-15 19:15:44 +00004441
Dale Johannesene0983522010-04-26 20:06:49 +00004442 SDDbgValue *SDV;
Devang Patelaab841c2011-08-03 23:13:55 +00004443 if (isa<ConstantInt>(V) || isa<ConstantFP>(V) || isa<UndefValue>(V)) {
Adrian Prantl87b7eb92014-10-01 18:55:02 +00004444 SDV = DAG.getConstantDbgValue(Variable, Expression, V, Offset, dl,
4445 SDNodeOrder);
Craig Topperc0196b12014-04-14 00:51:57 +00004446 DAG.AddDbgValue(SDV, nullptr, false);
Devang Patelf2bce7c2010-03-15 19:15:44 +00004447 } else {
Dale Johannesenbfd4fd72010-07-16 00:02:08 +00004448 // Do not use getValue() in here; we don't want to generate code at
4449 // this point if it hasn't been done yet.
Devang Patelb0c76392010-06-01 19:59:01 +00004450 SDValue N = NodeMap[V];
4451 if (!N.getNode() && isa<Argument>(V))
4452 // Check unused arguments map.
4453 N = UnusedArgNodeMap[V];
Dale Johannesene0983522010-04-26 20:06:49 +00004454 if (N.getNode()) {
Adrian Prantl32da8892014-04-25 20:49:25 +00004455 // A dbg.value for an alloca is always indirect.
4456 bool IsIndirect = isa<AllocaInst>(V) || Offset != 0;
Duncan P. N. Exon Smith3bef6a32015-04-03 19:20:26 +00004457 if (!EmitFuncArgumentDbgValue(V, Variable, Expression, dl, Offset,
Adrian Prantl87b7eb92014-10-01 18:55:02 +00004458 IsIndirect, N)) {
4459 SDV = DAG.getDbgValue(Variable, Expression, N.getNode(), N.getResNo(),
4460 IsIndirect, Offset, dl, SDNodeOrder);
Evan Cheng5fb45a22010-04-29 01:40:30 +00004461 DAG.AddDbgValue(SDV, N.getNode(), false);
4462 }
Devang Patelb7ae3cc2011-02-18 22:43:42 +00004463 } else if (!V->use_empty() ) {
Dale Johannesenbfd4fd72010-07-16 00:02:08 +00004464 // Do not call getValue(V) yet, as we don't want to generate code.
4465 // Remember it for later.
4466 DanglingDebugInfo DDI(&DI, dl, SDNodeOrder);
4467 DanglingDebugInfoMap[V] = DDI;
Devang Patelf2855b12010-08-27 22:25:51 +00004468 } else {
Devang Patelf2bce7c2010-03-15 19:15:44 +00004469 // We may expand this to cover more cases. One case where we have no
Devang Patelc24048a2010-12-06 22:39:26 +00004470 // data available is an unreferenced parameter.
Eric Christopher18c6be72012-02-23 03:39:43 +00004471 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Dale Johannesene0983522010-04-26 20:06:49 +00004472 }
Devang Patelf2bce7c2010-03-15 19:15:44 +00004473 }
4474
4475 // Build a debug info table entry.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00004476 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(V))
Dale Johannesen0b30cfc2010-02-01 19:54:53 +00004477 V = BCI->getOperand(0);
Dan Gohmanbcaf6812010-04-15 01:51:59 +00004478 const AllocaInst *AI = dyn_cast<AllocaInst>(V);
Dale Johannesen0b30cfc2010-02-01 19:54:53 +00004479 // Don't handle byval struct arguments or VLAs, for example.
Eric Christopherc1e2dcd2012-03-26 06:10:32 +00004480 if (!AI) {
Eric Christopher24a62982012-03-28 07:34:36 +00004481 DEBUG(dbgs() << "Dropping debug location info for:\n " << DI << "\n");
4482 DEBUG(dbgs() << " Last seen at:\n " << *V << "\n");
Craig Topperc0196b12014-04-14 00:51:57 +00004483 return nullptr;
Eric Christopherc1e2dcd2012-03-26 06:10:32 +00004484 }
Dale Johannesen0b30cfc2010-02-01 19:54:53 +00004485 DenseMap<const AllocaInst*, int>::iterator SI =
4486 FuncInfo.StaticAllocaMap.find(AI);
4487 if (SI == FuncInfo.StaticAllocaMap.end())
Craig Topperc0196b12014-04-14 00:51:57 +00004488 return nullptr; // VLAs.
Craig Topperc0196b12014-04-14 00:51:57 +00004489 return nullptr;
Dale Johannesen0b30cfc2010-02-01 19:54:53 +00004490 }
Dan Gohman575fad32008-09-03 16:12:24 +00004491
Duncan Sands8e6ccb62009-10-14 16:11:37 +00004492 case Intrinsic::eh_typeid_for: {
Chris Lattnerfb964e52010-04-05 06:19:28 +00004493 // Find the type id for the given typeinfo.
Reid Kleckner283bc2e2014-11-14 00:35:50 +00004494 GlobalValue *GV = ExtractTypeInfo(I.getArgOperand(0));
Chris Lattnerfb964e52010-04-05 06:19:28 +00004495 unsigned TypeID = DAG.getMachineFunction().getMMI().getTypeIDFor(GV);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004496 Res = DAG.getConstant(TypeID, sdl, MVT::i32);
Bill Wendlingb99b2692009-12-22 00:40:51 +00004497 setValue(&I, Res);
Craig Topperc0196b12014-04-14 00:51:57 +00004498 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004499 }
4500
Anton Korobeynikov45165ed2008-09-08 21:13:56 +00004501 case Intrinsic::eh_return_i32:
4502 case Intrinsic::eh_return_i64:
Chris Lattnerfb964e52010-04-05 06:19:28 +00004503 DAG.getMachineFunction().getMMI().setCallsEHReturn(true);
Andrew Trickef9de2a2013-05-25 02:42:55 +00004504 DAG.setRoot(DAG.getNode(ISD::EH_RETURN, sdl,
Chris Lattnerfb964e52010-04-05 06:19:28 +00004505 MVT::Other,
4506 getControlRoot(),
Gabor Greifeba0be72010-06-25 09:38:13 +00004507 getValue(I.getArgOperand(0)),
4508 getValue(I.getArgOperand(1))));
Craig Topperc0196b12014-04-14 00:51:57 +00004509 return nullptr;
Anton Korobeynikov45165ed2008-09-08 21:13:56 +00004510 case Intrinsic::eh_unwind_init:
Chris Lattnerfb964e52010-04-05 06:19:28 +00004511 DAG.getMachineFunction().getMMI().setCallsUnwindInit(true);
Craig Topperc0196b12014-04-14 00:51:57 +00004512 return nullptr;
Anton Korobeynikov45165ed2008-09-08 21:13:56 +00004513 case Intrinsic::eh_dwarf_cfa: {
Andrew Trickef9de2a2013-05-25 02:42:55 +00004514 SDValue CfaArg = DAG.getSExtOrTrunc(getValue(I.getArgOperand(0)), sdl,
Mehdi Amini44ede332015-07-09 02:09:04 +00004515 TLI.getPointerTy(DAG.getDataLayout()));
Andrew Trickef9de2a2013-05-25 02:42:55 +00004516 SDValue Offset = DAG.getNode(ISD::ADD, sdl,
Tom Stellard838e2342013-08-26 15:06:10 +00004517 CfaArg.getValueType(),
Andrew Trickef9de2a2013-05-25 02:42:55 +00004518 DAG.getNode(ISD::FRAME_TO_ARGS_OFFSET, sdl,
Tom Stellard838e2342013-08-26 15:06:10 +00004519 CfaArg.getValueType()),
Anton Korobeynikov45165ed2008-09-08 21:13:56 +00004520 CfaArg);
Mehdi Amini44ede332015-07-09 02:09:04 +00004521 SDValue FA = DAG.getNode(
4522 ISD::FRAMEADDR, sdl, TLI.getPointerTy(DAG.getDataLayout()),
4523 DAG.getConstant(0, sdl, TLI.getPointerTy(DAG.getDataLayout())));
Tom Stellard838e2342013-08-26 15:06:10 +00004524 setValue(&I, DAG.getNode(ISD::ADD, sdl, FA.getValueType(),
Bill Wendling954cb182010-01-28 21:51:40 +00004525 FA, Offset));
Craig Topperc0196b12014-04-14 00:51:57 +00004526 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004527 }
Jim Grosbach54c05302010-01-28 01:45:32 +00004528 case Intrinsic::eh_sjlj_callsite: {
Chris Lattnerfb964e52010-04-05 06:19:28 +00004529 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Gabor Greifeba0be72010-06-25 09:38:13 +00004530 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(0));
Jim Grosbach54c05302010-01-28 01:45:32 +00004531 assert(CI && "Non-constant call site value in eh.sjlj.callsite!");
Chris Lattnerfb964e52010-04-05 06:19:28 +00004532 assert(MMI.getCurrentCallSite() == 0 && "Overlapping call sites!");
Jim Grosbach54c05302010-01-28 01:45:32 +00004533
Chris Lattnerfb964e52010-04-05 06:19:28 +00004534 MMI.setCurrentCallSite(CI->getZExtValue());
Craig Topperc0196b12014-04-14 00:51:57 +00004535 return nullptr;
Jim Grosbach54c05302010-01-28 01:45:32 +00004536 }
Bill Wendling66b110f2011-09-28 03:36:43 +00004537 case Intrinsic::eh_sjlj_functioncontext: {
4538 // Get and store the index of the function context.
4539 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Bill Wendlingbaf39412011-09-28 03:52:41 +00004540 AllocaInst *FnCtx =
4541 cast<AllocaInst>(I.getArgOperand(0)->stripPointerCasts());
Bill Wendling66b110f2011-09-28 03:36:43 +00004542 int FI = FuncInfo.StaticAllocaMap[FnCtx];
4543 MFI->setFunctionContextIndex(FI);
Craig Topperc0196b12014-04-14 00:51:57 +00004544 return nullptr;
Bill Wendling66b110f2011-09-28 03:36:43 +00004545 }
Jim Grosbachc98892f2010-05-26 20:22:18 +00004546 case Intrinsic::eh_sjlj_setjmp: {
Bill Wendling7ecfbd92011-10-07 21:25:38 +00004547 SDValue Ops[2];
4548 Ops[0] = getRoot();
4549 Ops[1] = getValue(I.getArgOperand(0));
Andrew Trickef9de2a2013-05-25 02:42:55 +00004550 SDValue Op = DAG.getNode(ISD::EH_SJLJ_SETJMP, sdl,
Craig Topper48d114b2014-04-26 18:35:24 +00004551 DAG.getVTList(MVT::i32, MVT::Other), Ops);
Bill Wendling7ecfbd92011-10-07 21:25:38 +00004552 setValue(&I, Op.getValue(0));
4553 DAG.setRoot(Op.getValue(1));
Craig Topperc0196b12014-04-14 00:51:57 +00004554 return nullptr;
Jim Grosbachc98892f2010-05-26 20:22:18 +00004555 }
Jim Grosbachbd9485d2010-05-22 01:06:18 +00004556 case Intrinsic::eh_sjlj_longjmp: {
Andrew Trickef9de2a2013-05-25 02:42:55 +00004557 DAG.setRoot(DAG.getNode(ISD::EH_SJLJ_LONGJMP, sdl, MVT::Other,
Jim Grosbachbbdc5d22010-10-19 23:27:08 +00004558 getRoot(), getValue(I.getArgOperand(0))));
Craig Topperc0196b12014-04-14 00:51:57 +00004559 return nullptr;
Jim Grosbachbbdc5d22010-10-19 23:27:08 +00004560 }
Matthias Braun3cd00c12015-07-16 22:34:16 +00004561 case Intrinsic::eh_sjlj_setup_dispatch: {
4562 DAG.setRoot(DAG.getNode(ISD::EH_SJLJ_SETUP_DISPATCH, sdl, MVT::Other,
4563 getRoot()));
4564 return nullptr;
4565 }
Jim Grosbach54c05302010-01-28 01:45:32 +00004566
Elena Demikhovsky584ce372015-04-28 07:57:37 +00004567 case Intrinsic::masked_gather:
4568 visitMaskedGather(I);
Elena Demikhovskyac969012015-04-29 08:38:53 +00004569 return nullptr;
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00004570 case Intrinsic::masked_load:
4571 visitMaskedLoad(I);
4572 return nullptr;
Elena Demikhovsky584ce372015-04-28 07:57:37 +00004573 case Intrinsic::masked_scatter:
4574 visitMaskedScatter(I);
Elena Demikhovskyac969012015-04-29 08:38:53 +00004575 return nullptr;
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00004576 case Intrinsic::masked_store:
4577 visitMaskedStore(I);
4578 return nullptr;
Dale Johannesendd224d22010-09-30 23:57:10 +00004579 case Intrinsic::x86_mmx_pslli_w:
4580 case Intrinsic::x86_mmx_pslli_d:
4581 case Intrinsic::x86_mmx_pslli_q:
4582 case Intrinsic::x86_mmx_psrli_w:
4583 case Intrinsic::x86_mmx_psrli_d:
4584 case Intrinsic::x86_mmx_psrli_q:
4585 case Intrinsic::x86_mmx_psrai_w:
4586 case Intrinsic::x86_mmx_psrai_d: {
4587 SDValue ShAmt = getValue(I.getArgOperand(1));
4588 if (isa<ConstantSDNode>(ShAmt)) {
4589 visitTargetIntrinsic(I, Intrinsic);
Craig Topperc0196b12014-04-14 00:51:57 +00004590 return nullptr;
Dale Johannesendd224d22010-09-30 23:57:10 +00004591 }
4592 unsigned NewIntrinsic = 0;
4593 EVT ShAmtVT = MVT::v2i32;
4594 switch (Intrinsic) {
4595 case Intrinsic::x86_mmx_pslli_w:
4596 NewIntrinsic = Intrinsic::x86_mmx_psll_w;
4597 break;
4598 case Intrinsic::x86_mmx_pslli_d:
4599 NewIntrinsic = Intrinsic::x86_mmx_psll_d;
4600 break;
4601 case Intrinsic::x86_mmx_pslli_q:
4602 NewIntrinsic = Intrinsic::x86_mmx_psll_q;
4603 break;
4604 case Intrinsic::x86_mmx_psrli_w:
4605 NewIntrinsic = Intrinsic::x86_mmx_psrl_w;
4606 break;
4607 case Intrinsic::x86_mmx_psrli_d:
4608 NewIntrinsic = Intrinsic::x86_mmx_psrl_d;
4609 break;
4610 case Intrinsic::x86_mmx_psrli_q:
4611 NewIntrinsic = Intrinsic::x86_mmx_psrl_q;
4612 break;
4613 case Intrinsic::x86_mmx_psrai_w:
4614 NewIntrinsic = Intrinsic::x86_mmx_psra_w;
4615 break;
4616 case Intrinsic::x86_mmx_psrai_d:
4617 NewIntrinsic = Intrinsic::x86_mmx_psra_d;
4618 break;
4619 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
4620 }
4621
4622 // The vector shift intrinsics with scalars uses 32b shift amounts but
4623 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
4624 // to be zero.
4625 // We must do this early because v2i32 is not a legal type.
Dale Johannesendd224d22010-09-30 23:57:10 +00004626 SDValue ShOps[2];
4627 ShOps[0] = ShAmt;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004628 ShOps[1] = DAG.getConstant(0, sdl, MVT::i32);
Craig Topper48d114b2014-04-26 18:35:24 +00004629 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, sdl, ShAmtVT, ShOps);
Mehdi Amini44ede332015-07-09 02:09:04 +00004630 EVT DestVT = TLI.getValueType(DAG.getDataLayout(), I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00004631 ShAmt = DAG.getNode(ISD::BITCAST, sdl, DestVT, ShAmt);
4632 Res = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, sdl, DestVT,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004633 DAG.getConstant(NewIntrinsic, sdl, MVT::i32),
Dale Johannesendd224d22010-09-30 23:57:10 +00004634 getValue(I.getArgOperand(0)), ShAmt);
4635 setValue(&I, Res);
Craig Topperc0196b12014-04-14 00:51:57 +00004636 return nullptr;
Dale Johannesendd224d22010-09-30 23:57:10 +00004637 }
Mon P Wang58fb9132008-11-10 20:54:11 +00004638 case Intrinsic::convertff:
4639 case Intrinsic::convertfsi:
4640 case Intrinsic::convertfui:
4641 case Intrinsic::convertsif:
4642 case Intrinsic::convertuif:
4643 case Intrinsic::convertss:
4644 case Intrinsic::convertsu:
4645 case Intrinsic::convertus:
4646 case Intrinsic::convertuu: {
4647 ISD::CvtCode Code = ISD::CVT_INVALID;
4648 switch (Intrinsic) {
Craig Topperbc680062012-04-11 04:34:11 +00004649 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Mon P Wang58fb9132008-11-10 20:54:11 +00004650 case Intrinsic::convertff: Code = ISD::CVT_FF; break;
4651 case Intrinsic::convertfsi: Code = ISD::CVT_FS; break;
4652 case Intrinsic::convertfui: Code = ISD::CVT_FU; break;
4653 case Intrinsic::convertsif: Code = ISD::CVT_SF; break;
4654 case Intrinsic::convertuif: Code = ISD::CVT_UF; break;
4655 case Intrinsic::convertss: Code = ISD::CVT_SS; break;
4656 case Intrinsic::convertsu: Code = ISD::CVT_SU; break;
4657 case Intrinsic::convertus: Code = ISD::CVT_US; break;
4658 case Intrinsic::convertuu: Code = ISD::CVT_UU; break;
4659 }
Mehdi Amini44ede332015-07-09 02:09:04 +00004660 EVT DestVT = TLI.getValueType(DAG.getDataLayout(), I.getType());
Gabor Greifeba0be72010-06-25 09:38:13 +00004661 const Value *Op1 = I.getArgOperand(0);
Andrew Trickef9de2a2013-05-25 02:42:55 +00004662 Res = DAG.getConvertRndSat(DestVT, sdl, getValue(Op1),
Bill Wendlingb99b2692009-12-22 00:40:51 +00004663 DAG.getValueType(DestVT),
4664 DAG.getValueType(getValue(Op1).getValueType()),
Gabor Greifeba0be72010-06-25 09:38:13 +00004665 getValue(I.getArgOperand(1)),
4666 getValue(I.getArgOperand(2)),
Bill Wendlingb99b2692009-12-22 00:40:51 +00004667 Code);
4668 setValue(&I, Res);
Craig Topperc0196b12014-04-14 00:51:57 +00004669 return nullptr;
Mon P Wang58fb9132008-11-10 20:54:11 +00004670 }
Dan Gohman575fad32008-09-03 16:12:24 +00004671 case Intrinsic::powi:
Andrew Trickef9de2a2013-05-25 02:42:55 +00004672 setValue(&I, ExpandPowI(sdl, getValue(I.getArgOperand(0)),
Gabor Greifeba0be72010-06-25 09:38:13 +00004673 getValue(I.getArgOperand(1)), DAG));
Craig Topperc0196b12014-04-14 00:51:57 +00004674 return nullptr;
Dale Johannesenda2d8062008-09-04 00:47:13 +00004675 case Intrinsic::log:
Eric Christopher58a24612014-10-08 09:50:54 +00004676 setValue(&I, expandLog(sdl, getValue(I.getArgOperand(0)), DAG, TLI));
Craig Topperc0196b12014-04-14 00:51:57 +00004677 return nullptr;
Dale Johannesenda2d8062008-09-04 00:47:13 +00004678 case Intrinsic::log2:
Eric Christopher58a24612014-10-08 09:50:54 +00004679 setValue(&I, expandLog2(sdl, getValue(I.getArgOperand(0)), DAG, TLI));
Craig Topperc0196b12014-04-14 00:51:57 +00004680 return nullptr;
Dale Johannesenda2d8062008-09-04 00:47:13 +00004681 case Intrinsic::log10:
Eric Christopher58a24612014-10-08 09:50:54 +00004682 setValue(&I, expandLog10(sdl, getValue(I.getArgOperand(0)), DAG, TLI));
Craig Topperc0196b12014-04-14 00:51:57 +00004683 return nullptr;
Dale Johannesenda2d8062008-09-04 00:47:13 +00004684 case Intrinsic::exp:
Eric Christopher58a24612014-10-08 09:50:54 +00004685 setValue(&I, expandExp(sdl, getValue(I.getArgOperand(0)), DAG, TLI));
Craig Topperc0196b12014-04-14 00:51:57 +00004686 return nullptr;
Dale Johannesenda2d8062008-09-04 00:47:13 +00004687 case Intrinsic::exp2:
Eric Christopher58a24612014-10-08 09:50:54 +00004688 setValue(&I, expandExp2(sdl, getValue(I.getArgOperand(0)), DAG, TLI));
Craig Topperc0196b12014-04-14 00:51:57 +00004689 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004690 case Intrinsic::pow:
Andrew Trickef9de2a2013-05-25 02:42:55 +00004691 setValue(&I, expandPow(sdl, getValue(I.getArgOperand(0)),
Eric Christopher58a24612014-10-08 09:50:54 +00004692 getValue(I.getArgOperand(1)), DAG, TLI));
Craig Topperc0196b12014-04-14 00:51:57 +00004693 return nullptr;
Craig Topperae894262012-11-16 07:48:23 +00004694 case Intrinsic::sqrt:
Peter Collingbourne913869b2012-05-28 21:48:37 +00004695 case Intrinsic::fabs:
Craig Topperae894262012-11-16 07:48:23 +00004696 case Intrinsic::sin:
4697 case Intrinsic::cos:
Dan Gohman0b3d7822012-07-26 17:43:27 +00004698 case Intrinsic::floor:
Craig Topper61d04572012-11-15 06:51:10 +00004699 case Intrinsic::ceil:
Craig Topper61d04572012-11-15 06:51:10 +00004700 case Intrinsic::trunc:
Craig Topper61d04572012-11-15 06:51:10 +00004701 case Intrinsic::rint:
Hal Finkel171817e2013-08-07 22:49:12 +00004702 case Intrinsic::nearbyint:
4703 case Intrinsic::round: {
Craig Topperae894262012-11-16 07:48:23 +00004704 unsigned Opcode;
4705 switch (Intrinsic) {
4706 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
4707 case Intrinsic::sqrt: Opcode = ISD::FSQRT; break;
4708 case Intrinsic::fabs: Opcode = ISD::FABS; break;
4709 case Intrinsic::sin: Opcode = ISD::FSIN; break;
4710 case Intrinsic::cos: Opcode = ISD::FCOS; break;
4711 case Intrinsic::floor: Opcode = ISD::FFLOOR; break;
4712 case Intrinsic::ceil: Opcode = ISD::FCEIL; break;
4713 case Intrinsic::trunc: Opcode = ISD::FTRUNC; break;
4714 case Intrinsic::rint: Opcode = ISD::FRINT; break;
4715 case Intrinsic::nearbyint: Opcode = ISD::FNEARBYINT; break;
Hal Finkel171817e2013-08-07 22:49:12 +00004716 case Intrinsic::round: Opcode = ISD::FROUND; break;
Craig Topperae894262012-11-16 07:48:23 +00004717 }
4718
Andrew Trickef9de2a2013-05-25 02:42:55 +00004719 setValue(&I, DAG.getNode(Opcode, sdl,
Craig Topper61d04572012-11-15 06:51:10 +00004720 getValue(I.getArgOperand(0)).getValueType(),
4721 getValue(I.getArgOperand(0))));
Craig Topperc0196b12014-04-14 00:51:57 +00004722 return nullptr;
Craig Topperae894262012-11-16 07:48:23 +00004723 }
Matt Arsenault7c936902014-10-21 23:01:01 +00004724 case Intrinsic::minnum:
4725 setValue(&I, DAG.getNode(ISD::FMINNUM, sdl,
4726 getValue(I.getArgOperand(0)).getValueType(),
4727 getValue(I.getArgOperand(0)),
4728 getValue(I.getArgOperand(1))));
4729 return nullptr;
4730 case Intrinsic::maxnum:
4731 setValue(&I, DAG.getNode(ISD::FMAXNUM, sdl,
4732 getValue(I.getArgOperand(0)).getValueType(),
4733 getValue(I.getArgOperand(0)),
4734 getValue(I.getArgOperand(1))));
4735 return nullptr;
Hal Finkel0c5c01aa2013-08-19 23:35:46 +00004736 case Intrinsic::copysign:
4737 setValue(&I, DAG.getNode(ISD::FCOPYSIGN, sdl,
4738 getValue(I.getArgOperand(0)).getValueType(),
4739 getValue(I.getArgOperand(0)),
4740 getValue(I.getArgOperand(1))));
Craig Topperc0196b12014-04-14 00:51:57 +00004741 return nullptr;
Cameron Zwarichf03fa182011-07-08 21:39:21 +00004742 case Intrinsic::fma:
Andrew Trickef9de2a2013-05-25 02:42:55 +00004743 setValue(&I, DAG.getNode(ISD::FMA, sdl,
Cameron Zwarichf03fa182011-07-08 21:39:21 +00004744 getValue(I.getArgOperand(0)).getValueType(),
4745 getValue(I.getArgOperand(0)),
4746 getValue(I.getArgOperand(1)),
4747 getValue(I.getArgOperand(2))));
Craig Topperc0196b12014-04-14 00:51:57 +00004748 return nullptr;
Lang Hamesa59100c2012-06-05 19:07:46 +00004749 case Intrinsic::fmuladd: {
Mehdi Amini44ede332015-07-09 02:09:04 +00004750 EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType());
Lang Hamesb8650f12012-06-22 01:09:09 +00004751 if (TM.Options.AllowFPOpFusion != FPOpFusion::Strict &&
Eric Christopher58a24612014-10-08 09:50:54 +00004752 TLI.isFMAFasterThanFMulAndFAdd(VT)) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00004753 setValue(&I, DAG.getNode(ISD::FMA, sdl,
Lang Hamesa59100c2012-06-05 19:07:46 +00004754 getValue(I.getArgOperand(0)).getValueType(),
4755 getValue(I.getArgOperand(0)),
4756 getValue(I.getArgOperand(1)),
4757 getValue(I.getArgOperand(2))));
4758 } else {
Sanjay Patela2607012015-09-16 16:31:21 +00004759 // TODO: Intrinsic calls should have fast-math-flags.
Andrew Trickef9de2a2013-05-25 02:42:55 +00004760 SDValue Mul = DAG.getNode(ISD::FMUL, sdl,
Lang Hamesa59100c2012-06-05 19:07:46 +00004761 getValue(I.getArgOperand(0)).getValueType(),
4762 getValue(I.getArgOperand(0)),
4763 getValue(I.getArgOperand(1)));
Andrew Trickef9de2a2013-05-25 02:42:55 +00004764 SDValue Add = DAG.getNode(ISD::FADD, sdl,
Lang Hamesa59100c2012-06-05 19:07:46 +00004765 getValue(I.getArgOperand(0)).getValueType(),
4766 Mul,
4767 getValue(I.getArgOperand(2)));
4768 setValue(&I, Add);
4769 }
Craig Topperc0196b12014-04-14 00:51:57 +00004770 return nullptr;
Lang Hamesa59100c2012-06-05 19:07:46 +00004771 }
Anton Korobeynikov39ed49d2010-03-14 18:42:15 +00004772 case Intrinsic::convert_to_fp16:
Tim Northoverf7a02c12014-07-21 09:13:56 +00004773 setValue(&I, DAG.getNode(ISD::BITCAST, sdl, MVT::i16,
4774 DAG.getNode(ISD::FP_ROUND, sdl, MVT::f16,
4775 getValue(I.getArgOperand(0)),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004776 DAG.getTargetConstant(0, sdl,
4777 MVT::i32))));
Craig Topperc0196b12014-04-14 00:51:57 +00004778 return nullptr;
Anton Korobeynikov39ed49d2010-03-14 18:42:15 +00004779 case Intrinsic::convert_from_fp16:
Mehdi Amini44ede332015-07-09 02:09:04 +00004780 setValue(&I, DAG.getNode(ISD::FP_EXTEND, sdl,
4781 TLI.getValueType(DAG.getDataLayout(), I.getType()),
4782 DAG.getNode(ISD::BITCAST, sdl, MVT::f16,
4783 getValue(I.getArgOperand(0)))));
Craig Topperc0196b12014-04-14 00:51:57 +00004784 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004785 case Intrinsic::pcmarker: {
Gabor Greifeba0be72010-06-25 09:38:13 +00004786 SDValue Tmp = getValue(I.getArgOperand(0));
Andrew Trickef9de2a2013-05-25 02:42:55 +00004787 DAG.setRoot(DAG.getNode(ISD::PCMARKER, sdl, MVT::Other, getRoot(), Tmp));
Craig Topperc0196b12014-04-14 00:51:57 +00004788 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004789 }
4790 case Intrinsic::readcyclecounter: {
4791 SDValue Op = getRoot();
Andrew Trickef9de2a2013-05-25 02:42:55 +00004792 Res = DAG.getNode(ISD::READCYCLECOUNTER, sdl,
Craig Topper48d114b2014-04-26 18:35:24 +00004793 DAG.getVTList(MVT::i64, MVT::Other), Op);
Bill Wendlingb99b2692009-12-22 00:40:51 +00004794 setValue(&I, Res);
4795 DAG.setRoot(Res.getValue(1));
Craig Topperc0196b12014-04-14 00:51:57 +00004796 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004797 }
Dan Gohman575fad32008-09-03 16:12:24 +00004798 case Intrinsic::bswap:
Andrew Trickef9de2a2013-05-25 02:42:55 +00004799 setValue(&I, DAG.getNode(ISD::BSWAP, sdl,
Gabor Greifeba0be72010-06-25 09:38:13 +00004800 getValue(I.getArgOperand(0)).getValueType(),
4801 getValue(I.getArgOperand(0))));
Craig Topperc0196b12014-04-14 00:51:57 +00004802 return nullptr;
James Molloy7395a812015-07-16 15:22:46 +00004803 case Intrinsic::uabsdiff:
4804 setValue(&I, DAG.getNode(ISD::UABSDIFF, sdl,
4805 getValue(I.getArgOperand(0)).getValueType(),
4806 getValue(I.getArgOperand(0)),
4807 getValue(I.getArgOperand(1))));
4808 return nullptr;
4809 case Intrinsic::sabsdiff:
4810 setValue(&I, DAG.getNode(ISD::SABSDIFF, sdl,
4811 getValue(I.getArgOperand(0)).getValueType(),
4812 getValue(I.getArgOperand(0)),
4813 getValue(I.getArgOperand(1))));
4814 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004815 case Intrinsic::cttz: {
Gabor Greifeba0be72010-06-25 09:38:13 +00004816 SDValue Arg = getValue(I.getArgOperand(0));
Chandler Carruth637cc6a2011-12-13 01:56:10 +00004817 ConstantInt *CI = cast<ConstantInt>(I.getArgOperand(1));
Owen Anderson53aa7a92009-08-10 22:56:29 +00004818 EVT Ty = Arg.getValueType();
Chandler Carruth637cc6a2011-12-13 01:56:10 +00004819 setValue(&I, DAG.getNode(CI->isZero() ? ISD::CTTZ : ISD::CTTZ_ZERO_UNDEF,
Andrew Trickef9de2a2013-05-25 02:42:55 +00004820 sdl, Ty, Arg));
Craig Topperc0196b12014-04-14 00:51:57 +00004821 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004822 }
4823 case Intrinsic::ctlz: {
Gabor Greifeba0be72010-06-25 09:38:13 +00004824 SDValue Arg = getValue(I.getArgOperand(0));
Chandler Carruth637cc6a2011-12-13 01:56:10 +00004825 ConstantInt *CI = cast<ConstantInt>(I.getArgOperand(1));
Owen Anderson53aa7a92009-08-10 22:56:29 +00004826 EVT Ty = Arg.getValueType();
Chandler Carruth637cc6a2011-12-13 01:56:10 +00004827 setValue(&I, DAG.getNode(CI->isZero() ? ISD::CTLZ : ISD::CTLZ_ZERO_UNDEF,
Andrew Trickef9de2a2013-05-25 02:42:55 +00004828 sdl, Ty, Arg));
Craig Topperc0196b12014-04-14 00:51:57 +00004829 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004830 }
4831 case Intrinsic::ctpop: {
Gabor Greifeba0be72010-06-25 09:38:13 +00004832 SDValue Arg = getValue(I.getArgOperand(0));
Owen Anderson53aa7a92009-08-10 22:56:29 +00004833 EVT Ty = Arg.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00004834 setValue(&I, DAG.getNode(ISD::CTPOP, sdl, Ty, Arg));
Craig Topperc0196b12014-04-14 00:51:57 +00004835 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004836 }
4837 case Intrinsic::stacksave: {
4838 SDValue Op = getRoot();
Mehdi Amini44ede332015-07-09 02:09:04 +00004839 Res = DAG.getNode(
4840 ISD::STACKSAVE, sdl,
4841 DAG.getVTList(TLI.getPointerTy(DAG.getDataLayout()), MVT::Other), Op);
Bill Wendlingb99b2692009-12-22 00:40:51 +00004842 setValue(&I, Res);
4843 DAG.setRoot(Res.getValue(1));
Craig Topperc0196b12014-04-14 00:51:57 +00004844 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004845 }
4846 case Intrinsic::stackrestore: {
Gabor Greifeba0be72010-06-25 09:38:13 +00004847 Res = getValue(I.getArgOperand(0));
Andrew Trickef9de2a2013-05-25 02:42:55 +00004848 DAG.setRoot(DAG.getNode(ISD::STACKRESTORE, sdl, MVT::Other, getRoot(), Res));
Craig Topperc0196b12014-04-14 00:51:57 +00004849 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004850 }
Bill Wendling13020d22008-11-18 11:01:33 +00004851 case Intrinsic::stackprotector: {
Bill Wendlingd970ea32008-11-06 02:29:10 +00004852 // Emit code into the DAG to store the stack guard onto the stack.
4853 MachineFunction &MF = DAG.getMachineFunction();
4854 MachineFrameInfo *MFI = MF.getFrameInfo();
Mehdi Amini44ede332015-07-09 02:09:04 +00004855 EVT PtrTy = TLI.getPointerTy(DAG.getDataLayout());
Akira Hatanakae5b6e0d2014-07-25 19:31:34 +00004856 SDValue Src, Chain = getRoot();
Akira Hatanaka5acc58f2014-08-07 23:08:24 +00004857 const Value *Ptr = cast<LoadInst>(I.getArgOperand(0))->getPointerOperand();
4858 const GlobalVariable *GV = dyn_cast<GlobalVariable>(Ptr);
Bill Wendlingd970ea32008-11-06 02:29:10 +00004859
Akira Hatanaka5acc58f2014-08-07 23:08:24 +00004860 // See if Ptr is a bitcast. If it is, look through it and see if we can get
4861 // global variable __stack_chk_guard.
4862 if (!GV)
4863 if (const Operator *BC = dyn_cast<Operator>(Ptr))
4864 if (BC->getOpcode() == Instruction::BitCast)
4865 GV = dyn_cast<GlobalVariable>(BC->getOperand(0));
4866
Eric Christopher58a24612014-10-08 09:50:54 +00004867 if (GV && TLI.useLoadStackGuardNode()) {
Akira Hatanakae5b6e0d2014-07-25 19:31:34 +00004868 // Emit a LOAD_STACK_GUARD node.
4869 MachineSDNode *Node = DAG.getMachineNode(TargetOpcode::LOAD_STACK_GUARD,
4870 sdl, PtrTy, Chain);
Akira Hatanaka5acc58f2014-08-07 23:08:24 +00004871 MachinePointerInfo MPInfo(GV);
Akira Hatanakae5b6e0d2014-07-25 19:31:34 +00004872 MachineInstr::mmo_iterator MemRefs = MF.allocateMemRefsArray(1);
4873 unsigned Flags = MachineMemOperand::MOLoad |
4874 MachineMemOperand::MOInvariant;
4875 *MemRefs = MF.getMachineMemOperand(MPInfo, Flags,
4876 PtrTy.getSizeInBits() / 8,
4877 DAG.getEVTAlignment(PtrTy));
4878 Node->setMemRefs(MemRefs, MemRefs + 1);
4879
4880 // Copy the guard value to a virtual register so that it can be
4881 // retrieved in the epilogue.
4882 Src = SDValue(Node, 0);
4883 const TargetRegisterClass *RC =
Eric Christopher58a24612014-10-08 09:50:54 +00004884 TLI.getRegClassFor(Src.getSimpleValueType());
Akira Hatanakae5b6e0d2014-07-25 19:31:34 +00004885 unsigned Reg = MF.getRegInfo().createVirtualRegister(RC);
4886
4887 SPDescriptor.setGuardReg(Reg);
4888 Chain = DAG.getCopyToReg(Chain, sdl, Reg, Src);
4889 } else {
4890 Src = getValue(I.getArgOperand(0)); // The guard's value.
4891 }
4892
Gabor Greifeba0be72010-06-25 09:38:13 +00004893 AllocaInst *Slot = cast<AllocaInst>(I.getArgOperand(1));
Bill Wendlingd970ea32008-11-06 02:29:10 +00004894
Bill Wendlingeb4268d2008-11-07 01:23:58 +00004895 int FI = FuncInfo.StaticAllocaMap[Slot];
Bill Wendlingd970ea32008-11-06 02:29:10 +00004896 MFI->setStackProtectorIndex(FI);
4897
4898 SDValue FIN = DAG.getFrameIndex(FI, PtrTy);
4899
4900 // Store the stack protector onto the stack.
Alex Lorenze40c8a22015-08-11 23:09:45 +00004901 Res = DAG.getStore(Chain, sdl, Src, FIN, MachinePointerInfo::getFixedStack(
4902 DAG.getMachineFunction(), FI),
Chris Lattnera4f19972010-09-21 18:58:22 +00004903 true, false, 0);
Bill Wendlingb99b2692009-12-22 00:40:51 +00004904 setValue(&I, Res);
4905 DAG.setRoot(Res);
Craig Topperc0196b12014-04-14 00:51:57 +00004906 return nullptr;
Bill Wendlingd970ea32008-11-06 02:29:10 +00004907 }
Eric Christopher7a50b282009-10-27 00:52:25 +00004908 case Intrinsic::objectsize: {
4909 // If we don't know by now, we're never going to know.
Gabor Greifeba0be72010-06-25 09:38:13 +00004910 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(1));
Eric Christopher7a50b282009-10-27 00:52:25 +00004911
4912 assert(CI && "Non-constant type in __builtin_object_size?");
4913
Gabor Greifeba0be72010-06-25 09:38:13 +00004914 SDValue Arg = getValue(I.getCalledValue());
Eric Christopher1fd4c572009-10-28 21:32:16 +00004915 EVT Ty = Arg.getValueType();
4916
Dan Gohmanf1d83042010-06-18 14:22:04 +00004917 if (CI->isZero())
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004918 Res = DAG.getConstant(-1ULL, sdl, Ty);
Eric Christopher7a50b282009-10-27 00:52:25 +00004919 else
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004920 Res = DAG.getConstant(0, sdl, Ty);
Bill Wendlingb99b2692009-12-22 00:40:51 +00004921
4922 setValue(&I, Res);
Craig Topperc0196b12014-04-14 00:51:57 +00004923 return nullptr;
Eric Christopher7a50b282009-10-27 00:52:25 +00004924 }
Justin Holewinskifff1f5f2013-05-21 14:37:16 +00004925 case Intrinsic::annotation:
4926 case Intrinsic::ptr_annotation:
4927 // Drop the intrinsic, but forward the value
4928 setValue(&I, getValue(I.getOperand(0)));
Craig Topperc0196b12014-04-14 00:51:57 +00004929 return nullptr;
Hal Finkel93046912014-07-25 21:13:35 +00004930 case Intrinsic::assume:
Dan Gohman575fad32008-09-03 16:12:24 +00004931 case Intrinsic::var_annotation:
Hal Finkel93046912014-07-25 21:13:35 +00004932 // Discard annotate attributes and assumptions
Craig Topperc0196b12014-04-14 00:51:57 +00004933 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004934
4935 case Intrinsic::init_trampoline: {
Gabor Greifeba0be72010-06-25 09:38:13 +00004936 const Function *F = cast<Function>(I.getArgOperand(1)->stripPointerCasts());
Dan Gohman575fad32008-09-03 16:12:24 +00004937
4938 SDValue Ops[6];
4939 Ops[0] = getRoot();
Gabor Greifeba0be72010-06-25 09:38:13 +00004940 Ops[1] = getValue(I.getArgOperand(0));
4941 Ops[2] = getValue(I.getArgOperand(1));
4942 Ops[3] = getValue(I.getArgOperand(2));
4943 Ops[4] = DAG.getSrcValue(I.getArgOperand(0));
Dan Gohman575fad32008-09-03 16:12:24 +00004944 Ops[5] = DAG.getSrcValue(F);
4945
Craig Topper48d114b2014-04-26 18:35:24 +00004946 Res = DAG.getNode(ISD::INIT_TRAMPOLINE, sdl, MVT::Other, Ops);
Dan Gohman575fad32008-09-03 16:12:24 +00004947
Duncan Sandsa0984362011-09-06 13:37:06 +00004948 DAG.setRoot(Res);
Craig Topperc0196b12014-04-14 00:51:57 +00004949 return nullptr;
Duncan Sandsa0984362011-09-06 13:37:06 +00004950 }
4951 case Intrinsic::adjust_trampoline: {
Andrew Trickef9de2a2013-05-25 02:42:55 +00004952 setValue(&I, DAG.getNode(ISD::ADJUST_TRAMPOLINE, sdl,
Mehdi Amini44ede332015-07-09 02:09:04 +00004953 TLI.getPointerTy(DAG.getDataLayout()),
Duncan Sandsa0984362011-09-06 13:37:06 +00004954 getValue(I.getArgOperand(0))));
Craig Topperc0196b12014-04-14 00:51:57 +00004955 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004956 }
Dan Gohman575fad32008-09-03 16:12:24 +00004957 case Intrinsic::gcroot:
4958 if (GFI) {
Bill Wendlingb6b50c62012-05-01 22:50:45 +00004959 const Value *Alloca = I.getArgOperand(0)->stripPointerCasts();
Gabor Greifeba0be72010-06-25 09:38:13 +00004960 const Constant *TypeMap = cast<Constant>(I.getArgOperand(1));
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00004961
Dan Gohman575fad32008-09-03 16:12:24 +00004962 FrameIndexSDNode *FI = cast<FrameIndexSDNode>(getValue(Alloca).getNode());
4963 GFI->addStackRoot(FI->getIndex(), TypeMap);
4964 }
Craig Topperc0196b12014-04-14 00:51:57 +00004965 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004966 case Intrinsic::gcread:
4967 case Intrinsic::gcwrite:
Torok Edwinfbcc6632009-07-14 16:55:14 +00004968 llvm_unreachable("GC failed to lower gcread/gcwrite intrinsics!");
Bill Wendlingb99b2692009-12-22 00:40:51 +00004969 case Intrinsic::flt_rounds:
Andrew Trickef9de2a2013-05-25 02:42:55 +00004970 setValue(&I, DAG.getNode(ISD::FLT_ROUNDS_, sdl, MVT::i32));
Craig Topperc0196b12014-04-14 00:51:57 +00004971 return nullptr;
Jakub Staszak3f158fd2011-07-06 18:22:43 +00004972
4973 case Intrinsic::expect: {
4974 // Just replace __builtin_expect(exp, c) with EXP.
4975 setValue(&I, getValue(I.getArgOperand(0)));
Craig Topperc0196b12014-04-14 00:51:57 +00004976 return nullptr;
Jakub Staszak3f158fd2011-07-06 18:22:43 +00004977 }
4978
Shuxin Yangcdde0592012-10-19 20:11:16 +00004979 case Intrinsic::debugtrap:
Evan Cheng74d92c12011-04-08 21:37:21 +00004980 case Intrinsic::trap: {
Akira Hatanaka56c70442015-07-02 22:13:27 +00004981 StringRef TrapFuncName =
4982 I.getAttributes()
4983 .getAttribute(AttributeSet::FunctionIndex, "trap-func-name")
4984 .getValueAsString();
Evan Cheng74d92c12011-04-08 21:37:21 +00004985 if (TrapFuncName.empty()) {
Stephen Lincfe7f352013-07-08 00:37:03 +00004986 ISD::NodeType Op = (Intrinsic == Intrinsic::trap) ?
Shuxin Yangcdde0592012-10-19 20:11:16 +00004987 ISD::TRAP : ISD::DEBUGTRAP;
Andrew Trickef9de2a2013-05-25 02:42:55 +00004988 DAG.setRoot(DAG.getNode(Op, sdl,MVT::Other, getRoot()));
Craig Topperc0196b12014-04-14 00:51:57 +00004989 return nullptr;
Evan Cheng74d92c12011-04-08 21:37:21 +00004990 }
4991 TargetLowering::ArgListTy Args;
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00004992
4993 TargetLowering::CallLoweringInfo CLI(DAG);
Mehdi Amini44ede332015-07-09 02:09:04 +00004994 CLI.setDebugLoc(sdl).setChain(getRoot()).setCallee(
4995 CallingConv::C, I.getType(),
4996 DAG.getExternalSymbol(TrapFuncName.data(),
4997 TLI.getPointerTy(DAG.getDataLayout())),
4998 std::move(Args), 0);
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00004999
Eric Christopher58a24612014-10-08 09:50:54 +00005000 std::pair<SDValue, SDValue> Result = TLI.LowerCallTo(CLI);
Evan Cheng74d92c12011-04-08 21:37:21 +00005001 DAG.setRoot(Result.second);
Craig Topperc0196b12014-04-14 00:51:57 +00005002 return nullptr;
Evan Cheng74d92c12011-04-08 21:37:21 +00005003 }
Shuxin Yangcdde0592012-10-19 20:11:16 +00005004
Bill Wendling5eee7442008-11-21 02:38:44 +00005005 case Intrinsic::uadd_with_overflow:
Bill Wendlingdb8ec2d2008-12-09 22:08:41 +00005006 case Intrinsic::sadd_with_overflow:
Bill Wendlingdb8ec2d2008-12-09 22:08:41 +00005007 case Intrinsic::usub_with_overflow:
Bill Wendlingdb8ec2d2008-12-09 22:08:41 +00005008 case Intrinsic::ssub_with_overflow:
Bill Wendlingdb8ec2d2008-12-09 22:08:41 +00005009 case Intrinsic::umul_with_overflow:
Craig Topperbc680062012-04-11 04:34:11 +00005010 case Intrinsic::smul_with_overflow: {
5011 ISD::NodeType Op;
5012 switch (Intrinsic) {
5013 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
5014 case Intrinsic::uadd_with_overflow: Op = ISD::UADDO; break;
5015 case Intrinsic::sadd_with_overflow: Op = ISD::SADDO; break;
5016 case Intrinsic::usub_with_overflow: Op = ISD::USUBO; break;
5017 case Intrinsic::ssub_with_overflow: Op = ISD::SSUBO; break;
5018 case Intrinsic::umul_with_overflow: Op = ISD::UMULO; break;
5019 case Intrinsic::smul_with_overflow: Op = ISD::SMULO; break;
5020 }
5021 SDValue Op1 = getValue(I.getArgOperand(0));
5022 SDValue Op2 = getValue(I.getArgOperand(1));
Bill Wendling74296c62008-11-21 02:03:52 +00005023
Craig Topperbc680062012-04-11 04:34:11 +00005024 SDVTList VTs = DAG.getVTList(Op1.getValueType(), MVT::i1);
Andrew Trickef9de2a2013-05-25 02:42:55 +00005025 setValue(&I, DAG.getNode(Op, sdl, VTs, Op1, Op2));
Craig Topperc0196b12014-04-14 00:51:57 +00005026 return nullptr;
Craig Topperbc680062012-04-11 04:34:11 +00005027 }
Dan Gohman575fad32008-09-03 16:12:24 +00005028 case Intrinsic::prefetch: {
Bruno Cardoso Lopesdc9ff3a2011-06-14 04:58:37 +00005029 SDValue Ops[5];
Dale Johannesene660f4d2010-10-26 23:11:10 +00005030 unsigned rw = cast<ConstantInt>(I.getArgOperand(1))->getZExtValue();
Dan Gohman575fad32008-09-03 16:12:24 +00005031 Ops[0] = getRoot();
Gabor Greifeba0be72010-06-25 09:38:13 +00005032 Ops[1] = getValue(I.getArgOperand(0));
5033 Ops[2] = getValue(I.getArgOperand(1));
5034 Ops[3] = getValue(I.getArgOperand(2));
Bruno Cardoso Lopesdc9ff3a2011-06-14 04:58:37 +00005035 Ops[4] = getValue(I.getArgOperand(3));
Andrew Trickef9de2a2013-05-25 02:42:55 +00005036 DAG.setRoot(DAG.getMemIntrinsicNode(ISD::PREFETCH, sdl,
Craig Topper206fcd42014-04-26 19:29:41 +00005037 DAG.getVTList(MVT::Other), Ops,
Dale Johannesene660f4d2010-10-26 23:11:10 +00005038 EVT::getIntegerVT(*Context, 8),
5039 MachinePointerInfo(I.getArgOperand(0)),
5040 0, /* align */
5041 false, /* volatile */
5042 rw==0, /* read */
5043 rw==1)); /* write */
Craig Topperc0196b12014-04-14 00:51:57 +00005044 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005045 }
Duncan Sandsdca0c282009-11-10 09:08:09 +00005046 case Intrinsic::lifetime_start:
Nadav Rotem7c277da2012-09-06 09:17:37 +00005047 case Intrinsic::lifetime_end: {
Nadav Rotem7c277da2012-09-06 09:17:37 +00005048 bool IsStart = (Intrinsic == Intrinsic::lifetime_start);
Nadav Rotemd753a952012-09-10 08:43:23 +00005049 // Stack coloring is not enabled in O0, discard region information.
5050 if (TM.getOptLevel() == CodeGenOpt::None)
Craig Topperc0196b12014-04-14 00:51:57 +00005051 return nullptr;
Nadav Rotem7c277da2012-09-06 09:17:37 +00005052
Nadav Rotemd753a952012-09-10 08:43:23 +00005053 SmallVector<Value *, 4> Allocas;
Mehdi Aminia28d91d2015-03-10 02:37:25 +00005054 GetUnderlyingObjects(I.getArgOperand(1), Allocas, *DL);
Nadav Rotemd753a952012-09-10 08:43:23 +00005055
Craig Toppere1c1d362013-07-03 05:11:49 +00005056 for (SmallVectorImpl<Value*>::iterator Object = Allocas.begin(),
5057 E = Allocas.end(); Object != E; ++Object) {
Nadav Rotemd753a952012-09-10 08:43:23 +00005058 AllocaInst *LifetimeObject = dyn_cast_or_null<AllocaInst>(*Object);
5059
5060 // Could not find an Alloca.
5061 if (!LifetimeObject)
5062 continue;
5063
Pete Cooper230332f2014-10-17 22:59:33 +00005064 // First check that the Alloca is static, otherwise it won't have a
5065 // valid frame index.
5066 auto SI = FuncInfo.StaticAllocaMap.find(LifetimeObject);
5067 if (SI == FuncInfo.StaticAllocaMap.end())
5068 return nullptr;
5069
5070 int FI = SI->second;
Nadav Rotemd753a952012-09-10 08:43:23 +00005071
5072 SDValue Ops[2];
5073 Ops[0] = getRoot();
Mehdi Amini44ede332015-07-09 02:09:04 +00005074 Ops[1] =
5075 DAG.getFrameIndex(FI, TLI.getPointerTy(DAG.getDataLayout()), true);
Nadav Rotemd753a952012-09-10 08:43:23 +00005076 unsigned Opcode = (IsStart ? ISD::LIFETIME_START : ISD::LIFETIME_END);
5077
Craig Topper48d114b2014-04-26 18:35:24 +00005078 Res = DAG.getNode(Opcode, sdl, MVT::Other, Ops);
Nadav Rotemd753a952012-09-10 08:43:23 +00005079 DAG.setRoot(Res);
5080 }
Craig Topperc0196b12014-04-14 00:51:57 +00005081 return nullptr;
Nadav Rotem7c277da2012-09-06 09:17:37 +00005082 }
5083 case Intrinsic::invariant_start:
Duncan Sandsdca0c282009-11-10 09:08:09 +00005084 // Discard region information.
Mehdi Amini44ede332015-07-09 02:09:04 +00005085 setValue(&I, DAG.getUNDEF(TLI.getPointerTy(DAG.getDataLayout())));
Craig Topperc0196b12014-04-14 00:51:57 +00005086 return nullptr;
Duncan Sandsdca0c282009-11-10 09:08:09 +00005087 case Intrinsic::invariant_end:
Duncan Sandsdca0c282009-11-10 09:08:09 +00005088 // Discard region information.
Craig Topperc0196b12014-04-14 00:51:57 +00005089 return nullptr;
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00005090 case Intrinsic::stackprotectorcheck: {
5091 // Do not actually emit anything for this basic block. Instead we initialize
5092 // the stack protector descriptor and export the guard variable so we can
5093 // access it in FinishBasicBlock.
5094 const BasicBlock *BB = I.getParent();
5095 SPDescriptor.initialize(BB, FuncInfo.MBBMap[BB], I);
5096 ExportFromCurrentBlock(SPDescriptor.getGuard());
5097
5098 // Flush our exports since we are going to process a terminator.
5099 (void)getControlRoot();
Craig Topperc0196b12014-04-14 00:51:57 +00005100 return nullptr;
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00005101 }
Renato Golinc0a3c1d2014-03-26 12:52:28 +00005102 case Intrinsic::clear_cache:
Eric Christopher58a24612014-10-08 09:50:54 +00005103 return TLI.getClearCacheBuiltinName();
David Majnemercde33032015-03-30 22:58:10 +00005104 case Intrinsic::eh_actions:
Mehdi Amini44ede332015-07-09 02:09:04 +00005105 setValue(&I, DAG.getUNDEF(TLI.getPointerTy(DAG.getDataLayout())));
David Majnemercde33032015-03-30 22:58:10 +00005106 return nullptr;
Nuno Lopesec9653b2012-06-28 22:30:12 +00005107 case Intrinsic::donothing:
5108 // ignore
Craig Topperc0196b12014-04-14 00:51:57 +00005109 return nullptr;
Andrew Trick74f4c742013-10-31 17:18:24 +00005110 case Intrinsic::experimental_stackmap: {
5111 visitStackmap(I);
Craig Topperc0196b12014-04-14 00:51:57 +00005112 return nullptr;
Andrew Trick74f4c742013-10-31 17:18:24 +00005113 }
5114 case Intrinsic::experimental_patchpoint_void:
5115 case Intrinsic::experimental_patchpoint_i64: {
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00005116 visitPatchpoint(&I);
Craig Topperc0196b12014-04-14 00:51:57 +00005117 return nullptr;
Andrew Trick74f4c742013-10-31 17:18:24 +00005118 }
Philip Reames1a1bdb22014-12-02 18:50:36 +00005119 case Intrinsic::experimental_gc_statepoint: {
5120 visitStatepoint(I);
5121 return nullptr;
5122 }
5123 case Intrinsic::experimental_gc_result_int:
5124 case Intrinsic::experimental_gc_result_float:
Ramkumar Ramachandra75a4f352015-01-22 20:14:38 +00005125 case Intrinsic::experimental_gc_result_ptr:
5126 case Intrinsic::experimental_gc_result: {
Philip Reames1a1bdb22014-12-02 18:50:36 +00005127 visitGCResult(I);
5128 return nullptr;
5129 }
5130 case Intrinsic::experimental_gc_relocate: {
5131 visitGCRelocate(I);
5132 return nullptr;
5133 }
Justin Bogner61ba2e32014-12-08 18:02:35 +00005134 case Intrinsic::instrprof_increment:
5135 llvm_unreachable("instrprof failed to lower an increment");
Reid Klecknere9b89312015-01-13 00:48:10 +00005136
Reid Kleckner60381792015-07-07 22:25:32 +00005137 case Intrinsic::localescape: {
Reid Klecknere9b89312015-01-13 00:48:10 +00005138 MachineFunction &MF = DAG.getMachineFunction();
5139 const TargetInstrInfo *TII = DAG.getSubtarget().getInstrInfo();
5140
Reid Kleckner60381792015-07-07 22:25:32 +00005141 // Directly emit some LOCAL_ESCAPE machine instrs. Label assignment emission
Reid Klecknercfb9ce52015-03-05 18:26:34 +00005142 // is the same on all targets.
5143 for (unsigned Idx = 0, E = I.getNumArgOperands(); Idx < E; ++Idx) {
Reid Klecknerb4019412015-04-06 18:50:38 +00005144 Value *Arg = I.getArgOperand(Idx)->stripPointerCasts();
5145 if (isa<ConstantPointerNull>(Arg))
5146 continue; // Skip null pointers. They represent a hole in index space.
5147 AllocaInst *Slot = cast<AllocaInst>(Arg);
Reid Klecknercfb9ce52015-03-05 18:26:34 +00005148 assert(FuncInfo.StaticAllocaMap.count(Slot) &&
5149 "can only escape static allocas");
5150 int FI = FuncInfo.StaticAllocaMap[Slot];
5151 MCSymbol *FrameAllocSym =
David Majnemer69132a72015-04-03 22:49:05 +00005152 MF.getMMI().getContext().getOrCreateFrameAllocSymbol(
5153 GlobalValue::getRealLinkageName(MF.getName()), Idx);
Reid Klecknercfb9ce52015-03-05 18:26:34 +00005154 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, dl,
Reid Kleckner60381792015-07-07 22:25:32 +00005155 TII->get(TargetOpcode::LOCAL_ESCAPE))
Reid Klecknercfb9ce52015-03-05 18:26:34 +00005156 .addSym(FrameAllocSym)
5157 .addFrameIndex(FI);
5158 }
Reid Klecknere9b89312015-01-13 00:48:10 +00005159
5160 return nullptr;
5161 }
5162
Reid Kleckner60381792015-07-07 22:25:32 +00005163 case Intrinsic::localrecover: {
5164 // i8* @llvm.localrecover(i8* %fn, i8* %fp, i32 %idx)
Reid Klecknere9b89312015-01-13 00:48:10 +00005165 MachineFunction &MF = DAG.getMachineFunction();
Mehdi Amini44ede332015-07-09 02:09:04 +00005166 MVT PtrVT = TLI.getPointerTy(DAG.getDataLayout(), 0);
Reid Klecknere9b89312015-01-13 00:48:10 +00005167
5168 // Get the symbol that defines the frame offset.
Reid Klecknercfb9ce52015-03-05 18:26:34 +00005169 auto *Fn = cast<Function>(I.getArgOperand(0)->stripPointerCasts());
5170 auto *Idx = cast<ConstantInt>(I.getArgOperand(2));
5171 unsigned IdxVal = unsigned(Idx->getLimitedValue(INT_MAX));
Reid Klecknere9b89312015-01-13 00:48:10 +00005172 MCSymbol *FrameAllocSym =
David Majnemer69132a72015-04-03 22:49:05 +00005173 MF.getMMI().getContext().getOrCreateFrameAllocSymbol(
5174 GlobalValue::getRealLinkageName(Fn->getName()), IdxVal);
Reid Klecknere9b89312015-01-13 00:48:10 +00005175
Rafael Espindola36b718f2015-06-22 17:46:53 +00005176 // Create a MCSymbol for the label to avoid any target lowering
Reid Klecknere9b89312015-01-13 00:48:10 +00005177 // that would make this PC relative.
Rafael Espindola36b718f2015-06-22 17:46:53 +00005178 SDValue OffsetSym = DAG.getMCSymbol(FrameAllocSym, PtrVT);
Reid Klecknere9b89312015-01-13 00:48:10 +00005179 SDValue OffsetVal =
Reid Kleckner60381792015-07-07 22:25:32 +00005180 DAG.getNode(ISD::LOCAL_RECOVER, sdl, PtrVT, OffsetSym);
Reid Klecknere9b89312015-01-13 00:48:10 +00005181
5182 // Add the offset to the FP.
5183 Value *FP = I.getArgOperand(1);
5184 SDValue FPVal = getValue(FP);
5185 SDValue Add = DAG.getNode(ISD::ADD, sdl, PtrVT, FPVal, OffsetVal);
5186 setValue(&I, Add);
5187
5188 return nullptr;
5189 }
Andrew Kaylor78b53db2015-02-10 19:52:43 +00005190 case Intrinsic::eh_begincatch:
5191 case Intrinsic::eh_endcatch:
5192 llvm_unreachable("begin/end catch intrinsics not lowered in codegen");
Reid Klecknercfbfe6f2015-04-24 20:25:05 +00005193 case Intrinsic::eh_exceptioncode: {
5194 unsigned Reg = TLI.getExceptionPointerRegister();
5195 assert(Reg && "cannot get exception code on this platform");
Mehdi Amini44ede332015-07-09 02:09:04 +00005196 MVT PtrVT = TLI.getPointerTy(DAG.getDataLayout());
Reid Klecknercfbfe6f2015-04-24 20:25:05 +00005197 const TargetRegisterClass *PtrRC = TLI.getRegClassFor(PtrVT);
Reid Kleckner0e288232015-08-27 23:27:47 +00005198 assert(FuncInfo.MBB->isEHPad() && "eh.exceptioncode in non-lpad");
Reid Klecknercfbfe6f2015-04-24 20:25:05 +00005199 unsigned VReg = FuncInfo.MBB->addLiveIn(Reg, PtrRC);
5200 SDValue N =
5201 DAG.getCopyFromReg(DAG.getEntryNode(), getCurSDLoc(), VReg, PtrVT);
5202 N = DAG.getZExtOrTrunc(N, getCurSDLoc(), MVT::i32);
5203 setValue(&I, N);
5204 return nullptr;
5205 }
Dan Gohman575fad32008-09-03 16:12:24 +00005206 }
5207}
5208
Juergen Ributzkafd4633e2014-10-16 21:26:35 +00005209std::pair<SDValue, SDValue>
5210SelectionDAGBuilder::lowerInvokable(TargetLowering::CallLoweringInfo &CLI,
Reid Kleckner51189f0a2015-09-08 23:28:38 +00005211 const BasicBlock *EHPadBB) {
Chris Lattnerfb964e52010-04-05 06:19:28 +00005212 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Craig Topperc0196b12014-04-14 00:51:57 +00005213 MCSymbol *BeginLabel = nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005214
Reid Kleckner51189f0a2015-09-08 23:28:38 +00005215 if (EHPadBB) {
Dan Gohman575fad32008-09-03 16:12:24 +00005216 // Insert a label before the invoke call to mark the try range. This can be
5217 // used to detect deletion of the invoke via the MachineModuleInfo.
Jim Grosbach6f482002015-05-18 18:43:14 +00005218 BeginLabel = MMI.getContext().createTempSymbol();
Jim Grosbach693e36a2009-08-11 00:09:57 +00005219
Jim Grosbach54c05302010-01-28 01:45:32 +00005220 // For SjLj, keep track of which landing pads go with which invokes
5221 // so as to maintain the ordering of pads in the LSDA.
Chris Lattnerfb964e52010-04-05 06:19:28 +00005222 unsigned CallSiteIndex = MMI.getCurrentCallSite();
Jim Grosbach54c05302010-01-28 01:45:32 +00005223 if (CallSiteIndex) {
Chris Lattnerfb964e52010-04-05 06:19:28 +00005224 MMI.setCallSiteBeginLabel(BeginLabel, CallSiteIndex);
Reid Kleckner51189f0a2015-09-08 23:28:38 +00005225 LPadToCallSiteMap[FuncInfo.MBBMap[EHPadBB]].push_back(CallSiteIndex);
Bill Wendling3d11aa72011-10-04 22:00:35 +00005226
Jim Grosbach54c05302010-01-28 01:45:32 +00005227 // Now that the call site is handled, stop tracking it.
Chris Lattnerfb964e52010-04-05 06:19:28 +00005228 MMI.setCurrentCallSite(0);
Jim Grosbach54c05302010-01-28 01:45:32 +00005229 }
5230
Dan Gohman575fad32008-09-03 16:12:24 +00005231 // Both PendingLoads and PendingExports must be flushed here;
5232 // this call might not return.
5233 (void)getRoot();
Andrew Trickef9de2a2013-05-25 02:42:55 +00005234 DAG.setRoot(DAG.getEHLabel(getCurSDLoc(), getControlRoot(), BeginLabel));
Juergen Ributzkafd4633e2014-10-16 21:26:35 +00005235
5236 CLI.setChain(getRoot());
Dan Gohman575fad32008-09-03 16:12:24 +00005237 }
Eric Christopher2b214e72015-01-27 01:01:36 +00005238 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
5239 std::pair<SDValue, SDValue> Result = TLI.LowerCallTo(CLI);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00005240
Juergen Ributzkafd4633e2014-10-16 21:26:35 +00005241 assert((CLI.IsTailCall || Result.second.getNode()) &&
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00005242 "Non-null chain expected with non-tail call!");
5243 assert((Result.second.getNode() || !Result.first.getNode()) &&
5244 "Null value expected with tail call!");
Bill Wendlinga4d7df72009-12-22 00:50:32 +00005245
Evan Cheng8d68ebd2011-04-01 19:42:22 +00005246 if (!Result.second.getNode()) {
Andrew Trick74f4c742013-10-31 17:18:24 +00005247 // As a special case, a null chain means that a tail call has been emitted
5248 // and the DAG root is already updated.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00005249 HasTailCall = true;
Tim Northoverdab4db52013-07-06 12:58:45 +00005250
5251 // Since there's no actual continuation from this block, nothing can be
5252 // relying on us setting vregs for them.
5253 PendingExports.clear();
Evan Cheng8d68ebd2011-04-01 19:42:22 +00005254 } else {
5255 DAG.setRoot(Result.second);
Evan Cheng8d68ebd2011-04-01 19:42:22 +00005256 }
Dan Gohman575fad32008-09-03 16:12:24 +00005257
Reid Kleckner51189f0a2015-09-08 23:28:38 +00005258 if (EHPadBB) {
Dan Gohman575fad32008-09-03 16:12:24 +00005259 // Insert a label at the end of the invoke call to mark the try range. This
5260 // can be used to detect deletion of the invoke via the MachineModuleInfo.
Jim Grosbach6f482002015-05-18 18:43:14 +00005261 MCSymbol *EndLabel = MMI.getContext().createTempSymbol();
Andrew Trickef9de2a2013-05-25 02:42:55 +00005262 DAG.setRoot(DAG.getEHLabel(getCurSDLoc(), getRoot(), EndLabel));
Dan Gohman575fad32008-09-03 16:12:24 +00005263
5264 // Inform MachineModuleInfo of range.
Reid Kleckner51189f0a2015-09-08 23:28:38 +00005265 MMI.addInvoke(FuncInfo.MBBMap[EHPadBB], BeginLabel, EndLabel);
Dan Gohman575fad32008-09-03 16:12:24 +00005266 }
Juergen Ributzkafd4633e2014-10-16 21:26:35 +00005267
5268 return Result;
5269}
5270
5271void SelectionDAGBuilder::LowerCallTo(ImmutableCallSite CS, SDValue Callee,
5272 bool isTailCall,
Reid Kleckner51189f0a2015-09-08 23:28:38 +00005273 const BasicBlock *EHPadBB) {
Juergen Ributzkafd4633e2014-10-16 21:26:35 +00005274 PointerType *PT = cast<PointerType>(CS.getCalledValue()->getType());
5275 FunctionType *FTy = cast<FunctionType>(PT->getElementType());
5276 Type *RetTy = FTy->getReturnType();
5277
5278 TargetLowering::ArgListTy Args;
5279 TargetLowering::ArgListEntry Entry;
5280 Args.reserve(CS.arg_size());
5281
5282 for (ImmutableCallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end();
5283 i != e; ++i) {
5284 const Value *V = *i;
5285
5286 // Skip empty types
5287 if (V->getType()->isEmptyTy())
5288 continue;
5289
5290 SDValue ArgNode = getValue(V);
5291 Entry.Node = ArgNode; Entry.Ty = V->getType();
5292
5293 // Skip the first return-type Attribute to get to params.
5294 Entry.setAttributes(&CS, i - CS.arg_begin() + 1);
5295 Args.push_back(Entry);
Ahmed Bougachafaf80652015-03-27 20:35:49 +00005296
5297 // If we have an explicit sret argument that is an Instruction, (i.e., it
5298 // might point to function-local memory), we can't meaningfully tail-call.
5299 if (Entry.isSRet && isa<Instruction>(V))
5300 isTailCall = false;
Juergen Ributzkafd4633e2014-10-16 21:26:35 +00005301 }
5302
5303 // Check if target-independent constraints permit a tail call here.
5304 // Target-dependent constraints are checked within TLI->LowerCallTo.
5305 if (isTailCall && !isInTailCallPosition(CS, DAG.getTarget()))
5306 isTailCall = false;
5307
5308 TargetLowering::CallLoweringInfo CLI(DAG);
5309 CLI.setDebugLoc(getCurSDLoc()).setChain(getRoot())
5310 .setCallee(RetTy, FTy, Callee, std::move(Args), CS)
5311 .setTailCall(isTailCall);
Reid Kleckner51189f0a2015-09-08 23:28:38 +00005312 std::pair<SDValue, SDValue> Result = lowerInvokable(CLI, EHPadBB);
Juergen Ributzkafd4633e2014-10-16 21:26:35 +00005313
5314 if (Result.first.getNode())
5315 setValue(CS.getInstruction(), Result.first);
Dan Gohman575fad32008-09-03 16:12:24 +00005316}
5317
Chris Lattner1a32ede2009-12-24 00:37:38 +00005318/// IsOnlyUsedInZeroEqualityComparison - Return true if it only matters that the
5319/// value is equal or not-equal to zero.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005320static bool IsOnlyUsedInZeroEqualityComparison(const Value *V) {
Chandler Carruthcdf47882014-03-09 03:16:01 +00005321 for (const User *U : V->users()) {
5322 if (const ICmpInst *IC = dyn_cast<ICmpInst>(U))
Chris Lattner1a32ede2009-12-24 00:37:38 +00005323 if (IC->isEquality())
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005324 if (const Constant *C = dyn_cast<Constant>(IC->getOperand(1)))
Chris Lattner1a32ede2009-12-24 00:37:38 +00005325 if (C->isNullValue())
5326 continue;
5327 // Unknown instruction.
5328 return false;
5329 }
5330 return true;
5331}
5332
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005333static SDValue getMemCmpLoad(const Value *PtrVal, MVT LoadVT,
Chris Lattner229907c2011-07-18 04:54:35 +00005334 Type *LoadTy,
Chris Lattner1a32ede2009-12-24 00:37:38 +00005335 SelectionDAGBuilder &Builder) {
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005336
Chris Lattner1a32ede2009-12-24 00:37:38 +00005337 // Check to see if this load can be trivially constant folded, e.g. if the
5338 // input is from a string literal.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005339 if (const Constant *LoadInput = dyn_cast<Constant>(PtrVal)) {
Chris Lattner1a32ede2009-12-24 00:37:38 +00005340 // Cast pointer to the type we really want to load.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005341 LoadInput = ConstantExpr::getBitCast(const_cast<Constant *>(LoadInput),
Chris Lattner1a32ede2009-12-24 00:37:38 +00005342 PointerType::getUnqual(LoadTy));
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005343
Mehdi Aminia28d91d2015-03-10 02:37:25 +00005344 if (const Constant *LoadCst = ConstantFoldLoadFromConstPtr(
5345 const_cast<Constant *>(LoadInput), *Builder.DL))
Chris Lattner1a32ede2009-12-24 00:37:38 +00005346 return Builder.getValue(LoadCst);
5347 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005348
Chris Lattner1a32ede2009-12-24 00:37:38 +00005349 // Otherwise, we have to emit the load. If the pointer is to unfoldable but
5350 // still constant memory, the input chain can be the entry node.
5351 SDValue Root;
5352 bool ConstantMemory = false;
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005353
Chris Lattner1a32ede2009-12-24 00:37:38 +00005354 // Do not serialize (non-volatile) loads of constant memory with anything.
5355 if (Builder.AA->pointsToConstantMemory(PtrVal)) {
5356 Root = Builder.DAG.getEntryNode();
5357 ConstantMemory = true;
5358 } else {
5359 // Do not serialize non-volatile loads against each other.
5360 Root = Builder.DAG.getRoot();
5361 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005362
Chris Lattner1a32ede2009-12-24 00:37:38 +00005363 SDValue Ptr = Builder.getValue(PtrVal);
Andrew Trickef9de2a2013-05-25 02:42:55 +00005364 SDValue LoadVal = Builder.DAG.getLoad(LoadVT, Builder.getCurSDLoc(), Root,
Chris Lattner1ffcf522010-09-21 16:36:31 +00005365 Ptr, MachinePointerInfo(PtrVal),
David Greene39c6d012010-02-15 17:00:31 +00005366 false /*volatile*/,
Stephen Lincfe7f352013-07-08 00:37:03 +00005367 false /*nontemporal*/,
Pete Cooper82cd9e82011-11-08 18:42:53 +00005368 false /*isinvariant*/, 1 /* align=1 */);
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005369
Chris Lattner1a32ede2009-12-24 00:37:38 +00005370 if (!ConstantMemory)
5371 Builder.PendingLoads.push_back(LoadVal.getValue(1));
5372 return LoadVal;
5373}
5374
Richard Sandiforde3827752013-08-16 10:55:47 +00005375/// processIntegerCallValue - Record the value for an instruction that
5376/// produces an integer result, converting the type where necessary.
5377void SelectionDAGBuilder::processIntegerCallValue(const Instruction &I,
5378 SDValue Value,
5379 bool IsSigned) {
Mehdi Amini44ede332015-07-09 02:09:04 +00005380 EVT VT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
5381 I.getType(), true);
Richard Sandiforde3827752013-08-16 10:55:47 +00005382 if (IsSigned)
5383 Value = DAG.getSExtOrTrunc(Value, getCurSDLoc(), VT);
5384 else
5385 Value = DAG.getZExtOrTrunc(Value, getCurSDLoc(), VT);
5386 setValue(&I, Value);
5387}
Chris Lattner1a32ede2009-12-24 00:37:38 +00005388
5389/// visitMemCmpCall - See if we can lower a call to memcmp in an optimized form.
5390/// If so, return true and lower it, otherwise return false and it will be
5391/// lowered like a normal call.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005392bool SelectionDAGBuilder::visitMemCmpCall(const CallInst &I) {
Chris Lattner1a32ede2009-12-24 00:37:38 +00005393 // Verify that the prototype makes sense. int memcmp(void*,void*,size_t)
Gabor Greiff69acfe2010-06-30 12:55:46 +00005394 if (I.getNumArgOperands() != 3)
Chris Lattner1a32ede2009-12-24 00:37:38 +00005395 return false;
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005396
Gabor Greifeba0be72010-06-25 09:38:13 +00005397 const Value *LHS = I.getArgOperand(0), *RHS = I.getArgOperand(1);
Duncan Sands19d0b472010-02-16 11:11:14 +00005398 if (!LHS->getType()->isPointerTy() || !RHS->getType()->isPointerTy() ||
Gabor Greifeba0be72010-06-25 09:38:13 +00005399 !I.getArgOperand(2)->getType()->isIntegerTy() ||
Duncan Sands19d0b472010-02-16 11:11:14 +00005400 !I.getType()->isIntegerTy())
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005401 return false;
5402
Richard Sandiforde3827752013-08-16 10:55:47 +00005403 const Value *Size = I.getArgOperand(2);
5404 const ConstantInt *CSize = dyn_cast<ConstantInt>(Size);
5405 if (CSize && CSize->getZExtValue() == 0) {
Mehdi Amini44ede332015-07-09 02:09:04 +00005406 EVT CallVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
5407 I.getType(), true);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00005408 setValue(&I, DAG.getConstant(0, getCurSDLoc(), CallVT));
Richard Sandiford564681c2013-08-12 10:28:10 +00005409 return true;
5410 }
5411
Richard Sandiford564681c2013-08-12 10:28:10 +00005412 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo();
5413 std::pair<SDValue, SDValue> Res =
5414 TSI.EmitTargetCodeForMemcmp(DAG, getCurSDLoc(), DAG.getRoot(),
Richard Sandiforde3827752013-08-16 10:55:47 +00005415 getValue(LHS), getValue(RHS), getValue(Size),
5416 MachinePointerInfo(LHS),
5417 MachinePointerInfo(RHS));
Richard Sandiford564681c2013-08-12 10:28:10 +00005418 if (Res.first.getNode()) {
Richard Sandiforde3827752013-08-16 10:55:47 +00005419 processIntegerCallValue(I, Res.first, true);
5420 PendingLoads.push_back(Res.second);
Richard Sandiford564681c2013-08-12 10:28:10 +00005421 return true;
5422 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005423
Chris Lattner1a32ede2009-12-24 00:37:38 +00005424 // memcmp(S1,S2,2) != 0 -> (*(short*)LHS != *(short*)RHS) != 0
5425 // memcmp(S1,S2,4) != 0 -> (*(int*)LHS != *(int*)RHS) != 0
Richard Sandiforde3827752013-08-16 10:55:47 +00005426 if (CSize && IsOnlyUsedInZeroEqualityComparison(&I)) {
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005427 bool ActuallyDoIt = true;
5428 MVT LoadVT;
Chris Lattner229907c2011-07-18 04:54:35 +00005429 Type *LoadTy;
Richard Sandiforde3827752013-08-16 10:55:47 +00005430 switch (CSize->getZExtValue()) {
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005431 default:
5432 LoadVT = MVT::Other;
Craig Topperc0196b12014-04-14 00:51:57 +00005433 LoadTy = nullptr;
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005434 ActuallyDoIt = false;
5435 break;
5436 case 2:
5437 LoadVT = MVT::i16;
Richard Sandiforde3827752013-08-16 10:55:47 +00005438 LoadTy = Type::getInt16Ty(CSize->getContext());
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005439 break;
5440 case 4:
5441 LoadVT = MVT::i32;
Richard Sandiforde3827752013-08-16 10:55:47 +00005442 LoadTy = Type::getInt32Ty(CSize->getContext());
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005443 break;
5444 case 8:
5445 LoadVT = MVT::i64;
Richard Sandiforde3827752013-08-16 10:55:47 +00005446 LoadTy = Type::getInt64Ty(CSize->getContext());
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005447 break;
5448 /*
5449 case 16:
5450 LoadVT = MVT::v4i32;
Richard Sandiforde3827752013-08-16 10:55:47 +00005451 LoadTy = Type::getInt32Ty(CSize->getContext());
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005452 LoadTy = VectorType::get(LoadTy, 4);
5453 break;
5454 */
5455 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005456
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005457 // This turns into unaligned loads. We only do this if the target natively
5458 // supports the MVT we'll be loading or if it is small enough (<= 4) that
5459 // we'll only produce a small number of byte loads.
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005460
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005461 // Require that we can find a legal MVT, and only do this if the target
5462 // supports unaligned loads of that type. Expanding into byte loads would
5463 // bloat the code.
Eric Christopher58a24612014-10-08 09:50:54 +00005464 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Richard Sandiforde3827752013-08-16 10:55:47 +00005465 if (ActuallyDoIt && CSize->getZExtValue() > 4) {
Matt Arsenault1b55dd92014-02-05 23:16:05 +00005466 unsigned DstAS = LHS->getType()->getPointerAddressSpace();
5467 unsigned SrcAS = RHS->getType()->getPointerAddressSpace();
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005468 // TODO: Handle 5 byte compare as 4-byte + 1 byte.
5469 // TODO: Handle 8 byte compare on x86-32 as two 32-bit loads.
Matt Arsenault6f2a5262014-07-27 17:46:40 +00005470 // TODO: Check alignment of src and dest ptrs.
Eric Christopher58a24612014-10-08 09:50:54 +00005471 if (!TLI.isTypeLegal(LoadVT) ||
5472 !TLI.allowsMisalignedMemoryAccesses(LoadVT, SrcAS) ||
5473 !TLI.allowsMisalignedMemoryAccesses(LoadVT, DstAS))
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005474 ActuallyDoIt = false;
5475 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005476
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005477 if (ActuallyDoIt) {
5478 SDValue LHSVal = getMemCmpLoad(LHS, LoadVT, LoadTy, *this);
5479 SDValue RHSVal = getMemCmpLoad(RHS, LoadVT, LoadTy, *this);
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005480
Andrew Trickef9de2a2013-05-25 02:42:55 +00005481 SDValue Res = DAG.getSetCC(getCurSDLoc(), MVT::i1, LHSVal, RHSVal,
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005482 ISD::SETNE);
Richard Sandiforde3827752013-08-16 10:55:47 +00005483 processIntegerCallValue(I, Res, false);
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005484 return true;
5485 }
Chris Lattner1a32ede2009-12-24 00:37:38 +00005486 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005487
5488
Chris Lattner1a32ede2009-12-24 00:37:38 +00005489 return false;
5490}
5491
Richard Sandiford6f6d5512013-08-20 09:38:48 +00005492/// visitMemChrCall -- See if we can lower a memchr call into an optimized
5493/// form. If so, return true and lower it, otherwise return false and it
5494/// will be lowered like a normal call.
5495bool SelectionDAGBuilder::visitMemChrCall(const CallInst &I) {
5496 // Verify that the prototype makes sense. void *memchr(void *, int, size_t)
5497 if (I.getNumArgOperands() != 3)
5498 return false;
5499
5500 const Value *Src = I.getArgOperand(0);
5501 const Value *Char = I.getArgOperand(1);
5502 const Value *Length = I.getArgOperand(2);
5503 if (!Src->getType()->isPointerTy() ||
5504 !Char->getType()->isIntegerTy() ||
5505 !Length->getType()->isIntegerTy() ||
5506 !I.getType()->isPointerTy())
5507 return false;
5508
5509 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo();
5510 std::pair<SDValue, SDValue> Res =
5511 TSI.EmitTargetCodeForMemchr(DAG, getCurSDLoc(), DAG.getRoot(),
5512 getValue(Src), getValue(Char), getValue(Length),
5513 MachinePointerInfo(Src));
5514 if (Res.first.getNode()) {
5515 setValue(&I, Res.first);
5516 PendingLoads.push_back(Res.second);
5517 return true;
5518 }
5519
5520 return false;
5521}
5522
Richard Sandifordbb83a502013-08-16 11:29:37 +00005523/// visitStrCpyCall -- See if we can lower a strcpy or stpcpy call into an
5524/// optimized form. If so, return true and lower it, otherwise return false
5525/// and it will be lowered like a normal call.
5526bool SelectionDAGBuilder::visitStrCpyCall(const CallInst &I, bool isStpcpy) {
5527 // Verify that the prototype makes sense. char *strcpy(char *, char *)
5528 if (I.getNumArgOperands() != 2)
5529 return false;
5530
5531 const Value *Arg0 = I.getArgOperand(0), *Arg1 = I.getArgOperand(1);
5532 if (!Arg0->getType()->isPointerTy() ||
5533 !Arg1->getType()->isPointerTy() ||
5534 !I.getType()->isPointerTy())
5535 return false;
5536
5537 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo();
5538 std::pair<SDValue, SDValue> Res =
5539 TSI.EmitTargetCodeForStrcpy(DAG, getCurSDLoc(), getRoot(),
5540 getValue(Arg0), getValue(Arg1),
5541 MachinePointerInfo(Arg0),
5542 MachinePointerInfo(Arg1), isStpcpy);
5543 if (Res.first.getNode()) {
5544 setValue(&I, Res.first);
5545 DAG.setRoot(Res.second);
5546 return true;
5547 }
5548
5549 return false;
5550}
5551
Richard Sandifordca232712013-08-16 11:21:54 +00005552/// visitStrCmpCall - See if we can lower a call to strcmp in an optimized form.
5553/// If so, return true and lower it, otherwise return false and it will be
5554/// lowered like a normal call.
5555bool SelectionDAGBuilder::visitStrCmpCall(const CallInst &I) {
5556 // Verify that the prototype makes sense. int strcmp(void*,void*)
5557 if (I.getNumArgOperands() != 2)
5558 return false;
5559
5560 const Value *Arg0 = I.getArgOperand(0), *Arg1 = I.getArgOperand(1);
5561 if (!Arg0->getType()->isPointerTy() ||
5562 !Arg1->getType()->isPointerTy() ||
5563 !I.getType()->isIntegerTy())
5564 return false;
5565
5566 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo();
5567 std::pair<SDValue, SDValue> Res =
5568 TSI.EmitTargetCodeForStrcmp(DAG, getCurSDLoc(), DAG.getRoot(),
5569 getValue(Arg0), getValue(Arg1),
5570 MachinePointerInfo(Arg0),
5571 MachinePointerInfo(Arg1));
5572 if (Res.first.getNode()) {
5573 processIntegerCallValue(I, Res.first, true);
5574 PendingLoads.push_back(Res.second);
5575 return true;
5576 }
5577
5578 return false;
5579}
5580
Richard Sandiford0dec06a2013-08-16 11:41:43 +00005581/// visitStrLenCall -- See if we can lower a strlen call into an optimized
5582/// form. If so, return true and lower it, otherwise return false and it
5583/// will be lowered like a normal call.
5584bool SelectionDAGBuilder::visitStrLenCall(const CallInst &I) {
5585 // Verify that the prototype makes sense. size_t strlen(char *)
5586 if (I.getNumArgOperands() != 1)
5587 return false;
5588
5589 const Value *Arg0 = I.getArgOperand(0);
5590 if (!Arg0->getType()->isPointerTy() || !I.getType()->isIntegerTy())
5591 return false;
5592
5593 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo();
5594 std::pair<SDValue, SDValue> Res =
5595 TSI.EmitTargetCodeForStrlen(DAG, getCurSDLoc(), DAG.getRoot(),
5596 getValue(Arg0), MachinePointerInfo(Arg0));
5597 if (Res.first.getNode()) {
5598 processIntegerCallValue(I, Res.first, false);
5599 PendingLoads.push_back(Res.second);
5600 return true;
5601 }
5602
5603 return false;
5604}
5605
5606/// visitStrNLenCall -- See if we can lower a strnlen call into an optimized
5607/// form. If so, return true and lower it, otherwise return false and it
5608/// will be lowered like a normal call.
5609bool SelectionDAGBuilder::visitStrNLenCall(const CallInst &I) {
5610 // Verify that the prototype makes sense. size_t strnlen(char *, size_t)
5611 if (I.getNumArgOperands() != 2)
5612 return false;
5613
5614 const Value *Arg0 = I.getArgOperand(0), *Arg1 = I.getArgOperand(1);
5615 if (!Arg0->getType()->isPointerTy() ||
5616 !Arg1->getType()->isIntegerTy() ||
5617 !I.getType()->isIntegerTy())
5618 return false;
5619
5620 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo();
5621 std::pair<SDValue, SDValue> Res =
5622 TSI.EmitTargetCodeForStrnlen(DAG, getCurSDLoc(), DAG.getRoot(),
5623 getValue(Arg0), getValue(Arg1),
5624 MachinePointerInfo(Arg0));
5625 if (Res.first.getNode()) {
5626 processIntegerCallValue(I, Res.first, false);
5627 PendingLoads.push_back(Res.second);
5628 return true;
5629 }
5630
5631 return false;
5632}
5633
Bob Wilson874886c2012-08-03 23:29:17 +00005634/// visitUnaryFloatCall - If a call instruction is a unary floating-point
5635/// operation (as expected), translate it to an SDNode with the specified opcode
5636/// and return true.
5637bool SelectionDAGBuilder::visitUnaryFloatCall(const CallInst &I,
5638 unsigned Opcode) {
5639 // Sanity check that it really is a unary floating-point call.
5640 if (I.getNumArgOperands() != 1 ||
5641 !I.getArgOperand(0)->getType()->isFloatingPointTy() ||
5642 I.getType() != I.getArgOperand(0)->getType() ||
5643 !I.onlyReadsMemory())
5644 return false;
5645
5646 SDValue Tmp = getValue(I.getArgOperand(0));
Andrew Trickef9de2a2013-05-25 02:42:55 +00005647 setValue(&I, DAG.getNode(Opcode, getCurSDLoc(), Tmp.getValueType(), Tmp));
Bob Wilson874886c2012-08-03 23:29:17 +00005648 return true;
5649}
Chris Lattner1a32ede2009-12-24 00:37:38 +00005650
Matt Arsenault4b7bd2d2014-10-24 18:13:10 +00005651/// visitBinaryFloatCall - If a call instruction is a binary floating-point
Matt Arsenault7c936902014-10-21 23:01:01 +00005652/// operation (as expected), translate it to an SDNode with the specified opcode
5653/// and return true.
5654bool SelectionDAGBuilder::visitBinaryFloatCall(const CallInst &I,
5655 unsigned Opcode) {
Matt Arsenault4b7bd2d2014-10-24 18:13:10 +00005656 // Sanity check that it really is a binary floating-point call.
Matt Arsenault7c936902014-10-21 23:01:01 +00005657 if (I.getNumArgOperands() != 2 ||
5658 !I.getArgOperand(0)->getType()->isFloatingPointTy() ||
5659 I.getType() != I.getArgOperand(0)->getType() ||
5660 I.getType() != I.getArgOperand(1)->getType() ||
5661 !I.onlyReadsMemory())
5662 return false;
5663
5664 SDValue Tmp0 = getValue(I.getArgOperand(0));
5665 SDValue Tmp1 = getValue(I.getArgOperand(1));
5666 EVT VT = Tmp0.getValueType();
5667 setValue(&I, DAG.getNode(Opcode, getCurSDLoc(), VT, Tmp0, Tmp1));
5668 return true;
5669}
5670
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005671void SelectionDAGBuilder::visitCall(const CallInst &I) {
Chris Lattner2c0315a2010-07-05 05:36:21 +00005672 // Handle inline assembly differently.
5673 if (isa<InlineAsm>(I.getCalledValue())) {
5674 visitInlineAsm(&I);
5675 return;
5676 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00005677
Michael J. Spencer0e36e032010-10-21 20:49:23 +00005678 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Michael J. Spencer8b98bf22012-02-22 19:06:13 +00005679 ComputeUsesVAFloatArgument(I, &MMI);
Michael J. Spencer0e36e032010-10-21 20:49:23 +00005680
Craig Topperc0196b12014-04-14 00:51:57 +00005681 const char *RenameFn = nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005682 if (Function *F = I.getCalledFunction()) {
5683 if (F->isDeclaration()) {
Chris Lattner2c0315a2010-07-05 05:36:21 +00005684 if (const TargetIntrinsicInfo *II = TM.getIntrinsicInfo()) {
Dale Johannesenb842d522009-02-05 01:49:45 +00005685 if (unsigned IID = II->getIntrinsicID(F)) {
5686 RenameFn = visitIntrinsicCall(I, IID);
5687 if (!RenameFn)
5688 return;
5689 }
5690 }
Pete Cooper9e1d3352015-05-20 17:16:39 +00005691 if (Intrinsic::ID IID = F->getIntrinsicID()) {
Dan Gohman575fad32008-09-03 16:12:24 +00005692 RenameFn = visitIntrinsicCall(I, IID);
5693 if (!RenameFn)
5694 return;
5695 }
5696 }
5697
5698 // Check for well-known libc/libm calls. If the function is internal, it
5699 // can't be a library call.
Bob Wilson871701c2012-08-03 21:26:24 +00005700 LibFunc::Func Func;
5701 if (!F->hasLocalLinkage() && F->hasName() &&
5702 LibInfo->getLibFunc(F->getName(), Func) &&
5703 LibInfo->hasOptimizedCodeGen(Func)) {
5704 switch (Func) {
5705 default: break;
5706 case LibFunc::copysign:
5707 case LibFunc::copysignf:
5708 case LibFunc::copysignl:
Gabor Greiff69acfe2010-06-30 12:55:46 +00005709 if (I.getNumArgOperands() == 2 && // Basic sanity checks.
Gabor Greifeba0be72010-06-25 09:38:13 +00005710 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5711 I.getType() == I.getArgOperand(0)->getType() &&
Bob Wilson874886c2012-08-03 23:29:17 +00005712 I.getType() == I.getArgOperand(1)->getType() &&
5713 I.onlyReadsMemory()) {
Gabor Greifeba0be72010-06-25 09:38:13 +00005714 SDValue LHS = getValue(I.getArgOperand(0));
5715 SDValue RHS = getValue(I.getArgOperand(1));
Andrew Trickef9de2a2013-05-25 02:42:55 +00005716 setValue(&I, DAG.getNode(ISD::FCOPYSIGN, getCurSDLoc(),
Bill Wendling0602f392009-12-23 01:28:19 +00005717 LHS.getValueType(), LHS, RHS));
Dan Gohman575fad32008-09-03 16:12:24 +00005718 return;
5719 }
Bob Wilson871701c2012-08-03 21:26:24 +00005720 break;
5721 case LibFunc::fabs:
5722 case LibFunc::fabsf:
5723 case LibFunc::fabsl:
Bob Wilson874886c2012-08-03 23:29:17 +00005724 if (visitUnaryFloatCall(I, ISD::FABS))
Dan Gohman575fad32008-09-03 16:12:24 +00005725 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005726 break;
Matt Arsenault7c936902014-10-21 23:01:01 +00005727 case LibFunc::fmin:
5728 case LibFunc::fminf:
5729 case LibFunc::fminl:
5730 if (visitBinaryFloatCall(I, ISD::FMINNUM))
5731 return;
5732 break;
5733 case LibFunc::fmax:
5734 case LibFunc::fmaxf:
5735 case LibFunc::fmaxl:
5736 if (visitBinaryFloatCall(I, ISD::FMAXNUM))
5737 return;
5738 break;
Bob Wilson871701c2012-08-03 21:26:24 +00005739 case LibFunc::sin:
5740 case LibFunc::sinf:
5741 case LibFunc::sinl:
Bob Wilson874886c2012-08-03 23:29:17 +00005742 if (visitUnaryFloatCall(I, ISD::FSIN))
Dan Gohman575fad32008-09-03 16:12:24 +00005743 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005744 break;
5745 case LibFunc::cos:
5746 case LibFunc::cosf:
5747 case LibFunc::cosl:
Bob Wilson874886c2012-08-03 23:29:17 +00005748 if (visitUnaryFloatCall(I, ISD::FCOS))
Dan Gohman575fad32008-09-03 16:12:24 +00005749 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005750 break;
5751 case LibFunc::sqrt:
5752 case LibFunc::sqrtf:
5753 case LibFunc::sqrtl:
Preston Gurd048f99d2013-05-27 15:44:35 +00005754 case LibFunc::sqrt_finite:
5755 case LibFunc::sqrtf_finite:
5756 case LibFunc::sqrtl_finite:
Bob Wilson874886c2012-08-03 23:29:17 +00005757 if (visitUnaryFloatCall(I, ISD::FSQRT))
Dale Johannesenc7213422009-09-25 17:23:22 +00005758 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005759 break;
5760 case LibFunc::floor:
5761 case LibFunc::floorf:
5762 case LibFunc::floorl:
Bob Wilson874886c2012-08-03 23:29:17 +00005763 if (visitUnaryFloatCall(I, ISD::FFLOOR))
Owen Anderson0b9b9da2011-12-08 19:32:14 +00005764 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005765 break;
5766 case LibFunc::nearbyint:
5767 case LibFunc::nearbyintf:
5768 case LibFunc::nearbyintl:
Bob Wilson874886c2012-08-03 23:29:17 +00005769 if (visitUnaryFloatCall(I, ISD::FNEARBYINT))
Owen Anderson0b9b9da2011-12-08 19:32:14 +00005770 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005771 break;
5772 case LibFunc::ceil:
5773 case LibFunc::ceilf:
5774 case LibFunc::ceill:
Bob Wilson874886c2012-08-03 23:29:17 +00005775 if (visitUnaryFloatCall(I, ISD::FCEIL))
Owen Anderson0b9b9da2011-12-08 19:32:14 +00005776 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005777 break;
5778 case LibFunc::rint:
5779 case LibFunc::rintf:
5780 case LibFunc::rintl:
Bob Wilson874886c2012-08-03 23:29:17 +00005781 if (visitUnaryFloatCall(I, ISD::FRINT))
Owen Anderson0b9b9da2011-12-08 19:32:14 +00005782 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005783 break;
Hal Finkel171817e2013-08-07 22:49:12 +00005784 case LibFunc::round:
5785 case LibFunc::roundf:
5786 case LibFunc::roundl:
5787 if (visitUnaryFloatCall(I, ISD::FROUND))
5788 return;
5789 break;
Bob Wilson871701c2012-08-03 21:26:24 +00005790 case LibFunc::trunc:
5791 case LibFunc::truncf:
5792 case LibFunc::truncl:
Bob Wilson874886c2012-08-03 23:29:17 +00005793 if (visitUnaryFloatCall(I, ISD::FTRUNC))
Owen Anderson0b9b9da2011-12-08 19:32:14 +00005794 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005795 break;
5796 case LibFunc::log2:
5797 case LibFunc::log2f:
5798 case LibFunc::log2l:
Bob Wilson874886c2012-08-03 23:29:17 +00005799 if (visitUnaryFloatCall(I, ISD::FLOG2))
Owen Andersone7f329f2011-12-15 00:54:12 +00005800 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005801 break;
5802 case LibFunc::exp2:
5803 case LibFunc::exp2f:
5804 case LibFunc::exp2l:
Bob Wilson874886c2012-08-03 23:29:17 +00005805 if (visitUnaryFloatCall(I, ISD::FEXP2))
Owen Andersone7f329f2011-12-15 00:54:12 +00005806 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005807 break;
5808 case LibFunc::memcmp:
Chris Lattner1a32ede2009-12-24 00:37:38 +00005809 if (visitMemCmpCall(I))
5810 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005811 break;
Richard Sandiford6f6d5512013-08-20 09:38:48 +00005812 case LibFunc::memchr:
5813 if (visitMemChrCall(I))
5814 return;
5815 break;
Richard Sandifordbb83a502013-08-16 11:29:37 +00005816 case LibFunc::strcpy:
5817 if (visitStrCpyCall(I, false))
5818 return;
5819 break;
5820 case LibFunc::stpcpy:
5821 if (visitStrCpyCall(I, true))
5822 return;
5823 break;
Richard Sandifordca232712013-08-16 11:21:54 +00005824 case LibFunc::strcmp:
5825 if (visitStrCmpCall(I))
5826 return;
5827 break;
Richard Sandiford0dec06a2013-08-16 11:41:43 +00005828 case LibFunc::strlen:
5829 if (visitStrLenCall(I))
5830 return;
5831 break;
5832 case LibFunc::strnlen:
5833 if (visitStrNLenCall(I))
5834 return;
5835 break;
Dan Gohman575fad32008-09-03 16:12:24 +00005836 }
5837 }
Dan Gohman575fad32008-09-03 16:12:24 +00005838 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00005839
Dan Gohman575fad32008-09-03 16:12:24 +00005840 SDValue Callee;
5841 if (!RenameFn)
Gabor Greifeba0be72010-06-25 09:38:13 +00005842 Callee = getValue(I.getCalledValue());
Dan Gohman575fad32008-09-03 16:12:24 +00005843 else
Mehdi Amini44ede332015-07-09 02:09:04 +00005844 Callee = DAG.getExternalSymbol(
5845 RenameFn,
5846 DAG.getTargetLoweringInfo().getPointerTy(DAG.getDataLayout()));
Dan Gohman575fad32008-09-03 16:12:24 +00005847
Bill Wendling0602f392009-12-23 01:28:19 +00005848 // Check if we can potentially perform a tail call. More detailed checking is
5849 // be done within LowerCallTo, after more information about the call is known.
Evan Chengc35b5a12010-01-26 23:13:04 +00005850 LowerCallTo(&I, Callee, I.isTailCall());
Dan Gohman575fad32008-09-03 16:12:24 +00005851}
5852
Benjamin Kramer355ce072011-03-26 16:35:10 +00005853namespace {
Dan Gohman4db93c92010-05-29 17:53:24 +00005854
Dan Gohman575fad32008-09-03 16:12:24 +00005855/// AsmOperandInfo - This contains information for each constraint that we are
5856/// lowering.
Benjamin Kramer355ce072011-03-26 16:35:10 +00005857class SDISelAsmOperandInfo : public TargetLowering::AsmOperandInfo {
Cedric Venetd1e179d2009-02-14 16:06:42 +00005858public:
Dan Gohman575fad32008-09-03 16:12:24 +00005859 /// CallOperand - If this is the result output operand or a clobber
5860 /// this is null, otherwise it is the incoming operand to the CallInst.
5861 /// This gets modified as the asm is processed.
5862 SDValue CallOperand;
5863
5864 /// AssignedRegs - If this is a register or register class operand, this
5865 /// contains the set of register corresponding to the operand.
5866 RegsForValue AssignedRegs;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005867
John Thompson1094c802010-09-13 18:15:37 +00005868 explicit SDISelAsmOperandInfo(const TargetLowering::AsmOperandInfo &info)
Craig Topperc0196b12014-04-14 00:51:57 +00005869 : TargetLowering::AsmOperandInfo(info), CallOperand(nullptr,0) {
Dan Gohman575fad32008-09-03 16:12:24 +00005870 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005871
Owen Anderson53aa7a92009-08-10 22:56:29 +00005872 /// getCallOperandValEVT - Return the EVT of the Value* that this operand
Chris Lattner3b1833c2008-10-17 17:05:25 +00005873 /// corresponds to. If there is no Value* for this operand, it returns
Owen Anderson9f944592009-08-11 20:47:22 +00005874 /// MVT::Other.
Mehdi Amini8ac7a9d2015-07-07 19:07:19 +00005875 EVT getCallOperandValEVT(LLVMContext &Context, const TargetLowering &TLI,
5876 const DataLayout &DL) const {
Craig Topperc0196b12014-04-14 00:51:57 +00005877 if (!CallOperandVal) return MVT::Other;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005878
Chris Lattner3b1833c2008-10-17 17:05:25 +00005879 if (isa<BasicBlock>(CallOperandVal))
Mehdi Amini44ede332015-07-09 02:09:04 +00005880 return TLI.getPointerTy(DL);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005881
Chris Lattner229907c2011-07-18 04:54:35 +00005882 llvm::Type *OpTy = CallOperandVal->getType();
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005883
Eric Christopher44804282011-05-09 20:04:43 +00005884 // FIXME: code duplicated from TargetLowering::ParseConstraints().
Chris Lattner3b1833c2008-10-17 17:05:25 +00005885 // If this is an indirect operand, the operand is a pointer to the
5886 // accessed type.
Bob Wilsonbac37ab2009-12-22 18:34:19 +00005887 if (isIndirect) {
Chris Lattner229907c2011-07-18 04:54:35 +00005888 llvm::PointerType *PtrTy = dyn_cast<PointerType>(OpTy);
Bob Wilsonbac37ab2009-12-22 18:34:19 +00005889 if (!PtrTy)
Chris Lattner2104b8d2010-04-07 22:58:41 +00005890 report_fatal_error("Indirect operand for inline asm not a pointer!");
Bob Wilsonbac37ab2009-12-22 18:34:19 +00005891 OpTy = PtrTy->getElementType();
5892 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005893
Eric Christopher44804282011-05-09 20:04:43 +00005894 // Look for vector wrapped in a struct. e.g. { <16 x i8> }.
Chris Lattner229907c2011-07-18 04:54:35 +00005895 if (StructType *STy = dyn_cast<StructType>(OpTy))
Eric Christopher44804282011-05-09 20:04:43 +00005896 if (STy->getNumElements() == 1)
5897 OpTy = STy->getElementType(0);
5898
Chris Lattner3b1833c2008-10-17 17:05:25 +00005899 // If OpTy is not a single value, it may be a struct/union that we
5900 // can tile with integers.
5901 if (!OpTy->isSingleValueType() && OpTy->isSized()) {
Mehdi Amini8ac7a9d2015-07-07 19:07:19 +00005902 unsigned BitSize = DL.getTypeSizeInBits(OpTy);
Chris Lattner3b1833c2008-10-17 17:05:25 +00005903 switch (BitSize) {
5904 default: break;
5905 case 1:
5906 case 8:
5907 case 16:
5908 case 32:
5909 case 64:
Chris Lattneraadf7412008-10-17 19:59:51 +00005910 case 128:
Owen Anderson55f1c092009-08-13 21:58:54 +00005911 OpTy = IntegerType::get(Context, BitSize);
Chris Lattner3b1833c2008-10-17 17:05:25 +00005912 break;
5913 }
5914 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005915
Mehdi Amini44ede332015-07-09 02:09:04 +00005916 return TLI.getValueType(DL, OpTy, true);
Chris Lattner3b1833c2008-10-17 17:05:25 +00005917 }
Dan Gohman575fad32008-09-03 16:12:24 +00005918};
Dan Gohman4db93c92010-05-29 17:53:24 +00005919
John Thompsone8360b72010-10-29 17:29:13 +00005920typedef SmallVector<SDISelAsmOperandInfo,16> SDISelAsmOperandInfoVector;
5921
Benjamin Kramer355ce072011-03-26 16:35:10 +00005922} // end anonymous namespace
Dan Gohman575fad32008-09-03 16:12:24 +00005923
Dan Gohman575fad32008-09-03 16:12:24 +00005924/// GetRegistersForValue - Assign registers (virtual or physical) for the
5925/// specified operand. We prefer to assign virtual registers, to allow the
Bob Wilson1c00b692009-12-17 05:07:36 +00005926/// register allocator to handle the assignment process. However, if the asm
5927/// uses features that we can't model on machineinstrs, we have SDISel do the
Dan Gohman575fad32008-09-03 16:12:24 +00005928/// allocation. This produces generally horrible, but correct, code.
5929///
5930/// OpInfo describes the operand.
Dan Gohman575fad32008-09-03 16:12:24 +00005931///
Benjamin Kramer355ce072011-03-26 16:35:10 +00005932static void GetRegistersForValue(SelectionDAG &DAG,
5933 const TargetLowering &TLI,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005934 SDLoc DL,
Benjamin Kramer6fe3e3d2012-02-24 14:01:17 +00005935 SDISelAsmOperandInfo &OpInfo) {
Benjamin Kramer355ce072011-03-26 16:35:10 +00005936 LLVMContext &Context = *DAG.getContext();
Owen Anderson117c9e82009-08-12 00:36:31 +00005937
Dan Gohman575fad32008-09-03 16:12:24 +00005938 MachineFunction &MF = DAG.getMachineFunction();
5939 SmallVector<unsigned, 4> Regs;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005940
Dan Gohman575fad32008-09-03 16:12:24 +00005941 // If this is a constraint for a single physreg, or a constraint for a
5942 // register class, find it.
Eric Christopher11e4df72015-02-26 22:38:43 +00005943 std::pair<unsigned, const TargetRegisterClass *> PhysReg =
5944 TLI.getRegForInlineAsmConstraint(MF.getSubtarget().getRegisterInfo(),
5945 OpInfo.ConstraintCode,
5946 OpInfo.ConstraintVT);
Dan Gohman575fad32008-09-03 16:12:24 +00005947
5948 unsigned NumRegs = 1;
Owen Anderson9f944592009-08-11 20:47:22 +00005949 if (OpInfo.ConstraintVT != MVT::Other) {
Chris Lattner4396e0d2008-10-21 00:45:36 +00005950 // If this is a FP input in an integer register (or visa versa) insert a bit
5951 // cast of the input value. More generally, handle any case where the input
5952 // value disagrees with the register class we plan to stick this in.
5953 if (OpInfo.Type == InlineAsm::isInput &&
5954 PhysReg.second && !PhysReg.second->hasType(OpInfo.ConstraintVT)) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00005955 // Try to convert to the first EVT that the reg class contains. If the
Chris Lattner4396e0d2008-10-21 00:45:36 +00005956 // types are identical size, use a bitcast to convert (e.g. two differing
5957 // vector types).
Patrik Hagglund4e0f8282012-12-19 12:23:01 +00005958 MVT RegVT = *PhysReg.second->vt_begin();
Kevin Qin275ce912014-03-21 02:14:50 +00005959 if (RegVT.getSizeInBits() == OpInfo.CallOperand.getValueSizeInBits()) {
Benjamin Kramer355ce072011-03-26 16:35:10 +00005960 OpInfo.CallOperand = DAG.getNode(ISD::BITCAST, DL,
Dale Johannesened255b32009-01-30 01:34:22 +00005961 RegVT, OpInfo.CallOperand);
Chris Lattner4396e0d2008-10-21 00:45:36 +00005962 OpInfo.ConstraintVT = RegVT;
5963 } else if (RegVT.isInteger() && OpInfo.ConstraintVT.isFloatingPoint()) {
5964 // If the input is a FP value and we want it in FP registers, do a
5965 // bitcast to the corresponding integer type. This turns an f64 value
5966 // into i64, which can be passed with two i32 values on a 32-bit
5967 // machine.
Patrik Hagglund4e0f8282012-12-19 12:23:01 +00005968 RegVT = MVT::getIntegerVT(OpInfo.ConstraintVT.getSizeInBits());
Benjamin Kramer355ce072011-03-26 16:35:10 +00005969 OpInfo.CallOperand = DAG.getNode(ISD::BITCAST, DL,
Dale Johannesened255b32009-01-30 01:34:22 +00005970 RegVT, OpInfo.CallOperand);
Chris Lattner4396e0d2008-10-21 00:45:36 +00005971 OpInfo.ConstraintVT = RegVT;
5972 }
5973 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005974
Owen Anderson117c9e82009-08-12 00:36:31 +00005975 NumRegs = TLI.getNumRegisters(Context, OpInfo.ConstraintVT);
Chris Lattner4396e0d2008-10-21 00:45:36 +00005976 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005977
Patrik Hagglund4e0f8282012-12-19 12:23:01 +00005978 MVT RegVT;
Owen Anderson53aa7a92009-08-10 22:56:29 +00005979 EVT ValueVT = OpInfo.ConstraintVT;
Dan Gohman575fad32008-09-03 16:12:24 +00005980
5981 // If this is a constraint for a specific physical register, like {r17},
5982 // assign it now.
Chris Lattnerc35847e2009-03-24 15:27:37 +00005983 if (unsigned AssignedReg = PhysReg.first) {
5984 const TargetRegisterClass *RC = PhysReg.second;
Owen Anderson9f944592009-08-11 20:47:22 +00005985 if (OpInfo.ConstraintVT == MVT::Other)
Chris Lattnerc35847e2009-03-24 15:27:37 +00005986 ValueVT = *RC->vt_begin();
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005987
Dan Gohman575fad32008-09-03 16:12:24 +00005988 // Get the actual register value type. This is important, because the user
5989 // may have asked for (e.g.) the AX register in i32 type. We need to
5990 // remember that AX is actually i16 to get the right extension.
Chris Lattnerc35847e2009-03-24 15:27:37 +00005991 RegVT = *RC->vt_begin();
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005992
Dan Gohman575fad32008-09-03 16:12:24 +00005993 // This is a explicit reference to a physical register.
Chris Lattnerc35847e2009-03-24 15:27:37 +00005994 Regs.push_back(AssignedReg);
Dan Gohman575fad32008-09-03 16:12:24 +00005995
5996 // If this is an expanded reference, add the rest of the regs to Regs.
5997 if (NumRegs != 1) {
Chris Lattnerc35847e2009-03-24 15:27:37 +00005998 TargetRegisterClass::iterator I = RC->begin();
5999 for (; *I != AssignedReg; ++I)
6000 assert(I != RC->end() && "Didn't find reg!");
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006001
Dan Gohman575fad32008-09-03 16:12:24 +00006002 // Already added the first reg.
6003 --NumRegs; ++I;
6004 for (; NumRegs; --NumRegs, ++I) {
Chris Lattnerc35847e2009-03-24 15:27:37 +00006005 assert(I != RC->end() && "Ran out of registers to allocate!");
Dan Gohman575fad32008-09-03 16:12:24 +00006006 Regs.push_back(*I);
6007 }
6008 }
Bill Wendlingac087582009-12-22 01:25:10 +00006009
Dan Gohmand16aa542010-05-29 17:03:36 +00006010 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Dan Gohman575fad32008-09-03 16:12:24 +00006011 return;
6012 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006013
Dan Gohman575fad32008-09-03 16:12:24 +00006014 // Otherwise, if this was a reference to an LLVM register class, create vregs
6015 // for this reference.
Chris Lattner42eceb32009-03-24 15:25:07 +00006016 if (const TargetRegisterClass *RC = PhysReg.second) {
6017 RegVT = *RC->vt_begin();
Owen Anderson9f944592009-08-11 20:47:22 +00006018 if (OpInfo.ConstraintVT == MVT::Other)
Evan Cheng968c3b02009-03-23 08:01:15 +00006019 ValueVT = RegVT;
Dan Gohman575fad32008-09-03 16:12:24 +00006020
Evan Cheng968c3b02009-03-23 08:01:15 +00006021 // Create the appropriate number of virtual registers.
6022 MachineRegisterInfo &RegInfo = MF.getRegInfo();
6023 for (; NumRegs; --NumRegs)
Chris Lattner42eceb32009-03-24 15:25:07 +00006024 Regs.push_back(RegInfo.createVirtualRegister(RC));
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006025
Dan Gohmand16aa542010-05-29 17:03:36 +00006026 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Evan Cheng968c3b02009-03-23 08:01:15 +00006027 return;
Dan Gohman575fad32008-09-03 16:12:24 +00006028 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00006029
Dan Gohman575fad32008-09-03 16:12:24 +00006030 // Otherwise, we couldn't allocate enough registers for this.
6031}
6032
Dan Gohman575fad32008-09-03 16:12:24 +00006033/// visitInlineAsm - Handle a call to an InlineAsm object.
6034///
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006035void SelectionDAGBuilder::visitInlineAsm(ImmutableCallSite CS) {
6036 const InlineAsm *IA = cast<InlineAsm>(CS.getCalledValue());
Dan Gohman575fad32008-09-03 16:12:24 +00006037
6038 /// ConstraintOperands - Information about all of the constraints.
John Thompsone8360b72010-10-29 17:29:13 +00006039 SDISelAsmOperandInfoVector ConstraintOperands;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006040
Eric Christopher58a24612014-10-08 09:50:54 +00006041 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Mehdi Amini8ac7a9d2015-07-07 19:07:19 +00006042 TargetLowering::AsmOperandInfoVector TargetConstraints = TLI.ParseConstraints(
6043 DAG.getDataLayout(), DAG.getSubtarget().getRegisterInfo(), CS);
Evan Chengd26fc5e2011-05-06 20:52:23 +00006044
John Thompson1094c802010-09-13 18:15:37 +00006045 bool hasMemory = false;
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00006046
Dan Gohman575fad32008-09-03 16:12:24 +00006047 unsigned ArgNo = 0; // ArgNo - The argument of the CallInst.
6048 unsigned ResNo = 0; // ResNo - The result number of the next output.
John Thompson1094c802010-09-13 18:15:37 +00006049 for (unsigned i = 0, e = TargetConstraints.size(); i != e; ++i) {
6050 ConstraintOperands.push_back(SDISelAsmOperandInfo(TargetConstraints[i]));
Dan Gohman575fad32008-09-03 16:12:24 +00006051 SDISelAsmOperandInfo &OpInfo = ConstraintOperands.back();
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00006052
Patrik Hagglundf9934612012-12-19 15:19:11 +00006053 MVT OpVT = MVT::Other;
Dan Gohman575fad32008-09-03 16:12:24 +00006054
6055 // Compute the value type for each operand.
6056 switch (OpInfo.Type) {
6057 case InlineAsm::isOutput:
6058 // Indirect outputs just consume an argument.
6059 if (OpInfo.isIndirect) {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006060 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
Dan Gohman575fad32008-09-03 16:12:24 +00006061 break;
6062 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006063
Dan Gohman575fad32008-09-03 16:12:24 +00006064 // The return value of the call is this value. As such, there is no
6065 // corresponding argument.
Nick Lewyckyf40df1d2011-09-30 22:19:53 +00006066 assert(!CS.getType()->isVoidTy() && "Bad inline asm!");
Chris Lattner229907c2011-07-18 04:54:35 +00006067 if (StructType *STy = dyn_cast<StructType>(CS.getType())) {
Mehdi Amini44ede332015-07-09 02:09:04 +00006068 OpVT = TLI.getSimpleValueType(DAG.getDataLayout(),
6069 STy->getElementType(ResNo));
Dan Gohman575fad32008-09-03 16:12:24 +00006070 } else {
6071 assert(ResNo == 0 && "Asm only has one result!");
Mehdi Amini44ede332015-07-09 02:09:04 +00006072 OpVT = TLI.getSimpleValueType(DAG.getDataLayout(), CS.getType());
Dan Gohman575fad32008-09-03 16:12:24 +00006073 }
6074 ++ResNo;
6075 break;
6076 case InlineAsm::isInput:
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006077 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
Dan Gohman575fad32008-09-03 16:12:24 +00006078 break;
6079 case InlineAsm::isClobber:
6080 // Nothing to do.
6081 break;
6082 }
6083
6084 // If this is an input or an indirect output, process the call argument.
6085 // BasicBlocks are labels, currently appearing only in asm's.
6086 if (OpInfo.CallOperandVal) {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006087 if (const BasicBlock *BB = dyn_cast<BasicBlock>(OpInfo.CallOperandVal)) {
Dan Gohman575fad32008-09-03 16:12:24 +00006088 OpInfo.CallOperand = DAG.getBasicBlock(FuncInfo.MBBMap[BB]);
Chris Lattner3b1833c2008-10-17 17:05:25 +00006089 } else {
Dan Gohman575fad32008-09-03 16:12:24 +00006090 OpInfo.CallOperand = getValue(OpInfo.CallOperandVal);
Dan Gohman575fad32008-09-03 16:12:24 +00006091 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006092
Mehdi Amini8ac7a9d2015-07-07 19:07:19 +00006093 OpVT = OpInfo.getCallOperandValEVT(*DAG.getContext(), TLI,
6094 DAG.getDataLayout()).getSimpleVT();
Dan Gohman575fad32008-09-03 16:12:24 +00006095 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006096
Dan Gohman575fad32008-09-03 16:12:24 +00006097 OpInfo.ConstraintVT = OpVT;
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00006098
John Thompson1094c802010-09-13 18:15:37 +00006099 // Indirect operand accesses access memory.
6100 if (OpInfo.isIndirect)
6101 hasMemory = true;
6102 else {
6103 for (unsigned j = 0, ee = OpInfo.Codes.size(); j != ee; ++j) {
Evan Chengd26fc5e2011-05-06 20:52:23 +00006104 TargetLowering::ConstraintType
Eric Christopher58a24612014-10-08 09:50:54 +00006105 CType = TLI.getConstraintType(OpInfo.Codes[j]);
John Thompson1094c802010-09-13 18:15:37 +00006106 if (CType == TargetLowering::C_Memory) {
6107 hasMemory = true;
6108 break;
6109 }
6110 }
6111 }
Chris Lattner160e8ab2008-10-18 18:49:30 +00006112 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006113
John Thompson1094c802010-09-13 18:15:37 +00006114 SDValue Chain, Flag;
6115
6116 // We won't need to flush pending loads if this asm doesn't touch
6117 // memory and is nonvolatile.
6118 if (hasMemory || IA->hasSideEffects())
6119 Chain = getRoot();
6120 else
6121 Chain = DAG.getRoot();
6122
Chris Lattner160e8ab2008-10-18 18:49:30 +00006123 // Second pass over the constraints: compute which constraint option to use
6124 // and assign registers to constraints that want a specific physreg.
John Thompson1094c802010-09-13 18:15:37 +00006125 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
Chris Lattner160e8ab2008-10-18 18:49:30 +00006126 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006127
John Thompson8118ef82010-09-24 22:24:05 +00006128 // If this is an output operand with a matching input operand, look up the
6129 // matching input. If their types mismatch, e.g. one is an integer, the
6130 // other is floating point, or their sizes are different, flag it as an
6131 // error.
6132 if (OpInfo.hasMatchingInput()) {
6133 SDISelAsmOperandInfo &Input = ConstraintOperands[OpInfo.MatchingInput];
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00006134
John Thompson8118ef82010-09-24 22:24:05 +00006135 if (OpInfo.ConstraintVT != Input.ConstraintVT) {
Bob Wilsondd0eadc2015-09-18 05:36:13 +00006136 const TargetRegisterInfo *TRI = DAG.getSubtarget().getRegisterInfo();
Eric Christopher11e4df72015-02-26 22:38:43 +00006137 std::pair<unsigned, const TargetRegisterClass *> MatchRC =
6138 TLI.getRegForInlineAsmConstraint(TRI, OpInfo.ConstraintCode,
6139 OpInfo.ConstraintVT);
6140 std::pair<unsigned, const TargetRegisterClass *> InputRC =
6141 TLI.getRegForInlineAsmConstraint(TRI, Input.ConstraintCode,
6142 Input.ConstraintVT);
John Thompson8118ef82010-09-24 22:24:05 +00006143 if ((OpInfo.ConstraintVT.isInteger() !=
6144 Input.ConstraintVT.isInteger()) ||
Eric Christopher92464be2011-07-14 20:13:52 +00006145 (MatchRC.second != InputRC.second)) {
John Thompson8118ef82010-09-24 22:24:05 +00006146 report_fatal_error("Unsupported asm: input constraint"
6147 " with a matching output constraint of"
6148 " incompatible type!");
6149 }
6150 Input.ConstraintVT = OpInfo.ConstraintVT;
6151 }
6152 }
6153
Dan Gohman575fad32008-09-03 16:12:24 +00006154 // Compute the constraint code and ConstraintType to use.
Eric Christopher58a24612014-10-08 09:50:54 +00006155 TLI.ComputeConstraintToUse(OpInfo, OpInfo.CallOperand, &DAG);
Dan Gohman575fad32008-09-03 16:12:24 +00006156
Eric Christopher0cb6fd92013-01-11 18:12:39 +00006157 if (OpInfo.ConstraintType == TargetLowering::C_Memory &&
6158 OpInfo.Type == InlineAsm::isClobber)
6159 continue;
6160
Dan Gohman575fad32008-09-03 16:12:24 +00006161 // If this is a memory input, and if the operand is not indirect, do what we
6162 // need to to provide an address for the memory input.
6163 if (OpInfo.ConstraintType == TargetLowering::C_Memory &&
6164 !OpInfo.isIndirect) {
Evan Chengd26fc5e2011-05-06 20:52:23 +00006165 assert((OpInfo.isMultipleAlternative ||
6166 (OpInfo.Type == InlineAsm::isInput)) &&
Dan Gohman575fad32008-09-03 16:12:24 +00006167 "Can only indirectify direct input operands!");
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006168
Dan Gohman575fad32008-09-03 16:12:24 +00006169 // Memory operands really want the address of the value. If we don't have
6170 // an indirect input, put it in the constpool if we can, otherwise spill
6171 // it to a stack slot.
Eric Christopherfbff0e42011-06-03 17:21:23 +00006172 // TODO: This isn't quite right. We need to handle these according to
6173 // the addressing mode that the constraint wants. Also, this may take
6174 // an additional register for the computation and we don't want that
6175 // either.
Eric Christopher0713a9d2011-06-08 23:55:35 +00006176
Dan Gohman575fad32008-09-03 16:12:24 +00006177 // If the operand is a float, integer, or vector constant, spill to a
6178 // constant pool entry to get its address.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006179 const Value *OpVal = OpInfo.CallOperandVal;
Dan Gohman575fad32008-09-03 16:12:24 +00006180 if (isa<ConstantFP>(OpVal) || isa<ConstantInt>(OpVal) ||
Chris Lattner0256be92012-01-27 03:08:05 +00006181 isa<ConstantVector>(OpVal) || isa<ConstantDataVector>(OpVal)) {
Mehdi Amini44ede332015-07-09 02:09:04 +00006182 OpInfo.CallOperand = DAG.getConstantPool(
6183 cast<Constant>(OpVal), TLI.getPointerTy(DAG.getDataLayout()));
Dan Gohman575fad32008-09-03 16:12:24 +00006184 } else {
6185 // Otherwise, create a stack slot and emit a store to it before the
6186 // asm.
Chris Lattner229907c2011-07-18 04:54:35 +00006187 Type *Ty = OpVal->getType();
Mehdi Amini8ac7a9d2015-07-07 19:07:19 +00006188 auto &DL = DAG.getDataLayout();
6189 uint64_t TySize = DL.getTypeAllocSize(Ty);
6190 unsigned Align = DL.getPrefTypeAlignment(Ty);
Dan Gohman575fad32008-09-03 16:12:24 +00006191 MachineFunction &MF = DAG.getMachineFunction();
David Greene1fbe0542009-11-12 20:49:22 +00006192 int SSFI = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
Mehdi Amini44ede332015-07-09 02:09:04 +00006193 SDValue StackSlot =
6194 DAG.getFrameIndex(SSFI, TLI.getPointerTy(DAG.getDataLayout()));
Alex Lorenze40c8a22015-08-11 23:09:45 +00006195 Chain = DAG.getStore(
6196 Chain, getCurSDLoc(), OpInfo.CallOperand, StackSlot,
6197 MachinePointerInfo::getFixedStack(DAG.getMachineFunction(), SSFI),
6198 false, false, 0);
Dan Gohman575fad32008-09-03 16:12:24 +00006199 OpInfo.CallOperand = StackSlot;
6200 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006201
Dan Gohman575fad32008-09-03 16:12:24 +00006202 // There is no longer a Value* corresponding to this operand.
Craig Topperc0196b12014-04-14 00:51:57 +00006203 OpInfo.CallOperandVal = nullptr;
Bill Wendlingac087582009-12-22 01:25:10 +00006204
Dan Gohman575fad32008-09-03 16:12:24 +00006205 // It is now an indirect operand.
6206 OpInfo.isIndirect = true;
6207 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006208
Dan Gohman575fad32008-09-03 16:12:24 +00006209 // If this constraint is for a specific register, allocate it before
6210 // anything else.
6211 if (OpInfo.ConstraintType == TargetLowering::C_Register)
Eric Christopher58a24612014-10-08 09:50:54 +00006212 GetRegistersForValue(DAG, TLI, getCurSDLoc(), OpInfo);
Dan Gohman575fad32008-09-03 16:12:24 +00006213 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006214
Dan Gohman575fad32008-09-03 16:12:24 +00006215 // Second pass - Loop over all of the operands, assigning virtual or physregs
Chris Lattneref890172008-10-17 16:21:11 +00006216 // to register class operands.
Dan Gohman575fad32008-09-03 16:12:24 +00006217 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
6218 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006219
Dan Gohman575fad32008-09-03 16:12:24 +00006220 // C_Register operands have already been allocated, Other/Memory don't need
6221 // to be.
6222 if (OpInfo.ConstraintType == TargetLowering::C_RegisterClass)
Eric Christopher58a24612014-10-08 09:50:54 +00006223 GetRegistersForValue(DAG, TLI, getCurSDLoc(), OpInfo);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006224 }
6225
Dan Gohman575fad32008-09-03 16:12:24 +00006226 // AsmNodeOperands - The operands for the ISD::INLINEASM node.
6227 std::vector<SDValue> AsmNodeOperands;
6228 AsmNodeOperands.push_back(SDValue()); // reserve space for input chain
Mehdi Amini44ede332015-07-09 02:09:04 +00006229 AsmNodeOperands.push_back(DAG.getTargetExternalSymbol(
6230 IA->getAsmString().c_str(), TLI.getPointerTy(DAG.getDataLayout())));
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006231
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006232 // If we have a !srcloc metadata node associated with it, we want to attach
6233 // this to the ultimately generated inline asm machineinstr. To do this, we
6234 // pass in the third operand as this (potentially null) inline asm MDNode.
Duncan P. N. Exon Smithde36e802014-11-11 21:30:22 +00006235 const MDNode *SrcLoc = CS.getInstruction()->getMetadata("srcloc");
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006236 AsmNodeOperands.push_back(DAG.getMDNode(SrcLoc));
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006237
Chad Rosier9e1274f2012-10-30 19:11:54 +00006238 // Remember the HasSideEffect, AlignStack, AsmDialect, MayLoad and MayStore
6239 // bits as operand 3.
Evan Cheng6eb516d2011-01-07 23:50:32 +00006240 unsigned ExtraInfo = 0;
6241 if (IA->hasSideEffects())
6242 ExtraInfo |= InlineAsm::Extra_HasSideEffects;
6243 if (IA->isAlignStack())
6244 ExtraInfo |= InlineAsm::Extra_IsAlignStack;
Chad Rosiercbd2a192012-09-05 22:17:43 +00006245 // Set the asm dialect.
Chad Rosiere53314f2012-09-05 22:40:13 +00006246 ExtraInfo |= IA->getDialect() * InlineAsm::Extra_AsmDialect;
Chad Rosier9e1274f2012-10-30 19:11:54 +00006247
6248 // Determine if this InlineAsm MayLoad or MayStore based on the constraints.
6249 for (unsigned i = 0, e = TargetConstraints.size(); i != e; ++i) {
6250 TargetLowering::AsmOperandInfo &OpInfo = TargetConstraints[i];
6251
6252 // Compute the constraint code and ConstraintType to use.
Eric Christopher58a24612014-10-08 09:50:54 +00006253 TLI.ComputeConstraintToUse(OpInfo, SDValue());
Chad Rosier9e1274f2012-10-30 19:11:54 +00006254
Chad Rosier86f60502012-10-30 20:01:12 +00006255 // Ideally, we would only check against memory constraints. However, the
6256 // meaning of an other constraint can be target-specific and we can't easily
6257 // reason about it. Therefore, be conservative and set MayLoad/MayStore
6258 // for other constriants as well.
Chad Rosier9e1274f2012-10-30 19:11:54 +00006259 if (OpInfo.ConstraintType == TargetLowering::C_Memory ||
6260 OpInfo.ConstraintType == TargetLowering::C_Other) {
6261 if (OpInfo.Type == InlineAsm::isInput)
6262 ExtraInfo |= InlineAsm::Extra_MayLoad;
6263 else if (OpInfo.Type == InlineAsm::isOutput)
6264 ExtraInfo |= InlineAsm::Extra_MayStore;
Eric Christopher0cb6fd92013-01-11 18:12:39 +00006265 else if (OpInfo.Type == InlineAsm::isClobber)
6266 ExtraInfo |= (InlineAsm::Extra_MayLoad | InlineAsm::Extra_MayStore);
Chad Rosier9e1274f2012-10-30 19:11:54 +00006267 }
6268 }
6269
Mehdi Amini44ede332015-07-09 02:09:04 +00006270 AsmNodeOperands.push_back(DAG.getTargetConstant(
6271 ExtraInfo, getCurSDLoc(), TLI.getPointerTy(DAG.getDataLayout())));
Dale Johannesen4d887f7c2010-07-02 20:16:09 +00006272
Dan Gohman575fad32008-09-03 16:12:24 +00006273 // Loop over all of the inputs, copying the operand values into the
6274 // appropriate registers and processing the output regs.
6275 RegsForValue RetValRegs;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006276
Dan Gohman575fad32008-09-03 16:12:24 +00006277 // IndirectStoresToEmit - The set of stores to emit after the inline asm node.
6278 std::vector<std::pair<RegsForValue, Value*> > IndirectStoresToEmit;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006279
Dan Gohman575fad32008-09-03 16:12:24 +00006280 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
6281 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
6282
6283 switch (OpInfo.Type) {
6284 case InlineAsm::isOutput: {
6285 if (OpInfo.ConstraintType != TargetLowering::C_RegisterClass &&
6286 OpInfo.ConstraintType != TargetLowering::C_Register) {
6287 // Memory output, or 'other' output (e.g. 'X' constraint).
6288 assert(OpInfo.isIndirect && "Memory output must be indirect operand");
6289
Daniel Sanders60f1db02015-03-13 12:45:09 +00006290 unsigned ConstraintID =
6291 TLI.getInlineAsmMemConstraint(OpInfo.ConstraintCode);
6292 assert(ConstraintID != InlineAsm::Constraint_Unknown &&
6293 "Failed to convert memory constraint code to constraint id.");
6294
Dan Gohman575fad32008-09-03 16:12:24 +00006295 // Add information to the INLINEASM node to know about this output.
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006296 unsigned OpFlags = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
Daniel Sanders60f1db02015-03-13 12:45:09 +00006297 OpFlags = InlineAsm::getFlagWordForMem(OpFlags, ConstraintID);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006298 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlags, getCurSDLoc(),
6299 MVT::i32));
Dan Gohman575fad32008-09-03 16:12:24 +00006300 AsmNodeOperands.push_back(OpInfo.CallOperand);
6301 break;
6302 }
6303
6304 // Otherwise, this is a register or register class output.
6305
6306 // Copy the output from the appropriate register. Find a register that
6307 // we can use.
Chris Lattner6b77a072012-01-03 23:51:01 +00006308 if (OpInfo.AssignedRegs.Regs.empty()) {
6309 LLVMContext &Ctx = *DAG.getContext();
Stephen Lincfe7f352013-07-08 00:37:03 +00006310 Ctx.emitError(CS.getInstruction(),
Chris Lattner6b77a072012-01-03 23:51:01 +00006311 "couldn't allocate output register for constraint '" +
Eric Christophere6656ac2013-07-31 01:26:24 +00006312 Twine(OpInfo.ConstraintCode) + "'");
6313 return;
Chris Lattner6b77a072012-01-03 23:51:01 +00006314 }
Dan Gohman575fad32008-09-03 16:12:24 +00006315
6316 // If this is an indirect operand, store through the pointer after the
6317 // asm.
6318 if (OpInfo.isIndirect) {
6319 IndirectStoresToEmit.push_back(std::make_pair(OpInfo.AssignedRegs,
6320 OpInfo.CallOperandVal));
6321 } else {
6322 // This is the result value of the call.
Benjamin Kramerccce8ba2010-01-05 13:12:22 +00006323 assert(!CS.getType()->isVoidTy() && "Bad inline asm!");
Dan Gohman575fad32008-09-03 16:12:24 +00006324 // Concatenate this output onto the outputs list.
6325 RetValRegs.append(OpInfo.AssignedRegs);
6326 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006327
Dan Gohman575fad32008-09-03 16:12:24 +00006328 // Add information to the INLINEASM node to know that this register is
6329 // set.
Eric Christopher029af152013-07-30 22:50:44 +00006330 OpInfo.AssignedRegs
6331 .AddInlineAsmOperands(OpInfo.isEarlyClobber
6332 ? InlineAsm::Kind_RegDefEarlyClobber
6333 : InlineAsm::Kind_RegDef,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006334 false, 0, getCurSDLoc(), DAG, AsmNodeOperands);
Dan Gohman575fad32008-09-03 16:12:24 +00006335 break;
6336 }
6337 case InlineAsm::isInput: {
6338 SDValue InOperandVal = OpInfo.CallOperand;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006339
Chris Lattner860df6e2008-10-17 16:47:46 +00006340 if (OpInfo.isMatchingInputConstraint()) { // Matching constraint?
Dan Gohman575fad32008-09-03 16:12:24 +00006341 // If this is required to match an output register we have already set,
6342 // just use its register.
Chris Lattneref890172008-10-17 16:21:11 +00006343 unsigned OperandNo = OpInfo.getMatchedOperand();
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006344
Dan Gohman575fad32008-09-03 16:12:24 +00006345 // Scan until we find the definition we already emitted of this operand.
6346 // When we find it, create a RegsForValue operand.
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006347 unsigned CurOp = InlineAsm::Op_FirstOperand;
Dan Gohman575fad32008-09-03 16:12:24 +00006348 for (; OperandNo; --OperandNo) {
6349 // Advance to the next operand.
Evan Cheng2e559232009-03-20 18:03:34 +00006350 unsigned OpFlag =
Dan Gohmaneffb8942008-09-12 16:56:44 +00006351 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006352 assert((InlineAsm::isRegDefKind(OpFlag) ||
6353 InlineAsm::isRegDefEarlyClobberKind(OpFlag) ||
6354 InlineAsm::isMemKind(OpFlag)) && "Skipped past definitions?");
Evan Cheng2e559232009-03-20 18:03:34 +00006355 CurOp += InlineAsm::getNumOperandRegisters(OpFlag)+1;
Dan Gohman575fad32008-09-03 16:12:24 +00006356 }
6357
Evan Cheng2e559232009-03-20 18:03:34 +00006358 unsigned OpFlag =
Dan Gohmaneffb8942008-09-12 16:56:44 +00006359 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006360 if (InlineAsm::isRegDefKind(OpFlag) ||
6361 InlineAsm::isRegDefEarlyClobberKind(OpFlag)) {
Evan Cheng2e559232009-03-20 18:03:34 +00006362 // Add (OpFlag&0xffff)>>3 registers to MatchedRegs.
Chris Lattner3c65a832010-04-08 00:09:16 +00006363 if (OpInfo.isIndirect) {
6364 // This happens on gcc/testsuite/gcc.dg/pr8788-1.c
Dan Gohman7c0303a2010-04-19 22:41:47 +00006365 LLVMContext &Ctx = *DAG.getContext();
Eric Christophere6656ac2013-07-31 01:26:24 +00006366 Ctx.emitError(CS.getInstruction(), "inline asm not supported yet:"
6367 " don't know how to handle tied "
6368 "indirect register inputs");
6369 return;
Chris Lattner3c65a832010-04-08 00:09:16 +00006370 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00006371
Dan Gohman575fad32008-09-03 16:12:24 +00006372 RegsForValue MatchedRegs;
Dan Gohman575fad32008-09-03 16:12:24 +00006373 MatchedRegs.ValueVTs.push_back(InOperandVal.getValueType());
Patrik Hagglund5e6c3612012-12-13 06:34:11 +00006374 MVT RegVT = AsmNodeOperands[CurOp+1].getSimpleValueType();
Evan Cheng968c3b02009-03-23 08:01:15 +00006375 MatchedRegs.RegVTs.push_back(RegVT);
6376 MachineRegisterInfo &RegInfo = DAG.getMachineFunction().getRegInfo();
Evan Cheng2e559232009-03-20 18:03:34 +00006377 for (unsigned i = 0, e = InlineAsm::getNumOperandRegisters(OpFlag);
Chad Rosier108d5a62013-04-24 22:53:10 +00006378 i != e; ++i) {
Eric Christopher58a24612014-10-08 09:50:54 +00006379 if (const TargetRegisterClass *RC = TLI.getRegClassFor(RegVT))
Chad Rosier108d5a62013-04-24 22:53:10 +00006380 MatchedRegs.Regs.push_back(RegInfo.createVirtualRegister(RC));
6381 else {
6382 LLVMContext &Ctx = *DAG.getContext();
Eric Christophere6656ac2013-07-31 01:26:24 +00006383 Ctx.emitError(CS.getInstruction(),
6384 "inline asm error: This value"
Chad Rosier108d5a62013-04-24 22:53:10 +00006385 " type register class is not natively supported!");
Eric Christophere6656ac2013-07-31 01:26:24 +00006386 return;
Chad Rosier108d5a62013-04-24 22:53:10 +00006387 }
6388 }
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006389 SDLoc dl = getCurSDLoc();
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006390 // Use the produced MatchedRegs object to
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006391 MatchedRegs.getCopyToRegs(InOperandVal, DAG, dl,
Bill Wendling5def8912012-09-26 06:16:18 +00006392 Chain, &Flag, CS.getInstruction());
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006393 MatchedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006394 true, OpInfo.getMatchedOperand(), dl,
Bill Wendling78c5b7a2010-03-02 01:55:18 +00006395 DAG, AsmNodeOperands);
Dan Gohman575fad32008-09-03 16:12:24 +00006396 break;
Dan Gohman575fad32008-09-03 16:12:24 +00006397 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00006398
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006399 assert(InlineAsm::isMemKind(OpFlag) && "Unknown matching constraint!");
6400 assert(InlineAsm::getNumOperandRegisters(OpFlag) == 1 &&
6401 "Unexpected number of operands");
6402 // Add information to the INLINEASM node to know about this input.
6403 // See InlineAsm.h isUseOperandTiedToDef.
Daniel Sanders60f1db02015-03-13 12:45:09 +00006404 OpFlag = InlineAsm::convertMemFlagWordToMatchingFlagWord(OpFlag);
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006405 OpFlag = InlineAsm::getFlagWordForMatchingOp(OpFlag,
6406 OpInfo.getMatchedOperand());
Mehdi Amini44ede332015-07-09 02:09:04 +00006407 AsmNodeOperands.push_back(DAG.getTargetConstant(
6408 OpFlag, getCurSDLoc(), TLI.getPointerTy(DAG.getDataLayout())));
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006409 AsmNodeOperands.push_back(AsmNodeOperands[CurOp+1]);
6410 break;
Dan Gohman575fad32008-09-03 16:12:24 +00006411 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006412
Dale Johannesencaca5482010-07-13 20:17:05 +00006413 // Treat indirect 'X' constraint as memory.
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00006414 if (OpInfo.ConstraintType == TargetLowering::C_Other &&
6415 OpInfo.isIndirect)
Dale Johannesencaca5482010-07-13 20:17:05 +00006416 OpInfo.ConstraintType = TargetLowering::C_Memory;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006417
Dale Johannesencaca5482010-07-13 20:17:05 +00006418 if (OpInfo.ConstraintType == TargetLowering::C_Other) {
Dan Gohman575fad32008-09-03 16:12:24 +00006419 std::vector<SDValue> Ops;
Eric Christopher58a24612014-10-08 09:50:54 +00006420 TLI.LowerAsmOperandForConstraint(InOperandVal, OpInfo.ConstraintCode,
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006421 Ops, DAG);
Chris Lattner6b77a072012-01-03 23:51:01 +00006422 if (Ops.empty()) {
6423 LLVMContext &Ctx = *DAG.getContext();
6424 Ctx.emitError(CS.getInstruction(),
6425 "invalid operand for inline asm constraint '" +
Eric Christophere6656ac2013-07-31 01:26:24 +00006426 Twine(OpInfo.ConstraintCode) + "'");
6427 return;
Chris Lattner6b77a072012-01-03 23:51:01 +00006428 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006429
Dan Gohman575fad32008-09-03 16:12:24 +00006430 // Add information to the INLINEASM node to know about this input.
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006431 unsigned ResOpType =
6432 InlineAsm::getFlagWord(InlineAsm::Kind_Imm, Ops.size());
Mehdi Amini44ede332015-07-09 02:09:04 +00006433 AsmNodeOperands.push_back(DAG.getTargetConstant(
6434 ResOpType, getCurSDLoc(), TLI.getPointerTy(DAG.getDataLayout())));
Dan Gohman575fad32008-09-03 16:12:24 +00006435 AsmNodeOperands.insert(AsmNodeOperands.end(), Ops.begin(), Ops.end());
6436 break;
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006437 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00006438
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006439 if (OpInfo.ConstraintType == TargetLowering::C_Memory) {
Dan Gohman575fad32008-09-03 16:12:24 +00006440 assert(OpInfo.isIndirect && "Operand must be indirect to be a mem!");
Mehdi Amini44ede332015-07-09 02:09:04 +00006441 assert(InOperandVal.getValueType() ==
6442 TLI.getPointerTy(DAG.getDataLayout()) &&
Dan Gohman575fad32008-09-03 16:12:24 +00006443 "Memory operands expect pointer values");
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006444
Daniel Sanders60f1db02015-03-13 12:45:09 +00006445 unsigned ConstraintID =
6446 TLI.getInlineAsmMemConstraint(OpInfo.ConstraintCode);
6447 assert(ConstraintID != InlineAsm::Constraint_Unknown &&
6448 "Failed to convert memory constraint code to constraint id.");
6449
Dan Gohman575fad32008-09-03 16:12:24 +00006450 // Add information to the INLINEASM node to know about this input.
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006451 unsigned ResOpType = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
Daniel Sanders60f1db02015-03-13 12:45:09 +00006452 ResOpType = InlineAsm::getFlagWordForMem(ResOpType, ConstraintID);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006453 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
6454 getCurSDLoc(),
6455 MVT::i32));
Dan Gohman575fad32008-09-03 16:12:24 +00006456 AsmNodeOperands.push_back(InOperandVal);
6457 break;
6458 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006459
Dan Gohman575fad32008-09-03 16:12:24 +00006460 assert((OpInfo.ConstraintType == TargetLowering::C_RegisterClass ||
6461 OpInfo.ConstraintType == TargetLowering::C_Register) &&
6462 "Unknown constraint type!");
Eric Christopherdd8638f2012-07-02 21:16:43 +00006463
6464 // TODO: Support this.
6465 if (OpInfo.isIndirect) {
6466 LLVMContext &Ctx = *DAG.getContext();
6467 Ctx.emitError(CS.getInstruction(),
6468 "Don't know how to handle indirect register inputs yet "
Eric Christophere6656ac2013-07-31 01:26:24 +00006469 "for constraint '" +
6470 Twine(OpInfo.ConstraintCode) + "'");
6471 return;
Eric Christopherdd8638f2012-07-02 21:16:43 +00006472 }
Dan Gohman575fad32008-09-03 16:12:24 +00006473
6474 // Copy the input into the appropriate registers.
Chris Lattner6b77a072012-01-03 23:51:01 +00006475 if (OpInfo.AssignedRegs.Regs.empty()) {
6476 LLVMContext &Ctx = *DAG.getContext();
Stephen Lincfe7f352013-07-08 00:37:03 +00006477 Ctx.emitError(CS.getInstruction(),
Chris Lattner6b77a072012-01-03 23:51:01 +00006478 "couldn't allocate input reg for constraint '" +
Eric Christophere6656ac2013-07-31 01:26:24 +00006479 Twine(OpInfo.ConstraintCode) + "'");
6480 return;
Chris Lattner6b77a072012-01-03 23:51:01 +00006481 }
Dan Gohman575fad32008-09-03 16:12:24 +00006482
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006483 SDLoc dl = getCurSDLoc();
6484
6485 OpInfo.AssignedRegs.getCopyToRegs(InOperandVal, DAG, dl,
Bill Wendling5def8912012-09-26 06:16:18 +00006486 Chain, &Flag, CS.getInstruction());
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006487
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006488 OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse, false, 0,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006489 dl, DAG, AsmNodeOperands);
Dan Gohman575fad32008-09-03 16:12:24 +00006490 break;
6491 }
6492 case InlineAsm::isClobber: {
6493 // Add the clobbered value to the operand list, so that the register
6494 // allocator is aware that the physreg got clobbered.
6495 if (!OpInfo.AssignedRegs.Regs.empty())
Jakob Stoklund Olesen537a3022011-06-27 04:08:33 +00006496 OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_Clobber,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006497 false, 0, getCurSDLoc(), DAG,
Bill Wendlingac087582009-12-22 01:25:10 +00006498 AsmNodeOperands);
Dan Gohman575fad32008-09-03 16:12:24 +00006499 break;
6500 }
6501 }
6502 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006503
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006504 // Finish up input operands. Set the input chain and add the flag last.
Dale Johannesen4d887f7c2010-07-02 20:16:09 +00006505 AsmNodeOperands[InlineAsm::Op_InputChain] = Chain;
Dan Gohman575fad32008-09-03 16:12:24 +00006506 if (Flag.getNode()) AsmNodeOperands.push_back(Flag);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006507
Andrew Trickef9de2a2013-05-25 02:42:55 +00006508 Chain = DAG.getNode(ISD::INLINEASM, getCurSDLoc(),
Craig Topper48d114b2014-04-26 18:35:24 +00006509 DAG.getVTList(MVT::Other, MVT::Glue), AsmNodeOperands);
Dan Gohman575fad32008-09-03 16:12:24 +00006510 Flag = Chain.getValue(1);
6511
6512 // If this asm returns a register value, copy the result from that register
6513 // and set it as the value of the call.
6514 if (!RetValRegs.Regs.empty()) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006515 SDValue Val = RetValRegs.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(),
Bill Wendling81406f62012-09-26 04:04:19 +00006516 Chain, &Flag, CS.getInstruction());
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006517
Chris Lattner160e8ab2008-10-18 18:49:30 +00006518 // FIXME: Why don't we do this for inline asms with MRVs?
6519 if (CS.getType()->isSingleValueType() && CS.getType()->isSized()) {
Mehdi Amini44ede332015-07-09 02:09:04 +00006520 EVT ResultType = TLI.getValueType(DAG.getDataLayout(), CS.getType());
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006521
Chris Lattner160e8ab2008-10-18 18:49:30 +00006522 // If any of the results of the inline asm is a vector, it may have the
6523 // wrong width/num elts. This can happen for register classes that can
6524 // contain multiple different value types. The preg or vreg allocated may
6525 // not have the same VT as was expected. Convert it to the right type
6526 // with bit_convert.
6527 if (ResultType != Val.getValueType() && Val.getValueType().isVector()) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006528 Val = DAG.getNode(ISD::BITCAST, getCurSDLoc(),
Dale Johannesened255b32009-01-30 01:34:22 +00006529 ResultType, Val);
Dan Gohman6de25562008-10-18 01:03:45 +00006530
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006531 } else if (ResultType != Val.getValueType() &&
Chris Lattner160e8ab2008-10-18 18:49:30 +00006532 ResultType.isInteger() && Val.getValueType().isInteger()) {
6533 // If a result value was tied to an input value, the computed result may
6534 // have a wider width than the expected result. Extract the relevant
6535 // portion.
Andrew Trickef9de2a2013-05-25 02:42:55 +00006536 Val = DAG.getNode(ISD::TRUNCATE, getCurSDLoc(), ResultType, Val);
Dan Gohman6de25562008-10-18 01:03:45 +00006537 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006538
Chris Lattner160e8ab2008-10-18 18:49:30 +00006539 assert(ResultType == Val.getValueType() && "Asm result value mismatch!");
Chris Lattner052092b2008-10-17 17:52:49 +00006540 }
Dan Gohman6de25562008-10-18 01:03:45 +00006541
Dan Gohman575fad32008-09-03 16:12:24 +00006542 setValue(CS.getInstruction(), Val);
Dale Johannesen83593f42009-04-14 00:56:56 +00006543 // Don't need to use this as a chain in this case.
6544 if (!IA->hasSideEffects() && !hasMemory && IndirectStoresToEmit.empty())
6545 return;
Dan Gohman575fad32008-09-03 16:12:24 +00006546 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006547
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006548 std::vector<std::pair<SDValue, const Value *> > StoresToEmit;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006549
Dan Gohman575fad32008-09-03 16:12:24 +00006550 // Process indirect outputs, first output all of the flagged copies out of
6551 // physregs.
6552 for (unsigned i = 0, e = IndirectStoresToEmit.size(); i != e; ++i) {
6553 RegsForValue &OutRegs = IndirectStoresToEmit[i].first;
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006554 const Value *Ptr = IndirectStoresToEmit[i].second;
Andrew Trickef9de2a2013-05-25 02:42:55 +00006555 SDValue OutVal = OutRegs.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(),
Bill Wendling81406f62012-09-26 04:04:19 +00006556 Chain, &Flag, IA);
Dan Gohman575fad32008-09-03 16:12:24 +00006557 StoresToEmit.push_back(std::make_pair(OutVal, Ptr));
6558 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006559
Dan Gohman575fad32008-09-03 16:12:24 +00006560 // Emit the non-flagged stores from the physregs.
6561 SmallVector<SDValue, 8> OutChains;
Bill Wendlingac087582009-12-22 01:25:10 +00006562 for (unsigned i = 0, e = StoresToEmit.size(); i != e; ++i) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006563 SDValue Val = DAG.getStore(Chain, getCurSDLoc(),
Bill Wendlingac087582009-12-22 01:25:10 +00006564 StoresToEmit[i].first,
6565 getValue(StoresToEmit[i].second),
Chris Lattnera4f19972010-09-21 18:58:22 +00006566 MachinePointerInfo(StoresToEmit[i].second),
David Greene39c6d012010-02-15 17:00:31 +00006567 false, false, 0);
Bill Wendlingac087582009-12-22 01:25:10 +00006568 OutChains.push_back(Val);
Bill Wendlingac087582009-12-22 01:25:10 +00006569 }
6570
Dan Gohman575fad32008-09-03 16:12:24 +00006571 if (!OutChains.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00006572 Chain = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), MVT::Other, OutChains);
Bill Wendlingac087582009-12-22 01:25:10 +00006573
Dan Gohman575fad32008-09-03 16:12:24 +00006574 DAG.setRoot(Chain);
6575}
6576
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006577void SelectionDAGBuilder::visitVAStart(const CallInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006578 DAG.setRoot(DAG.getNode(ISD::VASTART, getCurSDLoc(),
Bill Wendling91313062009-12-23 00:44:51 +00006579 MVT::Other, getRoot(),
Gabor Greifeba0be72010-06-25 09:38:13 +00006580 getValue(I.getArgOperand(0)),
6581 DAG.getSrcValue(I.getArgOperand(0))));
Dan Gohman575fad32008-09-03 16:12:24 +00006582}
6583
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006584void SelectionDAGBuilder::visitVAArg(const VAArgInst &I) {
Eric Christopher58a24612014-10-08 09:50:54 +00006585 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Mehdi Amini8ac7a9d2015-07-07 19:07:19 +00006586 const DataLayout &DL = DAG.getDataLayout();
Mehdi Amini44ede332015-07-09 02:09:04 +00006587 SDValue V = DAG.getVAArg(TLI.getValueType(DAG.getDataLayout(), I.getType()),
6588 getCurSDLoc(), getRoot(), getValue(I.getOperand(0)),
Rafael Espindolaa76eccf2010-07-11 04:01:49 +00006589 DAG.getSrcValue(I.getOperand(0)),
Rafael Espindola5f57f462014-02-21 18:34:28 +00006590 DL.getABITypeAlignment(I.getType()));
Dan Gohman575fad32008-09-03 16:12:24 +00006591 setValue(&I, V);
6592 DAG.setRoot(V.getValue(1));
6593}
6594
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006595void SelectionDAGBuilder::visitVAEnd(const CallInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006596 DAG.setRoot(DAG.getNode(ISD::VAEND, getCurSDLoc(),
Bill Wendling91313062009-12-23 00:44:51 +00006597 MVT::Other, getRoot(),
Gabor Greifeba0be72010-06-25 09:38:13 +00006598 getValue(I.getArgOperand(0)),
6599 DAG.getSrcValue(I.getArgOperand(0))));
Dan Gohman575fad32008-09-03 16:12:24 +00006600}
6601
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006602void SelectionDAGBuilder::visitVACopy(const CallInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006603 DAG.setRoot(DAG.getNode(ISD::VACOPY, getCurSDLoc(),
Bill Wendling91313062009-12-23 00:44:51 +00006604 MVT::Other, getRoot(),
Gabor Greifeba0be72010-06-25 09:38:13 +00006605 getValue(I.getArgOperand(0)),
6606 getValue(I.getArgOperand(1)),
6607 DAG.getSrcValue(I.getArgOperand(0)),
6608 DAG.getSrcValue(I.getArgOperand(1))));
Dan Gohman575fad32008-09-03 16:12:24 +00006609}
6610
Andrew Trick74f4c742013-10-31 17:18:24 +00006611/// \brief Lower an argument list according to the target calling convention.
6612///
6613/// \return A tuple of <return-value, token-chain>
6614///
6615/// This is a helper for lowering intrinsics that follow a target calling
6616/// convention or require stack pointer adjustment. Only a subset of the
6617/// intrinsic's operands need to participate in the calling convention.
Reid Kleckner51189f0a2015-09-08 23:28:38 +00006618std::pair<SDValue, SDValue> SelectionDAGBuilder::lowerCallOperands(
6619 ImmutableCallSite CS, unsigned ArgIdx, unsigned NumArgs, SDValue Callee,
6620 Type *ReturnTy, const BasicBlock *EHPadBB, bool IsPatchPoint) {
Andrew Trick74f4c742013-10-31 17:18:24 +00006621 TargetLowering::ArgListTy Args;
6622 Args.reserve(NumArgs);
6623
6624 // Populate the argument list.
6625 // Attributes for args start at offset 1, after the return attribute.
Andrew Trick74f4c742013-10-31 17:18:24 +00006626 for (unsigned ArgI = ArgIdx, ArgE = ArgIdx + NumArgs, AttrI = ArgIdx + 1;
6627 ArgI != ArgE; ++ArgI) {
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006628 const Value *V = CS->getOperand(ArgI);
Andrew Trick74f4c742013-10-31 17:18:24 +00006629
6630 assert(!V->getType()->isEmptyTy() && "Empty type passed to intrinsic.");
6631
6632 TargetLowering::ArgListEntry Entry;
6633 Entry.Node = getValue(V);
6634 Entry.Ty = V->getType();
6635 Entry.setAttributes(&CS, AttrI);
6636 Args.push_back(Entry);
6637 }
6638
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00006639 TargetLowering::CallLoweringInfo CLI(DAG);
6640 CLI.setDebugLoc(getCurSDLoc()).setChain(getRoot())
Sanjoy Das84153c42015-05-05 23:06:52 +00006641 .setCallee(CS.getCallingConv(), ReturnTy, Callee, std::move(Args), NumArgs)
Hal Finkel0ad96c82015-01-13 17:48:04 +00006642 .setDiscardResult(CS->use_empty()).setIsPatchPoint(IsPatchPoint);
Andrew Trick74f4c742013-10-31 17:18:24 +00006643
Reid Kleckner51189f0a2015-09-08 23:28:38 +00006644 return lowerInvokable(CLI, EHPadBB);
Andrew Trick74f4c742013-10-31 17:18:24 +00006645}
6646
Andrew Trick4a1abb72013-11-22 19:07:36 +00006647/// \brief Add a stack map intrinsic call's live variable operands to a stackmap
6648/// or patchpoint target node's operand list.
Andrew Trick391dbad2013-11-26 02:03:25 +00006649///
6650/// Constants are converted to TargetConstants purely as an optimization to
6651/// avoid constant materialization and register allocation.
6652///
6653/// FrameIndex operands are converted to TargetFrameIndex so that ISEL does not
6654/// generate addess computation nodes, and so ExpandISelPseudo can convert the
6655/// TargetFrameIndex into a DirectMemRefOp StackMap location. This avoids
6656/// address materialization and register allocation, but may also be required
6657/// for correctness. If a StackMap (or PatchPoint) intrinsic directly uses an
6658/// alloca in the entry block, then the runtime may assume that the alloca's
6659/// StackMap location can be read immediately after compilation and that the
6660/// location is valid at any point during execution (this is similar to the
6661/// assumption made by the llvm.gcroot intrinsic). If the alloca's location were
6662/// only available in a register, then the runtime would need to trap when
6663/// execution reaches the StackMap in order to read the alloca's location.
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006664static void addStackMapLiveVars(ImmutableCallSite CS, unsigned StartIdx,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006665 SDLoc DL, SmallVectorImpl<SDValue> &Ops,
Andrew Trick4a1abb72013-11-22 19:07:36 +00006666 SelectionDAGBuilder &Builder) {
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006667 for (unsigned i = StartIdx, e = CS.arg_size(); i != e; ++i) {
6668 SDValue OpVal = Builder.getValue(CS.getArgument(i));
Andrew Trick4a1abb72013-11-22 19:07:36 +00006669 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(OpVal)) {
6670 Ops.push_back(
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006671 Builder.DAG.getTargetConstant(StackMaps::ConstantOp, DL, MVT::i64));
Andrew Trick4a1abb72013-11-22 19:07:36 +00006672 Ops.push_back(
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006673 Builder.DAG.getTargetConstant(C->getSExtValue(), DL, MVT::i64));
Andrew Trick391dbad2013-11-26 02:03:25 +00006674 } else if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(OpVal)) {
6675 const TargetLowering &TLI = Builder.DAG.getTargetLoweringInfo();
Mehdi Amini44ede332015-07-09 02:09:04 +00006676 Ops.push_back(Builder.DAG.getTargetFrameIndex(
6677 FI->getIndex(), TLI.getPointerTy(Builder.DAG.getDataLayout())));
Andrew Trick4a1abb72013-11-22 19:07:36 +00006678 } else
6679 Ops.push_back(OpVal);
6680 }
6681}
6682
Andrew Trick74f4c742013-10-31 17:18:24 +00006683/// \brief Lower llvm.experimental.stackmap directly to its target opcode.
6684void SelectionDAGBuilder::visitStackmap(const CallInst &CI) {
6685 // void @llvm.experimental.stackmap(i32 <id>, i32 <numShadowBytes>,
6686 // [live variables...])
6687
6688 assert(CI.getType()->isVoidTy() && "Stackmap cannot return a value.");
6689
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006690 SDValue Chain, InFlag, Callee, NullPtr;
6691 SmallVector<SDValue, 32> Ops;
Andrew Trick74f4c742013-10-31 17:18:24 +00006692
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006693 SDLoc DL = getCurSDLoc();
6694 Callee = getValue(CI.getCalledValue());
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006695 NullPtr = DAG.getIntPtrConstant(0, DL, true);
Andrew Trick74f4c742013-10-31 17:18:24 +00006696
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006697 // The stackmap intrinsic only records the live variables (the arguemnts
6698 // passed to it) and emits NOPS (if requested). Unlike the patchpoint
6699 // intrinsic, this won't be lowered to a function call. This means we don't
6700 // have to worry about calling conventions and target specific lowering code.
6701 // Instead we perform the call lowering right here.
6702 //
6703 // chain, flag = CALLSEQ_START(chain, 0)
6704 // chain, flag = STACKMAP(id, nbytes, ..., chain, flag)
6705 // chain, flag = CALLSEQ_END(chain, 0, 0, flag)
6706 //
6707 Chain = DAG.getCALLSEQ_START(getRoot(), NullPtr, DL);
6708 InFlag = Chain.getValue(1);
Andrew Trick74f4c742013-10-31 17:18:24 +00006709
Juergen Ributzkaaa30da32014-02-12 22:17:10 +00006710 // Add the <id> and <numBytes> constants.
6711 SDValue IDVal = getValue(CI.getOperand(PatchPointOpers::IDPos));
6712 Ops.push_back(DAG.getTargetConstant(
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006713 cast<ConstantSDNode>(IDVal)->getZExtValue(), DL, MVT::i64));
Juergen Ributzkaaa30da32014-02-12 22:17:10 +00006714 SDValue NBytesVal = getValue(CI.getOperand(PatchPointOpers::NBytesPos));
6715 Ops.push_back(DAG.getTargetConstant(
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006716 cast<ConstantSDNode>(NBytesVal)->getZExtValue(), DL,
6717 MVT::i32));
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006718
Andrew Trick74f4c742013-10-31 17:18:24 +00006719 // Push live variables for the stack map.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006720 addStackMapLiveVars(&CI, 2, DL, Ops, *this);
Andrew Trick74f4c742013-10-31 17:18:24 +00006721
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006722 // We are not pushing any register mask info here on the operands list,
6723 // because the stackmap doesn't clobber anything.
Andrew Trick74f4c742013-10-31 17:18:24 +00006724
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006725 // Push the chain and the glue flag.
6726 Ops.push_back(Chain);
6727 Ops.push_back(InFlag);
Andrew Trick74f4c742013-10-31 17:18:24 +00006728
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006729 // Create the STACKMAP node.
Andrew Trick74f4c742013-10-31 17:18:24 +00006730 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006731 SDNode *SM = DAG.getMachineNode(TargetOpcode::STACKMAP, DL, NodeTys, Ops);
6732 Chain = SDValue(SM, 0);
6733 InFlag = Chain.getValue(1);
Andrew Trick6664df12013-11-05 22:44:04 +00006734
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006735 Chain = DAG.getCALLSEQ_END(Chain, NullPtr, NullPtr, InFlag, DL);
Andrew Trick6664df12013-11-05 22:44:04 +00006736
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006737 // Stackmaps don't generate values, so nothing goes into the NodeMap.
Andrew Trick6664df12013-11-05 22:44:04 +00006738
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006739 // Set the root to the target-lowered call chain.
6740 DAG.setRoot(Chain);
Juergen Ributzkae8294752013-12-14 06:53:06 +00006741
6742 // Inform the Frame Information that we have a stackmap in this function.
6743 FuncInfo.MF->getFrameInfo()->setHasStackMap();
Andrew Trick74f4c742013-10-31 17:18:24 +00006744}
6745
6746/// \brief Lower llvm.experimental.patchpoint directly to its target opcode.
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006747void SelectionDAGBuilder::visitPatchpoint(ImmutableCallSite CS,
Reid Kleckner51189f0a2015-09-08 23:28:38 +00006748 const BasicBlock *EHPadBB) {
Andrew Tricke8cba372013-12-13 18:37:10 +00006749 // void|i64 @llvm.experimental.patchpoint.void|i64(i64 <id>,
Andrew Trick561f2212013-11-14 06:54:10 +00006750 // i32 <numBytes>,
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006751 // i8* <target>,
6752 // i32 <numArgs>,
6753 // [Args...],
6754 // [live variables...])
Andrew Trick74f4c742013-10-31 17:18:24 +00006755
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006756 CallingConv::ID CC = CS.getCallingConv();
6757 bool IsAnyRegCC = CC == CallingConv::AnyReg;
6758 bool HasDef = !CS->getType()->isVoidTy();
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006759 SDLoc dl = getCurSDLoc();
Lang Hames65613a62015-04-22 06:02:31 +00006760 SDValue Callee = getValue(CS->getOperand(PatchPointOpers::TargetPos));
6761
6762 // Handle immediate and symbolic callees.
6763 if (auto* ConstCallee = dyn_cast<ConstantSDNode>(Callee))
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006764 Callee = DAG.getIntPtrConstant(ConstCallee->getZExtValue(), dl,
Lang Hames65613a62015-04-22 06:02:31 +00006765 /*isTarget=*/true);
6766 else if (auto* SymbolicCallee = dyn_cast<GlobalAddressSDNode>(Callee))
6767 Callee = DAG.getTargetGlobalAddress(SymbolicCallee->getGlobal(),
6768 SDLoc(SymbolicCallee),
6769 SymbolicCallee->getValueType(0));
Andrew Trick74f4c742013-10-31 17:18:24 +00006770
6771 // Get the real number of arguments participating in the call <numArgs>
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006772 SDValue NArgVal = getValue(CS.getArgument(PatchPointOpers::NArgPos));
Andrew Tricka2428e02013-11-22 19:07:33 +00006773 unsigned NumArgs = cast<ConstantSDNode>(NArgVal)->getZExtValue();
Andrew Trick74f4c742013-10-31 17:18:24 +00006774
6775 // Skip the four meta args: <id>, <numNopBytes>, <target>, <numArgs>
Andrew Tricka2428e02013-11-22 19:07:33 +00006776 // Intrinsics include all meta-operands up to but not including CC.
6777 unsigned NumMetaOpers = PatchPointOpers::CCPos;
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006778 assert(CS.arg_size() >= NumMetaOpers + NumArgs &&
Andrew Trick74f4c742013-10-31 17:18:24 +00006779 "Not enough arguments provided to the patchpoint intrinsic");
6780
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006781 // For AnyRegCC the arguments are lowered later on manually.
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006782 unsigned NumCallArgs = IsAnyRegCC ? 0 : NumArgs;
Sanjoy Das84153c42015-05-05 23:06:52 +00006783 Type *ReturnTy =
6784 IsAnyRegCC ? Type::getVoidTy(*DAG.getContext()) : CS->getType();
Reid Kleckner51189f0a2015-09-08 23:28:38 +00006785 std::pair<SDValue, SDValue> Result = lowerCallOperands(
6786 CS, NumMetaOpers, NumCallArgs, Callee, ReturnTy, EHPadBB, true);
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006787
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006788 SDNode *CallEnd = Result.second.getNode();
6789 if (HasDef && (CallEnd->getOpcode() == ISD::CopyFromReg))
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006790 CallEnd = CallEnd->getOperand(0).getNode();
6791
Andrew Trick74f4c742013-10-31 17:18:24 +00006792 /// Get a call instruction from the call sequence chain.
6793 /// Tail calls are not allowed.
6794 assert(CallEnd->getOpcode() == ISD::CALLSEQ_END &&
6795 "Expected a callseq node.");
6796 SDNode *Call = CallEnd->getOperand(0).getNode();
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006797 bool HasGlue = Call->getGluedNode();
Andrew Trick74f4c742013-10-31 17:18:24 +00006798
6799 // Replace the target specific call node with the patchable intrinsic.
6800 SmallVector<SDValue, 8> Ops;
6801
Andrew Tricka2428e02013-11-22 19:07:33 +00006802 // Add the <id> and <numBytes> constants.
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006803 SDValue IDVal = getValue(CS->getOperand(PatchPointOpers::IDPos));
Andrew Tricka2428e02013-11-22 19:07:33 +00006804 Ops.push_back(DAG.getTargetConstant(
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006805 cast<ConstantSDNode>(IDVal)->getZExtValue(), dl, MVT::i64));
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006806 SDValue NBytesVal = getValue(CS->getOperand(PatchPointOpers::NBytesPos));
Andrew Tricka2428e02013-11-22 19:07:33 +00006807 Ops.push_back(DAG.getTargetConstant(
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006808 cast<ConstantSDNode>(NBytesVal)->getZExtValue(), dl,
6809 MVT::i32));
Andrew Tricka2428e02013-11-22 19:07:33 +00006810
Lang Hames65613a62015-04-22 06:02:31 +00006811 // Add the callee.
6812 Ops.push_back(Callee);
Andrew Trick74f4c742013-10-31 17:18:24 +00006813
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006814 // Adjust <numArgs> to account for any arguments that have been passed on the
6815 // stack instead.
Andrew Trick74f4c742013-10-31 17:18:24 +00006816 // Call Node: Chain, Target, {Args}, RegMask, [Glue]
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006817 unsigned NumCallRegArgs = Call->getNumOperands() - (HasGlue ? 4 : 3);
6818 NumCallRegArgs = IsAnyRegCC ? NumArgs : NumCallRegArgs;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006819 Ops.push_back(DAG.getTargetConstant(NumCallRegArgs, dl, MVT::i32));
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006820
6821 // Add the calling convention
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006822 Ops.push_back(DAG.getTargetConstant((unsigned)CC, dl, MVT::i32));
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006823
6824 // Add the arguments we omitted previously. The register allocator should
6825 // place these in any free register.
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006826 if (IsAnyRegCC)
Andrew Tricka2428e02013-11-22 19:07:33 +00006827 for (unsigned i = NumMetaOpers, e = NumMetaOpers + NumArgs; i != e; ++i)
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006828 Ops.push_back(getValue(CS.getArgument(i)));
Andrew Trick74f4c742013-10-31 17:18:24 +00006829
Andrew Tricka2428e02013-11-22 19:07:33 +00006830 // Push the arguments from the call instruction up to the register mask.
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006831 SDNode::op_iterator e = HasGlue ? Call->op_end()-2 : Call->op_end()-1;
Benjamin Kramer6cd780f2015-02-17 15:29:18 +00006832 Ops.append(Call->op_begin() + 2, e);
Andrew Trick74f4c742013-10-31 17:18:24 +00006833
6834 // Push live variables for the stack map.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006835 addStackMapLiveVars(CS, NumMetaOpers + NumArgs, dl, Ops, *this);
Andrew Trick74f4c742013-10-31 17:18:24 +00006836
6837 // Push the register mask info.
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006838 if (HasGlue)
Andrew Trick74f4c742013-10-31 17:18:24 +00006839 Ops.push_back(*(Call->op_end()-2));
6840 else
6841 Ops.push_back(*(Call->op_end()-1));
6842
6843 // Push the chain (this is originally the first operand of the call, but
6844 // becomes now the last or second to last operand).
6845 Ops.push_back(*(Call->op_begin()));
6846
6847 // Push the glue flag (last operand).
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006848 if (HasGlue)
Andrew Trick74f4c742013-10-31 17:18:24 +00006849 Ops.push_back(*(Call->op_end()-1));
6850
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006851 SDVTList NodeTys;
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006852 if (IsAnyRegCC && HasDef) {
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006853 // Create the return types based on the intrinsic definition
6854 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
6855 SmallVector<EVT, 3> ValueVTs;
Mehdi Amini56228da2015-07-09 01:57:34 +00006856 ComputeValueVTs(TLI, DAG.getDataLayout(), CS->getType(), ValueVTs);
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006857 assert(ValueVTs.size() == 1 && "Expected only one return value type.");
Andrew Trick6664df12013-11-05 22:44:04 +00006858
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006859 // There is always a chain and a glue type at the end
6860 ValueVTs.push_back(MVT::Other);
6861 ValueVTs.push_back(MVT::Glue);
Craig Topperabb4ac72014-04-16 06:10:51 +00006862 NodeTys = DAG.getVTList(ValueVTs);
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006863 } else
6864 NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
6865
6866 // Replace the target specific call node with a PATCHPOINT node.
Andrew Trick6664df12013-11-05 22:44:04 +00006867 MachineSDNode *MN = DAG.getMachineNode(TargetOpcode::PATCHPOINT,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006868 dl, NodeTys, Ops);
Andrew Trick6664df12013-11-05 22:44:04 +00006869
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006870 // Update the NodeMap.
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006871 if (HasDef) {
6872 if (IsAnyRegCC)
6873 setValue(CS.getInstruction(), SDValue(MN, 0));
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006874 else
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006875 setValue(CS.getInstruction(), Result.first);
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006876 }
Andrew Trick6664df12013-11-05 22:44:04 +00006877
6878 // Fixup the consumers of the intrinsic. The chain and glue may be used in the
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006879 // call sequence. Furthermore the location of the chain and glue can change
6880 // when the AnyReg calling convention is used and the intrinsic returns a
6881 // value.
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006882 if (IsAnyRegCC && HasDef) {
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006883 SDValue From[] = {SDValue(Call, 0), SDValue(Call, 1)};
6884 SDValue To[] = {SDValue(MN, 1), SDValue(MN, 2)};
6885 DAG.ReplaceAllUsesOfValuesWith(From, To, 2);
6886 } else
6887 DAG.ReplaceAllUsesWith(Call, MN);
Andrew Trick6664df12013-11-05 22:44:04 +00006888 DAG.DeleteNode(Call);
Juergen Ributzkae8294752013-12-14 06:53:06 +00006889
6890 // Inform the Frame Information that we have a patchpoint in this function.
6891 FuncInfo.MF->getFrameInfo()->setHasPatchPoint();
Andrew Trick74f4c742013-10-31 17:18:24 +00006892}
6893
Tim Northoverd82ed2e2014-06-18 11:52:44 +00006894/// Returns an AttributeSet representing the attributes applied to the return
6895/// value of the given call.
6896static AttributeSet getReturnAttrs(TargetLowering::CallLoweringInfo &CLI) {
6897 SmallVector<Attribute::AttrKind, 2> Attrs;
6898 if (CLI.RetSExt)
6899 Attrs.push_back(Attribute::SExt);
6900 if (CLI.RetZExt)
6901 Attrs.push_back(Attribute::ZExt);
6902 if (CLI.IsInReg)
6903 Attrs.push_back(Attribute::InReg);
6904
6905 return AttributeSet::get(CLI.RetTy->getContext(), AttributeSet::ReturnIndex,
6906 Attrs);
6907}
6908
Dan Gohman575fad32008-09-03 16:12:24 +00006909/// TargetLowering::LowerCallTo - This is the default LowerCallTo
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00006910/// implementation, which just calls LowerCall.
6911/// FIXME: When all targets are
6912/// migrated to using LowerCall, this hook should be integrated into SDISel.
Dan Gohman575fad32008-09-03 16:12:24 +00006913std::pair<SDValue, SDValue>
Justin Holewinskiaa583972012-05-25 16:35:28 +00006914TargetLowering::LowerCallTo(TargetLowering::CallLoweringInfo &CLI) const {
Stephen Lin699808c2013-04-30 22:49:28 +00006915 // Handle the incoming return values from the call.
6916 CLI.Ins.clear();
Tim Northoverd82ed2e2014-06-18 11:52:44 +00006917 Type *OrigRetTy = CLI.RetTy;
Stephen Lin699808c2013-04-30 22:49:28 +00006918 SmallVector<EVT, 4> RetTys;
Tim Northoverd82ed2e2014-06-18 11:52:44 +00006919 SmallVector<uint64_t, 4> Offsets;
Mehdi Amini8ac7a9d2015-07-07 19:07:19 +00006920 auto &DL = CLI.DAG.getDataLayout();
Mehdi Amini56228da2015-07-09 01:57:34 +00006921 ComputeValueVTs(*this, DL, CLI.RetTy, RetTys, &Offsets);
Tim Northoverd82ed2e2014-06-18 11:52:44 +00006922
6923 SmallVector<ISD::OutputArg, 4> Outs;
Mehdi Amini56228da2015-07-09 01:57:34 +00006924 GetReturnInfo(CLI.RetTy, getReturnAttrs(CLI), Outs, *this, DL);
Tim Northoverd82ed2e2014-06-18 11:52:44 +00006925
6926 bool CanLowerReturn =
6927 this->CanLowerReturn(CLI.CallConv, CLI.DAG.getMachineFunction(),
6928 CLI.IsVarArg, Outs, CLI.RetTy->getContext());
6929
6930 SDValue DemoteStackSlot;
6931 int DemoteStackIdx = -100;
6932 if (!CanLowerReturn) {
6933 // FIXME: equivalent assert?
6934 // assert(!CS.hasInAllocaArgument() &&
6935 // "sret demotion is incompatible with inalloca");
Mehdi Amini8ac7a9d2015-07-07 19:07:19 +00006936 uint64_t TySize = DL.getTypeAllocSize(CLI.RetTy);
6937 unsigned Align = DL.getPrefTypeAlignment(CLI.RetTy);
Tim Northoverd82ed2e2014-06-18 11:52:44 +00006938 MachineFunction &MF = CLI.DAG.getMachineFunction();
6939 DemoteStackIdx = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
6940 Type *StackSlotPtrType = PointerType::getUnqual(CLI.RetTy);
6941
Mehdi Amini44ede332015-07-09 02:09:04 +00006942 DemoteStackSlot = CLI.DAG.getFrameIndex(DemoteStackIdx, getPointerTy(DL));
Tim Northoverd82ed2e2014-06-18 11:52:44 +00006943 ArgListEntry Entry;
6944 Entry.Node = DemoteStackSlot;
6945 Entry.Ty = StackSlotPtrType;
6946 Entry.isSExt = false;
6947 Entry.isZExt = false;
6948 Entry.isInReg = false;
6949 Entry.isSRet = true;
6950 Entry.isNest = false;
6951 Entry.isByVal = false;
6952 Entry.isReturned = false;
6953 Entry.Alignment = Align;
6954 CLI.getArgs().insert(CLI.getArgs().begin(), Entry);
6955 CLI.RetTy = Type::getVoidTy(CLI.RetTy->getContext());
Ahmed Bougachae2bd5d32015-03-27 20:28:30 +00006956
6957 // sret demotion isn't compatible with tail-calls, since the sret argument
6958 // points into the callers stack frame.
6959 CLI.IsTailCall = false;
Tim Northoverd82ed2e2014-06-18 11:52:44 +00006960 } else {
6961 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
6962 EVT VT = RetTys[I];
6963 MVT RegisterVT = getRegisterType(CLI.RetTy->getContext(), VT);
6964 unsigned NumRegs = getNumRegisters(CLI.RetTy->getContext(), VT);
6965 for (unsigned i = 0; i != NumRegs; ++i) {
6966 ISD::InputArg MyFlags;
6967 MyFlags.VT = RegisterVT;
6968 MyFlags.ArgVT = VT;
6969 MyFlags.Used = CLI.IsReturnValueUsed;
6970 if (CLI.RetSExt)
6971 MyFlags.Flags.setSExt();
6972 if (CLI.RetZExt)
6973 MyFlags.Flags.setZExt();
6974 if (CLI.IsInReg)
6975 MyFlags.Flags.setInReg();
6976 CLI.Ins.push_back(MyFlags);
6977 }
Stephen Lin699808c2013-04-30 22:49:28 +00006978 }
6979 }
6980
Dan Gohman575fad32008-09-03 16:12:24 +00006981 // Handle all of the outgoing arguments.
Justin Holewinskiaa583972012-05-25 16:35:28 +00006982 CLI.Outs.clear();
6983 CLI.OutVals.clear();
Saleem Abdulrasool9f664c12014-05-17 21:50:01 +00006984 ArgListTy &Args = CLI.getArgs();
Dan Gohman575fad32008-09-03 16:12:24 +00006985 for (unsigned i = 0, e = Args.size(); i != e; ++i) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00006986 SmallVector<EVT, 4> ValueVTs;
Mehdi Amini56228da2015-07-09 01:57:34 +00006987 ComputeValueVTs(*this, DL, Args[i].Ty, ValueVTs);
Oliver Stannardc24f2172014-05-09 14:01:47 +00006988 Type *FinalType = Args[i].Ty;
6989 if (Args[i].isByVal)
6990 FinalType = cast<PointerType>(Args[i].Ty)->getElementType();
6991 bool NeedsRegBlock = functionArgumentNeedsConsecutiveRegisters(
6992 FinalType, CLI.CallConv, CLI.IsVarArg);
6993 for (unsigned Value = 0, NumValues = ValueVTs.size(); Value != NumValues;
6994 ++Value) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00006995 EVT VT = ValueVTs[Value];
Justin Holewinskiaa583972012-05-25 16:35:28 +00006996 Type *ArgTy = VT.getTypeForEVT(CLI.RetTy->getContext());
Chris Lattner160e8ab2008-10-18 18:49:30 +00006997 SDValue Op = SDValue(Args[i].Node.getNode(),
6998 Args[i].Node.getResNo() + Value);
Dan Gohman575fad32008-09-03 16:12:24 +00006999 ISD::ArgFlagsTy Flags;
Mehdi Amini8ac7a9d2015-07-07 19:07:19 +00007000 unsigned OriginalAlignment = DL.getABITypeAlignment(ArgTy);
Dan Gohman575fad32008-09-03 16:12:24 +00007001
7002 if (Args[i].isZExt)
7003 Flags.setZExt();
7004 if (Args[i].isSExt)
7005 Flags.setSExt();
7006 if (Args[i].isInReg)
7007 Flags.setInReg();
7008 if (Args[i].isSRet)
7009 Flags.setSRet();
Reid Klecknerf5b76512014-01-31 23:50:57 +00007010 if (Args[i].isByVal)
Dan Gohman575fad32008-09-03 16:12:24 +00007011 Flags.setByVal();
Reid Klecknerf5b76512014-01-31 23:50:57 +00007012 if (Args[i].isInAlloca) {
7013 Flags.setInAlloca();
7014 // Set the byval flag for CCAssignFn callbacks that don't know about
7015 // inalloca. This way we can know how many bytes we should've allocated
7016 // and how many bytes a callee cleanup function will pop. If we port
7017 // inalloca to more targets, we'll have to add custom inalloca handling
7018 // in the various CC lowering callbacks.
7019 Flags.setByVal();
7020 }
7021 if (Args[i].isByVal || Args[i].isInAlloca) {
Chris Lattner229907c2011-07-18 04:54:35 +00007022 PointerType *Ty = cast<PointerType>(Args[i].Ty);
7023 Type *ElementTy = Ty->getElementType();
Mehdi Amini8ac7a9d2015-07-07 19:07:19 +00007024 Flags.setByValSize(DL.getTypeAllocSize(ElementTy));
Dan Gohman575fad32008-09-03 16:12:24 +00007025 // For ByVal, alignment should come from FE. BE will guess if this
7026 // info is not there but there are cases it cannot get right.
Chris Lattner68254fc2011-05-22 23:23:02 +00007027 unsigned FrameAlign;
Dan Gohman575fad32008-09-03 16:12:24 +00007028 if (Args[i].Alignment)
7029 FrameAlign = Args[i].Alignment;
Chris Lattner68254fc2011-05-22 23:23:02 +00007030 else
Mehdi Amini5c183d52015-07-09 02:09:28 +00007031 FrameAlign = getByValTypeAlignment(ElementTy, DL);
Dan Gohman575fad32008-09-03 16:12:24 +00007032 Flags.setByValAlign(FrameAlign);
Dan Gohman575fad32008-09-03 16:12:24 +00007033 }
7034 if (Args[i].isNest)
7035 Flags.setNest();
Tim Northovere95c5b32015-02-24 17:22:34 +00007036 if (NeedsRegBlock)
Oliver Stannardc24f2172014-05-09 14:01:47 +00007037 Flags.setInConsecutiveRegs();
Dan Gohman575fad32008-09-03 16:12:24 +00007038 Flags.setOrigAlign(OriginalAlignment);
7039
Patrik Hagglundbad545c2012-12-19 11:48:16 +00007040 MVT PartVT = getRegisterType(CLI.RetTy->getContext(), VT);
Justin Holewinskiaa583972012-05-25 16:35:28 +00007041 unsigned NumParts = getNumRegisters(CLI.RetTy->getContext(), VT);
Dan Gohman575fad32008-09-03 16:12:24 +00007042 SmallVector<SDValue, 4> Parts(NumParts);
7043 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
7044
7045 if (Args[i].isSExt)
7046 ExtendKind = ISD::SIGN_EXTEND;
7047 else if (Args[i].isZExt)
7048 ExtendKind = ISD::ZERO_EXTEND;
7049
Stephen Lin699808c2013-04-30 22:49:28 +00007050 // Conservatively only handle 'returned' on non-vectors for now
7051 if (Args[i].isReturned && !Op.getValueType().isVector()) {
7052 assert(CLI.RetTy == Args[i].Ty && RetTys.size() == NumValues &&
7053 "unexpected use of 'returned'");
7054 // Before passing 'returned' to the target lowering code, ensure that
7055 // either the register MVT and the actual EVT are the same size or that
7056 // the return value and argument are extended in the same way; in these
7057 // cases it's safe to pass the argument register value unchanged as the
7058 // return register value (although it's at the target's option whether
7059 // to do so)
7060 // TODO: allow code generation to take advantage of partially preserved
7061 // registers rather than clobbering the entire register when the
7062 // parameter extension method is not compatible with the return
7063 // extension method
7064 if ((NumParts * PartVT.getSizeInBits() == VT.getSizeInBits()) ||
7065 (ExtendKind != ISD::ANY_EXTEND &&
7066 CLI.RetSExt == Args[i].isSExt && CLI.RetZExt == Args[i].isZExt))
7067 Flags.setReturned();
7068 }
7069
Craig Topperc0196b12014-04-14 00:51:57 +00007070 getCopyToParts(CLI.DAG, CLI.DL, Op, &Parts[0], NumParts, PartVT,
7071 CLI.CS ? CLI.CS->getInstruction() : nullptr, ExtendKind);
Dan Gohman575fad32008-09-03 16:12:24 +00007072
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007073 for (unsigned j = 0; j != NumParts; ++j) {
Dan Gohman575fad32008-09-03 16:12:24 +00007074 // if it isn't first piece, alignment must be 1
Tom Stellard8d7d4de2013-10-23 00:44:24 +00007075 ISD::OutputArg MyFlags(Flags, Parts[j].getValueType(), VT,
Manman Ren3d5af272012-11-01 23:49:58 +00007076 i < CLI.NumFixedArgs,
7077 i, j*Parts[j].getValueType().getStoreSize());
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007078 if (NumParts > 1 && j == 0)
7079 MyFlags.Flags.setSplit();
7080 else if (j != 0)
7081 MyFlags.Flags.setOrigAlign(1);
Dan Gohman575fad32008-09-03 16:12:24 +00007082
Justin Holewinskiaa583972012-05-25 16:35:28 +00007083 CLI.Outs.push_back(MyFlags);
7084 CLI.OutVals.push_back(Parts[j]);
Dan Gohman575fad32008-09-03 16:12:24 +00007085 }
Tim Northovere95c5b32015-02-24 17:22:34 +00007086
7087 if (NeedsRegBlock && Value == NumValues - 1)
7088 CLI.Outs[CLI.Outs.size() - 1].Flags.setInConsecutiveRegsLast();
Dan Gohman575fad32008-09-03 16:12:24 +00007089 }
7090 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00007091
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007092 SmallVector<SDValue, 4> InVals;
Justin Holewinskiaa583972012-05-25 16:35:28 +00007093 CLI.Chain = LowerCall(CLI, InVals);
Dan Gohman695d8112009-08-06 15:37:27 +00007094
7095 // Verify that the target's LowerCall behaved as expected.
Justin Holewinskiaa583972012-05-25 16:35:28 +00007096 assert(CLI.Chain.getNode() && CLI.Chain.getValueType() == MVT::Other &&
Dan Gohman695d8112009-08-06 15:37:27 +00007097 "LowerCall didn't return a valid chain!");
Justin Holewinskiaa583972012-05-25 16:35:28 +00007098 assert((!CLI.IsTailCall || InVals.empty()) &&
Dan Gohman695d8112009-08-06 15:37:27 +00007099 "LowerCall emitted a return value for a tail call!");
Justin Holewinskiaa583972012-05-25 16:35:28 +00007100 assert((CLI.IsTailCall || InVals.size() == CLI.Ins.size()) &&
Dan Gohman695d8112009-08-06 15:37:27 +00007101 "LowerCall didn't emit the correct number of values!");
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007102
7103 // For a tail call, the return value is merely live-out and there aren't
7104 // any nodes in the DAG representing it. Return a special value to
7105 // indicate that a tail call has been emitted and no more Instructions
7106 // should be processed in the current block.
Justin Holewinskiaa583972012-05-25 16:35:28 +00007107 if (CLI.IsTailCall) {
7108 CLI.DAG.setRoot(CLI.Chain);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007109 return std::make_pair(SDValue(), SDValue());
7110 }
7111
Justin Holewinskiaa583972012-05-25 16:35:28 +00007112 DEBUG(for (unsigned i = 0, e = CLI.Ins.size(); i != e; ++i) {
Evan Cheng180704d2010-03-11 19:38:18 +00007113 assert(InVals[i].getNode() &&
7114 "LowerCall emitted a null value!");
Justin Holewinskiaa583972012-05-25 16:35:28 +00007115 assert(EVT(CLI.Ins[i].VT) == InVals[i].getValueType() &&
Evan Cheng180704d2010-03-11 19:38:18 +00007116 "LowerCall emitted a value with the wrong type!");
7117 });
7118
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007119 SmallVector<SDValue, 4> ReturnValues;
Tim Northoverd82ed2e2014-06-18 11:52:44 +00007120 if (!CanLowerReturn) {
7121 // The instruction result is the result of loading from the
7122 // hidden sret parameter.
7123 SmallVector<EVT, 1> PVTs;
7124 Type *PtrRetTy = PointerType::getUnqual(OrigRetTy);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007125
Mehdi Amini56228da2015-07-09 01:57:34 +00007126 ComputeValueVTs(*this, DL, PtrRetTy, PVTs);
Tim Northoverd82ed2e2014-06-18 11:52:44 +00007127 assert(PVTs.size() == 1 && "Pointers should fit in one register");
7128 EVT PtrVT = PVTs[0];
7129
7130 unsigned NumValues = RetTys.size();
7131 ReturnValues.resize(NumValues);
7132 SmallVector<SDValue, 4> Chains(NumValues);
7133
7134 for (unsigned i = 0; i < NumValues; ++i) {
7135 SDValue Add = CLI.DAG.getNode(ISD::ADD, CLI.DL, PtrVT, DemoteStackSlot,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00007136 CLI.DAG.getConstant(Offsets[i], CLI.DL,
7137 PtrVT));
Tim Northoverd82ed2e2014-06-18 11:52:44 +00007138 SDValue L = CLI.DAG.getLoad(
7139 RetTys[i], CLI.DL, CLI.Chain, Add,
Alex Lorenze40c8a22015-08-11 23:09:45 +00007140 MachinePointerInfo::getFixedStack(CLI.DAG.getMachineFunction(),
7141 DemoteStackIdx, Offsets[i]),
7142 false, false, false, 1);
Tim Northoverd82ed2e2014-06-18 11:52:44 +00007143 ReturnValues[i] = L;
7144 Chains[i] = L.getValue(1);
7145 }
7146
7147 CLI.Chain = CLI.DAG.getNode(ISD::TokenFactor, CLI.DL, MVT::Other, Chains);
7148 } else {
7149 // Collect the legal value parts into potentially illegal values
7150 // that correspond to the original function's return values.
7151 ISD::NodeType AssertOp = ISD::DELETED_NODE;
7152 if (CLI.RetSExt)
7153 AssertOp = ISD::AssertSext;
7154 else if (CLI.RetZExt)
7155 AssertOp = ISD::AssertZext;
7156 unsigned CurReg = 0;
7157 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
7158 EVT VT = RetTys[I];
7159 MVT RegisterVT = getRegisterType(CLI.RetTy->getContext(), VT);
7160 unsigned NumRegs = getNumRegisters(CLI.RetTy->getContext(), VT);
7161
7162 ReturnValues.push_back(getCopyFromParts(CLI.DAG, CLI.DL, &InVals[CurReg],
7163 NumRegs, RegisterVT, VT, nullptr,
7164 AssertOp));
7165 CurReg += NumRegs;
7166 }
7167
7168 // For a function returning void, there is no return value. We can't create
7169 // such a node, so we just return a null return value in that case. In
7170 // that case, nothing will actually look at the value.
7171 if (ReturnValues.empty())
7172 return std::make_pair(SDValue(), CLI.Chain);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007173 }
7174
Justin Holewinskiaa583972012-05-25 16:35:28 +00007175 SDValue Res = CLI.DAG.getNode(ISD::MERGE_VALUES, CLI.DL,
Craig Topper48d114b2014-04-26 18:35:24 +00007176 CLI.DAG.getVTList(RetTys), ReturnValues);
Justin Holewinskiaa583972012-05-25 16:35:28 +00007177 return std::make_pair(Res, CLI.Chain);
Dan Gohman575fad32008-09-03 16:12:24 +00007178}
7179
Duncan Sandsbe7e4142009-01-21 09:00:29 +00007180void TargetLowering::LowerOperationWrapper(SDNode *N,
7181 SmallVectorImpl<SDValue> &Results,
Dan Gohman21cea8a2010-04-17 15:26:15 +00007182 SelectionDAG &DAG) const {
Duncan Sandsbe7e4142009-01-21 09:00:29 +00007183 SDValue Res = LowerOperation(SDValue(N, 0), DAG);
Sanjiv Guptaa70798c2009-01-21 04:48:39 +00007184 if (Res.getNode())
7185 Results.push_back(Res);
7186}
7187
Dan Gohman21cea8a2010-04-17 15:26:15 +00007188SDValue TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Torok Edwinfbcc6632009-07-14 16:55:14 +00007189 llvm_unreachable("LowerOperation not implemented for this target!");
Dan Gohman575fad32008-09-03 16:12:24 +00007190}
7191
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007192void
7193SelectionDAGBuilder::CopyValueToVirtualRegister(const Value *V, unsigned Reg) {
Dan Gohmand4322232010-07-01 01:59:43 +00007194 SDValue Op = getNonRegisterValue(V);
Dan Gohman575fad32008-09-03 16:12:24 +00007195 assert((Op.getOpcode() != ISD::CopyFromReg ||
7196 cast<RegisterSDNode>(Op.getOperand(1))->getReg() != Reg) &&
7197 "Copy from a reg to the same reg!");
7198 assert(!TargetRegisterInfo::isPhysicalRegister(Reg) && "Is a physreg");
7199
Eric Christopher58a24612014-10-08 09:50:54 +00007200 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Mehdi Amini56228da2015-07-09 01:57:34 +00007201 RegsForValue RFV(V->getContext(), TLI, DAG.getDataLayout(), Reg,
7202 V->getType());
Dan Gohman575fad32008-09-03 16:12:24 +00007203 SDValue Chain = DAG.getEntryNode();
Jiangning Liuffbc6902014-09-19 05:30:35 +00007204
7205 ISD::NodeType ExtendType = (FuncInfo.PreferredExtendType.find(V) ==
7206 FuncInfo.PreferredExtendType.end())
7207 ? ISD::ANY_EXTEND
7208 : FuncInfo.PreferredExtendType[V];
7209 RFV.getCopyToRegs(Op, DAG, getCurSDLoc(), Chain, nullptr, V, ExtendType);
Dan Gohman575fad32008-09-03 16:12:24 +00007210 PendingExports.push_back(Chain);
7211}
7212
7213#include "llvm/CodeGen/SelectionDAGISel.h"
7214
Eli Friedman441a01a2011-05-05 16:53:34 +00007215/// isOnlyUsedInEntryBlock - If the specified argument is only used in the
7216/// entry block, return true. This includes arguments used by switches, since
7217/// the switch may expand into multiple basic blocks.
Nick Lewycky50f02cb2011-12-02 22:16:29 +00007218static bool isOnlyUsedInEntryBlock(const Argument *A, bool FastISel) {
Eli Friedman441a01a2011-05-05 16:53:34 +00007219 // With FastISel active, we may be splitting blocks, so force creation
7220 // of virtual registers for all non-dead arguments.
Nick Lewycky50f02cb2011-12-02 22:16:29 +00007221 if (FastISel)
Eli Friedman441a01a2011-05-05 16:53:34 +00007222 return A->use_empty();
7223
7224 const BasicBlock *Entry = A->getParent()->begin();
Chandler Carruthcdf47882014-03-09 03:16:01 +00007225 for (const User *U : A->users())
Eli Friedman441a01a2011-05-05 16:53:34 +00007226 if (cast<Instruction>(U)->getParent() != Entry || isa<SwitchInst>(U))
7227 return false; // Use not in entry block.
Chandler Carruthcdf47882014-03-09 03:16:01 +00007228
Eli Friedman441a01a2011-05-05 16:53:34 +00007229 return true;
7230}
7231
Eli Bendersky33ebf832013-02-28 23:09:18 +00007232void SelectionDAGISel::LowerArguments(const Function &F) {
Dan Gohman1a6c47f2009-11-23 18:04:58 +00007233 SelectionDAG &DAG = SDB->DAG;
Andrew Trickef9de2a2013-05-25 02:42:55 +00007234 SDLoc dl = SDB->getCurSDLoc();
Mehdi Amini8ac7a9d2015-07-07 19:07:19 +00007235 const DataLayout &DL = DAG.getDataLayout();
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007236 SmallVector<ISD::InputArg, 16> Ins;
Dan Gohman575fad32008-09-03 16:12:24 +00007237
Dan Gohmand16aa542010-05-29 17:03:36 +00007238 if (!FuncInfo->CanLowerReturn) {
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007239 // Put in an sret pointer parameter before all the other parameters.
7240 SmallVector<EVT, 1> ValueVTs;
Mehdi Amini56228da2015-07-09 01:57:34 +00007241 ComputeValueVTs(*TLI, DAG.getDataLayout(),
7242 PointerType::getUnqual(F.getReturnType()), ValueVTs);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007243
7244 // NOTE: Assuming that a pointer will never break down to more than one VT
7245 // or one register.
7246 ISD::ArgFlagsTy Flags;
7247 Flags.setSRet();
Bill Wendlingf7719082013-06-06 00:43:09 +00007248 MVT RegisterVT = TLI->getRegisterType(*DAG.getContext(), ValueVTs[0]);
Andrew Trick05938a52015-02-16 18:10:47 +00007249 ISD::InputArg RetArg(Flags, RegisterVT, ValueVTs[0], true,
7250 ISD::InputArg::NoArgIndex, 0);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007251 Ins.push_back(RetArg);
7252 }
Kenneth Uildriks07119732009-11-07 02:11:54 +00007253
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007254 // Set up the incoming argument description vector.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007255 unsigned Idx = 1;
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007256 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end();
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007257 I != E; ++I, ++Idx) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00007258 SmallVector<EVT, 4> ValueVTs;
Mehdi Amini56228da2015-07-09 01:57:34 +00007259 ComputeValueVTs(*TLI, DAG.getDataLayout(), I->getType(), ValueVTs);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007260 bool isArgValueUsed = !I->use_empty();
Tom Stellard8d7d4de2013-10-23 00:44:24 +00007261 unsigned PartBase = 0;
Oliver Stannardc24f2172014-05-09 14:01:47 +00007262 Type *FinalType = I->getType();
7263 if (F.getAttributes().hasAttribute(Idx, Attribute::ByVal))
7264 FinalType = cast<PointerType>(FinalType)->getElementType();
7265 bool NeedsRegBlock = TLI->functionArgumentNeedsConsecutiveRegisters(
7266 FinalType, F.getCallingConv(), F.isVarArg());
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007267 for (unsigned Value = 0, NumValues = ValueVTs.size();
7268 Value != NumValues; ++Value) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00007269 EVT VT = ValueVTs[Value];
Chris Lattner229907c2011-07-18 04:54:35 +00007270 Type *ArgTy = VT.getTypeForEVT(*DAG.getContext());
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007271 ISD::ArgFlagsTy Flags;
Mehdi Amini8ac7a9d2015-07-07 19:07:19 +00007272 unsigned OriginalAlignment = DL.getABITypeAlignment(ArgTy);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007273
Bill Wendling94dcaf82012-12-30 12:45:13 +00007274 if (F.getAttributes().hasAttribute(Idx, Attribute::ZExt))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007275 Flags.setZExt();
Bill Wendling94dcaf82012-12-30 12:45:13 +00007276 if (F.getAttributes().hasAttribute(Idx, Attribute::SExt))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007277 Flags.setSExt();
Bill Wendling94dcaf82012-12-30 12:45:13 +00007278 if (F.getAttributes().hasAttribute(Idx, Attribute::InReg))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007279 Flags.setInReg();
Bill Wendling94dcaf82012-12-30 12:45:13 +00007280 if (F.getAttributes().hasAttribute(Idx, Attribute::StructRet))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007281 Flags.setSRet();
Reid Klecknerf5b76512014-01-31 23:50:57 +00007282 if (F.getAttributes().hasAttribute(Idx, Attribute::ByVal))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007283 Flags.setByVal();
Reid Klecknerf5b76512014-01-31 23:50:57 +00007284 if (F.getAttributes().hasAttribute(Idx, Attribute::InAlloca)) {
7285 Flags.setInAlloca();
7286 // Set the byval flag for CCAssignFn callbacks that don't know about
7287 // inalloca. This way we can know how many bytes we should've allocated
7288 // and how many bytes a callee cleanup function will pop. If we port
7289 // inalloca to more targets, we'll have to add custom inalloca handling
7290 // in the various CC lowering callbacks.
7291 Flags.setByVal();
7292 }
7293 if (Flags.isByVal() || Flags.isInAlloca()) {
Chris Lattner229907c2011-07-18 04:54:35 +00007294 PointerType *Ty = cast<PointerType>(I->getType());
7295 Type *ElementTy = Ty->getElementType();
Mehdi Amini8ac7a9d2015-07-07 19:07:19 +00007296 Flags.setByValSize(DL.getTypeAllocSize(ElementTy));
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007297 // For ByVal, alignment should be passed from FE. BE will guess if
7298 // this info is not there but there are cases it cannot get right.
Chris Lattner68254fc2011-05-22 23:23:02 +00007299 unsigned FrameAlign;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007300 if (F.getParamAlignment(Idx))
7301 FrameAlign = F.getParamAlignment(Idx);
Chris Lattner68254fc2011-05-22 23:23:02 +00007302 else
Mehdi Amini5c183d52015-07-09 02:09:28 +00007303 FrameAlign = TLI->getByValTypeAlignment(ElementTy, DL);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007304 Flags.setByValAlign(FrameAlign);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007305 }
Bill Wendling94dcaf82012-12-30 12:45:13 +00007306 if (F.getAttributes().hasAttribute(Idx, Attribute::Nest))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007307 Flags.setNest();
Tim Northovere95c5b32015-02-24 17:22:34 +00007308 if (NeedsRegBlock)
Oliver Stannardc24f2172014-05-09 14:01:47 +00007309 Flags.setInConsecutiveRegs();
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007310 Flags.setOrigAlign(OriginalAlignment);
7311
Bill Wendlingf7719082013-06-06 00:43:09 +00007312 MVT RegisterVT = TLI->getRegisterType(*CurDAG->getContext(), VT);
7313 unsigned NumRegs = TLI->getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007314 for (unsigned i = 0; i != NumRegs; ++i) {
Tom Stellard8d7d4de2013-10-23 00:44:24 +00007315 ISD::InputArg MyFlags(Flags, RegisterVT, VT, isArgValueUsed,
7316 Idx-1, PartBase+i*RegisterVT.getStoreSize());
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007317 if (NumRegs > 1 && i == 0)
7318 MyFlags.Flags.setSplit();
7319 // if it isn't first piece, alignment must be 1
7320 else if (i > 0)
7321 MyFlags.Flags.setOrigAlign(1);
7322 Ins.push_back(MyFlags);
7323 }
Tim Northovere95c5b32015-02-24 17:22:34 +00007324 if (NeedsRegBlock && Value == NumValues - 1)
7325 Ins[Ins.size() - 1].Flags.setInConsecutiveRegsLast();
Tom Stellard8d7d4de2013-10-23 00:44:24 +00007326 PartBase += VT.getStoreSize();
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007327 }
7328 }
7329
7330 // Call the target to set up the argument values.
7331 SmallVector<SDValue, 8> InVals;
Eric Christopherb17140d2014-10-08 07:32:17 +00007332 SDValue NewRoot = TLI->LowerFormalArguments(
7333 DAG.getRoot(), F.getCallingConv(), F.isVarArg(), Ins, dl, DAG, InVals);
Dan Gohman695d8112009-08-06 15:37:27 +00007334
7335 // Verify that the target's LowerFormalArguments behaved as expected.
Owen Anderson9f944592009-08-11 20:47:22 +00007336 assert(NewRoot.getNode() && NewRoot.getValueType() == MVT::Other &&
Dan Gohman695d8112009-08-06 15:37:27 +00007337 "LowerFormalArguments didn't return a valid chain!");
7338 assert(InVals.size() == Ins.size() &&
7339 "LowerFormalArguments didn't emit the correct number of values!");
Bill Wendlingd8549812009-12-22 21:35:02 +00007340 DEBUG({
7341 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
7342 assert(InVals[i].getNode() &&
7343 "LowerFormalArguments emitted a null value!");
Duncan Sandsf5dda012010-11-03 11:35:31 +00007344 assert(EVT(Ins[i].VT) == InVals[i].getValueType() &&
Bill Wendlingd8549812009-12-22 21:35:02 +00007345 "LowerFormalArguments emitted a value with the wrong type!");
7346 }
7347 });
Bill Wendling919b7aa2009-12-22 02:10:19 +00007348
Dan Gohman695d8112009-08-06 15:37:27 +00007349 // Update the DAG with the new chain value resulting from argument lowering.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007350 DAG.setRoot(NewRoot);
7351
7352 // Set up the argument values.
7353 unsigned i = 0;
7354 Idx = 1;
Dan Gohmand16aa542010-05-29 17:03:36 +00007355 if (!FuncInfo->CanLowerReturn) {
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007356 // Create a virtual register for the sret pointer, and put in a copy
7357 // from the sret argument into it.
7358 SmallVector<EVT, 1> ValueVTs;
Mehdi Amini56228da2015-07-09 01:57:34 +00007359 ComputeValueVTs(*TLI, DAG.getDataLayout(),
7360 PointerType::getUnqual(F.getReturnType()), ValueVTs);
Patrik Hagglund5e6c3612012-12-13 06:34:11 +00007361 MVT VT = ValueVTs[0].getSimpleVT();
Bill Wendlingf7719082013-06-06 00:43:09 +00007362 MVT RegVT = TLI->getRegisterType(*CurDAG->getContext(), VT);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007363 ISD::NodeType AssertOp = ISD::DELETED_NODE;
Bill Wendling78c5b7a2010-03-02 01:55:18 +00007364 SDValue ArgValue = getCopyFromParts(DAG, dl, &InVals[0], 1,
Craig Topperc0196b12014-04-14 00:51:57 +00007365 RegVT, VT, nullptr, AssertOp);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007366
Dan Gohman1a6c47f2009-11-23 18:04:58 +00007367 MachineFunction& MF = SDB->DAG.getMachineFunction();
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007368 MachineRegisterInfo& RegInfo = MF.getRegInfo();
Bill Wendlingf7719082013-06-06 00:43:09 +00007369 unsigned SRetReg = RegInfo.createVirtualRegister(TLI->getRegClassFor(RegVT));
Dan Gohmand16aa542010-05-29 17:03:36 +00007370 FuncInfo->DemoteRegister = SRetReg;
Eric Christopher58a24612014-10-08 09:50:54 +00007371 NewRoot =
7372 SDB->DAG.getCopyToReg(NewRoot, SDB->getCurSDLoc(), SRetReg, ArgValue);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007373 DAG.setRoot(NewRoot);
Bill Wendling919b7aa2009-12-22 02:10:19 +00007374
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007375 // i indexes lowered arguments. Bump it past the hidden sret argument.
7376 // Idx indexes LLVM arguments. Don't touch it.
7377 ++i;
7378 }
Bill Wendling919b7aa2009-12-22 02:10:19 +00007379
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007380 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end(); I != E;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007381 ++I, ++Idx) {
7382 SmallVector<SDValue, 4> ArgValues;
Owen Anderson53aa7a92009-08-10 22:56:29 +00007383 SmallVector<EVT, 4> ValueVTs;
Mehdi Amini56228da2015-07-09 01:57:34 +00007384 ComputeValueVTs(*TLI, DAG.getDataLayout(), I->getType(), ValueVTs);
Dan Gohman575fad32008-09-03 16:12:24 +00007385 unsigned NumValues = ValueVTs.size();
Devang Patelb0c76392010-06-01 19:59:01 +00007386
7387 // If this argument is unused then remember its value. It is used to generate
7388 // debugging information.
Adrian Prantl9c930592013-05-16 23:44:12 +00007389 if (I->use_empty() && NumValues) {
Devang Patelb0c76392010-06-01 19:59:01 +00007390 SDB->setUnusedArgValue(I, InVals[i]);
7391
Adrian Prantl9c930592013-05-16 23:44:12 +00007392 // Also remember any frame index for use in FastISel.
7393 if (FrameIndexSDNode *FI =
7394 dyn_cast<FrameIndexSDNode>(InVals[i].getNode()))
7395 FuncInfo->setArgumentFrameIndex(I, FI->getIndex());
7396 }
7397
Eli Friedman441a01a2011-05-05 16:53:34 +00007398 for (unsigned Val = 0; Val != NumValues; ++Val) {
7399 EVT VT = ValueVTs[Val];
Bill Wendlingf7719082013-06-06 00:43:09 +00007400 MVT PartVT = TLI->getRegisterType(*CurDAG->getContext(), VT);
7401 unsigned NumParts = TLI->getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007402
7403 if (!I->use_empty()) {
7404 ISD::NodeType AssertOp = ISD::DELETED_NODE;
Bill Wendling94dcaf82012-12-30 12:45:13 +00007405 if (F.getAttributes().hasAttribute(Idx, Attribute::SExt))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007406 AssertOp = ISD::AssertSext;
Bill Wendling94dcaf82012-12-30 12:45:13 +00007407 else if (F.getAttributes().hasAttribute(Idx, Attribute::ZExt))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007408 AssertOp = ISD::AssertZext;
7409
Bill Wendling78c5b7a2010-03-02 01:55:18 +00007410 ArgValues.push_back(getCopyFromParts(DAG, dl, &InVals[i],
Bill Wendling919b7aa2009-12-22 02:10:19 +00007411 NumParts, PartVT, VT,
Craig Topperc0196b12014-04-14 00:51:57 +00007412 nullptr, AssertOp));
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007413 }
Bill Wendling919b7aa2009-12-22 02:10:19 +00007414
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007415 i += NumParts;
7416 }
Bill Wendling919b7aa2009-12-22 02:10:19 +00007417
Eli Friedman441a01a2011-05-05 16:53:34 +00007418 // We don't need to do anything else for unused arguments.
7419 if (ArgValues.empty())
7420 continue;
7421
Devang Patel9d904e12011-09-08 22:59:09 +00007422 // Note down frame index.
7423 if (FrameIndexSDNode *FI =
Bill Wendlingd1634052012-07-19 00:04:14 +00007424 dyn_cast<FrameIndexSDNode>(ArgValues[0].getNode()))
Devang Patel9d904e12011-09-08 22:59:09 +00007425 FuncInfo->setArgumentFrameIndex(I, FI->getIndex());
Devang Patel86ec8b32010-08-31 22:22:42 +00007426
Craig Topper2d2aa0c2014-04-30 07:17:30 +00007427 SDValue Res = DAG.getMergeValues(makeArrayRef(ArgValues.data(), NumValues),
Andrew Trickef9de2a2013-05-25 02:42:55 +00007428 SDB->getCurSDLoc());
Devang Patel9d904e12011-09-08 22:59:09 +00007429
Eli Friedman441a01a2011-05-05 16:53:34 +00007430 SDB->setValue(I, Res);
Nick Lewycky50f02cb2011-12-02 22:16:29 +00007431 if (!TM.Options.EnableFastISel && Res.getOpcode() == ISD::BUILD_PAIR) {
Stephen Lincfe7f352013-07-08 00:37:03 +00007432 if (LoadSDNode *LNode =
Devang Patel9d904e12011-09-08 22:59:09 +00007433 dyn_cast<LoadSDNode>(Res.getOperand(0).getNode()))
7434 if (FrameIndexSDNode *FI =
7435 dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode()))
7436 FuncInfo->setArgumentFrameIndex(I, FI->getIndex());
7437 }
Bill Wendling919b7aa2009-12-22 02:10:19 +00007438
Eli Friedman441a01a2011-05-05 16:53:34 +00007439 // If this argument is live outside of the entry block, insert a copy from
7440 // wherever we got it to the vreg that other BB's will reference it as.
Nick Lewycky50f02cb2011-12-02 22:16:29 +00007441 if (!TM.Options.EnableFastISel && Res.getOpcode() == ISD::CopyFromReg) {
Eli Friedman441a01a2011-05-05 16:53:34 +00007442 // If we can, though, try to skip creating an unnecessary vreg.
7443 // FIXME: This isn't very clean... it would be nice to make this more
Eli Friedman768de0a2011-05-10 21:50:58 +00007444 // general. It's also subtly incompatible with the hacks FastISel
7445 // uses with vregs.
Eli Friedman441a01a2011-05-05 16:53:34 +00007446 unsigned Reg = cast<RegisterSDNode>(Res.getOperand(1))->getReg();
7447 if (TargetRegisterInfo::isVirtualRegister(Reg)) {
7448 FuncInfo->ValueMap[I] = Reg;
7449 continue;
7450 }
7451 }
Nick Lewycky50f02cb2011-12-02 22:16:29 +00007452 if (!isOnlyUsedInEntryBlock(I, TM.Options.EnableFastISel)) {
Eli Friedman441a01a2011-05-05 16:53:34 +00007453 FuncInfo->InitializeRegForValue(I);
Dan Gohman1a6c47f2009-11-23 18:04:58 +00007454 SDB->CopyToExportRegsIfNeeded(I);
Dan Gohman575fad32008-09-03 16:12:24 +00007455 }
Dan Gohman575fad32008-09-03 16:12:24 +00007456 }
Bill Wendling919b7aa2009-12-22 02:10:19 +00007457
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007458 assert(i == InVals.size() && "Argument register count mismatch!");
Dan Gohman575fad32008-09-03 16:12:24 +00007459
7460 // Finally, if the target has anything special to do, allow it to do so.
Dan Gohmanc87b74d2010-04-14 20:17:22 +00007461 EmitFunctionEntryCode();
Dan Gohman575fad32008-09-03 16:12:24 +00007462}
7463
7464/// Handle PHI nodes in successor blocks. Emit code into the SelectionDAG to
7465/// ensure constants are generated when needed. Remember the virtual registers
7466/// that need to be added to the Machine PHI nodes as input. We cannot just
7467/// directly add them, because expansion might result in multiple MBB's for one
7468/// BB. As such, the start of the BB might correspond to a different MBB than
7469/// the end.
7470///
7471void
Dan Gohmanc594eab2010-04-22 20:46:50 +00007472SelectionDAGBuilder::HandlePHINodesInSuccessorBlocks(const BasicBlock *LLVMBB) {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007473 const TerminatorInst *TI = LLVMBB->getTerminator();
Dan Gohman575fad32008-09-03 16:12:24 +00007474
7475 SmallPtrSet<MachineBasicBlock *, 4> SuccsHandled;
7476
Hans Wennborg5b646572015-03-19 00:57:51 +00007477 // Check PHI nodes in successors that expect a value to be available from this
7478 // block.
Dan Gohman575fad32008-09-03 16:12:24 +00007479 for (unsigned succ = 0, e = TI->getNumSuccessors(); succ != e; ++succ) {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007480 const BasicBlock *SuccBB = TI->getSuccessor(succ);
Dan Gohman575fad32008-09-03 16:12:24 +00007481 if (!isa<PHINode>(SuccBB->begin())) continue;
Dan Gohmanc594eab2010-04-22 20:46:50 +00007482 MachineBasicBlock *SuccMBB = FuncInfo.MBBMap[SuccBB];
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00007483
Dan Gohman575fad32008-09-03 16:12:24 +00007484 // If this terminator has multiple identical successors (common for
7485 // switches), only handle each succ once.
David Blaikie70573dc2014-11-19 07:49:26 +00007486 if (!SuccsHandled.insert(SuccMBB).second)
7487 continue;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00007488
Dan Gohman575fad32008-09-03 16:12:24 +00007489 MachineBasicBlock::iterator MBBI = SuccMBB->begin();
Dan Gohman575fad32008-09-03 16:12:24 +00007490
7491 // At this point we know that there is a 1-1 correspondence between LLVM PHI
7492 // nodes and Machine PHI nodes, but the incoming operands have not been
7493 // emitted yet.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007494 for (BasicBlock::const_iterator I = SuccBB->begin();
7495 const PHINode *PN = dyn_cast<PHINode>(I); ++I) {
Dan Gohman575fad32008-09-03 16:12:24 +00007496 // Ignore dead phi's.
7497 if (PN->use_empty()) continue;
7498
Rafael Espindolae53b7d12011-05-13 15:18:06 +00007499 // Skip empty types
7500 if (PN->getType()->isEmptyTy())
7501 continue;
7502
Dan Gohman575fad32008-09-03 16:12:24 +00007503 unsigned Reg;
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007504 const Value *PHIOp = PN->getIncomingValueForBlock(LLVMBB);
Dan Gohman575fad32008-09-03 16:12:24 +00007505
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007506 if (const Constant *C = dyn_cast<Constant>(PHIOp)) {
Dan Gohmanc594eab2010-04-22 20:46:50 +00007507 unsigned &RegOut = ConstantsOut[C];
Dan Gohman575fad32008-09-03 16:12:24 +00007508 if (RegOut == 0) {
Dan Gohman93f59202010-07-02 00:10:16 +00007509 RegOut = FuncInfo.CreateRegs(C->getType());
Dan Gohmanc594eab2010-04-22 20:46:50 +00007510 CopyValueToVirtualRegister(C, RegOut);
Dan Gohman575fad32008-09-03 16:12:24 +00007511 }
7512 Reg = RegOut;
7513 } else {
Dan Gohman9576645a2010-07-01 01:33:21 +00007514 DenseMap<const Value *, unsigned>::iterator I =
7515 FuncInfo.ValueMap.find(PHIOp);
7516 if (I != FuncInfo.ValueMap.end())
7517 Reg = I->second;
7518 else {
Dan Gohman575fad32008-09-03 16:12:24 +00007519 assert(isa<AllocaInst>(PHIOp) &&
Dan Gohmanc594eab2010-04-22 20:46:50 +00007520 FuncInfo.StaticAllocaMap.count(cast<AllocaInst>(PHIOp)) &&
Dan Gohman575fad32008-09-03 16:12:24 +00007521 "Didn't codegen value into a register!??");
Dan Gohman93f59202010-07-02 00:10:16 +00007522 Reg = FuncInfo.CreateRegs(PHIOp->getType());
Dan Gohmanc594eab2010-04-22 20:46:50 +00007523 CopyValueToVirtualRegister(PHIOp, Reg);
Dan Gohman575fad32008-09-03 16:12:24 +00007524 }
7525 }
7526
7527 // Remember that this register needs to added to the machine PHI node as
7528 // the input for this MBB.
Owen Anderson53aa7a92009-08-10 22:56:29 +00007529 SmallVector<EVT, 4> ValueVTs;
Eric Christopher58a24612014-10-08 09:50:54 +00007530 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Mehdi Amini56228da2015-07-09 01:57:34 +00007531 ComputeValueVTs(TLI, DAG.getDataLayout(), PN->getType(), ValueVTs);
Dan Gohman575fad32008-09-03 16:12:24 +00007532 for (unsigned vti = 0, vte = ValueVTs.size(); vti != vte; ++vti) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00007533 EVT VT = ValueVTs[vti];
Eric Christopher58a24612014-10-08 09:50:54 +00007534 unsigned NumRegisters = TLI.getNumRegisters(*DAG.getContext(), VT);
Dan Gohman575fad32008-09-03 16:12:24 +00007535 for (unsigned i = 0, e = NumRegisters; i != e; ++i)
Dan Gohmanc594eab2010-04-22 20:46:50 +00007536 FuncInfo.PHINodesToUpdate.push_back(std::make_pair(MBBI++, Reg+i));
Dan Gohman575fad32008-09-03 16:12:24 +00007537 Reg += NumRegisters;
7538 }
7539 }
7540 }
Bill Wendlinga3cd3502013-06-19 21:36:55 +00007541
Dan Gohmanc594eab2010-04-22 20:46:50 +00007542 ConstantsOut.clear();
Dan Gohman7bda51f2008-09-03 23:12:08 +00007543}
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00007544
7545/// Add a successor MBB to ParentMBB< creating a new MachineBB for BB if SuccMBB
7546/// is 0.
7547MachineBasicBlock *
7548SelectionDAGBuilder::StackProtectorDescriptor::
7549AddSuccessorMBB(const BasicBlock *BB,
7550 MachineBasicBlock *ParentMBB,
Akira Hatanakab9991a22014-12-01 04:27:03 +00007551 bool IsLikely,
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00007552 MachineBasicBlock *SuccMBB) {
7553 // If SuccBB has not been created yet, create it.
7554 if (!SuccMBB) {
7555 MachineFunction *MF = ParentMBB->getParent();
7556 MachineFunction::iterator BBI = ParentMBB;
7557 SuccMBB = MF->CreateMachineBasicBlock(BB);
7558 MF->insert(++BBI, SuccMBB);
7559 }
7560 // Add it as a successor of ParentMBB.
Akira Hatanakab9991a22014-12-01 04:27:03 +00007561 ParentMBB->addSuccessor(
7562 SuccMBB, BranchProbabilityInfo::getBranchWeightStackProtector(IsLikely));
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00007563 return SuccMBB;
7564}
Hans Wennborgb4db1422015-03-19 20:41:48 +00007565
7566MachineBasicBlock *SelectionDAGBuilder::NextBlock(MachineBasicBlock *MBB) {
7567 MachineFunction::iterator I = MBB;
7568 if (++I == FuncInfo.MF->end())
7569 return nullptr;
7570 return I;
7571}
Krzysztof Parzyszeka46c36b2015-04-13 17:16:45 +00007572
7573/// During lowering new call nodes can be created (such as memset, etc.).
7574/// Those will become new roots of the current DAG, but complications arise
7575/// when they are tail calls. In such cases, the call lowering will update
7576/// the root, but the builder still needs to know that a tail call has been
7577/// lowered in order to avoid generating an additional return.
7578void SelectionDAGBuilder::updateDAGForMaybeTailCall(SDValue MaybeTC) {
7579 // If the node is null, we do have a tail call.
7580 if (MaybeTC.getNode() != nullptr)
7581 DAG.setRoot(MaybeTC);
7582 else
7583 HasTailCall = true;
7584}
7585
Hans Wennborg0867b152015-04-23 16:45:24 +00007586bool SelectionDAGBuilder::isDense(const CaseClusterVector &Clusters,
7587 unsigned *TotalCases, unsigned First,
7588 unsigned Last) {
7589 assert(Last >= First);
7590 assert(TotalCases[Last] >= TotalCases[First]);
7591
7592 APInt LowCase = Clusters[First].Low->getValue();
7593 APInt HighCase = Clusters[Last].High->getValue();
7594 assert(LowCase.getBitWidth() == HighCase.getBitWidth());
7595
7596 // FIXME: A range of consecutive cases has 100% density, but only requires one
7597 // comparison to lower. We should discriminate against such consecutive ranges
7598 // in jump tables.
7599
7600 uint64_t Diff = (HighCase - LowCase).getLimitedValue((UINT64_MAX - 1) / 100);
7601 uint64_t Range = Diff + 1;
7602
7603 uint64_t NumCases =
7604 TotalCases[Last] - (First == 0 ? 0 : TotalCases[First - 1]);
7605
7606 assert(NumCases < UINT64_MAX / 100);
7607 assert(Range >= NumCases);
7608
7609 return NumCases * 100 >= Range * MinJumpTableDensity;
7610}
7611
7612static inline bool areJTsAllowed(const TargetLowering &TLI) {
7613 return TLI.isOperationLegalOrCustom(ISD::BR_JT, MVT::Other) ||
7614 TLI.isOperationLegalOrCustom(ISD::BRIND, MVT::Other);
7615}
7616
7617bool SelectionDAGBuilder::buildJumpTable(CaseClusterVector &Clusters,
7618 unsigned First, unsigned Last,
7619 const SwitchInst *SI,
7620 MachineBasicBlock *DefaultMBB,
7621 CaseCluster &JTCluster) {
7622 assert(First <= Last);
7623
Hans Wennborg7bf4d4e2015-04-27 23:52:19 +00007624 uint32_t Weight = 0;
Hans Wennborg0867b152015-04-23 16:45:24 +00007625 unsigned NumCmps = 0;
7626 std::vector<MachineBasicBlock*> Table;
7627 DenseMap<MachineBasicBlock*, uint32_t> JTWeights;
7628 for (unsigned I = First; I <= Last; ++I) {
7629 assert(Clusters[I].Kind == CC_Range);
7630 Weight += Clusters[I].Weight;
Hans Wennborg7bf4d4e2015-04-27 23:52:19 +00007631 assert(Weight >= Clusters[I].Weight && "Weight overflow!");
Hans Wennborg0867b152015-04-23 16:45:24 +00007632 APInt Low = Clusters[I].Low->getValue();
7633 APInt High = Clusters[I].High->getValue();
7634 NumCmps += (Low == High) ? 1 : 2;
7635 if (I != First) {
7636 // Fill the gap between this and the previous cluster.
7637 APInt PreviousHigh = Clusters[I - 1].High->getValue();
7638 assert(PreviousHigh.slt(Low));
7639 uint64_t Gap = (Low - PreviousHigh).getLimitedValue() - 1;
7640 for (uint64_t J = 0; J < Gap; J++)
7641 Table.push_back(DefaultMBB);
7642 }
Hans Wennborgec679a82015-04-24 16:53:55 +00007643 uint64_t ClusterSize = (High - Low).getLimitedValue() + 1;
7644 for (uint64_t J = 0; J < ClusterSize; ++J)
Hans Wennborg0867b152015-04-23 16:45:24 +00007645 Table.push_back(Clusters[I].MBB);
7646 JTWeights[Clusters[I].MBB] += Clusters[I].Weight;
7647 }
7648
7649 unsigned NumDests = JTWeights.size();
7650 if (isSuitableForBitTests(NumDests, NumCmps,
7651 Clusters[First].Low->getValue(),
7652 Clusters[Last].High->getValue())) {
7653 // Clusters[First..Last] should be lowered as bit tests instead.
7654 return false;
7655 }
7656
7657 // Create the MBB that will load from and jump through the table.
7658 // Note: We create it here, but it's not inserted into the function yet.
7659 MachineFunction *CurMF = FuncInfo.MF;
7660 MachineBasicBlock *JumpTableMBB =
7661 CurMF->CreateMachineBasicBlock(SI->getParent());
7662
7663 // Add successors. Note: use table order for determinism.
7664 SmallPtrSet<MachineBasicBlock *, 8> Done;
7665 for (MachineBasicBlock *Succ : Table) {
7666 if (Done.count(Succ))
7667 continue;
7668 addSuccessorWithWeight(JumpTableMBB, Succ, JTWeights[Succ]);
7669 Done.insert(Succ);
7670 }
7671
7672 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
7673 unsigned JTI = CurMF->getOrCreateJumpTableInfo(TLI.getJumpTableEncoding())
7674 ->createJumpTableIndex(Table);
7675
7676 // Set up the jump table info.
7677 JumpTable JT(-1U, JTI, JumpTableMBB, nullptr);
7678 JumpTableHeader JTH(Clusters[First].Low->getValue(),
7679 Clusters[Last].High->getValue(), SI->getCondition(),
7680 nullptr, false);
Benjamin Kramerf5e2fc42015-05-29 19:43:39 +00007681 JTCases.emplace_back(std::move(JTH), std::move(JT));
Hans Wennborg0867b152015-04-23 16:45:24 +00007682
7683 JTCluster = CaseCluster::jumpTable(Clusters[First].Low, Clusters[Last].High,
7684 JTCases.size() - 1, Weight);
7685 return true;
7686}
7687
7688void SelectionDAGBuilder::findJumpTables(CaseClusterVector &Clusters,
7689 const SwitchInst *SI,
7690 MachineBasicBlock *DefaultMBB) {
7691#ifndef NDEBUG
7692 // Clusters must be non-empty, sorted, and only contain Range clusters.
7693 assert(!Clusters.empty());
7694 for (CaseCluster &C : Clusters)
7695 assert(C.Kind == CC_Range);
7696 for (unsigned i = 1, e = Clusters.size(); i < e; ++i)
7697 assert(Clusters[i - 1].High->getValue().slt(Clusters[i].Low->getValue()));
7698#endif
7699
7700 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
7701 if (!areJTsAllowed(TLI))
7702 return;
7703
7704 const int64_t N = Clusters.size();
7705 const unsigned MinJumpTableSize = TLI.getMinimumJumpTableEntries();
7706
Hans Wennborg67d492a2015-06-18 22:22:30 +00007707 // TotalCases[i]: Total nbr of cases in Clusters[0..i].
7708 SmallVector<unsigned, 8> TotalCases(N);
7709
7710 for (unsigned i = 0; i < N; ++i) {
7711 APInt Hi = Clusters[i].High->getValue();
7712 APInt Lo = Clusters[i].Low->getValue();
7713 TotalCases[i] = (Hi - Lo).getLimitedValue() + 1;
7714 if (i != 0)
7715 TotalCases[i] += TotalCases[i - 1];
7716 }
7717
7718 if (N >= MinJumpTableSize && isDense(Clusters, &TotalCases[0], 0, N - 1)) {
7719 // Cheap case: the whole range might be suitable for jump table.
7720 CaseCluster JTCluster;
7721 if (buildJumpTable(Clusters, 0, N - 1, SI, DefaultMBB, JTCluster)) {
7722 Clusters[0] = JTCluster;
7723 Clusters.resize(1);
7724 return;
7725 }
7726 }
7727
7728 // The algorithm below is not suitable for -O0.
7729 if (TM.getOptLevel() == CodeGenOpt::None)
7730 return;
7731
Hans Wennborg0867b152015-04-23 16:45:24 +00007732 // Split Clusters into minimum number of dense partitions. The algorithm uses
7733 // the same idea as Kannan & Proebsting "Correction to 'Producing Good Code
7734 // for the Case Statement'" (1994), but builds the MinPartitions array in
7735 // reverse order to make it easier to reconstruct the partitions in ascending
7736 // order. In the choice between two optimal partitionings, it picks the one
7737 // which yields more jump tables.
7738
7739 // MinPartitions[i] is the minimum nbr of partitions of Clusters[i..N-1].
7740 SmallVector<unsigned, 8> MinPartitions(N);
7741 // LastElement[i] is the last element of the partition starting at i.
7742 SmallVector<unsigned, 8> LastElement(N);
7743 // NumTables[i]: nbr of >= MinJumpTableSize partitions from Clusters[i..N-1].
7744 SmallVector<unsigned, 8> NumTables(N);
Hans Wennborg0867b152015-04-23 16:45:24 +00007745
7746 // Base case: There is only one way to partition Clusters[N-1].
7747 MinPartitions[N - 1] = 1;
7748 LastElement[N - 1] = N - 1;
7749 assert(MinJumpTableSize > 1);
7750 NumTables[N - 1] = 0;
7751
7752 // Note: loop indexes are signed to avoid underflow.
7753 for (int64_t i = N - 2; i >= 0; i--) {
7754 // Find optimal partitioning of Clusters[i..N-1].
7755 // Baseline: Put Clusters[i] into a partition on its own.
7756 MinPartitions[i] = MinPartitions[i + 1] + 1;
7757 LastElement[i] = i;
7758 NumTables[i] = NumTables[i + 1];
7759
7760 // Search for a solution that results in fewer partitions.
7761 for (int64_t j = N - 1; j > i; j--) {
7762 // Try building a partition from Clusters[i..j].
7763 if (isDense(Clusters, &TotalCases[0], i, j)) {
7764 unsigned NumPartitions = 1 + (j == N - 1 ? 0 : MinPartitions[j + 1]);
7765 bool IsTable = j - i + 1 >= MinJumpTableSize;
7766 unsigned Tables = IsTable + (j == N - 1 ? 0 : NumTables[j + 1]);
7767
7768 // If this j leads to fewer partitions, or same number of partitions
7769 // with more lookup tables, it is a better partitioning.
7770 if (NumPartitions < MinPartitions[i] ||
7771 (NumPartitions == MinPartitions[i] && Tables > NumTables[i])) {
7772 MinPartitions[i] = NumPartitions;
7773 LastElement[i] = j;
7774 NumTables[i] = Tables;
7775 }
7776 }
7777 }
7778 }
7779
7780 // Iterate over the partitions, replacing some with jump tables in-place.
7781 unsigned DstIndex = 0;
7782 for (unsigned First = 0, Last; First < N; First = Last + 1) {
7783 Last = LastElement[First];
7784 assert(Last >= First);
7785 assert(DstIndex <= First);
7786 unsigned NumClusters = Last - First + 1;
7787
7788 CaseCluster JTCluster;
7789 if (NumClusters >= MinJumpTableSize &&
7790 buildJumpTable(Clusters, First, Last, SI, DefaultMBB, JTCluster)) {
7791 Clusters[DstIndex++] = JTCluster;
7792 } else {
7793 for (unsigned I = First; I <= Last; ++I)
7794 std::memmove(&Clusters[DstIndex++], &Clusters[I], sizeof(Clusters[I]));
7795 }
7796 }
7797 Clusters.resize(DstIndex);
7798}
7799
7800bool SelectionDAGBuilder::rangeFitsInWord(const APInt &Low, const APInt &High) {
7801 // FIXME: Using the pointer type doesn't seem ideal.
Mehdi Amini8ac7a9d2015-07-07 19:07:19 +00007802 uint64_t BW = DAG.getDataLayout().getPointerSizeInBits();
Hans Wennborg0867b152015-04-23 16:45:24 +00007803 uint64_t Range = (High - Low).getLimitedValue(UINT64_MAX - 1) + 1;
7804 return Range <= BW;
7805}
7806
7807bool SelectionDAGBuilder::isSuitableForBitTests(unsigned NumDests,
7808 unsigned NumCmps,
7809 const APInt &Low,
7810 const APInt &High) {
7811 // FIXME: I don't think NumCmps is the correct metric: a single case and a
7812 // range of cases both require only one branch to lower. Just looking at the
7813 // number of clusters and destinations should be enough to decide whether to
7814 // build bit tests.
7815
7816 // To lower a range with bit tests, the range must fit the bitwidth of a
7817 // machine word.
7818 if (!rangeFitsInWord(Low, High))
7819 return false;
7820
7821 // Decide whether it's profitable to lower this range with bit tests. Each
7822 // destination requires a bit test and branch, and there is an overall range
7823 // check branch. For a small number of clusters, separate comparisons might be
7824 // cheaper, and for many destinations, splitting the range might be better.
7825 return (NumDests == 1 && NumCmps >= 3) ||
7826 (NumDests == 2 && NumCmps >= 5) ||
7827 (NumDests == 3 && NumCmps >= 6);
7828}
7829
7830bool SelectionDAGBuilder::buildBitTests(CaseClusterVector &Clusters,
7831 unsigned First, unsigned Last,
7832 const SwitchInst *SI,
7833 CaseCluster &BTCluster) {
7834 assert(First <= Last);
7835 if (First == Last)
7836 return false;
7837
7838 BitVector Dests(FuncInfo.MF->getNumBlockIDs());
7839 unsigned NumCmps = 0;
7840 for (int64_t I = First; I <= Last; ++I) {
7841 assert(Clusters[I].Kind == CC_Range);
7842 Dests.set(Clusters[I].MBB->getNumber());
7843 NumCmps += (Clusters[I].Low == Clusters[I].High) ? 1 : 2;
7844 }
7845 unsigned NumDests = Dests.count();
7846
7847 APInt Low = Clusters[First].Low->getValue();
7848 APInt High = Clusters[Last].High->getValue();
7849 assert(Low.slt(High));
7850
7851 if (!isSuitableForBitTests(NumDests, NumCmps, Low, High))
7852 return false;
7853
7854 APInt LowBound;
7855 APInt CmpRange;
7856
Mehdi Amini44ede332015-07-09 02:09:04 +00007857 const int BitWidth = DAG.getTargetLoweringInfo()
7858 .getPointerTy(DAG.getDataLayout())
7859 .getSizeInBits();
Benjamin Kramer185579b2015-06-04 17:07:59 +00007860 assert(rangeFitsInWord(Low, High) && "Case range must fit in bit mask!");
Hans Wennborg0867b152015-04-23 16:45:24 +00007861
Cong Houcd595912015-08-25 21:34:38 +00007862 // Check if the clusters cover a contiguous range such that no value in the
7863 // range will jump to the default statement.
7864 bool ContiguousRange = true;
7865 for (int64_t I = First + 1; I <= Last; ++I) {
7866 if (Clusters[I].Low->getValue() != Clusters[I - 1].High->getValue() + 1) {
7867 ContiguousRange = false;
7868 break;
7869 }
7870 }
7871
7872 if (Low.isStrictlyPositive() && High.slt(BitWidth)) {
7873 // Optimize the case where all the case values fit in a word without having
7874 // to subtract minValue. In this case, we can optimize away the subtraction.
Hans Wennborg0867b152015-04-23 16:45:24 +00007875 LowBound = APInt::getNullValue(Low.getBitWidth());
7876 CmpRange = High;
Cong Houcd595912015-08-25 21:34:38 +00007877 ContiguousRange = false;
Hans Wennborg0867b152015-04-23 16:45:24 +00007878 } else {
7879 LowBound = Low;
7880 CmpRange = High - Low;
7881 }
7882
7883 CaseBitsVector CBV;
Hans Wennborg7bf4d4e2015-04-27 23:52:19 +00007884 uint32_t TotalWeight = 0;
Hans Wennborg0867b152015-04-23 16:45:24 +00007885 for (unsigned i = First; i <= Last; ++i) {
7886 // Find the CaseBits for this destination.
7887 unsigned j;
7888 for (j = 0; j < CBV.size(); ++j)
7889 if (CBV[j].BB == Clusters[i].MBB)
7890 break;
7891 if (j == CBV.size())
7892 CBV.push_back(CaseBits(0, Clusters[i].MBB, 0, 0));
7893 CaseBits *CB = &CBV[j];
7894
7895 // Update Mask, Bits and ExtraWeight.
7896 uint64_t Lo = (Clusters[i].Low->getValue() - LowBound).getZExtValue();
7897 uint64_t Hi = (Clusters[i].High->getValue() - LowBound).getZExtValue();
Benjamin Kramer185579b2015-06-04 17:07:59 +00007898 assert(Hi >= Lo && Hi < 64 && "Invalid bit case!");
7899 CB->Mask |= (-1ULL >> (63 - (Hi - Lo))) << Lo;
7900 CB->Bits += Hi - Lo + 1;
Hans Wennborg0867b152015-04-23 16:45:24 +00007901 CB->ExtraWeight += Clusters[i].Weight;
7902 TotalWeight += Clusters[i].Weight;
Hans Wennborg7bf4d4e2015-04-27 23:52:19 +00007903 assert(TotalWeight >= Clusters[i].Weight && "Weight overflow!");
Hans Wennborg0867b152015-04-23 16:45:24 +00007904 }
7905
7906 BitTestInfo BTI;
7907 std::sort(CBV.begin(), CBV.end(), [](const CaseBits &a, const CaseBits &b) {
Hans Wennborgba6d2562015-04-27 20:21:17 +00007908 // Sort by weight first, number of bits second.
7909 if (a.ExtraWeight != b.ExtraWeight)
7910 return a.ExtraWeight > b.ExtraWeight;
Hans Wennborg0867b152015-04-23 16:45:24 +00007911 return a.Bits > b.Bits;
7912 });
7913
7914 for (auto &CB : CBV) {
7915 MachineBasicBlock *BitTestBB =
7916 FuncInfo.MF->CreateMachineBasicBlock(SI->getParent());
7917 BTI.push_back(BitTestCase(CB.Mask, BitTestBB, CB.BB, CB.ExtraWeight));
7918 }
Benjamin Kramerf5e2fc42015-05-29 19:43:39 +00007919 BitTestCases.emplace_back(std::move(LowBound), std::move(CmpRange),
Cong Houcd595912015-08-25 21:34:38 +00007920 SI->getCondition(), -1U, MVT::Other, false,
Cong Hou03127702015-08-26 23:15:32 +00007921 ContiguousRange, nullptr, nullptr, std::move(BTI),
7922 TotalWeight);
Hans Wennborg0867b152015-04-23 16:45:24 +00007923
7924 BTCluster = CaseCluster::bitTests(Clusters[First].Low, Clusters[Last].High,
7925 BitTestCases.size() - 1, TotalWeight);
7926 return true;
7927}
7928
7929void SelectionDAGBuilder::findBitTestClusters(CaseClusterVector &Clusters,
7930 const SwitchInst *SI) {
7931// Partition Clusters into as few subsets as possible, where each subset has a
7932// range that fits in a machine word and has <= 3 unique destinations.
7933
7934#ifndef NDEBUG
7935 // Clusters must be sorted and contain Range or JumpTable clusters.
7936 assert(!Clusters.empty());
7937 assert(Clusters[0].Kind == CC_Range || Clusters[0].Kind == CC_JumpTable);
7938 for (const CaseCluster &C : Clusters)
7939 assert(C.Kind == CC_Range || C.Kind == CC_JumpTable);
7940 for (unsigned i = 1; i < Clusters.size(); ++i)
7941 assert(Clusters[i-1].High->getValue().slt(Clusters[i].Low->getValue()));
7942#endif
7943
Hans Wennborg67d492a2015-06-18 22:22:30 +00007944 // The algorithm below is not suitable for -O0.
7945 if (TM.getOptLevel() == CodeGenOpt::None)
7946 return;
7947
Hans Wennborg0867b152015-04-23 16:45:24 +00007948 // If target does not have legal shift left, do not emit bit tests at all.
7949 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Mehdi Amini44ede332015-07-09 02:09:04 +00007950 EVT PTy = TLI.getPointerTy(DAG.getDataLayout());
Hans Wennborg0867b152015-04-23 16:45:24 +00007951 if (!TLI.isOperationLegal(ISD::SHL, PTy))
7952 return;
7953
7954 int BitWidth = PTy.getSizeInBits();
7955 const int64_t N = Clusters.size();
7956
7957 // MinPartitions[i] is the minimum nbr of partitions of Clusters[i..N-1].
7958 SmallVector<unsigned, 8> MinPartitions(N);
7959 // LastElement[i] is the last element of the partition starting at i.
7960 SmallVector<unsigned, 8> LastElement(N);
7961
7962 // FIXME: This might not be the best algorithm for finding bit test clusters.
7963
7964 // Base case: There is only one way to partition Clusters[N-1].
7965 MinPartitions[N - 1] = 1;
7966 LastElement[N - 1] = N - 1;
7967
7968 // Note: loop indexes are signed to avoid underflow.
7969 for (int64_t i = N - 2; i >= 0; --i) {
7970 // Find optimal partitioning of Clusters[i..N-1].
7971 // Baseline: Put Clusters[i] into a partition on its own.
7972 MinPartitions[i] = MinPartitions[i + 1] + 1;
7973 LastElement[i] = i;
7974
7975 // Search for a solution that results in fewer partitions.
7976 // Note: the search is limited by BitWidth, reducing time complexity.
7977 for (int64_t j = std::min(N - 1, i + BitWidth - 1); j > i; --j) {
7978 // Try building a partition from Clusters[i..j].
7979
7980 // Check the range.
7981 if (!rangeFitsInWord(Clusters[i].Low->getValue(),
7982 Clusters[j].High->getValue()))
7983 continue;
7984
7985 // Check nbr of destinations and cluster types.
7986 // FIXME: This works, but doesn't seem very efficient.
7987 bool RangesOnly = true;
7988 BitVector Dests(FuncInfo.MF->getNumBlockIDs());
7989 for (int64_t k = i; k <= j; k++) {
7990 if (Clusters[k].Kind != CC_Range) {
7991 RangesOnly = false;
7992 break;
7993 }
7994 Dests.set(Clusters[k].MBB->getNumber());
7995 }
7996 if (!RangesOnly || Dests.count() > 3)
7997 break;
7998
7999 // Check if it's a better partition.
8000 unsigned NumPartitions = 1 + (j == N - 1 ? 0 : MinPartitions[j + 1]);
8001 if (NumPartitions < MinPartitions[i]) {
8002 // Found a better partition.
8003 MinPartitions[i] = NumPartitions;
8004 LastElement[i] = j;
8005 }
8006 }
8007 }
8008
8009 // Iterate over the partitions, replacing with bit-test clusters in-place.
8010 unsigned DstIndex = 0;
8011 for (unsigned First = 0, Last; First < N; First = Last + 1) {
8012 Last = LastElement[First];
8013 assert(First <= Last);
8014 assert(DstIndex <= First);
8015
8016 CaseCluster BitTestCluster;
8017 if (buildBitTests(Clusters, First, Last, SI, BitTestCluster)) {
8018 Clusters[DstIndex++] = BitTestCluster;
8019 } else {
Benjamin Kramer185579b2015-06-04 17:07:59 +00008020 size_t NumClusters = Last - First + 1;
8021 std::memmove(&Clusters[DstIndex], &Clusters[First],
8022 sizeof(Clusters[0]) * NumClusters);
8023 DstIndex += NumClusters;
Hans Wennborg0867b152015-04-23 16:45:24 +00008024 }
8025 }
8026 Clusters.resize(DstIndex);
8027}
8028
8029void SelectionDAGBuilder::lowerWorkItem(SwitchWorkListItem W, Value *Cond,
8030 MachineBasicBlock *SwitchMBB,
8031 MachineBasicBlock *DefaultMBB) {
8032 MachineFunction *CurMF = FuncInfo.MF;
8033 MachineBasicBlock *NextMBB = nullptr;
8034 MachineFunction::iterator BBI = W.MBB;
8035 if (++BBI != FuncInfo.MF->end())
8036 NextMBB = BBI;
8037
8038 unsigned Size = W.LastCluster - W.FirstCluster + 1;
8039
8040 BranchProbabilityInfo *BPI = FuncInfo.BPI;
8041
8042 if (Size == 2 && W.MBB == SwitchMBB) {
8043 // If any two of the cases has the same destination, and if one value
8044 // is the same as the other, but has one bit unset that the other has set,
8045 // use bit manipulation to do two compares at once. For example:
8046 // "if (X == 6 || X == 4)" -> "if ((X|2) == 6)"
8047 // TODO: This could be extended to merge any 2 cases in switches with 3
8048 // cases.
8049 // TODO: Handle cases where W.CaseBB != SwitchBB.
8050 CaseCluster &Small = *W.FirstCluster;
8051 CaseCluster &Big = *W.LastCluster;
8052
8053 if (Small.Low == Small.High && Big.Low == Big.High &&
8054 Small.MBB == Big.MBB) {
8055 const APInt &SmallValue = Small.Low->getValue();
8056 const APInt &BigValue = Big.Low->getValue();
8057
8058 // Check that there is only one bit different.
Benjamin Kramerff0fb692015-06-04 22:05:51 +00008059 APInt CommonBit = BigValue ^ SmallValue;
8060 if (CommonBit.isPowerOf2()) {
Hans Wennborg0867b152015-04-23 16:45:24 +00008061 SDValue CondLHS = getValue(Cond);
8062 EVT VT = CondLHS.getValueType();
8063 SDLoc DL = getCurSDLoc();
8064
8065 SDValue Or = DAG.getNode(ISD::OR, DL, VT, CondLHS,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00008066 DAG.getConstant(CommonBit, DL, VT));
Benjamin Kramerff0fb692015-06-04 22:05:51 +00008067 SDValue Cond = DAG.getSetCC(
8068 DL, MVT::i1, Or, DAG.getConstant(BigValue | SmallValue, DL, VT),
8069 ISD::SETEQ);
Hans Wennborg0867b152015-04-23 16:45:24 +00008070
8071 // Update successor info.
8072 // Both Small and Big will jump to Small.BB, so we sum up the weights.
8073 addSuccessorWithWeight(SwitchMBB, Small.MBB, Small.Weight + Big.Weight);
8074 addSuccessorWithWeight(
8075 SwitchMBB, DefaultMBB,
8076 // The default destination is the first successor in IR.
8077 BPI ? BPI->getEdgeWeight(SwitchMBB->getBasicBlock(), (unsigned)0)
8078 : 0);
8079
8080 // Insert the true branch.
8081 SDValue BrCond =
8082 DAG.getNode(ISD::BRCOND, DL, MVT::Other, getControlRoot(), Cond,
8083 DAG.getBasicBlock(Small.MBB));
8084 // Insert the false branch.
8085 BrCond = DAG.getNode(ISD::BR, DL, MVT::Other, BrCond,
8086 DAG.getBasicBlock(DefaultMBB));
8087
8088 DAG.setRoot(BrCond);
8089 return;
8090 }
8091 }
8092 }
8093
8094 if (TM.getOptLevel() != CodeGenOpt::None) {
8095 // Order cases by weight so the most likely case will be checked first.
8096 std::sort(W.FirstCluster, W.LastCluster + 1,
8097 [](const CaseCluster &a, const CaseCluster &b) {
8098 return a.Weight > b.Weight;
8099 });
8100
Hans Wennborg67c03752015-04-27 23:35:22 +00008101 // Rearrange the case blocks so that the last one falls through if possible
8102 // without without changing the order of weights.
Hans Wennborg0867b152015-04-23 16:45:24 +00008103 for (CaseClusterIt I = W.LastCluster; I > W.FirstCluster; ) {
8104 --I;
Hans Wennborg67c03752015-04-27 23:35:22 +00008105 if (I->Weight > W.LastCluster->Weight)
8106 break;
Hans Wennborg0867b152015-04-23 16:45:24 +00008107 if (I->Kind == CC_Range && I->MBB == NextMBB) {
8108 std::swap(*I, *W.LastCluster);
8109 break;
8110 }
8111 }
8112 }
8113
8114 // Compute total weight.
Cong Hou511298b2015-09-01 01:42:16 +00008115 uint32_t DefaultWeight = W.DefaultWeight;
8116 uint32_t UnhandledWeights = DefaultWeight;
Hans Wennborg7bf4d4e2015-04-27 23:52:19 +00008117 for (CaseClusterIt I = W.FirstCluster; I <= W.LastCluster; ++I) {
Hans Wennborg0867b152015-04-23 16:45:24 +00008118 UnhandledWeights += I->Weight;
Hans Wennborg7bf4d4e2015-04-27 23:52:19 +00008119 assert(UnhandledWeights >= I->Weight && "Weight overflow!");
8120 }
Hans Wennborg0867b152015-04-23 16:45:24 +00008121
8122 MachineBasicBlock *CurMBB = W.MBB;
8123 for (CaseClusterIt I = W.FirstCluster, E = W.LastCluster; I <= E; ++I) {
8124 MachineBasicBlock *Fallthrough;
8125 if (I == W.LastCluster) {
8126 // For the last cluster, fall through to the default destination.
8127 Fallthrough = DefaultMBB;
8128 } else {
8129 Fallthrough = CurMF->CreateMachineBasicBlock(CurMBB->getBasicBlock());
8130 CurMF->insert(BBI, Fallthrough);
8131 // Put Cond in a virtual register to make it available from the new blocks.
8132 ExportFromCurrentBlock(Cond);
8133 }
Cong Hou08cb4fc2015-08-27 00:37:40 +00008134 UnhandledWeights -= I->Weight;
Hans Wennborg0867b152015-04-23 16:45:24 +00008135
8136 switch (I->Kind) {
8137 case CC_JumpTable: {
8138 // FIXME: Optimize away range check based on pivot comparisons.
8139 JumpTableHeader *JTH = &JTCases[I->JTCasesIndex].first;
8140 JumpTable *JT = &JTCases[I->JTCasesIndex].second;
8141
8142 // The jump block hasn't been inserted yet; insert it here.
8143 MachineBasicBlock *JumpMBB = JT->MBB;
8144 CurMF->insert(BBI, JumpMBB);
Cong Hou03127702015-08-26 23:15:32 +00008145
Cong Hou511298b2015-09-01 01:42:16 +00008146 uint32_t JumpWeight = I->Weight;
8147 uint32_t FallthroughWeight = UnhandledWeights;
Cong Hou03127702015-08-26 23:15:32 +00008148
Cong Hou511298b2015-09-01 01:42:16 +00008149 // If Fallthrough is a target of the jump table, we evenly distribute
8150 // the weight on the edge to Fallthrough to successors of CurMBB.
8151 // Also update the weight on the edge from JumpMBB to Fallthrough.
8152 for (MachineBasicBlock::succ_iterator SI = JumpMBB->succ_begin(),
8153 SE = JumpMBB->succ_end();
8154 SI != SE; ++SI) {
8155 if (*SI == Fallthrough) {
8156 JumpWeight += DefaultWeight / 2;
8157 FallthroughWeight -= DefaultWeight / 2;
8158 JumpMBB->setSuccWeight(SI, DefaultWeight / 2);
8159 break;
8160 }
8161 }
8162
8163 addSuccessorWithWeight(CurMBB, Fallthrough, FallthroughWeight);
Cong Hou03127702015-08-26 23:15:32 +00008164 addSuccessorWithWeight(CurMBB, JumpMBB, JumpWeight);
Hans Wennborg0867b152015-04-23 16:45:24 +00008165
8166 // The jump table header will be inserted in our current block, do the
8167 // range check, and fall through to our fallthrough block.
8168 JTH->HeaderBB = CurMBB;
8169 JT->Default = Fallthrough; // FIXME: Move Default to JumpTableHeader.
8170
8171 // If we're in the right place, emit the jump table header right now.
8172 if (CurMBB == SwitchMBB) {
8173 visitJumpTableHeader(*JT, *JTH, SwitchMBB);
8174 JTH->Emitted = true;
8175 }
8176 break;
8177 }
8178 case CC_BitTests: {
8179 // FIXME: Optimize away range check based on pivot comparisons.
8180 BitTestBlock *BTB = &BitTestCases[I->BTCasesIndex];
8181
8182 // The bit test blocks haven't been inserted yet; insert them here.
8183 for (BitTestCase &BTC : BTB->Cases)
8184 CurMF->insert(BBI, BTC.ThisBB);
8185
8186 // Fill in fields of the BitTestBlock.
8187 BTB->Parent = CurMBB;
8188 BTB->Default = Fallthrough;
8189
Cong Hou511298b2015-09-01 01:42:16 +00008190 BTB->DefaultWeight = UnhandledWeights;
8191 // If the cases in bit test don't form a contiguous range, we evenly
8192 // distribute the weight on the edge to Fallthrough to two successors
8193 // of CurMBB.
8194 if (!BTB->ContiguousRange) {
8195 BTB->Weight += DefaultWeight / 2;
8196 BTB->DefaultWeight -= DefaultWeight / 2;
8197 }
8198
8199 // If we're in the right place, emit the bit test header right now.
8200 if (CurMBB == SwitchMBB) {
Hans Wennborg0867b152015-04-23 16:45:24 +00008201 visitBitTestHeader(*BTB, SwitchMBB);
8202 BTB->Emitted = true;
8203 }
8204 break;
8205 }
8206 case CC_Range: {
8207 const Value *RHS, *LHS, *MHS;
8208 ISD::CondCode CC;
8209 if (I->Low == I->High) {
8210 // Check Cond == I->Low.
8211 CC = ISD::SETEQ;
8212 LHS = Cond;
8213 RHS=I->Low;
8214 MHS = nullptr;
8215 } else {
8216 // Check I->Low <= Cond <= I->High.
8217 CC = ISD::SETLE;
8218 LHS = I->Low;
8219 MHS = Cond;
8220 RHS = I->High;
8221 }
8222
8223 // The false weight is the sum of all unhandled cases.
Hans Wennborg0867b152015-04-23 16:45:24 +00008224 CaseBlock CB(CC, LHS, RHS, MHS, I->MBB, Fallthrough, CurMBB, I->Weight,
8225 UnhandledWeights);
8226
8227 if (CurMBB == SwitchMBB)
8228 visitSwitchCase(CB, SwitchMBB);
8229 else
8230 SwitchCases.push_back(CB);
8231
8232 break;
8233 }
8234 }
8235 CurMBB = Fallthrough;
8236 }
8237}
8238
Hans Wennborg6ed81cb2015-06-20 17:14:07 +00008239unsigned SelectionDAGBuilder::caseClusterRank(const CaseCluster &CC,
8240 CaseClusterIt First,
8241 CaseClusterIt Last) {
8242 return std::count_if(First, Last + 1, [&](const CaseCluster &X) {
8243 if (X.Weight != CC.Weight)
8244 return X.Weight > CC.Weight;
8245
8246 // Ties are broken by comparing the case value.
8247 return X.Low->getValue().slt(CC.Low->getValue());
8248 });
8249}
8250
Hans Wennborg0867b152015-04-23 16:45:24 +00008251void SelectionDAGBuilder::splitWorkItem(SwitchWorkList &WorkList,
8252 const SwitchWorkListItem &W,
8253 Value *Cond,
8254 MachineBasicBlock *SwitchMBB) {
8255 assert(W.FirstCluster->Low->getValue().slt(W.LastCluster->Low->getValue()) &&
8256 "Clusters not sorted?");
8257
Daniel Jasper0366cd22015-04-30 08:51:13 +00008258 assert(W.LastCluster - W.FirstCluster + 1 >= 2 && "Too small to split!");
Hans Wennborg0867b152015-04-23 16:45:24 +00008259
Hans Wennborg4b828d32015-04-30 00:57:37 +00008260 // Balance the tree based on branch weights to create a near-optimal (in terms
8261 // of search time given key frequency) binary search tree. See e.g. Kurt
8262 // Mehlhorn "Nearly Optimal Binary Search Trees" (1975).
8263 CaseClusterIt LastLeft = W.FirstCluster;
8264 CaseClusterIt FirstRight = W.LastCluster;
Cong Hou511298b2015-09-01 01:42:16 +00008265 uint32_t LeftWeight = LastLeft->Weight + W.DefaultWeight / 2;
8266 uint32_t RightWeight = FirstRight->Weight + W.DefaultWeight / 2;
Hans Wennborg0867b152015-04-23 16:45:24 +00008267
Hans Wennborg4b828d32015-04-30 00:57:37 +00008268 // Move LastLeft and FirstRight towards each other from opposite directions to
8269 // find a partitioning of the clusters which balances the weight on both
Hans Wennborg44faaa72015-05-07 15:47:15 +00008270 // sides. If LeftWeight and RightWeight are equal, alternate which side is
8271 // taken to ensure 0-weight nodes are distributed evenly.
8272 unsigned I = 0;
Hans Wennborg4b828d32015-04-30 00:57:37 +00008273 while (LastLeft + 1 < FirstRight) {
Hans Wennborg44faaa72015-05-07 15:47:15 +00008274 if (LeftWeight < RightWeight || (LeftWeight == RightWeight && (I & 1)))
Hans Wennborg4b828d32015-04-30 00:57:37 +00008275 LeftWeight += (++LastLeft)->Weight;
8276 else
8277 RightWeight += (--FirstRight)->Weight;
Hans Wennborg44faaa72015-05-07 15:47:15 +00008278 I++;
Hans Wennborg4b828d32015-04-30 00:57:37 +00008279 }
Hans Wennborg6ed81cb2015-06-20 17:14:07 +00008280
8281 for (;;) {
8282 // Our binary search tree differs from a typical BST in that ours can have up
8283 // to three values in each leaf. The pivot selection above doesn't take that
8284 // into account, which means the tree might require more nodes and be less
8285 // efficient. We compensate for this here.
8286
8287 unsigned NumLeft = LastLeft - W.FirstCluster + 1;
8288 unsigned NumRight = W.LastCluster - FirstRight + 1;
8289
8290 if (std::min(NumLeft, NumRight) < 3 && std::max(NumLeft, NumRight) > 3) {
8291 // If one side has less than 3 clusters, and the other has more than 3,
8292 // consider taking a cluster from the other side.
8293
8294 if (NumLeft < NumRight) {
8295 // Consider moving the first cluster on the right to the left side.
8296 CaseCluster &CC = *FirstRight;
8297 unsigned RightSideRank = caseClusterRank(CC, FirstRight, W.LastCluster);
8298 unsigned LeftSideRank = caseClusterRank(CC, W.FirstCluster, LastLeft);
8299 if (LeftSideRank <= RightSideRank) {
8300 // Moving the cluster to the left does not demote it.
8301 ++LastLeft;
8302 ++FirstRight;
8303 continue;
8304 }
8305 } else {
8306 assert(NumRight < NumLeft);
8307 // Consider moving the last element on the left to the right side.
8308 CaseCluster &CC = *LastLeft;
8309 unsigned LeftSideRank = caseClusterRank(CC, W.FirstCluster, LastLeft);
8310 unsigned RightSideRank = caseClusterRank(CC, FirstRight, W.LastCluster);
8311 if (RightSideRank <= LeftSideRank) {
8312 // Moving the cluster to the right does not demot it.
8313 --LastLeft;
8314 --FirstRight;
8315 continue;
8316 }
8317 }
8318 }
8319 break;
8320 }
8321
Hans Wennborg4b828d32015-04-30 00:57:37 +00008322 assert(LastLeft + 1 == FirstRight);
8323 assert(LastLeft >= W.FirstCluster);
8324 assert(FirstRight <= W.LastCluster);
8325
8326 // Use the first element on the right as pivot since we will make less-than
8327 // comparisons against it.
8328 CaseClusterIt PivotCluster = FirstRight;
8329 assert(PivotCluster > W.FirstCluster);
8330 assert(PivotCluster <= W.LastCluster);
8331
Hans Wennborg0867b152015-04-23 16:45:24 +00008332 CaseClusterIt FirstLeft = W.FirstCluster;
Hans Wennborg0867b152015-04-23 16:45:24 +00008333 CaseClusterIt LastRight = W.LastCluster;
Hans Wennborg4b828d32015-04-30 00:57:37 +00008334
Hans Wennborg0867b152015-04-23 16:45:24 +00008335 const ConstantInt *Pivot = PivotCluster->Low;
8336
8337 // New blocks will be inserted immediately after the current one.
8338 MachineFunction::iterator BBI = W.MBB;
8339 ++BBI;
8340
8341 // We will branch to the LHS if Value < Pivot. If LHS is a single cluster,
8342 // we can branch to its destination directly if it's squeezed exactly in
8343 // between the known lower bound and Pivot - 1.
8344 MachineBasicBlock *LeftMBB;
8345 if (FirstLeft == LastLeft && FirstLeft->Kind == CC_Range &&
8346 FirstLeft->Low == W.GE &&
8347 (FirstLeft->High->getValue() + 1LL) == Pivot->getValue()) {
8348 LeftMBB = FirstLeft->MBB;
8349 } else {
8350 LeftMBB = FuncInfo.MF->CreateMachineBasicBlock(W.MBB->getBasicBlock());
8351 FuncInfo.MF->insert(BBI, LeftMBB);
Cong Hou511298b2015-09-01 01:42:16 +00008352 WorkList.push_back(
8353 {LeftMBB, FirstLeft, LastLeft, W.GE, Pivot, W.DefaultWeight / 2});
Hans Wennborg0867b152015-04-23 16:45:24 +00008354 // Put Cond in a virtual register to make it available from the new blocks.
8355 ExportFromCurrentBlock(Cond);
8356 }
8357
8358 // Similarly, we will branch to the RHS if Value >= Pivot. If RHS is a
8359 // single cluster, RHS.Low == Pivot, and we can branch to its destination
8360 // directly if RHS.High equals the current upper bound.
8361 MachineBasicBlock *RightMBB;
8362 if (FirstRight == LastRight && FirstRight->Kind == CC_Range &&
8363 W.LT && (FirstRight->High->getValue() + 1ULL) == W.LT->getValue()) {
8364 RightMBB = FirstRight->MBB;
8365 } else {
8366 RightMBB = FuncInfo.MF->CreateMachineBasicBlock(W.MBB->getBasicBlock());
8367 FuncInfo.MF->insert(BBI, RightMBB);
Cong Hou511298b2015-09-01 01:42:16 +00008368 WorkList.push_back(
8369 {RightMBB, FirstRight, LastRight, Pivot, W.LT, W.DefaultWeight / 2});
Hans Wennborg0867b152015-04-23 16:45:24 +00008370 // Put Cond in a virtual register to make it available from the new blocks.
8371 ExportFromCurrentBlock(Cond);
8372 }
8373
8374 // Create the CaseBlock record that will be used to lower the branch.
Hans Wennborg4b828d32015-04-30 00:57:37 +00008375 CaseBlock CB(ISD::SETLT, Cond, Pivot, nullptr, LeftMBB, RightMBB, W.MBB,
8376 LeftWeight, RightWeight);
Hans Wennborg0867b152015-04-23 16:45:24 +00008377
8378 if (W.MBB == SwitchMBB)
8379 visitSwitchCase(CB, SwitchMBB);
8380 else
8381 SwitchCases.push_back(CB);
8382}
8383
8384void SelectionDAGBuilder::visitSwitch(const SwitchInst &SI) {
8385 // Extract cases from the switch.
8386 BranchProbabilityInfo *BPI = FuncInfo.BPI;
8387 CaseClusterVector Clusters;
8388 Clusters.reserve(SI.getNumCases());
8389 for (auto I : SI.cases()) {
8390 MachineBasicBlock *Succ = FuncInfo.MBBMap[I.getCaseSuccessor()];
8391 const ConstantInt *CaseVal = I.getCaseValue();
Hans Wennborg44faaa72015-05-07 15:47:15 +00008392 uint32_t Weight =
8393 BPI ? BPI->getEdgeWeight(SI.getParent(), I.getSuccessorIndex()) : 0;
Hans Wennborg0867b152015-04-23 16:45:24 +00008394 Clusters.push_back(CaseCluster::range(CaseVal, CaseVal, Succ, Weight));
8395 }
8396
8397 MachineBasicBlock *DefaultMBB = FuncInfo.MBBMap[SI.getDefaultDest()];
8398
Hans Wennborgae0254d2015-05-08 21:23:39 +00008399 // Cluster adjacent cases with the same destination. We do this at all
8400 // optimization levels because it's cheap to do and will make codegen faster
8401 // if there are many clusters.
8402 sortAndRangeify(Clusters);
Hans Wennborg0867b152015-04-23 16:45:24 +00008403
Hans Wennborgae0254d2015-05-08 21:23:39 +00008404 if (TM.getOptLevel() != CodeGenOpt::None) {
Hans Wennborg0867b152015-04-23 16:45:24 +00008405 // Replace an unreachable default with the most popular destination.
8406 // FIXME: Exploit unreachable default more aggressively.
8407 bool UnreachableDefault =
8408 isa<UnreachableInst>(SI.getDefaultDest()->getFirstNonPHIOrDbg());
8409 if (UnreachableDefault && !Clusters.empty()) {
8410 DenseMap<const BasicBlock *, unsigned> Popularity;
8411 unsigned MaxPop = 0;
8412 const BasicBlock *MaxBB = nullptr;
8413 for (auto I : SI.cases()) {
8414 const BasicBlock *BB = I.getCaseSuccessor();
8415 if (++Popularity[BB] > MaxPop) {
8416 MaxPop = Popularity[BB];
8417 MaxBB = BB;
8418 }
8419 }
8420 // Set new default.
8421 assert(MaxPop > 0 && MaxBB);
8422 DefaultMBB = FuncInfo.MBBMap[MaxBB];
8423
8424 // Remove cases that were pointing to the destination that is now the
8425 // default.
8426 CaseClusterVector New;
8427 New.reserve(Clusters.size());
8428 for (CaseCluster &CC : Clusters) {
8429 if (CC.MBB != DefaultMBB)
8430 New.push_back(CC);
8431 }
8432 Clusters = std::move(New);
8433 }
8434 }
8435
8436 // If there is only the default destination, jump there directly.
8437 MachineBasicBlock *SwitchMBB = FuncInfo.MBB;
8438 if (Clusters.empty()) {
8439 SwitchMBB->addSuccessor(DefaultMBB);
8440 if (DefaultMBB != NextBlock(SwitchMBB)) {
8441 DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(), MVT::Other,
8442 getControlRoot(), DAG.getBasicBlock(DefaultMBB)));
8443 }
8444 return;
8445 }
8446
Hans Wennborg67d492a2015-06-18 22:22:30 +00008447 findJumpTables(Clusters, &SI, DefaultMBB);
8448 findBitTestClusters(Clusters, &SI);
Hans Wennborg0867b152015-04-23 16:45:24 +00008449
8450 DEBUG({
8451 dbgs() << "Case clusters: ";
8452 for (const CaseCluster &C : Clusters) {
8453 if (C.Kind == CC_JumpTable) dbgs() << "JT:";
8454 if (C.Kind == CC_BitTests) dbgs() << "BT:";
8455
8456 C.Low->getValue().print(dbgs(), true);
8457 if (C.Low != C.High) {
8458 dbgs() << '-';
8459 C.High->getValue().print(dbgs(), true);
8460 }
8461 dbgs() << ' ';
8462 }
8463 dbgs() << '\n';
8464 });
8465
8466 assert(!Clusters.empty());
8467 SwitchWorkList WorkList;
8468 CaseClusterIt First = Clusters.begin();
8469 CaseClusterIt Last = Clusters.end() - 1;
Cong Hou511298b2015-09-01 01:42:16 +00008470 uint32_t DefaultWeight = getEdgeWeight(SwitchMBB, DefaultMBB);
8471 WorkList.push_back({SwitchMBB, First, Last, nullptr, nullptr, DefaultWeight});
Hans Wennborg0867b152015-04-23 16:45:24 +00008472
8473 while (!WorkList.empty()) {
8474 SwitchWorkListItem W = WorkList.back();
8475 WorkList.pop_back();
8476 unsigned NumClusters = W.LastCluster - W.FirstCluster + 1;
8477
8478 if (NumClusters > 3 && TM.getOptLevel() != CodeGenOpt::None) {
8479 // For optimized builds, lower large range as a balanced binary tree.
8480 splitWorkItem(WorkList, W, SI.getCondition(), SwitchMBB);
8481 continue;
8482 }
8483
8484 lowerWorkItem(W, SI.getCondition(), SwitchMBB, DefaultMBB);
8485 }
8486}