blob: 879378fc7a97acabf01c16ccf67efc883cdb341d [file] [log] [blame]
Chad Rosier095e1cd2012-10-03 19:00:20 +00001//===-- X86IntelInstPrinter.cpp - Intel assembly instruction printing -----===//
Chris Lattner44790342009-09-20 07:17:49 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Chad Rosier095e1cd2012-10-03 19:00:20 +000010// This file includes code for rendering MCInst instances as Intel-style
Chris Lattner44790342009-09-20 07:17:49 +000011// assembly.
12//
13//===----------------------------------------------------------------------===//
14
Chris Lattner44790342009-09-20 07:17:49 +000015#include "X86IntelInstPrinter.h"
Michael Liao425c0db2012-09-26 05:13:44 +000016#include "MCTargetDesc/X86BaseInfo.h"
Evan Cheng3ddfbd32011-07-06 22:01:53 +000017#include "MCTargetDesc/X86MCTargetDesc.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000018#include "X86InstComments.h"
Chris Lattner44790342009-09-20 07:17:49 +000019#include "llvm/MC/MCExpr.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000020#include "llvm/MC/MCInst.h"
Craig Topperdab9e352012-04-02 07:01:04 +000021#include "llvm/MC/MCInstrInfo.h"
Chris Lattner44790342009-09-20 07:17:49 +000022#include "llvm/Support/ErrorHandling.h"
23#include "llvm/Support/FormattedStream.h"
Douglas Gregor69e62062011-01-17 19:17:01 +000024#include <cctype>
Chris Lattner44790342009-09-20 07:17:49 +000025using namespace llvm;
26
Chandler Carruth84e68b22014-04-22 02:41:26 +000027#define DEBUG_TYPE "asm-printer"
28
Chris Lattner44790342009-09-20 07:17:49 +000029#include "X86GenAsmWriter1.inc"
Chris Lattner44790342009-09-20 07:17:49 +000030
Rafael Espindolad6860522011-06-02 02:34:55 +000031void X86IntelInstPrinter::printRegName(raw_ostream &OS, unsigned RegNo) const {
32 OS << getRegisterName(RegNo);
Rafael Espindola08600bc2011-05-30 20:20:15 +000033}
34
Owen Andersona0c3b972011-09-15 23:38:46 +000035void X86IntelInstPrinter::printInst(const MCInst *MI, raw_ostream &OS,
Akira Hatanakab46d0232015-03-27 20:36:02 +000036 StringRef Annot,
37 const MCSubtargetInfo &STI) {
Michael Liao425c0db2012-09-26 05:13:44 +000038 const MCInstrDesc &Desc = MII.get(MI->getOpcode());
39 uint64_t TSFlags = Desc.TSFlags;
40
41 if (TSFlags & X86II::LOCK)
42 OS << "\tlock\n";
43
Chris Lattner70129162010-04-04 05:04:31 +000044 printInstruction(MI, OS);
Kevin Enderby6fbcd8d2012-02-23 18:18:17 +000045
46 // Next always print the annotation.
47 printAnnotation(OS, Annot);
48
Chris Lattner7a05e6d2010-08-28 20:42:31 +000049 // If verbose assembly is enabled, we can print some informative comments.
Kevin Enderby6fbcd8d2012-02-23 18:18:17 +000050 if (CommentStream)
Chris Lattner7a05e6d2010-08-28 20:42:31 +000051 EmitAnyX86InstComments(MI, *CommentStream, getRegisterName);
Chris Lattner76c564b2010-04-04 04:47:45 +000052}
Chris Lattner44790342009-09-20 07:17:49 +000053
Craig Topper6772eac2015-01-28 10:09:52 +000054void X86IntelInstPrinter::printSSEAVXCC(const MCInst *MI, unsigned Op,
55 raw_ostream &O) {
56 int64_t Imm = MI->getOperand(Op).getImm();
Craig Topperf1c20162012-10-09 05:26:13 +000057 switch (Imm) {
58 default: llvm_unreachable("Invalid avxcc argument!");
59 case 0: O << "eq"; break;
60 case 1: O << "lt"; break;
61 case 2: O << "le"; break;
62 case 3: O << "unord"; break;
63 case 4: O << "neq"; break;
64 case 5: O << "nlt"; break;
65 case 6: O << "nle"; break;
66 case 7: O << "ord"; break;
67 case 8: O << "eq_uq"; break;
68 case 9: O << "nge"; break;
69 case 0xa: O << "ngt"; break;
70 case 0xb: O << "false"; break;
71 case 0xc: O << "neq_oq"; break;
72 case 0xd: O << "ge"; break;
73 case 0xe: O << "gt"; break;
74 case 0xf: O << "true"; break;
Elena Demikhovsky1adc1d52012-02-08 08:37:26 +000075 case 0x10: O << "eq_os"; break;
76 case 0x11: O << "lt_oq"; break;
77 case 0x12: O << "le_oq"; break;
78 case 0x13: O << "unord_s"; break;
79 case 0x14: O << "neq_us"; break;
80 case 0x15: O << "nlt_uq"; break;
81 case 0x16: O << "nle_uq"; break;
82 case 0x17: O << "ord_s"; break;
83 case 0x18: O << "eq_us"; break;
84 case 0x19: O << "nge_uq"; break;
85 case 0x1a: O << "ngt_uq"; break;
86 case 0x1b: O << "false_os"; break;
87 case 0x1c: O << "neq_os"; break;
88 case 0x1d: O << "ge_oq"; break;
89 case 0x1e: O << "gt_oq"; break;
90 case 0x1f: O << "true_us"; break;
Chris Lattner44790342009-09-20 07:17:49 +000091 }
92}
93
Craig Topper916708f2015-02-13 07:42:25 +000094void X86IntelInstPrinter::printXOPCC(const MCInst *MI, unsigned Op,
95 raw_ostream &O) {
96 int64_t Imm = MI->getOperand(Op).getImm();
97 switch (Imm) {
98 default: llvm_unreachable("Invalid xopcc argument!");
99 case 0: O << "lt"; break;
100 case 1: O << "le"; break;
101 case 2: O << "gt"; break;
102 case 3: O << "ge"; break;
103 case 4: O << "eq"; break;
104 case 5: O << "neq"; break;
105 case 6: O << "false"; break;
106 case 7: O << "true"; break;
107 }
108}
109
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000110void X86IntelInstPrinter::printRoundingControl(const MCInst *MI, unsigned Op,
Craig Topper916708f2015-02-13 07:42:25 +0000111 raw_ostream &O) {
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +0000112 int64_t Imm = MI->getOperand(Op).getImm() & 0x3;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000113 switch (Imm) {
114 case 0: O << "{rn-sae}"; break;
115 case 1: O << "{rd-sae}"; break;
116 case 2: O << "{ru-sae}"; break;
117 case 3: O << "{rz-sae}"; break;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000118 }
119}
120
Chad Rosier38e05a92012-09-10 22:50:57 +0000121/// printPCRelImm - This is used to print an immediate value that ends up
Chris Lattner13306a12009-09-20 07:47:59 +0000122/// being encoded as a pc-relative value.
Chad Rosier38e05a92012-09-10 22:50:57 +0000123void X86IntelInstPrinter::printPCRelImm(const MCInst *MI, unsigned OpNo,
124 raw_ostream &O) {
Chris Lattner44790342009-09-20 07:17:49 +0000125 const MCOperand &Op = MI->getOperand(OpNo);
126 if (Op.isImm())
Daniel Maleaa3d42452013-08-01 21:18:16 +0000127 O << formatImm(Op.getImm());
Chris Lattner44790342009-09-20 07:17:49 +0000128 else {
129 assert(Op.isExpr() && "unknown pcrel immediate operand");
Kevin Enderby6fbcd8d2012-02-23 18:18:17 +0000130 // If a symbolic branch target was added as a constant expression then print
131 // that address in hex.
132 const MCConstantExpr *BranchTarget = dyn_cast<MCConstantExpr>(Op.getExpr());
133 int64_t Address;
Jim Grosbach13760bd2015-05-30 01:25:56 +0000134 if (BranchTarget && BranchTarget->evaluateAsAbsolute(Address)) {
Daniel Maleaa3d42452013-08-01 21:18:16 +0000135 O << formatHex((uint64_t)Address);
Kevin Enderby6fbcd8d2012-02-23 18:18:17 +0000136 }
137 else {
138 // Otherwise, just print the expression.
Matt Arsenault8b643552015-06-09 00:31:39 +0000139 Op.getExpr()->print(O, &MAI);
Kevin Enderby6fbcd8d2012-02-23 18:18:17 +0000140 }
Chris Lattner44790342009-09-20 07:17:49 +0000141 }
142}
143
Chris Lattner44790342009-09-20 07:17:49 +0000144void X86IntelInstPrinter::printOperand(const MCInst *MI, unsigned OpNo,
Chris Lattner76c564b2010-04-04 04:47:45 +0000145 raw_ostream &O) {
Chris Lattner44790342009-09-20 07:17:49 +0000146 const MCOperand &Op = MI->getOperand(OpNo);
147 if (Op.isReg()) {
Craig Topperefd67d42013-07-31 02:47:52 +0000148 printRegName(O, Op.getReg());
Chris Lattner44790342009-09-20 07:17:49 +0000149 } else if (Op.isImm()) {
Daniel Maleaa3d42452013-08-01 21:18:16 +0000150 O << formatImm((int64_t)Op.getImm());
Chris Lattner44790342009-09-20 07:17:49 +0000151 } else {
152 assert(Op.isExpr() && "unknown operand kind in printOperand");
Matt Arsenault8b643552015-06-09 00:31:39 +0000153 Op.getExpr()->print(O, &MAI);
Chris Lattner44790342009-09-20 07:17:49 +0000154 }
155}
156
Chris Lattnerf4693072010-07-08 23:46:44 +0000157void X86IntelInstPrinter::printMemReference(const MCInst *MI, unsigned Op,
158 raw_ostream &O) {
Manuel Jacobdcb78db2014-03-18 16:14:11 +0000159 const MCOperand &BaseReg = MI->getOperand(Op+X86::AddrBaseReg);
160 unsigned ScaleVal = MI->getOperand(Op+X86::AddrScaleAmt).getImm();
161 const MCOperand &IndexReg = MI->getOperand(Op+X86::AddrIndexReg);
162 const MCOperand &DispSpec = MI->getOperand(Op+X86::AddrDisp);
163 const MCOperand &SegReg = MI->getOperand(Op+X86::AddrSegmentReg);
Michael Liao5bf95782014-12-04 05:20:33 +0000164
Chris Lattnerf4693072010-07-08 23:46:44 +0000165 // If this has a segment register, print it.
166 if (SegReg.getReg()) {
Manuel Jacobdcb78db2014-03-18 16:14:11 +0000167 printOperand(MI, Op+X86::AddrSegmentReg, O);
Chris Lattnerf4693072010-07-08 23:46:44 +0000168 O << ':';
169 }
Michael Liao5bf95782014-12-04 05:20:33 +0000170
Chris Lattner44790342009-09-20 07:17:49 +0000171 O << '[';
Michael Liao5bf95782014-12-04 05:20:33 +0000172
Chris Lattner44790342009-09-20 07:17:49 +0000173 bool NeedPlus = false;
174 if (BaseReg.getReg()) {
Manuel Jacobdcb78db2014-03-18 16:14:11 +0000175 printOperand(MI, Op+X86::AddrBaseReg, O);
Chris Lattner44790342009-09-20 07:17:49 +0000176 NeedPlus = true;
177 }
Michael Liao5bf95782014-12-04 05:20:33 +0000178
Chris Lattner44790342009-09-20 07:17:49 +0000179 if (IndexReg.getReg()) {
180 if (NeedPlus) O << " + ";
181 if (ScaleVal != 1)
182 O << ScaleVal << '*';
Manuel Jacobdcb78db2014-03-18 16:14:11 +0000183 printOperand(MI, Op+X86::AddrIndexReg, O);
Chris Lattner44790342009-09-20 07:17:49 +0000184 NeedPlus = true;
185 }
Chad Rosier095e1cd2012-10-03 19:00:20 +0000186
Chris Lattner44790342009-09-20 07:17:49 +0000187 if (!DispSpec.isImm()) {
188 if (NeedPlus) O << " + ";
189 assert(DispSpec.isExpr() && "non-immediate displacement for LEA?");
Matt Arsenault8b643552015-06-09 00:31:39 +0000190 DispSpec.getExpr()->print(O, &MAI);
Chris Lattner44790342009-09-20 07:17:49 +0000191 } else {
192 int64_t DispVal = DispSpec.getImm();
193 if (DispVal || (!IndexReg.getReg() && !BaseReg.getReg())) {
194 if (NeedPlus) {
195 if (DispVal > 0)
196 O << " + ";
197 else {
198 O << " - ";
199 DispVal = -DispVal;
200 }
201 }
Daniel Maleaa3d42452013-08-01 21:18:16 +0000202 O << formatImm(DispVal);
Chris Lattner44790342009-09-20 07:17:49 +0000203 }
204 }
Michael Liao5bf95782014-12-04 05:20:33 +0000205
Chris Lattner44790342009-09-20 07:17:49 +0000206 O << ']';
207}
Craig Topper18854172013-08-25 22:23:38 +0000208
David Woodhouse2ef8d9c2014-01-22 15:08:08 +0000209void X86IntelInstPrinter::printSrcIdx(const MCInst *MI, unsigned Op,
210 raw_ostream &O) {
211 const MCOperand &SegReg = MI->getOperand(Op+1);
212
213 // If this has a segment register, print it.
214 if (SegReg.getReg()) {
215 printOperand(MI, Op+1, O);
216 O << ':';
217 }
218 O << '[';
219 printOperand(MI, Op, O);
220 O << ']';
221}
222
David Woodhouseb33c2ef2014-01-22 15:08:21 +0000223void X86IntelInstPrinter::printDstIdx(const MCInst *MI, unsigned Op,
224 raw_ostream &O) {
225 // DI accesses are always ES-based.
226 O << "es:[";
227 printOperand(MI, Op, O);
228 O << ']';
229}
230
Craig Topper18854172013-08-25 22:23:38 +0000231void X86IntelInstPrinter::printMemOffset(const MCInst *MI, unsigned Op,
232 raw_ostream &O) {
233 const MCOperand &DispSpec = MI->getOperand(Op);
Craig Topper35da3d12014-01-16 07:36:58 +0000234 const MCOperand &SegReg = MI->getOperand(Op+1);
235
236 // If this has a segment register, print it.
237 if (SegReg.getReg()) {
238 printOperand(MI, Op+1, O);
239 O << ':';
240 }
Craig Topper18854172013-08-25 22:23:38 +0000241
242 O << '[';
243
244 if (DispSpec.isImm()) {
245 O << formatImm(DispSpec.getImm());
246 } else {
247 assert(DispSpec.isExpr() && "non-immediate displacement?");
Matt Arsenault8b643552015-06-09 00:31:39 +0000248 DispSpec.getExpr()->print(O, &MAI);
Craig Topper18854172013-08-25 22:23:38 +0000249 }
250
251 O << ']';
252}
Craig Topper0271d102015-01-23 08:00:59 +0000253
254void X86IntelInstPrinter::printU8Imm(const MCInst *MI, unsigned Op,
255 raw_ostream &O) {
256 O << formatImm(MI->getOperand(Op).getImm() & 0xff);
257}