blob: f8fc3bea9ff1344ce0aea3949588bf3c7dc11832 [file] [log] [blame]
Tom Stellard45bb48e2015-06-13 03:28:10 +00001//===-- AMDGPUTargetMachine.cpp - TargetMachine for hw codegen targets-----===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10/// \file
11/// \brief The AMDGPU target machine contains all of the hardware specific
12/// information needed to emit code for R600 and SI GPUs.
13//
14//===----------------------------------------------------------------------===//
15
16#include "AMDGPUTargetMachine.h"
17#include "AMDGPU.h"
18#include "AMDGPUTargetTransformInfo.h"
19#include "R600ISelLowering.h"
20#include "R600InstrInfo.h"
21#include "R600MachineScheduler.h"
22#include "SIISelLowering.h"
23#include "SIInstrInfo.h"
24#include "llvm/Analysis/Passes.h"
25#include "llvm/CodeGen/MachineFunctionAnalysis.h"
26#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
27#include "llvm/CodeGen/MachineModuleInfo.h"
28#include "llvm/CodeGen/Passes.h"
29#include "llvm/IR/Verifier.h"
30#include "llvm/MC/MCAsmInfo.h"
31#include "llvm/IR/LegacyPassManager.h"
32#include "llvm/Support/TargetRegistry.h"
33#include "llvm/Support/raw_os_ostream.h"
34#include "llvm/Transforms/IPO.h"
35#include "llvm/Transforms/Scalar.h"
36#include <llvm/CodeGen/Passes.h>
37
38using namespace llvm;
39
40extern "C" void LLVMInitializeAMDGPUTarget() {
41 // Register the target
42 RegisterTargetMachine<R600TargetMachine> X(TheAMDGPUTarget);
43 RegisterTargetMachine<GCNTargetMachine> Y(TheGCNTarget);
44}
45
46static ScheduleDAGInstrs *createR600MachineScheduler(MachineSchedContext *C) {
47 return new ScheduleDAGMILive(C, make_unique<R600SchedStrategy>());
48}
49
50static MachineSchedRegistry
51SchedCustomRegistry("r600", "Run R600's custom scheduler",
52 createR600MachineScheduler);
53
54static std::string computeDataLayout(const Triple &TT) {
55 std::string Ret = "e-p:32:32";
56
57 if (TT.getArch() == Triple::amdgcn) {
58 // 32-bit private, local, and region pointers. 64-bit global and constant.
59 Ret += "-p1:64:64-p2:64:64-p3:32:32-p4:64:64-p5:32:32-p24:64:64";
60 }
61
62 Ret += "-i64:64-v16:16-v24:32-v32:32-v48:64-v96:128-v192:256-v256:256"
63 "-v512:512-v1024:1024-v2048:2048-n32:64";
64
65 return Ret;
66}
67
68AMDGPUTargetMachine::AMDGPUTargetMachine(const Target &T, const Triple &TT,
69 StringRef CPU, StringRef FS,
70 TargetOptions Options, Reloc::Model RM,
71 CodeModel::Model CM,
72 CodeGenOpt::Level OptLevel)
73 : LLVMTargetMachine(T, computeDataLayout(TT), TT, CPU, FS, Options, RM, CM,
74 OptLevel),
75 TLOF(new TargetLoweringObjectFileELF()), Subtarget(TT, CPU, FS, *this),
76 IntrinsicInfo() {
77 setRequiresStructuredCFG(true);
78 initAsmInfo();
79}
80
81AMDGPUTargetMachine::~AMDGPUTargetMachine() {
82 delete TLOF;
83}
84
85//===----------------------------------------------------------------------===//
86// R600 Target Machine (R600 -> Cayman)
87//===----------------------------------------------------------------------===//
88
89R600TargetMachine::R600TargetMachine(const Target &T, const Triple &TT,
90 StringRef FS, StringRef CPU,
91 TargetOptions Options, Reloc::Model RM,
92 CodeModel::Model CM, CodeGenOpt::Level OL)
93 : AMDGPUTargetMachine(T, TT, FS, CPU, Options, RM, CM, OL) {}
94
95//===----------------------------------------------------------------------===//
96// GCN Target Machine (SI+)
97//===----------------------------------------------------------------------===//
98
99GCNTargetMachine::GCNTargetMachine(const Target &T, const Triple &TT,
100 StringRef FS, StringRef CPU,
101 TargetOptions Options, Reloc::Model RM,
102 CodeModel::Model CM, CodeGenOpt::Level OL)
103 : AMDGPUTargetMachine(T, TT, FS, CPU, Options, RM, CM, OL) {}
104
105//===----------------------------------------------------------------------===//
106// AMDGPU Pass Setup
107//===----------------------------------------------------------------------===//
108
109namespace {
110class AMDGPUPassConfig : public TargetPassConfig {
111public:
112 AMDGPUPassConfig(TargetMachine *TM, PassManagerBase &PM)
Matt Arsenault0a109002015-09-25 17:41:20 +0000113 : TargetPassConfig(TM, PM) {
114
115 // Exceptions and StackMaps are not supported, so these passes will never do
116 // anything.
117 disablePass(&StackMapLivenessID);
118 disablePass(&FuncletLayoutID);
119 }
Tom Stellard45bb48e2015-06-13 03:28:10 +0000120
121 AMDGPUTargetMachine &getAMDGPUTargetMachine() const {
122 return getTM<AMDGPUTargetMachine>();
123 }
124
125 ScheduleDAGInstrs *
126 createMachineScheduler(MachineSchedContext *C) const override {
127 const AMDGPUSubtarget &ST = *getAMDGPUTargetMachine().getSubtargetImpl();
128 if (ST.getGeneration() <= AMDGPUSubtarget::NORTHERN_ISLANDS)
129 return createR600MachineScheduler(C);
130 return nullptr;
131 }
132
133 void addIRPasses() override;
134 void addCodeGenPrepare() override;
Matt Arsenault0a109002015-09-25 17:41:20 +0000135 bool addPreISel() override;
136 bool addInstSelector() override;
137 bool addGCPasses() override;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000138};
139
140class R600PassConfig : public AMDGPUPassConfig {
141public:
142 R600PassConfig(TargetMachine *TM, PassManagerBase &PM)
143 : AMDGPUPassConfig(TM, PM) { }
144
145 bool addPreISel() override;
146 void addPreRegAlloc() override;
147 void addPreSched2() override;
148 void addPreEmitPass() override;
149};
150
151class GCNPassConfig : public AMDGPUPassConfig {
152public:
153 GCNPassConfig(TargetMachine *TM, PassManagerBase &PM)
154 : AMDGPUPassConfig(TM, PM) { }
155 bool addPreISel() override;
156 bool addInstSelector() override;
157 void addPreRegAlloc() override;
158 void addPostRegAlloc() override;
159 void addPreSched2() override;
160 void addPreEmitPass() override;
161};
162
163} // End of anonymous namespace
164
165TargetIRAnalysis AMDGPUTargetMachine::getTargetIRAnalysis() {
Eric Christophera4e5d3c2015-09-16 23:38:13 +0000166 return TargetIRAnalysis([this](const Function &F) {
Mehdi Amini5010ebf2015-07-09 02:08:42 +0000167 return TargetTransformInfo(
168 AMDGPUTTIImpl(this, F.getParent()->getDataLayout()));
169 });
Tom Stellard45bb48e2015-06-13 03:28:10 +0000170}
171
172void AMDGPUPassConfig::addIRPasses() {
173 // Function calls are not supported, so make sure we inline everything.
174 addPass(createAMDGPUAlwaysInlinePass());
175 addPass(createAlwaysInlinerPass());
176 // We need to add the barrier noop pass, otherwise adding the function
177 // inlining pass will cause all of the PassConfigs passes to be run
178 // one function at a time, which means if we have a nodule with two
179 // functions, then we will generate code for the first function
180 // without ever running any passes on the second.
181 addPass(createBarrierNoopPass());
Tom Stellardfd253952015-08-07 23:19:30 +0000182 // Handle uses of OpenCL image2d_t, image3d_t and sampler_t arguments.
183 addPass(createAMDGPUOpenCLImageTypeLoweringPass());
Tom Stellard45bb48e2015-06-13 03:28:10 +0000184 TargetPassConfig::addIRPasses();
185}
186
187void AMDGPUPassConfig::addCodeGenPrepare() {
188 const AMDGPUSubtarget &ST = *getAMDGPUTargetMachine().getSubtargetImpl();
189 if (ST.isPromoteAllocaEnabled()) {
190 addPass(createAMDGPUPromoteAlloca(ST));
191 addPass(createSROAPass());
192 }
193 TargetPassConfig::addCodeGenPrepare();
194}
195
196bool
197AMDGPUPassConfig::addPreISel() {
198 const AMDGPUSubtarget &ST = *getAMDGPUTargetMachine().getSubtargetImpl();
199 addPass(createFlattenCFGPass());
200 if (ST.IsIRStructurizerEnabled())
201 addPass(createStructurizeCFGPass());
202 return false;
203}
204
205bool AMDGPUPassConfig::addInstSelector() {
206 addPass(createAMDGPUISelDag(getAMDGPUTargetMachine()));
207 return false;
208}
209
Matt Arsenault0a109002015-09-25 17:41:20 +0000210bool AMDGPUPassConfig::addGCPasses() {
211 // Do nothing. GC is not supported.
212 return false;
213}
214
Tom Stellard45bb48e2015-06-13 03:28:10 +0000215//===----------------------------------------------------------------------===//
216// R600 Pass Setup
217//===----------------------------------------------------------------------===//
218
219bool R600PassConfig::addPreISel() {
220 AMDGPUPassConfig::addPreISel();
221 addPass(createR600TextureIntrinsicsReplacer());
222 return false;
223}
224
225void R600PassConfig::addPreRegAlloc() {
226 addPass(createR600VectorRegMerger(*TM));
227}
228
229void R600PassConfig::addPreSched2() {
230 const AMDGPUSubtarget &ST = *getAMDGPUTargetMachine().getSubtargetImpl();
231 addPass(createR600EmitClauseMarkers(), false);
232 if (ST.isIfCvtEnabled())
233 addPass(&IfConverterID, false);
234 addPass(createR600ClauseMergePass(*TM), false);
235}
236
237void R600PassConfig::addPreEmitPass() {
238 addPass(createAMDGPUCFGStructurizerPass(), false);
239 addPass(createR600ExpandSpecialInstrsPass(*TM), false);
240 addPass(&FinalizeMachineBundlesID, false);
241 addPass(createR600Packetizer(*TM), false);
242 addPass(createR600ControlFlowFinalizer(*TM), false);
243}
244
245TargetPassConfig *R600TargetMachine::createPassConfig(PassManagerBase &PM) {
246 return new R600PassConfig(this, PM);
247}
248
249//===----------------------------------------------------------------------===//
250// GCN Pass Setup
251//===----------------------------------------------------------------------===//
252
253bool GCNPassConfig::addPreISel() {
254 AMDGPUPassConfig::addPreISel();
255 addPass(createSinkingPass());
256 addPass(createSITypeRewriter());
257 addPass(createSIAnnotateControlFlowPass());
258 return false;
259}
260
261bool GCNPassConfig::addInstSelector() {
262 AMDGPUPassConfig::addInstSelector();
263 addPass(createSILowerI1CopiesPass());
264 addPass(createSIFixSGPRCopiesPass(*TM));
265 addPass(createSIFoldOperandsPass());
266 return false;
267}
268
269void GCNPassConfig::addPreRegAlloc() {
270 const AMDGPUSubtarget &ST = *getAMDGPUTargetMachine().getSubtargetImpl();
271
272 // This needs to be run directly before register allocation because
273 // earlier passes might recompute live intervals.
274 // TODO: handle CodeGenOpt::None; fast RA ignores spill weights set by the pass
275 if (getOptLevel() > CodeGenOpt::None) {
276 initializeSIFixControlFlowLiveIntervalsPass(*PassRegistry::getPassRegistry());
277 insertPass(&MachineSchedulerID, &SIFixControlFlowLiveIntervalsID);
278 }
279
280 if (getOptLevel() > CodeGenOpt::None && ST.loadStoreOptEnabled()) {
281 // Don't do this with no optimizations since it throws away debug info by
282 // merging nonadjacent loads.
283
284 // This should be run after scheduling, but before register allocation. It
285 // also need extra copies to the address operand to be eliminated.
286 initializeSILoadStoreOptimizerPass(*PassRegistry::getPassRegistry());
287 insertPass(&MachineSchedulerID, &SILoadStoreOptimizerID);
Matt Arsenault84db5d92015-07-14 17:57:36 +0000288 insertPass(&MachineSchedulerID, &RegisterCoalescerID);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000289 }
290 addPass(createSIShrinkInstructionsPass(), false);
Matt Arsenaultc8d8e4e2015-08-22 00:19:34 +0000291 addPass(createSIFixSGPRLiveRangesPass());
Tom Stellard45bb48e2015-06-13 03:28:10 +0000292}
293
294void GCNPassConfig::addPostRegAlloc() {
295 addPass(createSIPrepareScratchRegs(), false);
296 addPass(createSIShrinkInstructionsPass(), false);
297}
298
299void GCNPassConfig::addPreSched2() {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000300}
301
302void GCNPassConfig::addPreEmitPass() {
Matt Arsenaultdb7781c2015-07-06 17:02:20 +0000303 addPass(createSIInsertWaits(*TM), false);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000304 addPass(createSILowerControlFlowPass(*TM), false);
305}
306
307TargetPassConfig *GCNTargetMachine::createPassConfig(PassManagerBase &PM) {
308 return new GCNPassConfig(this, PM);
309}