blob: a6e987b086b521e97ad5f04a739048875dd1ecc8 [file] [log] [blame]
Rafael Espindolaffdc24b2006-05-14 22:18:28 +00001//===-- ARMTargetMachine.cpp - Define TargetMachine for ARM ---------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindolaffdc24b2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10//
11//===----------------------------------------------------------------------===//
12
13#include "ARMTargetMachine.h"
Evan Cheng10043e22007-01-19 07:51:42 +000014#include "ARMTargetAsmInfo.h"
Rafael Espindolabf8e7512006-08-16 14:43:33 +000015#include "ARMFrameInfo.h"
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000016#include "ARM.h"
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000017#include "llvm/PassManager.h"
Evan Chengad3aac712007-05-16 02:01:49 +000018#include "llvm/CodeGen/Passes.h"
Evan Cheng10043e22007-01-19 07:51:42 +000019#include "llvm/Support/CommandLine.h"
David Greenea31f96c2009-07-14 20:18:05 +000020#include "llvm/Support/FormattedStream.h"
Evan Cheng10043e22007-01-19 07:51:42 +000021#include "llvm/Target/TargetOptions.h"
Daniel Dunbar5680b4f2009-07-25 06:49:55 +000022#include "llvm/Target/TargetRegistry.h"
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000023using namespace llvm;
24
Evan Cheng10043e22007-01-19 07:51:42 +000025static cl::opt<bool> DisableLdStOpti("disable-arm-loadstore-opti", cl::Hidden,
26 cl::desc("Disable load store optimization pass"));
Evan Cheng80103202007-09-20 00:48:22 +000027static cl::opt<bool> DisableIfConversion("disable-arm-if-conversion",cl::Hidden,
28 cl::desc("Disable if-conversion pass"));
Evan Cheng10043e22007-01-19 07:51:42 +000029
Daniel Dunbar5680b4f2009-07-25 06:49:55 +000030extern "C" void LLVMInitializeARMTarget() {
31 // Register the target.
32 RegisterTargetMachine<ARMTargetMachine> X(TheARMTarget);
33 RegisterTargetMachine<ThumbTargetMachine> Y(TheThumbTarget);
34}
Douglas Gregor1b731d52009-06-16 20:12:29 +000035
Evan Cheng9f830142007-02-23 03:14:31 +000036/// TargetMachine ctor - Create an ARM architecture model.
37///
Daniel Dunbare8338102009-07-15 20:24:03 +000038ARMBaseTargetMachine::ARMBaseTargetMachine(const Target &T,
Daniel Dunbarc3719c32009-08-02 23:37:13 +000039 const std::string &TT,
Anton Korobeynikov99152f32009-06-26 21:28:53 +000040 const std::string &FS,
41 bool isThumb)
Daniel Dunbare8338102009-07-15 20:24:03 +000042 : LLVMTargetMachine(T),
Daniel Dunbarc3719c32009-08-02 23:37:13 +000043 Subtarget(TT, FS, isThumb),
Evan Cheng818242b2007-03-13 01:20:42 +000044 FrameInfo(Subtarget),
Evan Cheng98161f52008-11-08 07:38:22 +000045 JITInfo(),
Evan Cheng4e712de2009-06-19 01:51:50 +000046 InstrItins(Subtarget.getInstrItineraryData()) {
Evan Cheng66cff402008-10-30 16:10:54 +000047 DefRelocModel = getRelocationModel();
48}
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000049
Daniel Dunbarc3719c32009-08-02 23:37:13 +000050ARMTargetMachine::ARMTargetMachine(const Target &T, const std::string &TT,
Daniel Dunbare8338102009-07-15 20:24:03 +000051 const std::string &FS)
Daniel Dunbarc3719c32009-08-02 23:37:13 +000052 : ARMBaseTargetMachine(T, TT, FS, false), InstrInfo(Subtarget),
Anton Korobeynikov99152f32009-06-26 21:28:53 +000053 DataLayout(Subtarget.isAPCS_ABI() ?
54 std::string("e-p:32:32-f64:32:32-i64:32:32") :
55 std::string("e-p:32:32-f64:64:64-i64:64:64")),
56 TLInfo(*this) {
57}
58
Daniel Dunbarc3719c32009-08-02 23:37:13 +000059ThumbTargetMachine::ThumbTargetMachine(const Target &T, const std::string &TT,
Daniel Dunbare8338102009-07-15 20:24:03 +000060 const std::string &FS)
Daniel Dunbarc3719c32009-08-02 23:37:13 +000061 : ARMBaseTargetMachine(T, TT, FS, true),
Anton Korobeynikov99152f32009-06-26 21:28:53 +000062 DataLayout(Subtarget.isAPCS_ABI() ?
63 std::string("e-p:32:32-f64:32:32-i64:32:32-"
64 "i16:16:32-i8:8:32-i1:8:32-a:0:32") :
65 std::string("e-p:32:32-f64:64:64-i64:64:64-"
66 "i16:16:32-i8:8:32-i1:8:32-a:0:32")),
67 TLInfo(*this) {
David Goodwinade05a32009-07-02 22:18:33 +000068 // Create the approriate type of Thumb InstrInfo
69 if (Subtarget.hasThumb2())
70 InstrInfo = new Thumb2InstrInfo(Subtarget);
71 else
72 InstrInfo = new Thumb1InstrInfo(Subtarget);
Anton Korobeynikov99152f32009-06-26 21:28:53 +000073}
74
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000075
Anton Korobeynikov99152f32009-06-26 21:28:53 +000076const TargetAsmInfo *ARMBaseTargetMachine::createTargetAsmInfo() const {
Anton Korobeynikov04083522008-08-07 09:54:23 +000077 switch (Subtarget.TargetType) {
Chris Lattner375a01c2009-07-27 19:00:33 +000078 default: llvm_unreachable("Unknown ARM subtarget kind");
79 case ARMSubtarget::isDarwin:
Chris Lattner8a0db752009-08-02 05:23:52 +000080 return new ARMDarwinTargetAsmInfo();
Chris Lattner375a01c2009-07-27 19:00:33 +000081 case ARMSubtarget::isELF:
Chris Lattner8a0db752009-08-02 05:23:52 +000082 return new ARMELFTargetAsmInfo();
Anton Korobeynikov04083522008-08-07 09:54:23 +000083 }
Evan Cheng10043e22007-01-19 07:51:42 +000084}
85
86
Chris Lattner12e97302006-09-04 04:14:57 +000087// Pass Pipeline Configuration
Anton Korobeynikov99152f32009-06-26 21:28:53 +000088bool ARMBaseTargetMachine::addInstSelector(PassManagerBase &PM,
89 CodeGenOpt::Level OptLevel) {
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000090 PM.add(createARMISelDag(*this));
Chris Lattner12e97302006-09-04 04:14:57 +000091 return false;
92}
Rafael Espindolaf7d4a992006-09-19 15:49:25 +000093
Anton Korobeynikov99152f32009-06-26 21:28:53 +000094bool ARMBaseTargetMachine::addPreRegAlloc(PassManagerBase &PM,
95 CodeGenOpt::Level OptLevel) {
Evan Cheng185c9ef2009-06-13 09:12:55 +000096 // FIXME: temporarily disabling load / store optimization pass for Thumb mode.
97 if (OptLevel != CodeGenOpt::None && !DisableLdStOpti && !Subtarget.isThumb())
98 PM.add(createARMLoadStoreOptimizationPass(true));
99 return true;
100}
101
Anton Korobeynikov99152f32009-06-26 21:28:53 +0000102bool ARMBaseTargetMachine::addPreEmitPass(PassManagerBase &PM,
103 CodeGenOpt::Level OptLevel) {
Evan Cheng783b65b2009-08-04 21:12:13 +0000104 // FIXME: temporarily disabling load / store optimization pass for Thumb1 mode.
105 if (OptLevel != CodeGenOpt::None && !DisableLdStOpti &&
106 !Subtarget.isThumb1Only())
Evan Cheng10043e22007-01-19 07:51:42 +0000107 PM.add(createARMLoadStoreOptimizationPass());
Anton Korobeynikov04083522008-08-07 09:54:23 +0000108
Bill Wendling026e5d72009-04-29 23:29:43 +0000109 if (OptLevel != CodeGenOpt::None &&
110 !DisableIfConversion && !Subtarget.isThumb())
Evan Cheng44236872007-05-16 20:52:46 +0000111 PM.add(createIfConverterPass());
112
Evan Cheng0f9cce72009-07-10 01:54:42 +0000113 if (Subtarget.isThumb2())
114 PM.add(createThumb2ITBlockPass());
115
Evan Cheng10043e22007-01-19 07:51:42 +0000116 PM.add(createARMConstantIslandPass());
Rafael Espindolaf7d4a992006-09-19 15:49:25 +0000117 return true;
118}
119
Anton Korobeynikov99152f32009-06-26 21:28:53 +0000120bool ARMBaseTargetMachine::addCodeEmitter(PassManagerBase &PM,
121 CodeGenOpt::Level OptLevel,
Anton Korobeynikov99152f32009-06-26 21:28:53 +0000122 MachineCodeEmitter &MCE) {
Evan Cheng9546a5c2007-07-05 21:15:40 +0000123 // FIXME: Move this to TargetJITInfo!
Evan Cheng66cff402008-10-30 16:10:54 +0000124 if (DefRelocModel == Reloc::Default)
125 setRelocationModel(Reloc::Static);
Evan Cheng9546a5c2007-07-05 21:15:40 +0000126
127 // Machine code emitter pass for ARM.
128 PM.add(createARMCodeEmitterPass(*this, MCE));
129 return false;
130}
131
Anton Korobeynikov99152f32009-06-26 21:28:53 +0000132bool ARMBaseTargetMachine::addCodeEmitter(PassManagerBase &PM,
133 CodeGenOpt::Level OptLevel,
Anton Korobeynikov99152f32009-06-26 21:28:53 +0000134 JITCodeEmitter &JCE) {
Bruno Cardoso Lopesa194c3a2009-05-30 20:51:52 +0000135 // FIXME: Move this to TargetJITInfo!
136 if (DefRelocModel == Reloc::Default)
137 setRelocationModel(Reloc::Static);
138
139 // Machine code emitter pass for ARM.
140 PM.add(createARMJITCodeEmitterPass(*this, JCE));
Bruno Cardoso Lopesa194c3a2009-05-30 20:51:52 +0000141 return false;
142}
143
Bruno Cardoso Lopes5661ea62009-07-06 05:09:34 +0000144bool ARMBaseTargetMachine::addCodeEmitter(PassManagerBase &PM,
145 CodeGenOpt::Level OptLevel,
Bruno Cardoso Lopes5661ea62009-07-06 05:09:34 +0000146 ObjectCodeEmitter &OCE) {
147 // FIXME: Move this to TargetJITInfo!
148 if (DefRelocModel == Reloc::Default)
149 setRelocationModel(Reloc::Static);
150
151 // Machine code emitter pass for ARM.
152 PM.add(createARMObjectCodeEmitterPass(*this, OCE));
Bruno Cardoso Lopes5661ea62009-07-06 05:09:34 +0000153 return false;
154}
155
Anton Korobeynikov99152f32009-06-26 21:28:53 +0000156bool ARMBaseTargetMachine::addSimpleCodeEmitter(PassManagerBase &PM,
157 CodeGenOpt::Level OptLevel,
Anton Korobeynikov99152f32009-06-26 21:28:53 +0000158 MachineCodeEmitter &MCE) {
Evan Cheng9546a5c2007-07-05 21:15:40 +0000159 // Machine code emitter pass for ARM.
160 PM.add(createARMCodeEmitterPass(*this, MCE));
161 return false;
162}
Bruno Cardoso Lopesa194c3a2009-05-30 20:51:52 +0000163
Anton Korobeynikov99152f32009-06-26 21:28:53 +0000164bool ARMBaseTargetMachine::addSimpleCodeEmitter(PassManagerBase &PM,
165 CodeGenOpt::Level OptLevel,
Anton Korobeynikov99152f32009-06-26 21:28:53 +0000166 JITCodeEmitter &JCE) {
Bruno Cardoso Lopesa194c3a2009-05-30 20:51:52 +0000167 // Machine code emitter pass for ARM.
168 PM.add(createARMJITCodeEmitterPass(*this, JCE));
Bruno Cardoso Lopesa194c3a2009-05-30 20:51:52 +0000169 return false;
170}
171
Bruno Cardoso Lopes5661ea62009-07-06 05:09:34 +0000172bool ARMBaseTargetMachine::addSimpleCodeEmitter(PassManagerBase &PM,
173 CodeGenOpt::Level OptLevel,
Bruno Cardoso Lopes5661ea62009-07-06 05:09:34 +0000174 ObjectCodeEmitter &OCE) {
175 // Machine code emitter pass for ARM.
176 PM.add(createARMObjectCodeEmitterPass(*this, OCE));
Bruno Cardoso Lopes5661ea62009-07-06 05:09:34 +0000177 return false;
178}
Bruno Cardoso Lopesa194c3a2009-05-30 20:51:52 +0000179