NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 1 | //===-- X86InstComments.cpp - Generate verbose-asm comments for instrs ----===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This defines functionality used to emit comments about X86 instructions to |
| 11 | // an output stream for -fverbose-asm. |
| 12 | // |
| 13 | //===----------------------------------------------------------------------===// |
| 14 | |
| 15 | #include "X86InstComments.h" |
| 16 | #include "MCTargetDesc/X86MCTargetDesc.h" |
| 17 | #include "Utils/X86ShuffleDecode.h" |
| 18 | #include "llvm/MC/MCInst.h" |
| 19 | #include "llvm/CodeGen/MachineValueType.h" |
| 20 | #include "llvm/Support/raw_ostream.h" |
| 21 | |
| 22 | using namespace llvm; |
| 23 | |
Igor Breger | 24cab0f | 2015-11-16 07:22:00 +0000 | [diff] [blame] | 24 | static unsigned getVectorRegSize(unsigned RegNo) { |
Igor Breger | 24cab0f | 2015-11-16 07:22:00 +0000 | [diff] [blame] | 25 | if (X86::ZMM0 <= RegNo && RegNo <= X86::ZMM31) |
| 26 | return 512; |
| 27 | if (X86::YMM0 <= RegNo && RegNo <= X86::YMM31) |
| 28 | return 256; |
| 29 | if (X86::XMM0 <= RegNo && RegNo <= X86::XMM31) |
| 30 | return 128; |
Simon Pilgrim | 66e43ee | 2015-11-16 22:21:10 +0000 | [diff] [blame] | 31 | if (X86::MM0 <= RegNo && RegNo <= X86::MM7) |
| 32 | return 64; |
Igor Breger | 24cab0f | 2015-11-16 07:22:00 +0000 | [diff] [blame] | 33 | |
| 34 | llvm_unreachable("Unknown vector reg!"); |
Igor Breger | 24cab0f | 2015-11-16 07:22:00 +0000 | [diff] [blame] | 35 | } |
| 36 | |
| 37 | static MVT getRegOperandVectorVT(const MCInst *MI, const MVT &ScalarVT, |
| 38 | unsigned OperandIndex) { |
| 39 | unsigned OpReg = MI->getOperand(OperandIndex).getReg(); |
| 40 | return MVT::getVectorVT(ScalarVT, |
| 41 | getVectorRegSize(OpReg)/ScalarVT.getSizeInBits()); |
| 42 | } |
| 43 | |
Simon Pilgrim | e1b6db9 | 2016-02-06 16:33:42 +0000 | [diff] [blame^] | 44 | /// \brief Extracts the dst type for a given zero extension instruction. |
| 45 | static MVT getZeroExtensionResultType(const MCInst *MI) { |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 46 | switch (MI->getOpcode()) { |
| 47 | default: |
| 48 | llvm_unreachable("Unknown zero extension instruction"); |
Simon Pilgrim | e1b6db9 | 2016-02-06 16:33:42 +0000 | [diff] [blame^] | 49 | // zero extension to i16 |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 50 | case X86::PMOVZXBWrm: |
| 51 | case X86::PMOVZXBWrr: |
| 52 | case X86::VPMOVZXBWrm: |
| 53 | case X86::VPMOVZXBWrr: |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 54 | case X86::VPMOVZXBWYrm: |
| 55 | case X86::VPMOVZXBWYrr: |
Simon Pilgrim | e1b6db9 | 2016-02-06 16:33:42 +0000 | [diff] [blame^] | 56 | return getRegOperandVectorVT(MI, MVT::i16, 0); |
| 57 | // zero extension to i32 |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 58 | case X86::PMOVZXBDrm: |
| 59 | case X86::PMOVZXBDrr: |
| 60 | case X86::VPMOVZXBDrm: |
| 61 | case X86::VPMOVZXBDrr: |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 62 | case X86::VPMOVZXBDYrm: |
| 63 | case X86::VPMOVZXBDYrr: |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 64 | case X86::PMOVZXWDrm: |
| 65 | case X86::PMOVZXWDrr: |
| 66 | case X86::VPMOVZXWDrm: |
| 67 | case X86::VPMOVZXWDrr: |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 68 | case X86::VPMOVZXWDYrm: |
| 69 | case X86::VPMOVZXWDYrr: |
Simon Pilgrim | e1b6db9 | 2016-02-06 16:33:42 +0000 | [diff] [blame^] | 70 | return getRegOperandVectorVT(MI, MVT::i32, 0); |
| 71 | // zero extension to i64 |
| 72 | case X86::PMOVZXBQrm: |
| 73 | case X86::PMOVZXBQrr: |
| 74 | case X86::VPMOVZXBQrm: |
| 75 | case X86::VPMOVZXBQrr: |
| 76 | case X86::VPMOVZXBQYrm: |
| 77 | case X86::VPMOVZXBQYrr: |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 78 | case X86::PMOVZXWQrm: |
| 79 | case X86::PMOVZXWQrr: |
| 80 | case X86::VPMOVZXWQrm: |
| 81 | case X86::VPMOVZXWQrr: |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 82 | case X86::VPMOVZXWQYrm: |
| 83 | case X86::VPMOVZXWQYrr: |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 84 | case X86::PMOVZXDQrm: |
| 85 | case X86::PMOVZXDQrr: |
| 86 | case X86::VPMOVZXDQrm: |
| 87 | case X86::VPMOVZXDQrr: |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 88 | case X86::VPMOVZXDQYrm: |
| 89 | case X86::VPMOVZXDQYrr: |
Simon Pilgrim | e1b6db9 | 2016-02-06 16:33:42 +0000 | [diff] [blame^] | 90 | return getRegOperandVectorVT(MI, MVT::i64, 0); |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 91 | } |
| 92 | } |
| 93 | |
Igor Breger | 24cab0f | 2015-11-16 07:22:00 +0000 | [diff] [blame] | 94 | #define CASE_MASK_INS_COMMON(Inst, Suffix, src) \ |
| 95 | case X86::V##Inst##Suffix##src: \ |
| 96 | case X86::V##Inst##Suffix##src##k: \ |
| 97 | case X86::V##Inst##Suffix##src##kz: |
Igor Breger | d7bae45 | 2015-10-15 13:29:07 +0000 | [diff] [blame] | 98 | |
Igor Breger | 24cab0f | 2015-11-16 07:22:00 +0000 | [diff] [blame] | 99 | #define CASE_SSE_INS_COMMON(Inst, src) \ |
| 100 | case X86::Inst##src: |
| 101 | |
| 102 | #define CASE_AVX_INS_COMMON(Inst, Suffix, src) \ |
| 103 | case X86::V##Inst##Suffix##src: |
| 104 | |
| 105 | #define CASE_MOVDUP(Inst, src) \ |
| 106 | CASE_MASK_INS_COMMON(Inst, Z, r##src) \ |
| 107 | CASE_MASK_INS_COMMON(Inst, Z256, r##src) \ |
| 108 | CASE_MASK_INS_COMMON(Inst, Z128, r##src) \ |
| 109 | CASE_AVX_INS_COMMON(Inst, , r##src) \ |
| 110 | CASE_AVX_INS_COMMON(Inst, Y, r##src) \ |
| 111 | CASE_SSE_INS_COMMON(Inst, r##src) \ |
| 112 | |
Simon Pilgrim | 8483df6 | 2015-11-17 22:35:45 +0000 | [diff] [blame] | 113 | #define CASE_UNPCK(Inst, src) \ |
| 114 | CASE_MASK_INS_COMMON(Inst, Z, r##src) \ |
| 115 | CASE_MASK_INS_COMMON(Inst, Z256, r##src) \ |
| 116 | CASE_MASK_INS_COMMON(Inst, Z128, r##src) \ |
| 117 | CASE_AVX_INS_COMMON(Inst, , r##src) \ |
| 118 | CASE_AVX_INS_COMMON(Inst, Y, r##src) \ |
| 119 | CASE_SSE_INS_COMMON(Inst, r##src) \ |
| 120 | |
Simon Pilgrim | 2da4178 | 2015-11-17 23:29:49 +0000 | [diff] [blame] | 121 | #define CASE_SHUF(Inst, src) \ |
| 122 | CASE_MASK_INS_COMMON(Inst, Z, r##src##i) \ |
| 123 | CASE_MASK_INS_COMMON(Inst, Z256, r##src##i) \ |
| 124 | CASE_MASK_INS_COMMON(Inst, Z128, r##src##i) \ |
| 125 | CASE_AVX_INS_COMMON(Inst, , r##src##i) \ |
| 126 | CASE_AVX_INS_COMMON(Inst, Y, r##src##i) \ |
| 127 | CASE_SSE_INS_COMMON(Inst, r##src##i) \ |
| 128 | |
| 129 | #define CASE_VPERM(Inst, src) \ |
| 130 | CASE_MASK_INS_COMMON(Inst, Z, src##i) \ |
| 131 | CASE_MASK_INS_COMMON(Inst, Z256, src##i) \ |
| 132 | CASE_MASK_INS_COMMON(Inst, Z128, src##i) \ |
| 133 | CASE_AVX_INS_COMMON(Inst, , src##i) \ |
| 134 | CASE_AVX_INS_COMMON(Inst, Y, src##i) \ |
| 135 | |
Igor Breger | 24cab0f | 2015-11-16 07:22:00 +0000 | [diff] [blame] | 136 | #define CASE_VSHUF(Inst, src) \ |
| 137 | CASE_MASK_INS_COMMON(SHUFF##Inst, Z, r##src##i) \ |
| 138 | CASE_MASK_INS_COMMON(SHUFI##Inst, Z, r##src##i) \ |
| 139 | CASE_MASK_INS_COMMON(SHUFF##Inst, Z256, r##src##i) \ |
| 140 | CASE_MASK_INS_COMMON(SHUFI##Inst, Z256, r##src##i) \ |
Igor Breger | d7bae45 | 2015-10-15 13:29:07 +0000 | [diff] [blame] | 141 | |
| 142 | /// \brief Extracts the types and if it has memory operand for a given |
| 143 | /// (SHUFF32x4/SHUFF64x2/SHUFI32x4/SHUFI64x2) instruction. |
| 144 | static void getVSHUF64x2FamilyInfo(const MCInst *MI, MVT &VT, bool &HasMemOp) { |
| 145 | HasMemOp = false; |
| 146 | switch (MI->getOpcode()) { |
| 147 | default: |
| 148 | llvm_unreachable("Unknown VSHUF64x2 family instructions."); |
| 149 | break; |
Igor Breger | 24cab0f | 2015-11-16 07:22:00 +0000 | [diff] [blame] | 150 | CASE_VSHUF(64X2, m) |
Igor Breger | d7bae45 | 2015-10-15 13:29:07 +0000 | [diff] [blame] | 151 | HasMemOp = true; // FALL THROUGH. |
Igor Breger | 24cab0f | 2015-11-16 07:22:00 +0000 | [diff] [blame] | 152 | CASE_VSHUF(64X2, r) |
| 153 | VT = getRegOperandVectorVT(MI, MVT::i64, 0); |
Igor Breger | d7bae45 | 2015-10-15 13:29:07 +0000 | [diff] [blame] | 154 | break; |
Igor Breger | 24cab0f | 2015-11-16 07:22:00 +0000 | [diff] [blame] | 155 | CASE_VSHUF(32X4, m) |
Igor Breger | d7bae45 | 2015-10-15 13:29:07 +0000 | [diff] [blame] | 156 | HasMemOp = true; // FALL THROUGH. |
Igor Breger | 24cab0f | 2015-11-16 07:22:00 +0000 | [diff] [blame] | 157 | CASE_VSHUF(32X4, r) |
| 158 | VT = getRegOperandVectorVT(MI, MVT::i32, 0); |
Igor Breger | d7bae45 | 2015-10-15 13:29:07 +0000 | [diff] [blame] | 159 | break; |
| 160 | } |
| 161 | } |
| 162 | |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 163 | //===----------------------------------------------------------------------===// |
| 164 | // Top Level Entrypoint |
| 165 | //===----------------------------------------------------------------------===// |
| 166 | |
| 167 | /// EmitAnyX86InstComments - This function decodes x86 instructions and prints |
| 168 | /// newline terminated strings to the specified string if desired. This |
| 169 | /// information is shown in disassembly dumps when verbose assembly is enabled. |
| 170 | bool llvm::EmitAnyX86InstComments(const MCInst *MI, raw_ostream &OS, |
| 171 | const char *(*getRegName)(unsigned)) { |
| 172 | // If this is a shuffle operation, the switch should fill in this state. |
| 173 | SmallVector<int, 8> ShuffleMask; |
| 174 | const char *DestName = nullptr, *Src1Name = nullptr, *Src2Name = nullptr; |
| 175 | |
| 176 | switch (MI->getOpcode()) { |
| 177 | default: |
| 178 | // Not an instruction for which we can decode comments. |
| 179 | return false; |
| 180 | |
| 181 | case X86::BLENDPDrri: |
| 182 | case X86::VBLENDPDrri: |
Simon Pilgrim | 13d3a20 | 2015-11-16 23:03:18 +0000 | [diff] [blame] | 183 | case X86::VBLENDPDYrri: |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 184 | Src2Name = getRegName(MI->getOperand(2).getReg()); |
| 185 | // FALL THROUGH. |
| 186 | case X86::BLENDPDrmi: |
| 187 | case X86::VBLENDPDrmi: |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 188 | case X86::VBLENDPDYrmi: |
NAKAMURA Takumi | 5582a6a | 2015-05-25 01:43:34 +0000 | [diff] [blame] | 189 | if (MI->getOperand(MI->getNumOperands() - 1).isImm()) |
Simon Pilgrim | 13d3a20 | 2015-11-16 23:03:18 +0000 | [diff] [blame] | 190 | DecodeBLENDMask(getRegOperandVectorVT(MI, MVT::f64, 0), |
NAKAMURA Takumi | 5582a6a | 2015-05-25 01:43:34 +0000 | [diff] [blame] | 191 | MI->getOperand(MI->getNumOperands() - 1).getImm(), |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 192 | ShuffleMask); |
| 193 | Src1Name = getRegName(MI->getOperand(1).getReg()); |
| 194 | DestName = getRegName(MI->getOperand(0).getReg()); |
| 195 | break; |
| 196 | |
| 197 | case X86::BLENDPSrri: |
| 198 | case X86::VBLENDPSrri: |
Simon Pilgrim | 13d3a20 | 2015-11-16 23:03:18 +0000 | [diff] [blame] | 199 | case X86::VBLENDPSYrri: |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 200 | Src2Name = getRegName(MI->getOperand(2).getReg()); |
| 201 | // FALL THROUGH. |
| 202 | case X86::BLENDPSrmi: |
| 203 | case X86::VBLENDPSrmi: |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 204 | case X86::VBLENDPSYrmi: |
NAKAMURA Takumi | 5582a6a | 2015-05-25 01:43:34 +0000 | [diff] [blame] | 205 | if (MI->getOperand(MI->getNumOperands() - 1).isImm()) |
Simon Pilgrim | 13d3a20 | 2015-11-16 23:03:18 +0000 | [diff] [blame] | 206 | DecodeBLENDMask(getRegOperandVectorVT(MI, MVT::f32, 0), |
NAKAMURA Takumi | 5582a6a | 2015-05-25 01:43:34 +0000 | [diff] [blame] | 207 | MI->getOperand(MI->getNumOperands() - 1).getImm(), |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 208 | ShuffleMask); |
| 209 | Src1Name = getRegName(MI->getOperand(1).getReg()); |
| 210 | DestName = getRegName(MI->getOperand(0).getReg()); |
| 211 | break; |
| 212 | |
| 213 | case X86::PBLENDWrri: |
| 214 | case X86::VPBLENDWrri: |
Simon Pilgrim | 13d3a20 | 2015-11-16 23:03:18 +0000 | [diff] [blame] | 215 | case X86::VPBLENDWYrri: |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 216 | Src2Name = getRegName(MI->getOperand(2).getReg()); |
| 217 | // FALL THROUGH. |
| 218 | case X86::PBLENDWrmi: |
| 219 | case X86::VPBLENDWrmi: |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 220 | case X86::VPBLENDWYrmi: |
NAKAMURA Takumi | 5582a6a | 2015-05-25 01:43:34 +0000 | [diff] [blame] | 221 | if (MI->getOperand(MI->getNumOperands() - 1).isImm()) |
Simon Pilgrim | 13d3a20 | 2015-11-16 23:03:18 +0000 | [diff] [blame] | 222 | DecodeBLENDMask(getRegOperandVectorVT(MI, MVT::i16, 0), |
NAKAMURA Takumi | 5582a6a | 2015-05-25 01:43:34 +0000 | [diff] [blame] | 223 | MI->getOperand(MI->getNumOperands() - 1).getImm(), |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 224 | ShuffleMask); |
| 225 | Src1Name = getRegName(MI->getOperand(1).getReg()); |
| 226 | DestName = getRegName(MI->getOperand(0).getReg()); |
| 227 | break; |
| 228 | |
| 229 | case X86::VPBLENDDrri: |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 230 | case X86::VPBLENDDYrri: |
| 231 | Src2Name = getRegName(MI->getOperand(2).getReg()); |
| 232 | // FALL THROUGH. |
Simon Pilgrim | 13d3a20 | 2015-11-16 23:03:18 +0000 | [diff] [blame] | 233 | case X86::VPBLENDDrmi: |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 234 | case X86::VPBLENDDYrmi: |
NAKAMURA Takumi | 5582a6a | 2015-05-25 01:43:34 +0000 | [diff] [blame] | 235 | if (MI->getOperand(MI->getNumOperands() - 1).isImm()) |
Simon Pilgrim | 13d3a20 | 2015-11-16 23:03:18 +0000 | [diff] [blame] | 236 | DecodeBLENDMask(getRegOperandVectorVT(MI, MVT::i32, 0), |
NAKAMURA Takumi | 5582a6a | 2015-05-25 01:43:34 +0000 | [diff] [blame] | 237 | MI->getOperand(MI->getNumOperands() - 1).getImm(), |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 238 | ShuffleMask); |
| 239 | Src1Name = getRegName(MI->getOperand(1).getReg()); |
| 240 | DestName = getRegName(MI->getOperand(0).getReg()); |
| 241 | break; |
| 242 | |
| 243 | case X86::INSERTPSrr: |
| 244 | case X86::VINSERTPSrr: |
Simon Pilgrim | 025a3d85 | 2016-02-01 22:05:50 +0000 | [diff] [blame] | 245 | case X86::VINSERTPSzrr: |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 246 | Src2Name = getRegName(MI->getOperand(2).getReg()); |
| 247 | // FALL THROUGH. |
| 248 | case X86::INSERTPSrm: |
| 249 | case X86::VINSERTPSrm: |
Simon Pilgrim | 025a3d85 | 2016-02-01 22:05:50 +0000 | [diff] [blame] | 250 | case X86::VINSERTPSzrm: |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 251 | DestName = getRegName(MI->getOperand(0).getReg()); |
| 252 | Src1Name = getRegName(MI->getOperand(1).getReg()); |
NAKAMURA Takumi | 5582a6a | 2015-05-25 01:43:34 +0000 | [diff] [blame] | 253 | if (MI->getOperand(MI->getNumOperands() - 1).isImm()) |
| 254 | DecodeINSERTPSMask(MI->getOperand(MI->getNumOperands() - 1).getImm(), |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 255 | ShuffleMask); |
| 256 | break; |
| 257 | |
| 258 | case X86::MOVLHPSrr: |
| 259 | case X86::VMOVLHPSrr: |
Simon Pilgrim | d5a1544 | 2015-11-21 13:04:42 +0000 | [diff] [blame] | 260 | case X86::VMOVLHPSZrr: |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 261 | Src2Name = getRegName(MI->getOperand(2).getReg()); |
| 262 | Src1Name = getRegName(MI->getOperand(1).getReg()); |
| 263 | DestName = getRegName(MI->getOperand(0).getReg()); |
| 264 | DecodeMOVLHPSMask(2, ShuffleMask); |
| 265 | break; |
| 266 | |
| 267 | case X86::MOVHLPSrr: |
| 268 | case X86::VMOVHLPSrr: |
Simon Pilgrim | d5a1544 | 2015-11-21 13:04:42 +0000 | [diff] [blame] | 269 | case X86::VMOVHLPSZrr: |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 270 | Src2Name = getRegName(MI->getOperand(2).getReg()); |
| 271 | Src1Name = getRegName(MI->getOperand(1).getReg()); |
| 272 | DestName = getRegName(MI->getOperand(0).getReg()); |
| 273 | DecodeMOVHLPSMask(2, ShuffleMask); |
| 274 | break; |
Simon Pilgrim | 66e43ee | 2015-11-16 22:21:10 +0000 | [diff] [blame] | 275 | |
Igor Breger | 24cab0f | 2015-11-16 07:22:00 +0000 | [diff] [blame] | 276 | CASE_MOVDUP(MOVSLDUP, r) |
| 277 | Src1Name = getRegName(MI->getOperand(MI->getNumOperands() - 1).getReg()); |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 278 | // FALL THROUGH. |
Igor Breger | 1f78296 | 2015-11-19 08:26:56 +0000 | [diff] [blame] | 279 | CASE_MOVDUP(MOVSLDUP, m) |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 280 | DestName = getRegName(MI->getOperand(0).getReg()); |
Igor Breger | 1f78296 | 2015-11-19 08:26:56 +0000 | [diff] [blame] | 281 | DecodeMOVSLDUPMask(getRegOperandVectorVT(MI, MVT::f32, 0), ShuffleMask); |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 282 | break; |
Simon Pilgrim | 66e43ee | 2015-11-16 22:21:10 +0000 | [diff] [blame] | 283 | |
Igor Breger | 24cab0f | 2015-11-16 07:22:00 +0000 | [diff] [blame] | 284 | CASE_MOVDUP(MOVSHDUP, r) |
| 285 | Src1Name = getRegName(MI->getOperand(MI->getNumOperands() - 1).getReg()); |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 286 | // FALL THROUGH. |
Igor Breger | 1f78296 | 2015-11-19 08:26:56 +0000 | [diff] [blame] | 287 | CASE_MOVDUP(MOVSHDUP, m) |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 288 | DestName = getRegName(MI->getOperand(0).getReg()); |
Igor Breger | 1f78296 | 2015-11-19 08:26:56 +0000 | [diff] [blame] | 289 | DecodeMOVSHDUPMask(getRegOperandVectorVT(MI, MVT::f32, 0), ShuffleMask); |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 290 | break; |
| 291 | |
Igor Breger | 1f78296 | 2015-11-19 08:26:56 +0000 | [diff] [blame] | 292 | CASE_MOVDUP(MOVDDUP, r) |
| 293 | Src1Name = getRegName(MI->getOperand(MI->getNumOperands() - 1).getReg()); |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 294 | // FALL THROUGH. |
Igor Breger | 1f78296 | 2015-11-19 08:26:56 +0000 | [diff] [blame] | 295 | CASE_MOVDUP(MOVDDUP, m) |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 296 | DestName = getRegName(MI->getOperand(0).getReg()); |
Igor Breger | 1f78296 | 2015-11-19 08:26:56 +0000 | [diff] [blame] | 297 | DecodeMOVDDUPMask(getRegOperandVectorVT(MI, MVT::f64, 0), ShuffleMask); |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 298 | break; |
| 299 | |
| 300 | case X86::PSLLDQri: |
| 301 | case X86::VPSLLDQri: |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 302 | case X86::VPSLLDQYri: |
| 303 | Src1Name = getRegName(MI->getOperand(1).getReg()); |
| 304 | DestName = getRegName(MI->getOperand(0).getReg()); |
NAKAMURA Takumi | 5582a6a | 2015-05-25 01:43:34 +0000 | [diff] [blame] | 305 | if (MI->getOperand(MI->getNumOperands() - 1).isImm()) |
Simon Pilgrim | b9ada27 | 2015-11-16 22:54:41 +0000 | [diff] [blame] | 306 | DecodePSLLDQMask(getRegOperandVectorVT(MI, MVT::i8, 0), |
NAKAMURA Takumi | 5582a6a | 2015-05-25 01:43:34 +0000 | [diff] [blame] | 307 | MI->getOperand(MI->getNumOperands() - 1).getImm(), |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 308 | ShuffleMask); |
| 309 | break; |
| 310 | |
| 311 | case X86::PSRLDQri: |
| 312 | case X86::VPSRLDQri: |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 313 | case X86::VPSRLDQYri: |
| 314 | Src1Name = getRegName(MI->getOperand(1).getReg()); |
| 315 | DestName = getRegName(MI->getOperand(0).getReg()); |
NAKAMURA Takumi | 5582a6a | 2015-05-25 01:43:34 +0000 | [diff] [blame] | 316 | if (MI->getOperand(MI->getNumOperands() - 1).isImm()) |
Simon Pilgrim | b9ada27 | 2015-11-16 22:54:41 +0000 | [diff] [blame] | 317 | DecodePSRLDQMask(getRegOperandVectorVT(MI, MVT::i8, 0), |
NAKAMURA Takumi | 5582a6a | 2015-05-25 01:43:34 +0000 | [diff] [blame] | 318 | MI->getOperand(MI->getNumOperands() - 1).getImm(), |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 319 | ShuffleMask); |
| 320 | break; |
| 321 | |
| 322 | case X86::PALIGNR128rr: |
| 323 | case X86::VPALIGNR128rr: |
Simon Pilgrim | b9ada27 | 2015-11-16 22:54:41 +0000 | [diff] [blame] | 324 | case X86::VPALIGNR256rr: |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 325 | Src1Name = getRegName(MI->getOperand(2).getReg()); |
| 326 | // FALL THROUGH. |
| 327 | case X86::PALIGNR128rm: |
| 328 | case X86::VPALIGNR128rm: |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 329 | case X86::VPALIGNR256rm: |
| 330 | Src2Name = getRegName(MI->getOperand(1).getReg()); |
| 331 | DestName = getRegName(MI->getOperand(0).getReg()); |
NAKAMURA Takumi | 5582a6a | 2015-05-25 01:43:34 +0000 | [diff] [blame] | 332 | if (MI->getOperand(MI->getNumOperands() - 1).isImm()) |
Simon Pilgrim | b9ada27 | 2015-11-16 22:54:41 +0000 | [diff] [blame] | 333 | DecodePALIGNRMask(getRegOperandVectorVT(MI, MVT::i8, 0), |
NAKAMURA Takumi | 5582a6a | 2015-05-25 01:43:34 +0000 | [diff] [blame] | 334 | MI->getOperand(MI->getNumOperands() - 1).getImm(), |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 335 | ShuffleMask); |
| 336 | break; |
| 337 | |
| 338 | case X86::PSHUFDri: |
| 339 | case X86::VPSHUFDri: |
Simon Pilgrim | 5883a73 | 2015-11-16 22:39:27 +0000 | [diff] [blame] | 340 | case X86::VPSHUFDYri: |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 341 | Src1Name = getRegName(MI->getOperand(1).getReg()); |
| 342 | // FALL THROUGH. |
| 343 | case X86::PSHUFDmi: |
| 344 | case X86::VPSHUFDmi: |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 345 | case X86::VPSHUFDYmi: |
| 346 | DestName = getRegName(MI->getOperand(0).getReg()); |
NAKAMURA Takumi | 5582a6a | 2015-05-25 01:43:34 +0000 | [diff] [blame] | 347 | if (MI->getOperand(MI->getNumOperands() - 1).isImm()) |
Simon Pilgrim | 5883a73 | 2015-11-16 22:39:27 +0000 | [diff] [blame] | 348 | DecodePSHUFMask(getRegOperandVectorVT(MI, MVT::i32, 0), |
NAKAMURA Takumi | 5582a6a | 2015-05-25 01:43:34 +0000 | [diff] [blame] | 349 | MI->getOperand(MI->getNumOperands() - 1).getImm(), |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 350 | ShuffleMask); |
| 351 | break; |
| 352 | |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 353 | case X86::PSHUFHWri: |
| 354 | case X86::VPSHUFHWri: |
Simon Pilgrim | 5883a73 | 2015-11-16 22:39:27 +0000 | [diff] [blame] | 355 | case X86::VPSHUFHWYri: |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 356 | Src1Name = getRegName(MI->getOperand(1).getReg()); |
| 357 | // FALL THROUGH. |
| 358 | case X86::PSHUFHWmi: |
| 359 | case X86::VPSHUFHWmi: |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 360 | case X86::VPSHUFHWYmi: |
| 361 | DestName = getRegName(MI->getOperand(0).getReg()); |
NAKAMURA Takumi | 5582a6a | 2015-05-25 01:43:34 +0000 | [diff] [blame] | 362 | if (MI->getOperand(MI->getNumOperands() - 1).isImm()) |
Simon Pilgrim | 5883a73 | 2015-11-16 22:39:27 +0000 | [diff] [blame] | 363 | DecodePSHUFHWMask(getRegOperandVectorVT(MI, MVT::i16, 0), |
NAKAMURA Takumi | 5582a6a | 2015-05-25 01:43:34 +0000 | [diff] [blame] | 364 | MI->getOperand(MI->getNumOperands() - 1).getImm(), |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 365 | ShuffleMask); |
| 366 | break; |
Simon Pilgrim | 66e43ee | 2015-11-16 22:21:10 +0000 | [diff] [blame] | 367 | |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 368 | case X86::PSHUFLWri: |
| 369 | case X86::VPSHUFLWri: |
Simon Pilgrim | 5883a73 | 2015-11-16 22:39:27 +0000 | [diff] [blame] | 370 | case X86::VPSHUFLWYri: |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 371 | Src1Name = getRegName(MI->getOperand(1).getReg()); |
| 372 | // FALL THROUGH. |
| 373 | case X86::PSHUFLWmi: |
| 374 | case X86::VPSHUFLWmi: |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 375 | case X86::VPSHUFLWYmi: |
| 376 | DestName = getRegName(MI->getOperand(0).getReg()); |
NAKAMURA Takumi | 5582a6a | 2015-05-25 01:43:34 +0000 | [diff] [blame] | 377 | if (MI->getOperand(MI->getNumOperands() - 1).isImm()) |
Simon Pilgrim | 5883a73 | 2015-11-16 22:39:27 +0000 | [diff] [blame] | 378 | DecodePSHUFLWMask(getRegOperandVectorVT(MI, MVT::i16, 0), |
NAKAMURA Takumi | 5582a6a | 2015-05-25 01:43:34 +0000 | [diff] [blame] | 379 | MI->getOperand(MI->getNumOperands() - 1).getImm(), |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 380 | ShuffleMask); |
| 381 | break; |
| 382 | |
Simon Pilgrim | f8f86ab | 2015-09-13 11:28:45 +0000 | [diff] [blame] | 383 | case X86::MMX_PSHUFWri: |
| 384 | Src1Name = getRegName(MI->getOperand(1).getReg()); |
| 385 | // FALL THROUGH. |
| 386 | case X86::MMX_PSHUFWmi: |
| 387 | DestName = getRegName(MI->getOperand(0).getReg()); |
| 388 | if (MI->getOperand(MI->getNumOperands() - 1).isImm()) |
| 389 | DecodePSHUFMask(MVT::v4i16, |
| 390 | MI->getOperand(MI->getNumOperands() - 1).getImm(), |
| 391 | ShuffleMask); |
| 392 | break; |
| 393 | |
| 394 | case X86::PSWAPDrr: |
| 395 | Src1Name = getRegName(MI->getOperand(1).getReg()); |
| 396 | // FALL THROUGH. |
| 397 | case X86::PSWAPDrm: |
| 398 | DestName = getRegName(MI->getOperand(0).getReg()); |
| 399 | DecodePSWAPMask(MVT::v2i32, ShuffleMask); |
| 400 | break; |
| 401 | |
Simon Pilgrim | 8483df6 | 2015-11-17 22:35:45 +0000 | [diff] [blame] | 402 | CASE_UNPCK(PUNPCKHBW, r) |
Simon Pilgrim | f8f86ab | 2015-09-13 11:28:45 +0000 | [diff] [blame] | 403 | case X86::MMX_PUNPCKHBWirr: |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 404 | Src2Name = getRegName(MI->getOperand(2).getReg()); |
| 405 | // FALL THROUGH. |
Simon Pilgrim | 8483df6 | 2015-11-17 22:35:45 +0000 | [diff] [blame] | 406 | CASE_UNPCK(PUNPCKHBW, m) |
Simon Pilgrim | 66e43ee | 2015-11-16 22:21:10 +0000 | [diff] [blame] | 407 | case X86::MMX_PUNPCKHBWirm: |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 408 | Src1Name = getRegName(MI->getOperand(1).getReg()); |
| 409 | DestName = getRegName(MI->getOperand(0).getReg()); |
Simon Pilgrim | 66e43ee | 2015-11-16 22:21:10 +0000 | [diff] [blame] | 410 | DecodeUNPCKHMask(getRegOperandVectorVT(MI, MVT::i8, 0), ShuffleMask); |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 411 | break; |
Simon Pilgrim | 66e43ee | 2015-11-16 22:21:10 +0000 | [diff] [blame] | 412 | |
Simon Pilgrim | 8483df6 | 2015-11-17 22:35:45 +0000 | [diff] [blame] | 413 | CASE_UNPCK(PUNPCKHWD, r) |
Simon Pilgrim | 66e43ee | 2015-11-16 22:21:10 +0000 | [diff] [blame] | 414 | case X86::MMX_PUNPCKHWDirr: |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 415 | Src2Name = getRegName(MI->getOperand(2).getReg()); |
| 416 | // FALL THROUGH. |
Simon Pilgrim | 8483df6 | 2015-11-17 22:35:45 +0000 | [diff] [blame] | 417 | CASE_UNPCK(PUNPCKHWD, m) |
Simon Pilgrim | 66e43ee | 2015-11-16 22:21:10 +0000 | [diff] [blame] | 418 | case X86::MMX_PUNPCKHWDirm: |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 419 | Src1Name = getRegName(MI->getOperand(1).getReg()); |
| 420 | DestName = getRegName(MI->getOperand(0).getReg()); |
Simon Pilgrim | 66e43ee | 2015-11-16 22:21:10 +0000 | [diff] [blame] | 421 | DecodeUNPCKHMask(getRegOperandVectorVT(MI, MVT::i16, 0), ShuffleMask); |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 422 | break; |
Simon Pilgrim | 66e43ee | 2015-11-16 22:21:10 +0000 | [diff] [blame] | 423 | |
Simon Pilgrim | 8483df6 | 2015-11-17 22:35:45 +0000 | [diff] [blame] | 424 | CASE_UNPCK(PUNPCKHDQ, r) |
Simon Pilgrim | 66e43ee | 2015-11-16 22:21:10 +0000 | [diff] [blame] | 425 | case X86::MMX_PUNPCKHDQirr: |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 426 | Src2Name = getRegName(MI->getOperand(2).getReg()); |
| 427 | // FALL THROUGH. |
Simon Pilgrim | 8483df6 | 2015-11-17 22:35:45 +0000 | [diff] [blame] | 428 | CASE_UNPCK(PUNPCKHDQ, m) |
Simon Pilgrim | 66e43ee | 2015-11-16 22:21:10 +0000 | [diff] [blame] | 429 | case X86::MMX_PUNPCKHDQirm: |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 430 | Src1Name = getRegName(MI->getOperand(1).getReg()); |
| 431 | DestName = getRegName(MI->getOperand(0).getReg()); |
Simon Pilgrim | 66e43ee | 2015-11-16 22:21:10 +0000 | [diff] [blame] | 432 | DecodeUNPCKHMask(getRegOperandVectorVT(MI, MVT::i32, 0), ShuffleMask); |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 433 | break; |
Simon Pilgrim | 66e43ee | 2015-11-16 22:21:10 +0000 | [diff] [blame] | 434 | |
Simon Pilgrim | 8483df6 | 2015-11-17 22:35:45 +0000 | [diff] [blame] | 435 | CASE_UNPCK(PUNPCKHQDQ, r) |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 436 | Src2Name = getRegName(MI->getOperand(2).getReg()); |
| 437 | // FALL THROUGH. |
Simon Pilgrim | 8483df6 | 2015-11-17 22:35:45 +0000 | [diff] [blame] | 438 | CASE_UNPCK(PUNPCKHQDQ, m) |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 439 | Src1Name = getRegName(MI->getOperand(1).getReg()); |
| 440 | DestName = getRegName(MI->getOperand(0).getReg()); |
Simon Pilgrim | 66e43ee | 2015-11-16 22:21:10 +0000 | [diff] [blame] | 441 | DecodeUNPCKHMask(getRegOperandVectorVT(MI, MVT::i64, 0), ShuffleMask); |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 442 | break; |
| 443 | |
Simon Pilgrim | 8483df6 | 2015-11-17 22:35:45 +0000 | [diff] [blame] | 444 | CASE_UNPCK(PUNPCKLBW, r) |
Simon Pilgrim | f8f86ab | 2015-09-13 11:28:45 +0000 | [diff] [blame] | 445 | case X86::MMX_PUNPCKLBWirr: |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 446 | Src2Name = getRegName(MI->getOperand(2).getReg()); |
| 447 | // FALL THROUGH. |
Simon Pilgrim | 8483df6 | 2015-11-17 22:35:45 +0000 | [diff] [blame] | 448 | CASE_UNPCK(PUNPCKLBW, m) |
Simon Pilgrim | 66e43ee | 2015-11-16 22:21:10 +0000 | [diff] [blame] | 449 | case X86::MMX_PUNPCKLBWirm: |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 450 | Src1Name = getRegName(MI->getOperand(1).getReg()); |
| 451 | DestName = getRegName(MI->getOperand(0).getReg()); |
Simon Pilgrim | 66e43ee | 2015-11-16 22:21:10 +0000 | [diff] [blame] | 452 | DecodeUNPCKLMask(getRegOperandVectorVT(MI, MVT::i8, 0), ShuffleMask); |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 453 | break; |
Simon Pilgrim | 66e43ee | 2015-11-16 22:21:10 +0000 | [diff] [blame] | 454 | |
Simon Pilgrim | 8483df6 | 2015-11-17 22:35:45 +0000 | [diff] [blame] | 455 | CASE_UNPCK(PUNPCKLWD, r) |
Simon Pilgrim | 66e43ee | 2015-11-16 22:21:10 +0000 | [diff] [blame] | 456 | case X86::MMX_PUNPCKLWDirr: |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 457 | Src2Name = getRegName(MI->getOperand(2).getReg()); |
| 458 | // FALL THROUGH. |
Simon Pilgrim | 8483df6 | 2015-11-17 22:35:45 +0000 | [diff] [blame] | 459 | CASE_UNPCK(PUNPCKLWD, m) |
Simon Pilgrim | 66e43ee | 2015-11-16 22:21:10 +0000 | [diff] [blame] | 460 | case X86::MMX_PUNPCKLWDirm: |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 461 | Src1Name = getRegName(MI->getOperand(1).getReg()); |
| 462 | DestName = getRegName(MI->getOperand(0).getReg()); |
Simon Pilgrim | 66e43ee | 2015-11-16 22:21:10 +0000 | [diff] [blame] | 463 | DecodeUNPCKLMask(getRegOperandVectorVT(MI, MVT::i16, 0), ShuffleMask); |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 464 | break; |
Simon Pilgrim | 66e43ee | 2015-11-16 22:21:10 +0000 | [diff] [blame] | 465 | |
Simon Pilgrim | 8483df6 | 2015-11-17 22:35:45 +0000 | [diff] [blame] | 466 | CASE_UNPCK(PUNPCKLDQ, r) |
Simon Pilgrim | 66e43ee | 2015-11-16 22:21:10 +0000 | [diff] [blame] | 467 | case X86::MMX_PUNPCKLDQirr: |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 468 | Src2Name = getRegName(MI->getOperand(2).getReg()); |
| 469 | // FALL THROUGH. |
Simon Pilgrim | 8483df6 | 2015-11-17 22:35:45 +0000 | [diff] [blame] | 470 | CASE_UNPCK(PUNPCKLDQ, m) |
Simon Pilgrim | 66e43ee | 2015-11-16 22:21:10 +0000 | [diff] [blame] | 471 | case X86::MMX_PUNPCKLDQirm: |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 472 | Src1Name = getRegName(MI->getOperand(1).getReg()); |
| 473 | DestName = getRegName(MI->getOperand(0).getReg()); |
Simon Pilgrim | 66e43ee | 2015-11-16 22:21:10 +0000 | [diff] [blame] | 474 | DecodeUNPCKLMask(getRegOperandVectorVT(MI, MVT::i32, 0), ShuffleMask); |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 475 | break; |
Simon Pilgrim | 66e43ee | 2015-11-16 22:21:10 +0000 | [diff] [blame] | 476 | |
Simon Pilgrim | 8483df6 | 2015-11-17 22:35:45 +0000 | [diff] [blame] | 477 | CASE_UNPCK(PUNPCKLQDQ, r) |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 478 | Src2Name = getRegName(MI->getOperand(2).getReg()); |
| 479 | // FALL THROUGH. |
Simon Pilgrim | 8483df6 | 2015-11-17 22:35:45 +0000 | [diff] [blame] | 480 | CASE_UNPCK(PUNPCKLQDQ, m) |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 481 | Src1Name = getRegName(MI->getOperand(1).getReg()); |
| 482 | DestName = getRegName(MI->getOperand(0).getReg()); |
Simon Pilgrim | 66e43ee | 2015-11-16 22:21:10 +0000 | [diff] [blame] | 483 | DecodeUNPCKLMask(getRegOperandVectorVT(MI, MVT::i64, 0), ShuffleMask); |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 484 | break; |
| 485 | |
Simon Pilgrim | 2da4178 | 2015-11-17 23:29:49 +0000 | [diff] [blame] | 486 | CASE_SHUF(SHUFPD, r) |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 487 | Src2Name = getRegName(MI->getOperand(2).getReg()); |
| 488 | // FALL THROUGH. |
Simon Pilgrim | 2da4178 | 2015-11-17 23:29:49 +0000 | [diff] [blame] | 489 | CASE_SHUF(SHUFPD, m) |
NAKAMURA Takumi | 5582a6a | 2015-05-25 01:43:34 +0000 | [diff] [blame] | 490 | if (MI->getOperand(MI->getNumOperands() - 1).isImm()) |
Simon Pilgrim | 5883a73 | 2015-11-16 22:39:27 +0000 | [diff] [blame] | 491 | DecodeSHUFPMask(getRegOperandVectorVT(MI, MVT::f64, 0), |
NAKAMURA Takumi | 5582a6a | 2015-05-25 01:43:34 +0000 | [diff] [blame] | 492 | MI->getOperand(MI->getNumOperands() - 1).getImm(), |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 493 | ShuffleMask); |
| 494 | Src1Name = getRegName(MI->getOperand(1).getReg()); |
| 495 | DestName = getRegName(MI->getOperand(0).getReg()); |
| 496 | break; |
| 497 | |
Simon Pilgrim | 2da4178 | 2015-11-17 23:29:49 +0000 | [diff] [blame] | 498 | CASE_SHUF(SHUFPS, r) |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 499 | Src2Name = getRegName(MI->getOperand(2).getReg()); |
| 500 | // FALL THROUGH. |
Simon Pilgrim | 2da4178 | 2015-11-17 23:29:49 +0000 | [diff] [blame] | 501 | CASE_SHUF(SHUFPS, m) |
NAKAMURA Takumi | 5582a6a | 2015-05-25 01:43:34 +0000 | [diff] [blame] | 502 | if (MI->getOperand(MI->getNumOperands() - 1).isImm()) |
Simon Pilgrim | 5883a73 | 2015-11-16 22:39:27 +0000 | [diff] [blame] | 503 | DecodeSHUFPMask(getRegOperandVectorVT(MI, MVT::f32, 0), |
NAKAMURA Takumi | 5582a6a | 2015-05-25 01:43:34 +0000 | [diff] [blame] | 504 | MI->getOperand(MI->getNumOperands() - 1).getImm(), |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 505 | ShuffleMask); |
| 506 | Src1Name = getRegName(MI->getOperand(1).getReg()); |
| 507 | DestName = getRegName(MI->getOperand(0).getReg()); |
| 508 | break; |
Simon Pilgrim | 66e43ee | 2015-11-16 22:21:10 +0000 | [diff] [blame] | 509 | |
Igor Breger | 24cab0f | 2015-11-16 07:22:00 +0000 | [diff] [blame] | 510 | CASE_VSHUF(64X2, r) |
| 511 | CASE_VSHUF(64X2, m) |
| 512 | CASE_VSHUF(32X4, r) |
| 513 | CASE_VSHUF(32X4, m) { |
Igor Breger | d7bae45 | 2015-10-15 13:29:07 +0000 | [diff] [blame] | 514 | MVT VT; |
| 515 | bool HasMemOp; |
| 516 | unsigned NumOp = MI->getNumOperands(); |
| 517 | getVSHUF64x2FamilyInfo(MI, VT, HasMemOp); |
| 518 | decodeVSHUF64x2FamilyMask(VT, MI->getOperand(NumOp - 1).getImm(), |
| 519 | ShuffleMask); |
| 520 | DestName = getRegName(MI->getOperand(0).getReg()); |
| 521 | if (HasMemOp) { |
| 522 | assert((NumOp >= 8) && "Expected at least 8 operands!"); |
| 523 | Src1Name = getRegName(MI->getOperand(NumOp - 7).getReg()); |
| 524 | } else { |
| 525 | assert((NumOp >= 4) && "Expected at least 4 operands!"); |
| 526 | Src2Name = getRegName(MI->getOperand(NumOp - 2).getReg()); |
| 527 | Src1Name = getRegName(MI->getOperand(NumOp - 3).getReg()); |
| 528 | } |
| 529 | break; |
| 530 | } |
Simon Pilgrim | 66e43ee | 2015-11-16 22:21:10 +0000 | [diff] [blame] | 531 | |
Simon Pilgrim | 8483df6 | 2015-11-17 22:35:45 +0000 | [diff] [blame] | 532 | CASE_UNPCK(UNPCKLPD, r) |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 533 | Src2Name = getRegName(MI->getOperand(2).getReg()); |
| 534 | // FALL THROUGH. |
Simon Pilgrim | 8483df6 | 2015-11-17 22:35:45 +0000 | [diff] [blame] | 535 | CASE_UNPCK(UNPCKLPD, m) |
Simon Pilgrim | 66e43ee | 2015-11-16 22:21:10 +0000 | [diff] [blame] | 536 | DecodeUNPCKLMask(getRegOperandVectorVT(MI, MVT::f64, 0), ShuffleMask); |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 537 | Src1Name = getRegName(MI->getOperand(1).getReg()); |
| 538 | DestName = getRegName(MI->getOperand(0).getReg()); |
| 539 | break; |
Simon Pilgrim | 66e43ee | 2015-11-16 22:21:10 +0000 | [diff] [blame] | 540 | |
Simon Pilgrim | 8483df6 | 2015-11-17 22:35:45 +0000 | [diff] [blame] | 541 | CASE_UNPCK(UNPCKLPS, r) |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 542 | Src2Name = getRegName(MI->getOperand(2).getReg()); |
| 543 | // FALL THROUGH. |
Simon Pilgrim | 8483df6 | 2015-11-17 22:35:45 +0000 | [diff] [blame] | 544 | CASE_UNPCK(UNPCKLPS, m) |
Simon Pilgrim | 66e43ee | 2015-11-16 22:21:10 +0000 | [diff] [blame] | 545 | DecodeUNPCKLMask(getRegOperandVectorVT(MI, MVT::f32, 0), ShuffleMask); |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 546 | Src1Name = getRegName(MI->getOperand(1).getReg()); |
| 547 | DestName = getRegName(MI->getOperand(0).getReg()); |
| 548 | break; |
Simon Pilgrim | 66e43ee | 2015-11-16 22:21:10 +0000 | [diff] [blame] | 549 | |
Simon Pilgrim | 8483df6 | 2015-11-17 22:35:45 +0000 | [diff] [blame] | 550 | CASE_UNPCK(UNPCKHPD, r) |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 551 | Src2Name = getRegName(MI->getOperand(2).getReg()); |
| 552 | // FALL THROUGH. |
Simon Pilgrim | 8483df6 | 2015-11-17 22:35:45 +0000 | [diff] [blame] | 553 | CASE_UNPCK(UNPCKHPD, m) |
Simon Pilgrim | 66e43ee | 2015-11-16 22:21:10 +0000 | [diff] [blame] | 554 | DecodeUNPCKHMask(getRegOperandVectorVT(MI, MVT::f64, 0), ShuffleMask); |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 555 | Src1Name = getRegName(MI->getOperand(1).getReg()); |
| 556 | DestName = getRegName(MI->getOperand(0).getReg()); |
| 557 | break; |
Simon Pilgrim | 66e43ee | 2015-11-16 22:21:10 +0000 | [diff] [blame] | 558 | |
Simon Pilgrim | 8483df6 | 2015-11-17 22:35:45 +0000 | [diff] [blame] | 559 | CASE_UNPCK(UNPCKHPS, r) |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 560 | Src2Name = getRegName(MI->getOperand(2).getReg()); |
| 561 | // FALL THROUGH. |
Simon Pilgrim | 8483df6 | 2015-11-17 22:35:45 +0000 | [diff] [blame] | 562 | CASE_UNPCK(UNPCKHPS, m) |
Simon Pilgrim | 66e43ee | 2015-11-16 22:21:10 +0000 | [diff] [blame] | 563 | DecodeUNPCKHMask(getRegOperandVectorVT(MI, MVT::f32, 0), ShuffleMask); |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 564 | Src1Name = getRegName(MI->getOperand(1).getReg()); |
| 565 | DestName = getRegName(MI->getOperand(0).getReg()); |
| 566 | break; |
Simon Pilgrim | 66e43ee | 2015-11-16 22:21:10 +0000 | [diff] [blame] | 567 | |
Simon Pilgrim | 2da4178 | 2015-11-17 23:29:49 +0000 | [diff] [blame] | 568 | CASE_VPERM(PERMILPS, r) |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 569 | Src1Name = getRegName(MI->getOperand(1).getReg()); |
| 570 | // FALL THROUGH. |
Simon Pilgrim | 2da4178 | 2015-11-17 23:29:49 +0000 | [diff] [blame] | 571 | CASE_VPERM(PERMILPS, m) |
NAKAMURA Takumi | 5582a6a | 2015-05-25 01:43:34 +0000 | [diff] [blame] | 572 | if (MI->getOperand(MI->getNumOperands() - 1).isImm()) |
Simon Pilgrim | 5883a73 | 2015-11-16 22:39:27 +0000 | [diff] [blame] | 573 | DecodePSHUFMask(getRegOperandVectorVT(MI, MVT::f32, 0), |
NAKAMURA Takumi | 5582a6a | 2015-05-25 01:43:34 +0000 | [diff] [blame] | 574 | MI->getOperand(MI->getNumOperands() - 1).getImm(), |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 575 | ShuffleMask); |
| 576 | DestName = getRegName(MI->getOperand(0).getReg()); |
| 577 | break; |
Simon Pilgrim | 66e43ee | 2015-11-16 22:21:10 +0000 | [diff] [blame] | 578 | |
Simon Pilgrim | 2da4178 | 2015-11-17 23:29:49 +0000 | [diff] [blame] | 579 | CASE_VPERM(PERMILPD, r) |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 580 | Src1Name = getRegName(MI->getOperand(1).getReg()); |
| 581 | // FALL THROUGH. |
Simon Pilgrim | 2da4178 | 2015-11-17 23:29:49 +0000 | [diff] [blame] | 582 | CASE_VPERM(PERMILPD, m) |
NAKAMURA Takumi | 5582a6a | 2015-05-25 01:43:34 +0000 | [diff] [blame] | 583 | if (MI->getOperand(MI->getNumOperands() - 1).isImm()) |
Simon Pilgrim | 5883a73 | 2015-11-16 22:39:27 +0000 | [diff] [blame] | 584 | DecodePSHUFMask(getRegOperandVectorVT(MI, MVT::f64, 0), |
NAKAMURA Takumi | 5582a6a | 2015-05-25 01:43:34 +0000 | [diff] [blame] | 585 | MI->getOperand(MI->getNumOperands() - 1).getImm(), |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 586 | ShuffleMask); |
| 587 | DestName = getRegName(MI->getOperand(0).getReg()); |
| 588 | break; |
Simon Pilgrim | 66e43ee | 2015-11-16 22:21:10 +0000 | [diff] [blame] | 589 | |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 590 | case X86::VPERM2F128rr: |
| 591 | case X86::VPERM2I128rr: |
| 592 | Src2Name = getRegName(MI->getOperand(2).getReg()); |
| 593 | // FALL THROUGH. |
| 594 | case X86::VPERM2F128rm: |
| 595 | case X86::VPERM2I128rm: |
| 596 | // For instruction comments purpose, assume the 256-bit vector is v4i64. |
NAKAMURA Takumi | 5582a6a | 2015-05-25 01:43:34 +0000 | [diff] [blame] | 597 | if (MI->getOperand(MI->getNumOperands() - 1).isImm()) |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 598 | DecodeVPERM2X128Mask(MVT::v4i64, |
NAKAMURA Takumi | 5582a6a | 2015-05-25 01:43:34 +0000 | [diff] [blame] | 599 | MI->getOperand(MI->getNumOperands() - 1).getImm(), |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 600 | ShuffleMask); |
| 601 | Src1Name = getRegName(MI->getOperand(1).getReg()); |
| 602 | DestName = getRegName(MI->getOperand(0).getReg()); |
| 603 | break; |
Simon Pilgrim | 66e43ee | 2015-11-16 22:21:10 +0000 | [diff] [blame] | 604 | |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 605 | case X86::VPERMQYri: |
| 606 | case X86::VPERMPDYri: |
| 607 | Src1Name = getRegName(MI->getOperand(1).getReg()); |
| 608 | // FALL THROUGH. |
| 609 | case X86::VPERMQYmi: |
| 610 | case X86::VPERMPDYmi: |
NAKAMURA Takumi | 5582a6a | 2015-05-25 01:43:34 +0000 | [diff] [blame] | 611 | if (MI->getOperand(MI->getNumOperands() - 1).isImm()) |
| 612 | DecodeVPERMMask(MI->getOperand(MI->getNumOperands() - 1).getImm(), |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 613 | ShuffleMask); |
| 614 | DestName = getRegName(MI->getOperand(0).getReg()); |
| 615 | break; |
| 616 | |
| 617 | case X86::MOVSDrr: |
| 618 | case X86::VMOVSDrr: |
Simon Pilgrim | f5c23ad | 2016-02-01 22:26:28 +0000 | [diff] [blame] | 619 | case X86::VMOVSDZrr: |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 620 | Src2Name = getRegName(MI->getOperand(2).getReg()); |
| 621 | Src1Name = getRegName(MI->getOperand(1).getReg()); |
| 622 | // FALL THROUGH. |
| 623 | case X86::MOVSDrm: |
| 624 | case X86::VMOVSDrm: |
Simon Pilgrim | f5c23ad | 2016-02-01 22:26:28 +0000 | [diff] [blame] | 625 | case X86::VMOVSDZrm: |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 626 | DecodeScalarMoveMask(MVT::v2f64, nullptr == Src2Name, ShuffleMask); |
| 627 | DestName = getRegName(MI->getOperand(0).getReg()); |
| 628 | break; |
Simon Pilgrim | d5a1544 | 2015-11-21 13:04:42 +0000 | [diff] [blame] | 629 | |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 630 | case X86::MOVSSrr: |
| 631 | case X86::VMOVSSrr: |
Simon Pilgrim | f5c23ad | 2016-02-01 22:26:28 +0000 | [diff] [blame] | 632 | case X86::VMOVSSZrr: |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 633 | Src2Name = getRegName(MI->getOperand(2).getReg()); |
| 634 | Src1Name = getRegName(MI->getOperand(1).getReg()); |
| 635 | // FALL THROUGH. |
| 636 | case X86::MOVSSrm: |
| 637 | case X86::VMOVSSrm: |
Simon Pilgrim | f5c23ad | 2016-02-01 22:26:28 +0000 | [diff] [blame] | 638 | case X86::VMOVSSZrm: |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 639 | DecodeScalarMoveMask(MVT::v4f32, nullptr == Src2Name, ShuffleMask); |
| 640 | DestName = getRegName(MI->getOperand(0).getReg()); |
| 641 | break; |
| 642 | |
| 643 | case X86::MOVPQI2QIrr: |
Simon Pilgrim | 3e0c022 | 2015-12-13 12:49:48 +0000 | [diff] [blame] | 644 | case X86::MOVZPQILo2PQIrr: |
| 645 | case X86::VMOVPQI2QIrr: |
| 646 | case X86::VMOVZPQILo2PQIrr: |
| 647 | case X86::VMOVZPQILo2PQIZrr: |
| 648 | Src1Name = getRegName(MI->getOperand(1).getReg()); |
| 649 | // FALL THROUGH. |
| 650 | case X86::MOVQI2PQIrm: |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 651 | case X86::MOVZQI2PQIrm: |
| 652 | case X86::MOVZPQILo2PQIrm: |
Simon Pilgrim | 3e0c022 | 2015-12-13 12:49:48 +0000 | [diff] [blame] | 653 | case X86::VMOVQI2PQIrm: |
Simon Pilgrim | 96fe4ef | 2016-02-02 13:32:56 +0000 | [diff] [blame] | 654 | case X86::VMOVQI2PQIZrm: |
Simon Pilgrim | 3e0c022 | 2015-12-13 12:49:48 +0000 | [diff] [blame] | 655 | case X86::VMOVZQI2PQIrm: |
| 656 | case X86::VMOVZPQILo2PQIrm: |
| 657 | case X86::VMOVZPQILo2PQIZrm: |
| 658 | DecodeZeroMoveLowMask(MVT::v2i64, ShuffleMask); |
| 659 | DestName = getRegName(MI->getOperand(0).getReg()); |
| 660 | break; |
Simon Pilgrim | 66e43ee | 2015-11-16 22:21:10 +0000 | [diff] [blame] | 661 | |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 662 | case X86::MOVDI2PDIrm: |
| 663 | case X86::VMOVDI2PDIrm: |
Simon Pilgrim | 5be17b6 | 2016-02-01 23:04:05 +0000 | [diff] [blame] | 664 | case X86::VMOVDI2PDIZrm: |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 665 | DecodeZeroMoveLowMask(MVT::v4i32, ShuffleMask); |
| 666 | DestName = getRegName(MI->getOperand(0).getReg()); |
| 667 | break; |
| 668 | |
Simon Pilgrim | d85cae3 | 2015-07-06 20:46:41 +0000 | [diff] [blame] | 669 | case X86::EXTRQI: |
| 670 | if (MI->getOperand(2).isImm() && |
| 671 | MI->getOperand(3).isImm()) |
| 672 | DecodeEXTRQIMask(MI->getOperand(2).getImm(), |
| 673 | MI->getOperand(3).getImm(), |
| 674 | ShuffleMask); |
| 675 | |
| 676 | DestName = getRegName(MI->getOperand(0).getReg()); |
| 677 | Src1Name = getRegName(MI->getOperand(1).getReg()); |
| 678 | break; |
| 679 | |
| 680 | case X86::INSERTQI: |
| 681 | if (MI->getOperand(3).isImm() && |
| 682 | MI->getOperand(4).isImm()) |
| 683 | DecodeINSERTQIMask(MI->getOperand(3).getImm(), |
| 684 | MI->getOperand(4).getImm(), |
| 685 | ShuffleMask); |
| 686 | |
| 687 | DestName = getRegName(MI->getOperand(0).getReg()); |
| 688 | Src1Name = getRegName(MI->getOperand(1).getReg()); |
| 689 | Src2Name = getRegName(MI->getOperand(2).getReg()); |
| 690 | break; |
| 691 | |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 692 | case X86::PMOVZXBWrr: |
| 693 | case X86::PMOVZXBDrr: |
| 694 | case X86::PMOVZXBQrr: |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 695 | case X86::VPMOVZXBWrr: |
| 696 | case X86::VPMOVZXBDrr: |
| 697 | case X86::VPMOVZXBQrr: |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 698 | case X86::VPMOVZXBWYrr: |
| 699 | case X86::VPMOVZXBDYrr: |
| 700 | case X86::VPMOVZXBQYrr: |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 701 | Src1Name = getRegName(MI->getOperand(1).getReg()); |
| 702 | // FALL THROUGH. |
| 703 | case X86::PMOVZXBWrm: |
| 704 | case X86::PMOVZXBDrm: |
| 705 | case X86::PMOVZXBQrm: |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 706 | case X86::VPMOVZXBWrm: |
| 707 | case X86::VPMOVZXBDrm: |
| 708 | case X86::VPMOVZXBQrm: |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 709 | case X86::VPMOVZXBWYrm: |
| 710 | case X86::VPMOVZXBDYrm: |
| 711 | case X86::VPMOVZXBQYrm: |
Simon Pilgrim | e1b6db9 | 2016-02-06 16:33:42 +0000 | [diff] [blame^] | 712 | DecodeZeroExtendMask(MVT::i8, getZeroExtensionResultType(MI), ShuffleMask); |
| 713 | DestName = getRegName(MI->getOperand(0).getReg()); |
| 714 | break; |
| 715 | |
| 716 | case X86::PMOVZXWDrr: |
| 717 | case X86::PMOVZXWQrr: |
| 718 | case X86::VPMOVZXWDrr: |
| 719 | case X86::VPMOVZXWQrr: |
| 720 | case X86::VPMOVZXWDYrr: |
| 721 | case X86::VPMOVZXWQYrr: |
| 722 | Src1Name = getRegName(MI->getOperand(1).getReg()); |
| 723 | // FALL THROUGH. |
| 724 | case X86::PMOVZXWDrm: |
| 725 | case X86::PMOVZXWQrm: |
| 726 | case X86::VPMOVZXWDrm: |
| 727 | case X86::VPMOVZXWQrm: |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 728 | case X86::VPMOVZXWDYrm: |
| 729 | case X86::VPMOVZXWQYrm: |
Simon Pilgrim | e1b6db9 | 2016-02-06 16:33:42 +0000 | [diff] [blame^] | 730 | DecodeZeroExtendMask(MVT::i16, getZeroExtensionResultType(MI), ShuffleMask); |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 731 | DestName = getRegName(MI->getOperand(0).getReg()); |
Simon Pilgrim | e1b6db9 | 2016-02-06 16:33:42 +0000 | [diff] [blame^] | 732 | break; |
| 733 | |
| 734 | case X86::PMOVZXDQrr: |
| 735 | case X86::VPMOVZXDQrr: |
| 736 | case X86::VPMOVZXDQYrr: |
| 737 | Src1Name = getRegName(MI->getOperand(1).getReg()); |
| 738 | // FALL THROUGH. |
| 739 | case X86::PMOVZXDQrm: |
| 740 | case X86::VPMOVZXDQrm: |
| 741 | case X86::VPMOVZXDQYrm: |
| 742 | DecodeZeroExtendMask(MVT::i32, getZeroExtensionResultType(MI), ShuffleMask); |
| 743 | DestName = getRegName(MI->getOperand(0).getReg()); |
| 744 | break; |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 745 | } |
| 746 | |
| 747 | // The only comments we decode are shuffles, so give up if we were unable to |
| 748 | // decode a shuffle mask. |
| 749 | if (ShuffleMask.empty()) |
| 750 | return false; |
| 751 | |
| 752 | if (!DestName) DestName = Src1Name; |
| 753 | OS << (DestName ? DestName : "mem") << " = "; |
| 754 | |
| 755 | // If the two sources are the same, canonicalize the input elements to be |
| 756 | // from the first src so that we get larger element spans. |
| 757 | if (Src1Name == Src2Name) { |
| 758 | for (unsigned i = 0, e = ShuffleMask.size(); i != e; ++i) { |
| 759 | if ((int)ShuffleMask[i] >= 0 && // Not sentinel. |
NAKAMURA Takumi | 5582a6a | 2015-05-25 01:43:34 +0000 | [diff] [blame] | 760 | ShuffleMask[i] >= (int)e) // From second mask. |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 761 | ShuffleMask[i] -= e; |
| 762 | } |
| 763 | } |
| 764 | |
| 765 | // The shuffle mask specifies which elements of the src1/src2 fill in the |
| 766 | // destination, with a few sentinel values. Loop through and print them |
| 767 | // out. |
| 768 | for (unsigned i = 0, e = ShuffleMask.size(); i != e; ++i) { |
| 769 | if (i != 0) |
| 770 | OS << ','; |
| 771 | if (ShuffleMask[i] == SM_SentinelZero) { |
| 772 | OS << "zero"; |
| 773 | continue; |
| 774 | } |
| 775 | |
| 776 | // Otherwise, it must come from src1 or src2. Print the span of elements |
| 777 | // that comes from this src. |
| 778 | bool isSrc1 = ShuffleMask[i] < (int)ShuffleMask.size(); |
| 779 | const char *SrcName = isSrc1 ? Src1Name : Src2Name; |
| 780 | OS << (SrcName ? SrcName : "mem") << '['; |
| 781 | bool IsFirst = true; |
| 782 | while (i != e && (int)ShuffleMask[i] != SM_SentinelZero && |
| 783 | (ShuffleMask[i] < (int)ShuffleMask.size()) == isSrc1) { |
| 784 | if (!IsFirst) |
| 785 | OS << ','; |
| 786 | else |
| 787 | IsFirst = false; |
| 788 | if (ShuffleMask[i] == SM_SentinelUndef) |
| 789 | OS << "u"; |
| 790 | else |
| 791 | OS << ShuffleMask[i] % ShuffleMask.size(); |
| 792 | ++i; |
| 793 | } |
| 794 | OS << ']'; |
NAKAMURA Takumi | 5582a6a | 2015-05-25 01:43:34 +0000 | [diff] [blame] | 795 | --i; // For loop increments element #. |
NAKAMURA Takumi | fb3bd71 | 2015-05-25 01:43:23 +0000 | [diff] [blame] | 796 | } |
| 797 | //MI->print(OS, 0); |
| 798 | OS << "\n"; |
| 799 | |
| 800 | // We successfully added a comment to this instruction. |
| 801 | return true; |
| 802 | } |