blob: a81fd5cedd638e4745e8f6cea3be2c728cf68621 [file] [log] [blame]
Jia Liub22310f2012-02-18 12:03:15 +00001//===-- PPCInstrAltivec.td - The PowerPC Altivec Extension -*- tablegen -*-===//
2//
Chris Lattner2a85fa12006-03-25 07:51:43 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Jia Liub22310f2012-02-18 12:03:15 +00007//
Chris Lattner2a85fa12006-03-25 07:51:43 +00008//===----------------------------------------------------------------------===//
9//
10// This file describes the Altivec extension to the PowerPC instruction set.
11//
12//===----------------------------------------------------------------------===//
13
Bill Schmidtfe723b92015-04-27 19:57:34 +000014// *********************************** NOTE ***********************************
15// ** For POWER8 Little Endian, the VSX swap optimization relies on knowing **
16// ** which VMX and VSX instructions are lane-sensitive and which are not. **
17// ** A lane-sensitive instruction relies, implicitly or explicitly, on **
18// ** whether lanes are numbered from left to right. An instruction like **
19// ** VADDFP is not lane-sensitive, because each lane of the result vector **
20// ** relies only on the corresponding lane of the source vectors. However, **
21// ** an instruction like VMULESB is lane-sensitive, because "even" and **
22// ** "odd" lanes are different for big-endian and little-endian numbering. **
23// ** **
24// ** When adding new VMX and VSX instructions, please consider whether they **
25// ** are lane-sensitive. If so, they must be added to a switch statement **
26// ** in PPCVSXSwapRemoval::gatherVectorInstructions(). **
27// ****************************************************************************
28
Sean Fertilee1ca5612016-11-11 02:33:17 +000029
Chris Lattner2a85fa12006-03-25 07:51:43 +000030//===----------------------------------------------------------------------===//
31// Altivec transformation functions and pattern fragments.
32//
33
Chris Lattner1c85e342010-03-28 08:00:23 +000034// Since we canonicalize buildvectors to v16i8, all vnots "-1" operands will be
35// of that type.
36def vnot_ppc : PatFrag<(ops node:$in),
37 (xor node:$in, (bitconvert (v16i8 immAllOnesV)))>;
Chris Lattnere8b83b42006-04-06 17:23:16 +000038
Nate Begeman8d6d4b92009-04-27 18:41:29 +000039def vpkuhum_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
40 (vector_shuffle node:$lhs, node:$rhs), [{
Ulrich Weigandcc9909b2014-08-04 13:53:40 +000041 return PPC::isVPKUHUMShuffleMask(cast<ShuffleVectorSDNode>(N), 0, *CurDAG);
Chris Lattnera4bbfae2006-04-06 22:28:36 +000042}]>;
Nate Begeman8d6d4b92009-04-27 18:41:29 +000043def vpkuwum_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
44 (vector_shuffle node:$lhs, node:$rhs), [{
Ulrich Weigandcc9909b2014-08-04 13:53:40 +000045 return PPC::isVPKUWUMShuffleMask(cast<ShuffleVectorSDNode>(N), 0, *CurDAG);
Nate Begeman8d6d4b92009-04-27 18:41:29 +000046}]>;
Bill Schmidt5ed84cd2015-05-16 01:02:12 +000047def vpkudum_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
48 (vector_shuffle node:$lhs, node:$rhs), [{
49 return PPC::isVPKUDUMShuffleMask(cast<ShuffleVectorSDNode>(N), 0, *CurDAG);
50}]>;
Nate Begeman8d6d4b92009-04-27 18:41:29 +000051def vpkuhum_unary_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
52 (vector_shuffle node:$lhs, node:$rhs), [{
Ulrich Weigandcc9909b2014-08-04 13:53:40 +000053 return PPC::isVPKUHUMShuffleMask(cast<ShuffleVectorSDNode>(N), 1, *CurDAG);
Nate Begeman8d6d4b92009-04-27 18:41:29 +000054}]>;
55def vpkuwum_unary_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
56 (vector_shuffle node:$lhs, node:$rhs), [{
Ulrich Weigandcc9909b2014-08-04 13:53:40 +000057 return PPC::isVPKUWUMShuffleMask(cast<ShuffleVectorSDNode>(N), 1, *CurDAG);
Chris Lattnera4bbfae2006-04-06 22:28:36 +000058}]>;
Bill Schmidt5ed84cd2015-05-16 01:02:12 +000059def vpkudum_unary_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
60 (vector_shuffle node:$lhs, node:$rhs), [{
61 return PPC::isVPKUDUMShuffleMask(cast<ShuffleVectorSDNode>(N), 1, *CurDAG);
62}]>;
Chris Lattnera4bbfae2006-04-06 22:28:36 +000063
Ulrich Weigandcc9909b2014-08-04 13:53:40 +000064// These fragments are provided for little-endian, where the inputs must be
65// swapped for correct semantics.
66def vpkuhum_swapped_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
67 (vector_shuffle node:$lhs, node:$rhs), [{
68 return PPC::isVPKUHUMShuffleMask(cast<ShuffleVectorSDNode>(N), 2, *CurDAG);
69}]>;
70def vpkuwum_swapped_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
71 (vector_shuffle node:$lhs, node:$rhs), [{
72 return PPC::isVPKUWUMShuffleMask(cast<ShuffleVectorSDNode>(N), 2, *CurDAG);
73}]>;
Bill Schmidt5ed84cd2015-05-16 01:02:12 +000074def vpkudum_swapped_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
75 (vector_shuffle node:$lhs, node:$rhs), [{
76 return PPC::isVPKUDUMShuffleMask(cast<ShuffleVectorSDNode>(N), 2, *CurDAG);
77}]>;
Chris Lattnera4bbfae2006-04-06 22:28:36 +000078
Nate Begeman8d6d4b92009-04-27 18:41:29 +000079def vmrglb_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
Chris Lattnerdac58bd02010-03-08 18:44:04 +000080 (vector_shuffle (v16i8 node:$lhs), node:$rhs), [{
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +000081 return PPC::isVMRGLShuffleMask(cast<ShuffleVectorSDNode>(N), 1, 0, *CurDAG);
Chris Lattnerd1dcb522006-04-06 21:11:54 +000082}]>;
Nate Begeman8d6d4b92009-04-27 18:41:29 +000083def vmrglh_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
Chris Lattnerdac58bd02010-03-08 18:44:04 +000084 (vector_shuffle (v16i8 node:$lhs), node:$rhs), [{
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +000085 return PPC::isVMRGLShuffleMask(cast<ShuffleVectorSDNode>(N), 2, 0, *CurDAG);
Chris Lattnerd1dcb522006-04-06 21:11:54 +000086}]>;
Nate Begeman8d6d4b92009-04-27 18:41:29 +000087def vmrglw_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
Chris Lattnerdac58bd02010-03-08 18:44:04 +000088 (vector_shuffle (v16i8 node:$lhs), node:$rhs), [{
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +000089 return PPC::isVMRGLShuffleMask(cast<ShuffleVectorSDNode>(N), 4, 0, *CurDAG);
Chris Lattnerd1dcb522006-04-06 21:11:54 +000090}]>;
Nate Begeman8d6d4b92009-04-27 18:41:29 +000091def vmrghb_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
Chris Lattnerdac58bd02010-03-08 18:44:04 +000092 (vector_shuffle (v16i8 node:$lhs), node:$rhs), [{
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +000093 return PPC::isVMRGHShuffleMask(cast<ShuffleVectorSDNode>(N), 1, 0, *CurDAG);
Chris Lattnerd1dcb522006-04-06 21:11:54 +000094}]>;
Nate Begeman8d6d4b92009-04-27 18:41:29 +000095def vmrghh_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
Chris Lattnerdac58bd02010-03-08 18:44:04 +000096 (vector_shuffle (v16i8 node:$lhs), node:$rhs), [{
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +000097 return PPC::isVMRGHShuffleMask(cast<ShuffleVectorSDNode>(N), 2, 0, *CurDAG);
Chris Lattnerd1dcb522006-04-06 21:11:54 +000098}]>;
Nate Begeman8d6d4b92009-04-27 18:41:29 +000099def vmrghw_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
Chris Lattnerdac58bd02010-03-08 18:44:04 +0000100 (vector_shuffle (v16i8 node:$lhs), node:$rhs), [{
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +0000101 return PPC::isVMRGHShuffleMask(cast<ShuffleVectorSDNode>(N), 4, 0, *CurDAG);
Chris Lattnerf38e0332006-04-06 22:02:42 +0000102}]>;
103
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000104
105def vmrglb_unary_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
Chris Lattnerdac58bd02010-03-08 18:44:04 +0000106 (vector_shuffle (v16i8 node:$lhs), node:$rhs), [{
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +0000107 return PPC::isVMRGLShuffleMask(cast<ShuffleVectorSDNode>(N), 1, 1, *CurDAG);
Chris Lattnerf38e0332006-04-06 22:02:42 +0000108}]>;
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000109def vmrglh_unary_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
110 (vector_shuffle node:$lhs, node:$rhs), [{
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +0000111 return PPC::isVMRGLShuffleMask(cast<ShuffleVectorSDNode>(N), 2, 1, *CurDAG);
Chris Lattnerf38e0332006-04-06 22:02:42 +0000112}]>;
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000113def vmrglw_unary_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
114 (vector_shuffle node:$lhs, node:$rhs), [{
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +0000115 return PPC::isVMRGLShuffleMask(cast<ShuffleVectorSDNode>(N), 4, 1, *CurDAG);
Chris Lattnerf38e0332006-04-06 22:02:42 +0000116}]>;
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000117def vmrghb_unary_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
118 (vector_shuffle node:$lhs, node:$rhs), [{
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +0000119 return PPC::isVMRGHShuffleMask(cast<ShuffleVectorSDNode>(N), 1, 1, *CurDAG);
Chris Lattnerf38e0332006-04-06 22:02:42 +0000120}]>;
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000121def vmrghh_unary_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
122 (vector_shuffle node:$lhs, node:$rhs), [{
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +0000123 return PPC::isVMRGHShuffleMask(cast<ShuffleVectorSDNode>(N), 2, 1, *CurDAG);
Chris Lattnerf38e0332006-04-06 22:02:42 +0000124}]>;
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000125def vmrghw_unary_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
126 (vector_shuffle node:$lhs, node:$rhs), [{
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +0000127 return PPC::isVMRGHShuffleMask(cast<ShuffleVectorSDNode>(N), 4, 1, *CurDAG);
128}]>;
129
130
131// These fragments are provided for little-endian, where the inputs must be
132// swapped for correct semantics.
133def vmrglb_swapped_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
134 (vector_shuffle (v16i8 node:$lhs), node:$rhs), [{
135 return PPC::isVMRGLShuffleMask(cast<ShuffleVectorSDNode>(N), 1, 2, *CurDAG);
136}]>;
137def vmrglh_swapped_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
138 (vector_shuffle node:$lhs, node:$rhs), [{
139 return PPC::isVMRGLShuffleMask(cast<ShuffleVectorSDNode>(N), 2, 2, *CurDAG);
140}]>;
141def vmrglw_swapped_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
142 (vector_shuffle node:$lhs, node:$rhs), [{
143 return PPC::isVMRGLShuffleMask(cast<ShuffleVectorSDNode>(N), 4, 2, *CurDAG);
144}]>;
145def vmrghb_swapped_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
146 (vector_shuffle node:$lhs, node:$rhs), [{
147 return PPC::isVMRGHShuffleMask(cast<ShuffleVectorSDNode>(N), 1, 2, *CurDAG);
148}]>;
149def vmrghh_swapped_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
150 (vector_shuffle node:$lhs, node:$rhs), [{
151 return PPC::isVMRGHShuffleMask(cast<ShuffleVectorSDNode>(N), 2, 2, *CurDAG);
152}]>;
153def vmrghw_swapped_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
154 (vector_shuffle node:$lhs, node:$rhs), [{
155 return PPC::isVMRGHShuffleMask(cast<ShuffleVectorSDNode>(N), 4, 2, *CurDAG);
Chris Lattnerd1dcb522006-04-06 21:11:54 +0000156}]>;
157
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000158
Kit Barton13894c72015-06-25 15:17:40 +0000159def vmrgew_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
160 (vector_shuffle node:$lhs, node:$rhs), [{
161 return PPC::isVMRGEOShuffleMask(cast<ShuffleVectorSDNode>(N), true, 0, *CurDAG);
162}]>;
163def vmrgow_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
164 (vector_shuffle node:$lhs, node:$rhs), [{
165 return PPC::isVMRGEOShuffleMask(cast<ShuffleVectorSDNode>(N), false, 0, *CurDAG);
166}]>;
167def vmrgew_unary_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
168 (vector_shuffle node:$lhs, node:$rhs), [{
169 return PPC::isVMRGEOShuffleMask(cast<ShuffleVectorSDNode>(N), true, 1, *CurDAG);
170}]>;
171def vmrgow_unary_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
172 (vector_shuffle node:$lhs, node:$rhs), [{
173 return PPC::isVMRGEOShuffleMask(cast<ShuffleVectorSDNode>(N), false, 1, *CurDAG);
174}]>;
175def vmrgew_swapped_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
176 (vector_shuffle node:$lhs, node:$rhs), [{
177 return PPC::isVMRGEOShuffleMask(cast<ShuffleVectorSDNode>(N), true, 2, *CurDAG);
178}]>;
179def vmrgow_swapped_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
180 (vector_shuffle node:$lhs, node:$rhs), [{
181 return PPC::isVMRGEOShuffleMask(cast<ShuffleVectorSDNode>(N), false, 2, *CurDAG);
182}]>;
183
184
185
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000186def VSLDOI_get_imm : SDNodeXForm<vector_shuffle, [{
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000187 return getI32Imm(PPC::isVSLDOIShuffleMask(N, 0, *CurDAG), SDLoc(N));
Chris Lattner1d338192006-04-06 18:26:28 +0000188}]>;
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000189def vsldoi_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
190 (vector_shuffle node:$lhs, node:$rhs), [{
Bill Schmidt42a69362014-08-05 20:47:25 +0000191 return PPC::isVSLDOIShuffleMask(N, 0, *CurDAG) != -1;
Chris Lattner1d338192006-04-06 18:26:28 +0000192}], VSLDOI_get_imm>;
193
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000194
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000195/// VSLDOI_unary* - These are used to match vsldoi(X,X), which is turned into
Chris Lattner1d338192006-04-06 18:26:28 +0000196/// vector_shuffle(X,undef,mask) by the dag combiner.
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000197def VSLDOI_unary_get_imm : SDNodeXForm<vector_shuffle, [{
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000198 return getI32Imm(PPC::isVSLDOIShuffleMask(N, 1, *CurDAG), SDLoc(N));
Chris Lattner1d338192006-04-06 18:26:28 +0000199}]>;
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000200def vsldoi_unary_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
201 (vector_shuffle node:$lhs, node:$rhs), [{
Bill Schmidt42a69362014-08-05 20:47:25 +0000202 return PPC::isVSLDOIShuffleMask(N, 1, *CurDAG) != -1;
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000203}], VSLDOI_unary_get_imm>;
Chris Lattner1d338192006-04-06 18:26:28 +0000204
205
Bill Schmidt42a69362014-08-05 20:47:25 +0000206/// VSLDOI_swapped* - These fragments are provided for little-endian, where
207/// the inputs must be swapped for correct semantics.
208def VSLDOI_swapped_get_imm : SDNodeXForm<vector_shuffle, [{
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000209 return getI32Imm(PPC::isVSLDOIShuffleMask(N, 2, *CurDAG), SDLoc(N));
Bill Schmidt42a69362014-08-05 20:47:25 +0000210}]>;
211def vsldoi_swapped_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
212 (vector_shuffle node:$lhs, node:$rhs), [{
213 return PPC::isVSLDOIShuffleMask(N, 2, *CurDAG) != -1;
214}], VSLDOI_get_imm>;
215
216
Chris Lattner95c7adc2006-04-04 17:25:31 +0000217// VSPLT*_get_imm xform function: convert vector_shuffle mask to VSPLT* imm.
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000218def VSPLTB_get_imm : SDNodeXForm<vector_shuffle, [{
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000219 return getI32Imm(PPC::getVSPLTImmediate(N, 1, *CurDAG), SDLoc(N));
Chris Lattner2a85fa12006-03-25 07:51:43 +0000220}]>;
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000221def vspltb_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
222 (vector_shuffle node:$lhs, node:$rhs), [{
223 return PPC::isSplatShuffleMask(cast<ShuffleVectorSDNode>(N), 1);
Chris Lattner95c7adc2006-04-04 17:25:31 +0000224}], VSPLTB_get_imm>;
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000225def VSPLTH_get_imm : SDNodeXForm<vector_shuffle, [{
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000226 return getI32Imm(PPC::getVSPLTImmediate(N, 2, *CurDAG), SDLoc(N));
Chris Lattner95c7adc2006-04-04 17:25:31 +0000227}]>;
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000228def vsplth_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
229 (vector_shuffle node:$lhs, node:$rhs), [{
230 return PPC::isSplatShuffleMask(cast<ShuffleVectorSDNode>(N), 2);
Chris Lattner95c7adc2006-04-04 17:25:31 +0000231}], VSPLTH_get_imm>;
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000232def VSPLTW_get_imm : SDNodeXForm<vector_shuffle, [{
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000233 return getI32Imm(PPC::getVSPLTImmediate(N, 4, *CurDAG), SDLoc(N));
Chris Lattner95c7adc2006-04-04 17:25:31 +0000234}]>;
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000235def vspltw_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
236 (vector_shuffle node:$lhs, node:$rhs), [{
237 return PPC::isSplatShuffleMask(cast<ShuffleVectorSDNode>(N), 4);
Chris Lattner95c7adc2006-04-04 17:25:31 +0000238}], VSPLTW_get_imm>;
Chris Lattner2a85fa12006-03-25 07:51:43 +0000239
Chris Lattner2a85fa12006-03-25 07:51:43 +0000240
241// VSPLTISB_get_imm xform function: convert build_vector to VSPLTISB imm.
242def VSPLTISB_get_imm : SDNodeXForm<build_vector, [{
Chris Lattner74cf9ff2006-04-12 17:37:20 +0000243 return PPC::get_VSPLTI_elt(N, 1, *CurDAG);
Chris Lattner2a85fa12006-03-25 07:51:43 +0000244}]>;
245def vecspltisb : PatLeaf<(build_vector), [{
Gabor Greiff304a7a2008-08-28 21:40:38 +0000246 return PPC::get_VSPLTI_elt(N, 1, *CurDAG).getNode() != 0;
Chris Lattner2a85fa12006-03-25 07:51:43 +0000247}], VSPLTISB_get_imm>;
248
249// VSPLTISH_get_imm xform function: convert build_vector to VSPLTISH imm.
250def VSPLTISH_get_imm : SDNodeXForm<build_vector, [{
Chris Lattner74cf9ff2006-04-12 17:37:20 +0000251 return PPC::get_VSPLTI_elt(N, 2, *CurDAG);
Chris Lattner2a85fa12006-03-25 07:51:43 +0000252}]>;
253def vecspltish : PatLeaf<(build_vector), [{
Gabor Greiff304a7a2008-08-28 21:40:38 +0000254 return PPC::get_VSPLTI_elt(N, 2, *CurDAG).getNode() != 0;
Chris Lattner2a85fa12006-03-25 07:51:43 +0000255}], VSPLTISH_get_imm>;
256
257// VSPLTISW_get_imm xform function: convert build_vector to VSPLTISW imm.
258def VSPLTISW_get_imm : SDNodeXForm<build_vector, [{
Chris Lattner74cf9ff2006-04-12 17:37:20 +0000259 return PPC::get_VSPLTI_elt(N, 4, *CurDAG);
Chris Lattner2a85fa12006-03-25 07:51:43 +0000260}]>;
261def vecspltisw : PatLeaf<(build_vector), [{
Gabor Greiff304a7a2008-08-28 21:40:38 +0000262 return PPC::get_VSPLTI_elt(N, 4, *CurDAG).getNode() != 0;
Chris Lattner2a85fa12006-03-25 07:51:43 +0000263}], VSPLTISW_get_imm>;
264
Chris Lattner2a85fa12006-03-25 07:51:43 +0000265//===----------------------------------------------------------------------===//
Chris Lattnera23158f2006-03-30 23:21:27 +0000266// Helpers for defining instructions that directly correspond to intrinsics.
267
Bill Schmidt74b2e722013-03-28 19:27:24 +0000268// VA1a_Int_Ty - A VAForm_1a intrinsic definition of specific type.
269class VA1a_Int_Ty<bits<6> xo, string opc, Intrinsic IntID, ValueType Ty>
Ulrich Weigand136ac222013-04-26 16:53:15 +0000270 : VAForm_1a<xo, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB, vrrc:$vC),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000271 !strconcat(opc, " $vD, $vA, $vB, $vC"), IIC_VecFP,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000272 [(set Ty:$vD, (IntID Ty:$vA, Ty:$vB, Ty:$vC))]>;
273
274// VA1a_Int_Ty2 - A VAForm_1a intrinsic definition where the type of the
275// inputs doesn't match the type of the output.
276class VA1a_Int_Ty2<bits<6> xo, string opc, Intrinsic IntID, ValueType OutTy,
277 ValueType InTy>
Ulrich Weigand136ac222013-04-26 16:53:15 +0000278 : VAForm_1a<xo, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB, vrrc:$vC),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000279 !strconcat(opc, " $vD, $vA, $vB, $vC"), IIC_VecFP,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000280 [(set OutTy:$vD, (IntID InTy:$vA, InTy:$vB, InTy:$vC))]>;
281
282// VA1a_Int_Ty3 - A VAForm_1a intrinsic definition where there are two
283// input types and an output type.
284class VA1a_Int_Ty3<bits<6> xo, string opc, Intrinsic IntID, ValueType OutTy,
285 ValueType In1Ty, ValueType In2Ty>
Ulrich Weigand136ac222013-04-26 16:53:15 +0000286 : VAForm_1a<xo, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB, vrrc:$vC),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000287 !strconcat(opc, " $vD, $vA, $vB, $vC"), IIC_VecFP,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000288 [(set OutTy:$vD,
289 (IntID In1Ty:$vA, In1Ty:$vB, In2Ty:$vC))]>;
290
Bill Schmidt74b2e722013-03-28 19:27:24 +0000291// VX1_Int_Ty - A VXForm_1 intrinsic definition of specific type.
292class VX1_Int_Ty<bits<11> xo, string opc, Intrinsic IntID, ValueType Ty>
Ulrich Weigand136ac222013-04-26 16:53:15 +0000293 : VXForm_1<xo, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000294 !strconcat(opc, " $vD, $vA, $vB"), IIC_VecFP,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000295 [(set Ty:$vD, (IntID Ty:$vA, Ty:$vB))]>;
296
297// VX1_Int_Ty2 - A VXForm_1 intrinsic definition where the type of the
298// inputs doesn't match the type of the output.
299class VX1_Int_Ty2<bits<11> xo, string opc, Intrinsic IntID, ValueType OutTy,
300 ValueType InTy>
Ulrich Weigand136ac222013-04-26 16:53:15 +0000301 : VXForm_1<xo, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000302 !strconcat(opc, " $vD, $vA, $vB"), IIC_VecFP,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000303 [(set OutTy:$vD, (IntID InTy:$vA, InTy:$vB))]>;
304
305// VX1_Int_Ty3 - A VXForm_1 intrinsic definition where there are two
306// input types and an output type.
307class VX1_Int_Ty3<bits<11> xo, string opc, Intrinsic IntID, ValueType OutTy,
308 ValueType In1Ty, ValueType In2Ty>
Ulrich Weigand136ac222013-04-26 16:53:15 +0000309 : VXForm_1<xo, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000310 !strconcat(opc, " $vD, $vA, $vB"), IIC_VecFP,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000311 [(set OutTy:$vD, (IntID In1Ty:$vA, In2Ty:$vB))]>;
312
Bill Schmidt74b2e722013-03-28 19:27:24 +0000313// VX2_Int_SP - A VXForm_2 intrinsic definition of vector single-precision type.
314class VX2_Int_SP<bits<11> xo, string opc, Intrinsic IntID>
Ulrich Weigand136ac222013-04-26 16:53:15 +0000315 : VXForm_2<xo, (outs vrrc:$vD), (ins vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000316 !strconcat(opc, " $vD, $vB"), IIC_VecFP,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000317 [(set v4f32:$vD, (IntID v4f32:$vB))]>;
318
319// VX2_Int_Ty2 - A VXForm_2 intrinsic definition where the type of the
320// inputs doesn't match the type of the output.
321class VX2_Int_Ty2<bits<11> xo, string opc, Intrinsic IntID, ValueType OutTy,
322 ValueType InTy>
Ulrich Weigand136ac222013-04-26 16:53:15 +0000323 : VXForm_2<xo, (outs vrrc:$vD), (ins vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000324 !strconcat(opc, " $vD, $vB"), IIC_VecFP,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000325 [(set OutTy:$vD, (IntID InTy:$vB))]>;
326
Nemanja Ivanovice8effe12015-03-04 20:44:33 +0000327class VXBX_Int_Ty<bits<11> xo, string opc, Intrinsic IntID, ValueType Ty>
328 : VXForm_BX<xo, (outs vrrc:$vD), (ins vrrc:$vA),
329 !strconcat(opc, " $vD, $vA"), IIC_VecFP,
330 [(set Ty:$vD, (IntID Ty:$vA))]>;
331
332class VXCR_Int_Ty<bits<11> xo, string opc, Intrinsic IntID, ValueType Ty>
333 : VXForm_CR<xo, (outs vrrc:$vD), (ins vrrc:$vA, u1imm:$ST, u4imm:$SIX),
334 !strconcat(opc, " $vD, $vA, $ST, $SIX"), IIC_VecFP,
335 [(set Ty:$vD, (IntID Ty:$vA, imm:$ST, imm:$SIX))]>;
336
Chris Lattnera23158f2006-03-30 23:21:27 +0000337//===----------------------------------------------------------------------===//
Chris Lattner2a85fa12006-03-25 07:51:43 +0000338// Instruction Definitions.
339
Eric Christopher1b8e7632014-05-22 01:07:24 +0000340def HasAltivec : Predicate<"PPCSubTarget->hasAltivec()">;
Hal Finkelb0fac422013-03-15 13:21:21 +0000341let Predicates = [HasAltivec] in {
342
Joerg Sonnenberger99ab5902014-08-02 15:09:41 +0000343def DSS : DSS_Form<0, 822, (outs), (ins u5imm:$STRM),
344 "dss $STRM", IIC_LdStLoad /*FIXME*/, [(int_ppc_altivec_dss imm:$STRM)]>,
345 Deprecated<DeprecatedDST> {
346 let A = 0;
347 let B = 0;
348}
349
350def DSSALL : DSS_Form<1, 822, (outs), (ins),
351 "dssall", IIC_LdStLoad /*FIXME*/, [(int_ppc_altivec_dssall)]>,
352 Deprecated<DeprecatedDST> {
353 let STRM = 0;
354 let A = 0;
355 let B = 0;
356}
357
358def DST : DSS_Form<0, 342, (outs), (ins u5imm:$STRM, gprc:$rA, gprc:$rB),
359 "dst $rA, $rB, $STRM", IIC_LdStLoad /*FIXME*/,
360 [(int_ppc_altivec_dst i32:$rA, i32:$rB, imm:$STRM)]>,
Hal Finkel0096dbd2013-09-12 14:40:06 +0000361 Deprecated<DeprecatedDST>;
Bill Wendlingb9bf8122007-09-05 04:05:20 +0000362
Joerg Sonnenberger99ab5902014-08-02 15:09:41 +0000363def DSTT : DSS_Form<1, 342, (outs), (ins u5imm:$STRM, gprc:$rA, gprc:$rB),
364 "dstt $rA, $rB, $STRM", IIC_LdStLoad /*FIXME*/,
365 [(int_ppc_altivec_dstt i32:$rA, i32:$rB, imm:$STRM)]>,
Hal Finkel0096dbd2013-09-12 14:40:06 +0000366 Deprecated<DeprecatedDST>;
Joerg Sonnenberger99ab5902014-08-02 15:09:41 +0000367
368def DSTST : DSS_Form<0, 374, (outs), (ins u5imm:$STRM, gprc:$rA, gprc:$rB),
369 "dstst $rA, $rB, $STRM", IIC_LdStLoad /*FIXME*/,
370 [(int_ppc_altivec_dstst i32:$rA, i32:$rB, imm:$STRM)]>,
Hal Finkel0096dbd2013-09-12 14:40:06 +0000371 Deprecated<DeprecatedDST>;
Joerg Sonnenberger99ab5902014-08-02 15:09:41 +0000372
373def DSTSTT : DSS_Form<1, 374, (outs), (ins u5imm:$STRM, gprc:$rA, gprc:$rB),
374 "dststt $rA, $rB, $STRM", IIC_LdStLoad /*FIXME*/,
375 [(int_ppc_altivec_dststt i32:$rA, i32:$rB, imm:$STRM)]>,
Hal Finkel0096dbd2013-09-12 14:40:06 +0000376 Deprecated<DeprecatedDST>;
Joerg Sonnenberger99ab5902014-08-02 15:09:41 +0000377
378let isCodeGenOnly = 1 in {
379 // The very same instructions as above, but formally matching 64bit registers.
380 def DST64 : DSS_Form<0, 342, (outs), (ins u5imm:$STRM, g8rc:$rA, gprc:$rB),
381 "dst $rA, $rB, $STRM", IIC_LdStLoad /*FIXME*/,
382 [(int_ppc_altivec_dst i64:$rA, i32:$rB, imm:$STRM)]>,
383 Deprecated<DeprecatedDST>;
384
385 def DSTT64 : DSS_Form<1, 342, (outs), (ins u5imm:$STRM, g8rc:$rA, gprc:$rB),
386 "dstt $rA, $rB, $STRM", IIC_LdStLoad /*FIXME*/,
387 [(int_ppc_altivec_dstt i64:$rA, i32:$rB, imm:$STRM)]>,
388 Deprecated<DeprecatedDST>;
389
390 def DSTST64 : DSS_Form<0, 374, (outs), (ins u5imm:$STRM, g8rc:$rA, gprc:$rB),
391 "dstst $rA, $rB, $STRM", IIC_LdStLoad /*FIXME*/,
392 [(int_ppc_altivec_dstst i64:$rA, i32:$rB,
393 imm:$STRM)]>,
394 Deprecated<DeprecatedDST>;
395
396 def DSTSTT64 : DSS_Form<1, 374, (outs), (ins u5imm:$STRM, g8rc:$rA, gprc:$rB),
397 "dststt $rA, $rB, $STRM", IIC_LdStLoad /*FIXME*/,
398 [(int_ppc_altivec_dststt i64:$rA, i32:$rB,
399 imm:$STRM)]>,
400 Deprecated<DeprecatedDST>;
Ulrich Weigandbbfb0c52013-03-26 10:57:16 +0000401}
Chris Lattnerc94d9322006-04-05 22:27:14 +0000402
Ulrich Weigand136ac222013-04-26 16:53:15 +0000403def MFVSCR : VXForm_4<1540, (outs vrrc:$vD), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000404 "mfvscr $vD", IIC_LdStStore,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000405 [(set v8i16:$vD, (int_ppc_altivec_mfvscr))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000406def MTVSCR : VXForm_5<1604, (outs), (ins vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000407 "mtvscr $vB", IIC_LdStLoad,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000408 [(int_ppc_altivec_mtvscr v4i32:$vB)]>;
Chris Lattner5a528e52006-04-05 00:03:57 +0000409
Hal Finkel6a778fb2015-03-11 23:28:38 +0000410let PPC970_Unit = 2 in { // Loads.
Ulrich Weigand136ac222013-04-26 16:53:15 +0000411def LVEBX: XForm_1<31, 7, (outs vrrc:$vD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000412 "lvebx $vD, $src", IIC_LdStLoad,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000413 [(set v16i8:$vD, (int_ppc_altivec_lvebx xoaddr:$src))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000414def LVEHX: XForm_1<31, 39, (outs vrrc:$vD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000415 "lvehx $vD, $src", IIC_LdStLoad,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000416 [(set v8i16:$vD, (int_ppc_altivec_lvehx xoaddr:$src))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000417def LVEWX: XForm_1<31, 71, (outs vrrc:$vD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000418 "lvewx $vD, $src", IIC_LdStLoad,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000419 [(set v4i32:$vD, (int_ppc_altivec_lvewx xoaddr:$src))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000420def LVX : XForm_1<31, 103, (outs vrrc:$vD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000421 "lvx $vD, $src", IIC_LdStLoad,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000422 [(set v4i32:$vD, (int_ppc_altivec_lvx xoaddr:$src))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000423def LVXL : XForm_1<31, 359, (outs vrrc:$vD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000424 "lvxl $vD, $src", IIC_LdStLoad,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000425 [(set v4i32:$vD, (int_ppc_altivec_lvxl xoaddr:$src))]>;
Chris Lattner2a85fa12006-03-25 07:51:43 +0000426}
427
Ulrich Weigand136ac222013-04-26 16:53:15 +0000428def LVSL : XForm_1<31, 6, (outs vrrc:$vD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000429 "lvsl $vD, $src", IIC_LdStLoad,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000430 [(set v16i8:$vD, (int_ppc_altivec_lvsl xoaddr:$src))]>,
Chris Lattner551d3a12006-03-30 23:07:36 +0000431 PPC970_Unit_LSU;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000432def LVSR : XForm_1<31, 38, (outs vrrc:$vD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000433 "lvsr $vD, $src", IIC_LdStLoad,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000434 [(set v16i8:$vD, (int_ppc_altivec_lvsr xoaddr:$src))]>,
Chris Lattner551d3a12006-03-30 23:07:36 +0000435 PPC970_Unit_LSU;
Chris Lattner2a85fa12006-03-25 07:51:43 +0000436
Chris Lattnere20f3802008-01-06 05:53:26 +0000437let PPC970_Unit = 2 in { // Stores.
Ulrich Weigand136ac222013-04-26 16:53:15 +0000438def STVEBX: XForm_8<31, 135, (outs), (ins vrrc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000439 "stvebx $rS, $dst", IIC_LdStStore,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000440 [(int_ppc_altivec_stvebx v16i8:$rS, xoaddr:$dst)]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000441def STVEHX: XForm_8<31, 167, (outs), (ins vrrc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000442 "stvehx $rS, $dst", IIC_LdStStore,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000443 [(int_ppc_altivec_stvehx v8i16:$rS, xoaddr:$dst)]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000444def STVEWX: XForm_8<31, 199, (outs), (ins vrrc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000445 "stvewx $rS, $dst", IIC_LdStStore,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000446 [(int_ppc_altivec_stvewx v4i32:$rS, xoaddr:$dst)]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000447def STVX : XForm_8<31, 231, (outs), (ins vrrc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000448 "stvx $rS, $dst", IIC_LdStStore,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000449 [(int_ppc_altivec_stvx v4i32:$rS, xoaddr:$dst)]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000450def STVXL : XForm_8<31, 487, (outs), (ins vrrc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000451 "stvxl $rS, $dst", IIC_LdStStore,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000452 [(int_ppc_altivec_stvxl v4i32:$rS, xoaddr:$dst)]>;
Chris Lattner2a85fa12006-03-25 07:51:43 +0000453}
454
455let PPC970_Unit = 5 in { // VALU Operations.
456// VA-Form instructions. 3-input AltiVec ops.
Hal Finkele01d3212014-03-24 15:07:28 +0000457let isCommutable = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +0000458def VMADDFP : VAForm_1<46, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vC, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000459 "vmaddfp $vD, $vA, $vC, $vB", IIC_VecFP,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000460 [(set v4f32:$vD,
461 (fma v4f32:$vA, v4f32:$vC, v4f32:$vB))]>;
Hal Finkel0c6d2192013-04-03 14:40:16 +0000462
463// FIXME: The fma+fneg pattern won't match because fneg is not legal.
Ulrich Weigand136ac222013-04-26 16:53:15 +0000464def VNMSUBFP: VAForm_1<47, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vC, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000465 "vnmsubfp $vD, $vA, $vC, $vB", IIC_VecFP,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000466 [(set v4f32:$vD, (fneg (fma v4f32:$vA, v4f32:$vC,
Hal Finkele01d3212014-03-24 15:07:28 +0000467 (fneg v4f32:$vB))))]>;
Chris Lattner575352a2006-04-05 00:49:48 +0000468
Bill Schmidt74b2e722013-03-28 19:27:24 +0000469def VMHADDSHS : VA1a_Int_Ty<32, "vmhaddshs", int_ppc_altivec_vmhaddshs, v8i16>;
470def VMHRADDSHS : VA1a_Int_Ty<33, "vmhraddshs", int_ppc_altivec_vmhraddshs,
471 v8i16>;
472def VMLADDUHM : VA1a_Int_Ty<34, "vmladduhm", int_ppc_altivec_vmladduhm, v8i16>;
Hal Finkele01d3212014-03-24 15:07:28 +0000473} // isCommutable
Bill Schmidt74b2e722013-03-28 19:27:24 +0000474
475def VPERM : VA1a_Int_Ty3<43, "vperm", int_ppc_altivec_vperm,
476 v4i32, v4i32, v16i8>;
477def VSEL : VA1a_Int_Ty<42, "vsel", int_ppc_altivec_vsel, v4i32>;
Chris Lattnere7fd4b02006-03-31 20:00:35 +0000478
Chris Lattner1d338192006-04-06 18:26:28 +0000479// Shuffles.
Ulrich Weigand136ac222013-04-26 16:53:15 +0000480def VSLDOI : VAForm_2<44, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB, u5imm:$SH),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000481 "vsldoi $vD, $vA, $vB, $SH", IIC_VecFP,
Ulrich Weigand084ff8e2013-04-03 14:08:13 +0000482 [(set v16i8:$vD,
483 (vsldoi_shuffle:$SH v16i8:$vA, v16i8:$vB))]>;
Chris Lattner2a85fa12006-03-25 07:51:43 +0000484
485// VX-Form instructions. AltiVec arithmetic ops.
Hal Finkele01d3212014-03-24 15:07:28 +0000486let isCommutable = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +0000487def VADDFP : VXForm_1<10, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000488 "vaddfp $vD, $vA, $vB", IIC_VecFP,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000489 [(set v4f32:$vD, (fadd v4f32:$vA, v4f32:$vB))]>;
Chris Lattnerc6c88b22006-03-26 02:39:02 +0000490
Ulrich Weigand136ac222013-04-26 16:53:15 +0000491def VADDUBM : VXForm_1<0, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000492 "vaddubm $vD, $vA, $vB", IIC_VecGeneral,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000493 [(set v16i8:$vD, (add v16i8:$vA, v16i8:$vB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000494def VADDUHM : VXForm_1<64, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000495 "vadduhm $vD, $vA, $vB", IIC_VecGeneral,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000496 [(set v8i16:$vD, (add v8i16:$vA, v8i16:$vB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000497def VADDUWM : VXForm_1<128, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000498 "vadduwm $vD, $vA, $vB", IIC_VecGeneral,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000499 [(set v4i32:$vD, (add v4i32:$vA, v4i32:$vB))]>;
Chris Lattnerc6c88b22006-03-26 02:39:02 +0000500
Bill Schmidt74b2e722013-03-28 19:27:24 +0000501def VADDCUW : VX1_Int_Ty<384, "vaddcuw", int_ppc_altivec_vaddcuw, v4i32>;
502def VADDSBS : VX1_Int_Ty<768, "vaddsbs", int_ppc_altivec_vaddsbs, v16i8>;
503def VADDSHS : VX1_Int_Ty<832, "vaddshs", int_ppc_altivec_vaddshs, v8i16>;
504def VADDSWS : VX1_Int_Ty<896, "vaddsws", int_ppc_altivec_vaddsws, v4i32>;
505def VADDUBS : VX1_Int_Ty<512, "vaddubs", int_ppc_altivec_vaddubs, v16i8>;
506def VADDUHS : VX1_Int_Ty<576, "vadduhs", int_ppc_altivec_vadduhs, v8i16>;
507def VADDUWS : VX1_Int_Ty<640, "vadduws", int_ppc_altivec_vadduws, v4i32>;
Hal Finkele01d3212014-03-24 15:07:28 +0000508} // isCommutable
509
510let isCommutable = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +0000511def VAND : VXForm_1<1028, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000512 "vand $vD, $vA, $vB", IIC_VecFP,
Ulrich Weigand084ff8e2013-04-03 14:08:13 +0000513 [(set v4i32:$vD, (and v4i32:$vA, v4i32:$vB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000514def VANDC : VXForm_1<1092, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000515 "vandc $vD, $vA, $vB", IIC_VecFP,
Ulrich Weigand084ff8e2013-04-03 14:08:13 +0000516 [(set v4i32:$vD, (and v4i32:$vA,
517 (vnot_ppc v4i32:$vB)))]>;
Chris Lattnerb3617be2006-03-25 22:16:05 +0000518
Ulrich Weigand136ac222013-04-26 16:53:15 +0000519def VCFSX : VXForm_1<842, (outs vrrc:$vD), (ins u5imm:$UIMM, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000520 "vcfsx $vD, $vB, $UIMM", IIC_VecFP,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000521 [(set v4f32:$vD,
522 (int_ppc_altivec_vcfsx v4i32:$vB, imm:$UIMM))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000523def VCFUX : VXForm_1<778, (outs vrrc:$vD), (ins u5imm:$UIMM, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000524 "vcfux $vD, $vB, $UIMM", IIC_VecFP,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000525 [(set v4f32:$vD,
526 (int_ppc_altivec_vcfux v4i32:$vB, imm:$UIMM))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000527def VCTSXS : VXForm_1<970, (outs vrrc:$vD), (ins u5imm:$UIMM, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000528 "vctsxs $vD, $vB, $UIMM", IIC_VecFP,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000529 [(set v4i32:$vD,
530 (int_ppc_altivec_vctsxs v4f32:$vB, imm:$UIMM))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000531def VCTUXS : VXForm_1<906, (outs vrrc:$vD), (ins u5imm:$UIMM, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000532 "vctuxs $vD, $vB, $UIMM", IIC_VecFP,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000533 [(set v4i32:$vD,
534 (int_ppc_altivec_vctuxs v4f32:$vB, imm:$UIMM))]>;
Adhemerval Zanella5c6e0842012-10-08 17:27:24 +0000535
536// Defines with the UIM field set to 0 for floating-point
537// to integer (fp_to_sint/fp_to_uint) conversions and integer
538// to floating-point (sint_to_fp/uint_to_fp) conversions.
Ulrich Weigand9d2e2022013-07-03 12:51:09 +0000539let isCodeGenOnly = 1, VA = 0 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +0000540def VCFSX_0 : VXForm_1<842, (outs vrrc:$vD), (ins vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000541 "vcfsx $vD, $vB, 0", IIC_VecFP,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000542 [(set v4f32:$vD,
543 (int_ppc_altivec_vcfsx v4i32:$vB, 0))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000544def VCTUXS_0 : VXForm_1<906, (outs vrrc:$vD), (ins vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000545 "vctuxs $vD, $vB, 0", IIC_VecFP,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000546 [(set v4i32:$vD,
547 (int_ppc_altivec_vctuxs v4f32:$vB, 0))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000548def VCFUX_0 : VXForm_1<778, (outs vrrc:$vD), (ins vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000549 "vcfux $vD, $vB, 0", IIC_VecFP,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000550 [(set v4f32:$vD,
551 (int_ppc_altivec_vcfux v4i32:$vB, 0))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000552def VCTSXS_0 : VXForm_1<970, (outs vrrc:$vD), (ins vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000553 "vctsxs $vD, $vB, 0", IIC_VecFP,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000554 [(set v4i32:$vD,
555 (int_ppc_altivec_vctsxs v4f32:$vB, 0))]>;
Adhemerval Zanella5c6e0842012-10-08 17:27:24 +0000556}
Bill Schmidt74b2e722013-03-28 19:27:24 +0000557def VEXPTEFP : VX2_Int_SP<394, "vexptefp", int_ppc_altivec_vexptefp>;
558def VLOGEFP : VX2_Int_SP<458, "vlogefp", int_ppc_altivec_vlogefp>;
Chris Lattnerff77dc02006-03-31 22:41:56 +0000559
Hal Finkele01d3212014-03-24 15:07:28 +0000560let isCommutable = 1 in {
Bill Schmidt74b2e722013-03-28 19:27:24 +0000561def VAVGSB : VX1_Int_Ty<1282, "vavgsb", int_ppc_altivec_vavgsb, v16i8>;
562def VAVGSH : VX1_Int_Ty<1346, "vavgsh", int_ppc_altivec_vavgsh, v8i16>;
563def VAVGSW : VX1_Int_Ty<1410, "vavgsw", int_ppc_altivec_vavgsw, v4i32>;
564def VAVGUB : VX1_Int_Ty<1026, "vavgub", int_ppc_altivec_vavgub, v16i8>;
565def VAVGUH : VX1_Int_Ty<1090, "vavguh", int_ppc_altivec_vavguh, v8i16>;
566def VAVGUW : VX1_Int_Ty<1154, "vavguw", int_ppc_altivec_vavguw, v4i32>;
Chris Lattner96338b62006-04-04 23:14:00 +0000567
Bill Schmidt74b2e722013-03-28 19:27:24 +0000568def VMAXFP : VX1_Int_Ty<1034, "vmaxfp", int_ppc_altivec_vmaxfp, v4f32>;
569def VMAXSB : VX1_Int_Ty< 258, "vmaxsb", int_ppc_altivec_vmaxsb, v16i8>;
570def VMAXSH : VX1_Int_Ty< 322, "vmaxsh", int_ppc_altivec_vmaxsh, v8i16>;
571def VMAXSW : VX1_Int_Ty< 386, "vmaxsw", int_ppc_altivec_vmaxsw, v4i32>;
572def VMAXUB : VX1_Int_Ty< 2, "vmaxub", int_ppc_altivec_vmaxub, v16i8>;
573def VMAXUH : VX1_Int_Ty< 66, "vmaxuh", int_ppc_altivec_vmaxuh, v8i16>;
574def VMAXUW : VX1_Int_Ty< 130, "vmaxuw", int_ppc_altivec_vmaxuw, v4i32>;
575def VMINFP : VX1_Int_Ty<1098, "vminfp", int_ppc_altivec_vminfp, v4f32>;
576def VMINSB : VX1_Int_Ty< 770, "vminsb", int_ppc_altivec_vminsb, v16i8>;
577def VMINSH : VX1_Int_Ty< 834, "vminsh", int_ppc_altivec_vminsh, v8i16>;
578def VMINSW : VX1_Int_Ty< 898, "vminsw", int_ppc_altivec_vminsw, v4i32>;
579def VMINUB : VX1_Int_Ty< 514, "vminub", int_ppc_altivec_vminub, v16i8>;
580def VMINUH : VX1_Int_Ty< 578, "vminuh", int_ppc_altivec_vminuh, v8i16>;
581def VMINUW : VX1_Int_Ty< 642, "vminuw", int_ppc_altivec_vminuw, v4i32>;
Hal Finkele01d3212014-03-24 15:07:28 +0000582} // isCommutable
Chris Lattner551d3a12006-03-30 23:07:36 +0000583
Ulrich Weigand136ac222013-04-26 16:53:15 +0000584def VMRGHB : VXForm_1< 12, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000585 "vmrghb $vD, $vA, $vB", IIC_VecFP,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000586 [(set v16i8:$vD, (vmrghb_shuffle v16i8:$vA, v16i8:$vB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000587def VMRGHH : VXForm_1< 76, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000588 "vmrghh $vD, $vA, $vB", IIC_VecFP,
Ulrich Weigand084ff8e2013-04-03 14:08:13 +0000589 [(set v16i8:$vD, (vmrghh_shuffle v16i8:$vA, v16i8:$vB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000590def VMRGHW : VXForm_1<140, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000591 "vmrghw $vD, $vA, $vB", IIC_VecFP,
Ulrich Weigand084ff8e2013-04-03 14:08:13 +0000592 [(set v16i8:$vD, (vmrghw_shuffle v16i8:$vA, v16i8:$vB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000593def VMRGLB : VXForm_1<268, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000594 "vmrglb $vD, $vA, $vB", IIC_VecFP,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000595 [(set v16i8:$vD, (vmrglb_shuffle v16i8:$vA, v16i8:$vB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000596def VMRGLH : VXForm_1<332, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000597 "vmrglh $vD, $vA, $vB", IIC_VecFP,
Ulrich Weigand084ff8e2013-04-03 14:08:13 +0000598 [(set v16i8:$vD, (vmrglh_shuffle v16i8:$vA, v16i8:$vB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000599def VMRGLW : VXForm_1<396, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000600 "vmrglw $vD, $vA, $vB", IIC_VecFP,
Ulrich Weigand084ff8e2013-04-03 14:08:13 +0000601 [(set v16i8:$vD, (vmrglw_shuffle v16i8:$vA, v16i8:$vB))]>;
Chris Lattnera23158f2006-03-30 23:21:27 +0000602
Bill Schmidt74b2e722013-03-28 19:27:24 +0000603def VMSUMMBM : VA1a_Int_Ty3<37, "vmsummbm", int_ppc_altivec_vmsummbm,
604 v4i32, v16i8, v4i32>;
605def VMSUMSHM : VA1a_Int_Ty3<40, "vmsumshm", int_ppc_altivec_vmsumshm,
606 v4i32, v8i16, v4i32>;
607def VMSUMSHS : VA1a_Int_Ty3<41, "vmsumshs", int_ppc_altivec_vmsumshs,
608 v4i32, v8i16, v4i32>;
609def VMSUMUBM : VA1a_Int_Ty3<36, "vmsumubm", int_ppc_altivec_vmsumubm,
610 v4i32, v16i8, v4i32>;
611def VMSUMUHM : VA1a_Int_Ty3<38, "vmsumuhm", int_ppc_altivec_vmsumuhm,
612 v4i32, v8i16, v4i32>;
613def VMSUMUHS : VA1a_Int_Ty3<39, "vmsumuhs", int_ppc_altivec_vmsumuhs,
614 v4i32, v8i16, v4i32>;
Chris Lattnerc4e3ead2006-03-30 23:39:06 +0000615
Hal Finkele01d3212014-03-24 15:07:28 +0000616let isCommutable = 1 in {
Bill Schmidt74b2e722013-03-28 19:27:24 +0000617def VMULESB : VX1_Int_Ty2<776, "vmulesb", int_ppc_altivec_vmulesb,
618 v8i16, v16i8>;
619def VMULESH : VX1_Int_Ty2<840, "vmulesh", int_ppc_altivec_vmulesh,
620 v4i32, v8i16>;
621def VMULEUB : VX1_Int_Ty2<520, "vmuleub", int_ppc_altivec_vmuleub,
622 v8i16, v16i8>;
623def VMULEUH : VX1_Int_Ty2<584, "vmuleuh", int_ppc_altivec_vmuleuh,
624 v4i32, v8i16>;
625def VMULOSB : VX1_Int_Ty2<264, "vmulosb", int_ppc_altivec_vmulosb,
626 v8i16, v16i8>;
627def VMULOSH : VX1_Int_Ty2<328, "vmulosh", int_ppc_altivec_vmulosh,
628 v4i32, v8i16>;
629def VMULOUB : VX1_Int_Ty2< 8, "vmuloub", int_ppc_altivec_vmuloub,
630 v8i16, v16i8>;
631def VMULOUH : VX1_Int_Ty2< 72, "vmulouh", int_ppc_altivec_vmulouh,
632 v4i32, v8i16>;
Hal Finkele01d3212014-03-24 15:07:28 +0000633} // isCommutable
Chris Lattner551d3a12006-03-30 23:07:36 +0000634
Bill Schmidt74b2e722013-03-28 19:27:24 +0000635def VREFP : VX2_Int_SP<266, "vrefp", int_ppc_altivec_vrefp>;
636def VRFIM : VX2_Int_SP<714, "vrfim", int_ppc_altivec_vrfim>;
637def VRFIN : VX2_Int_SP<522, "vrfin", int_ppc_altivec_vrfin>;
638def VRFIP : VX2_Int_SP<650, "vrfip", int_ppc_altivec_vrfip>;
639def VRFIZ : VX2_Int_SP<586, "vrfiz", int_ppc_altivec_vrfiz>;
640def VRSQRTEFP : VX2_Int_SP<330, "vrsqrtefp", int_ppc_altivec_vrsqrtefp>;
Chris Lattnera23158f2006-03-30 23:21:27 +0000641
Ulrich Weigand551b0852013-04-26 15:39:57 +0000642def VSUBCUW : VX1_Int_Ty<1408, "vsubcuw", int_ppc_altivec_vsubcuw, v4i32>;
Chris Lattnera23158f2006-03-30 23:21:27 +0000643
Ulrich Weigand136ac222013-04-26 16:53:15 +0000644def VSUBFP : VXForm_1<74, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000645 "vsubfp $vD, $vA, $vB", IIC_VecGeneral,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000646 [(set v4f32:$vD, (fsub v4f32:$vA, v4f32:$vB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000647def VSUBUBM : VXForm_1<1024, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000648 "vsububm $vD, $vA, $vB", IIC_VecGeneral,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000649 [(set v16i8:$vD, (sub v16i8:$vA, v16i8:$vB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000650def VSUBUHM : VXForm_1<1088, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000651 "vsubuhm $vD, $vA, $vB", IIC_VecGeneral,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000652 [(set v8i16:$vD, (sub v8i16:$vA, v8i16:$vB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000653def VSUBUWM : VXForm_1<1152, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000654 "vsubuwm $vD, $vA, $vB", IIC_VecGeneral,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000655 [(set v4i32:$vD, (sub v4i32:$vA, v4i32:$vB))]>;
Chris Lattnerc6c88b22006-03-26 02:39:02 +0000656
Bill Schmidt74b2e722013-03-28 19:27:24 +0000657def VSUBSBS : VX1_Int_Ty<1792, "vsubsbs" , int_ppc_altivec_vsubsbs, v16i8>;
658def VSUBSHS : VX1_Int_Ty<1856, "vsubshs" , int_ppc_altivec_vsubshs, v8i16>;
659def VSUBSWS : VX1_Int_Ty<1920, "vsubsws" , int_ppc_altivec_vsubsws, v4i32>;
660def VSUBUBS : VX1_Int_Ty<1536, "vsububs" , int_ppc_altivec_vsububs, v16i8>;
661def VSUBUHS : VX1_Int_Ty<1600, "vsubuhs" , int_ppc_altivec_vsubuhs, v8i16>;
662def VSUBUWS : VX1_Int_Ty<1664, "vsubuws" , int_ppc_altivec_vsubuws, v4i32>;
663
664def VSUMSWS : VX1_Int_Ty<1928, "vsumsws" , int_ppc_altivec_vsumsws, v4i32>;
665def VSUM2SWS: VX1_Int_Ty<1672, "vsum2sws", int_ppc_altivec_vsum2sws, v4i32>;
666
Ulrich Weigand551b0852013-04-26 15:39:57 +0000667def VSUM4SBS: VX1_Int_Ty3<1800, "vsum4sbs", int_ppc_altivec_vsum4sbs,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000668 v4i32, v16i8, v4i32>;
669def VSUM4SHS: VX1_Int_Ty3<1608, "vsum4shs", int_ppc_altivec_vsum4shs,
670 v4i32, v8i16, v4i32>;
671def VSUM4UBS: VX1_Int_Ty3<1544, "vsum4ubs", int_ppc_altivec_vsum4ubs,
672 v4i32, v16i8, v4i32>;
Chris Lattner3710fca2006-03-28 02:29:37 +0000673
Ulrich Weigand136ac222013-04-26 16:53:15 +0000674def VNOR : VXForm_1<1284, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000675 "vnor $vD, $vA, $vB", IIC_VecFP,
Ulrich Weigand084ff8e2013-04-03 14:08:13 +0000676 [(set v4i32:$vD, (vnot_ppc (or v4i32:$vA,
677 v4i32:$vB)))]>;
Hal Finkele01d3212014-03-24 15:07:28 +0000678let isCommutable = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +0000679def VOR : VXForm_1<1156, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000680 "vor $vD, $vA, $vB", IIC_VecFP,
Ulrich Weigand084ff8e2013-04-03 14:08:13 +0000681 [(set v4i32:$vD, (or v4i32:$vA, v4i32:$vB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000682def VXOR : VXForm_1<1220, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000683 "vxor $vD, $vA, $vB", IIC_VecFP,
Ulrich Weigand084ff8e2013-04-03 14:08:13 +0000684 [(set v4i32:$vD, (xor v4i32:$vA, v4i32:$vB))]>;
Hal Finkele01d3212014-03-24 15:07:28 +0000685} // isCommutable
Chris Lattner2a85fa12006-03-25 07:51:43 +0000686
Bill Schmidt74b2e722013-03-28 19:27:24 +0000687def VRLB : VX1_Int_Ty< 4, "vrlb", int_ppc_altivec_vrlb, v16i8>;
688def VRLH : VX1_Int_Ty< 68, "vrlh", int_ppc_altivec_vrlh, v8i16>;
689def VRLW : VX1_Int_Ty< 132, "vrlw", int_ppc_altivec_vrlw, v4i32>;
Chris Lattner2f8e2b22006-04-05 01:16:22 +0000690
Bill Schmidt74b2e722013-03-28 19:27:24 +0000691def VSL : VX1_Int_Ty< 452, "vsl" , int_ppc_altivec_vsl, v4i32 >;
692def VSLO : VX1_Int_Ty<1036, "vslo", int_ppc_altivec_vslo, v4i32>;
693
694def VSLB : VX1_Int_Ty< 260, "vslb", int_ppc_altivec_vslb, v16i8>;
695def VSLH : VX1_Int_Ty< 324, "vslh", int_ppc_altivec_vslh, v8i16>;
696def VSLW : VX1_Int_Ty< 388, "vslw", int_ppc_altivec_vslw, v4i32>;
Chris Lattner3710fca2006-03-28 02:29:37 +0000697
Ulrich Weigand136ac222013-04-26 16:53:15 +0000698def VSPLTB : VXForm_1<524, (outs vrrc:$vD), (ins u5imm:$UIMM, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000699 "vspltb $vD, $vB, $UIMM", IIC_VecPerm,
Ulrich Weigand084ff8e2013-04-03 14:08:13 +0000700 [(set v16i8:$vD,
701 (vspltb_shuffle:$UIMM v16i8:$vB, (undef)))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000702def VSPLTH : VXForm_1<588, (outs vrrc:$vD), (ins u5imm:$UIMM, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000703 "vsplth $vD, $vB, $UIMM", IIC_VecPerm,
Ulrich Weigand084ff8e2013-04-03 14:08:13 +0000704 [(set v16i8:$vD,
705 (vsplth_shuffle:$UIMM v16i8:$vB, (undef)))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000706def VSPLTW : VXForm_1<652, (outs vrrc:$vD), (ins u5imm:$UIMM, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000707 "vspltw $vD, $vB, $UIMM", IIC_VecPerm,
Ulrich Weigand084ff8e2013-04-03 14:08:13 +0000708 [(set v16i8:$vD,
709 (vspltw_shuffle:$UIMM v16i8:$vB, (undef)))]>;
Nemanja Ivanovic11049f82016-10-04 06:59:23 +0000710let isCodeGenOnly = 1 in {
711 def VSPLTBs : VXForm_1<524, (outs vrrc:$vD), (ins u5imm:$UIMM, vfrc:$vB),
712 "vspltb $vD, $vB, $UIMM", IIC_VecPerm, []>;
713 def VSPLTHs : VXForm_1<588, (outs vrrc:$vD), (ins u5imm:$UIMM, vfrc:$vB),
714 "vsplth $vD, $vB, $UIMM", IIC_VecPerm, []>;
715}
Chris Lattner2a85fa12006-03-25 07:51:43 +0000716
Bill Schmidt74b2e722013-03-28 19:27:24 +0000717def VSR : VX1_Int_Ty< 708, "vsr" , int_ppc_altivec_vsr, v4i32>;
718def VSRO : VX1_Int_Ty<1100, "vsro" , int_ppc_altivec_vsro, v4i32>;
719
720def VSRAB : VX1_Int_Ty< 772, "vsrab", int_ppc_altivec_vsrab, v16i8>;
721def VSRAH : VX1_Int_Ty< 836, "vsrah", int_ppc_altivec_vsrah, v8i16>;
722def VSRAW : VX1_Int_Ty< 900, "vsraw", int_ppc_altivec_vsraw, v4i32>;
723def VSRB : VX1_Int_Ty< 516, "vsrb" , int_ppc_altivec_vsrb , v16i8>;
724def VSRH : VX1_Int_Ty< 580, "vsrh" , int_ppc_altivec_vsrh , v8i16>;
725def VSRW : VX1_Int_Ty< 644, "vsrw" , int_ppc_altivec_vsrw , v4i32>;
Chris Lattner3710fca2006-03-28 02:29:37 +0000726
727
Ulrich Weigand136ac222013-04-26 16:53:15 +0000728def VSPLTISB : VXForm_3<780, (outs vrrc:$vD), (ins s5imm:$SIMM),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000729 "vspltisb $vD, $SIMM", IIC_VecPerm,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000730 [(set v16i8:$vD, (v16i8 vecspltisb:$SIMM))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000731def VSPLTISH : VXForm_3<844, (outs vrrc:$vD), (ins s5imm:$SIMM),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000732 "vspltish $vD, $SIMM", IIC_VecPerm,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000733 [(set v8i16:$vD, (v8i16 vecspltish:$SIMM))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000734def VSPLTISW : VXForm_3<908, (outs vrrc:$vD), (ins s5imm:$SIMM),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000735 "vspltisw $vD, $SIMM", IIC_VecPerm,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000736 [(set v4i32:$vD, (v4i32 vecspltisw:$SIMM))]>;
Chris Lattner2a85fa12006-03-25 07:51:43 +0000737
Chris Lattner551d3a12006-03-30 23:07:36 +0000738// Vector Pack.
Bill Schmidt74b2e722013-03-28 19:27:24 +0000739def VPKPX : VX1_Int_Ty2<782, "vpkpx", int_ppc_altivec_vpkpx,
740 v8i16, v4i32>;
741def VPKSHSS : VX1_Int_Ty2<398, "vpkshss", int_ppc_altivec_vpkshss,
742 v16i8, v8i16>;
743def VPKSHUS : VX1_Int_Ty2<270, "vpkshus", int_ppc_altivec_vpkshus,
744 v16i8, v8i16>;
745def VPKSWSS : VX1_Int_Ty2<462, "vpkswss", int_ppc_altivec_vpkswss,
Nemanja Ivanovicd389c7a2016-02-05 14:50:29 +0000746 v8i16, v4i32>;
Bill Schmidt74b2e722013-03-28 19:27:24 +0000747def VPKSWUS : VX1_Int_Ty2<334, "vpkswus", int_ppc_altivec_vpkswus,
748 v8i16, v4i32>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000749def VPKUHUM : VXForm_1<14, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000750 "vpkuhum $vD, $vA, $vB", IIC_VecFP,
Ulrich Weigand084ff8e2013-04-03 14:08:13 +0000751 [(set v16i8:$vD,
752 (vpkuhum_shuffle v16i8:$vA, v16i8:$vB))]>;
Bill Schmidt74b2e722013-03-28 19:27:24 +0000753def VPKUHUS : VX1_Int_Ty2<142, "vpkuhus", int_ppc_altivec_vpkuhus,
754 v16i8, v8i16>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000755def VPKUWUM : VXForm_1<78, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000756 "vpkuwum $vD, $vA, $vB", IIC_VecFP,
Ulrich Weigand084ff8e2013-04-03 14:08:13 +0000757 [(set v16i8:$vD,
758 (vpkuwum_shuffle v16i8:$vA, v16i8:$vB))]>;
Bill Schmidt74b2e722013-03-28 19:27:24 +0000759def VPKUWUS : VX1_Int_Ty2<206, "vpkuwus", int_ppc_altivec_vpkuwus,
760 v8i16, v4i32>;
Chris Lattner551d3a12006-03-30 23:07:36 +0000761
762// Vector Unpack.
Bill Schmidt74b2e722013-03-28 19:27:24 +0000763def VUPKHPX : VX2_Int_Ty2<846, "vupkhpx", int_ppc_altivec_vupkhpx,
764 v4i32, v8i16>;
765def VUPKHSB : VX2_Int_Ty2<526, "vupkhsb", int_ppc_altivec_vupkhsb,
766 v8i16, v16i8>;
767def VUPKHSH : VX2_Int_Ty2<590, "vupkhsh", int_ppc_altivec_vupkhsh,
768 v4i32, v8i16>;
769def VUPKLPX : VX2_Int_Ty2<974, "vupklpx", int_ppc_altivec_vupklpx,
770 v4i32, v8i16>;
771def VUPKLSB : VX2_Int_Ty2<654, "vupklsb", int_ppc_altivec_vupklsb,
772 v8i16, v16i8>;
773def VUPKLSH : VX2_Int_Ty2<718, "vupklsh", int_ppc_altivec_vupklsh,
774 v4i32, v8i16>;
Chris Lattner551d3a12006-03-30 23:07:36 +0000775
Chris Lattner2a85fa12006-03-25 07:51:43 +0000776
Chris Lattner793cbcb2006-03-26 04:57:17 +0000777// Altivec Comparisons.
778
Chris Lattner45c70932006-03-31 05:32:57 +0000779class VCMP<bits<10> xo, string asmstr, ValueType Ty>
Hal Finkel3e5a3602013-11-27 23:26:09 +0000780 : VXRForm_1<xo, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB), asmstr,
781 IIC_VecFPCompare,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000782 [(set Ty:$vD, (Ty (PPCvcmp Ty:$vA, Ty:$vB, xo)))]>;
Chris Lattner45c70932006-03-31 05:32:57 +0000783class VCMPo<bits<10> xo, string asmstr, ValueType Ty>
Hal Finkel3e5a3602013-11-27 23:26:09 +0000784 : VXRForm_1<xo, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB), asmstr,
785 IIC_VecFPCompare,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000786 [(set Ty:$vD, (Ty (PPCvcmp_o Ty:$vA, Ty:$vB, xo)))]> {
Chris Lattner95c7adc2006-04-04 17:25:31 +0000787 let Defs = [CR6];
788 let RC = 1;
789}
Chris Lattner45c70932006-03-31 05:32:57 +0000790
791// f32 element comparisons.0
792def VCMPBFP : VCMP <966, "vcmpbfp $vD, $vA, $vB" , v4f32>;
793def VCMPBFPo : VCMPo<966, "vcmpbfp. $vD, $vA, $vB" , v4f32>;
794def VCMPEQFP : VCMP <198, "vcmpeqfp $vD, $vA, $vB" , v4f32>;
795def VCMPEQFPo : VCMPo<198, "vcmpeqfp. $vD, $vA, $vB", v4f32>;
796def VCMPGEFP : VCMP <454, "vcmpgefp $vD, $vA, $vB" , v4f32>;
797def VCMPGEFPo : VCMPo<454, "vcmpgefp. $vD, $vA, $vB", v4f32>;
798def VCMPGTFP : VCMP <710, "vcmpgtfp $vD, $vA, $vB" , v4f32>;
799def VCMPGTFPo : VCMPo<710, "vcmpgtfp. $vD, $vA, $vB", v4f32>;
Chris Lattner793cbcb2006-03-26 04:57:17 +0000800
801// i8 element comparisons.
Chris Lattner45c70932006-03-31 05:32:57 +0000802def VCMPEQUB : VCMP < 6, "vcmpequb $vD, $vA, $vB" , v16i8>;
803def VCMPEQUBo : VCMPo< 6, "vcmpequb. $vD, $vA, $vB", v16i8>;
804def VCMPGTSB : VCMP <774, "vcmpgtsb $vD, $vA, $vB" , v16i8>;
805def VCMPGTSBo : VCMPo<774, "vcmpgtsb. $vD, $vA, $vB", v16i8>;
806def VCMPGTUB : VCMP <518, "vcmpgtub $vD, $vA, $vB" , v16i8>;
807def VCMPGTUBo : VCMPo<518, "vcmpgtub. $vD, $vA, $vB", v16i8>;
Chris Lattner793cbcb2006-03-26 04:57:17 +0000808
809// i16 element comparisons.
Chris Lattner45c70932006-03-31 05:32:57 +0000810def VCMPEQUH : VCMP < 70, "vcmpequh $vD, $vA, $vB" , v8i16>;
811def VCMPEQUHo : VCMPo< 70, "vcmpequh. $vD, $vA, $vB", v8i16>;
812def VCMPGTSH : VCMP <838, "vcmpgtsh $vD, $vA, $vB" , v8i16>;
813def VCMPGTSHo : VCMPo<838, "vcmpgtsh. $vD, $vA, $vB", v8i16>;
814def VCMPGTUH : VCMP <582, "vcmpgtuh $vD, $vA, $vB" , v8i16>;
815def VCMPGTUHo : VCMPo<582, "vcmpgtuh. $vD, $vA, $vB", v8i16>;
Chris Lattner793cbcb2006-03-26 04:57:17 +0000816
817// i32 element comparisons.
Chris Lattner45c70932006-03-31 05:32:57 +0000818def VCMPEQUW : VCMP <134, "vcmpequw $vD, $vA, $vB" , v4i32>;
819def VCMPEQUWo : VCMPo<134, "vcmpequw. $vD, $vA, $vB", v4i32>;
820def VCMPGTSW : VCMP <902, "vcmpgtsw $vD, $vA, $vB" , v4i32>;
821def VCMPGTSWo : VCMPo<902, "vcmpgtsw. $vD, $vA, $vB", v4i32>;
822def VCMPGTUW : VCMP <646, "vcmpgtuw $vD, $vA, $vB" , v4i32>;
823def VCMPGTUWo : VCMPo<646, "vcmpgtuw. $vD, $vA, $vB", v4i32>;
Kit Barton0cfa7b72015-03-03 19:55:45 +0000824
Ulrich Weigand9d2e2022013-07-03 12:51:09 +0000825let isCodeGenOnly = 1 in {
Hal Finkel47150812013-07-11 17:43:32 +0000826def V_SET0B : VXForm_setzero<1220, (outs vrrc:$vD), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000827 "vxor $vD, $vD, $vD", IIC_VecFP,
Hal Finkel47150812013-07-11 17:43:32 +0000828 [(set v16i8:$vD, (v16i8 immAllZerosV))]>;
829def V_SET0H : VXForm_setzero<1220, (outs vrrc:$vD), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000830 "vxor $vD, $vD, $vD", IIC_VecFP,
Hal Finkel47150812013-07-11 17:43:32 +0000831 [(set v8i16:$vD, (v8i16 immAllZerosV))]>;
832def V_SET0 : VXForm_setzero<1220, (outs vrrc:$vD), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000833 "vxor $vD, $vD, $vD", IIC_VecFP,
Ulrich Weigand084ff8e2013-04-03 14:08:13 +0000834 [(set v4i32:$vD, (v4i32 immAllZerosV))]>;
Hal Finkel47150812013-07-11 17:43:32 +0000835
Adhemerval Zanella812410f2012-11-30 13:05:44 +0000836let IMM=-1 in {
Hal Finkel47150812013-07-11 17:43:32 +0000837def V_SETALLONESB : VXForm_3<908, (outs vrrc:$vD), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000838 "vspltisw $vD, -1", IIC_VecFP,
Hal Finkel47150812013-07-11 17:43:32 +0000839 [(set v16i8:$vD, (v16i8 immAllOnesV))]>;
840def V_SETALLONESH : VXForm_3<908, (outs vrrc:$vD), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000841 "vspltisw $vD, -1", IIC_VecFP,
Hal Finkel47150812013-07-11 17:43:32 +0000842 [(set v8i16:$vD, (v8i16 immAllOnesV))]>;
843def V_SETALLONES : VXForm_3<908, (outs vrrc:$vD), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000844 "vspltisw $vD, -1", IIC_VecFP,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000845 [(set v4i32:$vD, (v4i32 immAllOnesV))]>;
Chris Lattner2a85fa12006-03-25 07:51:43 +0000846}
Ulrich Weigand9d2e2022013-07-03 12:51:09 +0000847}
Adhemerval Zanella812410f2012-11-30 13:05:44 +0000848} // VALU Operations.
Chris Lattner2a85fa12006-03-25 07:51:43 +0000849
850//===----------------------------------------------------------------------===//
851// Additional Altivec Patterns
852//
853
Chris Lattner2a85fa12006-03-25 07:51:43 +0000854// Loads.
Chris Lattner868a75b2006-06-20 00:39:56 +0000855def : Pat<(v4i32 (load xoaddr:$src)), (LVX xoaddr:$src)>;
Chris Lattner2a85fa12006-03-25 07:51:43 +0000856
857// Stores.
Bill Schmidt74b2e722013-03-28 19:27:24 +0000858def : Pat<(store v4i32:$rS, xoaddr:$dst),
859 (STVX $rS, xoaddr:$dst)>;
Chris Lattner2a85fa12006-03-25 07:51:43 +0000860
861// Bit conversions.
862def : Pat<(v16i8 (bitconvert (v8i16 VRRC:$src))), (v16i8 VRRC:$src)>;
863def : Pat<(v16i8 (bitconvert (v4i32 VRRC:$src))), (v16i8 VRRC:$src)>;
864def : Pat<(v16i8 (bitconvert (v4f32 VRRC:$src))), (v16i8 VRRC:$src)>;
Bill Schmidtfe88b182015-02-03 21:58:23 +0000865def : Pat<(v16i8 (bitconvert (v2i64 VRRC:$src))), (v16i8 VRRC:$src)>;
Kit Bartond4eb73c2015-05-05 16:10:44 +0000866def : Pat<(v16i8 (bitconvert (v1i128 VRRC:$src))), (v16i8 VRRC:$src)>;
Chris Lattner2a85fa12006-03-25 07:51:43 +0000867
868def : Pat<(v8i16 (bitconvert (v16i8 VRRC:$src))), (v8i16 VRRC:$src)>;
869def : Pat<(v8i16 (bitconvert (v4i32 VRRC:$src))), (v8i16 VRRC:$src)>;
870def : Pat<(v8i16 (bitconvert (v4f32 VRRC:$src))), (v8i16 VRRC:$src)>;
Bill Schmidtfe88b182015-02-03 21:58:23 +0000871def : Pat<(v8i16 (bitconvert (v2i64 VRRC:$src))), (v8i16 VRRC:$src)>;
Kit Bartond4eb73c2015-05-05 16:10:44 +0000872def : Pat<(v8i16 (bitconvert (v1i128 VRRC:$src))), (v8i16 VRRC:$src)>;
Chris Lattner2a85fa12006-03-25 07:51:43 +0000873
874def : Pat<(v4i32 (bitconvert (v16i8 VRRC:$src))), (v4i32 VRRC:$src)>;
875def : Pat<(v4i32 (bitconvert (v8i16 VRRC:$src))), (v4i32 VRRC:$src)>;
876def : Pat<(v4i32 (bitconvert (v4f32 VRRC:$src))), (v4i32 VRRC:$src)>;
Bill Schmidtfe88b182015-02-03 21:58:23 +0000877def : Pat<(v4i32 (bitconvert (v2i64 VRRC:$src))), (v4i32 VRRC:$src)>;
Kit Bartond4eb73c2015-05-05 16:10:44 +0000878def : Pat<(v4i32 (bitconvert (v1i128 VRRC:$src))), (v4i32 VRRC:$src)>;
Chris Lattner2a85fa12006-03-25 07:51:43 +0000879
880def : Pat<(v4f32 (bitconvert (v16i8 VRRC:$src))), (v4f32 VRRC:$src)>;
881def : Pat<(v4f32 (bitconvert (v8i16 VRRC:$src))), (v4f32 VRRC:$src)>;
882def : Pat<(v4f32 (bitconvert (v4i32 VRRC:$src))), (v4f32 VRRC:$src)>;
Bill Schmidtfe88b182015-02-03 21:58:23 +0000883def : Pat<(v4f32 (bitconvert (v2i64 VRRC:$src))), (v4f32 VRRC:$src)>;
Kit Bartond4eb73c2015-05-05 16:10:44 +0000884def : Pat<(v4f32 (bitconvert (v1i128 VRRC:$src))), (v4f32 VRRC:$src)>;
Bill Schmidtfe88b182015-02-03 21:58:23 +0000885
886def : Pat<(v2i64 (bitconvert (v16i8 VRRC:$src))), (v2i64 VRRC:$src)>;
887def : Pat<(v2i64 (bitconvert (v8i16 VRRC:$src))), (v2i64 VRRC:$src)>;
888def : Pat<(v2i64 (bitconvert (v4i32 VRRC:$src))), (v2i64 VRRC:$src)>;
889def : Pat<(v2i64 (bitconvert (v4f32 VRRC:$src))), (v2i64 VRRC:$src)>;
Kit Bartond4eb73c2015-05-05 16:10:44 +0000890def : Pat<(v2i64 (bitconvert (v1i128 VRRC:$src))), (v2i64 VRRC:$src)>;
891
892def : Pat<(v1i128 (bitconvert (v16i8 VRRC:$src))), (v1i128 VRRC:$src)>;
893def : Pat<(v1i128 (bitconvert (v8i16 VRRC:$src))), (v1i128 VRRC:$src)>;
894def : Pat<(v1i128 (bitconvert (v4i32 VRRC:$src))), (v1i128 VRRC:$src)>;
895def : Pat<(v1i128 (bitconvert (v4f32 VRRC:$src))), (v1i128 VRRC:$src)>;
896def : Pat<(v1i128 (bitconvert (v2i64 VRRC:$src))), (v1i128 VRRC:$src)>;
Chris Lattner2a85fa12006-03-25 07:51:43 +0000897
Chris Lattner1d338192006-04-06 18:26:28 +0000898// Shuffles.
899
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000900// Match vsldoi(x,x), vpkuwum(x,x), vpkuhum(x,x)
Bill Schmidt74b2e722013-03-28 19:27:24 +0000901def:Pat<(vsldoi_unary_shuffle:$in v16i8:$vA, undef),
Ulrich Weigand084ff8e2013-04-03 14:08:13 +0000902 (VSLDOI $vA, $vA, (VSLDOI_unary_get_imm $in))>;
Bill Schmidt74b2e722013-03-28 19:27:24 +0000903def:Pat<(vpkuwum_unary_shuffle v16i8:$vA, undef),
904 (VPKUWUM $vA, $vA)>;
905def:Pat<(vpkuhum_unary_shuffle v16i8:$vA, undef),
906 (VPKUHUM $vA, $vA)>;
Chris Lattner1d338192006-04-06 18:26:28 +0000907
Bill Schmidt42a69362014-08-05 20:47:25 +0000908// Match vsldoi(y,x), vpkuwum(y,x), vpkuhum(y,x), i.e., swapped operands.
909// These fragments are matched for little-endian, where the inputs must
910// be swapped for correct semantics.
911def:Pat<(vsldoi_swapped_shuffle:$in v16i8:$vA, v16i8:$vB),
912 (VSLDOI $vB, $vA, (VSLDOI_swapped_get_imm $in))>;
Ulrich Weigandcc9909b2014-08-04 13:53:40 +0000913def:Pat<(vpkuwum_swapped_shuffle v16i8:$vA, v16i8:$vB),
914 (VPKUWUM $vB, $vA)>;
915def:Pat<(vpkuhum_swapped_shuffle v16i8:$vA, v16i8:$vB),
916 (VPKUHUM $vB, $vA)>;
917
Chris Lattnerf38e0332006-04-06 22:02:42 +0000918// Match vmrg*(x,x)
Bill Schmidt74b2e722013-03-28 19:27:24 +0000919def:Pat<(vmrglb_unary_shuffle v16i8:$vA, undef),
920 (VMRGLB $vA, $vA)>;
921def:Pat<(vmrglh_unary_shuffle v16i8:$vA, undef),
922 (VMRGLH $vA, $vA)>;
923def:Pat<(vmrglw_unary_shuffle v16i8:$vA, undef),
924 (VMRGLW $vA, $vA)>;
925def:Pat<(vmrghb_unary_shuffle v16i8:$vA, undef),
926 (VMRGHB $vA, $vA)>;
927def:Pat<(vmrghh_unary_shuffle v16i8:$vA, undef),
928 (VMRGHH $vA, $vA)>;
929def:Pat<(vmrghw_unary_shuffle v16i8:$vA, undef),
930 (VMRGHW $vA, $vA)>;
Chris Lattnerf38e0332006-04-06 22:02:42 +0000931
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +0000932// Match vmrg*(y,x), i.e., swapped operands. These fragments
933// are matched for little-endian, where the inputs must be
934// swapped for correct semantics.
935def:Pat<(vmrglb_swapped_shuffle v16i8:$vA, v16i8:$vB),
936 (VMRGLB $vB, $vA)>;
937def:Pat<(vmrglh_swapped_shuffle v16i8:$vA, v16i8:$vB),
938 (VMRGLH $vB, $vA)>;
939def:Pat<(vmrglw_swapped_shuffle v16i8:$vA, v16i8:$vB),
940 (VMRGLW $vB, $vA)>;
941def:Pat<(vmrghb_swapped_shuffle v16i8:$vA, v16i8:$vB),
942 (VMRGHB $vB, $vA)>;
943def:Pat<(vmrghh_swapped_shuffle v16i8:$vA, v16i8:$vB),
944 (VMRGHH $vB, $vA)>;
945def:Pat<(vmrghw_swapped_shuffle v16i8:$vA, v16i8:$vB),
946 (VMRGHW $vB, $vA)>;
947
Chris Lattnerb3617be2006-03-25 22:16:05 +0000948// Logical Operations
Ulrich Weigand084ff8e2013-04-03 14:08:13 +0000949def : Pat<(vnot_ppc v4i32:$vA), (VNOR $vA, $vA)>;
Chris Lattner873202f2006-04-15 23:45:24 +0000950
Ulrich Weigand084ff8e2013-04-03 14:08:13 +0000951def : Pat<(vnot_ppc (or v4i32:$A, v4i32:$B)),
Bill Schmidt74b2e722013-03-28 19:27:24 +0000952 (VNOR $A, $B)>;
Ulrich Weigand084ff8e2013-04-03 14:08:13 +0000953def : Pat<(and v4i32:$A, (vnot_ppc v4i32:$B)),
Bill Schmidt74b2e722013-03-28 19:27:24 +0000954 (VANDC $A, $B)>;
Chris Lattner873202f2006-04-15 23:45:24 +0000955
Bill Schmidt74b2e722013-03-28 19:27:24 +0000956def : Pat<(fmul v4f32:$vA, v4f32:$vB),
957 (VMADDFP $vA, $vB,
Adhemerval Zanella812410f2012-11-30 13:05:44 +0000958 (v4i32 (VSLW (V_SETALLONES), (V_SETALLONES))))>;
Chris Lattner2a85fa12006-03-25 07:51:43 +0000959
960// Fused multiply add and multiply sub for packed float. These are represented
961// separately from the real instructions above, for operations that must have
962// the additional precision, such as Newton-Rhapson (used by divide, sqrt)
Bill Schmidt74b2e722013-03-28 19:27:24 +0000963def : Pat<(PPCvmaddfp v4f32:$A, v4f32:$B, v4f32:$C),
964 (VMADDFP $A, $B, $C)>;
965def : Pat<(PPCvnmsubfp v4f32:$A, v4f32:$B, v4f32:$C),
966 (VNMSUBFP $A, $B, $C)>;
Chris Lattner2a85fa12006-03-25 07:51:43 +0000967
Bill Schmidt74b2e722013-03-28 19:27:24 +0000968def : Pat<(int_ppc_altivec_vmaddfp v4f32:$A, v4f32:$B, v4f32:$C),
969 (VMADDFP $A, $B, $C)>;
970def : Pat<(int_ppc_altivec_vnmsubfp v4f32:$A, v4f32:$B, v4f32:$C),
971 (VNMSUBFP $A, $B, $C)>;
Chris Lattner2a85fa12006-03-25 07:51:43 +0000972
Ulrich Weigand084ff8e2013-04-03 14:08:13 +0000973def : Pat<(PPCvperm v16i8:$vA, v16i8:$vB, v16i8:$vC),
Bill Schmidt74b2e722013-03-28 19:27:24 +0000974 (VPERM $vA, $vB, $vC)>;
Eli Friedmanbe1bb0f2009-06-07 01:07:55 +0000975
Hal Finkel2e103312013-04-03 04:01:11 +0000976def : Pat<(PPCfre v4f32:$A), (VREFP $A)>;
977def : Pat<(PPCfrsqrte v4f32:$A), (VRSQRTEFP $A)>;
978
Eli Friedmanbe1bb0f2009-06-07 01:07:55 +0000979// Vector shifts
Bill Schmidt74b2e722013-03-28 19:27:24 +0000980def : Pat<(v16i8 (shl v16i8:$vA, v16i8:$vB)),
981 (v16i8 (VSLB $vA, $vB))>;
982def : Pat<(v8i16 (shl v8i16:$vA, v8i16:$vB)),
983 (v8i16 (VSLH $vA, $vB))>;
984def : Pat<(v4i32 (shl v4i32:$vA, v4i32:$vB)),
985 (v4i32 (VSLW $vA, $vB))>;
Eli Friedmanbe1bb0f2009-06-07 01:07:55 +0000986
Bill Schmidt74b2e722013-03-28 19:27:24 +0000987def : Pat<(v16i8 (srl v16i8:$vA, v16i8:$vB)),
988 (v16i8 (VSRB $vA, $vB))>;
989def : Pat<(v8i16 (srl v8i16:$vA, v8i16:$vB)),
990 (v8i16 (VSRH $vA, $vB))>;
991def : Pat<(v4i32 (srl v4i32:$vA, v4i32:$vB)),
992 (v4i32 (VSRW $vA, $vB))>;
Eli Friedmanbe1bb0f2009-06-07 01:07:55 +0000993
Bill Schmidt74b2e722013-03-28 19:27:24 +0000994def : Pat<(v16i8 (sra v16i8:$vA, v16i8:$vB)),
995 (v16i8 (VSRAB $vA, $vB))>;
996def : Pat<(v8i16 (sra v8i16:$vA, v8i16:$vB)),
997 (v8i16 (VSRAH $vA, $vB))>;
998def : Pat<(v4i32 (sra v4i32:$vA, v4i32:$vB)),
999 (v4i32 (VSRAW $vA, $vB))>;
Adhemerval Zanella5c6e0842012-10-08 17:27:24 +00001000
1001// Float to integer and integer to float conversions
Bill Schmidt74b2e722013-03-28 19:27:24 +00001002def : Pat<(v4i32 (fp_to_sint v4f32:$vA)),
1003 (VCTSXS_0 $vA)>;
1004def : Pat<(v4i32 (fp_to_uint v4f32:$vA)),
1005 (VCTUXS_0 $vA)>;
1006def : Pat<(v4f32 (sint_to_fp v4i32:$vA)),
1007 (VCFSX_0 $vA)>;
1008def : Pat<(v4f32 (uint_to_fp v4i32:$vA)),
1009 (VCFUX_0 $vA)>;
Adhemerval Zanellabdface52012-11-15 20:56:03 +00001010
1011// Floating-point rounding
Bill Schmidt74b2e722013-03-28 19:27:24 +00001012def : Pat<(v4f32 (ffloor v4f32:$vA)),
1013 (VRFIM $vA)>;
1014def : Pat<(v4f32 (fceil v4f32:$vA)),
1015 (VRFIP $vA)>;
1016def : Pat<(v4f32 (ftrunc v4f32:$vA)),
1017 (VRFIZ $vA)>;
1018def : Pat<(v4f32 (fnearbyint v4f32:$vA)),
1019 (VRFIN $vA)>;
Hal Finkelb0fac422013-03-15 13:21:21 +00001020
1021} // end HasAltivec
1022
Bill Schmidtfe88b182015-02-03 21:58:23 +00001023def HasP8Altivec : Predicate<"PPCSubTarget->hasP8Altivec()">;
Nemanja Ivanovice8effe12015-03-04 20:44:33 +00001024def HasP8Crypto : Predicate<"PPCSubTarget->hasP8Crypto()">;
Bill Schmidtfe88b182015-02-03 21:58:23 +00001025let Predicates = [HasP8Altivec] in {
Bill Schmidt433b1c32015-02-05 15:24:47 +00001026
Kit Barton0cfa7b72015-03-03 19:55:45 +00001027let isCommutable = 1 in {
1028def VMULESW : VX1_Int_Ty2<904, "vmulesw", int_ppc_altivec_vmulesw,
1029 v2i64, v4i32>;
1030def VMULEUW : VX1_Int_Ty2<648, "vmuleuw", int_ppc_altivec_vmuleuw,
1031 v2i64, v4i32>;
1032def VMULOSW : VX1_Int_Ty2<392, "vmulosw", int_ppc_altivec_vmulosw,
1033 v2i64, v4i32>;
1034def VMULOUW : VX1_Int_Ty2<136, "vmulouw", int_ppc_altivec_vmulouw,
1035 v2i64, v4i32>;
Kit Barton20d39812015-03-10 19:49:38 +00001036def VMULUWM : VXForm_1<137, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
1037 "vmuluwm $vD, $vA, $vB", IIC_VecGeneral,
1038 [(set v4i32:$vD, (mul v4i32:$vA, v4i32:$vB))]>;
Kit Barton0cfa7b72015-03-03 19:55:45 +00001039def VMAXSD : VX1_Int_Ty<450, "vmaxsd", int_ppc_altivec_vmaxsd, v2i64>;
1040def VMAXUD : VX1_Int_Ty<194, "vmaxud", int_ppc_altivec_vmaxud, v2i64>;
1041def VMINSD : VX1_Int_Ty<962, "vminsd", int_ppc_altivec_vminsd, v2i64>;
Bill Schmidt17235252015-03-18 22:13:03 +00001042def VMINUD : VX1_Int_Ty<706, "vminud", int_ppc_altivec_vminud, v2i64>;
Kit Barton0cfa7b72015-03-03 19:55:45 +00001043} // isCommutable
1044
Kit Barton13894c72015-06-25 15:17:40 +00001045// Vector merge
1046def VMRGEW : VXForm_1<1932, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
1047 "vmrgew $vD, $vA, $vB", IIC_VecFP,
1048 [(set v16i8:$vD, (vmrgew_shuffle v16i8:$vA, v16i8:$vB))]>;
1049def VMRGOW : VXForm_1<1676, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
1050 "vmrgow $vD, $vA, $vB", IIC_VecFP,
1051 [(set v16i8:$vD, (vmrgow_shuffle v16i8:$vA, v16i8:$vB))]>;
1052
1053// Match vmrgew(x,x) and vmrgow(x,x)
1054def:Pat<(vmrgew_unary_shuffle v16i8:$vA, undef),
1055 (VMRGEW $vA, $vA)>;
1056def:Pat<(vmrgow_unary_shuffle v16i8:$vA, undef),
1057 (VMRGOW $vA, $vA)>;
1058
1059// Match vmrgew(y,x) and vmrgow(y,x), i.e., swapped operands. These fragments
1060// are matched for little-endian, where the inputs must be swapped for correct
1061// semantics.w
1062def:Pat<(vmrgew_swapped_shuffle v16i8:$vA, v16i8:$vB),
1063 (VMRGEW $vB, $vA)>;
1064def:Pat<(vmrgow_swapped_shuffle v16i8:$vA, v16i8:$vB),
1065 (VMRGOW $vB, $vA)>;
1066
1067
Kit Bartone48b1e12015-03-05 16:24:38 +00001068// Vector shifts
Kit Barton0cfa7b72015-03-03 19:55:45 +00001069def VRLD : VX1_Int_Ty<196, "vrld", int_ppc_altivec_vrld, v2i64>;
Kit Bartone48b1e12015-03-05 16:24:38 +00001070def VSLD : VXForm_1<1476, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
1071 "vsld $vD, $vA, $vB", IIC_VecGeneral,
1072 [(set v2i64:$vD, (shl v2i64:$vA, v2i64:$vB))]>;
1073def VSRD : VXForm_1<1732, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
1074 "vsrd $vD, $vA, $vB", IIC_VecGeneral,
1075 [(set v2i64:$vD, (srl v2i64:$vA, v2i64:$vB))]>;
1076def VSRAD : VXForm_1<964, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
1077 "vsrad $vD, $vA, $vB", IIC_VecGeneral,
1078 [(set v2i64:$vD, (sra v2i64:$vA, v2i64:$vB))]>;
Kit Barton0cfa7b72015-03-03 19:55:45 +00001079
1080// Vector Integer Arithmetic Instructions
1081let isCommutable = 1 in {
1082def VADDUDM : VXForm_1<192, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
1083 "vaddudm $vD, $vA, $vB", IIC_VecGeneral,
1084 [(set v2i64:$vD, (add v2i64:$vA, v2i64:$vB))]>;
Kit Barton66460332015-05-25 15:49:26 +00001085def VADDUQM : VXForm_1<256, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
1086 "vadduqm $vD, $vA, $vB", IIC_VecGeneral,
1087 [(set v1i128:$vD, (add v1i128:$vA, v1i128:$vB))]>;
Kit Barton0cfa7b72015-03-03 19:55:45 +00001088} // isCommutable
1089
Kit Barton66460332015-05-25 15:49:26 +00001090// Vector Quadword Add
1091def VADDEUQM : VA1a_Int_Ty<60, "vaddeuqm", int_ppc_altivec_vaddeuqm, v1i128>;
1092def VADDCUQ : VX1_Int_Ty<320, "vaddcuq", int_ppc_altivec_vaddcuq, v1i128>;
1093def VADDECUQ : VA1a_Int_Ty<61, "vaddecuq", int_ppc_altivec_vaddecuq, v1i128>;
1094
1095// Vector Doubleword Subtract
Kit Barton0cfa7b72015-03-03 19:55:45 +00001096def VSUBUDM : VXForm_1<1216, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
1097 "vsubudm $vD, $vA, $vB", IIC_VecGeneral,
1098 [(set v2i64:$vD, (sub v2i64:$vA, v2i64:$vB))]>;
1099
Kit Barton66460332015-05-25 15:49:26 +00001100// Vector Quadword Subtract
1101def VSUBUQM : VXForm_1<1280, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
1102 "vsubuqm $vD, $vA, $vB", IIC_VecGeneral,
1103 [(set v1i128:$vD, (sub v1i128:$vA, v1i128:$vB))]>;
1104def VSUBEUQM : VA1a_Int_Ty<62, "vsubeuqm", int_ppc_altivec_vsubeuqm, v1i128>;
1105def VSUBCUQ : VX1_Int_Ty<1344, "vsubcuq", int_ppc_altivec_vsubcuq, v1i128>;
1106def VSUBECUQ : VA1a_Int_Ty<63, "vsubecuq", int_ppc_altivec_vsubecuq, v1i128>;
1107
Bill Schmidt433b1c32015-02-05 15:24:47 +00001108// Count Leading Zeros
1109def VCLZB : VXForm_2<1794, (outs vrrc:$vD), (ins vrrc:$vB),
1110 "vclzb $vD, $vB", IIC_VecGeneral,
1111 [(set v16i8:$vD, (ctlz v16i8:$vB))]>;
1112def VCLZH : VXForm_2<1858, (outs vrrc:$vD), (ins vrrc:$vB),
1113 "vclzh $vD, $vB", IIC_VecGeneral,
1114 [(set v8i16:$vD, (ctlz v8i16:$vB))]>;
1115def VCLZW : VXForm_2<1922, (outs vrrc:$vD), (ins vrrc:$vB),
1116 "vclzw $vD, $vB", IIC_VecGeneral,
1117 [(set v4i32:$vD, (ctlz v4i32:$vB))]>;
1118def VCLZD : VXForm_2<1986, (outs vrrc:$vD), (ins vrrc:$vB),
1119 "vclzd $vD, $vB", IIC_VecGeneral,
1120 [(set v2i64:$vD, (ctlz v2i64:$vB))]>;
1121
Bill Schmidtfe88b182015-02-03 21:58:23 +00001122// Population Count
1123def VPOPCNTB : VXForm_2<1795, (outs vrrc:$vD), (ins vrrc:$vB),
1124 "vpopcntb $vD, $vB", IIC_VecGeneral,
1125 [(set v16i8:$vD, (ctpop v16i8:$vB))]>;
1126def VPOPCNTH : VXForm_2<1859, (outs vrrc:$vD), (ins vrrc:$vB),
1127 "vpopcnth $vD, $vB", IIC_VecGeneral,
1128 [(set v8i16:$vD, (ctpop v8i16:$vB))]>;
1129def VPOPCNTW : VXForm_2<1923, (outs vrrc:$vD), (ins vrrc:$vB),
1130 "vpopcntw $vD, $vB", IIC_VecGeneral,
1131 [(set v4i32:$vD, (ctpop v4i32:$vB))]>;
1132def VPOPCNTD : VXForm_2<1987, (outs vrrc:$vD), (ins vrrc:$vB),
1133 "vpopcntd $vD, $vB", IIC_VecGeneral,
1134 [(set v2i64:$vD, (ctpop v2i64:$vB))]>;
Kit Barton0b0cdb12015-02-09 17:03:18 +00001135
1136let isCommutable = 1 in {
Kit Barton0b0cdb12015-02-09 17:03:18 +00001137// FIXME: Use AddedComplexity > 400 to ensure these patterns match before the
1138// VSX equivalents. We need to fix this up at some point. Two possible
1139// solutions for this problem:
1140// 1. Disable Altivec patterns that compete with VSX patterns using the
1141// !HasVSX predicate. This essentially favours VSX over Altivec, in
1142// hopes of reducing register pressure (larger register set using VSX
1143// instructions than VMX instructions)
1144// 2. Employ a more disciplined use of AddedComplexity, which would provide
1145// more fine-grained control than option 1. This would be beneficial
1146// if we find situations where Altivec is really preferred over VSX.
1147def VEQV : VXForm_1<1668, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
1148 "veqv $vD, $vA, $vB", IIC_VecGeneral,
1149 [(set v4i32:$vD, (vnot_ppc (xor v4i32:$vA, v4i32:$vB)))]>;
1150def VNAND : VXForm_1<1412, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
1151 "vnand $vD, $vA, $vB", IIC_VecGeneral,
1152 [(set v4i32:$vD, (vnot_ppc (and v4i32:$vA, v4i32:$vB)))]>;
Kit Barton263edb92015-02-20 15:54:58 +00001153} // isCommutable
1154
Kit Barton0b0cdb12015-02-09 17:03:18 +00001155def VORC : VXForm_1<1348, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
1156 "vorc $vD, $vA, $vB", IIC_VecGeneral,
1157 [(set v4i32:$vD, (or v4i32:$vA,
1158 (vnot_ppc v4i32:$vB)))]>;
Kit Barton0cfa7b72015-03-03 19:55:45 +00001159
1160// i64 element comparisons.
1161def VCMPEQUD : VCMP <199, "vcmpequd $vD, $vA, $vB" , v2i64>;
1162def VCMPEQUDo : VCMPo<199, "vcmpequd. $vD, $vA, $vB", v2i64>;
1163def VCMPGTSD : VCMP <967, "vcmpgtsd $vD, $vA, $vB" , v2i64>;
1164def VCMPGTSDo : VCMPo<967, "vcmpgtsd. $vD, $vA, $vB", v2i64>;
1165def VCMPGTUD : VCMP <711, "vcmpgtud $vD, $vA, $vB" , v2i64>;
1166def VCMPGTUDo : VCMPo<711, "vcmpgtud. $vD, $vA, $vB", v2i64>;
1167
Nemanja Ivanovice8effe12015-03-04 20:44:33 +00001168// The cryptography instructions that do not require Category:Vector.Crypto
1169def VPMSUMB : VX1_Int_Ty<1032, "vpmsumb",
1170 int_ppc_altivec_crypto_vpmsumb, v16i8>;
1171def VPMSUMH : VX1_Int_Ty<1096, "vpmsumh",
1172 int_ppc_altivec_crypto_vpmsumh, v8i16>;
1173def VPMSUMW : VX1_Int_Ty<1160, "vpmsumw",
1174 int_ppc_altivec_crypto_vpmsumw, v4i32>;
1175def VPMSUMD : VX1_Int_Ty<1224, "vpmsumd",
1176 int_ppc_altivec_crypto_vpmsumd, v2i64>;
1177def VPERMXOR : VA1a_Int_Ty<45, "vpermxor",
1178 int_ppc_altivec_crypto_vpermxor, v16i8>;
1179
Bill Schmidt5ed84cd2015-05-16 01:02:12 +00001180// Vector doubleword integer pack and unpack.
1181def VPKSDSS : VX1_Int_Ty2<1486, "vpksdss", int_ppc_altivec_vpksdss,
1182 v4i32, v2i64>;
1183def VPKSDUS : VX1_Int_Ty2<1358, "vpksdus", int_ppc_altivec_vpksdus,
1184 v4i32, v2i64>;
1185def VPKUDUM : VXForm_1<1102, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
1186 "vpkudum $vD, $vA, $vB", IIC_VecFP,
1187 [(set v16i8:$vD,
1188 (vpkudum_shuffle v16i8:$vA, v16i8:$vB))]>;
1189def VPKUDUS : VX1_Int_Ty2<1230, "vpkudus", int_ppc_altivec_vpkudus,
1190 v4i32, v2i64>;
1191def VUPKHSW : VX2_Int_Ty2<1614, "vupkhsw", int_ppc_altivec_vupkhsw,
1192 v2i64, v4i32>;
1193def VUPKLSW : VX2_Int_Ty2<1742, "vupklsw", int_ppc_altivec_vupklsw,
1194 v2i64, v4i32>;
1195
1196// Shuffle patterns for unary and swapped (LE) vector pack modulo.
1197def:Pat<(vpkudum_unary_shuffle v16i8:$vA, undef),
1198 (VPKUDUM $vA, $vA)>;
1199def:Pat<(vpkudum_swapped_shuffle v16i8:$vA, v16i8:$vB),
1200 (VPKUDUM $vB, $vA)>;
1201
Nemanja Ivanovicea1db8a2015-06-11 06:21:25 +00001202def VGBBD : VX2_Int_Ty2<1292, "vgbbd", int_ppc_altivec_vgbbd, v16i8, v16i8>;
1203def VBPERMQ : VX1_Int_Ty2<1356, "vbpermq", int_ppc_altivec_vbpermq,
1204 v2i64, v16i8>;
Bill Schmidtfe88b182015-02-03 21:58:23 +00001205} // end HasP8Altivec
Nemanja Ivanovice8effe12015-03-04 20:44:33 +00001206
1207// Crypto instructions (from builtins)
1208let Predicates = [HasP8Crypto] in {
1209def VSHASIGMAW : VXCR_Int_Ty<1666, "vshasigmaw",
1210 int_ppc_altivec_crypto_vshasigmaw, v4i32>;
1211def VSHASIGMAD : VXCR_Int_Ty<1730, "vshasigmad",
1212 int_ppc_altivec_crypto_vshasigmad, v2i64>;
1213def VCIPHER : VX1_Int_Ty<1288, "vcipher", int_ppc_altivec_crypto_vcipher,
1214 v2i64>;
1215def VCIPHERLAST : VX1_Int_Ty<1289, "vcipherlast",
1216 int_ppc_altivec_crypto_vcipherlast, v2i64>;
1217def VNCIPHER : VX1_Int_Ty<1352, "vncipher",
1218 int_ppc_altivec_crypto_vncipher, v2i64>;
1219def VNCIPHERLAST : VX1_Int_Ty<1353, "vncipherlast",
1220 int_ppc_altivec_crypto_vncipherlast, v2i64>;
1221def VSBOX : VXBX_Int_Ty<1480, "vsbox", int_ppc_altivec_crypto_vsbox, v2i64>;
1222} // HasP8Crypto
Kit Bartone7256692016-03-01 20:51:57 +00001223
1224// The following altivec instructions were introduced in Power ISA 3.0
1225def HasP9Altivec : Predicate<"PPCSubTarget->hasP9Altivec()">;
1226let Predicates = [HasP9Altivec] in {
1227
Kit Bartone7256692016-03-01 20:51:57 +00001228// i8 element comparisons.
Nemanja Ivanovic6f22b412016-09-27 08:42:12 +00001229def VCMPNEB : VCMP < 7, "vcmpneb $vD, $vA, $vB" , v16i8>;
1230def VCMPNEBo : VCMPo < 7, "vcmpneb. $vD, $vA, $vB" , v16i8>;
1231def VCMPNEZB : VCMP <263, "vcmpnezb $vD, $vA, $vB" , v16i8>;
1232def VCMPNEZBo : VCMPo<263, "vcmpnezb. $vD, $vA, $vB", v16i8>;
Kit Bartone7256692016-03-01 20:51:57 +00001233
1234// i16 element comparisons.
Nemanja Ivanovic6f22b412016-09-27 08:42:12 +00001235def VCMPNEH : VCMP < 71, "vcmpneh $vD, $vA, $vB" , v8i16>;
1236def VCMPNEHo : VCMPo< 71, "vcmpneh. $vD, $vA, $vB" , v8i16>;
1237def VCMPNEZH : VCMP <327, "vcmpnezh $vD, $vA, $vB" , v8i16>;
1238def VCMPNEZHo : VCMPo<327, "vcmpnezh. $vD, $vA, $vB", v8i16>;
Kit Bartone7256692016-03-01 20:51:57 +00001239
1240// i32 element comparisons.
Nemanja Ivanovic6f22b412016-09-27 08:42:12 +00001241def VCMPNEW : VCMP <135, "vcmpnew $vD, $vA, $vB" , v4i32>;
1242def VCMPNEWo : VCMPo<135, "vcmpnew. $vD, $vA, $vB" , v4i32>;
1243def VCMPNEZW : VCMP <391, "vcmpnezw $vD, $vA, $vB" , v4i32>;
1244def VCMPNEZWo : VCMPo<391, "vcmpnezw. $vD, $vA, $vB", v4i32>;
Kit Bartone7256692016-03-01 20:51:57 +00001245
1246// VX-Form: [PO VRT / UIM VRB XO].
1247// We use VXForm_1 to implement it, that is, we use "VRA" (5 bit) to represent
1248// "/ UIM" (1 + 4 bit)
1249class VX1_VT5_UIM5_VB5<bits<11> xo, string opc, list<dag> pattern>
1250 : VXForm_1<xo, (outs vrrc:$vD), (ins u4imm:$UIMM, vrrc:$vB),
1251 !strconcat(opc, " $vD, $vB, $UIMM"), IIC_VecGeneral, pattern>;
1252
1253class VX1_RT5_RA5_VB5<bits<11> xo, string opc, list<dag> pattern>
1254 : VXForm_1<xo, (outs g8rc:$rD), (ins g8rc:$rA, vrrc:$vB),
1255 !strconcat(opc, " $rD, $rA, $vB"), IIC_VecGeneral, pattern>;
1256
1257// Vector Extract Unsigned
1258def VEXTRACTUB : VX1_VT5_UIM5_VB5<525, "vextractub", []>;
1259def VEXTRACTUH : VX1_VT5_UIM5_VB5<589, "vextractuh", []>;
1260def VEXTRACTUW : VX1_VT5_UIM5_VB5<653, "vextractuw", []>;
1261def VEXTRACTD : VX1_VT5_UIM5_VB5<717, "vextractd" , []>;
1262
1263// Vector Extract Unsigned Byte/Halfword/Word Left/Right-Indexed
1264def VEXTUBLX : VX1_RT5_RA5_VB5<1549, "vextublx", []>;
1265def VEXTUBRX : VX1_RT5_RA5_VB5<1805, "vextubrx", []>;
1266def VEXTUHLX : VX1_RT5_RA5_VB5<1613, "vextuhlx", []>;
1267def VEXTUHRX : VX1_RT5_RA5_VB5<1869, "vextuhrx", []>;
1268def VEXTUWLX : VX1_RT5_RA5_VB5<1677, "vextuwlx", []>;
1269def VEXTUWRX : VX1_RT5_RA5_VB5<1933, "vextuwrx", []>;
1270
1271// Vector Insert Element Instructions
1272def VINSERTB : VX1_VT5_UIM5_VB5<781, "vinsertb", []>;
1273def VINSERTH : VX1_VT5_UIM5_VB5<845, "vinserth", []>;
1274def VINSERTW : VX1_VT5_UIM5_VB5<909, "vinsertw", []>;
1275def VINSERTD : VX1_VT5_UIM5_VB5<973, "vinsertd", []>;
Chuang-Yu Cheng065969e2016-03-26 05:46:11 +00001276
1277class VX_VT5_EO5_VB5<bits<11> xo, bits<5> eo, string opc, list<dag> pattern>
1278 : VXForm_RD5_XO5_RS5<xo, eo, (outs vrrc:$vD), (ins vrrc:$vB),
1279 !strconcat(opc, " $vD, $vB"), IIC_VecGeneral, pattern>;
Nemanja Ivanovic11049f82016-10-04 06:59:23 +00001280class VX_VT5_EO5_VB5s<bits<11> xo, bits<5> eo, string opc, list<dag> pattern>
1281 : VXForm_RD5_XO5_RS5<xo, eo, (outs vfrc:$vD), (ins vfrc:$vB),
1282 !strconcat(opc, " $vD, $vB"), IIC_VecGeneral, pattern>;
Chuang-Yu Cheng065969e2016-03-26 05:46:11 +00001283
1284// Vector Count Leading/Trailing Zero LSB. Result is placed into GPR[rD]
Nemanja Ivanovice28a0fc2016-10-28 19:38:24 +00001285def VCLZLSBB : VXForm_RD5_XO5_RS5<1538, 0, (outs gprc:$rD), (ins vrrc:$vB),
1286 "vclzlsbb $rD, $vB", IIC_VecGeneral,
1287 [(set i32:$rD, (int_ppc_altivec_vclzlsbb
1288 v16i8:$vB))]>;
1289def VCTZLSBB : VXForm_RD5_XO5_RS5<1538, 1, (outs gprc:$rD), (ins vrrc:$vB),
1290 "vctzlsbb $rD, $vB", IIC_VecGeneral,
1291 [(set i32:$rD, (int_ppc_altivec_vctzlsbb
1292 v16i8:$vB))]>;
Chuang-Yu Cheng065969e2016-03-26 05:46:11 +00001293// Vector Count Trailing Zeros
Nemanja Ivanovic6f22b412016-09-27 08:42:12 +00001294def VCTZB : VX_VT5_EO5_VB5<1538, 28, "vctzb",
1295 [(set v16i8:$vD, (cttz v16i8:$vB))]>;
1296def VCTZH : VX_VT5_EO5_VB5<1538, 29, "vctzh",
1297 [(set v8i16:$vD, (cttz v8i16:$vB))]>;
1298def VCTZW : VX_VT5_EO5_VB5<1538, 30, "vctzw",
1299 [(set v4i32:$vD, (cttz v4i32:$vB))]>;
1300def VCTZD : VX_VT5_EO5_VB5<1538, 31, "vctzd",
1301 [(set v2i64:$vD, (cttz v2i64:$vB))]>;
Chuang-Yu Cheng065969e2016-03-26 05:46:11 +00001302
1303// Vector Extend Sign
1304def VEXTSB2W : VX_VT5_EO5_VB5<1538, 16, "vextsb2w", []>;
1305def VEXTSH2W : VX_VT5_EO5_VB5<1538, 17, "vextsh2w", []>;
1306def VEXTSB2D : VX_VT5_EO5_VB5<1538, 24, "vextsb2d", []>;
1307def VEXTSH2D : VX_VT5_EO5_VB5<1538, 25, "vextsh2d", []>;
1308def VEXTSW2D : VX_VT5_EO5_VB5<1538, 26, "vextsw2d", []>;
Nemanja Ivanovic11049f82016-10-04 06:59:23 +00001309let isCodeGenOnly = 1 in {
1310 def VEXTSB2Ws : VX_VT5_EO5_VB5s<1538, 16, "vextsb2w", []>;
1311 def VEXTSH2Ws : VX_VT5_EO5_VB5s<1538, 17, "vextsh2w", []>;
1312 def VEXTSB2Ds : VX_VT5_EO5_VB5s<1538, 24, "vextsb2d", []>;
1313 def VEXTSH2Ds : VX_VT5_EO5_VB5s<1538, 25, "vextsh2d", []>;
1314 def VEXTSW2Ds : VX_VT5_EO5_VB5s<1538, 26, "vextsw2d", []>;
1315}
Chuang-Yu Cheng065969e2016-03-26 05:46:11 +00001316
1317// Vector Integer Negate
1318def VNEGW : VX_VT5_EO5_VB5<1538, 6, "vnegw", []>;
1319def VNEGD : VX_VT5_EO5_VB5<1538, 7, "vnegd", []>;
1320
1321// Vector Parity Byte
Nemanja Ivanovice28a0fc2016-10-28 19:38:24 +00001322def VPRTYBW : VX_VT5_EO5_VB5<1538, 8, "vprtybw", [(set v4i32:$vD,
1323 (int_ppc_altivec_vprtybw v4i32:$vB))]>;
1324def VPRTYBD : VX_VT5_EO5_VB5<1538, 9, "vprtybd", [(set v2i64:$vD,
1325 (int_ppc_altivec_vprtybd v2i64:$vB))]>;
1326def VPRTYBQ : VX_VT5_EO5_VB5<1538, 10, "vprtybq", [(set v1i128:$vD,
1327 (int_ppc_altivec_vprtybq v1i128:$vB))]>;
Chuang-Yu Cheng065969e2016-03-26 05:46:11 +00001328
1329// Vector (Bit) Permute (Right-indexed)
1330def VBPERMD : VXForm_1<1484, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
1331 "vbpermd $vD, $vA, $vB", IIC_VecFP, []>;
1332def VPERMR : VAForm_1a<59, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB, vrrc:$vC),
1333 "vpermr $vD, $vA, $vB, $vC", IIC_VecFP, []>;
1334
1335class VX1_VT5_VA5_VB5<bits<11> xo, string opc, list<dag> pattern>
1336 : VXForm_1<xo, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
1337 !strconcat(opc, " $vD, $vA, $vB"), IIC_VecFP, pattern>;
1338
1339// Vector Rotate Left Mask/Mask-Insert
1340def VRLWNM : VX1_VT5_VA5_VB5<389, "vrlwnm", []>;
1341def VRLWMI : VX1_VT5_VA5_VB5<133, "vrlwmi", []>;
1342def VRLDNM : VX1_VT5_VA5_VB5<453, "vrldnm", []>;
1343def VRLDMI : VX1_VT5_VA5_VB5<197, "vrldmi", []>;
1344
1345// Vector Shift Left/Right
Nemanja Ivanovice70fa632016-11-01 09:42:32 +00001346def VSLV : VX1_VT5_VA5_VB5<1860, "vslv",
1347 [(set v16i8 : $vD, (int_ppc_altivec_vslv v16i8 : $vA, v16i8 : $vB))]>;
1348def VSRV : VX1_VT5_VA5_VB5<1796, "vsrv",
1349 [(set v16i8 : $vD, (int_ppc_altivec_vsrv v16i8 : $vA, v16i8 : $vB))]>;
Chuang-Yu Cheng065969e2016-03-26 05:46:11 +00001350
1351// Vector Multiply-by-10 (& Write Carry) Unsigned Quadword
1352def VMUL10UQ : VXForm_BX<513, (outs vrrc:$vD), (ins vrrc:$vA),
1353 "vmul10uq $vD, $vA", IIC_VecFP, []>;
1354def VMUL10CUQ : VXForm_BX< 1, (outs vrrc:$vD), (ins vrrc:$vA),
1355 "vmul10cuq $vD, $vA", IIC_VecFP, []>;
1356
1357// Vector Multiply-by-10 Extended (& Write Carry) Unsigned Quadword
1358def VMUL10EUQ : VX1_VT5_VA5_VB5<577, "vmul10euq" , []>;
1359def VMUL10ECUQ : VX1_VT5_VA5_VB5< 65, "vmul10ecuq", []>;
Chuang-Yu Chengd5eb7742016-03-28 09:04:23 +00001360
1361// Decimal Integer Format Conversion Instructions
1362
1363// [PO VRT EO VRB 1 PS XO], "_o" means CR6 is set.
1364class VX_VT5_EO5_VB5_PS1_XO9_o<bits<5> eo, bits<9> xo, string opc,
1365 list<dag> pattern>
1366 : VX_RD5_EO5_RS5_PS1_XO9<eo, xo, (outs vrrc:$vD), (ins vrrc:$vB, u1imm:$PS),
1367 !strconcat(opc, " $vD, $vB, $PS"), IIC_VecFP, pattern> {
1368 let Defs = [CR6];
1369}
1370
1371// [PO VRT EO VRB 1 / XO]
1372class VX_VT5_EO5_VB5_XO9_o<bits<5> eo, bits<9> xo, string opc,
1373 list<dag> pattern>
1374 : VX_RD5_EO5_RS5_PS1_XO9<eo, xo, (outs vrrc:$vD), (ins vrrc:$vB),
1375 !strconcat(opc, " $vD, $vB"), IIC_VecFP, pattern> {
1376 let Defs = [CR6];
1377 let PS = 0;
1378}
1379
1380// Decimal Convert From/to National/Zoned/Signed-QWord
1381def BCDCFNo : VX_VT5_EO5_VB5_PS1_XO9_o<7, 385, "bcdcfn." , []>;
1382def BCDCFZo : VX_VT5_EO5_VB5_PS1_XO9_o<6, 385, "bcdcfz." , []>;
1383def BCDCTNo : VX_VT5_EO5_VB5_XO9_o <5, 385, "bcdctn." , []>;
1384def BCDCTZo : VX_VT5_EO5_VB5_PS1_XO9_o<4, 385, "bcdctz." , []>;
1385def BCDCFSQo : VX_VT5_EO5_VB5_PS1_XO9_o<2, 385, "bcdcfsq.", []>;
1386def BCDCTSQo : VX_VT5_EO5_VB5_XO9_o <0, 385, "bcdctsq.", []>;
1387
1388// Decimal Copy-Sign/Set-Sign
1389let Defs = [CR6] in
1390def BCDCPSGNo : VX1_VT5_VA5_VB5<833, "bcdcpsgn.", []>;
1391
1392def BCDSETSGNo : VX_VT5_EO5_VB5_PS1_XO9_o<31, 385, "bcdsetsgn.", []>;
1393
1394// [PO VRT VRA VRB 1 PS XO], "_o" means CR6 is set.
1395class VX_VT5_VA5_VB5_PS1_XO9_o<bits<9> xo, string opc, list<dag> pattern>
1396 : VX_RD5_RSp5_PS1_XO9<xo,
1397 (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB, u1imm:$PS),
1398 !strconcat(opc, " $vD, $vA, $vB, $PS"), IIC_VecFP, pattern> {
1399 let Defs = [CR6];
1400}
1401
1402// [PO VRT VRA VRB 1 / XO]
1403class VX_VT5_VA5_VB5_XO9_o<bits<9> xo, string opc, list<dag> pattern>
1404 : VX_RD5_RSp5_PS1_XO9<xo, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
1405 !strconcat(opc, " $vD, $vA, $vB"), IIC_VecFP, pattern> {
1406 let Defs = [CR6];
1407 let PS = 0;
1408}
1409
1410// Decimal Shift/Unsigned-Shift/Shift-and-Round
1411def BCDSo : VX_VT5_VA5_VB5_PS1_XO9_o<193, "bcds." , []>;
1412def BCDUSo : VX_VT5_VA5_VB5_XO9_o <129, "bcdus.", []>;
1413def BCDSRo : VX_VT5_VA5_VB5_PS1_XO9_o<449, "bcdsr.", []>;
1414
1415// Decimal (Unsigned) Truncate
1416def BCDTRUNCo : VX_VT5_VA5_VB5_PS1_XO9_o<257, "bcdtrunc." , []>;
1417def BCDUTRUNCo : VX_VT5_VA5_VB5_XO9_o <321, "bcdutrunc.", []>;
Nemanja Ivanovic60bdfe52016-10-31 19:47:52 +00001418
1419// Absolute Difference
1420def VABSDUB : VXForm_1<1027, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
1421 "vabsdub $vD, $vA, $vB", IIC_VecGeneral,
1422 [(set v16i8:$vD, (int_ppc_altivec_vabsdub v16i8:$vA, v16i8:$vB))]>;
1423def VABSDUH : VXForm_1<1091, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
1424 "vabsduh $vD, $vA, $vB", IIC_VecGeneral,
1425 [(set v8i16:$vD, (int_ppc_altivec_vabsduh v8i16:$vA, v8i16:$vB))]>;
1426def VABSDUW : VXForm_1<1155, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
1427 "vabsduw $vD, $vA, $vB", IIC_VecGeneral,
1428 [(set v4i32:$vD, (int_ppc_altivec_vabsduw v4i32:$vA, v4i32:$vB))]>;
Kit Bartone7256692016-03-01 20:51:57 +00001429} // end HasP9Altivec