blob: 76e65086f3abd31867893a9c086067e046ba1a55 [file] [log] [blame]
Evan Cheng12c6be82007-07-31 08:04:03 +00001//===- X86InstrFormats.td - X86 Instruction Formats --------*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Cheng12c6be82007-07-31 08:04:03 +00007//
8//===----------------------------------------------------------------------===//
9
10//===----------------------------------------------------------------------===//
11// X86 Instruction Format Definitions.
12//
13
14// Format specifies the encoding used by the instruction. This is part of the
15// ad-hoc solution used to emit machine instruction encodings by our machine
16// code emitter.
17class Format<bits<6> val> {
18 bits<6> Value = val;
19}
20
21def Pseudo : Format<0>; def RawFrm : Format<1>;
22def AddRegFrm : Format<2>; def MRMDestReg : Format<3>;
23def MRMDestMem : Format<4>; def MRMSrcReg : Format<5>;
24def MRMSrcMem : Format<6>;
25def MRM0r : Format<16>; def MRM1r : Format<17>; def MRM2r : Format<18>;
26def MRM3r : Format<19>; def MRM4r : Format<20>; def MRM5r : Format<21>;
27def MRM6r : Format<22>; def MRM7r : Format<23>;
28def MRM0m : Format<24>; def MRM1m : Format<25>; def MRM2m : Format<26>;
29def MRM3m : Format<27>; def MRM4m : Format<28>; def MRM5m : Format<29>;
30def MRM6m : Format<30>; def MRM7m : Format<31>;
31def MRMInitReg : Format<32>;
Chris Lattnerf7477e52010-02-12 02:06:33 +000032def MRM_C1 : Format<33>;
Chris Lattner140caa72010-02-13 00:41:14 +000033def MRM_C2 : Format<34>;
34def MRM_C3 : Format<35>;
35def MRM_C4 : Format<36>;
36def MRM_C8 : Format<37>;
37def MRM_C9 : Format<38>;
38def MRM_E8 : Format<39>;
39def MRM_F0 : Format<40>;
40def MRM_F8 : Format<41>;
Sean Callanan4d804d72010-02-13 02:06:11 +000041def MRM_F9 : Format<42>;
Evan Cheng12c6be82007-07-31 08:04:03 +000042
43// ImmType - This specifies the immediate type used by an instruction. This is
44// part of the ad-hoc solution used to emit machine instruction encodings by our
45// machine code emitter.
46class ImmType<bits<3> val> {
47 bits<3> Value = val;
48}
Chris Lattner12455ca2010-02-12 22:27:07 +000049def NoImm : ImmType<0>;
50def Imm8 : ImmType<1>;
51def Imm8PCRel : ImmType<2>;
52def Imm16 : ImmType<3>;
53def Imm32 : ImmType<4>;
54def Imm32PCRel : ImmType<5>;
55def Imm64 : ImmType<6>;
Evan Cheng12c6be82007-07-31 08:04:03 +000056
57// FPFormat - This specifies what form this FP instruction has. This is used by
58// the Floating-Point stackifier pass.
59class FPFormat<bits<3> val> {
60 bits<3> Value = val;
61}
62def NotFP : FPFormat<0>;
63def ZeroArgFP : FPFormat<1>;
64def OneArgFP : FPFormat<2>;
65def OneArgFPRW : FPFormat<3>;
66def TwoArgFP : FPFormat<4>;
67def CompareFP : FPFormat<5>;
68def CondMovFP : FPFormat<6>;
69def SpecialFP : FPFormat<7>;
70
Jakob Stoklund Olesen49e121d2010-03-25 17:25:00 +000071// Class specifying the SSE execution domain, used by the SSEDomainFix pass.
Jakob Stoklund Olesendbff4e82010-03-30 22:46:53 +000072// Keep in sync with tables in X86InstrInfo.cpp.
Jakob Stoklund Olesen49e121d2010-03-25 17:25:00 +000073class Domain<bits<2> val> {
74 bits<2> Value = val;
75}
76def GenericDomain : Domain<0>;
Jakob Stoklund Olesendbff4e82010-03-30 22:46:53 +000077def SSEPackedSingle : Domain<1>;
78def SSEPackedDouble : Domain<2>;
79def SSEPackedInt : Domain<3>;
Jakob Stoklund Olesen49e121d2010-03-25 17:25:00 +000080
Evan Cheng12c6be82007-07-31 08:04:03 +000081// Prefix byte classes which are used to indicate to the ad-hoc machine code
82// emitter that various prefix bytes are required.
83class OpSize { bit hasOpSizePrefix = 1; }
84class AdSize { bit hasAdSizePrefix = 1; }
85class REX_W { bit hasREX_WPrefix = 1; }
Andrew Lenharth0070dd12008-03-01 13:37:02 +000086class LOCK { bit hasLockPrefix = 1; }
Anton Korobeynikov25897772008-10-11 19:09:15 +000087class SegFS { bits<2> SegOvrBits = 1; }
88class SegGS { bits<2> SegOvrBits = 2; }
Evan Cheng12c6be82007-07-31 08:04:03 +000089class TB { bits<4> Prefix = 1; }
90class REP { bits<4> Prefix = 2; }
91class D8 { bits<4> Prefix = 3; }
92class D9 { bits<4> Prefix = 4; }
93class DA { bits<4> Prefix = 5; }
94class DB { bits<4> Prefix = 6; }
95class DC { bits<4> Prefix = 7; }
96class DD { bits<4> Prefix = 8; }
97class DE { bits<4> Prefix = 9; }
98class DF { bits<4> Prefix = 10; }
99class XD { bits<4> Prefix = 11; }
100class XS { bits<4> Prefix = 12; }
101class T8 { bits<4> Prefix = 13; }
102class TA { bits<4> Prefix = 14; }
Eric Christopher7dfa9f22009-08-08 21:55:08 +0000103class TF { bits<4> Prefix = 15; }
Bruno Cardoso Lopes1a890f92010-06-22 22:38:56 +0000104class VEX { bit hasVEXPrefix = 1; }
Bruno Cardoso Lopes05166742010-07-01 01:20:06 +0000105class VEX_W { bit hasVEX_WPrefix = 1; }
Bruno Cardoso Lopes1a890f92010-06-22 22:38:56 +0000106class VEX_4V : VEX { bit hasVEX_4VPrefix = 1; }
Evan Cheng12c6be82007-07-31 08:04:03 +0000107
108class X86Inst<bits<8> opcod, Format f, ImmType i, dag outs, dag ins,
Jakob Stoklund Olesen49e121d2010-03-25 17:25:00 +0000109 string AsmStr, Domain d = GenericDomain>
Evan Cheng12c6be82007-07-31 08:04:03 +0000110 : Instruction {
111 let Namespace = "X86";
112
113 bits<8> Opcode = opcod;
114 Format Form = f;
115 bits<6> FormBits = Form.Value;
116 ImmType ImmT = i;
Evan Cheng12c6be82007-07-31 08:04:03 +0000117
118 dag OutOperandList = outs;
119 dag InOperandList = ins;
120 string AsmString = AsmStr;
121
122 //
123 // Attributes specific to X86 instructions...
124 //
125 bit hasOpSizePrefix = 0; // Does this inst have a 0x66 prefix?
126 bit hasAdSizePrefix = 0; // Does this inst have a 0x67 prefix?
127
128 bits<4> Prefix = 0; // Which prefix byte does this inst have?
129 bit hasREX_WPrefix = 0; // Does this inst requires the REX.W prefix?
Jakob Stoklund Olesenf8d7eda2010-03-25 18:52:01 +0000130 FPFormat FPForm = NotFP; // What flavor of FP instruction is this?
Dan Gohmana21bdda2008-08-20 13:46:21 +0000131 bit hasLockPrefix = 0; // Does this inst have a 0xF0 prefix?
Anton Korobeynikov25897772008-10-11 19:09:15 +0000132 bits<2> SegOvrBits = 0; // Segment override prefix.
Jakob Stoklund Olesenf8d7eda2010-03-25 18:52:01 +0000133 Domain ExeDomain = d;
Bruno Cardoso Lopes05166742010-07-01 01:20:06 +0000134 bit hasVEXPrefix = 0; // Does this inst requires a VEX prefix?
135 bit hasVEX_WPrefix = 0; // Does this inst set the VEX_W field?
136 bit hasVEX_4VPrefix = 0; // Does this inst requires the VEX.VVVV field?
Jakob Stoklund Olesenb93331f2010-04-05 03:10:20 +0000137
138 // TSFlags layout should be kept in sync with X86InstrInfo.h.
139 let TSFlags{5-0} = FormBits;
140 let TSFlags{6} = hasOpSizePrefix;
141 let TSFlags{7} = hasAdSizePrefix;
142 let TSFlags{11-8} = Prefix;
143 let TSFlags{12} = hasREX_WPrefix;
144 let TSFlags{15-13} = ImmT.Value;
145 let TSFlags{18-16} = FPForm.Value;
146 let TSFlags{19} = hasLockPrefix;
147 let TSFlags{21-20} = SegOvrBits;
148 let TSFlags{23-22} = ExeDomain.Value;
149 let TSFlags{31-24} = Opcode;
Bruno Cardoso Lopes1a890f92010-06-22 22:38:56 +0000150 let TSFlags{32} = hasVEXPrefix;
Bruno Cardoso Lopes05166742010-07-01 01:20:06 +0000151 let TSFlags{33} = hasVEX_WPrefix;
152 let TSFlags{34} = hasVEX_4VPrefix;
Evan Cheng12c6be82007-07-31 08:04:03 +0000153}
154
Jakob Stoklund Olesen49e121d2010-03-25 17:25:00 +0000155class I<bits<8> o, Format f, dag outs, dag ins, string asm,
156 list<dag> pattern, Domain d = GenericDomain>
157 : X86Inst<o, f, NoImm, outs, ins, asm, d> {
Evan Cheng12c6be82007-07-31 08:04:03 +0000158 let Pattern = pattern;
159 let CodeSize = 3;
160}
Sean Callanan04d8cb72009-12-18 00:01:26 +0000161class Ii8 <bits<8> o, Format f, dag outs, dag ins, string asm,
Jakob Stoklund Olesen49e121d2010-03-25 17:25:00 +0000162 list<dag> pattern, Domain d = GenericDomain>
163 : X86Inst<o, f, Imm8, outs, ins, asm, d> {
Evan Cheng12c6be82007-07-31 08:04:03 +0000164 let Pattern = pattern;
165 let CodeSize = 3;
166}
Chris Lattner12455ca2010-02-12 22:27:07 +0000167class Ii8PCRel<bits<8> o, Format f, dag outs, dag ins, string asm,
168 list<dag> pattern>
169 : X86Inst<o, f, Imm8PCRel, outs, ins, asm> {
170 let Pattern = pattern;
171 let CodeSize = 3;
172}
Sean Callanan04d8cb72009-12-18 00:01:26 +0000173class Ii16<bits<8> o, Format f, dag outs, dag ins, string asm,
174 list<dag> pattern>
Evan Cheng12c6be82007-07-31 08:04:03 +0000175 : X86Inst<o, f, Imm16, outs, ins, asm> {
176 let Pattern = pattern;
177 let CodeSize = 3;
178}
Sean Callanan04d8cb72009-12-18 00:01:26 +0000179class Ii32<bits<8> o, Format f, dag outs, dag ins, string asm,
180 list<dag> pattern>
Evan Cheng12c6be82007-07-31 08:04:03 +0000181 : X86Inst<o, f, Imm32, outs, ins, asm> {
182 let Pattern = pattern;
183 let CodeSize = 3;
184}
185
Chris Lattner12455ca2010-02-12 22:27:07 +0000186class Ii32PCRel<bits<8> o, Format f, dag outs, dag ins, string asm,
187 list<dag> pattern>
188 : X86Inst<o, f, Imm32PCRel, outs, ins, asm> {
189 let Pattern = pattern;
190 let CodeSize = 3;
191}
192
Evan Cheng12c6be82007-07-31 08:04:03 +0000193// FPStack Instruction Templates:
194// FPI - Floating Point Instruction template.
195class FPI<bits<8> o, Format F, dag outs, dag ins, string asm>
196 : I<o, F, outs, ins, asm, []> {}
197
198// FpI_ - Floating Point Psuedo Instruction template. Not Predicated.
199class FpI_<dag outs, dag ins, FPFormat fp, list<dag> pattern>
200 : X86Inst<0, Pseudo, NoImm, outs, ins, ""> {
Jakob Stoklund Olesenf8d7eda2010-03-25 18:52:01 +0000201 let FPForm = fp;
Evan Cheng12c6be82007-07-31 08:04:03 +0000202 let Pattern = pattern;
203}
204
Sean Callanan050e0cd2009-09-15 00:35:17 +0000205// Templates for instructions that use a 16- or 32-bit segmented address as
206// their only operand: lcall (FAR CALL) and ljmp (FAR JMP)
207//
208// Iseg16 - 16-bit segment selector, 16-bit offset
209// Iseg32 - 16-bit segment selector, 32-bit offset
210
211class Iseg16 <bits<8> o, Format f, dag outs, dag ins, string asm,
212 list<dag> pattern> : X86Inst<o, f, NoImm, outs, ins, asm> {
213 let Pattern = pattern;
214 let CodeSize = 3;
215}
216
217class Iseg32 <bits<8> o, Format f, dag outs, dag ins, string asm,
218 list<dag> pattern> : X86Inst<o, f, NoImm, outs, ins, asm> {
219 let Pattern = pattern;
220 let CodeSize = 3;
221}
222
Bruno Cardoso Lopes6b98f712010-06-17 23:05:30 +0000223// SI - SSE 1 & 2 scalar instructions
224class SI<bits<8> o, Format F, dag outs, dag ins, string asm, list<dag> pattern>
225 : I<o, F, outs, ins, asm, pattern> {
Bruno Cardoso Lopes1a890f92010-06-22 22:38:56 +0000226 let Predicates = !if(hasVEXPrefix /* VEX_4V */,
Bruno Cardoso Lopes6b98f712010-06-17 23:05:30 +0000227 !if(!eq(Prefix, 11 /* XD */), [HasAVX, HasSSE2], [HasAVX, HasSSE1]),
Bruno Cardoso Lopes66d2d572010-06-18 23:53:27 +0000228 !if(!eq(Prefix, 12 /* XS */), [HasSSE1], [HasSSE2]));
Bruno Cardoso Lopes6b98f712010-06-17 23:05:30 +0000229
230 // AVX instructions have a 'v' prefix in the mnemonic
Bruno Cardoso Lopes1a890f92010-06-22 22:38:56 +0000231 let AsmString = !if(hasVEXPrefix, !strconcat("v", asm), asm);
Bruno Cardoso Lopes6b98f712010-06-17 23:05:30 +0000232}
233
Bruno Cardoso Lopes191a1cd2010-06-24 00:32:06 +0000234// SIi8 - SSE 1 & 2 scalar instructions
235class SIi8<bits<8> o, Format F, dag outs, dag ins, string asm,
236 list<dag> pattern>
237 : Ii8<o, F, outs, ins, asm, pattern> {
238 let Predicates = !if(hasVEXPrefix /* VEX_4V */,
239 !if(!eq(Prefix, 11 /* XD */), [HasAVX, HasSSE2], [HasAVX, HasSSE1]),
240 !if(!eq(Prefix, 12 /* XS */), [HasSSE1], [HasSSE2]));
241
242 // AVX instructions have a 'v' prefix in the mnemonic
243 let AsmString = !if(hasVEXPrefix, !strconcat("v", asm), asm);
244}
245
Bruno Cardoso Lopes2bfad412010-06-18 23:13:35 +0000246// PI - SSE 1 & 2 packed instructions
247class PI<bits<8> o, Format F, dag outs, dag ins, string asm, list<dag> pattern,
248 Domain d>
249 : I<o, F, outs, ins, asm, pattern, d> {
Bruno Cardoso Lopes1a890f92010-06-22 22:38:56 +0000250 let Predicates = !if(hasVEXPrefix /* VEX_4V */,
Bruno Cardoso Lopes2bfad412010-06-18 23:13:35 +0000251 !if(hasOpSizePrefix /* OpSize */, [HasAVX, HasSSE2], [HasAVX, HasSSE1]),
252 !if(hasOpSizePrefix /* OpSize */, [HasSSE2], [HasSSE1]));
253
254 // AVX instructions have a 'v' prefix in the mnemonic
Bruno Cardoso Lopes1a890f92010-06-22 22:38:56 +0000255 let AsmString = !if(hasVEXPrefix, !strconcat("v", asm), asm);
Bruno Cardoso Lopes2bfad412010-06-18 23:13:35 +0000256}
257
Bruno Cardoso Lopes1e13c172010-06-22 23:37:59 +0000258// PIi8 - SSE 1 & 2 packed instructions with immediate
259class PIi8<bits<8> o, Format F, dag outs, dag ins, string asm,
260 list<dag> pattern, Domain d>
261 : Ii8<o, F, outs, ins, asm, pattern, d> {
262 let Predicates = !if(hasVEX_4VPrefix /* VEX_4V */,
263 !if(hasOpSizePrefix /* OpSize */, [HasAVX, HasSSE2], [HasAVX, HasSSE1]),
264 !if(hasOpSizePrefix /* OpSize */, [HasSSE2], [HasSSE1]));
265
266 // AVX instructions have a 'v' prefix in the mnemonic
267 let AsmString = !if(hasVEX_4VPrefix, !strconcat("v", asm), asm);
268}
269
Evan Cheng12c6be82007-07-31 08:04:03 +0000270// SSE1 Instruction Templates:
271//
272// SSI - SSE1 instructions with XS prefix.
273// PSI - SSE1 instructions with TB prefix.
274// PSIi8 - SSE1 instructions with ImmT == Imm8 and TB prefix.
Bruno Cardoso Lopesc2f87b72010-06-08 22:51:23 +0000275// VSSI - SSE1 instructions with XS prefix in AVX form.
Bruno Cardoso Lopesb06f54b2010-06-12 01:23:26 +0000276// VPSI - SSE1 instructions with TB prefix in AVX form.
Evan Cheng12c6be82007-07-31 08:04:03 +0000277
278class SSI<bits<8> o, Format F, dag outs, dag ins, string asm, list<dag> pattern>
279 : I<o, F, outs, ins, asm, pattern>, XS, Requires<[HasSSE1]>;
Jakob Stoklund Olesen49e121d2010-03-25 17:25:00 +0000280class SSIi8<bits<8> o, Format F, dag outs, dag ins, string asm,
Sean Callanan04d8cb72009-12-18 00:01:26 +0000281 list<dag> pattern>
Chris Lattnerdab6bd92007-12-16 20:12:41 +0000282 : Ii8<o, F, outs, ins, asm, pattern>, XS, Requires<[HasSSE1]>;
Evan Cheng12c6be82007-07-31 08:04:03 +0000283class PSI<bits<8> o, Format F, dag outs, dag ins, string asm, list<dag> pattern>
Jakob Stoklund Olesen49e121d2010-03-25 17:25:00 +0000284 : I<o, F, outs, ins, asm, pattern, SSEPackedSingle>, TB,
285 Requires<[HasSSE1]>;
Evan Cheng12c6be82007-07-31 08:04:03 +0000286class PSIi8<bits<8> o, Format F, dag outs, dag ins, string asm,
287 list<dag> pattern>
Jakob Stoklund Olesen49e121d2010-03-25 17:25:00 +0000288 : Ii8<o, F, outs, ins, asm, pattern, SSEPackedSingle>, TB,
289 Requires<[HasSSE1]>;
Bruno Cardoso Lopesc2f87b72010-06-08 22:51:23 +0000290class VSSI<bits<8> o, Format F, dag outs, dag ins, string asm,
291 list<dag> pattern>
Bruno Cardoso Lopes83651092010-06-25 23:33:42 +0000292 : I<o, F, outs, ins, !strconcat("v", asm), pattern>, XS,
Bruno Cardoso Lopesc2f87b72010-06-08 22:51:23 +0000293 Requires<[HasAVX, HasSSE1]>;
Bruno Cardoso Lopesb06f54b2010-06-12 01:23:26 +0000294class VPSI<bits<8> o, Format F, dag outs, dag ins, string asm,
295 list<dag> pattern>
296 : I<o, F, outs, ins, !strconcat("v", asm), pattern, SSEPackedSingle>,
Bruno Cardoso Lopes83651092010-06-25 23:33:42 +0000297 Requires<[HasAVX, HasSSE1]>;
Evan Cheng12c6be82007-07-31 08:04:03 +0000298
299// SSE2 Instruction Templates:
300//
Bill Wendling76105a42008-08-27 21:32:04 +0000301// SDI - SSE2 instructions with XD prefix.
302// SDIi8 - SSE2 instructions with ImmT == Imm8 and XD prefix.
303// SSDIi8 - SSE2 instructions with ImmT == Imm8 and XS prefix.
304// PDI - SSE2 instructions with TB and OpSize prefixes.
305// PDIi8 - SSE2 instructions with ImmT == Imm8 and TB and OpSize prefixes.
Bruno Cardoso Lopesc2f87b72010-06-08 22:51:23 +0000306// VSDI - SSE2 instructions with XD prefix in AVX form.
Bruno Cardoso Lopesb06f54b2010-06-12 01:23:26 +0000307// VPDI - SSE2 instructions with TB and OpSize prefixes in AVX form.
Evan Cheng12c6be82007-07-31 08:04:03 +0000308
309class SDI<bits<8> o, Format F, dag outs, dag ins, string asm, list<dag> pattern>
310 : I<o, F, outs, ins, asm, pattern>, XD, Requires<[HasSSE2]>;
Evan Cheng01c7c192007-12-20 19:57:09 +0000311class SDIi8<bits<8> o, Format F, dag outs, dag ins, string asm,
312 list<dag> pattern>
313 : Ii8<o, F, outs, ins, asm, pattern>, XD, Requires<[HasSSE2]>;
Bill Wendling76105a42008-08-27 21:32:04 +0000314class SSDIi8<bits<8> o, Format F, dag outs, dag ins, string asm,
315 list<dag> pattern>
316 : Ii8<o, F, outs, ins, asm, pattern>, XS, Requires<[HasSSE2]>;
Evan Cheng12c6be82007-07-31 08:04:03 +0000317class PDI<bits<8> o, Format F, dag outs, dag ins, string asm, list<dag> pattern>
Jakob Stoklund Olesen49e121d2010-03-25 17:25:00 +0000318 : I<o, F, outs, ins, asm, pattern, SSEPackedDouble>, TB, OpSize,
319 Requires<[HasSSE2]>;
Evan Cheng12c6be82007-07-31 08:04:03 +0000320class PDIi8<bits<8> o, Format F, dag outs, dag ins, string asm,
321 list<dag> pattern>
Jakob Stoklund Olesen49e121d2010-03-25 17:25:00 +0000322 : Ii8<o, F, outs, ins, asm, pattern, SSEPackedDouble>, TB, OpSize,
323 Requires<[HasSSE2]>;
Bruno Cardoso Lopesc2f87b72010-06-08 22:51:23 +0000324class VSDI<bits<8> o, Format F, dag outs, dag ins, string asm,
325 list<dag> pattern>
Bruno Cardoso Lopes83651092010-06-25 23:33:42 +0000326 : I<o, F, outs, ins, !strconcat("v", asm), pattern>, XD,
Bruno Cardoso Lopesc2f87b72010-06-08 22:51:23 +0000327 Requires<[HasAVX, HasSSE2]>;
Bruno Cardoso Lopesb06f54b2010-06-12 01:23:26 +0000328class VPDI<bits<8> o, Format F, dag outs, dag ins, string asm,
329 list<dag> pattern>
330 : I<o, F, outs, ins, !strconcat("v", asm), pattern, SSEPackedDouble>,
Bruno Cardoso Lopes83651092010-06-25 23:33:42 +0000331 OpSize, Requires<[HasAVX, HasSSE2]>;
Evan Cheng12c6be82007-07-31 08:04:03 +0000332
333// SSE3 Instruction Templates:
334//
335// S3I - SSE3 instructions with TB and OpSize prefixes.
336// S3SI - SSE3 instructions with XS prefix.
337// S3DI - SSE3 instructions with XD prefix.
338
Sean Callanan04d8cb72009-12-18 00:01:26 +0000339class S3SI<bits<8> o, Format F, dag outs, dag ins, string asm,
340 list<dag> pattern>
Jakob Stoklund Olesen49e121d2010-03-25 17:25:00 +0000341 : I<o, F, outs, ins, asm, pattern, SSEPackedSingle>, XS,
342 Requires<[HasSSE3]>;
Sean Callanan04d8cb72009-12-18 00:01:26 +0000343class S3DI<bits<8> o, Format F, dag outs, dag ins, string asm,
344 list<dag> pattern>
Jakob Stoklund Olesen49e121d2010-03-25 17:25:00 +0000345 : I<o, F, outs, ins, asm, pattern, SSEPackedDouble>, XD,
346 Requires<[HasSSE3]>;
Evan Cheng12c6be82007-07-31 08:04:03 +0000347class S3I<bits<8> o, Format F, dag outs, dag ins, string asm, list<dag> pattern>
Jakob Stoklund Olesen49e121d2010-03-25 17:25:00 +0000348 : I<o, F, outs, ins, asm, pattern, SSEPackedDouble>, TB, OpSize,
349 Requires<[HasSSE3]>;
Evan Cheng12c6be82007-07-31 08:04:03 +0000350
351
Nate Begeman8ef50212008-02-12 22:51:28 +0000352// SSSE3 Instruction Templates:
353//
354// SS38I - SSSE3 instructions with T8 prefix.
355// SS3AI - SSSE3 instructions with TA prefix.
356//
357// Note: SSSE3 instructions have 64-bit and 128-bit versions. The 64-bit version
358// uses the MMX registers. We put those instructions here because they better
359// fit into the SSSE3 instruction category rather than the MMX category.
360
361class SS38I<bits<8> o, Format F, dag outs, dag ins, string asm,
362 list<dag> pattern>
Jakob Stoklund Olesen49e121d2010-03-25 17:25:00 +0000363 : Ii8<o, F, outs, ins, asm, pattern, SSEPackedInt>, T8,
364 Requires<[HasSSSE3]>;
Nate Begeman8ef50212008-02-12 22:51:28 +0000365class SS3AI<bits<8> o, Format F, dag outs, dag ins, string asm,
366 list<dag> pattern>
Jakob Stoklund Olesen49e121d2010-03-25 17:25:00 +0000367 : Ii8<o, F, outs, ins, asm, pattern, SSEPackedInt>, TA,
368 Requires<[HasSSSE3]>;
Nate Begeman8ef50212008-02-12 22:51:28 +0000369
370// SSE4.1 Instruction Templates:
371//
372// SS48I - SSE 4.1 instructions with T8 prefix.
Evan Cheng96bdbd62008-03-14 07:39:27 +0000373// SS41AIi8 - SSE 4.1 instructions with TA prefix and ImmT == Imm8.
Nate Begeman8ef50212008-02-12 22:51:28 +0000374//
375class SS48I<bits<8> o, Format F, dag outs, dag ins, string asm,
376 list<dag> pattern>
Jakob Stoklund Olesen49e121d2010-03-25 17:25:00 +0000377 : I<o, F, outs, ins, asm, pattern, SSEPackedInt>, T8,
378 Requires<[HasSSE41]>;
Evan Cheng96bdbd62008-03-14 07:39:27 +0000379class SS4AIi8<bits<8> o, Format F, dag outs, dag ins, string asm,
Nate Begeman8ef50212008-02-12 22:51:28 +0000380 list<dag> pattern>
Jakob Stoklund Olesen49e121d2010-03-25 17:25:00 +0000381 : Ii8<o, F, outs, ins, asm, pattern, SSEPackedInt>, TA,
382 Requires<[HasSSE41]>;
Nate Begeman8ef50212008-02-12 22:51:28 +0000383
Nate Begeman55b7bec2008-07-17 16:51:19 +0000384// SSE4.2 Instruction Templates:
385//
386// SS428I - SSE 4.2 instructions with T8 prefix.
387class SS428I<bits<8> o, Format F, dag outs, dag ins, string asm,
388 list<dag> pattern>
Jakob Stoklund Olesen49e121d2010-03-25 17:25:00 +0000389 : I<o, F, outs, ins, asm, pattern, SSEPackedInt>, T8,
390 Requires<[HasSSE42]>;
Nate Begeman8ef50212008-02-12 22:51:28 +0000391
Eric Christopher7dfa9f22009-08-08 21:55:08 +0000392// SS42FI - SSE 4.2 instructions with TF prefix.
393class SS42FI<bits<8> o, Format F, dag outs, dag ins, string asm,
394 list<dag> pattern>
395 : I<o, F, outs, ins, asm, pattern>, TF, Requires<[HasSSE42]>;
396
Eric Christopher9fe912d2009-08-18 22:50:32 +0000397// SS42AI = SSE 4.2 instructions with TA prefix
398class SS42AI<bits<8> o, Format F, dag outs, dag ins, string asm,
Sean Callanan04d8cb72009-12-18 00:01:26 +0000399 list<dag> pattern>
Jakob Stoklund Olesen49e121d2010-03-25 17:25:00 +0000400 : Ii8<o, F, outs, ins, asm, pattern, SSEPackedInt>, TA,
401 Requires<[HasSSE42]>;
Eric Christopher9fe912d2009-08-18 22:50:32 +0000402
Eric Christopher2ef63182010-04-02 21:54:27 +0000403// AES Instruction Templates:
404//
405// AES8I
Eric Christopher1290fa02010-04-05 21:14:32 +0000406// These use the same encoding as the SSE4.2 T8 and TA encodings.
Eric Christopher2ef63182010-04-02 21:54:27 +0000407class AES8I<bits<8> o, Format F, dag outs, dag ins, string asm,
408 list<dag>pattern>
409 : I<o, F, outs, ins, asm, pattern, SSEPackedInt>, T8,
410 Requires<[HasAES]>;
411
412class AESAI<bits<8> o, Format F, dag outs, dag ins, string asm,
413 list<dag> pattern>
414 : Ii8<o, F, outs, ins, asm, pattern, SSEPackedInt>, TA,
415 Requires<[HasAES]>;
416
Evan Cheng12c6be82007-07-31 08:04:03 +0000417// X86-64 Instruction templates...
418//
419
420class RI<bits<8> o, Format F, dag outs, dag ins, string asm, list<dag> pattern>
421 : I<o, F, outs, ins, asm, pattern>, REX_W;
422class RIi8 <bits<8> o, Format F, dag outs, dag ins, string asm,
423 list<dag> pattern>
424 : Ii8<o, F, outs, ins, asm, pattern>, REX_W;
425class RIi32 <bits<8> o, Format F, dag outs, dag ins, string asm,
426 list<dag> pattern>
427 : Ii32<o, F, outs, ins, asm, pattern>, REX_W;
428
429class RIi64<bits<8> o, Format f, dag outs, dag ins, string asm,
430 list<dag> pattern>
431 : X86Inst<o, f, Imm64, outs, ins, asm>, REX_W {
432 let Pattern = pattern;
433 let CodeSize = 3;
434}
435
436class RSSI<bits<8> o, Format F, dag outs, dag ins, string asm,
437 list<dag> pattern>
438 : SSI<o, F, outs, ins, asm, pattern>, REX_W;
439class RSDI<bits<8> o, Format F, dag outs, dag ins, string asm,
440 list<dag> pattern>
441 : SDI<o, F, outs, ins, asm, pattern>, REX_W;
442class RPDI<bits<8> o, Format F, dag outs, dag ins, string asm,
443 list<dag> pattern>
444 : PDI<o, F, outs, ins, asm, pattern>, REX_W;
445
446// MMX Instruction templates
447//
448
449// MMXI - MMX instructions with TB prefix.
Anton Korobeynikov31099512008-08-23 15:53:19 +0000450// MMXI64 - MMX instructions with TB prefix valid only in 64 bit mode.
Evan Cheng12c6be82007-07-31 08:04:03 +0000451// MMX2I - MMX / SSE2 instructions with TB and OpSize prefixes.
452// MMXIi8 - MMX instructions with ImmT == Imm8 and TB prefix.
453// MMXIi8 - MMX instructions with ImmT == Imm8 and TB prefix.
454// MMXID - MMX instructions with XD prefix.
455// MMXIS - MMX instructions with XS prefix.
Sean Callanan04d8cb72009-12-18 00:01:26 +0000456class MMXI<bits<8> o, Format F, dag outs, dag ins, string asm,
457 list<dag> pattern>
Evan Cheng12c6be82007-07-31 08:04:03 +0000458 : I<o, F, outs, ins, asm, pattern>, TB, Requires<[HasMMX]>;
Sean Callanan04d8cb72009-12-18 00:01:26 +0000459class MMXI64<bits<8> o, Format F, dag outs, dag ins, string asm,
460 list<dag> pattern>
Anton Korobeynikov31099512008-08-23 15:53:19 +0000461 : I<o, F, outs, ins, asm, pattern>, TB, Requires<[HasMMX,In64BitMode]>;
Sean Callanan04d8cb72009-12-18 00:01:26 +0000462class MMXRI<bits<8> o, Format F, dag outs, dag ins, string asm,
463 list<dag> pattern>
Evan Cheng12c6be82007-07-31 08:04:03 +0000464 : I<o, F, outs, ins, asm, pattern>, TB, REX_W, Requires<[HasMMX]>;
Sean Callanan04d8cb72009-12-18 00:01:26 +0000465class MMX2I<bits<8> o, Format F, dag outs, dag ins, string asm,
466 list<dag> pattern>
Evan Cheng12c6be82007-07-31 08:04:03 +0000467 : I<o, F, outs, ins, asm, pattern>, TB, OpSize, Requires<[HasMMX]>;
Sean Callanan04d8cb72009-12-18 00:01:26 +0000468class MMXIi8<bits<8> o, Format F, dag outs, dag ins, string asm,
469 list<dag> pattern>
Evan Cheng12c6be82007-07-31 08:04:03 +0000470 : Ii8<o, F, outs, ins, asm, pattern>, TB, Requires<[HasMMX]>;
Sean Callanan04d8cb72009-12-18 00:01:26 +0000471class MMXID<bits<8> o, Format F, dag outs, dag ins, string asm,
472 list<dag> pattern>
Evan Cheng12c6be82007-07-31 08:04:03 +0000473 : Ii8<o, F, outs, ins, asm, pattern>, XD, Requires<[HasMMX]>;
Sean Callanan04d8cb72009-12-18 00:01:26 +0000474class MMXIS<bits<8> o, Format F, dag outs, dag ins, string asm,
475 list<dag> pattern>
Evan Cheng12c6be82007-07-31 08:04:03 +0000476 : Ii8<o, F, outs, ins, asm, pattern>, XS, Requires<[HasMMX]>;