blob: 96ddd81abc5ffc4db8c7ebfcd66cb06ee0d3f907 [file] [log] [blame]
Tom Stellard45bb48e2015-06-13 03:28:10 +00001//===-- AMDGPUTargetMachine.cpp - TargetMachine for hw codegen targets-----===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10/// \file
11/// \brief The AMDGPU target machine contains all of the hardware specific
12/// information needed to emit code for R600 and SI GPUs.
13//
14//===----------------------------------------------------------------------===//
15
16#include "AMDGPUTargetMachine.h"
Tom Stellardc93fc112015-12-10 02:13:01 +000017#include "AMDGPUTargetObjectFile.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000018#include "AMDGPU.h"
19#include "AMDGPUTargetTransformInfo.h"
20#include "R600ISelLowering.h"
21#include "R600InstrInfo.h"
22#include "R600MachineScheduler.h"
23#include "SIISelLowering.h"
24#include "SIInstrInfo.h"
25#include "llvm/Analysis/Passes.h"
Tom Stellard000c5af2016-04-14 19:09:28 +000026#include "llvm/CodeGen/GlobalISel/IRTranslator.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000027#include "llvm/CodeGen/MachineFunctionAnalysis.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000028#include "llvm/CodeGen/MachineModuleInfo.h"
29#include "llvm/CodeGen/Passes.h"
Matthias Braun31d19d42016-05-10 03:21:59 +000030#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
31#include "llvm/CodeGen/TargetPassConfig.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000032#include "llvm/IR/Verifier.h"
33#include "llvm/MC/MCAsmInfo.h"
34#include "llvm/IR/LegacyPassManager.h"
35#include "llvm/Support/TargetRegistry.h"
36#include "llvm/Support/raw_os_ostream.h"
37#include "llvm/Transforms/IPO.h"
38#include "llvm/Transforms/Scalar.h"
39#include <llvm/CodeGen/Passes.h>
40
41using namespace llvm;
42
43extern "C" void LLVMInitializeAMDGPUTarget() {
44 // Register the target
45 RegisterTargetMachine<R600TargetMachine> X(TheAMDGPUTarget);
46 RegisterTargetMachine<GCNTargetMachine> Y(TheGCNTarget);
Matt Arsenaultb87fc222015-10-01 22:10:03 +000047
48 PassRegistry *PR = PassRegistry::getPassRegistry();
Matt Arsenault8c0ef8b2015-10-12 17:43:59 +000049 initializeSILowerI1CopiesPass(*PR);
Matt Arsenault782c03b2015-11-03 22:30:13 +000050 initializeSIFixSGPRCopiesPass(*PR);
Matt Arsenault8c0ef8b2015-10-12 17:43:59 +000051 initializeSIFoldOperandsPass(*PR);
Matt Arsenaultc3a01ec2016-06-09 23:18:47 +000052 initializeSIShrinkInstructionsPass(*PR);
Matt Arsenault187276f2015-10-07 00:42:53 +000053 initializeSIFixControlFlowLiveIntervalsPass(*PR);
54 initializeSILoadStoreOptimizerPass(*PR);
Matt Arsenault39319482015-11-06 18:01:57 +000055 initializeAMDGPUAnnotateKernelFeaturesPass(*PR);
Tom Stellarda6f24c62015-12-15 20:55:55 +000056 initializeAMDGPUAnnotateUniformValuesPass(*PR);
Matt Arsenaulte0132462016-01-30 05:19:45 +000057 initializeAMDGPUPromoteAllocaPass(*PR);
Tom Stellard77a17772016-01-20 15:48:27 +000058 initializeSIAnnotateControlFlowPass(*PR);
Konstantin Zhuravlyova7919322016-05-10 18:33:41 +000059 initializeSIDebuggerInsertNopsPass(*PR);
Tom Stellard6e1967e2016-02-05 17:42:38 +000060 initializeSIInsertWaitsPass(*PR);
Nicolai Haehnle213e87f2016-03-21 20:28:33 +000061 initializeSIWholeQuadModePass(*PR);
Matt Arsenault55d49cf2016-02-12 02:16:10 +000062 initializeSILowerControlFlowPass(*PR);
Matt Arsenaultd3e4c642016-06-02 00:04:22 +000063 initializeSIDebuggerInsertNopsPass(*PR);
Tom Stellard45bb48e2015-06-13 03:28:10 +000064}
65
Tom Stellarde135ffd2015-09-25 21:41:28 +000066static std::unique_ptr<TargetLoweringObjectFile> createTLOF(const Triple &TT) {
Tom Stellardc93fc112015-12-10 02:13:01 +000067 return make_unique<AMDGPUTargetObjectFile>();
Tom Stellarde135ffd2015-09-25 21:41:28 +000068}
69
Tom Stellard45bb48e2015-06-13 03:28:10 +000070static ScheduleDAGInstrs *createR600MachineScheduler(MachineSchedContext *C) {
71 return new ScheduleDAGMILive(C, make_unique<R600SchedStrategy>());
72}
73
74static MachineSchedRegistry
Nicolai Haehnle02c32912016-01-13 16:10:10 +000075R600SchedRegistry("r600", "Run R600's custom scheduler",
76 createR600MachineScheduler);
77
78static MachineSchedRegistry
79SISchedRegistry("si", "Run SI's custom scheduler",
80 createSIMachineScheduler);
Tom Stellard45bb48e2015-06-13 03:28:10 +000081
Matt Arsenaultec30eb52016-05-31 16:57:45 +000082static StringRef computeDataLayout(const Triple &TT) {
83 if (TT.getArch() == Triple::r600) {
84 // 32-bit pointers.
85 return "e-p:32:32-i64:64-v16:16-v24:32-v32:32-v48:64-v96:128"
86 "-v192:256-v256:256-v512:512-v1024:1024-v2048:2048-n32:64";
Tom Stellard45bb48e2015-06-13 03:28:10 +000087 }
88
Matt Arsenaultec30eb52016-05-31 16:57:45 +000089 // 32-bit private, local, and region pointers. 64-bit global, constant and
90 // flat.
91 return "e-p:32:32-p1:64:64-p2:64:64-p3:32:32-p4:64:64-p5:32:32"
92 "-i64:64-v16:16-v24:32-v32:32-v48:64-v96:128"
93 "-v192:256-v256:256-v512:512-v1024:1024-v2048:2048-n32:64";
Tom Stellard45bb48e2015-06-13 03:28:10 +000094}
95
Matt Arsenaultb22828f2016-01-27 02:17:49 +000096LLVM_READNONE
97static StringRef getGPUOrDefault(const Triple &TT, StringRef GPU) {
98 if (!GPU.empty())
99 return GPU;
100
101 // HSA only supports CI+, so change the default GPU to a CI for HSA.
102 if (TT.getArch() == Triple::amdgcn)
103 return (TT.getOS() == Triple::AMDHSA) ? "kaveri" : "tahiti";
104
Matt Arsenault8e001942016-06-02 18:37:16 +0000105 return "r600";
Matt Arsenaultb22828f2016-01-27 02:17:49 +0000106}
107
Rafael Espindola8c34dd82016-05-18 22:04:49 +0000108static Reloc::Model getEffectiveRelocModel(Optional<Reloc::Model> RM) {
109 if (!RM.hasValue())
110 return Reloc::PIC_;
111 return *RM;
112}
113
Tom Stellard45bb48e2015-06-13 03:28:10 +0000114AMDGPUTargetMachine::AMDGPUTargetMachine(const Target &T, const Triple &TT,
115 StringRef CPU, StringRef FS,
Rafael Espindola8c34dd82016-05-18 22:04:49 +0000116 TargetOptions Options,
117 Optional<Reloc::Model> RM,
Tom Stellard45bb48e2015-06-13 03:28:10 +0000118 CodeModel::Model CM,
119 CodeGenOpt::Level OptLevel)
Rafael Espindola8c34dd82016-05-18 22:04:49 +0000120 : LLVMTargetMachine(T, computeDataLayout(TT), TT, getGPUOrDefault(TT, CPU),
121 FS, Options, getEffectiveRelocModel(RM), CM, OptLevel),
Matt Arsenaultb22828f2016-01-27 02:17:49 +0000122 TLOF(createTLOF(getTargetTriple())),
Rafael Espindola8c34dd82016-05-18 22:04:49 +0000123 Subtarget(TT, getTargetCPU(), FS, *this), IntrinsicInfo() {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000124 setRequiresStructuredCFG(true);
125 initAsmInfo();
126}
127
Tom Stellarde135ffd2015-09-25 21:41:28 +0000128AMDGPUTargetMachine::~AMDGPUTargetMachine() { }
Tom Stellard45bb48e2015-06-13 03:28:10 +0000129
130//===----------------------------------------------------------------------===//
131// R600 Target Machine (R600 -> Cayman)
132//===----------------------------------------------------------------------===//
133
134R600TargetMachine::R600TargetMachine(const Target &T, const Triple &TT,
Tom Stellard5dde1d22016-02-05 18:29:17 +0000135 StringRef CPU, StringRef FS,
Rafael Espindola8c34dd82016-05-18 22:04:49 +0000136 TargetOptions Options,
137 Optional<Reloc::Model> RM,
Tom Stellard45bb48e2015-06-13 03:28:10 +0000138 CodeModel::Model CM, CodeGenOpt::Level OL)
Tom Stellard5dde1d22016-02-05 18:29:17 +0000139 : AMDGPUTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL) {}
Tom Stellard45bb48e2015-06-13 03:28:10 +0000140
141//===----------------------------------------------------------------------===//
142// GCN Target Machine (SI+)
143//===----------------------------------------------------------------------===//
144
145GCNTargetMachine::GCNTargetMachine(const Target &T, const Triple &TT,
Tom Stellard5dde1d22016-02-05 18:29:17 +0000146 StringRef CPU, StringRef FS,
Rafael Espindola8c34dd82016-05-18 22:04:49 +0000147 TargetOptions Options,
148 Optional<Reloc::Model> RM,
Tom Stellard45bb48e2015-06-13 03:28:10 +0000149 CodeModel::Model CM, CodeGenOpt::Level OL)
Tom Stellard5dde1d22016-02-05 18:29:17 +0000150 : AMDGPUTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL) {}
Tom Stellard45bb48e2015-06-13 03:28:10 +0000151
152//===----------------------------------------------------------------------===//
153// AMDGPU Pass Setup
154//===----------------------------------------------------------------------===//
155
156namespace {
Tom Stellardcc7067a62016-03-03 03:53:29 +0000157
Tom Stellard45bb48e2015-06-13 03:28:10 +0000158class AMDGPUPassConfig : public TargetPassConfig {
159public:
160 AMDGPUPassConfig(TargetMachine *TM, PassManagerBase &PM)
Matt Arsenault0a109002015-09-25 17:41:20 +0000161 : TargetPassConfig(TM, PM) {
162
163 // Exceptions and StackMaps are not supported, so these passes will never do
164 // anything.
165 disablePass(&StackMapLivenessID);
166 disablePass(&FuncletLayoutID);
167 }
Tom Stellard45bb48e2015-06-13 03:28:10 +0000168
169 AMDGPUTargetMachine &getAMDGPUTargetMachine() const {
170 return getTM<AMDGPUTargetMachine>();
171 }
172
173 ScheduleDAGInstrs *
174 createMachineScheduler(MachineSchedContext *C) const override {
175 const AMDGPUSubtarget &ST = *getAMDGPUTargetMachine().getSubtargetImpl();
176 if (ST.getGeneration() <= AMDGPUSubtarget::NORTHERN_ISLANDS)
177 return createR600MachineScheduler(C);
Tom Stellardde008d32016-01-21 04:28:34 +0000178 else if (ST.enableSIScheduler())
179 return createSIMachineScheduler(C);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000180 return nullptr;
181 }
182
183 void addIRPasses() override;
184 void addCodeGenPrepare() override;
Matt Arsenault0a109002015-09-25 17:41:20 +0000185 bool addPreISel() override;
186 bool addInstSelector() override;
187 bool addGCPasses() override;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000188};
189
Matt Arsenault6b6a2c32016-03-11 08:00:27 +0000190class R600PassConfig final : public AMDGPUPassConfig {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000191public:
192 R600PassConfig(TargetMachine *TM, PassManagerBase &PM)
193 : AMDGPUPassConfig(TM, PM) { }
194
195 bool addPreISel() override;
196 void addPreRegAlloc() override;
197 void addPreSched2() override;
198 void addPreEmitPass() override;
199};
200
Matt Arsenault6b6a2c32016-03-11 08:00:27 +0000201class GCNPassConfig final : public AMDGPUPassConfig {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000202public:
203 GCNPassConfig(TargetMachine *TM, PassManagerBase &PM)
204 : AMDGPUPassConfig(TM, PM) { }
205 bool addPreISel() override;
Matt Arsenault3d1c1de2016-04-14 21:58:24 +0000206 void addMachineSSAOptimization() override;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000207 bool addInstSelector() override;
Tom Stellard000c5af2016-04-14 19:09:28 +0000208#ifdef LLVM_BUILD_GLOBAL_ISEL
209 bool addIRTranslator() override;
210 bool addRegBankSelect() override;
211#endif
Matt Arsenaultb87fc222015-10-01 22:10:03 +0000212 void addFastRegAlloc(FunctionPass *RegAllocPass) override;
213 void addOptimizedRegAlloc(FunctionPass *RegAllocPass) override;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000214 void addPreRegAlloc() override;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000215 void addPreSched2() override;
216 void addPreEmitPass() override;
217};
218
219} // End of anonymous namespace
220
221TargetIRAnalysis AMDGPUTargetMachine::getTargetIRAnalysis() {
Eric Christophera4e5d3c2015-09-16 23:38:13 +0000222 return TargetIRAnalysis([this](const Function &F) {
Mehdi Amini5010ebf2015-07-09 02:08:42 +0000223 return TargetTransformInfo(
224 AMDGPUTTIImpl(this, F.getParent()->getDataLayout()));
225 });
Tom Stellard45bb48e2015-06-13 03:28:10 +0000226}
227
228void AMDGPUPassConfig::addIRPasses() {
Matt Arsenaultbde80342016-05-18 15:41:07 +0000229 // There is no reason to run these.
230 disablePass(&StackMapLivenessID);
231 disablePass(&FuncletLayoutID);
232 disablePass(&PatchableFunctionID);
233
Tom Stellard45bb48e2015-06-13 03:28:10 +0000234 // Function calls are not supported, so make sure we inline everything.
235 addPass(createAMDGPUAlwaysInlinePass());
236 addPass(createAlwaysInlinerPass());
237 // We need to add the barrier noop pass, otherwise adding the function
238 // inlining pass will cause all of the PassConfigs passes to be run
239 // one function at a time, which means if we have a nodule with two
240 // functions, then we will generate code for the first function
241 // without ever running any passes on the second.
242 addPass(createBarrierNoopPass());
Matt Arsenault39319482015-11-06 18:01:57 +0000243
Tom Stellardfd253952015-08-07 23:19:30 +0000244 // Handle uses of OpenCL image2d_t, image3d_t and sampler_t arguments.
245 addPass(createAMDGPUOpenCLImageTypeLoweringPass());
Matt Arsenault39319482015-11-06 18:01:57 +0000246
Tom Stellard45bb48e2015-06-13 03:28:10 +0000247 TargetPassConfig::addIRPasses();
248}
249
250void AMDGPUPassConfig::addCodeGenPrepare() {
Matt Arsenaulte0132462016-01-30 05:19:45 +0000251 const AMDGPUTargetMachine &TM = getAMDGPUTargetMachine();
252 const AMDGPUSubtarget &ST = *TM.getSubtargetImpl();
Matt Arsenault8b175672016-02-02 19:32:42 +0000253 if (TM.getOptLevel() > CodeGenOpt::None && ST.isPromoteAllocaEnabled()) {
Matt Arsenaulte0132462016-01-30 05:19:45 +0000254 addPass(createAMDGPUPromoteAlloca(&TM));
Tom Stellard45bb48e2015-06-13 03:28:10 +0000255 addPass(createSROAPass());
256 }
257 TargetPassConfig::addCodeGenPrepare();
258}
259
260bool
261AMDGPUPassConfig::addPreISel() {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000262 addPass(createFlattenCFGPass());
Tom Stellard45bb48e2015-06-13 03:28:10 +0000263 return false;
264}
265
266bool AMDGPUPassConfig::addInstSelector() {
267 addPass(createAMDGPUISelDag(getAMDGPUTargetMachine()));
268 return false;
269}
270
Matt Arsenault0a109002015-09-25 17:41:20 +0000271bool AMDGPUPassConfig::addGCPasses() {
272 // Do nothing. GC is not supported.
273 return false;
274}
275
Tom Stellard45bb48e2015-06-13 03:28:10 +0000276//===----------------------------------------------------------------------===//
277// R600 Pass Setup
278//===----------------------------------------------------------------------===//
279
280bool R600PassConfig::addPreISel() {
281 AMDGPUPassConfig::addPreISel();
Tom Stellardbc4497b2016-02-12 23:45:29 +0000282 const AMDGPUSubtarget &ST = *getAMDGPUTargetMachine().getSubtargetImpl();
283 if (ST.IsIRStructurizerEnabled())
284 addPass(createStructurizeCFGPass());
Tom Stellard45bb48e2015-06-13 03:28:10 +0000285 addPass(createR600TextureIntrinsicsReplacer());
286 return false;
287}
288
289void R600PassConfig::addPreRegAlloc() {
290 addPass(createR600VectorRegMerger(*TM));
291}
292
293void R600PassConfig::addPreSched2() {
294 const AMDGPUSubtarget &ST = *getAMDGPUTargetMachine().getSubtargetImpl();
295 addPass(createR600EmitClauseMarkers(), false);
296 if (ST.isIfCvtEnabled())
297 addPass(&IfConverterID, false);
298 addPass(createR600ClauseMergePass(*TM), false);
299}
300
301void R600PassConfig::addPreEmitPass() {
302 addPass(createAMDGPUCFGStructurizerPass(), false);
303 addPass(createR600ExpandSpecialInstrsPass(*TM), false);
304 addPass(&FinalizeMachineBundlesID, false);
305 addPass(createR600Packetizer(*TM), false);
306 addPass(createR600ControlFlowFinalizer(*TM), false);
307}
308
309TargetPassConfig *R600TargetMachine::createPassConfig(PassManagerBase &PM) {
310 return new R600PassConfig(this, PM);
311}
312
313//===----------------------------------------------------------------------===//
314// GCN Pass Setup
315//===----------------------------------------------------------------------===//
316
317bool GCNPassConfig::addPreISel() {
318 AMDGPUPassConfig::addPreISel();
Matt Arsenault39319482015-11-06 18:01:57 +0000319
320 // FIXME: We need to run a pass to propagate the attributes when calls are
321 // supported.
322 addPass(&AMDGPUAnnotateKernelFeaturesID);
Tom Stellardbc4497b2016-02-12 23:45:29 +0000323 addPass(createStructurizeCFGPass(true)); // true -> SkipUniformRegions
Tom Stellard45bb48e2015-06-13 03:28:10 +0000324 addPass(createSinkingPass());
325 addPass(createSITypeRewriter());
Tom Stellarda6f24c62015-12-15 20:55:55 +0000326 addPass(createAMDGPUAnnotateUniformValues());
Tom Stellardbc4497b2016-02-12 23:45:29 +0000327 addPass(createSIAnnotateControlFlowPass());
Tom Stellarda6f24c62015-12-15 20:55:55 +0000328
Tom Stellard45bb48e2015-06-13 03:28:10 +0000329 return false;
330}
331
Matt Arsenault3d1c1de2016-04-14 21:58:24 +0000332void GCNPassConfig::addMachineSSAOptimization() {
333 TargetPassConfig::addMachineSSAOptimization();
334
335 // We want to fold operands after PeepholeOptimizer has run (or as part of
336 // it), because it will eliminate extra copies making it easier to fold the
337 // real source operand. We want to eliminate dead instructions after, so that
338 // we see fewer uses of the copies. We then need to clean up the dead
339 // instructions leftover after the operands are folded as well.
340 //
341 // XXX - Can we get away without running DeadMachineInstructionElim again?
342 addPass(&SIFoldOperandsID);
343 addPass(&DeadMachineInstructionElimID);
344}
345
Tom Stellard45bb48e2015-06-13 03:28:10 +0000346bool GCNPassConfig::addInstSelector() {
347 AMDGPUPassConfig::addInstSelector();
348 addPass(createSILowerI1CopiesPass());
Matt Arsenault782c03b2015-11-03 22:30:13 +0000349 addPass(&SIFixSGPRCopiesID);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000350 return false;
351}
352
Tom Stellard000c5af2016-04-14 19:09:28 +0000353#ifdef LLVM_BUILD_GLOBAL_ISEL
354bool GCNPassConfig::addIRTranslator() {
355 addPass(new IRTranslator());
356 return false;
357}
358
359bool GCNPassConfig::addRegBankSelect() {
360 return false;
361}
362#endif
363
Tom Stellard45bb48e2015-06-13 03:28:10 +0000364void GCNPassConfig::addPreRegAlloc() {
365 const AMDGPUSubtarget &ST = *getAMDGPUTargetMachine().getSubtargetImpl();
366
367 // This needs to be run directly before register allocation because
368 // earlier passes might recompute live intervals.
369 // TODO: handle CodeGenOpt::None; fast RA ignores spill weights set by the pass
370 if (getOptLevel() > CodeGenOpt::None) {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000371 insertPass(&MachineSchedulerID, &SIFixControlFlowLiveIntervalsID);
372 }
373
374 if (getOptLevel() > CodeGenOpt::None && ST.loadStoreOptEnabled()) {
375 // Don't do this with no optimizations since it throws away debug info by
376 // merging nonadjacent loads.
377
378 // This should be run after scheduling, but before register allocation. It
379 // also need extra copies to the address operand to be eliminated.
Tom Stellard45bb48e2015-06-13 03:28:10 +0000380 insertPass(&MachineSchedulerID, &SILoadStoreOptimizerID);
Matt Arsenault84db5d92015-07-14 17:57:36 +0000381 insertPass(&MachineSchedulerID, &RegisterCoalescerID);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000382 }
383 addPass(createSIShrinkInstructionsPass(), false);
Nicolai Haehnle213e87f2016-03-21 20:28:33 +0000384 addPass(createSIWholeQuadModePass());
Matt Arsenaultb87fc222015-10-01 22:10:03 +0000385}
386
387void GCNPassConfig::addFastRegAlloc(FunctionPass *RegAllocPass) {
Matt Arsenaultb87fc222015-10-01 22:10:03 +0000388 TargetPassConfig::addFastRegAlloc(RegAllocPass);
389}
390
391void GCNPassConfig::addOptimizedRegAlloc(FunctionPass *RegAllocPass) {
Matt Arsenaultb87fc222015-10-01 22:10:03 +0000392 TargetPassConfig::addOptimizedRegAlloc(RegAllocPass);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000393}
394
Tom Stellard45bb48e2015-06-13 03:28:10 +0000395void GCNPassConfig::addPreSched2() {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000396}
397
398void GCNPassConfig::addPreEmitPass() {
Tom Stellardcb6ba622016-04-30 00:23:06 +0000399
400 // The hazard recognizer that runs as part of the post-ra scheduler does not
401 // gaurantee to be able handle all hazards correctly. This is because
402 // if there are multiple scheduling regions in a basic block, the regions
403 // are scheduled bottom up, so when we begin to schedule a region we don't
404 // know what instructions were emitted directly before it.
405 //
406 // Here we add a stand-alone hazard recognizer pass which can handle all cases.
407 // hazard recognizer pass.
408 addPass(&PostRAHazardRecognizerID);
409
Matt Arsenaulte2bd9a32016-06-09 23:19:14 +0000410 addPass(createSIInsertWaitsPass());
Matt Arsenaultcf2744f2016-04-29 20:23:42 +0000411 addPass(createSIShrinkInstructionsPass());
Matt Arsenault55d49cf2016-02-12 02:16:10 +0000412 addPass(createSILowerControlFlowPass(), false);
Konstantin Zhuravlyova7919322016-05-10 18:33:41 +0000413 addPass(createSIDebuggerInsertNopsPass(), false);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000414}
415
416TargetPassConfig *GCNTargetMachine::createPassConfig(PassManagerBase &PM) {
417 return new GCNPassConfig(this, PM);
418}