Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 1 | //===-- AMDGPUTargetMachine.cpp - TargetMachine for hw codegen targets-----===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | /// \file |
| 11 | /// \brief The AMDGPU target machine contains all of the hardware specific |
| 12 | /// information needed to emit code for R600 and SI GPUs. |
| 13 | // |
| 14 | //===----------------------------------------------------------------------===// |
| 15 | |
| 16 | #include "AMDGPUTargetMachine.h" |
Tom Stellard | c93fc11 | 2015-12-10 02:13:01 +0000 | [diff] [blame] | 17 | #include "AMDGPUTargetObjectFile.h" |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 18 | #include "AMDGPU.h" |
| 19 | #include "AMDGPUTargetTransformInfo.h" |
| 20 | #include "R600ISelLowering.h" |
| 21 | #include "R600InstrInfo.h" |
| 22 | #include "R600MachineScheduler.h" |
| 23 | #include "SIISelLowering.h" |
| 24 | #include "SIInstrInfo.h" |
| 25 | #include "llvm/Analysis/Passes.h" |
Tom Stellard | 000c5af | 2016-04-14 19:09:28 +0000 | [diff] [blame] | 26 | #include "llvm/CodeGen/GlobalISel/IRTranslator.h" |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 27 | #include "llvm/CodeGen/MachineFunctionAnalysis.h" |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 28 | #include "llvm/CodeGen/MachineModuleInfo.h" |
| 29 | #include "llvm/CodeGen/Passes.h" |
Matthias Braun | 31d19d4 | 2016-05-10 03:21:59 +0000 | [diff] [blame] | 30 | #include "llvm/CodeGen/TargetLoweringObjectFileImpl.h" |
| 31 | #include "llvm/CodeGen/TargetPassConfig.h" |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 32 | #include "llvm/IR/Verifier.h" |
| 33 | #include "llvm/MC/MCAsmInfo.h" |
| 34 | #include "llvm/IR/LegacyPassManager.h" |
| 35 | #include "llvm/Support/TargetRegistry.h" |
| 36 | #include "llvm/Support/raw_os_ostream.h" |
| 37 | #include "llvm/Transforms/IPO.h" |
| 38 | #include "llvm/Transforms/Scalar.h" |
| 39 | #include <llvm/CodeGen/Passes.h> |
| 40 | |
| 41 | using namespace llvm; |
| 42 | |
| 43 | extern "C" void LLVMInitializeAMDGPUTarget() { |
| 44 | // Register the target |
| 45 | RegisterTargetMachine<R600TargetMachine> X(TheAMDGPUTarget); |
| 46 | RegisterTargetMachine<GCNTargetMachine> Y(TheGCNTarget); |
Matt Arsenault | b87fc22 | 2015-10-01 22:10:03 +0000 | [diff] [blame] | 47 | |
| 48 | PassRegistry *PR = PassRegistry::getPassRegistry(); |
Matt Arsenault | 8c0ef8b | 2015-10-12 17:43:59 +0000 | [diff] [blame] | 49 | initializeSILowerI1CopiesPass(*PR); |
Matt Arsenault | 782c03b | 2015-11-03 22:30:13 +0000 | [diff] [blame] | 50 | initializeSIFixSGPRCopiesPass(*PR); |
Matt Arsenault | 8c0ef8b | 2015-10-12 17:43:59 +0000 | [diff] [blame] | 51 | initializeSIFoldOperandsPass(*PR); |
Matt Arsenault | c3a01ec | 2016-06-09 23:18:47 +0000 | [diff] [blame] | 52 | initializeSIShrinkInstructionsPass(*PR); |
Matt Arsenault | 187276f | 2015-10-07 00:42:53 +0000 | [diff] [blame] | 53 | initializeSIFixControlFlowLiveIntervalsPass(*PR); |
| 54 | initializeSILoadStoreOptimizerPass(*PR); |
Matt Arsenault | 3931948 | 2015-11-06 18:01:57 +0000 | [diff] [blame] | 55 | initializeAMDGPUAnnotateKernelFeaturesPass(*PR); |
Tom Stellard | a6f24c6 | 2015-12-15 20:55:55 +0000 | [diff] [blame] | 56 | initializeAMDGPUAnnotateUniformValuesPass(*PR); |
Matt Arsenault | e013246 | 2016-01-30 05:19:45 +0000 | [diff] [blame] | 57 | initializeAMDGPUPromoteAllocaPass(*PR); |
Tom Stellard | 77a1777 | 2016-01-20 15:48:27 +0000 | [diff] [blame] | 58 | initializeSIAnnotateControlFlowPass(*PR); |
Konstantin Zhuravlyov | a791932 | 2016-05-10 18:33:41 +0000 | [diff] [blame] | 59 | initializeSIDebuggerInsertNopsPass(*PR); |
Tom Stellard | 6e1967e | 2016-02-05 17:42:38 +0000 | [diff] [blame] | 60 | initializeSIInsertWaitsPass(*PR); |
Nicolai Haehnle | 213e87f | 2016-03-21 20:28:33 +0000 | [diff] [blame] | 61 | initializeSIWholeQuadModePass(*PR); |
Matt Arsenault | 55d49cf | 2016-02-12 02:16:10 +0000 | [diff] [blame] | 62 | initializeSILowerControlFlowPass(*PR); |
Matt Arsenault | d3e4c64 | 2016-06-02 00:04:22 +0000 | [diff] [blame] | 63 | initializeSIDebuggerInsertNopsPass(*PR); |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 64 | } |
| 65 | |
Tom Stellard | e135ffd | 2015-09-25 21:41:28 +0000 | [diff] [blame] | 66 | static std::unique_ptr<TargetLoweringObjectFile> createTLOF(const Triple &TT) { |
Tom Stellard | c93fc11 | 2015-12-10 02:13:01 +0000 | [diff] [blame] | 67 | return make_unique<AMDGPUTargetObjectFile>(); |
Tom Stellard | e135ffd | 2015-09-25 21:41:28 +0000 | [diff] [blame] | 68 | } |
| 69 | |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 70 | static ScheduleDAGInstrs *createR600MachineScheduler(MachineSchedContext *C) { |
| 71 | return new ScheduleDAGMILive(C, make_unique<R600SchedStrategy>()); |
| 72 | } |
| 73 | |
| 74 | static MachineSchedRegistry |
Nicolai Haehnle | 02c3291 | 2016-01-13 16:10:10 +0000 | [diff] [blame] | 75 | R600SchedRegistry("r600", "Run R600's custom scheduler", |
| 76 | createR600MachineScheduler); |
| 77 | |
| 78 | static MachineSchedRegistry |
| 79 | SISchedRegistry("si", "Run SI's custom scheduler", |
| 80 | createSIMachineScheduler); |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 81 | |
Matt Arsenault | ec30eb5 | 2016-05-31 16:57:45 +0000 | [diff] [blame] | 82 | static StringRef computeDataLayout(const Triple &TT) { |
| 83 | if (TT.getArch() == Triple::r600) { |
| 84 | // 32-bit pointers. |
| 85 | return "e-p:32:32-i64:64-v16:16-v24:32-v32:32-v48:64-v96:128" |
| 86 | "-v192:256-v256:256-v512:512-v1024:1024-v2048:2048-n32:64"; |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 87 | } |
| 88 | |
Matt Arsenault | ec30eb5 | 2016-05-31 16:57:45 +0000 | [diff] [blame] | 89 | // 32-bit private, local, and region pointers. 64-bit global, constant and |
| 90 | // flat. |
| 91 | return "e-p:32:32-p1:64:64-p2:64:64-p3:32:32-p4:64:64-p5:32:32" |
| 92 | "-i64:64-v16:16-v24:32-v32:32-v48:64-v96:128" |
| 93 | "-v192:256-v256:256-v512:512-v1024:1024-v2048:2048-n32:64"; |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 94 | } |
| 95 | |
Matt Arsenault | b22828f | 2016-01-27 02:17:49 +0000 | [diff] [blame] | 96 | LLVM_READNONE |
| 97 | static StringRef getGPUOrDefault(const Triple &TT, StringRef GPU) { |
| 98 | if (!GPU.empty()) |
| 99 | return GPU; |
| 100 | |
| 101 | // HSA only supports CI+, so change the default GPU to a CI for HSA. |
| 102 | if (TT.getArch() == Triple::amdgcn) |
| 103 | return (TT.getOS() == Triple::AMDHSA) ? "kaveri" : "tahiti"; |
| 104 | |
Matt Arsenault | 8e00194 | 2016-06-02 18:37:16 +0000 | [diff] [blame] | 105 | return "r600"; |
Matt Arsenault | b22828f | 2016-01-27 02:17:49 +0000 | [diff] [blame] | 106 | } |
| 107 | |
Rafael Espindola | 8c34dd8 | 2016-05-18 22:04:49 +0000 | [diff] [blame] | 108 | static Reloc::Model getEffectiveRelocModel(Optional<Reloc::Model> RM) { |
| 109 | if (!RM.hasValue()) |
| 110 | return Reloc::PIC_; |
| 111 | return *RM; |
| 112 | } |
| 113 | |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 114 | AMDGPUTargetMachine::AMDGPUTargetMachine(const Target &T, const Triple &TT, |
| 115 | StringRef CPU, StringRef FS, |
Rafael Espindola | 8c34dd8 | 2016-05-18 22:04:49 +0000 | [diff] [blame] | 116 | TargetOptions Options, |
| 117 | Optional<Reloc::Model> RM, |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 118 | CodeModel::Model CM, |
| 119 | CodeGenOpt::Level OptLevel) |
Rafael Espindola | 8c34dd8 | 2016-05-18 22:04:49 +0000 | [diff] [blame] | 120 | : LLVMTargetMachine(T, computeDataLayout(TT), TT, getGPUOrDefault(TT, CPU), |
| 121 | FS, Options, getEffectiveRelocModel(RM), CM, OptLevel), |
Matt Arsenault | b22828f | 2016-01-27 02:17:49 +0000 | [diff] [blame] | 122 | TLOF(createTLOF(getTargetTriple())), |
Rafael Espindola | 8c34dd8 | 2016-05-18 22:04:49 +0000 | [diff] [blame] | 123 | Subtarget(TT, getTargetCPU(), FS, *this), IntrinsicInfo() { |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 124 | setRequiresStructuredCFG(true); |
| 125 | initAsmInfo(); |
| 126 | } |
| 127 | |
Tom Stellard | e135ffd | 2015-09-25 21:41:28 +0000 | [diff] [blame] | 128 | AMDGPUTargetMachine::~AMDGPUTargetMachine() { } |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 129 | |
| 130 | //===----------------------------------------------------------------------===// |
| 131 | // R600 Target Machine (R600 -> Cayman) |
| 132 | //===----------------------------------------------------------------------===// |
| 133 | |
| 134 | R600TargetMachine::R600TargetMachine(const Target &T, const Triple &TT, |
Tom Stellard | 5dde1d2 | 2016-02-05 18:29:17 +0000 | [diff] [blame] | 135 | StringRef CPU, StringRef FS, |
Rafael Espindola | 8c34dd8 | 2016-05-18 22:04:49 +0000 | [diff] [blame] | 136 | TargetOptions Options, |
| 137 | Optional<Reloc::Model> RM, |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 138 | CodeModel::Model CM, CodeGenOpt::Level OL) |
Tom Stellard | 5dde1d2 | 2016-02-05 18:29:17 +0000 | [diff] [blame] | 139 | : AMDGPUTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL) {} |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 140 | |
| 141 | //===----------------------------------------------------------------------===// |
| 142 | // GCN Target Machine (SI+) |
| 143 | //===----------------------------------------------------------------------===// |
| 144 | |
| 145 | GCNTargetMachine::GCNTargetMachine(const Target &T, const Triple &TT, |
Tom Stellard | 5dde1d2 | 2016-02-05 18:29:17 +0000 | [diff] [blame] | 146 | StringRef CPU, StringRef FS, |
Rafael Espindola | 8c34dd8 | 2016-05-18 22:04:49 +0000 | [diff] [blame] | 147 | TargetOptions Options, |
| 148 | Optional<Reloc::Model> RM, |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 149 | CodeModel::Model CM, CodeGenOpt::Level OL) |
Tom Stellard | 5dde1d2 | 2016-02-05 18:29:17 +0000 | [diff] [blame] | 150 | : AMDGPUTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL) {} |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 151 | |
| 152 | //===----------------------------------------------------------------------===// |
| 153 | // AMDGPU Pass Setup |
| 154 | //===----------------------------------------------------------------------===// |
| 155 | |
| 156 | namespace { |
Tom Stellard | cc7067a6 | 2016-03-03 03:53:29 +0000 | [diff] [blame] | 157 | |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 158 | class AMDGPUPassConfig : public TargetPassConfig { |
| 159 | public: |
| 160 | AMDGPUPassConfig(TargetMachine *TM, PassManagerBase &PM) |
Matt Arsenault | 0a10900 | 2015-09-25 17:41:20 +0000 | [diff] [blame] | 161 | : TargetPassConfig(TM, PM) { |
| 162 | |
| 163 | // Exceptions and StackMaps are not supported, so these passes will never do |
| 164 | // anything. |
| 165 | disablePass(&StackMapLivenessID); |
| 166 | disablePass(&FuncletLayoutID); |
| 167 | } |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 168 | |
| 169 | AMDGPUTargetMachine &getAMDGPUTargetMachine() const { |
| 170 | return getTM<AMDGPUTargetMachine>(); |
| 171 | } |
| 172 | |
| 173 | ScheduleDAGInstrs * |
| 174 | createMachineScheduler(MachineSchedContext *C) const override { |
| 175 | const AMDGPUSubtarget &ST = *getAMDGPUTargetMachine().getSubtargetImpl(); |
| 176 | if (ST.getGeneration() <= AMDGPUSubtarget::NORTHERN_ISLANDS) |
| 177 | return createR600MachineScheduler(C); |
Tom Stellard | de008d3 | 2016-01-21 04:28:34 +0000 | [diff] [blame] | 178 | else if (ST.enableSIScheduler()) |
| 179 | return createSIMachineScheduler(C); |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 180 | return nullptr; |
| 181 | } |
| 182 | |
| 183 | void addIRPasses() override; |
| 184 | void addCodeGenPrepare() override; |
Matt Arsenault | 0a10900 | 2015-09-25 17:41:20 +0000 | [diff] [blame] | 185 | bool addPreISel() override; |
| 186 | bool addInstSelector() override; |
| 187 | bool addGCPasses() override; |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 188 | }; |
| 189 | |
Matt Arsenault | 6b6a2c3 | 2016-03-11 08:00:27 +0000 | [diff] [blame] | 190 | class R600PassConfig final : public AMDGPUPassConfig { |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 191 | public: |
| 192 | R600PassConfig(TargetMachine *TM, PassManagerBase &PM) |
| 193 | : AMDGPUPassConfig(TM, PM) { } |
| 194 | |
| 195 | bool addPreISel() override; |
| 196 | void addPreRegAlloc() override; |
| 197 | void addPreSched2() override; |
| 198 | void addPreEmitPass() override; |
| 199 | }; |
| 200 | |
Matt Arsenault | 6b6a2c3 | 2016-03-11 08:00:27 +0000 | [diff] [blame] | 201 | class GCNPassConfig final : public AMDGPUPassConfig { |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 202 | public: |
| 203 | GCNPassConfig(TargetMachine *TM, PassManagerBase &PM) |
| 204 | : AMDGPUPassConfig(TM, PM) { } |
| 205 | bool addPreISel() override; |
Matt Arsenault | 3d1c1de | 2016-04-14 21:58:24 +0000 | [diff] [blame] | 206 | void addMachineSSAOptimization() override; |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 207 | bool addInstSelector() override; |
Tom Stellard | 000c5af | 2016-04-14 19:09:28 +0000 | [diff] [blame] | 208 | #ifdef LLVM_BUILD_GLOBAL_ISEL |
| 209 | bool addIRTranslator() override; |
| 210 | bool addRegBankSelect() override; |
| 211 | #endif |
Matt Arsenault | b87fc22 | 2015-10-01 22:10:03 +0000 | [diff] [blame] | 212 | void addFastRegAlloc(FunctionPass *RegAllocPass) override; |
| 213 | void addOptimizedRegAlloc(FunctionPass *RegAllocPass) override; |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 214 | void addPreRegAlloc() override; |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 215 | void addPreSched2() override; |
| 216 | void addPreEmitPass() override; |
| 217 | }; |
| 218 | |
| 219 | } // End of anonymous namespace |
| 220 | |
| 221 | TargetIRAnalysis AMDGPUTargetMachine::getTargetIRAnalysis() { |
Eric Christopher | a4e5d3c | 2015-09-16 23:38:13 +0000 | [diff] [blame] | 222 | return TargetIRAnalysis([this](const Function &F) { |
Mehdi Amini | 5010ebf | 2015-07-09 02:08:42 +0000 | [diff] [blame] | 223 | return TargetTransformInfo( |
| 224 | AMDGPUTTIImpl(this, F.getParent()->getDataLayout())); |
| 225 | }); |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 226 | } |
| 227 | |
| 228 | void AMDGPUPassConfig::addIRPasses() { |
Matt Arsenault | bde8034 | 2016-05-18 15:41:07 +0000 | [diff] [blame] | 229 | // There is no reason to run these. |
| 230 | disablePass(&StackMapLivenessID); |
| 231 | disablePass(&FuncletLayoutID); |
| 232 | disablePass(&PatchableFunctionID); |
| 233 | |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 234 | // Function calls are not supported, so make sure we inline everything. |
| 235 | addPass(createAMDGPUAlwaysInlinePass()); |
| 236 | addPass(createAlwaysInlinerPass()); |
| 237 | // We need to add the barrier noop pass, otherwise adding the function |
| 238 | // inlining pass will cause all of the PassConfigs passes to be run |
| 239 | // one function at a time, which means if we have a nodule with two |
| 240 | // functions, then we will generate code for the first function |
| 241 | // without ever running any passes on the second. |
| 242 | addPass(createBarrierNoopPass()); |
Matt Arsenault | 3931948 | 2015-11-06 18:01:57 +0000 | [diff] [blame] | 243 | |
Tom Stellard | fd25395 | 2015-08-07 23:19:30 +0000 | [diff] [blame] | 244 | // Handle uses of OpenCL image2d_t, image3d_t and sampler_t arguments. |
| 245 | addPass(createAMDGPUOpenCLImageTypeLoweringPass()); |
Matt Arsenault | 3931948 | 2015-11-06 18:01:57 +0000 | [diff] [blame] | 246 | |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 247 | TargetPassConfig::addIRPasses(); |
| 248 | } |
| 249 | |
| 250 | void AMDGPUPassConfig::addCodeGenPrepare() { |
Matt Arsenault | e013246 | 2016-01-30 05:19:45 +0000 | [diff] [blame] | 251 | const AMDGPUTargetMachine &TM = getAMDGPUTargetMachine(); |
| 252 | const AMDGPUSubtarget &ST = *TM.getSubtargetImpl(); |
Matt Arsenault | 8b17567 | 2016-02-02 19:32:42 +0000 | [diff] [blame] | 253 | if (TM.getOptLevel() > CodeGenOpt::None && ST.isPromoteAllocaEnabled()) { |
Matt Arsenault | e013246 | 2016-01-30 05:19:45 +0000 | [diff] [blame] | 254 | addPass(createAMDGPUPromoteAlloca(&TM)); |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 255 | addPass(createSROAPass()); |
| 256 | } |
| 257 | TargetPassConfig::addCodeGenPrepare(); |
| 258 | } |
| 259 | |
| 260 | bool |
| 261 | AMDGPUPassConfig::addPreISel() { |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 262 | addPass(createFlattenCFGPass()); |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 263 | return false; |
| 264 | } |
| 265 | |
| 266 | bool AMDGPUPassConfig::addInstSelector() { |
| 267 | addPass(createAMDGPUISelDag(getAMDGPUTargetMachine())); |
| 268 | return false; |
| 269 | } |
| 270 | |
Matt Arsenault | 0a10900 | 2015-09-25 17:41:20 +0000 | [diff] [blame] | 271 | bool AMDGPUPassConfig::addGCPasses() { |
| 272 | // Do nothing. GC is not supported. |
| 273 | return false; |
| 274 | } |
| 275 | |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 276 | //===----------------------------------------------------------------------===// |
| 277 | // R600 Pass Setup |
| 278 | //===----------------------------------------------------------------------===// |
| 279 | |
| 280 | bool R600PassConfig::addPreISel() { |
| 281 | AMDGPUPassConfig::addPreISel(); |
Tom Stellard | bc4497b | 2016-02-12 23:45:29 +0000 | [diff] [blame] | 282 | const AMDGPUSubtarget &ST = *getAMDGPUTargetMachine().getSubtargetImpl(); |
| 283 | if (ST.IsIRStructurizerEnabled()) |
| 284 | addPass(createStructurizeCFGPass()); |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 285 | addPass(createR600TextureIntrinsicsReplacer()); |
| 286 | return false; |
| 287 | } |
| 288 | |
| 289 | void R600PassConfig::addPreRegAlloc() { |
| 290 | addPass(createR600VectorRegMerger(*TM)); |
| 291 | } |
| 292 | |
| 293 | void R600PassConfig::addPreSched2() { |
| 294 | const AMDGPUSubtarget &ST = *getAMDGPUTargetMachine().getSubtargetImpl(); |
| 295 | addPass(createR600EmitClauseMarkers(), false); |
| 296 | if (ST.isIfCvtEnabled()) |
| 297 | addPass(&IfConverterID, false); |
| 298 | addPass(createR600ClauseMergePass(*TM), false); |
| 299 | } |
| 300 | |
| 301 | void R600PassConfig::addPreEmitPass() { |
| 302 | addPass(createAMDGPUCFGStructurizerPass(), false); |
| 303 | addPass(createR600ExpandSpecialInstrsPass(*TM), false); |
| 304 | addPass(&FinalizeMachineBundlesID, false); |
| 305 | addPass(createR600Packetizer(*TM), false); |
| 306 | addPass(createR600ControlFlowFinalizer(*TM), false); |
| 307 | } |
| 308 | |
| 309 | TargetPassConfig *R600TargetMachine::createPassConfig(PassManagerBase &PM) { |
| 310 | return new R600PassConfig(this, PM); |
| 311 | } |
| 312 | |
| 313 | //===----------------------------------------------------------------------===// |
| 314 | // GCN Pass Setup |
| 315 | //===----------------------------------------------------------------------===// |
| 316 | |
| 317 | bool GCNPassConfig::addPreISel() { |
| 318 | AMDGPUPassConfig::addPreISel(); |
Matt Arsenault | 3931948 | 2015-11-06 18:01:57 +0000 | [diff] [blame] | 319 | |
| 320 | // FIXME: We need to run a pass to propagate the attributes when calls are |
| 321 | // supported. |
| 322 | addPass(&AMDGPUAnnotateKernelFeaturesID); |
Tom Stellard | bc4497b | 2016-02-12 23:45:29 +0000 | [diff] [blame] | 323 | addPass(createStructurizeCFGPass(true)); // true -> SkipUniformRegions |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 324 | addPass(createSinkingPass()); |
| 325 | addPass(createSITypeRewriter()); |
Tom Stellard | a6f24c6 | 2015-12-15 20:55:55 +0000 | [diff] [blame] | 326 | addPass(createAMDGPUAnnotateUniformValues()); |
Tom Stellard | bc4497b | 2016-02-12 23:45:29 +0000 | [diff] [blame] | 327 | addPass(createSIAnnotateControlFlowPass()); |
Tom Stellard | a6f24c6 | 2015-12-15 20:55:55 +0000 | [diff] [blame] | 328 | |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 329 | return false; |
| 330 | } |
| 331 | |
Matt Arsenault | 3d1c1de | 2016-04-14 21:58:24 +0000 | [diff] [blame] | 332 | void GCNPassConfig::addMachineSSAOptimization() { |
| 333 | TargetPassConfig::addMachineSSAOptimization(); |
| 334 | |
| 335 | // We want to fold operands after PeepholeOptimizer has run (or as part of |
| 336 | // it), because it will eliminate extra copies making it easier to fold the |
| 337 | // real source operand. We want to eliminate dead instructions after, so that |
| 338 | // we see fewer uses of the copies. We then need to clean up the dead |
| 339 | // instructions leftover after the operands are folded as well. |
| 340 | // |
| 341 | // XXX - Can we get away without running DeadMachineInstructionElim again? |
| 342 | addPass(&SIFoldOperandsID); |
| 343 | addPass(&DeadMachineInstructionElimID); |
| 344 | } |
| 345 | |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 346 | bool GCNPassConfig::addInstSelector() { |
| 347 | AMDGPUPassConfig::addInstSelector(); |
| 348 | addPass(createSILowerI1CopiesPass()); |
Matt Arsenault | 782c03b | 2015-11-03 22:30:13 +0000 | [diff] [blame] | 349 | addPass(&SIFixSGPRCopiesID); |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 350 | return false; |
| 351 | } |
| 352 | |
Tom Stellard | 000c5af | 2016-04-14 19:09:28 +0000 | [diff] [blame] | 353 | #ifdef LLVM_BUILD_GLOBAL_ISEL |
| 354 | bool GCNPassConfig::addIRTranslator() { |
| 355 | addPass(new IRTranslator()); |
| 356 | return false; |
| 357 | } |
| 358 | |
| 359 | bool GCNPassConfig::addRegBankSelect() { |
| 360 | return false; |
| 361 | } |
| 362 | #endif |
| 363 | |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 364 | void GCNPassConfig::addPreRegAlloc() { |
| 365 | const AMDGPUSubtarget &ST = *getAMDGPUTargetMachine().getSubtargetImpl(); |
| 366 | |
| 367 | // This needs to be run directly before register allocation because |
| 368 | // earlier passes might recompute live intervals. |
| 369 | // TODO: handle CodeGenOpt::None; fast RA ignores spill weights set by the pass |
| 370 | if (getOptLevel() > CodeGenOpt::None) { |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 371 | insertPass(&MachineSchedulerID, &SIFixControlFlowLiveIntervalsID); |
| 372 | } |
| 373 | |
| 374 | if (getOptLevel() > CodeGenOpt::None && ST.loadStoreOptEnabled()) { |
| 375 | // Don't do this with no optimizations since it throws away debug info by |
| 376 | // merging nonadjacent loads. |
| 377 | |
| 378 | // This should be run after scheduling, but before register allocation. It |
| 379 | // also need extra copies to the address operand to be eliminated. |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 380 | insertPass(&MachineSchedulerID, &SILoadStoreOptimizerID); |
Matt Arsenault | 84db5d9 | 2015-07-14 17:57:36 +0000 | [diff] [blame] | 381 | insertPass(&MachineSchedulerID, &RegisterCoalescerID); |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 382 | } |
| 383 | addPass(createSIShrinkInstructionsPass(), false); |
Nicolai Haehnle | 213e87f | 2016-03-21 20:28:33 +0000 | [diff] [blame] | 384 | addPass(createSIWholeQuadModePass()); |
Matt Arsenault | b87fc22 | 2015-10-01 22:10:03 +0000 | [diff] [blame] | 385 | } |
| 386 | |
| 387 | void GCNPassConfig::addFastRegAlloc(FunctionPass *RegAllocPass) { |
Matt Arsenault | b87fc22 | 2015-10-01 22:10:03 +0000 | [diff] [blame] | 388 | TargetPassConfig::addFastRegAlloc(RegAllocPass); |
| 389 | } |
| 390 | |
| 391 | void GCNPassConfig::addOptimizedRegAlloc(FunctionPass *RegAllocPass) { |
Matt Arsenault | b87fc22 | 2015-10-01 22:10:03 +0000 | [diff] [blame] | 392 | TargetPassConfig::addOptimizedRegAlloc(RegAllocPass); |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 393 | } |
| 394 | |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 395 | void GCNPassConfig::addPreSched2() { |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 396 | } |
| 397 | |
| 398 | void GCNPassConfig::addPreEmitPass() { |
Tom Stellard | cb6ba62 | 2016-04-30 00:23:06 +0000 | [diff] [blame] | 399 | |
| 400 | // The hazard recognizer that runs as part of the post-ra scheduler does not |
| 401 | // gaurantee to be able handle all hazards correctly. This is because |
| 402 | // if there are multiple scheduling regions in a basic block, the regions |
| 403 | // are scheduled bottom up, so when we begin to schedule a region we don't |
| 404 | // know what instructions were emitted directly before it. |
| 405 | // |
| 406 | // Here we add a stand-alone hazard recognizer pass which can handle all cases. |
| 407 | // hazard recognizer pass. |
| 408 | addPass(&PostRAHazardRecognizerID); |
| 409 | |
Matt Arsenault | e2bd9a3 | 2016-06-09 23:19:14 +0000 | [diff] [blame^] | 410 | addPass(createSIInsertWaitsPass()); |
Matt Arsenault | cf2744f | 2016-04-29 20:23:42 +0000 | [diff] [blame] | 411 | addPass(createSIShrinkInstructionsPass()); |
Matt Arsenault | 55d49cf | 2016-02-12 02:16:10 +0000 | [diff] [blame] | 412 | addPass(createSILowerControlFlowPass(), false); |
Konstantin Zhuravlyov | a791932 | 2016-05-10 18:33:41 +0000 | [diff] [blame] | 413 | addPass(createSIDebuggerInsertNopsPass(), false); |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 414 | } |
| 415 | |
| 416 | TargetPassConfig *GCNTargetMachine::createPassConfig(PassManagerBase &PM) { |
| 417 | return new GCNPassConfig(this, PM); |
| 418 | } |