blob: 5dfd5d722fb481b00af4967050e94d4b3ffac358 [file] [log] [blame]
Evan Cheng10043e22007-01-19 07:51:42 +00001//===-- ARMSubtarget.cpp - ARM Subtarget Information ------------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Cheng10043e22007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the ARM specific subclass of TargetSubtarget.
11//
12//===----------------------------------------------------------------------===//
13
14#include "ARMSubtarget.h"
15#include "ARMGenSubtarget.inc"
Evan Chenge45d6852011-01-11 21:46:47 +000016#include "ARMBaseRegisterInfo.h"
Evan Cheng43b9ca62009-08-28 23:18:09 +000017#include "llvm/GlobalValue.h"
Anton Korobeynikov77d19432009-06-08 22:53:56 +000018#include "llvm/Target/TargetOptions.h"
Bob Wilson45825302009-06-22 21:01:46 +000019#include "llvm/Support/CommandLine.h"
David Goodwin0d412c22009-11-10 00:48:55 +000020#include "llvm/ADT/SmallVector.h"
Evan Cheng10043e22007-01-19 07:51:42 +000021using namespace llvm;
22
Bob Wilson45825302009-06-22 21:01:46 +000023static cl::opt<bool>
24ReserveR9("arm-reserve-r9", cl::Hidden,
25 cl::desc("Reserve R9, making it unavailable as GPR"));
26
Anton Korobeynikov25229082009-11-24 00:44:37 +000027static cl::opt<bool>
28UseMOVT("arm-use-movt",
29 cl::init(true), cl::Hidden);
30
Bob Wilson3dc97322010-09-28 04:09:35 +000031static cl::opt<bool>
32StrictAlign("arm-strict-align", cl::Hidden,
33 cl::desc("Disallow all unaligned memory accesses"));
34
Daniel Dunbar31b44e82009-08-02 22:11:08 +000035ARMSubtarget::ARMSubtarget(const std::string &TT, const std::string &FS,
Evan Cheng03da4db2009-10-16 06:11:08 +000036 bool isT)
Anton Korobeynikovbf16a172010-03-06 19:39:36 +000037 : ARMArchVersion(V4)
Evan Chengbf407072010-09-10 01:29:16 +000038 , ARMProcFamily(Others)
Anton Korobeynikov0b91cc42009-05-23 19:51:43 +000039 , ARMFPUType(None)
Jim Grosbach71fcb4f2010-03-25 23:47:34 +000040 , UseNEONForSinglePrecisionFP(false)
Evan Cheng62c7b5b2010-12-05 22:04:16 +000041 , SlowFPVMLx(false)
Evan Cheng891f8312010-08-09 19:19:36 +000042 , SlowFPBrcc(false)
Evan Cheng03da4db2009-10-16 06:11:08 +000043 , IsThumb(isT)
Anton Korobeynikov12694bd2009-06-01 20:00:48 +000044 , ThumbMode(Thumb1)
Evan Cheng5190f092010-08-11 07:17:46 +000045 , NoARM(false)
David Goodwin17199b52009-09-30 00:10:16 +000046 , PostRAScheduler(false)
Bob Wilson45825302009-06-22 21:01:46 +000047 , IsR9Reserved(ReserveR9)
Anton Korobeynikov25229082009-11-24 00:44:37 +000048 , UseMovt(UseMOVT)
Anton Korobeynikov0a65a372010-03-14 18:42:38 +000049 , HasFP16(false)
Bob Wilsondd6eb5b2010-10-12 16:22:47 +000050 , HasD16(false)
Jim Grosbach151cd8f2010-05-05 23:44:43 +000051 , HasHardwareDivide(false)
52 , HasT2ExtractPack(false)
Evan Cheng6e809de2010-08-11 06:22:01 +000053 , HasDataBarrier(false)
Evan Cheng891f8312010-08-09 19:19:36 +000054 , Pref32BitThumb(false)
Evan Cheng8740ee32010-11-03 06:34:55 +000055 , HasMPExtension(false)
Jim Grosbach4d5dc3e2010-08-11 15:44:15 +000056 , FPOnlySP(false)
Bob Wilson3dc97322010-09-28 04:09:35 +000057 , AllowsUnalignedMem(false)
Lauro Ramos Venancio048e16ff2007-02-13 19:52:28 +000058 , stackAlignment(4)
Anton Korobeynikov08bf4c02009-05-23 19:50:50 +000059 , CPUString("generic")
Evan Chenge45d6852011-01-11 21:46:47 +000060 , TargetTriple(TT)
Lauro Ramos Venancio048e16ff2007-02-13 19:52:28 +000061 , TargetABI(ARM_ABI_APCS) {
Evan Chengbf407072010-09-10 01:29:16 +000062 // Default to soft float ABI
Anton Korobeynikov77d19432009-06-08 22:53:56 +000063 if (FloatABIType == FloatABI::Default)
64 FloatABIType = FloatABI::Soft;
65
Evan Cheng10043e22007-01-19 07:51:42 +000066 // Determine default and user specified characteristics
Evan Cheng10043e22007-01-19 07:51:42 +000067
Anton Korobeynikovbf16a172010-03-06 19:39:36 +000068 // When no arch is specified either by CPU or by attributes, make the default
69 // ARMv4T.
Bob Wilsond0046ca2010-11-09 22:50:47 +000070 const char *ARMArchFeature = "";
71 if (CPUString == "generic" && (FS.empty() || FS == "generic")) {
Anton Korobeynikovbf16a172010-03-06 19:39:36 +000072 ARMArchVersion = V4T;
Bob Wilsond0046ca2010-11-09 22:50:47 +000073 ARMArchFeature = ",+v4t";
74 }
Anton Korobeynikovbf16a172010-03-06 19:39:36 +000075
Evan Cheng10043e22007-01-19 07:51:42 +000076 // Set the boolean corresponding to the current target triple, or the default
77 // if one cannot be determined, to true.
Evan Chengec415ef2009-03-08 04:02:49 +000078 unsigned Len = TT.length();
Evan Cheng0ee0da82009-03-09 20:25:39 +000079 unsigned Idx = 0;
Anton Korobeynikovb6f45382009-05-29 23:41:08 +000080
Evan Cheng0ee0da82009-03-09 20:25:39 +000081 if (Len >= 5 && TT.substr(0, 4) == "armv")
82 Idx = 4;
Bob Wilson48249562009-06-22 21:28:22 +000083 else if (Len >= 6 && TT.substr(0, 5) == "thumb") {
Anton Korobeynikov12694bd2009-06-01 20:00:48 +000084 IsThumb = true;
Evan Cheng0ee0da82009-03-09 20:25:39 +000085 if (Len >= 7 && TT[5] == 'v')
86 Idx = 6;
87 }
88 if (Idx) {
89 unsigned SubVer = TT[Idx];
Anton Korobeynikovbf16a172010-03-06 19:39:36 +000090 if (SubVer >= '7' && SubVer <= '9') {
91 ARMArchVersion = V7A;
Bob Wilsond0046ca2010-11-09 22:50:47 +000092 ARMArchFeature = ",+v7a";
93 if (Len >= Idx+2 && TT[Idx+1] == 'm') {
Jim Grosbach92d999002010-05-05 20:44:35 +000094 ARMArchVersion = V7M;
Bob Wilsond0046ca2010-11-09 22:50:47 +000095 ARMArchFeature = ",+v7m";
96 }
Anton Korobeynikovbf16a172010-03-06 19:39:36 +000097 } else if (SubVer == '6') {
98 ARMArchVersion = V6;
Bob Wilsond0046ca2010-11-09 22:50:47 +000099 ARMArchFeature = ",+v6";
100 if (Len >= Idx+3 && TT[Idx+1] == 't' && TT[Idx+2] == '2') {
Anton Korobeynikovbf16a172010-03-06 19:39:36 +0000101 ARMArchVersion = V6T2;
Bob Wilsond0046ca2010-11-09 22:50:47 +0000102 ARMArchFeature = ",+v6t2";
103 }
Anton Korobeynikovbf16a172010-03-06 19:39:36 +0000104 } else if (SubVer == '5') {
105 ARMArchVersion = V5T;
Bob Wilsond0046ca2010-11-09 22:50:47 +0000106 ARMArchFeature = ",+v5t";
107 if (Len >= Idx+3 && TT[Idx+1] == 't' && TT[Idx+2] == 'e') {
Anton Korobeynikovbf16a172010-03-06 19:39:36 +0000108 ARMArchVersion = V5TE;
Bob Wilsond0046ca2010-11-09 22:50:47 +0000109 ARMArchFeature = ",+v5te";
110 }
Anton Korobeynikovbf16a172010-03-06 19:39:36 +0000111 } else if (SubVer == '4') {
Bob Wilsond0046ca2010-11-09 22:50:47 +0000112 if (Len >= Idx+2 && TT[Idx+1] == 't') {
Anton Korobeynikovbf16a172010-03-06 19:39:36 +0000113 ARMArchVersion = V4T;
Bob Wilsond0046ca2010-11-09 22:50:47 +0000114 ARMArchFeature = ",+v4t";
115 } else {
Anton Korobeynikovbf16a172010-03-06 19:39:36 +0000116 ARMArchVersion = V4;
Bob Wilsond0046ca2010-11-09 22:50:47 +0000117 ARMArchFeature = "";
118 }
Evan Chengec415ef2009-03-08 04:02:49 +0000119 }
120 }
121
Lauro Ramos Venancio048e16ff2007-02-13 19:52:28 +0000122 if (TT.find("eabi") != std::string::npos)
123 TargetABI = ARM_ABI_AAPCS;
124
Bob Wilsond0046ca2010-11-09 22:50:47 +0000125 // Parse features string. If the first entry in FS (the CPU) is missing,
126 // insert the architecture feature derived from the target triple. This is
127 // important for setting features that are implied based on the architecture
128 // version.
129 std::string FSWithArch;
130 if (FS.empty())
131 FSWithArch = std::string(ARMArchFeature);
132 else if (FS.find(',') == 0)
133 FSWithArch = std::string(ARMArchFeature) + FS;
134 else
135 FSWithArch = FS;
136 CPUString = ParseSubtargetFeatures(FSWithArch, CPUString);
137
Andrew Trick10ffc2b2010-12-24 05:03:26 +0000138 // After parsing Itineraries, set ItinData.IssueWidth.
139 computeIssueWidth();
140
Bob Wilsond0046ca2010-11-09 22:50:47 +0000141 // Thumb2 implies at least V6T2.
142 if (ARMArchVersion >= V6T2)
143 ThumbMode = Thumb2;
144 else if (ThumbMode >= Thumb2)
145 ARMArchVersion = V6T2;
146
Lauro Ramos Venancio048e16ff2007-02-13 19:52:28 +0000147 if (isAAPCS_ABI())
148 stackAlignment = 8;
149
Evan Chenga0ca2982009-06-18 23:14:30 +0000150 if (isTargetDarwin())
Bob Wilson45825302009-06-22 21:01:46 +0000151 IsR9Reserved = ReserveR9 | (ARMArchVersion < V6);
David Goodwin9a051a52009-10-01 21:46:35 +0000152
Evan Cheng03da4db2009-10-16 06:11:08 +0000153 if (!isThumb() || hasThumb2())
154 PostRAScheduler = true;
Bob Wilson3dc97322010-09-28 04:09:35 +0000155
156 // v6+ may or may not support unaligned mem access depending on the system
157 // configuration.
158 if (!StrictAlign && hasV6Ops() && isTargetDarwin())
159 AllowsUnalignedMem = true;
Evan Cheng10043e22007-01-19 07:51:42 +0000160}
Evan Cheng43b9ca62009-08-28 23:18:09 +0000161
162/// GVIsIndirectSymbol - true if the GV will be accessed via an indirect symbol.
Evan Cheng1b389522009-09-03 07:04:02 +0000163bool
Dan Gohmanbcaf6812010-04-15 01:51:59 +0000164ARMSubtarget::GVIsIndirectSymbol(const GlobalValue *GV,
165 Reloc::Model RelocM) const {
Evan Cheng1b389522009-09-03 07:04:02 +0000166 if (RelocM == Reloc::Static)
Evan Cheng43b9ca62009-08-28 23:18:09 +0000167 return false;
Evan Cheng1b389522009-09-03 07:04:02 +0000168
Jeffrey Yasskin091217b2010-01-27 20:34:15 +0000169 // Materializable GVs (in JIT lazy compilation mode) do not require an extra
170 // load from stub.
171 bool isDecl = GV->isDeclaration() && !GV->isMaterializable();
Evan Cheng1b389522009-09-03 07:04:02 +0000172
173 if (!isTargetDarwin()) {
174 // Extra load is needed for all externally visible.
175 if (GV->hasLocalLinkage() || GV->hasHiddenVisibility())
176 return false;
177 return true;
178 } else {
179 if (RelocM == Reloc::PIC_) {
180 // If this is a strong reference to a definition, it is definitely not
181 // through a stub.
182 if (!isDecl && !GV->isWeakForLinker())
183 return false;
184
185 // Unless we have a symbol with hidden visibility, we have to go through a
186 // normal $non_lazy_ptr stub because this symbol might be resolved late.
187 if (!GV->hasHiddenVisibility()) // Non-hidden $non_lazy_ptr reference.
188 return true;
189
190 // If symbol visibility is hidden, we have a stub for common symbol
191 // references and external declarations.
192 if (isDecl || GV->hasCommonLinkage())
193 // Hidden $non_lazy_ptr reference.
194 return true;
195
196 return false;
197 } else {
198 // If this is a strong reference to a definition, it is definitely not
199 // through a stub.
200 if (!isDecl && !GV->isWeakForLinker())
201 return false;
Andrew Trickc416ba62010-12-24 04:28:06 +0000202
Evan Cheng1b389522009-09-03 07:04:02 +0000203 // Unless we have a symbol with hidden visibility, we have to go through a
204 // normal $non_lazy_ptr stub because this symbol might be resolved late.
205 if (!GV->hasHiddenVisibility()) // Non-hidden $non_lazy_ptr reference.
206 return true;
207 }
208 }
209
210 return false;
Evan Cheng43b9ca62009-08-28 23:18:09 +0000211}
David Goodwin0d412c22009-11-10 00:48:55 +0000212
Owen Andersona3181e22010-09-28 21:57:50 +0000213unsigned ARMSubtarget::getMispredictionPenalty() const {
214 // If we have a reasonable estimate of the pipeline depth, then we can
215 // estimate the penalty of a misprediction based on that.
216 if (isCortexA8())
217 return 13;
218 else if (isCortexA9())
219 return 8;
Andrew Trickc416ba62010-12-24 04:28:06 +0000220
Owen Andersona3181e22010-09-28 21:57:50 +0000221 // Otherwise, just return a sensible default.
222 return 10;
223}
224
Andrew Trick10ffc2b2010-12-24 05:03:26 +0000225void ARMSubtarget::computeIssueWidth() {
226 unsigned allStage1Units = 0;
227 for (const InstrItinerary *itin = InstrItins.Itineraries;
228 itin->FirstStage != ~0U; ++itin) {
229 const InstrStage *IS = InstrItins.Stages + itin->FirstStage;
230 allStage1Units |= IS->getUnits();
231 }
232 InstrItins.IssueWidth = 0;
233 while (allStage1Units) {
234 ++InstrItins.IssueWidth;
235 // clear the lowest bit
236 allStage1Units ^= allStage1Units & ~(allStage1Units - 1);
237 }
Andrew Trick163a2442011-01-04 00:32:57 +0000238 assert(InstrItins.IssueWidth <= 2 && "itinerary bug, too many stage 1 units");
Andrew Trick10ffc2b2010-12-24 05:03:26 +0000239}
240
David Goodwin0d412c22009-11-10 00:48:55 +0000241bool ARMSubtarget::enablePostRAScheduler(
242 CodeGenOpt::Level OptLevel,
243 TargetSubtarget::AntiDepBreakMode& Mode,
David Goodwinb9fe5d52009-11-13 19:52:48 +0000244 RegClassVector& CriticalPathRCs) const {
David Goodwin0d412c22009-11-10 00:48:55 +0000245 Mode = TargetSubtarget::ANTIDEP_CRITICAL;
David Goodwinb9fe5d52009-11-13 19:52:48 +0000246 CriticalPathRCs.clear();
247 CriticalPathRCs.push_back(&ARM::GPRRegClass);
David Goodwin0d412c22009-11-10 00:48:55 +0000248 return PostRAScheduler && OptLevel >= CodeGenOpt::Default;
249}