Eugene Zelenko | 618c555 | 2017-09-13 21:15:20 +0000 | [diff] [blame] | 1 | //===- RegAllocBase.h - basic regalloc interface and driver -----*- C++ -*-===// |
Andrew Trick | 1c24605 | 2010-10-22 23:09:15 +0000 | [diff] [blame] | 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file defines the RegAllocBase class, which is the skeleton of a basic |
| 11 | // register allocation algorithm and interface for extending it. It provides the |
| 12 | // building blocks on which to construct other experimental allocators and test |
| 13 | // the validity of two principles: |
Andrew Trick | fce64c9 | 2010-11-30 23:18:47 +0000 | [diff] [blame] | 14 | // |
Andrew Trick | 1c24605 | 2010-10-22 23:09:15 +0000 | [diff] [blame] | 15 | // - If virtual and physical register liveness is modeled using intervals, then |
| 16 | // on-the-fly interference checking is cheap. Furthermore, interferences can be |
| 17 | // lazily cached and reused. |
Andrew Trick | fce64c9 | 2010-11-30 23:18:47 +0000 | [diff] [blame] | 18 | // |
Andrew Trick | 1c24605 | 2010-10-22 23:09:15 +0000 | [diff] [blame] | 19 | // - Register allocation complexity, and generated code performance is |
| 20 | // determined by the effectiveness of live range splitting rather than optimal |
| 21 | // coloring. |
| 22 | // |
| 23 | // Following the first principle, interfering checking revolves around the |
| 24 | // LiveIntervalUnion data structure. |
| 25 | // |
| 26 | // To fulfill the second principle, the basic allocator provides a driver for |
| 27 | // incremental splitting. It essentially punts on the problem of register |
| 28 | // coloring, instead driving the assignment of virtual to physical registers by |
| 29 | // the cost of splitting. The basic allocator allows for heuristic reassignment |
| 30 | // of registers, if a more sophisticated allocator chooses to do that. |
| 31 | // |
| 32 | // This framework provides a way to engineer the compile time vs. code |
Cameron Zwarich | bfef075 | 2010-12-29 04:42:39 +0000 | [diff] [blame] | 33 | // quality trade-off without relying on a particular theoretical solver. |
Andrew Trick | 1c24605 | 2010-10-22 23:09:15 +0000 | [diff] [blame] | 34 | // |
| 35 | //===----------------------------------------------------------------------===// |
| 36 | |
Benjamin Kramer | a7c40ef | 2014-08-13 16:26:38 +0000 | [diff] [blame] | 37 | #ifndef LLVM_LIB_CODEGEN_REGALLOCBASE_H |
| 38 | #define LLVM_LIB_CODEGEN_REGALLOCBASE_H |
Andrew Trick | 1c24605 | 2010-10-22 23:09:15 +0000 | [diff] [blame] | 39 | |
Eugene Zelenko | 618c555 | 2017-09-13 21:15:20 +0000 | [diff] [blame] | 40 | #include "llvm/ADT/SmallPtrSet.h" |
Chandler Carruth | 802d755 | 2012-12-04 07:12:27 +0000 | [diff] [blame] | 41 | #include "llvm/CodeGen/RegisterClassInfo.h" |
Andrew Trick | 1c24605 | 2010-10-22 23:09:15 +0000 | [diff] [blame] | 42 | |
| 43 | namespace llvm { |
| 44 | |
Eugene Zelenko | 618c555 | 2017-09-13 21:15:20 +0000 | [diff] [blame] | 45 | class LiveInterval; |
Andrew Trick | 84aef49 | 2010-10-26 18:34:01 +0000 | [diff] [blame] | 46 | class LiveIntervals; |
Jakob Stoklund Olesen | 03b87d5 | 2012-06-20 22:52:24 +0000 | [diff] [blame] | 47 | class LiveRegMatrix; |
Eugene Zelenko | 618c555 | 2017-09-13 21:15:20 +0000 | [diff] [blame] | 48 | class MachineInstr; |
| 49 | class MachineRegisterInfo; |
| 50 | template<typename T> class SmallVectorImpl; |
Andrew Trick | 89eb6a8 | 2010-11-10 19:18:47 +0000 | [diff] [blame] | 51 | class Spiller; |
Eugene Zelenko | 618c555 | 2017-09-13 21:15:20 +0000 | [diff] [blame] | 52 | class TargetRegisterInfo; |
| 53 | class VirtRegMap; |
Andrew Trick | 84aef49 | 2010-10-26 18:34:01 +0000 | [diff] [blame] | 54 | |
Andrew Trick | 1c24605 | 2010-10-22 23:09:15 +0000 | [diff] [blame] | 55 | /// RegAllocBase provides the register allocation driver and interface that can |
| 56 | /// be extended to add interesting heuristics. |
| 57 | /// |
Andrew Trick | fce64c9 | 2010-11-30 23:18:47 +0000 | [diff] [blame] | 58 | /// Register allocators must override the selectOrSplit() method to implement |
Jakob Stoklund Olesen | 2329c54 | 2011-02-22 23:01:52 +0000 | [diff] [blame] | 59 | /// live range splitting. They must also override enqueue/dequeue to provide an |
| 60 | /// assignment order. |
Benjamin Kramer | 079b96e | 2013-09-11 18:05:11 +0000 | [diff] [blame] | 61 | class RegAllocBase { |
Juergen Ributzka | d12ccbd | 2013-11-19 00:57:56 +0000 | [diff] [blame] | 62 | virtual void anchor(); |
Eugene Zelenko | 618c555 | 2017-09-13 21:15:20 +0000 | [diff] [blame] | 63 | |
Jakob Stoklund Olesen | 20f19eb | 2012-01-11 23:19:08 +0000 | [diff] [blame] | 64 | protected: |
Eugene Zelenko | 618c555 | 2017-09-13 21:15:20 +0000 | [diff] [blame] | 65 | const TargetRegisterInfo *TRI = nullptr; |
| 66 | MachineRegisterInfo *MRI = nullptr; |
| 67 | VirtRegMap *VRM = nullptr; |
| 68 | LiveIntervals *LIS = nullptr; |
| 69 | LiveRegMatrix *Matrix = nullptr; |
Jakob Stoklund Olesen | 20f19eb | 2012-01-11 23:19:08 +0000 | [diff] [blame] | 70 | RegisterClassInfo RegClassInfo; |
| 71 | |
Wei Mi | 9a16d65 | 2016-04-13 03:08:27 +0000 | [diff] [blame] | 72 | /// Inst which is a def of an original reg and whose defs are already all |
| 73 | /// dead after remat is saved in DeadRemats. The deletion of such inst is |
| 74 | /// postponed till all the allocations are done, so its remat expr is |
| 75 | /// always available for the remat of all the siblings of the original reg. |
| 76 | SmallPtrSet<MachineInstr *, 32> DeadRemats; |
| 77 | |
Eugene Zelenko | 618c555 | 2017-09-13 21:15:20 +0000 | [diff] [blame] | 78 | RegAllocBase() = default; |
| 79 | virtual ~RegAllocBase() = default; |
Andrew Trick | e8719c5 | 2010-10-22 23:33:19 +0000 | [diff] [blame] | 80 | |
Andrew Trick | 1c24605 | 2010-10-22 23:09:15 +0000 | [diff] [blame] | 81 | // A RegAlloc pass should call this before allocatePhysRegs. |
Jakob Stoklund Olesen | 2d2dec9 | 2012-06-20 22:52:29 +0000 | [diff] [blame] | 82 | void init(VirtRegMap &vrm, LiveIntervals &lis, LiveRegMatrix &mat); |
Jakob Stoklund Olesen | 50215af | 2011-05-10 17:37:41 +0000 | [diff] [blame] | 83 | |
Andrew Trick | 84aef49 | 2010-10-26 18:34:01 +0000 | [diff] [blame] | 84 | // The top-level driver. The output is a VirtRegMap that us updated with |
| 85 | // physical register assignments. |
Andrew Trick | 84aef49 | 2010-10-26 18:34:01 +0000 | [diff] [blame] | 86 | void allocatePhysRegs(); |
Andrew Trick | 1c24605 | 2010-10-22 23:09:15 +0000 | [diff] [blame] | 87 | |
Wei Mi | 9a16d65 | 2016-04-13 03:08:27 +0000 | [diff] [blame] | 88 | // Include spiller post optimization and removing dead defs left because of |
| 89 | // rematerialization. |
| 90 | virtual void postOptimization(); |
| 91 | |
Andrew Trick | 89eb6a8 | 2010-11-10 19:18:47 +0000 | [diff] [blame] | 92 | // Get a temporary reference to a Spiller instance. |
| 93 | virtual Spiller &spiller() = 0; |
Andrew Trick | fce64c9 | 2010-11-30 23:18:47 +0000 | [diff] [blame] | 94 | |
Jakob Stoklund Olesen | 2329c54 | 2011-02-22 23:01:52 +0000 | [diff] [blame] | 95 | /// enqueue - Add VirtReg to the priority queue of unassigned registers. |
| 96 | virtual void enqueue(LiveInterval *LI) = 0; |
| 97 | |
| 98 | /// dequeue - Return the next unassigned register, or NULL. |
| 99 | virtual LiveInterval *dequeue() = 0; |
Jakob Stoklund Olesen | e0df786 | 2010-12-08 22:22:41 +0000 | [diff] [blame] | 100 | |
Andrew Trick | 1c24605 | 2010-10-22 23:09:15 +0000 | [diff] [blame] | 101 | // A RegAlloc pass should override this to provide the allocation heuristics. |
Andrew Trick | 84aef49 | 2010-10-26 18:34:01 +0000 | [diff] [blame] | 102 | // Each call must guarantee forward progess by returning an available PhysReg |
| 103 | // or new set of split live virtual registers. It is up to the splitter to |
Andrew Trick | 1c24605 | 2010-10-22 23:09:15 +0000 | [diff] [blame] | 104 | // converge quickly toward fully spilled live ranges. |
Andrew Trick | fce64c9 | 2010-11-30 23:18:47 +0000 | [diff] [blame] | 105 | virtual unsigned selectOrSplit(LiveInterval &VirtReg, |
Mark Lacey | f9ea885 | 2013-08-14 23:50:04 +0000 | [diff] [blame] | 106 | SmallVectorImpl<unsigned> &splitLVRs) = 0; |
Andrew Trick | 1c24605 | 2010-10-22 23:09:15 +0000 | [diff] [blame] | 107 | |
Jakob Stoklund Olesen | 92da705 | 2010-12-11 00:19:56 +0000 | [diff] [blame] | 108 | // Use this group name for NamedRegionTimer. |
Craig Topper | 9fdc70e | 2013-07-17 03:11:32 +0000 | [diff] [blame] | 109 | static const char TimerGroupName[]; |
Matthias Braun | 9f15a79 | 2016-11-18 19:43:18 +0000 | [diff] [blame] | 110 | static const char TimerGroupDescription[]; |
Jakob Stoklund Olesen | 92da705 | 2010-12-11 00:19:56 +0000 | [diff] [blame] | 111 | |
Quentin Colombet | a799e2e | 2015-01-08 01:16:39 +0000 | [diff] [blame] | 112 | /// Method called when the allocator is about to remove a LiveInterval. |
| 113 | virtual void aboutToRemoveInterval(LiveInterval &LI) {} |
| 114 | |
Jakob Stoklund Olesen | 2e98ee3 | 2010-12-17 23:16:35 +0000 | [diff] [blame] | 115 | public: |
| 116 | /// VerifyEnabled - True when -verify-regalloc is given. |
| 117 | static bool VerifyEnabled; |
| 118 | |
Andrew Trick | fce64c9 | 2010-11-30 23:18:47 +0000 | [diff] [blame] | 119 | private: |
Jakob Stoklund Olesen | 2329c54 | 2011-02-22 23:01:52 +0000 | [diff] [blame] | 120 | void seedLiveRegs(); |
Andrew Trick | 1c24605 | 2010-10-22 23:09:15 +0000 | [diff] [blame] | 121 | }; |
| 122 | |
Andrew Trick | 1c24605 | 2010-10-22 23:09:15 +0000 | [diff] [blame] | 123 | } // end namespace llvm |
| 124 | |
Eugene Zelenko | 618c555 | 2017-09-13 21:15:20 +0000 | [diff] [blame] | 125 | #endif // LLVM_LIB_CODEGEN_REGALLOCBASE_H |