Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1 | //===-- AMDGPUInstPrinter.cpp - AMDGPU MC Inst -> ASM ---------------------===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | // \file |
| 9 | //===----------------------------------------------------------------------===// |
| 10 | |
| 11 | #include "AMDGPUInstPrinter.h" |
Konstantin Zhuravlyov | 836cbff | 2016-09-30 17:01:40 +0000 | [diff] [blame] | 12 | #include "MCTargetDesc/AMDGPUMCTargetDesc.h" |
Chandler Carruth | 6bda14b | 2017-06-06 11:49:48 +0000 | [diff] [blame] | 13 | #include "SIDefines.h" |
Artem Tamazov | 6edc135 | 2016-05-26 17:00:33 +0000 | [diff] [blame] | 14 | #include "Utils/AMDGPUAsmUtils.h" |
Konstantin Zhuravlyov | 836cbff | 2016-09-30 17:01:40 +0000 | [diff] [blame] | 15 | #include "Utils/AMDGPUBaseInfo.h" |
Christian Konig | bf114b4 | 2013-02-21 15:17:22 +0000 | [diff] [blame] | 16 | #include "llvm/MC/MCExpr.h" |
Benjamin Kramer | d78bb46 | 2013-05-23 17:10:37 +0000 | [diff] [blame] | 17 | #include "llvm/MC/MCInst.h" |
Eugene Zelenko | 6a9226d | 2016-12-12 22:23:53 +0000 | [diff] [blame] | 18 | #include "llvm/MC/MCInstrDesc.h" |
Matt Arsenault | 303011a | 2014-12-17 21:04:08 +0000 | [diff] [blame] | 19 | #include "llvm/MC/MCInstrInfo.h" |
Matt Arsenault | 4d7d383 | 2014-04-15 22:32:49 +0000 | [diff] [blame] | 20 | #include "llvm/MC/MCRegisterInfo.h" |
Konstantin Zhuravlyov | 836cbff | 2016-09-30 17:01:40 +0000 | [diff] [blame] | 21 | #include "llvm/MC/MCSubtargetInfo.h" |
Eugene Zelenko | 6a9226d | 2016-12-12 22:23:53 +0000 | [diff] [blame] | 22 | #include "llvm/Support/ErrorHandling.h" |
Matt Arsenault | 4d7d383 | 2014-04-15 22:32:49 +0000 | [diff] [blame] | 23 | #include "llvm/Support/MathExtras.h" |
Craig Topper | daf2e3f | 2015-12-25 22:10:01 +0000 | [diff] [blame] | 24 | #include "llvm/Support/raw_ostream.h" |
Eugene Zelenko | 6a9226d | 2016-12-12 22:23:53 +0000 | [diff] [blame] | 25 | #include <cassert> |
Artem Tamazov | eb4d5a9 | 2016-04-13 16:18:41 +0000 | [diff] [blame] | 26 | |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 27 | using namespace llvm; |
Konstantin Zhuravlyov | 836cbff | 2016-09-30 17:01:40 +0000 | [diff] [blame] | 28 | using namespace llvm::AMDGPU; |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 29 | |
| 30 | void AMDGPUInstPrinter::printInst(const MCInst *MI, raw_ostream &OS, |
Akira Hatanaka | b46d023 | 2015-03-27 20:36:02 +0000 | [diff] [blame] | 31 | StringRef Annot, const MCSubtargetInfo &STI) { |
Vincent Lejeune | f97af79 | 2013-05-02 21:52:30 +0000 | [diff] [blame] | 32 | OS.flush(); |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 33 | printInstruction(MI, STI, OS); |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 34 | printAnnotation(OS, Annot); |
| 35 | } |
| 36 | |
Sam Kolton | dfa29f7 | 2016-03-09 12:29:31 +0000 | [diff] [blame] | 37 | void AMDGPUInstPrinter::printU4ImmOperand(const MCInst *MI, unsigned OpNo, |
Matt Arsenault | cc88ce3 | 2016-10-12 18:00:51 +0000 | [diff] [blame] | 38 | const MCSubtargetInfo &STI, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 39 | raw_ostream &O) { |
Sam Kolton | dfa29f7 | 2016-03-09 12:29:31 +0000 | [diff] [blame] | 40 | O << formatHex(MI->getOperand(OpNo).getImm() & 0xf); |
| 41 | } |
| 42 | |
Matt Arsenault | 4d7d383 | 2014-04-15 22:32:49 +0000 | [diff] [blame] | 43 | void AMDGPUInstPrinter::printU8ImmOperand(const MCInst *MI, unsigned OpNo, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 44 | raw_ostream &O) { |
Matt Arsenault | 4d7d383 | 2014-04-15 22:32:49 +0000 | [diff] [blame] | 45 | O << formatHex(MI->getOperand(OpNo).getImm() & 0xff); |
| 46 | } |
| 47 | |
| 48 | void AMDGPUInstPrinter::printU16ImmOperand(const MCInst *MI, unsigned OpNo, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 49 | const MCSubtargetInfo &STI, |
Matt Arsenault | 4d7d383 | 2014-04-15 22:32:49 +0000 | [diff] [blame] | 50 | raw_ostream &O) { |
Matt Arsenault | 4bd7236 | 2016-12-10 00:39:12 +0000 | [diff] [blame] | 51 | // It's possible to end up with a 32-bit literal used with a 16-bit operand |
| 52 | // with ignored high bits. Print as 32-bit anyway in that case. |
| 53 | int64_t Imm = MI->getOperand(OpNo).getImm(); |
| 54 | if (isInt<16>(Imm) || isUInt<16>(Imm)) |
| 55 | O << formatHex(static_cast<uint64_t>(Imm & 0xffff)); |
| 56 | else |
| 57 | printU32ImmOperand(MI, OpNo, STI, O); |
Matt Arsenault | 4d7d383 | 2014-04-15 22:32:49 +0000 | [diff] [blame] | 58 | } |
| 59 | |
Sam Kolton | dfa29f7 | 2016-03-09 12:29:31 +0000 | [diff] [blame] | 60 | void AMDGPUInstPrinter::printU4ImmDecOperand(const MCInst *MI, unsigned OpNo, |
| 61 | raw_ostream &O) { |
| 62 | O << formatDec(MI->getOperand(OpNo).getImm() & 0xf); |
| 63 | } |
| 64 | |
Matt Arsenault | 61cc908 | 2014-10-10 22:16:07 +0000 | [diff] [blame] | 65 | void AMDGPUInstPrinter::printU8ImmDecOperand(const MCInst *MI, unsigned OpNo, |
| 66 | raw_ostream &O) { |
| 67 | O << formatDec(MI->getOperand(OpNo).getImm() & 0xff); |
| 68 | } |
| 69 | |
| 70 | void AMDGPUInstPrinter::printU16ImmDecOperand(const MCInst *MI, unsigned OpNo, |
| 71 | raw_ostream &O) { |
| 72 | O << formatDec(MI->getOperand(OpNo).getImm() & 0xffff); |
| 73 | } |
| 74 | |
Dmitry Preobrazhensky | 16608e6 | 2017-11-27 17:14:35 +0000 | [diff] [blame] | 75 | void AMDGPUInstPrinter::printS13ImmDecOperand(const MCInst *MI, unsigned OpNo, |
Matt Arsenault | 9698f1c | 2017-06-20 19:54:14 +0000 | [diff] [blame] | 76 | raw_ostream &O) { |
Dmitry Preobrazhensky | 16608e6 | 2017-11-27 17:14:35 +0000 | [diff] [blame] | 77 | O << formatDec(SignExtend32<13>(MI->getOperand(OpNo).getImm())); |
Matt Arsenault | 9698f1c | 2017-06-20 19:54:14 +0000 | [diff] [blame] | 78 | } |
| 79 | |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 80 | void AMDGPUInstPrinter::printU32ImmOperand(const MCInst *MI, unsigned OpNo, |
| 81 | const MCSubtargetInfo &STI, |
| 82 | raw_ostream &O) { |
| 83 | O << formatHex(MI->getOperand(OpNo).getImm() & 0xffffffff); |
| 84 | } |
| 85 | |
| 86 | void AMDGPUInstPrinter::printNamedBit(const MCInst *MI, unsigned OpNo, |
| 87 | raw_ostream &O, StringRef BitName) { |
Nikolay Haustov | 2f684f1 | 2016-02-26 09:51:05 +0000 | [diff] [blame] | 88 | if (MI->getOperand(OpNo).getImm()) { |
Matt Arsenault | e8dbf79 | 2016-07-05 22:06:56 +0000 | [diff] [blame] | 89 | O << ' ' << BitName; |
Nikolay Haustov | 2f684f1 | 2016-02-26 09:51:05 +0000 | [diff] [blame] | 90 | } |
| 91 | } |
| 92 | |
Tom Stellard | 229d5e6 | 2014-08-05 14:48:12 +0000 | [diff] [blame] | 93 | void AMDGPUInstPrinter::printOffen(const MCInst *MI, unsigned OpNo, |
| 94 | raw_ostream &O) { |
Nikolay Haustov | 2f684f1 | 2016-02-26 09:51:05 +0000 | [diff] [blame] | 95 | printNamedBit(MI, OpNo, O, "offen"); |
Tom Stellard | 229d5e6 | 2014-08-05 14:48:12 +0000 | [diff] [blame] | 96 | } |
| 97 | |
| 98 | void AMDGPUInstPrinter::printIdxen(const MCInst *MI, unsigned OpNo, |
| 99 | raw_ostream &O) { |
Nikolay Haustov | 2f684f1 | 2016-02-26 09:51:05 +0000 | [diff] [blame] | 100 | printNamedBit(MI, OpNo, O, "idxen"); |
Tom Stellard | 229d5e6 | 2014-08-05 14:48:12 +0000 | [diff] [blame] | 101 | } |
| 102 | |
| 103 | void AMDGPUInstPrinter::printAddr64(const MCInst *MI, unsigned OpNo, |
| 104 | raw_ostream &O) { |
Nikolay Haustov | 2f684f1 | 2016-02-26 09:51:05 +0000 | [diff] [blame] | 105 | printNamedBit(MI, OpNo, O, "addr64"); |
Tom Stellard | 229d5e6 | 2014-08-05 14:48:12 +0000 | [diff] [blame] | 106 | } |
| 107 | |
| 108 | void AMDGPUInstPrinter::printMBUFOffset(const MCInst *MI, unsigned OpNo, |
| 109 | raw_ostream &O) { |
| 110 | if (MI->getOperand(OpNo).getImm()) { |
| 111 | O << " offset:"; |
Matt Arsenault | fb13b22 | 2014-12-03 03:12:13 +0000 | [diff] [blame] | 112 | printU16ImmDecOperand(MI, OpNo, O); |
Tom Stellard | 229d5e6 | 2014-08-05 14:48:12 +0000 | [diff] [blame] | 113 | } |
| 114 | } |
| 115 | |
Nikolay Haustov | 4f672a3 | 2016-04-29 09:02:30 +0000 | [diff] [blame] | 116 | void AMDGPUInstPrinter::printOffset(const MCInst *MI, unsigned OpNo, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 117 | const MCSubtargetInfo &STI, |
| 118 | raw_ostream &O) { |
Matt Arsenault | 61cc908 | 2014-10-10 22:16:07 +0000 | [diff] [blame] | 119 | uint16_t Imm = MI->getOperand(OpNo).getImm(); |
| 120 | if (Imm != 0) { |
Dmitry Preobrazhensky | e514724 | 2017-04-07 13:07:13 +0000 | [diff] [blame] | 121 | O << ((OpNo == 0)? "offset:" : " offset:"); |
Matt Arsenault | 61cc908 | 2014-10-10 22:16:07 +0000 | [diff] [blame] | 122 | printU16ImmDecOperand(MI, OpNo, O); |
| 123 | } |
| 124 | } |
| 125 | |
Matt Arsenault | 9698f1c | 2017-06-20 19:54:14 +0000 | [diff] [blame] | 126 | void AMDGPUInstPrinter::printOffsetS13(const MCInst *MI, unsigned OpNo, |
| 127 | const MCSubtargetInfo &STI, |
| 128 | raw_ostream &O) { |
| 129 | uint16_t Imm = MI->getOperand(OpNo).getImm(); |
| 130 | if (Imm != 0) { |
| 131 | O << ((OpNo == 0)? "offset:" : " offset:"); |
Dmitry Preobrazhensky | 16608e6 | 2017-11-27 17:14:35 +0000 | [diff] [blame] | 132 | printS13ImmDecOperand(MI, OpNo, O); |
Matt Arsenault | 9698f1c | 2017-06-20 19:54:14 +0000 | [diff] [blame] | 133 | } |
| 134 | } |
| 135 | |
Nikolay Haustov | 4f672a3 | 2016-04-29 09:02:30 +0000 | [diff] [blame] | 136 | void AMDGPUInstPrinter::printOffset0(const MCInst *MI, unsigned OpNo, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 137 | const MCSubtargetInfo &STI, |
| 138 | raw_ostream &O) { |
Tom Stellard | 1f3416a | 2015-04-08 01:09:19 +0000 | [diff] [blame] | 139 | if (MI->getOperand(OpNo).getImm()) { |
| 140 | O << " offset0:"; |
| 141 | printU8ImmDecOperand(MI, OpNo, O); |
| 142 | } |
Matt Arsenault | 61cc908 | 2014-10-10 22:16:07 +0000 | [diff] [blame] | 143 | } |
| 144 | |
Nikolay Haustov | 4f672a3 | 2016-04-29 09:02:30 +0000 | [diff] [blame] | 145 | void AMDGPUInstPrinter::printOffset1(const MCInst *MI, unsigned OpNo, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 146 | const MCSubtargetInfo &STI, |
| 147 | raw_ostream &O) { |
Tom Stellard | 1f3416a | 2015-04-08 01:09:19 +0000 | [diff] [blame] | 148 | if (MI->getOperand(OpNo).getImm()) { |
| 149 | O << " offset1:"; |
| 150 | printU8ImmDecOperand(MI, OpNo, O); |
| 151 | } |
Matt Arsenault | 61cc908 | 2014-10-10 22:16:07 +0000 | [diff] [blame] | 152 | } |
| 153 | |
Artem Tamazov | 54bfd54 | 2016-10-31 16:07:39 +0000 | [diff] [blame] | 154 | void AMDGPUInstPrinter::printSMRDOffset8(const MCInst *MI, unsigned OpNo, |
| 155 | const MCSubtargetInfo &STI, |
| 156 | raw_ostream &O) { |
| 157 | printU32ImmOperand(MI, OpNo, STI, O); |
| 158 | } |
| 159 | |
| 160 | void AMDGPUInstPrinter::printSMRDOffset20(const MCInst *MI, unsigned OpNo, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 161 | const MCSubtargetInfo &STI, |
Nikolay Haustov | 4f672a3 | 2016-04-29 09:02:30 +0000 | [diff] [blame] | 162 | raw_ostream &O) { |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 163 | printU32ImmOperand(MI, OpNo, STI, O); |
Nikolay Haustov | 4f672a3 | 2016-04-29 09:02:30 +0000 | [diff] [blame] | 164 | } |
| 165 | |
| 166 | void AMDGPUInstPrinter::printSMRDLiteralOffset(const MCInst *MI, unsigned OpNo, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 167 | const MCSubtargetInfo &STI, |
Nikolay Haustov | 4f672a3 | 2016-04-29 09:02:30 +0000 | [diff] [blame] | 168 | raw_ostream &O) { |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 169 | printU32ImmOperand(MI, OpNo, STI, O); |
Nikolay Haustov | 4f672a3 | 2016-04-29 09:02:30 +0000 | [diff] [blame] | 170 | } |
| 171 | |
Tom Stellard | 065e3d4 | 2015-03-09 18:49:54 +0000 | [diff] [blame] | 172 | void AMDGPUInstPrinter::printGDS(const MCInst *MI, unsigned OpNo, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 173 | const MCSubtargetInfo &STI, raw_ostream &O) { |
Nikolay Haustov | 2f684f1 | 2016-02-26 09:51:05 +0000 | [diff] [blame] | 174 | printNamedBit(MI, OpNo, O, "gds"); |
Tom Stellard | 065e3d4 | 2015-03-09 18:49:54 +0000 | [diff] [blame] | 175 | } |
| 176 | |
Tom Stellard | 229d5e6 | 2014-08-05 14:48:12 +0000 | [diff] [blame] | 177 | void AMDGPUInstPrinter::printGLC(const MCInst *MI, unsigned OpNo, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 178 | const MCSubtargetInfo &STI, raw_ostream &O) { |
Nikolay Haustov | 2f684f1 | 2016-02-26 09:51:05 +0000 | [diff] [blame] | 179 | printNamedBit(MI, OpNo, O, "glc"); |
Tom Stellard | 229d5e6 | 2014-08-05 14:48:12 +0000 | [diff] [blame] | 180 | } |
| 181 | |
| 182 | void AMDGPUInstPrinter::printSLC(const MCInst *MI, unsigned OpNo, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 183 | const MCSubtargetInfo &STI, raw_ostream &O) { |
Nikolay Haustov | 2f684f1 | 2016-02-26 09:51:05 +0000 | [diff] [blame] | 184 | printNamedBit(MI, OpNo, O, "slc"); |
Tom Stellard | 229d5e6 | 2014-08-05 14:48:12 +0000 | [diff] [blame] | 185 | } |
| 186 | |
| 187 | void AMDGPUInstPrinter::printTFE(const MCInst *MI, unsigned OpNo, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 188 | const MCSubtargetInfo &STI, raw_ostream &O) { |
Nikolay Haustov | 2f684f1 | 2016-02-26 09:51:05 +0000 | [diff] [blame] | 189 | printNamedBit(MI, OpNo, O, "tfe"); |
| 190 | } |
| 191 | |
| 192 | void AMDGPUInstPrinter::printDMask(const MCInst *MI, unsigned OpNo, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 193 | const MCSubtargetInfo &STI, raw_ostream &O) { |
Nikolay Haustov | 2f684f1 | 2016-02-26 09:51:05 +0000 | [diff] [blame] | 194 | if (MI->getOperand(OpNo).getImm()) { |
| 195 | O << " dmask:"; |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 196 | printU16ImmOperand(MI, OpNo, STI, O); |
Nikolay Haustov | 2f684f1 | 2016-02-26 09:51:05 +0000 | [diff] [blame] | 197 | } |
| 198 | } |
| 199 | |
| 200 | void AMDGPUInstPrinter::printUNorm(const MCInst *MI, unsigned OpNo, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 201 | const MCSubtargetInfo &STI, raw_ostream &O) { |
Nikolay Haustov | 2f684f1 | 2016-02-26 09:51:05 +0000 | [diff] [blame] | 202 | printNamedBit(MI, OpNo, O, "unorm"); |
| 203 | } |
| 204 | |
| 205 | void AMDGPUInstPrinter::printDA(const MCInst *MI, unsigned OpNo, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 206 | const MCSubtargetInfo &STI, raw_ostream &O) { |
Nikolay Haustov | 2f684f1 | 2016-02-26 09:51:05 +0000 | [diff] [blame] | 207 | printNamedBit(MI, OpNo, O, "da"); |
| 208 | } |
| 209 | |
| 210 | void AMDGPUInstPrinter::printR128(const MCInst *MI, unsigned OpNo, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 211 | const MCSubtargetInfo &STI, raw_ostream &O) { |
Nikolay Haustov | 2f684f1 | 2016-02-26 09:51:05 +0000 | [diff] [blame] | 212 | printNamedBit(MI, OpNo, O, "r128"); |
| 213 | } |
| 214 | |
| 215 | void AMDGPUInstPrinter::printLWE(const MCInst *MI, unsigned OpNo, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 216 | const MCSubtargetInfo &STI, raw_ostream &O) { |
Nikolay Haustov | 2f684f1 | 2016-02-26 09:51:05 +0000 | [diff] [blame] | 217 | printNamedBit(MI, OpNo, O, "lwe"); |
Tom Stellard | 229d5e6 | 2014-08-05 14:48:12 +0000 | [diff] [blame] | 218 | } |
| 219 | |
Matt Arsenault | 8a63cb9 | 2016-12-05 20:31:49 +0000 | [diff] [blame] | 220 | void AMDGPUInstPrinter::printExpCompr(const MCInst *MI, unsigned OpNo, |
| 221 | const MCSubtargetInfo &STI, |
| 222 | raw_ostream &O) { |
| 223 | if (MI->getOperand(OpNo).getImm()) |
| 224 | O << " compr"; |
| 225 | } |
| 226 | |
| 227 | void AMDGPUInstPrinter::printExpVM(const MCInst *MI, unsigned OpNo, |
| 228 | const MCSubtargetInfo &STI, |
| 229 | raw_ostream &O) { |
| 230 | if (MI->getOperand(OpNo).getImm()) |
| 231 | O << " vm"; |
| 232 | } |
| 233 | |
David Stuttard | 70e8bc1 | 2017-06-22 16:29:22 +0000 | [diff] [blame] | 234 | void AMDGPUInstPrinter::printDFMT(const MCInst *MI, unsigned OpNo, |
| 235 | const MCSubtargetInfo &STI, |
| 236 | raw_ostream &O) { |
| 237 | if (MI->getOperand(OpNo).getImm()) { |
| 238 | O << " dfmt:"; |
| 239 | printU8ImmDecOperand(MI, OpNo, O); |
| 240 | } |
| 241 | } |
| 242 | |
| 243 | void AMDGPUInstPrinter::printNFMT(const MCInst *MI, unsigned OpNo, |
| 244 | const MCSubtargetInfo &STI, |
| 245 | raw_ostream &O) { |
| 246 | if (MI->getOperand(OpNo).getImm()) { |
| 247 | O << " nfmt:"; |
| 248 | printU8ImmDecOperand(MI, OpNo, O); |
| 249 | } |
| 250 | } |
| 251 | |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 252 | void AMDGPUInstPrinter::printRegOperand(unsigned RegNo, raw_ostream &O, |
Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 253 | const MCRegisterInfo &MRI) { |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 254 | switch (RegNo) { |
Matt Arsenault | 72b31ee | 2013-11-12 02:35:51 +0000 | [diff] [blame] | 255 | case AMDGPU::VCC: |
| 256 | O << "vcc"; |
| 257 | return; |
| 258 | case AMDGPU::SCC: |
| 259 | O << "scc"; |
| 260 | return; |
| 261 | case AMDGPU::EXEC: |
| 262 | O << "exec"; |
| 263 | return; |
| 264 | case AMDGPU::M0: |
| 265 | O << "m0"; |
| 266 | return; |
Matt Arsenault | 3f98140 | 2014-09-15 15:41:53 +0000 | [diff] [blame] | 267 | case AMDGPU::FLAT_SCR: |
| 268 | O << "flat_scratch"; |
| 269 | return; |
Dmitry Preobrazhensky | 3afbd82 | 2018-01-10 14:22:19 +0000 | [diff] [blame] | 270 | case AMDGPU::XNACK_MASK: |
| 271 | O << "xnack_mask"; |
| 272 | return; |
Matt Arsenault | 3f98140 | 2014-09-15 15:41:53 +0000 | [diff] [blame] | 273 | case AMDGPU::VCC_LO: |
| 274 | O << "vcc_lo"; |
| 275 | return; |
| 276 | case AMDGPU::VCC_HI: |
| 277 | O << "vcc_hi"; |
| 278 | return; |
Artem Tamazov | eb4d5a9 | 2016-04-13 16:18:41 +0000 | [diff] [blame] | 279 | case AMDGPU::TBA_LO: |
| 280 | O << "tba_lo"; |
| 281 | return; |
| 282 | case AMDGPU::TBA_HI: |
| 283 | O << "tba_hi"; |
| 284 | return; |
| 285 | case AMDGPU::TMA_LO: |
| 286 | O << "tma_lo"; |
| 287 | return; |
| 288 | case AMDGPU::TMA_HI: |
| 289 | O << "tma_hi"; |
| 290 | return; |
Matt Arsenault | 3f98140 | 2014-09-15 15:41:53 +0000 | [diff] [blame] | 291 | case AMDGPU::EXEC_LO: |
| 292 | O << "exec_lo"; |
| 293 | return; |
| 294 | case AMDGPU::EXEC_HI: |
| 295 | O << "exec_hi"; |
| 296 | return; |
| 297 | case AMDGPU::FLAT_SCR_LO: |
| 298 | O << "flat_scratch_lo"; |
| 299 | return; |
| 300 | case AMDGPU::FLAT_SCR_HI: |
| 301 | O << "flat_scratch_hi"; |
| 302 | return; |
Dmitry Preobrazhensky | 3afbd82 | 2018-01-10 14:22:19 +0000 | [diff] [blame] | 303 | case AMDGPU::XNACK_MASK_LO: |
| 304 | O << "xnack_mask_lo"; |
| 305 | return; |
| 306 | case AMDGPU::XNACK_MASK_HI: |
| 307 | O << "xnack_mask_hi"; |
| 308 | return; |
Matt Arsenault | 7052a6a | 2017-07-24 18:06:15 +0000 | [diff] [blame] | 309 | case AMDGPU::FP_REG: |
| 310 | case AMDGPU::SP_REG: |
| 311 | case AMDGPU::SCRATCH_WAVE_OFFSET_REG: |
| 312 | case AMDGPU::PRIVATE_RSRC_REG: |
| 313 | llvm_unreachable("pseudo-register should not ever be emitted"); |
Matt Arsenault | 72b31ee | 2013-11-12 02:35:51 +0000 | [diff] [blame] | 314 | default: |
| 315 | break; |
| 316 | } |
| 317 | |
Matt Arsenault | e8dbf79 | 2016-07-05 22:06:56 +0000 | [diff] [blame] | 318 | // The low 8 bits of the encoding value is the register index, for both VGPRs |
| 319 | // and SGPRs. |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 320 | unsigned RegIdx = MRI.getEncodingValue(RegNo) & ((1 << 8) - 1); |
Matt Arsenault | 72b31ee | 2013-11-12 02:35:51 +0000 | [diff] [blame] | 321 | |
Matt Arsenault | e8dbf79 | 2016-07-05 22:06:56 +0000 | [diff] [blame] | 322 | unsigned NumRegs; |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 323 | if (MRI.getRegClass(AMDGPU::VGPR_32RegClassID).contains(RegNo)) { |
Matt Arsenault | e8dbf79 | 2016-07-05 22:06:56 +0000 | [diff] [blame] | 324 | O << 'v'; |
Matt Arsenault | fcf86c5 | 2014-04-15 22:32:42 +0000 | [diff] [blame] | 325 | NumRegs = 1; |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 326 | } else if (MRI.getRegClass(AMDGPU::SGPR_32RegClassID).contains(RegNo)) { |
Matt Arsenault | e8dbf79 | 2016-07-05 22:06:56 +0000 | [diff] [blame] | 327 | O << 's'; |
Matt Arsenault | fcf86c5 | 2014-04-15 22:32:42 +0000 | [diff] [blame] | 328 | NumRegs = 1; |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 329 | } else if (MRI.getRegClass(AMDGPU::VReg_64RegClassID).contains(RegNo)) { |
Matt Arsenault | e8dbf79 | 2016-07-05 22:06:56 +0000 | [diff] [blame] | 330 | O <<'v'; |
Matt Arsenault | fcf86c5 | 2014-04-15 22:32:42 +0000 | [diff] [blame] | 331 | NumRegs = 2; |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 332 | } else if (MRI.getRegClass(AMDGPU::SGPR_64RegClassID).contains(RegNo)) { |
Matt Arsenault | e8dbf79 | 2016-07-05 22:06:56 +0000 | [diff] [blame] | 333 | O << 's'; |
Matt Arsenault | fcf86c5 | 2014-04-15 22:32:42 +0000 | [diff] [blame] | 334 | NumRegs = 2; |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 335 | } else if (MRI.getRegClass(AMDGPU::VReg_128RegClassID).contains(RegNo)) { |
Matt Arsenault | e8dbf79 | 2016-07-05 22:06:56 +0000 | [diff] [blame] | 336 | O << 'v'; |
Matt Arsenault | fcf86c5 | 2014-04-15 22:32:42 +0000 | [diff] [blame] | 337 | NumRegs = 4; |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 338 | } else if (MRI.getRegClass(AMDGPU::SGPR_128RegClassID).contains(RegNo)) { |
Matt Arsenault | e8dbf79 | 2016-07-05 22:06:56 +0000 | [diff] [blame] | 339 | O << 's'; |
Artem Tamazov | 38e496b | 2016-04-29 17:04:50 +0000 | [diff] [blame] | 340 | NumRegs = 4; |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 341 | } else if (MRI.getRegClass(AMDGPU::VReg_96RegClassID).contains(RegNo)) { |
Matt Arsenault | e8dbf79 | 2016-07-05 22:06:56 +0000 | [diff] [blame] | 342 | O << 'v'; |
Matt Arsenault | fcf86c5 | 2014-04-15 22:32:42 +0000 | [diff] [blame] | 343 | NumRegs = 3; |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 344 | } else if (MRI.getRegClass(AMDGPU::VReg_256RegClassID).contains(RegNo)) { |
Matt Arsenault | e8dbf79 | 2016-07-05 22:06:56 +0000 | [diff] [blame] | 345 | O << 'v'; |
Matt Arsenault | fcf86c5 | 2014-04-15 22:32:42 +0000 | [diff] [blame] | 346 | NumRegs = 8; |
Dmitry Preobrazhensky | 2713495 | 2017-12-22 15:18:06 +0000 | [diff] [blame] | 347 | } else if (MRI.getRegClass(AMDGPU::SGPR_256RegClassID).contains(RegNo)) { |
Matt Arsenault | e8dbf79 | 2016-07-05 22:06:56 +0000 | [diff] [blame] | 348 | O << 's'; |
Matt Arsenault | fcf86c5 | 2014-04-15 22:32:42 +0000 | [diff] [blame] | 349 | NumRegs = 8; |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 350 | } else if (MRI.getRegClass(AMDGPU::VReg_512RegClassID).contains(RegNo)) { |
Matt Arsenault | e8dbf79 | 2016-07-05 22:06:56 +0000 | [diff] [blame] | 351 | O << 'v'; |
Matt Arsenault | fcf86c5 | 2014-04-15 22:32:42 +0000 | [diff] [blame] | 352 | NumRegs = 16; |
Dmitry Preobrazhensky | 2713495 | 2017-12-22 15:18:06 +0000 | [diff] [blame] | 353 | } else if (MRI.getRegClass(AMDGPU::SGPR_512RegClassID).contains(RegNo)) { |
Matt Arsenault | e8dbf79 | 2016-07-05 22:06:56 +0000 | [diff] [blame] | 354 | O << 's'; |
Matt Arsenault | fcf86c5 | 2014-04-15 22:32:42 +0000 | [diff] [blame] | 355 | NumRegs = 16; |
| 356 | } else { |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 357 | O << getRegisterName(RegNo); |
Matt Arsenault | 72b31ee | 2013-11-12 02:35:51 +0000 | [diff] [blame] | 358 | return; |
| 359 | } |
| 360 | |
Matt Arsenault | fcf86c5 | 2014-04-15 22:32:42 +0000 | [diff] [blame] | 361 | if (NumRegs == 1) { |
Matt Arsenault | e8dbf79 | 2016-07-05 22:06:56 +0000 | [diff] [blame] | 362 | O << RegIdx; |
Matt Arsenault | 72b31ee | 2013-11-12 02:35:51 +0000 | [diff] [blame] | 363 | return; |
| 364 | } |
| 365 | |
Matt Arsenault | e8dbf79 | 2016-07-05 22:06:56 +0000 | [diff] [blame] | 366 | O << '[' << RegIdx << ':' << (RegIdx + NumRegs - 1) << ']'; |
Matt Arsenault | 72b31ee | 2013-11-12 02:35:51 +0000 | [diff] [blame] | 367 | } |
| 368 | |
Tom Stellard | c050392 | 2015-03-12 21:34:22 +0000 | [diff] [blame] | 369 | void AMDGPUInstPrinter::printVOPDst(const MCInst *MI, unsigned OpNo, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 370 | const MCSubtargetInfo &STI, raw_ostream &O) { |
Tom Stellard | c050392 | 2015-03-12 21:34:22 +0000 | [diff] [blame] | 371 | if (MII.get(MI->getOpcode()).TSFlags & SIInstrFlags::VOP3) |
| 372 | O << "_e64 "; |
Sam Kolton | dfa29f7 | 2016-03-09 12:29:31 +0000 | [diff] [blame] | 373 | else if (MII.get(MI->getOpcode()).TSFlags & SIInstrFlags::DPP) |
| 374 | O << "_dpp "; |
Sam Kolton | 3025e7f | 2016-04-26 13:33:56 +0000 | [diff] [blame] | 375 | else if (MII.get(MI->getOpcode()).TSFlags & SIInstrFlags::SDWA) |
| 376 | O << "_sdwa "; |
Tom Stellard | c050392 | 2015-03-12 21:34:22 +0000 | [diff] [blame] | 377 | else |
| 378 | O << "_e32 "; |
| 379 | |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 380 | printOperand(MI, OpNo, STI, O); |
Tom Stellard | c050392 | 2015-03-12 21:34:22 +0000 | [diff] [blame] | 381 | } |
| 382 | |
Matt Arsenault | 4bd7236 | 2016-12-10 00:39:12 +0000 | [diff] [blame] | 383 | void AMDGPUInstPrinter::printImmediate16(uint32_t Imm, |
| 384 | const MCSubtargetInfo &STI, |
| 385 | raw_ostream &O) { |
| 386 | int16_t SImm = static_cast<int16_t>(Imm); |
| 387 | if (SImm >= -16 && SImm <= 64) { |
| 388 | O << SImm; |
| 389 | return; |
| 390 | } |
| 391 | |
| 392 | if (Imm == 0x3C00) |
| 393 | O<< "1.0"; |
| 394 | else if (Imm == 0xBC00) |
| 395 | O<< "-1.0"; |
| 396 | else if (Imm == 0x3800) |
| 397 | O<< "0.5"; |
| 398 | else if (Imm == 0xB800) |
| 399 | O<< "-0.5"; |
| 400 | else if (Imm == 0x4000) |
| 401 | O<< "2.0"; |
| 402 | else if (Imm == 0xC000) |
| 403 | O<< "-2.0"; |
| 404 | else if (Imm == 0x4400) |
| 405 | O<< "4.0"; |
| 406 | else if (Imm == 0xC400) |
| 407 | O<< "-4.0"; |
| 408 | else if (Imm == 0x3118) { |
| 409 | assert(STI.getFeatureBits()[AMDGPU::FeatureInv2PiInlineImm]); |
| 410 | O << "0.15915494"; |
| 411 | } else |
| 412 | O << formatHex(static_cast<uint64_t>(Imm)); |
| 413 | } |
| 414 | |
Matt Arsenault | 9be7b0d | 2017-02-27 18:49:11 +0000 | [diff] [blame] | 415 | void AMDGPUInstPrinter::printImmediateV216(uint32_t Imm, |
| 416 | const MCSubtargetInfo &STI, |
| 417 | raw_ostream &O) { |
| 418 | uint16_t Lo16 = static_cast<uint16_t>(Imm); |
Matt Arsenault | 9be7b0d | 2017-02-27 18:49:11 +0000 | [diff] [blame] | 419 | printImmediate16(Lo16, STI, O); |
| 420 | } |
| 421 | |
Matt Arsenault | c88ba36 | 2016-10-29 04:05:06 +0000 | [diff] [blame] | 422 | void AMDGPUInstPrinter::printImmediate32(uint32_t Imm, |
| 423 | const MCSubtargetInfo &STI, |
| 424 | raw_ostream &O) { |
Matt Arsenault | 4d7d383 | 2014-04-15 22:32:49 +0000 | [diff] [blame] | 425 | int32_t SImm = static_cast<int32_t>(Imm); |
| 426 | if (SImm >= -16 && SImm <= 64) { |
| 427 | O << SImm; |
| 428 | return; |
| 429 | } |
| 430 | |
Matt Arsenault | 02dc265 | 2014-09-17 17:32:13 +0000 | [diff] [blame] | 431 | if (Imm == FloatToBits(0.0f)) |
| 432 | O << "0.0"; |
| 433 | else if (Imm == FloatToBits(1.0f)) |
| 434 | O << "1.0"; |
| 435 | else if (Imm == FloatToBits(-1.0f)) |
| 436 | O << "-1.0"; |
| 437 | else if (Imm == FloatToBits(0.5f)) |
| 438 | O << "0.5"; |
| 439 | else if (Imm == FloatToBits(-0.5f)) |
| 440 | O << "-0.5"; |
| 441 | else if (Imm == FloatToBits(2.0f)) |
| 442 | O << "2.0"; |
| 443 | else if (Imm == FloatToBits(-2.0f)) |
| 444 | O << "-2.0"; |
| 445 | else if (Imm == FloatToBits(4.0f)) |
| 446 | O << "4.0"; |
| 447 | else if (Imm == FloatToBits(-4.0f)) |
| 448 | O << "-4.0"; |
Matt Arsenault | c88ba36 | 2016-10-29 04:05:06 +0000 | [diff] [blame] | 449 | else if (Imm == 0x3e22f983 && |
| 450 | STI.getFeatureBits()[AMDGPU::FeatureInv2PiInlineImm]) |
Matt Arsenault | 972034b | 2016-11-15 00:04:33 +0000 | [diff] [blame] | 451 | O << "0.15915494"; |
Matt Arsenault | 303011a | 2014-12-17 21:04:08 +0000 | [diff] [blame] | 452 | else |
Matt Arsenault | 02dc265 | 2014-09-17 17:32:13 +0000 | [diff] [blame] | 453 | O << formatHex(static_cast<uint64_t>(Imm)); |
Matt Arsenault | 303011a | 2014-12-17 21:04:08 +0000 | [diff] [blame] | 454 | } |
| 455 | |
Matt Arsenault | c88ba36 | 2016-10-29 04:05:06 +0000 | [diff] [blame] | 456 | void AMDGPUInstPrinter::printImmediate64(uint64_t Imm, |
| 457 | const MCSubtargetInfo &STI, |
| 458 | raw_ostream &O) { |
Matt Arsenault | 303011a | 2014-12-17 21:04:08 +0000 | [diff] [blame] | 459 | int64_t SImm = static_cast<int64_t>(Imm); |
| 460 | if (SImm >= -16 && SImm <= 64) { |
| 461 | O << SImm; |
| 462 | return; |
Matt Arsenault | 4d7d383 | 2014-04-15 22:32:49 +0000 | [diff] [blame] | 463 | } |
Matt Arsenault | 303011a | 2014-12-17 21:04:08 +0000 | [diff] [blame] | 464 | |
| 465 | if (Imm == DoubleToBits(0.0)) |
| 466 | O << "0.0"; |
| 467 | else if (Imm == DoubleToBits(1.0)) |
| 468 | O << "1.0"; |
| 469 | else if (Imm == DoubleToBits(-1.0)) |
| 470 | O << "-1.0"; |
| 471 | else if (Imm == DoubleToBits(0.5)) |
| 472 | O << "0.5"; |
| 473 | else if (Imm == DoubleToBits(-0.5)) |
| 474 | O << "-0.5"; |
| 475 | else if (Imm == DoubleToBits(2.0)) |
| 476 | O << "2.0"; |
| 477 | else if (Imm == DoubleToBits(-2.0)) |
| 478 | O << "-2.0"; |
| 479 | else if (Imm == DoubleToBits(4.0)) |
| 480 | O << "4.0"; |
| 481 | else if (Imm == DoubleToBits(-4.0)) |
| 482 | O << "-4.0"; |
Matt Arsenault | c88ba36 | 2016-10-29 04:05:06 +0000 | [diff] [blame] | 483 | else if (Imm == 0x3fc45f306dc9c882 && |
| 484 | STI.getFeatureBits()[AMDGPU::FeatureInv2PiInlineImm]) |
Matt Arsenault | 972034b | 2016-11-15 00:04:33 +0000 | [diff] [blame] | 485 | O << "0.15915494"; |
Matt Arsenault | 382557e | 2015-10-23 18:07:58 +0000 | [diff] [blame] | 486 | else { |
Sam Kolton | 1eeb11b | 2016-09-09 14:44:04 +0000 | [diff] [blame] | 487 | assert(isUInt<32>(Imm) || Imm == 0x3fc45f306dc9c882); |
Matt Arsenault | 382557e | 2015-10-23 18:07:58 +0000 | [diff] [blame] | 488 | |
| 489 | // In rare situations, we will have a 32-bit literal in a 64-bit |
| 490 | // operand. This is technically allowed for the encoding of s_mov_b64. |
| 491 | O << formatHex(static_cast<uint64_t>(Imm)); |
| 492 | } |
Matt Arsenault | 4d7d383 | 2014-04-15 22:32:49 +0000 | [diff] [blame] | 493 | } |
| 494 | |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 495 | void AMDGPUInstPrinter::printOperand(const MCInst *MI, unsigned OpNo, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 496 | const MCSubtargetInfo &STI, |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 497 | raw_ostream &O) { |
Tom Stellard | a096b12 | 2017-08-17 22:20:04 +0000 | [diff] [blame] | 498 | if (!STI.getFeatureBits()[AMDGPU::FeatureGCN]) { |
| 499 | static_cast<R600InstPrinter*>(this)->printOperand(MI, OpNo, O); |
| 500 | return; |
| 501 | } |
| 502 | |
Valery Pykhtin | c761675 | 2016-08-15 10:56:48 +0000 | [diff] [blame] | 503 | if (OpNo >= MI->getNumOperands()) { |
| 504 | O << "/*Missing OP" << OpNo << "*/"; |
| 505 | return; |
| 506 | } |
| 507 | |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 508 | const MCOperand &Op = MI->getOperand(OpNo); |
| 509 | if (Op.isReg()) { |
Tom Stellard | a096b12 | 2017-08-17 22:20:04 +0000 | [diff] [blame] | 510 | printRegOperand(Op.getReg(), O, MRI); |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 511 | } else if (Op.isImm()) { |
Matt Arsenault | 303011a | 2014-12-17 21:04:08 +0000 | [diff] [blame] | 512 | const MCInstrDesc &Desc = MII.get(MI->getOpcode()); |
Matt Arsenault | 4bd7236 | 2016-12-10 00:39:12 +0000 | [diff] [blame] | 513 | switch (Desc.OpInfo[OpNo].OperandType) { |
| 514 | case AMDGPU::OPERAND_REG_IMM_INT32: |
| 515 | case AMDGPU::OPERAND_REG_IMM_FP32: |
| 516 | case AMDGPU::OPERAND_REG_INLINE_C_INT32: |
| 517 | case AMDGPU::OPERAND_REG_INLINE_C_FP32: |
| 518 | case MCOI::OPERAND_IMMEDIATE: |
Matt Arsenault | c88ba36 | 2016-10-29 04:05:06 +0000 | [diff] [blame] | 519 | printImmediate32(Op.getImm(), STI, O); |
Matt Arsenault | 4bd7236 | 2016-12-10 00:39:12 +0000 | [diff] [blame] | 520 | break; |
| 521 | case AMDGPU::OPERAND_REG_IMM_INT64: |
| 522 | case AMDGPU::OPERAND_REG_IMM_FP64: |
| 523 | case AMDGPU::OPERAND_REG_INLINE_C_INT64: |
| 524 | case AMDGPU::OPERAND_REG_INLINE_C_FP64: |
| 525 | printImmediate64(Op.getImm(), STI, O); |
| 526 | break; |
| 527 | case AMDGPU::OPERAND_REG_INLINE_C_INT16: |
| 528 | case AMDGPU::OPERAND_REG_INLINE_C_FP16: |
| 529 | case AMDGPU::OPERAND_REG_IMM_INT16: |
| 530 | case AMDGPU::OPERAND_REG_IMM_FP16: |
| 531 | printImmediate16(Op.getImm(), STI, O); |
| 532 | break; |
Matt Arsenault | 9be7b0d | 2017-02-27 18:49:11 +0000 | [diff] [blame] | 533 | case AMDGPU::OPERAND_REG_INLINE_C_V2FP16: |
| 534 | case AMDGPU::OPERAND_REG_INLINE_C_V2INT16: |
| 535 | printImmediateV216(Op.getImm(), STI, O); |
| 536 | break; |
Matt Arsenault | 4bd7236 | 2016-12-10 00:39:12 +0000 | [diff] [blame] | 537 | case MCOI::OPERAND_UNKNOWN: |
| 538 | case MCOI::OPERAND_PCREL: |
| 539 | O << formatDec(Op.getImm()); |
| 540 | break; |
| 541 | case MCOI::OPERAND_REGISTER: |
| 542 | // FIXME: This should be removed and handled somewhere else. Seems to come |
| 543 | // from a disassembler bug. |
| 544 | O << "/*invalid immediate*/"; |
| 545 | break; |
| 546 | default: |
Matt Arsenault | 303011a | 2014-12-17 21:04:08 +0000 | [diff] [blame] | 547 | // We hit this for the immediate instruction bits that don't yet have a |
| 548 | // custom printer. |
Matt Arsenault | 4bd7236 | 2016-12-10 00:39:12 +0000 | [diff] [blame] | 549 | llvm_unreachable("unexpected immediate operand type"); |
Matt Arsenault | 303011a | 2014-12-17 21:04:08 +0000 | [diff] [blame] | 550 | } |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 551 | } else if (Op.isFPImm()) { |
Matt Arsenault | 02dc265 | 2014-09-17 17:32:13 +0000 | [diff] [blame] | 552 | // We special case 0.0 because otherwise it will be printed as an integer. |
| 553 | if (Op.getFPImm() == 0.0) |
| 554 | O << "0.0"; |
Matt Arsenault | 303011a | 2014-12-17 21:04:08 +0000 | [diff] [blame] | 555 | else { |
| 556 | const MCInstrDesc &Desc = MII.get(MI->getOpcode()); |
Krzysztof Parzyszek | c871550 | 2016-10-19 17:40:36 +0000 | [diff] [blame] | 557 | int RCID = Desc.OpInfo[OpNo].RegClass; |
| 558 | unsigned RCBits = AMDGPU::getRegBitWidth(MRI.getRegClass(RCID)); |
| 559 | if (RCBits == 32) |
Matt Arsenault | c88ba36 | 2016-10-29 04:05:06 +0000 | [diff] [blame] | 560 | printImmediate32(FloatToBits(Op.getFPImm()), STI, O); |
Krzysztof Parzyszek | c871550 | 2016-10-19 17:40:36 +0000 | [diff] [blame] | 561 | else if (RCBits == 64) |
Matt Arsenault | c88ba36 | 2016-10-29 04:05:06 +0000 | [diff] [blame] | 562 | printImmediate64(DoubleToBits(Op.getFPImm()), STI, O); |
Matt Arsenault | 303011a | 2014-12-17 21:04:08 +0000 | [diff] [blame] | 563 | else |
| 564 | llvm_unreachable("Invalid register class size"); |
| 565 | } |
Christian Konig | bf114b4 | 2013-02-21 15:17:22 +0000 | [diff] [blame] | 566 | } else if (Op.isExpr()) { |
| 567 | const MCExpr *Exp = Op.getExpr(); |
Matt Arsenault | 8b64355 | 2015-06-09 00:31:39 +0000 | [diff] [blame] | 568 | Exp->print(O, &MAI); |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 569 | } else { |
Nikolay Haustov | ac106ad | 2016-03-01 13:57:29 +0000 | [diff] [blame] | 570 | O << "/*INV_OP*/"; |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 571 | } |
| 572 | } |
| 573 | |
Sam Kolton | 945231a | 2016-06-10 09:57:59 +0000 | [diff] [blame] | 574 | void AMDGPUInstPrinter::printOperandAndFPInputMods(const MCInst *MI, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 575 | unsigned OpNo, |
| 576 | const MCSubtargetInfo &STI, |
| 577 | raw_ostream &O) { |
Vincent Lejeune | 94af31f | 2014-05-10 19:18:33 +0000 | [diff] [blame] | 578 | unsigned InputModifiers = MI->getOperand(OpNo).getImm(); |
Dmitry Preobrazhensky | 40af9c3 | 2017-03-20 14:50:35 +0000 | [diff] [blame] | 579 | |
| 580 | // Use 'neg(...)' instead of '-' to avoid ambiguity. |
| 581 | // This is important for integer literals because |
| 582 | // -1 is not the same value as neg(1). |
| 583 | bool NegMnemo = false; |
| 584 | |
| 585 | if (InputModifiers & SISrcMods::NEG) { |
| 586 | if (OpNo + 1 < MI->getNumOperands() && |
| 587 | (InputModifiers & SISrcMods::ABS) == 0) { |
| 588 | const MCOperand &Op = MI->getOperand(OpNo + 1); |
| 589 | NegMnemo = Op.isImm() || Op.isFPImm(); |
| 590 | } |
| 591 | if (NegMnemo) { |
| 592 | O << "neg("; |
| 593 | } else { |
| 594 | O << '-'; |
| 595 | } |
| 596 | } |
| 597 | |
Matt Arsenault | 9783e00 | 2014-09-29 15:50:26 +0000 | [diff] [blame] | 598 | if (InputModifiers & SISrcMods::ABS) |
Matt Arsenault | 3673eba | 2014-09-21 17:27:28 +0000 | [diff] [blame] | 599 | O << '|'; |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 600 | printOperand(MI, OpNo + 1, STI, O); |
Matt Arsenault | 9783e00 | 2014-09-29 15:50:26 +0000 | [diff] [blame] | 601 | if (InputModifiers & SISrcMods::ABS) |
Matt Arsenault | 3673eba | 2014-09-21 17:27:28 +0000 | [diff] [blame] | 602 | O << '|'; |
Dmitry Preobrazhensky | 40af9c3 | 2017-03-20 14:50:35 +0000 | [diff] [blame] | 603 | |
| 604 | if (NegMnemo) { |
| 605 | O << ')'; |
| 606 | } |
Vincent Lejeune | 94af31f | 2014-05-10 19:18:33 +0000 | [diff] [blame] | 607 | } |
| 608 | |
Sam Kolton | 945231a | 2016-06-10 09:57:59 +0000 | [diff] [blame] | 609 | void AMDGPUInstPrinter::printOperandAndIntInputMods(const MCInst *MI, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 610 | unsigned OpNo, |
| 611 | const MCSubtargetInfo &STI, |
| 612 | raw_ostream &O) { |
Sam Kolton | 945231a | 2016-06-10 09:57:59 +0000 | [diff] [blame] | 613 | unsigned InputModifiers = MI->getOperand(OpNo).getImm(); |
| 614 | if (InputModifiers & SISrcMods::SEXT) |
| 615 | O << "sext("; |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 616 | printOperand(MI, OpNo + 1, STI, O); |
Sam Kolton | 945231a | 2016-06-10 09:57:59 +0000 | [diff] [blame] | 617 | if (InputModifiers & SISrcMods::SEXT) |
| 618 | O << ')'; |
| 619 | } |
| 620 | |
Nikolay Haustov | 4f672a3 | 2016-04-29 09:02:30 +0000 | [diff] [blame] | 621 | void AMDGPUInstPrinter::printDPPCtrl(const MCInst *MI, unsigned OpNo, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 622 | const MCSubtargetInfo &STI, |
| 623 | raw_ostream &O) { |
Sam Kolton | dfa29f7 | 2016-03-09 12:29:31 +0000 | [diff] [blame] | 624 | unsigned Imm = MI->getOperand(OpNo).getImm(); |
Teresa Johnson | e50b23c | 2016-03-09 14:58:23 +0000 | [diff] [blame] | 625 | if (Imm <= 0x0ff) { |
Sam Kolton | a74cd52 | 2016-03-18 15:35:51 +0000 | [diff] [blame] | 626 | O << " quad_perm:["; |
Matt Arsenault | e8dbf79 | 2016-07-05 22:06:56 +0000 | [diff] [blame] | 627 | O << formatDec(Imm & 0x3) << ','; |
| 628 | O << formatDec((Imm & 0xc) >> 2) << ','; |
| 629 | O << formatDec((Imm & 0x30) >> 4) << ','; |
| 630 | O << formatDec((Imm & 0xc0) >> 6) << ']'; |
Sam Kolton | dfa29f7 | 2016-03-09 12:29:31 +0000 | [diff] [blame] | 631 | } else if ((Imm >= 0x101) && (Imm <= 0x10f)) { |
| 632 | O << " row_shl:"; |
| 633 | printU4ImmDecOperand(MI, OpNo, O); |
| 634 | } else if ((Imm >= 0x111) && (Imm <= 0x11f)) { |
| 635 | O << " row_shr:"; |
| 636 | printU4ImmDecOperand(MI, OpNo, O); |
| 637 | } else if ((Imm >= 0x121) && (Imm <= 0x12f)) { |
| 638 | O << " row_ror:"; |
| 639 | printU4ImmDecOperand(MI, OpNo, O); |
| 640 | } else if (Imm == 0x130) { |
| 641 | O << " wave_shl:1"; |
| 642 | } else if (Imm == 0x134) { |
| 643 | O << " wave_rol:1"; |
| 644 | } else if (Imm == 0x138) { |
| 645 | O << " wave_shr:1"; |
| 646 | } else if (Imm == 0x13c) { |
| 647 | O << " wave_ror:1"; |
| 648 | } else if (Imm == 0x140) { |
Sam Kolton | a74cd52 | 2016-03-18 15:35:51 +0000 | [diff] [blame] | 649 | O << " row_mirror"; |
Sam Kolton | dfa29f7 | 2016-03-09 12:29:31 +0000 | [diff] [blame] | 650 | } else if (Imm == 0x141) { |
Sam Kolton | a74cd52 | 2016-03-18 15:35:51 +0000 | [diff] [blame] | 651 | O << " row_half_mirror"; |
Sam Kolton | dfa29f7 | 2016-03-09 12:29:31 +0000 | [diff] [blame] | 652 | } else if (Imm == 0x142) { |
| 653 | O << " row_bcast:15"; |
| 654 | } else if (Imm == 0x143) { |
| 655 | O << " row_bcast:31"; |
| 656 | } else { |
| 657 | llvm_unreachable("Invalid dpp_ctrl value"); |
| 658 | } |
| 659 | } |
| 660 | |
Nikolay Haustov | 4f672a3 | 2016-04-29 09:02:30 +0000 | [diff] [blame] | 661 | void AMDGPUInstPrinter::printRowMask(const MCInst *MI, unsigned OpNo, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 662 | const MCSubtargetInfo &STI, |
| 663 | raw_ostream &O) { |
Sam Kolton | dfa29f7 | 2016-03-09 12:29:31 +0000 | [diff] [blame] | 664 | O << " row_mask:"; |
Matt Arsenault | cc88ce3 | 2016-10-12 18:00:51 +0000 | [diff] [blame] | 665 | printU4ImmOperand(MI, OpNo, STI, O); |
Sam Kolton | dfa29f7 | 2016-03-09 12:29:31 +0000 | [diff] [blame] | 666 | } |
| 667 | |
Nikolay Haustov | 4f672a3 | 2016-04-29 09:02:30 +0000 | [diff] [blame] | 668 | void AMDGPUInstPrinter::printBankMask(const MCInst *MI, unsigned OpNo, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 669 | const MCSubtargetInfo &STI, |
| 670 | raw_ostream &O) { |
Sam Kolton | dfa29f7 | 2016-03-09 12:29:31 +0000 | [diff] [blame] | 671 | O << " bank_mask:"; |
Matt Arsenault | cc88ce3 | 2016-10-12 18:00:51 +0000 | [diff] [blame] | 672 | printU4ImmOperand(MI, OpNo, STI, O); |
Sam Kolton | dfa29f7 | 2016-03-09 12:29:31 +0000 | [diff] [blame] | 673 | } |
| 674 | |
Nikolay Haustov | 4f672a3 | 2016-04-29 09:02:30 +0000 | [diff] [blame] | 675 | void AMDGPUInstPrinter::printBoundCtrl(const MCInst *MI, unsigned OpNo, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 676 | const MCSubtargetInfo &STI, |
| 677 | raw_ostream &O) { |
Sam Kolton | dfa29f7 | 2016-03-09 12:29:31 +0000 | [diff] [blame] | 678 | unsigned Imm = MI->getOperand(OpNo).getImm(); |
| 679 | if (Imm) { |
| 680 | O << " bound_ctrl:0"; // XXX - this syntax is used in sp3 |
| 681 | } |
| 682 | } |
| 683 | |
Sam Kolton | 3025e7f | 2016-04-26 13:33:56 +0000 | [diff] [blame] | 684 | void AMDGPUInstPrinter::printSDWASel(const MCInst *MI, unsigned OpNo, |
| 685 | raw_ostream &O) { |
Sam Kolton | a3ec5c1 | 2016-10-07 14:46:06 +0000 | [diff] [blame] | 686 | using namespace llvm::AMDGPU::SDWA; |
| 687 | |
Sam Kolton | 3025e7f | 2016-04-26 13:33:56 +0000 | [diff] [blame] | 688 | unsigned Imm = MI->getOperand(OpNo).getImm(); |
| 689 | switch (Imm) { |
Sam Kolton | a3ec5c1 | 2016-10-07 14:46:06 +0000 | [diff] [blame] | 690 | case SdwaSel::BYTE_0: O << "BYTE_0"; break; |
| 691 | case SdwaSel::BYTE_1: O << "BYTE_1"; break; |
| 692 | case SdwaSel::BYTE_2: O << "BYTE_2"; break; |
| 693 | case SdwaSel::BYTE_3: O << "BYTE_3"; break; |
| 694 | case SdwaSel::WORD_0: O << "WORD_0"; break; |
| 695 | case SdwaSel::WORD_1: O << "WORD_1"; break; |
| 696 | case SdwaSel::DWORD: O << "DWORD"; break; |
Sam Kolton | 3025e7f | 2016-04-26 13:33:56 +0000 | [diff] [blame] | 697 | default: llvm_unreachable("Invalid SDWA data select operand"); |
| 698 | } |
| 699 | } |
| 700 | |
| 701 | void AMDGPUInstPrinter::printSDWADstSel(const MCInst *MI, unsigned OpNo, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 702 | const MCSubtargetInfo &STI, |
Sam Kolton | 3025e7f | 2016-04-26 13:33:56 +0000 | [diff] [blame] | 703 | raw_ostream &O) { |
| 704 | O << "dst_sel:"; |
| 705 | printSDWASel(MI, OpNo, O); |
| 706 | } |
| 707 | |
| 708 | void AMDGPUInstPrinter::printSDWASrc0Sel(const MCInst *MI, unsigned OpNo, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 709 | const MCSubtargetInfo &STI, |
Sam Kolton | 3025e7f | 2016-04-26 13:33:56 +0000 | [diff] [blame] | 710 | raw_ostream &O) { |
| 711 | O << "src0_sel:"; |
| 712 | printSDWASel(MI, OpNo, O); |
| 713 | } |
| 714 | |
| 715 | void AMDGPUInstPrinter::printSDWASrc1Sel(const MCInst *MI, unsigned OpNo, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 716 | const MCSubtargetInfo &STI, |
Sam Kolton | 3025e7f | 2016-04-26 13:33:56 +0000 | [diff] [blame] | 717 | raw_ostream &O) { |
| 718 | O << "src1_sel:"; |
| 719 | printSDWASel(MI, OpNo, O); |
| 720 | } |
| 721 | |
| 722 | void AMDGPUInstPrinter::printSDWADstUnused(const MCInst *MI, unsigned OpNo, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 723 | const MCSubtargetInfo &STI, |
Sam Kolton | 3025e7f | 2016-04-26 13:33:56 +0000 | [diff] [blame] | 724 | raw_ostream &O) { |
Sam Kolton | a3ec5c1 | 2016-10-07 14:46:06 +0000 | [diff] [blame] | 725 | using namespace llvm::AMDGPU::SDWA; |
| 726 | |
Sam Kolton | 3025e7f | 2016-04-26 13:33:56 +0000 | [diff] [blame] | 727 | O << "dst_unused:"; |
| 728 | unsigned Imm = MI->getOperand(OpNo).getImm(); |
| 729 | switch (Imm) { |
Sam Kolton | a3ec5c1 | 2016-10-07 14:46:06 +0000 | [diff] [blame] | 730 | case DstUnused::UNUSED_PAD: O << "UNUSED_PAD"; break; |
| 731 | case DstUnused::UNUSED_SEXT: O << "UNUSED_SEXT"; break; |
| 732 | case DstUnused::UNUSED_PRESERVE: O << "UNUSED_PRESERVE"; break; |
Sam Kolton | 3025e7f | 2016-04-26 13:33:56 +0000 | [diff] [blame] | 733 | default: llvm_unreachable("Invalid SDWA dest_unused operand"); |
| 734 | } |
| 735 | } |
| 736 | |
Matt Arsenault | 8a63cb9 | 2016-12-05 20:31:49 +0000 | [diff] [blame] | 737 | template <unsigned N> |
| 738 | void AMDGPUInstPrinter::printExpSrcN(const MCInst *MI, unsigned OpNo, |
| 739 | const MCSubtargetInfo &STI, |
| 740 | raw_ostream &O) { |
Matt Arsenault | 61ec6a03 | 2017-02-22 20:37:12 +0000 | [diff] [blame] | 741 | unsigned Opc = MI->getOpcode(); |
| 742 | int EnIdx = AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::en); |
Matt Arsenault | 8a63cb9 | 2016-12-05 20:31:49 +0000 | [diff] [blame] | 743 | unsigned En = MI->getOperand(EnIdx).getImm(); |
| 744 | |
Matt Arsenault | 61ec6a03 | 2017-02-22 20:37:12 +0000 | [diff] [blame] | 745 | int ComprIdx = AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::compr); |
| 746 | |
| 747 | // If compr is set, print as src0, src0, src1, src1 |
| 748 | if (MI->getOperand(ComprIdx).getImm()) { |
| 749 | if (N == 1 || N == 2) |
| 750 | --OpNo; |
| 751 | else if (N == 3) |
| 752 | OpNo -= 2; |
| 753 | } |
Matt Arsenault | 8a63cb9 | 2016-12-05 20:31:49 +0000 | [diff] [blame] | 754 | |
| 755 | if (En & (1 << N)) |
| 756 | printRegOperand(MI->getOperand(OpNo).getReg(), O, MRI); |
| 757 | else |
| 758 | O << "off"; |
| 759 | } |
| 760 | |
| 761 | void AMDGPUInstPrinter::printExpSrc0(const MCInst *MI, unsigned OpNo, |
| 762 | const MCSubtargetInfo &STI, |
| 763 | raw_ostream &O) { |
| 764 | printExpSrcN<0>(MI, OpNo, STI, O); |
| 765 | } |
| 766 | |
| 767 | void AMDGPUInstPrinter::printExpSrc1(const MCInst *MI, unsigned OpNo, |
| 768 | const MCSubtargetInfo &STI, |
| 769 | raw_ostream &O) { |
| 770 | printExpSrcN<1>(MI, OpNo, STI, O); |
| 771 | } |
| 772 | |
| 773 | void AMDGPUInstPrinter::printExpSrc2(const MCInst *MI, unsigned OpNo, |
| 774 | const MCSubtargetInfo &STI, |
| 775 | raw_ostream &O) { |
| 776 | printExpSrcN<2>(MI, OpNo, STI, O); |
| 777 | } |
| 778 | |
| 779 | void AMDGPUInstPrinter::printExpSrc3(const MCInst *MI, unsigned OpNo, |
| 780 | const MCSubtargetInfo &STI, |
| 781 | raw_ostream &O) { |
| 782 | printExpSrcN<3>(MI, OpNo, STI, O); |
| 783 | } |
| 784 | |
| 785 | void AMDGPUInstPrinter::printExpTgt(const MCInst *MI, unsigned OpNo, |
| 786 | const MCSubtargetInfo &STI, |
| 787 | raw_ostream &O) { |
| 788 | // This is really a 6 bit field. |
| 789 | uint32_t Tgt = MI->getOperand(OpNo).getImm() & ((1 << 6) - 1); |
| 790 | |
| 791 | if (Tgt <= 7) |
| 792 | O << " mrt" << Tgt; |
| 793 | else if (Tgt == 8) |
| 794 | O << " mrtz"; |
| 795 | else if (Tgt == 9) |
| 796 | O << " null"; |
| 797 | else if (Tgt >= 12 && Tgt <= 15) |
| 798 | O << " pos" << Tgt - 12; |
| 799 | else if (Tgt >= 32 && Tgt <= 63) |
| 800 | O << " param" << Tgt - 32; |
| 801 | else { |
| 802 | // Reserved values 10, 11 |
| 803 | O << " invalid_target_" << Tgt; |
| 804 | } |
| 805 | } |
| 806 | |
Dmitry Preobrazhensky | abf2839 | 2017-07-21 13:54:11 +0000 | [diff] [blame] | 807 | static bool allOpsDefaultValue(const int* Ops, int NumOps, int Mod, |
Dmitry Preobrazhensky | 682a654 | 2017-11-17 15:15:40 +0000 | [diff] [blame] | 808 | bool IsPacked, bool HasDstSel) { |
| 809 | int DefaultValue = IsPacked && (Mod == SISrcMods::OP_SEL_1); |
Matt Arsenault | 9be7b0d | 2017-02-27 18:49:11 +0000 | [diff] [blame] | 810 | |
| 811 | for (int I = 0; I < NumOps; ++I) { |
| 812 | if (!!(Ops[I] & Mod) != DefaultValue) |
| 813 | return false; |
| 814 | } |
| 815 | |
Dmitry Preobrazhensky | abf2839 | 2017-07-21 13:54:11 +0000 | [diff] [blame] | 816 | if (HasDstSel && (Ops[0] & SISrcMods::DST_OP_SEL) != 0) |
| 817 | return false; |
| 818 | |
Matt Arsenault | 9be7b0d | 2017-02-27 18:49:11 +0000 | [diff] [blame] | 819 | return true; |
| 820 | } |
| 821 | |
Dmitry Preobrazhensky | abf2839 | 2017-07-21 13:54:11 +0000 | [diff] [blame] | 822 | void AMDGPUInstPrinter::printPackedModifier(const MCInst *MI, |
| 823 | StringRef Name, |
| 824 | unsigned Mod, |
| 825 | raw_ostream &O) { |
Matt Arsenault | 9be7b0d | 2017-02-27 18:49:11 +0000 | [diff] [blame] | 826 | unsigned Opc = MI->getOpcode(); |
| 827 | int NumOps = 0; |
| 828 | int Ops[3]; |
| 829 | |
| 830 | for (int OpName : { AMDGPU::OpName::src0_modifiers, |
| 831 | AMDGPU::OpName::src1_modifiers, |
| 832 | AMDGPU::OpName::src2_modifiers }) { |
| 833 | int Idx = AMDGPU::getNamedOperandIdx(Opc, OpName); |
| 834 | if (Idx == -1) |
| 835 | break; |
| 836 | |
| 837 | Ops[NumOps++] = MI->getOperand(Idx).getImm(); |
| 838 | } |
| 839 | |
Dmitry Preobrazhensky | abf2839 | 2017-07-21 13:54:11 +0000 | [diff] [blame] | 840 | const bool HasDstSel = |
| 841 | NumOps > 0 && |
| 842 | Mod == SISrcMods::OP_SEL_0 && |
| 843 | MII.get(MI->getOpcode()).TSFlags & SIInstrFlags::VOP3_OPSEL; |
| 844 | |
Dmitry Preobrazhensky | 682a654 | 2017-11-17 15:15:40 +0000 | [diff] [blame] | 845 | const bool IsPacked = |
| 846 | MII.get(MI->getOpcode()).TSFlags & SIInstrFlags::IsPacked; |
| 847 | |
| 848 | if (allOpsDefaultValue(Ops, NumOps, Mod, IsPacked, HasDstSel)) |
Matt Arsenault | 9be7b0d | 2017-02-27 18:49:11 +0000 | [diff] [blame] | 849 | return; |
| 850 | |
| 851 | O << Name; |
| 852 | for (int I = 0; I < NumOps; ++I) { |
| 853 | if (I != 0) |
| 854 | O << ','; |
| 855 | |
| 856 | O << !!(Ops[I] & Mod); |
| 857 | } |
| 858 | |
Dmitry Preobrazhensky | abf2839 | 2017-07-21 13:54:11 +0000 | [diff] [blame] | 859 | if (HasDstSel) { |
| 860 | O << ',' << !!(Ops[0] & SISrcMods::DST_OP_SEL); |
| 861 | } |
| 862 | |
Matt Arsenault | 9be7b0d | 2017-02-27 18:49:11 +0000 | [diff] [blame] | 863 | O << ']'; |
| 864 | } |
| 865 | |
| 866 | void AMDGPUInstPrinter::printOpSel(const MCInst *MI, unsigned, |
| 867 | const MCSubtargetInfo &STI, |
| 868 | raw_ostream &O) { |
| 869 | printPackedModifier(MI, " op_sel:[", SISrcMods::OP_SEL_0, O); |
| 870 | } |
| 871 | |
| 872 | void AMDGPUInstPrinter::printOpSelHi(const MCInst *MI, unsigned OpNo, |
| 873 | const MCSubtargetInfo &STI, |
| 874 | raw_ostream &O) { |
| 875 | printPackedModifier(MI, " op_sel_hi:[", SISrcMods::OP_SEL_1, O); |
| 876 | } |
| 877 | |
| 878 | void AMDGPUInstPrinter::printNegLo(const MCInst *MI, unsigned OpNo, |
| 879 | const MCSubtargetInfo &STI, |
| 880 | raw_ostream &O) { |
| 881 | printPackedModifier(MI, " neg_lo:[", SISrcMods::NEG, O); |
| 882 | } |
| 883 | |
| 884 | void AMDGPUInstPrinter::printNegHi(const MCInst *MI, unsigned OpNo, |
| 885 | const MCSubtargetInfo &STI, |
| 886 | raw_ostream &O) { |
| 887 | printPackedModifier(MI, " neg_hi:[", SISrcMods::NEG_HI, O); |
| 888 | } |
| 889 | |
Matt Arsenault | 8a63cb9 | 2016-12-05 20:31:49 +0000 | [diff] [blame] | 890 | void AMDGPUInstPrinter::printInterpSlot(const MCInst *MI, unsigned OpNum, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 891 | const MCSubtargetInfo &STI, |
Michel Danzer | e9bb18b | 2013-02-14 19:03:25 +0000 | [diff] [blame] | 892 | raw_ostream &O) { |
Matt Arsenault | 8a63cb9 | 2016-12-05 20:31:49 +0000 | [diff] [blame] | 893 | unsigned Imm = MI->getOperand(OpNum).getImm(); |
Matt Arsenault | 618b330 | 2016-12-10 00:23:12 +0000 | [diff] [blame] | 894 | switch (Imm) { |
| 895 | case 0: |
| 896 | O << "p10"; |
| 897 | break; |
| 898 | case 1: |
| 899 | O << "p20"; |
| 900 | break; |
| 901 | case 2: |
| 902 | O << "p0"; |
| 903 | break; |
| 904 | default: |
| 905 | O << "invalid_param_" << Imm; |
Michel Danzer | e9bb18b | 2013-02-14 19:03:25 +0000 | [diff] [blame] | 906 | } |
| 907 | } |
| 908 | |
Matt Arsenault | ebfba70 | 2016-12-14 16:36:12 +0000 | [diff] [blame] | 909 | void AMDGPUInstPrinter::printInterpAttr(const MCInst *MI, unsigned OpNum, |
| 910 | const MCSubtargetInfo &STI, |
| 911 | raw_ostream &O) { |
| 912 | unsigned Attr = MI->getOperand(OpNum).getImm(); |
| 913 | O << "attr" << Attr; |
| 914 | } |
| 915 | |
| 916 | void AMDGPUInstPrinter::printInterpAttrChan(const MCInst *MI, unsigned OpNum, |
| 917 | const MCSubtargetInfo &STI, |
| 918 | raw_ostream &O) { |
| 919 | unsigned Chan = MI->getOperand(OpNum).getImm(); |
| 920 | O << '.' << "xyzw"[Chan & 0x3]; |
| 921 | } |
| 922 | |
Matt Arsenault | cc88ce3 | 2016-10-12 18:00:51 +0000 | [diff] [blame] | 923 | void AMDGPUInstPrinter::printVGPRIndexMode(const MCInst *MI, unsigned OpNo, |
| 924 | const MCSubtargetInfo &STI, |
| 925 | raw_ostream &O) { |
| 926 | unsigned Val = MI->getOperand(OpNo).getImm(); |
| 927 | if (Val == 0) { |
| 928 | O << " 0"; |
| 929 | return; |
| 930 | } |
| 931 | |
| 932 | if (Val & VGPRIndexMode::DST_ENABLE) |
| 933 | O << " dst"; |
| 934 | |
| 935 | if (Val & VGPRIndexMode::SRC0_ENABLE) |
| 936 | O << " src0"; |
| 937 | |
| 938 | if (Val & VGPRIndexMode::SRC1_ENABLE) |
| 939 | O << " src1"; |
| 940 | |
| 941 | if (Val & VGPRIndexMode::SRC2_ENABLE) |
| 942 | O << " src2"; |
| 943 | } |
| 944 | |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 945 | void AMDGPUInstPrinter::printMemOperand(const MCInst *MI, unsigned OpNo, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 946 | const MCSubtargetInfo &STI, |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 947 | raw_ostream &O) { |
Tom Stellard | a096b12 | 2017-08-17 22:20:04 +0000 | [diff] [blame] | 948 | if (!STI.getFeatureBits()[AMDGPU::FeatureGCN]) { |
| 949 | static_cast<R600InstPrinter*>(this)->printMemOperand(MI, OpNo, O); |
| 950 | return; |
| 951 | } |
| 952 | |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 953 | printOperand(MI, OpNo, STI, O); |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 954 | O << ", "; |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 955 | printOperand(MI, OpNo + 1, STI, O); |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 956 | } |
| 957 | |
| 958 | void AMDGPUInstPrinter::printIfSet(const MCInst *MI, unsigned OpNo, |
Vincent Lejeune | f97af79 | 2013-05-02 21:52:30 +0000 | [diff] [blame] | 959 | raw_ostream &O, StringRef Asm, |
| 960 | StringRef Default) { |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 961 | const MCOperand &Op = MI->getOperand(OpNo); |
| 962 | assert(Op.isImm()); |
| 963 | if (Op.getImm() == 1) { |
| 964 | O << Asm; |
Vincent Lejeune | f97af79 | 2013-05-02 21:52:30 +0000 | [diff] [blame] | 965 | } else { |
| 966 | O << Default; |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 967 | } |
| 968 | } |
| 969 | |
Matt Arsenault | e8dbf79 | 2016-07-05 22:06:56 +0000 | [diff] [blame] | 970 | void AMDGPUInstPrinter::printIfSet(const MCInst *MI, unsigned OpNo, |
| 971 | raw_ostream &O, char Asm) { |
| 972 | const MCOperand &Op = MI->getOperand(OpNo); |
| 973 | assert(Op.isImm()); |
| 974 | if (Op.getImm() == 1) |
| 975 | O << Asm; |
| 976 | } |
| 977 | |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 978 | void AMDGPUInstPrinter::printAbs(const MCInst *MI, unsigned OpNo, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 979 | const MCSubtargetInfo &STI, raw_ostream &O) { |
Tom Stellard | a096b12 | 2017-08-17 22:20:04 +0000 | [diff] [blame] | 980 | static_cast<R600InstPrinter*>(this)->printAbs(MI, OpNo, O); |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 981 | } |
| 982 | |
| 983 | void AMDGPUInstPrinter::printClamp(const MCInst *MI, unsigned OpNo, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 984 | const MCSubtargetInfo &STI, raw_ostream &O) { |
Tom Stellard | a096b12 | 2017-08-17 22:20:04 +0000 | [diff] [blame] | 985 | static_cast<R600InstPrinter*>(this)->printClamp(MI, OpNo, O); |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 986 | } |
| 987 | |
Dmitry Preobrazhensky | 50805a0 | 2017-08-07 13:14:12 +0000 | [diff] [blame] | 988 | void AMDGPUInstPrinter::printHigh(const MCInst *MI, unsigned OpNo, |
| 989 | const MCSubtargetInfo &STI, |
| 990 | raw_ostream &O) { |
| 991 | if (MI->getOperand(OpNo).getImm()) |
| 992 | O << " high"; |
| 993 | } |
| 994 | |
Matt Arsenault | 9706978 | 2014-09-30 19:49:48 +0000 | [diff] [blame] | 995 | void AMDGPUInstPrinter::printClampSI(const MCInst *MI, unsigned OpNo, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 996 | const MCSubtargetInfo &STI, |
Matt Arsenault | 9706978 | 2014-09-30 19:49:48 +0000 | [diff] [blame] | 997 | raw_ostream &O) { |
| 998 | if (MI->getOperand(OpNo).getImm()) |
| 999 | O << " clamp"; |
| 1000 | } |
| 1001 | |
| 1002 | void AMDGPUInstPrinter::printOModSI(const MCInst *MI, unsigned OpNo, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 1003 | const MCSubtargetInfo &STI, |
| 1004 | raw_ostream &O) { |
Matt Arsenault | 9706978 | 2014-09-30 19:49:48 +0000 | [diff] [blame] | 1005 | int Imm = MI->getOperand(OpNo).getImm(); |
| 1006 | if (Imm == SIOutMods::MUL2) |
| 1007 | O << " mul:2"; |
| 1008 | else if (Imm == SIOutMods::MUL4) |
| 1009 | O << " mul:4"; |
| 1010 | else if (Imm == SIOutMods::DIV2) |
| 1011 | O << " div:2"; |
| 1012 | } |
| 1013 | |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1014 | void AMDGPUInstPrinter::printLiteral(const MCInst *MI, unsigned OpNo, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 1015 | const MCSubtargetInfo &STI, |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1016 | raw_ostream &O) { |
Tom Stellard | a096b12 | 2017-08-17 22:20:04 +0000 | [diff] [blame] | 1017 | static_cast<R600InstPrinter*>(this)->printLiteral(MI, OpNo, O); |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1018 | } |
| 1019 | |
| 1020 | void AMDGPUInstPrinter::printLast(const MCInst *MI, unsigned OpNo, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 1021 | const MCSubtargetInfo &STI, raw_ostream &O) { |
Tom Stellard | a096b12 | 2017-08-17 22:20:04 +0000 | [diff] [blame] | 1022 | static_cast<R600InstPrinter*>(this)->printLast(MI, OpNo, O); |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1023 | } |
| 1024 | |
| 1025 | void AMDGPUInstPrinter::printNeg(const MCInst *MI, unsigned OpNo, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 1026 | const MCSubtargetInfo &STI, raw_ostream &O) { |
Tom Stellard | a096b12 | 2017-08-17 22:20:04 +0000 | [diff] [blame] | 1027 | static_cast<R600InstPrinter*>(this)->printNeg(MI, OpNo, O); |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1028 | } |
| 1029 | |
| 1030 | void AMDGPUInstPrinter::printOMOD(const MCInst *MI, unsigned OpNo, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 1031 | const MCSubtargetInfo &STI, raw_ostream &O) { |
Tom Stellard | a096b12 | 2017-08-17 22:20:04 +0000 | [diff] [blame] | 1032 | static_cast<R600InstPrinter*>(this)->printOMOD(MI, OpNo, O); |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1033 | } |
| 1034 | |
| 1035 | void AMDGPUInstPrinter::printRel(const MCInst *MI, unsigned OpNo, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 1036 | const MCSubtargetInfo &STI, raw_ostream &O) { |
Tom Stellard | a096b12 | 2017-08-17 22:20:04 +0000 | [diff] [blame] | 1037 | static_cast<R600InstPrinter*>(this)->printRel(MI, OpNo, O); |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1038 | } |
| 1039 | |
| 1040 | void AMDGPUInstPrinter::printUpdateExecMask(const MCInst *MI, unsigned OpNo, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 1041 | const MCSubtargetInfo &STI, |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1042 | raw_ostream &O) { |
Tom Stellard | a096b12 | 2017-08-17 22:20:04 +0000 | [diff] [blame] | 1043 | static_cast<R600InstPrinter*>(this)->printUpdateExecMask(MI, OpNo, O); |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1044 | } |
| 1045 | |
| 1046 | void AMDGPUInstPrinter::printUpdatePred(const MCInst *MI, unsigned OpNo, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 1047 | const MCSubtargetInfo &STI, |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1048 | raw_ostream &O) { |
Tom Stellard | a096b12 | 2017-08-17 22:20:04 +0000 | [diff] [blame] | 1049 | static_cast<R600InstPrinter*>(this)->printUpdatePred(MI, OpNo, O); |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1050 | } |
| 1051 | |
| 1052 | void AMDGPUInstPrinter::printWrite(const MCInst *MI, unsigned OpNo, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 1053 | const MCSubtargetInfo &STI, raw_ostream &O) { |
Tom Stellard | a096b12 | 2017-08-17 22:20:04 +0000 | [diff] [blame] | 1054 | static_cast<R600InstPrinter*>(this)->printWrite(MI, OpNo, O); |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1055 | } |
| 1056 | |
Vincent Lejeune | f97af79 | 2013-05-02 21:52:30 +0000 | [diff] [blame] | 1057 | void AMDGPUInstPrinter::printBankSwizzle(const MCInst *MI, unsigned OpNo, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 1058 | const MCSubtargetInfo &STI, |
Vincent Lejeune | f97af79 | 2013-05-02 21:52:30 +0000 | [diff] [blame] | 1059 | raw_ostream &O) { |
Tom Stellard | a096b12 | 2017-08-17 22:20:04 +0000 | [diff] [blame] | 1060 | static_cast<R600InstPrinter*>(this)->printBankSwizzle(MI, OpNo, O); |
Vincent Lejeune | f97af79 | 2013-05-02 21:52:30 +0000 | [diff] [blame] | 1061 | } |
| 1062 | |
Vincent Lejeune | d3eed66 | 2013-05-17 16:50:20 +0000 | [diff] [blame] | 1063 | void AMDGPUInstPrinter::printRSel(const MCInst *MI, unsigned OpNo, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 1064 | const MCSubtargetInfo &STI, raw_ostream &O) { |
Tom Stellard | a096b12 | 2017-08-17 22:20:04 +0000 | [diff] [blame] | 1065 | static_cast<R600InstPrinter*>(this)->printRSel(MI, OpNo, O); |
Vincent Lejeune | d3eed66 | 2013-05-17 16:50:20 +0000 | [diff] [blame] | 1066 | } |
| 1067 | |
| 1068 | void AMDGPUInstPrinter::printCT(const MCInst *MI, unsigned OpNo, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 1069 | const MCSubtargetInfo &STI, raw_ostream &O) { |
Tom Stellard | a096b12 | 2017-08-17 22:20:04 +0000 | [diff] [blame] | 1070 | static_cast<R600InstPrinter*>(this)->printCT(MI, OpNo, O); |
Vincent Lejeune | d3eed66 | 2013-05-17 16:50:20 +0000 | [diff] [blame] | 1071 | } |
| 1072 | |
Vincent Lejeune | b0422e2 | 2013-05-02 21:52:40 +0000 | [diff] [blame] | 1073 | void AMDGPUInstPrinter::printKCache(const MCInst *MI, unsigned OpNo, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 1074 | const MCSubtargetInfo &STI, raw_ostream &O) { |
Tom Stellard | a096b12 | 2017-08-17 22:20:04 +0000 | [diff] [blame] | 1075 | static_cast<R600InstPrinter*>(this)->printKCache(MI, OpNo, O); |
Vincent Lejeune | b0422e2 | 2013-05-02 21:52:40 +0000 | [diff] [blame] | 1076 | } |
| 1077 | |
Michel Danzer | 6064f57 | 2014-01-27 07:20:44 +0000 | [diff] [blame] | 1078 | void AMDGPUInstPrinter::printSendMsg(const MCInst *MI, unsigned OpNo, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 1079 | const MCSubtargetInfo &STI, |
Michel Danzer | 6064f57 | 2014-01-27 07:20:44 +0000 | [diff] [blame] | 1080 | raw_ostream &O) { |
Artem Tamazov | ebe71ce | 2016-05-06 17:48:48 +0000 | [diff] [blame] | 1081 | using namespace llvm::AMDGPU::SendMsg; |
| 1082 | |
| 1083 | const unsigned SImm16 = MI->getOperand(OpNo).getImm(); |
| 1084 | const unsigned Id = SImm16 & ID_MASK_; |
| 1085 | do { |
| 1086 | if (Id == ID_INTERRUPT) { |
| 1087 | if ((SImm16 & ~ID_MASK_) != 0) // Unused/unknown bits must be 0. |
| 1088 | break; |
| 1089 | O << "sendmsg(" << IdSymbolic[Id] << ')'; |
| 1090 | return; |
Michel Danzer | 6064f57 | 2014-01-27 07:20:44 +0000 | [diff] [blame] | 1091 | } |
Artem Tamazov | ebe71ce | 2016-05-06 17:48:48 +0000 | [diff] [blame] | 1092 | if (Id == ID_GS || Id == ID_GS_DONE) { |
| 1093 | if ((SImm16 & ~(ID_MASK_|OP_GS_MASK_|STREAM_ID_MASK_)) != 0) // Unused/unknown bits must be 0. |
| 1094 | break; |
| 1095 | const unsigned OpGs = (SImm16 & OP_GS_MASK_) >> OP_SHIFT_; |
| 1096 | const unsigned StreamId = (SImm16 & STREAM_ID_MASK_) >> STREAM_ID_SHIFT_; |
| 1097 | if (OpGs == OP_GS_NOP && Id != ID_GS_DONE) // NOP to be used for GS_DONE only. |
| 1098 | break; |
| 1099 | if (OpGs == OP_GS_NOP && StreamId != 0) // NOP does not use/define stream id bits. |
| 1100 | break; |
| 1101 | O << "sendmsg(" << IdSymbolic[Id] << ", " << OpGsSymbolic[OpGs]; |
| 1102 | if (OpGs != OP_GS_NOP) { O << ", " << StreamId; } |
| 1103 | O << ')'; |
| 1104 | return; |
| 1105 | } |
| 1106 | if (Id == ID_SYSMSG) { |
| 1107 | if ((SImm16 & ~(ID_MASK_|OP_SYS_MASK_)) != 0) // Unused/unknown bits must be 0. |
| 1108 | break; |
| 1109 | const unsigned OpSys = (SImm16 & OP_SYS_MASK_) >> OP_SHIFT_; |
| 1110 | if (! (OP_SYS_FIRST_ <= OpSys && OpSys < OP_SYS_LAST_)) // Unused/unknown. |
| 1111 | break; |
| 1112 | O << "sendmsg(" << IdSymbolic[Id] << ", " << OpSysSymbolic[OpSys] << ')'; |
| 1113 | return; |
| 1114 | } |
Eugene Zelenko | 6a9226d | 2016-12-12 22:23:53 +0000 | [diff] [blame] | 1115 | } while (false); |
Artem Tamazov | ebe71ce | 2016-05-06 17:48:48 +0000 | [diff] [blame] | 1116 | O << SImm16; // Unknown simm16 code. |
Michel Danzer | 6064f57 | 2014-01-27 07:20:44 +0000 | [diff] [blame] | 1117 | } |
| 1118 | |
Dmitry Preobrazhensky | 793c592 | 2017-05-31 16:26:47 +0000 | [diff] [blame] | 1119 | static void printSwizzleBitmask(const uint16_t AndMask, |
| 1120 | const uint16_t OrMask, |
| 1121 | const uint16_t XorMask, |
| 1122 | raw_ostream &O) { |
| 1123 | using namespace llvm::AMDGPU::Swizzle; |
| 1124 | |
| 1125 | uint16_t Probe0 = ((0 & AndMask) | OrMask) ^ XorMask; |
| 1126 | uint16_t Probe1 = ((BITMASK_MASK & AndMask) | OrMask) ^ XorMask; |
| 1127 | |
| 1128 | O << "\""; |
| 1129 | |
| 1130 | for (unsigned Mask = 1 << (BITMASK_WIDTH - 1); Mask > 0; Mask >>= 1) { |
| 1131 | uint16_t p0 = Probe0 & Mask; |
| 1132 | uint16_t p1 = Probe1 & Mask; |
| 1133 | |
| 1134 | if (p0 == p1) { |
| 1135 | if (p0 == 0) { |
| 1136 | O << "0"; |
| 1137 | } else { |
| 1138 | O << "1"; |
| 1139 | } |
| 1140 | } else { |
| 1141 | if (p0 == 0) { |
| 1142 | O << "p"; |
| 1143 | } else { |
| 1144 | O << "i"; |
| 1145 | } |
| 1146 | } |
| 1147 | } |
| 1148 | |
| 1149 | O << "\""; |
| 1150 | } |
| 1151 | |
| 1152 | void AMDGPUInstPrinter::printSwizzle(const MCInst *MI, unsigned OpNo, |
| 1153 | const MCSubtargetInfo &STI, |
| 1154 | raw_ostream &O) { |
| 1155 | using namespace llvm::AMDGPU::Swizzle; |
| 1156 | |
| 1157 | uint16_t Imm = MI->getOperand(OpNo).getImm(); |
| 1158 | if (Imm == 0) { |
| 1159 | return; |
| 1160 | } |
| 1161 | |
| 1162 | O << " offset:"; |
| 1163 | |
| 1164 | if ((Imm & QUAD_PERM_ENC_MASK) == QUAD_PERM_ENC) { |
| 1165 | |
| 1166 | O << "swizzle(" << IdSymbolic[ID_QUAD_PERM]; |
| 1167 | for (auto i = 0; i < LANE_NUM; ++i) { |
| 1168 | O << ","; |
| 1169 | O << formatDec(Imm & LANE_MASK); |
| 1170 | Imm >>= LANE_SHIFT; |
| 1171 | } |
| 1172 | O << ")"; |
| 1173 | |
| 1174 | } else if ((Imm & BITMASK_PERM_ENC_MASK) == BITMASK_PERM_ENC) { |
| 1175 | |
| 1176 | uint16_t AndMask = (Imm >> BITMASK_AND_SHIFT) & BITMASK_MASK; |
| 1177 | uint16_t OrMask = (Imm >> BITMASK_OR_SHIFT) & BITMASK_MASK; |
| 1178 | uint16_t XorMask = (Imm >> BITMASK_XOR_SHIFT) & BITMASK_MASK; |
| 1179 | |
| 1180 | if (AndMask == BITMASK_MAX && |
| 1181 | OrMask == 0 && |
| 1182 | countPopulation(XorMask) == 1) { |
| 1183 | |
| 1184 | O << "swizzle(" << IdSymbolic[ID_SWAP]; |
| 1185 | O << ","; |
| 1186 | O << formatDec(XorMask); |
| 1187 | O << ")"; |
| 1188 | |
| 1189 | } else if (AndMask == BITMASK_MAX && |
| 1190 | OrMask == 0 && XorMask > 0 && |
| 1191 | isPowerOf2_64(XorMask + 1)) { |
| 1192 | |
| 1193 | O << "swizzle(" << IdSymbolic[ID_REVERSE]; |
| 1194 | O << ","; |
| 1195 | O << formatDec(XorMask + 1); |
| 1196 | O << ")"; |
| 1197 | |
| 1198 | } else { |
| 1199 | |
| 1200 | uint16_t GroupSize = BITMASK_MAX - AndMask + 1; |
| 1201 | if (GroupSize > 1 && |
| 1202 | isPowerOf2_64(GroupSize) && |
| 1203 | OrMask < GroupSize && |
| 1204 | XorMask == 0) { |
| 1205 | |
| 1206 | O << "swizzle(" << IdSymbolic[ID_BROADCAST]; |
| 1207 | O << ","; |
| 1208 | O << formatDec(GroupSize); |
| 1209 | O << ","; |
| 1210 | O << formatDec(OrMask); |
| 1211 | O << ")"; |
| 1212 | |
| 1213 | } else { |
| 1214 | O << "swizzle(" << IdSymbolic[ID_BITMASK_PERM]; |
| 1215 | O << ","; |
| 1216 | printSwizzleBitmask(AndMask, OrMask, XorMask, O); |
| 1217 | O << ")"; |
| 1218 | } |
| 1219 | } |
| 1220 | } else { |
| 1221 | printU16ImmDecOperand(MI, OpNo, O); |
| 1222 | } |
| 1223 | } |
| 1224 | |
Vincent Lejeune | d6cbede | 2013-10-13 17:56:28 +0000 | [diff] [blame] | 1225 | void AMDGPUInstPrinter::printWaitFlag(const MCInst *MI, unsigned OpNo, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 1226 | const MCSubtargetInfo &STI, |
Vincent Lejeune | d6cbede | 2013-10-13 17:56:28 +0000 | [diff] [blame] | 1227 | raw_ostream &O) { |
Konstantin Zhuravlyov | 9f89ede | 2017-02-08 14:05:23 +0000 | [diff] [blame] | 1228 | AMDGPU::IsaInfo::IsaVersion ISA = |
| 1229 | AMDGPU::IsaInfo::getIsaVersion(STI.getFeatureBits()); |
Konstantin Zhuravlyov | 836cbff | 2016-09-30 17:01:40 +0000 | [diff] [blame] | 1230 | |
Vincent Lejeune | d6cbede | 2013-10-13 17:56:28 +0000 | [diff] [blame] | 1231 | unsigned SImm16 = MI->getOperand(OpNo).getImm(); |
Konstantin Zhuravlyov | cdd4547 | 2016-10-11 18:58:22 +0000 | [diff] [blame] | 1232 | unsigned Vmcnt, Expcnt, Lgkmcnt; |
Konstantin Zhuravlyov | 9f89ede | 2017-02-08 14:05:23 +0000 | [diff] [blame] | 1233 | decodeWaitcnt(ISA, SImm16, Vmcnt, Expcnt, Lgkmcnt); |
Matt Arsenault | 3a99759 | 2014-09-26 01:09:46 +0000 | [diff] [blame] | 1234 | |
| 1235 | bool NeedSpace = false; |
| 1236 | |
Konstantin Zhuravlyov | 9f89ede | 2017-02-08 14:05:23 +0000 | [diff] [blame] | 1237 | if (Vmcnt != getVmcntBitMask(ISA)) { |
Matt Arsenault | 3a99759 | 2014-09-26 01:09:46 +0000 | [diff] [blame] | 1238 | O << "vmcnt(" << Vmcnt << ')'; |
| 1239 | NeedSpace = true; |
| 1240 | } |
| 1241 | |
Konstantin Zhuravlyov | 9f89ede | 2017-02-08 14:05:23 +0000 | [diff] [blame] | 1242 | if (Expcnt != getExpcntBitMask(ISA)) { |
Matt Arsenault | 3a99759 | 2014-09-26 01:09:46 +0000 | [diff] [blame] | 1243 | if (NeedSpace) |
| 1244 | O << ' '; |
| 1245 | O << "expcnt(" << Expcnt << ')'; |
| 1246 | NeedSpace = true; |
| 1247 | } |
| 1248 | |
Konstantin Zhuravlyov | 9f89ede | 2017-02-08 14:05:23 +0000 | [diff] [blame] | 1249 | if (Lgkmcnt != getLgkmcntBitMask(ISA)) { |
Matt Arsenault | 3a99759 | 2014-09-26 01:09:46 +0000 | [diff] [blame] | 1250 | if (NeedSpace) |
| 1251 | O << ' '; |
Matt Arsenault | 3673eba | 2014-09-21 17:27:28 +0000 | [diff] [blame] | 1252 | O << "lgkmcnt(" << Lgkmcnt << ')'; |
Matt Arsenault | 3a99759 | 2014-09-26 01:09:46 +0000 | [diff] [blame] | 1253 | } |
Vincent Lejeune | d6cbede | 2013-10-13 17:56:28 +0000 | [diff] [blame] | 1254 | } |
| 1255 | |
Artem Tamazov | d646866 | 2016-04-25 14:13:51 +0000 | [diff] [blame] | 1256 | void AMDGPUInstPrinter::printHwreg(const MCInst *MI, unsigned OpNo, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 1257 | const MCSubtargetInfo &STI, raw_ostream &O) { |
Artem Tamazov | 6edc135 | 2016-05-26 17:00:33 +0000 | [diff] [blame] | 1258 | using namespace llvm::AMDGPU::Hwreg; |
| 1259 | |
Artem Tamazov | d646866 | 2016-04-25 14:13:51 +0000 | [diff] [blame] | 1260 | unsigned SImm16 = MI->getOperand(OpNo).getImm(); |
Artem Tamazov | 6edc135 | 2016-05-26 17:00:33 +0000 | [diff] [blame] | 1261 | const unsigned Id = (SImm16 & ID_MASK_) >> ID_SHIFT_; |
| 1262 | const unsigned Offset = (SImm16 & OFFSET_MASK_) >> OFFSET_SHIFT_; |
| 1263 | const unsigned Width = ((SImm16 & WIDTH_M1_MASK_) >> WIDTH_M1_SHIFT_) + 1; |
Artem Tamazov | d646866 | 2016-04-25 14:13:51 +0000 | [diff] [blame] | 1264 | |
Artem Tamazov | 5cd55b1 | 2016-04-27 15:17:03 +0000 | [diff] [blame] | 1265 | O << "hwreg("; |
Artem Tamazov | 6edc135 | 2016-05-26 17:00:33 +0000 | [diff] [blame] | 1266 | if (ID_SYMBOLIC_FIRST_ <= Id && Id < ID_SYMBOLIC_LAST_) { |
| 1267 | O << IdSymbolic[Id]; |
| 1268 | } else { |
| 1269 | O << Id; |
Artem Tamazov | d646866 | 2016-04-25 14:13:51 +0000 | [diff] [blame] | 1270 | } |
Artem Tamazov | 6edc135 | 2016-05-26 17:00:33 +0000 | [diff] [blame] | 1271 | if (Width != WIDTH_M1_DEFAULT_ + 1 || Offset != OFFSET_DEFAULT_) { |
Artem Tamazov | 5cd55b1 | 2016-04-27 15:17:03 +0000 | [diff] [blame] | 1272 | O << ", " << Offset << ", " << Width; |
| 1273 | } |
| 1274 | O << ')'; |
Artem Tamazov | d646866 | 2016-04-25 14:13:51 +0000 | [diff] [blame] | 1275 | } |
| 1276 | |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1277 | #include "AMDGPUGenAsmWriter.inc" |
Tom Stellard | a096b12 | 2017-08-17 22:20:04 +0000 | [diff] [blame] | 1278 | |
| 1279 | void R600InstPrinter::printAbs(const MCInst *MI, unsigned OpNo, |
| 1280 | raw_ostream &O) { |
| 1281 | AMDGPUInstPrinter::printIfSet(MI, OpNo, O, '|'); |
| 1282 | } |
| 1283 | |
| 1284 | void R600InstPrinter::printBankSwizzle(const MCInst *MI, unsigned OpNo, |
| 1285 | raw_ostream &O) { |
| 1286 | int BankSwizzle = MI->getOperand(OpNo).getImm(); |
| 1287 | switch (BankSwizzle) { |
| 1288 | case 1: |
| 1289 | O << "BS:VEC_021/SCL_122"; |
| 1290 | break; |
| 1291 | case 2: |
| 1292 | O << "BS:VEC_120/SCL_212"; |
| 1293 | break; |
| 1294 | case 3: |
| 1295 | O << "BS:VEC_102/SCL_221"; |
| 1296 | break; |
| 1297 | case 4: |
| 1298 | O << "BS:VEC_201"; |
| 1299 | break; |
| 1300 | case 5: |
| 1301 | O << "BS:VEC_210"; |
| 1302 | break; |
| 1303 | default: |
| 1304 | break; |
| 1305 | } |
| 1306 | } |
| 1307 | |
| 1308 | void R600InstPrinter::printClamp(const MCInst *MI, unsigned OpNo, |
| 1309 | raw_ostream &O) { |
| 1310 | AMDGPUInstPrinter::printIfSet(MI, OpNo, O, "_SAT"); |
| 1311 | } |
| 1312 | |
| 1313 | void R600InstPrinter::printCT(const MCInst *MI, unsigned OpNo, |
| 1314 | raw_ostream &O) { |
| 1315 | unsigned CT = MI->getOperand(OpNo).getImm(); |
| 1316 | switch (CT) { |
| 1317 | case 0: |
| 1318 | O << 'U'; |
| 1319 | break; |
| 1320 | case 1: |
| 1321 | O << 'N'; |
| 1322 | break; |
| 1323 | default: |
| 1324 | break; |
| 1325 | } |
| 1326 | } |
| 1327 | |
| 1328 | void R600InstPrinter::printKCache(const MCInst *MI, unsigned OpNo, |
| 1329 | raw_ostream &O) { |
| 1330 | int KCacheMode = MI->getOperand(OpNo).getImm(); |
| 1331 | if (KCacheMode > 0) { |
| 1332 | int KCacheBank = MI->getOperand(OpNo - 2).getImm(); |
| 1333 | O << "CB" << KCacheBank << ':'; |
| 1334 | int KCacheAddr = MI->getOperand(OpNo + 2).getImm(); |
| 1335 | int LineSize = (KCacheMode == 1) ? 16 : 32; |
| 1336 | O << KCacheAddr * 16 << '-' << KCacheAddr * 16 + LineSize; |
| 1337 | } |
| 1338 | } |
| 1339 | |
| 1340 | void R600InstPrinter::printLast(const MCInst *MI, unsigned OpNo, |
| 1341 | raw_ostream &O) { |
| 1342 | AMDGPUInstPrinter::printIfSet(MI, OpNo, O, "*", " "); |
| 1343 | } |
| 1344 | |
| 1345 | void R600InstPrinter::printLiteral(const MCInst *MI, unsigned OpNo, |
| 1346 | raw_ostream &O) { |
| 1347 | const MCOperand &Op = MI->getOperand(OpNo); |
| 1348 | assert(Op.isImm() || Op.isExpr()); |
| 1349 | if (Op.isImm()) { |
| 1350 | int64_t Imm = Op.getImm(); |
| 1351 | O << Imm << '(' << BitsToFloat(Imm) << ')'; |
| 1352 | } |
| 1353 | if (Op.isExpr()) { |
| 1354 | Op.getExpr()->print(O << '@', &MAI); |
| 1355 | } |
| 1356 | } |
| 1357 | |
| 1358 | void R600InstPrinter::printNeg(const MCInst *MI, unsigned OpNo, |
| 1359 | raw_ostream &O) { |
| 1360 | AMDGPUInstPrinter::printIfSet(MI, OpNo, O, '-'); |
| 1361 | } |
| 1362 | |
| 1363 | void R600InstPrinter::printOMOD(const MCInst *MI, unsigned OpNo, |
| 1364 | raw_ostream &O) { |
| 1365 | switch (MI->getOperand(OpNo).getImm()) { |
| 1366 | default: break; |
| 1367 | case 1: |
| 1368 | O << " * 2.0"; |
| 1369 | break; |
| 1370 | case 2: |
| 1371 | O << " * 4.0"; |
| 1372 | break; |
| 1373 | case 3: |
| 1374 | O << " / 2.0"; |
| 1375 | break; |
| 1376 | } |
| 1377 | } |
| 1378 | |
| 1379 | void R600InstPrinter::printMemOperand(const MCInst *MI, unsigned OpNo, |
| 1380 | raw_ostream &O) { |
| 1381 | printOperand(MI, OpNo, O); |
| 1382 | O << ", "; |
| 1383 | printOperand(MI, OpNo + 1, O); |
| 1384 | } |
| 1385 | |
| 1386 | void R600InstPrinter::printOperand(const MCInst *MI, unsigned OpNo, |
| 1387 | raw_ostream &O) { |
| 1388 | if (OpNo >= MI->getNumOperands()) { |
| 1389 | O << "/*Missing OP" << OpNo << "*/"; |
| 1390 | return; |
| 1391 | } |
| 1392 | |
| 1393 | const MCOperand &Op = MI->getOperand(OpNo); |
| 1394 | if (Op.isReg()) { |
| 1395 | switch (Op.getReg()) { |
| 1396 | // This is the default predicate state, so we don't need to print it. |
| 1397 | case AMDGPU::PRED_SEL_OFF: |
| 1398 | break; |
| 1399 | |
| 1400 | default: |
| 1401 | O << getRegisterName(Op.getReg()); |
| 1402 | break; |
| 1403 | } |
| 1404 | } else if (Op.isImm()) { |
| 1405 | O << Op.getImm(); |
| 1406 | } else if (Op.isFPImm()) { |
| 1407 | // We special case 0.0 because otherwise it will be printed as an integer. |
| 1408 | if (Op.getFPImm() == 0.0) |
| 1409 | O << "0.0"; |
| 1410 | else { |
| 1411 | O << Op.getFPImm(); |
| 1412 | } |
| 1413 | } else if (Op.isExpr()) { |
| 1414 | const MCExpr *Exp = Op.getExpr(); |
| 1415 | Exp->print(O, &MAI); |
| 1416 | } else { |
| 1417 | O << "/*INV_OP*/"; |
| 1418 | } |
| 1419 | } |
| 1420 | |
| 1421 | void R600InstPrinter::printRel(const MCInst *MI, unsigned OpNo, |
| 1422 | raw_ostream &O) { |
| 1423 | AMDGPUInstPrinter::printIfSet(MI, OpNo, O, '+'); |
| 1424 | } |
| 1425 | |
| 1426 | void R600InstPrinter::printRSel(const MCInst *MI, unsigned OpNo, |
| 1427 | raw_ostream &O) { |
| 1428 | unsigned Sel = MI->getOperand(OpNo).getImm(); |
| 1429 | switch (Sel) { |
| 1430 | case 0: |
| 1431 | O << 'X'; |
| 1432 | break; |
| 1433 | case 1: |
| 1434 | O << 'Y'; |
| 1435 | break; |
| 1436 | case 2: |
| 1437 | O << 'Z'; |
| 1438 | break; |
| 1439 | case 3: |
| 1440 | O << 'W'; |
| 1441 | break; |
| 1442 | case 4: |
| 1443 | O << '0'; |
| 1444 | break; |
| 1445 | case 5: |
| 1446 | O << '1'; |
| 1447 | break; |
| 1448 | case 7: |
| 1449 | O << '_'; |
| 1450 | break; |
| 1451 | default: |
| 1452 | break; |
| 1453 | } |
| 1454 | } |
| 1455 | |
| 1456 | void R600InstPrinter::printUpdateExecMask(const MCInst *MI, unsigned OpNo, |
| 1457 | raw_ostream &O) { |
| 1458 | AMDGPUInstPrinter::printIfSet(MI, OpNo, O, "ExecMask,"); |
| 1459 | } |
| 1460 | |
| 1461 | void R600InstPrinter::printUpdatePred(const MCInst *MI, unsigned OpNo, |
| 1462 | raw_ostream &O) { |
| 1463 | AMDGPUInstPrinter::printIfSet(MI, OpNo, O, "Pred,"); |
| 1464 | } |
| 1465 | |
| 1466 | void R600InstPrinter::printWrite(const MCInst *MI, unsigned OpNo, |
| 1467 | raw_ostream &O) { |
| 1468 | const MCOperand &Op = MI->getOperand(OpNo); |
| 1469 | if (Op.getImm() == 0) { |
| 1470 | O << " (MASKED)"; |
| 1471 | } |
| 1472 | } |