blob: eaa24f28056a6c8cd21c899dbbd7da84c26e72eb [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- AMDGPUInstPrinter.cpp - AMDGPU MC Inst -> ASM ---------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8// \file
9//===----------------------------------------------------------------------===//
10
11#include "AMDGPUInstPrinter.h"
Konstantin Zhuravlyov836cbff2016-09-30 17:01:40 +000012#include "MCTargetDesc/AMDGPUMCTargetDesc.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000013#include "SIDefines.h"
Artem Tamazov6edc1352016-05-26 17:00:33 +000014#include "Utils/AMDGPUAsmUtils.h"
Konstantin Zhuravlyov836cbff2016-09-30 17:01:40 +000015#include "Utils/AMDGPUBaseInfo.h"
Christian Konigbf114b42013-02-21 15:17:22 +000016#include "llvm/MC/MCExpr.h"
Benjamin Kramerd78bb462013-05-23 17:10:37 +000017#include "llvm/MC/MCInst.h"
Eugene Zelenko6a9226d2016-12-12 22:23:53 +000018#include "llvm/MC/MCInstrDesc.h"
Matt Arsenault303011a2014-12-17 21:04:08 +000019#include "llvm/MC/MCInstrInfo.h"
Matt Arsenault4d7d3832014-04-15 22:32:49 +000020#include "llvm/MC/MCRegisterInfo.h"
Konstantin Zhuravlyov836cbff2016-09-30 17:01:40 +000021#include "llvm/MC/MCSubtargetInfo.h"
Eugene Zelenko6a9226d2016-12-12 22:23:53 +000022#include "llvm/Support/ErrorHandling.h"
Matt Arsenault4d7d3832014-04-15 22:32:49 +000023#include "llvm/Support/MathExtras.h"
Craig Topperdaf2e3f2015-12-25 22:10:01 +000024#include "llvm/Support/raw_ostream.h"
Eugene Zelenko6a9226d2016-12-12 22:23:53 +000025#include <cassert>
Artem Tamazoveb4d5a92016-04-13 16:18:41 +000026
Tom Stellard75aadc22012-12-11 21:25:42 +000027using namespace llvm;
Konstantin Zhuravlyov836cbff2016-09-30 17:01:40 +000028using namespace llvm::AMDGPU;
Tom Stellard75aadc22012-12-11 21:25:42 +000029
30void AMDGPUInstPrinter::printInst(const MCInst *MI, raw_ostream &OS,
Akira Hatanakab46d0232015-03-27 20:36:02 +000031 StringRef Annot, const MCSubtargetInfo &STI) {
Vincent Lejeunef97af792013-05-02 21:52:30 +000032 OS.flush();
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +000033 printInstruction(MI, STI, OS);
Tom Stellard75aadc22012-12-11 21:25:42 +000034 printAnnotation(OS, Annot);
35}
36
Sam Koltondfa29f72016-03-09 12:29:31 +000037void AMDGPUInstPrinter::printU4ImmOperand(const MCInst *MI, unsigned OpNo,
Matt Arsenaultcc88ce32016-10-12 18:00:51 +000038 const MCSubtargetInfo &STI,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +000039 raw_ostream &O) {
Sam Koltondfa29f72016-03-09 12:29:31 +000040 O << formatHex(MI->getOperand(OpNo).getImm() & 0xf);
41}
42
Matt Arsenault4d7d3832014-04-15 22:32:49 +000043void AMDGPUInstPrinter::printU8ImmOperand(const MCInst *MI, unsigned OpNo,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +000044 raw_ostream &O) {
Matt Arsenault4d7d3832014-04-15 22:32:49 +000045 O << formatHex(MI->getOperand(OpNo).getImm() & 0xff);
46}
47
48void AMDGPUInstPrinter::printU16ImmOperand(const MCInst *MI, unsigned OpNo,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +000049 const MCSubtargetInfo &STI,
Matt Arsenault4d7d3832014-04-15 22:32:49 +000050 raw_ostream &O) {
Matt Arsenault4bd72362016-12-10 00:39:12 +000051 // It's possible to end up with a 32-bit literal used with a 16-bit operand
52 // with ignored high bits. Print as 32-bit anyway in that case.
53 int64_t Imm = MI->getOperand(OpNo).getImm();
54 if (isInt<16>(Imm) || isUInt<16>(Imm))
55 O << formatHex(static_cast<uint64_t>(Imm & 0xffff));
56 else
57 printU32ImmOperand(MI, OpNo, STI, O);
Matt Arsenault4d7d3832014-04-15 22:32:49 +000058}
59
Sam Koltondfa29f72016-03-09 12:29:31 +000060void AMDGPUInstPrinter::printU4ImmDecOperand(const MCInst *MI, unsigned OpNo,
61 raw_ostream &O) {
62 O << formatDec(MI->getOperand(OpNo).getImm() & 0xf);
63}
64
Matt Arsenault61cc9082014-10-10 22:16:07 +000065void AMDGPUInstPrinter::printU8ImmDecOperand(const MCInst *MI, unsigned OpNo,
66 raw_ostream &O) {
67 O << formatDec(MI->getOperand(OpNo).getImm() & 0xff);
68}
69
70void AMDGPUInstPrinter::printU16ImmDecOperand(const MCInst *MI, unsigned OpNo,
71 raw_ostream &O) {
72 O << formatDec(MI->getOperand(OpNo).getImm() & 0xffff);
73}
74
Dmitry Preobrazhensky16608e62017-11-27 17:14:35 +000075void AMDGPUInstPrinter::printS13ImmDecOperand(const MCInst *MI, unsigned OpNo,
Matt Arsenault9698f1c2017-06-20 19:54:14 +000076 raw_ostream &O) {
Dmitry Preobrazhensky16608e62017-11-27 17:14:35 +000077 O << formatDec(SignExtend32<13>(MI->getOperand(OpNo).getImm()));
Matt Arsenault9698f1c2017-06-20 19:54:14 +000078}
79
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +000080void AMDGPUInstPrinter::printU32ImmOperand(const MCInst *MI, unsigned OpNo,
81 const MCSubtargetInfo &STI,
82 raw_ostream &O) {
83 O << formatHex(MI->getOperand(OpNo).getImm() & 0xffffffff);
84}
85
86void AMDGPUInstPrinter::printNamedBit(const MCInst *MI, unsigned OpNo,
87 raw_ostream &O, StringRef BitName) {
Nikolay Haustov2f684f12016-02-26 09:51:05 +000088 if (MI->getOperand(OpNo).getImm()) {
Matt Arsenaulte8dbf792016-07-05 22:06:56 +000089 O << ' ' << BitName;
Nikolay Haustov2f684f12016-02-26 09:51:05 +000090 }
91}
92
Tom Stellard229d5e62014-08-05 14:48:12 +000093void AMDGPUInstPrinter::printOffen(const MCInst *MI, unsigned OpNo,
94 raw_ostream &O) {
Nikolay Haustov2f684f12016-02-26 09:51:05 +000095 printNamedBit(MI, OpNo, O, "offen");
Tom Stellard229d5e62014-08-05 14:48:12 +000096}
97
98void AMDGPUInstPrinter::printIdxen(const MCInst *MI, unsigned OpNo,
99 raw_ostream &O) {
Nikolay Haustov2f684f12016-02-26 09:51:05 +0000100 printNamedBit(MI, OpNo, O, "idxen");
Tom Stellard229d5e62014-08-05 14:48:12 +0000101}
102
103void AMDGPUInstPrinter::printAddr64(const MCInst *MI, unsigned OpNo,
104 raw_ostream &O) {
Nikolay Haustov2f684f12016-02-26 09:51:05 +0000105 printNamedBit(MI, OpNo, O, "addr64");
Tom Stellard229d5e62014-08-05 14:48:12 +0000106}
107
108void AMDGPUInstPrinter::printMBUFOffset(const MCInst *MI, unsigned OpNo,
109 raw_ostream &O) {
110 if (MI->getOperand(OpNo).getImm()) {
111 O << " offset:";
Matt Arsenaultfb13b222014-12-03 03:12:13 +0000112 printU16ImmDecOperand(MI, OpNo, O);
Tom Stellard229d5e62014-08-05 14:48:12 +0000113 }
114}
115
Nikolay Haustov4f672a32016-04-29 09:02:30 +0000116void AMDGPUInstPrinter::printOffset(const MCInst *MI, unsigned OpNo,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000117 const MCSubtargetInfo &STI,
118 raw_ostream &O) {
Matt Arsenault61cc9082014-10-10 22:16:07 +0000119 uint16_t Imm = MI->getOperand(OpNo).getImm();
120 if (Imm != 0) {
Dmitry Preobrazhenskye5147242017-04-07 13:07:13 +0000121 O << ((OpNo == 0)? "offset:" : " offset:");
Matt Arsenault61cc9082014-10-10 22:16:07 +0000122 printU16ImmDecOperand(MI, OpNo, O);
123 }
124}
125
Matt Arsenault9698f1c2017-06-20 19:54:14 +0000126void AMDGPUInstPrinter::printOffsetS13(const MCInst *MI, unsigned OpNo,
127 const MCSubtargetInfo &STI,
128 raw_ostream &O) {
129 uint16_t Imm = MI->getOperand(OpNo).getImm();
130 if (Imm != 0) {
131 O << ((OpNo == 0)? "offset:" : " offset:");
Dmitry Preobrazhensky16608e62017-11-27 17:14:35 +0000132 printS13ImmDecOperand(MI, OpNo, O);
Matt Arsenault9698f1c2017-06-20 19:54:14 +0000133 }
134}
135
Nikolay Haustov4f672a32016-04-29 09:02:30 +0000136void AMDGPUInstPrinter::printOffset0(const MCInst *MI, unsigned OpNo,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000137 const MCSubtargetInfo &STI,
138 raw_ostream &O) {
Tom Stellard1f3416a2015-04-08 01:09:19 +0000139 if (MI->getOperand(OpNo).getImm()) {
140 O << " offset0:";
141 printU8ImmDecOperand(MI, OpNo, O);
142 }
Matt Arsenault61cc9082014-10-10 22:16:07 +0000143}
144
Nikolay Haustov4f672a32016-04-29 09:02:30 +0000145void AMDGPUInstPrinter::printOffset1(const MCInst *MI, unsigned OpNo,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000146 const MCSubtargetInfo &STI,
147 raw_ostream &O) {
Tom Stellard1f3416a2015-04-08 01:09:19 +0000148 if (MI->getOperand(OpNo).getImm()) {
149 O << " offset1:";
150 printU8ImmDecOperand(MI, OpNo, O);
151 }
Matt Arsenault61cc9082014-10-10 22:16:07 +0000152}
153
Artem Tamazov54bfd542016-10-31 16:07:39 +0000154void AMDGPUInstPrinter::printSMRDOffset8(const MCInst *MI, unsigned OpNo,
155 const MCSubtargetInfo &STI,
156 raw_ostream &O) {
157 printU32ImmOperand(MI, OpNo, STI, O);
158}
159
160void AMDGPUInstPrinter::printSMRDOffset20(const MCInst *MI, unsigned OpNo,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000161 const MCSubtargetInfo &STI,
Nikolay Haustov4f672a32016-04-29 09:02:30 +0000162 raw_ostream &O) {
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000163 printU32ImmOperand(MI, OpNo, STI, O);
Nikolay Haustov4f672a32016-04-29 09:02:30 +0000164}
165
166void AMDGPUInstPrinter::printSMRDLiteralOffset(const MCInst *MI, unsigned OpNo,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000167 const MCSubtargetInfo &STI,
Nikolay Haustov4f672a32016-04-29 09:02:30 +0000168 raw_ostream &O) {
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000169 printU32ImmOperand(MI, OpNo, STI, O);
Nikolay Haustov4f672a32016-04-29 09:02:30 +0000170}
171
Tom Stellard065e3d42015-03-09 18:49:54 +0000172void AMDGPUInstPrinter::printGDS(const MCInst *MI, unsigned OpNo,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000173 const MCSubtargetInfo &STI, raw_ostream &O) {
Nikolay Haustov2f684f12016-02-26 09:51:05 +0000174 printNamedBit(MI, OpNo, O, "gds");
Tom Stellard065e3d42015-03-09 18:49:54 +0000175}
176
Tom Stellard229d5e62014-08-05 14:48:12 +0000177void AMDGPUInstPrinter::printGLC(const MCInst *MI, unsigned OpNo,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000178 const MCSubtargetInfo &STI, raw_ostream &O) {
Nikolay Haustov2f684f12016-02-26 09:51:05 +0000179 printNamedBit(MI, OpNo, O, "glc");
Tom Stellard229d5e62014-08-05 14:48:12 +0000180}
181
182void AMDGPUInstPrinter::printSLC(const MCInst *MI, unsigned OpNo,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000183 const MCSubtargetInfo &STI, raw_ostream &O) {
Nikolay Haustov2f684f12016-02-26 09:51:05 +0000184 printNamedBit(MI, OpNo, O, "slc");
Tom Stellard229d5e62014-08-05 14:48:12 +0000185}
186
187void AMDGPUInstPrinter::printTFE(const MCInst *MI, unsigned OpNo,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000188 const MCSubtargetInfo &STI, raw_ostream &O) {
Nikolay Haustov2f684f12016-02-26 09:51:05 +0000189 printNamedBit(MI, OpNo, O, "tfe");
190}
191
192void AMDGPUInstPrinter::printDMask(const MCInst *MI, unsigned OpNo,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000193 const MCSubtargetInfo &STI, raw_ostream &O) {
Nikolay Haustov2f684f12016-02-26 09:51:05 +0000194 if (MI->getOperand(OpNo).getImm()) {
195 O << " dmask:";
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000196 printU16ImmOperand(MI, OpNo, STI, O);
Nikolay Haustov2f684f12016-02-26 09:51:05 +0000197 }
198}
199
200void AMDGPUInstPrinter::printUNorm(const MCInst *MI, unsigned OpNo,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000201 const MCSubtargetInfo &STI, raw_ostream &O) {
Nikolay Haustov2f684f12016-02-26 09:51:05 +0000202 printNamedBit(MI, OpNo, O, "unorm");
203}
204
205void AMDGPUInstPrinter::printDA(const MCInst *MI, unsigned OpNo,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000206 const MCSubtargetInfo &STI, raw_ostream &O) {
Nikolay Haustov2f684f12016-02-26 09:51:05 +0000207 printNamedBit(MI, OpNo, O, "da");
208}
209
210void AMDGPUInstPrinter::printR128(const MCInst *MI, unsigned OpNo,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000211 const MCSubtargetInfo &STI, raw_ostream &O) {
Nikolay Haustov2f684f12016-02-26 09:51:05 +0000212 printNamedBit(MI, OpNo, O, "r128");
213}
214
215void AMDGPUInstPrinter::printLWE(const MCInst *MI, unsigned OpNo,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000216 const MCSubtargetInfo &STI, raw_ostream &O) {
Nikolay Haustov2f684f12016-02-26 09:51:05 +0000217 printNamedBit(MI, OpNo, O, "lwe");
Tom Stellard229d5e62014-08-05 14:48:12 +0000218}
219
Matt Arsenault8a63cb92016-12-05 20:31:49 +0000220void AMDGPUInstPrinter::printExpCompr(const MCInst *MI, unsigned OpNo,
221 const MCSubtargetInfo &STI,
222 raw_ostream &O) {
223 if (MI->getOperand(OpNo).getImm())
224 O << " compr";
225}
226
227void AMDGPUInstPrinter::printExpVM(const MCInst *MI, unsigned OpNo,
228 const MCSubtargetInfo &STI,
229 raw_ostream &O) {
230 if (MI->getOperand(OpNo).getImm())
231 O << " vm";
232}
233
David Stuttard70e8bc12017-06-22 16:29:22 +0000234void AMDGPUInstPrinter::printDFMT(const MCInst *MI, unsigned OpNo,
235 const MCSubtargetInfo &STI,
236 raw_ostream &O) {
237 if (MI->getOperand(OpNo).getImm()) {
238 O << " dfmt:";
239 printU8ImmDecOperand(MI, OpNo, O);
240 }
241}
242
243void AMDGPUInstPrinter::printNFMT(const MCInst *MI, unsigned OpNo,
244 const MCSubtargetInfo &STI,
245 raw_ostream &O) {
246 if (MI->getOperand(OpNo).getImm()) {
247 O << " nfmt:";
248 printU8ImmDecOperand(MI, OpNo, O);
249 }
250}
251
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000252void AMDGPUInstPrinter::printRegOperand(unsigned RegNo, raw_ostream &O,
Tom Stellardd7e6f132015-04-08 01:09:26 +0000253 const MCRegisterInfo &MRI) {
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000254 switch (RegNo) {
Matt Arsenault72b31ee2013-11-12 02:35:51 +0000255 case AMDGPU::VCC:
256 O << "vcc";
257 return;
258 case AMDGPU::SCC:
259 O << "scc";
260 return;
261 case AMDGPU::EXEC:
262 O << "exec";
263 return;
264 case AMDGPU::M0:
265 O << "m0";
266 return;
Matt Arsenault3f981402014-09-15 15:41:53 +0000267 case AMDGPU::FLAT_SCR:
268 O << "flat_scratch";
269 return;
Dmitry Preobrazhensky3afbd822018-01-10 14:22:19 +0000270 case AMDGPU::XNACK_MASK:
271 O << "xnack_mask";
272 return;
Matt Arsenault3f981402014-09-15 15:41:53 +0000273 case AMDGPU::VCC_LO:
274 O << "vcc_lo";
275 return;
276 case AMDGPU::VCC_HI:
277 O << "vcc_hi";
278 return;
Artem Tamazoveb4d5a92016-04-13 16:18:41 +0000279 case AMDGPU::TBA_LO:
280 O << "tba_lo";
281 return;
282 case AMDGPU::TBA_HI:
283 O << "tba_hi";
284 return;
285 case AMDGPU::TMA_LO:
286 O << "tma_lo";
287 return;
288 case AMDGPU::TMA_HI:
289 O << "tma_hi";
290 return;
Matt Arsenault3f981402014-09-15 15:41:53 +0000291 case AMDGPU::EXEC_LO:
292 O << "exec_lo";
293 return;
294 case AMDGPU::EXEC_HI:
295 O << "exec_hi";
296 return;
297 case AMDGPU::FLAT_SCR_LO:
298 O << "flat_scratch_lo";
299 return;
300 case AMDGPU::FLAT_SCR_HI:
301 O << "flat_scratch_hi";
302 return;
Dmitry Preobrazhensky3afbd822018-01-10 14:22:19 +0000303 case AMDGPU::XNACK_MASK_LO:
304 O << "xnack_mask_lo";
305 return;
306 case AMDGPU::XNACK_MASK_HI:
307 O << "xnack_mask_hi";
308 return;
Matt Arsenault7052a6a2017-07-24 18:06:15 +0000309 case AMDGPU::FP_REG:
310 case AMDGPU::SP_REG:
311 case AMDGPU::SCRATCH_WAVE_OFFSET_REG:
312 case AMDGPU::PRIVATE_RSRC_REG:
313 llvm_unreachable("pseudo-register should not ever be emitted");
Matt Arsenault72b31ee2013-11-12 02:35:51 +0000314 default:
315 break;
316 }
317
Matt Arsenaulte8dbf792016-07-05 22:06:56 +0000318 // The low 8 bits of the encoding value is the register index, for both VGPRs
319 // and SGPRs.
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000320 unsigned RegIdx = MRI.getEncodingValue(RegNo) & ((1 << 8) - 1);
Matt Arsenault72b31ee2013-11-12 02:35:51 +0000321
Matt Arsenaulte8dbf792016-07-05 22:06:56 +0000322 unsigned NumRegs;
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000323 if (MRI.getRegClass(AMDGPU::VGPR_32RegClassID).contains(RegNo)) {
Matt Arsenaulte8dbf792016-07-05 22:06:56 +0000324 O << 'v';
Matt Arsenaultfcf86c52014-04-15 22:32:42 +0000325 NumRegs = 1;
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000326 } else if (MRI.getRegClass(AMDGPU::SGPR_32RegClassID).contains(RegNo)) {
Matt Arsenaulte8dbf792016-07-05 22:06:56 +0000327 O << 's';
Matt Arsenaultfcf86c52014-04-15 22:32:42 +0000328 NumRegs = 1;
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000329 } else if (MRI.getRegClass(AMDGPU::VReg_64RegClassID).contains(RegNo)) {
Matt Arsenaulte8dbf792016-07-05 22:06:56 +0000330 O <<'v';
Matt Arsenaultfcf86c52014-04-15 22:32:42 +0000331 NumRegs = 2;
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000332 } else if (MRI.getRegClass(AMDGPU::SGPR_64RegClassID).contains(RegNo)) {
Matt Arsenaulte8dbf792016-07-05 22:06:56 +0000333 O << 's';
Matt Arsenaultfcf86c52014-04-15 22:32:42 +0000334 NumRegs = 2;
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000335 } else if (MRI.getRegClass(AMDGPU::VReg_128RegClassID).contains(RegNo)) {
Matt Arsenaulte8dbf792016-07-05 22:06:56 +0000336 O << 'v';
Matt Arsenaultfcf86c52014-04-15 22:32:42 +0000337 NumRegs = 4;
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000338 } else if (MRI.getRegClass(AMDGPU::SGPR_128RegClassID).contains(RegNo)) {
Matt Arsenaulte8dbf792016-07-05 22:06:56 +0000339 O << 's';
Artem Tamazov38e496b2016-04-29 17:04:50 +0000340 NumRegs = 4;
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000341 } else if (MRI.getRegClass(AMDGPU::VReg_96RegClassID).contains(RegNo)) {
Matt Arsenaulte8dbf792016-07-05 22:06:56 +0000342 O << 'v';
Matt Arsenaultfcf86c52014-04-15 22:32:42 +0000343 NumRegs = 3;
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000344 } else if (MRI.getRegClass(AMDGPU::VReg_256RegClassID).contains(RegNo)) {
Matt Arsenaulte8dbf792016-07-05 22:06:56 +0000345 O << 'v';
Matt Arsenaultfcf86c52014-04-15 22:32:42 +0000346 NumRegs = 8;
Dmitry Preobrazhensky27134952017-12-22 15:18:06 +0000347 } else if (MRI.getRegClass(AMDGPU::SGPR_256RegClassID).contains(RegNo)) {
Matt Arsenaulte8dbf792016-07-05 22:06:56 +0000348 O << 's';
Matt Arsenaultfcf86c52014-04-15 22:32:42 +0000349 NumRegs = 8;
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000350 } else if (MRI.getRegClass(AMDGPU::VReg_512RegClassID).contains(RegNo)) {
Matt Arsenaulte8dbf792016-07-05 22:06:56 +0000351 O << 'v';
Matt Arsenaultfcf86c52014-04-15 22:32:42 +0000352 NumRegs = 16;
Dmitry Preobrazhensky27134952017-12-22 15:18:06 +0000353 } else if (MRI.getRegClass(AMDGPU::SGPR_512RegClassID).contains(RegNo)) {
Matt Arsenaulte8dbf792016-07-05 22:06:56 +0000354 O << 's';
Matt Arsenaultfcf86c52014-04-15 22:32:42 +0000355 NumRegs = 16;
356 } else {
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000357 O << getRegisterName(RegNo);
Matt Arsenault72b31ee2013-11-12 02:35:51 +0000358 return;
359 }
360
Matt Arsenaultfcf86c52014-04-15 22:32:42 +0000361 if (NumRegs == 1) {
Matt Arsenaulte8dbf792016-07-05 22:06:56 +0000362 O << RegIdx;
Matt Arsenault72b31ee2013-11-12 02:35:51 +0000363 return;
364 }
365
Matt Arsenaulte8dbf792016-07-05 22:06:56 +0000366 O << '[' << RegIdx << ':' << (RegIdx + NumRegs - 1) << ']';
Matt Arsenault72b31ee2013-11-12 02:35:51 +0000367}
368
Tom Stellardc0503922015-03-12 21:34:22 +0000369void AMDGPUInstPrinter::printVOPDst(const MCInst *MI, unsigned OpNo,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000370 const MCSubtargetInfo &STI, raw_ostream &O) {
Tom Stellardc0503922015-03-12 21:34:22 +0000371 if (MII.get(MI->getOpcode()).TSFlags & SIInstrFlags::VOP3)
372 O << "_e64 ";
Sam Koltondfa29f72016-03-09 12:29:31 +0000373 else if (MII.get(MI->getOpcode()).TSFlags & SIInstrFlags::DPP)
374 O << "_dpp ";
Sam Kolton3025e7f2016-04-26 13:33:56 +0000375 else if (MII.get(MI->getOpcode()).TSFlags & SIInstrFlags::SDWA)
376 O << "_sdwa ";
Tom Stellardc0503922015-03-12 21:34:22 +0000377 else
378 O << "_e32 ";
379
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000380 printOperand(MI, OpNo, STI, O);
Tom Stellardc0503922015-03-12 21:34:22 +0000381}
382
Matt Arsenault4bd72362016-12-10 00:39:12 +0000383void AMDGPUInstPrinter::printImmediate16(uint32_t Imm,
384 const MCSubtargetInfo &STI,
385 raw_ostream &O) {
386 int16_t SImm = static_cast<int16_t>(Imm);
387 if (SImm >= -16 && SImm <= 64) {
388 O << SImm;
389 return;
390 }
391
392 if (Imm == 0x3C00)
393 O<< "1.0";
394 else if (Imm == 0xBC00)
395 O<< "-1.0";
396 else if (Imm == 0x3800)
397 O<< "0.5";
398 else if (Imm == 0xB800)
399 O<< "-0.5";
400 else if (Imm == 0x4000)
401 O<< "2.0";
402 else if (Imm == 0xC000)
403 O<< "-2.0";
404 else if (Imm == 0x4400)
405 O<< "4.0";
406 else if (Imm == 0xC400)
407 O<< "-4.0";
408 else if (Imm == 0x3118) {
409 assert(STI.getFeatureBits()[AMDGPU::FeatureInv2PiInlineImm]);
410 O << "0.15915494";
411 } else
412 O << formatHex(static_cast<uint64_t>(Imm));
413}
414
Matt Arsenault9be7b0d2017-02-27 18:49:11 +0000415void AMDGPUInstPrinter::printImmediateV216(uint32_t Imm,
416 const MCSubtargetInfo &STI,
417 raw_ostream &O) {
418 uint16_t Lo16 = static_cast<uint16_t>(Imm);
Matt Arsenault9be7b0d2017-02-27 18:49:11 +0000419 printImmediate16(Lo16, STI, O);
420}
421
Matt Arsenaultc88ba362016-10-29 04:05:06 +0000422void AMDGPUInstPrinter::printImmediate32(uint32_t Imm,
423 const MCSubtargetInfo &STI,
424 raw_ostream &O) {
Matt Arsenault4d7d3832014-04-15 22:32:49 +0000425 int32_t SImm = static_cast<int32_t>(Imm);
426 if (SImm >= -16 && SImm <= 64) {
427 O << SImm;
428 return;
429 }
430
Matt Arsenault02dc2652014-09-17 17:32:13 +0000431 if (Imm == FloatToBits(0.0f))
432 O << "0.0";
433 else if (Imm == FloatToBits(1.0f))
434 O << "1.0";
435 else if (Imm == FloatToBits(-1.0f))
436 O << "-1.0";
437 else if (Imm == FloatToBits(0.5f))
438 O << "0.5";
439 else if (Imm == FloatToBits(-0.5f))
440 O << "-0.5";
441 else if (Imm == FloatToBits(2.0f))
442 O << "2.0";
443 else if (Imm == FloatToBits(-2.0f))
444 O << "-2.0";
445 else if (Imm == FloatToBits(4.0f))
446 O << "4.0";
447 else if (Imm == FloatToBits(-4.0f))
448 O << "-4.0";
Matt Arsenaultc88ba362016-10-29 04:05:06 +0000449 else if (Imm == 0x3e22f983 &&
450 STI.getFeatureBits()[AMDGPU::FeatureInv2PiInlineImm])
Matt Arsenault972034b2016-11-15 00:04:33 +0000451 O << "0.15915494";
Matt Arsenault303011a2014-12-17 21:04:08 +0000452 else
Matt Arsenault02dc2652014-09-17 17:32:13 +0000453 O << formatHex(static_cast<uint64_t>(Imm));
Matt Arsenault303011a2014-12-17 21:04:08 +0000454}
455
Matt Arsenaultc88ba362016-10-29 04:05:06 +0000456void AMDGPUInstPrinter::printImmediate64(uint64_t Imm,
457 const MCSubtargetInfo &STI,
458 raw_ostream &O) {
Matt Arsenault303011a2014-12-17 21:04:08 +0000459 int64_t SImm = static_cast<int64_t>(Imm);
460 if (SImm >= -16 && SImm <= 64) {
461 O << SImm;
462 return;
Matt Arsenault4d7d3832014-04-15 22:32:49 +0000463 }
Matt Arsenault303011a2014-12-17 21:04:08 +0000464
465 if (Imm == DoubleToBits(0.0))
466 O << "0.0";
467 else if (Imm == DoubleToBits(1.0))
468 O << "1.0";
469 else if (Imm == DoubleToBits(-1.0))
470 O << "-1.0";
471 else if (Imm == DoubleToBits(0.5))
472 O << "0.5";
473 else if (Imm == DoubleToBits(-0.5))
474 O << "-0.5";
475 else if (Imm == DoubleToBits(2.0))
476 O << "2.0";
477 else if (Imm == DoubleToBits(-2.0))
478 O << "-2.0";
479 else if (Imm == DoubleToBits(4.0))
480 O << "4.0";
481 else if (Imm == DoubleToBits(-4.0))
482 O << "-4.0";
Matt Arsenaultc88ba362016-10-29 04:05:06 +0000483 else if (Imm == 0x3fc45f306dc9c882 &&
484 STI.getFeatureBits()[AMDGPU::FeatureInv2PiInlineImm])
Matt Arsenault972034b2016-11-15 00:04:33 +0000485 O << "0.15915494";
Matt Arsenault382557e2015-10-23 18:07:58 +0000486 else {
Sam Kolton1eeb11b2016-09-09 14:44:04 +0000487 assert(isUInt<32>(Imm) || Imm == 0x3fc45f306dc9c882);
Matt Arsenault382557e2015-10-23 18:07:58 +0000488
489 // In rare situations, we will have a 32-bit literal in a 64-bit
490 // operand. This is technically allowed for the encoding of s_mov_b64.
491 O << formatHex(static_cast<uint64_t>(Imm));
492 }
Matt Arsenault4d7d3832014-04-15 22:32:49 +0000493}
494
Tom Stellard75aadc22012-12-11 21:25:42 +0000495void AMDGPUInstPrinter::printOperand(const MCInst *MI, unsigned OpNo,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000496 const MCSubtargetInfo &STI,
Tom Stellard75aadc22012-12-11 21:25:42 +0000497 raw_ostream &O) {
Tom Stellarda096b122017-08-17 22:20:04 +0000498 if (!STI.getFeatureBits()[AMDGPU::FeatureGCN]) {
499 static_cast<R600InstPrinter*>(this)->printOperand(MI, OpNo, O);
500 return;
501 }
502
Valery Pykhtinc7616752016-08-15 10:56:48 +0000503 if (OpNo >= MI->getNumOperands()) {
504 O << "/*Missing OP" << OpNo << "*/";
505 return;
506 }
507
Tom Stellard75aadc22012-12-11 21:25:42 +0000508 const MCOperand &Op = MI->getOperand(OpNo);
509 if (Op.isReg()) {
Tom Stellarda096b122017-08-17 22:20:04 +0000510 printRegOperand(Op.getReg(), O, MRI);
Tom Stellard75aadc22012-12-11 21:25:42 +0000511 } else if (Op.isImm()) {
Matt Arsenault303011a2014-12-17 21:04:08 +0000512 const MCInstrDesc &Desc = MII.get(MI->getOpcode());
Matt Arsenault4bd72362016-12-10 00:39:12 +0000513 switch (Desc.OpInfo[OpNo].OperandType) {
514 case AMDGPU::OPERAND_REG_IMM_INT32:
515 case AMDGPU::OPERAND_REG_IMM_FP32:
516 case AMDGPU::OPERAND_REG_INLINE_C_INT32:
517 case AMDGPU::OPERAND_REG_INLINE_C_FP32:
518 case MCOI::OPERAND_IMMEDIATE:
Matt Arsenaultc88ba362016-10-29 04:05:06 +0000519 printImmediate32(Op.getImm(), STI, O);
Matt Arsenault4bd72362016-12-10 00:39:12 +0000520 break;
521 case AMDGPU::OPERAND_REG_IMM_INT64:
522 case AMDGPU::OPERAND_REG_IMM_FP64:
523 case AMDGPU::OPERAND_REG_INLINE_C_INT64:
524 case AMDGPU::OPERAND_REG_INLINE_C_FP64:
525 printImmediate64(Op.getImm(), STI, O);
526 break;
527 case AMDGPU::OPERAND_REG_INLINE_C_INT16:
528 case AMDGPU::OPERAND_REG_INLINE_C_FP16:
529 case AMDGPU::OPERAND_REG_IMM_INT16:
530 case AMDGPU::OPERAND_REG_IMM_FP16:
531 printImmediate16(Op.getImm(), STI, O);
532 break;
Matt Arsenault9be7b0d2017-02-27 18:49:11 +0000533 case AMDGPU::OPERAND_REG_INLINE_C_V2FP16:
534 case AMDGPU::OPERAND_REG_INLINE_C_V2INT16:
535 printImmediateV216(Op.getImm(), STI, O);
536 break;
Matt Arsenault4bd72362016-12-10 00:39:12 +0000537 case MCOI::OPERAND_UNKNOWN:
538 case MCOI::OPERAND_PCREL:
539 O << formatDec(Op.getImm());
540 break;
541 case MCOI::OPERAND_REGISTER:
542 // FIXME: This should be removed and handled somewhere else. Seems to come
543 // from a disassembler bug.
544 O << "/*invalid immediate*/";
545 break;
546 default:
Matt Arsenault303011a2014-12-17 21:04:08 +0000547 // We hit this for the immediate instruction bits that don't yet have a
548 // custom printer.
Matt Arsenault4bd72362016-12-10 00:39:12 +0000549 llvm_unreachable("unexpected immediate operand type");
Matt Arsenault303011a2014-12-17 21:04:08 +0000550 }
Tom Stellard75aadc22012-12-11 21:25:42 +0000551 } else if (Op.isFPImm()) {
Matt Arsenault02dc2652014-09-17 17:32:13 +0000552 // We special case 0.0 because otherwise it will be printed as an integer.
553 if (Op.getFPImm() == 0.0)
554 O << "0.0";
Matt Arsenault303011a2014-12-17 21:04:08 +0000555 else {
556 const MCInstrDesc &Desc = MII.get(MI->getOpcode());
Krzysztof Parzyszekc8715502016-10-19 17:40:36 +0000557 int RCID = Desc.OpInfo[OpNo].RegClass;
558 unsigned RCBits = AMDGPU::getRegBitWidth(MRI.getRegClass(RCID));
559 if (RCBits == 32)
Matt Arsenaultc88ba362016-10-29 04:05:06 +0000560 printImmediate32(FloatToBits(Op.getFPImm()), STI, O);
Krzysztof Parzyszekc8715502016-10-19 17:40:36 +0000561 else if (RCBits == 64)
Matt Arsenaultc88ba362016-10-29 04:05:06 +0000562 printImmediate64(DoubleToBits(Op.getFPImm()), STI, O);
Matt Arsenault303011a2014-12-17 21:04:08 +0000563 else
564 llvm_unreachable("Invalid register class size");
565 }
Christian Konigbf114b42013-02-21 15:17:22 +0000566 } else if (Op.isExpr()) {
567 const MCExpr *Exp = Op.getExpr();
Matt Arsenault8b643552015-06-09 00:31:39 +0000568 Exp->print(O, &MAI);
Tom Stellard75aadc22012-12-11 21:25:42 +0000569 } else {
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000570 O << "/*INV_OP*/";
Tom Stellard75aadc22012-12-11 21:25:42 +0000571 }
572}
573
Sam Kolton945231a2016-06-10 09:57:59 +0000574void AMDGPUInstPrinter::printOperandAndFPInputMods(const MCInst *MI,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000575 unsigned OpNo,
576 const MCSubtargetInfo &STI,
577 raw_ostream &O) {
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000578 unsigned InputModifiers = MI->getOperand(OpNo).getImm();
Dmitry Preobrazhensky40af9c32017-03-20 14:50:35 +0000579
580 // Use 'neg(...)' instead of '-' to avoid ambiguity.
581 // This is important for integer literals because
582 // -1 is not the same value as neg(1).
583 bool NegMnemo = false;
584
585 if (InputModifiers & SISrcMods::NEG) {
586 if (OpNo + 1 < MI->getNumOperands() &&
587 (InputModifiers & SISrcMods::ABS) == 0) {
588 const MCOperand &Op = MI->getOperand(OpNo + 1);
589 NegMnemo = Op.isImm() || Op.isFPImm();
590 }
591 if (NegMnemo) {
592 O << "neg(";
593 } else {
594 O << '-';
595 }
596 }
597
Matt Arsenault9783e002014-09-29 15:50:26 +0000598 if (InputModifiers & SISrcMods::ABS)
Matt Arsenault3673eba2014-09-21 17:27:28 +0000599 O << '|';
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000600 printOperand(MI, OpNo + 1, STI, O);
Matt Arsenault9783e002014-09-29 15:50:26 +0000601 if (InputModifiers & SISrcMods::ABS)
Matt Arsenault3673eba2014-09-21 17:27:28 +0000602 O << '|';
Dmitry Preobrazhensky40af9c32017-03-20 14:50:35 +0000603
604 if (NegMnemo) {
605 O << ')';
606 }
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000607}
608
Sam Kolton945231a2016-06-10 09:57:59 +0000609void AMDGPUInstPrinter::printOperandAndIntInputMods(const MCInst *MI,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000610 unsigned OpNo,
611 const MCSubtargetInfo &STI,
612 raw_ostream &O) {
Sam Kolton945231a2016-06-10 09:57:59 +0000613 unsigned InputModifiers = MI->getOperand(OpNo).getImm();
614 if (InputModifiers & SISrcMods::SEXT)
615 O << "sext(";
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000616 printOperand(MI, OpNo + 1, STI, O);
Sam Kolton945231a2016-06-10 09:57:59 +0000617 if (InputModifiers & SISrcMods::SEXT)
618 O << ')';
619}
620
Nikolay Haustov4f672a32016-04-29 09:02:30 +0000621void AMDGPUInstPrinter::printDPPCtrl(const MCInst *MI, unsigned OpNo,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000622 const MCSubtargetInfo &STI,
623 raw_ostream &O) {
Sam Koltondfa29f72016-03-09 12:29:31 +0000624 unsigned Imm = MI->getOperand(OpNo).getImm();
Teresa Johnsone50b23c2016-03-09 14:58:23 +0000625 if (Imm <= 0x0ff) {
Sam Koltona74cd522016-03-18 15:35:51 +0000626 O << " quad_perm:[";
Matt Arsenaulte8dbf792016-07-05 22:06:56 +0000627 O << formatDec(Imm & 0x3) << ',';
628 O << formatDec((Imm & 0xc) >> 2) << ',';
629 O << formatDec((Imm & 0x30) >> 4) << ',';
630 O << formatDec((Imm & 0xc0) >> 6) << ']';
Sam Koltondfa29f72016-03-09 12:29:31 +0000631 } else if ((Imm >= 0x101) && (Imm <= 0x10f)) {
632 O << " row_shl:";
633 printU4ImmDecOperand(MI, OpNo, O);
634 } else if ((Imm >= 0x111) && (Imm <= 0x11f)) {
635 O << " row_shr:";
636 printU4ImmDecOperand(MI, OpNo, O);
637 } else if ((Imm >= 0x121) && (Imm <= 0x12f)) {
638 O << " row_ror:";
639 printU4ImmDecOperand(MI, OpNo, O);
640 } else if (Imm == 0x130) {
641 O << " wave_shl:1";
642 } else if (Imm == 0x134) {
643 O << " wave_rol:1";
644 } else if (Imm == 0x138) {
645 O << " wave_shr:1";
646 } else if (Imm == 0x13c) {
647 O << " wave_ror:1";
648 } else if (Imm == 0x140) {
Sam Koltona74cd522016-03-18 15:35:51 +0000649 O << " row_mirror";
Sam Koltondfa29f72016-03-09 12:29:31 +0000650 } else if (Imm == 0x141) {
Sam Koltona74cd522016-03-18 15:35:51 +0000651 O << " row_half_mirror";
Sam Koltondfa29f72016-03-09 12:29:31 +0000652 } else if (Imm == 0x142) {
653 O << " row_bcast:15";
654 } else if (Imm == 0x143) {
655 O << " row_bcast:31";
656 } else {
657 llvm_unreachable("Invalid dpp_ctrl value");
658 }
659}
660
Nikolay Haustov4f672a32016-04-29 09:02:30 +0000661void AMDGPUInstPrinter::printRowMask(const MCInst *MI, unsigned OpNo,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000662 const MCSubtargetInfo &STI,
663 raw_ostream &O) {
Sam Koltondfa29f72016-03-09 12:29:31 +0000664 O << " row_mask:";
Matt Arsenaultcc88ce32016-10-12 18:00:51 +0000665 printU4ImmOperand(MI, OpNo, STI, O);
Sam Koltondfa29f72016-03-09 12:29:31 +0000666}
667
Nikolay Haustov4f672a32016-04-29 09:02:30 +0000668void AMDGPUInstPrinter::printBankMask(const MCInst *MI, unsigned OpNo,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000669 const MCSubtargetInfo &STI,
670 raw_ostream &O) {
Sam Koltondfa29f72016-03-09 12:29:31 +0000671 O << " bank_mask:";
Matt Arsenaultcc88ce32016-10-12 18:00:51 +0000672 printU4ImmOperand(MI, OpNo, STI, O);
Sam Koltondfa29f72016-03-09 12:29:31 +0000673}
674
Nikolay Haustov4f672a32016-04-29 09:02:30 +0000675void AMDGPUInstPrinter::printBoundCtrl(const MCInst *MI, unsigned OpNo,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000676 const MCSubtargetInfo &STI,
677 raw_ostream &O) {
Sam Koltondfa29f72016-03-09 12:29:31 +0000678 unsigned Imm = MI->getOperand(OpNo).getImm();
679 if (Imm) {
680 O << " bound_ctrl:0"; // XXX - this syntax is used in sp3
681 }
682}
683
Sam Kolton3025e7f2016-04-26 13:33:56 +0000684void AMDGPUInstPrinter::printSDWASel(const MCInst *MI, unsigned OpNo,
685 raw_ostream &O) {
Sam Koltona3ec5c12016-10-07 14:46:06 +0000686 using namespace llvm::AMDGPU::SDWA;
687
Sam Kolton3025e7f2016-04-26 13:33:56 +0000688 unsigned Imm = MI->getOperand(OpNo).getImm();
689 switch (Imm) {
Sam Koltona3ec5c12016-10-07 14:46:06 +0000690 case SdwaSel::BYTE_0: O << "BYTE_0"; break;
691 case SdwaSel::BYTE_1: O << "BYTE_1"; break;
692 case SdwaSel::BYTE_2: O << "BYTE_2"; break;
693 case SdwaSel::BYTE_3: O << "BYTE_3"; break;
694 case SdwaSel::WORD_0: O << "WORD_0"; break;
695 case SdwaSel::WORD_1: O << "WORD_1"; break;
696 case SdwaSel::DWORD: O << "DWORD"; break;
Sam Kolton3025e7f2016-04-26 13:33:56 +0000697 default: llvm_unreachable("Invalid SDWA data select operand");
698 }
699}
700
701void AMDGPUInstPrinter::printSDWADstSel(const MCInst *MI, unsigned OpNo,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000702 const MCSubtargetInfo &STI,
Sam Kolton3025e7f2016-04-26 13:33:56 +0000703 raw_ostream &O) {
704 O << "dst_sel:";
705 printSDWASel(MI, OpNo, O);
706}
707
708void AMDGPUInstPrinter::printSDWASrc0Sel(const MCInst *MI, unsigned OpNo,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000709 const MCSubtargetInfo &STI,
Sam Kolton3025e7f2016-04-26 13:33:56 +0000710 raw_ostream &O) {
711 O << "src0_sel:";
712 printSDWASel(MI, OpNo, O);
713}
714
715void AMDGPUInstPrinter::printSDWASrc1Sel(const MCInst *MI, unsigned OpNo,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000716 const MCSubtargetInfo &STI,
Sam Kolton3025e7f2016-04-26 13:33:56 +0000717 raw_ostream &O) {
718 O << "src1_sel:";
719 printSDWASel(MI, OpNo, O);
720}
721
722void AMDGPUInstPrinter::printSDWADstUnused(const MCInst *MI, unsigned OpNo,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000723 const MCSubtargetInfo &STI,
Sam Kolton3025e7f2016-04-26 13:33:56 +0000724 raw_ostream &O) {
Sam Koltona3ec5c12016-10-07 14:46:06 +0000725 using namespace llvm::AMDGPU::SDWA;
726
Sam Kolton3025e7f2016-04-26 13:33:56 +0000727 O << "dst_unused:";
728 unsigned Imm = MI->getOperand(OpNo).getImm();
729 switch (Imm) {
Sam Koltona3ec5c12016-10-07 14:46:06 +0000730 case DstUnused::UNUSED_PAD: O << "UNUSED_PAD"; break;
731 case DstUnused::UNUSED_SEXT: O << "UNUSED_SEXT"; break;
732 case DstUnused::UNUSED_PRESERVE: O << "UNUSED_PRESERVE"; break;
Sam Kolton3025e7f2016-04-26 13:33:56 +0000733 default: llvm_unreachable("Invalid SDWA dest_unused operand");
734 }
735}
736
Matt Arsenault8a63cb92016-12-05 20:31:49 +0000737template <unsigned N>
738void AMDGPUInstPrinter::printExpSrcN(const MCInst *MI, unsigned OpNo,
739 const MCSubtargetInfo &STI,
740 raw_ostream &O) {
Matt Arsenault61ec6a032017-02-22 20:37:12 +0000741 unsigned Opc = MI->getOpcode();
742 int EnIdx = AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::en);
Matt Arsenault8a63cb92016-12-05 20:31:49 +0000743 unsigned En = MI->getOperand(EnIdx).getImm();
744
Matt Arsenault61ec6a032017-02-22 20:37:12 +0000745 int ComprIdx = AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::compr);
746
747 // If compr is set, print as src0, src0, src1, src1
748 if (MI->getOperand(ComprIdx).getImm()) {
749 if (N == 1 || N == 2)
750 --OpNo;
751 else if (N == 3)
752 OpNo -= 2;
753 }
Matt Arsenault8a63cb92016-12-05 20:31:49 +0000754
755 if (En & (1 << N))
756 printRegOperand(MI->getOperand(OpNo).getReg(), O, MRI);
757 else
758 O << "off";
759}
760
761void AMDGPUInstPrinter::printExpSrc0(const MCInst *MI, unsigned OpNo,
762 const MCSubtargetInfo &STI,
763 raw_ostream &O) {
764 printExpSrcN<0>(MI, OpNo, STI, O);
765}
766
767void AMDGPUInstPrinter::printExpSrc1(const MCInst *MI, unsigned OpNo,
768 const MCSubtargetInfo &STI,
769 raw_ostream &O) {
770 printExpSrcN<1>(MI, OpNo, STI, O);
771}
772
773void AMDGPUInstPrinter::printExpSrc2(const MCInst *MI, unsigned OpNo,
774 const MCSubtargetInfo &STI,
775 raw_ostream &O) {
776 printExpSrcN<2>(MI, OpNo, STI, O);
777}
778
779void AMDGPUInstPrinter::printExpSrc3(const MCInst *MI, unsigned OpNo,
780 const MCSubtargetInfo &STI,
781 raw_ostream &O) {
782 printExpSrcN<3>(MI, OpNo, STI, O);
783}
784
785void AMDGPUInstPrinter::printExpTgt(const MCInst *MI, unsigned OpNo,
786 const MCSubtargetInfo &STI,
787 raw_ostream &O) {
788 // This is really a 6 bit field.
789 uint32_t Tgt = MI->getOperand(OpNo).getImm() & ((1 << 6) - 1);
790
791 if (Tgt <= 7)
792 O << " mrt" << Tgt;
793 else if (Tgt == 8)
794 O << " mrtz";
795 else if (Tgt == 9)
796 O << " null";
797 else if (Tgt >= 12 && Tgt <= 15)
798 O << " pos" << Tgt - 12;
799 else if (Tgt >= 32 && Tgt <= 63)
800 O << " param" << Tgt - 32;
801 else {
802 // Reserved values 10, 11
803 O << " invalid_target_" << Tgt;
804 }
805}
806
Dmitry Preobrazhenskyabf28392017-07-21 13:54:11 +0000807static bool allOpsDefaultValue(const int* Ops, int NumOps, int Mod,
Dmitry Preobrazhensky682a6542017-11-17 15:15:40 +0000808 bool IsPacked, bool HasDstSel) {
809 int DefaultValue = IsPacked && (Mod == SISrcMods::OP_SEL_1);
Matt Arsenault9be7b0d2017-02-27 18:49:11 +0000810
811 for (int I = 0; I < NumOps; ++I) {
812 if (!!(Ops[I] & Mod) != DefaultValue)
813 return false;
814 }
815
Dmitry Preobrazhenskyabf28392017-07-21 13:54:11 +0000816 if (HasDstSel && (Ops[0] & SISrcMods::DST_OP_SEL) != 0)
817 return false;
818
Matt Arsenault9be7b0d2017-02-27 18:49:11 +0000819 return true;
820}
821
Dmitry Preobrazhenskyabf28392017-07-21 13:54:11 +0000822void AMDGPUInstPrinter::printPackedModifier(const MCInst *MI,
823 StringRef Name,
824 unsigned Mod,
825 raw_ostream &O) {
Matt Arsenault9be7b0d2017-02-27 18:49:11 +0000826 unsigned Opc = MI->getOpcode();
827 int NumOps = 0;
828 int Ops[3];
829
830 for (int OpName : { AMDGPU::OpName::src0_modifiers,
831 AMDGPU::OpName::src1_modifiers,
832 AMDGPU::OpName::src2_modifiers }) {
833 int Idx = AMDGPU::getNamedOperandIdx(Opc, OpName);
834 if (Idx == -1)
835 break;
836
837 Ops[NumOps++] = MI->getOperand(Idx).getImm();
838 }
839
Dmitry Preobrazhenskyabf28392017-07-21 13:54:11 +0000840 const bool HasDstSel =
841 NumOps > 0 &&
842 Mod == SISrcMods::OP_SEL_0 &&
843 MII.get(MI->getOpcode()).TSFlags & SIInstrFlags::VOP3_OPSEL;
844
Dmitry Preobrazhensky682a6542017-11-17 15:15:40 +0000845 const bool IsPacked =
846 MII.get(MI->getOpcode()).TSFlags & SIInstrFlags::IsPacked;
847
848 if (allOpsDefaultValue(Ops, NumOps, Mod, IsPacked, HasDstSel))
Matt Arsenault9be7b0d2017-02-27 18:49:11 +0000849 return;
850
851 O << Name;
852 for (int I = 0; I < NumOps; ++I) {
853 if (I != 0)
854 O << ',';
855
856 O << !!(Ops[I] & Mod);
857 }
858
Dmitry Preobrazhenskyabf28392017-07-21 13:54:11 +0000859 if (HasDstSel) {
860 O << ',' << !!(Ops[0] & SISrcMods::DST_OP_SEL);
861 }
862
Matt Arsenault9be7b0d2017-02-27 18:49:11 +0000863 O << ']';
864}
865
866void AMDGPUInstPrinter::printOpSel(const MCInst *MI, unsigned,
867 const MCSubtargetInfo &STI,
868 raw_ostream &O) {
869 printPackedModifier(MI, " op_sel:[", SISrcMods::OP_SEL_0, O);
870}
871
872void AMDGPUInstPrinter::printOpSelHi(const MCInst *MI, unsigned OpNo,
873 const MCSubtargetInfo &STI,
874 raw_ostream &O) {
875 printPackedModifier(MI, " op_sel_hi:[", SISrcMods::OP_SEL_1, O);
876}
877
878void AMDGPUInstPrinter::printNegLo(const MCInst *MI, unsigned OpNo,
879 const MCSubtargetInfo &STI,
880 raw_ostream &O) {
881 printPackedModifier(MI, " neg_lo:[", SISrcMods::NEG, O);
882}
883
884void AMDGPUInstPrinter::printNegHi(const MCInst *MI, unsigned OpNo,
885 const MCSubtargetInfo &STI,
886 raw_ostream &O) {
887 printPackedModifier(MI, " neg_hi:[", SISrcMods::NEG_HI, O);
888}
889
Matt Arsenault8a63cb92016-12-05 20:31:49 +0000890void AMDGPUInstPrinter::printInterpSlot(const MCInst *MI, unsigned OpNum,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000891 const MCSubtargetInfo &STI,
Michel Danzere9bb18b2013-02-14 19:03:25 +0000892 raw_ostream &O) {
Matt Arsenault8a63cb92016-12-05 20:31:49 +0000893 unsigned Imm = MI->getOperand(OpNum).getImm();
Matt Arsenault618b3302016-12-10 00:23:12 +0000894 switch (Imm) {
895 case 0:
896 O << "p10";
897 break;
898 case 1:
899 O << "p20";
900 break;
901 case 2:
902 O << "p0";
903 break;
904 default:
905 O << "invalid_param_" << Imm;
Michel Danzere9bb18b2013-02-14 19:03:25 +0000906 }
907}
908
Matt Arsenaultebfba702016-12-14 16:36:12 +0000909void AMDGPUInstPrinter::printInterpAttr(const MCInst *MI, unsigned OpNum,
910 const MCSubtargetInfo &STI,
911 raw_ostream &O) {
912 unsigned Attr = MI->getOperand(OpNum).getImm();
913 O << "attr" << Attr;
914}
915
916void AMDGPUInstPrinter::printInterpAttrChan(const MCInst *MI, unsigned OpNum,
917 const MCSubtargetInfo &STI,
918 raw_ostream &O) {
919 unsigned Chan = MI->getOperand(OpNum).getImm();
920 O << '.' << "xyzw"[Chan & 0x3];
921}
922
Matt Arsenaultcc88ce32016-10-12 18:00:51 +0000923void AMDGPUInstPrinter::printVGPRIndexMode(const MCInst *MI, unsigned OpNo,
924 const MCSubtargetInfo &STI,
925 raw_ostream &O) {
926 unsigned Val = MI->getOperand(OpNo).getImm();
927 if (Val == 0) {
928 O << " 0";
929 return;
930 }
931
932 if (Val & VGPRIndexMode::DST_ENABLE)
933 O << " dst";
934
935 if (Val & VGPRIndexMode::SRC0_ENABLE)
936 O << " src0";
937
938 if (Val & VGPRIndexMode::SRC1_ENABLE)
939 O << " src1";
940
941 if (Val & VGPRIndexMode::SRC2_ENABLE)
942 O << " src2";
943}
944
Tom Stellard75aadc22012-12-11 21:25:42 +0000945void AMDGPUInstPrinter::printMemOperand(const MCInst *MI, unsigned OpNo,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000946 const MCSubtargetInfo &STI,
Tom Stellard75aadc22012-12-11 21:25:42 +0000947 raw_ostream &O) {
Tom Stellarda096b122017-08-17 22:20:04 +0000948 if (!STI.getFeatureBits()[AMDGPU::FeatureGCN]) {
949 static_cast<R600InstPrinter*>(this)->printMemOperand(MI, OpNo, O);
950 return;
951 }
952
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000953 printOperand(MI, OpNo, STI, O);
Tom Stellard75aadc22012-12-11 21:25:42 +0000954 O << ", ";
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000955 printOperand(MI, OpNo + 1, STI, O);
Tom Stellard75aadc22012-12-11 21:25:42 +0000956}
957
958void AMDGPUInstPrinter::printIfSet(const MCInst *MI, unsigned OpNo,
Vincent Lejeunef97af792013-05-02 21:52:30 +0000959 raw_ostream &O, StringRef Asm,
960 StringRef Default) {
Tom Stellard75aadc22012-12-11 21:25:42 +0000961 const MCOperand &Op = MI->getOperand(OpNo);
962 assert(Op.isImm());
963 if (Op.getImm() == 1) {
964 O << Asm;
Vincent Lejeunef97af792013-05-02 21:52:30 +0000965 } else {
966 O << Default;
Tom Stellard75aadc22012-12-11 21:25:42 +0000967 }
968}
969
Matt Arsenaulte8dbf792016-07-05 22:06:56 +0000970void AMDGPUInstPrinter::printIfSet(const MCInst *MI, unsigned OpNo,
971 raw_ostream &O, char Asm) {
972 const MCOperand &Op = MI->getOperand(OpNo);
973 assert(Op.isImm());
974 if (Op.getImm() == 1)
975 O << Asm;
976}
977
Tom Stellard75aadc22012-12-11 21:25:42 +0000978void AMDGPUInstPrinter::printAbs(const MCInst *MI, unsigned OpNo,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000979 const MCSubtargetInfo &STI, raw_ostream &O) {
Tom Stellarda096b122017-08-17 22:20:04 +0000980 static_cast<R600InstPrinter*>(this)->printAbs(MI, OpNo, O);
Tom Stellard75aadc22012-12-11 21:25:42 +0000981}
982
983void AMDGPUInstPrinter::printClamp(const MCInst *MI, unsigned OpNo,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000984 const MCSubtargetInfo &STI, raw_ostream &O) {
Tom Stellarda096b122017-08-17 22:20:04 +0000985 static_cast<R600InstPrinter*>(this)->printClamp(MI, OpNo, O);
Tom Stellard75aadc22012-12-11 21:25:42 +0000986}
987
Dmitry Preobrazhensky50805a02017-08-07 13:14:12 +0000988void AMDGPUInstPrinter::printHigh(const MCInst *MI, unsigned OpNo,
989 const MCSubtargetInfo &STI,
990 raw_ostream &O) {
991 if (MI->getOperand(OpNo).getImm())
992 O << " high";
993}
994
Matt Arsenault97069782014-09-30 19:49:48 +0000995void AMDGPUInstPrinter::printClampSI(const MCInst *MI, unsigned OpNo,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000996 const MCSubtargetInfo &STI,
Matt Arsenault97069782014-09-30 19:49:48 +0000997 raw_ostream &O) {
998 if (MI->getOperand(OpNo).getImm())
999 O << " clamp";
1000}
1001
1002void AMDGPUInstPrinter::printOModSI(const MCInst *MI, unsigned OpNo,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +00001003 const MCSubtargetInfo &STI,
1004 raw_ostream &O) {
Matt Arsenault97069782014-09-30 19:49:48 +00001005 int Imm = MI->getOperand(OpNo).getImm();
1006 if (Imm == SIOutMods::MUL2)
1007 O << " mul:2";
1008 else if (Imm == SIOutMods::MUL4)
1009 O << " mul:4";
1010 else if (Imm == SIOutMods::DIV2)
1011 O << " div:2";
1012}
1013
Tom Stellard75aadc22012-12-11 21:25:42 +00001014void AMDGPUInstPrinter::printLiteral(const MCInst *MI, unsigned OpNo,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +00001015 const MCSubtargetInfo &STI,
Tom Stellard75aadc22012-12-11 21:25:42 +00001016 raw_ostream &O) {
Tom Stellarda096b122017-08-17 22:20:04 +00001017 static_cast<R600InstPrinter*>(this)->printLiteral(MI, OpNo, O);
Tom Stellard75aadc22012-12-11 21:25:42 +00001018}
1019
1020void AMDGPUInstPrinter::printLast(const MCInst *MI, unsigned OpNo,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +00001021 const MCSubtargetInfo &STI, raw_ostream &O) {
Tom Stellarda096b122017-08-17 22:20:04 +00001022 static_cast<R600InstPrinter*>(this)->printLast(MI, OpNo, O);
Tom Stellard75aadc22012-12-11 21:25:42 +00001023}
1024
1025void AMDGPUInstPrinter::printNeg(const MCInst *MI, unsigned OpNo,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +00001026 const MCSubtargetInfo &STI, raw_ostream &O) {
Tom Stellarda096b122017-08-17 22:20:04 +00001027 static_cast<R600InstPrinter*>(this)->printNeg(MI, OpNo, O);
Tom Stellard75aadc22012-12-11 21:25:42 +00001028}
1029
1030void AMDGPUInstPrinter::printOMOD(const MCInst *MI, unsigned OpNo,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +00001031 const MCSubtargetInfo &STI, raw_ostream &O) {
Tom Stellarda096b122017-08-17 22:20:04 +00001032 static_cast<R600InstPrinter*>(this)->printOMOD(MI, OpNo, O);
Tom Stellard75aadc22012-12-11 21:25:42 +00001033}
1034
1035void AMDGPUInstPrinter::printRel(const MCInst *MI, unsigned OpNo,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +00001036 const MCSubtargetInfo &STI, raw_ostream &O) {
Tom Stellarda096b122017-08-17 22:20:04 +00001037 static_cast<R600InstPrinter*>(this)->printRel(MI, OpNo, O);
Tom Stellard75aadc22012-12-11 21:25:42 +00001038}
1039
1040void AMDGPUInstPrinter::printUpdateExecMask(const MCInst *MI, unsigned OpNo,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +00001041 const MCSubtargetInfo &STI,
Tom Stellard75aadc22012-12-11 21:25:42 +00001042 raw_ostream &O) {
Tom Stellarda096b122017-08-17 22:20:04 +00001043 static_cast<R600InstPrinter*>(this)->printUpdateExecMask(MI, OpNo, O);
Tom Stellard75aadc22012-12-11 21:25:42 +00001044}
1045
1046void AMDGPUInstPrinter::printUpdatePred(const MCInst *MI, unsigned OpNo,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +00001047 const MCSubtargetInfo &STI,
Tom Stellard75aadc22012-12-11 21:25:42 +00001048 raw_ostream &O) {
Tom Stellarda096b122017-08-17 22:20:04 +00001049 static_cast<R600InstPrinter*>(this)->printUpdatePred(MI, OpNo, O);
Tom Stellard75aadc22012-12-11 21:25:42 +00001050}
1051
1052void AMDGPUInstPrinter::printWrite(const MCInst *MI, unsigned OpNo,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +00001053 const MCSubtargetInfo &STI, raw_ostream &O) {
Tom Stellarda096b122017-08-17 22:20:04 +00001054 static_cast<R600InstPrinter*>(this)->printWrite(MI, OpNo, O);
Tom Stellard75aadc22012-12-11 21:25:42 +00001055}
1056
Vincent Lejeunef97af792013-05-02 21:52:30 +00001057void AMDGPUInstPrinter::printBankSwizzle(const MCInst *MI, unsigned OpNo,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +00001058 const MCSubtargetInfo &STI,
Vincent Lejeunef97af792013-05-02 21:52:30 +00001059 raw_ostream &O) {
Tom Stellarda096b122017-08-17 22:20:04 +00001060 static_cast<R600InstPrinter*>(this)->printBankSwizzle(MI, OpNo, O);
Vincent Lejeunef97af792013-05-02 21:52:30 +00001061}
1062
Vincent Lejeuned3eed662013-05-17 16:50:20 +00001063void AMDGPUInstPrinter::printRSel(const MCInst *MI, unsigned OpNo,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +00001064 const MCSubtargetInfo &STI, raw_ostream &O) {
Tom Stellarda096b122017-08-17 22:20:04 +00001065 static_cast<R600InstPrinter*>(this)->printRSel(MI, OpNo, O);
Vincent Lejeuned3eed662013-05-17 16:50:20 +00001066}
1067
1068void AMDGPUInstPrinter::printCT(const MCInst *MI, unsigned OpNo,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +00001069 const MCSubtargetInfo &STI, raw_ostream &O) {
Tom Stellarda096b122017-08-17 22:20:04 +00001070 static_cast<R600InstPrinter*>(this)->printCT(MI, OpNo, O);
Vincent Lejeuned3eed662013-05-17 16:50:20 +00001071}
1072
Vincent Lejeuneb0422e22013-05-02 21:52:40 +00001073void AMDGPUInstPrinter::printKCache(const MCInst *MI, unsigned OpNo,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +00001074 const MCSubtargetInfo &STI, raw_ostream &O) {
Tom Stellarda096b122017-08-17 22:20:04 +00001075 static_cast<R600InstPrinter*>(this)->printKCache(MI, OpNo, O);
Vincent Lejeuneb0422e22013-05-02 21:52:40 +00001076}
1077
Michel Danzer6064f572014-01-27 07:20:44 +00001078void AMDGPUInstPrinter::printSendMsg(const MCInst *MI, unsigned OpNo,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +00001079 const MCSubtargetInfo &STI,
Michel Danzer6064f572014-01-27 07:20:44 +00001080 raw_ostream &O) {
Artem Tamazovebe71ce2016-05-06 17:48:48 +00001081 using namespace llvm::AMDGPU::SendMsg;
1082
1083 const unsigned SImm16 = MI->getOperand(OpNo).getImm();
1084 const unsigned Id = SImm16 & ID_MASK_;
1085 do {
1086 if (Id == ID_INTERRUPT) {
1087 if ((SImm16 & ~ID_MASK_) != 0) // Unused/unknown bits must be 0.
1088 break;
1089 O << "sendmsg(" << IdSymbolic[Id] << ')';
1090 return;
Michel Danzer6064f572014-01-27 07:20:44 +00001091 }
Artem Tamazovebe71ce2016-05-06 17:48:48 +00001092 if (Id == ID_GS || Id == ID_GS_DONE) {
1093 if ((SImm16 & ~(ID_MASK_|OP_GS_MASK_|STREAM_ID_MASK_)) != 0) // Unused/unknown bits must be 0.
1094 break;
1095 const unsigned OpGs = (SImm16 & OP_GS_MASK_) >> OP_SHIFT_;
1096 const unsigned StreamId = (SImm16 & STREAM_ID_MASK_) >> STREAM_ID_SHIFT_;
1097 if (OpGs == OP_GS_NOP && Id != ID_GS_DONE) // NOP to be used for GS_DONE only.
1098 break;
1099 if (OpGs == OP_GS_NOP && StreamId != 0) // NOP does not use/define stream id bits.
1100 break;
1101 O << "sendmsg(" << IdSymbolic[Id] << ", " << OpGsSymbolic[OpGs];
1102 if (OpGs != OP_GS_NOP) { O << ", " << StreamId; }
1103 O << ')';
1104 return;
1105 }
1106 if (Id == ID_SYSMSG) {
1107 if ((SImm16 & ~(ID_MASK_|OP_SYS_MASK_)) != 0) // Unused/unknown bits must be 0.
1108 break;
1109 const unsigned OpSys = (SImm16 & OP_SYS_MASK_) >> OP_SHIFT_;
1110 if (! (OP_SYS_FIRST_ <= OpSys && OpSys < OP_SYS_LAST_)) // Unused/unknown.
1111 break;
1112 O << "sendmsg(" << IdSymbolic[Id] << ", " << OpSysSymbolic[OpSys] << ')';
1113 return;
1114 }
Eugene Zelenko6a9226d2016-12-12 22:23:53 +00001115 } while (false);
Artem Tamazovebe71ce2016-05-06 17:48:48 +00001116 O << SImm16; // Unknown simm16 code.
Michel Danzer6064f572014-01-27 07:20:44 +00001117}
1118
Dmitry Preobrazhensky793c5922017-05-31 16:26:47 +00001119static void printSwizzleBitmask(const uint16_t AndMask,
1120 const uint16_t OrMask,
1121 const uint16_t XorMask,
1122 raw_ostream &O) {
1123 using namespace llvm::AMDGPU::Swizzle;
1124
1125 uint16_t Probe0 = ((0 & AndMask) | OrMask) ^ XorMask;
1126 uint16_t Probe1 = ((BITMASK_MASK & AndMask) | OrMask) ^ XorMask;
1127
1128 O << "\"";
1129
1130 for (unsigned Mask = 1 << (BITMASK_WIDTH - 1); Mask > 0; Mask >>= 1) {
1131 uint16_t p0 = Probe0 & Mask;
1132 uint16_t p1 = Probe1 & Mask;
1133
1134 if (p0 == p1) {
1135 if (p0 == 0) {
1136 O << "0";
1137 } else {
1138 O << "1";
1139 }
1140 } else {
1141 if (p0 == 0) {
1142 O << "p";
1143 } else {
1144 O << "i";
1145 }
1146 }
1147 }
1148
1149 O << "\"";
1150}
1151
1152void AMDGPUInstPrinter::printSwizzle(const MCInst *MI, unsigned OpNo,
1153 const MCSubtargetInfo &STI,
1154 raw_ostream &O) {
1155 using namespace llvm::AMDGPU::Swizzle;
1156
1157 uint16_t Imm = MI->getOperand(OpNo).getImm();
1158 if (Imm == 0) {
1159 return;
1160 }
1161
1162 O << " offset:";
1163
1164 if ((Imm & QUAD_PERM_ENC_MASK) == QUAD_PERM_ENC) {
1165
1166 O << "swizzle(" << IdSymbolic[ID_QUAD_PERM];
1167 for (auto i = 0; i < LANE_NUM; ++i) {
1168 O << ",";
1169 O << formatDec(Imm & LANE_MASK);
1170 Imm >>= LANE_SHIFT;
1171 }
1172 O << ")";
1173
1174 } else if ((Imm & BITMASK_PERM_ENC_MASK) == BITMASK_PERM_ENC) {
1175
1176 uint16_t AndMask = (Imm >> BITMASK_AND_SHIFT) & BITMASK_MASK;
1177 uint16_t OrMask = (Imm >> BITMASK_OR_SHIFT) & BITMASK_MASK;
1178 uint16_t XorMask = (Imm >> BITMASK_XOR_SHIFT) & BITMASK_MASK;
1179
1180 if (AndMask == BITMASK_MAX &&
1181 OrMask == 0 &&
1182 countPopulation(XorMask) == 1) {
1183
1184 O << "swizzle(" << IdSymbolic[ID_SWAP];
1185 O << ",";
1186 O << formatDec(XorMask);
1187 O << ")";
1188
1189 } else if (AndMask == BITMASK_MAX &&
1190 OrMask == 0 && XorMask > 0 &&
1191 isPowerOf2_64(XorMask + 1)) {
1192
1193 O << "swizzle(" << IdSymbolic[ID_REVERSE];
1194 O << ",";
1195 O << formatDec(XorMask + 1);
1196 O << ")";
1197
1198 } else {
1199
1200 uint16_t GroupSize = BITMASK_MAX - AndMask + 1;
1201 if (GroupSize > 1 &&
1202 isPowerOf2_64(GroupSize) &&
1203 OrMask < GroupSize &&
1204 XorMask == 0) {
1205
1206 O << "swizzle(" << IdSymbolic[ID_BROADCAST];
1207 O << ",";
1208 O << formatDec(GroupSize);
1209 O << ",";
1210 O << formatDec(OrMask);
1211 O << ")";
1212
1213 } else {
1214 O << "swizzle(" << IdSymbolic[ID_BITMASK_PERM];
1215 O << ",";
1216 printSwizzleBitmask(AndMask, OrMask, XorMask, O);
1217 O << ")";
1218 }
1219 }
1220 } else {
1221 printU16ImmDecOperand(MI, OpNo, O);
1222 }
1223}
1224
Vincent Lejeuned6cbede2013-10-13 17:56:28 +00001225void AMDGPUInstPrinter::printWaitFlag(const MCInst *MI, unsigned OpNo,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +00001226 const MCSubtargetInfo &STI,
Vincent Lejeuned6cbede2013-10-13 17:56:28 +00001227 raw_ostream &O) {
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +00001228 AMDGPU::IsaInfo::IsaVersion ISA =
1229 AMDGPU::IsaInfo::getIsaVersion(STI.getFeatureBits());
Konstantin Zhuravlyov836cbff2016-09-30 17:01:40 +00001230
Vincent Lejeuned6cbede2013-10-13 17:56:28 +00001231 unsigned SImm16 = MI->getOperand(OpNo).getImm();
Konstantin Zhuravlyovcdd45472016-10-11 18:58:22 +00001232 unsigned Vmcnt, Expcnt, Lgkmcnt;
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +00001233 decodeWaitcnt(ISA, SImm16, Vmcnt, Expcnt, Lgkmcnt);
Matt Arsenault3a997592014-09-26 01:09:46 +00001234
1235 bool NeedSpace = false;
1236
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +00001237 if (Vmcnt != getVmcntBitMask(ISA)) {
Matt Arsenault3a997592014-09-26 01:09:46 +00001238 O << "vmcnt(" << Vmcnt << ')';
1239 NeedSpace = true;
1240 }
1241
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +00001242 if (Expcnt != getExpcntBitMask(ISA)) {
Matt Arsenault3a997592014-09-26 01:09:46 +00001243 if (NeedSpace)
1244 O << ' ';
1245 O << "expcnt(" << Expcnt << ')';
1246 NeedSpace = true;
1247 }
1248
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +00001249 if (Lgkmcnt != getLgkmcntBitMask(ISA)) {
Matt Arsenault3a997592014-09-26 01:09:46 +00001250 if (NeedSpace)
1251 O << ' ';
Matt Arsenault3673eba2014-09-21 17:27:28 +00001252 O << "lgkmcnt(" << Lgkmcnt << ')';
Matt Arsenault3a997592014-09-26 01:09:46 +00001253 }
Vincent Lejeuned6cbede2013-10-13 17:56:28 +00001254}
1255
Artem Tamazovd6468662016-04-25 14:13:51 +00001256void AMDGPUInstPrinter::printHwreg(const MCInst *MI, unsigned OpNo,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +00001257 const MCSubtargetInfo &STI, raw_ostream &O) {
Artem Tamazov6edc1352016-05-26 17:00:33 +00001258 using namespace llvm::AMDGPU::Hwreg;
1259
Artem Tamazovd6468662016-04-25 14:13:51 +00001260 unsigned SImm16 = MI->getOperand(OpNo).getImm();
Artem Tamazov6edc1352016-05-26 17:00:33 +00001261 const unsigned Id = (SImm16 & ID_MASK_) >> ID_SHIFT_;
1262 const unsigned Offset = (SImm16 & OFFSET_MASK_) >> OFFSET_SHIFT_;
1263 const unsigned Width = ((SImm16 & WIDTH_M1_MASK_) >> WIDTH_M1_SHIFT_) + 1;
Artem Tamazovd6468662016-04-25 14:13:51 +00001264
Artem Tamazov5cd55b12016-04-27 15:17:03 +00001265 O << "hwreg(";
Artem Tamazov6edc1352016-05-26 17:00:33 +00001266 if (ID_SYMBOLIC_FIRST_ <= Id && Id < ID_SYMBOLIC_LAST_) {
1267 O << IdSymbolic[Id];
1268 } else {
1269 O << Id;
Artem Tamazovd6468662016-04-25 14:13:51 +00001270 }
Artem Tamazov6edc1352016-05-26 17:00:33 +00001271 if (Width != WIDTH_M1_DEFAULT_ + 1 || Offset != OFFSET_DEFAULT_) {
Artem Tamazov5cd55b12016-04-27 15:17:03 +00001272 O << ", " << Offset << ", " << Width;
1273 }
1274 O << ')';
Artem Tamazovd6468662016-04-25 14:13:51 +00001275}
1276
Tom Stellard75aadc22012-12-11 21:25:42 +00001277#include "AMDGPUGenAsmWriter.inc"
Tom Stellarda096b122017-08-17 22:20:04 +00001278
1279void R600InstPrinter::printAbs(const MCInst *MI, unsigned OpNo,
1280 raw_ostream &O) {
1281 AMDGPUInstPrinter::printIfSet(MI, OpNo, O, '|');
1282}
1283
1284void R600InstPrinter::printBankSwizzle(const MCInst *MI, unsigned OpNo,
1285 raw_ostream &O) {
1286 int BankSwizzle = MI->getOperand(OpNo).getImm();
1287 switch (BankSwizzle) {
1288 case 1:
1289 O << "BS:VEC_021/SCL_122";
1290 break;
1291 case 2:
1292 O << "BS:VEC_120/SCL_212";
1293 break;
1294 case 3:
1295 O << "BS:VEC_102/SCL_221";
1296 break;
1297 case 4:
1298 O << "BS:VEC_201";
1299 break;
1300 case 5:
1301 O << "BS:VEC_210";
1302 break;
1303 default:
1304 break;
1305 }
1306}
1307
1308void R600InstPrinter::printClamp(const MCInst *MI, unsigned OpNo,
1309 raw_ostream &O) {
1310 AMDGPUInstPrinter::printIfSet(MI, OpNo, O, "_SAT");
1311}
1312
1313void R600InstPrinter::printCT(const MCInst *MI, unsigned OpNo,
1314 raw_ostream &O) {
1315 unsigned CT = MI->getOperand(OpNo).getImm();
1316 switch (CT) {
1317 case 0:
1318 O << 'U';
1319 break;
1320 case 1:
1321 O << 'N';
1322 break;
1323 default:
1324 break;
1325 }
1326}
1327
1328void R600InstPrinter::printKCache(const MCInst *MI, unsigned OpNo,
1329 raw_ostream &O) {
1330 int KCacheMode = MI->getOperand(OpNo).getImm();
1331 if (KCacheMode > 0) {
1332 int KCacheBank = MI->getOperand(OpNo - 2).getImm();
1333 O << "CB" << KCacheBank << ':';
1334 int KCacheAddr = MI->getOperand(OpNo + 2).getImm();
1335 int LineSize = (KCacheMode == 1) ? 16 : 32;
1336 O << KCacheAddr * 16 << '-' << KCacheAddr * 16 + LineSize;
1337 }
1338}
1339
1340void R600InstPrinter::printLast(const MCInst *MI, unsigned OpNo,
1341 raw_ostream &O) {
1342 AMDGPUInstPrinter::printIfSet(MI, OpNo, O, "*", " ");
1343}
1344
1345void R600InstPrinter::printLiteral(const MCInst *MI, unsigned OpNo,
1346 raw_ostream &O) {
1347 const MCOperand &Op = MI->getOperand(OpNo);
1348 assert(Op.isImm() || Op.isExpr());
1349 if (Op.isImm()) {
1350 int64_t Imm = Op.getImm();
1351 O << Imm << '(' << BitsToFloat(Imm) << ')';
1352 }
1353 if (Op.isExpr()) {
1354 Op.getExpr()->print(O << '@', &MAI);
1355 }
1356}
1357
1358void R600InstPrinter::printNeg(const MCInst *MI, unsigned OpNo,
1359 raw_ostream &O) {
1360 AMDGPUInstPrinter::printIfSet(MI, OpNo, O, '-');
1361}
1362
1363void R600InstPrinter::printOMOD(const MCInst *MI, unsigned OpNo,
1364 raw_ostream &O) {
1365 switch (MI->getOperand(OpNo).getImm()) {
1366 default: break;
1367 case 1:
1368 O << " * 2.0";
1369 break;
1370 case 2:
1371 O << " * 4.0";
1372 break;
1373 case 3:
1374 O << " / 2.0";
1375 break;
1376 }
1377}
1378
1379void R600InstPrinter::printMemOperand(const MCInst *MI, unsigned OpNo,
1380 raw_ostream &O) {
1381 printOperand(MI, OpNo, O);
1382 O << ", ";
1383 printOperand(MI, OpNo + 1, O);
1384}
1385
1386void R600InstPrinter::printOperand(const MCInst *MI, unsigned OpNo,
1387 raw_ostream &O) {
1388 if (OpNo >= MI->getNumOperands()) {
1389 O << "/*Missing OP" << OpNo << "*/";
1390 return;
1391 }
1392
1393 const MCOperand &Op = MI->getOperand(OpNo);
1394 if (Op.isReg()) {
1395 switch (Op.getReg()) {
1396 // This is the default predicate state, so we don't need to print it.
1397 case AMDGPU::PRED_SEL_OFF:
1398 break;
1399
1400 default:
1401 O << getRegisterName(Op.getReg());
1402 break;
1403 }
1404 } else if (Op.isImm()) {
1405 O << Op.getImm();
1406 } else if (Op.isFPImm()) {
1407 // We special case 0.0 because otherwise it will be printed as an integer.
1408 if (Op.getFPImm() == 0.0)
1409 O << "0.0";
1410 else {
1411 O << Op.getFPImm();
1412 }
1413 } else if (Op.isExpr()) {
1414 const MCExpr *Exp = Op.getExpr();
1415 Exp->print(O, &MAI);
1416 } else {
1417 O << "/*INV_OP*/";
1418 }
1419}
1420
1421void R600InstPrinter::printRel(const MCInst *MI, unsigned OpNo,
1422 raw_ostream &O) {
1423 AMDGPUInstPrinter::printIfSet(MI, OpNo, O, '+');
1424}
1425
1426void R600InstPrinter::printRSel(const MCInst *MI, unsigned OpNo,
1427 raw_ostream &O) {
1428 unsigned Sel = MI->getOperand(OpNo).getImm();
1429 switch (Sel) {
1430 case 0:
1431 O << 'X';
1432 break;
1433 case 1:
1434 O << 'Y';
1435 break;
1436 case 2:
1437 O << 'Z';
1438 break;
1439 case 3:
1440 O << 'W';
1441 break;
1442 case 4:
1443 O << '0';
1444 break;
1445 case 5:
1446 O << '1';
1447 break;
1448 case 7:
1449 O << '_';
1450 break;
1451 default:
1452 break;
1453 }
1454}
1455
1456void R600InstPrinter::printUpdateExecMask(const MCInst *MI, unsigned OpNo,
1457 raw_ostream &O) {
1458 AMDGPUInstPrinter::printIfSet(MI, OpNo, O, "ExecMask,");
1459}
1460
1461void R600InstPrinter::printUpdatePred(const MCInst *MI, unsigned OpNo,
1462 raw_ostream &O) {
1463 AMDGPUInstPrinter::printIfSet(MI, OpNo, O, "Pred,");
1464}
1465
1466void R600InstPrinter::printWrite(const MCInst *MI, unsigned OpNo,
1467 raw_ostream &O) {
1468 const MCOperand &Op = MI->getOperand(OpNo);
1469 if (Op.getImm() == 0) {
1470 O << " (MASKED)";
1471 }
1472}