blob: 04bdd91b53e675580d58d03539f9ab4a4ae5beb5 [file] [log] [blame]
Jia Liub22310f2012-02-18 12:03:15 +00001//===-- Thumb2ITBlockPass.cpp - Insert Thumb-2 IT blocks ------------------===//
Evan Cheng0f9cce72009-07-10 01:54:42 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
Evan Cheng0f9cce72009-07-10 01:54:42 +000010#include "ARM.h"
Evan Cheng0f9cce72009-07-10 01:54:42 +000011#include "ARMMachineFunctionInfo.h"
Eugene Zelenkoe6cf4372017-01-26 23:40:06 +000012#include "ARMSubtarget.h"
13#include "MCTargetDesc/ARMBaseInfo.h"
Evan Cheng017288a2009-07-11 07:26:20 +000014#include "Thumb2InstrInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000015#include "llvm/ADT/SmallSet.h"
Eugene Zelenkoe6cf4372017-01-26 23:40:06 +000016#include "llvm/ADT/SmallVector.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000017#include "llvm/ADT/Statistic.h"
Eugene Zelenkoe6cf4372017-01-26 23:40:06 +000018#include "llvm/ADT/StringRef.h"
19#include "llvm/CodeGen/MachineBasicBlock.h"
20#include "llvm/CodeGen/MachineFunction.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000021#include "llvm/CodeGen/MachineFunctionPass.h"
Evan Cheng0f9cce72009-07-10 01:54:42 +000022#include "llvm/CodeGen/MachineInstr.h"
23#include "llvm/CodeGen/MachineInstrBuilder.h"
Evan Cheng7fae11b2011-12-14 02:11:42 +000024#include "llvm/CodeGen/MachineInstrBundle.h"
Eugene Zelenkoe6cf4372017-01-26 23:40:06 +000025#include "llvm/CodeGen/MachineOperand.h"
26#include "llvm/IR/DebugLoc.h"
27#include "llvm/MC/MCInstrDesc.h"
28#include "llvm/MC/MCRegisterInfo.h"
29#include <cassert>
30#include <new>
31
Evan Cheng0f9cce72009-07-10 01:54:42 +000032using namespace llvm;
33
Chandler Carruth84e68b22014-04-22 02:41:26 +000034#define DEBUG_TYPE "thumb2-it"
35
Evan Cheng47cd5932010-06-09 01:46:50 +000036STATISTIC(NumITs, "Number of IT blocks inserted");
37STATISTIC(NumMovedInsts, "Number of predicated instructions moved");
Evan Cheng0f9cce72009-07-10 01:54:42 +000038
39namespace {
Eugene Zelenkoe6cf4372017-01-26 23:40:06 +000040
Evan Cheng47cd5932010-06-09 01:46:50 +000041 class Thumb2ITBlockPass : public MachineFunctionPass {
Evan Cheng47cd5932010-06-09 01:46:50 +000042 public:
Evan Cheng0f9cce72009-07-10 01:54:42 +000043 static char ID;
Evan Cheng0f9cce72009-07-10 01:54:42 +000044
Weiming Zhao0da5cc02013-11-13 18:29:49 +000045 bool restrictIT;
Evan Cheng017288a2009-07-11 07:26:20 +000046 const Thumb2InstrInfo *TII;
Evan Cheng2d51c7c2010-06-18 23:09:54 +000047 const TargetRegisterInfo *TRI;
Evan Cheng0f9cce72009-07-10 01:54:42 +000048 ARMFunctionInfo *AFI;
49
Eugene Zelenkoe6cf4372017-01-26 23:40:06 +000050 Thumb2ITBlockPass() : MachineFunctionPass(ID) {}
51
Craig Topper6bc27bf2014-03-10 02:09:33 +000052 bool runOnMachineFunction(MachineFunction &Fn) override;
Evan Cheng0f9cce72009-07-10 01:54:42 +000053
Derek Schuff1dbf7a52016-04-04 17:09:25 +000054 MachineFunctionProperties getRequiredProperties() const override {
55 return MachineFunctionProperties().set(
Matthias Braun1eb47362016-08-25 01:27:13 +000056 MachineFunctionProperties::Property::NoVRegs);
Derek Schuff1dbf7a52016-04-04 17:09:25 +000057 }
58
Mehdi Amini117296c2016-10-01 02:56:57 +000059 StringRef getPassName() const override {
Evan Cheng0f9cce72009-07-10 01:54:42 +000060 return "Thumb IT blocks insertion pass";
61 }
62
63 private:
Evan Cheng2d51c7c2010-06-18 23:09:54 +000064 bool MoveCopyOutOfITBlock(MachineInstr *MI,
65 ARMCC::CondCodes CC, ARMCC::CondCodes OCC,
66 SmallSet<unsigned, 4> &Defs,
67 SmallSet<unsigned, 4> &Uses);
Evan Cheng47cd5932010-06-09 01:46:50 +000068 bool InsertITInstructions(MachineBasicBlock &MBB);
Evan Cheng0f9cce72009-07-10 01:54:42 +000069 };
Eugene Zelenkoe6cf4372017-01-26 23:40:06 +000070
Evan Cheng0f9cce72009-07-10 01:54:42 +000071 char Thumb2ITBlockPass::ID = 0;
Eugene Zelenkoe6cf4372017-01-26 23:40:06 +000072
73} // end anonymous namespace
Evan Cheng0f9cce72009-07-10 01:54:42 +000074
Evan Cheng2d51c7c2010-06-18 23:09:54 +000075/// TrackDefUses - Tracking what registers are being defined and used by
76/// instructions in the IT block. This also tracks "dependencies", i.e. uses
77/// in the IT block that are defined before the IT instruction.
78static void TrackDefUses(MachineInstr *MI,
79 SmallSet<unsigned, 4> &Defs,
80 SmallSet<unsigned, 4> &Uses,
81 const TargetRegisterInfo *TRI) {
82 SmallVector<unsigned, 4> LocalDefs;
83 SmallVector<unsigned, 4> LocalUses;
84
Evan Cheng47cd5932010-06-09 01:46:50 +000085 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
86 MachineOperand &MO = MI->getOperand(i);
87 if (!MO.isReg())
88 continue;
89 unsigned Reg = MO.getReg();
Evan Cheng2d51c7c2010-06-18 23:09:54 +000090 if (!Reg || Reg == ARM::ITSTATE || Reg == ARM::SP)
Evan Cheng47cd5932010-06-09 01:46:50 +000091 continue;
Evan Cheng2d51c7c2010-06-18 23:09:54 +000092 if (MO.isUse())
93 LocalUses.push_back(Reg);
Evan Cheng47cd5932010-06-09 01:46:50 +000094 else
Evan Cheng2d51c7c2010-06-18 23:09:54 +000095 LocalDefs.push_back(Reg);
Evan Cheng47cd5932010-06-09 01:46:50 +000096 }
Evan Cheng2d51c7c2010-06-18 23:09:54 +000097
98 for (unsigned i = 0, e = LocalUses.size(); i != e; ++i) {
99 unsigned Reg = LocalUses[i];
Chad Rosierabdb1d62013-05-22 23:17:36 +0000100 for (MCSubRegIterator Subreg(Reg, TRI, /*IncludeSelf=*/true);
101 Subreg.isValid(); ++Subreg)
Evan Cheng2d51c7c2010-06-18 23:09:54 +0000102 Uses.insert(*Subreg);
103 }
104
105 for (unsigned i = 0, e = LocalDefs.size(); i != e; ++i) {
106 unsigned Reg = LocalDefs[i];
Chad Rosierabdb1d62013-05-22 23:17:36 +0000107 for (MCSubRegIterator Subreg(Reg, TRI, /*IncludeSelf=*/true);
108 Subreg.isValid(); ++Subreg)
Evan Cheng2d51c7c2010-06-18 23:09:54 +0000109 Defs.insert(*Subreg);
110 if (Reg == ARM::CPSR)
111 continue;
112 }
113}
114
Pete Cooper4dddbcf2015-05-04 22:44:47 +0000115/// Clear kill flags for any uses in the given set. This will likely
116/// conservatively remove more kill flags than are necessary, but removing them
117/// is safer than incorrect kill flags remaining on instructions.
118static void ClearKillFlags(MachineInstr *MI, SmallSet<unsigned, 4> &Uses) {
Matthias Braune41e1462015-05-29 02:56:46 +0000119 for (MachineOperand &MO : MI->operands()) {
120 if (!MO.isReg() || MO.isDef() || !MO.isKill())
Pete Cooper4dddbcf2015-05-04 22:44:47 +0000121 continue;
Matthias Braune41e1462015-05-29 02:56:46 +0000122 if (!Uses.count(MO.getReg()))
Pete Cooper4dddbcf2015-05-04 22:44:47 +0000123 continue;
Matthias Braune41e1462015-05-29 02:56:46 +0000124 MO.setIsKill(false);
Pete Cooper4dddbcf2015-05-04 22:44:47 +0000125 }
126}
127
Jakob Stoklund Olesen54bcf502010-07-16 22:35:32 +0000128static bool isCopy(MachineInstr *MI) {
129 switch (MI->getOpcode()) {
130 default:
131 return false;
132 case ARM::MOVr:
133 case ARM::MOVr_TC:
134 case ARM::tMOVr:
Jakob Stoklund Olesen54bcf502010-07-16 22:35:32 +0000135 case ARM::t2MOVr:
136 return true;
137 }
138}
139
Evan Cheng2d51c7c2010-06-18 23:09:54 +0000140bool
141Thumb2ITBlockPass::MoveCopyOutOfITBlock(MachineInstr *MI,
142 ARMCC::CondCodes CC, ARMCC::CondCodes OCC,
143 SmallSet<unsigned, 4> &Defs,
144 SmallSet<unsigned, 4> &Uses) {
Jakob Stoklund Olesen54bcf502010-07-16 22:35:32 +0000145 if (!isCopy(MI))
146 return false;
147 // llvm models select's as two-address instructions. That means a copy
148 // is inserted before a t2MOVccr, etc. If the copy is scheduled in
149 // between selects we would end up creating multiple IT blocks.
150 assert(MI->getOperand(0).getSubReg() == 0 &&
151 MI->getOperand(1).getSubReg() == 0 &&
152 "Sub-register indices still around?");
Evan Cheng2d51c7c2010-06-18 23:09:54 +0000153
Jakob Stoklund Olesen54bcf502010-07-16 22:35:32 +0000154 unsigned DstReg = MI->getOperand(0).getReg();
155 unsigned SrcReg = MI->getOperand(1).getReg();
Evan Cheng2d51c7c2010-06-18 23:09:54 +0000156
Jakob Stoklund Olesen54bcf502010-07-16 22:35:32 +0000157 // First check if it's safe to move it.
158 if (Uses.count(DstReg) || Defs.count(SrcReg))
159 return false;
160
Bill Wendling0a10cdc2011-10-10 22:52:53 +0000161 // If the CPSR is defined by this copy, then we don't want to move it. E.g.,
162 // if we have:
163 //
164 // movs r1, r1
165 // rsb r1, 0
166 // movs r2, r2
167 // rsb r2, 0
168 //
169 // we don't want this to be converted to:
170 //
171 // movs r1, r1
172 // movs r2, r2
173 // itt mi
174 // rsb r1, 0
175 // rsb r2, 0
176 //
Bill Wendling98703352011-10-11 00:10:41 +0000177 const MCInstrDesc &MCID = MI->getDesc();
Evan Cheng7f8e5632011-12-07 07:15:52 +0000178 if (MI->hasOptionalDef() &&
Bill Wendling98703352011-10-11 00:10:41 +0000179 MI->getOperand(MCID.getNumOperands() - 1).getReg() == ARM::CPSR)
180 return false;
Bill Wendling0a10cdc2011-10-10 22:52:53 +0000181
Jakob Stoklund Olesen54bcf502010-07-16 22:35:32 +0000182 // Then peek at the next instruction to see if it's predicated on CC or OCC.
183 // If not, then there is nothing to be gained by moving the copy.
184 MachineBasicBlock::iterator I = MI; ++I;
185 MachineBasicBlock::iterator E = MI->getParent()->end();
186 while (I != E && I->isDebugValue())
187 ++I;
188 if (I != E) {
189 unsigned NPredReg = 0;
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +0000190 ARMCC::CondCodes NCC = getITInstrPredicate(*I, NPredReg);
Jakob Stoklund Olesen54bcf502010-07-16 22:35:32 +0000191 if (NCC == CC || NCC == OCC)
192 return true;
Evan Cheng2d51c7c2010-06-18 23:09:54 +0000193 }
194 return false;
Evan Cheng47cd5932010-06-09 01:46:50 +0000195}
196
197bool Thumb2ITBlockPass::InsertITInstructions(MachineBasicBlock &MBB) {
Evan Cheng0f9cce72009-07-10 01:54:42 +0000198 bool Modified = false;
199
Evan Cheng47cd5932010-06-09 01:46:50 +0000200 SmallSet<unsigned, 4> Defs;
201 SmallSet<unsigned, 4> Uses;
Evan Cheng0f9cce72009-07-10 01:54:42 +0000202 MachineBasicBlock::iterator MBBI = MBB.begin(), E = MBB.end();
203 while (MBBI != E) {
204 MachineInstr *MI = &*MBBI;
Evan Cheng83e0d482009-09-28 09:14:39 +0000205 DebugLoc dl = MI->getDebugLoc();
206 unsigned PredReg = 0;
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +0000207 ARMCC::CondCodes CC = getITInstrPredicate(*MI, PredReg);
Evan Cheng0f9cce72009-07-10 01:54:42 +0000208 if (CC == ARMCC::AL) {
209 ++MBBI;
210 continue;
211 }
212
Evan Cheng47cd5932010-06-09 01:46:50 +0000213 Defs.clear();
214 Uses.clear();
Evan Cheng2d51c7c2010-06-18 23:09:54 +0000215 TrackDefUses(MI, Defs, Uses, TRI);
Evan Cheng47cd5932010-06-09 01:46:50 +0000216
Evan Cheng0f9cce72009-07-10 01:54:42 +0000217 // Insert an IT instruction.
Evan Cheng0f9cce72009-07-10 01:54:42 +0000218 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, dl, TII->get(ARM::t2IT))
219 .addImm(CC);
Evan Cheng2d51c7c2010-06-18 23:09:54 +0000220
221 // Add implicit use of ITSTATE to IT block instructions.
222 MI->addOperand(MachineOperand::CreateReg(ARM::ITSTATE, false/*ifDef*/,
223 true/*isImp*/, false/*isKill*/));
224
225 MachineInstr *LastITMI = MI;
Reid Klecknerda00cf52014-10-31 23:19:46 +0000226 MachineBasicBlock::iterator InsertPos = MIB.getInstr();
Evan Cheng0f9cce72009-07-10 01:54:42 +0000227 ++MBBI;
228
Evan Cheng2d51c7c2010-06-18 23:09:54 +0000229 // Form IT block.
Evan Cheng0f9cce72009-07-10 01:54:42 +0000230 ARMCC::CondCodes OCC = ARMCC::getOppositeCondition(CC);
Evan Cheng6ddd7bc2009-08-15 07:59:10 +0000231 unsigned Mask = 0, Pos = 3;
Evan Cheng47cd5932010-06-09 01:46:50 +0000232
Weiming Zhao0da5cc02013-11-13 18:29:49 +0000233 // v8 IT blocks are limited to one conditional op unless -arm-no-restrict-it
234 // is set: skip the loop
235 if (!restrictIT) {
Joey Goulya5153cb2013-09-09 14:21:49 +0000236 // Branches, including tricky ones like LDM_RET, need to end an IT
237 // block so check the instruction we just put in the block.
238 for (; MBBI != E && Pos &&
239 (!MI->isBranch() && !MI->isReturn()) ; ++MBBI) {
240 if (MBBI->isDebugValue())
Evan Cheng2d51c7c2010-06-18 23:09:54 +0000241 continue;
Joey Goulya5153cb2013-09-09 14:21:49 +0000242
243 MachineInstr *NMI = &*MBBI;
244 MI = NMI;
245
246 unsigned NPredReg = 0;
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +0000247 ARMCC::CondCodes NCC = getITInstrPredicate(*NMI, NPredReg);
Joey Goulya5153cb2013-09-09 14:21:49 +0000248 if (NCC == CC || NCC == OCC) {
249 Mask |= (NCC & 1) << Pos;
250 // Add implicit use of ITSTATE.
251 NMI->addOperand(MachineOperand::CreateReg(ARM::ITSTATE, false/*ifDef*/,
252 true/*isImp*/, false/*isKill*/));
253 LastITMI = NMI;
254 } else {
255 if (NCC == ARMCC::AL &&
256 MoveCopyOutOfITBlock(NMI, CC, OCC, Defs, Uses)) {
257 --MBBI;
258 MBB.remove(NMI);
259 MBB.insert(InsertPos, NMI);
Pete Cooper4dddbcf2015-05-04 22:44:47 +0000260 ClearKillFlags(MI, Uses);
Joey Goulya5153cb2013-09-09 14:21:49 +0000261 ++NumMovedInsts;
262 continue;
263 }
264 break;
Evan Cheng47cd5932010-06-09 01:46:50 +0000265 }
Joey Goulya5153cb2013-09-09 14:21:49 +0000266 TrackDefUses(NMI, Defs, Uses, TRI);
267 --Pos;
Evan Cheng47cd5932010-06-09 01:46:50 +0000268 }
Evan Cheng0f9cce72009-07-10 01:54:42 +0000269 }
Evan Cheng47cd5932010-06-09 01:46:50 +0000270
Evan Cheng2d51c7c2010-06-18 23:09:54 +0000271 // Finalize IT mask.
Evan Cheng6ddd7bc2009-08-15 07:59:10 +0000272 Mask |= (1 << Pos);
Johnny Chen0910b5a2010-03-17 23:14:23 +0000273 // Tag along (firstcond[0] << 4) with the mask.
274 Mask |= (CC & 1) << 4;
Evan Cheng0f9cce72009-07-10 01:54:42 +0000275 MIB.addImm(Mask);
Evan Cheng2d51c7c2010-06-18 23:09:54 +0000276
277 // Last instruction in IT block kills ITSTATE.
278 LastITMI->findRegisterUseOperand(ARM::ITSTATE)->setIsKill();
279
Evan Cheng7fae11b2011-12-14 02:11:42 +0000280 // Finalize the bundle.
Duncan P. N. Exon Smithd84f6002016-02-22 21:30:15 +0000281 finalizeBundle(MBB, InsertPos.getInstrIterator(),
282 ++LastITMI->getIterator());
Evan Cheng7fae11b2011-12-14 02:11:42 +0000283
Evan Cheng0f9cce72009-07-10 01:54:42 +0000284 Modified = true;
285 ++NumITs;
286 }
287
288 return Modified;
289}
290
291bool Thumb2ITBlockPass::runOnMachineFunction(MachineFunction &Fn) {
Eric Christopher1b21f002015-01-29 00:19:33 +0000292 const ARMSubtarget &STI =
293 static_cast<const ARMSubtarget &>(Fn.getSubtarget());
Eric Christopher63b44882015-03-05 00:23:40 +0000294 if (!STI.isThumb2())
295 return false;
Evan Cheng0f9cce72009-07-10 01:54:42 +0000296 AFI = Fn.getInfo<ARMFunctionInfo>();
Eric Christopher1b21f002015-01-29 00:19:33 +0000297 TII = static_cast<const Thumb2InstrInfo *>(STI.getInstrInfo());
298 TRI = STI.getRegisterInfo();
299 restrictIT = STI.restrictIT();
Evan Cheng0f9cce72009-07-10 01:54:42 +0000300
301 if (!AFI->isThumbFunction())
302 return false;
303
304 bool Modified = false;
Evan Cheng47cd5932010-06-09 01:46:50 +0000305 for (MachineFunction::iterator MFI = Fn.begin(), E = Fn.end(); MFI != E; ) {
Evan Cheng0f9cce72009-07-10 01:54:42 +0000306 MachineBasicBlock &MBB = *MFI;
Evan Cheng47cd5932010-06-09 01:46:50 +0000307 ++MFI;
Evan Chengc3525dc2010-07-02 21:07:09 +0000308 Modified |= InsertITInstructions(MBB);
Evan Cheng0f9cce72009-07-10 01:54:42 +0000309 }
310
Evan Chengc3525dc2010-07-02 21:07:09 +0000311 if (Modified)
Evan Cheng2d51c7c2010-06-18 23:09:54 +0000312 AFI->setHasITBlocks(true);
313
Evan Cheng0f9cce72009-07-10 01:54:42 +0000314 return Modified;
315}
316
Evan Cheng4dc201e2009-08-08 02:54:37 +0000317/// createThumb2ITBlockPass - Returns an instance of the Thumb2 IT blocks
Evan Cheng0f9cce72009-07-10 01:54:42 +0000318/// insertion pass.
Evan Chengc3525dc2010-07-02 21:07:09 +0000319FunctionPass *llvm::createThumb2ITBlockPass() {
320 return new Thumb2ITBlockPass();
Evan Cheng0f9cce72009-07-10 01:54:42 +0000321}