blob: 855ea683a8af3c816bb033b3a4ef84e07742aee0 [file] [log] [blame]
Kevin B. Smith6a833502016-02-11 19:43:04 +00001//===-- X86FixupBWInsts.cpp - Fixup Byte or Word instructions -----------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9/// \file
10/// This file defines the pass that looks through the machine instructions
11/// late in the compilation, and finds byte or word instructions that
12/// can be profitably replaced with 32 bit instructions that give equivalent
13/// results for the bits of the results that are used. There are two possible
14/// reasons to do this.
15///
16/// One reason is to avoid false-dependences on the upper portions
17/// of the registers. Only instructions that have a destination register
18/// which is not in any of the source registers can be affected by this.
19/// Any instruction where one of the source registers is also the destination
20/// register is unaffected, because it has a true dependence on the source
21/// register already. So, this consideration primarily affects load
22/// instructions and register-to-register moves. It would
23/// seem like cmov(s) would also be affected, but because of the way cmov is
24/// really implemented by most machines as reading both the destination and
Hiroshi Inoue7f46baf2017-07-16 08:11:56 +000025/// and source registers, and then "merging" the two based on a condition,
Kevin B. Smith6a833502016-02-11 19:43:04 +000026/// it really already should be considered as having a true dependence on the
27/// destination register as well.
28///
29/// The other reason to do this is for potential code size savings. Word
30/// operations need an extra override byte compared to their 32 bit
31/// versions. So this can convert many word operations to their larger
32/// size, saving a byte in encoding. This could introduce partial register
33/// dependences where none existed however. As an example take:
34/// orw ax, $0x1000
35/// addw ax, $3
36/// now if this were to get transformed into
37/// orw ax, $1000
38/// addl eax, $3
39/// because the addl encodes shorter than the addw, this would introduce
40/// a use of a register that was only partially written earlier. On older
41/// Intel processors this can be quite a performance penalty, so this should
42/// probably only be done when it can be proven that a new partial dependence
43/// wouldn't be created, or when your know a newer processor is being
44/// targeted, or when optimizing for minimum code size.
45///
46//===----------------------------------------------------------------------===//
47
48#include "X86.h"
49#include "X86InstrInfo.h"
50#include "X86Subtarget.h"
51#include "llvm/ADT/Statistic.h"
Ahmed Bougacha5cf735a2016-04-26 00:00:48 +000052#include "llvm/CodeGen/LivePhysRegs.h"
Kevin B. Smith6a833502016-02-11 19:43:04 +000053#include "llvm/CodeGen/MachineFunctionPass.h"
54#include "llvm/CodeGen/MachineInstrBuilder.h"
55#include "llvm/CodeGen/MachineLoopInfo.h"
56#include "llvm/CodeGen/MachineRegisterInfo.h"
57#include "llvm/CodeGen/Passes.h"
David Blaikie3f833ed2017-11-08 01:01:31 +000058#include "llvm/CodeGen/TargetInstrInfo.h"
Kevin B. Smith6a833502016-02-11 19:43:04 +000059#include "llvm/Support/Debug.h"
60#include "llvm/Support/raw_ostream.h"
Kevin B. Smith6a833502016-02-11 19:43:04 +000061using namespace llvm;
62
Ahmed Bougacha068ac4a2016-05-07 01:11:10 +000063#define FIXUPBW_DESC "X86 Byte/Word Instruction Fixup"
64#define FIXUPBW_NAME "x86-fixup-bw-insts"
65
66#define DEBUG_TYPE FIXUPBW_NAME
Kevin B. Smith6a833502016-02-11 19:43:04 +000067
68// Option to allow this optimization pass to have fine-grained control.
Kevin B. Smith6a833502016-02-11 19:43:04 +000069static cl::opt<bool>
70 FixupBWInsts("fixup-byte-word-insts",
71 cl::desc("Change byte and word instructions to larger sizes"),
Kevin B. Smithe0a6fc32016-04-08 18:58:29 +000072 cl::init(true), cl::Hidden);
Kevin B. Smith6a833502016-02-11 19:43:04 +000073
74namespace {
75class FixupBWInstPass : public MachineFunctionPass {
Ahmed Bougacha04200a72016-05-06 17:28:47 +000076 /// Loop over all of the instructions in the basic block replacing applicable
77 /// byte or word instructions with better alternatives.
Ahmed Bougacha5cf735a2016-04-26 00:00:48 +000078 void processBasicBlock(MachineFunction &MF, MachineBasicBlock &MBB);
Kevin B. Smith6a833502016-02-11 19:43:04 +000079
Ahmed Bougacha04200a72016-05-06 17:28:47 +000080 /// This sets the \p SuperDestReg to the 32 bit super reg of the original
81 /// destination register of the MachineInstr passed in. It returns true if
82 /// that super register is dead just prior to \p OrigMI, and false if not.
Ahmed Bougachacfd9e552016-05-06 17:28:42 +000083 bool getSuperRegDestIfDead(MachineInstr *OrigMI,
Kevin B. Smith6a833502016-02-11 19:43:04 +000084 unsigned &SuperDestReg) const;
85
Ahmed Bougacha04200a72016-05-06 17:28:47 +000086 /// Change the MachineInstr \p MI into the equivalent extending load to 32 bit
87 /// register if it is safe to do so. Return the replacement instruction if
88 /// OK, otherwise return nullptr.
Ahmed Bougachacfd9e552016-05-06 17:28:42 +000089 MachineInstr *tryReplaceLoad(unsigned New32BitOpcode, MachineInstr *MI) const;
Kevin B. Smith6a833502016-02-11 19:43:04 +000090
Ahmed Bougacha04a8fc22016-05-07 01:11:17 +000091 /// Change the MachineInstr \p MI into the equivalent 32-bit copy if it is
92 /// safe to do so. Return the replacement instruction if OK, otherwise return
93 /// nullptr.
94 MachineInstr *tryReplaceCopy(MachineInstr *MI) const;
95
Kevin B. Smithc3c82cd2016-06-15 16:03:06 +000096 // Change the MachineInstr \p MI into an eqivalent 32 bit instruction if
97 // possible. Return the replacement instruction if OK, return nullptr
Zvi Rackoverdb4b0322017-03-23 14:08:26 +000098 // otherwise.
99 MachineInstr *tryReplaceInstr(MachineInstr *MI, MachineBasicBlock &MBB) const;
100
Kevin B. Smith6a833502016-02-11 19:43:04 +0000101public:
Ahmed Bougacha068ac4a2016-05-07 01:11:10 +0000102 static char ID;
103
Mehdi Amini117296c2016-10-01 02:56:57 +0000104 StringRef getPassName() const override { return FIXUPBW_DESC; }
Ahmed Bougacha068ac4a2016-05-07 01:11:10 +0000105
106 FixupBWInstPass() : MachineFunctionPass(ID) {
107 initializeFixupBWInstPassPass(*PassRegistry::getPassRegistry());
108 }
Kevin B. Smith6a833502016-02-11 19:43:04 +0000109
110 void getAnalysisUsage(AnalysisUsage &AU) const override {
111 AU.addRequired<MachineLoopInfo>(); // Machine loop info is used to
112 // guide some heuristics.
113 MachineFunctionPass::getAnalysisUsage(AU);
114 }
115
Ahmed Bougacha04200a72016-05-06 17:28:47 +0000116 /// Loop over all of the basic blocks, replacing byte and word instructions by
117 /// equivalent 32 bit instructions where performance or code size can be
118 /// improved.
Kevin B. Smith6a833502016-02-11 19:43:04 +0000119 bool runOnMachineFunction(MachineFunction &MF) override;
120
Derek Schuff1dbf7a52016-04-04 17:09:25 +0000121 MachineFunctionProperties getRequiredProperties() const override {
122 return MachineFunctionProperties().set(
Matthias Braun1eb47362016-08-25 01:27:13 +0000123 MachineFunctionProperties::Property::NoVRegs);
Derek Schuff1dbf7a52016-04-04 17:09:25 +0000124 }
125
Kevin B. Smith6a833502016-02-11 19:43:04 +0000126private:
127 MachineFunction *MF;
128
129 /// Machine instruction info used throughout the class.
130 const X86InstrInfo *TII;
131
132 /// Local member for function's OptForSize attribute.
133 bool OptForSize;
134
135 /// Machine loop info used for guiding some heruistics.
136 MachineLoopInfo *MLI;
Ahmed Bougacha5cf735a2016-04-26 00:00:48 +0000137
138 /// Register Liveness information after the current instruction.
139 LivePhysRegs LiveRegs;
Kevin B. Smith6a833502016-02-11 19:43:04 +0000140};
141char FixupBWInstPass::ID = 0;
142}
143
Ahmed Bougacha068ac4a2016-05-07 01:11:10 +0000144INITIALIZE_PASS(FixupBWInstPass, FIXUPBW_NAME, FIXUPBW_DESC, false, false)
145
Kevin B. Smith6a833502016-02-11 19:43:04 +0000146FunctionPass *llvm::createX86FixupBWInsts() { return new FixupBWInstPass(); }
147
148bool FixupBWInstPass::runOnMachineFunction(MachineFunction &MF) {
Matthias Braunf1caa282017-12-15 22:22:58 +0000149 if (!FixupBWInsts || skipFunction(MF.getFunction()))
Kevin B. Smith6a833502016-02-11 19:43:04 +0000150 return false;
151
152 this->MF = &MF;
153 TII = MF.getSubtarget<X86Subtarget>().getInstrInfo();
Matthias Braunf1caa282017-12-15 22:22:58 +0000154 OptForSize = MF.getFunction().optForSize();
Kevin B. Smith6a833502016-02-11 19:43:04 +0000155 MLI = &getAnalysis<MachineLoopInfo>();
Matthias Braun0c989a82016-12-08 00:15:51 +0000156 LiveRegs.init(TII->getRegisterInfo());
Kevin B. Smith6a833502016-02-11 19:43:04 +0000157
158 DEBUG(dbgs() << "Start X86FixupBWInsts\n";);
159
160 // Process all basic blocks.
161 for (auto &MBB : MF)
162 processBasicBlock(MF, MBB);
163
164 DEBUG(dbgs() << "End X86FixupBWInsts\n";);
165
166 return true;
167}
168
Nikolai Bozhenov84af99b2017-09-18 10:17:59 +0000169/// \brief Check if after \p OrigMI the only portion of super register
170/// of the destination register of \p OrigMI that is alive is that
171/// destination register.
172///
173/// If so, return that super register in \p SuperDestReg.
Kevin B. Smith6a833502016-02-11 19:43:04 +0000174bool FixupBWInstPass::getSuperRegDestIfDead(MachineInstr *OrigMI,
Kevin B. Smith6a833502016-02-11 19:43:04 +0000175 unsigned &SuperDestReg) const {
Ahmed Bougachacfd9e552016-05-06 17:28:42 +0000176 auto *TRI = &TII->getRegisterInfo();
Kevin B. Smith6a833502016-02-11 19:43:04 +0000177
178 unsigned OrigDestReg = OrigMI->getOperand(0).getReg();
179 SuperDestReg = getX86SubSuperRegister(OrigDestReg, 32);
180
Ahmed Bougachacfd9e552016-05-06 17:28:42 +0000181 const auto SubRegIdx = TRI->getSubRegIndex(SuperDestReg, OrigDestReg);
182
Kevin B. Smith6a833502016-02-11 19:43:04 +0000183 // Make sure that the sub-register that this instruction has as its
184 // destination is the lowest order sub-register of the super-register.
185 // If it isn't, then the register isn't really dead even if the
186 // super-register is considered dead.
Ahmed Bougachacfd9e552016-05-06 17:28:42 +0000187 if (SubRegIdx == X86::sub_8bit_hi)
Kevin B. Smith6a833502016-02-11 19:43:04 +0000188 return false;
189
Andrew Kaylore12e08c2018-01-02 21:04:38 +0000190 // If neither the destination-super register nor any applicable subregisters
191 // are live after this instruction, then the super register is safe to use.
192 if (!LiveRegs.contains(SuperDestReg)) {
193 // If the original destination register was not the low 8-bit subregister
194 // then the super register check is sufficient.
195 if (SubRegIdx != X86::sub_8bit)
196 return true;
197 // If the original destination register was the low 8-bit subregister and
198 // we also need to check the 16-bit subregister and the high 8-bit
199 // subregister.
200 if (!LiveRegs.contains(getX86SubSuperRegister(OrigDestReg, 16)) &&
201 !LiveRegs.contains(getX86SubSuperRegister(SuperDestReg, 8,
202 /*High=*/true)))
203 return true;
204 // Otherwise, we have a little more checking to do.
Kevin B. Smith6a833502016-02-11 19:43:04 +0000205 }
206
Andrew Kaylore12e08c2018-01-02 21:04:38 +0000207 // If we get here, the super-register destination (or some part of it) is
208 // marked as live after the original instruction.
209 //
210 // The X86 backend does not have subregister liveness tracking enabled,
211 // so liveness information might be overly conservative. Specifically, the
212 // super register might be marked as live because it is implicitly defined
213 // by the instruction we are examining.
214 //
215 // However, for some specific instructions (this pass only cares about MOVs)
216 // we can produce more precise results by analysing that MOV's operands.
217 //
218 // Indeed, if super-register is not live before the mov it means that it
219 // was originally <read-undef> and so we are free to modify these
220 // undef upper bits. That may happen in case where the use is in another MBB
221 // and the vreg/physreg corresponding to the move has higher width than
222 // necessary (e.g. due to register coalescing with a "truncate" copy).
223 // So, we would like to handle patterns like this:
224 //
225 // %bb.2: derived from LLVM BB %if.then
226 // Live Ins: %rdi
227 // Predecessors according to CFG: %bb.0
228 // %ax<def> = MOV16rm killed %rdi, 1, %noreg, 0, %noreg, implicit-def %eax
229 // ; No implicit %eax
230 // Successors according to CFG: %bb.3(?%)
231 //
232 // %bb.3: derived from LLVM BB %if.end
233 // Live Ins: %eax Only %ax is actually live
234 // Predecessors according to CFG: %bb.2 %bb.1
235 // %ax = KILL %ax, implicit killed %eax
236 // RET 0, %ax
237 unsigned Opc = OrigMI->getOpcode(); (void)Opc;
238 // These are the opcodes currently handled by the pass, if something
239 // else will be added we need to ensure that new opcode has the same
240 // properties.
241 assert((Opc == X86::MOV8rm || Opc == X86::MOV16rm || Opc == X86::MOV8rr ||
242 Opc == X86::MOV16rr) &&
243 "Unexpected opcode.");
244
245 bool IsDefined = false;
246 for (auto &MO: OrigMI->implicit_operands()) {
247 if (!MO.isReg())
248 continue;
249
250 assert((MO.isDef() || MO.isUse()) && "Expected Def or Use only!");
251
252 for (MCSuperRegIterator Supers(OrigDestReg, TRI, true); Supers.isValid();
253 ++Supers) {
254 if (*Supers == MO.getReg()) {
255 if (MO.isDef())
256 IsDefined = true;
257 else
258 return false; // SuperReg Imp-used' -> live before the MI
259 }
260 }
261 }
262 // Reg is not Imp-def'ed -> it's live both before/after the instruction.
263 if (!IsDefined)
264 return false;
265
266 // Otherwise, the Reg is not live before the MI and the MOV can't
267 // make it really live, so it's in fact dead even after the MI.
Kevin B. Smith6a833502016-02-11 19:43:04 +0000268 return true;
269}
270
271MachineInstr *FixupBWInstPass::tryReplaceLoad(unsigned New32BitOpcode,
Kevin B. Smith6a833502016-02-11 19:43:04 +0000272 MachineInstr *MI) const {
273 unsigned NewDestReg;
274
275 // We are going to try to rewrite this load to a larger zero-extending
276 // load. This is safe if all portions of the 32 bit super-register
277 // of the original destination register, except for the original destination
278 // register are dead. getSuperRegDestIfDead checks that.
Ahmed Bougachacfd9e552016-05-06 17:28:42 +0000279 if (!getSuperRegDestIfDead(MI, NewDestReg))
Kevin B. Smith6a833502016-02-11 19:43:04 +0000280 return nullptr;
281
282 // Safe to change the instruction.
283 MachineInstrBuilder MIB =
284 BuildMI(*MF, MI->getDebugLoc(), TII->get(New32BitOpcode), NewDestReg);
285
286 unsigned NumArgs = MI->getNumOperands();
287 for (unsigned i = 1; i < NumArgs; ++i)
Diana Picus116bbab2017-01-13 09:58:52 +0000288 MIB.add(MI->getOperand(i));
Kevin B. Smith6a833502016-02-11 19:43:04 +0000289
290 MIB->setMemRefs(MI->memoperands_begin(), MI->memoperands_end());
291
292 return MIB;
293}
294
Ahmed Bougacha04a8fc22016-05-07 01:11:17 +0000295MachineInstr *FixupBWInstPass::tryReplaceCopy(MachineInstr *MI) const {
296 assert(MI->getNumExplicitOperands() == 2);
297 auto &OldDest = MI->getOperand(0);
298 auto &OldSrc = MI->getOperand(1);
299
300 unsigned NewDestReg;
301 if (!getSuperRegDestIfDead(MI, NewDestReg))
302 return nullptr;
303
304 unsigned NewSrcReg = getX86SubSuperRegister(OldSrc.getReg(), 32);
305
306 // This is only correct if we access the same subregister index: otherwise,
307 // we could try to replace "movb %ah, %al" with "movl %eax, %eax".
308 auto *TRI = &TII->getRegisterInfo();
309 if (TRI->getSubRegIndex(NewSrcReg, OldSrc.getReg()) !=
310 TRI->getSubRegIndex(NewDestReg, OldDest.getReg()))
311 return nullptr;
312
313 // Safe to change the instruction.
314 // Don't set src flags, as we don't know if we're also killing the superreg.
315 // However, the superregister might not be defined; make it explicit that
316 // we don't care about the higher bits by reading it as Undef, and adding
317 // an imp-use on the original subregister.
318 MachineInstrBuilder MIB =
319 BuildMI(*MF, MI->getDebugLoc(), TII->get(X86::MOV32rr), NewDestReg)
320 .addReg(NewSrcReg, RegState::Undef)
321 .addReg(OldSrc.getReg(), RegState::Implicit);
322
323 // Drop imp-defs/uses that would be redundant with the new def/use.
324 for (auto &Op : MI->implicit_operands())
325 if (Op.getReg() != (Op.isDef() ? NewDestReg : NewSrcReg))
Diana Picus116bbab2017-01-13 09:58:52 +0000326 MIB.add(Op);
Ahmed Bougacha04a8fc22016-05-07 01:11:17 +0000327
328 return MIB;
329}
330
Zvi Rackoverdb4b0322017-03-23 14:08:26 +0000331MachineInstr *FixupBWInstPass::tryReplaceInstr(MachineInstr *MI,
332 MachineBasicBlock &MBB) const {
Kevin B. Smithc3c82cd2016-06-15 16:03:06 +0000333 // See if this is an instruction of the type we are currently looking for.
334 switch (MI->getOpcode()) {
335
336 case X86::MOV8rm:
337 // Only replace 8 bit loads with the zero extending versions if
338 // in an inner most loop and not optimizing for size. This takes
339 // an extra byte to encode, and provides limited performance upside.
Zvi Rackoverdb4b0322017-03-23 14:08:26 +0000340 if (MachineLoop *ML = MLI->getLoopFor(&MBB))
341 if (ML->begin() == ML->end() && !OptForSize)
342 return tryReplaceLoad(X86::MOVZX32rm8, MI);
Kevin B. Smithc3c82cd2016-06-15 16:03:06 +0000343 break;
344
345 case X86::MOV16rm:
346 // Always try to replace 16 bit load with 32 bit zero extending.
347 // Code size is the same, and there is sometimes a perf advantage
348 // from eliminating a false dependence on the upper portion of
349 // the register.
Zvi Rackoverdb4b0322017-03-23 14:08:26 +0000350 return tryReplaceLoad(X86::MOVZX32rm16, MI);
Kevin B. Smithc3c82cd2016-06-15 16:03:06 +0000351
352 case X86::MOV8rr:
353 case X86::MOV16rr:
354 // Always try to replace 8/16 bit copies with a 32 bit copy.
355 // Code size is either less (16) or equal (8), and there is sometimes a
356 // perf advantage from eliminating a false dependence on the upper portion
357 // of the register.
Zvi Rackoverdb4b0322017-03-23 14:08:26 +0000358 return tryReplaceCopy(MI);
Kevin B. Smithc3c82cd2016-06-15 16:03:06 +0000359
360 default:
361 // nothing to do here.
362 break;
363 }
364
Zvi Rackoverdb4b0322017-03-23 14:08:26 +0000365 return nullptr;
Kevin B. Smithc3c82cd2016-06-15 16:03:06 +0000366}
367
Kevin B. Smith6a833502016-02-11 19:43:04 +0000368void FixupBWInstPass::processBasicBlock(MachineFunction &MF,
Ahmed Bougacha5cf735a2016-04-26 00:00:48 +0000369 MachineBasicBlock &MBB) {
Kevin B. Smith6a833502016-02-11 19:43:04 +0000370
371 // This algorithm doesn't delete the instructions it is replacing
372 // right away. By leaving the existing instructions in place, the
373 // register liveness information doesn't change, and this makes the
374 // analysis that goes on be better than if the replaced instructions
375 // were immediately removed.
376 //
377 // This algorithm always creates a replacement instruction
378 // and notes that and the original in a data structure, until the
379 // whole BB has been analyzed. This keeps the replacement instructions
380 // from making it seem as if the larger register might be live.
381 SmallVector<std::pair<MachineInstr *, MachineInstr *>, 8> MIReplacements;
382
Ahmed Bougacha5cf735a2016-04-26 00:00:48 +0000383 // Start computing liveness for this block. We iterate from the end to be able
384 // to update this for each instruction.
385 LiveRegs.clear();
Ahmed Bougacha9a0c9ad2016-04-27 01:51:38 +0000386 // We run after PEI, so we need to AddPristinesAndCSRs.
Matthias Braund1aabb22016-05-03 00:24:32 +0000387 LiveRegs.addLiveOuts(MBB);
Ahmed Bougacha5cf735a2016-04-26 00:00:48 +0000388
389 for (auto I = MBB.rbegin(); I != MBB.rend(); ++I) {
Ahmed Bougacha5cf735a2016-04-26 00:00:48 +0000390 MachineInstr *MI = &*I;
Nikolai Bozhenov84af99b2017-09-18 10:17:59 +0000391
Zvi Rackoverdb4b0322017-03-23 14:08:26 +0000392 if (MachineInstr *NewMI = tryReplaceInstr(MI, MBB))
Kevin B. Smith6a833502016-02-11 19:43:04 +0000393 MIReplacements.push_back(std::make_pair(MI, NewMI));
Ahmed Bougacha5cf735a2016-04-26 00:00:48 +0000394
395 // We're done with this instruction, update liveness for the next one.
396 LiveRegs.stepBackward(*MI);
Kevin B. Smith6a833502016-02-11 19:43:04 +0000397 }
398
399 while (!MIReplacements.empty()) {
400 MachineInstr *MI = MIReplacements.back().first;
401 MachineInstr *NewMI = MIReplacements.back().second;
402 MIReplacements.pop_back();
Zvi Rackoverdb4b0322017-03-23 14:08:26 +0000403 MBB.insert(MI, NewMI);
404 MBB.erase(MI);
Kevin B. Smith6a833502016-02-11 19:43:04 +0000405 }
406}