blob: 5eef82153e39660e6a8744ea9e9b874b53265484 [file] [log] [blame]
Tim Northover3b0846e2014-05-24 12:50:23 +00001//===- AArch64InstrFormats.td - AArch64 Instruction Formats --*- tblgen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
10//===----------------------------------------------------------------------===//
11// Describe AArch64 instructions format here
12//
13
14// Format specifies the encoding used by the instruction. This is part of the
15// ad-hoc solution used to emit machine instruction encodings by our machine
16// code emitter.
17class Format<bits<2> val> {
18 bits<2> Value = val;
19}
20
21def PseudoFrm : Format<0>;
22def NormalFrm : Format<1>; // Do we need any others?
23
24// AArch64 Instruction Format
25class AArch64Inst<Format f, string cstr> : Instruction {
26 field bits<32> Inst; // Instruction encoding.
27 // Mask of bits that cause an encoding to be UNPREDICTABLE.
28 // If a bit is set, then if the corresponding bit in the
29 // target encoding differs from its value in the "Inst" field,
30 // the instruction is UNPREDICTABLE (SoftFail in abstract parlance).
31 field bits<32> Unpredictable = 0;
32 // SoftFail is the generic name for this field, but we alias it so
33 // as to make it more obvious what it means in ARM-land.
34 field bits<32> SoftFail = Unpredictable;
35 let Namespace = "AArch64";
36 Format F = f;
37 bits<2> Form = F.Value;
38 let Pattern = [];
39 let Constraints = cstr;
40}
41
42// Pseudo instructions (don't have encoding information)
43class Pseudo<dag oops, dag iops, list<dag> pattern, string cstr = "">
44 : AArch64Inst<PseudoFrm, cstr> {
45 dag OutOperandList = oops;
46 dag InOperandList = iops;
47 let Pattern = pattern;
48 let isCodeGenOnly = 1;
49}
50
51// Real instructions (have encoding information)
52class EncodedI<string cstr, list<dag> pattern> : AArch64Inst<NormalFrm, cstr> {
53 let Pattern = pattern;
54 let Size = 4;
55}
56
57// Normal instructions
58class I<dag oops, dag iops, string asm, string operands, string cstr,
59 list<dag> pattern>
60 : EncodedI<cstr, pattern> {
61 dag OutOperandList = oops;
62 dag InOperandList = iops;
63 let AsmString = !strconcat(asm, operands);
64}
65
66class TriOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$MHS, node:$RHS), res>;
67class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
68class UnOpFrag<dag res> : PatFrag<(ops node:$LHS), res>;
69
70// Helper fragment for an extract of the high portion of a 128-bit vector.
71def extract_high_v16i8 :
72 UnOpFrag<(extract_subvector (v16i8 node:$LHS), (i64 8))>;
73def extract_high_v8i16 :
74 UnOpFrag<(extract_subvector (v8i16 node:$LHS), (i64 4))>;
75def extract_high_v4i32 :
76 UnOpFrag<(extract_subvector (v4i32 node:$LHS), (i64 2))>;
77def extract_high_v2i64 :
78 UnOpFrag<(extract_subvector (v2i64 node:$LHS), (i64 1))>;
79
80//===----------------------------------------------------------------------===//
81// Asm Operand Classes.
82//
83
84// Shifter operand for arithmetic shifted encodings.
85def ShifterOperand : AsmOperandClass {
86 let Name = "Shifter";
87}
88
89// Shifter operand for mov immediate encodings.
90def MovImm32ShifterOperand : AsmOperandClass {
91 let SuperClasses = [ShifterOperand];
92 let Name = "MovImm32Shifter";
93 let RenderMethod = "addShifterOperands";
94 let DiagnosticType = "InvalidMovImm32Shift";
95}
96def MovImm64ShifterOperand : AsmOperandClass {
97 let SuperClasses = [ShifterOperand];
98 let Name = "MovImm64Shifter";
99 let RenderMethod = "addShifterOperands";
100 let DiagnosticType = "InvalidMovImm64Shift";
101}
102
103// Shifter operand for arithmetic register shifted encodings.
104class ArithmeticShifterOperand<int width> : AsmOperandClass {
105 let SuperClasses = [ShifterOperand];
106 let Name = "ArithmeticShifter" # width;
107 let PredicateMethod = "isArithmeticShifter<" # width # ">";
108 let RenderMethod = "addShifterOperands";
109 let DiagnosticType = "AddSubRegShift" # width;
110}
111
112def ArithmeticShifterOperand32 : ArithmeticShifterOperand<32>;
113def ArithmeticShifterOperand64 : ArithmeticShifterOperand<64>;
114
115// Shifter operand for logical register shifted encodings.
116class LogicalShifterOperand<int width> : AsmOperandClass {
117 let SuperClasses = [ShifterOperand];
118 let Name = "LogicalShifter" # width;
119 let PredicateMethod = "isLogicalShifter<" # width # ">";
120 let RenderMethod = "addShifterOperands";
121 let DiagnosticType = "AddSubRegShift" # width;
122}
123
124def LogicalShifterOperand32 : LogicalShifterOperand<32>;
125def LogicalShifterOperand64 : LogicalShifterOperand<64>;
126
127// Shifter operand for logical vector 128/64-bit shifted encodings.
128def LogicalVecShifterOperand : AsmOperandClass {
129 let SuperClasses = [ShifterOperand];
130 let Name = "LogicalVecShifter";
131 let RenderMethod = "addShifterOperands";
132}
133def LogicalVecHalfWordShifterOperand : AsmOperandClass {
134 let SuperClasses = [LogicalVecShifterOperand];
135 let Name = "LogicalVecHalfWordShifter";
136 let RenderMethod = "addShifterOperands";
137}
138
139// The "MSL" shifter on the vector MOVI instruction.
140def MoveVecShifterOperand : AsmOperandClass {
141 let SuperClasses = [ShifterOperand];
142 let Name = "MoveVecShifter";
143 let RenderMethod = "addShifterOperands";
144}
145
146// Extend operand for arithmetic encodings.
147def ExtendOperand : AsmOperandClass {
148 let Name = "Extend";
149 let DiagnosticType = "AddSubRegExtendLarge";
150}
151def ExtendOperand64 : AsmOperandClass {
152 let SuperClasses = [ExtendOperand];
153 let Name = "Extend64";
154 let DiagnosticType = "AddSubRegExtendSmall";
155}
156// 'extend' that's a lsl of a 64-bit register.
157def ExtendOperandLSL64 : AsmOperandClass {
158 let SuperClasses = [ExtendOperand];
159 let Name = "ExtendLSL64";
160 let RenderMethod = "addExtend64Operands";
161 let DiagnosticType = "AddSubRegExtendLarge";
162}
163
164// 8-bit floating-point immediate encodings.
165def FPImmOperand : AsmOperandClass {
166 let Name = "FPImm";
167 let ParserMethod = "tryParseFPImm";
168 let DiagnosticType = "InvalidFPImm";
169}
170
171def CondCode : AsmOperandClass {
172 let Name = "CondCode";
173 let DiagnosticType = "InvalidCondCode";
174}
175
176// A 32-bit register pasrsed as 64-bit
177def GPR32as64Operand : AsmOperandClass {
178 let Name = "GPR32as64";
179}
180def GPR32as64 : RegisterOperand<GPR32> {
181 let ParserMatchClass = GPR32as64Operand;
182}
183
184// 8-bit immediate for AdvSIMD where 64-bit values of the form:
185// aaaaaaaa bbbbbbbb cccccccc dddddddd eeeeeeee ffffffff gggggggg hhhhhhhh
186// are encoded as the eight bit value 'abcdefgh'.
187def SIMDImmType10Operand : AsmOperandClass { let Name = "SIMDImmType10"; }
188
189
190//===----------------------------------------------------------------------===//
191// Operand Definitions.
192//
193
194// ADR[P] instruction labels.
195def AdrpOperand : AsmOperandClass {
196 let Name = "AdrpLabel";
197 let ParserMethod = "tryParseAdrpLabel";
198 let DiagnosticType = "InvalidLabel";
199}
200def adrplabel : Operand<i64> {
201 let EncoderMethod = "getAdrLabelOpValue";
202 let PrintMethod = "printAdrpLabel";
203 let ParserMatchClass = AdrpOperand;
204}
205
206def AdrOperand : AsmOperandClass {
207 let Name = "AdrLabel";
208 let ParserMethod = "tryParseAdrLabel";
209 let DiagnosticType = "InvalidLabel";
210}
211def adrlabel : Operand<i64> {
212 let EncoderMethod = "getAdrLabelOpValue";
213 let ParserMatchClass = AdrOperand;
214}
215
216// simm9 predicate - True if the immediate is in the range [-256, 255].
217def SImm9Operand : AsmOperandClass {
218 let Name = "SImm9";
219 let DiagnosticType = "InvalidMemoryIndexedSImm9";
220}
221def simm9 : Operand<i64>, ImmLeaf<i64, [{ return Imm >= -256 && Imm < 256; }]> {
222 let ParserMatchClass = SImm9Operand;
223}
224
225// simm7sN predicate - True if the immediate is a multiple of N in the range
226// [-64 * N, 63 * N].
227class SImm7Scaled<int Scale> : AsmOperandClass {
228 let Name = "SImm7s" # Scale;
229 let DiagnosticType = "InvalidMemoryIndexed" # Scale # "SImm7";
230}
231
232def SImm7s4Operand : SImm7Scaled<4>;
233def SImm7s8Operand : SImm7Scaled<8>;
234def SImm7s16Operand : SImm7Scaled<16>;
235
236def simm7s4 : Operand<i32> {
237 let ParserMatchClass = SImm7s4Operand;
238 let PrintMethod = "printImmScale<4>";
239}
240
241def simm7s8 : Operand<i32> {
242 let ParserMatchClass = SImm7s8Operand;
243 let PrintMethod = "printImmScale<8>";
244}
245
246def simm7s16 : Operand<i32> {
247 let ParserMatchClass = SImm7s16Operand;
248 let PrintMethod = "printImmScale<16>";
249}
250
Ahmed Bougachab8886b52015-09-10 01:42:28 +0000251def am_indexed7s8 : ComplexPattern<i64, 2, "SelectAddrModeIndexed7S8", []>;
252def am_indexed7s16 : ComplexPattern<i64, 2, "SelectAddrModeIndexed7S16", []>;
253def am_indexed7s32 : ComplexPattern<i64, 2, "SelectAddrModeIndexed7S32", []>;
254def am_indexed7s64 : ComplexPattern<i64, 2, "SelectAddrModeIndexed7S64", []>;
255def am_indexed7s128 : ComplexPattern<i64, 2, "SelectAddrModeIndexed7S128", []>;
256
Tim Northover3b0846e2014-05-24 12:50:23 +0000257class AsmImmRange<int Low, int High> : AsmOperandClass {
258 let Name = "Imm" # Low # "_" # High;
259 let DiagnosticType = "InvalidImm" # Low # "_" # High;
260}
261
262def Imm1_8Operand : AsmImmRange<1, 8>;
263def Imm1_16Operand : AsmImmRange<1, 16>;
264def Imm1_32Operand : AsmImmRange<1, 32>;
265def Imm1_64Operand : AsmImmRange<1, 64>;
266
267def MovZSymbolG3AsmOperand : AsmOperandClass {
268 let Name = "MovZSymbolG3";
269 let RenderMethod = "addImmOperands";
270}
271
272def movz_symbol_g3 : Operand<i32> {
273 let ParserMatchClass = MovZSymbolG3AsmOperand;
274}
275
276def MovZSymbolG2AsmOperand : AsmOperandClass {
277 let Name = "MovZSymbolG2";
278 let RenderMethod = "addImmOperands";
279}
280
281def movz_symbol_g2 : Operand<i32> {
282 let ParserMatchClass = MovZSymbolG2AsmOperand;
283}
284
285def MovZSymbolG1AsmOperand : AsmOperandClass {
286 let Name = "MovZSymbolG1";
287 let RenderMethod = "addImmOperands";
288}
289
290def movz_symbol_g1 : Operand<i32> {
291 let ParserMatchClass = MovZSymbolG1AsmOperand;
292}
293
294def MovZSymbolG0AsmOperand : AsmOperandClass {
295 let Name = "MovZSymbolG0";
296 let RenderMethod = "addImmOperands";
297}
298
299def movz_symbol_g0 : Operand<i32> {
300 let ParserMatchClass = MovZSymbolG0AsmOperand;
301}
302
303def MovKSymbolG3AsmOperand : AsmOperandClass {
304 let Name = "MovKSymbolG3";
305 let RenderMethod = "addImmOperands";
306}
307
308def movk_symbol_g3 : Operand<i32> {
309 let ParserMatchClass = MovKSymbolG3AsmOperand;
310}
311
312def MovKSymbolG2AsmOperand : AsmOperandClass {
313 let Name = "MovKSymbolG2";
314 let RenderMethod = "addImmOperands";
315}
316
317def movk_symbol_g2 : Operand<i32> {
318 let ParserMatchClass = MovKSymbolG2AsmOperand;
319}
320
321def MovKSymbolG1AsmOperand : AsmOperandClass {
322 let Name = "MovKSymbolG1";
323 let RenderMethod = "addImmOperands";
324}
325
326def movk_symbol_g1 : Operand<i32> {
327 let ParserMatchClass = MovKSymbolG1AsmOperand;
328}
329
330def MovKSymbolG0AsmOperand : AsmOperandClass {
331 let Name = "MovKSymbolG0";
332 let RenderMethod = "addImmOperands";
333}
334
335def movk_symbol_g0 : Operand<i32> {
336 let ParserMatchClass = MovKSymbolG0AsmOperand;
337}
338
339class fixedpoint_i32<ValueType FloatVT>
340 : Operand<FloatVT>,
341 ComplexPattern<FloatVT, 1, "SelectCVTFixedPosOperand<32>", [fpimm, ld]> {
342 let EncoderMethod = "getFixedPointScaleOpValue";
343 let DecoderMethod = "DecodeFixedPointScaleImm32";
344 let ParserMatchClass = Imm1_32Operand;
345}
346
347class fixedpoint_i64<ValueType FloatVT>
348 : Operand<FloatVT>,
349 ComplexPattern<FloatVT, 1, "SelectCVTFixedPosOperand<64>", [fpimm, ld]> {
350 let EncoderMethod = "getFixedPointScaleOpValue";
351 let DecoderMethod = "DecodeFixedPointScaleImm64";
352 let ParserMatchClass = Imm1_64Operand;
353}
354
Oliver Stannardb25914e2015-11-27 13:04:48 +0000355def fixedpoint_f16_i32 : fixedpoint_i32<f16>;
Tim Northover3b0846e2014-05-24 12:50:23 +0000356def fixedpoint_f32_i32 : fixedpoint_i32<f32>;
357def fixedpoint_f64_i32 : fixedpoint_i32<f64>;
358
Oliver Stannardb25914e2015-11-27 13:04:48 +0000359def fixedpoint_f16_i64 : fixedpoint_i64<f16>;
Tim Northover3b0846e2014-05-24 12:50:23 +0000360def fixedpoint_f32_i64 : fixedpoint_i64<f32>;
361def fixedpoint_f64_i64 : fixedpoint_i64<f64>;
362
363def vecshiftR8 : Operand<i32>, ImmLeaf<i32, [{
364 return (((uint32_t)Imm) > 0) && (((uint32_t)Imm) < 9);
365}]> {
366 let EncoderMethod = "getVecShiftR8OpValue";
367 let DecoderMethod = "DecodeVecShiftR8Imm";
368 let ParserMatchClass = Imm1_8Operand;
369}
370def vecshiftR16 : Operand<i32>, ImmLeaf<i32, [{
371 return (((uint32_t)Imm) > 0) && (((uint32_t)Imm) < 17);
372}]> {
373 let EncoderMethod = "getVecShiftR16OpValue";
374 let DecoderMethod = "DecodeVecShiftR16Imm";
375 let ParserMatchClass = Imm1_16Operand;
376}
377def vecshiftR16Narrow : Operand<i32>, ImmLeaf<i32, [{
378 return (((uint32_t)Imm) > 0) && (((uint32_t)Imm) < 9);
379}]> {
380 let EncoderMethod = "getVecShiftR16OpValue";
381 let DecoderMethod = "DecodeVecShiftR16ImmNarrow";
382 let ParserMatchClass = Imm1_8Operand;
383}
384def vecshiftR32 : Operand<i32>, ImmLeaf<i32, [{
385 return (((uint32_t)Imm) > 0) && (((uint32_t)Imm) < 33);
386}]> {
387 let EncoderMethod = "getVecShiftR32OpValue";
388 let DecoderMethod = "DecodeVecShiftR32Imm";
389 let ParserMatchClass = Imm1_32Operand;
390}
391def vecshiftR32Narrow : Operand<i32>, ImmLeaf<i32, [{
392 return (((uint32_t)Imm) > 0) && (((uint32_t)Imm) < 17);
393}]> {
394 let EncoderMethod = "getVecShiftR32OpValue";
395 let DecoderMethod = "DecodeVecShiftR32ImmNarrow";
396 let ParserMatchClass = Imm1_16Operand;
397}
398def vecshiftR64 : Operand<i32>, ImmLeaf<i32, [{
399 return (((uint32_t)Imm) > 0) && (((uint32_t)Imm) < 65);
400}]> {
401 let EncoderMethod = "getVecShiftR64OpValue";
402 let DecoderMethod = "DecodeVecShiftR64Imm";
403 let ParserMatchClass = Imm1_64Operand;
404}
405def vecshiftR64Narrow : Operand<i32>, ImmLeaf<i32, [{
406 return (((uint32_t)Imm) > 0) && (((uint32_t)Imm) < 33);
407}]> {
408 let EncoderMethod = "getVecShiftR64OpValue";
409 let DecoderMethod = "DecodeVecShiftR64ImmNarrow";
410 let ParserMatchClass = Imm1_32Operand;
411}
412
Alexandros Lamprineas1bab1912015-10-05 13:42:31 +0000413def Imm0_1Operand : AsmImmRange<0, 1>;
Tim Northover3b0846e2014-05-24 12:50:23 +0000414def Imm0_7Operand : AsmImmRange<0, 7>;
415def Imm0_15Operand : AsmImmRange<0, 15>;
416def Imm0_31Operand : AsmImmRange<0, 31>;
417def Imm0_63Operand : AsmImmRange<0, 63>;
418
419def vecshiftL8 : Operand<i32>, ImmLeaf<i32, [{
420 return (((uint32_t)Imm) < 8);
421}]> {
422 let EncoderMethod = "getVecShiftL8OpValue";
423 let DecoderMethod = "DecodeVecShiftL8Imm";
424 let ParserMatchClass = Imm0_7Operand;
425}
426def vecshiftL16 : Operand<i32>, ImmLeaf<i32, [{
427 return (((uint32_t)Imm) < 16);
428}]> {
429 let EncoderMethod = "getVecShiftL16OpValue";
430 let DecoderMethod = "DecodeVecShiftL16Imm";
431 let ParserMatchClass = Imm0_15Operand;
432}
433def vecshiftL32 : Operand<i32>, ImmLeaf<i32, [{
434 return (((uint32_t)Imm) < 32);
435}]> {
436 let EncoderMethod = "getVecShiftL32OpValue";
437 let DecoderMethod = "DecodeVecShiftL32Imm";
438 let ParserMatchClass = Imm0_31Operand;
439}
440def vecshiftL64 : Operand<i32>, ImmLeaf<i32, [{
441 return (((uint32_t)Imm) < 64);
442}]> {
443 let EncoderMethod = "getVecShiftL64OpValue";
444 let DecoderMethod = "DecodeVecShiftL64Imm";
445 let ParserMatchClass = Imm0_63Operand;
446}
447
448
449// Crazy immediate formats used by 32-bit and 64-bit logical immediate
450// instructions for splatting repeating bit patterns across the immediate.
451def logical_imm32_XFORM : SDNodeXForm<imm, [{
452 uint64_t enc = AArch64_AM::encodeLogicalImmediate(N->getZExtValue(), 32);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000453 return CurDAG->getTargetConstant(enc, SDLoc(N), MVT::i32);
Tim Northover3b0846e2014-05-24 12:50:23 +0000454}]>;
455def logical_imm64_XFORM : SDNodeXForm<imm, [{
456 uint64_t enc = AArch64_AM::encodeLogicalImmediate(N->getZExtValue(), 64);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000457 return CurDAG->getTargetConstant(enc, SDLoc(N), MVT::i32);
Tim Northover3b0846e2014-05-24 12:50:23 +0000458}]>;
459
Arnaud A. de Grandmaisonf6432312014-07-10 15:12:26 +0000460let DiagnosticType = "LogicalSecondSource" in {
461 def LogicalImm32Operand : AsmOperandClass {
462 let Name = "LogicalImm32";
463 }
464 def LogicalImm64Operand : AsmOperandClass {
465 let Name = "LogicalImm64";
466 }
467 def LogicalImm32NotOperand : AsmOperandClass {
468 let Name = "LogicalImm32Not";
469 }
470 def LogicalImm64NotOperand : AsmOperandClass {
471 let Name = "LogicalImm64Not";
472 }
Tim Northover3b0846e2014-05-24 12:50:23 +0000473}
474def logical_imm32 : Operand<i32>, PatLeaf<(imm), [{
475 return AArch64_AM::isLogicalImmediate(N->getZExtValue(), 32);
476}], logical_imm32_XFORM> {
477 let PrintMethod = "printLogicalImm32";
478 let ParserMatchClass = LogicalImm32Operand;
479}
480def logical_imm64 : Operand<i64>, PatLeaf<(imm), [{
481 return AArch64_AM::isLogicalImmediate(N->getZExtValue(), 64);
482}], logical_imm64_XFORM> {
483 let PrintMethod = "printLogicalImm64";
484 let ParserMatchClass = LogicalImm64Operand;
485}
Arnaud A. de Grandmaisonf6432312014-07-10 15:12:26 +0000486def logical_imm32_not : Operand<i32> {
487 let ParserMatchClass = LogicalImm32NotOperand;
488}
489def logical_imm64_not : Operand<i64> {
490 let ParserMatchClass = LogicalImm64NotOperand;
491}
Tim Northover3b0846e2014-05-24 12:50:23 +0000492
493// imm0_65535 predicate - True if the immediate is in the range [0,65535].
494def Imm0_65535Operand : AsmImmRange<0, 65535>;
495def imm0_65535 : Operand<i32>, ImmLeaf<i32, [{
496 return ((uint32_t)Imm) < 65536;
497}]> {
498 let ParserMatchClass = Imm0_65535Operand;
499 let PrintMethod = "printHexImm";
500}
501
502// imm0_255 predicate - True if the immediate is in the range [0,255].
503def Imm0_255Operand : AsmOperandClass { let Name = "Imm0_255"; }
504def imm0_255 : Operand<i32>, ImmLeaf<i32, [{
505 return ((uint32_t)Imm) < 256;
506}]> {
507 let ParserMatchClass = Imm0_255Operand;
508 let PrintMethod = "printHexImm";
509}
510
511// imm0_127 predicate - True if the immediate is in the range [0,127]
512def Imm0_127Operand : AsmImmRange<0, 127>;
513def imm0_127 : Operand<i32>, ImmLeaf<i32, [{
514 return ((uint32_t)Imm) < 128;
515}]> {
516 let ParserMatchClass = Imm0_127Operand;
517 let PrintMethod = "printHexImm";
518}
519
520// NOTE: These imm0_N operands have to be of type i64 because i64 is the size
521// for all shift-amounts.
522
523// imm0_63 predicate - True if the immediate is in the range [0,63]
524def imm0_63 : Operand<i64>, ImmLeaf<i64, [{
525 return ((uint64_t)Imm) < 64;
526}]> {
527 let ParserMatchClass = Imm0_63Operand;
528}
529
530// imm0_31 predicate - True if the immediate is in the range [0,31]
531def imm0_31 : Operand<i64>, ImmLeaf<i64, [{
532 return ((uint64_t)Imm) < 32;
533}]> {
534 let ParserMatchClass = Imm0_31Operand;
535}
536
Matthias Braunaf7d7702015-07-16 20:02:37 +0000537// True if the 32-bit immediate is in the range [0,31]
538def imm32_0_31 : Operand<i32>, ImmLeaf<i32, [{
539 return ((uint64_t)Imm) < 32;
540}]> {
541 let ParserMatchClass = Imm0_31Operand;
542}
543
Alexandros Lamprineas1bab1912015-10-05 13:42:31 +0000544// imm0_1 predicate - True if the immediate is in the range [0,1]
545def imm0_1 : Operand<i64>, ImmLeaf<i64, [{
546 return ((uint64_t)Imm) < 2;
547}]> {
548 let ParserMatchClass = Imm0_1Operand;
549}
550
Tim Northover3b0846e2014-05-24 12:50:23 +0000551// imm0_15 predicate - True if the immediate is in the range [0,15]
552def imm0_15 : Operand<i64>, ImmLeaf<i64, [{
553 return ((uint64_t)Imm) < 16;
554}]> {
555 let ParserMatchClass = Imm0_15Operand;
556}
557
558// imm0_7 predicate - True if the immediate is in the range [0,7]
559def imm0_7 : Operand<i64>, ImmLeaf<i64, [{
560 return ((uint64_t)Imm) < 8;
561}]> {
562 let ParserMatchClass = Imm0_7Operand;
563}
564
Yi Kong23550662014-07-17 10:50:20 +0000565// imm32_0_15 predicate - True if the 32-bit immediate is in the range [0,15]
566def imm32_0_15 : Operand<i32>, ImmLeaf<i32, [{
567 return ((uint32_t)Imm) < 16;
Matthias Braunaf7d7702015-07-16 20:02:37 +0000568}]> {
569 let ParserMatchClass = Imm0_15Operand;
570}
Yi Kong23550662014-07-17 10:50:20 +0000571
Tim Northover3b0846e2014-05-24 12:50:23 +0000572// An arithmetic shifter operand:
573// {7-6} - shift type: 00 = lsl, 01 = lsr, 10 = asr
574// {5-0} - imm6
575class arith_shift<ValueType Ty, int width> : Operand<Ty> {
576 let PrintMethod = "printShifter";
577 let ParserMatchClass = !cast<AsmOperandClass>(
578 "ArithmeticShifterOperand" # width);
579}
580
581def arith_shift32 : arith_shift<i32, 32>;
582def arith_shift64 : arith_shift<i64, 64>;
583
584class arith_shifted_reg<ValueType Ty, RegisterClass regclass, int width>
585 : Operand<Ty>,
586 ComplexPattern<Ty, 2, "SelectArithShiftedRegister", []> {
587 let PrintMethod = "printShiftedRegister";
588 let MIOperandInfo = (ops regclass, !cast<Operand>("arith_shift" # width));
589}
590
591def arith_shifted_reg32 : arith_shifted_reg<i32, GPR32, 32>;
592def arith_shifted_reg64 : arith_shifted_reg<i64, GPR64, 64>;
593
594// An arithmetic shifter operand:
595// {7-6} - shift type: 00 = lsl, 01 = lsr, 10 = asr, 11 = ror
596// {5-0} - imm6
597class logical_shift<int width> : Operand<i32> {
598 let PrintMethod = "printShifter";
599 let ParserMatchClass = !cast<AsmOperandClass>(
600 "LogicalShifterOperand" # width);
601}
602
603def logical_shift32 : logical_shift<32>;
604def logical_shift64 : logical_shift<64>;
605
606class logical_shifted_reg<ValueType Ty, RegisterClass regclass, Operand shiftop>
607 : Operand<Ty>,
608 ComplexPattern<Ty, 2, "SelectLogicalShiftedRegister", []> {
609 let PrintMethod = "printShiftedRegister";
610 let MIOperandInfo = (ops regclass, shiftop);
611}
612
613def logical_shifted_reg32 : logical_shifted_reg<i32, GPR32, logical_shift32>;
614def logical_shifted_reg64 : logical_shifted_reg<i64, GPR64, logical_shift64>;
615
616// A logical vector shifter operand:
617// {7-6} - shift type: 00 = lsl
618// {5-0} - imm6: #0, #8, #16, or #24
619def logical_vec_shift : Operand<i32> {
620 let PrintMethod = "printShifter";
621 let EncoderMethod = "getVecShifterOpValue";
622 let ParserMatchClass = LogicalVecShifterOperand;
623}
624
625// A logical vector half-word shifter operand:
626// {7-6} - shift type: 00 = lsl
627// {5-0} - imm6: #0 or #8
628def logical_vec_hw_shift : Operand<i32> {
629 let PrintMethod = "printShifter";
630 let EncoderMethod = "getVecShifterOpValue";
631 let ParserMatchClass = LogicalVecHalfWordShifterOperand;
632}
633
634// A vector move shifter operand:
635// {0} - imm1: #8 or #16
636def move_vec_shift : Operand<i32> {
637 let PrintMethod = "printShifter";
638 let EncoderMethod = "getMoveVecShifterOpValue";
639 let ParserMatchClass = MoveVecShifterOperand;
640}
641
Arnaud A. de Grandmaison650c5202015-07-01 15:05:58 +0000642let DiagnosticType = "AddSubSecondSource" in {
643 def AddSubImmOperand : AsmOperandClass {
644 let Name = "AddSubImm";
645 let ParserMethod = "tryParseAddSubImm";
646 }
647 def AddSubImmNegOperand : AsmOperandClass {
648 let Name = "AddSubImmNeg";
649 let ParserMethod = "tryParseAddSubImm";
650 }
Tim Northover3b0846e2014-05-24 12:50:23 +0000651}
652// An ADD/SUB immediate shifter operand:
653// second operand:
654// {7-6} - shift type: 00 = lsl
655// {5-0} - imm6: #0 or #12
656class addsub_shifted_imm<ValueType Ty>
657 : Operand<Ty>, ComplexPattern<Ty, 2, "SelectArithImmed", [imm]> {
658 let PrintMethod = "printAddSubImm";
659 let EncoderMethod = "getAddSubImmOpValue";
660 let ParserMatchClass = AddSubImmOperand;
661 let MIOperandInfo = (ops i32imm, i32imm);
662}
663
Arnaud A. de Grandmaison650c5202015-07-01 15:05:58 +0000664class addsub_shifted_imm_neg<ValueType Ty>
665 : Operand<Ty> {
666 let EncoderMethod = "getAddSubImmOpValue";
667 let ParserMatchClass = AddSubImmNegOperand;
668 let MIOperandInfo = (ops i32imm, i32imm);
669}
670
Tim Northover3b0846e2014-05-24 12:50:23 +0000671def addsub_shifted_imm32 : addsub_shifted_imm<i32>;
672def addsub_shifted_imm64 : addsub_shifted_imm<i64>;
Arnaud A. de Grandmaison650c5202015-07-01 15:05:58 +0000673def addsub_shifted_imm32_neg : addsub_shifted_imm_neg<i32>;
674def addsub_shifted_imm64_neg : addsub_shifted_imm_neg<i64>;
Tim Northover3b0846e2014-05-24 12:50:23 +0000675
676class neg_addsub_shifted_imm<ValueType Ty>
677 : Operand<Ty>, ComplexPattern<Ty, 2, "SelectNegArithImmed", [imm]> {
678 let PrintMethod = "printAddSubImm";
679 let EncoderMethod = "getAddSubImmOpValue";
680 let ParserMatchClass = AddSubImmOperand;
681 let MIOperandInfo = (ops i32imm, i32imm);
682}
683
684def neg_addsub_shifted_imm32 : neg_addsub_shifted_imm<i32>;
685def neg_addsub_shifted_imm64 : neg_addsub_shifted_imm<i64>;
686
687// An extend operand:
688// {5-3} - extend type
689// {2-0} - imm3
690def arith_extend : Operand<i32> {
691 let PrintMethod = "printArithExtend";
692 let ParserMatchClass = ExtendOperand;
693}
694def arith_extend64 : Operand<i32> {
695 let PrintMethod = "printArithExtend";
696 let ParserMatchClass = ExtendOperand64;
697}
698
699// 'extend' that's a lsl of a 64-bit register.
700def arith_extendlsl64 : Operand<i32> {
701 let PrintMethod = "printArithExtend";
702 let ParserMatchClass = ExtendOperandLSL64;
703}
704
705class arith_extended_reg32<ValueType Ty> : Operand<Ty>,
706 ComplexPattern<Ty, 2, "SelectArithExtendedRegister", []> {
707 let PrintMethod = "printExtendedRegister";
708 let MIOperandInfo = (ops GPR32, arith_extend);
709}
710
711class arith_extended_reg32to64<ValueType Ty> : Operand<Ty>,
712 ComplexPattern<Ty, 2, "SelectArithExtendedRegister", []> {
713 let PrintMethod = "printExtendedRegister";
714 let MIOperandInfo = (ops GPR32, arith_extend64);
715}
716
717// Floating-point immediate.
Oliver Stannardb25914e2015-11-27 13:04:48 +0000718def fpimm16 : Operand<f16>,
719 PatLeaf<(f16 fpimm), [{
720 return AArch64_AM::getFP16Imm(N->getValueAPF()) != -1;
721 }], SDNodeXForm<fpimm, [{
722 APFloat InVal = N->getValueAPF();
723 uint32_t enc = AArch64_AM::getFP16Imm(InVal);
724 return CurDAG->getTargetConstant(enc, SDLoc(N), MVT::i32);
725 }]>> {
726 let ParserMatchClass = FPImmOperand;
727 let PrintMethod = "printFPImmOperand";
728}
Tim Northover3b0846e2014-05-24 12:50:23 +0000729def fpimm32 : Operand<f32>,
730 PatLeaf<(f32 fpimm), [{
731 return AArch64_AM::getFP32Imm(N->getValueAPF()) != -1;
732 }], SDNodeXForm<fpimm, [{
733 APFloat InVal = N->getValueAPF();
734 uint32_t enc = AArch64_AM::getFP32Imm(InVal);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000735 return CurDAG->getTargetConstant(enc, SDLoc(N), MVT::i32);
Tim Northover3b0846e2014-05-24 12:50:23 +0000736 }]>> {
737 let ParserMatchClass = FPImmOperand;
738 let PrintMethod = "printFPImmOperand";
739}
740def fpimm64 : Operand<f64>,
741 PatLeaf<(f64 fpimm), [{
742 return AArch64_AM::getFP64Imm(N->getValueAPF()) != -1;
743 }], SDNodeXForm<fpimm, [{
744 APFloat InVal = N->getValueAPF();
745 uint32_t enc = AArch64_AM::getFP64Imm(InVal);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000746 return CurDAG->getTargetConstant(enc, SDLoc(N), MVT::i32);
Tim Northover3b0846e2014-05-24 12:50:23 +0000747 }]>> {
748 let ParserMatchClass = FPImmOperand;
749 let PrintMethod = "printFPImmOperand";
750}
751
752def fpimm8 : Operand<i32> {
753 let ParserMatchClass = FPImmOperand;
754 let PrintMethod = "printFPImmOperand";
755}
756
757def fpimm0 : PatLeaf<(fpimm), [{
758 return N->isExactlyValue(+0.0);
759}]>;
760
761// Vector lane operands
762class AsmVectorIndex<string Suffix> : AsmOperandClass {
763 let Name = "VectorIndex" # Suffix;
764 let DiagnosticType = "InvalidIndex" # Suffix;
765}
766def VectorIndex1Operand : AsmVectorIndex<"1">;
767def VectorIndexBOperand : AsmVectorIndex<"B">;
768def VectorIndexHOperand : AsmVectorIndex<"H">;
769def VectorIndexSOperand : AsmVectorIndex<"S">;
770def VectorIndexDOperand : AsmVectorIndex<"D">;
771
772def VectorIndex1 : Operand<i64>, ImmLeaf<i64, [{
773 return ((uint64_t)Imm) == 1;
774}]> {
775 let ParserMatchClass = VectorIndex1Operand;
776 let PrintMethod = "printVectorIndex";
777 let MIOperandInfo = (ops i64imm);
778}
779def VectorIndexB : Operand<i64>, ImmLeaf<i64, [{
780 return ((uint64_t)Imm) < 16;
781}]> {
782 let ParserMatchClass = VectorIndexBOperand;
783 let PrintMethod = "printVectorIndex";
784 let MIOperandInfo = (ops i64imm);
785}
786def VectorIndexH : Operand<i64>, ImmLeaf<i64, [{
787 return ((uint64_t)Imm) < 8;
788}]> {
789 let ParserMatchClass = VectorIndexHOperand;
790 let PrintMethod = "printVectorIndex";
791 let MIOperandInfo = (ops i64imm);
792}
793def VectorIndexS : Operand<i64>, ImmLeaf<i64, [{
794 return ((uint64_t)Imm) < 4;
795}]> {
796 let ParserMatchClass = VectorIndexSOperand;
797 let PrintMethod = "printVectorIndex";
798 let MIOperandInfo = (ops i64imm);
799}
800def VectorIndexD : Operand<i64>, ImmLeaf<i64, [{
801 return ((uint64_t)Imm) < 2;
802}]> {
803 let ParserMatchClass = VectorIndexDOperand;
804 let PrintMethod = "printVectorIndex";
805 let MIOperandInfo = (ops i64imm);
806}
807
808// 8-bit immediate for AdvSIMD where 64-bit values of the form:
809// aaaaaaaa bbbbbbbb cccccccc dddddddd eeeeeeee ffffffff gggggggg hhhhhhhh
810// are encoded as the eight bit value 'abcdefgh'.
811def simdimmtype10 : Operand<i32>,
812 PatLeaf<(f64 fpimm), [{
813 return AArch64_AM::isAdvSIMDModImmType10(N->getValueAPF()
814 .bitcastToAPInt()
815 .getZExtValue());
816 }], SDNodeXForm<fpimm, [{
817 APFloat InVal = N->getValueAPF();
818 uint32_t enc = AArch64_AM::encodeAdvSIMDModImmType10(N->getValueAPF()
819 .bitcastToAPInt()
820 .getZExtValue());
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000821 return CurDAG->getTargetConstant(enc, SDLoc(N), MVT::i32);
Tim Northover3b0846e2014-05-24 12:50:23 +0000822 }]>> {
823 let ParserMatchClass = SIMDImmType10Operand;
824 let PrintMethod = "printSIMDType10Operand";
825}
826
827
828//---
829// System management
830//---
831
832// Base encoding for system instruction operands.
833let mayLoad = 0, mayStore = 0, hasSideEffects = 1 in
Saleem Abdulrasoolf74d48a2014-07-12 21:20:49 +0000834class BaseSystemI<bit L, dag oops, dag iops, string asm, string operands,
835 list<dag> pattern = []>
836 : I<oops, iops, asm, operands, "", pattern> {
Tim Northover3b0846e2014-05-24 12:50:23 +0000837 let Inst{31-22} = 0b1101010100;
838 let Inst{21} = L;
839}
840
841// System instructions which do not have an Rt register.
Saleem Abdulrasoolf74d48a2014-07-12 21:20:49 +0000842class SimpleSystemI<bit L, dag iops, string asm, string operands,
843 list<dag> pattern = []>
844 : BaseSystemI<L, (outs), iops, asm, operands, pattern> {
Tim Northover3b0846e2014-05-24 12:50:23 +0000845 let Inst{4-0} = 0b11111;
846}
847
848// System instructions which have an Rt register.
849class RtSystemI<bit L, dag oops, dag iops, string asm, string operands>
850 : BaseSystemI<L, oops, iops, asm, operands>,
851 Sched<[WriteSys]> {
852 bits<5> Rt;
853 let Inst{4-0} = Rt;
854}
855
856// Hint instructions that take both a CRm and a 3-bit immediate.
Saleem Abdulrasoolf74d48a2014-07-12 21:20:49 +0000857// NOTE: ideally, this would have mayStore = 0, mayLoad = 0, but we cannot
858// model patterns with sufficiently fine granularity
859let mayStore = 1, mayLoad = 1, hasSideEffects = 1 in
860 class HintI<string mnemonic>
Ahmed Bougacha63fae0e2015-09-02 18:52:54 +0000861 : SimpleSystemI<0, (ins imm0_127:$imm), mnemonic#"\t$imm", "",
Saleem Abdulrasoolf74d48a2014-07-12 21:20:49 +0000862 [(int_aarch64_hint imm0_127:$imm)]>,
863 Sched<[WriteHint]> {
864 bits <7> imm;
865 let Inst{20-12} = 0b000110010;
866 let Inst{11-5} = imm;
867 }
Tim Northover3b0846e2014-05-24 12:50:23 +0000868
869// System instructions taking a single literal operand which encodes into
870// CRm. op2 differentiates the opcodes.
871def BarrierAsmOperand : AsmOperandClass {
872 let Name = "Barrier";
873 let ParserMethod = "tryParseBarrierOperand";
874}
875def barrier_op : Operand<i32> {
876 let PrintMethod = "printBarrierOption";
877 let ParserMatchClass = BarrierAsmOperand;
878}
Yi Kong23550662014-07-17 10:50:20 +0000879class CRmSystemI<Operand crmtype, bits<3> opc, string asm,
880 list<dag> pattern = []>
881 : SimpleSystemI<0, (ins crmtype:$CRm), asm, "\t$CRm", pattern>,
Tim Northover3b0846e2014-05-24 12:50:23 +0000882 Sched<[WriteBarrier]> {
883 bits<4> CRm;
884 let Inst{20-12} = 0b000110011;
885 let Inst{11-8} = CRm;
886 let Inst{7-5} = opc;
887}
888
889// MRS/MSR system instructions. These have different operand classes because
890// a different subset of registers can be accessed through each instruction.
891def MRSSystemRegisterOperand : AsmOperandClass {
892 let Name = "MRSSystemRegister";
893 let ParserMethod = "tryParseSysReg";
894 let DiagnosticType = "MRS";
895}
Tom Coxone493f172014-10-01 10:13:59 +0000896// concatenation of op0, op1, CRn, CRm, op2. 16-bit immediate.
Tim Northover3b0846e2014-05-24 12:50:23 +0000897def mrs_sysreg_op : Operand<i32> {
898 let ParserMatchClass = MRSSystemRegisterOperand;
899 let DecoderMethod = "DecodeMRSSystemRegister";
900 let PrintMethod = "printMRSSystemRegister";
901}
902
903def MSRSystemRegisterOperand : AsmOperandClass {
904 let Name = "MSRSystemRegister";
905 let ParserMethod = "tryParseSysReg";
906 let DiagnosticType = "MSR";
907}
908def msr_sysreg_op : Operand<i32> {
909 let ParserMatchClass = MSRSystemRegisterOperand;
910 let DecoderMethod = "DecodeMSRSystemRegister";
911 let PrintMethod = "printMSRSystemRegister";
912}
913
Oliver Stannarda34e4702015-12-01 10:48:51 +0000914def PSBHintOperand : AsmOperandClass {
915 let Name = "PSBHint";
916 let ParserMethod = "tryParsePSBHint";
917}
918def psbhint_op : Operand<i32> {
919 let ParserMatchClass = PSBHintOperand;
920 let PrintMethod = "printPSBHintOp";
921 let MCOperandPredicate = [{
922 // Check, if operand is valid, to fix exhaustive aliasing in disassembly.
923 // "psb" is an alias to "hint" only for certain values of CRm:Op2 fields.
924 if (!MCOp.isImm())
925 return false;
926 bool ValidNamed;
927 (void)AArch64PSBHint::PSBHintMapper().toString(MCOp.getImm(),
928 STI.getFeatureBits(), ValidNamed);
929 return ValidNamed;
930 }];
931}
932
Tim Northover3b0846e2014-05-24 12:50:23 +0000933class MRSI : RtSystemI<1, (outs GPR64:$Rt), (ins mrs_sysreg_op:$systemreg),
934 "mrs", "\t$Rt, $systemreg"> {
Tom Coxone493f172014-10-01 10:13:59 +0000935 bits<16> systemreg;
936 let Inst{20-5} = systemreg;
Tim Northover3b0846e2014-05-24 12:50:23 +0000937}
938
939// FIXME: Some of these def NZCV, others don't. Best way to model that?
940// Explicitly modeling each of the system register as a register class
941// would do it, but feels like overkill at this point.
942class MSRI : RtSystemI<0, (outs), (ins msr_sysreg_op:$systemreg, GPR64:$Rt),
943 "msr", "\t$systemreg, $Rt"> {
Tom Coxone493f172014-10-01 10:13:59 +0000944 bits<16> systemreg;
945 let Inst{20-5} = systemreg;
Tim Northover3b0846e2014-05-24 12:50:23 +0000946}
947
Alexandros Lamprineas1bab1912015-10-05 13:42:31 +0000948def SystemPStateFieldWithImm0_15Operand : AsmOperandClass {
949 let Name = "SystemPStateFieldWithImm0_15";
Tim Northover3b0846e2014-05-24 12:50:23 +0000950 let ParserMethod = "tryParseSysReg";
951}
Alexandros Lamprineas1bab1912015-10-05 13:42:31 +0000952def pstatefield4_op : Operand<i32> {
953 let ParserMatchClass = SystemPStateFieldWithImm0_15Operand;
Tim Northover3b0846e2014-05-24 12:50:23 +0000954 let PrintMethod = "printSystemPStateField";
955}
956
957let Defs = [NZCV] in
Alexandros Lamprineas1bab1912015-10-05 13:42:31 +0000958class MSRpstateImm0_15
959 : SimpleSystemI<0, (ins pstatefield4_op:$pstatefield, imm0_15:$imm),
960 "msr", "\t$pstatefield, $imm">,
Tim Northover3b0846e2014-05-24 12:50:23 +0000961 Sched<[WriteSys]> {
962 bits<6> pstatefield;
963 bits<4> imm;
964 let Inst{20-19} = 0b00;
965 let Inst{18-16} = pstatefield{5-3};
966 let Inst{15-12} = 0b0100;
967 let Inst{11-8} = imm;
968 let Inst{7-5} = pstatefield{2-0};
969
970 let DecoderMethod = "DecodeSystemPStateInstruction";
Petr Pavlu097adfb2015-07-15 08:10:30 +0000971 // MSRpstateI aliases with MSRI. When the MSRpstateI decoder method returns
972 // Fail the decoder should attempt to decode the instruction as MSRI.
973 let hasCompleteDecoder = 0;
Tim Northover3b0846e2014-05-24 12:50:23 +0000974}
975
Alexandros Lamprineas1bab1912015-10-05 13:42:31 +0000976def SystemPStateFieldWithImm0_1Operand : AsmOperandClass {
977 let Name = "SystemPStateFieldWithImm0_1";
978 let ParserMethod = "tryParseSysReg";
979}
980def pstatefield1_op : Operand<i32> {
981 let ParserMatchClass = SystemPStateFieldWithImm0_1Operand;
982 let PrintMethod = "printSystemPStateField";
983}
984
985let Defs = [NZCV] in
986class MSRpstateImm0_1
987 : SimpleSystemI<0, (ins pstatefield1_op:$pstatefield, imm0_1:$imm),
988 "msr", "\t$pstatefield, $imm">,
989 Sched<[WriteSys]> {
990 bits<6> pstatefield;
991 bit imm;
992 let Inst{20-19} = 0b00;
993 let Inst{18-16} = pstatefield{5-3};
994 let Inst{15-9} = 0b0100000;
995 let Inst{8} = imm;
996 let Inst{7-5} = pstatefield{2-0};
997
998 let DecoderMethod = "DecodeSystemPStateInstruction";
999 // MSRpstateI aliases with MSRI. When the MSRpstateI decoder method returns
1000 // Fail the decoder should attempt to decode the instruction as MSRI.
1001 let hasCompleteDecoder = 0;
1002}
1003
Tim Northover3b0846e2014-05-24 12:50:23 +00001004// SYS and SYSL generic system instructions.
1005def SysCRAsmOperand : AsmOperandClass {
1006 let Name = "SysCR";
1007 let ParserMethod = "tryParseSysCROperand";
1008}
1009
1010def sys_cr_op : Operand<i32> {
1011 let PrintMethod = "printSysCROperand";
1012 let ParserMatchClass = SysCRAsmOperand;
1013}
1014
1015class SystemXtI<bit L, string asm>
1016 : RtSystemI<L, (outs),
1017 (ins imm0_7:$op1, sys_cr_op:$Cn, sys_cr_op:$Cm, imm0_7:$op2, GPR64:$Rt),
1018 asm, "\t$op1, $Cn, $Cm, $op2, $Rt"> {
1019 bits<3> op1;
1020 bits<4> Cn;
1021 bits<4> Cm;
1022 bits<3> op2;
1023 let Inst{20-19} = 0b01;
1024 let Inst{18-16} = op1;
1025 let Inst{15-12} = Cn;
1026 let Inst{11-8} = Cm;
1027 let Inst{7-5} = op2;
1028}
1029
1030class SystemLXtI<bit L, string asm>
1031 : RtSystemI<L, (outs),
1032 (ins GPR64:$Rt, imm0_7:$op1, sys_cr_op:$Cn, sys_cr_op:$Cm, imm0_7:$op2),
1033 asm, "\t$Rt, $op1, $Cn, $Cm, $op2"> {
1034 bits<3> op1;
1035 bits<4> Cn;
1036 bits<4> Cm;
1037 bits<3> op2;
1038 let Inst{20-19} = 0b01;
1039 let Inst{18-16} = op1;
1040 let Inst{15-12} = Cn;
1041 let Inst{11-8} = Cm;
1042 let Inst{7-5} = op2;
1043}
1044
1045
1046// Branch (register) instructions:
1047//
1048// case opc of
1049// 0001 blr
1050// 0000 br
1051// 0101 dret
1052// 0100 eret
1053// 0010 ret
1054// otherwise UNDEFINED
1055class BaseBranchReg<bits<4> opc, dag oops, dag iops, string asm,
1056 string operands, list<dag> pattern>
1057 : I<oops, iops, asm, operands, "", pattern>, Sched<[WriteBrReg]> {
1058 let Inst{31-25} = 0b1101011;
1059 let Inst{24-21} = opc;
1060 let Inst{20-16} = 0b11111;
1061 let Inst{15-10} = 0b000000;
1062 let Inst{4-0} = 0b00000;
1063}
1064
1065class BranchReg<bits<4> opc, string asm, list<dag> pattern>
1066 : BaseBranchReg<opc, (outs), (ins GPR64:$Rn), asm, "\t$Rn", pattern> {
1067 bits<5> Rn;
1068 let Inst{9-5} = Rn;
1069}
1070
1071let mayLoad = 0, mayStore = 0, hasSideEffects = 1, isReturn = 1 in
1072class SpecialReturn<bits<4> opc, string asm>
1073 : BaseBranchReg<opc, (outs), (ins), asm, "", []> {
1074 let Inst{9-5} = 0b11111;
1075}
1076
1077//---
1078// Conditional branch instruction.
1079//---
1080
1081// Condition code.
1082// 4-bit immediate. Pretty-printed as <cc>
1083def ccode : Operand<i32> {
1084 let PrintMethod = "printCondCode";
1085 let ParserMatchClass = CondCode;
1086}
1087def inv_ccode : Operand<i32> {
Artyom Skrobov6c8682e2014-06-10 13:11:35 +00001088 // AL and NV are invalid in the aliases which use inv_ccode
Tim Northover3b0846e2014-05-24 12:50:23 +00001089 let PrintMethod = "printInverseCondCode";
1090 let ParserMatchClass = CondCode;
Artyom Skrobov6c8682e2014-06-10 13:11:35 +00001091 let MCOperandPredicate = [{
1092 return MCOp.isImm() &&
1093 MCOp.getImm() != AArch64CC::AL &&
1094 MCOp.getImm() != AArch64CC::NV;
1095 }];
Tim Northover3b0846e2014-05-24 12:50:23 +00001096}
1097
1098// Conditional branch target. 19-bit immediate. The low two bits of the target
1099// offset are implied zero and so are not part of the immediate.
1100def PCRelLabel19Operand : AsmOperandClass {
1101 let Name = "PCRelLabel19";
1102 let DiagnosticType = "InvalidLabel";
1103}
1104def am_brcond : Operand<OtherVT> {
1105 let EncoderMethod = "getCondBranchTargetOpValue";
1106 let DecoderMethod = "DecodePCRelLabel19";
1107 let PrintMethod = "printAlignedLabel";
1108 let ParserMatchClass = PCRelLabel19Operand;
1109}
1110
1111class BranchCond : I<(outs), (ins ccode:$cond, am_brcond:$target),
1112 "b", ".$cond\t$target", "",
1113 [(AArch64brcond bb:$target, imm:$cond, NZCV)]>,
1114 Sched<[WriteBr]> {
1115 let isBranch = 1;
1116 let isTerminator = 1;
1117 let Uses = [NZCV];
1118
1119 bits<4> cond;
1120 bits<19> target;
1121 let Inst{31-24} = 0b01010100;
1122 let Inst{23-5} = target;
1123 let Inst{4} = 0;
1124 let Inst{3-0} = cond;
1125}
1126
1127//---
1128// Compare-and-branch instructions.
1129//---
1130class BaseCmpBranch<RegisterClass regtype, bit op, string asm, SDNode node>
1131 : I<(outs), (ins regtype:$Rt, am_brcond:$target),
1132 asm, "\t$Rt, $target", "",
1133 [(node regtype:$Rt, bb:$target)]>,
1134 Sched<[WriteBr]> {
1135 let isBranch = 1;
1136 let isTerminator = 1;
1137
1138 bits<5> Rt;
1139 bits<19> target;
1140 let Inst{30-25} = 0b011010;
1141 let Inst{24} = op;
1142 let Inst{23-5} = target;
1143 let Inst{4-0} = Rt;
1144}
1145
1146multiclass CmpBranch<bit op, string asm, SDNode node> {
1147 def W : BaseCmpBranch<GPR32, op, asm, node> {
1148 let Inst{31} = 0;
1149 }
1150 def X : BaseCmpBranch<GPR64, op, asm, node> {
1151 let Inst{31} = 1;
1152 }
1153}
1154
1155//---
1156// Test-bit-and-branch instructions.
1157//---
1158// Test-and-branch target. 14-bit sign-extended immediate. The low two bits of
1159// the target offset are implied zero and so are not part of the immediate.
1160def BranchTarget14Operand : AsmOperandClass {
1161 let Name = "BranchTarget14";
1162}
1163def am_tbrcond : Operand<OtherVT> {
1164 let EncoderMethod = "getTestBranchTargetOpValue";
1165 let PrintMethod = "printAlignedLabel";
1166 let ParserMatchClass = BranchTarget14Operand;
1167}
1168
1169// AsmOperand classes to emit (or not) special diagnostics
1170def TBZImm0_31Operand : AsmOperandClass {
1171 let Name = "TBZImm0_31";
1172 let PredicateMethod = "isImm0_31";
1173 let RenderMethod = "addImm0_31Operands";
1174}
1175def TBZImm32_63Operand : AsmOperandClass {
1176 let Name = "Imm32_63";
1177 let DiagnosticType = "InvalidImm0_63";
1178}
1179
1180class tbz_imm0_31<AsmOperandClass matcher> : Operand<i64>, ImmLeaf<i64, [{
1181 return (((uint32_t)Imm) < 32);
1182}]> {
1183 let ParserMatchClass = matcher;
1184}
1185
1186def tbz_imm0_31_diag : tbz_imm0_31<Imm0_31Operand>;
1187def tbz_imm0_31_nodiag : tbz_imm0_31<TBZImm0_31Operand>;
1188
1189def tbz_imm32_63 : Operand<i64>, ImmLeaf<i64, [{
1190 return (((uint32_t)Imm) > 31) && (((uint32_t)Imm) < 64);
1191}]> {
1192 let ParserMatchClass = TBZImm32_63Operand;
1193}
1194
1195class BaseTestBranch<RegisterClass regtype, Operand immtype,
1196 bit op, string asm, SDNode node>
1197 : I<(outs), (ins regtype:$Rt, immtype:$bit_off, am_tbrcond:$target),
1198 asm, "\t$Rt, $bit_off, $target", "",
1199 [(node regtype:$Rt, immtype:$bit_off, bb:$target)]>,
1200 Sched<[WriteBr]> {
1201 let isBranch = 1;
1202 let isTerminator = 1;
1203
1204 bits<5> Rt;
1205 bits<6> bit_off;
1206 bits<14> target;
1207
1208 let Inst{30-25} = 0b011011;
1209 let Inst{24} = op;
1210 let Inst{23-19} = bit_off{4-0};
1211 let Inst{18-5} = target;
1212 let Inst{4-0} = Rt;
1213
1214 let DecoderMethod = "DecodeTestAndBranch";
1215}
1216
1217multiclass TestBranch<bit op, string asm, SDNode node> {
1218 def W : BaseTestBranch<GPR32, tbz_imm0_31_diag, op, asm, node> {
1219 let Inst{31} = 0;
1220 }
1221
1222 def X : BaseTestBranch<GPR64, tbz_imm32_63, op, asm, node> {
1223 let Inst{31} = 1;
1224 }
1225
1226 // Alias X-reg with 0-31 imm to W-Reg.
1227 def : InstAlias<asm # "\t$Rd, $imm, $target",
1228 (!cast<Instruction>(NAME#"W") GPR32as64:$Rd,
1229 tbz_imm0_31_nodiag:$imm, am_tbrcond:$target), 0>;
1230 def : Pat<(node GPR64:$Rn, tbz_imm0_31_diag:$imm, bb:$target),
1231 (!cast<Instruction>(NAME#"W") (EXTRACT_SUBREG GPR64:$Rn, sub_32),
1232 tbz_imm0_31_diag:$imm, bb:$target)>;
1233}
1234
1235//---
1236// Unconditional branch (immediate) instructions.
1237//---
1238def BranchTarget26Operand : AsmOperandClass {
1239 let Name = "BranchTarget26";
1240 let DiagnosticType = "InvalidLabel";
1241}
1242def am_b_target : Operand<OtherVT> {
1243 let EncoderMethod = "getBranchTargetOpValue";
1244 let PrintMethod = "printAlignedLabel";
1245 let ParserMatchClass = BranchTarget26Operand;
1246}
1247def am_bl_target : Operand<i64> {
1248 let EncoderMethod = "getBranchTargetOpValue";
1249 let PrintMethod = "printAlignedLabel";
1250 let ParserMatchClass = BranchTarget26Operand;
1251}
1252
1253class BImm<bit op, dag iops, string asm, list<dag> pattern>
1254 : I<(outs), iops, asm, "\t$addr", "", pattern>, Sched<[WriteBr]> {
1255 bits<26> addr;
1256 let Inst{31} = op;
1257 let Inst{30-26} = 0b00101;
1258 let Inst{25-0} = addr;
1259
1260 let DecoderMethod = "DecodeUnconditionalBranch";
1261}
1262
1263class BranchImm<bit op, string asm, list<dag> pattern>
1264 : BImm<op, (ins am_b_target:$addr), asm, pattern>;
1265class CallImm<bit op, string asm, list<dag> pattern>
1266 : BImm<op, (ins am_bl_target:$addr), asm, pattern>;
1267
1268//---
1269// Basic one-operand data processing instructions.
1270//---
1271
1272let mayLoad = 0, mayStore = 0, hasSideEffects = 0 in
1273class BaseOneOperandData<bits<3> opc, RegisterClass regtype, string asm,
1274 SDPatternOperator node>
1275 : I<(outs regtype:$Rd), (ins regtype:$Rn), asm, "\t$Rd, $Rn", "",
1276 [(set regtype:$Rd, (node regtype:$Rn))]>,
1277 Sched<[WriteI, ReadI]> {
1278 bits<5> Rd;
1279 bits<5> Rn;
1280
1281 let Inst{30-13} = 0b101101011000000000;
1282 let Inst{12-10} = opc;
1283 let Inst{9-5} = Rn;
1284 let Inst{4-0} = Rd;
1285}
1286
1287let mayLoad = 0, mayStore = 0, hasSideEffects = 0 in
1288multiclass OneOperandData<bits<3> opc, string asm,
1289 SDPatternOperator node = null_frag> {
1290 def Wr : BaseOneOperandData<opc, GPR32, asm, node> {
1291 let Inst{31} = 0;
1292 }
1293
1294 def Xr : BaseOneOperandData<opc, GPR64, asm, node> {
1295 let Inst{31} = 1;
1296 }
1297}
1298
1299class OneWRegData<bits<3> opc, string asm, SDPatternOperator node>
1300 : BaseOneOperandData<opc, GPR32, asm, node> {
1301 let Inst{31} = 0;
1302}
1303
1304class OneXRegData<bits<3> opc, string asm, SDPatternOperator node>
1305 : BaseOneOperandData<opc, GPR64, asm, node> {
1306 let Inst{31} = 1;
1307}
1308
1309//---
1310// Basic two-operand data processing instructions.
1311//---
1312class BaseBaseAddSubCarry<bit isSub, RegisterClass regtype, string asm,
1313 list<dag> pattern>
1314 : I<(outs regtype:$Rd), (ins regtype:$Rn, regtype:$Rm),
1315 asm, "\t$Rd, $Rn, $Rm", "", pattern>,
1316 Sched<[WriteI, ReadI, ReadI]> {
1317 let Uses = [NZCV];
1318 bits<5> Rd;
1319 bits<5> Rn;
1320 bits<5> Rm;
1321 let Inst{30} = isSub;
1322 let Inst{28-21} = 0b11010000;
1323 let Inst{20-16} = Rm;
1324 let Inst{15-10} = 0;
1325 let Inst{9-5} = Rn;
1326 let Inst{4-0} = Rd;
1327}
1328
1329class BaseAddSubCarry<bit isSub, RegisterClass regtype, string asm,
1330 SDNode OpNode>
1331 : BaseBaseAddSubCarry<isSub, regtype, asm,
1332 [(set regtype:$Rd, (OpNode regtype:$Rn, regtype:$Rm, NZCV))]>;
1333
1334class BaseAddSubCarrySetFlags<bit isSub, RegisterClass regtype, string asm,
1335 SDNode OpNode>
1336 : BaseBaseAddSubCarry<isSub, regtype, asm,
1337 [(set regtype:$Rd, (OpNode regtype:$Rn, regtype:$Rm, NZCV)),
1338 (implicit NZCV)]> {
1339 let Defs = [NZCV];
1340}
1341
1342multiclass AddSubCarry<bit isSub, string asm, string asm_setflags,
1343 SDNode OpNode, SDNode OpNode_setflags> {
1344 def Wr : BaseAddSubCarry<isSub, GPR32, asm, OpNode> {
1345 let Inst{31} = 0;
1346 let Inst{29} = 0;
1347 }
1348 def Xr : BaseAddSubCarry<isSub, GPR64, asm, OpNode> {
1349 let Inst{31} = 1;
1350 let Inst{29} = 0;
1351 }
1352
1353 // Sets flags.
1354 def SWr : BaseAddSubCarrySetFlags<isSub, GPR32, asm_setflags,
1355 OpNode_setflags> {
1356 let Inst{31} = 0;
1357 let Inst{29} = 1;
1358 }
1359 def SXr : BaseAddSubCarrySetFlags<isSub, GPR64, asm_setflags,
1360 OpNode_setflags> {
1361 let Inst{31} = 1;
1362 let Inst{29} = 1;
1363 }
1364}
1365
1366class BaseTwoOperand<bits<4> opc, RegisterClass regtype, string asm,
1367 SDPatternOperator OpNode>
1368 : I<(outs regtype:$Rd), (ins regtype:$Rn, regtype:$Rm),
1369 asm, "\t$Rd, $Rn, $Rm", "",
1370 [(set regtype:$Rd, (OpNode regtype:$Rn, regtype:$Rm))]> {
1371 bits<5> Rd;
1372 bits<5> Rn;
1373 bits<5> Rm;
1374 let Inst{30-21} = 0b0011010110;
1375 let Inst{20-16} = Rm;
1376 let Inst{15-14} = 0b00;
1377 let Inst{13-10} = opc;
1378 let Inst{9-5} = Rn;
1379 let Inst{4-0} = Rd;
1380}
1381
1382class BaseDiv<bit isSigned, RegisterClass regtype, string asm,
1383 SDPatternOperator OpNode>
1384 : BaseTwoOperand<{0,0,1,?}, regtype, asm, OpNode> {
1385 let Inst{10} = isSigned;
1386}
1387
1388multiclass Div<bit isSigned, string asm, SDPatternOperator OpNode> {
1389 def Wr : BaseDiv<isSigned, GPR32, asm, OpNode>,
1390 Sched<[WriteID32, ReadID, ReadID]> {
1391 let Inst{31} = 0;
1392 }
1393 def Xr : BaseDiv<isSigned, GPR64, asm, OpNode>,
1394 Sched<[WriteID64, ReadID, ReadID]> {
1395 let Inst{31} = 1;
1396 }
1397}
1398
1399class BaseShift<bits<2> shift_type, RegisterClass regtype, string asm,
1400 SDPatternOperator OpNode = null_frag>
1401 : BaseTwoOperand<{1,0,?,?}, regtype, asm, OpNode>,
1402 Sched<[WriteIS, ReadI]> {
1403 let Inst{11-10} = shift_type;
1404}
1405
1406multiclass Shift<bits<2> shift_type, string asm, SDNode OpNode> {
1407 def Wr : BaseShift<shift_type, GPR32, asm> {
1408 let Inst{31} = 0;
1409 }
1410
1411 def Xr : BaseShift<shift_type, GPR64, asm, OpNode> {
1412 let Inst{31} = 1;
1413 }
1414
1415 def : Pat<(i32 (OpNode GPR32:$Rn, i64:$Rm)),
1416 (!cast<Instruction>(NAME # "Wr") GPR32:$Rn,
1417 (EXTRACT_SUBREG i64:$Rm, sub_32))>;
1418
1419 def : Pat<(i32 (OpNode GPR32:$Rn, (i64 (zext GPR32:$Rm)))),
1420 (!cast<Instruction>(NAME # "Wr") GPR32:$Rn, GPR32:$Rm)>;
1421
1422 def : Pat<(i32 (OpNode GPR32:$Rn, (i64 (anyext GPR32:$Rm)))),
1423 (!cast<Instruction>(NAME # "Wr") GPR32:$Rn, GPR32:$Rm)>;
1424
1425 def : Pat<(i32 (OpNode GPR32:$Rn, (i64 (sext GPR32:$Rm)))),
1426 (!cast<Instruction>(NAME # "Wr") GPR32:$Rn, GPR32:$Rm)>;
1427}
1428
1429class ShiftAlias<string asm, Instruction inst, RegisterClass regtype>
Ahmed Bougacha63fae0e2015-09-02 18:52:54 +00001430 : InstAlias<asm#"\t$dst, $src1, $src2",
Tim Northover3b0846e2014-05-24 12:50:23 +00001431 (inst regtype:$dst, regtype:$src1, regtype:$src2), 0>;
1432
1433class BaseMulAccum<bit isSub, bits<3> opc, RegisterClass multype,
1434 RegisterClass addtype, string asm,
1435 list<dag> pattern>
1436 : I<(outs addtype:$Rd), (ins multype:$Rn, multype:$Rm, addtype:$Ra),
1437 asm, "\t$Rd, $Rn, $Rm, $Ra", "", pattern> {
1438 bits<5> Rd;
1439 bits<5> Rn;
1440 bits<5> Rm;
1441 bits<5> Ra;
1442 let Inst{30-24} = 0b0011011;
1443 let Inst{23-21} = opc;
1444 let Inst{20-16} = Rm;
1445 let Inst{15} = isSub;
1446 let Inst{14-10} = Ra;
1447 let Inst{9-5} = Rn;
1448 let Inst{4-0} = Rd;
1449}
1450
1451multiclass MulAccum<bit isSub, string asm, SDNode AccNode> {
Gerolf Hoflehner97c383b2014-08-07 21:40:58 +00001452 // MADD/MSUB generation is decided by MachineCombiner.cpp
Tim Northover3b0846e2014-05-24 12:50:23 +00001453 def Wrrr : BaseMulAccum<isSub, 0b000, GPR32, GPR32, asm,
Gerolf Hoflehner97c383b2014-08-07 21:40:58 +00001454 [/*(set GPR32:$Rd, (AccNode GPR32:$Ra, (mul GPR32:$Rn, GPR32:$Rm)))*/]>,
Chad Rosier3fe0c872014-06-09 01:54:00 +00001455 Sched<[WriteIM32, ReadIM, ReadIM, ReadIMA]> {
Tim Northover3b0846e2014-05-24 12:50:23 +00001456 let Inst{31} = 0;
1457 }
1458
1459 def Xrrr : BaseMulAccum<isSub, 0b000, GPR64, GPR64, asm,
Gerolf Hoflehner97c383b2014-08-07 21:40:58 +00001460 [/*(set GPR64:$Rd, (AccNode GPR64:$Ra, (mul GPR64:$Rn, GPR64:$Rm)))*/]>,
Chad Rosier3fe0c872014-06-09 01:54:00 +00001461 Sched<[WriteIM64, ReadIM, ReadIM, ReadIMA]> {
Tim Northover3b0846e2014-05-24 12:50:23 +00001462 let Inst{31} = 1;
1463 }
1464}
1465
1466class WideMulAccum<bit isSub, bits<3> opc, string asm,
1467 SDNode AccNode, SDNode ExtNode>
1468 : BaseMulAccum<isSub, opc, GPR32, GPR64, asm,
1469 [(set GPR64:$Rd, (AccNode GPR64:$Ra,
1470 (mul (ExtNode GPR32:$Rn), (ExtNode GPR32:$Rm))))]>,
Chad Rosier3fe0c872014-06-09 01:54:00 +00001471 Sched<[WriteIM32, ReadIM, ReadIM, ReadIMA]> {
Tim Northover3b0846e2014-05-24 12:50:23 +00001472 let Inst{31} = 1;
1473}
1474
1475class MulHi<bits<3> opc, string asm, SDNode OpNode>
1476 : I<(outs GPR64:$Rd), (ins GPR64:$Rn, GPR64:$Rm),
1477 asm, "\t$Rd, $Rn, $Rm", "",
1478 [(set GPR64:$Rd, (OpNode GPR64:$Rn, GPR64:$Rm))]>,
1479 Sched<[WriteIM64, ReadIM, ReadIM]> {
1480 bits<5> Rd;
1481 bits<5> Rn;
1482 bits<5> Rm;
1483 let Inst{31-24} = 0b10011011;
1484 let Inst{23-21} = opc;
1485 let Inst{20-16} = Rm;
1486 let Inst{15} = 0;
1487 let Inst{9-5} = Rn;
1488 let Inst{4-0} = Rd;
1489
1490 // The Ra field of SMULH and UMULH is unused: it should be assembled as 31
1491 // (i.e. all bits 1) but is ignored by the processor.
1492 let PostEncoderMethod = "fixMulHigh";
1493}
1494
1495class MulAccumWAlias<string asm, Instruction inst>
Ahmed Bougacha63fae0e2015-09-02 18:52:54 +00001496 : InstAlias<asm#"\t$dst, $src1, $src2",
Tim Northover3b0846e2014-05-24 12:50:23 +00001497 (inst GPR32:$dst, GPR32:$src1, GPR32:$src2, WZR)>;
1498class MulAccumXAlias<string asm, Instruction inst>
Ahmed Bougacha63fae0e2015-09-02 18:52:54 +00001499 : InstAlias<asm#"\t$dst, $src1, $src2",
Tim Northover3b0846e2014-05-24 12:50:23 +00001500 (inst GPR64:$dst, GPR64:$src1, GPR64:$src2, XZR)>;
1501class WideMulAccumAlias<string asm, Instruction inst>
Ahmed Bougacha63fae0e2015-09-02 18:52:54 +00001502 : InstAlias<asm#"\t$dst, $src1, $src2",
Tim Northover3b0846e2014-05-24 12:50:23 +00001503 (inst GPR64:$dst, GPR32:$src1, GPR32:$src2, XZR)>;
1504
1505class BaseCRC32<bit sf, bits<2> sz, bit C, RegisterClass StreamReg,
1506 SDPatternOperator OpNode, string asm>
1507 : I<(outs GPR32:$Rd), (ins GPR32:$Rn, StreamReg:$Rm),
1508 asm, "\t$Rd, $Rn, $Rm", "",
1509 [(set GPR32:$Rd, (OpNode GPR32:$Rn, StreamReg:$Rm))]>,
1510 Sched<[WriteISReg, ReadI, ReadISReg]> {
1511 bits<5> Rd;
1512 bits<5> Rn;
1513 bits<5> Rm;
1514
1515 let Inst{31} = sf;
1516 let Inst{30-21} = 0b0011010110;
1517 let Inst{20-16} = Rm;
1518 let Inst{15-13} = 0b010;
1519 let Inst{12} = C;
1520 let Inst{11-10} = sz;
1521 let Inst{9-5} = Rn;
1522 let Inst{4-0} = Rd;
1523 let Predicates = [HasCRC];
1524}
1525
1526//---
1527// Address generation.
1528//---
1529
1530class ADRI<bit page, string asm, Operand adr, list<dag> pattern>
1531 : I<(outs GPR64:$Xd), (ins adr:$label), asm, "\t$Xd, $label", "",
1532 pattern>,
1533 Sched<[WriteI]> {
1534 bits<5> Xd;
1535 bits<21> label;
1536 let Inst{31} = page;
1537 let Inst{30-29} = label{1-0};
1538 let Inst{28-24} = 0b10000;
1539 let Inst{23-5} = label{20-2};
1540 let Inst{4-0} = Xd;
1541
1542 let DecoderMethod = "DecodeAdrInstruction";
1543}
1544
1545//---
1546// Move immediate.
1547//---
1548
1549def movimm32_imm : Operand<i32> {
1550 let ParserMatchClass = Imm0_65535Operand;
1551 let EncoderMethod = "getMoveWideImmOpValue";
1552 let PrintMethod = "printHexImm";
1553}
1554def movimm32_shift : Operand<i32> {
1555 let PrintMethod = "printShifter";
1556 let ParserMatchClass = MovImm32ShifterOperand;
1557}
1558def movimm64_shift : Operand<i32> {
1559 let PrintMethod = "printShifter";
1560 let ParserMatchClass = MovImm64ShifterOperand;
1561}
1562
1563let mayLoad = 0, mayStore = 0, hasSideEffects = 0 in
1564class BaseMoveImmediate<bits<2> opc, RegisterClass regtype, Operand shifter,
1565 string asm>
1566 : I<(outs regtype:$Rd), (ins movimm32_imm:$imm, shifter:$shift),
1567 asm, "\t$Rd, $imm$shift", "", []>,
1568 Sched<[WriteImm]> {
1569 bits<5> Rd;
1570 bits<16> imm;
1571 bits<6> shift;
1572 let Inst{30-29} = opc;
1573 let Inst{28-23} = 0b100101;
1574 let Inst{22-21} = shift{5-4};
1575 let Inst{20-5} = imm;
1576 let Inst{4-0} = Rd;
1577
1578 let DecoderMethod = "DecodeMoveImmInstruction";
1579}
1580
1581multiclass MoveImmediate<bits<2> opc, string asm> {
1582 def Wi : BaseMoveImmediate<opc, GPR32, movimm32_shift, asm> {
1583 let Inst{31} = 0;
1584 }
1585
1586 def Xi : BaseMoveImmediate<opc, GPR64, movimm64_shift, asm> {
1587 let Inst{31} = 1;
1588 }
1589}
1590
1591let mayLoad = 0, mayStore = 0, hasSideEffects = 0 in
1592class BaseInsertImmediate<bits<2> opc, RegisterClass regtype, Operand shifter,
1593 string asm>
1594 : I<(outs regtype:$Rd),
1595 (ins regtype:$src, movimm32_imm:$imm, shifter:$shift),
1596 asm, "\t$Rd, $imm$shift", "$src = $Rd", []>,
1597 Sched<[WriteI, ReadI]> {
1598 bits<5> Rd;
1599 bits<16> imm;
1600 bits<6> shift;
1601 let Inst{30-29} = opc;
1602 let Inst{28-23} = 0b100101;
1603 let Inst{22-21} = shift{5-4};
1604 let Inst{20-5} = imm;
1605 let Inst{4-0} = Rd;
1606
1607 let DecoderMethod = "DecodeMoveImmInstruction";
1608}
1609
1610multiclass InsertImmediate<bits<2> opc, string asm> {
1611 def Wi : BaseInsertImmediate<opc, GPR32, movimm32_shift, asm> {
1612 let Inst{31} = 0;
1613 }
1614
1615 def Xi : BaseInsertImmediate<opc, GPR64, movimm64_shift, asm> {
1616 let Inst{31} = 1;
1617 }
1618}
1619
1620//---
1621// Add/Subtract
1622//---
1623
1624class BaseAddSubImm<bit isSub, bit setFlags, RegisterClass dstRegtype,
1625 RegisterClass srcRegtype, addsub_shifted_imm immtype,
1626 string asm, SDPatternOperator OpNode>
1627 : I<(outs dstRegtype:$Rd), (ins srcRegtype:$Rn, immtype:$imm),
1628 asm, "\t$Rd, $Rn, $imm", "",
1629 [(set dstRegtype:$Rd, (OpNode srcRegtype:$Rn, immtype:$imm))]>,
1630 Sched<[WriteI, ReadI]> {
1631 bits<5> Rd;
1632 bits<5> Rn;
1633 bits<14> imm;
1634 let Inst{30} = isSub;
1635 let Inst{29} = setFlags;
1636 let Inst{28-24} = 0b10001;
1637 let Inst{23-22} = imm{13-12}; // '00' => lsl #0, '01' => lsl #12
1638 let Inst{21-10} = imm{11-0};
1639 let Inst{9-5} = Rn;
1640 let Inst{4-0} = Rd;
1641 let DecoderMethod = "DecodeBaseAddSubImm";
1642}
1643
1644class BaseAddSubRegPseudo<RegisterClass regtype,
1645 SDPatternOperator OpNode>
1646 : Pseudo<(outs regtype:$Rd), (ins regtype:$Rn, regtype:$Rm),
1647 [(set regtype:$Rd, (OpNode regtype:$Rn, regtype:$Rm))]>,
1648 Sched<[WriteI, ReadI, ReadI]>;
1649
1650class BaseAddSubSReg<bit isSub, bit setFlags, RegisterClass regtype,
1651 arith_shifted_reg shifted_regtype, string asm,
1652 SDPatternOperator OpNode>
1653 : I<(outs regtype:$Rd), (ins regtype:$Rn, shifted_regtype:$Rm),
1654 asm, "\t$Rd, $Rn, $Rm", "",
1655 [(set regtype:$Rd, (OpNode regtype:$Rn, shifted_regtype:$Rm))]>,
1656 Sched<[WriteISReg, ReadI, ReadISReg]> {
1657 // The operands are in order to match the 'addr' MI operands, so we
1658 // don't need an encoder method and by-name matching. Just use the default
1659 // in-order handling. Since we're using by-order, make sure the names
1660 // do not match.
1661 bits<5> dst;
1662 bits<5> src1;
1663 bits<5> src2;
1664 bits<8> shift;
1665 let Inst{30} = isSub;
1666 let Inst{29} = setFlags;
1667 let Inst{28-24} = 0b01011;
1668 let Inst{23-22} = shift{7-6};
1669 let Inst{21} = 0;
1670 let Inst{20-16} = src2;
1671 let Inst{15-10} = shift{5-0};
1672 let Inst{9-5} = src1;
1673 let Inst{4-0} = dst;
1674
1675 let DecoderMethod = "DecodeThreeAddrSRegInstruction";
1676}
1677
1678class BaseAddSubEReg<bit isSub, bit setFlags, RegisterClass dstRegtype,
1679 RegisterClass src1Regtype, Operand src2Regtype,
1680 string asm, SDPatternOperator OpNode>
1681 : I<(outs dstRegtype:$R1),
1682 (ins src1Regtype:$R2, src2Regtype:$R3),
1683 asm, "\t$R1, $R2, $R3", "",
1684 [(set dstRegtype:$R1, (OpNode src1Regtype:$R2, src2Regtype:$R3))]>,
1685 Sched<[WriteIEReg, ReadI, ReadIEReg]> {
1686 bits<5> Rd;
1687 bits<5> Rn;
1688 bits<5> Rm;
1689 bits<6> ext;
1690 let Inst{30} = isSub;
1691 let Inst{29} = setFlags;
1692 let Inst{28-24} = 0b01011;
1693 let Inst{23-21} = 0b001;
1694 let Inst{20-16} = Rm;
1695 let Inst{15-13} = ext{5-3};
1696 let Inst{12-10} = ext{2-0};
1697 let Inst{9-5} = Rn;
1698 let Inst{4-0} = Rd;
1699
1700 let DecoderMethod = "DecodeAddSubERegInstruction";
1701}
1702
1703let mayLoad = 0, mayStore = 0, hasSideEffects = 0 in
1704class BaseAddSubEReg64<bit isSub, bit setFlags, RegisterClass dstRegtype,
1705 RegisterClass src1Regtype, RegisterClass src2Regtype,
1706 Operand ext_op, string asm>
1707 : I<(outs dstRegtype:$Rd),
1708 (ins src1Regtype:$Rn, src2Regtype:$Rm, ext_op:$ext),
1709 asm, "\t$Rd, $Rn, $Rm$ext", "", []>,
1710 Sched<[WriteIEReg, ReadI, ReadIEReg]> {
1711 bits<5> Rd;
1712 bits<5> Rn;
1713 bits<5> Rm;
1714 bits<6> ext;
1715 let Inst{30} = isSub;
1716 let Inst{29} = setFlags;
1717 let Inst{28-24} = 0b01011;
1718 let Inst{23-21} = 0b001;
1719 let Inst{20-16} = Rm;
1720 let Inst{15} = ext{5};
1721 let Inst{12-10} = ext{2-0};
1722 let Inst{9-5} = Rn;
1723 let Inst{4-0} = Rd;
1724
1725 let DecoderMethod = "DecodeAddSubERegInstruction";
1726}
1727
1728// Aliases for register+register add/subtract.
1729class AddSubRegAlias<string asm, Instruction inst, RegisterClass dstRegtype,
1730 RegisterClass src1Regtype, RegisterClass src2Regtype,
1731 int shiftExt>
Ahmed Bougacha63fae0e2015-09-02 18:52:54 +00001732 : InstAlias<asm#"\t$dst, $src1, $src2",
Tim Northover3b0846e2014-05-24 12:50:23 +00001733 (inst dstRegtype:$dst, src1Regtype:$src1, src2Regtype:$src2,
1734 shiftExt)>;
1735
Arnaud A. de Grandmaison650c5202015-07-01 15:05:58 +00001736multiclass AddSub<bit isSub, string mnemonic, string alias,
Tim Northover3b0846e2014-05-24 12:50:23 +00001737 SDPatternOperator OpNode = null_frag> {
Jiangning Liucd296372014-07-29 02:09:26 +00001738 let hasSideEffects = 0, isReMaterializable = 1, isAsCheapAsAMove = 1 in {
Tim Northover3b0846e2014-05-24 12:50:23 +00001739 // Add/Subtract immediate
Quentin Colombeta64723c2015-04-02 18:54:23 +00001740 // Increase the weight of the immediate variant to try to match it before
1741 // the extended register variant.
1742 // We used to match the register variant before the immediate when the
1743 // register argument could be implicitly zero-extended.
Quentin Colombet387a0e72015-03-31 00:31:13 +00001744 let AddedComplexity = 6 in
Tim Northover3b0846e2014-05-24 12:50:23 +00001745 def Wri : BaseAddSubImm<isSub, 0, GPR32sp, GPR32sp, addsub_shifted_imm32,
1746 mnemonic, OpNode> {
1747 let Inst{31} = 0;
1748 }
Quentin Colombet387a0e72015-03-31 00:31:13 +00001749 let AddedComplexity = 6 in
Tim Northover3b0846e2014-05-24 12:50:23 +00001750 def Xri : BaseAddSubImm<isSub, 0, GPR64sp, GPR64sp, addsub_shifted_imm64,
1751 mnemonic, OpNode> {
1752 let Inst{31} = 1;
1753 }
1754
1755 // Add/Subtract register - Only used for CodeGen
1756 def Wrr : BaseAddSubRegPseudo<GPR32, OpNode>;
1757 def Xrr : BaseAddSubRegPseudo<GPR64, OpNode>;
1758
1759 // Add/Subtract shifted register
1760 def Wrs : BaseAddSubSReg<isSub, 0, GPR32, arith_shifted_reg32, mnemonic,
1761 OpNode> {
1762 let Inst{31} = 0;
1763 }
1764 def Xrs : BaseAddSubSReg<isSub, 0, GPR64, arith_shifted_reg64, mnemonic,
1765 OpNode> {
1766 let Inst{31} = 1;
1767 }
1768 }
1769
1770 // Add/Subtract extended register
1771 let AddedComplexity = 1, hasSideEffects = 0 in {
1772 def Wrx : BaseAddSubEReg<isSub, 0, GPR32sp, GPR32sp,
1773 arith_extended_reg32<i32>, mnemonic, OpNode> {
1774 let Inst{31} = 0;
1775 }
1776 def Xrx : BaseAddSubEReg<isSub, 0, GPR64sp, GPR64sp,
1777 arith_extended_reg32to64<i64>, mnemonic, OpNode> {
1778 let Inst{31} = 1;
1779 }
1780 }
1781
1782 def Xrx64 : BaseAddSubEReg64<isSub, 0, GPR64sp, GPR64sp, GPR64,
1783 arith_extendlsl64, mnemonic> {
1784 // UXTX and SXTX only.
1785 let Inst{14-13} = 0b11;
1786 let Inst{31} = 1;
1787 }
1788
Arnaud A. de Grandmaison650c5202015-07-01 15:05:58 +00001789 // add Rd, Rb, -imm -> sub Rd, Rn, imm
Ahmed Bougacha63fae0e2015-09-02 18:52:54 +00001790 def : InstAlias<alias#"\t$Rd, $Rn, $imm",
Arnaud A. de Grandmaison650c5202015-07-01 15:05:58 +00001791 (!cast<Instruction>(NAME # "Wri") GPR32sp:$Rd, GPR32sp:$Rn,
1792 addsub_shifted_imm32_neg:$imm), 0>;
Ahmed Bougacha63fae0e2015-09-02 18:52:54 +00001793 def : InstAlias<alias#"\t$Rd, $Rn, $imm",
Arnaud A. de Grandmaison650c5202015-07-01 15:05:58 +00001794 (!cast<Instruction>(NAME # "Xri") GPR64sp:$Rd, GPR64sp:$Rn,
1795 addsub_shifted_imm64_neg:$imm), 0>;
1796
Tim Northover3b0846e2014-05-24 12:50:23 +00001797 // Register/register aliases with no shift when SP is not used.
1798 def : AddSubRegAlias<mnemonic, !cast<Instruction>(NAME#"Wrs"),
1799 GPR32, GPR32, GPR32, 0>;
1800 def : AddSubRegAlias<mnemonic, !cast<Instruction>(NAME#"Xrs"),
1801 GPR64, GPR64, GPR64, 0>;
1802
1803 // Register/register aliases with no shift when either the destination or
1804 // first source register is SP.
1805 def : AddSubRegAlias<mnemonic, !cast<Instruction>(NAME#"Wrx"),
1806 GPR32sponly, GPR32sp, GPR32, 16>; // UXTW #0
1807 def : AddSubRegAlias<mnemonic, !cast<Instruction>(NAME#"Wrx"),
1808 GPR32sp, GPR32sponly, GPR32, 16>; // UXTW #0
1809 def : AddSubRegAlias<mnemonic,
1810 !cast<Instruction>(NAME#"Xrx64"),
1811 GPR64sponly, GPR64sp, GPR64, 24>; // UXTX #0
1812 def : AddSubRegAlias<mnemonic,
1813 !cast<Instruction>(NAME#"Xrx64"),
1814 GPR64sp, GPR64sponly, GPR64, 24>; // UXTX #0
1815}
1816
Arnaud A. de Grandmaison650c5202015-07-01 15:05:58 +00001817multiclass AddSubS<bit isSub, string mnemonic, SDNode OpNode, string cmp,
1818 string alias, string cmpAlias> {
Tim Northover3b0846e2014-05-24 12:50:23 +00001819 let isCompare = 1, Defs = [NZCV] in {
1820 // Add/Subtract immediate
1821 def Wri : BaseAddSubImm<isSub, 1, GPR32, GPR32sp, addsub_shifted_imm32,
1822 mnemonic, OpNode> {
1823 let Inst{31} = 0;
1824 }
1825 def Xri : BaseAddSubImm<isSub, 1, GPR64, GPR64sp, addsub_shifted_imm64,
1826 mnemonic, OpNode> {
1827 let Inst{31} = 1;
1828 }
1829
1830 // Add/Subtract register
1831 def Wrr : BaseAddSubRegPseudo<GPR32, OpNode>;
1832 def Xrr : BaseAddSubRegPseudo<GPR64, OpNode>;
1833
1834 // Add/Subtract shifted register
1835 def Wrs : BaseAddSubSReg<isSub, 1, GPR32, arith_shifted_reg32, mnemonic,
1836 OpNode> {
1837 let Inst{31} = 0;
1838 }
1839 def Xrs : BaseAddSubSReg<isSub, 1, GPR64, arith_shifted_reg64, mnemonic,
1840 OpNode> {
1841 let Inst{31} = 1;
1842 }
1843
1844 // Add/Subtract extended register
1845 let AddedComplexity = 1 in {
1846 def Wrx : BaseAddSubEReg<isSub, 1, GPR32, GPR32sp,
1847 arith_extended_reg32<i32>, mnemonic, OpNode> {
1848 let Inst{31} = 0;
1849 }
1850 def Xrx : BaseAddSubEReg<isSub, 1, GPR64, GPR64sp,
1851 arith_extended_reg32<i64>, mnemonic, OpNode> {
1852 let Inst{31} = 1;
1853 }
1854 }
1855
1856 def Xrx64 : BaseAddSubEReg64<isSub, 1, GPR64, GPR64sp, GPR64,
1857 arith_extendlsl64, mnemonic> {
1858 // UXTX and SXTX only.
1859 let Inst{14-13} = 0b11;
1860 let Inst{31} = 1;
1861 }
1862 } // Defs = [NZCV]
1863
Arnaud A. de Grandmaison650c5202015-07-01 15:05:58 +00001864 // Support negative immediates, e.g. adds Rd, Rn, -imm -> subs Rd, Rn, imm
Ahmed Bougacha63fae0e2015-09-02 18:52:54 +00001865 def : InstAlias<alias#"\t$Rd, $Rn, $imm",
Arnaud A. de Grandmaison650c5202015-07-01 15:05:58 +00001866 (!cast<Instruction>(NAME # "Wri") GPR32:$Rd, GPR32sp:$Rn,
1867 addsub_shifted_imm32_neg:$imm), 0>;
Ahmed Bougacha63fae0e2015-09-02 18:52:54 +00001868 def : InstAlias<alias#"\t$Rd, $Rn, $imm",
Arnaud A. de Grandmaison650c5202015-07-01 15:05:58 +00001869 (!cast<Instruction>(NAME # "Xri") GPR64:$Rd, GPR64sp:$Rn,
1870 addsub_shifted_imm64_neg:$imm), 0>;
1871
Tim Northover3b0846e2014-05-24 12:50:23 +00001872 // Compare aliases
Ahmed Bougacha63fae0e2015-09-02 18:52:54 +00001873 def : InstAlias<cmp#"\t$src, $imm", (!cast<Instruction>(NAME#"Wri")
Tim Northover3b0846e2014-05-24 12:50:23 +00001874 WZR, GPR32sp:$src, addsub_shifted_imm32:$imm), 5>;
Ahmed Bougacha63fae0e2015-09-02 18:52:54 +00001875 def : InstAlias<cmp#"\t$src, $imm", (!cast<Instruction>(NAME#"Xri")
Tim Northover3b0846e2014-05-24 12:50:23 +00001876 XZR, GPR64sp:$src, addsub_shifted_imm64:$imm), 5>;
Ahmed Bougacha63fae0e2015-09-02 18:52:54 +00001877 def : InstAlias<cmp#"\t$src1, $src2$sh", (!cast<Instruction>(NAME#"Wrx")
Tim Northover3b0846e2014-05-24 12:50:23 +00001878 WZR, GPR32sp:$src1, GPR32:$src2, arith_extend:$sh), 4>;
Ahmed Bougacha63fae0e2015-09-02 18:52:54 +00001879 def : InstAlias<cmp#"\t$src1, $src2$sh", (!cast<Instruction>(NAME#"Xrx")
Tim Northover3b0846e2014-05-24 12:50:23 +00001880 XZR, GPR64sp:$src1, GPR32:$src2, arith_extend:$sh), 4>;
Ahmed Bougacha63fae0e2015-09-02 18:52:54 +00001881 def : InstAlias<cmp#"\t$src1, $src2$sh", (!cast<Instruction>(NAME#"Xrx64")
Tim Northover3b0846e2014-05-24 12:50:23 +00001882 XZR, GPR64sp:$src1, GPR64:$src2, arith_extendlsl64:$sh), 4>;
Ahmed Bougacha63fae0e2015-09-02 18:52:54 +00001883 def : InstAlias<cmp#"\t$src1, $src2$sh", (!cast<Instruction>(NAME#"Wrs")
Tim Northover3b0846e2014-05-24 12:50:23 +00001884 WZR, GPR32:$src1, GPR32:$src2, arith_shift32:$sh), 4>;
Ahmed Bougacha63fae0e2015-09-02 18:52:54 +00001885 def : InstAlias<cmp#"\t$src1, $src2$sh", (!cast<Instruction>(NAME#"Xrs")
Tim Northover3b0846e2014-05-24 12:50:23 +00001886 XZR, GPR64:$src1, GPR64:$src2, arith_shift64:$sh), 4>;
1887
Arnaud A. de Grandmaison650c5202015-07-01 15:05:58 +00001888 // Support negative immediates, e.g. cmp Rn, -imm -> cmn Rn, imm
Ahmed Bougacha63fae0e2015-09-02 18:52:54 +00001889 def : InstAlias<cmpAlias#"\t$src, $imm", (!cast<Instruction>(NAME#"Wri")
Arnaud A. de Grandmaison650c5202015-07-01 15:05:58 +00001890 WZR, GPR32sp:$src, addsub_shifted_imm32_neg:$imm), 0>;
Ahmed Bougacha63fae0e2015-09-02 18:52:54 +00001891 def : InstAlias<cmpAlias#"\t$src, $imm", (!cast<Instruction>(NAME#"Xri")
Arnaud A. de Grandmaison650c5202015-07-01 15:05:58 +00001892 XZR, GPR64sp:$src, addsub_shifted_imm64_neg:$imm), 0>;
1893
Tim Northover3b0846e2014-05-24 12:50:23 +00001894 // Compare shorthands
Ahmed Bougacha63fae0e2015-09-02 18:52:54 +00001895 def : InstAlias<cmp#"\t$src1, $src2", (!cast<Instruction>(NAME#"Wrs")
Tim Northover3b0846e2014-05-24 12:50:23 +00001896 WZR, GPR32:$src1, GPR32:$src2, 0), 5>;
Ahmed Bougacha63fae0e2015-09-02 18:52:54 +00001897 def : InstAlias<cmp#"\t$src1, $src2", (!cast<Instruction>(NAME#"Xrs")
Tim Northover3b0846e2014-05-24 12:50:23 +00001898 XZR, GPR64:$src1, GPR64:$src2, 0), 5>;
Ahmed Bougacha63fae0e2015-09-02 18:52:54 +00001899 def : InstAlias<cmp#"\t$src1, $src2", (!cast<Instruction>(NAME#"Wrx")
Artyom Skrobov82ae94f2014-06-09 11:10:14 +00001900 WZR, GPR32sponly:$src1, GPR32:$src2, 16), 5>;
Ahmed Bougacha63fae0e2015-09-02 18:52:54 +00001901 def : InstAlias<cmp#"\t$src1, $src2", (!cast<Instruction>(NAME#"Xrx64")
Artyom Skrobov82ae94f2014-06-09 11:10:14 +00001902 XZR, GPR64sponly:$src1, GPR64:$src2, 24), 5>;
Tim Northover3b0846e2014-05-24 12:50:23 +00001903
1904 // Register/register aliases with no shift when SP is not used.
1905 def : AddSubRegAlias<mnemonic, !cast<Instruction>(NAME#"Wrs"),
1906 GPR32, GPR32, GPR32, 0>;
1907 def : AddSubRegAlias<mnemonic, !cast<Instruction>(NAME#"Xrs"),
1908 GPR64, GPR64, GPR64, 0>;
1909
1910 // Register/register aliases with no shift when the first source register
1911 // is SP.
1912 def : AddSubRegAlias<mnemonic, !cast<Instruction>(NAME#"Wrx"),
1913 GPR32, GPR32sponly, GPR32, 16>; // UXTW #0
1914 def : AddSubRegAlias<mnemonic,
1915 !cast<Instruction>(NAME#"Xrx64"),
1916 GPR64, GPR64sponly, GPR64, 24>; // UXTX #0
1917}
1918
1919//---
1920// Extract
1921//---
1922def SDTA64EXTR : SDTypeProfile<1, 3, [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
1923 SDTCisPtrTy<3>]>;
1924def AArch64Extr : SDNode<"AArch64ISD::EXTR", SDTA64EXTR>;
1925
1926class BaseExtractImm<RegisterClass regtype, Operand imm_type, string asm,
1927 list<dag> patterns>
1928 : I<(outs regtype:$Rd), (ins regtype:$Rn, regtype:$Rm, imm_type:$imm),
1929 asm, "\t$Rd, $Rn, $Rm, $imm", "", patterns>,
1930 Sched<[WriteExtr, ReadExtrHi]> {
1931 bits<5> Rd;
1932 bits<5> Rn;
1933 bits<5> Rm;
1934 bits<6> imm;
1935
1936 let Inst{30-23} = 0b00100111;
1937 let Inst{21} = 0;
1938 let Inst{20-16} = Rm;
1939 let Inst{15-10} = imm;
1940 let Inst{9-5} = Rn;
1941 let Inst{4-0} = Rd;
1942}
1943
1944multiclass ExtractImm<string asm> {
1945 def Wrri : BaseExtractImm<GPR32, imm0_31, asm,
1946 [(set GPR32:$Rd,
1947 (AArch64Extr GPR32:$Rn, GPR32:$Rm, imm0_31:$imm))]> {
1948 let Inst{31} = 0;
1949 let Inst{22} = 0;
1950 // imm<5> must be zero.
1951 let imm{5} = 0;
1952 }
1953 def Xrri : BaseExtractImm<GPR64, imm0_63, asm,
1954 [(set GPR64:$Rd,
1955 (AArch64Extr GPR64:$Rn, GPR64:$Rm, imm0_63:$imm))]> {
1956
1957 let Inst{31} = 1;
1958 let Inst{22} = 1;
1959 }
1960}
1961
1962//---
1963// Bitfield
1964//---
1965
1966let mayLoad = 0, mayStore = 0, hasSideEffects = 0 in
1967class BaseBitfieldImm<bits<2> opc,
1968 RegisterClass regtype, Operand imm_type, string asm>
1969 : I<(outs regtype:$Rd), (ins regtype:$Rn, imm_type:$immr, imm_type:$imms),
1970 asm, "\t$Rd, $Rn, $immr, $imms", "", []>,
1971 Sched<[WriteIS, ReadI]> {
1972 bits<5> Rd;
1973 bits<5> Rn;
1974 bits<6> immr;
1975 bits<6> imms;
1976
1977 let Inst{30-29} = opc;
1978 let Inst{28-23} = 0b100110;
1979 let Inst{21-16} = immr;
1980 let Inst{15-10} = imms;
1981 let Inst{9-5} = Rn;
1982 let Inst{4-0} = Rd;
1983}
1984
1985multiclass BitfieldImm<bits<2> opc, string asm> {
1986 def Wri : BaseBitfieldImm<opc, GPR32, imm0_31, asm> {
1987 let Inst{31} = 0;
1988 let Inst{22} = 0;
1989 // imms<5> and immr<5> must be zero, else ReservedValue().
1990 let Inst{21} = 0;
1991 let Inst{15} = 0;
1992 }
1993 def Xri : BaseBitfieldImm<opc, GPR64, imm0_63, asm> {
1994 let Inst{31} = 1;
1995 let Inst{22} = 1;
1996 }
1997}
1998
1999let mayLoad = 0, mayStore = 0, hasSideEffects = 0 in
2000class BaseBitfieldImmWith2RegArgs<bits<2> opc,
2001 RegisterClass regtype, Operand imm_type, string asm>
2002 : I<(outs regtype:$Rd), (ins regtype:$src, regtype:$Rn, imm_type:$immr,
2003 imm_type:$imms),
2004 asm, "\t$Rd, $Rn, $immr, $imms", "$src = $Rd", []>,
2005 Sched<[WriteIS, ReadI]> {
2006 bits<5> Rd;
2007 bits<5> Rn;
2008 bits<6> immr;
2009 bits<6> imms;
2010
2011 let Inst{30-29} = opc;
2012 let Inst{28-23} = 0b100110;
2013 let Inst{21-16} = immr;
2014 let Inst{15-10} = imms;
2015 let Inst{9-5} = Rn;
2016 let Inst{4-0} = Rd;
2017}
2018
2019multiclass BitfieldImmWith2RegArgs<bits<2> opc, string asm> {
2020 def Wri : BaseBitfieldImmWith2RegArgs<opc, GPR32, imm0_31, asm> {
2021 let Inst{31} = 0;
2022 let Inst{22} = 0;
2023 // imms<5> and immr<5> must be zero, else ReservedValue().
2024 let Inst{21} = 0;
2025 let Inst{15} = 0;
2026 }
2027 def Xri : BaseBitfieldImmWith2RegArgs<opc, GPR64, imm0_63, asm> {
2028 let Inst{31} = 1;
2029 let Inst{22} = 1;
2030 }
2031}
2032
2033//---
2034// Logical
2035//---
2036
2037// Logical (immediate)
2038class BaseLogicalImm<bits<2> opc, RegisterClass dregtype,
2039 RegisterClass sregtype, Operand imm_type, string asm,
2040 list<dag> pattern>
2041 : I<(outs dregtype:$Rd), (ins sregtype:$Rn, imm_type:$imm),
2042 asm, "\t$Rd, $Rn, $imm", "", pattern>,
2043 Sched<[WriteI, ReadI]> {
2044 bits<5> Rd;
2045 bits<5> Rn;
2046 bits<13> imm;
2047 let Inst{30-29} = opc;
2048 let Inst{28-23} = 0b100100;
2049 let Inst{22} = imm{12};
2050 let Inst{21-16} = imm{11-6};
2051 let Inst{15-10} = imm{5-0};
2052 let Inst{9-5} = Rn;
2053 let Inst{4-0} = Rd;
2054
2055 let DecoderMethod = "DecodeLogicalImmInstruction";
2056}
2057
2058// Logical (shifted register)
2059class BaseLogicalSReg<bits<2> opc, bit N, RegisterClass regtype,
2060 logical_shifted_reg shifted_regtype, string asm,
2061 list<dag> pattern>
2062 : I<(outs regtype:$Rd), (ins regtype:$Rn, shifted_regtype:$Rm),
2063 asm, "\t$Rd, $Rn, $Rm", "", pattern>,
2064 Sched<[WriteISReg, ReadI, ReadISReg]> {
2065 // The operands are in order to match the 'addr' MI operands, so we
2066 // don't need an encoder method and by-name matching. Just use the default
2067 // in-order handling. Since we're using by-order, make sure the names
2068 // do not match.
2069 bits<5> dst;
2070 bits<5> src1;
2071 bits<5> src2;
2072 bits<8> shift;
2073 let Inst{30-29} = opc;
2074 let Inst{28-24} = 0b01010;
2075 let Inst{23-22} = shift{7-6};
2076 let Inst{21} = N;
2077 let Inst{20-16} = src2;
2078 let Inst{15-10} = shift{5-0};
2079 let Inst{9-5} = src1;
2080 let Inst{4-0} = dst;
2081
2082 let DecoderMethod = "DecodeThreeAddrSRegInstruction";
2083}
2084
2085// Aliases for register+register logical instructions.
2086class LogicalRegAlias<string asm, Instruction inst, RegisterClass regtype>
Ahmed Bougacha63fae0e2015-09-02 18:52:54 +00002087 : InstAlias<asm#"\t$dst, $src1, $src2",
Tim Northover3b0846e2014-05-24 12:50:23 +00002088 (inst regtype:$dst, regtype:$src1, regtype:$src2, 0)>;
2089
Arnaud A. de Grandmaisonf6432312014-07-10 15:12:26 +00002090multiclass LogicalImm<bits<2> opc, string mnemonic, SDNode OpNode,
2091 string Alias> {
Jiangning Liucd296372014-07-29 02:09:26 +00002092 let AddedComplexity = 6, isReMaterializable = 1, isAsCheapAsAMove = 1 in
Tim Northover3b0846e2014-05-24 12:50:23 +00002093 def Wri : BaseLogicalImm<opc, GPR32sp, GPR32, logical_imm32, mnemonic,
2094 [(set GPR32sp:$Rd, (OpNode GPR32:$Rn,
2095 logical_imm32:$imm))]> {
2096 let Inst{31} = 0;
2097 let Inst{22} = 0; // 64-bit version has an additional bit of immediate.
2098 }
Jiangning Liucd296372014-07-29 02:09:26 +00002099 let AddedComplexity = 6, isReMaterializable = 1, isAsCheapAsAMove = 1 in
Tim Northover3b0846e2014-05-24 12:50:23 +00002100 def Xri : BaseLogicalImm<opc, GPR64sp, GPR64, logical_imm64, mnemonic,
2101 [(set GPR64sp:$Rd, (OpNode GPR64:$Rn,
2102 logical_imm64:$imm))]> {
2103 let Inst{31} = 1;
2104 }
Arnaud A. de Grandmaisonf6432312014-07-10 15:12:26 +00002105
Ahmed Bougacha63fae0e2015-09-02 18:52:54 +00002106 def : InstAlias<Alias # "\t$Rd, $Rn, $imm",
Arnaud A. de Grandmaisonf6432312014-07-10 15:12:26 +00002107 (!cast<Instruction>(NAME # "Wri") GPR32sp:$Rd, GPR32:$Rn,
2108 logical_imm32_not:$imm), 0>;
Ahmed Bougacha63fae0e2015-09-02 18:52:54 +00002109 def : InstAlias<Alias # "\t$Rd, $Rn, $imm",
Arnaud A. de Grandmaisonf6432312014-07-10 15:12:26 +00002110 (!cast<Instruction>(NAME # "Xri") GPR64sp:$Rd, GPR64:$Rn,
2111 logical_imm64_not:$imm), 0>;
Tim Northover3b0846e2014-05-24 12:50:23 +00002112}
2113
Arnaud A. de Grandmaisonf6432312014-07-10 15:12:26 +00002114multiclass LogicalImmS<bits<2> opc, string mnemonic, SDNode OpNode,
2115 string Alias> {
Tim Northover3b0846e2014-05-24 12:50:23 +00002116 let isCompare = 1, Defs = [NZCV] in {
2117 def Wri : BaseLogicalImm<opc, GPR32, GPR32, logical_imm32, mnemonic,
2118 [(set GPR32:$Rd, (OpNode GPR32:$Rn, logical_imm32:$imm))]> {
2119 let Inst{31} = 0;
2120 let Inst{22} = 0; // 64-bit version has an additional bit of immediate.
2121 }
2122 def Xri : BaseLogicalImm<opc, GPR64, GPR64, logical_imm64, mnemonic,
2123 [(set GPR64:$Rd, (OpNode GPR64:$Rn, logical_imm64:$imm))]> {
2124 let Inst{31} = 1;
2125 }
2126 } // end Defs = [NZCV]
Arnaud A. de Grandmaisonf6432312014-07-10 15:12:26 +00002127
Ahmed Bougacha63fae0e2015-09-02 18:52:54 +00002128 def : InstAlias<Alias # "\t$Rd, $Rn, $imm",
Arnaud A. de Grandmaisonf6432312014-07-10 15:12:26 +00002129 (!cast<Instruction>(NAME # "Wri") GPR32:$Rd, GPR32:$Rn,
2130 logical_imm32_not:$imm), 0>;
Ahmed Bougacha63fae0e2015-09-02 18:52:54 +00002131 def : InstAlias<Alias # "\t$Rd, $Rn, $imm",
Arnaud A. de Grandmaisonf6432312014-07-10 15:12:26 +00002132 (!cast<Instruction>(NAME # "Xri") GPR64:$Rd, GPR64:$Rn,
2133 logical_imm64_not:$imm), 0>;
Tim Northover3b0846e2014-05-24 12:50:23 +00002134}
2135
2136class BaseLogicalRegPseudo<RegisterClass regtype, SDPatternOperator OpNode>
2137 : Pseudo<(outs regtype:$Rd), (ins regtype:$Rn, regtype:$Rm),
2138 [(set regtype:$Rd, (OpNode regtype:$Rn, regtype:$Rm))]>,
2139 Sched<[WriteI, ReadI, ReadI]>;
2140
2141// Split from LogicalImm as not all instructions have both.
2142multiclass LogicalReg<bits<2> opc, bit N, string mnemonic,
2143 SDPatternOperator OpNode> {
Jiangning Liucd296372014-07-29 02:09:26 +00002144 let isReMaterializable = 1, isAsCheapAsAMove = 1 in {
Tim Northover3b0846e2014-05-24 12:50:23 +00002145 def Wrr : BaseLogicalRegPseudo<GPR32, OpNode>;
2146 def Xrr : BaseLogicalRegPseudo<GPR64, OpNode>;
Jiangning Liucd296372014-07-29 02:09:26 +00002147 }
Tim Northover3b0846e2014-05-24 12:50:23 +00002148
2149 def Wrs : BaseLogicalSReg<opc, N, GPR32, logical_shifted_reg32, mnemonic,
2150 [(set GPR32:$Rd, (OpNode GPR32:$Rn,
2151 logical_shifted_reg32:$Rm))]> {
2152 let Inst{31} = 0;
2153 }
2154 def Xrs : BaseLogicalSReg<opc, N, GPR64, logical_shifted_reg64, mnemonic,
2155 [(set GPR64:$Rd, (OpNode GPR64:$Rn,
2156 logical_shifted_reg64:$Rm))]> {
2157 let Inst{31} = 1;
2158 }
2159
2160 def : LogicalRegAlias<mnemonic,
2161 !cast<Instruction>(NAME#"Wrs"), GPR32>;
2162 def : LogicalRegAlias<mnemonic,
2163 !cast<Instruction>(NAME#"Xrs"), GPR64>;
2164}
2165
2166// Split from LogicalReg to allow setting NZCV Defs
2167multiclass LogicalRegS<bits<2> opc, bit N, string mnemonic,
2168 SDPatternOperator OpNode = null_frag> {
2169 let Defs = [NZCV], mayLoad = 0, mayStore = 0, hasSideEffects = 0 in {
2170 def Wrr : BaseLogicalRegPseudo<GPR32, OpNode>;
2171 def Xrr : BaseLogicalRegPseudo<GPR64, OpNode>;
2172
2173 def Wrs : BaseLogicalSReg<opc, N, GPR32, logical_shifted_reg32, mnemonic,
2174 [(set GPR32:$Rd, (OpNode GPR32:$Rn, logical_shifted_reg32:$Rm))]> {
2175 let Inst{31} = 0;
2176 }
2177 def Xrs : BaseLogicalSReg<opc, N, GPR64, logical_shifted_reg64, mnemonic,
2178 [(set GPR64:$Rd, (OpNode GPR64:$Rn, logical_shifted_reg64:$Rm))]> {
2179 let Inst{31} = 1;
2180 }
2181 } // Defs = [NZCV]
2182
2183 def : LogicalRegAlias<mnemonic,
2184 !cast<Instruction>(NAME#"Wrs"), GPR32>;
2185 def : LogicalRegAlias<mnemonic,
2186 !cast<Instruction>(NAME#"Xrs"), GPR64>;
2187}
2188
2189//---
2190// Conditionally set flags
2191//---
2192
2193let mayLoad = 0, mayStore = 0, hasSideEffects = 0 in
Matthias Braunaf7d7702015-07-16 20:02:37 +00002194class BaseCondComparisonImm<bit op, RegisterClass regtype, ImmLeaf immtype,
2195 string mnemonic, SDNode OpNode>
2196 : I<(outs), (ins regtype:$Rn, immtype:$imm, imm32_0_15:$nzcv, ccode:$cond),
2197 mnemonic, "\t$Rn, $imm, $nzcv, $cond", "",
2198 [(set NZCV, (OpNode regtype:$Rn, immtype:$imm, (i32 imm:$nzcv),
2199 (i32 imm:$cond), NZCV))]>,
Tim Northover3b0846e2014-05-24 12:50:23 +00002200 Sched<[WriteI, ReadI]> {
2201 let Uses = [NZCV];
2202 let Defs = [NZCV];
2203
2204 bits<5> Rn;
2205 bits<5> imm;
2206 bits<4> nzcv;
2207 bits<4> cond;
2208
2209 let Inst{30} = op;
2210 let Inst{29-21} = 0b111010010;
2211 let Inst{20-16} = imm;
2212 let Inst{15-12} = cond;
2213 let Inst{11-10} = 0b10;
2214 let Inst{9-5} = Rn;
2215 let Inst{4} = 0b0;
2216 let Inst{3-0} = nzcv;
2217}
2218
Tim Northover3b0846e2014-05-24 12:50:23 +00002219let mayLoad = 0, mayStore = 0, hasSideEffects = 0 in
Matthias Braunaf7d7702015-07-16 20:02:37 +00002220class BaseCondComparisonReg<bit op, RegisterClass regtype, string mnemonic,
2221 SDNode OpNode>
2222 : I<(outs), (ins regtype:$Rn, regtype:$Rm, imm32_0_15:$nzcv, ccode:$cond),
2223 mnemonic, "\t$Rn, $Rm, $nzcv, $cond", "",
2224 [(set NZCV, (OpNode regtype:$Rn, regtype:$Rm, (i32 imm:$nzcv),
2225 (i32 imm:$cond), NZCV))]>,
Tim Northover3b0846e2014-05-24 12:50:23 +00002226 Sched<[WriteI, ReadI, ReadI]> {
2227 let Uses = [NZCV];
2228 let Defs = [NZCV];
2229
2230 bits<5> Rn;
2231 bits<5> Rm;
2232 bits<4> nzcv;
2233 bits<4> cond;
2234
2235 let Inst{30} = op;
2236 let Inst{29-21} = 0b111010010;
2237 let Inst{20-16} = Rm;
2238 let Inst{15-12} = cond;
2239 let Inst{11-10} = 0b00;
2240 let Inst{9-5} = Rn;
2241 let Inst{4} = 0b0;
2242 let Inst{3-0} = nzcv;
2243}
2244
Matthias Braunaf7d7702015-07-16 20:02:37 +00002245multiclass CondComparison<bit op, string mnemonic, SDNode OpNode> {
2246 // immediate operand variants
2247 def Wi : BaseCondComparisonImm<op, GPR32, imm32_0_31, mnemonic, OpNode> {
Tim Northover3b0846e2014-05-24 12:50:23 +00002248 let Inst{31} = 0;
2249 }
Matthias Braunaf7d7702015-07-16 20:02:37 +00002250 def Xi : BaseCondComparisonImm<op, GPR64, imm0_31, mnemonic, OpNode> {
2251 let Inst{31} = 1;
2252 }
2253 // register operand variants
2254 def Wr : BaseCondComparisonReg<op, GPR32, mnemonic, OpNode> {
2255 let Inst{31} = 0;
2256 }
2257 def Xr : BaseCondComparisonReg<op, GPR64, mnemonic, OpNode> {
Tim Northover3b0846e2014-05-24 12:50:23 +00002258 let Inst{31} = 1;
2259 }
2260}
2261
2262//---
2263// Conditional select
2264//---
2265
2266class BaseCondSelect<bit op, bits<2> op2, RegisterClass regtype, string asm>
2267 : I<(outs regtype:$Rd), (ins regtype:$Rn, regtype:$Rm, ccode:$cond),
2268 asm, "\t$Rd, $Rn, $Rm, $cond", "",
2269 [(set regtype:$Rd,
2270 (AArch64csel regtype:$Rn, regtype:$Rm, (i32 imm:$cond), NZCV))]>,
2271 Sched<[WriteI, ReadI, ReadI]> {
2272 let Uses = [NZCV];
2273
2274 bits<5> Rd;
2275 bits<5> Rn;
2276 bits<5> Rm;
2277 bits<4> cond;
2278
2279 let Inst{30} = op;
2280 let Inst{29-21} = 0b011010100;
2281 let Inst{20-16} = Rm;
2282 let Inst{15-12} = cond;
2283 let Inst{11-10} = op2;
2284 let Inst{9-5} = Rn;
2285 let Inst{4-0} = Rd;
2286}
2287
2288multiclass CondSelect<bit op, bits<2> op2, string asm> {
2289 def Wr : BaseCondSelect<op, op2, GPR32, asm> {
2290 let Inst{31} = 0;
2291 }
2292 def Xr : BaseCondSelect<op, op2, GPR64, asm> {
2293 let Inst{31} = 1;
2294 }
2295}
2296
2297class BaseCondSelectOp<bit op, bits<2> op2, RegisterClass regtype, string asm,
2298 PatFrag frag>
2299 : I<(outs regtype:$Rd), (ins regtype:$Rn, regtype:$Rm, ccode:$cond),
2300 asm, "\t$Rd, $Rn, $Rm, $cond", "",
2301 [(set regtype:$Rd,
2302 (AArch64csel regtype:$Rn, (frag regtype:$Rm),
2303 (i32 imm:$cond), NZCV))]>,
2304 Sched<[WriteI, ReadI, ReadI]> {
2305 let Uses = [NZCV];
2306
2307 bits<5> Rd;
2308 bits<5> Rn;
2309 bits<5> Rm;
2310 bits<4> cond;
2311
2312 let Inst{30} = op;
2313 let Inst{29-21} = 0b011010100;
2314 let Inst{20-16} = Rm;
2315 let Inst{15-12} = cond;
2316 let Inst{11-10} = op2;
2317 let Inst{9-5} = Rn;
2318 let Inst{4-0} = Rd;
2319}
2320
2321def inv_cond_XFORM : SDNodeXForm<imm, [{
2322 AArch64CC::CondCode CC = static_cast<AArch64CC::CondCode>(N->getZExtValue());
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002323 return CurDAG->getTargetConstant(AArch64CC::getInvertedCondCode(CC), SDLoc(N),
2324 MVT::i32);
Tim Northover3b0846e2014-05-24 12:50:23 +00002325}]>;
2326
2327multiclass CondSelectOp<bit op, bits<2> op2, string asm, PatFrag frag> {
2328 def Wr : BaseCondSelectOp<op, op2, GPR32, asm, frag> {
2329 let Inst{31} = 0;
2330 }
2331 def Xr : BaseCondSelectOp<op, op2, GPR64, asm, frag> {
2332 let Inst{31} = 1;
2333 }
2334
2335 def : Pat<(AArch64csel (frag GPR32:$Rm), GPR32:$Rn, (i32 imm:$cond), NZCV),
2336 (!cast<Instruction>(NAME # Wr) GPR32:$Rn, GPR32:$Rm,
2337 (inv_cond_XFORM imm:$cond))>;
2338
2339 def : Pat<(AArch64csel (frag GPR64:$Rm), GPR64:$Rn, (i32 imm:$cond), NZCV),
2340 (!cast<Instruction>(NAME # Xr) GPR64:$Rn, GPR64:$Rm,
2341 (inv_cond_XFORM imm:$cond))>;
2342}
2343
2344//---
2345// Special Mask Value
2346//---
2347def maski8_or_more : Operand<i32>,
2348 ImmLeaf<i32, [{ return (Imm & 0xff) == 0xff; }]> {
2349}
2350def maski16_or_more : Operand<i32>,
2351 ImmLeaf<i32, [{ return (Imm & 0xffff) == 0xffff; }]> {
2352}
2353
2354
2355//---
2356// Load/store
2357//---
2358
2359// (unsigned immediate)
2360// Indexed for 8-bit registers. offset is in range [0,4095].
2361def am_indexed8 : ComplexPattern<i64, 2, "SelectAddrModeIndexed8", []>;
2362def am_indexed16 : ComplexPattern<i64, 2, "SelectAddrModeIndexed16", []>;
2363def am_indexed32 : ComplexPattern<i64, 2, "SelectAddrModeIndexed32", []>;
2364def am_indexed64 : ComplexPattern<i64, 2, "SelectAddrModeIndexed64", []>;
2365def am_indexed128 : ComplexPattern<i64, 2, "SelectAddrModeIndexed128", []>;
2366
2367class UImm12OffsetOperand<int Scale> : AsmOperandClass {
2368 let Name = "UImm12Offset" # Scale;
2369 let RenderMethod = "addUImm12OffsetOperands<" # Scale # ">";
2370 let PredicateMethod = "isUImm12Offset<" # Scale # ">";
2371 let DiagnosticType = "InvalidMemoryIndexed" # Scale;
2372}
2373
2374def UImm12OffsetScale1Operand : UImm12OffsetOperand<1>;
2375def UImm12OffsetScale2Operand : UImm12OffsetOperand<2>;
2376def UImm12OffsetScale4Operand : UImm12OffsetOperand<4>;
2377def UImm12OffsetScale8Operand : UImm12OffsetOperand<8>;
2378def UImm12OffsetScale16Operand : UImm12OffsetOperand<16>;
2379
2380class uimm12_scaled<int Scale> : Operand<i64> {
2381 let ParserMatchClass
2382 = !cast<AsmOperandClass>("UImm12OffsetScale" # Scale # "Operand");
2383 let EncoderMethod
2384 = "getLdStUImm12OpValue<AArch64::fixup_aarch64_ldst_imm12_scale" # Scale # ">";
2385 let PrintMethod = "printUImm12Offset<" # Scale # ">";
2386}
2387
2388def uimm12s1 : uimm12_scaled<1>;
2389def uimm12s2 : uimm12_scaled<2>;
2390def uimm12s4 : uimm12_scaled<4>;
2391def uimm12s8 : uimm12_scaled<8>;
2392def uimm12s16 : uimm12_scaled<16>;
2393
2394class BaseLoadStoreUI<bits<2> sz, bit V, bits<2> opc, dag oops, dag iops,
2395 string asm, list<dag> pattern>
2396 : I<oops, iops, asm, "\t$Rt, [$Rn, $offset]", "", pattern> {
2397 bits<5> Rt;
2398
2399 bits<5> Rn;
2400 bits<12> offset;
2401
2402 let Inst{31-30} = sz;
2403 let Inst{29-27} = 0b111;
2404 let Inst{26} = V;
2405 let Inst{25-24} = 0b01;
2406 let Inst{23-22} = opc;
2407 let Inst{21-10} = offset;
2408 let Inst{9-5} = Rn;
2409 let Inst{4-0} = Rt;
2410
2411 let DecoderMethod = "DecodeUnsignedLdStInstruction";
2412}
2413
2414multiclass LoadUI<bits<2> sz, bit V, bits<2> opc, RegisterClass regtype,
2415 Operand indextype, string asm, list<dag> pattern> {
2416 let AddedComplexity = 10, mayLoad = 1, mayStore = 0, hasSideEffects = 0 in
2417 def ui : BaseLoadStoreUI<sz, V, opc, (outs regtype:$Rt),
2418 (ins GPR64sp:$Rn, indextype:$offset),
2419 asm, pattern>,
2420 Sched<[WriteLD]>;
2421
Ahmed Bougacha63fae0e2015-09-02 18:52:54 +00002422 def : InstAlias<asm # "\t$Rt, [$Rn]",
Tim Northover3b0846e2014-05-24 12:50:23 +00002423 (!cast<Instruction>(NAME # "ui") regtype:$Rt, GPR64sp:$Rn, 0)>;
2424}
2425
2426multiclass StoreUI<bits<2> sz, bit V, bits<2> opc, RegisterClass regtype,
2427 Operand indextype, string asm, list<dag> pattern> {
2428 let AddedComplexity = 10, mayLoad = 0, mayStore = 1, hasSideEffects = 0 in
2429 def ui : BaseLoadStoreUI<sz, V, opc, (outs),
2430 (ins regtype:$Rt, GPR64sp:$Rn, indextype:$offset),
2431 asm, pattern>,
2432 Sched<[WriteST]>;
2433
Ahmed Bougacha63fae0e2015-09-02 18:52:54 +00002434 def : InstAlias<asm # "\t$Rt, [$Rn]",
Tim Northover3b0846e2014-05-24 12:50:23 +00002435 (!cast<Instruction>(NAME # "ui") regtype:$Rt, GPR64sp:$Rn, 0)>;
2436}
2437
2438def PrefetchOperand : AsmOperandClass {
2439 let Name = "Prefetch";
2440 let ParserMethod = "tryParsePrefetch";
2441}
2442def prfop : Operand<i32> {
2443 let PrintMethod = "printPrefetchOp";
2444 let ParserMatchClass = PrefetchOperand;
2445}
2446
2447let mayLoad = 0, mayStore = 0, hasSideEffects = 1 in
2448class PrefetchUI<bits<2> sz, bit V, bits<2> opc, string asm, list<dag> pat>
2449 : BaseLoadStoreUI<sz, V, opc,
2450 (outs), (ins prfop:$Rt, GPR64sp:$Rn, uimm12s8:$offset),
2451 asm, pat>,
2452 Sched<[WriteLD]>;
2453
2454//---
2455// Load literal
2456//---
2457
2458// Load literal address: 19-bit immediate. The low two bits of the target
2459// offset are implied zero and so are not part of the immediate.
2460def am_ldrlit : Operand<OtherVT> {
2461 let EncoderMethod = "getLoadLiteralOpValue";
2462 let DecoderMethod = "DecodePCRelLabel19";
2463 let PrintMethod = "printAlignedLabel";
2464 let ParserMatchClass = PCRelLabel19Operand;
2465}
2466
2467let mayLoad = 1, mayStore = 0, hasSideEffects = 0 in
2468class LoadLiteral<bits<2> opc, bit V, RegisterClass regtype, string asm>
2469 : I<(outs regtype:$Rt), (ins am_ldrlit:$label),
2470 asm, "\t$Rt, $label", "", []>,
2471 Sched<[WriteLD]> {
2472 bits<5> Rt;
2473 bits<19> label;
2474 let Inst{31-30} = opc;
2475 let Inst{29-27} = 0b011;
2476 let Inst{26} = V;
2477 let Inst{25-24} = 0b00;
2478 let Inst{23-5} = label;
2479 let Inst{4-0} = Rt;
2480}
2481
2482let mayLoad = 0, mayStore = 0, hasSideEffects = 1 in
2483class PrefetchLiteral<bits<2> opc, bit V, string asm, list<dag> pat>
2484 : I<(outs), (ins prfop:$Rt, am_ldrlit:$label),
2485 asm, "\t$Rt, $label", "", pat>,
2486 Sched<[WriteLD]> {
2487 bits<5> Rt;
2488 bits<19> label;
2489 let Inst{31-30} = opc;
2490 let Inst{29-27} = 0b011;
2491 let Inst{26} = V;
2492 let Inst{25-24} = 0b00;
2493 let Inst{23-5} = label;
2494 let Inst{4-0} = Rt;
2495}
2496
2497//---
2498// Load/store register offset
2499//---
2500
2501def ro_Xindexed8 : ComplexPattern<i64, 4, "SelectAddrModeXRO<8>", []>;
2502def ro_Xindexed16 : ComplexPattern<i64, 4, "SelectAddrModeXRO<16>", []>;
2503def ro_Xindexed32 : ComplexPattern<i64, 4, "SelectAddrModeXRO<32>", []>;
2504def ro_Xindexed64 : ComplexPattern<i64, 4, "SelectAddrModeXRO<64>", []>;
2505def ro_Xindexed128 : ComplexPattern<i64, 4, "SelectAddrModeXRO<128>", []>;
2506
2507def ro_Windexed8 : ComplexPattern<i64, 4, "SelectAddrModeWRO<8>", []>;
2508def ro_Windexed16 : ComplexPattern<i64, 4, "SelectAddrModeWRO<16>", []>;
2509def ro_Windexed32 : ComplexPattern<i64, 4, "SelectAddrModeWRO<32>", []>;
2510def ro_Windexed64 : ComplexPattern<i64, 4, "SelectAddrModeWRO<64>", []>;
2511def ro_Windexed128 : ComplexPattern<i64, 4, "SelectAddrModeWRO<128>", []>;
2512
2513class MemExtendOperand<string Reg, int Width> : AsmOperandClass {
2514 let Name = "Mem" # Reg # "Extend" # Width;
2515 let PredicateMethod = "isMem" # Reg # "Extend<" # Width # ">";
2516 let RenderMethod = "addMemExtendOperands";
2517 let DiagnosticType = "InvalidMemory" # Reg # "Extend" # Width;
2518}
2519
2520def MemWExtend8Operand : MemExtendOperand<"W", 8> {
2521 // The address "[x0, x1, lsl #0]" actually maps to the variant which performs
2522 // the trivial shift.
2523 let RenderMethod = "addMemExtend8Operands";
2524}
2525def MemWExtend16Operand : MemExtendOperand<"W", 16>;
2526def MemWExtend32Operand : MemExtendOperand<"W", 32>;
2527def MemWExtend64Operand : MemExtendOperand<"W", 64>;
2528def MemWExtend128Operand : MemExtendOperand<"W", 128>;
2529
2530def MemXExtend8Operand : MemExtendOperand<"X", 8> {
2531 // The address "[x0, x1, lsl #0]" actually maps to the variant which performs
2532 // the trivial shift.
2533 let RenderMethod = "addMemExtend8Operands";
2534}
2535def MemXExtend16Operand : MemExtendOperand<"X", 16>;
2536def MemXExtend32Operand : MemExtendOperand<"X", 32>;
2537def MemXExtend64Operand : MemExtendOperand<"X", 64>;
2538def MemXExtend128Operand : MemExtendOperand<"X", 128>;
2539
2540class ro_extend<AsmOperandClass ParserClass, string Reg, int Width>
2541 : Operand<i32> {
2542 let ParserMatchClass = ParserClass;
2543 let PrintMethod = "printMemExtend<'" # Reg # "', " # Width # ">";
2544 let DecoderMethod = "DecodeMemExtend";
2545 let EncoderMethod = "getMemExtendOpValue";
2546 let MIOperandInfo = (ops i32imm:$signed, i32imm:$doshift);
2547}
2548
2549def ro_Wextend8 : ro_extend<MemWExtend8Operand, "w", 8>;
2550def ro_Wextend16 : ro_extend<MemWExtend16Operand, "w", 16>;
2551def ro_Wextend32 : ro_extend<MemWExtend32Operand, "w", 32>;
2552def ro_Wextend64 : ro_extend<MemWExtend64Operand, "w", 64>;
2553def ro_Wextend128 : ro_extend<MemWExtend128Operand, "w", 128>;
2554
2555def ro_Xextend8 : ro_extend<MemXExtend8Operand, "x", 8>;
2556def ro_Xextend16 : ro_extend<MemXExtend16Operand, "x", 16>;
2557def ro_Xextend32 : ro_extend<MemXExtend32Operand, "x", 32>;
2558def ro_Xextend64 : ro_extend<MemXExtend64Operand, "x", 64>;
2559def ro_Xextend128 : ro_extend<MemXExtend128Operand, "x", 128>;
2560
2561class ROAddrMode<ComplexPattern windex, ComplexPattern xindex,
2562 Operand wextend, Operand xextend> {
2563 // CodeGen-level pattern covering the entire addressing mode.
2564 ComplexPattern Wpat = windex;
2565 ComplexPattern Xpat = xindex;
2566
2567 // Asm-level Operand covering the valid "uxtw #3" style syntax.
2568 Operand Wext = wextend;
2569 Operand Xext = xextend;
2570}
2571
2572def ro8 : ROAddrMode<ro_Windexed8, ro_Xindexed8, ro_Wextend8, ro_Xextend8>;
2573def ro16 : ROAddrMode<ro_Windexed16, ro_Xindexed16, ro_Wextend16, ro_Xextend16>;
2574def ro32 : ROAddrMode<ro_Windexed32, ro_Xindexed32, ro_Wextend32, ro_Xextend32>;
2575def ro64 : ROAddrMode<ro_Windexed64, ro_Xindexed64, ro_Wextend64, ro_Xextend64>;
2576def ro128 : ROAddrMode<ro_Windexed128, ro_Xindexed128, ro_Wextend128,
2577 ro_Xextend128>;
2578
2579class LoadStore8RO<bits<2> sz, bit V, bits<2> opc, RegisterClass regtype,
2580 string asm, dag ins, dag outs, list<dag> pat>
2581 : I<ins, outs, asm, "\t$Rt, [$Rn, $Rm, $extend]", "", pat> {
2582 bits<5> Rt;
2583 bits<5> Rn;
2584 bits<5> Rm;
2585 bits<2> extend;
2586 let Inst{31-30} = sz;
2587 let Inst{29-27} = 0b111;
2588 let Inst{26} = V;
2589 let Inst{25-24} = 0b00;
2590 let Inst{23-22} = opc;
2591 let Inst{21} = 1;
2592 let Inst{20-16} = Rm;
2593 let Inst{15} = extend{1}; // sign extend Rm?
2594 let Inst{14} = 1;
2595 let Inst{12} = extend{0}; // do shift?
2596 let Inst{11-10} = 0b10;
2597 let Inst{9-5} = Rn;
2598 let Inst{4-0} = Rt;
2599}
2600
2601class ROInstAlias<string asm, RegisterClass regtype, Instruction INST>
Ahmed Bougachacca07712015-09-02 18:38:36 +00002602 : InstAlias<asm # "\t$Rt, [$Rn, $Rm]",
Tim Northover3b0846e2014-05-24 12:50:23 +00002603 (INST regtype:$Rt, GPR64sp:$Rn, GPR64:$Rm, 0, 0)>;
2604
2605multiclass Load8RO<bits<2> sz, bit V, bits<2> opc, RegisterClass regtype,
2606 string asm, ValueType Ty, SDPatternOperator loadop> {
2607 let AddedComplexity = 10 in
2608 def roW : LoadStore8RO<sz, V, opc, regtype, asm,
2609 (outs regtype:$Rt),
2610 (ins GPR64sp:$Rn, GPR32:$Rm, ro_Wextend8:$extend),
2611 [(set (Ty regtype:$Rt),
2612 (loadop (ro_Windexed8 GPR64sp:$Rn, GPR32:$Rm,
2613 ro_Wextend8:$extend)))]>,
2614 Sched<[WriteLDIdx, ReadAdrBase]> {
2615 let Inst{13} = 0b0;
2616 }
2617
2618 let AddedComplexity = 10 in
2619 def roX : LoadStore8RO<sz, V, opc, regtype, asm,
2620 (outs regtype:$Rt),
2621 (ins GPR64sp:$Rn, GPR64:$Rm, ro_Xextend8:$extend),
2622 [(set (Ty regtype:$Rt),
2623 (loadop (ro_Xindexed8 GPR64sp:$Rn, GPR64:$Rm,
2624 ro_Xextend8:$extend)))]>,
2625 Sched<[WriteLDIdx, ReadAdrBase]> {
2626 let Inst{13} = 0b1;
2627 }
2628
2629 def : ROInstAlias<asm, regtype, !cast<Instruction>(NAME # "roX")>;
2630}
2631
2632multiclass Store8RO<bits<2> sz, bit V, bits<2> opc, RegisterClass regtype,
2633 string asm, ValueType Ty, SDPatternOperator storeop> {
2634 let AddedComplexity = 10 in
2635 def roW : LoadStore8RO<sz, V, opc, regtype, asm, (outs),
2636 (ins regtype:$Rt, GPR64sp:$Rn, GPR32:$Rm, ro_Wextend8:$extend),
2637 [(storeop (Ty regtype:$Rt),
2638 (ro_Windexed8 GPR64sp:$Rn, GPR32:$Rm,
2639 ro_Wextend8:$extend))]>,
2640 Sched<[WriteSTIdx, ReadAdrBase]> {
2641 let Inst{13} = 0b0;
2642 }
2643
2644 let AddedComplexity = 10 in
2645 def roX : LoadStore8RO<sz, V, opc, regtype, asm, (outs),
2646 (ins regtype:$Rt, GPR64sp:$Rn, GPR64:$Rm, ro_Xextend8:$extend),
2647 [(storeop (Ty regtype:$Rt),
2648 (ro_Xindexed8 GPR64sp:$Rn, GPR64:$Rm,
2649 ro_Xextend8:$extend))]>,
2650 Sched<[WriteSTIdx, ReadAdrBase]> {
2651 let Inst{13} = 0b1;
2652 }
2653
2654 def : ROInstAlias<asm, regtype, !cast<Instruction>(NAME # "roX")>;
2655}
2656
2657class LoadStore16RO<bits<2> sz, bit V, bits<2> opc, RegisterClass regtype,
2658 string asm, dag ins, dag outs, list<dag> pat>
2659 : I<ins, outs, asm, "\t$Rt, [$Rn, $Rm, $extend]", "", pat> {
2660 bits<5> Rt;
2661 bits<5> Rn;
2662 bits<5> Rm;
2663 bits<2> extend;
2664 let Inst{31-30} = sz;
2665 let Inst{29-27} = 0b111;
2666 let Inst{26} = V;
2667 let Inst{25-24} = 0b00;
2668 let Inst{23-22} = opc;
2669 let Inst{21} = 1;
2670 let Inst{20-16} = Rm;
2671 let Inst{15} = extend{1}; // sign extend Rm?
2672 let Inst{14} = 1;
2673 let Inst{12} = extend{0}; // do shift?
2674 let Inst{11-10} = 0b10;
2675 let Inst{9-5} = Rn;
2676 let Inst{4-0} = Rt;
2677}
2678
2679multiclass Load16RO<bits<2> sz, bit V, bits<2> opc, RegisterClass regtype,
2680 string asm, ValueType Ty, SDPatternOperator loadop> {
2681 let AddedComplexity = 10 in
2682 def roW : LoadStore16RO<sz, V, opc, regtype, asm, (outs regtype:$Rt),
2683 (ins GPR64sp:$Rn, GPR32:$Rm, ro_Wextend16:$extend),
2684 [(set (Ty regtype:$Rt),
2685 (loadop (ro_Windexed16 GPR64sp:$Rn, GPR32:$Rm,
2686 ro_Wextend16:$extend)))]>,
2687 Sched<[WriteLDIdx, ReadAdrBase]> {
2688 let Inst{13} = 0b0;
2689 }
2690
2691 let AddedComplexity = 10 in
2692 def roX : LoadStore16RO<sz, V, opc, regtype, asm, (outs regtype:$Rt),
2693 (ins GPR64sp:$Rn, GPR64:$Rm, ro_Xextend16:$extend),
2694 [(set (Ty regtype:$Rt),
2695 (loadop (ro_Xindexed16 GPR64sp:$Rn, GPR64:$Rm,
2696 ro_Xextend16:$extend)))]>,
2697 Sched<[WriteLDIdx, ReadAdrBase]> {
2698 let Inst{13} = 0b1;
2699 }
2700
2701 def : ROInstAlias<asm, regtype, !cast<Instruction>(NAME # "roX")>;
2702}
2703
2704multiclass Store16RO<bits<2> sz, bit V, bits<2> opc, RegisterClass regtype,
2705 string asm, ValueType Ty, SDPatternOperator storeop> {
2706 let AddedComplexity = 10 in
2707 def roW : LoadStore16RO<sz, V, opc, regtype, asm, (outs),
2708 (ins regtype:$Rt, GPR64sp:$Rn, GPR32:$Rm, ro_Wextend16:$extend),
2709 [(storeop (Ty regtype:$Rt),
2710 (ro_Windexed16 GPR64sp:$Rn, GPR32:$Rm,
2711 ro_Wextend16:$extend))]>,
2712 Sched<[WriteSTIdx, ReadAdrBase]> {
2713 let Inst{13} = 0b0;
2714 }
2715
2716 let AddedComplexity = 10 in
2717 def roX : LoadStore16RO<sz, V, opc, regtype, asm, (outs),
2718 (ins regtype:$Rt, GPR64sp:$Rn, GPR64:$Rm, ro_Xextend16:$extend),
2719 [(storeop (Ty regtype:$Rt),
2720 (ro_Xindexed16 GPR64sp:$Rn, GPR64:$Rm,
2721 ro_Xextend16:$extend))]>,
2722 Sched<[WriteSTIdx, ReadAdrBase]> {
2723 let Inst{13} = 0b1;
2724 }
2725
2726 def : ROInstAlias<asm, regtype, !cast<Instruction>(NAME # "roX")>;
2727}
2728
2729class LoadStore32RO<bits<2> sz, bit V, bits<2> opc, RegisterClass regtype,
2730 string asm, dag ins, dag outs, list<dag> pat>
2731 : I<ins, outs, asm, "\t$Rt, [$Rn, $Rm, $extend]", "", pat> {
2732 bits<5> Rt;
2733 bits<5> Rn;
2734 bits<5> Rm;
2735 bits<2> extend;
2736 let Inst{31-30} = sz;
2737 let Inst{29-27} = 0b111;
2738 let Inst{26} = V;
2739 let Inst{25-24} = 0b00;
2740 let Inst{23-22} = opc;
2741 let Inst{21} = 1;
2742 let Inst{20-16} = Rm;
2743 let Inst{15} = extend{1}; // sign extend Rm?
2744 let Inst{14} = 1;
2745 let Inst{12} = extend{0}; // do shift?
2746 let Inst{11-10} = 0b10;
2747 let Inst{9-5} = Rn;
2748 let Inst{4-0} = Rt;
2749}
2750
2751multiclass Load32RO<bits<2> sz, bit V, bits<2> opc, RegisterClass regtype,
2752 string asm, ValueType Ty, SDPatternOperator loadop> {
2753 let AddedComplexity = 10 in
2754 def roW : LoadStore32RO<sz, V, opc, regtype, asm, (outs regtype:$Rt),
2755 (ins GPR64sp:$Rn, GPR32:$Rm, ro_Wextend32:$extend),
2756 [(set (Ty regtype:$Rt),
2757 (loadop (ro_Windexed32 GPR64sp:$Rn, GPR32:$Rm,
2758 ro_Wextend32:$extend)))]>,
2759 Sched<[WriteLDIdx, ReadAdrBase]> {
2760 let Inst{13} = 0b0;
2761 }
2762
2763 let AddedComplexity = 10 in
2764 def roX : LoadStore32RO<sz, V, opc, regtype, asm, (outs regtype:$Rt),
2765 (ins GPR64sp:$Rn, GPR64:$Rm, ro_Xextend32:$extend),
2766 [(set (Ty regtype:$Rt),
2767 (loadop (ro_Xindexed32 GPR64sp:$Rn, GPR64:$Rm,
2768 ro_Xextend32:$extend)))]>,
2769 Sched<[WriteLDIdx, ReadAdrBase]> {
2770 let Inst{13} = 0b1;
2771 }
2772
2773 def : ROInstAlias<asm, regtype, !cast<Instruction>(NAME # "roX")>;
2774}
2775
2776multiclass Store32RO<bits<2> sz, bit V, bits<2> opc, RegisterClass regtype,
2777 string asm, ValueType Ty, SDPatternOperator storeop> {
2778 let AddedComplexity = 10 in
2779 def roW : LoadStore32RO<sz, V, opc, regtype, asm, (outs),
2780 (ins regtype:$Rt, GPR64sp:$Rn, GPR32:$Rm, ro_Wextend32:$extend),
2781 [(storeop (Ty regtype:$Rt),
2782 (ro_Windexed32 GPR64sp:$Rn, GPR32:$Rm,
2783 ro_Wextend32:$extend))]>,
2784 Sched<[WriteSTIdx, ReadAdrBase]> {
2785 let Inst{13} = 0b0;
2786 }
2787
2788 let AddedComplexity = 10 in
2789 def roX : LoadStore32RO<sz, V, opc, regtype, asm, (outs),
2790 (ins regtype:$Rt, GPR64sp:$Rn, GPR64:$Rm, ro_Xextend32:$extend),
2791 [(storeop (Ty regtype:$Rt),
2792 (ro_Xindexed32 GPR64sp:$Rn, GPR64:$Rm,
2793 ro_Xextend32:$extend))]>,
2794 Sched<[WriteSTIdx, ReadAdrBase]> {
2795 let Inst{13} = 0b1;
2796 }
2797
2798 def : ROInstAlias<asm, regtype, !cast<Instruction>(NAME # "roX")>;
2799}
2800
2801class LoadStore64RO<bits<2> sz, bit V, bits<2> opc, RegisterClass regtype,
2802 string asm, dag ins, dag outs, list<dag> pat>
2803 : I<ins, outs, asm, "\t$Rt, [$Rn, $Rm, $extend]", "", pat> {
2804 bits<5> Rt;
2805 bits<5> Rn;
2806 bits<5> Rm;
2807 bits<2> extend;
2808 let Inst{31-30} = sz;
2809 let Inst{29-27} = 0b111;
2810 let Inst{26} = V;
2811 let Inst{25-24} = 0b00;
2812 let Inst{23-22} = opc;
2813 let Inst{21} = 1;
2814 let Inst{20-16} = Rm;
2815 let Inst{15} = extend{1}; // sign extend Rm?
2816 let Inst{14} = 1;
2817 let Inst{12} = extend{0}; // do shift?
2818 let Inst{11-10} = 0b10;
2819 let Inst{9-5} = Rn;
2820 let Inst{4-0} = Rt;
2821}
2822
2823multiclass Load64RO<bits<2> sz, bit V, bits<2> opc, RegisterClass regtype,
2824 string asm, ValueType Ty, SDPatternOperator loadop> {
2825 let AddedComplexity = 10, mayLoad = 1, mayStore = 0, hasSideEffects = 0 in
2826 def roW : LoadStore64RO<sz, V, opc, regtype, asm, (outs regtype:$Rt),
2827 (ins GPR64sp:$Rn, GPR32:$Rm, ro_Wextend64:$extend),
2828 [(set (Ty regtype:$Rt),
2829 (loadop (ro_Windexed64 GPR64sp:$Rn, GPR32:$Rm,
2830 ro_Wextend64:$extend)))]>,
2831 Sched<[WriteLDIdx, ReadAdrBase]> {
2832 let Inst{13} = 0b0;
2833 }
2834
2835 let AddedComplexity = 10, mayLoad = 1, mayStore = 0, hasSideEffects = 0 in
2836 def roX : LoadStore64RO<sz, V, opc, regtype, asm, (outs regtype:$Rt),
2837 (ins GPR64sp:$Rn, GPR64:$Rm, ro_Xextend64:$extend),
2838 [(set (Ty regtype:$Rt),
2839 (loadop (ro_Xindexed64 GPR64sp:$Rn, GPR64:$Rm,
2840 ro_Xextend64:$extend)))]>,
2841 Sched<[WriteLDIdx, ReadAdrBase]> {
2842 let Inst{13} = 0b1;
2843 }
2844
2845 def : ROInstAlias<asm, regtype, !cast<Instruction>(NAME # "roX")>;
2846}
2847
2848multiclass Store64RO<bits<2> sz, bit V, bits<2> opc, RegisterClass regtype,
2849 string asm, ValueType Ty, SDPatternOperator storeop> {
2850 let AddedComplexity = 10, mayLoad = 0, mayStore = 1, hasSideEffects = 0 in
2851 def roW : LoadStore64RO<sz, V, opc, regtype, asm, (outs),
2852 (ins regtype:$Rt, GPR64sp:$Rn, GPR32:$Rm, ro_Wextend64:$extend),
2853 [(storeop (Ty regtype:$Rt),
2854 (ro_Windexed64 GPR64sp:$Rn, GPR32:$Rm,
2855 ro_Wextend64:$extend))]>,
2856 Sched<[WriteSTIdx, ReadAdrBase]> {
2857 let Inst{13} = 0b0;
2858 }
2859
2860 let AddedComplexity = 10, mayLoad = 0, mayStore = 1, hasSideEffects = 0 in
2861 def roX : LoadStore64RO<sz, V, opc, regtype, asm, (outs),
2862 (ins regtype:$Rt, GPR64sp:$Rn, GPR64:$Rm, ro_Xextend64:$extend),
2863 [(storeop (Ty regtype:$Rt),
2864 (ro_Xindexed64 GPR64sp:$Rn, GPR64:$Rm,
2865 ro_Xextend64:$extend))]>,
2866 Sched<[WriteSTIdx, ReadAdrBase]> {
2867 let Inst{13} = 0b1;
2868 }
2869
2870 def : ROInstAlias<asm, regtype, !cast<Instruction>(NAME # "roX")>;
2871}
2872
2873class LoadStore128RO<bits<2> sz, bit V, bits<2> opc, RegisterClass regtype,
2874 string asm, dag ins, dag outs, list<dag> pat>
2875 : I<ins, outs, asm, "\t$Rt, [$Rn, $Rm, $extend]", "", pat> {
2876 bits<5> Rt;
2877 bits<5> Rn;
2878 bits<5> Rm;
2879 bits<2> extend;
2880 let Inst{31-30} = sz;
2881 let Inst{29-27} = 0b111;
2882 let Inst{26} = V;
2883 let Inst{25-24} = 0b00;
2884 let Inst{23-22} = opc;
2885 let Inst{21} = 1;
2886 let Inst{20-16} = Rm;
2887 let Inst{15} = extend{1}; // sign extend Rm?
2888 let Inst{14} = 1;
2889 let Inst{12} = extend{0}; // do shift?
2890 let Inst{11-10} = 0b10;
2891 let Inst{9-5} = Rn;
2892 let Inst{4-0} = Rt;
2893}
2894
2895multiclass Load128RO<bits<2> sz, bit V, bits<2> opc, RegisterClass regtype,
2896 string asm, ValueType Ty, SDPatternOperator loadop> {
2897 let AddedComplexity = 10, mayLoad = 1, mayStore = 0, hasSideEffects = 0 in
2898 def roW : LoadStore128RO<sz, V, opc, regtype, asm, (outs regtype:$Rt),
2899 (ins GPR64sp:$Rn, GPR32:$Rm, ro_Wextend128:$extend),
2900 [(set (Ty regtype:$Rt),
2901 (loadop (ro_Windexed128 GPR64sp:$Rn, GPR32:$Rm,
2902 ro_Wextend128:$extend)))]>,
2903 Sched<[WriteLDIdx, ReadAdrBase]> {
2904 let Inst{13} = 0b0;
2905 }
2906
2907 let AddedComplexity = 10, mayLoad = 1, mayStore = 0, hasSideEffects = 0 in
2908 def roX : LoadStore128RO<sz, V, opc, regtype, asm, (outs regtype:$Rt),
2909 (ins GPR64sp:$Rn, GPR64:$Rm, ro_Xextend128:$extend),
2910 [(set (Ty regtype:$Rt),
2911 (loadop (ro_Xindexed128 GPR64sp:$Rn, GPR64:$Rm,
2912 ro_Xextend128:$extend)))]>,
2913 Sched<[WriteLDIdx, ReadAdrBase]> {
2914 let Inst{13} = 0b1;
2915 }
2916
2917 def : ROInstAlias<asm, regtype, !cast<Instruction>(NAME # "roX")>;
2918}
2919
2920multiclass Store128RO<bits<2> sz, bit V, bits<2> opc, RegisterClass regtype,
2921 string asm, ValueType Ty, SDPatternOperator storeop> {
2922 let AddedComplexity = 10, mayLoad = 0, mayStore = 1, hasSideEffects = 0 in
2923 def roW : LoadStore128RO<sz, V, opc, regtype, asm, (outs),
2924 (ins regtype:$Rt, GPR64sp:$Rn, GPR32:$Rm, ro_Wextend128:$extend),
2925 [(storeop (Ty regtype:$Rt),
2926 (ro_Windexed128 GPR64sp:$Rn, GPR32:$Rm,
2927 ro_Wextend128:$extend))]>,
2928 Sched<[WriteSTIdx, ReadAdrBase]> {
2929 let Inst{13} = 0b0;
2930 }
2931
2932 let AddedComplexity = 10, mayLoad = 0, mayStore = 1, hasSideEffects = 0 in
2933 def roX : LoadStore128RO<sz, V, opc, regtype, asm, (outs),
2934 (ins regtype:$Rt, GPR64sp:$Rn, GPR64:$Rm, ro_Xextend128:$extend),
2935 [(storeop (Ty regtype:$Rt),
2936 (ro_Xindexed128 GPR64sp:$Rn, GPR64:$Rm,
2937 ro_Xextend128:$extend))]>,
2938 Sched<[WriteSTIdx, ReadAdrBase]> {
2939 let Inst{13} = 0b1;
2940 }
2941
2942 def : ROInstAlias<asm, regtype, !cast<Instruction>(NAME # "roX")>;
2943}
2944
2945let mayLoad = 0, mayStore = 0, hasSideEffects = 1 in
2946class BasePrefetchRO<bits<2> sz, bit V, bits<2> opc, dag outs, dag ins,
2947 string asm, list<dag> pat>
2948 : I<outs, ins, asm, "\t$Rt, [$Rn, $Rm, $extend]", "", pat>,
2949 Sched<[WriteLD]> {
2950 bits<5> Rt;
2951 bits<5> Rn;
2952 bits<5> Rm;
2953 bits<2> extend;
2954 let Inst{31-30} = sz;
2955 let Inst{29-27} = 0b111;
2956 let Inst{26} = V;
2957 let Inst{25-24} = 0b00;
2958 let Inst{23-22} = opc;
2959 let Inst{21} = 1;
2960 let Inst{20-16} = Rm;
2961 let Inst{15} = extend{1}; // sign extend Rm?
2962 let Inst{14} = 1;
2963 let Inst{12} = extend{0}; // do shift?
2964 let Inst{11-10} = 0b10;
2965 let Inst{9-5} = Rn;
2966 let Inst{4-0} = Rt;
2967}
2968
2969multiclass PrefetchRO<bits<2> sz, bit V, bits<2> opc, string asm> {
2970 def roW : BasePrefetchRO<sz, V, opc, (outs),
2971 (ins prfop:$Rt, GPR64sp:$Rn, GPR32:$Rm, ro_Wextend64:$extend),
2972 asm, [(AArch64Prefetch imm:$Rt,
2973 (ro_Windexed64 GPR64sp:$Rn, GPR32:$Rm,
2974 ro_Wextend64:$extend))]> {
2975 let Inst{13} = 0b0;
2976 }
2977
2978 def roX : BasePrefetchRO<sz, V, opc, (outs),
2979 (ins prfop:$Rt, GPR64sp:$Rn, GPR64:$Rm, ro_Xextend64:$extend),
2980 asm, [(AArch64Prefetch imm:$Rt,
2981 (ro_Xindexed64 GPR64sp:$Rn, GPR64:$Rm,
2982 ro_Xextend64:$extend))]> {
2983 let Inst{13} = 0b1;
2984 }
2985
2986 def : InstAlias<"prfm $Rt, [$Rn, $Rm]",
2987 (!cast<Instruction>(NAME # "roX") prfop:$Rt,
2988 GPR64sp:$Rn, GPR64:$Rm, 0, 0)>;
2989}
2990
2991//---
2992// Load/store unscaled immediate
2993//---
2994
2995def am_unscaled8 : ComplexPattern<i64, 2, "SelectAddrModeUnscaled8", []>;
2996def am_unscaled16 : ComplexPattern<i64, 2, "SelectAddrModeUnscaled16", []>;
2997def am_unscaled32 : ComplexPattern<i64, 2, "SelectAddrModeUnscaled32", []>;
2998def am_unscaled64 : ComplexPattern<i64, 2, "SelectAddrModeUnscaled64", []>;
2999def am_unscaled128 :ComplexPattern<i64, 2, "SelectAddrModeUnscaled128", []>;
3000
3001class BaseLoadStoreUnscale<bits<2> sz, bit V, bits<2> opc, dag oops, dag iops,
3002 string asm, list<dag> pattern>
3003 : I<oops, iops, asm, "\t$Rt, [$Rn, $offset]", "", pattern> {
3004 bits<5> Rt;
3005 bits<5> Rn;
3006 bits<9> offset;
3007 let Inst{31-30} = sz;
3008 let Inst{29-27} = 0b111;
3009 let Inst{26} = V;
3010 let Inst{25-24} = 0b00;
3011 let Inst{23-22} = opc;
3012 let Inst{21} = 0;
3013 let Inst{20-12} = offset;
3014 let Inst{11-10} = 0b00;
3015 let Inst{9-5} = Rn;
3016 let Inst{4-0} = Rt;
3017
3018 let DecoderMethod = "DecodeSignedLdStInstruction";
3019}
3020
3021multiclass LoadUnscaled<bits<2> sz, bit V, bits<2> opc, RegisterClass regtype,
3022 string asm, list<dag> pattern> {
3023 let AddedComplexity = 1 in // try this before LoadUI
3024 def i : BaseLoadStoreUnscale<sz, V, opc, (outs regtype:$Rt),
3025 (ins GPR64sp:$Rn, simm9:$offset), asm, pattern>,
3026 Sched<[WriteLD]>;
3027
Ahmed Bougachacca07712015-09-02 18:38:36 +00003028 def : InstAlias<asm # "\t$Rt, [$Rn]",
Tim Northover3b0846e2014-05-24 12:50:23 +00003029 (!cast<Instruction>(NAME # "i") regtype:$Rt, GPR64sp:$Rn, 0)>;
3030}
3031
3032multiclass StoreUnscaled<bits<2> sz, bit V, bits<2> opc, RegisterClass regtype,
3033 string asm, list<dag> pattern> {
3034 let AddedComplexity = 1 in // try this before StoreUI
3035 def i : BaseLoadStoreUnscale<sz, V, opc, (outs),
3036 (ins regtype:$Rt, GPR64sp:$Rn, simm9:$offset),
3037 asm, pattern>,
3038 Sched<[WriteST]>;
3039
Ahmed Bougachacca07712015-09-02 18:38:36 +00003040 def : InstAlias<asm # "\t$Rt, [$Rn]",
Tim Northover3b0846e2014-05-24 12:50:23 +00003041 (!cast<Instruction>(NAME # "i") regtype:$Rt, GPR64sp:$Rn, 0)>;
3042}
3043
3044multiclass PrefetchUnscaled<bits<2> sz, bit V, bits<2> opc, string asm,
3045 list<dag> pat> {
3046 let mayLoad = 0, mayStore = 0, hasSideEffects = 1 in
3047 def i : BaseLoadStoreUnscale<sz, V, opc, (outs),
3048 (ins prfop:$Rt, GPR64sp:$Rn, simm9:$offset),
3049 asm, pat>,
3050 Sched<[WriteLD]>;
3051
Ahmed Bougachacca07712015-09-02 18:38:36 +00003052 def : InstAlias<asm # "\t$Rt, [$Rn]",
Tim Northover3b0846e2014-05-24 12:50:23 +00003053 (!cast<Instruction>(NAME # "i") prfop:$Rt, GPR64sp:$Rn, 0)>;
3054}
3055
3056//---
3057// Load/store unscaled immediate, unprivileged
3058//---
3059
3060class BaseLoadStoreUnprivileged<bits<2> sz, bit V, bits<2> opc,
3061 dag oops, dag iops, string asm>
3062 : I<oops, iops, asm, "\t$Rt, [$Rn, $offset]", "", []> {
3063 bits<5> Rt;
3064 bits<5> Rn;
3065 bits<9> offset;
3066 let Inst{31-30} = sz;
3067 let Inst{29-27} = 0b111;
3068 let Inst{26} = V;
3069 let Inst{25-24} = 0b00;
3070 let Inst{23-22} = opc;
3071 let Inst{21} = 0;
3072 let Inst{20-12} = offset;
3073 let Inst{11-10} = 0b10;
3074 let Inst{9-5} = Rn;
3075 let Inst{4-0} = Rt;
3076
3077 let DecoderMethod = "DecodeSignedLdStInstruction";
3078}
3079
3080multiclass LoadUnprivileged<bits<2> sz, bit V, bits<2> opc,
3081 RegisterClass regtype, string asm> {
3082 let mayStore = 0, mayLoad = 1, hasSideEffects = 0 in
3083 def i : BaseLoadStoreUnprivileged<sz, V, opc, (outs regtype:$Rt),
3084 (ins GPR64sp:$Rn, simm9:$offset), asm>,
3085 Sched<[WriteLD]>;
3086
Ahmed Bougachacca07712015-09-02 18:38:36 +00003087 def : InstAlias<asm # "\t$Rt, [$Rn]",
Tim Northover3b0846e2014-05-24 12:50:23 +00003088 (!cast<Instruction>(NAME # "i") regtype:$Rt, GPR64sp:$Rn, 0)>;
3089}
3090
3091multiclass StoreUnprivileged<bits<2> sz, bit V, bits<2> opc,
3092 RegisterClass regtype, string asm> {
3093 let mayStore = 1, mayLoad = 0, hasSideEffects = 0 in
3094 def i : BaseLoadStoreUnprivileged<sz, V, opc, (outs),
3095 (ins regtype:$Rt, GPR64sp:$Rn, simm9:$offset),
3096 asm>,
3097 Sched<[WriteST]>;
3098
Ahmed Bougachacca07712015-09-02 18:38:36 +00003099 def : InstAlias<asm # "\t$Rt, [$Rn]",
Tim Northover3b0846e2014-05-24 12:50:23 +00003100 (!cast<Instruction>(NAME # "i") regtype:$Rt, GPR64sp:$Rn, 0)>;
3101}
3102
3103//---
3104// Load/store pre-indexed
3105//---
3106
3107class BaseLoadStorePreIdx<bits<2> sz, bit V, bits<2> opc, dag oops, dag iops,
3108 string asm, string cstr, list<dag> pat>
3109 : I<oops, iops, asm, "\t$Rt, [$Rn, $offset]!", cstr, pat> {
3110 bits<5> Rt;
3111 bits<5> Rn;
3112 bits<9> offset;
3113 let Inst{31-30} = sz;
3114 let Inst{29-27} = 0b111;
3115 let Inst{26} = V;
3116 let Inst{25-24} = 0;
3117 let Inst{23-22} = opc;
3118 let Inst{21} = 0;
3119 let Inst{20-12} = offset;
3120 let Inst{11-10} = 0b11;
3121 let Inst{9-5} = Rn;
3122 let Inst{4-0} = Rt;
3123
3124 let DecoderMethod = "DecodeSignedLdStInstruction";
3125}
3126
3127let hasSideEffects = 0 in {
3128let mayStore = 0, mayLoad = 1 in
3129class LoadPreIdx<bits<2> sz, bit V, bits<2> opc, RegisterClass regtype,
3130 string asm>
3131 : BaseLoadStorePreIdx<sz, V, opc,
3132 (outs GPR64sp:$wback, regtype:$Rt),
3133 (ins GPR64sp:$Rn, simm9:$offset), asm,
Quentin Colombetc64c1752014-08-11 21:39:53 +00003134 "$Rn = $wback,@earlyclobber $wback", []>,
Tim Northover3b0846e2014-05-24 12:50:23 +00003135 Sched<[WriteLD, WriteAdr]>;
3136
3137let mayStore = 1, mayLoad = 0 in
3138class StorePreIdx<bits<2> sz, bit V, bits<2> opc, RegisterClass regtype,
3139 string asm, SDPatternOperator storeop, ValueType Ty>
3140 : BaseLoadStorePreIdx<sz, V, opc,
3141 (outs GPR64sp:$wback),
3142 (ins regtype:$Rt, GPR64sp:$Rn, simm9:$offset),
Quentin Colombetc64c1752014-08-11 21:39:53 +00003143 asm, "$Rn = $wback,@earlyclobber $wback",
Tim Northover3b0846e2014-05-24 12:50:23 +00003144 [(set GPR64sp:$wback,
3145 (storeop (Ty regtype:$Rt), GPR64sp:$Rn, simm9:$offset))]>,
3146 Sched<[WriteAdr, WriteST]>;
3147} // hasSideEffects = 0
3148
3149//---
3150// Load/store post-indexed
3151//---
3152
Tim Northover3b0846e2014-05-24 12:50:23 +00003153class BaseLoadStorePostIdx<bits<2> sz, bit V, bits<2> opc, dag oops, dag iops,
3154 string asm, string cstr, list<dag> pat>
3155 : I<oops, iops, asm, "\t$Rt, [$Rn], $offset", cstr, pat> {
3156 bits<5> Rt;
3157 bits<5> Rn;
3158 bits<9> offset;
3159 let Inst{31-30} = sz;
3160 let Inst{29-27} = 0b111;
3161 let Inst{26} = V;
3162 let Inst{25-24} = 0b00;
3163 let Inst{23-22} = opc;
3164 let Inst{21} = 0b0;
3165 let Inst{20-12} = offset;
3166 let Inst{11-10} = 0b01;
3167 let Inst{9-5} = Rn;
3168 let Inst{4-0} = Rt;
3169
3170 let DecoderMethod = "DecodeSignedLdStInstruction";
3171}
3172
3173let hasSideEffects = 0 in {
3174let mayStore = 0, mayLoad = 1 in
3175class LoadPostIdx<bits<2> sz, bit V, bits<2> opc, RegisterClass regtype,
3176 string asm>
3177 : BaseLoadStorePostIdx<sz, V, opc,
3178 (outs GPR64sp:$wback, regtype:$Rt),
3179 (ins GPR64sp:$Rn, simm9:$offset),
Quentin Colombetc64c1752014-08-11 21:39:53 +00003180 asm, "$Rn = $wback,@earlyclobber $wback", []>,
Tim Northover3b0846e2014-05-24 12:50:23 +00003181 Sched<[WriteLD, WriteI]>;
3182
3183let mayStore = 1, mayLoad = 0 in
3184class StorePostIdx<bits<2> sz, bit V, bits<2> opc, RegisterClass regtype,
3185 string asm, SDPatternOperator storeop, ValueType Ty>
3186 : BaseLoadStorePostIdx<sz, V, opc,
3187 (outs GPR64sp:$wback),
3188 (ins regtype:$Rt, GPR64sp:$Rn, simm9:$offset),
Quentin Colombetc64c1752014-08-11 21:39:53 +00003189 asm, "$Rn = $wback,@earlyclobber $wback",
Tim Northover3b0846e2014-05-24 12:50:23 +00003190 [(set GPR64sp:$wback,
3191 (storeop (Ty regtype:$Rt), GPR64sp:$Rn, simm9:$offset))]>,
3192 Sched<[WriteAdr, WriteST, ReadAdrBase]>;
3193} // hasSideEffects = 0
3194
3195
3196//---
3197// Load/store pair
3198//---
3199
3200// (indexed, offset)
3201
3202class BaseLoadStorePairOffset<bits<2> opc, bit V, bit L, dag oops, dag iops,
3203 string asm>
3204 : I<oops, iops, asm, "\t$Rt, $Rt2, [$Rn, $offset]", "", []> {
3205 bits<5> Rt;
3206 bits<5> Rt2;
3207 bits<5> Rn;
3208 bits<7> offset;
3209 let Inst{31-30} = opc;
3210 let Inst{29-27} = 0b101;
3211 let Inst{26} = V;
3212 let Inst{25-23} = 0b010;
3213 let Inst{22} = L;
3214 let Inst{21-15} = offset;
3215 let Inst{14-10} = Rt2;
3216 let Inst{9-5} = Rn;
3217 let Inst{4-0} = Rt;
3218
3219 let DecoderMethod = "DecodePairLdStInstruction";
3220}
3221
3222multiclass LoadPairOffset<bits<2> opc, bit V, RegisterClass regtype,
3223 Operand indextype, string asm> {
3224 let hasSideEffects = 0, mayStore = 0, mayLoad = 1 in
3225 def i : BaseLoadStorePairOffset<opc, V, 1,
3226 (outs regtype:$Rt, regtype:$Rt2),
3227 (ins GPR64sp:$Rn, indextype:$offset), asm>,
3228 Sched<[WriteLD, WriteLDHi]>;
3229
Ahmed Bougachacca07712015-09-02 18:38:36 +00003230 def : InstAlias<asm # "\t$Rt, $Rt2, [$Rn]",
Tim Northover3b0846e2014-05-24 12:50:23 +00003231 (!cast<Instruction>(NAME # "i") regtype:$Rt, regtype:$Rt2,
3232 GPR64sp:$Rn, 0)>;
3233}
3234
3235
3236multiclass StorePairOffset<bits<2> opc, bit V, RegisterClass regtype,
3237 Operand indextype, string asm> {
3238 let hasSideEffects = 0, mayLoad = 0, mayStore = 1 in
3239 def i : BaseLoadStorePairOffset<opc, V, 0, (outs),
3240 (ins regtype:$Rt, regtype:$Rt2,
3241 GPR64sp:$Rn, indextype:$offset),
3242 asm>,
3243 Sched<[WriteSTP]>;
3244
Ahmed Bougachacca07712015-09-02 18:38:36 +00003245 def : InstAlias<asm # "\t$Rt, $Rt2, [$Rn]",
Tim Northover3b0846e2014-05-24 12:50:23 +00003246 (!cast<Instruction>(NAME # "i") regtype:$Rt, regtype:$Rt2,
3247 GPR64sp:$Rn, 0)>;
3248}
3249
3250// (pre-indexed)
3251class BaseLoadStorePairPreIdx<bits<2> opc, bit V, bit L, dag oops, dag iops,
3252 string asm>
Quentin Colombetc64c1752014-08-11 21:39:53 +00003253 : I<oops, iops, asm, "\t$Rt, $Rt2, [$Rn, $offset]!", "$Rn = $wback,@earlyclobber $wback", []> {
Tim Northover3b0846e2014-05-24 12:50:23 +00003254 bits<5> Rt;
3255 bits<5> Rt2;
3256 bits<5> Rn;
3257 bits<7> offset;
3258 let Inst{31-30} = opc;
3259 let Inst{29-27} = 0b101;
3260 let Inst{26} = V;
3261 let Inst{25-23} = 0b011;
3262 let Inst{22} = L;
3263 let Inst{21-15} = offset;
3264 let Inst{14-10} = Rt2;
3265 let Inst{9-5} = Rn;
3266 let Inst{4-0} = Rt;
3267
3268 let DecoderMethod = "DecodePairLdStInstruction";
3269}
3270
3271let hasSideEffects = 0 in {
3272let mayStore = 0, mayLoad = 1 in
3273class LoadPairPreIdx<bits<2> opc, bit V, RegisterClass regtype,
3274 Operand indextype, string asm>
3275 : BaseLoadStorePairPreIdx<opc, V, 1,
3276 (outs GPR64sp:$wback, regtype:$Rt, regtype:$Rt2),
3277 (ins GPR64sp:$Rn, indextype:$offset), asm>,
3278 Sched<[WriteLD, WriteLDHi, WriteAdr]>;
3279
3280let mayStore = 1, mayLoad = 0 in
3281class StorePairPreIdx<bits<2> opc, bit V, RegisterClass regtype,
3282 Operand indextype, string asm>
3283 : BaseLoadStorePairPreIdx<opc, V, 0, (outs GPR64sp:$wback),
3284 (ins regtype:$Rt, regtype:$Rt2,
3285 GPR64sp:$Rn, indextype:$offset),
3286 asm>,
3287 Sched<[WriteAdr, WriteSTP]>;
3288} // hasSideEffects = 0
3289
3290// (post-indexed)
3291
3292class BaseLoadStorePairPostIdx<bits<2> opc, bit V, bit L, dag oops, dag iops,
3293 string asm>
Quentin Colombetc64c1752014-08-11 21:39:53 +00003294 : I<oops, iops, asm, "\t$Rt, $Rt2, [$Rn], $offset", "$Rn = $wback,@earlyclobber $wback", []> {
Tim Northover3b0846e2014-05-24 12:50:23 +00003295 bits<5> Rt;
3296 bits<5> Rt2;
3297 bits<5> Rn;
3298 bits<7> offset;
3299 let Inst{31-30} = opc;
3300 let Inst{29-27} = 0b101;
3301 let Inst{26} = V;
3302 let Inst{25-23} = 0b001;
3303 let Inst{22} = L;
3304 let Inst{21-15} = offset;
3305 let Inst{14-10} = Rt2;
3306 let Inst{9-5} = Rn;
3307 let Inst{4-0} = Rt;
3308
3309 let DecoderMethod = "DecodePairLdStInstruction";
3310}
3311
3312let hasSideEffects = 0 in {
3313let mayStore = 0, mayLoad = 1 in
3314class LoadPairPostIdx<bits<2> opc, bit V, RegisterClass regtype,
3315 Operand idxtype, string asm>
3316 : BaseLoadStorePairPostIdx<opc, V, 1,
3317 (outs GPR64sp:$wback, regtype:$Rt, regtype:$Rt2),
3318 (ins GPR64sp:$Rn, idxtype:$offset), asm>,
3319 Sched<[WriteLD, WriteLDHi, WriteAdr]>;
3320
3321let mayStore = 1, mayLoad = 0 in
3322class StorePairPostIdx<bits<2> opc, bit V, RegisterClass regtype,
3323 Operand idxtype, string asm>
Chad Rosier7cd472b2015-09-24 19:21:42 +00003324 : BaseLoadStorePairPostIdx<opc, V, 0, (outs GPR64sp:$wback),
3325 (ins regtype:$Rt, regtype:$Rt2,
Tim Northover3b0846e2014-05-24 12:50:23 +00003326 GPR64sp:$Rn, idxtype:$offset),
3327 asm>,
3328 Sched<[WriteAdr, WriteSTP]>;
3329} // hasSideEffects = 0
3330
3331// (no-allocate)
3332
3333class BaseLoadStorePairNoAlloc<bits<2> opc, bit V, bit L, dag oops, dag iops,
3334 string asm>
3335 : I<oops, iops, asm, "\t$Rt, $Rt2, [$Rn, $offset]", "", []> {
3336 bits<5> Rt;
3337 bits<5> Rt2;
3338 bits<5> Rn;
3339 bits<7> offset;
3340 let Inst{31-30} = opc;
3341 let Inst{29-27} = 0b101;
3342 let Inst{26} = V;
3343 let Inst{25-23} = 0b000;
3344 let Inst{22} = L;
3345 let Inst{21-15} = offset;
3346 let Inst{14-10} = Rt2;
3347 let Inst{9-5} = Rn;
3348 let Inst{4-0} = Rt;
3349
3350 let DecoderMethod = "DecodePairLdStInstruction";
3351}
3352
3353multiclass LoadPairNoAlloc<bits<2> opc, bit V, RegisterClass regtype,
3354 Operand indextype, string asm> {
3355 let hasSideEffects = 0, mayStore = 0, mayLoad = 1 in
3356 def i : BaseLoadStorePairNoAlloc<opc, V, 1,
3357 (outs regtype:$Rt, regtype:$Rt2),
3358 (ins GPR64sp:$Rn, indextype:$offset), asm>,
3359 Sched<[WriteLD, WriteLDHi]>;
3360
3361
3362 def : InstAlias<asm # "\t$Rt, $Rt2, [$Rn]",
3363 (!cast<Instruction>(NAME # "i") regtype:$Rt, regtype:$Rt2,
3364 GPR64sp:$Rn, 0)>;
3365}
3366
3367multiclass StorePairNoAlloc<bits<2> opc, bit V, RegisterClass regtype,
3368 Operand indextype, string asm> {
3369 let hasSideEffects = 0, mayStore = 1, mayLoad = 0 in
3370 def i : BaseLoadStorePairNoAlloc<opc, V, 0, (outs),
3371 (ins regtype:$Rt, regtype:$Rt2,
3372 GPR64sp:$Rn, indextype:$offset),
3373 asm>,
3374 Sched<[WriteSTP]>;
3375
3376 def : InstAlias<asm # "\t$Rt, $Rt2, [$Rn]",
3377 (!cast<Instruction>(NAME # "i") regtype:$Rt, regtype:$Rt2,
3378 GPR64sp:$Rn, 0)>;
3379}
3380
3381//---
3382// Load/store exclusive
3383//---
3384
3385// True exclusive operations write to and/or read from the system's exclusive
3386// monitors, which as far as a compiler is concerned can be modelled as a
3387// random shared memory address. Hence LoadExclusive mayStore.
3388//
3389// Since these instructions have the undefined register bits set to 1 in
3390// their canonical form, we need a post encoder method to set those bits
3391// to 1 when encoding these instructions. We do this using the
3392// fixLoadStoreExclusive function. This function has template parameters:
3393//
3394// fixLoadStoreExclusive<int hasRs, int hasRt2>
3395//
3396// hasRs indicates that the instruction uses the Rs field, so we won't set
3397// it to 1 (and the same for Rt2). We don't need template parameters for
3398// the other register fields since Rt and Rn are always used.
3399//
3400let hasSideEffects = 1, mayLoad = 1, mayStore = 1 in
3401class BaseLoadStoreExclusive<bits<2> sz, bit o2, bit L, bit o1, bit o0,
3402 dag oops, dag iops, string asm, string operands>
3403 : I<oops, iops, asm, operands, "", []> {
3404 let Inst{31-30} = sz;
3405 let Inst{29-24} = 0b001000;
3406 let Inst{23} = o2;
3407 let Inst{22} = L;
3408 let Inst{21} = o1;
3409 let Inst{15} = o0;
3410
3411 let DecoderMethod = "DecodeExclusiveLdStInstruction";
3412}
3413
3414// Neither Rs nor Rt2 operands.
3415class LoadStoreExclusiveSimple<bits<2> sz, bit o2, bit L, bit o1, bit o0,
3416 dag oops, dag iops, string asm, string operands>
3417 : BaseLoadStoreExclusive<sz, o2, L, o1, o0, oops, iops, asm, operands> {
3418 bits<5> Rt;
3419 bits<5> Rn;
Vladimir Sukharevd49cb8f2015-04-16 15:30:43 +00003420 let Inst{20-16} = 0b11111;
3421 let Unpredictable{20-16} = 0b11111;
3422 let Inst{14-10} = 0b11111;
3423 let Unpredictable{14-10} = 0b11111;
Tim Northover3b0846e2014-05-24 12:50:23 +00003424 let Inst{9-5} = Rn;
3425 let Inst{4-0} = Rt;
3426
3427 let PostEncoderMethod = "fixLoadStoreExclusive<0,0>";
3428}
3429
3430// Simple load acquires don't set the exclusive monitor
3431let mayLoad = 1, mayStore = 0 in
3432class LoadAcquire<bits<2> sz, bit o2, bit L, bit o1, bit o0,
3433 RegisterClass regtype, string asm>
3434 : LoadStoreExclusiveSimple<sz, o2, L, o1, o0, (outs regtype:$Rt),
3435 (ins GPR64sp0:$Rn), asm, "\t$Rt, [$Rn]">,
3436 Sched<[WriteLD]>;
3437
3438class LoadExclusive<bits<2> sz, bit o2, bit L, bit o1, bit o0,
3439 RegisterClass regtype, string asm>
3440 : LoadStoreExclusiveSimple<sz, o2, L, o1, o0, (outs regtype:$Rt),
3441 (ins GPR64sp0:$Rn), asm, "\t$Rt, [$Rn]">,
3442 Sched<[WriteLD]>;
3443
3444class LoadExclusivePair<bits<2> sz, bit o2, bit L, bit o1, bit o0,
3445 RegisterClass regtype, string asm>
3446 : BaseLoadStoreExclusive<sz, o2, L, o1, o0,
3447 (outs regtype:$Rt, regtype:$Rt2),
3448 (ins GPR64sp0:$Rn), asm,
3449 "\t$Rt, $Rt2, [$Rn]">,
3450 Sched<[WriteLD, WriteLDHi]> {
3451 bits<5> Rt;
3452 bits<5> Rt2;
3453 bits<5> Rn;
3454 let Inst{14-10} = Rt2;
3455 let Inst{9-5} = Rn;
3456 let Inst{4-0} = Rt;
3457
3458 let PostEncoderMethod = "fixLoadStoreExclusive<0,1>";
3459}
3460
3461// Simple store release operations do not check the exclusive monitor.
3462let mayLoad = 0, mayStore = 1 in
3463class StoreRelease<bits<2> sz, bit o2, bit L, bit o1, bit o0,
3464 RegisterClass regtype, string asm>
3465 : LoadStoreExclusiveSimple<sz, o2, L, o1, o0, (outs),
3466 (ins regtype:$Rt, GPR64sp0:$Rn),
3467 asm, "\t$Rt, [$Rn]">,
3468 Sched<[WriteST]>;
3469
3470let mayLoad = 1, mayStore = 1 in
3471class StoreExclusive<bits<2> sz, bit o2, bit L, bit o1, bit o0,
3472 RegisterClass regtype, string asm>
3473 : BaseLoadStoreExclusive<sz, o2, L, o1, o0, (outs GPR32:$Ws),
3474 (ins regtype:$Rt, GPR64sp0:$Rn),
3475 asm, "\t$Ws, $Rt, [$Rn]">,
3476 Sched<[WriteSTX]> {
3477 bits<5> Ws;
3478 bits<5> Rt;
3479 bits<5> Rn;
3480 let Inst{20-16} = Ws;
3481 let Inst{9-5} = Rn;
3482 let Inst{4-0} = Rt;
3483
3484 let Constraints = "@earlyclobber $Ws";
3485 let PostEncoderMethod = "fixLoadStoreExclusive<1,0>";
3486}
3487
3488class StoreExclusivePair<bits<2> sz, bit o2, bit L, bit o1, bit o0,
3489 RegisterClass regtype, string asm>
3490 : BaseLoadStoreExclusive<sz, o2, L, o1, o0,
3491 (outs GPR32:$Ws),
3492 (ins regtype:$Rt, regtype:$Rt2, GPR64sp0:$Rn),
3493 asm, "\t$Ws, $Rt, $Rt2, [$Rn]">,
3494 Sched<[WriteSTX]> {
3495 bits<5> Ws;
3496 bits<5> Rt;
3497 bits<5> Rt2;
3498 bits<5> Rn;
3499 let Inst{20-16} = Ws;
3500 let Inst{14-10} = Rt2;
3501 let Inst{9-5} = Rn;
3502 let Inst{4-0} = Rt;
3503
3504 let Constraints = "@earlyclobber $Ws";
3505}
3506
3507//---
3508// Exception generation
3509//---
3510
3511let mayLoad = 0, mayStore = 0, hasSideEffects = 1 in
3512class ExceptionGeneration<bits<3> op1, bits<2> ll, string asm>
3513 : I<(outs), (ins imm0_65535:$imm), asm, "\t$imm", "", []>,
3514 Sched<[WriteSys]> {
3515 bits<16> imm;
3516 let Inst{31-24} = 0b11010100;
3517 let Inst{23-21} = op1;
3518 let Inst{20-5} = imm;
3519 let Inst{4-2} = 0b000;
3520 let Inst{1-0} = ll;
3521}
3522
3523let Predicates = [HasFPARMv8] in {
3524
3525//---
3526// Floating point to integer conversion
3527//---
3528
3529class BaseFPToIntegerUnscaled<bits<2> type, bits<2> rmode, bits<3> opcode,
3530 RegisterClass srcType, RegisterClass dstType,
3531 string asm, list<dag> pattern>
3532 : I<(outs dstType:$Rd), (ins srcType:$Rn),
3533 asm, "\t$Rd, $Rn", "", pattern>,
3534 Sched<[WriteFCvt]> {
3535 bits<5> Rd;
3536 bits<5> Rn;
3537 let Inst{30-29} = 0b00;
3538 let Inst{28-24} = 0b11110;
3539 let Inst{23-22} = type;
3540 let Inst{21} = 1;
3541 let Inst{20-19} = rmode;
3542 let Inst{18-16} = opcode;
3543 let Inst{15-10} = 0;
3544 let Inst{9-5} = Rn;
3545 let Inst{4-0} = Rd;
3546}
3547
3548let mayLoad = 0, mayStore = 0, hasSideEffects = 0 in
3549class BaseFPToInteger<bits<2> type, bits<2> rmode, bits<3> opcode,
3550 RegisterClass srcType, RegisterClass dstType,
3551 Operand immType, string asm, list<dag> pattern>
3552 : I<(outs dstType:$Rd), (ins srcType:$Rn, immType:$scale),
3553 asm, "\t$Rd, $Rn, $scale", "", pattern>,
3554 Sched<[WriteFCvt]> {
3555 bits<5> Rd;
3556 bits<5> Rn;
3557 bits<6> scale;
3558 let Inst{30-29} = 0b00;
3559 let Inst{28-24} = 0b11110;
3560 let Inst{23-22} = type;
3561 let Inst{21} = 0;
3562 let Inst{20-19} = rmode;
3563 let Inst{18-16} = opcode;
3564 let Inst{15-10} = scale;
3565 let Inst{9-5} = Rn;
3566 let Inst{4-0} = Rd;
3567}
3568
3569multiclass FPToIntegerUnscaled<bits<2> rmode, bits<3> opcode, string asm,
3570 SDPatternOperator OpN> {
Oliver Stannardb25914e2015-11-27 13:04:48 +00003571 // Unscaled half-precision to 32-bit
3572 def UWHr : BaseFPToIntegerUnscaled<0b11, rmode, opcode, FPR16, GPR32, asm,
3573 [(set GPR32:$Rd, (OpN FPR16:$Rn))]> {
3574 let Inst{31} = 0; // 32-bit GPR flag
3575 let Predicates = [HasFullFP16];
3576 }
3577
3578 // Unscaled half-precision to 64-bit
3579 def UXHr : BaseFPToIntegerUnscaled<0b11, rmode, opcode, FPR16, GPR64, asm,
3580 [(set GPR64:$Rd, (OpN FPR16:$Rn))]> {
3581 let Inst{31} = 1; // 64-bit GPR flag
3582 let Predicates = [HasFullFP16];
3583 }
3584
Tim Northover3b0846e2014-05-24 12:50:23 +00003585 // Unscaled single-precision to 32-bit
3586 def UWSr : BaseFPToIntegerUnscaled<0b00, rmode, opcode, FPR32, GPR32, asm,
3587 [(set GPR32:$Rd, (OpN FPR32:$Rn))]> {
3588 let Inst{31} = 0; // 32-bit GPR flag
3589 }
3590
3591 // Unscaled single-precision to 64-bit
3592 def UXSr : BaseFPToIntegerUnscaled<0b00, rmode, opcode, FPR32, GPR64, asm,
3593 [(set GPR64:$Rd, (OpN FPR32:$Rn))]> {
3594 let Inst{31} = 1; // 64-bit GPR flag
3595 }
3596
3597 // Unscaled double-precision to 32-bit
3598 def UWDr : BaseFPToIntegerUnscaled<0b01, rmode, opcode, FPR64, GPR32, asm,
3599 [(set GPR32:$Rd, (OpN (f64 FPR64:$Rn)))]> {
3600 let Inst{31} = 0; // 32-bit GPR flag
3601 }
3602
3603 // Unscaled double-precision to 64-bit
3604 def UXDr : BaseFPToIntegerUnscaled<0b01, rmode, opcode, FPR64, GPR64, asm,
3605 [(set GPR64:$Rd, (OpN (f64 FPR64:$Rn)))]> {
3606 let Inst{31} = 1; // 64-bit GPR flag
3607 }
3608}
3609
3610multiclass FPToIntegerScaled<bits<2> rmode, bits<3> opcode, string asm,
3611 SDPatternOperator OpN> {
Oliver Stannardb25914e2015-11-27 13:04:48 +00003612 // Scaled half-precision to 32-bit
3613 def SWHri : BaseFPToInteger<0b11, rmode, opcode, FPR16, GPR32,
3614 fixedpoint_f16_i32, asm,
3615 [(set GPR32:$Rd, (OpN (fmul FPR16:$Rn,
3616 fixedpoint_f16_i32:$scale)))]> {
3617 let Inst{31} = 0; // 32-bit GPR flag
3618 let scale{5} = 1;
3619 let Predicates = [HasFullFP16];
3620 }
3621
3622 // Scaled half-precision to 64-bit
3623 def SXHri : BaseFPToInteger<0b11, rmode, opcode, FPR16, GPR64,
3624 fixedpoint_f16_i64, asm,
3625 [(set GPR64:$Rd, (OpN (fmul FPR16:$Rn,
3626 fixedpoint_f16_i64:$scale)))]> {
3627 let Inst{31} = 1; // 64-bit GPR flag
3628 let Predicates = [HasFullFP16];
3629 }
3630
Tim Northover3b0846e2014-05-24 12:50:23 +00003631 // Scaled single-precision to 32-bit
3632 def SWSri : BaseFPToInteger<0b00, rmode, opcode, FPR32, GPR32,
3633 fixedpoint_f32_i32, asm,
3634 [(set GPR32:$Rd, (OpN (fmul FPR32:$Rn,
3635 fixedpoint_f32_i32:$scale)))]> {
3636 let Inst{31} = 0; // 32-bit GPR flag
3637 let scale{5} = 1;
3638 }
3639
3640 // Scaled single-precision to 64-bit
3641 def SXSri : BaseFPToInteger<0b00, rmode, opcode, FPR32, GPR64,
3642 fixedpoint_f32_i64, asm,
3643 [(set GPR64:$Rd, (OpN (fmul FPR32:$Rn,
3644 fixedpoint_f32_i64:$scale)))]> {
3645 let Inst{31} = 1; // 64-bit GPR flag
3646 }
3647
3648 // Scaled double-precision to 32-bit
3649 def SWDri : BaseFPToInteger<0b01, rmode, opcode, FPR64, GPR32,
3650 fixedpoint_f64_i32, asm,
3651 [(set GPR32:$Rd, (OpN (fmul FPR64:$Rn,
3652 fixedpoint_f64_i32:$scale)))]> {
3653 let Inst{31} = 0; // 32-bit GPR flag
3654 let scale{5} = 1;
3655 }
3656
3657 // Scaled double-precision to 64-bit
3658 def SXDri : BaseFPToInteger<0b01, rmode, opcode, FPR64, GPR64,
3659 fixedpoint_f64_i64, asm,
3660 [(set GPR64:$Rd, (OpN (fmul FPR64:$Rn,
3661 fixedpoint_f64_i64:$scale)))]> {
3662 let Inst{31} = 1; // 64-bit GPR flag
3663 }
3664}
3665
3666//---
3667// Integer to floating point conversion
3668//---
3669
3670let mayStore = 0, mayLoad = 0, hasSideEffects = 0 in
3671class BaseIntegerToFP<bit isUnsigned,
3672 RegisterClass srcType, RegisterClass dstType,
3673 Operand immType, string asm, list<dag> pattern>
3674 : I<(outs dstType:$Rd), (ins srcType:$Rn, immType:$scale),
3675 asm, "\t$Rd, $Rn, $scale", "", pattern>,
3676 Sched<[WriteFCvt]> {
3677 bits<5> Rd;
3678 bits<5> Rn;
3679 bits<6> scale;
Oliver Stannardb25914e2015-11-27 13:04:48 +00003680 let Inst{30-24} = 0b0011110;
Tim Northover3b0846e2014-05-24 12:50:23 +00003681 let Inst{21-17} = 0b00001;
3682 let Inst{16} = isUnsigned;
3683 let Inst{15-10} = scale;
3684 let Inst{9-5} = Rn;
3685 let Inst{4-0} = Rd;
3686}
3687
3688class BaseIntegerToFPUnscaled<bit isUnsigned,
3689 RegisterClass srcType, RegisterClass dstType,
3690 ValueType dvt, string asm, SDNode node>
3691 : I<(outs dstType:$Rd), (ins srcType:$Rn),
3692 asm, "\t$Rd, $Rn", "", [(set (dvt dstType:$Rd), (node srcType:$Rn))]>,
3693 Sched<[WriteFCvt]> {
3694 bits<5> Rd;
3695 bits<5> Rn;
3696 bits<6> scale;
Oliver Stannardb25914e2015-11-27 13:04:48 +00003697 let Inst{30-24} = 0b0011110;
Tim Northover3b0846e2014-05-24 12:50:23 +00003698 let Inst{21-17} = 0b10001;
3699 let Inst{16} = isUnsigned;
3700 let Inst{15-10} = 0b000000;
3701 let Inst{9-5} = Rn;
3702 let Inst{4-0} = Rd;
3703}
3704
3705multiclass IntegerToFP<bit isUnsigned, string asm, SDNode node> {
3706 // Unscaled
Oliver Stannardb25914e2015-11-27 13:04:48 +00003707 def UWHri: BaseIntegerToFPUnscaled<isUnsigned, GPR32, FPR16, f16, asm, node> {
3708 let Inst{31} = 0; // 32-bit GPR flag
3709 let Inst{23-22} = 0b11; // 16-bit FPR flag
3710 let Predicates = [HasFullFP16];
3711 }
3712
Tim Northover3b0846e2014-05-24 12:50:23 +00003713 def UWSri: BaseIntegerToFPUnscaled<isUnsigned, GPR32, FPR32, f32, asm, node> {
3714 let Inst{31} = 0; // 32-bit GPR flag
Oliver Stannardb25914e2015-11-27 13:04:48 +00003715 let Inst{23-22} = 0b00; // 32-bit FPR flag
Tim Northover3b0846e2014-05-24 12:50:23 +00003716 }
3717
3718 def UWDri: BaseIntegerToFPUnscaled<isUnsigned, GPR32, FPR64, f64, asm, node> {
3719 let Inst{31} = 0; // 32-bit GPR flag
Oliver Stannardb25914e2015-11-27 13:04:48 +00003720 let Inst{23-22} = 0b01; // 64-bit FPR flag
3721 }
3722
3723 def UXHri: BaseIntegerToFPUnscaled<isUnsigned, GPR64, FPR16, f16, asm, node> {
3724 let Inst{31} = 1; // 64-bit GPR flag
3725 let Inst{23-22} = 0b11; // 16-bit FPR flag
3726 let Predicates = [HasFullFP16];
Tim Northover3b0846e2014-05-24 12:50:23 +00003727 }
3728
3729 def UXSri: BaseIntegerToFPUnscaled<isUnsigned, GPR64, FPR32, f32, asm, node> {
3730 let Inst{31} = 1; // 64-bit GPR flag
Oliver Stannardb25914e2015-11-27 13:04:48 +00003731 let Inst{23-22} = 0b00; // 32-bit FPR flag
Tim Northover3b0846e2014-05-24 12:50:23 +00003732 }
3733
3734 def UXDri: BaseIntegerToFPUnscaled<isUnsigned, GPR64, FPR64, f64, asm, node> {
3735 let Inst{31} = 1; // 64-bit GPR flag
Oliver Stannardb25914e2015-11-27 13:04:48 +00003736 let Inst{23-22} = 0b01; // 64-bit FPR flag
Tim Northover3b0846e2014-05-24 12:50:23 +00003737 }
3738
3739 // Scaled
Oliver Stannardb25914e2015-11-27 13:04:48 +00003740 def SWHri: BaseIntegerToFP<isUnsigned, GPR32, FPR16, fixedpoint_f16_i32, asm,
3741 [(set FPR16:$Rd,
3742 (fdiv (node GPR32:$Rn),
3743 fixedpoint_f16_i32:$scale))]> {
3744 let Inst{31} = 0; // 32-bit GPR flag
3745 let Inst{23-22} = 0b11; // 16-bit FPR flag
3746 let scale{5} = 1;
3747 let Predicates = [HasFullFP16];
3748 }
3749
Tim Northover3b0846e2014-05-24 12:50:23 +00003750 def SWSri: BaseIntegerToFP<isUnsigned, GPR32, FPR32, fixedpoint_f32_i32, asm,
3751 [(set FPR32:$Rd,
3752 (fdiv (node GPR32:$Rn),
3753 fixedpoint_f32_i32:$scale))]> {
3754 let Inst{31} = 0; // 32-bit GPR flag
Oliver Stannardb25914e2015-11-27 13:04:48 +00003755 let Inst{23-22} = 0b00; // 32-bit FPR flag
Tim Northover3b0846e2014-05-24 12:50:23 +00003756 let scale{5} = 1;
3757 }
3758
3759 def SWDri: BaseIntegerToFP<isUnsigned, GPR32, FPR64, fixedpoint_f64_i32, asm,
3760 [(set FPR64:$Rd,
3761 (fdiv (node GPR32:$Rn),
3762 fixedpoint_f64_i32:$scale))]> {
3763 let Inst{31} = 0; // 32-bit GPR flag
Oliver Stannardb25914e2015-11-27 13:04:48 +00003764 let Inst{23-22} = 0b01; // 64-bit FPR flag
Tim Northover3b0846e2014-05-24 12:50:23 +00003765 let scale{5} = 1;
3766 }
3767
Oliver Stannardb25914e2015-11-27 13:04:48 +00003768 def SXHri: BaseIntegerToFP<isUnsigned, GPR64, FPR16, fixedpoint_f16_i64, asm,
3769 [(set FPR16:$Rd,
3770 (fdiv (node GPR64:$Rn),
3771 fixedpoint_f16_i64:$scale))]> {
3772 let Inst{31} = 1; // 64-bit GPR flag
3773 let Inst{23-22} = 0b11; // 16-bit FPR flag
3774 let Predicates = [HasFullFP16];
3775 }
3776
Tim Northover3b0846e2014-05-24 12:50:23 +00003777 def SXSri: BaseIntegerToFP<isUnsigned, GPR64, FPR32, fixedpoint_f32_i64, asm,
3778 [(set FPR32:$Rd,
3779 (fdiv (node GPR64:$Rn),
3780 fixedpoint_f32_i64:$scale))]> {
3781 let Inst{31} = 1; // 64-bit GPR flag
Oliver Stannardb25914e2015-11-27 13:04:48 +00003782 let Inst{23-22} = 0b00; // 32-bit FPR flag
Tim Northover3b0846e2014-05-24 12:50:23 +00003783 }
3784
3785 def SXDri: BaseIntegerToFP<isUnsigned, GPR64, FPR64, fixedpoint_f64_i64, asm,
3786 [(set FPR64:$Rd,
3787 (fdiv (node GPR64:$Rn),
3788 fixedpoint_f64_i64:$scale))]> {
3789 let Inst{31} = 1; // 64-bit GPR flag
Oliver Stannardb25914e2015-11-27 13:04:48 +00003790 let Inst{23-22} = 0b01; // 64-bit FPR flag
Tim Northover3b0846e2014-05-24 12:50:23 +00003791 }
3792}
3793
3794//---
3795// Unscaled integer <-> floating point conversion (i.e. FMOV)
3796//---
3797
3798let mayLoad = 0, mayStore = 0, hasSideEffects = 0 in
3799class BaseUnscaledConversion<bits<2> rmode, bits<3> opcode,
3800 RegisterClass srcType, RegisterClass dstType,
3801 string asm>
3802 : I<(outs dstType:$Rd), (ins srcType:$Rn), asm, "\t$Rd, $Rn", "",
3803 // We use COPY_TO_REGCLASS for these bitconvert operations.
3804 // copyPhysReg() expands the resultant COPY instructions after
3805 // regalloc is done. This gives greater freedom for the allocator
3806 // and related passes (coalescing, copy propagation, et. al.) to
3807 // be more effective.
3808 [/*(set (dvt dstType:$Rd), (bitconvert (svt srcType:$Rn)))*/]>,
3809 Sched<[WriteFCopy]> {
3810 bits<5> Rd;
3811 bits<5> Rn;
Oliver Stannardb25914e2015-11-27 13:04:48 +00003812 let Inst{30-24} = 0b0011110;
Tim Northover3b0846e2014-05-24 12:50:23 +00003813 let Inst{21} = 1;
3814 let Inst{20-19} = rmode;
3815 let Inst{18-16} = opcode;
3816 let Inst{15-10} = 0b000000;
3817 let Inst{9-5} = Rn;
3818 let Inst{4-0} = Rd;
3819}
3820
3821let mayLoad = 0, mayStore = 0, hasSideEffects = 0 in
3822class BaseUnscaledConversionToHigh<bits<2> rmode, bits<3> opcode,
3823 RegisterClass srcType, RegisterOperand dstType, string asm,
3824 string kind>
3825 : I<(outs dstType:$Rd), (ins srcType:$Rn, VectorIndex1:$idx), asm,
3826 "{\t$Rd"#kind#"$idx, $Rn|"#kind#"\t$Rd$idx, $Rn}", "", []>,
3827 Sched<[WriteFCopy]> {
3828 bits<5> Rd;
3829 bits<5> Rn;
3830 let Inst{30-23} = 0b00111101;
3831 let Inst{21} = 1;
3832 let Inst{20-19} = rmode;
3833 let Inst{18-16} = opcode;
3834 let Inst{15-10} = 0b000000;
3835 let Inst{9-5} = Rn;
3836 let Inst{4-0} = Rd;
3837
3838 let DecoderMethod = "DecodeFMOVLaneInstruction";
3839}
3840
3841let mayLoad = 0, mayStore = 0, hasSideEffects = 0 in
3842class BaseUnscaledConversionFromHigh<bits<2> rmode, bits<3> opcode,
3843 RegisterOperand srcType, RegisterClass dstType, string asm,
3844 string kind>
3845 : I<(outs dstType:$Rd), (ins srcType:$Rn, VectorIndex1:$idx), asm,
3846 "{\t$Rd, $Rn"#kind#"$idx|"#kind#"\t$Rd, $Rn$idx}", "", []>,
3847 Sched<[WriteFCopy]> {
3848 bits<5> Rd;
3849 bits<5> Rn;
3850 let Inst{30-23} = 0b00111101;
3851 let Inst{21} = 1;
3852 let Inst{20-19} = rmode;
3853 let Inst{18-16} = opcode;
3854 let Inst{15-10} = 0b000000;
3855 let Inst{9-5} = Rn;
3856 let Inst{4-0} = Rd;
3857
3858 let DecoderMethod = "DecodeFMOVLaneInstruction";
3859}
3860
3861
Tim Northover3b0846e2014-05-24 12:50:23 +00003862multiclass UnscaledConversion<string asm> {
Oliver Stannardb25914e2015-11-27 13:04:48 +00003863 def WHr : BaseUnscaledConversion<0b00, 0b111, GPR32, FPR16, asm> {
3864 let Inst{31} = 0; // 32-bit GPR flag
3865 let Inst{23-22} = 0b11; // 16-bit FPR flag
3866 let Predicates = [HasFullFP16];
3867 }
3868
3869 def XHr : BaseUnscaledConversion<0b00, 0b111, GPR64, FPR16, asm> {
3870 let Inst{31} = 1; // 64-bit GPR flag
3871 let Inst{23-22} = 0b11; // 16-bit FPR flag
3872 let Predicates = [HasFullFP16];
3873 }
3874
Tim Northover3b0846e2014-05-24 12:50:23 +00003875 def WSr : BaseUnscaledConversion<0b00, 0b111, GPR32, FPR32, asm> {
3876 let Inst{31} = 0; // 32-bit GPR flag
Oliver Stannardb25914e2015-11-27 13:04:48 +00003877 let Inst{23-22} = 0b00; // 32-bit FPR flag
Tim Northover3b0846e2014-05-24 12:50:23 +00003878 }
3879
3880 def XDr : BaseUnscaledConversion<0b00, 0b111, GPR64, FPR64, asm> {
3881 let Inst{31} = 1; // 64-bit GPR flag
Oliver Stannardb25914e2015-11-27 13:04:48 +00003882 let Inst{23-22} = 0b01; // 64-bit FPR flag
3883 }
3884
3885 def HWr : BaseUnscaledConversion<0b00, 0b110, FPR16, GPR32, asm> {
3886 let Inst{31} = 0; // 32-bit GPR flag
3887 let Inst{23-22} = 0b11; // 16-bit FPR flag
3888 let Predicates = [HasFullFP16];
3889 }
3890
3891 def HXr : BaseUnscaledConversion<0b00, 0b110, FPR16, GPR64, asm> {
3892 let Inst{31} = 1; // 64-bit GPR flag
3893 let Inst{23-22} = 0b11; // 16-bit FPR flag
3894 let Predicates = [HasFullFP16];
Tim Northover3b0846e2014-05-24 12:50:23 +00003895 }
3896
3897 def SWr : BaseUnscaledConversion<0b00, 0b110, FPR32, GPR32, asm> {
3898 let Inst{31} = 0; // 32-bit GPR flag
Oliver Stannardb25914e2015-11-27 13:04:48 +00003899 let Inst{23-22} = 0b00; // 32-bit FPR flag
Tim Northover3b0846e2014-05-24 12:50:23 +00003900 }
3901
3902 def DXr : BaseUnscaledConversion<0b00, 0b110, FPR64, GPR64, asm> {
3903 let Inst{31} = 1; // 64-bit GPR flag
Oliver Stannardb25914e2015-11-27 13:04:48 +00003904 let Inst{23-22} = 0b01; // 64-bit FPR flag
Tim Northover3b0846e2014-05-24 12:50:23 +00003905 }
3906
3907 def XDHighr : BaseUnscaledConversionToHigh<0b01, 0b111, GPR64, V128,
3908 asm, ".d"> {
3909 let Inst{31} = 1;
3910 let Inst{22} = 0;
3911 }
3912
3913 def DXHighr : BaseUnscaledConversionFromHigh<0b01, 0b110, V128, GPR64,
3914 asm, ".d"> {
3915 let Inst{31} = 1;
3916 let Inst{22} = 0;
3917 }
3918}
3919
3920//---
3921// Floating point conversion
3922//---
3923
3924class BaseFPConversion<bits<2> type, bits<2> opcode, RegisterClass dstType,
3925 RegisterClass srcType, string asm, list<dag> pattern>
3926 : I<(outs dstType:$Rd), (ins srcType:$Rn), asm, "\t$Rd, $Rn", "", pattern>,
3927 Sched<[WriteFCvt]> {
3928 bits<5> Rd;
3929 bits<5> Rn;
3930 let Inst{31-24} = 0b00011110;
3931 let Inst{23-22} = type;
3932 let Inst{21-17} = 0b10001;
3933 let Inst{16-15} = opcode;
3934 let Inst{14-10} = 0b10000;
3935 let Inst{9-5} = Rn;
3936 let Inst{4-0} = Rd;
3937}
3938
3939multiclass FPConversion<string asm> {
3940 // Double-precision to Half-precision
3941 def HDr : BaseFPConversion<0b01, 0b11, FPR16, FPR64, asm,
3942 [(set FPR16:$Rd, (fround FPR64:$Rn))]>;
3943
3944 // Double-precision to Single-precision
3945 def SDr : BaseFPConversion<0b01, 0b00, FPR32, FPR64, asm,
3946 [(set FPR32:$Rd, (fround FPR64:$Rn))]>;
3947
3948 // Half-precision to Double-precision
3949 def DHr : BaseFPConversion<0b11, 0b01, FPR64, FPR16, asm,
3950 [(set FPR64:$Rd, (fextend FPR16:$Rn))]>;
3951
3952 // Half-precision to Single-precision
3953 def SHr : BaseFPConversion<0b11, 0b00, FPR32, FPR16, asm,
3954 [(set FPR32:$Rd, (fextend FPR16:$Rn))]>;
3955
3956 // Single-precision to Double-precision
3957 def DSr : BaseFPConversion<0b00, 0b01, FPR64, FPR32, asm,
3958 [(set FPR64:$Rd, (fextend FPR32:$Rn))]>;
3959
3960 // Single-precision to Half-precision
3961 def HSr : BaseFPConversion<0b00, 0b11, FPR16, FPR32, asm,
3962 [(set FPR16:$Rd, (fround FPR32:$Rn))]>;
3963}
3964
3965//---
3966// Single operand floating point data processing
3967//---
3968
3969let mayLoad = 0, mayStore = 0, hasSideEffects = 0 in
3970class BaseSingleOperandFPData<bits<4> opcode, RegisterClass regtype,
3971 ValueType vt, string asm, SDPatternOperator node>
3972 : I<(outs regtype:$Rd), (ins regtype:$Rn), asm, "\t$Rd, $Rn", "",
3973 [(set (vt regtype:$Rd), (node (vt regtype:$Rn)))]>,
3974 Sched<[WriteF]> {
3975 bits<5> Rd;
3976 bits<5> Rn;
Oliver Stannardb25914e2015-11-27 13:04:48 +00003977 let Inst{31-24} = 0b00011110;
Tim Northover3b0846e2014-05-24 12:50:23 +00003978 let Inst{21-19} = 0b100;
3979 let Inst{18-15} = opcode;
3980 let Inst{14-10} = 0b10000;
3981 let Inst{9-5} = Rn;
3982 let Inst{4-0} = Rd;
3983}
3984
3985multiclass SingleOperandFPData<bits<4> opcode, string asm,
3986 SDPatternOperator node = null_frag> {
Oliver Stannardb25914e2015-11-27 13:04:48 +00003987 def Hr : BaseSingleOperandFPData<opcode, FPR16, f16, asm, node> {
3988 let Inst{23-22} = 0b11; // 16-bit size flag
3989 let Predicates = [HasFullFP16];
3990 }
3991
Tim Northover3b0846e2014-05-24 12:50:23 +00003992 def Sr : BaseSingleOperandFPData<opcode, FPR32, f32, asm, node> {
Oliver Stannardb25914e2015-11-27 13:04:48 +00003993 let Inst{23-22} = 0b00; // 32-bit size flag
Tim Northover3b0846e2014-05-24 12:50:23 +00003994 }
3995
3996 def Dr : BaseSingleOperandFPData<opcode, FPR64, f64, asm, node> {
Oliver Stannardb25914e2015-11-27 13:04:48 +00003997 let Inst{23-22} = 0b01; // 64-bit size flag
Tim Northover3b0846e2014-05-24 12:50:23 +00003998 }
3999}
4000
4001//---
4002// Two operand floating point data processing
4003//---
4004
4005let mayLoad = 0, mayStore = 0, hasSideEffects = 0 in
4006class BaseTwoOperandFPData<bits<4> opcode, RegisterClass regtype,
4007 string asm, list<dag> pat>
4008 : I<(outs regtype:$Rd), (ins regtype:$Rn, regtype:$Rm),
4009 asm, "\t$Rd, $Rn, $Rm", "", pat>,
4010 Sched<[WriteF]> {
4011 bits<5> Rd;
4012 bits<5> Rn;
4013 bits<5> Rm;
Oliver Stannardb25914e2015-11-27 13:04:48 +00004014 let Inst{31-24} = 0b00011110;
Tim Northover3b0846e2014-05-24 12:50:23 +00004015 let Inst{21} = 1;
4016 let Inst{20-16} = Rm;
4017 let Inst{15-12} = opcode;
4018 let Inst{11-10} = 0b10;
4019 let Inst{9-5} = Rn;
4020 let Inst{4-0} = Rd;
4021}
4022
4023multiclass TwoOperandFPData<bits<4> opcode, string asm,
4024 SDPatternOperator node = null_frag> {
Oliver Stannardb25914e2015-11-27 13:04:48 +00004025 def Hrr : BaseTwoOperandFPData<opcode, FPR16, asm,
4026 [(set (f16 FPR16:$Rd),
4027 (node (f16 FPR16:$Rn), (f16 FPR16:$Rm)))]> {
4028 let Inst{23-22} = 0b11; // 16-bit size flag
4029 let Predicates = [HasFullFP16];
4030 }
4031
Tim Northover3b0846e2014-05-24 12:50:23 +00004032 def Srr : BaseTwoOperandFPData<opcode, FPR32, asm,
4033 [(set (f32 FPR32:$Rd),
4034 (node (f32 FPR32:$Rn), (f32 FPR32:$Rm)))]> {
Oliver Stannardb25914e2015-11-27 13:04:48 +00004035 let Inst{23-22} = 0b00; // 32-bit size flag
Tim Northover3b0846e2014-05-24 12:50:23 +00004036 }
4037
4038 def Drr : BaseTwoOperandFPData<opcode, FPR64, asm,
4039 [(set (f64 FPR64:$Rd),
4040 (node (f64 FPR64:$Rn), (f64 FPR64:$Rm)))]> {
Oliver Stannardb25914e2015-11-27 13:04:48 +00004041 let Inst{23-22} = 0b01; // 64-bit size flag
Tim Northover3b0846e2014-05-24 12:50:23 +00004042 }
4043}
4044
4045multiclass TwoOperandFPDataNeg<bits<4> opcode, string asm, SDNode node> {
Oliver Stannardb25914e2015-11-27 13:04:48 +00004046 def Hrr : BaseTwoOperandFPData<opcode, FPR16, asm,
4047 [(set FPR16:$Rd, (fneg (node FPR16:$Rn, (f16 FPR16:$Rm))))]> {
4048 let Inst{23-22} = 0b11; // 16-bit size flag
4049 let Predicates = [HasFullFP16];
4050 }
4051
Tim Northover3b0846e2014-05-24 12:50:23 +00004052 def Srr : BaseTwoOperandFPData<opcode, FPR32, asm,
4053 [(set FPR32:$Rd, (fneg (node FPR32:$Rn, (f32 FPR32:$Rm))))]> {
Oliver Stannardb25914e2015-11-27 13:04:48 +00004054 let Inst{23-22} = 0b00; // 32-bit size flag
Tim Northover3b0846e2014-05-24 12:50:23 +00004055 }
4056
4057 def Drr : BaseTwoOperandFPData<opcode, FPR64, asm,
4058 [(set FPR64:$Rd, (fneg (node FPR64:$Rn, (f64 FPR64:$Rm))))]> {
Oliver Stannardb25914e2015-11-27 13:04:48 +00004059 let Inst{23-22} = 0b01; // 64-bit size flag
Tim Northover3b0846e2014-05-24 12:50:23 +00004060 }
4061}
4062
4063
4064//---
4065// Three operand floating point data processing
4066//---
4067
4068class BaseThreeOperandFPData<bit isNegated, bit isSub,
4069 RegisterClass regtype, string asm, list<dag> pat>
4070 : I<(outs regtype:$Rd), (ins regtype:$Rn, regtype:$Rm, regtype: $Ra),
4071 asm, "\t$Rd, $Rn, $Rm, $Ra", "", pat>,
4072 Sched<[WriteFMul]> {
4073 bits<5> Rd;
4074 bits<5> Rn;
4075 bits<5> Rm;
4076 bits<5> Ra;
Oliver Stannardb25914e2015-11-27 13:04:48 +00004077 let Inst{31-24} = 0b00011111;
Tim Northover3b0846e2014-05-24 12:50:23 +00004078 let Inst{21} = isNegated;
4079 let Inst{20-16} = Rm;
4080 let Inst{15} = isSub;
4081 let Inst{14-10} = Ra;
4082 let Inst{9-5} = Rn;
4083 let Inst{4-0} = Rd;
4084}
4085
4086multiclass ThreeOperandFPData<bit isNegated, bit isSub,string asm,
4087 SDPatternOperator node> {
Oliver Stannardb25914e2015-11-27 13:04:48 +00004088 def Hrrr : BaseThreeOperandFPData<isNegated, isSub, FPR16, asm,
4089 [(set FPR16:$Rd,
4090 (node (f16 FPR16:$Rn), (f16 FPR16:$Rm), (f16 FPR16:$Ra)))]> {
4091 let Inst{23-22} = 0b11; // 16-bit size flag
4092 let Predicates = [HasFullFP16];
4093 }
4094
Tim Northover3b0846e2014-05-24 12:50:23 +00004095 def Srrr : BaseThreeOperandFPData<isNegated, isSub, FPR32, asm,
4096 [(set FPR32:$Rd,
4097 (node (f32 FPR32:$Rn), (f32 FPR32:$Rm), (f32 FPR32:$Ra)))]> {
Oliver Stannardb25914e2015-11-27 13:04:48 +00004098 let Inst{23-22} = 0b00; // 32-bit size flag
Tim Northover3b0846e2014-05-24 12:50:23 +00004099 }
4100
4101 def Drrr : BaseThreeOperandFPData<isNegated, isSub, FPR64, asm,
4102 [(set FPR64:$Rd,
4103 (node (f64 FPR64:$Rn), (f64 FPR64:$Rm), (f64 FPR64:$Ra)))]> {
Oliver Stannardb25914e2015-11-27 13:04:48 +00004104 let Inst{23-22} = 0b01; // 64-bit size flag
Tim Northover3b0846e2014-05-24 12:50:23 +00004105 }
4106}
4107
4108//---
4109// Floating point data comparisons
4110//---
4111
4112let mayLoad = 0, mayStore = 0, hasSideEffects = 0 in
4113class BaseOneOperandFPComparison<bit signalAllNans,
4114 RegisterClass regtype, string asm,
4115 list<dag> pat>
4116 : I<(outs), (ins regtype:$Rn), asm, "\t$Rn, #0.0", "", pat>,
4117 Sched<[WriteFCmp]> {
4118 bits<5> Rn;
Oliver Stannardb25914e2015-11-27 13:04:48 +00004119 let Inst{31-24} = 0b00011110;
Tim Northover3b0846e2014-05-24 12:50:23 +00004120 let Inst{21} = 1;
4121
4122 let Inst{15-10} = 0b001000;
4123 let Inst{9-5} = Rn;
4124 let Inst{4} = signalAllNans;
4125 let Inst{3-0} = 0b1000;
4126
4127 // Rm should be 0b00000 canonically, but we need to accept any value.
4128 let PostEncoderMethod = "fixOneOperandFPComparison";
4129}
4130
4131let mayLoad = 0, mayStore = 0, hasSideEffects = 0 in
4132class BaseTwoOperandFPComparison<bit signalAllNans, RegisterClass regtype,
4133 string asm, list<dag> pat>
4134 : I<(outs), (ins regtype:$Rn, regtype:$Rm), asm, "\t$Rn, $Rm", "", pat>,
4135 Sched<[WriteFCmp]> {
4136 bits<5> Rm;
4137 bits<5> Rn;
Oliver Stannardb25914e2015-11-27 13:04:48 +00004138 let Inst{31-24} = 0b00011110;
Tim Northover3b0846e2014-05-24 12:50:23 +00004139 let Inst{21} = 1;
4140 let Inst{20-16} = Rm;
4141 let Inst{15-10} = 0b001000;
4142 let Inst{9-5} = Rn;
4143 let Inst{4} = signalAllNans;
4144 let Inst{3-0} = 0b0000;
4145}
4146
4147multiclass FPComparison<bit signalAllNans, string asm,
4148 SDPatternOperator OpNode = null_frag> {
4149 let Defs = [NZCV] in {
Oliver Stannardb25914e2015-11-27 13:04:48 +00004150 def Hrr : BaseTwoOperandFPComparison<signalAllNans, FPR16, asm,
4151 [(OpNode FPR16:$Rn, (f16 FPR16:$Rm)), (implicit NZCV)]> {
4152 let Inst{23-22} = 0b11;
4153 let Predicates = [HasFullFP16];
4154 }
4155
4156 def Hri : BaseOneOperandFPComparison<signalAllNans, FPR16, asm,
4157 [(OpNode (f16 FPR16:$Rn), fpimm0), (implicit NZCV)]> {
4158 let Inst{23-22} = 0b11;
4159 let Predicates = [HasFullFP16];
4160 }
4161
Tim Northover3b0846e2014-05-24 12:50:23 +00004162 def Srr : BaseTwoOperandFPComparison<signalAllNans, FPR32, asm,
4163 [(OpNode FPR32:$Rn, (f32 FPR32:$Rm)), (implicit NZCV)]> {
Oliver Stannardb25914e2015-11-27 13:04:48 +00004164 let Inst{23-22} = 0b00;
Tim Northover3b0846e2014-05-24 12:50:23 +00004165 }
4166
4167 def Sri : BaseOneOperandFPComparison<signalAllNans, FPR32, asm,
4168 [(OpNode (f32 FPR32:$Rn), fpimm0), (implicit NZCV)]> {
Oliver Stannardb25914e2015-11-27 13:04:48 +00004169 let Inst{23-22} = 0b00;
Tim Northover3b0846e2014-05-24 12:50:23 +00004170 }
4171
4172 def Drr : BaseTwoOperandFPComparison<signalAllNans, FPR64, asm,
4173 [(OpNode FPR64:$Rn, (f64 FPR64:$Rm)), (implicit NZCV)]> {
Oliver Stannardb25914e2015-11-27 13:04:48 +00004174 let Inst{23-22} = 0b01;
Tim Northover3b0846e2014-05-24 12:50:23 +00004175 }
4176
4177 def Dri : BaseOneOperandFPComparison<signalAllNans, FPR64, asm,
4178 [(OpNode (f64 FPR64:$Rn), fpimm0), (implicit NZCV)]> {
Oliver Stannardb25914e2015-11-27 13:04:48 +00004179 let Inst{23-22} = 0b01;
Tim Northover3b0846e2014-05-24 12:50:23 +00004180 }
4181 } // Defs = [NZCV]
4182}
4183
4184//---
4185// Floating point conditional comparisons
4186//---
4187
4188let mayLoad = 0, mayStore = 0, hasSideEffects = 0 in
Matthias Braunaf7d7702015-07-16 20:02:37 +00004189class BaseFPCondComparison<bit signalAllNans, RegisterClass regtype,
4190 string mnemonic, list<dag> pat>
4191 : I<(outs), (ins regtype:$Rn, regtype:$Rm, imm32_0_15:$nzcv, ccode:$cond),
4192 mnemonic, "\t$Rn, $Rm, $nzcv, $cond", "", pat>,
Tim Northover3b0846e2014-05-24 12:50:23 +00004193 Sched<[WriteFCmp]> {
Matthias Braunaf7d7702015-07-16 20:02:37 +00004194 let Uses = [NZCV];
4195 let Defs = [NZCV];
4196
Tim Northover3b0846e2014-05-24 12:50:23 +00004197 bits<5> Rn;
4198 bits<5> Rm;
4199 bits<4> nzcv;
4200 bits<4> cond;
4201
Oliver Stannardb25914e2015-11-27 13:04:48 +00004202 let Inst{31-24} = 0b00011110;
Tim Northover3b0846e2014-05-24 12:50:23 +00004203 let Inst{21} = 1;
4204 let Inst{20-16} = Rm;
4205 let Inst{15-12} = cond;
4206 let Inst{11-10} = 0b01;
4207 let Inst{9-5} = Rn;
4208 let Inst{4} = signalAllNans;
4209 let Inst{3-0} = nzcv;
4210}
4211
Matthias Braunaf7d7702015-07-16 20:02:37 +00004212multiclass FPCondComparison<bit signalAllNans, string mnemonic,
4213 SDPatternOperator OpNode = null_frag> {
Oliver Stannardb25914e2015-11-27 13:04:48 +00004214 def Hrr : BaseFPCondComparison<signalAllNans, FPR16, mnemonic, []> {
4215 let Inst{23-22} = 0b11;
4216 let Predicates = [HasFullFP16];
4217 }
4218
Matthias Braunaf7d7702015-07-16 20:02:37 +00004219 def Srr : BaseFPCondComparison<signalAllNans, FPR32, mnemonic,
4220 [(set NZCV, (OpNode (f32 FPR32:$Rn), (f32 FPR32:$Rm), (i32 imm:$nzcv),
4221 (i32 imm:$cond), NZCV))]> {
Oliver Stannardb25914e2015-11-27 13:04:48 +00004222 let Inst{23-22} = 0b00;
Tim Northover3b0846e2014-05-24 12:50:23 +00004223 }
Oliver Stannardb25914e2015-11-27 13:04:48 +00004224
Matthias Braunaf7d7702015-07-16 20:02:37 +00004225 def Drr : BaseFPCondComparison<signalAllNans, FPR64, mnemonic,
4226 [(set NZCV, (OpNode (f64 FPR64:$Rn), (f64 FPR64:$Rm), (i32 imm:$nzcv),
4227 (i32 imm:$cond), NZCV))]> {
Oliver Stannardb25914e2015-11-27 13:04:48 +00004228 let Inst{23-22} = 0b01;
Tim Northover3b0846e2014-05-24 12:50:23 +00004229 }
Tim Northover3b0846e2014-05-24 12:50:23 +00004230}
4231
4232//---
4233// Floating point conditional select
4234//---
4235
4236class BaseFPCondSelect<RegisterClass regtype, ValueType vt, string asm>
4237 : I<(outs regtype:$Rd), (ins regtype:$Rn, regtype:$Rm, ccode:$cond),
4238 asm, "\t$Rd, $Rn, $Rm, $cond", "",
4239 [(set regtype:$Rd,
4240 (AArch64csel (vt regtype:$Rn), regtype:$Rm,
4241 (i32 imm:$cond), NZCV))]>,
4242 Sched<[WriteF]> {
4243 bits<5> Rd;
4244 bits<5> Rn;
4245 bits<5> Rm;
4246 bits<4> cond;
4247
Oliver Stannardb25914e2015-11-27 13:04:48 +00004248 let Inst{31-24} = 0b00011110;
Tim Northover3b0846e2014-05-24 12:50:23 +00004249 let Inst{21} = 1;
4250 let Inst{20-16} = Rm;
4251 let Inst{15-12} = cond;
4252 let Inst{11-10} = 0b11;
4253 let Inst{9-5} = Rn;
4254 let Inst{4-0} = Rd;
4255}
4256
4257multiclass FPCondSelect<string asm> {
4258 let Uses = [NZCV] in {
Oliver Stannardb25914e2015-11-27 13:04:48 +00004259 def Hrrr : BaseFPCondSelect<FPR16, f16, asm> {
4260 let Inst{23-22} = 0b11;
4261 let Predicates = [HasFullFP16];
4262 }
4263
Tim Northover3b0846e2014-05-24 12:50:23 +00004264 def Srrr : BaseFPCondSelect<FPR32, f32, asm> {
Oliver Stannardb25914e2015-11-27 13:04:48 +00004265 let Inst{23-22} = 0b00;
Tim Northover3b0846e2014-05-24 12:50:23 +00004266 }
4267
4268 def Drrr : BaseFPCondSelect<FPR64, f64, asm> {
Oliver Stannardb25914e2015-11-27 13:04:48 +00004269 let Inst{23-22} = 0b01;
Tim Northover3b0846e2014-05-24 12:50:23 +00004270 }
4271 } // Uses = [NZCV]
4272}
4273
4274//---
4275// Floating move immediate
4276//---
4277
4278class BaseFPMoveImmediate<RegisterClass regtype, Operand fpimmtype, string asm>
4279 : I<(outs regtype:$Rd), (ins fpimmtype:$imm), asm, "\t$Rd, $imm", "",
4280 [(set regtype:$Rd, fpimmtype:$imm)]>,
4281 Sched<[WriteFImm]> {
4282 bits<5> Rd;
4283 bits<8> imm;
Oliver Stannardb25914e2015-11-27 13:04:48 +00004284 let Inst{31-24} = 0b00011110;
Tim Northover3b0846e2014-05-24 12:50:23 +00004285 let Inst{21} = 1;
4286 let Inst{20-13} = imm;
4287 let Inst{12-5} = 0b10000000;
4288 let Inst{4-0} = Rd;
4289}
4290
4291multiclass FPMoveImmediate<string asm> {
Oliver Stannardb25914e2015-11-27 13:04:48 +00004292 def Hi : BaseFPMoveImmediate<FPR16, fpimm16, asm> {
4293 let Inst{23-22} = 0b11;
4294 let Predicates = [HasFullFP16];
4295 }
4296
Tim Northover3b0846e2014-05-24 12:50:23 +00004297 def Si : BaseFPMoveImmediate<FPR32, fpimm32, asm> {
Oliver Stannardb25914e2015-11-27 13:04:48 +00004298 let Inst{23-22} = 0b00;
Tim Northover3b0846e2014-05-24 12:50:23 +00004299 }
4300
4301 def Di : BaseFPMoveImmediate<FPR64, fpimm64, asm> {
Oliver Stannardb25914e2015-11-27 13:04:48 +00004302 let Inst{23-22} = 0b01;
Tim Northover3b0846e2014-05-24 12:50:23 +00004303 }
4304}
4305} // end of 'let Predicates = [HasFPARMv8]'
4306
4307//----------------------------------------------------------------------------
4308// AdvSIMD
4309//----------------------------------------------------------------------------
4310
4311let Predicates = [HasNEON] in {
4312
4313//----------------------------------------------------------------------------
4314// AdvSIMD three register vector instructions
4315//----------------------------------------------------------------------------
4316
4317let mayLoad = 0, mayStore = 0, hasSideEffects = 0 in
4318class BaseSIMDThreeSameVector<bit Q, bit U, bits<2> size, bits<5> opcode,
4319 RegisterOperand regtype, string asm, string kind,
4320 list<dag> pattern>
4321 : I<(outs regtype:$Rd), (ins regtype:$Rn, regtype:$Rm), asm,
4322 "{\t$Rd" # kind # ", $Rn" # kind # ", $Rm" # kind #
4323 "|" # kind # "\t$Rd, $Rn, $Rm|}", "", pattern>,
4324 Sched<[WriteV]> {
4325 bits<5> Rd;
4326 bits<5> Rn;
4327 bits<5> Rm;
4328 let Inst{31} = 0;
4329 let Inst{30} = Q;
4330 let Inst{29} = U;
4331 let Inst{28-24} = 0b01110;
4332 let Inst{23-22} = size;
4333 let Inst{21} = 1;
4334 let Inst{20-16} = Rm;
4335 let Inst{15-11} = opcode;
4336 let Inst{10} = 1;
4337 let Inst{9-5} = Rn;
4338 let Inst{4-0} = Rd;
4339}
4340
4341let mayLoad = 0, mayStore = 0, hasSideEffects = 0 in
4342class BaseSIMDThreeSameVectorTied<bit Q, bit U, bits<2> size, bits<5> opcode,
4343 RegisterOperand regtype, string asm, string kind,
4344 list<dag> pattern>
4345 : I<(outs regtype:$dst), (ins regtype:$Rd, regtype:$Rn, regtype:$Rm), asm,
4346 "{\t$Rd" # kind # ", $Rn" # kind # ", $Rm" # kind #
4347 "|" # kind # "\t$Rd, $Rn, $Rm}", "$Rd = $dst", pattern>,
4348 Sched<[WriteV]> {
4349 bits<5> Rd;
4350 bits<5> Rn;
4351 bits<5> Rm;
4352 let Inst{31} = 0;
4353 let Inst{30} = Q;
4354 let Inst{29} = U;
4355 let Inst{28-24} = 0b01110;
4356 let Inst{23-22} = size;
4357 let Inst{21} = 1;
4358 let Inst{20-16} = Rm;
4359 let Inst{15-11} = opcode;
4360 let Inst{10} = 1;
4361 let Inst{9-5} = Rn;
4362 let Inst{4-0} = Rd;
4363}
4364
4365// All operand sizes distinguished in the encoding.
4366multiclass SIMDThreeSameVector<bit U, bits<5> opc, string asm,
4367 SDPatternOperator OpNode> {
4368 def v8i8 : BaseSIMDThreeSameVector<0, U, 0b00, opc, V64,
4369 asm, ".8b",
4370 [(set (v8i8 V64:$Rd), (OpNode (v8i8 V64:$Rn), (v8i8 V64:$Rm)))]>;
4371 def v16i8 : BaseSIMDThreeSameVector<1, U, 0b00, opc, V128,
4372 asm, ".16b",
4373 [(set (v16i8 V128:$Rd), (OpNode (v16i8 V128:$Rn), (v16i8 V128:$Rm)))]>;
4374 def v4i16 : BaseSIMDThreeSameVector<0, U, 0b01, opc, V64,
4375 asm, ".4h",
4376 [(set (v4i16 V64:$Rd), (OpNode (v4i16 V64:$Rn), (v4i16 V64:$Rm)))]>;
4377 def v8i16 : BaseSIMDThreeSameVector<1, U, 0b01, opc, V128,
4378 asm, ".8h",
4379 [(set (v8i16 V128:$Rd), (OpNode (v8i16 V128:$Rn), (v8i16 V128:$Rm)))]>;
4380 def v2i32 : BaseSIMDThreeSameVector<0, U, 0b10, opc, V64,
4381 asm, ".2s",
4382 [(set (v2i32 V64:$Rd), (OpNode (v2i32 V64:$Rn), (v2i32 V64:$Rm)))]>;
4383 def v4i32 : BaseSIMDThreeSameVector<1, U, 0b10, opc, V128,
4384 asm, ".4s",
4385 [(set (v4i32 V128:$Rd), (OpNode (v4i32 V128:$Rn), (v4i32 V128:$Rm)))]>;
4386 def v2i64 : BaseSIMDThreeSameVector<1, U, 0b11, opc, V128,
4387 asm, ".2d",
4388 [(set (v2i64 V128:$Rd), (OpNode (v2i64 V128:$Rn), (v2i64 V128:$Rm)))]>;
4389}
4390
4391// As above, but D sized elements unsupported.
4392multiclass SIMDThreeSameVectorBHS<bit U, bits<5> opc, string asm,
4393 SDPatternOperator OpNode> {
4394 def v8i8 : BaseSIMDThreeSameVector<0, U, 0b00, opc, V64,
4395 asm, ".8b",
4396 [(set V64:$Rd, (v8i8 (OpNode (v8i8 V64:$Rn), (v8i8 V64:$Rm))))]>;
4397 def v16i8 : BaseSIMDThreeSameVector<1, U, 0b00, opc, V128,
4398 asm, ".16b",
4399 [(set V128:$Rd, (v16i8 (OpNode (v16i8 V128:$Rn), (v16i8 V128:$Rm))))]>;
4400 def v4i16 : BaseSIMDThreeSameVector<0, U, 0b01, opc, V64,
4401 asm, ".4h",
4402 [(set V64:$Rd, (v4i16 (OpNode (v4i16 V64:$Rn), (v4i16 V64:$Rm))))]>;
4403 def v8i16 : BaseSIMDThreeSameVector<1, U, 0b01, opc, V128,
4404 asm, ".8h",
4405 [(set V128:$Rd, (v8i16 (OpNode (v8i16 V128:$Rn), (v8i16 V128:$Rm))))]>;
4406 def v2i32 : BaseSIMDThreeSameVector<0, U, 0b10, opc, V64,
4407 asm, ".2s",
4408 [(set V64:$Rd, (v2i32 (OpNode (v2i32 V64:$Rn), (v2i32 V64:$Rm))))]>;
4409 def v4i32 : BaseSIMDThreeSameVector<1, U, 0b10, opc, V128,
4410 asm, ".4s",
4411 [(set V128:$Rd, (v4i32 (OpNode (v4i32 V128:$Rn), (v4i32 V128:$Rm))))]>;
4412}
4413
4414multiclass SIMDThreeSameVectorBHSTied<bit U, bits<5> opc, string asm,
4415 SDPatternOperator OpNode> {
4416 def v8i8 : BaseSIMDThreeSameVectorTied<0, U, 0b00, opc, V64,
4417 asm, ".8b",
4418 [(set (v8i8 V64:$dst),
4419 (OpNode (v8i8 V64:$Rd), (v8i8 V64:$Rn), (v8i8 V64:$Rm)))]>;
4420 def v16i8 : BaseSIMDThreeSameVectorTied<1, U, 0b00, opc, V128,
4421 asm, ".16b",
4422 [(set (v16i8 V128:$dst),
4423 (OpNode (v16i8 V128:$Rd), (v16i8 V128:$Rn), (v16i8 V128:$Rm)))]>;
4424 def v4i16 : BaseSIMDThreeSameVectorTied<0, U, 0b01, opc, V64,
4425 asm, ".4h",
4426 [(set (v4i16 V64:$dst),
4427 (OpNode (v4i16 V64:$Rd), (v4i16 V64:$Rn), (v4i16 V64:$Rm)))]>;
4428 def v8i16 : BaseSIMDThreeSameVectorTied<1, U, 0b01, opc, V128,
4429 asm, ".8h",
4430 [(set (v8i16 V128:$dst),
4431 (OpNode (v8i16 V128:$Rd), (v8i16 V128:$Rn), (v8i16 V128:$Rm)))]>;
4432 def v2i32 : BaseSIMDThreeSameVectorTied<0, U, 0b10, opc, V64,
4433 asm, ".2s",
4434 [(set (v2i32 V64:$dst),
4435 (OpNode (v2i32 V64:$Rd), (v2i32 V64:$Rn), (v2i32 V64:$Rm)))]>;
4436 def v4i32 : BaseSIMDThreeSameVectorTied<1, U, 0b10, opc, V128,
4437 asm, ".4s",
4438 [(set (v4i32 V128:$dst),
4439 (OpNode (v4i32 V128:$Rd), (v4i32 V128:$Rn), (v4i32 V128:$Rm)))]>;
4440}
4441
4442// As above, but only B sized elements supported.
4443multiclass SIMDThreeSameVectorB<bit U, bits<5> opc, string asm,
4444 SDPatternOperator OpNode> {
4445 def v8i8 : BaseSIMDThreeSameVector<0, U, 0b00, opc, V64,
4446 asm, ".8b",
4447 [(set (v8i8 V64:$Rd), (OpNode (v8i8 V64:$Rn), (v8i8 V64:$Rm)))]>;
4448 def v16i8 : BaseSIMDThreeSameVector<1, U, 0b00, opc, V128,
4449 asm, ".16b",
4450 [(set (v16i8 V128:$Rd),
4451 (OpNode (v16i8 V128:$Rn), (v16i8 V128:$Rm)))]>;
4452}
4453
4454// As above, but only S and D sized floating point elements supported.
4455multiclass SIMDThreeSameVectorFP<bit U, bit S, bits<5> opc,
4456 string asm, SDPatternOperator OpNode> {
4457 def v2f32 : BaseSIMDThreeSameVector<0, U, {S,0}, opc, V64,
4458 asm, ".2s",
4459 [(set (v2f32 V64:$Rd), (OpNode (v2f32 V64:$Rn), (v2f32 V64:$Rm)))]>;
4460 def v4f32 : BaseSIMDThreeSameVector<1, U, {S,0}, opc, V128,
4461 asm, ".4s",
4462 [(set (v4f32 V128:$Rd), (OpNode (v4f32 V128:$Rn), (v4f32 V128:$Rm)))]>;
4463 def v2f64 : BaseSIMDThreeSameVector<1, U, {S,1}, opc, V128,
4464 asm, ".2d",
4465 [(set (v2f64 V128:$Rd), (OpNode (v2f64 V128:$Rn), (v2f64 V128:$Rm)))]>;
4466}
4467
4468multiclass SIMDThreeSameVectorFPCmp<bit U, bit S, bits<5> opc,
4469 string asm,
4470 SDPatternOperator OpNode> {
4471 def v2f32 : BaseSIMDThreeSameVector<0, U, {S,0}, opc, V64,
4472 asm, ".2s",
4473 [(set (v2i32 V64:$Rd), (OpNode (v2f32 V64:$Rn), (v2f32 V64:$Rm)))]>;
4474 def v4f32 : BaseSIMDThreeSameVector<1, U, {S,0}, opc, V128,
4475 asm, ".4s",
4476 [(set (v4i32 V128:$Rd), (OpNode (v4f32 V128:$Rn), (v4f32 V128:$Rm)))]>;
4477 def v2f64 : BaseSIMDThreeSameVector<1, U, {S,1}, opc, V128,
4478 asm, ".2d",
4479 [(set (v2i64 V128:$Rd), (OpNode (v2f64 V128:$Rn), (v2f64 V128:$Rm)))]>;
4480}
4481
4482multiclass SIMDThreeSameVectorFPTied<bit U, bit S, bits<5> opc,
4483 string asm, SDPatternOperator OpNode> {
4484 def v2f32 : BaseSIMDThreeSameVectorTied<0, U, {S,0}, opc, V64,
4485 asm, ".2s",
4486 [(set (v2f32 V64:$dst),
4487 (OpNode (v2f32 V64:$Rd), (v2f32 V64:$Rn), (v2f32 V64:$Rm)))]>;
4488 def v4f32 : BaseSIMDThreeSameVectorTied<1, U, {S,0}, opc, V128,
4489 asm, ".4s",
4490 [(set (v4f32 V128:$dst),
4491 (OpNode (v4f32 V128:$Rd), (v4f32 V128:$Rn), (v4f32 V128:$Rm)))]>;
4492 def v2f64 : BaseSIMDThreeSameVectorTied<1, U, {S,1}, opc, V128,
4493 asm, ".2d",
4494 [(set (v2f64 V128:$dst),
4495 (OpNode (v2f64 V128:$Rd), (v2f64 V128:$Rn), (v2f64 V128:$Rm)))]>;
4496}
4497
4498// As above, but D and B sized elements unsupported.
4499multiclass SIMDThreeSameVectorHS<bit U, bits<5> opc, string asm,
4500 SDPatternOperator OpNode> {
4501 def v4i16 : BaseSIMDThreeSameVector<0, U, 0b01, opc, V64,
4502 asm, ".4h",
4503 [(set (v4i16 V64:$Rd), (OpNode (v4i16 V64:$Rn), (v4i16 V64:$Rm)))]>;
4504 def v8i16 : BaseSIMDThreeSameVector<1, U, 0b01, opc, V128,
4505 asm, ".8h",
4506 [(set (v8i16 V128:$Rd), (OpNode (v8i16 V128:$Rn), (v8i16 V128:$Rm)))]>;
4507 def v2i32 : BaseSIMDThreeSameVector<0, U, 0b10, opc, V64,
4508 asm, ".2s",
4509 [(set (v2i32 V64:$Rd), (OpNode (v2i32 V64:$Rn), (v2i32 V64:$Rm)))]>;
4510 def v4i32 : BaseSIMDThreeSameVector<1, U, 0b10, opc, V128,
4511 asm, ".4s",
4512 [(set (v4i32 V128:$Rd), (OpNode (v4i32 V128:$Rn), (v4i32 V128:$Rm)))]>;
4513}
4514
4515// Logical three vector ops share opcode bits, and only use B sized elements.
4516multiclass SIMDLogicalThreeVector<bit U, bits<2> size, string asm,
4517 SDPatternOperator OpNode = null_frag> {
4518 def v8i8 : BaseSIMDThreeSameVector<0, U, size, 0b00011, V64,
4519 asm, ".8b",
4520 [(set (v8i8 V64:$Rd), (OpNode V64:$Rn, V64:$Rm))]>;
4521 def v16i8 : BaseSIMDThreeSameVector<1, U, size, 0b00011, V128,
4522 asm, ".16b",
4523 [(set (v16i8 V128:$Rd), (OpNode V128:$Rn, V128:$Rm))]>;
4524
4525 def : Pat<(v4i16 (OpNode V64:$LHS, V64:$RHS)),
4526 (!cast<Instruction>(NAME#"v8i8") V64:$LHS, V64:$RHS)>;
4527 def : Pat<(v2i32 (OpNode V64:$LHS, V64:$RHS)),
4528 (!cast<Instruction>(NAME#"v8i8") V64:$LHS, V64:$RHS)>;
4529 def : Pat<(v1i64 (OpNode V64:$LHS, V64:$RHS)),
4530 (!cast<Instruction>(NAME#"v8i8") V64:$LHS, V64:$RHS)>;
4531
4532 def : Pat<(v8i16 (OpNode V128:$LHS, V128:$RHS)),
4533 (!cast<Instruction>(NAME#"v16i8") V128:$LHS, V128:$RHS)>;
4534 def : Pat<(v4i32 (OpNode V128:$LHS, V128:$RHS)),
4535 (!cast<Instruction>(NAME#"v16i8") V128:$LHS, V128:$RHS)>;
4536 def : Pat<(v2i64 (OpNode V128:$LHS, V128:$RHS)),
4537 (!cast<Instruction>(NAME#"v16i8") V128:$LHS, V128:$RHS)>;
4538}
4539
4540multiclass SIMDLogicalThreeVectorTied<bit U, bits<2> size,
4541 string asm, SDPatternOperator OpNode> {
4542 def v8i8 : BaseSIMDThreeSameVectorTied<0, U, size, 0b00011, V64,
4543 asm, ".8b",
4544 [(set (v8i8 V64:$dst),
4545 (OpNode (v8i8 V64:$Rd), (v8i8 V64:$Rn), (v8i8 V64:$Rm)))]>;
4546 def v16i8 : BaseSIMDThreeSameVectorTied<1, U, size, 0b00011, V128,
4547 asm, ".16b",
4548 [(set (v16i8 V128:$dst),
4549 (OpNode (v16i8 V128:$Rd), (v16i8 V128:$Rn),
4550 (v16i8 V128:$Rm)))]>;
4551
4552 def : Pat<(v4i16 (OpNode (v4i16 V64:$LHS), (v4i16 V64:$MHS),
4553 (v4i16 V64:$RHS))),
4554 (!cast<Instruction>(NAME#"v8i8")
4555 V64:$LHS, V64:$MHS, V64:$RHS)>;
4556 def : Pat<(v2i32 (OpNode (v2i32 V64:$LHS), (v2i32 V64:$MHS),
4557 (v2i32 V64:$RHS))),
4558 (!cast<Instruction>(NAME#"v8i8")
4559 V64:$LHS, V64:$MHS, V64:$RHS)>;
4560 def : Pat<(v1i64 (OpNode (v1i64 V64:$LHS), (v1i64 V64:$MHS),
4561 (v1i64 V64:$RHS))),
4562 (!cast<Instruction>(NAME#"v8i8")
4563 V64:$LHS, V64:$MHS, V64:$RHS)>;
4564
4565 def : Pat<(v8i16 (OpNode (v8i16 V128:$LHS), (v8i16 V128:$MHS),
4566 (v8i16 V128:$RHS))),
4567 (!cast<Instruction>(NAME#"v16i8")
4568 V128:$LHS, V128:$MHS, V128:$RHS)>;
4569 def : Pat<(v4i32 (OpNode (v4i32 V128:$LHS), (v4i32 V128:$MHS),
4570 (v4i32 V128:$RHS))),
4571 (!cast<Instruction>(NAME#"v16i8")
4572 V128:$LHS, V128:$MHS, V128:$RHS)>;
4573 def : Pat<(v2i64 (OpNode (v2i64 V128:$LHS), (v2i64 V128:$MHS),
4574 (v2i64 V128:$RHS))),
4575 (!cast<Instruction>(NAME#"v16i8")
4576 V128:$LHS, V128:$MHS, V128:$RHS)>;
4577}
4578
4579
4580//----------------------------------------------------------------------------
4581// AdvSIMD two register vector instructions.
4582//----------------------------------------------------------------------------
4583
4584let mayLoad = 0, mayStore = 0, hasSideEffects = 0 in
4585class BaseSIMDTwoSameVector<bit Q, bit U, bits<2> size, bits<5> opcode,
4586 RegisterOperand regtype, string asm, string dstkind,
4587 string srckind, list<dag> pattern>
4588 : I<(outs regtype:$Rd), (ins regtype:$Rn), asm,
4589 "{\t$Rd" # dstkind # ", $Rn" # srckind #
4590 "|" # dstkind # "\t$Rd, $Rn}", "", pattern>,
4591 Sched<[WriteV]> {
4592 bits<5> Rd;
4593 bits<5> Rn;
4594 let Inst{31} = 0;
4595 let Inst{30} = Q;
4596 let Inst{29} = U;
4597 let Inst{28-24} = 0b01110;
4598 let Inst{23-22} = size;
4599 let Inst{21-17} = 0b10000;
4600 let Inst{16-12} = opcode;
4601 let Inst{11-10} = 0b10;
4602 let Inst{9-5} = Rn;
4603 let Inst{4-0} = Rd;
4604}
4605
4606let mayLoad = 0, mayStore = 0, hasSideEffects = 0 in
4607class BaseSIMDTwoSameVectorTied<bit Q, bit U, bits<2> size, bits<5> opcode,
4608 RegisterOperand regtype, string asm, string dstkind,
4609 string srckind, list<dag> pattern>
4610 : I<(outs regtype:$dst), (ins regtype:$Rd, regtype:$Rn), asm,
4611 "{\t$Rd" # dstkind # ", $Rn" # srckind #
4612 "|" # dstkind # "\t$Rd, $Rn}", "$Rd = $dst", pattern>,
4613 Sched<[WriteV]> {
4614 bits<5> Rd;
4615 bits<5> Rn;
4616 let Inst{31} = 0;
4617 let Inst{30} = Q;
4618 let Inst{29} = U;
4619 let Inst{28-24} = 0b01110;
4620 let Inst{23-22} = size;
4621 let Inst{21-17} = 0b10000;
4622 let Inst{16-12} = opcode;
4623 let Inst{11-10} = 0b10;
4624 let Inst{9-5} = Rn;
4625 let Inst{4-0} = Rd;
4626}
4627
4628// Supports B, H, and S element sizes.
4629multiclass SIMDTwoVectorBHS<bit U, bits<5> opc, string asm,
4630 SDPatternOperator OpNode> {
4631 def v8i8 : BaseSIMDTwoSameVector<0, U, 0b00, opc, V64,
4632 asm, ".8b", ".8b",
4633 [(set (v8i8 V64:$Rd), (OpNode (v8i8 V64:$Rn)))]>;
4634 def v16i8 : BaseSIMDTwoSameVector<1, U, 0b00, opc, V128,
4635 asm, ".16b", ".16b",
4636 [(set (v16i8 V128:$Rd), (OpNode (v16i8 V128:$Rn)))]>;
4637 def v4i16 : BaseSIMDTwoSameVector<0, U, 0b01, opc, V64,
4638 asm, ".4h", ".4h",
4639 [(set (v4i16 V64:$Rd), (OpNode (v4i16 V64:$Rn)))]>;
4640 def v8i16 : BaseSIMDTwoSameVector<1, U, 0b01, opc, V128,
4641 asm, ".8h", ".8h",
4642 [(set (v8i16 V128:$Rd), (OpNode (v8i16 V128:$Rn)))]>;
4643 def v2i32 : BaseSIMDTwoSameVector<0, U, 0b10, opc, V64,
4644 asm, ".2s", ".2s",
4645 [(set (v2i32 V64:$Rd), (OpNode (v2i32 V64:$Rn)))]>;
4646 def v4i32 : BaseSIMDTwoSameVector<1, U, 0b10, opc, V128,
4647 asm, ".4s", ".4s",
4648 [(set (v4i32 V128:$Rd), (OpNode (v4i32 V128:$Rn)))]>;
4649}
4650
4651class BaseSIMDVectorLShiftLongBySize<bit Q, bits<2> size,
4652 RegisterOperand regtype, string asm, string dstkind,
4653 string srckind, string amount>
4654 : I<(outs V128:$Rd), (ins regtype:$Rn), asm,
4655 "{\t$Rd" # dstkind # ", $Rn" # srckind # ", #" # amount #
4656 "|" # dstkind # "\t$Rd, $Rn, #" # amount # "}", "", []>,
4657 Sched<[WriteV]> {
4658 bits<5> Rd;
4659 bits<5> Rn;
4660 let Inst{31} = 0;
4661 let Inst{30} = Q;
4662 let Inst{29-24} = 0b101110;
4663 let Inst{23-22} = size;
4664 let Inst{21-10} = 0b100001001110;
4665 let Inst{9-5} = Rn;
4666 let Inst{4-0} = Rd;
4667}
4668
4669multiclass SIMDVectorLShiftLongBySizeBHS {
Craig Topperc50d64b2014-11-26 00:46:26 +00004670 let hasSideEffects = 0 in {
Tim Northover3b0846e2014-05-24 12:50:23 +00004671 def v8i8 : BaseSIMDVectorLShiftLongBySize<0, 0b00, V64,
4672 "shll", ".8h", ".8b", "8">;
4673 def v16i8 : BaseSIMDVectorLShiftLongBySize<1, 0b00, V128,
4674 "shll2", ".8h", ".16b", "8">;
4675 def v4i16 : BaseSIMDVectorLShiftLongBySize<0, 0b01, V64,
4676 "shll", ".4s", ".4h", "16">;
4677 def v8i16 : BaseSIMDVectorLShiftLongBySize<1, 0b01, V128,
4678 "shll2", ".4s", ".8h", "16">;
4679 def v2i32 : BaseSIMDVectorLShiftLongBySize<0, 0b10, V64,
4680 "shll", ".2d", ".2s", "32">;
4681 def v4i32 : BaseSIMDVectorLShiftLongBySize<1, 0b10, V128,
4682 "shll2", ".2d", ".4s", "32">;
4683 }
4684}
4685
4686// Supports all element sizes.
4687multiclass SIMDLongTwoVector<bit U, bits<5> opc, string asm,
4688 SDPatternOperator OpNode> {
4689 def v8i8_v4i16 : BaseSIMDTwoSameVector<0, U, 0b00, opc, V64,
4690 asm, ".4h", ".8b",
4691 [(set (v4i16 V64:$Rd), (OpNode (v8i8 V64:$Rn)))]>;
4692 def v16i8_v8i16 : BaseSIMDTwoSameVector<1, U, 0b00, opc, V128,
4693 asm, ".8h", ".16b",
4694 [(set (v8i16 V128:$Rd), (OpNode (v16i8 V128:$Rn)))]>;
4695 def v4i16_v2i32 : BaseSIMDTwoSameVector<0, U, 0b01, opc, V64,
4696 asm, ".2s", ".4h",
4697 [(set (v2i32 V64:$Rd), (OpNode (v4i16 V64:$Rn)))]>;
4698 def v8i16_v4i32 : BaseSIMDTwoSameVector<1, U, 0b01, opc, V128,
4699 asm, ".4s", ".8h",
4700 [(set (v4i32 V128:$Rd), (OpNode (v8i16 V128:$Rn)))]>;
4701 def v2i32_v1i64 : BaseSIMDTwoSameVector<0, U, 0b10, opc, V64,
4702 asm, ".1d", ".2s",
4703 [(set (v1i64 V64:$Rd), (OpNode (v2i32 V64:$Rn)))]>;
4704 def v4i32_v2i64 : BaseSIMDTwoSameVector<1, U, 0b10, opc, V128,
4705 asm, ".2d", ".4s",
4706 [(set (v2i64 V128:$Rd), (OpNode (v4i32 V128:$Rn)))]>;
4707}
4708
4709multiclass SIMDLongTwoVectorTied<bit U, bits<5> opc, string asm,
4710 SDPatternOperator OpNode> {
4711 def v8i8_v4i16 : BaseSIMDTwoSameVectorTied<0, U, 0b00, opc, V64,
4712 asm, ".4h", ".8b",
4713 [(set (v4i16 V64:$dst), (OpNode (v4i16 V64:$Rd),
4714 (v8i8 V64:$Rn)))]>;
4715 def v16i8_v8i16 : BaseSIMDTwoSameVectorTied<1, U, 0b00, opc, V128,
4716 asm, ".8h", ".16b",
4717 [(set (v8i16 V128:$dst), (OpNode (v8i16 V128:$Rd),
4718 (v16i8 V128:$Rn)))]>;
4719 def v4i16_v2i32 : BaseSIMDTwoSameVectorTied<0, U, 0b01, opc, V64,
4720 asm, ".2s", ".4h",
4721 [(set (v2i32 V64:$dst), (OpNode (v2i32 V64:$Rd),
4722 (v4i16 V64:$Rn)))]>;
4723 def v8i16_v4i32 : BaseSIMDTwoSameVectorTied<1, U, 0b01, opc, V128,
4724 asm, ".4s", ".8h",
4725 [(set (v4i32 V128:$dst), (OpNode (v4i32 V128:$Rd),
4726 (v8i16 V128:$Rn)))]>;
4727 def v2i32_v1i64 : BaseSIMDTwoSameVectorTied<0, U, 0b10, opc, V64,
4728 asm, ".1d", ".2s",
4729 [(set (v1i64 V64:$dst), (OpNode (v1i64 V64:$Rd),
4730 (v2i32 V64:$Rn)))]>;
4731 def v4i32_v2i64 : BaseSIMDTwoSameVectorTied<1, U, 0b10, opc, V128,
4732 asm, ".2d", ".4s",
4733 [(set (v2i64 V128:$dst), (OpNode (v2i64 V128:$Rd),
4734 (v4i32 V128:$Rn)))]>;
4735}
4736
4737// Supports all element sizes, except 1xD.
4738multiclass SIMDTwoVectorBHSDTied<bit U, bits<5> opc, string asm,
4739 SDPatternOperator OpNode> {
4740 def v8i8 : BaseSIMDTwoSameVectorTied<0, U, 0b00, opc, V64,
4741 asm, ".8b", ".8b",
4742 [(set (v8i8 V64:$dst), (OpNode (v8i8 V64:$Rd), (v8i8 V64:$Rn)))]>;
4743 def v16i8 : BaseSIMDTwoSameVectorTied<1, U, 0b00, opc, V128,
4744 asm, ".16b", ".16b",
4745 [(set (v16i8 V128:$dst), (OpNode (v16i8 V128:$Rd), (v16i8 V128:$Rn)))]>;
4746 def v4i16 : BaseSIMDTwoSameVectorTied<0, U, 0b01, opc, V64,
4747 asm, ".4h", ".4h",
4748 [(set (v4i16 V64:$dst), (OpNode (v4i16 V64:$Rd), (v4i16 V64:$Rn)))]>;
4749 def v8i16 : BaseSIMDTwoSameVectorTied<1, U, 0b01, opc, V128,
4750 asm, ".8h", ".8h",
4751 [(set (v8i16 V128:$dst), (OpNode (v8i16 V128:$Rd), (v8i16 V128:$Rn)))]>;
4752 def v2i32 : BaseSIMDTwoSameVectorTied<0, U, 0b10, opc, V64,
4753 asm, ".2s", ".2s",
4754 [(set (v2i32 V64:$dst), (OpNode (v2i32 V64:$Rd), (v2i32 V64:$Rn)))]>;
4755 def v4i32 : BaseSIMDTwoSameVectorTied<1, U, 0b10, opc, V128,
4756 asm, ".4s", ".4s",
4757 [(set (v4i32 V128:$dst), (OpNode (v4i32 V128:$Rd), (v4i32 V128:$Rn)))]>;
4758 def v2i64 : BaseSIMDTwoSameVectorTied<1, U, 0b11, opc, V128,
4759 asm, ".2d", ".2d",
4760 [(set (v2i64 V128:$dst), (OpNode (v2i64 V128:$Rd), (v2i64 V128:$Rn)))]>;
4761}
4762
4763multiclass SIMDTwoVectorBHSD<bit U, bits<5> opc, string asm,
4764 SDPatternOperator OpNode = null_frag> {
4765 def v8i8 : BaseSIMDTwoSameVector<0, U, 0b00, opc, V64,
4766 asm, ".8b", ".8b",
4767 [(set (v8i8 V64:$Rd), (OpNode (v8i8 V64:$Rn)))]>;
4768 def v16i8 : BaseSIMDTwoSameVector<1, U, 0b00, opc, V128,
4769 asm, ".16b", ".16b",
4770 [(set (v16i8 V128:$Rd), (OpNode (v16i8 V128:$Rn)))]>;
4771 def v4i16 : BaseSIMDTwoSameVector<0, U, 0b01, opc, V64,
4772 asm, ".4h", ".4h",
4773 [(set (v4i16 V64:$Rd), (OpNode (v4i16 V64:$Rn)))]>;
4774 def v8i16 : BaseSIMDTwoSameVector<1, U, 0b01, opc, V128,
4775 asm, ".8h", ".8h",
4776 [(set (v8i16 V128:$Rd), (OpNode (v8i16 V128:$Rn)))]>;
4777 def v2i32 : BaseSIMDTwoSameVector<0, U, 0b10, opc, V64,
4778 asm, ".2s", ".2s",
4779 [(set (v2i32 V64:$Rd), (OpNode (v2i32 V64:$Rn)))]>;
4780 def v4i32 : BaseSIMDTwoSameVector<1, U, 0b10, opc, V128,
4781 asm, ".4s", ".4s",
4782 [(set (v4i32 V128:$Rd), (OpNode (v4i32 V128:$Rn)))]>;
4783 def v2i64 : BaseSIMDTwoSameVector<1, U, 0b11, opc, V128,
4784 asm, ".2d", ".2d",
4785 [(set (v2i64 V128:$Rd), (OpNode (v2i64 V128:$Rn)))]>;
4786}
4787
4788
4789// Supports only B element sizes.
4790multiclass SIMDTwoVectorB<bit U, bits<2> size, bits<5> opc, string asm,
4791 SDPatternOperator OpNode> {
4792 def v8i8 : BaseSIMDTwoSameVector<0, U, size, opc, V64,
4793 asm, ".8b", ".8b",
4794 [(set (v8i8 V64:$Rd), (OpNode (v8i8 V64:$Rn)))]>;
4795 def v16i8 : BaseSIMDTwoSameVector<1, U, size, opc, V128,
4796 asm, ".16b", ".16b",
4797 [(set (v16i8 V128:$Rd), (OpNode (v16i8 V128:$Rn)))]>;
4798
4799}
4800
4801// Supports only B and H element sizes.
4802multiclass SIMDTwoVectorBH<bit U, bits<5> opc, string asm,
4803 SDPatternOperator OpNode> {
4804 def v8i8 : BaseSIMDTwoSameVector<0, U, 0b00, opc, V64,
4805 asm, ".8b", ".8b",
4806 [(set (v8i8 V64:$Rd), (OpNode V64:$Rn))]>;
4807 def v16i8 : BaseSIMDTwoSameVector<1, U, 0b00, opc, V128,
4808 asm, ".16b", ".16b",
4809 [(set (v16i8 V128:$Rd), (OpNode V128:$Rn))]>;
4810 def v4i16 : BaseSIMDTwoSameVector<0, U, 0b01, opc, V64,
4811 asm, ".4h", ".4h",
4812 [(set (v4i16 V64:$Rd), (OpNode V64:$Rn))]>;
4813 def v8i16 : BaseSIMDTwoSameVector<1, U, 0b01, opc, V128,
4814 asm, ".8h", ".8h",
4815 [(set (v8i16 V128:$Rd), (OpNode V128:$Rn))]>;
4816}
4817
4818// Supports only S and D element sizes, uses high bit of the size field
4819// as an extra opcode bit.
4820multiclass SIMDTwoVectorFP<bit U, bit S, bits<5> opc, string asm,
4821 SDPatternOperator OpNode> {
4822 def v2f32 : BaseSIMDTwoSameVector<0, U, {S,0}, opc, V64,
4823 asm, ".2s", ".2s",
4824 [(set (v2f32 V64:$Rd), (OpNode (v2f32 V64:$Rn)))]>;
4825 def v4f32 : BaseSIMDTwoSameVector<1, U, {S,0}, opc, V128,
4826 asm, ".4s", ".4s",
4827 [(set (v4f32 V128:$Rd), (OpNode (v4f32 V128:$Rn)))]>;
4828 def v2f64 : BaseSIMDTwoSameVector<1, U, {S,1}, opc, V128,
4829 asm, ".2d", ".2d",
4830 [(set (v2f64 V128:$Rd), (OpNode (v2f64 V128:$Rn)))]>;
4831}
4832
4833// Supports only S element size.
4834multiclass SIMDTwoVectorS<bit U, bit S, bits<5> opc, string asm,
4835 SDPatternOperator OpNode> {
4836 def v2i32 : BaseSIMDTwoSameVector<0, U, {S,0}, opc, V64,
4837 asm, ".2s", ".2s",
4838 [(set (v2i32 V64:$Rd), (OpNode (v2i32 V64:$Rn)))]>;
4839 def v4i32 : BaseSIMDTwoSameVector<1, U, {S,0}, opc, V128,
4840 asm, ".4s", ".4s",
4841 [(set (v4i32 V128:$Rd), (OpNode (v4i32 V128:$Rn)))]>;
4842}
4843
4844
4845multiclass SIMDTwoVectorFPToInt<bit U, bit S, bits<5> opc, string asm,
4846 SDPatternOperator OpNode> {
4847 def v2f32 : BaseSIMDTwoSameVector<0, U, {S,0}, opc, V64,
4848 asm, ".2s", ".2s",
4849 [(set (v2i32 V64:$Rd), (OpNode (v2f32 V64:$Rn)))]>;
4850 def v4f32 : BaseSIMDTwoSameVector<1, U, {S,0}, opc, V128,
4851 asm, ".4s", ".4s",
4852 [(set (v4i32 V128:$Rd), (OpNode (v4f32 V128:$Rn)))]>;
4853 def v2f64 : BaseSIMDTwoSameVector<1, U, {S,1}, opc, V128,
4854 asm, ".2d", ".2d",
4855 [(set (v2i64 V128:$Rd), (OpNode (v2f64 V128:$Rn)))]>;
4856}
4857
4858multiclass SIMDTwoVectorIntToFP<bit U, bit S, bits<5> opc, string asm,
4859 SDPatternOperator OpNode> {
4860 def v2f32 : BaseSIMDTwoSameVector<0, U, {S,0}, opc, V64,
4861 asm, ".2s", ".2s",
4862 [(set (v2f32 V64:$Rd), (OpNode (v2i32 V64:$Rn)))]>;
4863 def v4f32 : BaseSIMDTwoSameVector<1, U, {S,0}, opc, V128,
4864 asm, ".4s", ".4s",
4865 [(set (v4f32 V128:$Rd), (OpNode (v4i32 V128:$Rn)))]>;
4866 def v2f64 : BaseSIMDTwoSameVector<1, U, {S,1}, opc, V128,
4867 asm, ".2d", ".2d",
4868 [(set (v2f64 V128:$Rd), (OpNode (v2i64 V128:$Rn)))]>;
4869}
4870
4871
4872class BaseSIMDMixedTwoVector<bit Q, bit U, bits<2> size, bits<5> opcode,
4873 RegisterOperand inreg, RegisterOperand outreg,
4874 string asm, string outkind, string inkind,
4875 list<dag> pattern>
4876 : I<(outs outreg:$Rd), (ins inreg:$Rn), asm,
4877 "{\t$Rd" # outkind # ", $Rn" # inkind #
4878 "|" # outkind # "\t$Rd, $Rn}", "", pattern>,
4879 Sched<[WriteV]> {
4880 bits<5> Rd;
4881 bits<5> Rn;
4882 let Inst{31} = 0;
4883 let Inst{30} = Q;
4884 let Inst{29} = U;
4885 let Inst{28-24} = 0b01110;
4886 let Inst{23-22} = size;
4887 let Inst{21-17} = 0b10000;
4888 let Inst{16-12} = opcode;
4889 let Inst{11-10} = 0b10;
4890 let Inst{9-5} = Rn;
4891 let Inst{4-0} = Rd;
4892}
4893
4894class BaseSIMDMixedTwoVectorTied<bit Q, bit U, bits<2> size, bits<5> opcode,
4895 RegisterOperand inreg, RegisterOperand outreg,
4896 string asm, string outkind, string inkind,
4897 list<dag> pattern>
4898 : I<(outs outreg:$dst), (ins outreg:$Rd, inreg:$Rn), asm,
4899 "{\t$Rd" # outkind # ", $Rn" # inkind #
4900 "|" # outkind # "\t$Rd, $Rn}", "$Rd = $dst", pattern>,
4901 Sched<[WriteV]> {
4902 bits<5> Rd;
4903 bits<5> Rn;
4904 let Inst{31} = 0;
4905 let Inst{30} = Q;
4906 let Inst{29} = U;
4907 let Inst{28-24} = 0b01110;
4908 let Inst{23-22} = size;
4909 let Inst{21-17} = 0b10000;
4910 let Inst{16-12} = opcode;
4911 let Inst{11-10} = 0b10;
4912 let Inst{9-5} = Rn;
4913 let Inst{4-0} = Rd;
4914}
4915
4916multiclass SIMDMixedTwoVector<bit U, bits<5> opc, string asm,
4917 SDPatternOperator OpNode> {
4918 def v8i8 : BaseSIMDMixedTwoVector<0, U, 0b00, opc, V128, V64,
4919 asm, ".8b", ".8h",
4920 [(set (v8i8 V64:$Rd), (OpNode (v8i16 V128:$Rn)))]>;
4921 def v16i8 : BaseSIMDMixedTwoVectorTied<1, U, 0b00, opc, V128, V128,
4922 asm#"2", ".16b", ".8h", []>;
4923 def v4i16 : BaseSIMDMixedTwoVector<0, U, 0b01, opc, V128, V64,
4924 asm, ".4h", ".4s",
4925 [(set (v4i16 V64:$Rd), (OpNode (v4i32 V128:$Rn)))]>;
4926 def v8i16 : BaseSIMDMixedTwoVectorTied<1, U, 0b01, opc, V128, V128,
4927 asm#"2", ".8h", ".4s", []>;
4928 def v2i32 : BaseSIMDMixedTwoVector<0, U, 0b10, opc, V128, V64,
4929 asm, ".2s", ".2d",
4930 [(set (v2i32 V64:$Rd), (OpNode (v2i64 V128:$Rn)))]>;
4931 def v4i32 : BaseSIMDMixedTwoVectorTied<1, U, 0b10, opc, V128, V128,
4932 asm#"2", ".4s", ".2d", []>;
4933
4934 def : Pat<(concat_vectors (v8i8 V64:$Rd), (OpNode (v8i16 V128:$Rn))),
4935 (!cast<Instruction>(NAME # "v16i8")
4936 (INSERT_SUBREG (IMPLICIT_DEF), V64:$Rd, dsub), V128:$Rn)>;
4937 def : Pat<(concat_vectors (v4i16 V64:$Rd), (OpNode (v4i32 V128:$Rn))),
4938 (!cast<Instruction>(NAME # "v8i16")
4939 (INSERT_SUBREG (IMPLICIT_DEF), V64:$Rd, dsub), V128:$Rn)>;
4940 def : Pat<(concat_vectors (v2i32 V64:$Rd), (OpNode (v2i64 V128:$Rn))),
4941 (!cast<Instruction>(NAME # "v4i32")
4942 (INSERT_SUBREG (IMPLICIT_DEF), V64:$Rd, dsub), V128:$Rn)>;
4943}
4944
4945class BaseSIMDCmpTwoVector<bit Q, bit U, bits<2> size, bits<5> opcode,
4946 RegisterOperand regtype,
4947 string asm, string kind, string zero,
4948 ValueType dty, ValueType sty, SDNode OpNode>
4949 : I<(outs regtype:$Rd), (ins regtype:$Rn), asm,
4950 "{\t$Rd" # kind # ", $Rn" # kind # ", #" # zero #
4951 "|" # kind # "\t$Rd, $Rn, #" # zero # "}", "",
4952 [(set (dty regtype:$Rd), (OpNode (sty regtype:$Rn)))]>,
4953 Sched<[WriteV]> {
4954 bits<5> Rd;
4955 bits<5> Rn;
4956 let Inst{31} = 0;
4957 let Inst{30} = Q;
4958 let Inst{29} = U;
4959 let Inst{28-24} = 0b01110;
4960 let Inst{23-22} = size;
4961 let Inst{21-17} = 0b10000;
4962 let Inst{16-12} = opcode;
4963 let Inst{11-10} = 0b10;
4964 let Inst{9-5} = Rn;
4965 let Inst{4-0} = Rd;
4966}
4967
4968// Comparisons support all element sizes, except 1xD.
4969multiclass SIMDCmpTwoVector<bit U, bits<5> opc, string asm,
4970 SDNode OpNode> {
4971 def v8i8rz : BaseSIMDCmpTwoVector<0, U, 0b00, opc, V64,
4972 asm, ".8b", "0",
4973 v8i8, v8i8, OpNode>;
4974 def v16i8rz : BaseSIMDCmpTwoVector<1, U, 0b00, opc, V128,
4975 asm, ".16b", "0",
4976 v16i8, v16i8, OpNode>;
4977 def v4i16rz : BaseSIMDCmpTwoVector<0, U, 0b01, opc, V64,
4978 asm, ".4h", "0",
4979 v4i16, v4i16, OpNode>;
4980 def v8i16rz : BaseSIMDCmpTwoVector<1, U, 0b01, opc, V128,
4981 asm, ".8h", "0",
4982 v8i16, v8i16, OpNode>;
4983 def v2i32rz : BaseSIMDCmpTwoVector<0, U, 0b10, opc, V64,
4984 asm, ".2s", "0",
4985 v2i32, v2i32, OpNode>;
4986 def v4i32rz : BaseSIMDCmpTwoVector<1, U, 0b10, opc, V128,
4987 asm, ".4s", "0",
4988 v4i32, v4i32, OpNode>;
4989 def v2i64rz : BaseSIMDCmpTwoVector<1, U, 0b11, opc, V128,
4990 asm, ".2d", "0",
4991 v2i64, v2i64, OpNode>;
4992}
4993
4994// FP Comparisons support only S and D element sizes.
4995multiclass SIMDFPCmpTwoVector<bit U, bit S, bits<5> opc,
4996 string asm, SDNode OpNode> {
4997
4998 def v2i32rz : BaseSIMDCmpTwoVector<0, U, {S,0}, opc, V64,
4999 asm, ".2s", "0.0",
5000 v2i32, v2f32, OpNode>;
5001 def v4i32rz : BaseSIMDCmpTwoVector<1, U, {S,0}, opc, V128,
5002 asm, ".4s", "0.0",
5003 v4i32, v4f32, OpNode>;
5004 def v2i64rz : BaseSIMDCmpTwoVector<1, U, {S,1}, opc, V128,
5005 asm, ".2d", "0.0",
5006 v2i64, v2f64, OpNode>;
5007
Ahmed Bougachacca07712015-09-02 18:38:36 +00005008 def : InstAlias<asm # "\t$Vd.2s, $Vn.2s, #0",
Tim Northover3b0846e2014-05-24 12:50:23 +00005009 (!cast<Instruction>(NAME # v2i32rz) V64:$Vd, V64:$Vn), 0>;
Ahmed Bougachacca07712015-09-02 18:38:36 +00005010 def : InstAlias<asm # "\t$Vd.4s, $Vn.4s, #0",
Tim Northover3b0846e2014-05-24 12:50:23 +00005011 (!cast<Instruction>(NAME # v4i32rz) V128:$Vd, V128:$Vn), 0>;
Ahmed Bougachacca07712015-09-02 18:38:36 +00005012 def : InstAlias<asm # "\t$Vd.2d, $Vn.2d, #0",
Tim Northover3b0846e2014-05-24 12:50:23 +00005013 (!cast<Instruction>(NAME # v2i64rz) V128:$Vd, V128:$Vn), 0>;
Ahmed Bougachacca07712015-09-02 18:38:36 +00005014 def : InstAlias<asm # ".2s\t$Vd, $Vn, #0",
Tim Northover3b0846e2014-05-24 12:50:23 +00005015 (!cast<Instruction>(NAME # v2i32rz) V64:$Vd, V64:$Vn), 0>;
Ahmed Bougachacca07712015-09-02 18:38:36 +00005016 def : InstAlias<asm # ".4s\t$Vd, $Vn, #0",
Tim Northover3b0846e2014-05-24 12:50:23 +00005017 (!cast<Instruction>(NAME # v4i32rz) V128:$Vd, V128:$Vn), 0>;
Ahmed Bougachacca07712015-09-02 18:38:36 +00005018 def : InstAlias<asm # ".2d\t$Vd, $Vn, #0",
Tim Northover3b0846e2014-05-24 12:50:23 +00005019 (!cast<Instruction>(NAME # v2i64rz) V128:$Vd, V128:$Vn), 0>;
5020}
5021
5022let mayLoad = 0, mayStore = 0, hasSideEffects = 0 in
5023class BaseSIMDFPCvtTwoVector<bit Q, bit U, bits<2> size, bits<5> opcode,
5024 RegisterOperand outtype, RegisterOperand intype,
5025 string asm, string VdTy, string VnTy,
5026 list<dag> pattern>
5027 : I<(outs outtype:$Rd), (ins intype:$Rn), asm,
5028 !strconcat("\t$Rd", VdTy, ", $Rn", VnTy), "", pattern>,
5029 Sched<[WriteV]> {
5030 bits<5> Rd;
5031 bits<5> Rn;
5032 let Inst{31} = 0;
5033 let Inst{30} = Q;
5034 let Inst{29} = U;
5035 let Inst{28-24} = 0b01110;
5036 let Inst{23-22} = size;
5037 let Inst{21-17} = 0b10000;
5038 let Inst{16-12} = opcode;
5039 let Inst{11-10} = 0b10;
5040 let Inst{9-5} = Rn;
5041 let Inst{4-0} = Rd;
5042}
5043
5044class BaseSIMDFPCvtTwoVectorTied<bit Q, bit U, bits<2> size, bits<5> opcode,
5045 RegisterOperand outtype, RegisterOperand intype,
5046 string asm, string VdTy, string VnTy,
5047 list<dag> pattern>
5048 : I<(outs outtype:$dst), (ins outtype:$Rd, intype:$Rn), asm,
5049 !strconcat("\t$Rd", VdTy, ", $Rn", VnTy), "$Rd = $dst", pattern>,
5050 Sched<[WriteV]> {
5051 bits<5> Rd;
5052 bits<5> Rn;
5053 let Inst{31} = 0;
5054 let Inst{30} = Q;
5055 let Inst{29} = U;
5056 let Inst{28-24} = 0b01110;
5057 let Inst{23-22} = size;
5058 let Inst{21-17} = 0b10000;
5059 let Inst{16-12} = opcode;
5060 let Inst{11-10} = 0b10;
5061 let Inst{9-5} = Rn;
5062 let Inst{4-0} = Rd;
5063}
5064
5065multiclass SIMDFPWidenTwoVector<bit U, bit S, bits<5> opc, string asm> {
5066 def v4i16 : BaseSIMDFPCvtTwoVector<0, U, {S,0}, opc, V128, V64,
5067 asm, ".4s", ".4h", []>;
5068 def v8i16 : BaseSIMDFPCvtTwoVector<1, U, {S,0}, opc, V128, V128,
5069 asm#"2", ".4s", ".8h", []>;
5070 def v2i32 : BaseSIMDFPCvtTwoVector<0, U, {S,1}, opc, V128, V64,
5071 asm, ".2d", ".2s", []>;
5072 def v4i32 : BaseSIMDFPCvtTwoVector<1, U, {S,1}, opc, V128, V128,
5073 asm#"2", ".2d", ".4s", []>;
5074}
5075
5076multiclass SIMDFPNarrowTwoVector<bit U, bit S, bits<5> opc, string asm> {
5077 def v4i16 : BaseSIMDFPCvtTwoVector<0, U, {S,0}, opc, V64, V128,
5078 asm, ".4h", ".4s", []>;
5079 def v8i16 : BaseSIMDFPCvtTwoVectorTied<1, U, {S,0}, opc, V128, V128,
5080 asm#"2", ".8h", ".4s", []>;
5081 def v2i32 : BaseSIMDFPCvtTwoVector<0, U, {S,1}, opc, V64, V128,
5082 asm, ".2s", ".2d", []>;
5083 def v4i32 : BaseSIMDFPCvtTwoVectorTied<1, U, {S,1}, opc, V128, V128,
5084 asm#"2", ".4s", ".2d", []>;
5085}
5086
5087multiclass SIMDFPInexactCvtTwoVector<bit U, bit S, bits<5> opc, string asm,
5088 Intrinsic OpNode> {
5089 def v2f32 : BaseSIMDFPCvtTwoVector<0, U, {S,1}, opc, V64, V128,
5090 asm, ".2s", ".2d",
5091 [(set (v2f32 V64:$Rd), (OpNode (v2f64 V128:$Rn)))]>;
5092 def v4f32 : BaseSIMDFPCvtTwoVectorTied<1, U, {S,1}, opc, V128, V128,
5093 asm#"2", ".4s", ".2d", []>;
5094
5095 def : Pat<(concat_vectors (v2f32 V64:$Rd), (OpNode (v2f64 V128:$Rn))),
5096 (!cast<Instruction>(NAME # "v4f32")
5097 (INSERT_SUBREG (IMPLICIT_DEF), V64:$Rd, dsub), V128:$Rn)>;
5098}
5099
5100//----------------------------------------------------------------------------
5101// AdvSIMD three register different-size vector instructions.
5102//----------------------------------------------------------------------------
5103
5104let mayLoad = 0, mayStore = 0, hasSideEffects = 0 in
5105class BaseSIMDDifferentThreeVector<bit U, bits<3> size, bits<4> opcode,
5106 RegisterOperand outtype, RegisterOperand intype1,
5107 RegisterOperand intype2, string asm,
5108 string outkind, string inkind1, string inkind2,
5109 list<dag> pattern>
5110 : I<(outs outtype:$Rd), (ins intype1:$Rn, intype2:$Rm), asm,
5111 "{\t$Rd" # outkind # ", $Rn" # inkind1 # ", $Rm" # inkind2 #
5112 "|" # outkind # "\t$Rd, $Rn, $Rm}", "", pattern>,
5113 Sched<[WriteV]> {
5114 bits<5> Rd;
5115 bits<5> Rn;
5116 bits<5> Rm;
5117 let Inst{31} = 0;
5118 let Inst{30} = size{0};
5119 let Inst{29} = U;
5120 let Inst{28-24} = 0b01110;
5121 let Inst{23-22} = size{2-1};
5122 let Inst{21} = 1;
5123 let Inst{20-16} = Rm;
5124 let Inst{15-12} = opcode;
5125 let Inst{11-10} = 0b00;
5126 let Inst{9-5} = Rn;
5127 let Inst{4-0} = Rd;
5128}
5129
5130let mayLoad = 0, mayStore = 0, hasSideEffects = 0 in
5131class BaseSIMDDifferentThreeVectorTied<bit U, bits<3> size, bits<4> opcode,
5132 RegisterOperand outtype, RegisterOperand intype1,
5133 RegisterOperand intype2, string asm,
5134 string outkind, string inkind1, string inkind2,
5135 list<dag> pattern>
5136 : I<(outs outtype:$dst), (ins outtype:$Rd, intype1:$Rn, intype2:$Rm), asm,
5137 "{\t$Rd" # outkind # ", $Rn" # inkind1 # ", $Rm" # inkind2 #
5138 "|" # outkind # "\t$Rd, $Rn, $Rm}", "$Rd = $dst", pattern>,
5139 Sched<[WriteV]> {
5140 bits<5> Rd;
5141 bits<5> Rn;
5142 bits<5> Rm;
5143 let Inst{31} = 0;
5144 let Inst{30} = size{0};
5145 let Inst{29} = U;
5146 let Inst{28-24} = 0b01110;
5147 let Inst{23-22} = size{2-1};
5148 let Inst{21} = 1;
5149 let Inst{20-16} = Rm;
5150 let Inst{15-12} = opcode;
5151 let Inst{11-10} = 0b00;
5152 let Inst{9-5} = Rn;
5153 let Inst{4-0} = Rd;
5154}
5155
5156// FIXME: TableGen doesn't know how to deal with expanded types that also
5157// change the element count (in this case, placing the results in
5158// the high elements of the result register rather than the low
5159// elements). Until that's fixed, we can't code-gen those.
5160multiclass SIMDNarrowThreeVectorBHS<bit U, bits<4> opc, string asm,
5161 Intrinsic IntOp> {
5162 def v8i16_v8i8 : BaseSIMDDifferentThreeVector<U, 0b000, opc,
5163 V64, V128, V128,
5164 asm, ".8b", ".8h", ".8h",
5165 [(set (v8i8 V64:$Rd), (IntOp (v8i16 V128:$Rn), (v8i16 V128:$Rm)))]>;
5166 def v8i16_v16i8 : BaseSIMDDifferentThreeVectorTied<U, 0b001, opc,
5167 V128, V128, V128,
5168 asm#"2", ".16b", ".8h", ".8h",
5169 []>;
5170 def v4i32_v4i16 : BaseSIMDDifferentThreeVector<U, 0b010, opc,
5171 V64, V128, V128,
5172 asm, ".4h", ".4s", ".4s",
5173 [(set (v4i16 V64:$Rd), (IntOp (v4i32 V128:$Rn), (v4i32 V128:$Rm)))]>;
5174 def v4i32_v8i16 : BaseSIMDDifferentThreeVectorTied<U, 0b011, opc,
5175 V128, V128, V128,
5176 asm#"2", ".8h", ".4s", ".4s",
5177 []>;
5178 def v2i64_v2i32 : BaseSIMDDifferentThreeVector<U, 0b100, opc,
5179 V64, V128, V128,
5180 asm, ".2s", ".2d", ".2d",
5181 [(set (v2i32 V64:$Rd), (IntOp (v2i64 V128:$Rn), (v2i64 V128:$Rm)))]>;
5182 def v2i64_v4i32 : BaseSIMDDifferentThreeVectorTied<U, 0b101, opc,
5183 V128, V128, V128,
5184 asm#"2", ".4s", ".2d", ".2d",
5185 []>;
5186
5187
5188 // Patterns for the '2' variants involve INSERT_SUBREG, which you can't put in
5189 // a version attached to an instruction.
5190 def : Pat<(concat_vectors (v8i8 V64:$Rd), (IntOp (v8i16 V128:$Rn),
5191 (v8i16 V128:$Rm))),
5192 (!cast<Instruction>(NAME # "v8i16_v16i8")
5193 (INSERT_SUBREG (IMPLICIT_DEF), V64:$Rd, dsub),
5194 V128:$Rn, V128:$Rm)>;
5195 def : Pat<(concat_vectors (v4i16 V64:$Rd), (IntOp (v4i32 V128:$Rn),
5196 (v4i32 V128:$Rm))),
5197 (!cast<Instruction>(NAME # "v4i32_v8i16")
5198 (INSERT_SUBREG (IMPLICIT_DEF), V64:$Rd, dsub),
5199 V128:$Rn, V128:$Rm)>;
5200 def : Pat<(concat_vectors (v2i32 V64:$Rd), (IntOp (v2i64 V128:$Rn),
5201 (v2i64 V128:$Rm))),
5202 (!cast<Instruction>(NAME # "v2i64_v4i32")
5203 (INSERT_SUBREG (IMPLICIT_DEF), V64:$Rd, dsub),
5204 V128:$Rn, V128:$Rm)>;
5205}
5206
5207multiclass SIMDDifferentThreeVectorBD<bit U, bits<4> opc, string asm,
5208 Intrinsic IntOp> {
5209 def v8i8 : BaseSIMDDifferentThreeVector<U, 0b000, opc,
5210 V128, V64, V64,
5211 asm, ".8h", ".8b", ".8b",
5212 [(set (v8i16 V128:$Rd), (IntOp (v8i8 V64:$Rn), (v8i8 V64:$Rm)))]>;
5213 def v16i8 : BaseSIMDDifferentThreeVector<U, 0b001, opc,
5214 V128, V128, V128,
5215 asm#"2", ".8h", ".16b", ".16b", []>;
5216 let Predicates = [HasCrypto] in {
5217 def v1i64 : BaseSIMDDifferentThreeVector<U, 0b110, opc,
5218 V128, V64, V64,
5219 asm, ".1q", ".1d", ".1d", []>;
5220 def v2i64 : BaseSIMDDifferentThreeVector<U, 0b111, opc,
5221 V128, V128, V128,
5222 asm#"2", ".1q", ".2d", ".2d", []>;
5223 }
5224
5225 def : Pat<(v8i16 (IntOp (v8i8 (extract_high_v16i8 V128:$Rn)),
5226 (v8i8 (extract_high_v16i8 V128:$Rm)))),
5227 (!cast<Instruction>(NAME#"v16i8") V128:$Rn, V128:$Rm)>;
5228}
5229
5230multiclass SIMDLongThreeVectorHS<bit U, bits<4> opc, string asm,
5231 SDPatternOperator OpNode> {
5232 def v4i16_v4i32 : BaseSIMDDifferentThreeVector<U, 0b010, opc,
5233 V128, V64, V64,
5234 asm, ".4s", ".4h", ".4h",
5235 [(set (v4i32 V128:$Rd), (OpNode (v4i16 V64:$Rn), (v4i16 V64:$Rm)))]>;
5236 def v8i16_v4i32 : BaseSIMDDifferentThreeVector<U, 0b011, opc,
5237 V128, V128, V128,
5238 asm#"2", ".4s", ".8h", ".8h",
5239 [(set (v4i32 V128:$Rd), (OpNode (extract_high_v8i16 V128:$Rn),
5240 (extract_high_v8i16 V128:$Rm)))]>;
5241 def v2i32_v2i64 : BaseSIMDDifferentThreeVector<U, 0b100, opc,
5242 V128, V64, V64,
5243 asm, ".2d", ".2s", ".2s",
5244 [(set (v2i64 V128:$Rd), (OpNode (v2i32 V64:$Rn), (v2i32 V64:$Rm)))]>;
5245 def v4i32_v2i64 : BaseSIMDDifferentThreeVector<U, 0b101, opc,
5246 V128, V128, V128,
5247 asm#"2", ".2d", ".4s", ".4s",
5248 [(set (v2i64 V128:$Rd), (OpNode (extract_high_v4i32 V128:$Rn),
5249 (extract_high_v4i32 V128:$Rm)))]>;
5250}
5251
5252multiclass SIMDLongThreeVectorBHSabdl<bit U, bits<4> opc, string asm,
5253 SDPatternOperator OpNode = null_frag> {
5254 def v8i8_v8i16 : BaseSIMDDifferentThreeVector<U, 0b000, opc,
5255 V128, V64, V64,
5256 asm, ".8h", ".8b", ".8b",
5257 [(set (v8i16 V128:$Rd),
5258 (zext (v8i8 (OpNode (v8i8 V64:$Rn), (v8i8 V64:$Rm)))))]>;
5259 def v16i8_v8i16 : BaseSIMDDifferentThreeVector<U, 0b001, opc,
5260 V128, V128, V128,
5261 asm#"2", ".8h", ".16b", ".16b",
5262 [(set (v8i16 V128:$Rd),
5263 (zext (v8i8 (OpNode (extract_high_v16i8 V128:$Rn),
5264 (extract_high_v16i8 V128:$Rm)))))]>;
5265 def v4i16_v4i32 : BaseSIMDDifferentThreeVector<U, 0b010, opc,
5266 V128, V64, V64,
5267 asm, ".4s", ".4h", ".4h",
5268 [(set (v4i32 V128:$Rd),
5269 (zext (v4i16 (OpNode (v4i16 V64:$Rn), (v4i16 V64:$Rm)))))]>;
5270 def v8i16_v4i32 : BaseSIMDDifferentThreeVector<U, 0b011, opc,
5271 V128, V128, V128,
5272 asm#"2", ".4s", ".8h", ".8h",
5273 [(set (v4i32 V128:$Rd),
5274 (zext (v4i16 (OpNode (extract_high_v8i16 V128:$Rn),
5275 (extract_high_v8i16 V128:$Rm)))))]>;
5276 def v2i32_v2i64 : BaseSIMDDifferentThreeVector<U, 0b100, opc,
5277 V128, V64, V64,
5278 asm, ".2d", ".2s", ".2s",
5279 [(set (v2i64 V128:$Rd),
5280 (zext (v2i32 (OpNode (v2i32 V64:$Rn), (v2i32 V64:$Rm)))))]>;
5281 def v4i32_v2i64 : BaseSIMDDifferentThreeVector<U, 0b101, opc,
5282 V128, V128, V128,
5283 asm#"2", ".2d", ".4s", ".4s",
5284 [(set (v2i64 V128:$Rd),
5285 (zext (v2i32 (OpNode (extract_high_v4i32 V128:$Rn),
5286 (extract_high_v4i32 V128:$Rm)))))]>;
5287}
5288
5289multiclass SIMDLongThreeVectorTiedBHSabal<bit U, bits<4> opc,
5290 string asm,
5291 SDPatternOperator OpNode> {
5292 def v8i8_v8i16 : BaseSIMDDifferentThreeVectorTied<U, 0b000, opc,
5293 V128, V64, V64,
5294 asm, ".8h", ".8b", ".8b",
5295 [(set (v8i16 V128:$dst),
5296 (add (v8i16 V128:$Rd),
5297 (zext (v8i8 (OpNode (v8i8 V64:$Rn), (v8i8 V64:$Rm))))))]>;
5298 def v16i8_v8i16 : BaseSIMDDifferentThreeVectorTied<U, 0b001, opc,
5299 V128, V128, V128,
5300 asm#"2", ".8h", ".16b", ".16b",
5301 [(set (v8i16 V128:$dst),
5302 (add (v8i16 V128:$Rd),
5303 (zext (v8i8 (OpNode (extract_high_v16i8 V128:$Rn),
5304 (extract_high_v16i8 V128:$Rm))))))]>;
5305 def v4i16_v4i32 : BaseSIMDDifferentThreeVectorTied<U, 0b010, opc,
5306 V128, V64, V64,
5307 asm, ".4s", ".4h", ".4h",
5308 [(set (v4i32 V128:$dst),
5309 (add (v4i32 V128:$Rd),
5310 (zext (v4i16 (OpNode (v4i16 V64:$Rn), (v4i16 V64:$Rm))))))]>;
5311 def v8i16_v4i32 : BaseSIMDDifferentThreeVectorTied<U, 0b011, opc,
5312 V128, V128, V128,
5313 asm#"2", ".4s", ".8h", ".8h",
5314 [(set (v4i32 V128:$dst),
5315 (add (v4i32 V128:$Rd),
5316 (zext (v4i16 (OpNode (extract_high_v8i16 V128:$Rn),
5317 (extract_high_v8i16 V128:$Rm))))))]>;
5318 def v2i32_v2i64 : BaseSIMDDifferentThreeVectorTied<U, 0b100, opc,
5319 V128, V64, V64,
5320 asm, ".2d", ".2s", ".2s",
5321 [(set (v2i64 V128:$dst),
5322 (add (v2i64 V128:$Rd),
5323 (zext (v2i32 (OpNode (v2i32 V64:$Rn), (v2i32 V64:$Rm))))))]>;
5324 def v4i32_v2i64 : BaseSIMDDifferentThreeVectorTied<U, 0b101, opc,
5325 V128, V128, V128,
5326 asm#"2", ".2d", ".4s", ".4s",
5327 [(set (v2i64 V128:$dst),
5328 (add (v2i64 V128:$Rd),
5329 (zext (v2i32 (OpNode (extract_high_v4i32 V128:$Rn),
5330 (extract_high_v4i32 V128:$Rm))))))]>;
5331}
5332
5333multiclass SIMDLongThreeVectorBHS<bit U, bits<4> opc, string asm,
5334 SDPatternOperator OpNode = null_frag> {
5335 def v8i8_v8i16 : BaseSIMDDifferentThreeVector<U, 0b000, opc,
5336 V128, V64, V64,
5337 asm, ".8h", ".8b", ".8b",
5338 [(set (v8i16 V128:$Rd), (OpNode (v8i8 V64:$Rn), (v8i8 V64:$Rm)))]>;
5339 def v16i8_v8i16 : BaseSIMDDifferentThreeVector<U, 0b001, opc,
5340 V128, V128, V128,
5341 asm#"2", ".8h", ".16b", ".16b",
5342 [(set (v8i16 V128:$Rd), (OpNode (extract_high_v16i8 V128:$Rn),
5343 (extract_high_v16i8 V128:$Rm)))]>;
5344 def v4i16_v4i32 : BaseSIMDDifferentThreeVector<U, 0b010, opc,
5345 V128, V64, V64,
5346 asm, ".4s", ".4h", ".4h",
5347 [(set (v4i32 V128:$Rd), (OpNode (v4i16 V64:$Rn), (v4i16 V64:$Rm)))]>;
5348 def v8i16_v4i32 : BaseSIMDDifferentThreeVector<U, 0b011, opc,
5349 V128, V128, V128,
5350 asm#"2", ".4s", ".8h", ".8h",
5351 [(set (v4i32 V128:$Rd), (OpNode (extract_high_v8i16 V128:$Rn),
5352 (extract_high_v8i16 V128:$Rm)))]>;
5353 def v2i32_v2i64 : BaseSIMDDifferentThreeVector<U, 0b100, opc,
5354 V128, V64, V64,
5355 asm, ".2d", ".2s", ".2s",
5356 [(set (v2i64 V128:$Rd), (OpNode (v2i32 V64:$Rn), (v2i32 V64:$Rm)))]>;
5357 def v4i32_v2i64 : BaseSIMDDifferentThreeVector<U, 0b101, opc,
5358 V128, V128, V128,
5359 asm#"2", ".2d", ".4s", ".4s",
5360 [(set (v2i64 V128:$Rd), (OpNode (extract_high_v4i32 V128:$Rn),
5361 (extract_high_v4i32 V128:$Rm)))]>;
5362}
5363
5364multiclass SIMDLongThreeVectorTiedBHS<bit U, bits<4> opc,
5365 string asm,
5366 SDPatternOperator OpNode> {
5367 def v8i8_v8i16 : BaseSIMDDifferentThreeVectorTied<U, 0b000, opc,
5368 V128, V64, V64,
5369 asm, ".8h", ".8b", ".8b",
5370 [(set (v8i16 V128:$dst),
5371 (OpNode (v8i16 V128:$Rd), (v8i8 V64:$Rn), (v8i8 V64:$Rm)))]>;
5372 def v16i8_v8i16 : BaseSIMDDifferentThreeVectorTied<U, 0b001, opc,
5373 V128, V128, V128,
5374 asm#"2", ".8h", ".16b", ".16b",
5375 [(set (v8i16 V128:$dst),
5376 (OpNode (v8i16 V128:$Rd),
5377 (extract_high_v16i8 V128:$Rn),
5378 (extract_high_v16i8 V128:$Rm)))]>;
5379 def v4i16_v4i32 : BaseSIMDDifferentThreeVectorTied<U, 0b010, opc,
5380 V128, V64, V64,
5381 asm, ".4s", ".4h", ".4h",
5382 [(set (v4i32 V128:$dst),
5383 (OpNode (v4i32 V128:$Rd), (v4i16 V64:$Rn), (v4i16 V64:$Rm)))]>;
5384 def v8i16_v4i32 : BaseSIMDDifferentThreeVectorTied<U, 0b011, opc,
5385 V128, V128, V128,
5386 asm#"2", ".4s", ".8h", ".8h",
5387 [(set (v4i32 V128:$dst),
5388 (OpNode (v4i32 V128:$Rd),
5389 (extract_high_v8i16 V128:$Rn),
5390 (extract_high_v8i16 V128:$Rm)))]>;
5391 def v2i32_v2i64 : BaseSIMDDifferentThreeVectorTied<U, 0b100, opc,
5392 V128, V64, V64,
5393 asm, ".2d", ".2s", ".2s",
5394 [(set (v2i64 V128:$dst),
5395 (OpNode (v2i64 V128:$Rd), (v2i32 V64:$Rn), (v2i32 V64:$Rm)))]>;
5396 def v4i32_v2i64 : BaseSIMDDifferentThreeVectorTied<U, 0b101, opc,
5397 V128, V128, V128,
5398 asm#"2", ".2d", ".4s", ".4s",
5399 [(set (v2i64 V128:$dst),
5400 (OpNode (v2i64 V128:$Rd),
5401 (extract_high_v4i32 V128:$Rn),
5402 (extract_high_v4i32 V128:$Rm)))]>;
5403}
5404
5405multiclass SIMDLongThreeVectorSQDMLXTiedHS<bit U, bits<4> opc, string asm,
5406 SDPatternOperator Accum> {
5407 def v4i16_v4i32 : BaseSIMDDifferentThreeVectorTied<U, 0b010, opc,
5408 V128, V64, V64,
5409 asm, ".4s", ".4h", ".4h",
5410 [(set (v4i32 V128:$dst),
5411 (Accum (v4i32 V128:$Rd),
5412 (v4i32 (int_aarch64_neon_sqdmull (v4i16 V64:$Rn),
5413 (v4i16 V64:$Rm)))))]>;
5414 def v8i16_v4i32 : BaseSIMDDifferentThreeVectorTied<U, 0b011, opc,
5415 V128, V128, V128,
5416 asm#"2", ".4s", ".8h", ".8h",
5417 [(set (v4i32 V128:$dst),
5418 (Accum (v4i32 V128:$Rd),
5419 (v4i32 (int_aarch64_neon_sqdmull (extract_high_v8i16 V128:$Rn),
5420 (extract_high_v8i16 V128:$Rm)))))]>;
5421 def v2i32_v2i64 : BaseSIMDDifferentThreeVectorTied<U, 0b100, opc,
5422 V128, V64, V64,
5423 asm, ".2d", ".2s", ".2s",
5424 [(set (v2i64 V128:$dst),
5425 (Accum (v2i64 V128:$Rd),
5426 (v2i64 (int_aarch64_neon_sqdmull (v2i32 V64:$Rn),
5427 (v2i32 V64:$Rm)))))]>;
5428 def v4i32_v2i64 : BaseSIMDDifferentThreeVectorTied<U, 0b101, opc,
5429 V128, V128, V128,
5430 asm#"2", ".2d", ".4s", ".4s",
5431 [(set (v2i64 V128:$dst),
5432 (Accum (v2i64 V128:$Rd),
5433 (v2i64 (int_aarch64_neon_sqdmull (extract_high_v4i32 V128:$Rn),
5434 (extract_high_v4i32 V128:$Rm)))))]>;
5435}
5436
5437multiclass SIMDWideThreeVectorBHS<bit U, bits<4> opc, string asm,
5438 SDPatternOperator OpNode> {
5439 def v8i8_v8i16 : BaseSIMDDifferentThreeVector<U, 0b000, opc,
5440 V128, V128, V64,
5441 asm, ".8h", ".8h", ".8b",
5442 [(set (v8i16 V128:$Rd), (OpNode (v8i16 V128:$Rn), (v8i8 V64:$Rm)))]>;
5443 def v16i8_v8i16 : BaseSIMDDifferentThreeVector<U, 0b001, opc,
5444 V128, V128, V128,
5445 asm#"2", ".8h", ".8h", ".16b",
5446 [(set (v8i16 V128:$Rd), (OpNode (v8i16 V128:$Rn),
5447 (extract_high_v16i8 V128:$Rm)))]>;
5448 def v4i16_v4i32 : BaseSIMDDifferentThreeVector<U, 0b010, opc,
5449 V128, V128, V64,
5450 asm, ".4s", ".4s", ".4h",
5451 [(set (v4i32 V128:$Rd), (OpNode (v4i32 V128:$Rn), (v4i16 V64:$Rm)))]>;
5452 def v8i16_v4i32 : BaseSIMDDifferentThreeVector<U, 0b011, opc,
5453 V128, V128, V128,
5454 asm#"2", ".4s", ".4s", ".8h",
5455 [(set (v4i32 V128:$Rd), (OpNode (v4i32 V128:$Rn),
5456 (extract_high_v8i16 V128:$Rm)))]>;
5457 def v2i32_v2i64 : BaseSIMDDifferentThreeVector<U, 0b100, opc,
5458 V128, V128, V64,
5459 asm, ".2d", ".2d", ".2s",
5460 [(set (v2i64 V128:$Rd), (OpNode (v2i64 V128:$Rn), (v2i32 V64:$Rm)))]>;
5461 def v4i32_v2i64 : BaseSIMDDifferentThreeVector<U, 0b101, opc,
5462 V128, V128, V128,
5463 asm#"2", ".2d", ".2d", ".4s",
5464 [(set (v2i64 V128:$Rd), (OpNode (v2i64 V128:$Rn),
5465 (extract_high_v4i32 V128:$Rm)))]>;
5466}
5467
5468//----------------------------------------------------------------------------
5469// AdvSIMD bitwise extract from vector
5470//----------------------------------------------------------------------------
5471
5472class BaseSIMDBitwiseExtract<bit size, RegisterOperand regtype, ValueType vty,
5473 string asm, string kind>
5474 : I<(outs regtype:$Rd), (ins regtype:$Rn, regtype:$Rm, i32imm:$imm), asm,
5475 "{\t$Rd" # kind # ", $Rn" # kind # ", $Rm" # kind # ", $imm" #
5476 "|" # kind # "\t$Rd, $Rn, $Rm, $imm}", "",
5477 [(set (vty regtype:$Rd),
5478 (AArch64ext regtype:$Rn, regtype:$Rm, (i32 imm:$imm)))]>,
5479 Sched<[WriteV]> {
5480 bits<5> Rd;
5481 bits<5> Rn;
5482 bits<5> Rm;
5483 bits<4> imm;
5484 let Inst{31} = 0;
5485 let Inst{30} = size;
5486 let Inst{29-21} = 0b101110000;
5487 let Inst{20-16} = Rm;
5488 let Inst{15} = 0;
5489 let Inst{14-11} = imm;
5490 let Inst{10} = 0;
5491 let Inst{9-5} = Rn;
5492 let Inst{4-0} = Rd;
5493}
5494
5495
5496multiclass SIMDBitwiseExtract<string asm> {
5497 def v8i8 : BaseSIMDBitwiseExtract<0, V64, v8i8, asm, ".8b"> {
5498 let imm{3} = 0;
5499 }
5500 def v16i8 : BaseSIMDBitwiseExtract<1, V128, v16i8, asm, ".16b">;
5501}
5502
5503//----------------------------------------------------------------------------
5504// AdvSIMD zip vector
5505//----------------------------------------------------------------------------
5506
5507class BaseSIMDZipVector<bits<3> size, bits<3> opc, RegisterOperand regtype,
5508 string asm, string kind, SDNode OpNode, ValueType valty>
5509 : I<(outs regtype:$Rd), (ins regtype:$Rn, regtype:$Rm), asm,
5510 "{\t$Rd" # kind # ", $Rn" # kind # ", $Rm" # kind #
5511 "|" # kind # "\t$Rd, $Rn, $Rm}", "",
5512 [(set (valty regtype:$Rd), (OpNode regtype:$Rn, regtype:$Rm))]>,
5513 Sched<[WriteV]> {
5514 bits<5> Rd;
5515 bits<5> Rn;
5516 bits<5> Rm;
5517 let Inst{31} = 0;
5518 let Inst{30} = size{0};
5519 let Inst{29-24} = 0b001110;
5520 let Inst{23-22} = size{2-1};
5521 let Inst{21} = 0;
5522 let Inst{20-16} = Rm;
5523 let Inst{15} = 0;
5524 let Inst{14-12} = opc;
5525 let Inst{11-10} = 0b10;
5526 let Inst{9-5} = Rn;
5527 let Inst{4-0} = Rd;
5528}
5529
5530multiclass SIMDZipVector<bits<3>opc, string asm,
5531 SDNode OpNode> {
5532 def v8i8 : BaseSIMDZipVector<0b000, opc, V64,
5533 asm, ".8b", OpNode, v8i8>;
5534 def v16i8 : BaseSIMDZipVector<0b001, opc, V128,
5535 asm, ".16b", OpNode, v16i8>;
5536 def v4i16 : BaseSIMDZipVector<0b010, opc, V64,
5537 asm, ".4h", OpNode, v4i16>;
5538 def v8i16 : BaseSIMDZipVector<0b011, opc, V128,
5539 asm, ".8h", OpNode, v8i16>;
5540 def v2i32 : BaseSIMDZipVector<0b100, opc, V64,
5541 asm, ".2s", OpNode, v2i32>;
5542 def v4i32 : BaseSIMDZipVector<0b101, opc, V128,
5543 asm, ".4s", OpNode, v4i32>;
5544 def v2i64 : BaseSIMDZipVector<0b111, opc, V128,
5545 asm, ".2d", OpNode, v2i64>;
5546
Oliver Stannard89d15422014-08-27 16:16:04 +00005547 def : Pat<(v4f16 (OpNode V64:$Rn, V64:$Rm)),
5548 (!cast<Instruction>(NAME#"v4i16") V64:$Rn, V64:$Rm)>;
5549 def : Pat<(v8f16 (OpNode V128:$Rn, V128:$Rm)),
5550 (!cast<Instruction>(NAME#"v8i16") V128:$Rn, V128:$Rm)>;
Tim Northover3b0846e2014-05-24 12:50:23 +00005551 def : Pat<(v2f32 (OpNode V64:$Rn, V64:$Rm)),
5552 (!cast<Instruction>(NAME#"v2i32") V64:$Rn, V64:$Rm)>;
5553 def : Pat<(v4f32 (OpNode V128:$Rn, V128:$Rm)),
5554 (!cast<Instruction>(NAME#"v4i32") V128:$Rn, V128:$Rm)>;
5555 def : Pat<(v2f64 (OpNode V128:$Rn, V128:$Rm)),
5556 (!cast<Instruction>(NAME#"v2i64") V128:$Rn, V128:$Rm)>;
5557}
5558
5559//----------------------------------------------------------------------------
5560// AdvSIMD three register scalar instructions
5561//----------------------------------------------------------------------------
5562
5563let mayStore = 0, mayLoad = 0, hasSideEffects = 0 in
5564class BaseSIMDThreeScalar<bit U, bits<2> size, bits<5> opcode,
5565 RegisterClass regtype, string asm,
5566 list<dag> pattern>
5567 : I<(outs regtype:$Rd), (ins regtype:$Rn, regtype:$Rm), asm,
5568 "\t$Rd, $Rn, $Rm", "", pattern>,
5569 Sched<[WriteV]> {
5570 bits<5> Rd;
5571 bits<5> Rn;
5572 bits<5> Rm;
5573 let Inst{31-30} = 0b01;
5574 let Inst{29} = U;
5575 let Inst{28-24} = 0b11110;
5576 let Inst{23-22} = size;
5577 let Inst{21} = 1;
5578 let Inst{20-16} = Rm;
5579 let Inst{15-11} = opcode;
5580 let Inst{10} = 1;
5581 let Inst{9-5} = Rn;
5582 let Inst{4-0} = Rd;
5583}
5584
Vladimir Sukharev297bf0e2015-03-31 13:15:48 +00005585let mayStore = 0, mayLoad = 0, hasSideEffects = 0 in
5586class BaseSIMDThreeScalarTied<bit U, bits<2> size, bit R, bits<5> opcode,
5587 dag oops, dag iops, string asm,
5588 list<dag> pattern>
5589 : I<oops, iops, asm, "\t$Rd, $Rn, $Rm", "$Rd = $dst", pattern>,
5590 Sched<[WriteV]> {
5591 bits<5> Rd;
5592 bits<5> Rn;
5593 bits<5> Rm;
5594 let Inst{31-30} = 0b01;
5595 let Inst{29} = U;
5596 let Inst{28-24} = 0b11110;
5597 let Inst{23-22} = size;
5598 let Inst{21} = R;
5599 let Inst{20-16} = Rm;
5600 let Inst{15-11} = opcode;
5601 let Inst{10} = 1;
5602 let Inst{9-5} = Rn;
5603 let Inst{4-0} = Rd;
5604}
5605
Tim Northover3b0846e2014-05-24 12:50:23 +00005606multiclass SIMDThreeScalarD<bit U, bits<5> opc, string asm,
5607 SDPatternOperator OpNode> {
5608 def v1i64 : BaseSIMDThreeScalar<U, 0b11, opc, FPR64, asm,
5609 [(set (v1i64 FPR64:$Rd), (OpNode (v1i64 FPR64:$Rn), (v1i64 FPR64:$Rm)))]>;
5610}
5611
5612multiclass SIMDThreeScalarBHSD<bit U, bits<5> opc, string asm,
5613 SDPatternOperator OpNode> {
5614 def v1i64 : BaseSIMDThreeScalar<U, 0b11, opc, FPR64, asm,
5615 [(set (v1i64 FPR64:$Rd), (OpNode (v1i64 FPR64:$Rn), (v1i64 FPR64:$Rm)))]>;
5616 def v1i32 : BaseSIMDThreeScalar<U, 0b10, opc, FPR32, asm, []>;
5617 def v1i16 : BaseSIMDThreeScalar<U, 0b01, opc, FPR16, asm, []>;
5618 def v1i8 : BaseSIMDThreeScalar<U, 0b00, opc, FPR8 , asm, []>;
5619
5620 def : Pat<(i64 (OpNode (i64 FPR64:$Rn), (i64 FPR64:$Rm))),
5621 (!cast<Instruction>(NAME#"v1i64") FPR64:$Rn, FPR64:$Rm)>;
5622 def : Pat<(i32 (OpNode (i32 FPR32:$Rn), (i32 FPR32:$Rm))),
5623 (!cast<Instruction>(NAME#"v1i32") FPR32:$Rn, FPR32:$Rm)>;
5624}
5625
5626multiclass SIMDThreeScalarHS<bit U, bits<5> opc, string asm,
5627 SDPatternOperator OpNode> {
5628 def v1i32 : BaseSIMDThreeScalar<U, 0b10, opc, FPR32, asm,
5629 [(set FPR32:$Rd, (OpNode FPR32:$Rn, FPR32:$Rm))]>;
5630 def v1i16 : BaseSIMDThreeScalar<U, 0b01, opc, FPR16, asm, []>;
5631}
5632
Vladimir Sukharev297bf0e2015-03-31 13:15:48 +00005633multiclass SIMDThreeScalarHSTied<bit U, bit R, bits<5> opc, string asm,
5634 SDPatternOperator OpNode = null_frag> {
5635 def v1i32: BaseSIMDThreeScalarTied<U, 0b10, R, opc, (outs FPR32:$dst),
5636 (ins FPR32:$Rd, FPR32:$Rn, FPR32:$Rm),
5637 asm, []>;
5638 def v1i16: BaseSIMDThreeScalarTied<U, 0b01, R, opc, (outs FPR16:$dst),
5639 (ins FPR16:$Rd, FPR16:$Rn, FPR16:$Rm),
5640 asm, []>;
5641}
5642
Tim Northover3b0846e2014-05-24 12:50:23 +00005643multiclass SIMDThreeScalarSD<bit U, bit S, bits<5> opc, string asm,
5644 SDPatternOperator OpNode = null_frag> {
5645 let mayLoad = 0, mayStore = 0, hasSideEffects = 0 in {
5646 def #NAME#64 : BaseSIMDThreeScalar<U, {S,1}, opc, FPR64, asm,
5647 [(set (f64 FPR64:$Rd), (OpNode (f64 FPR64:$Rn), (f64 FPR64:$Rm)))]>;
5648 def #NAME#32 : BaseSIMDThreeScalar<U, {S,0}, opc, FPR32, asm,
5649 [(set FPR32:$Rd, (OpNode FPR32:$Rn, FPR32:$Rm))]>;
5650 }
5651
5652 def : Pat<(v1f64 (OpNode (v1f64 FPR64:$Rn), (v1f64 FPR64:$Rm))),
5653 (!cast<Instruction>(NAME # "64") FPR64:$Rn, FPR64:$Rm)>;
5654}
5655
5656multiclass SIMDThreeScalarFPCmp<bit U, bit S, bits<5> opc, string asm,
5657 SDPatternOperator OpNode = null_frag> {
5658 let mayLoad = 0, mayStore = 0, hasSideEffects = 0 in {
5659 def #NAME#64 : BaseSIMDThreeScalar<U, {S,1}, opc, FPR64, asm,
5660 [(set (i64 FPR64:$Rd), (OpNode (f64 FPR64:$Rn), (f64 FPR64:$Rm)))]>;
5661 def #NAME#32 : BaseSIMDThreeScalar<U, {S,0}, opc, FPR32, asm,
5662 [(set (i32 FPR32:$Rd), (OpNode (f32 FPR32:$Rn), (f32 FPR32:$Rm)))]>;
5663 }
5664
5665 def : Pat<(v1i64 (OpNode (v1f64 FPR64:$Rn), (v1f64 FPR64:$Rm))),
5666 (!cast<Instruction>(NAME # "64") FPR64:$Rn, FPR64:$Rm)>;
5667}
5668
5669class BaseSIMDThreeScalarMixed<bit U, bits<2> size, bits<5> opcode,
5670 dag oops, dag iops, string asm, string cstr, list<dag> pat>
5671 : I<oops, iops, asm,
5672 "\t$Rd, $Rn, $Rm", cstr, pat>,
5673 Sched<[WriteV]> {
5674 bits<5> Rd;
5675 bits<5> Rn;
5676 bits<5> Rm;
5677 let Inst{31-30} = 0b01;
5678 let Inst{29} = U;
5679 let Inst{28-24} = 0b11110;
5680 let Inst{23-22} = size;
5681 let Inst{21} = 1;
5682 let Inst{20-16} = Rm;
5683 let Inst{15-11} = opcode;
5684 let Inst{10} = 0;
5685 let Inst{9-5} = Rn;
5686 let Inst{4-0} = Rd;
5687}
5688
5689let mayLoad = 0, mayStore = 0, hasSideEffects = 0 in
5690multiclass SIMDThreeScalarMixedHS<bit U, bits<5> opc, string asm,
5691 SDPatternOperator OpNode = null_frag> {
5692 def i16 : BaseSIMDThreeScalarMixed<U, 0b01, opc,
5693 (outs FPR32:$Rd),
5694 (ins FPR16:$Rn, FPR16:$Rm), asm, "", []>;
5695 def i32 : BaseSIMDThreeScalarMixed<U, 0b10, opc,
5696 (outs FPR64:$Rd),
5697 (ins FPR32:$Rn, FPR32:$Rm), asm, "",
5698 [(set (i64 FPR64:$Rd), (OpNode (i32 FPR32:$Rn), (i32 FPR32:$Rm)))]>;
5699}
5700
5701let mayLoad = 0, mayStore = 0, hasSideEffects = 0 in
5702multiclass SIMDThreeScalarMixedTiedHS<bit U, bits<5> opc, string asm,
5703 SDPatternOperator OpNode = null_frag> {
5704 def i16 : BaseSIMDThreeScalarMixed<U, 0b01, opc,
5705 (outs FPR32:$dst),
5706 (ins FPR32:$Rd, FPR16:$Rn, FPR16:$Rm),
5707 asm, "$Rd = $dst", []>;
5708 def i32 : BaseSIMDThreeScalarMixed<U, 0b10, opc,
5709 (outs FPR64:$dst),
5710 (ins FPR64:$Rd, FPR32:$Rn, FPR32:$Rm),
5711 asm, "$Rd = $dst",
5712 [(set (i64 FPR64:$dst),
5713 (OpNode (i64 FPR64:$Rd), (i32 FPR32:$Rn), (i32 FPR32:$Rm)))]>;
5714}
5715
5716//----------------------------------------------------------------------------
5717// AdvSIMD two register scalar instructions
5718//----------------------------------------------------------------------------
5719
5720let mayLoad = 0, mayStore = 0, hasSideEffects = 0 in
5721class BaseSIMDTwoScalar<bit U, bits<2> size, bits<5> opcode,
5722 RegisterClass regtype, RegisterClass regtype2,
5723 string asm, list<dag> pat>
5724 : I<(outs regtype:$Rd), (ins regtype2:$Rn), asm,
5725 "\t$Rd, $Rn", "", pat>,
5726 Sched<[WriteV]> {
5727 bits<5> Rd;
5728 bits<5> Rn;
5729 let Inst{31-30} = 0b01;
5730 let Inst{29} = U;
5731 let Inst{28-24} = 0b11110;
5732 let Inst{23-22} = size;
5733 let Inst{21-17} = 0b10000;
5734 let Inst{16-12} = opcode;
5735 let Inst{11-10} = 0b10;
5736 let Inst{9-5} = Rn;
5737 let Inst{4-0} = Rd;
5738}
5739
5740let mayLoad = 0, mayStore = 0, hasSideEffects = 0 in
5741class BaseSIMDTwoScalarTied<bit U, bits<2> size, bits<5> opcode,
5742 RegisterClass regtype, RegisterClass regtype2,
5743 string asm, list<dag> pat>
5744 : I<(outs regtype:$dst), (ins regtype:$Rd, regtype2:$Rn), asm,
5745 "\t$Rd, $Rn", "$Rd = $dst", pat>,
5746 Sched<[WriteV]> {
5747 bits<5> Rd;
5748 bits<5> Rn;
5749 let Inst{31-30} = 0b01;
5750 let Inst{29} = U;
5751 let Inst{28-24} = 0b11110;
5752 let Inst{23-22} = size;
5753 let Inst{21-17} = 0b10000;
5754 let Inst{16-12} = opcode;
5755 let Inst{11-10} = 0b10;
5756 let Inst{9-5} = Rn;
5757 let Inst{4-0} = Rd;
5758}
5759
5760
5761let mayLoad = 0, mayStore = 0, hasSideEffects = 0 in
5762class BaseSIMDCmpTwoScalar<bit U, bits<2> size, bits<5> opcode,
5763 RegisterClass regtype, string asm, string zero>
5764 : I<(outs regtype:$Rd), (ins regtype:$Rn), asm,
5765 "\t$Rd, $Rn, #" # zero, "", []>,
5766 Sched<[WriteV]> {
5767 bits<5> Rd;
5768 bits<5> Rn;
5769 let Inst{31-30} = 0b01;
5770 let Inst{29} = U;
5771 let Inst{28-24} = 0b11110;
5772 let Inst{23-22} = size;
5773 let Inst{21-17} = 0b10000;
5774 let Inst{16-12} = opcode;
5775 let Inst{11-10} = 0b10;
5776 let Inst{9-5} = Rn;
5777 let Inst{4-0} = Rd;
5778}
5779
5780class SIMDInexactCvtTwoScalar<bits<5> opcode, string asm>
5781 : I<(outs FPR32:$Rd), (ins FPR64:$Rn), asm, "\t$Rd, $Rn", "",
5782 [(set (f32 FPR32:$Rd), (int_aarch64_sisd_fcvtxn (f64 FPR64:$Rn)))]>,
5783 Sched<[WriteV]> {
5784 bits<5> Rd;
5785 bits<5> Rn;
5786 let Inst{31-17} = 0b011111100110000;
5787 let Inst{16-12} = opcode;
5788 let Inst{11-10} = 0b10;
5789 let Inst{9-5} = Rn;
5790 let Inst{4-0} = Rd;
5791}
5792
5793multiclass SIMDCmpTwoScalarD<bit U, bits<5> opc, string asm,
5794 SDPatternOperator OpNode> {
5795 def v1i64rz : BaseSIMDCmpTwoScalar<U, 0b11, opc, FPR64, asm, "0">;
5796
5797 def : Pat<(v1i64 (OpNode FPR64:$Rn)),
5798 (!cast<Instruction>(NAME # v1i64rz) FPR64:$Rn)>;
5799}
5800
Ahmed Bougacha81fda182015-08-04 01:38:08 +00005801multiclass SIMDFPCmpTwoScalar<bit U, bit S, bits<5> opc, string asm,
Tim Northover3b0846e2014-05-24 12:50:23 +00005802 SDPatternOperator OpNode> {
5803 def v1i64rz : BaseSIMDCmpTwoScalar<U, {S,1}, opc, FPR64, asm, "0.0">;
5804 def v1i32rz : BaseSIMDCmpTwoScalar<U, {S,0}, opc, FPR32, asm, "0.0">;
5805
Ahmed Bougachacca07712015-09-02 18:38:36 +00005806 def : InstAlias<asm # "\t$Rd, $Rn, #0",
Tim Northover3b0846e2014-05-24 12:50:23 +00005807 (!cast<Instruction>(NAME # v1i64rz) FPR64:$Rd, FPR64:$Rn), 0>;
Ahmed Bougachacca07712015-09-02 18:38:36 +00005808 def : InstAlias<asm # "\t$Rd, $Rn, #0",
Tim Northover3b0846e2014-05-24 12:50:23 +00005809 (!cast<Instruction>(NAME # v1i32rz) FPR32:$Rd, FPR32:$Rn), 0>;
5810
5811 def : Pat<(v1i64 (OpNode (v1f64 FPR64:$Rn))),
5812 (!cast<Instruction>(NAME # v1i64rz) FPR64:$Rn)>;
5813}
5814
5815multiclass SIMDTwoScalarD<bit U, bits<5> opc, string asm,
5816 SDPatternOperator OpNode = null_frag> {
5817 def v1i64 : BaseSIMDTwoScalar<U, 0b11, opc, FPR64, FPR64, asm,
5818 [(set (v1i64 FPR64:$Rd), (OpNode (v1i64 FPR64:$Rn)))]>;
5819
5820 def : Pat<(i64 (OpNode (i64 FPR64:$Rn))),
5821 (!cast<Instruction>(NAME # "v1i64") FPR64:$Rn)>;
5822}
5823
Ahmed Bougacha81fda182015-08-04 01:38:08 +00005824multiclass SIMDFPTwoScalar<bit U, bit S, bits<5> opc, string asm> {
Tim Northover3b0846e2014-05-24 12:50:23 +00005825 def v1i64 : BaseSIMDTwoScalar<U, {S,1}, opc, FPR64, FPR64, asm,[]>;
5826 def v1i32 : BaseSIMDTwoScalar<U, {S,0}, opc, FPR32, FPR32, asm,[]>;
5827}
5828
5829multiclass SIMDTwoScalarCVTSD<bit U, bit S, bits<5> opc, string asm,
5830 SDPatternOperator OpNode> {
5831 def v1i64 : BaseSIMDTwoScalar<U, {S,1}, opc, FPR64, FPR64, asm,
5832 [(set FPR64:$Rd, (OpNode (f64 FPR64:$Rn)))]>;
5833 def v1i32 : BaseSIMDTwoScalar<U, {S,0}, opc, FPR32, FPR32, asm,
5834 [(set FPR32:$Rd, (OpNode (f32 FPR32:$Rn)))]>;
5835}
5836
5837multiclass SIMDTwoScalarBHSD<bit U, bits<5> opc, string asm,
5838 SDPatternOperator OpNode = null_frag> {
5839 let mayLoad = 0, mayStore = 0, hasSideEffects = 0 in {
5840 def v1i64 : BaseSIMDTwoScalar<U, 0b11, opc, FPR64, FPR64, asm,
5841 [(set (i64 FPR64:$Rd), (OpNode (i64 FPR64:$Rn)))]>;
5842 def v1i32 : BaseSIMDTwoScalar<U, 0b10, opc, FPR32, FPR32, asm,
5843 [(set (i32 FPR32:$Rd), (OpNode (i32 FPR32:$Rn)))]>;
5844 def v1i16 : BaseSIMDTwoScalar<U, 0b01, opc, FPR16, FPR16, asm, []>;
5845 def v1i8 : BaseSIMDTwoScalar<U, 0b00, opc, FPR8 , FPR8 , asm, []>;
5846 }
5847
5848 def : Pat<(v1i64 (OpNode (v1i64 FPR64:$Rn))),
5849 (!cast<Instruction>(NAME # v1i64) FPR64:$Rn)>;
5850}
5851
5852multiclass SIMDTwoScalarBHSDTied<bit U, bits<5> opc, string asm,
5853 Intrinsic OpNode> {
5854 let mayLoad = 0, mayStore = 0, hasSideEffects = 0 in {
5855 def v1i64 : BaseSIMDTwoScalarTied<U, 0b11, opc, FPR64, FPR64, asm,
5856 [(set (i64 FPR64:$dst), (OpNode (i64 FPR64:$Rd), (i64 FPR64:$Rn)))]>;
5857 def v1i32 : BaseSIMDTwoScalarTied<U, 0b10, opc, FPR32, FPR32, asm,
5858 [(set (i32 FPR32:$dst), (OpNode (i32 FPR32:$Rd), (i32 FPR32:$Rn)))]>;
5859 def v1i16 : BaseSIMDTwoScalarTied<U, 0b01, opc, FPR16, FPR16, asm, []>;
5860 def v1i8 : BaseSIMDTwoScalarTied<U, 0b00, opc, FPR8 , FPR8 , asm, []>;
5861 }
5862
5863 def : Pat<(v1i64 (OpNode (v1i64 FPR64:$Rd), (v1i64 FPR64:$Rn))),
5864 (!cast<Instruction>(NAME # v1i64) FPR64:$Rd, FPR64:$Rn)>;
5865}
5866
5867
5868
5869let mayLoad = 0, mayStore = 0, hasSideEffects = 0 in
5870multiclass SIMDTwoScalarMixedBHS<bit U, bits<5> opc, string asm,
5871 SDPatternOperator OpNode = null_frag> {
5872 def v1i32 : BaseSIMDTwoScalar<U, 0b10, opc, FPR32, FPR64, asm,
5873 [(set (i32 FPR32:$Rd), (OpNode (i64 FPR64:$Rn)))]>;
5874 def v1i16 : BaseSIMDTwoScalar<U, 0b01, opc, FPR16, FPR32, asm, []>;
5875 def v1i8 : BaseSIMDTwoScalar<U, 0b00, opc, FPR8 , FPR16, asm, []>;
5876}
5877
5878//----------------------------------------------------------------------------
5879// AdvSIMD scalar pairwise instructions
5880//----------------------------------------------------------------------------
5881
5882let mayLoad = 0, mayStore = 0, hasSideEffects = 0 in
5883class BaseSIMDPairwiseScalar<bit U, bits<2> size, bits<5> opcode,
5884 RegisterOperand regtype, RegisterOperand vectype,
5885 string asm, string kind>
5886 : I<(outs regtype:$Rd), (ins vectype:$Rn), asm,
5887 "{\t$Rd, $Rn" # kind # "|" # kind # "\t$Rd, $Rn}", "", []>,
5888 Sched<[WriteV]> {
5889 bits<5> Rd;
5890 bits<5> Rn;
5891 let Inst{31-30} = 0b01;
5892 let Inst{29} = U;
5893 let Inst{28-24} = 0b11110;
5894 let Inst{23-22} = size;
5895 let Inst{21-17} = 0b11000;
5896 let Inst{16-12} = opcode;
5897 let Inst{11-10} = 0b10;
5898 let Inst{9-5} = Rn;
5899 let Inst{4-0} = Rd;
5900}
5901
5902multiclass SIMDPairwiseScalarD<bit U, bits<5> opc, string asm> {
5903 def v2i64p : BaseSIMDPairwiseScalar<U, 0b11, opc, FPR64Op, V128,
5904 asm, ".2d">;
5905}
5906
Ahmed Bougacha81fda182015-08-04 01:38:08 +00005907multiclass SIMDFPPairwiseScalar<bit U, bit S, bits<5> opc, string asm> {
Tim Northover3b0846e2014-05-24 12:50:23 +00005908 def v2i32p : BaseSIMDPairwiseScalar<U, {S,0}, opc, FPR32Op, V64,
5909 asm, ".2s">;
5910 def v2i64p : BaseSIMDPairwiseScalar<U, {S,1}, opc, FPR64Op, V128,
5911 asm, ".2d">;
5912}
5913
5914//----------------------------------------------------------------------------
5915// AdvSIMD across lanes instructions
5916//----------------------------------------------------------------------------
5917
5918let mayLoad = 0, mayStore = 0, hasSideEffects = 0 in
5919class BaseSIMDAcrossLanes<bit Q, bit U, bits<2> size, bits<5> opcode,
5920 RegisterClass regtype, RegisterOperand vectype,
5921 string asm, string kind, list<dag> pattern>
5922 : I<(outs regtype:$Rd), (ins vectype:$Rn), asm,
5923 "{\t$Rd, $Rn" # kind # "|" # kind # "\t$Rd, $Rn}", "", pattern>,
5924 Sched<[WriteV]> {
5925 bits<5> Rd;
5926 bits<5> Rn;
5927 let Inst{31} = 0;
5928 let Inst{30} = Q;
5929 let Inst{29} = U;
5930 let Inst{28-24} = 0b01110;
5931 let Inst{23-22} = size;
5932 let Inst{21-17} = 0b11000;
5933 let Inst{16-12} = opcode;
5934 let Inst{11-10} = 0b10;
5935 let Inst{9-5} = Rn;
5936 let Inst{4-0} = Rd;
5937}
5938
5939multiclass SIMDAcrossLanesBHS<bit U, bits<5> opcode,
5940 string asm> {
5941 def v8i8v : BaseSIMDAcrossLanes<0, U, 0b00, opcode, FPR8, V64,
5942 asm, ".8b", []>;
5943 def v16i8v : BaseSIMDAcrossLanes<1, U, 0b00, opcode, FPR8, V128,
5944 asm, ".16b", []>;
5945 def v4i16v : BaseSIMDAcrossLanes<0, U, 0b01, opcode, FPR16, V64,
5946 asm, ".4h", []>;
5947 def v8i16v : BaseSIMDAcrossLanes<1, U, 0b01, opcode, FPR16, V128,
5948 asm, ".8h", []>;
5949 def v4i32v : BaseSIMDAcrossLanes<1, U, 0b10, opcode, FPR32, V128,
5950 asm, ".4s", []>;
5951}
5952
5953multiclass SIMDAcrossLanesHSD<bit U, bits<5> opcode, string asm> {
5954 def v8i8v : BaseSIMDAcrossLanes<0, U, 0b00, opcode, FPR16, V64,
5955 asm, ".8b", []>;
5956 def v16i8v : BaseSIMDAcrossLanes<1, U, 0b00, opcode, FPR16, V128,
5957 asm, ".16b", []>;
5958 def v4i16v : BaseSIMDAcrossLanes<0, U, 0b01, opcode, FPR32, V64,
5959 asm, ".4h", []>;
5960 def v8i16v : BaseSIMDAcrossLanes<1, U, 0b01, opcode, FPR32, V128,
5961 asm, ".8h", []>;
5962 def v4i32v : BaseSIMDAcrossLanes<1, U, 0b10, opcode, FPR64, V128,
5963 asm, ".4s", []>;
5964}
5965
5966multiclass SIMDAcrossLanesS<bits<5> opcode, bit sz1, string asm,
5967 Intrinsic intOp> {
5968 def v4i32v : BaseSIMDAcrossLanes<1, 1, {sz1, 0}, opcode, FPR32, V128,
5969 asm, ".4s",
5970 [(set FPR32:$Rd, (intOp (v4f32 V128:$Rn)))]>;
5971}
5972
5973//----------------------------------------------------------------------------
5974// AdvSIMD INS/DUP instructions
5975//----------------------------------------------------------------------------
5976
5977// FIXME: There has got to be a better way to factor these. ugh.
5978
5979class BaseSIMDInsDup<bit Q, bit op, dag outs, dag ins, string asm,
5980 string operands, string constraints, list<dag> pattern>
5981 : I<outs, ins, asm, operands, constraints, pattern>,
5982 Sched<[WriteV]> {
5983 bits<5> Rd;
5984 bits<5> Rn;
5985 let Inst{31} = 0;
5986 let Inst{30} = Q;
5987 let Inst{29} = op;
5988 let Inst{28-21} = 0b01110000;
5989 let Inst{15} = 0;
5990 let Inst{10} = 1;
5991 let Inst{9-5} = Rn;
5992 let Inst{4-0} = Rd;
5993}
5994
5995class SIMDDupFromMain<bit Q, bits<5> imm5, string size, ValueType vectype,
5996 RegisterOperand vecreg, RegisterClass regtype>
5997 : BaseSIMDInsDup<Q, 0, (outs vecreg:$Rd), (ins regtype:$Rn), "dup",
5998 "{\t$Rd" # size # ", $Rn" #
5999 "|" # size # "\t$Rd, $Rn}", "",
6000 [(set (vectype vecreg:$Rd), (AArch64dup regtype:$Rn))]> {
6001 let Inst{20-16} = imm5;
6002 let Inst{14-11} = 0b0001;
6003}
6004
6005class SIMDDupFromElement<bit Q, string dstkind, string srckind,
6006 ValueType vectype, ValueType insreg,
6007 RegisterOperand vecreg, Operand idxtype,
6008 ValueType elttype, SDNode OpNode>
6009 : BaseSIMDInsDup<Q, 0, (outs vecreg:$Rd), (ins V128:$Rn, idxtype:$idx), "dup",
6010 "{\t$Rd" # dstkind # ", $Rn" # srckind # "$idx" #
6011 "|" # dstkind # "\t$Rd, $Rn$idx}", "",
6012 [(set (vectype vecreg:$Rd),
6013 (OpNode (insreg V128:$Rn), idxtype:$idx))]> {
6014 let Inst{14-11} = 0b0000;
6015}
6016
6017class SIMDDup64FromElement
6018 : SIMDDupFromElement<1, ".2d", ".d", v2i64, v2i64, V128,
6019 VectorIndexD, i64, AArch64duplane64> {
6020 bits<1> idx;
6021 let Inst{20} = idx;
6022 let Inst{19-16} = 0b1000;
6023}
6024
6025class SIMDDup32FromElement<bit Q, string size, ValueType vectype,
6026 RegisterOperand vecreg>
6027 : SIMDDupFromElement<Q, size, ".s", vectype, v4i32, vecreg,
6028 VectorIndexS, i64, AArch64duplane32> {
6029 bits<2> idx;
6030 let Inst{20-19} = idx;
6031 let Inst{18-16} = 0b100;
6032}
6033
6034class SIMDDup16FromElement<bit Q, string size, ValueType vectype,
6035 RegisterOperand vecreg>
6036 : SIMDDupFromElement<Q, size, ".h", vectype, v8i16, vecreg,
6037 VectorIndexH, i64, AArch64duplane16> {
6038 bits<3> idx;
6039 let Inst{20-18} = idx;
6040 let Inst{17-16} = 0b10;
6041}
6042
6043class SIMDDup8FromElement<bit Q, string size, ValueType vectype,
6044 RegisterOperand vecreg>
6045 : SIMDDupFromElement<Q, size, ".b", vectype, v16i8, vecreg,
6046 VectorIndexB, i64, AArch64duplane8> {
6047 bits<4> idx;
6048 let Inst{20-17} = idx;
6049 let Inst{16} = 1;
6050}
6051
6052class BaseSIMDMov<bit Q, string size, bits<4> imm4, RegisterClass regtype,
6053 Operand idxtype, string asm, list<dag> pattern>
6054 : BaseSIMDInsDup<Q, 0, (outs regtype:$Rd), (ins V128:$Rn, idxtype:$idx), asm,
6055 "{\t$Rd, $Rn" # size # "$idx" #
6056 "|" # size # "\t$Rd, $Rn$idx}", "", pattern> {
6057 let Inst{14-11} = imm4;
6058}
6059
6060class SIMDSMov<bit Q, string size, RegisterClass regtype,
6061 Operand idxtype>
6062 : BaseSIMDMov<Q, size, 0b0101, regtype, idxtype, "smov", []>;
6063class SIMDUMov<bit Q, string size, ValueType vectype, RegisterClass regtype,
6064 Operand idxtype>
6065 : BaseSIMDMov<Q, size, 0b0111, regtype, idxtype, "umov",
6066 [(set regtype:$Rd, (vector_extract (vectype V128:$Rn), idxtype:$idx))]>;
6067
6068class SIMDMovAlias<string asm, string size, Instruction inst,
6069 RegisterClass regtype, Operand idxtype>
6070 : InstAlias<asm#"{\t$dst, $src"#size#"$idx" #
6071 "|" # size # "\t$dst, $src$idx}",
6072 (inst regtype:$dst, V128:$src, idxtype:$idx)>;
6073
6074multiclass SMov {
6075 def vi8to32 : SIMDSMov<0, ".b", GPR32, VectorIndexB> {
6076 bits<4> idx;
6077 let Inst{20-17} = idx;
6078 let Inst{16} = 1;
6079 }
6080 def vi8to64 : SIMDSMov<1, ".b", GPR64, VectorIndexB> {
6081 bits<4> idx;
6082 let Inst{20-17} = idx;
6083 let Inst{16} = 1;
6084 }
6085 def vi16to32 : SIMDSMov<0, ".h", GPR32, VectorIndexH> {
6086 bits<3> idx;
6087 let Inst{20-18} = idx;
6088 let Inst{17-16} = 0b10;
6089 }
6090 def vi16to64 : SIMDSMov<1, ".h", GPR64, VectorIndexH> {
6091 bits<3> idx;
6092 let Inst{20-18} = idx;
6093 let Inst{17-16} = 0b10;
6094 }
6095 def vi32to64 : SIMDSMov<1, ".s", GPR64, VectorIndexS> {
6096 bits<2> idx;
6097 let Inst{20-19} = idx;
6098 let Inst{18-16} = 0b100;
6099 }
6100}
6101
6102multiclass UMov {
6103 def vi8 : SIMDUMov<0, ".b", v16i8, GPR32, VectorIndexB> {
6104 bits<4> idx;
6105 let Inst{20-17} = idx;
6106 let Inst{16} = 1;
6107 }
6108 def vi16 : SIMDUMov<0, ".h", v8i16, GPR32, VectorIndexH> {
6109 bits<3> idx;
6110 let Inst{20-18} = idx;
6111 let Inst{17-16} = 0b10;
6112 }
6113 def vi32 : SIMDUMov<0, ".s", v4i32, GPR32, VectorIndexS> {
6114 bits<2> idx;
6115 let Inst{20-19} = idx;
6116 let Inst{18-16} = 0b100;
6117 }
6118 def vi64 : SIMDUMov<1, ".d", v2i64, GPR64, VectorIndexD> {
6119 bits<1> idx;
6120 let Inst{20} = idx;
6121 let Inst{19-16} = 0b1000;
6122 }
6123 def : SIMDMovAlias<"mov", ".s",
6124 !cast<Instruction>(NAME#"vi32"),
6125 GPR32, VectorIndexS>;
6126 def : SIMDMovAlias<"mov", ".d",
6127 !cast<Instruction>(NAME#"vi64"),
6128 GPR64, VectorIndexD>;
6129}
6130
6131class SIMDInsFromMain<string size, ValueType vectype,
6132 RegisterClass regtype, Operand idxtype>
6133 : BaseSIMDInsDup<1, 0, (outs V128:$dst),
6134 (ins V128:$Rd, idxtype:$idx, regtype:$Rn), "ins",
6135 "{\t$Rd" # size # "$idx, $Rn" #
6136 "|" # size # "\t$Rd$idx, $Rn}",
6137 "$Rd = $dst",
6138 [(set V128:$dst,
6139 (vector_insert (vectype V128:$Rd), regtype:$Rn, idxtype:$idx))]> {
6140 let Inst{14-11} = 0b0011;
6141}
6142
6143class SIMDInsFromElement<string size, ValueType vectype,
6144 ValueType elttype, Operand idxtype>
6145 : BaseSIMDInsDup<1, 1, (outs V128:$dst),
6146 (ins V128:$Rd, idxtype:$idx, V128:$Rn, idxtype:$idx2), "ins",
6147 "{\t$Rd" # size # "$idx, $Rn" # size # "$idx2" #
6148 "|" # size # "\t$Rd$idx, $Rn$idx2}",
6149 "$Rd = $dst",
6150 [(set V128:$dst,
6151 (vector_insert
6152 (vectype V128:$Rd),
6153 (elttype (vector_extract (vectype V128:$Rn), idxtype:$idx2)),
6154 idxtype:$idx))]>;
6155
6156class SIMDInsMainMovAlias<string size, Instruction inst,
6157 RegisterClass regtype, Operand idxtype>
6158 : InstAlias<"mov" # "{\t$dst" # size # "$idx, $src" #
6159 "|" # size #"\t$dst$idx, $src}",
6160 (inst V128:$dst, idxtype:$idx, regtype:$src)>;
6161class SIMDInsElementMovAlias<string size, Instruction inst,
6162 Operand idxtype>
6163 : InstAlias<"mov" # "{\t$dst" # size # "$idx, $src" # size # "$idx2" #
Ahmed Bougachacca07712015-09-02 18:38:36 +00006164 # "|" # size #"\t$dst$idx, $src$idx2}",
Tim Northover3b0846e2014-05-24 12:50:23 +00006165 (inst V128:$dst, idxtype:$idx, V128:$src, idxtype:$idx2)>;
6166
6167
6168multiclass SIMDIns {
6169 def vi8gpr : SIMDInsFromMain<".b", v16i8, GPR32, VectorIndexB> {
6170 bits<4> idx;
6171 let Inst{20-17} = idx;
6172 let Inst{16} = 1;
6173 }
6174 def vi16gpr : SIMDInsFromMain<".h", v8i16, GPR32, VectorIndexH> {
6175 bits<3> idx;
6176 let Inst{20-18} = idx;
6177 let Inst{17-16} = 0b10;
6178 }
6179 def vi32gpr : SIMDInsFromMain<".s", v4i32, GPR32, VectorIndexS> {
6180 bits<2> idx;
6181 let Inst{20-19} = idx;
6182 let Inst{18-16} = 0b100;
6183 }
6184 def vi64gpr : SIMDInsFromMain<".d", v2i64, GPR64, VectorIndexD> {
6185 bits<1> idx;
6186 let Inst{20} = idx;
6187 let Inst{19-16} = 0b1000;
6188 }
6189
6190 def vi8lane : SIMDInsFromElement<".b", v16i8, i32, VectorIndexB> {
6191 bits<4> idx;
6192 bits<4> idx2;
6193 let Inst{20-17} = idx;
6194 let Inst{16} = 1;
6195 let Inst{14-11} = idx2;
6196 }
6197 def vi16lane : SIMDInsFromElement<".h", v8i16, i32, VectorIndexH> {
6198 bits<3> idx;
6199 bits<3> idx2;
6200 let Inst{20-18} = idx;
6201 let Inst{17-16} = 0b10;
6202 let Inst{14-12} = idx2;
Bradley Smithb9136532015-04-14 15:07:26 +00006203 let Inst{11} = {?};
Tim Northover3b0846e2014-05-24 12:50:23 +00006204 }
6205 def vi32lane : SIMDInsFromElement<".s", v4i32, i32, VectorIndexS> {
6206 bits<2> idx;
6207 bits<2> idx2;
6208 let Inst{20-19} = idx;
6209 let Inst{18-16} = 0b100;
6210 let Inst{14-13} = idx2;
Bradley Smithb9136532015-04-14 15:07:26 +00006211 let Inst{12-11} = {?,?};
Tim Northover3b0846e2014-05-24 12:50:23 +00006212 }
6213 def vi64lane : SIMDInsFromElement<".d", v2i64, i64, VectorIndexD> {
6214 bits<1> idx;
6215 bits<1> idx2;
6216 let Inst{20} = idx;
6217 let Inst{19-16} = 0b1000;
6218 let Inst{14} = idx2;
Bradley Smithb9136532015-04-14 15:07:26 +00006219 let Inst{13-11} = {?,?,?};
Tim Northover3b0846e2014-05-24 12:50:23 +00006220 }
6221
6222 // For all forms of the INS instruction, the "mov" mnemonic is the
6223 // preferred alias. Why they didn't just call the instruction "mov" in
6224 // the first place is a very good question indeed...
6225 def : SIMDInsMainMovAlias<".b", !cast<Instruction>(NAME#"vi8gpr"),
6226 GPR32, VectorIndexB>;
6227 def : SIMDInsMainMovAlias<".h", !cast<Instruction>(NAME#"vi16gpr"),
6228 GPR32, VectorIndexH>;
6229 def : SIMDInsMainMovAlias<".s", !cast<Instruction>(NAME#"vi32gpr"),
6230 GPR32, VectorIndexS>;
6231 def : SIMDInsMainMovAlias<".d", !cast<Instruction>(NAME#"vi64gpr"),
6232 GPR64, VectorIndexD>;
6233
6234 def : SIMDInsElementMovAlias<".b", !cast<Instruction>(NAME#"vi8lane"),
6235 VectorIndexB>;
6236 def : SIMDInsElementMovAlias<".h", !cast<Instruction>(NAME#"vi16lane"),
6237 VectorIndexH>;
6238 def : SIMDInsElementMovAlias<".s", !cast<Instruction>(NAME#"vi32lane"),
6239 VectorIndexS>;
6240 def : SIMDInsElementMovAlias<".d", !cast<Instruction>(NAME#"vi64lane"),
6241 VectorIndexD>;
6242}
6243
6244//----------------------------------------------------------------------------
6245// AdvSIMD TBL/TBX
6246//----------------------------------------------------------------------------
6247
6248let mayStore = 0, mayLoad = 0, hasSideEffects = 0 in
6249class BaseSIMDTableLookup<bit Q, bits<2> len, bit op, RegisterOperand vectype,
6250 RegisterOperand listtype, string asm, string kind>
6251 : I<(outs vectype:$Vd), (ins listtype:$Vn, vectype:$Vm), asm,
6252 "\t$Vd" # kind # ", $Vn, $Vm" # kind, "", []>,
6253 Sched<[WriteV]> {
6254 bits<5> Vd;
6255 bits<5> Vn;
6256 bits<5> Vm;
6257 let Inst{31} = 0;
6258 let Inst{30} = Q;
6259 let Inst{29-21} = 0b001110000;
6260 let Inst{20-16} = Vm;
6261 let Inst{15} = 0;
6262 let Inst{14-13} = len;
6263 let Inst{12} = op;
6264 let Inst{11-10} = 0b00;
6265 let Inst{9-5} = Vn;
6266 let Inst{4-0} = Vd;
6267}
6268
6269let mayStore = 0, mayLoad = 0, hasSideEffects = 0 in
6270class BaseSIMDTableLookupTied<bit Q, bits<2> len, bit op, RegisterOperand vectype,
6271 RegisterOperand listtype, string asm, string kind>
6272 : I<(outs vectype:$dst), (ins vectype:$Vd, listtype:$Vn, vectype:$Vm), asm,
6273 "\t$Vd" # kind # ", $Vn, $Vm" # kind, "$Vd = $dst", []>,
6274 Sched<[WriteV]> {
6275 bits<5> Vd;
6276 bits<5> Vn;
6277 bits<5> Vm;
6278 let Inst{31} = 0;
6279 let Inst{30} = Q;
6280 let Inst{29-21} = 0b001110000;
6281 let Inst{20-16} = Vm;
6282 let Inst{15} = 0;
6283 let Inst{14-13} = len;
6284 let Inst{12} = op;
6285 let Inst{11-10} = 0b00;
6286 let Inst{9-5} = Vn;
6287 let Inst{4-0} = Vd;
6288}
6289
6290class SIMDTableLookupAlias<string asm, Instruction inst,
6291 RegisterOperand vectype, RegisterOperand listtype>
6292 : InstAlias<!strconcat(asm, "\t$dst, $lst, $index"),
6293 (inst vectype:$dst, listtype:$lst, vectype:$index), 0>;
6294
6295multiclass SIMDTableLookup<bit op, string asm> {
6296 def v8i8One : BaseSIMDTableLookup<0, 0b00, op, V64, VecListOne16b,
6297 asm, ".8b">;
6298 def v8i8Two : BaseSIMDTableLookup<0, 0b01, op, V64, VecListTwo16b,
6299 asm, ".8b">;
6300 def v8i8Three : BaseSIMDTableLookup<0, 0b10, op, V64, VecListThree16b,
6301 asm, ".8b">;
6302 def v8i8Four : BaseSIMDTableLookup<0, 0b11, op, V64, VecListFour16b,
6303 asm, ".8b">;
6304 def v16i8One : BaseSIMDTableLookup<1, 0b00, op, V128, VecListOne16b,
6305 asm, ".16b">;
6306 def v16i8Two : BaseSIMDTableLookup<1, 0b01, op, V128, VecListTwo16b,
6307 asm, ".16b">;
6308 def v16i8Three: BaseSIMDTableLookup<1, 0b10, op, V128, VecListThree16b,
6309 asm, ".16b">;
6310 def v16i8Four : BaseSIMDTableLookup<1, 0b11, op, V128, VecListFour16b,
6311 asm, ".16b">;
6312
6313 def : SIMDTableLookupAlias<asm # ".8b",
6314 !cast<Instruction>(NAME#"v8i8One"),
6315 V64, VecListOne128>;
6316 def : SIMDTableLookupAlias<asm # ".8b",
6317 !cast<Instruction>(NAME#"v8i8Two"),
6318 V64, VecListTwo128>;
6319 def : SIMDTableLookupAlias<asm # ".8b",
6320 !cast<Instruction>(NAME#"v8i8Three"),
6321 V64, VecListThree128>;
6322 def : SIMDTableLookupAlias<asm # ".8b",
6323 !cast<Instruction>(NAME#"v8i8Four"),
6324 V64, VecListFour128>;
6325 def : SIMDTableLookupAlias<asm # ".16b",
6326 !cast<Instruction>(NAME#"v16i8One"),
6327 V128, VecListOne128>;
6328 def : SIMDTableLookupAlias<asm # ".16b",
6329 !cast<Instruction>(NAME#"v16i8Two"),
6330 V128, VecListTwo128>;
6331 def : SIMDTableLookupAlias<asm # ".16b",
6332 !cast<Instruction>(NAME#"v16i8Three"),
6333 V128, VecListThree128>;
6334 def : SIMDTableLookupAlias<asm # ".16b",
6335 !cast<Instruction>(NAME#"v16i8Four"),
6336 V128, VecListFour128>;
6337}
6338
6339multiclass SIMDTableLookupTied<bit op, string asm> {
6340 def v8i8One : BaseSIMDTableLookupTied<0, 0b00, op, V64, VecListOne16b,
6341 asm, ".8b">;
6342 def v8i8Two : BaseSIMDTableLookupTied<0, 0b01, op, V64, VecListTwo16b,
6343 asm, ".8b">;
6344 def v8i8Three : BaseSIMDTableLookupTied<0, 0b10, op, V64, VecListThree16b,
6345 asm, ".8b">;
6346 def v8i8Four : BaseSIMDTableLookupTied<0, 0b11, op, V64, VecListFour16b,
6347 asm, ".8b">;
6348 def v16i8One : BaseSIMDTableLookupTied<1, 0b00, op, V128, VecListOne16b,
6349 asm, ".16b">;
6350 def v16i8Two : BaseSIMDTableLookupTied<1, 0b01, op, V128, VecListTwo16b,
6351 asm, ".16b">;
6352 def v16i8Three: BaseSIMDTableLookupTied<1, 0b10, op, V128, VecListThree16b,
6353 asm, ".16b">;
6354 def v16i8Four : BaseSIMDTableLookupTied<1, 0b11, op, V128, VecListFour16b,
6355 asm, ".16b">;
6356
6357 def : SIMDTableLookupAlias<asm # ".8b",
6358 !cast<Instruction>(NAME#"v8i8One"),
6359 V64, VecListOne128>;
6360 def : SIMDTableLookupAlias<asm # ".8b",
6361 !cast<Instruction>(NAME#"v8i8Two"),
6362 V64, VecListTwo128>;
6363 def : SIMDTableLookupAlias<asm # ".8b",
6364 !cast<Instruction>(NAME#"v8i8Three"),
6365 V64, VecListThree128>;
6366 def : SIMDTableLookupAlias<asm # ".8b",
6367 !cast<Instruction>(NAME#"v8i8Four"),
6368 V64, VecListFour128>;
6369 def : SIMDTableLookupAlias<asm # ".16b",
6370 !cast<Instruction>(NAME#"v16i8One"),
6371 V128, VecListOne128>;
6372 def : SIMDTableLookupAlias<asm # ".16b",
6373 !cast<Instruction>(NAME#"v16i8Two"),
6374 V128, VecListTwo128>;
6375 def : SIMDTableLookupAlias<asm # ".16b",
6376 !cast<Instruction>(NAME#"v16i8Three"),
6377 V128, VecListThree128>;
6378 def : SIMDTableLookupAlias<asm # ".16b",
6379 !cast<Instruction>(NAME#"v16i8Four"),
6380 V128, VecListFour128>;
6381}
6382
6383
6384//----------------------------------------------------------------------------
6385// AdvSIMD scalar CPY
6386//----------------------------------------------------------------------------
6387let mayLoad = 0, mayStore = 0, hasSideEffects = 0 in
6388class BaseSIMDScalarCPY<RegisterClass regtype, RegisterOperand vectype,
6389 string kind, Operand idxtype>
6390 : I<(outs regtype:$dst), (ins vectype:$src, idxtype:$idx), "mov",
6391 "{\t$dst, $src" # kind # "$idx" #
6392 "|\t$dst, $src$idx}", "", []>,
6393 Sched<[WriteV]> {
6394 bits<5> dst;
6395 bits<5> src;
6396 let Inst{31-21} = 0b01011110000;
6397 let Inst{15-10} = 0b000001;
6398 let Inst{9-5} = src;
6399 let Inst{4-0} = dst;
6400}
6401
6402class SIMDScalarCPYAlias<string asm, string size, Instruction inst,
6403 RegisterClass regtype, RegisterOperand vectype, Operand idxtype>
6404 : InstAlias<asm # "{\t$dst, $src" # size # "$index" #
6405 # "|\t$dst, $src$index}",
6406 (inst regtype:$dst, vectype:$src, idxtype:$index), 0>;
6407
6408
6409multiclass SIMDScalarCPY<string asm> {
6410 def i8 : BaseSIMDScalarCPY<FPR8, V128, ".b", VectorIndexB> {
6411 bits<4> idx;
6412 let Inst{20-17} = idx;
6413 let Inst{16} = 1;
6414 }
6415 def i16 : BaseSIMDScalarCPY<FPR16, V128, ".h", VectorIndexH> {
6416 bits<3> idx;
6417 let Inst{20-18} = idx;
6418 let Inst{17-16} = 0b10;
6419 }
6420 def i32 : BaseSIMDScalarCPY<FPR32, V128, ".s", VectorIndexS> {
6421 bits<2> idx;
6422 let Inst{20-19} = idx;
6423 let Inst{18-16} = 0b100;
6424 }
6425 def i64 : BaseSIMDScalarCPY<FPR64, V128, ".d", VectorIndexD> {
6426 bits<1> idx;
6427 let Inst{20} = idx;
6428 let Inst{19-16} = 0b1000;
6429 }
6430
6431 def : Pat<(v1i64 (scalar_to_vector (i64 (vector_extract (v2i64 V128:$src),
6432 VectorIndexD:$idx)))),
6433 (!cast<Instruction>(NAME # i64) V128:$src, VectorIndexD:$idx)>;
6434
6435 // 'DUP' mnemonic aliases.
6436 def : SIMDScalarCPYAlias<"dup", ".b",
6437 !cast<Instruction>(NAME#"i8"),
6438 FPR8, V128, VectorIndexB>;
6439 def : SIMDScalarCPYAlias<"dup", ".h",
6440 !cast<Instruction>(NAME#"i16"),
6441 FPR16, V128, VectorIndexH>;
6442 def : SIMDScalarCPYAlias<"dup", ".s",
6443 !cast<Instruction>(NAME#"i32"),
6444 FPR32, V128, VectorIndexS>;
6445 def : SIMDScalarCPYAlias<"dup", ".d",
6446 !cast<Instruction>(NAME#"i64"),
6447 FPR64, V128, VectorIndexD>;
6448}
6449
6450//----------------------------------------------------------------------------
6451// AdvSIMD modified immediate instructions
6452//----------------------------------------------------------------------------
6453
6454class BaseSIMDModifiedImm<bit Q, bit op, dag oops, dag iops,
6455 string asm, string op_string,
6456 string cstr, list<dag> pattern>
6457 : I<oops, iops, asm, op_string, cstr, pattern>,
6458 Sched<[WriteV]> {
6459 bits<5> Rd;
6460 bits<8> imm8;
6461 let Inst{31} = 0;
6462 let Inst{30} = Q;
6463 let Inst{29} = op;
6464 let Inst{28-19} = 0b0111100000;
6465 let Inst{18-16} = imm8{7-5};
6466 let Inst{11-10} = 0b01;
6467 let Inst{9-5} = imm8{4-0};
6468 let Inst{4-0} = Rd;
6469}
6470
6471class BaseSIMDModifiedImmVector<bit Q, bit op, RegisterOperand vectype,
6472 Operand immtype, dag opt_shift_iop,
6473 string opt_shift, string asm, string kind,
6474 list<dag> pattern>
6475 : BaseSIMDModifiedImm<Q, op, (outs vectype:$Rd),
6476 !con((ins immtype:$imm8), opt_shift_iop), asm,
6477 "{\t$Rd" # kind # ", $imm8" # opt_shift #
6478 "|" # kind # "\t$Rd, $imm8" # opt_shift # "}",
6479 "", pattern> {
6480 let DecoderMethod = "DecodeModImmInstruction";
6481}
6482
6483class BaseSIMDModifiedImmVectorTied<bit Q, bit op, RegisterOperand vectype,
6484 Operand immtype, dag opt_shift_iop,
6485 string opt_shift, string asm, string kind,
6486 list<dag> pattern>
6487 : BaseSIMDModifiedImm<Q, op, (outs vectype:$dst),
6488 !con((ins vectype:$Rd, immtype:$imm8), opt_shift_iop),
6489 asm, "{\t$Rd" # kind # ", $imm8" # opt_shift #
6490 "|" # kind # "\t$Rd, $imm8" # opt_shift # "}",
6491 "$Rd = $dst", pattern> {
6492 let DecoderMethod = "DecodeModImmTiedInstruction";
6493}
6494
6495class BaseSIMDModifiedImmVectorShift<bit Q, bit op, bits<2> b15_b12,
6496 RegisterOperand vectype, string asm,
6497 string kind, list<dag> pattern>
6498 : BaseSIMDModifiedImmVector<Q, op, vectype, imm0_255,
6499 (ins logical_vec_shift:$shift),
6500 "$shift", asm, kind, pattern> {
6501 bits<2> shift;
6502 let Inst{15} = b15_b12{1};
6503 let Inst{14-13} = shift;
6504 let Inst{12} = b15_b12{0};
6505}
6506
6507class BaseSIMDModifiedImmVectorShiftTied<bit Q, bit op, bits<2> b15_b12,
6508 RegisterOperand vectype, string asm,
6509 string kind, list<dag> pattern>
6510 : BaseSIMDModifiedImmVectorTied<Q, op, vectype, imm0_255,
6511 (ins logical_vec_shift:$shift),
6512 "$shift", asm, kind, pattern> {
6513 bits<2> shift;
6514 let Inst{15} = b15_b12{1};
6515 let Inst{14-13} = shift;
6516 let Inst{12} = b15_b12{0};
6517}
6518
6519
6520class BaseSIMDModifiedImmVectorShiftHalf<bit Q, bit op, bits<2> b15_b12,
6521 RegisterOperand vectype, string asm,
6522 string kind, list<dag> pattern>
6523 : BaseSIMDModifiedImmVector<Q, op, vectype, imm0_255,
6524 (ins logical_vec_hw_shift:$shift),
6525 "$shift", asm, kind, pattern> {
6526 bits<2> shift;
6527 let Inst{15} = b15_b12{1};
6528 let Inst{14} = 0;
6529 let Inst{13} = shift{0};
6530 let Inst{12} = b15_b12{0};
6531}
6532
6533class BaseSIMDModifiedImmVectorShiftHalfTied<bit Q, bit op, bits<2> b15_b12,
6534 RegisterOperand vectype, string asm,
6535 string kind, list<dag> pattern>
6536 : BaseSIMDModifiedImmVectorTied<Q, op, vectype, imm0_255,
6537 (ins logical_vec_hw_shift:$shift),
6538 "$shift", asm, kind, pattern> {
6539 bits<2> shift;
6540 let Inst{15} = b15_b12{1};
6541 let Inst{14} = 0;
6542 let Inst{13} = shift{0};
6543 let Inst{12} = b15_b12{0};
6544}
6545
6546multiclass SIMDModifiedImmVectorShift<bit op, bits<2> hw_cmode, bits<2> w_cmode,
6547 string asm> {
6548 def v4i16 : BaseSIMDModifiedImmVectorShiftHalf<0, op, hw_cmode, V64,
6549 asm, ".4h", []>;
6550 def v8i16 : BaseSIMDModifiedImmVectorShiftHalf<1, op, hw_cmode, V128,
6551 asm, ".8h", []>;
6552
6553 def v2i32 : BaseSIMDModifiedImmVectorShift<0, op, w_cmode, V64,
6554 asm, ".2s", []>;
6555 def v4i32 : BaseSIMDModifiedImmVectorShift<1, op, w_cmode, V128,
6556 asm, ".4s", []>;
6557}
6558
6559multiclass SIMDModifiedImmVectorShiftTied<bit op, bits<2> hw_cmode,
6560 bits<2> w_cmode, string asm,
6561 SDNode OpNode> {
6562 def v4i16 : BaseSIMDModifiedImmVectorShiftHalfTied<0, op, hw_cmode, V64,
6563 asm, ".4h",
6564 [(set (v4i16 V64:$dst), (OpNode V64:$Rd,
6565 imm0_255:$imm8,
6566 (i32 imm:$shift)))]>;
6567 def v8i16 : BaseSIMDModifiedImmVectorShiftHalfTied<1, op, hw_cmode, V128,
6568 asm, ".8h",
6569 [(set (v8i16 V128:$dst), (OpNode V128:$Rd,
6570 imm0_255:$imm8,
6571 (i32 imm:$shift)))]>;
6572
6573 def v2i32 : BaseSIMDModifiedImmVectorShiftTied<0, op, w_cmode, V64,
6574 asm, ".2s",
6575 [(set (v2i32 V64:$dst), (OpNode V64:$Rd,
6576 imm0_255:$imm8,
6577 (i32 imm:$shift)))]>;
6578 def v4i32 : BaseSIMDModifiedImmVectorShiftTied<1, op, w_cmode, V128,
6579 asm, ".4s",
6580 [(set (v4i32 V128:$dst), (OpNode V128:$Rd,
6581 imm0_255:$imm8,
6582 (i32 imm:$shift)))]>;
6583}
6584
6585class SIMDModifiedImmMoveMSL<bit Q, bit op, bits<4> cmode,
6586 RegisterOperand vectype, string asm,
6587 string kind, list<dag> pattern>
6588 : BaseSIMDModifiedImmVector<Q, op, vectype, imm0_255,
6589 (ins move_vec_shift:$shift),
6590 "$shift", asm, kind, pattern> {
6591 bits<1> shift;
6592 let Inst{15-13} = cmode{3-1};
6593 let Inst{12} = shift;
6594}
6595
6596class SIMDModifiedImmVectorNoShift<bit Q, bit op, bits<4> cmode,
6597 RegisterOperand vectype,
6598 Operand imm_type, string asm,
6599 string kind, list<dag> pattern>
6600 : BaseSIMDModifiedImmVector<Q, op, vectype, imm_type, (ins), "",
6601 asm, kind, pattern> {
6602 let Inst{15-12} = cmode;
6603}
6604
6605class SIMDModifiedImmScalarNoShift<bit Q, bit op, bits<4> cmode, string asm,
6606 list<dag> pattern>
6607 : BaseSIMDModifiedImm<Q, op, (outs FPR64:$Rd), (ins simdimmtype10:$imm8), asm,
6608 "\t$Rd, $imm8", "", pattern> {
6609 let Inst{15-12} = cmode;
6610 let DecoderMethod = "DecodeModImmInstruction";
6611}
6612
6613//----------------------------------------------------------------------------
6614// AdvSIMD indexed element
6615//----------------------------------------------------------------------------
6616
6617let mayLoad = 0, mayStore = 0, hasSideEffects = 0 in
6618class BaseSIMDIndexed<bit Q, bit U, bit Scalar, bits<2> size, bits<4> opc,
6619 RegisterOperand dst_reg, RegisterOperand lhs_reg,
6620 RegisterOperand rhs_reg, Operand vec_idx, string asm,
6621 string apple_kind, string dst_kind, string lhs_kind,
6622 string rhs_kind, list<dag> pattern>
6623 : I<(outs dst_reg:$Rd), (ins lhs_reg:$Rn, rhs_reg:$Rm, vec_idx:$idx),
6624 asm,
6625 "{\t$Rd" # dst_kind # ", $Rn" # lhs_kind # ", $Rm" # rhs_kind # "$idx" #
6626 "|" # apple_kind # "\t$Rd, $Rn, $Rm$idx}", "", pattern>,
6627 Sched<[WriteV]> {
6628 bits<5> Rd;
6629 bits<5> Rn;
6630 bits<5> Rm;
6631
6632 let Inst{31} = 0;
6633 let Inst{30} = Q;
6634 let Inst{29} = U;
6635 let Inst{28} = Scalar;
6636 let Inst{27-24} = 0b1111;
6637 let Inst{23-22} = size;
6638 // Bit 21 must be set by the derived class.
6639 let Inst{20-16} = Rm;
6640 let Inst{15-12} = opc;
6641 // Bit 11 must be set by the derived class.
6642 let Inst{10} = 0;
6643 let Inst{9-5} = Rn;
6644 let Inst{4-0} = Rd;
6645}
6646
6647let mayLoad = 0, mayStore = 0, hasSideEffects = 0 in
6648class BaseSIMDIndexedTied<bit Q, bit U, bit Scalar, bits<2> size, bits<4> opc,
6649 RegisterOperand dst_reg, RegisterOperand lhs_reg,
6650 RegisterOperand rhs_reg, Operand vec_idx, string asm,
6651 string apple_kind, string dst_kind, string lhs_kind,
6652 string rhs_kind, list<dag> pattern>
6653 : I<(outs dst_reg:$dst),
6654 (ins dst_reg:$Rd, lhs_reg:$Rn, rhs_reg:$Rm, vec_idx:$idx), asm,
6655 "{\t$Rd" # dst_kind # ", $Rn" # lhs_kind # ", $Rm" # rhs_kind # "$idx" #
6656 "|" # apple_kind # "\t$Rd, $Rn, $Rm$idx}", "$Rd = $dst", pattern>,
6657 Sched<[WriteV]> {
6658 bits<5> Rd;
6659 bits<5> Rn;
6660 bits<5> Rm;
6661
6662 let Inst{31} = 0;
6663 let Inst{30} = Q;
6664 let Inst{29} = U;
6665 let Inst{28} = Scalar;
6666 let Inst{27-24} = 0b1111;
6667 let Inst{23-22} = size;
6668 // Bit 21 must be set by the derived class.
6669 let Inst{20-16} = Rm;
6670 let Inst{15-12} = opc;
6671 // Bit 11 must be set by the derived class.
6672 let Inst{10} = 0;
6673 let Inst{9-5} = Rn;
6674 let Inst{4-0} = Rd;
6675}
6676
Ahmed Bougacha81fda182015-08-04 01:38:08 +00006677multiclass SIMDFPIndexed<bit U, bits<4> opc, string asm,
6678 SDPatternOperator OpNode> {
Tim Northover3b0846e2014-05-24 12:50:23 +00006679 def v2i32_indexed : BaseSIMDIndexed<0, U, 0, 0b10, opc,
6680 V64, V64,
6681 V128, VectorIndexS,
6682 asm, ".2s", ".2s", ".2s", ".s",
6683 [(set (v2f32 V64:$Rd),
6684 (OpNode (v2f32 V64:$Rn),
6685 (v2f32 (AArch64duplane32 (v4f32 V128:$Rm), VectorIndexS:$idx))))]> {
6686 bits<2> idx;
6687 let Inst{11} = idx{1};
6688 let Inst{21} = idx{0};
6689 }
6690
6691 def v4i32_indexed : BaseSIMDIndexed<1, U, 0, 0b10, opc,
6692 V128, V128,
6693 V128, VectorIndexS,
6694 asm, ".4s", ".4s", ".4s", ".s",
6695 [(set (v4f32 V128:$Rd),
6696 (OpNode (v4f32 V128:$Rn),
6697 (v4f32 (AArch64duplane32 (v4f32 V128:$Rm), VectorIndexS:$idx))))]> {
6698 bits<2> idx;
6699 let Inst{11} = idx{1};
6700 let Inst{21} = idx{0};
6701 }
6702
6703 def v2i64_indexed : BaseSIMDIndexed<1, U, 0, 0b11, opc,
6704 V128, V128,
6705 V128, VectorIndexD,
6706 asm, ".2d", ".2d", ".2d", ".d",
6707 [(set (v2f64 V128:$Rd),
6708 (OpNode (v2f64 V128:$Rn),
6709 (v2f64 (AArch64duplane64 (v2f64 V128:$Rm), VectorIndexD:$idx))))]> {
6710 bits<1> idx;
6711 let Inst{11} = idx{0};
6712 let Inst{21} = 0;
6713 }
6714
6715 def v1i32_indexed : BaseSIMDIndexed<1, U, 1, 0b10, opc,
6716 FPR32Op, FPR32Op, V128, VectorIndexS,
6717 asm, ".s", "", "", ".s",
6718 [(set (f32 FPR32Op:$Rd),
6719 (OpNode (f32 FPR32Op:$Rn),
6720 (f32 (vector_extract (v4f32 V128:$Rm),
6721 VectorIndexS:$idx))))]> {
6722 bits<2> idx;
6723 let Inst{11} = idx{1};
6724 let Inst{21} = idx{0};
6725 }
6726
6727 def v1i64_indexed : BaseSIMDIndexed<1, U, 1, 0b11, opc,
6728 FPR64Op, FPR64Op, V128, VectorIndexD,
6729 asm, ".d", "", "", ".d",
6730 [(set (f64 FPR64Op:$Rd),
6731 (OpNode (f64 FPR64Op:$Rn),
6732 (f64 (vector_extract (v2f64 V128:$Rm),
6733 VectorIndexD:$idx))))]> {
6734 bits<1> idx;
6735 let Inst{11} = idx{0};
6736 let Inst{21} = 0;
6737 }
6738}
6739
Ahmed Bougacha81fda182015-08-04 01:38:08 +00006740multiclass SIMDFPIndexedTiedPatterns<string INST, SDPatternOperator OpNode> {
Tim Northover3b0846e2014-05-24 12:50:23 +00006741 // 2 variants for the .2s version: DUPLANE from 128-bit and DUP scalar.
6742 def : Pat<(v2f32 (OpNode (v2f32 V64:$Rd), (v2f32 V64:$Rn),
6743 (AArch64duplane32 (v4f32 V128:$Rm),
6744 VectorIndexS:$idx))),
6745 (!cast<Instruction>(INST # v2i32_indexed)
6746 V64:$Rd, V64:$Rn, V128:$Rm, VectorIndexS:$idx)>;
6747 def : Pat<(v2f32 (OpNode (v2f32 V64:$Rd), (v2f32 V64:$Rn),
6748 (AArch64dup (f32 FPR32Op:$Rm)))),
6749 (!cast<Instruction>(INST # "v2i32_indexed") V64:$Rd, V64:$Rn,
6750 (SUBREG_TO_REG (i32 0), FPR32Op:$Rm, ssub), (i64 0))>;
6751
6752
6753 // 2 variants for the .4s version: DUPLANE from 128-bit and DUP scalar.
6754 def : Pat<(v4f32 (OpNode (v4f32 V128:$Rd), (v4f32 V128:$Rn),
6755 (AArch64duplane32 (v4f32 V128:$Rm),
6756 VectorIndexS:$idx))),
6757 (!cast<Instruction>(INST # "v4i32_indexed")
6758 V128:$Rd, V128:$Rn, V128:$Rm, VectorIndexS:$idx)>;
6759 def : Pat<(v4f32 (OpNode (v4f32 V128:$Rd), (v4f32 V128:$Rn),
6760 (AArch64dup (f32 FPR32Op:$Rm)))),
6761 (!cast<Instruction>(INST # "v4i32_indexed") V128:$Rd, V128:$Rn,
6762 (SUBREG_TO_REG (i32 0), FPR32Op:$Rm, ssub), (i64 0))>;
6763
6764 // 2 variants for the .2d version: DUPLANE from 128-bit and DUP scalar.
6765 def : Pat<(v2f64 (OpNode (v2f64 V128:$Rd), (v2f64 V128:$Rn),
6766 (AArch64duplane64 (v2f64 V128:$Rm),
6767 VectorIndexD:$idx))),
6768 (!cast<Instruction>(INST # "v2i64_indexed")
6769 V128:$Rd, V128:$Rn, V128:$Rm, VectorIndexS:$idx)>;
6770 def : Pat<(v2f64 (OpNode (v2f64 V128:$Rd), (v2f64 V128:$Rn),
6771 (AArch64dup (f64 FPR64Op:$Rm)))),
6772 (!cast<Instruction>(INST # "v2i64_indexed") V128:$Rd, V128:$Rn,
6773 (SUBREG_TO_REG (i32 0), FPR64Op:$Rm, dsub), (i64 0))>;
6774
6775 // 2 variants for 32-bit scalar version: extract from .2s or from .4s
6776 def : Pat<(f32 (OpNode (f32 FPR32:$Rd), (f32 FPR32:$Rn),
6777 (vector_extract (v4f32 V128:$Rm), VectorIndexS:$idx))),
6778 (!cast<Instruction>(INST # "v1i32_indexed") FPR32:$Rd, FPR32:$Rn,
6779 V128:$Rm, VectorIndexS:$idx)>;
6780 def : Pat<(f32 (OpNode (f32 FPR32:$Rd), (f32 FPR32:$Rn),
6781 (vector_extract (v2f32 V64:$Rm), VectorIndexS:$idx))),
6782 (!cast<Instruction>(INST # "v1i32_indexed") FPR32:$Rd, FPR32:$Rn,
6783 (SUBREG_TO_REG (i32 0), V64:$Rm, dsub), VectorIndexS:$idx)>;
6784
6785 // 1 variant for 64-bit scalar version: extract from .1d or from .2d
6786 def : Pat<(f64 (OpNode (f64 FPR64:$Rd), (f64 FPR64:$Rn),
6787 (vector_extract (v2f64 V128:$Rm), VectorIndexD:$idx))),
6788 (!cast<Instruction>(INST # "v1i64_indexed") FPR64:$Rd, FPR64:$Rn,
6789 V128:$Rm, VectorIndexD:$idx)>;
6790}
6791
Ahmed Bougacha81fda182015-08-04 01:38:08 +00006792multiclass SIMDFPIndexedTied<bit U, bits<4> opc, string asm> {
Tim Northover3b0846e2014-05-24 12:50:23 +00006793 def v2i32_indexed : BaseSIMDIndexedTied<0, U, 0, 0b10, opc, V64, V64,
6794 V128, VectorIndexS,
6795 asm, ".2s", ".2s", ".2s", ".s", []> {
6796 bits<2> idx;
6797 let Inst{11} = idx{1};
6798 let Inst{21} = idx{0};
6799 }
6800
6801 def v4i32_indexed : BaseSIMDIndexedTied<1, U, 0, 0b10, opc,
6802 V128, V128,
6803 V128, VectorIndexS,
6804 asm, ".4s", ".4s", ".4s", ".s", []> {
6805 bits<2> idx;
6806 let Inst{11} = idx{1};
6807 let Inst{21} = idx{0};
6808 }
6809
6810 def v2i64_indexed : BaseSIMDIndexedTied<1, U, 0, 0b11, opc,
6811 V128, V128,
6812 V128, VectorIndexD,
6813 asm, ".2d", ".2d", ".2d", ".d", []> {
6814 bits<1> idx;
6815 let Inst{11} = idx{0};
6816 let Inst{21} = 0;
6817 }
6818
6819
6820 def v1i32_indexed : BaseSIMDIndexedTied<1, U, 1, 0b10, opc,
6821 FPR32Op, FPR32Op, V128, VectorIndexS,
6822 asm, ".s", "", "", ".s", []> {
6823 bits<2> idx;
6824 let Inst{11} = idx{1};
6825 let Inst{21} = idx{0};
6826 }
6827
6828 def v1i64_indexed : BaseSIMDIndexedTied<1, U, 1, 0b11, opc,
6829 FPR64Op, FPR64Op, V128, VectorIndexD,
6830 asm, ".d", "", "", ".d", []> {
6831 bits<1> idx;
6832 let Inst{11} = idx{0};
6833 let Inst{21} = 0;
6834 }
6835}
6836
6837multiclass SIMDIndexedHS<bit U, bits<4> opc, string asm,
6838 SDPatternOperator OpNode> {
6839 def v4i16_indexed : BaseSIMDIndexed<0, U, 0, 0b01, opc, V64, V64,
6840 V128_lo, VectorIndexH,
6841 asm, ".4h", ".4h", ".4h", ".h",
6842 [(set (v4i16 V64:$Rd),
6843 (OpNode (v4i16 V64:$Rn),
6844 (v4i16 (AArch64duplane16 (v8i16 V128_lo:$Rm), VectorIndexH:$idx))))]> {
6845 bits<3> idx;
6846 let Inst{11} = idx{2};
6847 let Inst{21} = idx{1};
6848 let Inst{20} = idx{0};
6849 }
6850
6851 def v8i16_indexed : BaseSIMDIndexed<1, U, 0, 0b01, opc,
6852 V128, V128,
6853 V128_lo, VectorIndexH,
6854 asm, ".8h", ".8h", ".8h", ".h",
6855 [(set (v8i16 V128:$Rd),
6856 (OpNode (v8i16 V128:$Rn),
6857 (v8i16 (AArch64duplane16 (v8i16 V128_lo:$Rm), VectorIndexH:$idx))))]> {
6858 bits<3> idx;
6859 let Inst{11} = idx{2};
6860 let Inst{21} = idx{1};
6861 let Inst{20} = idx{0};
6862 }
6863
6864 def v2i32_indexed : BaseSIMDIndexed<0, U, 0, 0b10, opc,
6865 V64, V64,
6866 V128, VectorIndexS,
6867 asm, ".2s", ".2s", ".2s", ".s",
6868 [(set (v2i32 V64:$Rd),
6869 (OpNode (v2i32 V64:$Rn),
6870 (v2i32 (AArch64duplane32 (v4i32 V128:$Rm), VectorIndexS:$idx))))]> {
6871 bits<2> idx;
6872 let Inst{11} = idx{1};
6873 let Inst{21} = idx{0};
6874 }
6875
6876 def v4i32_indexed : BaseSIMDIndexed<1, U, 0, 0b10, opc,
6877 V128, V128,
6878 V128, VectorIndexS,
6879 asm, ".4s", ".4s", ".4s", ".s",
6880 [(set (v4i32 V128:$Rd),
6881 (OpNode (v4i32 V128:$Rn),
6882 (v4i32 (AArch64duplane32 (v4i32 V128:$Rm), VectorIndexS:$idx))))]> {
6883 bits<2> idx;
6884 let Inst{11} = idx{1};
6885 let Inst{21} = idx{0};
6886 }
6887
6888 def v1i16_indexed : BaseSIMDIndexed<1, U, 1, 0b01, opc,
6889 FPR16Op, FPR16Op, V128_lo, VectorIndexH,
6890 asm, ".h", "", "", ".h", []> {
6891 bits<3> idx;
6892 let Inst{11} = idx{2};
6893 let Inst{21} = idx{1};
6894 let Inst{20} = idx{0};
6895 }
6896
6897 def v1i32_indexed : BaseSIMDIndexed<1, U, 1, 0b10, opc,
6898 FPR32Op, FPR32Op, V128, VectorIndexS,
6899 asm, ".s", "", "", ".s",
6900 [(set (i32 FPR32Op:$Rd),
6901 (OpNode FPR32Op:$Rn,
6902 (i32 (vector_extract (v4i32 V128:$Rm),
6903 VectorIndexS:$idx))))]> {
6904 bits<2> idx;
6905 let Inst{11} = idx{1};
6906 let Inst{21} = idx{0};
6907 }
6908}
6909
6910multiclass SIMDVectorIndexedHS<bit U, bits<4> opc, string asm,
6911 SDPatternOperator OpNode> {
6912 def v4i16_indexed : BaseSIMDIndexed<0, U, 0, 0b01, opc,
6913 V64, V64,
6914 V128_lo, VectorIndexH,
6915 asm, ".4h", ".4h", ".4h", ".h",
6916 [(set (v4i16 V64:$Rd),
6917 (OpNode (v4i16 V64:$Rn),
6918 (v4i16 (AArch64duplane16 (v8i16 V128_lo:$Rm), VectorIndexH:$idx))))]> {
6919 bits<3> idx;
6920 let Inst{11} = idx{2};
6921 let Inst{21} = idx{1};
6922 let Inst{20} = idx{0};
6923 }
6924
6925 def v8i16_indexed : BaseSIMDIndexed<1, U, 0, 0b01, opc,
6926 V128, V128,
6927 V128_lo, VectorIndexH,
6928 asm, ".8h", ".8h", ".8h", ".h",
6929 [(set (v8i16 V128:$Rd),
6930 (OpNode (v8i16 V128:$Rn),
6931 (v8i16 (AArch64duplane16 (v8i16 V128_lo:$Rm), VectorIndexH:$idx))))]> {
6932 bits<3> idx;
6933 let Inst{11} = idx{2};
6934 let Inst{21} = idx{1};
6935 let Inst{20} = idx{0};
6936 }
6937
6938 def v2i32_indexed : BaseSIMDIndexed<0, U, 0, 0b10, opc,
6939 V64, V64,
6940 V128, VectorIndexS,
6941 asm, ".2s", ".2s", ".2s", ".s",
6942 [(set (v2i32 V64:$Rd),
6943 (OpNode (v2i32 V64:$Rn),
6944 (v2i32 (AArch64duplane32 (v4i32 V128:$Rm), VectorIndexS:$idx))))]> {
6945 bits<2> idx;
6946 let Inst{11} = idx{1};
6947 let Inst{21} = idx{0};
6948 }
6949
6950 def v4i32_indexed : BaseSIMDIndexed<1, U, 0, 0b10, opc,
6951 V128, V128,
6952 V128, VectorIndexS,
6953 asm, ".4s", ".4s", ".4s", ".s",
6954 [(set (v4i32 V128:$Rd),
6955 (OpNode (v4i32 V128:$Rn),
6956 (v4i32 (AArch64duplane32 (v4i32 V128:$Rm), VectorIndexS:$idx))))]> {
6957 bits<2> idx;
6958 let Inst{11} = idx{1};
6959 let Inst{21} = idx{0};
6960 }
6961}
6962
6963multiclass SIMDVectorIndexedHSTied<bit U, bits<4> opc, string asm,
6964 SDPatternOperator OpNode> {
6965 def v4i16_indexed : BaseSIMDIndexedTied<0, U, 0, 0b01, opc, V64, V64,
6966 V128_lo, VectorIndexH,
6967 asm, ".4h", ".4h", ".4h", ".h",
6968 [(set (v4i16 V64:$dst),
6969 (OpNode (v4i16 V64:$Rd),(v4i16 V64:$Rn),
6970 (v4i16 (AArch64duplane16 (v8i16 V128_lo:$Rm), VectorIndexH:$idx))))]> {
6971 bits<3> idx;
6972 let Inst{11} = idx{2};
6973 let Inst{21} = idx{1};
6974 let Inst{20} = idx{0};
6975 }
6976
6977 def v8i16_indexed : BaseSIMDIndexedTied<1, U, 0, 0b01, opc,
6978 V128, V128,
6979 V128_lo, VectorIndexH,
6980 asm, ".8h", ".8h", ".8h", ".h",
6981 [(set (v8i16 V128:$dst),
6982 (OpNode (v8i16 V128:$Rd), (v8i16 V128:$Rn),
6983 (v8i16 (AArch64duplane16 (v8i16 V128_lo:$Rm), VectorIndexH:$idx))))]> {
6984 bits<3> idx;
6985 let Inst{11} = idx{2};
6986 let Inst{21} = idx{1};
6987 let Inst{20} = idx{0};
6988 }
6989
6990 def v2i32_indexed : BaseSIMDIndexedTied<0, U, 0, 0b10, opc,
6991 V64, V64,
6992 V128, VectorIndexS,
6993 asm, ".2s", ".2s", ".2s", ".s",
6994 [(set (v2i32 V64:$dst),
6995 (OpNode (v2i32 V64:$Rd), (v2i32 V64:$Rn),
6996 (v2i32 (AArch64duplane32 (v4i32 V128:$Rm), VectorIndexS:$idx))))]> {
6997 bits<2> idx;
6998 let Inst{11} = idx{1};
6999 let Inst{21} = idx{0};
7000 }
7001
7002 def v4i32_indexed : BaseSIMDIndexedTied<1, U, 0, 0b10, opc,
7003 V128, V128,
7004 V128, VectorIndexS,
7005 asm, ".4s", ".4s", ".4s", ".s",
7006 [(set (v4i32 V128:$dst),
7007 (OpNode (v4i32 V128:$Rd), (v4i32 V128:$Rn),
7008 (v4i32 (AArch64duplane32 (v4i32 V128:$Rm), VectorIndexS:$idx))))]> {
7009 bits<2> idx;
7010 let Inst{11} = idx{1};
7011 let Inst{21} = idx{0};
7012 }
7013}
7014
7015multiclass SIMDIndexedLongSD<bit U, bits<4> opc, string asm,
7016 SDPatternOperator OpNode> {
7017 def v4i16_indexed : BaseSIMDIndexed<0, U, 0, 0b01, opc,
7018 V128, V64,
7019 V128_lo, VectorIndexH,
7020 asm, ".4s", ".4s", ".4h", ".h",
7021 [(set (v4i32 V128:$Rd),
7022 (OpNode (v4i16 V64:$Rn),
7023 (v4i16 (AArch64duplane16 (v8i16 V128_lo:$Rm), VectorIndexH:$idx))))]> {
7024 bits<3> idx;
7025 let Inst{11} = idx{2};
7026 let Inst{21} = idx{1};
7027 let Inst{20} = idx{0};
7028 }
7029
7030 def v8i16_indexed : BaseSIMDIndexed<1, U, 0, 0b01, opc,
7031 V128, V128,
7032 V128_lo, VectorIndexH,
7033 asm#"2", ".4s", ".4s", ".8h", ".h",
7034 [(set (v4i32 V128:$Rd),
7035 (OpNode (extract_high_v8i16 V128:$Rn),
7036 (extract_high_v8i16 (AArch64duplane16 (v8i16 V128_lo:$Rm),
7037 VectorIndexH:$idx))))]> {
7038
7039 bits<3> idx;
7040 let Inst{11} = idx{2};
7041 let Inst{21} = idx{1};
7042 let Inst{20} = idx{0};
7043 }
7044
7045 def v2i32_indexed : BaseSIMDIndexed<0, U, 0, 0b10, opc,
7046 V128, V64,
7047 V128, VectorIndexS,
7048 asm, ".2d", ".2d", ".2s", ".s",
7049 [(set (v2i64 V128:$Rd),
7050 (OpNode (v2i32 V64:$Rn),
7051 (v2i32 (AArch64duplane32 (v4i32 V128:$Rm), VectorIndexS:$idx))))]> {
7052 bits<2> idx;
7053 let Inst{11} = idx{1};
7054 let Inst{21} = idx{0};
7055 }
7056
7057 def v4i32_indexed : BaseSIMDIndexed<1, U, 0, 0b10, opc,
7058 V128, V128,
7059 V128, VectorIndexS,
7060 asm#"2", ".2d", ".2d", ".4s", ".s",
7061 [(set (v2i64 V128:$Rd),
7062 (OpNode (extract_high_v4i32 V128:$Rn),
7063 (extract_high_v4i32 (AArch64duplane32 (v4i32 V128:$Rm),
7064 VectorIndexS:$idx))))]> {
7065 bits<2> idx;
7066 let Inst{11} = idx{1};
7067 let Inst{21} = idx{0};
7068 }
7069
7070 def v1i32_indexed : BaseSIMDIndexed<1, U, 1, 0b01, opc,
7071 FPR32Op, FPR16Op, V128_lo, VectorIndexH,
7072 asm, ".h", "", "", ".h", []> {
7073 bits<3> idx;
7074 let Inst{11} = idx{2};
7075 let Inst{21} = idx{1};
7076 let Inst{20} = idx{0};
7077 }
7078
7079 def v1i64_indexed : BaseSIMDIndexed<1, U, 1, 0b10, opc,
7080 FPR64Op, FPR32Op, V128, VectorIndexS,
7081 asm, ".s", "", "", ".s", []> {
7082 bits<2> idx;
7083 let Inst{11} = idx{1};
7084 let Inst{21} = idx{0};
7085 }
7086}
7087
7088multiclass SIMDIndexedLongSQDMLXSDTied<bit U, bits<4> opc, string asm,
7089 SDPatternOperator Accum> {
7090 def v4i16_indexed : BaseSIMDIndexedTied<0, U, 0, 0b01, opc,
7091 V128, V64,
7092 V128_lo, VectorIndexH,
7093 asm, ".4s", ".4s", ".4h", ".h",
7094 [(set (v4i32 V128:$dst),
7095 (Accum (v4i32 V128:$Rd),
7096 (v4i32 (int_aarch64_neon_sqdmull
7097 (v4i16 V64:$Rn),
7098 (v4i16 (AArch64duplane16 (v8i16 V128_lo:$Rm),
7099 VectorIndexH:$idx))))))]> {
7100 bits<3> idx;
7101 let Inst{11} = idx{2};
7102 let Inst{21} = idx{1};
7103 let Inst{20} = idx{0};
7104 }
7105
7106 // FIXME: it would be nice to use the scalar (v1i32) instruction here, but an
7107 // intermediate EXTRACT_SUBREG would be untyped.
7108 def : Pat<(i32 (Accum (i32 FPR32Op:$Rd),
7109 (i32 (vector_extract (v4i32
7110 (int_aarch64_neon_sqdmull (v4i16 V64:$Rn),
7111 (v4i16 (AArch64duplane16 (v8i16 V128_lo:$Rm),
7112 VectorIndexH:$idx)))),
7113 (i64 0))))),
7114 (EXTRACT_SUBREG
7115 (!cast<Instruction>(NAME # v4i16_indexed)
7116 (SUBREG_TO_REG (i32 0), FPR32Op:$Rd, ssub), V64:$Rn,
7117 V128_lo:$Rm, VectorIndexH:$idx),
7118 ssub)>;
7119
7120 def v8i16_indexed : BaseSIMDIndexedTied<1, U, 0, 0b01, opc,
7121 V128, V128,
7122 V128_lo, VectorIndexH,
7123 asm#"2", ".4s", ".4s", ".8h", ".h",
7124 [(set (v4i32 V128:$dst),
7125 (Accum (v4i32 V128:$Rd),
7126 (v4i32 (int_aarch64_neon_sqdmull
7127 (extract_high_v8i16 V128:$Rn),
7128 (extract_high_v8i16
7129 (AArch64duplane16 (v8i16 V128_lo:$Rm),
7130 VectorIndexH:$idx))))))]> {
7131 bits<3> idx;
7132 let Inst{11} = idx{2};
7133 let Inst{21} = idx{1};
7134 let Inst{20} = idx{0};
7135 }
7136
7137 def v2i32_indexed : BaseSIMDIndexedTied<0, U, 0, 0b10, opc,
7138 V128, V64,
7139 V128, VectorIndexS,
7140 asm, ".2d", ".2d", ".2s", ".s",
7141 [(set (v2i64 V128:$dst),
7142 (Accum (v2i64 V128:$Rd),
7143 (v2i64 (int_aarch64_neon_sqdmull
7144 (v2i32 V64:$Rn),
7145 (v2i32 (AArch64duplane32 (v4i32 V128:$Rm),
7146 VectorIndexS:$idx))))))]> {
7147 bits<2> idx;
7148 let Inst{11} = idx{1};
7149 let Inst{21} = idx{0};
7150 }
7151
7152 def v4i32_indexed : BaseSIMDIndexedTied<1, U, 0, 0b10, opc,
7153 V128, V128,
7154 V128, VectorIndexS,
7155 asm#"2", ".2d", ".2d", ".4s", ".s",
7156 [(set (v2i64 V128:$dst),
7157 (Accum (v2i64 V128:$Rd),
7158 (v2i64 (int_aarch64_neon_sqdmull
7159 (extract_high_v4i32 V128:$Rn),
7160 (extract_high_v4i32
7161 (AArch64duplane32 (v4i32 V128:$Rm),
7162 VectorIndexS:$idx))))))]> {
7163 bits<2> idx;
7164 let Inst{11} = idx{1};
7165 let Inst{21} = idx{0};
7166 }
7167
7168 def v1i32_indexed : BaseSIMDIndexedTied<1, U, 1, 0b01, opc,
7169 FPR32Op, FPR16Op, V128_lo, VectorIndexH,
7170 asm, ".h", "", "", ".h", []> {
7171 bits<3> idx;
7172 let Inst{11} = idx{2};
7173 let Inst{21} = idx{1};
7174 let Inst{20} = idx{0};
7175 }
7176
7177
7178 def v1i64_indexed : BaseSIMDIndexedTied<1, U, 1, 0b10, opc,
7179 FPR64Op, FPR32Op, V128, VectorIndexS,
7180 asm, ".s", "", "", ".s",
7181 [(set (i64 FPR64Op:$dst),
7182 (Accum (i64 FPR64Op:$Rd),
7183 (i64 (int_aarch64_neon_sqdmulls_scalar
7184 (i32 FPR32Op:$Rn),
7185 (i32 (vector_extract (v4i32 V128:$Rm),
7186 VectorIndexS:$idx))))))]> {
7187
7188 bits<2> idx;
7189 let Inst{11} = idx{1};
7190 let Inst{21} = idx{0};
7191 }
7192}
7193
7194multiclass SIMDVectorIndexedLongSD<bit U, bits<4> opc, string asm,
7195 SDPatternOperator OpNode> {
7196 let mayLoad = 0, mayStore = 0, hasSideEffects = 0 in {
7197 def v4i16_indexed : BaseSIMDIndexed<0, U, 0, 0b01, opc,
7198 V128, V64,
7199 V128_lo, VectorIndexH,
7200 asm, ".4s", ".4s", ".4h", ".h",
7201 [(set (v4i32 V128:$Rd),
7202 (OpNode (v4i16 V64:$Rn),
7203 (v4i16 (AArch64duplane16 (v8i16 V128_lo:$Rm), VectorIndexH:$idx))))]> {
7204 bits<3> idx;
7205 let Inst{11} = idx{2};
7206 let Inst{21} = idx{1};
7207 let Inst{20} = idx{0};
7208 }
7209
7210 def v8i16_indexed : BaseSIMDIndexed<1, U, 0, 0b01, opc,
7211 V128, V128,
7212 V128_lo, VectorIndexH,
7213 asm#"2", ".4s", ".4s", ".8h", ".h",
7214 [(set (v4i32 V128:$Rd),
7215 (OpNode (extract_high_v8i16 V128:$Rn),
7216 (extract_high_v8i16 (AArch64duplane16 (v8i16 V128_lo:$Rm),
7217 VectorIndexH:$idx))))]> {
7218
7219 bits<3> idx;
7220 let Inst{11} = idx{2};
7221 let Inst{21} = idx{1};
7222 let Inst{20} = idx{0};
7223 }
7224
7225 def v2i32_indexed : BaseSIMDIndexed<0, U, 0, 0b10, opc,
7226 V128, V64,
7227 V128, VectorIndexS,
7228 asm, ".2d", ".2d", ".2s", ".s",
7229 [(set (v2i64 V128:$Rd),
7230 (OpNode (v2i32 V64:$Rn),
7231 (v2i32 (AArch64duplane32 (v4i32 V128:$Rm), VectorIndexS:$idx))))]> {
7232 bits<2> idx;
7233 let Inst{11} = idx{1};
7234 let Inst{21} = idx{0};
7235 }
7236
7237 def v4i32_indexed : BaseSIMDIndexed<1, U, 0, 0b10, opc,
7238 V128, V128,
7239 V128, VectorIndexS,
7240 asm#"2", ".2d", ".2d", ".4s", ".s",
7241 [(set (v2i64 V128:$Rd),
7242 (OpNode (extract_high_v4i32 V128:$Rn),
7243 (extract_high_v4i32 (AArch64duplane32 (v4i32 V128:$Rm),
7244 VectorIndexS:$idx))))]> {
7245 bits<2> idx;
7246 let Inst{11} = idx{1};
7247 let Inst{21} = idx{0};
7248 }
7249 }
7250}
7251
7252multiclass SIMDVectorIndexedLongSDTied<bit U, bits<4> opc, string asm,
7253 SDPatternOperator OpNode> {
7254 let mayLoad = 0, mayStore = 0, hasSideEffects = 0 in {
7255 def v4i16_indexed : BaseSIMDIndexedTied<0, U, 0, 0b01, opc,
7256 V128, V64,
7257 V128_lo, VectorIndexH,
7258 asm, ".4s", ".4s", ".4h", ".h",
7259 [(set (v4i32 V128:$dst),
7260 (OpNode (v4i32 V128:$Rd), (v4i16 V64:$Rn),
7261 (v4i16 (AArch64duplane16 (v8i16 V128_lo:$Rm), VectorIndexH:$idx))))]> {
7262 bits<3> idx;
7263 let Inst{11} = idx{2};
7264 let Inst{21} = idx{1};
7265 let Inst{20} = idx{0};
7266 }
7267
7268 def v8i16_indexed : BaseSIMDIndexedTied<1, U, 0, 0b01, opc,
7269 V128, V128,
7270 V128_lo, VectorIndexH,
7271 asm#"2", ".4s", ".4s", ".8h", ".h",
7272 [(set (v4i32 V128:$dst),
7273 (OpNode (v4i32 V128:$Rd),
7274 (extract_high_v8i16 V128:$Rn),
7275 (extract_high_v8i16 (AArch64duplane16 (v8i16 V128_lo:$Rm),
7276 VectorIndexH:$idx))))]> {
7277 bits<3> idx;
7278 let Inst{11} = idx{2};
7279 let Inst{21} = idx{1};
7280 let Inst{20} = idx{0};
7281 }
7282
7283 def v2i32_indexed : BaseSIMDIndexedTied<0, U, 0, 0b10, opc,
7284 V128, V64,
7285 V128, VectorIndexS,
7286 asm, ".2d", ".2d", ".2s", ".s",
7287 [(set (v2i64 V128:$dst),
7288 (OpNode (v2i64 V128:$Rd), (v2i32 V64:$Rn),
7289 (v2i32 (AArch64duplane32 (v4i32 V128:$Rm), VectorIndexS:$idx))))]> {
7290 bits<2> idx;
7291 let Inst{11} = idx{1};
7292 let Inst{21} = idx{0};
7293 }
7294
7295 def v4i32_indexed : BaseSIMDIndexedTied<1, U, 0, 0b10, opc,
7296 V128, V128,
7297 V128, VectorIndexS,
7298 asm#"2", ".2d", ".2d", ".4s", ".s",
7299 [(set (v2i64 V128:$dst),
7300 (OpNode (v2i64 V128:$Rd),
7301 (extract_high_v4i32 V128:$Rn),
7302 (extract_high_v4i32 (AArch64duplane32 (v4i32 V128:$Rm),
7303 VectorIndexS:$idx))))]> {
7304 bits<2> idx;
7305 let Inst{11} = idx{1};
7306 let Inst{21} = idx{0};
7307 }
7308 }
7309}
7310
7311//----------------------------------------------------------------------------
7312// AdvSIMD scalar shift by immediate
7313//----------------------------------------------------------------------------
7314
7315let mayStore = 0, mayLoad = 0, hasSideEffects = 0 in
7316class BaseSIMDScalarShift<bit U, bits<5> opc, bits<7> fixed_imm,
7317 RegisterClass regtype1, RegisterClass regtype2,
7318 Operand immtype, string asm, list<dag> pattern>
7319 : I<(outs regtype1:$Rd), (ins regtype2:$Rn, immtype:$imm),
7320 asm, "\t$Rd, $Rn, $imm", "", pattern>,
7321 Sched<[WriteV]> {
7322 bits<5> Rd;
7323 bits<5> Rn;
7324 bits<7> imm;
7325 let Inst{31-30} = 0b01;
7326 let Inst{29} = U;
7327 let Inst{28-23} = 0b111110;
7328 let Inst{22-16} = fixed_imm;
7329 let Inst{15-11} = opc;
7330 let Inst{10} = 1;
7331 let Inst{9-5} = Rn;
7332 let Inst{4-0} = Rd;
7333}
7334
7335let mayStore = 0, mayLoad = 0, hasSideEffects = 0 in
7336class BaseSIMDScalarShiftTied<bit U, bits<5> opc, bits<7> fixed_imm,
7337 RegisterClass regtype1, RegisterClass regtype2,
7338 Operand immtype, string asm, list<dag> pattern>
7339 : I<(outs regtype1:$dst), (ins regtype1:$Rd, regtype2:$Rn, immtype:$imm),
7340 asm, "\t$Rd, $Rn, $imm", "$Rd = $dst", pattern>,
7341 Sched<[WriteV]> {
7342 bits<5> Rd;
7343 bits<5> Rn;
7344 bits<7> imm;
7345 let Inst{31-30} = 0b01;
7346 let Inst{29} = U;
7347 let Inst{28-23} = 0b111110;
7348 let Inst{22-16} = fixed_imm;
7349 let Inst{15-11} = opc;
7350 let Inst{10} = 1;
7351 let Inst{9-5} = Rn;
7352 let Inst{4-0} = Rd;
7353}
7354
7355
7356multiclass SIMDScalarRShiftSD<bit U, bits<5> opc, string asm> {
7357 def s : BaseSIMDScalarShift<U, opc, {0,1,?,?,?,?,?},
7358 FPR32, FPR32, vecshiftR32, asm, []> {
7359 let Inst{20-16} = imm{4-0};
7360 }
7361
7362 def d : BaseSIMDScalarShift<U, opc, {1,?,?,?,?,?,?},
7363 FPR64, FPR64, vecshiftR64, asm, []> {
7364 let Inst{21-16} = imm{5-0};
7365 }
7366}
7367
7368multiclass SIMDScalarRShiftD<bit U, bits<5> opc, string asm,
7369 SDPatternOperator OpNode> {
7370 def d : BaseSIMDScalarShift<U, opc, {1,?,?,?,?,?,?},
7371 FPR64, FPR64, vecshiftR64, asm,
7372 [(set (i64 FPR64:$Rd),
7373 (OpNode (i64 FPR64:$Rn), (i32 vecshiftR64:$imm)))]> {
7374 let Inst{21-16} = imm{5-0};
7375 }
7376
7377 def : Pat<(v1i64 (OpNode (v1i64 FPR64:$Rn), (i32 vecshiftR64:$imm))),
7378 (!cast<Instruction>(NAME # "d") FPR64:$Rn, vecshiftR64:$imm)>;
7379}
7380
7381multiclass SIMDScalarRShiftDTied<bit U, bits<5> opc, string asm,
7382 SDPatternOperator OpNode = null_frag> {
7383 def d : BaseSIMDScalarShiftTied<U, opc, {1,?,?,?,?,?,?},
7384 FPR64, FPR64, vecshiftR64, asm,
7385 [(set (i64 FPR64:$dst), (OpNode (i64 FPR64:$Rd), (i64 FPR64:$Rn),
7386 (i32 vecshiftR64:$imm)))]> {
7387 let Inst{21-16} = imm{5-0};
7388 }
7389
7390 def : Pat<(v1i64 (OpNode (v1i64 FPR64:$Rd), (v1i64 FPR64:$Rn),
7391 (i32 vecshiftR64:$imm))),
7392 (!cast<Instruction>(NAME # "d") FPR64:$Rd, FPR64:$Rn,
7393 vecshiftR64:$imm)>;
7394}
7395
7396multiclass SIMDScalarLShiftD<bit U, bits<5> opc, string asm,
7397 SDPatternOperator OpNode> {
7398 def d : BaseSIMDScalarShift<U, opc, {1,?,?,?,?,?,?},
7399 FPR64, FPR64, vecshiftL64, asm,
7400 [(set (v1i64 FPR64:$Rd),
7401 (OpNode (v1i64 FPR64:$Rn), (i32 vecshiftL64:$imm)))]> {
7402 let Inst{21-16} = imm{5-0};
7403 }
7404}
7405
7406let mayStore = 0, mayLoad = 0, hasSideEffects = 0 in
7407multiclass SIMDScalarLShiftDTied<bit U, bits<5> opc, string asm> {
7408 def d : BaseSIMDScalarShiftTied<U, opc, {1,?,?,?,?,?,?},
7409 FPR64, FPR64, vecshiftL64, asm, []> {
7410 let Inst{21-16} = imm{5-0};
7411 }
7412}
7413
7414let mayStore = 0, mayLoad = 0, hasSideEffects = 0 in
7415multiclass SIMDScalarRShiftBHS<bit U, bits<5> opc, string asm,
7416 SDPatternOperator OpNode = null_frag> {
7417 def b : BaseSIMDScalarShift<U, opc, {0,0,0,1,?,?,?},
7418 FPR8, FPR16, vecshiftR8, asm, []> {
7419 let Inst{18-16} = imm{2-0};
7420 }
7421
7422 def h : BaseSIMDScalarShift<U, opc, {0,0,1,?,?,?,?},
7423 FPR16, FPR32, vecshiftR16, asm, []> {
7424 let Inst{19-16} = imm{3-0};
7425 }
7426
7427 def s : BaseSIMDScalarShift<U, opc, {0,1,?,?,?,?,?},
7428 FPR32, FPR64, vecshiftR32, asm,
7429 [(set (i32 FPR32:$Rd), (OpNode (i64 FPR64:$Rn), vecshiftR32:$imm))]> {
7430 let Inst{20-16} = imm{4-0};
7431 }
7432}
7433
7434multiclass SIMDScalarLShiftBHSD<bit U, bits<5> opc, string asm,
7435 SDPatternOperator OpNode> {
7436 def b : BaseSIMDScalarShift<U, opc, {0,0,0,1,?,?,?},
7437 FPR8, FPR8, vecshiftL8, asm, []> {
7438 let Inst{18-16} = imm{2-0};
7439 }
7440
7441 def h : BaseSIMDScalarShift<U, opc, {0,0,1,?,?,?,?},
7442 FPR16, FPR16, vecshiftL16, asm, []> {
7443 let Inst{19-16} = imm{3-0};
7444 }
7445
7446 def s : BaseSIMDScalarShift<U, opc, {0,1,?,?,?,?,?},
7447 FPR32, FPR32, vecshiftL32, asm,
7448 [(set (i32 FPR32:$Rd), (OpNode (i32 FPR32:$Rn), (i32 vecshiftL32:$imm)))]> {
7449 let Inst{20-16} = imm{4-0};
7450 }
7451
7452 def d : BaseSIMDScalarShift<U, opc, {1,?,?,?,?,?,?},
7453 FPR64, FPR64, vecshiftL64, asm,
7454 [(set (i64 FPR64:$Rd), (OpNode (i64 FPR64:$Rn), (i32 vecshiftL64:$imm)))]> {
7455 let Inst{21-16} = imm{5-0};
7456 }
7457
7458 def : Pat<(v1i64 (OpNode (v1i64 FPR64:$Rn), (i32 vecshiftL64:$imm))),
7459 (!cast<Instruction>(NAME # "d") FPR64:$Rn, vecshiftL64:$imm)>;
7460}
7461
7462multiclass SIMDScalarRShiftBHSD<bit U, bits<5> opc, string asm> {
7463 def b : BaseSIMDScalarShift<U, opc, {0,0,0,1,?,?,?},
7464 FPR8, FPR8, vecshiftR8, asm, []> {
7465 let Inst{18-16} = imm{2-0};
7466 }
7467
7468 def h : BaseSIMDScalarShift<U, opc, {0,0,1,?,?,?,?},
7469 FPR16, FPR16, vecshiftR16, asm, []> {
7470 let Inst{19-16} = imm{3-0};
7471 }
7472
7473 def s : BaseSIMDScalarShift<U, opc, {0,1,?,?,?,?,?},
7474 FPR32, FPR32, vecshiftR32, asm, []> {
7475 let Inst{20-16} = imm{4-0};
7476 }
7477
7478 def d : BaseSIMDScalarShift<U, opc, {1,?,?,?,?,?,?},
7479 FPR64, FPR64, vecshiftR64, asm, []> {
7480 let Inst{21-16} = imm{5-0};
7481 }
7482}
7483
7484//----------------------------------------------------------------------------
7485// AdvSIMD vector x indexed element
7486//----------------------------------------------------------------------------
7487
7488let mayStore = 0, mayLoad = 0, hasSideEffects = 0 in
7489class BaseSIMDVectorShift<bit Q, bit U, bits<5> opc, bits<7> fixed_imm,
7490 RegisterOperand dst_reg, RegisterOperand src_reg,
7491 Operand immtype,
7492 string asm, string dst_kind, string src_kind,
7493 list<dag> pattern>
7494 : I<(outs dst_reg:$Rd), (ins src_reg:$Rn, immtype:$imm),
7495 asm, "{\t$Rd" # dst_kind # ", $Rn" # src_kind # ", $imm" #
7496 "|" # dst_kind # "\t$Rd, $Rn, $imm}", "", pattern>,
7497 Sched<[WriteV]> {
7498 bits<5> Rd;
7499 bits<5> Rn;
7500 let Inst{31} = 0;
7501 let Inst{30} = Q;
7502 let Inst{29} = U;
7503 let Inst{28-23} = 0b011110;
7504 let Inst{22-16} = fixed_imm;
7505 let Inst{15-11} = opc;
7506 let Inst{10} = 1;
7507 let Inst{9-5} = Rn;
7508 let Inst{4-0} = Rd;
7509}
7510
7511let mayStore = 0, mayLoad = 0, hasSideEffects = 0 in
7512class BaseSIMDVectorShiftTied<bit Q, bit U, bits<5> opc, bits<7> fixed_imm,
7513 RegisterOperand vectype1, RegisterOperand vectype2,
7514 Operand immtype,
7515 string asm, string dst_kind, string src_kind,
7516 list<dag> pattern>
7517 : I<(outs vectype1:$dst), (ins vectype1:$Rd, vectype2:$Rn, immtype:$imm),
7518 asm, "{\t$Rd" # dst_kind # ", $Rn" # src_kind # ", $imm" #
7519 "|" # dst_kind # "\t$Rd, $Rn, $imm}", "$Rd = $dst", pattern>,
7520 Sched<[WriteV]> {
7521 bits<5> Rd;
7522 bits<5> Rn;
7523 let Inst{31} = 0;
7524 let Inst{30} = Q;
7525 let Inst{29} = U;
7526 let Inst{28-23} = 0b011110;
7527 let Inst{22-16} = fixed_imm;
7528 let Inst{15-11} = opc;
7529 let Inst{10} = 1;
7530 let Inst{9-5} = Rn;
7531 let Inst{4-0} = Rd;
7532}
7533
7534multiclass SIMDVectorRShiftSD<bit U, bits<5> opc, string asm,
7535 Intrinsic OpNode> {
7536 def v2i32_shift : BaseSIMDVectorShift<0, U, opc, {0,1,?,?,?,?,?},
7537 V64, V64, vecshiftR32,
7538 asm, ".2s", ".2s",
7539 [(set (v2i32 V64:$Rd), (OpNode (v2f32 V64:$Rn), (i32 imm:$imm)))]> {
7540 bits<5> imm;
7541 let Inst{20-16} = imm;
7542 }
7543
7544 def v4i32_shift : BaseSIMDVectorShift<1, U, opc, {0,1,?,?,?,?,?},
7545 V128, V128, vecshiftR32,
7546 asm, ".4s", ".4s",
7547 [(set (v4i32 V128:$Rd), (OpNode (v4f32 V128:$Rn), (i32 imm:$imm)))]> {
7548 bits<5> imm;
7549 let Inst{20-16} = imm;
7550 }
7551
7552 def v2i64_shift : BaseSIMDVectorShift<1, U, opc, {1,?,?,?,?,?,?},
7553 V128, V128, vecshiftR64,
7554 asm, ".2d", ".2d",
7555 [(set (v2i64 V128:$Rd), (OpNode (v2f64 V128:$Rn), (i32 imm:$imm)))]> {
7556 bits<6> imm;
7557 let Inst{21-16} = imm;
7558 }
7559}
7560
7561multiclass SIMDVectorRShiftSDToFP<bit U, bits<5> opc, string asm,
7562 Intrinsic OpNode> {
7563 def v2i32_shift : BaseSIMDVectorShift<0, U, opc, {0,1,?,?,?,?,?},
7564 V64, V64, vecshiftR32,
7565 asm, ".2s", ".2s",
7566 [(set (v2f32 V64:$Rd), (OpNode (v2i32 V64:$Rn), (i32 imm:$imm)))]> {
7567 bits<5> imm;
7568 let Inst{20-16} = imm;
7569 }
7570
7571 def v4i32_shift : BaseSIMDVectorShift<1, U, opc, {0,1,?,?,?,?,?},
7572 V128, V128, vecshiftR32,
7573 asm, ".4s", ".4s",
7574 [(set (v4f32 V128:$Rd), (OpNode (v4i32 V128:$Rn), (i32 imm:$imm)))]> {
7575 bits<5> imm;
7576 let Inst{20-16} = imm;
7577 }
7578
7579 def v2i64_shift : BaseSIMDVectorShift<1, U, opc, {1,?,?,?,?,?,?},
7580 V128, V128, vecshiftR64,
7581 asm, ".2d", ".2d",
7582 [(set (v2f64 V128:$Rd), (OpNode (v2i64 V128:$Rn), (i32 imm:$imm)))]> {
7583 bits<6> imm;
7584 let Inst{21-16} = imm;
7585 }
7586}
7587
7588multiclass SIMDVectorRShiftNarrowBHS<bit U, bits<5> opc, string asm,
7589 SDPatternOperator OpNode> {
7590 def v8i8_shift : BaseSIMDVectorShift<0, U, opc, {0,0,0,1,?,?,?},
7591 V64, V128, vecshiftR16Narrow,
7592 asm, ".8b", ".8h",
7593 [(set (v8i8 V64:$Rd), (OpNode (v8i16 V128:$Rn), vecshiftR16Narrow:$imm))]> {
7594 bits<3> imm;
7595 let Inst{18-16} = imm;
7596 }
7597
7598 def v16i8_shift : BaseSIMDVectorShiftTied<1, U, opc, {0,0,0,1,?,?,?},
7599 V128, V128, vecshiftR16Narrow,
7600 asm#"2", ".16b", ".8h", []> {
7601 bits<3> imm;
7602 let Inst{18-16} = imm;
7603 let hasSideEffects = 0;
7604 }
7605
7606 def v4i16_shift : BaseSIMDVectorShift<0, U, opc, {0,0,1,?,?,?,?},
7607 V64, V128, vecshiftR32Narrow,
7608 asm, ".4h", ".4s",
7609 [(set (v4i16 V64:$Rd), (OpNode (v4i32 V128:$Rn), vecshiftR32Narrow:$imm))]> {
7610 bits<4> imm;
7611 let Inst{19-16} = imm;
7612 }
7613
7614 def v8i16_shift : BaseSIMDVectorShiftTied<1, U, opc, {0,0,1,?,?,?,?},
7615 V128, V128, vecshiftR32Narrow,
7616 asm#"2", ".8h", ".4s", []> {
7617 bits<4> imm;
7618 let Inst{19-16} = imm;
7619 let hasSideEffects = 0;
7620 }
7621
7622 def v2i32_shift : BaseSIMDVectorShift<0, U, opc, {0,1,?,?,?,?,?},
7623 V64, V128, vecshiftR64Narrow,
7624 asm, ".2s", ".2d",
7625 [(set (v2i32 V64:$Rd), (OpNode (v2i64 V128:$Rn), vecshiftR64Narrow:$imm))]> {
7626 bits<5> imm;
7627 let Inst{20-16} = imm;
7628 }
7629
7630 def v4i32_shift : BaseSIMDVectorShiftTied<1, U, opc, {0,1,?,?,?,?,?},
7631 V128, V128, vecshiftR64Narrow,
7632 asm#"2", ".4s", ".2d", []> {
7633 bits<5> imm;
7634 let Inst{20-16} = imm;
7635 let hasSideEffects = 0;
7636 }
7637
7638 // TableGen doesn't like patters w/ INSERT_SUBREG on the instructions
7639 // themselves, so put them here instead.
7640
7641 // Patterns involving what's effectively an insert high and a normal
7642 // intrinsic, represented by CONCAT_VECTORS.
7643 def : Pat<(concat_vectors (v8i8 V64:$Rd),(OpNode (v8i16 V128:$Rn),
7644 vecshiftR16Narrow:$imm)),
7645 (!cast<Instruction>(NAME # "v16i8_shift")
7646 (INSERT_SUBREG (IMPLICIT_DEF), V64:$Rd, dsub),
7647 V128:$Rn, vecshiftR16Narrow:$imm)>;
7648 def : Pat<(concat_vectors (v4i16 V64:$Rd), (OpNode (v4i32 V128:$Rn),
7649 vecshiftR32Narrow:$imm)),
7650 (!cast<Instruction>(NAME # "v8i16_shift")
7651 (INSERT_SUBREG (IMPLICIT_DEF), V64:$Rd, dsub),
7652 V128:$Rn, vecshiftR32Narrow:$imm)>;
7653 def : Pat<(concat_vectors (v2i32 V64:$Rd), (OpNode (v2i64 V128:$Rn),
7654 vecshiftR64Narrow:$imm)),
7655 (!cast<Instruction>(NAME # "v4i32_shift")
7656 (INSERT_SUBREG (IMPLICIT_DEF), V64:$Rd, dsub),
7657 V128:$Rn, vecshiftR64Narrow:$imm)>;
7658}
7659
7660multiclass SIMDVectorLShiftBHSD<bit U, bits<5> opc, string asm,
7661 SDPatternOperator OpNode> {
7662 def v8i8_shift : BaseSIMDVectorShift<0, U, opc, {0,0,0,1,?,?,?},
7663 V64, V64, vecshiftL8,
7664 asm, ".8b", ".8b",
7665 [(set (v8i8 V64:$Rd), (OpNode (v8i8 V64:$Rn),
7666 (i32 vecshiftL8:$imm)))]> {
7667 bits<3> imm;
7668 let Inst{18-16} = imm;
7669 }
7670
7671 def v16i8_shift : BaseSIMDVectorShift<1, U, opc, {0,0,0,1,?,?,?},
7672 V128, V128, vecshiftL8,
7673 asm, ".16b", ".16b",
7674 [(set (v16i8 V128:$Rd), (OpNode (v16i8 V128:$Rn),
7675 (i32 vecshiftL8:$imm)))]> {
7676 bits<3> imm;
7677 let Inst{18-16} = imm;
7678 }
7679
7680 def v4i16_shift : BaseSIMDVectorShift<0, U, opc, {0,0,1,?,?,?,?},
7681 V64, V64, vecshiftL16,
7682 asm, ".4h", ".4h",
7683 [(set (v4i16 V64:$Rd), (OpNode (v4i16 V64:$Rn),
7684 (i32 vecshiftL16:$imm)))]> {
7685 bits<4> imm;
7686 let Inst{19-16} = imm;
7687 }
7688
7689 def v8i16_shift : BaseSIMDVectorShift<1, U, opc, {0,0,1,?,?,?,?},
7690 V128, V128, vecshiftL16,
7691 asm, ".8h", ".8h",
7692 [(set (v8i16 V128:$Rd), (OpNode (v8i16 V128:$Rn),
7693 (i32 vecshiftL16:$imm)))]> {
7694 bits<4> imm;
7695 let Inst{19-16} = imm;
7696 }
7697
7698 def v2i32_shift : BaseSIMDVectorShift<0, U, opc, {0,1,?,?,?,?,?},
7699 V64, V64, vecshiftL32,
7700 asm, ".2s", ".2s",
7701 [(set (v2i32 V64:$Rd), (OpNode (v2i32 V64:$Rn),
7702 (i32 vecshiftL32:$imm)))]> {
7703 bits<5> imm;
7704 let Inst{20-16} = imm;
7705 }
7706
7707 def v4i32_shift : BaseSIMDVectorShift<1, U, opc, {0,1,?,?,?,?,?},
7708 V128, V128, vecshiftL32,
7709 asm, ".4s", ".4s",
7710 [(set (v4i32 V128:$Rd), (OpNode (v4i32 V128:$Rn),
7711 (i32 vecshiftL32:$imm)))]> {
7712 bits<5> imm;
7713 let Inst{20-16} = imm;
7714 }
7715
7716 def v2i64_shift : BaseSIMDVectorShift<1, U, opc, {1,?,?,?,?,?,?},
7717 V128, V128, vecshiftL64,
7718 asm, ".2d", ".2d",
7719 [(set (v2i64 V128:$Rd), (OpNode (v2i64 V128:$Rn),
7720 (i32 vecshiftL64:$imm)))]> {
7721 bits<6> imm;
7722 let Inst{21-16} = imm;
7723 }
7724}
7725
7726multiclass SIMDVectorRShiftBHSD<bit U, bits<5> opc, string asm,
7727 SDPatternOperator OpNode> {
7728 def v8i8_shift : BaseSIMDVectorShift<0, U, opc, {0,0,0,1,?,?,?},
7729 V64, V64, vecshiftR8,
7730 asm, ".8b", ".8b",
7731 [(set (v8i8 V64:$Rd), (OpNode (v8i8 V64:$Rn),
7732 (i32 vecshiftR8:$imm)))]> {
7733 bits<3> imm;
7734 let Inst{18-16} = imm;
7735 }
7736
7737 def v16i8_shift : BaseSIMDVectorShift<1, U, opc, {0,0,0,1,?,?,?},
7738 V128, V128, vecshiftR8,
7739 asm, ".16b", ".16b",
7740 [(set (v16i8 V128:$Rd), (OpNode (v16i8 V128:$Rn),
7741 (i32 vecshiftR8:$imm)))]> {
7742 bits<3> imm;
7743 let Inst{18-16} = imm;
7744 }
7745
7746 def v4i16_shift : BaseSIMDVectorShift<0, U, opc, {0,0,1,?,?,?,?},
7747 V64, V64, vecshiftR16,
7748 asm, ".4h", ".4h",
7749 [(set (v4i16 V64:$Rd), (OpNode (v4i16 V64:$Rn),
7750 (i32 vecshiftR16:$imm)))]> {
7751 bits<4> imm;
7752 let Inst{19-16} = imm;
7753 }
7754
7755 def v8i16_shift : BaseSIMDVectorShift<1, U, opc, {0,0,1,?,?,?,?},
7756 V128, V128, vecshiftR16,
7757 asm, ".8h", ".8h",
7758 [(set (v8i16 V128:$Rd), (OpNode (v8i16 V128:$Rn),
7759 (i32 vecshiftR16:$imm)))]> {
7760 bits<4> imm;
7761 let Inst{19-16} = imm;
7762 }
7763
7764 def v2i32_shift : BaseSIMDVectorShift<0, U, opc, {0,1,?,?,?,?,?},
7765 V64, V64, vecshiftR32,
7766 asm, ".2s", ".2s",
7767 [(set (v2i32 V64:$Rd), (OpNode (v2i32 V64:$Rn),
7768 (i32 vecshiftR32:$imm)))]> {
7769 bits<5> imm;
7770 let Inst{20-16} = imm;
7771 }
7772
7773 def v4i32_shift : BaseSIMDVectorShift<1, U, opc, {0,1,?,?,?,?,?},
7774 V128, V128, vecshiftR32,
7775 asm, ".4s", ".4s",
7776 [(set (v4i32 V128:$Rd), (OpNode (v4i32 V128:$Rn),
7777 (i32 vecshiftR32:$imm)))]> {
7778 bits<5> imm;
7779 let Inst{20-16} = imm;
7780 }
7781
7782 def v2i64_shift : BaseSIMDVectorShift<1, U, opc, {1,?,?,?,?,?,?},
7783 V128, V128, vecshiftR64,
7784 asm, ".2d", ".2d",
7785 [(set (v2i64 V128:$Rd), (OpNode (v2i64 V128:$Rn),
7786 (i32 vecshiftR64:$imm)))]> {
7787 bits<6> imm;
7788 let Inst{21-16} = imm;
7789 }
7790}
7791
7792let mayLoad = 0, mayStore = 0, hasSideEffects = 0 in
7793multiclass SIMDVectorRShiftBHSDTied<bit U, bits<5> opc, string asm,
7794 SDPatternOperator OpNode = null_frag> {
7795 def v8i8_shift : BaseSIMDVectorShiftTied<0, U, opc, {0,0,0,1,?,?,?},
7796 V64, V64, vecshiftR8, asm, ".8b", ".8b",
7797 [(set (v8i8 V64:$dst),
7798 (OpNode (v8i8 V64:$Rd), (v8i8 V64:$Rn),
7799 (i32 vecshiftR8:$imm)))]> {
7800 bits<3> imm;
7801 let Inst{18-16} = imm;
7802 }
7803
7804 def v16i8_shift : BaseSIMDVectorShiftTied<1, U, opc, {0,0,0,1,?,?,?},
7805 V128, V128, vecshiftR8, asm, ".16b", ".16b",
7806 [(set (v16i8 V128:$dst),
7807 (OpNode (v16i8 V128:$Rd), (v16i8 V128:$Rn),
7808 (i32 vecshiftR8:$imm)))]> {
7809 bits<3> imm;
7810 let Inst{18-16} = imm;
7811 }
7812
7813 def v4i16_shift : BaseSIMDVectorShiftTied<0, U, opc, {0,0,1,?,?,?,?},
7814 V64, V64, vecshiftR16, asm, ".4h", ".4h",
7815 [(set (v4i16 V64:$dst),
7816 (OpNode (v4i16 V64:$Rd), (v4i16 V64:$Rn),
7817 (i32 vecshiftR16:$imm)))]> {
7818 bits<4> imm;
7819 let Inst{19-16} = imm;
7820 }
7821
7822 def v8i16_shift : BaseSIMDVectorShiftTied<1, U, opc, {0,0,1,?,?,?,?},
7823 V128, V128, vecshiftR16, asm, ".8h", ".8h",
7824 [(set (v8i16 V128:$dst),
7825 (OpNode (v8i16 V128:$Rd), (v8i16 V128:$Rn),
7826 (i32 vecshiftR16:$imm)))]> {
7827 bits<4> imm;
7828 let Inst{19-16} = imm;
7829 }
7830
7831 def v2i32_shift : BaseSIMDVectorShiftTied<0, U, opc, {0,1,?,?,?,?,?},
7832 V64, V64, vecshiftR32, asm, ".2s", ".2s",
7833 [(set (v2i32 V64:$dst),
7834 (OpNode (v2i32 V64:$Rd), (v2i32 V64:$Rn),
7835 (i32 vecshiftR32:$imm)))]> {
7836 bits<5> imm;
7837 let Inst{20-16} = imm;
7838 }
7839
7840 def v4i32_shift : BaseSIMDVectorShiftTied<1, U, opc, {0,1,?,?,?,?,?},
7841 V128, V128, vecshiftR32, asm, ".4s", ".4s",
7842 [(set (v4i32 V128:$dst),
7843 (OpNode (v4i32 V128:$Rd), (v4i32 V128:$Rn),
7844 (i32 vecshiftR32:$imm)))]> {
7845 bits<5> imm;
7846 let Inst{20-16} = imm;
7847 }
7848
7849 def v2i64_shift : BaseSIMDVectorShiftTied<1, U, opc, {1,?,?,?,?,?,?},
7850 V128, V128, vecshiftR64,
7851 asm, ".2d", ".2d", [(set (v2i64 V128:$dst),
7852 (OpNode (v2i64 V128:$Rd), (v2i64 V128:$Rn),
7853 (i32 vecshiftR64:$imm)))]> {
7854 bits<6> imm;
7855 let Inst{21-16} = imm;
7856 }
7857}
7858
7859multiclass SIMDVectorLShiftBHSDTied<bit U, bits<5> opc, string asm,
7860 SDPatternOperator OpNode = null_frag> {
7861 def v8i8_shift : BaseSIMDVectorShiftTied<0, U, opc, {0,0,0,1,?,?,?},
7862 V64, V64, vecshiftL8,
7863 asm, ".8b", ".8b",
7864 [(set (v8i8 V64:$dst),
7865 (OpNode (v8i8 V64:$Rd), (v8i8 V64:$Rn),
7866 (i32 vecshiftL8:$imm)))]> {
7867 bits<3> imm;
7868 let Inst{18-16} = imm;
7869 }
7870
7871 def v16i8_shift : BaseSIMDVectorShiftTied<1, U, opc, {0,0,0,1,?,?,?},
7872 V128, V128, vecshiftL8,
7873 asm, ".16b", ".16b",
7874 [(set (v16i8 V128:$dst),
7875 (OpNode (v16i8 V128:$Rd), (v16i8 V128:$Rn),
7876 (i32 vecshiftL8:$imm)))]> {
7877 bits<3> imm;
7878 let Inst{18-16} = imm;
7879 }
7880
7881 def v4i16_shift : BaseSIMDVectorShiftTied<0, U, opc, {0,0,1,?,?,?,?},
7882 V64, V64, vecshiftL16,
7883 asm, ".4h", ".4h",
7884 [(set (v4i16 V64:$dst),
7885 (OpNode (v4i16 V64:$Rd), (v4i16 V64:$Rn),
7886 (i32 vecshiftL16:$imm)))]> {
7887 bits<4> imm;
7888 let Inst{19-16} = imm;
7889 }
7890
7891 def v8i16_shift : BaseSIMDVectorShiftTied<1, U, opc, {0,0,1,?,?,?,?},
7892 V128, V128, vecshiftL16,
7893 asm, ".8h", ".8h",
7894 [(set (v8i16 V128:$dst),
7895 (OpNode (v8i16 V128:$Rd), (v8i16 V128:$Rn),
7896 (i32 vecshiftL16:$imm)))]> {
7897 bits<4> imm;
7898 let Inst{19-16} = imm;
7899 }
7900
7901 def v2i32_shift : BaseSIMDVectorShiftTied<0, U, opc, {0,1,?,?,?,?,?},
7902 V64, V64, vecshiftL32,
7903 asm, ".2s", ".2s",
7904 [(set (v2i32 V64:$dst),
7905 (OpNode (v2i32 V64:$Rd), (v2i32 V64:$Rn),
7906 (i32 vecshiftL32:$imm)))]> {
7907 bits<5> imm;
7908 let Inst{20-16} = imm;
7909 }
7910
7911 def v4i32_shift : BaseSIMDVectorShiftTied<1, U, opc, {0,1,?,?,?,?,?},
7912 V128, V128, vecshiftL32,
7913 asm, ".4s", ".4s",
7914 [(set (v4i32 V128:$dst),
7915 (OpNode (v4i32 V128:$Rd), (v4i32 V128:$Rn),
7916 (i32 vecshiftL32:$imm)))]> {
7917 bits<5> imm;
7918 let Inst{20-16} = imm;
7919 }
7920
7921 def v2i64_shift : BaseSIMDVectorShiftTied<1, U, opc, {1,?,?,?,?,?,?},
7922 V128, V128, vecshiftL64,
7923 asm, ".2d", ".2d",
7924 [(set (v2i64 V128:$dst),
7925 (OpNode (v2i64 V128:$Rd), (v2i64 V128:$Rn),
7926 (i32 vecshiftL64:$imm)))]> {
7927 bits<6> imm;
7928 let Inst{21-16} = imm;
7929 }
7930}
7931
7932multiclass SIMDVectorLShiftLongBHSD<bit U, bits<5> opc, string asm,
7933 SDPatternOperator OpNode> {
7934 def v8i8_shift : BaseSIMDVectorShift<0, U, opc, {0,0,0,1,?,?,?},
7935 V128, V64, vecshiftL8, asm, ".8h", ".8b",
7936 [(set (v8i16 V128:$Rd), (OpNode (v8i8 V64:$Rn), vecshiftL8:$imm))]> {
7937 bits<3> imm;
7938 let Inst{18-16} = imm;
7939 }
7940
7941 def v16i8_shift : BaseSIMDVectorShift<1, U, opc, {0,0,0,1,?,?,?},
7942 V128, V128, vecshiftL8,
7943 asm#"2", ".8h", ".16b",
7944 [(set (v8i16 V128:$Rd),
7945 (OpNode (extract_high_v16i8 V128:$Rn), vecshiftL8:$imm))]> {
7946 bits<3> imm;
7947 let Inst{18-16} = imm;
7948 }
7949
7950 def v4i16_shift : BaseSIMDVectorShift<0, U, opc, {0,0,1,?,?,?,?},
7951 V128, V64, vecshiftL16, asm, ".4s", ".4h",
7952 [(set (v4i32 V128:$Rd), (OpNode (v4i16 V64:$Rn), vecshiftL16:$imm))]> {
7953 bits<4> imm;
7954 let Inst{19-16} = imm;
7955 }
7956
7957 def v8i16_shift : BaseSIMDVectorShift<1, U, opc, {0,0,1,?,?,?,?},
7958 V128, V128, vecshiftL16,
7959 asm#"2", ".4s", ".8h",
7960 [(set (v4i32 V128:$Rd),
7961 (OpNode (extract_high_v8i16 V128:$Rn), vecshiftL16:$imm))]> {
7962
7963 bits<4> imm;
7964 let Inst{19-16} = imm;
7965 }
7966
7967 def v2i32_shift : BaseSIMDVectorShift<0, U, opc, {0,1,?,?,?,?,?},
7968 V128, V64, vecshiftL32, asm, ".2d", ".2s",
7969 [(set (v2i64 V128:$Rd), (OpNode (v2i32 V64:$Rn), vecshiftL32:$imm))]> {
7970 bits<5> imm;
7971 let Inst{20-16} = imm;
7972 }
7973
7974 def v4i32_shift : BaseSIMDVectorShift<1, U, opc, {0,1,?,?,?,?,?},
7975 V128, V128, vecshiftL32,
7976 asm#"2", ".2d", ".4s",
7977 [(set (v2i64 V128:$Rd),
7978 (OpNode (extract_high_v4i32 V128:$Rn), vecshiftL32:$imm))]> {
7979 bits<5> imm;
7980 let Inst{20-16} = imm;
7981 }
7982}
7983
7984
7985//---
7986// Vector load/store
7987//---
7988// SIMD ldX/stX no-index memory references don't allow the optional
7989// ", #0" constant and handle post-indexing explicitly, so we use
7990// a more specialized parse method for them. Otherwise, it's the same as
7991// the general GPR64sp handling.
7992
7993class BaseSIMDLdSt<bit Q, bit L, bits<4> opcode, bits<2> size,
7994 string asm, dag oops, dag iops, list<dag> pattern>
7995 : I<oops, iops, asm, "\t$Vt, [$Rn]", "", pattern> {
7996 bits<5> Vt;
7997 bits<5> Rn;
7998 let Inst{31} = 0;
7999 let Inst{30} = Q;
8000 let Inst{29-23} = 0b0011000;
8001 let Inst{22} = L;
8002 let Inst{21-16} = 0b000000;
8003 let Inst{15-12} = opcode;
8004 let Inst{11-10} = size;
8005 let Inst{9-5} = Rn;
8006 let Inst{4-0} = Vt;
8007}
8008
8009class BaseSIMDLdStPost<bit Q, bit L, bits<4> opcode, bits<2> size,
8010 string asm, dag oops, dag iops>
8011 : I<oops, iops, asm, "\t$Vt, [$Rn], $Xm", "$Rn = $wback", []> {
8012 bits<5> Vt;
8013 bits<5> Rn;
8014 bits<5> Xm;
8015 let Inst{31} = 0;
8016 let Inst{30} = Q;
8017 let Inst{29-23} = 0b0011001;
8018 let Inst{22} = L;
8019 let Inst{21} = 0;
8020 let Inst{20-16} = Xm;
8021 let Inst{15-12} = opcode;
8022 let Inst{11-10} = size;
8023 let Inst{9-5} = Rn;
8024 let Inst{4-0} = Vt;
8025}
8026
8027// The immediate form of AdvSIMD post-indexed addressing is encoded with
8028// register post-index addressing from the zero register.
8029multiclass SIMDLdStAliases<string asm, string layout, string Count,
8030 int Offset, int Size> {
8031 // E.g. "ld1 { v0.8b, v1.8b }, [x1], #16"
8032 // "ld1\t$Vt, [$Rn], #16"
8033 // may get mapped to
8034 // (LD1Twov8b_POST VecListTwo8b:$Vt, GPR64sp:$Rn, XZR)
8035 def : InstAlias<asm # "\t$Vt, [$Rn], #" # Offset,
8036 (!cast<Instruction>(NAME # Count # "v" # layout # "_POST")
8037 GPR64sp:$Rn,
8038 !cast<RegisterOperand>("VecList" # Count # layout):$Vt,
8039 XZR), 1>;
8040
8041 // E.g. "ld1.8b { v0, v1 }, [x1], #16"
8042 // "ld1.8b\t$Vt, [$Rn], #16"
8043 // may get mapped to
8044 // (LD1Twov8b_POST VecListTwo64:$Vt, GPR64sp:$Rn, XZR)
8045 def : InstAlias<asm # "." # layout # "\t$Vt, [$Rn], #" # Offset,
8046 (!cast<Instruction>(NAME # Count # "v" # layout # "_POST")
8047 GPR64sp:$Rn,
8048 !cast<RegisterOperand>("VecList" # Count # Size):$Vt,
8049 XZR), 0>;
8050
8051 // E.g. "ld1.8b { v0, v1 }, [x1]"
8052 // "ld1\t$Vt, [$Rn]"
8053 // may get mapped to
8054 // (LD1Twov8b VecListTwo64:$Vt, GPR64sp:$Rn)
8055 def : InstAlias<asm # "." # layout # "\t$Vt, [$Rn]",
8056 (!cast<Instruction>(NAME # Count # "v" # layout)
8057 !cast<RegisterOperand>("VecList" # Count # Size):$Vt,
8058 GPR64sp:$Rn), 0>;
8059
8060 // E.g. "ld1.8b { v0, v1 }, [x1], x2"
8061 // "ld1\t$Vt, [$Rn], $Xm"
8062 // may get mapped to
8063 // (LD1Twov8b_POST VecListTwo64:$Vt, GPR64sp:$Rn, GPR64pi8:$Xm)
8064 def : InstAlias<asm # "." # layout # "\t$Vt, [$Rn], $Xm",
8065 (!cast<Instruction>(NAME # Count # "v" # layout # "_POST")
8066 GPR64sp:$Rn,
8067 !cast<RegisterOperand>("VecList" # Count # Size):$Vt,
8068 !cast<RegisterOperand>("GPR64pi" # Offset):$Xm), 0>;
8069}
8070
8071multiclass BaseSIMDLdN<string Count, string asm, string veclist, int Offset128,
8072 int Offset64, bits<4> opcode> {
8073 let hasSideEffects = 0, mayLoad = 1, mayStore = 0 in {
8074 def v16b: BaseSIMDLdSt<1, 1, opcode, 0b00, asm,
8075 (outs !cast<RegisterOperand>(veclist # "16b"):$Vt),
8076 (ins GPR64sp:$Rn), []>;
8077 def v8h : BaseSIMDLdSt<1, 1, opcode, 0b01, asm,
8078 (outs !cast<RegisterOperand>(veclist # "8h"):$Vt),
8079 (ins GPR64sp:$Rn), []>;
8080 def v4s : BaseSIMDLdSt<1, 1, opcode, 0b10, asm,
8081 (outs !cast<RegisterOperand>(veclist # "4s"):$Vt),
8082 (ins GPR64sp:$Rn), []>;
8083 def v2d : BaseSIMDLdSt<1, 1, opcode, 0b11, asm,
8084 (outs !cast<RegisterOperand>(veclist # "2d"):$Vt),
8085 (ins GPR64sp:$Rn), []>;
8086 def v8b : BaseSIMDLdSt<0, 1, opcode, 0b00, asm,
8087 (outs !cast<RegisterOperand>(veclist # "8b"):$Vt),
8088 (ins GPR64sp:$Rn), []>;
8089 def v4h : BaseSIMDLdSt<0, 1, opcode, 0b01, asm,
8090 (outs !cast<RegisterOperand>(veclist # "4h"):$Vt),
8091 (ins GPR64sp:$Rn), []>;
8092 def v2s : BaseSIMDLdSt<0, 1, opcode, 0b10, asm,
8093 (outs !cast<RegisterOperand>(veclist # "2s"):$Vt),
8094 (ins GPR64sp:$Rn), []>;
8095
8096
8097 def v16b_POST: BaseSIMDLdStPost<1, 1, opcode, 0b00, asm,
8098 (outs GPR64sp:$wback,
8099 !cast<RegisterOperand>(veclist # "16b"):$Vt),
8100 (ins GPR64sp:$Rn,
8101 !cast<RegisterOperand>("GPR64pi" # Offset128):$Xm)>;
8102 def v8h_POST : BaseSIMDLdStPost<1, 1, opcode, 0b01, asm,
8103 (outs GPR64sp:$wback,
8104 !cast<RegisterOperand>(veclist # "8h"):$Vt),
8105 (ins GPR64sp:$Rn,
8106 !cast<RegisterOperand>("GPR64pi" # Offset128):$Xm)>;
8107 def v4s_POST : BaseSIMDLdStPost<1, 1, opcode, 0b10, asm,
8108 (outs GPR64sp:$wback,
8109 !cast<RegisterOperand>(veclist # "4s"):$Vt),
8110 (ins GPR64sp:$Rn,
8111 !cast<RegisterOperand>("GPR64pi" # Offset128):$Xm)>;
8112 def v2d_POST : BaseSIMDLdStPost<1, 1, opcode, 0b11, asm,
8113 (outs GPR64sp:$wback,
8114 !cast<RegisterOperand>(veclist # "2d"):$Vt),
8115 (ins GPR64sp:$Rn,
8116 !cast<RegisterOperand>("GPR64pi" # Offset128):$Xm)>;
8117 def v8b_POST : BaseSIMDLdStPost<0, 1, opcode, 0b00, asm,
8118 (outs GPR64sp:$wback,
8119 !cast<RegisterOperand>(veclist # "8b"):$Vt),
8120 (ins GPR64sp:$Rn,
8121 !cast<RegisterOperand>("GPR64pi" # Offset64):$Xm)>;
8122 def v4h_POST : BaseSIMDLdStPost<0, 1, opcode, 0b01, asm,
8123 (outs GPR64sp:$wback,
8124 !cast<RegisterOperand>(veclist # "4h"):$Vt),
8125 (ins GPR64sp:$Rn,
8126 !cast<RegisterOperand>("GPR64pi" # Offset64):$Xm)>;
8127 def v2s_POST : BaseSIMDLdStPost<0, 1, opcode, 0b10, asm,
8128 (outs GPR64sp:$wback,
8129 !cast<RegisterOperand>(veclist # "2s"):$Vt),
8130 (ins GPR64sp:$Rn,
8131 !cast<RegisterOperand>("GPR64pi" # Offset64):$Xm)>;
8132 }
8133
8134 defm : SIMDLdStAliases<asm, "16b", Count, Offset128, 128>;
8135 defm : SIMDLdStAliases<asm, "8h", Count, Offset128, 128>;
8136 defm : SIMDLdStAliases<asm, "4s", Count, Offset128, 128>;
8137 defm : SIMDLdStAliases<asm, "2d", Count, Offset128, 128>;
8138 defm : SIMDLdStAliases<asm, "8b", Count, Offset64, 64>;
8139 defm : SIMDLdStAliases<asm, "4h", Count, Offset64, 64>;
8140 defm : SIMDLdStAliases<asm, "2s", Count, Offset64, 64>;
8141}
8142
8143// Only ld1/st1 has a v1d version.
8144multiclass BaseSIMDStN<string Count, string asm, string veclist, int Offset128,
8145 int Offset64, bits<4> opcode> {
8146 let hasSideEffects = 0, mayStore = 1, mayLoad = 0 in {
8147 def v16b : BaseSIMDLdSt<1, 0, opcode, 0b00, asm, (outs),
8148 (ins !cast<RegisterOperand>(veclist # "16b"):$Vt,
8149 GPR64sp:$Rn), []>;
8150 def v8h : BaseSIMDLdSt<1, 0, opcode, 0b01, asm, (outs),
8151 (ins !cast<RegisterOperand>(veclist # "8h"):$Vt,
8152 GPR64sp:$Rn), []>;
8153 def v4s : BaseSIMDLdSt<1, 0, opcode, 0b10, asm, (outs),
8154 (ins !cast<RegisterOperand>(veclist # "4s"):$Vt,
8155 GPR64sp:$Rn), []>;
8156 def v2d : BaseSIMDLdSt<1, 0, opcode, 0b11, asm, (outs),
8157 (ins !cast<RegisterOperand>(veclist # "2d"):$Vt,
8158 GPR64sp:$Rn), []>;
8159 def v8b : BaseSIMDLdSt<0, 0, opcode, 0b00, asm, (outs),
8160 (ins !cast<RegisterOperand>(veclist # "8b"):$Vt,
8161 GPR64sp:$Rn), []>;
8162 def v4h : BaseSIMDLdSt<0, 0, opcode, 0b01, asm, (outs),
8163 (ins !cast<RegisterOperand>(veclist # "4h"):$Vt,
8164 GPR64sp:$Rn), []>;
8165 def v2s : BaseSIMDLdSt<0, 0, opcode, 0b10, asm, (outs),
8166 (ins !cast<RegisterOperand>(veclist # "2s"):$Vt,
8167 GPR64sp:$Rn), []>;
8168
8169 def v16b_POST : BaseSIMDLdStPost<1, 0, opcode, 0b00, asm,
8170 (outs GPR64sp:$wback),
8171 (ins !cast<RegisterOperand>(veclist # "16b"):$Vt,
8172 GPR64sp:$Rn,
8173 !cast<RegisterOperand>("GPR64pi" # Offset128):$Xm)>;
8174 def v8h_POST : BaseSIMDLdStPost<1, 0, opcode, 0b01, asm,
8175 (outs GPR64sp:$wback),
8176 (ins !cast<RegisterOperand>(veclist # "8h"):$Vt,
8177 GPR64sp:$Rn,
8178 !cast<RegisterOperand>("GPR64pi" # Offset128):$Xm)>;
8179 def v4s_POST : BaseSIMDLdStPost<1, 0, opcode, 0b10, asm,
8180 (outs GPR64sp:$wback),
8181 (ins !cast<RegisterOperand>(veclist # "4s"):$Vt,
8182 GPR64sp:$Rn,
8183 !cast<RegisterOperand>("GPR64pi" # Offset128):$Xm)>;
8184 def v2d_POST : BaseSIMDLdStPost<1, 0, opcode, 0b11, asm,
8185 (outs GPR64sp:$wback),
8186 (ins !cast<RegisterOperand>(veclist # "2d"):$Vt,
8187 GPR64sp:$Rn,
8188 !cast<RegisterOperand>("GPR64pi" # Offset128):$Xm)>;
8189 def v8b_POST : BaseSIMDLdStPost<0, 0, opcode, 0b00, asm,
8190 (outs GPR64sp:$wback),
8191 (ins !cast<RegisterOperand>(veclist # "8b"):$Vt,
8192 GPR64sp:$Rn,
8193 !cast<RegisterOperand>("GPR64pi" # Offset64):$Xm)>;
8194 def v4h_POST : BaseSIMDLdStPost<0, 0, opcode, 0b01, asm,
8195 (outs GPR64sp:$wback),
8196 (ins !cast<RegisterOperand>(veclist # "4h"):$Vt,
8197 GPR64sp:$Rn,
8198 !cast<RegisterOperand>("GPR64pi" # Offset64):$Xm)>;
8199 def v2s_POST : BaseSIMDLdStPost<0, 0, opcode, 0b10, asm,
8200 (outs GPR64sp:$wback),
8201 (ins !cast<RegisterOperand>(veclist # "2s"):$Vt,
8202 GPR64sp:$Rn,
8203 !cast<RegisterOperand>("GPR64pi" # Offset64):$Xm)>;
8204 }
8205
8206 defm : SIMDLdStAliases<asm, "16b", Count, Offset128, 128>;
8207 defm : SIMDLdStAliases<asm, "8h", Count, Offset128, 128>;
8208 defm : SIMDLdStAliases<asm, "4s", Count, Offset128, 128>;
8209 defm : SIMDLdStAliases<asm, "2d", Count, Offset128, 128>;
8210 defm : SIMDLdStAliases<asm, "8b", Count, Offset64, 64>;
8211 defm : SIMDLdStAliases<asm, "4h", Count, Offset64, 64>;
8212 defm : SIMDLdStAliases<asm, "2s", Count, Offset64, 64>;
8213}
8214
8215multiclass BaseSIMDLd1<string Count, string asm, string veclist,
8216 int Offset128, int Offset64, bits<4> opcode>
8217 : BaseSIMDLdN<Count, asm, veclist, Offset128, Offset64, opcode> {
8218
8219 // LD1 instructions have extra "1d" variants.
8220 let hasSideEffects = 0, mayLoad = 1, mayStore = 0 in {
8221 def v1d : BaseSIMDLdSt<0, 1, opcode, 0b11, asm,
8222 (outs !cast<RegisterOperand>(veclist # "1d"):$Vt),
8223 (ins GPR64sp:$Rn), []>;
8224
8225 def v1d_POST : BaseSIMDLdStPost<0, 1, opcode, 0b11, asm,
8226 (outs GPR64sp:$wback,
8227 !cast<RegisterOperand>(veclist # "1d"):$Vt),
8228 (ins GPR64sp:$Rn,
8229 !cast<RegisterOperand>("GPR64pi" # Offset64):$Xm)>;
8230 }
8231
8232 defm : SIMDLdStAliases<asm, "1d", Count, Offset64, 64>;
8233}
8234
8235multiclass BaseSIMDSt1<string Count, string asm, string veclist,
8236 int Offset128, int Offset64, bits<4> opcode>
8237 : BaseSIMDStN<Count, asm, veclist, Offset128, Offset64, opcode> {
8238
8239 // ST1 instructions have extra "1d" variants.
8240 let hasSideEffects = 0, mayLoad = 0, mayStore = 1 in {
8241 def v1d : BaseSIMDLdSt<0, 0, opcode, 0b11, asm, (outs),
8242 (ins !cast<RegisterOperand>(veclist # "1d"):$Vt,
8243 GPR64sp:$Rn), []>;
8244
8245 def v1d_POST : BaseSIMDLdStPost<0, 0, opcode, 0b11, asm,
8246 (outs GPR64sp:$wback),
8247 (ins !cast<RegisterOperand>(veclist # "1d"):$Vt,
8248 GPR64sp:$Rn,
8249 !cast<RegisterOperand>("GPR64pi" # Offset64):$Xm)>;
8250 }
8251
8252 defm : SIMDLdStAliases<asm, "1d", Count, Offset64, 64>;
8253}
8254
8255multiclass SIMDLd1Multiple<string asm> {
8256 defm One : BaseSIMDLd1<"One", asm, "VecListOne", 16, 8, 0b0111>;
8257 defm Two : BaseSIMDLd1<"Two", asm, "VecListTwo", 32, 16, 0b1010>;
8258 defm Three : BaseSIMDLd1<"Three", asm, "VecListThree", 48, 24, 0b0110>;
8259 defm Four : BaseSIMDLd1<"Four", asm, "VecListFour", 64, 32, 0b0010>;
8260}
8261
8262multiclass SIMDSt1Multiple<string asm> {
8263 defm One : BaseSIMDSt1<"One", asm, "VecListOne", 16, 8, 0b0111>;
8264 defm Two : BaseSIMDSt1<"Two", asm, "VecListTwo", 32, 16, 0b1010>;
8265 defm Three : BaseSIMDSt1<"Three", asm, "VecListThree", 48, 24, 0b0110>;
8266 defm Four : BaseSIMDSt1<"Four", asm, "VecListFour", 64, 32, 0b0010>;
8267}
8268
8269multiclass SIMDLd2Multiple<string asm> {
8270 defm Two : BaseSIMDLdN<"Two", asm, "VecListTwo", 32, 16, 0b1000>;
8271}
8272
8273multiclass SIMDSt2Multiple<string asm> {
8274 defm Two : BaseSIMDStN<"Two", asm, "VecListTwo", 32, 16, 0b1000>;
8275}
8276
8277multiclass SIMDLd3Multiple<string asm> {
8278 defm Three : BaseSIMDLdN<"Three", asm, "VecListThree", 48, 24, 0b0100>;
8279}
8280
8281multiclass SIMDSt3Multiple<string asm> {
8282 defm Three : BaseSIMDStN<"Three", asm, "VecListThree", 48, 24, 0b0100>;
8283}
8284
8285multiclass SIMDLd4Multiple<string asm> {
8286 defm Four : BaseSIMDLdN<"Four", asm, "VecListFour", 64, 32, 0b0000>;
8287}
8288
8289multiclass SIMDSt4Multiple<string asm> {
8290 defm Four : BaseSIMDStN<"Four", asm, "VecListFour", 64, 32, 0b0000>;
8291}
8292
8293//---
8294// AdvSIMD Load/store single-element
8295//---
8296
8297class BaseSIMDLdStSingle<bit L, bit R, bits<3> opcode,
8298 string asm, string operands, string cst,
8299 dag oops, dag iops, list<dag> pattern>
8300 : I<oops, iops, asm, operands, cst, pattern> {
8301 bits<5> Vt;
8302 bits<5> Rn;
8303 let Inst{31} = 0;
8304 let Inst{29-24} = 0b001101;
8305 let Inst{22} = L;
8306 let Inst{21} = R;
8307 let Inst{15-13} = opcode;
8308 let Inst{9-5} = Rn;
8309 let Inst{4-0} = Vt;
8310}
8311
8312class BaseSIMDLdStSingleTied<bit L, bit R, bits<3> opcode,
8313 string asm, string operands, string cst,
8314 dag oops, dag iops, list<dag> pattern>
8315 : I<oops, iops, asm, operands, "$Vt = $dst," # cst, pattern> {
8316 bits<5> Vt;
8317 bits<5> Rn;
8318 let Inst{31} = 0;
8319 let Inst{29-24} = 0b001101;
8320 let Inst{22} = L;
8321 let Inst{21} = R;
8322 let Inst{15-13} = opcode;
8323 let Inst{9-5} = Rn;
8324 let Inst{4-0} = Vt;
8325}
8326
8327
8328let mayLoad = 1, mayStore = 0, hasSideEffects = 0 in
8329class BaseSIMDLdR<bit Q, bit R, bits<3> opcode, bit S, bits<2> size, string asm,
8330 Operand listtype>
8331 : BaseSIMDLdStSingle<1, R, opcode, asm, "\t$Vt, [$Rn]", "",
8332 (outs listtype:$Vt), (ins GPR64sp:$Rn),
8333 []> {
8334 let Inst{30} = Q;
8335 let Inst{23} = 0;
8336 let Inst{20-16} = 0b00000;
8337 let Inst{12} = S;
8338 let Inst{11-10} = size;
8339}
8340let mayLoad = 1, mayStore = 0, hasSideEffects = 0 in
8341class BaseSIMDLdRPost<bit Q, bit R, bits<3> opcode, bit S, bits<2> size,
8342 string asm, Operand listtype, Operand GPR64pi>
8343 : BaseSIMDLdStSingle<1, R, opcode, asm, "\t$Vt, [$Rn], $Xm",
8344 "$Rn = $wback",
8345 (outs GPR64sp:$wback, listtype:$Vt),
8346 (ins GPR64sp:$Rn, GPR64pi:$Xm), []> {
8347 bits<5> Xm;
8348 let Inst{30} = Q;
8349 let Inst{23} = 1;
8350 let Inst{20-16} = Xm;
8351 let Inst{12} = S;
8352 let Inst{11-10} = size;
8353}
8354
8355multiclass SIMDLdrAliases<string asm, string layout, string Count,
8356 int Offset, int Size> {
8357 // E.g. "ld1r { v0.8b }, [x1], #1"
8358 // "ld1r.8b\t$Vt, [$Rn], #1"
8359 // may get mapped to
8360 // (LD1Rv8b_POST VecListOne8b:$Vt, GPR64sp:$Rn, XZR)
8361 def : InstAlias<asm # "\t$Vt, [$Rn], #" # Offset,
8362 (!cast<Instruction>(NAME # "v" # layout # "_POST")
8363 GPR64sp:$Rn,
8364 !cast<RegisterOperand>("VecList" # Count # layout):$Vt,
8365 XZR), 1>;
8366
8367 // E.g. "ld1r.8b { v0 }, [x1], #1"
8368 // "ld1r.8b\t$Vt, [$Rn], #1"
8369 // may get mapped to
8370 // (LD1Rv8b_POST VecListOne64:$Vt, GPR64sp:$Rn, XZR)
8371 def : InstAlias<asm # "." # layout # "\t$Vt, [$Rn], #" # Offset,
8372 (!cast<Instruction>(NAME # "v" # layout # "_POST")
8373 GPR64sp:$Rn,
8374 !cast<RegisterOperand>("VecList" # Count # Size):$Vt,
8375 XZR), 0>;
8376
8377 // E.g. "ld1r.8b { v0 }, [x1]"
8378 // "ld1r.8b\t$Vt, [$Rn]"
8379 // may get mapped to
8380 // (LD1Rv8b VecListOne64:$Vt, GPR64sp:$Rn)
8381 def : InstAlias<asm # "." # layout # "\t$Vt, [$Rn]",
8382 (!cast<Instruction>(NAME # "v" # layout)
8383 !cast<RegisterOperand>("VecList" # Count # Size):$Vt,
8384 GPR64sp:$Rn), 0>;
8385
8386 // E.g. "ld1r.8b { v0 }, [x1], x2"
8387 // "ld1r.8b\t$Vt, [$Rn], $Xm"
8388 // may get mapped to
8389 // (LD1Rv8b_POST VecListOne64:$Vt, GPR64sp:$Rn, GPR64pi1:$Xm)
8390 def : InstAlias<asm # "." # layout # "\t$Vt, [$Rn], $Xm",
8391 (!cast<Instruction>(NAME # "v" # layout # "_POST")
8392 GPR64sp:$Rn,
8393 !cast<RegisterOperand>("VecList" # Count # Size):$Vt,
8394 !cast<RegisterOperand>("GPR64pi" # Offset):$Xm), 0>;
8395}
8396
8397multiclass SIMDLdR<bit R, bits<3> opcode, bit S, string asm, string Count,
8398 int Offset1, int Offset2, int Offset4, int Offset8> {
8399 def v8b : BaseSIMDLdR<0, R, opcode, S, 0b00, asm,
8400 !cast<Operand>("VecList" # Count # "8b")>;
8401 def v16b: BaseSIMDLdR<1, R, opcode, S, 0b00, asm,
8402 !cast<Operand>("VecList" # Count #"16b")>;
8403 def v4h : BaseSIMDLdR<0, R, opcode, S, 0b01, asm,
8404 !cast<Operand>("VecList" # Count #"4h")>;
8405 def v8h : BaseSIMDLdR<1, R, opcode, S, 0b01, asm,
8406 !cast<Operand>("VecList" # Count #"8h")>;
8407 def v2s : BaseSIMDLdR<0, R, opcode, S, 0b10, asm,
8408 !cast<Operand>("VecList" # Count #"2s")>;
8409 def v4s : BaseSIMDLdR<1, R, opcode, S, 0b10, asm,
8410 !cast<Operand>("VecList" # Count #"4s")>;
8411 def v1d : BaseSIMDLdR<0, R, opcode, S, 0b11, asm,
8412 !cast<Operand>("VecList" # Count #"1d")>;
8413 def v2d : BaseSIMDLdR<1, R, opcode, S, 0b11, asm,
8414 !cast<Operand>("VecList" # Count #"2d")>;
8415
8416 def v8b_POST : BaseSIMDLdRPost<0, R, opcode, S, 0b00, asm,
8417 !cast<Operand>("VecList" # Count # "8b"),
8418 !cast<Operand>("GPR64pi" # Offset1)>;
8419 def v16b_POST: BaseSIMDLdRPost<1, R, opcode, S, 0b00, asm,
8420 !cast<Operand>("VecList" # Count # "16b"),
8421 !cast<Operand>("GPR64pi" # Offset1)>;
8422 def v4h_POST : BaseSIMDLdRPost<0, R, opcode, S, 0b01, asm,
8423 !cast<Operand>("VecList" # Count # "4h"),
8424 !cast<Operand>("GPR64pi" # Offset2)>;
8425 def v8h_POST : BaseSIMDLdRPost<1, R, opcode, S, 0b01, asm,
8426 !cast<Operand>("VecList" # Count # "8h"),
8427 !cast<Operand>("GPR64pi" # Offset2)>;
8428 def v2s_POST : BaseSIMDLdRPost<0, R, opcode, S, 0b10, asm,
8429 !cast<Operand>("VecList" # Count # "2s"),
8430 !cast<Operand>("GPR64pi" # Offset4)>;
8431 def v4s_POST : BaseSIMDLdRPost<1, R, opcode, S, 0b10, asm,
8432 !cast<Operand>("VecList" # Count # "4s"),
8433 !cast<Operand>("GPR64pi" # Offset4)>;
8434 def v1d_POST : BaseSIMDLdRPost<0, R, opcode, S, 0b11, asm,
8435 !cast<Operand>("VecList" # Count # "1d"),
8436 !cast<Operand>("GPR64pi" # Offset8)>;
8437 def v2d_POST : BaseSIMDLdRPost<1, R, opcode, S, 0b11, asm,
8438 !cast<Operand>("VecList" # Count # "2d"),
8439 !cast<Operand>("GPR64pi" # Offset8)>;
8440
8441 defm : SIMDLdrAliases<asm, "8b", Count, Offset1, 64>;
8442 defm : SIMDLdrAliases<asm, "16b", Count, Offset1, 128>;
8443 defm : SIMDLdrAliases<asm, "4h", Count, Offset2, 64>;
8444 defm : SIMDLdrAliases<asm, "8h", Count, Offset2, 128>;
8445 defm : SIMDLdrAliases<asm, "2s", Count, Offset4, 64>;
8446 defm : SIMDLdrAliases<asm, "4s", Count, Offset4, 128>;
8447 defm : SIMDLdrAliases<asm, "1d", Count, Offset8, 64>;
8448 defm : SIMDLdrAliases<asm, "2d", Count, Offset8, 128>;
8449}
8450
8451class SIMDLdStSingleB<bit L, bit R, bits<3> opcode, string asm,
8452 dag oops, dag iops, list<dag> pattern>
8453 : BaseSIMDLdStSingle<L, R, opcode, asm, "\t$Vt$idx, [$Rn]", "", oops, iops,
8454 pattern> {
8455 // idx encoded in Q:S:size fields.
8456 bits<4> idx;
8457 let Inst{30} = idx{3};
8458 let Inst{23} = 0;
8459 let Inst{20-16} = 0b00000;
8460 let Inst{12} = idx{2};
8461 let Inst{11-10} = idx{1-0};
8462}
8463class SIMDLdStSingleBTied<bit L, bit R, bits<3> opcode, string asm,
8464 dag oops, dag iops, list<dag> pattern>
8465 : BaseSIMDLdStSingleTied<L, R, opcode, asm, "\t$Vt$idx, [$Rn]", "",
8466 oops, iops, pattern> {
8467 // idx encoded in Q:S:size fields.
8468 bits<4> idx;
8469 let Inst{30} = idx{3};
8470 let Inst{23} = 0;
8471 let Inst{20-16} = 0b00000;
8472 let Inst{12} = idx{2};
8473 let Inst{11-10} = idx{1-0};
8474}
8475class SIMDLdStSingleBPost<bit L, bit R, bits<3> opcode, string asm,
8476 dag oops, dag iops>
8477 : BaseSIMDLdStSingle<L, R, opcode, asm, "\t$Vt$idx, [$Rn], $Xm",
8478 "$Rn = $wback", oops, iops, []> {
8479 // idx encoded in Q:S:size fields.
8480 bits<4> idx;
8481 bits<5> Xm;
8482 let Inst{30} = idx{3};
8483 let Inst{23} = 1;
8484 let Inst{20-16} = Xm;
8485 let Inst{12} = idx{2};
8486 let Inst{11-10} = idx{1-0};
8487}
8488class SIMDLdStSingleBTiedPost<bit L, bit R, bits<3> opcode, string asm,
8489 dag oops, dag iops>
8490 : BaseSIMDLdStSingleTied<L, R, opcode, asm, "\t$Vt$idx, [$Rn], $Xm",
8491 "$Rn = $wback", oops, iops, []> {
8492 // idx encoded in Q:S:size fields.
8493 bits<4> idx;
8494 bits<5> Xm;
8495 let Inst{30} = idx{3};
8496 let Inst{23} = 1;
8497 let Inst{20-16} = Xm;
8498 let Inst{12} = idx{2};
8499 let Inst{11-10} = idx{1-0};
8500}
8501
8502class SIMDLdStSingleH<bit L, bit R, bits<3> opcode, bit size, string asm,
8503 dag oops, dag iops, list<dag> pattern>
8504 : BaseSIMDLdStSingle<L, R, opcode, asm, "\t$Vt$idx, [$Rn]", "", oops, iops,
8505 pattern> {
8506 // idx encoded in Q:S:size<1> fields.
8507 bits<3> idx;
8508 let Inst{30} = idx{2};
8509 let Inst{23} = 0;
8510 let Inst{20-16} = 0b00000;
8511 let Inst{12} = idx{1};
8512 let Inst{11} = idx{0};
8513 let Inst{10} = size;
8514}
8515class SIMDLdStSingleHTied<bit L, bit R, bits<3> opcode, bit size, string asm,
8516 dag oops, dag iops, list<dag> pattern>
8517 : BaseSIMDLdStSingleTied<L, R, opcode, asm, "\t$Vt$idx, [$Rn]", "",
8518 oops, iops, pattern> {
8519 // idx encoded in Q:S:size<1> fields.
8520 bits<3> idx;
8521 let Inst{30} = idx{2};
8522 let Inst{23} = 0;
8523 let Inst{20-16} = 0b00000;
8524 let Inst{12} = idx{1};
8525 let Inst{11} = idx{0};
8526 let Inst{10} = size;
8527}
8528
8529class SIMDLdStSingleHPost<bit L, bit R, bits<3> opcode, bit size, string asm,
8530 dag oops, dag iops>
8531 : BaseSIMDLdStSingle<L, R, opcode, asm, "\t$Vt$idx, [$Rn], $Xm",
8532 "$Rn = $wback", oops, iops, []> {
8533 // idx encoded in Q:S:size<1> fields.
8534 bits<3> idx;
8535 bits<5> Xm;
8536 let Inst{30} = idx{2};
8537 let Inst{23} = 1;
8538 let Inst{20-16} = Xm;
8539 let Inst{12} = idx{1};
8540 let Inst{11} = idx{0};
8541 let Inst{10} = size;
8542}
8543class SIMDLdStSingleHTiedPost<bit L, bit R, bits<3> opcode, bit size, string asm,
8544 dag oops, dag iops>
8545 : BaseSIMDLdStSingleTied<L, R, opcode, asm, "\t$Vt$idx, [$Rn], $Xm",
8546 "$Rn = $wback", oops, iops, []> {
8547 // idx encoded in Q:S:size<1> fields.
8548 bits<3> idx;
8549 bits<5> Xm;
8550 let Inst{30} = idx{2};
8551 let Inst{23} = 1;
8552 let Inst{20-16} = Xm;
8553 let Inst{12} = idx{1};
8554 let Inst{11} = idx{0};
8555 let Inst{10} = size;
8556}
8557class SIMDLdStSingleS<bit L, bit R, bits<3> opcode, bits<2> size, string asm,
8558 dag oops, dag iops, list<dag> pattern>
8559 : BaseSIMDLdStSingle<L, R, opcode, asm, "\t$Vt$idx, [$Rn]", "", oops, iops,
8560 pattern> {
8561 // idx encoded in Q:S fields.
8562 bits<2> idx;
8563 let Inst{30} = idx{1};
8564 let Inst{23} = 0;
8565 let Inst{20-16} = 0b00000;
8566 let Inst{12} = idx{0};
8567 let Inst{11-10} = size;
8568}
8569class SIMDLdStSingleSTied<bit L, bit R, bits<3> opcode, bits<2> size, string asm,
8570 dag oops, dag iops, list<dag> pattern>
8571 : BaseSIMDLdStSingleTied<L, R, opcode, asm, "\t$Vt$idx, [$Rn]", "",
8572 oops, iops, pattern> {
8573 // idx encoded in Q:S fields.
8574 bits<2> idx;
8575 let Inst{30} = idx{1};
8576 let Inst{23} = 0;
8577 let Inst{20-16} = 0b00000;
8578 let Inst{12} = idx{0};
8579 let Inst{11-10} = size;
8580}
8581class SIMDLdStSingleSPost<bit L, bit R, bits<3> opcode, bits<2> size,
8582 string asm, dag oops, dag iops>
8583 : BaseSIMDLdStSingle<L, R, opcode, asm, "\t$Vt$idx, [$Rn], $Xm",
8584 "$Rn = $wback", oops, iops, []> {
8585 // idx encoded in Q:S fields.
8586 bits<2> idx;
8587 bits<5> Xm;
8588 let Inst{30} = idx{1};
8589 let Inst{23} = 1;
8590 let Inst{20-16} = Xm;
8591 let Inst{12} = idx{0};
8592 let Inst{11-10} = size;
8593}
8594class SIMDLdStSingleSTiedPost<bit L, bit R, bits<3> opcode, bits<2> size,
8595 string asm, dag oops, dag iops>
8596 : BaseSIMDLdStSingleTied<L, R, opcode, asm, "\t$Vt$idx, [$Rn], $Xm",
8597 "$Rn = $wback", oops, iops, []> {
8598 // idx encoded in Q:S fields.
8599 bits<2> idx;
8600 bits<5> Xm;
8601 let Inst{30} = idx{1};
8602 let Inst{23} = 1;
8603 let Inst{20-16} = Xm;
8604 let Inst{12} = idx{0};
8605 let Inst{11-10} = size;
8606}
8607class SIMDLdStSingleD<bit L, bit R, bits<3> opcode, bits<2> size, string asm,
8608 dag oops, dag iops, list<dag> pattern>
8609 : BaseSIMDLdStSingle<L, R, opcode, asm, "\t$Vt$idx, [$Rn]", "", oops, iops,
8610 pattern> {
8611 // idx encoded in Q field.
8612 bits<1> idx;
8613 let Inst{30} = idx;
8614 let Inst{23} = 0;
8615 let Inst{20-16} = 0b00000;
8616 let Inst{12} = 0;
8617 let Inst{11-10} = size;
8618}
8619class SIMDLdStSingleDTied<bit L, bit R, bits<3> opcode, bits<2> size, string asm,
8620 dag oops, dag iops, list<dag> pattern>
8621 : BaseSIMDLdStSingleTied<L, R, opcode, asm, "\t$Vt$idx, [$Rn]", "",
8622 oops, iops, pattern> {
8623 // idx encoded in Q field.
8624 bits<1> idx;
8625 let Inst{30} = idx;
8626 let Inst{23} = 0;
8627 let Inst{20-16} = 0b00000;
8628 let Inst{12} = 0;
8629 let Inst{11-10} = size;
8630}
8631class SIMDLdStSingleDPost<bit L, bit R, bits<3> opcode, bits<2> size,
8632 string asm, dag oops, dag iops>
8633 : BaseSIMDLdStSingle<L, R, opcode, asm, "\t$Vt$idx, [$Rn], $Xm",
8634 "$Rn = $wback", oops, iops, []> {
8635 // idx encoded in Q field.
8636 bits<1> idx;
8637 bits<5> Xm;
8638 let Inst{30} = idx;
8639 let Inst{23} = 1;
8640 let Inst{20-16} = Xm;
8641 let Inst{12} = 0;
8642 let Inst{11-10} = size;
8643}
8644class SIMDLdStSingleDTiedPost<bit L, bit R, bits<3> opcode, bits<2> size,
8645 string asm, dag oops, dag iops>
8646 : BaseSIMDLdStSingleTied<L, R, opcode, asm, "\t$Vt$idx, [$Rn], $Xm",
8647 "$Rn = $wback", oops, iops, []> {
8648 // idx encoded in Q field.
8649 bits<1> idx;
8650 bits<5> Xm;
8651 let Inst{30} = idx;
8652 let Inst{23} = 1;
8653 let Inst{20-16} = Xm;
8654 let Inst{12} = 0;
8655 let Inst{11-10} = size;
8656}
8657
8658let mayLoad = 1, mayStore = 0, hasSideEffects = 0 in
8659multiclass SIMDLdSingleBTied<bit R, bits<3> opcode, string asm,
8660 RegisterOperand listtype,
8661 RegisterOperand GPR64pi> {
8662 def i8 : SIMDLdStSingleBTied<1, R, opcode, asm,
8663 (outs listtype:$dst),
8664 (ins listtype:$Vt, VectorIndexB:$idx,
8665 GPR64sp:$Rn), []>;
8666
8667 def i8_POST : SIMDLdStSingleBTiedPost<1, R, opcode, asm,
8668 (outs GPR64sp:$wback, listtype:$dst),
8669 (ins listtype:$Vt, VectorIndexB:$idx,
8670 GPR64sp:$Rn, GPR64pi:$Xm)>;
8671}
8672let mayLoad = 1, mayStore = 0, hasSideEffects = 0 in
8673multiclass SIMDLdSingleHTied<bit R, bits<3> opcode, bit size, string asm,
8674 RegisterOperand listtype,
8675 RegisterOperand GPR64pi> {
8676 def i16 : SIMDLdStSingleHTied<1, R, opcode, size, asm,
8677 (outs listtype:$dst),
8678 (ins listtype:$Vt, VectorIndexH:$idx,
8679 GPR64sp:$Rn), []>;
8680
8681 def i16_POST : SIMDLdStSingleHTiedPost<1, R, opcode, size, asm,
8682 (outs GPR64sp:$wback, listtype:$dst),
8683 (ins listtype:$Vt, VectorIndexH:$idx,
8684 GPR64sp:$Rn, GPR64pi:$Xm)>;
8685}
8686let mayLoad = 1, mayStore = 0, hasSideEffects = 0 in
8687multiclass SIMDLdSingleSTied<bit R, bits<3> opcode, bits<2> size,string asm,
8688 RegisterOperand listtype,
8689 RegisterOperand GPR64pi> {
8690 def i32 : SIMDLdStSingleSTied<1, R, opcode, size, asm,
8691 (outs listtype:$dst),
8692 (ins listtype:$Vt, VectorIndexS:$idx,
8693 GPR64sp:$Rn), []>;
8694
8695 def i32_POST : SIMDLdStSingleSTiedPost<1, R, opcode, size, asm,
8696 (outs GPR64sp:$wback, listtype:$dst),
8697 (ins listtype:$Vt, VectorIndexS:$idx,
8698 GPR64sp:$Rn, GPR64pi:$Xm)>;
8699}
8700let mayLoad = 1, mayStore = 0, hasSideEffects = 0 in
8701multiclass SIMDLdSingleDTied<bit R, bits<3> opcode, bits<2> size, string asm,
8702 RegisterOperand listtype, RegisterOperand GPR64pi> {
8703 def i64 : SIMDLdStSingleDTied<1, R, opcode, size, asm,
8704 (outs listtype:$dst),
8705 (ins listtype:$Vt, VectorIndexD:$idx,
8706 GPR64sp:$Rn), []>;
8707
8708 def i64_POST : SIMDLdStSingleDTiedPost<1, R, opcode, size, asm,
8709 (outs GPR64sp:$wback, listtype:$dst),
8710 (ins listtype:$Vt, VectorIndexD:$idx,
8711 GPR64sp:$Rn, GPR64pi:$Xm)>;
8712}
8713let mayLoad = 0, mayStore = 1, hasSideEffects = 0 in
8714multiclass SIMDStSingleB<bit R, bits<3> opcode, string asm,
8715 RegisterOperand listtype, RegisterOperand GPR64pi> {
8716 def i8 : SIMDLdStSingleB<0, R, opcode, asm,
8717 (outs), (ins listtype:$Vt, VectorIndexB:$idx,
8718 GPR64sp:$Rn), []>;
8719
8720 def i8_POST : SIMDLdStSingleBPost<0, R, opcode, asm,
8721 (outs GPR64sp:$wback),
8722 (ins listtype:$Vt, VectorIndexB:$idx,
8723 GPR64sp:$Rn, GPR64pi:$Xm)>;
8724}
8725let mayLoad = 0, mayStore = 1, hasSideEffects = 0 in
8726multiclass SIMDStSingleH<bit R, bits<3> opcode, bit size, string asm,
8727 RegisterOperand listtype, RegisterOperand GPR64pi> {
8728 def i16 : SIMDLdStSingleH<0, R, opcode, size, asm,
8729 (outs), (ins listtype:$Vt, VectorIndexH:$idx,
8730 GPR64sp:$Rn), []>;
8731
8732 def i16_POST : SIMDLdStSingleHPost<0, R, opcode, size, asm,
8733 (outs GPR64sp:$wback),
8734 (ins listtype:$Vt, VectorIndexH:$idx,
8735 GPR64sp:$Rn, GPR64pi:$Xm)>;
8736}
8737let mayLoad = 0, mayStore = 1, hasSideEffects = 0 in
8738multiclass SIMDStSingleS<bit R, bits<3> opcode, bits<2> size,string asm,
8739 RegisterOperand listtype, RegisterOperand GPR64pi> {
8740 def i32 : SIMDLdStSingleS<0, R, opcode, size, asm,
8741 (outs), (ins listtype:$Vt, VectorIndexS:$idx,
8742 GPR64sp:$Rn), []>;
8743
8744 def i32_POST : SIMDLdStSingleSPost<0, R, opcode, size, asm,
8745 (outs GPR64sp:$wback),
8746 (ins listtype:$Vt, VectorIndexS:$idx,
8747 GPR64sp:$Rn, GPR64pi:$Xm)>;
8748}
8749let mayLoad = 0, mayStore = 1, hasSideEffects = 0 in
8750multiclass SIMDStSingleD<bit R, bits<3> opcode, bits<2> size, string asm,
8751 RegisterOperand listtype, RegisterOperand GPR64pi> {
8752 def i64 : SIMDLdStSingleD<0, R, opcode, size, asm,
8753 (outs), (ins listtype:$Vt, VectorIndexD:$idx,
8754 GPR64sp:$Rn), []>;
8755
8756 def i64_POST : SIMDLdStSingleDPost<0, R, opcode, size, asm,
8757 (outs GPR64sp:$wback),
8758 (ins listtype:$Vt, VectorIndexD:$idx,
8759 GPR64sp:$Rn, GPR64pi:$Xm)>;
8760}
8761
8762multiclass SIMDLdStSingleAliases<string asm, string layout, string Type,
8763 string Count, int Offset, Operand idxtype> {
8764 // E.g. "ld1 { v0.8b }[0], [x1], #1"
8765 // "ld1\t$Vt, [$Rn], #1"
8766 // may get mapped to
8767 // (LD1Rv8b_POST VecListOne8b:$Vt, GPR64sp:$Rn, XZR)
8768 def : InstAlias<asm # "\t$Vt$idx, [$Rn], #" # Offset,
8769 (!cast<Instruction>(NAME # Type # "_POST")
8770 GPR64sp:$Rn,
8771 !cast<RegisterOperand>("VecList" # Count # layout):$Vt,
8772 idxtype:$idx, XZR), 1>;
8773
8774 // E.g. "ld1.8b { v0 }[0], [x1], #1"
8775 // "ld1.8b\t$Vt, [$Rn], #1"
8776 // may get mapped to
8777 // (LD1Rv8b_POST VecListOne64:$Vt, GPR64sp:$Rn, XZR)
8778 def : InstAlias<asm # "." # layout # "\t$Vt$idx, [$Rn], #" # Offset,
8779 (!cast<Instruction>(NAME # Type # "_POST")
8780 GPR64sp:$Rn,
8781 !cast<RegisterOperand>("VecList" # Count # "128"):$Vt,
8782 idxtype:$idx, XZR), 0>;
8783
8784 // E.g. "ld1.8b { v0 }[0], [x1]"
8785 // "ld1.8b\t$Vt, [$Rn]"
8786 // may get mapped to
8787 // (LD1Rv8b VecListOne64:$Vt, GPR64sp:$Rn)
8788 def : InstAlias<asm # "." # layout # "\t$Vt$idx, [$Rn]",
8789 (!cast<Instruction>(NAME # Type)
8790 !cast<RegisterOperand>("VecList" # Count # "128"):$Vt,
8791 idxtype:$idx, GPR64sp:$Rn), 0>;
8792
8793 // E.g. "ld1.8b { v0 }[0], [x1], x2"
8794 // "ld1.8b\t$Vt, [$Rn], $Xm"
8795 // may get mapped to
8796 // (LD1Rv8b_POST VecListOne64:$Vt, GPR64sp:$Rn, GPR64pi1:$Xm)
8797 def : InstAlias<asm # "." # layout # "\t$Vt$idx, [$Rn], $Xm",
8798 (!cast<Instruction>(NAME # Type # "_POST")
8799 GPR64sp:$Rn,
8800 !cast<RegisterOperand>("VecList" # Count # "128"):$Vt,
8801 idxtype:$idx,
8802 !cast<RegisterOperand>("GPR64pi" # Offset):$Xm), 0>;
8803}
8804
8805multiclass SIMDLdSt1SingleAliases<string asm> {
8806 defm : SIMDLdStSingleAliases<asm, "b", "i8", "One", 1, VectorIndexB>;
8807 defm : SIMDLdStSingleAliases<asm, "h", "i16", "One", 2, VectorIndexH>;
8808 defm : SIMDLdStSingleAliases<asm, "s", "i32", "One", 4, VectorIndexS>;
8809 defm : SIMDLdStSingleAliases<asm, "d", "i64", "One", 8, VectorIndexD>;
8810}
8811
8812multiclass SIMDLdSt2SingleAliases<string asm> {
8813 defm : SIMDLdStSingleAliases<asm, "b", "i8", "Two", 2, VectorIndexB>;
8814 defm : SIMDLdStSingleAliases<asm, "h", "i16", "Two", 4, VectorIndexH>;
8815 defm : SIMDLdStSingleAliases<asm, "s", "i32", "Two", 8, VectorIndexS>;
8816 defm : SIMDLdStSingleAliases<asm, "d", "i64", "Two", 16, VectorIndexD>;
8817}
8818
8819multiclass SIMDLdSt3SingleAliases<string asm> {
8820 defm : SIMDLdStSingleAliases<asm, "b", "i8", "Three", 3, VectorIndexB>;
8821 defm : SIMDLdStSingleAliases<asm, "h", "i16", "Three", 6, VectorIndexH>;
8822 defm : SIMDLdStSingleAliases<asm, "s", "i32", "Three", 12, VectorIndexS>;
8823 defm : SIMDLdStSingleAliases<asm, "d", "i64", "Three", 24, VectorIndexD>;
8824}
8825
8826multiclass SIMDLdSt4SingleAliases<string asm> {
8827 defm : SIMDLdStSingleAliases<asm, "b", "i8", "Four", 4, VectorIndexB>;
8828 defm : SIMDLdStSingleAliases<asm, "h", "i16", "Four", 8, VectorIndexH>;
8829 defm : SIMDLdStSingleAliases<asm, "s", "i32", "Four", 16, VectorIndexS>;
8830 defm : SIMDLdStSingleAliases<asm, "d", "i64", "Four", 32, VectorIndexD>;
8831}
8832} // end of 'let Predicates = [HasNEON]'
8833
8834//----------------------------------------------------------------------------
Vladimir Sukharev297bf0e2015-03-31 13:15:48 +00008835// AdvSIMD v8.1 Rounding Double Multiply Add/Subtract
8836//----------------------------------------------------------------------------
8837
8838let Predicates = [HasNEON, HasV8_1a] in {
8839
8840class BaseSIMDThreeSameVectorTiedR0<bit Q, bit U, bits<2> size, bits<5> opcode,
8841 RegisterOperand regtype, string asm,
8842 string kind, list<dag> pattern>
8843 : BaseSIMDThreeSameVectorTied<Q, U, size, opcode, regtype, asm, kind,
8844 pattern> {
8845 let Inst{21}=0;
8846}
8847multiclass SIMDThreeSameVectorSQRDMLxHTiedHS<bit U, bits<5> opc, string asm,
8848 SDPatternOperator Accum> {
8849 def v4i16 : BaseSIMDThreeSameVectorTiedR0<0, U, 0b01, opc, V64, asm, ".4h",
8850 [(set (v4i16 V64:$dst),
8851 (Accum (v4i16 V64:$Rd),
8852 (v4i16 (int_aarch64_neon_sqrdmulh (v4i16 V64:$Rn),
8853 (v4i16 V64:$Rm)))))]>;
8854 def v8i16 : BaseSIMDThreeSameVectorTiedR0<1, U, 0b01, opc, V128, asm, ".8h",
8855 [(set (v8i16 V128:$dst),
8856 (Accum (v8i16 V128:$Rd),
8857 (v8i16 (int_aarch64_neon_sqrdmulh (v8i16 V128:$Rn),
8858 (v8i16 V128:$Rm)))))]>;
8859 def v2i32 : BaseSIMDThreeSameVectorTiedR0<0, U, 0b10, opc, V64, asm, ".2s",
8860 [(set (v2i32 V64:$dst),
8861 (Accum (v2i32 V64:$Rd),
8862 (v2i32 (int_aarch64_neon_sqrdmulh (v2i32 V64:$Rn),
8863 (v2i32 V64:$Rm)))))]>;
8864 def v4i32 : BaseSIMDThreeSameVectorTiedR0<1, U, 0b10, opc, V128, asm, ".4s",
8865 [(set (v4i32 V128:$dst),
8866 (Accum (v4i32 V128:$Rd),
8867 (v4i32 (int_aarch64_neon_sqrdmulh (v4i32 V128:$Rn),
8868 (v4i32 V128:$Rm)))))]>;
8869}
8870
8871multiclass SIMDIndexedSQRDMLxHSDTied<bit U, bits<4> opc, string asm,
8872 SDPatternOperator Accum> {
8873 def v4i16_indexed : BaseSIMDIndexedTied<0, U, 0, 0b01, opc,
8874 V64, V64, V128_lo, VectorIndexH,
8875 asm, ".4h", ".4h", ".4h", ".h",
8876 [(set (v4i16 V64:$dst),
8877 (Accum (v4i16 V64:$Rd),
8878 (v4i16 (int_aarch64_neon_sqrdmulh
8879 (v4i16 V64:$Rn),
8880 (v4i16 (AArch64duplane16 (v8i16 V128_lo:$Rm),
8881 VectorIndexH:$idx))))))]> {
8882 bits<3> idx;
8883 let Inst{11} = idx{2};
8884 let Inst{21} = idx{1};
8885 let Inst{20} = idx{0};
8886 }
8887
8888 def v8i16_indexed : BaseSIMDIndexedTied<1, U, 0, 0b01, opc,
8889 V128, V128, V128_lo, VectorIndexH,
8890 asm, ".8h", ".8h", ".8h", ".h",
8891 [(set (v8i16 V128:$dst),
8892 (Accum (v8i16 V128:$Rd),
8893 (v8i16 (int_aarch64_neon_sqrdmulh
8894 (v8i16 V128:$Rn),
8895 (v8i16 (AArch64duplane16 (v8i16 V128_lo:$Rm),
8896 VectorIndexH:$idx))))))]> {
8897 bits<3> idx;
8898 let Inst{11} = idx{2};
8899 let Inst{21} = idx{1};
8900 let Inst{20} = idx{0};
8901 }
8902
8903 def v2i32_indexed : BaseSIMDIndexedTied<0, U, 0, 0b10, opc,
8904 V64, V64, V128, VectorIndexS,
8905 asm, ".2s", ".2s", ".2s", ".s",
8906 [(set (v2i32 V64:$dst),
8907 (Accum (v2i32 V64:$Rd),
8908 (v2i32 (int_aarch64_neon_sqrdmulh
8909 (v2i32 V64:$Rn),
8910 (v2i32 (AArch64duplane32 (v4i32 V128:$Rm),
8911 VectorIndexS:$idx))))))]> {
8912 bits<2> idx;
8913 let Inst{11} = idx{1};
8914 let Inst{21} = idx{0};
8915 }
8916
8917 // FIXME: it would be nice to use the scalar (v1i32) instruction here, but
8918 // an intermediate EXTRACT_SUBREG would be untyped.
8919 // FIXME: direct EXTRACT_SUBREG from v2i32 to i32 is illegal, that's why we
8920 // got it lowered here as (i32 vector_extract (v4i32 insert_subvector(..)))
8921 def : Pat<(i32 (Accum (i32 FPR32Op:$Rd),
8922 (i32 (vector_extract
8923 (v4i32 (insert_subvector
8924 (undef),
8925 (v2i32 (int_aarch64_neon_sqrdmulh
8926 (v2i32 V64:$Rn),
8927 (v2i32 (AArch64duplane32
8928 (v4i32 V128:$Rm),
8929 VectorIndexS:$idx)))),
8930 (i32 0))),
8931 (i64 0))))),
8932 (EXTRACT_SUBREG
8933 (v2i32 (!cast<Instruction>(NAME # v2i32_indexed)
8934 (v2i32 (INSERT_SUBREG (v2i32 (IMPLICIT_DEF)),
8935 FPR32Op:$Rd,
8936 ssub)),
8937 V64:$Rn,
8938 V128:$Rm,
8939 VectorIndexS:$idx)),
8940 ssub)>;
8941
8942 def v4i32_indexed : BaseSIMDIndexedTied<1, U, 0, 0b10, opc,
8943 V128, V128, V128, VectorIndexS,
8944 asm, ".4s", ".4s", ".4s", ".s",
8945 [(set (v4i32 V128:$dst),
8946 (Accum (v4i32 V128:$Rd),
8947 (v4i32 (int_aarch64_neon_sqrdmulh
8948 (v4i32 V128:$Rn),
8949 (v4i32 (AArch64duplane32 (v4i32 V128:$Rm),
8950 VectorIndexS:$idx))))))]> {
8951 bits<2> idx;
8952 let Inst{11} = idx{1};
8953 let Inst{21} = idx{0};
8954 }
8955
8956 // FIXME: it would be nice to use the scalar (v1i32) instruction here, but
8957 // an intermediate EXTRACT_SUBREG would be untyped.
8958 def : Pat<(i32 (Accum (i32 FPR32Op:$Rd),
8959 (i32 (vector_extract
8960 (v4i32 (int_aarch64_neon_sqrdmulh
8961 (v4i32 V128:$Rn),
8962 (v4i32 (AArch64duplane32
8963 (v4i32 V128:$Rm),
8964 VectorIndexS:$idx)))),
8965 (i64 0))))),
8966 (EXTRACT_SUBREG
8967 (v4i32 (!cast<Instruction>(NAME # v4i32_indexed)
8968 (v4i32 (INSERT_SUBREG (v4i32 (IMPLICIT_DEF)),
8969 FPR32Op:$Rd,
8970 ssub)),
8971 V128:$Rn,
8972 V128:$Rm,
8973 VectorIndexS:$idx)),
8974 ssub)>;
8975
8976 def i16_indexed : BaseSIMDIndexedTied<1, U, 1, 0b01, opc,
8977 FPR16Op, FPR16Op, V128_lo,
8978 VectorIndexH, asm, ".h", "", "", ".h",
8979 []> {
8980 bits<3> idx;
8981 let Inst{11} = idx{2};
8982 let Inst{21} = idx{1};
8983 let Inst{20} = idx{0};
8984 }
8985
8986 def i32_indexed : BaseSIMDIndexedTied<1, U, 1, 0b10, opc,
8987 FPR32Op, FPR32Op, V128, VectorIndexS,
8988 asm, ".s", "", "", ".s",
8989 [(set (i32 FPR32Op:$dst),
8990 (Accum (i32 FPR32Op:$Rd),
8991 (i32 (int_aarch64_neon_sqrdmulh
8992 (i32 FPR32Op:$Rn),
8993 (i32 (vector_extract (v4i32 V128:$Rm),
8994 VectorIndexS:$idx))))))]> {
8995 bits<2> idx;
8996 let Inst{11} = idx{1};
8997 let Inst{21} = idx{0};
8998 }
8999}
9000} // let Predicates = [HasNeon, HasV8_1a]
9001
9002//----------------------------------------------------------------------------
Tim Northover3b0846e2014-05-24 12:50:23 +00009003// Crypto extensions
9004//----------------------------------------------------------------------------
9005
9006let Predicates = [HasCrypto] in {
9007let mayLoad = 0, mayStore = 0, hasSideEffects = 0 in
9008class AESBase<bits<4> opc, string asm, dag outs, dag ins, string cstr,
9009 list<dag> pat>
9010 : I<outs, ins, asm, "{\t$Rd.16b, $Rn.16b|.16b\t$Rd, $Rn}", cstr, pat>,
9011 Sched<[WriteV]>{
9012 bits<5> Rd;
9013 bits<5> Rn;
9014 let Inst{31-16} = 0b0100111000101000;
9015 let Inst{15-12} = opc;
9016 let Inst{11-10} = 0b10;
9017 let Inst{9-5} = Rn;
9018 let Inst{4-0} = Rd;
9019}
9020
9021class AESInst<bits<4> opc, string asm, Intrinsic OpNode>
9022 : AESBase<opc, asm, (outs V128:$Rd), (ins V128:$Rn), "",
9023 [(set (v16i8 V128:$Rd), (OpNode (v16i8 V128:$Rn)))]>;
9024
9025class AESTiedInst<bits<4> opc, string asm, Intrinsic OpNode>
9026 : AESBase<opc, asm, (outs V128:$dst), (ins V128:$Rd, V128:$Rn),
9027 "$Rd = $dst",
9028 [(set (v16i8 V128:$dst),
9029 (OpNode (v16i8 V128:$Rd), (v16i8 V128:$Rn)))]>;
9030
9031let mayLoad = 0, mayStore = 0, hasSideEffects = 0 in
9032class SHA3OpTiedInst<bits<3> opc, string asm, string dst_lhs_kind,
9033 dag oops, dag iops, list<dag> pat>
9034 : I<oops, iops, asm,
9035 "{\t$Rd" # dst_lhs_kind # ", $Rn" # dst_lhs_kind # ", $Rm.4s" #
9036 "|.4s\t$Rd, $Rn, $Rm}", "$Rd = $dst", pat>,
9037 Sched<[WriteV]>{
9038 bits<5> Rd;
9039 bits<5> Rn;
9040 bits<5> Rm;
9041 let Inst{31-21} = 0b01011110000;
9042 let Inst{20-16} = Rm;
9043 let Inst{15} = 0;
9044 let Inst{14-12} = opc;
9045 let Inst{11-10} = 0b00;
9046 let Inst{9-5} = Rn;
9047 let Inst{4-0} = Rd;
9048}
9049
9050class SHATiedInstQSV<bits<3> opc, string asm, Intrinsic OpNode>
9051 : SHA3OpTiedInst<opc, asm, "", (outs FPR128:$dst),
9052 (ins FPR128:$Rd, FPR32:$Rn, V128:$Rm),
9053 [(set (v4i32 FPR128:$dst),
9054 (OpNode (v4i32 FPR128:$Rd), (i32 FPR32:$Rn),
9055 (v4i32 V128:$Rm)))]>;
9056
9057class SHATiedInstVVV<bits<3> opc, string asm, Intrinsic OpNode>
9058 : SHA3OpTiedInst<opc, asm, ".4s", (outs V128:$dst),
9059 (ins V128:$Rd, V128:$Rn, V128:$Rm),
9060 [(set (v4i32 V128:$dst),
9061 (OpNode (v4i32 V128:$Rd), (v4i32 V128:$Rn),
9062 (v4i32 V128:$Rm)))]>;
9063
9064class SHATiedInstQQV<bits<3> opc, string asm, Intrinsic OpNode>
9065 : SHA3OpTiedInst<opc, asm, "", (outs FPR128:$dst),
9066 (ins FPR128:$Rd, FPR128:$Rn, V128:$Rm),
9067 [(set (v4i32 FPR128:$dst),
9068 (OpNode (v4i32 FPR128:$Rd), (v4i32 FPR128:$Rn),
9069 (v4i32 V128:$Rm)))]>;
9070
9071let mayLoad = 0, mayStore = 0, hasSideEffects = 0 in
9072class SHA2OpInst<bits<4> opc, string asm, string kind,
9073 string cstr, dag oops, dag iops,
9074 list<dag> pat>
9075 : I<oops, iops, asm, "{\t$Rd" # kind # ", $Rn" # kind #
9076 "|" # kind # "\t$Rd, $Rn}", cstr, pat>,
9077 Sched<[WriteV]>{
9078 bits<5> Rd;
9079 bits<5> Rn;
9080 let Inst{31-16} = 0b0101111000101000;
9081 let Inst{15-12} = opc;
9082 let Inst{11-10} = 0b10;
9083 let Inst{9-5} = Rn;
9084 let Inst{4-0} = Rd;
9085}
9086
9087class SHATiedInstVV<bits<4> opc, string asm, Intrinsic OpNode>
9088 : SHA2OpInst<opc, asm, ".4s", "$Rd = $dst", (outs V128:$dst),
9089 (ins V128:$Rd, V128:$Rn),
9090 [(set (v4i32 V128:$dst),
9091 (OpNode (v4i32 V128:$Rd), (v4i32 V128:$Rn)))]>;
9092
9093class SHAInstSS<bits<4> opc, string asm, Intrinsic OpNode>
9094 : SHA2OpInst<opc, asm, "", "", (outs FPR32:$Rd), (ins FPR32:$Rn),
9095 [(set (i32 FPR32:$Rd), (OpNode (i32 FPR32:$Rn)))]>;
9096} // end of 'let Predicates = [HasCrypto]'
9097
Vladimir Sukharev5f6f60d2015-06-02 10:58:41 +00009098//----------------------------------------------------------------------------
9099// v8.1 atomic instructions extension:
9100// * CAS
9101// * CASP
9102// * SWP
9103// * LDOPregister<OP>, and aliases STOPregister<OP>
9104
9105// Instruction encodings:
9106//
9107// 31 30|29 24|23|22|21|20 16|15|14 10|9 5|4 0
9108// CAS SZ |001000|1 |A |1 |Rs |R |11111 |Rn |Rt
9109// CASP 0|SZ|001000|0 |A |1 |Rs |R |11111 |Rn |Rt
9110// SWP SZ |111000|A |R |1 |Rs |1 |OPC|00|Rn |Rt
9111// LD SZ |111000|A |R |1 |Rs |0 |OPC|00|Rn |Rt
9112// ST SZ |111000|A |R |1 |Rs |0 |OPC|00|Rn |11111
9113
9114// Instruction syntax:
9115//
9116// CAS{<order>}[<size>] <Ws>, <Wt>, [<Xn|SP>]
9117// CAS{<order>} <Xs>, <Xt>, [<Xn|SP>]
9118// CASP{<order>} <Ws>, <W(s+1)>, <Wt>, <W(t+1)>, [<Xn|SP>]
9119// CASP{<order>} <Xs>, <X(s+1)>, <Xt>, <X(t+1)>, [<Xn|SP>]
9120// SWP{<order>}[<size>] <Ws>, <Wt>, [<Xn|SP>]
9121// SWP{<order>} <Xs>, <Xt>, [<Xn|SP>]
9122// LD<OP>{<order>}[<size>] <Ws>, <Wt>, [<Xn|SP>]
9123// LD<OP>{<order>} <Xs>, <Xt>, [<Xn|SP>]
9124// ST<OP>{<order>}[<size>] <Ws>, [<Xn|SP>]
9125// ST<OP>{<order>} <Xs>, [<Xn|SP>]
9126
9127let Predicates = [HasV8_1a], mayLoad = 1, mayStore = 1, hasSideEffects = 1 in
9128class BaseCASEncoding<dag oops, dag iops, string asm, string operands,
9129 string cstr, list<dag> pattern>
9130 : I<oops, iops, asm, operands, cstr, pattern> {
9131 bits<2> Sz;
9132 bit NP;
9133 bit Acq;
9134 bit Rel;
9135 bits<5> Rs;
9136 bits<5> Rn;
9137 bits<5> Rt;
9138 let Inst{31-30} = Sz;
9139 let Inst{29-24} = 0b001000;
9140 let Inst{23} = NP;
9141 let Inst{22} = Acq;
9142 let Inst{21} = 0b1;
9143 let Inst{20-16} = Rs;
9144 let Inst{15} = Rel;
9145 let Inst{14-10} = 0b11111;
9146 let Inst{9-5} = Rn;
9147 let Inst{4-0} = Rt;
9148}
9149
9150class BaseCAS<string order, string size, RegisterClass RC>
9151 : BaseCASEncoding<(outs RC:$out),(ins RC:$Rs, RC:$Rt, GPR64sp:$Rn),
9152 "cas" # order # size, "\t$Rs, $Rt, [$Rn]",
9153 "$out = $Rs",[]> {
9154 let NP = 1;
9155}
9156
9157multiclass CompareAndSwap<bits<1> Acq, bits<1> Rel, string order> {
9158 let Sz = 0b00, Acq = Acq, Rel = Rel in def b : BaseCAS<order, "b", GPR32>;
9159 let Sz = 0b01, Acq = Acq, Rel = Rel in def h : BaseCAS<order, "h", GPR32>;
9160 let Sz = 0b10, Acq = Acq, Rel = Rel in def s : BaseCAS<order, "", GPR32>;
9161 let Sz = 0b11, Acq = Acq, Rel = Rel in def d : BaseCAS<order, "", GPR64>;
9162}
9163
9164class BaseCASP<string order, string size, RegisterOperand RC>
9165 : BaseCASEncoding<(outs RC:$out),(ins RC:$Rs, RC:$Rt, GPR64sp:$Rn),
9166 "casp" # order # size, "\t$Rs, $Rt, [$Rn]",
9167 "$out = $Rs",[]> {
9168 let NP = 0;
9169}
9170
9171multiclass CompareAndSwapPair<bits<1> Acq, bits<1> Rel, string order> {
9172 let Sz = 0b00, Acq = Acq, Rel = Rel in
9173 def s : BaseCASP<order, "", WSeqPairClassOperand>;
9174 let Sz = 0b01, Acq = Acq, Rel = Rel in
9175 def d : BaseCASP<order, "", XSeqPairClassOperand>;
9176}
9177
9178let Predicates = [HasV8_1a] in
9179class BaseSWP<string order, string size, RegisterClass RC>
9180 : I<(outs RC:$Rt),(ins RC:$Rs, GPR64sp:$Rn), "swp" # order # size,
9181 "\t$Rs, $Rt, [$Rn]","",[]> {
9182 bits<2> Sz;
9183 bit Acq;
9184 bit Rel;
9185 bits<5> Rs;
9186 bits<3> opc = 0b000;
9187 bits<5> Rn;
9188 bits<5> Rt;
9189 let Inst{31-30} = Sz;
9190 let Inst{29-24} = 0b111000;
9191 let Inst{23} = Acq;
9192 let Inst{22} = Rel;
9193 let Inst{21} = 0b1;
9194 let Inst{20-16} = Rs;
9195 let Inst{15} = 0b1;
9196 let Inst{14-12} = opc;
9197 let Inst{11-10} = 0b00;
9198 let Inst{9-5} = Rn;
9199 let Inst{4-0} = Rt;
9200}
9201
9202multiclass Swap<bits<1> Acq, bits<1> Rel, string order> {
9203 let Sz = 0b00, Acq = Acq, Rel = Rel in def b : BaseSWP<order, "b", GPR32>;
9204 let Sz = 0b01, Acq = Acq, Rel = Rel in def h : BaseSWP<order, "h", GPR32>;
9205 let Sz = 0b10, Acq = Acq, Rel = Rel in def s : BaseSWP<order, "", GPR32>;
9206 let Sz = 0b11, Acq = Acq, Rel = Rel in def d : BaseSWP<order, "", GPR64>;
9207}
9208
9209let Predicates = [HasV8_1a], mayLoad = 1, mayStore = 1, hasSideEffects = 1 in
9210class BaseLDOPregister<string op, string order, string size, RegisterClass RC>
9211 : I<(outs RC:$Rt),(ins RC:$Rs, GPR64sp:$Rn), "ld" # op # order # size,
9212 "\t$Rs, $Rt, [$Rn]","",[]> {
9213 bits<2> Sz;
9214 bit Acq;
9215 bit Rel;
9216 bits<5> Rs;
9217 bits<3> opc;
9218 bits<5> Rn;
9219 bits<5> Rt;
9220 let Inst{31-30} = Sz;
9221 let Inst{29-24} = 0b111000;
9222 let Inst{23} = Acq;
9223 let Inst{22} = Rel;
9224 let Inst{21} = 0b1;
9225 let Inst{20-16} = Rs;
9226 let Inst{15} = 0b0;
9227 let Inst{14-12} = opc;
9228 let Inst{11-10} = 0b00;
9229 let Inst{9-5} = Rn;
9230 let Inst{4-0} = Rt;
9231}
9232
9233multiclass LDOPregister<bits<3> opc, string op, bits<1> Acq, bits<1> Rel,
9234 string order> {
9235 let Sz = 0b00, Acq = Acq, Rel = Rel, opc = opc in
9236 def b : BaseLDOPregister<op, order, "b", GPR32>;
9237 let Sz = 0b01, Acq = Acq, Rel = Rel, opc = opc in
9238 def h : BaseLDOPregister<op, order, "h", GPR32>;
9239 let Sz = 0b10, Acq = Acq, Rel = Rel, opc = opc in
9240 def s : BaseLDOPregister<op, order, "", GPR32>;
9241 let Sz = 0b11, Acq = Acq, Rel = Rel, opc = opc in
9242 def d : BaseLDOPregister<op, order, "", GPR64>;
9243}
9244
9245let Predicates = [HasV8_1a] in
9246class BaseSTOPregister<string asm, RegisterClass OP, Register Reg,
9247 Instruction inst> :
9248 InstAlias<asm # "\t$Rs, [$Rn]", (inst Reg, OP:$Rs, GPR64sp:$Rn)>;
9249
9250multiclass STOPregister<string asm, string instr> {
9251 def : BaseSTOPregister<asm # "lb", GPR32, WZR,
9252 !cast<Instruction>(instr # "Lb")>;
9253 def : BaseSTOPregister<asm # "lh", GPR32, WZR,
9254 !cast<Instruction>(instr # "Lh")>;
9255 def : BaseSTOPregister<asm # "l", GPR32, WZR,
9256 !cast<Instruction>(instr # "Ls")>;
9257 def : BaseSTOPregister<asm # "l", GPR64, XZR,
9258 !cast<Instruction>(instr # "Ld")>;
9259 def : BaseSTOPregister<asm # "b", GPR32, WZR,
9260 !cast<Instruction>(instr # "b")>;
9261 def : BaseSTOPregister<asm # "h", GPR32, WZR,
9262 !cast<Instruction>(instr # "h")>;
9263 def : BaseSTOPregister<asm, GPR32, WZR,
9264 !cast<Instruction>(instr # "s")>;
9265 def : BaseSTOPregister<asm, GPR64, XZR,
9266 !cast<Instruction>(instr # "d")>;
9267}
9268
9269//----------------------------------------------------------------------------
Tim Northover3b0846e2014-05-24 12:50:23 +00009270// Allow the size specifier tokens to be upper case, not just lower.
9271def : TokenAlias<".8B", ".8b">;
9272def : TokenAlias<".4H", ".4h">;
9273def : TokenAlias<".2S", ".2s">;
9274def : TokenAlias<".1D", ".1d">;
9275def : TokenAlias<".16B", ".16b">;
9276def : TokenAlias<".8H", ".8h">;
9277def : TokenAlias<".4S", ".4s">;
9278def : TokenAlias<".2D", ".2d">;
9279def : TokenAlias<".1Q", ".1q">;
9280def : TokenAlias<".B", ".b">;
9281def : TokenAlias<".H", ".h">;
9282def : TokenAlias<".S", ".s">;
9283def : TokenAlias<".D", ".d">;
9284def : TokenAlias<".Q", ".q">;