blob: 3ab0deaea6b33ca8bf214f7db16dad72d3fe62a9 [file] [log] [blame]
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001//===-- SelectionDAGBuilder.cpp - Selection-DAG building ------------------===//
Dan Gohman575fad32008-09-03 16:12:24 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This implements routines for translating from LLVM IR into SelectionDAG IR.
11//
12//===----------------------------------------------------------------------===//
13
Dan Gohman1a6c47f2009-11-23 18:04:58 +000014#include "SelectionDAGBuilder.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000015#include "SDNodeDbgValue.h"
Dan Gohman575fad32008-09-03 16:12:24 +000016#include "llvm/ADT/BitVector.h"
David Blaikie0252265b2013-06-16 20:34:15 +000017#include "llvm/ADT/Optional.h"
Dan Gohman5eba3bc2008-09-04 20:49:27 +000018#include "llvm/ADT/SmallSet.h"
Dan Gohman575fad32008-09-03 16:12:24 +000019#include "llvm/Analysis/AliasAnalysis.h"
Jakub Staszaka9286e92013-01-10 22:13:13 +000020#include "llvm/Analysis/BranchProbabilityInfo.h"
Chris Lattner1a32ede2009-12-24 00:37:38 +000021#include "llvm/Analysis/ConstantFolding.h"
Nadav Rotem7c277da2012-09-06 09:17:37 +000022#include "llvm/Analysis/ValueTracking.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000023#include "llvm/CodeGen/Analysis.h"
24#include "llvm/CodeGen/FastISel.h"
25#include "llvm/CodeGen/FunctionLoweringInfo.h"
26#include "llvm/CodeGen/GCMetadata.h"
27#include "llvm/CodeGen/GCStrategy.h"
28#include "llvm/CodeGen/MachineFrameInfo.h"
29#include "llvm/CodeGen/MachineFunction.h"
30#include "llvm/CodeGen/MachineInstrBuilder.h"
31#include "llvm/CodeGen/MachineJumpTableInfo.h"
32#include "llvm/CodeGen/MachineModuleInfo.h"
33#include "llvm/CodeGen/MachineRegisterInfo.h"
34#include "llvm/CodeGen/SelectionDAG.h"
Andrew Trick153ebe62013-10-31 22:11:56 +000035#include "llvm/CodeGen/StackMaps.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000036#include "llvm/IR/CallingConv.h"
37#include "llvm/IR/Constants.h"
38#include "llvm/IR/DataLayout.h"
Chandler Carruth9a4c9e52014-03-06 00:46:21 +000039#include "llvm/IR/DebugInfo.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000040#include "llvm/IR/DerivedTypes.h"
41#include "llvm/IR/Function.h"
42#include "llvm/IR/GlobalVariable.h"
43#include "llvm/IR/InlineAsm.h"
44#include "llvm/IR/Instructions.h"
45#include "llvm/IR/IntrinsicInst.h"
46#include "llvm/IR/Intrinsics.h"
47#include "llvm/IR/LLVMContext.h"
48#include "llvm/IR/Module.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000049#include "llvm/Support/CommandLine.h"
50#include "llvm/Support/Debug.h"
51#include "llvm/Support/ErrorHandling.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000052#include "llvm/Support/MathExtras.h"
53#include "llvm/Support/raw_ostream.h"
Anton Korobeynikov2f931282011-01-10 12:39:04 +000054#include "llvm/Target/TargetFrameLowering.h"
Dan Gohman575fad32008-09-03 16:12:24 +000055#include "llvm/Target/TargetInstrInfo.h"
Dale Johannesenb842d522009-02-05 01:49:45 +000056#include "llvm/Target/TargetIntrinsicInfo.h"
Owen Andersonbb15fec2011-12-08 22:15:21 +000057#include "llvm/Target/TargetLibraryInfo.h"
Dan Gohman575fad32008-09-03 16:12:24 +000058#include "llvm/Target/TargetLowering.h"
Dan Gohman575fad32008-09-03 16:12:24 +000059#include "llvm/Target/TargetOptions.h"
Richard Sandiford564681c2013-08-12 10:28:10 +000060#include "llvm/Target/TargetSelectionDAGInfo.h"
Eric Christopherd9134482014-08-04 21:25:23 +000061#include "llvm/Target/TargetSubtargetInfo.h"
Dan Gohman575fad32008-09-03 16:12:24 +000062#include <algorithm>
63using namespace llvm;
64
Chandler Carruth1b9dde02014-04-22 02:02:50 +000065#define DEBUG_TYPE "isel"
66
Dale Johannesenf2a52bb2008-09-05 01:48:15 +000067/// LimitFloatPrecision - Generate low-precision inline sequences for
68/// some float libcalls (6, 8 or 12 bits).
69static unsigned LimitFloatPrecision;
70
71static cl::opt<unsigned, true>
72LimitFPPrecision("limit-float-precision",
73 cl::desc("Generate low-precision inline sequences "
74 "for some float libcalls"),
75 cl::location(LimitFloatPrecision),
76 cl::init(0));
77
Andrew Trick116efac2010-11-12 17:50:46 +000078// Limit the width of DAG chains. This is important in general to prevent
79// prevent DAG-based analysis from blowing up. For example, alias analysis and
80// load clustering may not complete in reasonable time. It is difficult to
81// recognize and avoid this situation within each individual analysis, and
82// future analyses are likely to have the same behavior. Limiting DAG width is
Andrew Trickcf7fefb2010-11-20 07:26:51 +000083// the safe approach, and will be especially important with global DAGs.
Andrew Trick116efac2010-11-12 17:50:46 +000084//
85// MaxParallelChains default is arbitrarily high to avoid affecting
86// optimization, but could be lowered to improve compile time. Any ld-ld-st-st
Andrew Trickcf7fefb2010-11-20 07:26:51 +000087// sequence over this should have been converted to llvm.memcpy by the
88// frontend. It easy to induce this behavior with .ll code such as:
89// %buffer = alloca [4096 x i8]
90// %data = load [4096 x i8]* %argPtr
91// store [4096 x i8] %data, [4096 x i8]* %buffer
Andrew Trick710d5da2011-03-11 17:46:59 +000092static const unsigned MaxParallelChains = 64;
Andrew Trick116efac2010-11-12 17:50:46 +000093
Andrew Trickef9de2a2013-05-25 02:42:55 +000094static SDValue getCopyFromPartsVector(SelectionDAG &DAG, SDLoc DL,
Chris Lattner05bcb482010-08-24 23:20:40 +000095 const SDValue *Parts, unsigned NumParts,
Patrik Hagglund00e7a112012-12-19 12:33:30 +000096 MVT PartVT, EVT ValueVT, const Value *V);
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +000097
Dan Gohman575fad32008-09-03 16:12:24 +000098/// getCopyFromParts - Create a value that contains the specified legal parts
99/// combined into the value they represent. If the parts combine to a type
100/// larger then ValueVT then AssertOp can be used to specify whether the extra
101/// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT
102/// (ISD::AssertSext).
Andrew Trickef9de2a2013-05-25 02:42:55 +0000103static SDValue getCopyFromParts(SelectionDAG &DAG, SDLoc DL,
Dale Johannesendb7c5f62009-01-31 02:22:37 +0000104 const SDValue *Parts,
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000105 unsigned NumParts, MVT PartVT, EVT ValueVT,
Bill Wendling81406f62012-09-26 04:04:19 +0000106 const Value *V,
Duncan Sandsba21b7d2009-01-28 14:42:54 +0000107 ISD::NodeType AssertOp = ISD::DELETED_NODE) {
Chris Lattner05bcb482010-08-24 23:20:40 +0000108 if (ValueVT.isVector())
Bill Wendling81406f62012-09-26 04:04:19 +0000109 return getCopyFromPartsVector(DAG, DL, Parts, NumParts,
110 PartVT, ValueVT, V);
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000111
Dan Gohman575fad32008-09-03 16:12:24 +0000112 assert(NumParts > 0 && "No parts to assemble!");
Dan Gohman91febd12009-01-15 16:58:17 +0000113 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohman575fad32008-09-03 16:12:24 +0000114 SDValue Val = Parts[0];
115
116 if (NumParts > 1) {
117 // Assemble the value from multiple parts.
Chris Lattner05bcb482010-08-24 23:20:40 +0000118 if (ValueVT.isInteger()) {
Dan Gohman575fad32008-09-03 16:12:24 +0000119 unsigned PartBits = PartVT.getSizeInBits();
120 unsigned ValueBits = ValueVT.getSizeInBits();
121
122 // Assemble the power of 2 part.
123 unsigned RoundParts = NumParts & (NumParts - 1) ?
124 1 << Log2_32(NumParts) : NumParts;
125 unsigned RoundBits = PartBits * RoundParts;
Owen Anderson53aa7a92009-08-10 22:56:29 +0000126 EVT RoundVT = RoundBits == ValueBits ?
Owen Anderson117c9e82009-08-12 00:36:31 +0000127 ValueVT : EVT::getIntegerVT(*DAG.getContext(), RoundBits);
Dan Gohman575fad32008-09-03 16:12:24 +0000128 SDValue Lo, Hi;
129
Owen Anderson117c9e82009-08-12 00:36:31 +0000130 EVT HalfVT = EVT::getIntegerVT(*DAG.getContext(), RoundBits/2);
Duncan Sands17e678b2008-10-29 14:22:20 +0000131
Dan Gohman575fad32008-09-03 16:12:24 +0000132 if (RoundParts > 2) {
Chris Lattner05bcb482010-08-24 23:20:40 +0000133 Lo = getCopyFromParts(DAG, DL, Parts, RoundParts / 2,
Bill Wendling81406f62012-09-26 04:04:19 +0000134 PartVT, HalfVT, V);
Chris Lattner05bcb482010-08-24 23:20:40 +0000135 Hi = getCopyFromParts(DAG, DL, Parts + RoundParts / 2,
Bill Wendling81406f62012-09-26 04:04:19 +0000136 RoundParts / 2, PartVT, HalfVT, V);
Dan Gohman575fad32008-09-03 16:12:24 +0000137 } else {
Wesley Peck527da1b2010-11-23 03:31:01 +0000138 Lo = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[0]);
139 Hi = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[1]);
Dan Gohman575fad32008-09-03 16:12:24 +0000140 }
Bill Wendling919b7aa2009-12-22 02:10:19 +0000141
Dan Gohman575fad32008-09-03 16:12:24 +0000142 if (TLI.isBigEndian())
143 std::swap(Lo, Hi);
Bill Wendling919b7aa2009-12-22 02:10:19 +0000144
Chris Lattner05bcb482010-08-24 23:20:40 +0000145 Val = DAG.getNode(ISD::BUILD_PAIR, DL, RoundVT, Lo, Hi);
Dan Gohman575fad32008-09-03 16:12:24 +0000146
147 if (RoundParts < NumParts) {
148 // Assemble the trailing non-power-of-2 part.
149 unsigned OddParts = NumParts - RoundParts;
Owen Anderson117c9e82009-08-12 00:36:31 +0000150 EVT OddVT = EVT::getIntegerVT(*DAG.getContext(), OddParts * PartBits);
Chris Lattner05bcb482010-08-24 23:20:40 +0000151 Hi = getCopyFromParts(DAG, DL,
Bill Wendling81406f62012-09-26 04:04:19 +0000152 Parts + RoundParts, OddParts, PartVT, OddVT, V);
Dan Gohman575fad32008-09-03 16:12:24 +0000153
154 // Combine the round and odd parts.
155 Lo = Val;
156 if (TLI.isBigEndian())
157 std::swap(Lo, Hi);
Owen Anderson117c9e82009-08-12 00:36:31 +0000158 EVT TotalVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
Chris Lattner05bcb482010-08-24 23:20:40 +0000159 Hi = DAG.getNode(ISD::ANY_EXTEND, DL, TotalVT, Hi);
160 Hi = DAG.getNode(ISD::SHL, DL, TotalVT, Hi,
Dan Gohman575fad32008-09-03 16:12:24 +0000161 DAG.getConstant(Lo.getValueType().getSizeInBits(),
Duncan Sands41826032009-01-31 15:50:11 +0000162 TLI.getPointerTy()));
Chris Lattner05bcb482010-08-24 23:20:40 +0000163 Lo = DAG.getNode(ISD::ZERO_EXTEND, DL, TotalVT, Lo);
164 Val = DAG.getNode(ISD::OR, DL, TotalVT, Lo, Hi);
Dan Gohman575fad32008-09-03 16:12:24 +0000165 }
Eli Friedman9030c352009-05-20 06:02:09 +0000166 } else if (PartVT.isFloatingPoint()) {
167 // FP split into multiple FP parts (for ppcf128)
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000168 assert(ValueVT == EVT(MVT::ppcf128) && PartVT == MVT::f64 &&
Eli Friedman9030c352009-05-20 06:02:09 +0000169 "Unexpected split");
170 SDValue Lo, Hi;
Wesley Peck527da1b2010-11-23 03:31:01 +0000171 Lo = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[0]);
172 Hi = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[1]);
Ulrich Weigandf236bb12014-07-03 15:06:47 +0000173 if (TLI.hasBigEndianPartOrdering(ValueVT))
Eli Friedman9030c352009-05-20 06:02:09 +0000174 std::swap(Lo, Hi);
Chris Lattner05bcb482010-08-24 23:20:40 +0000175 Val = DAG.getNode(ISD::BUILD_PAIR, DL, ValueVT, Lo, Hi);
Eli Friedman9030c352009-05-20 06:02:09 +0000176 } else {
177 // FP split into integer parts (soft fp)
178 assert(ValueVT.isFloatingPoint() && PartVT.isInteger() &&
179 !PartVT.isVector() && "Unexpected split");
Owen Anderson117c9e82009-08-12 00:36:31 +0000180 EVT IntVT = EVT::getIntegerVT(*DAG.getContext(), ValueVT.getSizeInBits());
Bill Wendling81406f62012-09-26 04:04:19 +0000181 Val = getCopyFromParts(DAG, DL, Parts, NumParts, PartVT, IntVT, V);
Dan Gohman575fad32008-09-03 16:12:24 +0000182 }
183 }
184
185 // There is now one part, held in Val. Correct it to match ValueVT.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000186 EVT PartEVT = Val.getValueType();
Dan Gohman575fad32008-09-03 16:12:24 +0000187
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000188 if (PartEVT == ValueVT)
Dan Gohman575fad32008-09-03 16:12:24 +0000189 return Val;
190
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000191 if (PartEVT.isInteger() && ValueVT.isInteger()) {
192 if (ValueVT.bitsLT(PartEVT)) {
Dan Gohman575fad32008-09-03 16:12:24 +0000193 // For a truncate, see if we have any information to
194 // indicate whether the truncated bits will always be
195 // zero or sign-extension.
196 if (AssertOp != ISD::DELETED_NODE)
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000197 Val = DAG.getNode(AssertOp, DL, PartEVT, Val,
Dan Gohman575fad32008-09-03 16:12:24 +0000198 DAG.getValueType(ValueVT));
Chris Lattner05bcb482010-08-24 23:20:40 +0000199 return DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
Dan Gohman575fad32008-09-03 16:12:24 +0000200 }
Chris Lattner05bcb482010-08-24 23:20:40 +0000201 return DAG.getNode(ISD::ANY_EXTEND, DL, ValueVT, Val);
Dan Gohman575fad32008-09-03 16:12:24 +0000202 }
203
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000204 if (PartEVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
Chris Lattner05bcb482010-08-24 23:20:40 +0000205 // FP_ROUND's are always exact here.
206 if (ValueVT.bitsLT(Val.getValueType()))
207 return DAG.getNode(ISD::FP_ROUND, DL, ValueVT, Val,
Pete Coopere3d305a2012-01-17 01:54:07 +0000208 DAG.getTargetConstant(1, TLI.getPointerTy()));
Bill Wendling919b7aa2009-12-22 02:10:19 +0000209
Chris Lattner05bcb482010-08-24 23:20:40 +0000210 return DAG.getNode(ISD::FP_EXTEND, DL, ValueVT, Val);
Dan Gohman575fad32008-09-03 16:12:24 +0000211 }
212
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000213 if (PartEVT.getSizeInBits() == ValueVT.getSizeInBits())
Wesley Peck527da1b2010-11-23 03:31:01 +0000214 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
Dan Gohman575fad32008-09-03 16:12:24 +0000215
Torok Edwinfbcc6632009-07-14 16:55:14 +0000216 llvm_unreachable("Unknown mismatch!");
Dan Gohman575fad32008-09-03 16:12:24 +0000217}
218
Benjamin Kramerfd719b92014-03-29 16:54:29 +0000219static void diagnosePossiblyInvalidConstraint(LLVMContext &Ctx, const Value *V,
220 const Twine &ErrMsg) {
221 const Instruction *I = dyn_cast_or_null<Instruction>(V);
222 if (!V)
223 return Ctx.emitError(ErrMsg);
224
225 const char *AsmError = ", possible invalid constraint for vector type";
226 if (const CallInst *CI = dyn_cast<CallInst>(I))
227 if (isa<InlineAsm>(CI->getCalledValue()))
228 return Ctx.emitError(I, ErrMsg + AsmError);
229
230 return Ctx.emitError(I, ErrMsg);
231}
232
Bill Wendling81406f62012-09-26 04:04:19 +0000233/// getCopyFromPartsVector - Create a value that contains the specified legal
234/// parts combined into the value they represent. If the parts combine to a
235/// type larger then ValueVT then AssertOp can be used to specify whether the
236/// extra bits are known to be zero (ISD::AssertZext) or sign extended from
237/// ValueVT (ISD::AssertSext).
Andrew Trickef9de2a2013-05-25 02:42:55 +0000238static SDValue getCopyFromPartsVector(SelectionDAG &DAG, SDLoc DL,
Chris Lattner05bcb482010-08-24 23:20:40 +0000239 const SDValue *Parts, unsigned NumParts,
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000240 MVT PartVT, EVT ValueVT, const Value *V) {
Chris Lattner05bcb482010-08-24 23:20:40 +0000241 assert(ValueVT.isVector() && "Not a vector value");
242 assert(NumParts > 0 && "No parts to assemble!");
243 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
244 SDValue Val = Parts[0];
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000245
Chris Lattner05bcb482010-08-24 23:20:40 +0000246 // Handle a multi-element vector.
247 if (NumParts > 1) {
Patrik Hagglund3f1905192012-12-19 11:53:21 +0000248 EVT IntermediateVT;
249 MVT RegisterVT;
Chris Lattner05bcb482010-08-24 23:20:40 +0000250 unsigned NumIntermediates;
251 unsigned NumRegs =
252 TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT, IntermediateVT,
253 NumIntermediates, RegisterVT);
254 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
255 NumParts = NumRegs; // Silence a compiler warning.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000256 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
Patrik Hagglund3f1905192012-12-19 11:53:21 +0000257 assert(RegisterVT == Parts[0].getSimpleValueType() &&
Chris Lattner05bcb482010-08-24 23:20:40 +0000258 "Part type doesn't match part!");
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000259
Chris Lattner05bcb482010-08-24 23:20:40 +0000260 // Assemble the parts into intermediate operands.
261 SmallVector<SDValue, 8> Ops(NumIntermediates);
262 if (NumIntermediates == NumParts) {
263 // If the register was not expanded, truncate or copy the value,
264 // as appropriate.
265 for (unsigned i = 0; i != NumParts; ++i)
266 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i], 1,
Bill Wendling81406f62012-09-26 04:04:19 +0000267 PartVT, IntermediateVT, V);
Chris Lattner05bcb482010-08-24 23:20:40 +0000268 } else if (NumParts > 0) {
269 // If the intermediate type was expanded, build the intermediate
270 // operands from the parts.
271 assert(NumParts % NumIntermediates == 0 &&
272 "Must expand into a divisible number of parts!");
273 unsigned Factor = NumParts / NumIntermediates;
274 for (unsigned i = 0; i != NumIntermediates; ++i)
275 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i * Factor], Factor,
Bill Wendling81406f62012-09-26 04:04:19 +0000276 PartVT, IntermediateVT, V);
Chris Lattner05bcb482010-08-24 23:20:40 +0000277 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000278
Chris Lattner05bcb482010-08-24 23:20:40 +0000279 // Build a vector with BUILD_VECTOR or CONCAT_VECTORS from the
280 // intermediate operands.
Craig Topper48d114b2014-04-26 18:35:24 +0000281 Val = DAG.getNode(IntermediateVT.isVector() ? ISD::CONCAT_VECTORS
282 : ISD::BUILD_VECTOR,
283 DL, ValueVT, Ops);
Chris Lattner05bcb482010-08-24 23:20:40 +0000284 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000285
Chris Lattner05bcb482010-08-24 23:20:40 +0000286 // There is now one part, held in Val. Correct it to match ValueVT.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000287 EVT PartEVT = Val.getValueType();
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000288
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000289 if (PartEVT == ValueVT)
Chris Lattner05bcb482010-08-24 23:20:40 +0000290 return Val;
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000291
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000292 if (PartEVT.isVector()) {
Chris Lattner75ff0532010-08-25 22:49:25 +0000293 // If the element type of the source/dest vectors are the same, but the
294 // parts vector has more elements than the value vector, then we have a
295 // vector widening case (e.g. <2 x float> -> <4 x float>). Extract the
296 // elements we want.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000297 if (PartEVT.getVectorElementType() == ValueVT.getVectorElementType()) {
298 assert(PartEVT.getVectorNumElements() > ValueVT.getVectorNumElements() &&
Chris Lattner75ff0532010-08-25 22:49:25 +0000299 "Cannot narrow, it would be a lossy transformation");
300 return DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, ValueVT, Val,
Tom Stellardd42c5942013-08-05 22:22:01 +0000301 DAG.getConstant(0, TLI.getVectorIdxTy()));
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000302 }
303
Chris Lattner75ff0532010-08-25 22:49:25 +0000304 // Vector/Vector bitcast.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000305 if (ValueVT.getSizeInBits() == PartEVT.getSizeInBits())
Nadav Rotem06bd6d32011-06-04 20:58:08 +0000306 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
307
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000308 assert(PartEVT.getVectorNumElements() == ValueVT.getVectorNumElements() &&
Nadav Rotem06bd6d32011-06-04 20:58:08 +0000309 "Cannot handle this kind of promotion");
310 // Promoted vector extract
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000311 bool Smaller = ValueVT.bitsLE(PartEVT);
Nadav Rotem083837e2011-06-12 14:49:38 +0000312 return DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
313 DL, ValueVT, Val);
Nadav Rotem06bd6d32011-06-04 20:58:08 +0000314
Chris Lattner75ff0532010-08-25 22:49:25 +0000315 }
Eric Christopher0713a9d2011-06-08 23:55:35 +0000316
Eric Christopher690030c2011-06-01 19:55:10 +0000317 // Trivial bitcast if the types are the same size and the destination
318 // vector type is legal.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000319 if (PartEVT.getSizeInBits() == ValueVT.getSizeInBits() &&
Eric Christopher690030c2011-06-01 19:55:10 +0000320 TLI.isTypeLegal(ValueVT))
321 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000322
Nadav Rotem083837e2011-06-12 14:49:38 +0000323 // Handle cases such as i8 -> <1 x i1>
Bill Wendling81406f62012-09-26 04:04:19 +0000324 if (ValueVT.getVectorNumElements() != 1) {
Benjamin Kramerfd719b92014-03-29 16:54:29 +0000325 diagnosePossiblyInvalidConstraint(*DAG.getContext(), V,
326 "non-trivial scalar-to-vector conversion");
Chad Rosier8e4824f2013-05-01 19:49:26 +0000327 return DAG.getUNDEF(ValueVT);
Bill Wendling81406f62012-09-26 04:04:19 +0000328 }
Nadav Rotem083837e2011-06-12 14:49:38 +0000329
330 if (ValueVT.getVectorNumElements() == 1 &&
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000331 ValueVT.getVectorElementType() != PartEVT) {
332 bool Smaller = ValueVT.bitsLE(PartEVT);
Nadav Rotem083837e2011-06-12 14:49:38 +0000333 Val = DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
334 DL, ValueVT.getScalarType(), Val);
335 }
336
Chris Lattner05bcb482010-08-24 23:20:40 +0000337 return DAG.getNode(ISD::BUILD_VECTOR, DL, ValueVT, Val);
338}
339
Andrew Trickef9de2a2013-05-25 02:42:55 +0000340static void getCopyToPartsVector(SelectionDAG &DAG, SDLoc dl,
Chris Lattner96a77eb2010-08-24 23:10:06 +0000341 SDValue Val, SDValue *Parts, unsigned NumParts,
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000342 MVT PartVT, const Value *V);
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000343
Dan Gohman575fad32008-09-03 16:12:24 +0000344/// getCopyToParts - Create a series of nodes that contain the specified value
345/// split into legal parts. If the parts contain more bits than Val, then, for
346/// integers, ExtendKind can be used to specify how to generate the extra bits.
Andrew Trickef9de2a2013-05-25 02:42:55 +0000347static void getCopyToParts(SelectionDAG &DAG, SDLoc DL,
Bill Wendling919b7aa2009-12-22 02:10:19 +0000348 SDValue Val, SDValue *Parts, unsigned NumParts,
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000349 MVT PartVT, const Value *V,
Dan Gohman575fad32008-09-03 16:12:24 +0000350 ISD::NodeType ExtendKind = ISD::ANY_EXTEND) {
Owen Anderson53aa7a92009-08-10 22:56:29 +0000351 EVT ValueVT = Val.getValueType();
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000352
Chris Lattner96a77eb2010-08-24 23:10:06 +0000353 // Handle the vector case separately.
354 if (ValueVT.isVector())
Bill Wendling5def8912012-09-26 06:16:18 +0000355 return getCopyToPartsVector(DAG, DL, Val, Parts, NumParts, PartVT, V);
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000356
Chris Lattner96a77eb2010-08-24 23:10:06 +0000357 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohman575fad32008-09-03 16:12:24 +0000358 unsigned PartBits = PartVT.getSizeInBits();
Dale Johannesen7d12ea02009-02-25 22:39:13 +0000359 unsigned OrigNumParts = NumParts;
Dan Gohman575fad32008-09-03 16:12:24 +0000360 assert(TLI.isTypeLegal(PartVT) && "Copying to an illegal type!");
361
Chris Lattner96a77eb2010-08-24 23:10:06 +0000362 if (NumParts == 0)
Dan Gohman575fad32008-09-03 16:12:24 +0000363 return;
364
Chris Lattner96a77eb2010-08-24 23:10:06 +0000365 assert(!ValueVT.isVector() && "Vector case handled elsewhere");
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000366 EVT PartEVT = PartVT;
367 if (PartEVT == ValueVT) {
Chris Lattner96a77eb2010-08-24 23:10:06 +0000368 assert(NumParts == 1 && "No-op copy with multiple parts!");
Dan Gohman575fad32008-09-03 16:12:24 +0000369 Parts[0] = Val;
370 return;
371 }
372
Chris Lattner96a77eb2010-08-24 23:10:06 +0000373 if (NumParts * PartBits > ValueVT.getSizeInBits()) {
374 // If the parts cover more bits than the value has, promote the value.
375 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
376 assert(NumParts == 1 && "Do not know what to promote to!");
377 Val = DAG.getNode(ISD::FP_EXTEND, DL, PartVT, Val);
378 } else {
Bill Wendling38b31612012-02-23 23:25:25 +0000379 assert((PartVT.isInteger() || PartVT == MVT::x86mmx) &&
380 ValueVT.isInteger() &&
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000381 "Unknown mismatch!");
Chris Lattner96a77eb2010-08-24 23:10:06 +0000382 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
383 Val = DAG.getNode(ExtendKind, DL, ValueVT, Val);
Bill Wendling38b31612012-02-23 23:25:25 +0000384 if (PartVT == MVT::x86mmx)
385 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattner96a77eb2010-08-24 23:10:06 +0000386 }
387 } else if (PartBits == ValueVT.getSizeInBits()) {
388 // Different types of the same size.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000389 assert(NumParts == 1 && PartEVT != ValueVT);
Wesley Peck527da1b2010-11-23 03:31:01 +0000390 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattner96a77eb2010-08-24 23:10:06 +0000391 } else if (NumParts * PartBits < ValueVT.getSizeInBits()) {
392 // If the parts cover less bits than value has, truncate the value.
Bill Wendling38b31612012-02-23 23:25:25 +0000393 assert((PartVT.isInteger() || PartVT == MVT::x86mmx) &&
394 ValueVT.isInteger() &&
Chris Lattner96a77eb2010-08-24 23:10:06 +0000395 "Unknown mismatch!");
396 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
397 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
Bill Wendling38b31612012-02-23 23:25:25 +0000398 if (PartVT == MVT::x86mmx)
399 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattner96a77eb2010-08-24 23:10:06 +0000400 }
401
402 // The value may have changed - recompute ValueVT.
403 ValueVT = Val.getValueType();
404 assert(NumParts * PartBits == ValueVT.getSizeInBits() &&
405 "Failed to tile the value with PartVT!");
406
407 if (NumParts == 1) {
Benjamin Kramerfd719b92014-03-29 16:54:29 +0000408 if (PartEVT != ValueVT)
409 diagnosePossiblyInvalidConstraint(*DAG.getContext(), V,
410 "scalar-to-vector conversion failed");
Bill Wendling5def8912012-09-26 06:16:18 +0000411
Chris Lattner96a77eb2010-08-24 23:10:06 +0000412 Parts[0] = Val;
413 return;
414 }
415
416 // Expand the value into multiple parts.
417 if (NumParts & (NumParts - 1)) {
418 // The number of parts is not a power of 2. Split off and copy the tail.
419 assert(PartVT.isInteger() && ValueVT.isInteger() &&
420 "Do not know what to expand to!");
421 unsigned RoundParts = 1 << Log2_32(NumParts);
422 unsigned RoundBits = RoundParts * PartBits;
423 unsigned OddParts = NumParts - RoundParts;
424 SDValue OddVal = DAG.getNode(ISD::SRL, DL, ValueVT, Val,
425 DAG.getIntPtrConstant(RoundBits));
Bill Wendling5def8912012-09-26 06:16:18 +0000426 getCopyToParts(DAG, DL, OddVal, Parts + RoundParts, OddParts, PartVT, V);
Chris Lattner96a77eb2010-08-24 23:10:06 +0000427
428 if (TLI.isBigEndian())
429 // The odd parts were reversed by getCopyToParts - unreverse them.
430 std::reverse(Parts + RoundParts, Parts + NumParts);
431
432 NumParts = RoundParts;
433 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
434 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
435 }
436
437 // The number of parts is a power of 2. Repeatedly bisect the value using
438 // EXTRACT_ELEMENT.
Wesley Peck527da1b2010-11-23 03:31:01 +0000439 Parts[0] = DAG.getNode(ISD::BITCAST, DL,
Chris Lattner96a77eb2010-08-24 23:10:06 +0000440 EVT::getIntegerVT(*DAG.getContext(),
441 ValueVT.getSizeInBits()),
442 Val);
443
444 for (unsigned StepSize = NumParts; StepSize > 1; StepSize /= 2) {
445 for (unsigned i = 0; i < NumParts; i += StepSize) {
446 unsigned ThisBits = StepSize * PartBits / 2;
447 EVT ThisVT = EVT::getIntegerVT(*DAG.getContext(), ThisBits);
448 SDValue &Part0 = Parts[i];
449 SDValue &Part1 = Parts[i+StepSize/2];
450
451 Part1 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL,
452 ThisVT, Part0, DAG.getIntPtrConstant(1));
453 Part0 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL,
454 ThisVT, Part0, DAG.getIntPtrConstant(0));
455
456 if (ThisBits == PartBits && ThisVT != PartVT) {
Wesley Peck527da1b2010-11-23 03:31:01 +0000457 Part0 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part0);
458 Part1 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part1);
Chris Lattner96a77eb2010-08-24 23:10:06 +0000459 }
460 }
461 }
462
463 if (TLI.isBigEndian())
464 std::reverse(Parts, Parts + OrigNumParts);
465}
466
467
468/// getCopyToPartsVector - Create a series of nodes that contain the specified
469/// value split into legal parts.
Andrew Trickef9de2a2013-05-25 02:42:55 +0000470static void getCopyToPartsVector(SelectionDAG &DAG, SDLoc DL,
Chris Lattner96a77eb2010-08-24 23:10:06 +0000471 SDValue Val, SDValue *Parts, unsigned NumParts,
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000472 MVT PartVT, const Value *V) {
Chris Lattner96a77eb2010-08-24 23:10:06 +0000473 EVT ValueVT = Val.getValueType();
474 assert(ValueVT.isVector() && "Not a vector");
475 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000476
Chris Lattner96a77eb2010-08-24 23:10:06 +0000477 if (NumParts == 1) {
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000478 EVT PartEVT = PartVT;
479 if (PartEVT == ValueVT) {
Chris Lattner75ff0532010-08-25 22:49:25 +0000480 // Nothing to do.
481 } else if (PartVT.getSizeInBits() == ValueVT.getSizeInBits()) {
482 // Bitconvert vector->vector case.
Wesley Peck527da1b2010-11-23 03:31:01 +0000483 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattner75ff0532010-08-25 22:49:25 +0000484 } else if (PartVT.isVector() &&
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000485 PartEVT.getVectorElementType() == ValueVT.getVectorElementType() &&
486 PartEVT.getVectorNumElements() > ValueVT.getVectorNumElements()) {
Chris Lattner75ff0532010-08-25 22:49:25 +0000487 EVT ElementVT = PartVT.getVectorElementType();
488 // Vector widening case, e.g. <2 x float> -> <4 x float>. Shuffle in
489 // undef elements.
490 SmallVector<SDValue, 16> Ops;
491 for (unsigned i = 0, e = ValueVT.getVectorNumElements(); i != e; ++i)
492 Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
Tom Stellardd42c5942013-08-05 22:22:01 +0000493 ElementVT, Val, DAG.getConstant(i,
494 TLI.getVectorIdxTy())));
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000495
Chris Lattner75ff0532010-08-25 22:49:25 +0000496 for (unsigned i = ValueVT.getVectorNumElements(),
497 e = PartVT.getVectorNumElements(); i != e; ++i)
498 Ops.push_back(DAG.getUNDEF(ElementVT));
499
Craig Topper48d114b2014-04-26 18:35:24 +0000500 Val = DAG.getNode(ISD::BUILD_VECTOR, DL, PartVT, Ops);
Chris Lattner75ff0532010-08-25 22:49:25 +0000501
502 // FIXME: Use CONCAT for 2x -> 4x.
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000503
Chris Lattner75ff0532010-08-25 22:49:25 +0000504 //SDValue UndefElts = DAG.getUNDEF(VectorTy);
505 //Val = DAG.getNode(ISD::CONCAT_VECTORS, DL, PartVT, Val, UndefElts);
Nadav Rotem06bd6d32011-06-04 20:58:08 +0000506 } else if (PartVT.isVector() &&
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000507 PartEVT.getVectorElementType().bitsGE(
Nadav Rotem083837e2011-06-12 14:49:38 +0000508 ValueVT.getVectorElementType()) &&
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000509 PartEVT.getVectorNumElements() == ValueVT.getVectorNumElements()) {
Nadav Rotem06bd6d32011-06-04 20:58:08 +0000510
511 // Promoted vector extract
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000512 bool Smaller = PartEVT.bitsLE(ValueVT);
Nadav Rotem36896bf2011-06-19 08:49:38 +0000513 Val = DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
514 DL, PartVT, Val);
Nadav Rotem06bd6d32011-06-04 20:58:08 +0000515 } else{
Chris Lattner75ff0532010-08-25 22:49:25 +0000516 // Vector -> scalar conversion.
Nadav Rotem083837e2011-06-12 14:49:38 +0000517 assert(ValueVT.getVectorNumElements() == 1 &&
Chris Lattner75ff0532010-08-25 22:49:25 +0000518 "Only trivial vector-to-scalar conversions should get here!");
519 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
Tom Stellardd42c5942013-08-05 22:22:01 +0000520 PartVT, Val, DAG.getConstant(0, TLI.getVectorIdxTy()));
Nadav Rotem083837e2011-06-12 14:49:38 +0000521
522 bool Smaller = ValueVT.bitsLE(PartVT);
523 Val = DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
524 DL, PartVT, Val);
Chris Lattner96a77eb2010-08-24 23:10:06 +0000525 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000526
Chris Lattner96a77eb2010-08-24 23:10:06 +0000527 Parts[0] = Val;
528 return;
529 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000530
Dan Gohman575fad32008-09-03 16:12:24 +0000531 // Handle a multi-element vector.
Patrik Hagglund3f1905192012-12-19 11:53:21 +0000532 EVT IntermediateVT;
533 MVT RegisterVT;
Dan Gohman575fad32008-09-03 16:12:24 +0000534 unsigned NumIntermediates;
Owen Anderson117c9e82009-08-12 00:36:31 +0000535 unsigned NumRegs = TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT,
Devang Patel977057f2010-08-26 20:32:32 +0000536 IntermediateVT,
537 NumIntermediates, RegisterVT);
Dan Gohman575fad32008-09-03 16:12:24 +0000538 unsigned NumElements = ValueVT.getVectorNumElements();
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000539
Dan Gohman575fad32008-09-03 16:12:24 +0000540 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
541 NumParts = NumRegs; // Silence a compiler warning.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000542 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000543
Dan Gohman575fad32008-09-03 16:12:24 +0000544 // Split the vector into intermediate operands.
545 SmallVector<SDValue, 8> Ops(NumIntermediates);
Bill Wendling919b7aa2009-12-22 02:10:19 +0000546 for (unsigned i = 0; i != NumIntermediates; ++i) {
Dan Gohman575fad32008-09-03 16:12:24 +0000547 if (IntermediateVT.isVector())
Chris Lattner96a77eb2010-08-24 23:10:06 +0000548 Ops[i] = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL,
Dan Gohman575fad32008-09-03 16:12:24 +0000549 IntermediateVT, Val,
Tom Stellardd42c5942013-08-05 22:22:01 +0000550 DAG.getConstant(i * (NumElements / NumIntermediates),
551 TLI.getVectorIdxTy()));
Dan Gohman575fad32008-09-03 16:12:24 +0000552 else
Chris Lattner96a77eb2010-08-24 23:10:06 +0000553 Ops[i] = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
Tom Stellardd42c5942013-08-05 22:22:01 +0000554 IntermediateVT, Val,
555 DAG.getConstant(i, TLI.getVectorIdxTy()));
Bill Wendling919b7aa2009-12-22 02:10:19 +0000556 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000557
Dan Gohman575fad32008-09-03 16:12:24 +0000558 // Split the intermediate operands into legal parts.
559 if (NumParts == NumIntermediates) {
560 // If the register was not expanded, promote or copy the value,
561 // as appropriate.
562 for (unsigned i = 0; i != NumParts; ++i)
Bill Wendling5def8912012-09-26 06:16:18 +0000563 getCopyToParts(DAG, DL, Ops[i], &Parts[i], 1, PartVT, V);
Dan Gohman575fad32008-09-03 16:12:24 +0000564 } else if (NumParts > 0) {
565 // If the intermediate type was expanded, split each the value into
566 // legal parts.
567 assert(NumParts % NumIntermediates == 0 &&
568 "Must expand into a divisible number of parts!");
569 unsigned Factor = NumParts / NumIntermediates;
570 for (unsigned i = 0; i != NumIntermediates; ++i)
Bill Wendling5def8912012-09-26 06:16:18 +0000571 getCopyToParts(DAG, DL, Ops[i], &Parts[i*Factor], Factor, PartVT, V);
Dan Gohman575fad32008-09-03 16:12:24 +0000572 }
573}
574
Dan Gohman4db93c92010-05-29 17:53:24 +0000575namespace {
576 /// RegsForValue - This struct represents the registers (physical or virtual)
577 /// that a particular set of values is assigned, and the type information
578 /// about the value. The most common situation is to represent one value at a
579 /// time, but struct or array values are handled element-wise as multiple
580 /// values. The splitting of aggregates is performed recursively, so that we
581 /// never have aggregate-typed registers. The values at this point do not
582 /// necessarily have legal types, so each value may require one or more
583 /// registers of some legal type.
584 ///
585 struct RegsForValue {
586 /// ValueVTs - The value types of the values, which may not be legal, and
587 /// may need be promoted or synthesized from one or more registers.
588 ///
589 SmallVector<EVT, 4> ValueVTs;
590
591 /// RegVTs - The value types of the registers. This is the same size as
592 /// ValueVTs and it records, for each value, what the type of the assigned
593 /// register or registers are. (Individual values are never synthesized
594 /// from more than one type of register.)
595 ///
596 /// With virtual registers, the contents of RegVTs is redundant with TLI's
597 /// getRegisterType member function, however when with physical registers
598 /// it is necessary to have a separate record of the types.
599 ///
Patrik Hagglund4e0f8282012-12-19 12:23:01 +0000600 SmallVector<MVT, 4> RegVTs;
Dan Gohman4db93c92010-05-29 17:53:24 +0000601
602 /// Regs - This list holds the registers assigned to the values.
603 /// Each legal or promoted value requires one register, and each
604 /// expanded value requires multiple registers.
605 ///
606 SmallVector<unsigned, 4> Regs;
607
608 RegsForValue() {}
609
610 RegsForValue(const SmallVector<unsigned, 4> &regs,
Patrik Hagglund4e0f8282012-12-19 12:23:01 +0000611 MVT regvt, EVT valuevt)
Dan Gohman4db93c92010-05-29 17:53:24 +0000612 : ValueVTs(1, valuevt), RegVTs(1, regvt), Regs(regs) {}
613
Dan Gohman4db93c92010-05-29 17:53:24 +0000614 RegsForValue(LLVMContext &Context, const TargetLowering &tli,
Chris Lattner229907c2011-07-18 04:54:35 +0000615 unsigned Reg, Type *Ty) {
Dan Gohman4db93c92010-05-29 17:53:24 +0000616 ComputeValueVTs(tli, Ty, ValueVTs);
617
618 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
619 EVT ValueVT = ValueVTs[Value];
620 unsigned NumRegs = tli.getNumRegisters(Context, ValueVT);
Patrik Hagglundbad545c2012-12-19 11:48:16 +0000621 MVT RegisterVT = tli.getRegisterType(Context, ValueVT);
Dan Gohman4db93c92010-05-29 17:53:24 +0000622 for (unsigned i = 0; i != NumRegs; ++i)
623 Regs.push_back(Reg + i);
624 RegVTs.push_back(RegisterVT);
625 Reg += NumRegs;
626 }
627 }
628
Dan Gohman4db93c92010-05-29 17:53:24 +0000629 /// append - Add the specified values to this one.
630 void append(const RegsForValue &RHS) {
631 ValueVTs.append(RHS.ValueVTs.begin(), RHS.ValueVTs.end());
632 RegVTs.append(RHS.RegVTs.begin(), RHS.RegVTs.end());
633 Regs.append(RHS.Regs.begin(), RHS.Regs.end());
634 }
635
636 /// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
637 /// this value and returns the result as a ValueVTs value. This uses
638 /// Chain/Flag as the input and updates them for the output Chain/Flag.
639 /// If the Flag pointer is NULL, no flag is used.
640 SDValue getCopyFromRegs(SelectionDAG &DAG, FunctionLoweringInfo &FuncInfo,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000641 SDLoc dl,
Bill Wendling81406f62012-09-26 04:04:19 +0000642 SDValue &Chain, SDValue *Flag,
Craig Topperc0196b12014-04-14 00:51:57 +0000643 const Value *V = nullptr) const;
Dan Gohman4db93c92010-05-29 17:53:24 +0000644
645 /// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
646 /// specified value into the registers specified by this object. This uses
647 /// Chain/Flag as the input and updates them for the output Chain/Flag.
648 /// If the Flag pointer is NULL, no flag is used.
Andrew Trickef9de2a2013-05-25 02:42:55 +0000649 void getCopyToRegs(SDValue Val, SelectionDAG &DAG, SDLoc dl,
Bill Wendling5def8912012-09-26 06:16:18 +0000650 SDValue &Chain, SDValue *Flag, const Value *V) const;
Dan Gohman4db93c92010-05-29 17:53:24 +0000651
652 /// AddInlineAsmOperands - Add this value to the specified inlineasm node
653 /// operand list. This adds the code marker, matching input operand index
654 /// (if applicable), and includes the number of values added into it.
655 void AddInlineAsmOperands(unsigned Kind,
656 bool HasMatching, unsigned MatchingIdx,
657 SelectionDAG &DAG,
658 std::vector<SDValue> &Ops) const;
659 };
660}
661
662/// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
663/// this value and returns the result as a ValueVT value. This uses
664/// Chain/Flag as the input and updates them for the output Chain/Flag.
665/// If the Flag pointer is NULL, no flag is used.
666SDValue RegsForValue::getCopyFromRegs(SelectionDAG &DAG,
667 FunctionLoweringInfo &FuncInfo,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000668 SDLoc dl,
Bill Wendling81406f62012-09-26 04:04:19 +0000669 SDValue &Chain, SDValue *Flag,
670 const Value *V) const {
Dan Gohman2810bac2010-07-26 18:15:41 +0000671 // A Value with type {} or [0 x %t] needs no registers.
672 if (ValueVTs.empty())
673 return SDValue();
674
Dan Gohman4db93c92010-05-29 17:53:24 +0000675 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
676
677 // Assemble the legal parts into the final values.
678 SmallVector<SDValue, 4> Values(ValueVTs.size());
679 SmallVector<SDValue, 8> Parts;
680 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
681 // Copy the legal parts from the registers.
682 EVT ValueVT = ValueVTs[Value];
683 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVT);
Patrik Hagglund4e0f8282012-12-19 12:23:01 +0000684 MVT RegisterVT = RegVTs[Value];
Dan Gohman4db93c92010-05-29 17:53:24 +0000685
686 Parts.resize(NumRegs);
687 for (unsigned i = 0; i != NumRegs; ++i) {
688 SDValue P;
Craig Topperc0196b12014-04-14 00:51:57 +0000689 if (!Flag) {
Dan Gohman4db93c92010-05-29 17:53:24 +0000690 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT);
691 } else {
692 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT, *Flag);
693 *Flag = P.getValue(2);
694 }
695
696 Chain = P.getValue(1);
Chris Lattnercb404362010-12-13 01:11:17 +0000697 Parts[i] = P;
Dan Gohman4db93c92010-05-29 17:53:24 +0000698
699 // If the source register was virtual and if we know something about it,
700 // add an assert node.
Chris Lattnercb404362010-12-13 01:11:17 +0000701 if (!TargetRegisterInfo::isVirtualRegister(Regs[Part+i]) ||
Cameron Zwarich64706472011-02-24 10:00:08 +0000702 !RegisterVT.isInteger() || RegisterVT.isVector())
Chris Lattnercb404362010-12-13 01:11:17 +0000703 continue;
Cameron Zwarich64706472011-02-24 10:00:08 +0000704
705 const FunctionLoweringInfo::LiveOutInfo *LOI =
706 FuncInfo.GetLiveOutRegInfo(Regs[Part+i]);
707 if (!LOI)
708 continue;
Dan Gohman4db93c92010-05-29 17:53:24 +0000709
Chris Lattnercb404362010-12-13 01:11:17 +0000710 unsigned RegSize = RegisterVT.getSizeInBits();
Cameron Zwarich64706472011-02-24 10:00:08 +0000711 unsigned NumSignBits = LOI->NumSignBits;
712 unsigned NumZeroBits = LOI->KnownZero.countLeadingOnes();
Dan Gohman4db93c92010-05-29 17:53:24 +0000713
Quentin Colombetb51a6862013-06-18 20:14:39 +0000714 if (NumZeroBits == RegSize) {
715 // The current value is a zero.
716 // Explicitly express that as it would be easier for
717 // optimizations to kick in.
718 Parts[i] = DAG.getConstant(0, RegisterVT);
719 continue;
720 }
721
Chris Lattnercb404362010-12-13 01:11:17 +0000722 // FIXME: We capture more information than the dag can represent. For
723 // now, just use the tightest assertzext/assertsext possible.
724 bool isSExt = true;
725 EVT FromVT(MVT::Other);
726 if (NumSignBits == RegSize)
727 isSExt = true, FromVT = MVT::i1; // ASSERT SEXT 1
728 else if (NumZeroBits >= RegSize-1)
729 isSExt = false, FromVT = MVT::i1; // ASSERT ZEXT 1
730 else if (NumSignBits > RegSize-8)
731 isSExt = true, FromVT = MVT::i8; // ASSERT SEXT 8
732 else if (NumZeroBits >= RegSize-8)
733 isSExt = false, FromVT = MVT::i8; // ASSERT ZEXT 8
734 else if (NumSignBits > RegSize-16)
735 isSExt = true, FromVT = MVT::i16; // ASSERT SEXT 16
736 else if (NumZeroBits >= RegSize-16)
737 isSExt = false, FromVT = MVT::i16; // ASSERT ZEXT 16
738 else if (NumSignBits > RegSize-32)
739 isSExt = true, FromVT = MVT::i32; // ASSERT SEXT 32
740 else if (NumZeroBits >= RegSize-32)
741 isSExt = false, FromVT = MVT::i32; // ASSERT ZEXT 32
742 else
743 continue;
Dan Gohman4db93c92010-05-29 17:53:24 +0000744
Chris Lattnercb404362010-12-13 01:11:17 +0000745 // Add an assertion node.
746 assert(FromVT != MVT::Other);
747 Parts[i] = DAG.getNode(isSExt ? ISD::AssertSext : ISD::AssertZext, dl,
748 RegisterVT, P, DAG.getValueType(FromVT));
Dan Gohman4db93c92010-05-29 17:53:24 +0000749 }
750
751 Values[Value] = getCopyFromParts(DAG, dl, Parts.begin(),
Bill Wendling81406f62012-09-26 04:04:19 +0000752 NumRegs, RegisterVT, ValueVT, V);
Dan Gohman4db93c92010-05-29 17:53:24 +0000753 Part += NumRegs;
754 Parts.clear();
755 }
756
Craig Topper48d114b2014-04-26 18:35:24 +0000757 return DAG.getNode(ISD::MERGE_VALUES, dl, DAG.getVTList(ValueVTs), Values);
Dan Gohman4db93c92010-05-29 17:53:24 +0000758}
759
760/// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
761/// specified value into the registers specified by this object. This uses
762/// Chain/Flag as the input and updates them for the output Chain/Flag.
763/// If the Flag pointer is NULL, no flag is used.
Andrew Trickef9de2a2013-05-25 02:42:55 +0000764void RegsForValue::getCopyToRegs(SDValue Val, SelectionDAG &DAG, SDLoc dl,
Bill Wendling5def8912012-09-26 06:16:18 +0000765 SDValue &Chain, SDValue *Flag,
766 const Value *V) const {
Dan Gohman4db93c92010-05-29 17:53:24 +0000767 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
768
769 // Get the list of the values's legal parts.
770 unsigned NumRegs = Regs.size();
771 SmallVector<SDValue, 8> Parts(NumRegs);
772 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
773 EVT ValueVT = ValueVTs[Value];
774 unsigned NumParts = TLI.getNumRegisters(*DAG.getContext(), ValueVT);
Patrik Hagglund4e0f8282012-12-19 12:23:01 +0000775 MVT RegisterVT = RegVTs[Value];
Jiangning Liudeb4b5f2014-08-21 01:59:30 +0000776 ISD::NodeType ExtendKind =
777 TLI.isZExtFree(Val, RegisterVT)? ISD::ZERO_EXTEND: ISD::ANY_EXTEND;
Dan Gohman4db93c92010-05-29 17:53:24 +0000778
Chris Lattner05bcb482010-08-24 23:20:40 +0000779 getCopyToParts(DAG, dl, Val.getValue(Val.getResNo() + Value),
Evan Cheng9ec512d2012-12-06 19:13:27 +0000780 &Parts[Part], NumParts, RegisterVT, V, ExtendKind);
Dan Gohman4db93c92010-05-29 17:53:24 +0000781 Part += NumParts;
782 }
783
784 // Copy the parts into the registers.
785 SmallVector<SDValue, 8> Chains(NumRegs);
786 for (unsigned i = 0; i != NumRegs; ++i) {
787 SDValue Part;
Craig Topperc0196b12014-04-14 00:51:57 +0000788 if (!Flag) {
Dan Gohman4db93c92010-05-29 17:53:24 +0000789 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i]);
790 } else {
791 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i], *Flag);
792 *Flag = Part.getValue(1);
793 }
794
795 Chains[i] = Part.getValue(0);
796 }
797
798 if (NumRegs == 1 || Flag)
799 // If NumRegs > 1 && Flag is used then the use of the last CopyToReg is
800 // flagged to it. That is the CopyToReg nodes and the user are considered
801 // a single scheduling unit. If we create a TokenFactor and return it as
802 // chain, then the TokenFactor is both a predecessor (operand) of the
803 // user as well as a successor (the TF operands are flagged to the user).
804 // c1, f1 = CopyToReg
805 // c2, f2 = CopyToReg
806 // c3 = TokenFactor c1, c2
807 // ...
808 // = op c3, ..., f2
809 Chain = Chains[NumRegs-1];
810 else
Craig Topper48d114b2014-04-26 18:35:24 +0000811 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Chains);
Dan Gohman4db93c92010-05-29 17:53:24 +0000812}
813
814/// AddInlineAsmOperands - Add this value to the specified inlineasm node
815/// operand list. This adds the code marker and includes the number of
816/// values added into it.
817void RegsForValue::AddInlineAsmOperands(unsigned Code, bool HasMatching,
818 unsigned MatchingIdx,
819 SelectionDAG &DAG,
820 std::vector<SDValue> &Ops) const {
821 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
822
823 unsigned Flag = InlineAsm::getFlagWord(Code, Regs.size());
824 if (HasMatching)
825 Flag = InlineAsm::getFlagWordForMatchingOp(Flag, MatchingIdx);
Jakob Stoklund Olesen24abd9d2011-10-12 23:37:29 +0000826 else if (!Regs.empty() &&
827 TargetRegisterInfo::isVirtualRegister(Regs.front())) {
828 // Put the register class of the virtual registers in the flag word. That
829 // way, later passes can recompute register class constraints for inline
830 // assembly as well as normal instructions.
831 // Don't do this for tied operands that can use the regclass information
832 // from the def.
833 const MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
834 const TargetRegisterClass *RC = MRI.getRegClass(Regs.front());
835 Flag = InlineAsm::getFlagWordForRegClass(Flag, RC->getID());
836 }
837
Dan Gohman4db93c92010-05-29 17:53:24 +0000838 SDValue Res = DAG.getTargetConstant(Flag, MVT::i32);
839 Ops.push_back(Res);
840
Reid Kleckneree088972013-12-10 18:27:32 +0000841 unsigned SP = TLI.getStackPointerRegisterToSaveRestore();
Dan Gohman4db93c92010-05-29 17:53:24 +0000842 for (unsigned Value = 0, Reg = 0, e = ValueVTs.size(); Value != e; ++Value) {
843 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVTs[Value]);
Patrik Hagglund4e0f8282012-12-19 12:23:01 +0000844 MVT RegisterVT = RegVTs[Value];
Dan Gohman4db93c92010-05-29 17:53:24 +0000845 for (unsigned i = 0; i != NumRegs; ++i) {
846 assert(Reg < Regs.size() && "Mismatch in # registers expected");
Reid Kleckneree088972013-12-10 18:27:32 +0000847 unsigned TheReg = Regs[Reg++];
848 Ops.push_back(DAG.getRegister(TheReg, RegisterVT));
849
Reid Kleckneree088972013-12-10 18:27:32 +0000850 if (TheReg == SP && Code == InlineAsm::Kind_Clobber) {
Hans Wennborgacb842d2014-03-05 02:43:26 +0000851 // If we clobbered the stack pointer, MFI should know about it.
852 assert(DAG.getMachineFunction().getFrameInfo()->
853 hasInlineAsmWithSPAdjust());
Reid Kleckneree088972013-12-10 18:27:32 +0000854 }
Dan Gohman4db93c92010-05-29 17:53:24 +0000855 }
856 }
857}
Dan Gohman575fad32008-09-03 16:12:24 +0000858
Owen Andersonbb15fec2011-12-08 22:15:21 +0000859void SelectionDAGBuilder::init(GCFunctionInfo *gfi, AliasAnalysis &aa,
860 const TargetLibraryInfo *li) {
Dan Gohman575fad32008-09-03 16:12:24 +0000861 AA = &aa;
862 GFI = gfi;
Owen Andersonbb15fec2011-12-08 22:15:21 +0000863 LibInfo = li;
Eric Christopherfc6de422014-08-05 02:39:49 +0000864 DL = DAG.getSubtarget().getDataLayout();
Richard Smith3fb20472012-08-22 00:42:39 +0000865 Context = DAG.getContext();
Bill Wendling2730a002011-10-15 01:00:26 +0000866 LPadToCallSiteMap.clear();
Dan Gohman575fad32008-09-03 16:12:24 +0000867}
868
Dan Gohmanf5cca352010-04-14 18:24:06 +0000869/// clear - Clear out the current SelectionDAG and the associated
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000870/// state and prepare this SelectionDAGBuilder object to be used
Dan Gohman575fad32008-09-03 16:12:24 +0000871/// for a new block. This doesn't clear out information about
872/// additional blocks that are needed to complete switch lowering
873/// or PHI node updating; that information is cleared out as it is
874/// consumed.
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000875void SelectionDAGBuilder::clear() {
Dan Gohman575fad32008-09-03 16:12:24 +0000876 NodeMap.clear();
Devang Patelb0c76392010-06-01 19:59:01 +0000877 UnusedArgNodeMap.clear();
Dan Gohman575fad32008-09-03 16:12:24 +0000878 PendingLoads.clear();
879 PendingExports.clear();
Craig Topperc0196b12014-04-14 00:51:57 +0000880 CurInst = nullptr;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000881 HasTailCall = false;
Nico Rieckb5262d62014-01-12 14:09:17 +0000882 SDNodeOrder = LowestSDNodeOrder;
Dan Gohman575fad32008-09-03 16:12:24 +0000883}
884
Devang Patel799288382011-05-23 17:44:13 +0000885/// clearDanglingDebugInfo - Clear the dangling debug information
Benjamin Kramerbde91762012-06-02 10:20:22 +0000886/// map. This function is separated from the clear so that debug
Devang Patel799288382011-05-23 17:44:13 +0000887/// information that is dangling in a basic block can be properly
888/// resolved in a different basic block. This allows the
889/// SelectionDAG to resolve dangling debug information attached
890/// to PHI nodes.
891void SelectionDAGBuilder::clearDanglingDebugInfo() {
892 DanglingDebugInfoMap.clear();
893}
894
Dan Gohman575fad32008-09-03 16:12:24 +0000895/// getRoot - Return the current virtual root of the Selection DAG,
896/// flushing any PendingLoad items. This must be done before emitting
897/// a store or any other node that may need to be ordered after any
898/// prior load instructions.
899///
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000900SDValue SelectionDAGBuilder::getRoot() {
Dan Gohman575fad32008-09-03 16:12:24 +0000901 if (PendingLoads.empty())
902 return DAG.getRoot();
903
904 if (PendingLoads.size() == 1) {
905 SDValue Root = PendingLoads[0];
906 DAG.setRoot(Root);
907 PendingLoads.clear();
908 return Root;
909 }
910
911 // Otherwise, we have to make a token factor node.
Andrew Trickef9de2a2013-05-25 02:42:55 +0000912 SDValue Root = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), MVT::Other,
Craig Topper48d114b2014-04-26 18:35:24 +0000913 PendingLoads);
Dan Gohman575fad32008-09-03 16:12:24 +0000914 PendingLoads.clear();
915 DAG.setRoot(Root);
916 return Root;
917}
918
919/// getControlRoot - Similar to getRoot, but instead of flushing all the
920/// PendingLoad items, flush all the PendingExports items. It is necessary
921/// to do this before emitting a terminator instruction.
922///
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000923SDValue SelectionDAGBuilder::getControlRoot() {
Dan Gohman575fad32008-09-03 16:12:24 +0000924 SDValue Root = DAG.getRoot();
925
926 if (PendingExports.empty())
927 return Root;
928
929 // Turn all of the CopyToReg chains into one factored node.
930 if (Root.getOpcode() != ISD::EntryToken) {
931 unsigned i = 0, e = PendingExports.size();
932 for (; i != e; ++i) {
933 assert(PendingExports[i].getNode()->getNumOperands() > 1);
934 if (PendingExports[i].getNode()->getOperand(0) == Root)
935 break; // Don't add the root if we already indirectly depend on it.
936 }
937
938 if (i == e)
939 PendingExports.push_back(Root);
940 }
941
Andrew Trickef9de2a2013-05-25 02:42:55 +0000942 Root = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), MVT::Other,
Craig Topper48d114b2014-04-26 18:35:24 +0000943 PendingExports);
Dan Gohman575fad32008-09-03 16:12:24 +0000944 PendingExports.clear();
945 DAG.setRoot(Root);
946 return Root;
947}
948
Dan Gohmanbcaf6812010-04-15 01:51:59 +0000949void SelectionDAGBuilder::visit(const Instruction &I) {
Dan Gohman5b43aa02010-04-22 20:55:53 +0000950 // Set up outgoing PHI node register values before emitting the terminator.
951 if (isa<TerminatorInst>(&I))
952 HandlePHINodesInSuccessorBlocks(I.getParent());
953
Andrew Tricke2431c62013-05-25 03:08:10 +0000954 ++SDNodeOrder;
955
Andrew Trick175143b2013-05-25 02:20:36 +0000956 CurInst = &I;
Dan Gohmane450d742010-04-20 00:48:35 +0000957
Dan Gohman575fad32008-09-03 16:12:24 +0000958 visit(I.getOpcode(), I);
Dan Gohmane450d742010-04-20 00:48:35 +0000959
Dan Gohman950fe782010-04-20 15:03:56 +0000960 if (!isa<TerminatorInst>(&I) && !HasTailCall)
961 CopyToExportRegsIfNeeded(&I);
962
Craig Topperc0196b12014-04-14 00:51:57 +0000963 CurInst = nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +0000964}
965
Dan Gohmanf41ad472010-04-20 15:00:41 +0000966void SelectionDAGBuilder::visitPHI(const PHINode &) {
967 llvm_unreachable("SelectionDAGBuilder shouldn't visit PHI nodes!");
968}
969
Dan Gohmanbcaf6812010-04-15 01:51:59 +0000970void SelectionDAGBuilder::visit(unsigned Opcode, const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +0000971 // Note: this doesn't use InstVisitor, because it has to work with
972 // ConstantExpr's in addition to instructions.
973 switch (Opcode) {
Torok Edwinfbcc6632009-07-14 16:55:14 +0000974 default: llvm_unreachable("Unknown instruction type encountered!");
Dan Gohman575fad32008-09-03 16:12:24 +0000975 // Build the switch statement using the Instruction.def file.
976#define HANDLE_INST(NUM, OPCODE, CLASS) \
Galina Kistanovaaaf97352012-07-19 04:50:12 +0000977 case Instruction::OPCODE: visit##OPCODE((const CLASS&)I); break;
Chandler Carruth9fb823b2013-01-02 11:36:10 +0000978#include "llvm/IR/Instruction.def"
Dan Gohman575fad32008-09-03 16:12:24 +0000979 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +0000980}
Dan Gohman575fad32008-09-03 16:12:24 +0000981
Dale Johannesenbfd4fd72010-07-16 00:02:08 +0000982// resolveDanglingDebugInfo - if we saw an earlier dbg_value referring to V,
983// generate the debug data structures now that we've seen its definition.
984void SelectionDAGBuilder::resolveDanglingDebugInfo(const Value *V,
985 SDValue Val) {
986 DanglingDebugInfo &DDI = DanglingDebugInfoMap[V];
Devang Patelb12ff592010-08-26 23:35:15 +0000987 if (DDI.getDI()) {
988 const DbgValueInst *DI = DDI.getDI();
Dale Johannesenbfd4fd72010-07-16 00:02:08 +0000989 DebugLoc dl = DDI.getdl();
990 unsigned DbgSDNodeOrder = DDI.getSDNodeOrder();
Devang Patelb12ff592010-08-26 23:35:15 +0000991 MDNode *Variable = DI->getVariable();
992 uint64_t Offset = DI->getOffset();
Adrian Prantl32da8892014-04-25 20:49:25 +0000993 // A dbg.value for an alloca is always indirect.
994 bool IsIndirect = isa<AllocaInst>(V) || Offset != 0;
Dale Johannesenbfd4fd72010-07-16 00:02:08 +0000995 SDDbgValue *SDV;
996 if (Val.getNode()) {
Adrian Prantl32da8892014-04-25 20:49:25 +0000997 if (!EmitFuncArgumentDbgValue(V, Variable, Offset, IsIndirect, Val)) {
Dale Johannesenbfd4fd72010-07-16 00:02:08 +0000998 SDV = DAG.getDbgValue(Variable, Val.getNode(),
Adrian Prantl32da8892014-04-25 20:49:25 +0000999 Val.getResNo(), IsIndirect,
1000 Offset, dl, DbgSDNodeOrder);
Dale Johannesenbfd4fd72010-07-16 00:02:08 +00001001 DAG.AddDbgValue(SDV, Val.getNode(), false);
1002 }
Owen Andersonb2c80da2011-02-25 21:41:48 +00001003 } else
Adrian Prantl0d1e5592013-05-22 18:02:19 +00001004 DEBUG(dbgs() << "Dropping debug info for " << *DI << "\n");
Dale Johannesenbfd4fd72010-07-16 00:02:08 +00001005 DanglingDebugInfoMap[V] = DanglingDebugInfo();
1006 }
1007}
1008
Nick Lewyckyf40df1d2011-09-30 22:19:53 +00001009/// getValue - Return an SDValue for the given Value.
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001010SDValue SelectionDAGBuilder::getValue(const Value *V) {
Dan Gohmand4322232010-07-01 01:59:43 +00001011 // If we already have an SDValue for this value, use it. It's important
1012 // to do this first, so that we don't create a CopyFromReg if we already
1013 // have a regular SDValue.
Dan Gohman575fad32008-09-03 16:12:24 +00001014 SDValue &N = NodeMap[V];
1015 if (N.getNode()) return N;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001016
Dan Gohmand4322232010-07-01 01:59:43 +00001017 // If there's a virtual register allocated and initialized for this
1018 // value, use it.
1019 DenseMap<const Value *, unsigned>::iterator It = FuncInfo.ValueMap.find(V);
1020 if (It != FuncInfo.ValueMap.end()) {
1021 unsigned InReg = It->second;
Eric Christopherd9134482014-08-04 21:25:23 +00001022 RegsForValue RFV(*DAG.getContext(),
1023 *TM.getSubtargetImpl()->getTargetLowering(), InReg,
1024 V->getType());
Dan Gohmand4322232010-07-01 01:59:43 +00001025 SDValue Chain = DAG.getEntryNode();
Craig Topperc0196b12014-04-14 00:51:57 +00001026 N = RFV.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(), Chain, nullptr, V);
Devang Patel70f8e592011-01-25 18:09:58 +00001027 resolveDanglingDebugInfo(V, N);
1028 return N;
Dan Gohmand4322232010-07-01 01:59:43 +00001029 }
1030
1031 // Otherwise create a new SDValue and remember it.
1032 SDValue Val = getValueImpl(V);
1033 NodeMap[V] = Val;
Dale Johannesenbfd4fd72010-07-16 00:02:08 +00001034 resolveDanglingDebugInfo(V, Val);
Dan Gohmand4322232010-07-01 01:59:43 +00001035 return Val;
1036}
1037
1038/// getNonRegisterValue - Return an SDValue for the given Value, but
1039/// don't look in FuncInfo.ValueMap for a virtual register.
1040SDValue SelectionDAGBuilder::getNonRegisterValue(const Value *V) {
1041 // If we already have an SDValue for this value, use it.
1042 SDValue &N = NodeMap[V];
1043 if (N.getNode()) return N;
1044
1045 // Otherwise create a new SDValue and remember it.
1046 SDValue Val = getValueImpl(V);
1047 NodeMap[V] = Val;
Dale Johannesenbfd4fd72010-07-16 00:02:08 +00001048 resolveDanglingDebugInfo(V, Val);
Dan Gohmand4322232010-07-01 01:59:43 +00001049 return Val;
1050}
1051
Dale Johannesenbfd4fd72010-07-16 00:02:08 +00001052/// getValueImpl - Helper function for getValue and getNonRegisterValue.
Dan Gohmand4322232010-07-01 01:59:43 +00001053/// Create an SDValue for the given value.
1054SDValue SelectionDAGBuilder::getValueImpl(const Value *V) {
Eric Christopherd9134482014-08-04 21:25:23 +00001055 const TargetLowering *TLI = TM.getSubtargetImpl()->getTargetLowering();
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001056
Dan Gohman8422e572010-04-17 15:32:28 +00001057 if (const Constant *C = dyn_cast<Constant>(V)) {
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001058 EVT VT = TLI->getValueType(V->getType(), true);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001059
Dan Gohman8422e572010-04-17 15:32:28 +00001060 if (const ConstantInt *CI = dyn_cast<ConstantInt>(C))
Dan Gohmand4322232010-07-01 01:59:43 +00001061 return DAG.getConstant(*CI, VT);
Dan Gohman575fad32008-09-03 16:12:24 +00001062
Dan Gohman8422e572010-04-17 15:32:28 +00001063 if (const GlobalValue *GV = dyn_cast<GlobalValue>(C))
Andrew Trickef9de2a2013-05-25 02:42:55 +00001064 return DAG.getGlobalAddress(GV, getCurSDLoc(), VT);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001065
Matt Arsenault19231e62013-11-16 20:24:41 +00001066 if (isa<ConstantPointerNull>(C)) {
1067 unsigned AS = V->getType()->getPointerAddressSpace();
1068 return DAG.getConstant(0, TLI->getPointerTy(AS));
1069 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001070
Dan Gohman8422e572010-04-17 15:32:28 +00001071 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(C))
Dan Gohmand4322232010-07-01 01:59:43 +00001072 return DAG.getConstantFP(*CFP, VT);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001073
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001074 if (isa<UndefValue>(C) && !V->getType()->isAggregateType())
Dan Gohmand4322232010-07-01 01:59:43 +00001075 return DAG.getUNDEF(VT);
Dan Gohman575fad32008-09-03 16:12:24 +00001076
Dan Gohman8422e572010-04-17 15:32:28 +00001077 if (const ConstantExpr *CE = dyn_cast<ConstantExpr>(C)) {
Dan Gohman575fad32008-09-03 16:12:24 +00001078 visit(CE->getOpcode(), *CE);
1079 SDValue N1 = NodeMap[V];
Dan Gohman5664b9f2010-04-16 16:55:18 +00001080 assert(N1.getNode() && "visit didn't populate the NodeMap!");
Dan Gohman575fad32008-09-03 16:12:24 +00001081 return N1;
1082 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001083
Dan Gohman575fad32008-09-03 16:12:24 +00001084 if (isa<ConstantStruct>(C) || isa<ConstantArray>(C)) {
1085 SmallVector<SDValue, 4> Constants;
1086 for (User::const_op_iterator OI = C->op_begin(), OE = C->op_end();
1087 OI != OE; ++OI) {
1088 SDNode *Val = getValue(*OI).getNode();
Dan Gohmanf4a0f0f2009-09-08 01:44:02 +00001089 // If the operand is an empty aggregate, there are no values.
1090 if (!Val) continue;
1091 // Add each leaf value from the operand to the Constants list
1092 // to form a flattened list of all the values.
Dan Gohman575fad32008-09-03 16:12:24 +00001093 for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i)
1094 Constants.push_back(SDValue(Val, i));
1095 }
Bill Wendlingc6b47342009-12-21 23:47:40 +00001096
Craig Topper64941d92014-04-27 19:20:57 +00001097 return DAG.getMergeValues(Constants, getCurSDLoc());
Dan Gohman575fad32008-09-03 16:12:24 +00001098 }
Stephen Lincfe7f352013-07-08 00:37:03 +00001099
Chris Lattner00245f42012-01-24 13:41:11 +00001100 if (const ConstantDataSequential *CDS =
1101 dyn_cast<ConstantDataSequential>(C)) {
1102 SmallVector<SDValue, 4> Ops;
Chris Lattner9be59592012-01-25 01:27:20 +00001103 for (unsigned i = 0, e = CDS->getNumElements(); i != e; ++i) {
Chris Lattner00245f42012-01-24 13:41:11 +00001104 SDNode *Val = getValue(CDS->getElementAsConstant(i)).getNode();
1105 // Add each leaf value from the operand to the Constants list
1106 // to form a flattened list of all the values.
1107 for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i)
1108 Ops.push_back(SDValue(Val, i));
1109 }
1110
1111 if (isa<ArrayType>(CDS->getType()))
Craig Topper64941d92014-04-27 19:20:57 +00001112 return DAG.getMergeValues(Ops, getCurSDLoc());
Andrew Trickef9de2a2013-05-25 02:42:55 +00001113 return NodeMap[V] = DAG.getNode(ISD::BUILD_VECTOR, getCurSDLoc(),
Craig Topper48d114b2014-04-26 18:35:24 +00001114 VT, Ops);
Chris Lattner00245f42012-01-24 13:41:11 +00001115 }
Dan Gohman575fad32008-09-03 16:12:24 +00001116
Duncan Sands19d0b472010-02-16 11:11:14 +00001117 if (C->getType()->isStructTy() || C->getType()->isArrayTy()) {
Dan Gohman575fad32008-09-03 16:12:24 +00001118 assert((isa<ConstantAggregateZero>(C) || isa<UndefValue>(C)) &&
1119 "Unknown struct or array constant!");
1120
Owen Anderson53aa7a92009-08-10 22:56:29 +00001121 SmallVector<EVT, 4> ValueVTs;
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001122 ComputeValueVTs(*TLI, C->getType(), ValueVTs);
Dan Gohman575fad32008-09-03 16:12:24 +00001123 unsigned NumElts = ValueVTs.size();
1124 if (NumElts == 0)
1125 return SDValue(); // empty struct
1126 SmallVector<SDValue, 4> Constants(NumElts);
1127 for (unsigned i = 0; i != NumElts; ++i) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00001128 EVT EltVT = ValueVTs[i];
Dan Gohman575fad32008-09-03 16:12:24 +00001129 if (isa<UndefValue>(C))
Dale Johannesen84935752009-02-06 23:05:02 +00001130 Constants[i] = DAG.getUNDEF(EltVT);
Dan Gohman575fad32008-09-03 16:12:24 +00001131 else if (EltVT.isFloatingPoint())
1132 Constants[i] = DAG.getConstantFP(0, EltVT);
1133 else
1134 Constants[i] = DAG.getConstant(0, EltVT);
1135 }
Bill Wendlingc6b47342009-12-21 23:47:40 +00001136
Craig Topper64941d92014-04-27 19:20:57 +00001137 return DAG.getMergeValues(Constants, getCurSDLoc());
Dan Gohman575fad32008-09-03 16:12:24 +00001138 }
1139
Dan Gohman8422e572010-04-17 15:32:28 +00001140 if (const BlockAddress *BA = dyn_cast<BlockAddress>(C))
Dan Gohman7a6611792009-11-20 23:18:13 +00001141 return DAG.getBlockAddress(BA, VT);
Dan Gohman6c938802009-10-30 01:27:03 +00001142
Chris Lattner229907c2011-07-18 04:54:35 +00001143 VectorType *VecTy = cast<VectorType>(V->getType());
Dan Gohman575fad32008-09-03 16:12:24 +00001144 unsigned NumElements = VecTy->getNumElements();
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001145
Dan Gohman575fad32008-09-03 16:12:24 +00001146 // Now that we know the number and type of the elements, get that number of
1147 // elements into the Ops array based on what kind of constant it is.
1148 SmallVector<SDValue, 16> Ops;
Chris Lattner00245f42012-01-24 13:41:11 +00001149 if (const ConstantVector *CV = dyn_cast<ConstantVector>(C)) {
Dan Gohman575fad32008-09-03 16:12:24 +00001150 for (unsigned i = 0; i != NumElements; ++i)
Chris Lattner00245f42012-01-24 13:41:11 +00001151 Ops.push_back(getValue(CV->getOperand(i)));
Dan Gohman575fad32008-09-03 16:12:24 +00001152 } else {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001153 assert(isa<ConstantAggregateZero>(C) && "Unknown vector constant!");
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001154 EVT EltVT = TLI->getValueType(VecTy->getElementType());
Dan Gohman575fad32008-09-03 16:12:24 +00001155
1156 SDValue Op;
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001157 if (EltVT.isFloatingPoint())
Dan Gohman575fad32008-09-03 16:12:24 +00001158 Op = DAG.getConstantFP(0, EltVT);
1159 else
1160 Op = DAG.getConstant(0, EltVT);
1161 Ops.assign(NumElements, Op);
1162 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001163
Dan Gohman575fad32008-09-03 16:12:24 +00001164 // Create a BUILD_VECTOR node.
Craig Topper48d114b2014-04-26 18:35:24 +00001165 return NodeMap[V] = DAG.getNode(ISD::BUILD_VECTOR, getCurSDLoc(), VT, Ops);
Dan Gohman575fad32008-09-03 16:12:24 +00001166 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001167
Dan Gohman575fad32008-09-03 16:12:24 +00001168 // If this is a static alloca, generate it as the frameindex instead of
1169 // computation.
1170 if (const AllocaInst *AI = dyn_cast<AllocaInst>(V)) {
1171 DenseMap<const AllocaInst*, int>::iterator SI =
1172 FuncInfo.StaticAllocaMap.find(AI);
1173 if (SI != FuncInfo.StaticAllocaMap.end())
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001174 return DAG.getFrameIndex(SI->second, TLI->getPointerTy());
Dan Gohman575fad32008-09-03 16:12:24 +00001175 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001176
Dan Gohmand4322232010-07-01 01:59:43 +00001177 // If this is an instruction which fast-isel has deferred, select it now.
1178 if (const Instruction *Inst = dyn_cast<Instruction>(V)) {
Dan Gohmand7b5ce32010-07-10 09:00:22 +00001179 unsigned InReg = FuncInfo.InitializeRegForValue(Inst);
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001180 RegsForValue RFV(*DAG.getContext(), *TLI, InReg, Inst->getType());
Dan Gohmand7b5ce32010-07-10 09:00:22 +00001181 SDValue Chain = DAG.getEntryNode();
Craig Topperc0196b12014-04-14 00:51:57 +00001182 return RFV.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(), Chain, nullptr, V);
Dan Gohmand4322232010-07-01 01:59:43 +00001183 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001184
Dan Gohmand4322232010-07-01 01:59:43 +00001185 llvm_unreachable("Can't get register for value!");
Dan Gohman575fad32008-09-03 16:12:24 +00001186}
1187
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001188void SelectionDAGBuilder::visitRet(const ReturnInst &I) {
Eric Christopherd9134482014-08-04 21:25:23 +00001189 const TargetLowering *TLI = TM.getSubtargetImpl()->getTargetLowering();
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001190 SDValue Chain = getControlRoot();
1191 SmallVector<ISD::OutputArg, 8> Outs;
Dan Gohmanfe7532a2010-07-07 15:54:55 +00001192 SmallVector<SDValue, 8> OutVals;
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00001193
Dan Gohmand16aa542010-05-29 17:03:36 +00001194 if (!FuncInfo.CanLowerReturn) {
1195 unsigned DemoteReg = FuncInfo.DemoteRegister;
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001196 const Function *F = I.getParent()->getParent();
1197
1198 // Emit a store of the return value through the virtual register.
1199 // Leave Outs empty so that LowerReturn won't try to load return
1200 // registers the usual way.
1201 SmallVector<EVT, 1> PtrValueVTs;
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001202 ComputeValueVTs(*TLI, PointerType::getUnqual(F->getReturnType()),
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001203 PtrValueVTs);
1204
1205 SDValue RetPtr = DAG.getRegister(DemoteReg, PtrValueVTs[0]);
1206 SDValue RetOp = getValue(I.getOperand(0));
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00001207
Owen Anderson53aa7a92009-08-10 22:56:29 +00001208 SmallVector<EVT, 4> ValueVTs;
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001209 SmallVector<uint64_t, 4> Offsets;
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001210 ComputeValueVTs(*TLI, I.getOperand(0)->getType(), ValueVTs, &Offsets);
Dan Gohman8b44b882008-10-21 20:00:42 +00001211 unsigned NumValues = ValueVTs.size();
Dan Gohman8b44b882008-10-21 20:00:42 +00001212
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001213 SmallVector<SDValue, 4> Chains(NumValues);
Bill Wendlingc6b47342009-12-21 23:47:40 +00001214 for (unsigned i = 0; i != NumValues; ++i) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00001215 SDValue Add = DAG.getNode(ISD::ADD, getCurSDLoc(),
Chris Lattner96a77eb2010-08-24 23:10:06 +00001216 RetPtr.getValueType(), RetPtr,
1217 DAG.getIntPtrConstant(Offsets[i]));
Bill Wendlingc6b47342009-12-21 23:47:40 +00001218 Chains[i] =
Andrew Trickef9de2a2013-05-25 02:42:55 +00001219 DAG.getStore(Chain, getCurSDLoc(),
Bill Wendlingc6b47342009-12-21 23:47:40 +00001220 SDValue(RetOp.getNode(), RetOp.getResNo() + i),
Chris Lattnera4f19972010-09-21 18:58:22 +00001221 // FIXME: better loc info would be nice.
1222 Add, MachinePointerInfo(), false, false, 0);
Bill Wendlingc6b47342009-12-21 23:47:40 +00001223 }
1224
Andrew Trickef9de2a2013-05-25 02:42:55 +00001225 Chain = DAG.getNode(ISD::TokenFactor, getCurSDLoc(),
Craig Topper48d114b2014-04-26 18:35:24 +00001226 MVT::Other, Chains);
Chris Lattnerb1af8652010-02-28 18:53:13 +00001227 } else if (I.getNumOperands() != 0) {
1228 SmallVector<EVT, 4> ValueVTs;
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001229 ComputeValueVTs(*TLI, I.getOperand(0)->getType(), ValueVTs);
Chris Lattnerb1af8652010-02-28 18:53:13 +00001230 unsigned NumValues = ValueVTs.size();
1231 if (NumValues) {
1232 SDValue RetOp = getValue(I.getOperand(0));
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001233 for (unsigned j = 0, f = NumValues; j != f; ++j) {
1234 EVT VT = ValueVTs[j];
Dan Gohman575fad32008-09-03 16:12:24 +00001235
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001236 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001237
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001238 const Function *F = I.getParent()->getParent();
Bill Wendling74dba872012-12-30 13:01:51 +00001239 if (F->getAttributes().hasAttribute(AttributeSet::ReturnIndex,
1240 Attribute::SExt))
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001241 ExtendKind = ISD::SIGN_EXTEND;
Bill Wendling74dba872012-12-30 13:01:51 +00001242 else if (F->getAttributes().hasAttribute(AttributeSet::ReturnIndex,
1243 Attribute::ZExt))
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001244 ExtendKind = ISD::ZERO_EXTEND;
Dan Gohman575fad32008-09-03 16:12:24 +00001245
Cameron Zwarich2ef0c692011-03-17 14:53:37 +00001246 if (ExtendKind != ISD::ANY_EXTEND && VT.isInteger())
Patrik Hagglundb0e86ec2014-08-08 08:21:19 +00001247 VT = TLI->getTypeForExtArgOrReturn(*DAG.getContext(), VT, ExtendKind);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001248
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001249 unsigned NumParts = TLI->getNumRegisters(*DAG.getContext(), VT);
1250 MVT PartVT = TLI->getRegisterType(*DAG.getContext(), VT);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001251 SmallVector<SDValue, 4> Parts(NumParts);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001252 getCopyToParts(DAG, getCurSDLoc(),
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001253 SDValue(RetOp.getNode(), RetOp.getResNo() + j),
Bill Wendling5def8912012-09-26 06:16:18 +00001254 &Parts[0], NumParts, PartVT, &I, ExtendKind);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001255
1256 // 'inreg' on function refers to return value
1257 ISD::ArgFlagsTy Flags = ISD::ArgFlagsTy();
Bill Wendling74dba872012-12-30 13:01:51 +00001258 if (F->getAttributes().hasAttribute(AttributeSet::ReturnIndex,
1259 Attribute::InReg))
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001260 Flags.setInReg();
1261
1262 // Propagate extension type if any
Cameron Zwarichd1ad9bc2011-03-16 22:20:07 +00001263 if (ExtendKind == ISD::SIGN_EXTEND)
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001264 Flags.setSExt();
Cameron Zwarichd1ad9bc2011-03-16 22:20:07 +00001265 else if (ExtendKind == ISD::ZERO_EXTEND)
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001266 Flags.setZExt();
1267
Dan Gohmanfe7532a2010-07-07 15:54:55 +00001268 for (unsigned i = 0; i < NumParts; ++i) {
1269 Outs.push_back(ISD::OutputArg(Flags, Parts[i].getValueType(),
Tom Stellard8d7d4de2013-10-23 00:44:24 +00001270 VT, /*isfixed=*/true, 0, 0));
Dan Gohmanfe7532a2010-07-07 15:54:55 +00001271 OutVals.push_back(Parts[i]);
1272 }
Evan Cheng2e9f42b2009-03-25 20:20:11 +00001273 }
Dan Gohman575fad32008-09-03 16:12:24 +00001274 }
1275 }
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001276
1277 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
Sandeep Patel68c5f472009-09-02 08:44:58 +00001278 CallingConv::ID CallConv =
1279 DAG.getMachineFunction().getFunction()->getCallingConv();
Eric Christopherd9134482014-08-04 21:25:23 +00001280 Chain = TM.getSubtargetImpl()->getTargetLowering()->LowerReturn(
1281 Chain, CallConv, isVarArg, Outs, OutVals, getCurSDLoc(), DAG);
Dan Gohman695d8112009-08-06 15:37:27 +00001282
1283 // Verify that the target's LowerReturn behaved as expected.
Owen Anderson9f944592009-08-11 20:47:22 +00001284 assert(Chain.getNode() && Chain.getValueType() == MVT::Other &&
Dan Gohman695d8112009-08-06 15:37:27 +00001285 "LowerReturn didn't return a valid chain!");
1286
1287 // Update the DAG with the new chain value resulting from return lowering.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001288 DAG.setRoot(Chain);
Dan Gohman575fad32008-09-03 16:12:24 +00001289}
1290
Dan Gohman9478c3f2009-04-23 23:13:24 +00001291/// CopyToExportRegsIfNeeded - If the given value has virtual registers
1292/// created for it, emit nodes to copy the value into the virtual
1293/// registers.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001294void SelectionDAGBuilder::CopyToExportRegsIfNeeded(const Value *V) {
Rafael Espindolae53b7d12011-05-13 15:18:06 +00001295 // Skip empty types
1296 if (V->getType()->isEmptyTy())
1297 return;
1298
Dan Gohman3a7ee8e2010-04-16 17:15:02 +00001299 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
1300 if (VMI != FuncInfo.ValueMap.end()) {
1301 assert(!V->use_empty() && "Unused value assigned virtual registers!");
1302 CopyValueToVirtualRegister(V, VMI->second);
Dan Gohman9478c3f2009-04-23 23:13:24 +00001303 }
1304}
1305
Dan Gohman575fad32008-09-03 16:12:24 +00001306/// ExportFromCurrentBlock - If this condition isn't known to be exported from
1307/// the current basic block, add it to ValueMap now so that we'll get a
1308/// CopyTo/FromReg.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001309void SelectionDAGBuilder::ExportFromCurrentBlock(const Value *V) {
Dan Gohman575fad32008-09-03 16:12:24 +00001310 // No need to export constants.
1311 if (!isa<Instruction>(V) && !isa<Argument>(V)) return;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001312
Dan Gohman575fad32008-09-03 16:12:24 +00001313 // Already exported?
1314 if (FuncInfo.isExportedInst(V)) return;
1315
1316 unsigned Reg = FuncInfo.InitializeRegForValue(V);
1317 CopyValueToVirtualRegister(V, Reg);
1318}
1319
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001320bool SelectionDAGBuilder::isExportableFromCurrentBlock(const Value *V,
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001321 const BasicBlock *FromBB) {
Dan Gohman575fad32008-09-03 16:12:24 +00001322 // The operands of the setcc have to be in this block. We don't know
1323 // how to export them from some other block.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001324 if (const Instruction *VI = dyn_cast<Instruction>(V)) {
Dan Gohman575fad32008-09-03 16:12:24 +00001325 // Can export from current BB.
1326 if (VI->getParent() == FromBB)
1327 return true;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001328
Dan Gohman575fad32008-09-03 16:12:24 +00001329 // Is already exported, noop.
1330 return FuncInfo.isExportedInst(V);
1331 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001332
Dan Gohman575fad32008-09-03 16:12:24 +00001333 // If this is an argument, we can export it if the BB is the entry block or
1334 // if it is already exported.
1335 if (isa<Argument>(V)) {
1336 if (FromBB == &FromBB->getParent()->getEntryBlock())
1337 return true;
1338
1339 // Otherwise, can only export this if it is already exported.
1340 return FuncInfo.isExportedInst(V);
1341 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001342
Dan Gohman575fad32008-09-03 16:12:24 +00001343 // Otherwise, constants can always be exported.
1344 return true;
1345}
1346
Jakub Staszak12a43bd2011-06-16 20:22:37 +00001347/// Return branch probability calculated by BranchProbabilityInfo for IR blocks.
Jakub Staszak96f8c552011-12-20 20:03:10 +00001348uint32_t SelectionDAGBuilder::getEdgeWeight(const MachineBasicBlock *Src,
1349 const MachineBasicBlock *Dst) const {
Jakub Staszak12a43bd2011-06-16 20:22:37 +00001350 BranchProbabilityInfo *BPI = FuncInfo.BPI;
1351 if (!BPI)
1352 return 0;
Jakub Staszak539db982011-07-29 20:05:36 +00001353 const BasicBlock *SrcBB = Src->getBasicBlock();
1354 const BasicBlock *DstBB = Dst->getBasicBlock();
Jakub Staszak12a43bd2011-06-16 20:22:37 +00001355 return BPI->getEdgeWeight(SrcBB, DstBB);
1356}
1357
Jakub Staszak0480a8f2011-07-29 22:25:21 +00001358void SelectionDAGBuilder::
1359addSuccessorWithWeight(MachineBasicBlock *Src, MachineBasicBlock *Dst,
1360 uint32_t Weight /* = 0 */) {
1361 if (!Weight)
1362 Weight = getEdgeWeight(Src, Dst);
1363 Src->addSuccessor(Dst, Weight);
Jakub Staszak12a43bd2011-06-16 20:22:37 +00001364}
1365
1366
Dan Gohman575fad32008-09-03 16:12:24 +00001367static bool InBlock(const Value *V, const BasicBlock *BB) {
1368 if (const Instruction *I = dyn_cast<Instruction>(V))
1369 return I->getParent() == BB;
1370 return true;
1371}
1372
Dan Gohmand01ddb52008-10-17 21:16:08 +00001373/// EmitBranchForMergedCondition - Helper method for FindMergedConditions.
1374/// This function emits a branch and is used at the leaves of an OR or an
1375/// AND operator tree.
1376///
1377void
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001378SelectionDAGBuilder::EmitBranchForMergedCondition(const Value *Cond,
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001379 MachineBasicBlock *TBB,
1380 MachineBasicBlock *FBB,
Dan Gohman7c0303a2010-04-19 22:41:47 +00001381 MachineBasicBlock *CurBB,
Manman Ren4ece7452014-01-31 00:42:44 +00001382 MachineBasicBlock *SwitchBB,
1383 uint32_t TWeight,
1384 uint32_t FWeight) {
Dan Gohmand01ddb52008-10-17 21:16:08 +00001385 const BasicBlock *BB = CurBB->getBasicBlock();
Dan Gohman575fad32008-09-03 16:12:24 +00001386
Dan Gohmand01ddb52008-10-17 21:16:08 +00001387 // If the leaf of the tree is a comparison, merge the condition into
1388 // the caseblock.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001389 if (const CmpInst *BOp = dyn_cast<CmpInst>(Cond)) {
Dan Gohmand01ddb52008-10-17 21:16:08 +00001390 // The operands of the cmp have to be in this block. We don't know
1391 // how to export them from some other block. If this is the first block
1392 // of the sequence, no exporting is needed.
Dan Gohman7c0303a2010-04-19 22:41:47 +00001393 if (CurBB == SwitchBB ||
Dan Gohmand01ddb52008-10-17 21:16:08 +00001394 (isExportableFromCurrentBlock(BOp->getOperand(0), BB) &&
1395 isExportableFromCurrentBlock(BOp->getOperand(1), BB))) {
Dan Gohman575fad32008-09-03 16:12:24 +00001396 ISD::CondCode Condition;
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001397 if (const ICmpInst *IC = dyn_cast<ICmpInst>(Cond)) {
Dan Gohman293abcc2008-10-17 18:18:45 +00001398 Condition = getICmpCondCode(IC->getPredicate());
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001399 } else if (const FCmpInst *FC = dyn_cast<FCmpInst>(Cond)) {
Dan Gohman293abcc2008-10-17 18:18:45 +00001400 Condition = getFCmpCondCode(FC->getPredicate());
Nick Lewycky50f02cb2011-12-02 22:16:29 +00001401 if (TM.Options.NoNaNsFPMath)
1402 Condition = getFCmpCodeWithoutNaN(Condition);
Dan Gohman575fad32008-09-03 16:12:24 +00001403 } else {
1404 Condition = ISD::SETEQ; // silence warning.
Torok Edwinfbcc6632009-07-14 16:55:14 +00001405 llvm_unreachable("Unknown compare instruction");
Dan Gohman575fad32008-09-03 16:12:24 +00001406 }
Dan Gohmand01ddb52008-10-17 21:16:08 +00001407
Craig Topperc0196b12014-04-14 00:51:57 +00001408 CaseBlock CB(Condition, BOp->getOperand(0), BOp->getOperand(1), nullptr,
1409 TBB, FBB, CurBB, TWeight, FWeight);
Dan Gohman575fad32008-09-03 16:12:24 +00001410 SwitchCases.push_back(CB);
1411 return;
1412 }
Dan Gohmand01ddb52008-10-17 21:16:08 +00001413 }
1414
1415 // Create a CaseBlock record representing this branch.
Owen Anderson23a204d2009-07-31 17:39:07 +00001416 CaseBlock CB(ISD::SETEQ, Cond, ConstantInt::getTrue(*DAG.getContext()),
Craig Topperc0196b12014-04-14 00:51:57 +00001417 nullptr, TBB, FBB, CurBB, TWeight, FWeight);
Dan Gohmand01ddb52008-10-17 21:16:08 +00001418 SwitchCases.push_back(CB);
1419}
1420
Manman Ren4ece7452014-01-31 00:42:44 +00001421/// Scale down both weights to fit into uint32_t.
1422static void ScaleWeights(uint64_t &NewTrue, uint64_t &NewFalse) {
1423 uint64_t NewMax = (NewTrue > NewFalse) ? NewTrue : NewFalse;
1424 uint32_t Scale = (NewMax / UINT32_MAX) + 1;
1425 NewTrue = NewTrue / Scale;
1426 NewFalse = NewFalse / Scale;
1427}
1428
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001429/// FindMergedConditions - If Cond is an expression like
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001430void SelectionDAGBuilder::FindMergedConditions(const Value *Cond,
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001431 MachineBasicBlock *TBB,
1432 MachineBasicBlock *FBB,
1433 MachineBasicBlock *CurBB,
Dan Gohman7c0303a2010-04-19 22:41:47 +00001434 MachineBasicBlock *SwitchBB,
Manman Ren4ece7452014-01-31 00:42:44 +00001435 unsigned Opc, uint32_t TWeight,
1436 uint32_t FWeight) {
Dan Gohmand01ddb52008-10-17 21:16:08 +00001437 // If this node is not part of the or/and tree, emit it as a branch.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001438 const Instruction *BOp = dyn_cast<Instruction>(Cond);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001439 if (!BOp || !(isa<BinaryOperator>(BOp) || isa<CmpInst>(BOp)) ||
Dan Gohmand01ddb52008-10-17 21:16:08 +00001440 (unsigned)BOp->getOpcode() != Opc || !BOp->hasOneUse() ||
1441 BOp->getParent() != CurBB->getBasicBlock() ||
1442 !InBlock(BOp->getOperand(0), CurBB->getBasicBlock()) ||
1443 !InBlock(BOp->getOperand(1), CurBB->getBasicBlock())) {
Manman Ren4ece7452014-01-31 00:42:44 +00001444 EmitBranchForMergedCondition(Cond, TBB, FBB, CurBB, SwitchBB,
1445 TWeight, FWeight);
Dan Gohman575fad32008-09-03 16:12:24 +00001446 return;
1447 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001448
Dan Gohman575fad32008-09-03 16:12:24 +00001449 // Create TmpBB after CurBB.
1450 MachineFunction::iterator BBI = CurBB;
1451 MachineFunction &MF = DAG.getMachineFunction();
1452 MachineBasicBlock *TmpBB = MF.CreateMachineBasicBlock(CurBB->getBasicBlock());
1453 CurBB->getParent()->insert(++BBI, TmpBB);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001454
Dan Gohman575fad32008-09-03 16:12:24 +00001455 if (Opc == Instruction::Or) {
1456 // Codegen X | Y as:
Manman Ren4ece7452014-01-31 00:42:44 +00001457 // BB1:
Dan Gohman575fad32008-09-03 16:12:24 +00001458 // jmp_if_X TBB
1459 // jmp TmpBB
1460 // TmpBB:
1461 // jmp_if_Y TBB
1462 // jmp FBB
1463 //
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001464
Manman Ren4ece7452014-01-31 00:42:44 +00001465 // We have flexibility in setting Prob for BB1 and Prob for TmpBB.
1466 // The requirement is that
1467 // TrueProb for BB1 + (FalseProb for BB1 * TrueProb for TmpBB)
1468 // = TrueProb for orignal BB.
1469 // Assuming the orignal weights are A and B, one choice is to set BB1's
1470 // weights to A and A+2B, and set TmpBB's weights to A and 2B. This choice
1471 // assumes that
1472 // TrueProb for BB1 == FalseProb for BB1 * TrueProb for TmpBB.
1473 // Another choice is to assume TrueProb for BB1 equals to TrueProb for
1474 // TmpBB, but the math is more complicated.
Manman Ren104e0c82014-01-30 00:24:37 +00001475
Manman Ren4ece7452014-01-31 00:42:44 +00001476 uint64_t NewTrueWeight = TWeight;
1477 uint64_t NewFalseWeight = (uint64_t)TWeight + 2 * (uint64_t)FWeight;
1478 ScaleWeights(NewTrueWeight, NewFalseWeight);
1479 // Emit the LHS condition.
1480 FindMergedConditions(BOp->getOperand(0), TBB, TmpBB, CurBB, SwitchBB, Opc,
1481 NewTrueWeight, NewFalseWeight);
1482
1483 NewTrueWeight = TWeight;
1484 NewFalseWeight = 2 * (uint64_t)FWeight;
1485 ScaleWeights(NewTrueWeight, NewFalseWeight);
Dan Gohman575fad32008-09-03 16:12:24 +00001486 // Emit the RHS condition into TmpBB.
Manman Ren4ece7452014-01-31 00:42:44 +00001487 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc,
1488 NewTrueWeight, NewFalseWeight);
Dan Gohman575fad32008-09-03 16:12:24 +00001489 } else {
1490 assert(Opc == Instruction::And && "Unknown merge op!");
1491 // Codegen X & Y as:
Manman Ren4ece7452014-01-31 00:42:44 +00001492 // BB1:
Dan Gohman575fad32008-09-03 16:12:24 +00001493 // jmp_if_X TmpBB
1494 // jmp FBB
1495 // TmpBB:
1496 // jmp_if_Y TBB
1497 // jmp FBB
1498 //
1499 // This requires creation of TmpBB after CurBB.
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001500
Manman Ren4ece7452014-01-31 00:42:44 +00001501 // We have flexibility in setting Prob for BB1 and Prob for TmpBB.
1502 // The requirement is that
1503 // FalseProb for BB1 + (TrueProb for BB1 * FalseProb for TmpBB)
1504 // = FalseProb for orignal BB.
1505 // Assuming the orignal weights are A and B, one choice is to set BB1's
1506 // weights to 2A+B and B, and set TmpBB's weights to 2A and B. This choice
1507 // assumes that
1508 // FalseProb for BB1 == TrueProb for BB1 * FalseProb for TmpBB.
Manman Ren104e0c82014-01-30 00:24:37 +00001509
Manman Ren4ece7452014-01-31 00:42:44 +00001510 uint64_t NewTrueWeight = 2 * (uint64_t)TWeight + (uint64_t)FWeight;
1511 uint64_t NewFalseWeight = FWeight;
1512 ScaleWeights(NewTrueWeight, NewFalseWeight);
1513 // Emit the LHS condition.
1514 FindMergedConditions(BOp->getOperand(0), TmpBB, FBB, CurBB, SwitchBB, Opc,
1515 NewTrueWeight, NewFalseWeight);
1516
1517 NewTrueWeight = 2 * (uint64_t)TWeight;
1518 NewFalseWeight = FWeight;
1519 ScaleWeights(NewTrueWeight, NewFalseWeight);
Dan Gohman575fad32008-09-03 16:12:24 +00001520 // Emit the RHS condition into TmpBB.
Manman Ren4ece7452014-01-31 00:42:44 +00001521 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc,
1522 NewTrueWeight, NewFalseWeight);
Dan Gohman575fad32008-09-03 16:12:24 +00001523 }
1524}
1525
1526/// If the set of cases should be emitted as a series of branches, return true.
1527/// If we should emit this as a bunch of and/or'd together conditions, return
1528/// false.
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001529bool
Stephen Lin6d715e82013-07-06 21:44:25 +00001530SelectionDAGBuilder::ShouldEmitAsBranches(const std::vector<CaseBlock> &Cases) {
Dan Gohman575fad32008-09-03 16:12:24 +00001531 if (Cases.size() != 2) return true;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001532
Dan Gohman575fad32008-09-03 16:12:24 +00001533 // If this is two comparisons of the same values or'd or and'd together, they
1534 // will get folded into a single comparison, so don't emit two blocks.
1535 if ((Cases[0].CmpLHS == Cases[1].CmpLHS &&
1536 Cases[0].CmpRHS == Cases[1].CmpRHS) ||
1537 (Cases[0].CmpRHS == Cases[1].CmpLHS &&
1538 Cases[0].CmpLHS == Cases[1].CmpRHS)) {
1539 return false;
1540 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001541
Chris Lattner1eea3b02010-01-02 00:00:03 +00001542 // Handle: (X != null) | (Y != null) --> (X|Y) != 0
1543 // Handle: (X == null) & (Y == null) --> (X|Y) == 0
1544 if (Cases[0].CmpRHS == Cases[1].CmpRHS &&
1545 Cases[0].CC == Cases[1].CC &&
1546 isa<Constant>(Cases[0].CmpRHS) &&
1547 cast<Constant>(Cases[0].CmpRHS)->isNullValue()) {
1548 if (Cases[0].CC == ISD::SETEQ && Cases[0].TrueBB == Cases[1].ThisBB)
1549 return false;
1550 if (Cases[0].CC == ISD::SETNE && Cases[0].FalseBB == Cases[1].ThisBB)
1551 return false;
1552 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00001553
Dan Gohman575fad32008-09-03 16:12:24 +00001554 return true;
1555}
1556
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001557void SelectionDAGBuilder::visitBr(const BranchInst &I) {
Dan Gohmand7b5ce32010-07-10 09:00:22 +00001558 MachineBasicBlock *BrMBB = FuncInfo.MBB;
Dan Gohman7c0303a2010-04-19 22:41:47 +00001559
Dan Gohman575fad32008-09-03 16:12:24 +00001560 // Update machine-CFG edges.
1561 MachineBasicBlock *Succ0MBB = FuncInfo.MBBMap[I.getSuccessor(0)];
1562
1563 // Figure out which block is immediately after the current one.
Craig Topperc0196b12014-04-14 00:51:57 +00001564 MachineBasicBlock *NextBlock = nullptr;
Dan Gohman7c0303a2010-04-19 22:41:47 +00001565 MachineFunction::iterator BBI = BrMBB;
Dan Gohmane8c913e2009-08-15 02:06:22 +00001566 if (++BBI != FuncInfo.MF->end())
Dan Gohman575fad32008-09-03 16:12:24 +00001567 NextBlock = BBI;
1568
1569 if (I.isUnconditional()) {
1570 // Update machine-CFG edges.
Dan Gohman7c0303a2010-04-19 22:41:47 +00001571 BrMBB->addSuccessor(Succ0MBB);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001572
Eric Christopherbfb38ba2014-04-03 12:11:51 +00001573 // If this is not a fall-through branch or optimizations are switched off,
1574 // emit the branch.
1575 if (Succ0MBB != NextBlock || TM.getOptLevel() == CodeGenOpt::None)
Andrew Trickef9de2a2013-05-25 02:42:55 +00001576 DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(),
Owen Anderson9f944592009-08-11 20:47:22 +00001577 MVT::Other, getControlRoot(),
Bill Wendling954cb182010-01-28 21:51:40 +00001578 DAG.getBasicBlock(Succ0MBB)));
Bill Wendling7f5eb532009-12-21 19:59:38 +00001579
Dan Gohman575fad32008-09-03 16:12:24 +00001580 return;
1581 }
1582
1583 // If this condition is one of the special cases we handle, do special stuff
1584 // now.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001585 const Value *CondVal = I.getCondition();
Dan Gohman575fad32008-09-03 16:12:24 +00001586 MachineBasicBlock *Succ1MBB = FuncInfo.MBBMap[I.getSuccessor(1)];
1587
1588 // If this is a series of conditions that are or'd or and'd together, emit
1589 // this as a sequence of branches instead of setcc's with and/or operations.
Chris Lattnerea41dfe2010-11-30 18:12:52 +00001590 // As long as jumps are not expensive, this should improve performance.
Dan Gohman575fad32008-09-03 16:12:24 +00001591 // For example, instead of something like:
1592 // cmp A, B
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001593 // C = seteq
Dan Gohman575fad32008-09-03 16:12:24 +00001594 // cmp D, E
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001595 // F = setle
Dan Gohman575fad32008-09-03 16:12:24 +00001596 // or C, F
1597 // jnz foo
1598 // Emit:
1599 // cmp A, B
1600 // je foo
1601 // cmp D, E
1602 // jle foo
1603 //
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001604 if (const BinaryOperator *BOp = dyn_cast<BinaryOperator>(CondVal)) {
Eric Christopherd9134482014-08-04 21:25:23 +00001605 if (!TM.getSubtargetImpl()->getTargetLowering()->isJumpExpensive() &&
1606 BOp->hasOneUse() && (BOp->getOpcode() == Instruction::And ||
1607 BOp->getOpcode() == Instruction::Or)) {
Dan Gohman7c0303a2010-04-19 22:41:47 +00001608 FindMergedConditions(BOp, Succ0MBB, Succ1MBB, BrMBB, BrMBB,
Manman Ren4ece7452014-01-31 00:42:44 +00001609 BOp->getOpcode(), getEdgeWeight(BrMBB, Succ0MBB),
1610 getEdgeWeight(BrMBB, Succ1MBB));
Dan Gohman575fad32008-09-03 16:12:24 +00001611 // If the compares in later blocks need to use values not currently
1612 // exported from this block, export them now. This block should always
1613 // be the first entry.
Dan Gohman7c0303a2010-04-19 22:41:47 +00001614 assert(SwitchCases[0].ThisBB == BrMBB && "Unexpected lowering!");
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001615
Dan Gohman575fad32008-09-03 16:12:24 +00001616 // Allow some cases to be rejected.
1617 if (ShouldEmitAsBranches(SwitchCases)) {
1618 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i) {
1619 ExportFromCurrentBlock(SwitchCases[i].CmpLHS);
1620 ExportFromCurrentBlock(SwitchCases[i].CmpRHS);
1621 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001622
Dan Gohman575fad32008-09-03 16:12:24 +00001623 // Emit the branch for this block.
Dan Gohman7c0303a2010-04-19 22:41:47 +00001624 visitSwitchCase(SwitchCases[0], BrMBB);
Dan Gohman575fad32008-09-03 16:12:24 +00001625 SwitchCases.erase(SwitchCases.begin());
1626 return;
1627 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001628
Dan Gohman575fad32008-09-03 16:12:24 +00001629 // Okay, we decided not to do this, remove any inserted MBB's and clear
1630 // SwitchCases.
1631 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i)
Dan Gohmane8c913e2009-08-15 02:06:22 +00001632 FuncInfo.MF->erase(SwitchCases[i].ThisBB);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001633
Dan Gohman575fad32008-09-03 16:12:24 +00001634 SwitchCases.clear();
1635 }
1636 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001637
Dan Gohman575fad32008-09-03 16:12:24 +00001638 // Create a CaseBlock record representing this branch.
Owen Anderson23a204d2009-07-31 17:39:07 +00001639 CaseBlock CB(ISD::SETEQ, CondVal, ConstantInt::getTrue(*DAG.getContext()),
Craig Topperc0196b12014-04-14 00:51:57 +00001640 nullptr, Succ0MBB, Succ1MBB, BrMBB);
Bill Wendling7f5eb532009-12-21 19:59:38 +00001641
Dan Gohman575fad32008-09-03 16:12:24 +00001642 // Use visitSwitchCase to actually insert the fast branch sequence for this
1643 // cond branch.
Dan Gohman7c0303a2010-04-19 22:41:47 +00001644 visitSwitchCase(CB, BrMBB);
Dan Gohman575fad32008-09-03 16:12:24 +00001645}
1646
1647/// visitSwitchCase - Emits the necessary code to represent a single node in
1648/// the binary search tree resulting from lowering a switch instruction.
Dan Gohman7c0303a2010-04-19 22:41:47 +00001649void SelectionDAGBuilder::visitSwitchCase(CaseBlock &CB,
1650 MachineBasicBlock *SwitchBB) {
Dan Gohman575fad32008-09-03 16:12:24 +00001651 SDValue Cond;
1652 SDValue CondLHS = getValue(CB.CmpLHS);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001653 SDLoc dl = getCurSDLoc();
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001654
1655 // Build the setcc now.
Craig Topperc0196b12014-04-14 00:51:57 +00001656 if (!CB.CmpMHS) {
Dan Gohman575fad32008-09-03 16:12:24 +00001657 // Fold "(X == true)" to X and "(X == false)" to !X to
1658 // handle common cases produced by branch lowering.
Owen Anderson23a204d2009-07-31 17:39:07 +00001659 if (CB.CmpRHS == ConstantInt::getTrue(*DAG.getContext()) &&
Owen Anderson2ad52172009-07-21 02:47:59 +00001660 CB.CC == ISD::SETEQ)
Dan Gohman575fad32008-09-03 16:12:24 +00001661 Cond = CondLHS;
Owen Anderson23a204d2009-07-31 17:39:07 +00001662 else if (CB.CmpRHS == ConstantInt::getFalse(*DAG.getContext()) &&
Owen Anderson2ad52172009-07-21 02:47:59 +00001663 CB.CC == ISD::SETEQ) {
Dan Gohman575fad32008-09-03 16:12:24 +00001664 SDValue True = DAG.getConstant(1, CondLHS.getValueType());
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00001665 Cond = DAG.getNode(ISD::XOR, dl, CondLHS.getValueType(), CondLHS, True);
Dan Gohman575fad32008-09-03 16:12:24 +00001666 } else
Owen Anderson9f944592009-08-11 20:47:22 +00001667 Cond = DAG.getSetCC(dl, MVT::i1, CondLHS, getValue(CB.CmpRHS), CB.CC);
Dan Gohman575fad32008-09-03 16:12:24 +00001668 } else {
Bob Wilsone4077362013-09-09 19:14:35 +00001669 assert(CB.CC == ISD::SETLE && "Can handle only LE ranges now");
Dan Gohman575fad32008-09-03 16:12:24 +00001670
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001671 const APInt& Low = cast<ConstantInt>(CB.CmpLHS)->getValue();
1672 const APInt& High = cast<ConstantInt>(CB.CmpRHS)->getValue();
Dan Gohman575fad32008-09-03 16:12:24 +00001673
1674 SDValue CmpOp = getValue(CB.CmpMHS);
Owen Anderson53aa7a92009-08-10 22:56:29 +00001675 EVT VT = CmpOp.getValueType();
Stephen Lincfe7f352013-07-08 00:37:03 +00001676
Bob Wilsone4077362013-09-09 19:14:35 +00001677 if (cast<ConstantInt>(CB.CmpLHS)->isMinValue(true)) {
Owen Anderson9f944592009-08-11 20:47:22 +00001678 Cond = DAG.getSetCC(dl, MVT::i1, CmpOp, DAG.getConstant(High, VT),
Bob Wilsone4077362013-09-09 19:14:35 +00001679 ISD::SETLE);
Dan Gohman575fad32008-09-03 16:12:24 +00001680 } else {
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00001681 SDValue SUB = DAG.getNode(ISD::SUB, dl,
Dale Johannesened255b32009-01-30 01:34:22 +00001682 VT, CmpOp, DAG.getConstant(Low, VT));
Owen Anderson9f944592009-08-11 20:47:22 +00001683 Cond = DAG.getSetCC(dl, MVT::i1, SUB,
Dan Gohman575fad32008-09-03 16:12:24 +00001684 DAG.getConstant(High-Low, VT), ISD::SETULE);
1685 }
1686 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001687
Dan Gohman575fad32008-09-03 16:12:24 +00001688 // Update successor info
Jakub Staszak0480a8f2011-07-29 22:25:21 +00001689 addSuccessorWithWeight(SwitchBB, CB.TrueBB, CB.TrueWeight);
Jakob Stoklund Olesen7d33c572012-08-20 21:39:52 +00001690 // TrueBB and FalseBB are always different unless the incoming IR is
1691 // degenerate. This only happens when running llc on weird IR.
1692 if (CB.TrueBB != CB.FalseBB)
1693 addSuccessorWithWeight(SwitchBB, CB.FalseBB, CB.FalseWeight);
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001694
Dan Gohman575fad32008-09-03 16:12:24 +00001695 // Set NextBlock to be the MBB immediately after the current one, if any.
1696 // This is used to avoid emitting unnecessary branches to the next block.
Craig Topperc0196b12014-04-14 00:51:57 +00001697 MachineBasicBlock *NextBlock = nullptr;
Dan Gohman7c0303a2010-04-19 22:41:47 +00001698 MachineFunction::iterator BBI = SwitchBB;
Dan Gohmane8c913e2009-08-15 02:06:22 +00001699 if (++BBI != FuncInfo.MF->end())
Dan Gohman575fad32008-09-03 16:12:24 +00001700 NextBlock = BBI;
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001701
Dan Gohman575fad32008-09-03 16:12:24 +00001702 // If the lhs block is the next block, invert the condition so that we can
1703 // fall through to the lhs instead of the rhs block.
1704 if (CB.TrueBB == NextBlock) {
1705 std::swap(CB.TrueBB, CB.FalseBB);
1706 SDValue True = DAG.getConstant(1, Cond.getValueType());
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00001707 Cond = DAG.getNode(ISD::XOR, dl, Cond.getValueType(), Cond, True);
Dan Gohman575fad32008-09-03 16:12:24 +00001708 }
Bill Wendling7f5eb532009-12-21 19:59:38 +00001709
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00001710 SDValue BrCond = DAG.getNode(ISD::BRCOND, dl,
Owen Anderson9f944592009-08-11 20:47:22 +00001711 MVT::Other, getControlRoot(), Cond,
Dale Johannesened255b32009-01-30 01:34:22 +00001712 DAG.getBasicBlock(CB.TrueBB));
Bill Wendlingc6b47342009-12-21 23:47:40 +00001713
Evan Cheng79687dd2010-09-23 06:51:55 +00001714 // Insert the false branch. Do this even if it's a fall through branch,
1715 // this makes it easier to do DAG optimizations which require inverting
1716 // the branch condition.
1717 BrCond = DAG.getNode(ISD::BR, dl, MVT::Other, BrCond,
1718 DAG.getBasicBlock(CB.FalseBB));
Bill Wendling7f5eb532009-12-21 19:59:38 +00001719
1720 DAG.setRoot(BrCond);
Dan Gohman575fad32008-09-03 16:12:24 +00001721}
1722
1723/// visitJumpTable - Emit JumpTable node in the current MBB
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001724void SelectionDAGBuilder::visitJumpTable(JumpTable &JT) {
Dan Gohman575fad32008-09-03 16:12:24 +00001725 // Emit the code for the jump table
1726 assert(JT.Reg != -1U && "Should lower JT Header first!");
Eric Christopherd9134482014-08-04 21:25:23 +00001727 EVT PTy = TM.getSubtargetImpl()->getTargetLowering()->getPointerTy();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001728 SDValue Index = DAG.getCopyFromReg(getControlRoot(), getCurSDLoc(),
Dale Johannesen3a09f552009-02-03 23:04:43 +00001729 JT.Reg, PTy);
Dan Gohman575fad32008-09-03 16:12:24 +00001730 SDValue Table = DAG.getJumpTable(JT.JTI, PTy);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001731 SDValue BrJumpTable = DAG.getNode(ISD::BR_JT, getCurSDLoc(),
Bill Wendling7f5eb532009-12-21 19:59:38 +00001732 MVT::Other, Index.getValue(1),
1733 Table, Index);
1734 DAG.setRoot(BrJumpTable);
Dan Gohman575fad32008-09-03 16:12:24 +00001735}
1736
1737/// visitJumpTableHeader - This function emits necessary code to produce index
1738/// in the JumpTable from switch case.
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001739void SelectionDAGBuilder::visitJumpTableHeader(JumpTable &JT,
Dan Gohman7c0303a2010-04-19 22:41:47 +00001740 JumpTableHeader &JTH,
1741 MachineBasicBlock *SwitchBB) {
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001742 // Subtract the lowest switch case value from the value being switched on and
1743 // conditional branch to default mbb if the result is greater than the
Dan Gohman575fad32008-09-03 16:12:24 +00001744 // difference between smallest and largest cases.
1745 SDValue SwitchOp = getValue(JTH.SValue);
Owen Anderson53aa7a92009-08-10 22:56:29 +00001746 EVT VT = SwitchOp.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001747 SDValue Sub = DAG.getNode(ISD::SUB, getCurSDLoc(), VT, SwitchOp,
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001748 DAG.getConstant(JTH.First, VT));
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001749
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001750 // The SDNode we just created, which holds the value being switched on minus
Dan Gohman4a618822010-02-10 16:03:48 +00001751 // the smallest case value, needs to be copied to a virtual register so it
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001752 // can be used as an index into the jump table in a subsequent basic block.
1753 // This value may be smaller or larger than the target's pointer type, and
1754 // therefore require extension or truncating.
Eric Christopherd9134482014-08-04 21:25:23 +00001755 const TargetLowering *TLI = TM.getSubtargetImpl()->getTargetLowering();
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001756 SwitchOp = DAG.getZExtOrTrunc(Sub, getCurSDLoc(), TLI->getPointerTy());
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001757
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001758 unsigned JumpTableReg = FuncInfo.CreateReg(TLI->getPointerTy());
Andrew Trickef9de2a2013-05-25 02:42:55 +00001759 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurSDLoc(),
Dale Johannesen3a09f552009-02-03 23:04:43 +00001760 JumpTableReg, SwitchOp);
Dan Gohman575fad32008-09-03 16:12:24 +00001761 JT.Reg = JumpTableReg;
1762
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001763 // Emit the range check for the jump table, and branch to the default block
1764 // for the switch statement if the value being switched on exceeds the largest
1765 // case in the switch.
Andrew Trickef9de2a2013-05-25 02:42:55 +00001766 SDValue CMP = DAG.getSetCC(getCurSDLoc(),
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001767 TLI->getSetCCResultType(*DAG.getContext(),
1768 Sub.getValueType()),
Matt Arsenault758659232013-05-18 00:21:46 +00001769 Sub,
1770 DAG.getConstant(JTH.Last - JTH.First,VT),
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001771 ISD::SETUGT);
Dan Gohman575fad32008-09-03 16:12:24 +00001772
1773 // Set NextBlock to be the MBB immediately after the current one, if any.
1774 // This is used to avoid emitting unnecessary branches to the next block.
Craig Topperc0196b12014-04-14 00:51:57 +00001775 MachineBasicBlock *NextBlock = nullptr;
Dan Gohman7c0303a2010-04-19 22:41:47 +00001776 MachineFunction::iterator BBI = SwitchBB;
Bill Wendlingc6b47342009-12-21 23:47:40 +00001777
Dan Gohmane8c913e2009-08-15 02:06:22 +00001778 if (++BBI != FuncInfo.MF->end())
Dan Gohman575fad32008-09-03 16:12:24 +00001779 NextBlock = BBI;
1780
Andrew Trickef9de2a2013-05-25 02:42:55 +00001781 SDValue BrCond = DAG.getNode(ISD::BRCOND, getCurSDLoc(),
Owen Anderson9f944592009-08-11 20:47:22 +00001782 MVT::Other, CopyTo, CMP,
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001783 DAG.getBasicBlock(JT.Default));
Dan Gohman575fad32008-09-03 16:12:24 +00001784
Bill Wendling954cb182010-01-28 21:51:40 +00001785 if (JT.MBB != NextBlock)
Andrew Trickef9de2a2013-05-25 02:42:55 +00001786 BrCond = DAG.getNode(ISD::BR, getCurSDLoc(), MVT::Other, BrCond,
Bill Wendling7f5eb532009-12-21 19:59:38 +00001787 DAG.getBasicBlock(JT.MBB));
Bill Wendling7f5eb532009-12-21 19:59:38 +00001788
Bill Wendlingc6b47342009-12-21 23:47:40 +00001789 DAG.setRoot(BrCond);
Dan Gohman575fad32008-09-03 16:12:24 +00001790}
1791
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00001792/// Codegen a new tail for a stack protector check ParentMBB which has had its
1793/// tail spliced into a stack protector check success bb.
1794///
1795/// For a high level explanation of how this fits into the stack protector
1796/// generation see the comment on the declaration of class
1797/// StackProtectorDescriptor.
1798void SelectionDAGBuilder::visitSPDescriptorParent(StackProtectorDescriptor &SPD,
1799 MachineBasicBlock *ParentBB) {
1800
1801 // First create the loads to the guard/stack slot for the comparison.
Eric Christopherd9134482014-08-04 21:25:23 +00001802 const TargetLowering *TLI = TM.getSubtargetImpl()->getTargetLowering();
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00001803 EVT PtrTy = TLI->getPointerTy();
1804
1805 MachineFrameInfo *MFI = ParentBB->getParent()->getFrameInfo();
1806 int FI = MFI->getStackProtectorIndex();
1807
1808 const Value *IRGuard = SPD.getGuard();
1809 SDValue GuardPtr = getValue(IRGuard);
1810 SDValue StackSlotPtr = DAG.getFrameIndex(FI, PtrTy);
1811
1812 unsigned Align =
1813 TLI->getDataLayout()->getPrefTypeAlignment(IRGuard->getType());
Akira Hatanakae5b6e0d2014-07-25 19:31:34 +00001814
1815 SDValue Guard;
1816
Akira Hatanaka5acc58f2014-08-07 23:08:24 +00001817 // If GuardReg is set and useLoadStackGuardNode returns true, retrieve the
1818 // guard value from the virtual register holding the value. Otherwise, emit a
1819 // volatile load to retrieve the stack guard value.
1820 unsigned GuardReg = SPD.getGuardReg();
1821
1822 if (GuardReg && TLI->useLoadStackGuardNode())
1823 Guard = DAG.getCopyFromReg(DAG.getEntryNode(), getCurSDLoc(), GuardReg,
1824 PtrTy);
Akira Hatanakae5b6e0d2014-07-25 19:31:34 +00001825 else
1826 Guard = DAG.getLoad(PtrTy, getCurSDLoc(), DAG.getEntryNode(),
1827 GuardPtr, MachinePointerInfo(IRGuard, 0),
1828 true, false, false, Align);
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00001829
1830 SDValue StackSlot = DAG.getLoad(PtrTy, getCurSDLoc(), DAG.getEntryNode(),
1831 StackSlotPtr,
1832 MachinePointerInfo::getFixedStack(FI),
1833 true, false, false, Align);
1834
1835 // Perform the comparison via a subtract/getsetcc.
1836 EVT VT = Guard.getValueType();
1837 SDValue Sub = DAG.getNode(ISD::SUB, getCurSDLoc(), VT, Guard, StackSlot);
1838
1839 SDValue Cmp = DAG.getSetCC(getCurSDLoc(),
1840 TLI->getSetCCResultType(*DAG.getContext(),
1841 Sub.getValueType()),
1842 Sub, DAG.getConstant(0, VT),
1843 ISD::SETNE);
1844
1845 // If the sub is not 0, then we know the guard/stackslot do not equal, so
1846 // branch to failure MBB.
1847 SDValue BrCond = DAG.getNode(ISD::BRCOND, getCurSDLoc(),
1848 MVT::Other, StackSlot.getOperand(0),
1849 Cmp, DAG.getBasicBlock(SPD.getFailureMBB()));
1850 // Otherwise branch to success MBB.
1851 SDValue Br = DAG.getNode(ISD::BR, getCurSDLoc(),
1852 MVT::Other, BrCond,
1853 DAG.getBasicBlock(SPD.getSuccessMBB()));
1854
1855 DAG.setRoot(Br);
1856}
1857
1858/// Codegen the failure basic block for a stack protector check.
1859///
1860/// A failure stack protector machine basic block consists simply of a call to
1861/// __stack_chk_fail().
1862///
1863/// For a high level explanation of how this fits into the stack protector
1864/// generation see the comment on the declaration of class
1865/// StackProtectorDescriptor.
1866void
1867SelectionDAGBuilder::visitSPDescriptorFailure(StackProtectorDescriptor &SPD) {
Eric Christopherd9134482014-08-04 21:25:23 +00001868 const TargetLowering *TLI = TM.getSubtargetImpl()->getTargetLowering();
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00001869 SDValue Chain = TLI->makeLibCall(DAG, RTLIB::STACKPROTECTOR_CHECK_FAIL,
Craig Topperc0196b12014-04-14 00:51:57 +00001870 MVT::isVoid, nullptr, 0, false,
1871 getCurSDLoc(), false, false).second;
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00001872 DAG.setRoot(Chain);
1873}
1874
Dan Gohman575fad32008-09-03 16:12:24 +00001875/// visitBitTestHeader - This function emits necessary code to produce value
1876/// suitable for "bit tests"
Dan Gohman7c0303a2010-04-19 22:41:47 +00001877void SelectionDAGBuilder::visitBitTestHeader(BitTestBlock &B,
1878 MachineBasicBlock *SwitchBB) {
Dan Gohman575fad32008-09-03 16:12:24 +00001879 // Subtract the minimum value
1880 SDValue SwitchOp = getValue(B.SValue);
Patrik Hagglunde98b7a02012-12-11 11:14:33 +00001881 EVT VT = SwitchOp.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001882 SDValue Sub = DAG.getNode(ISD::SUB, getCurSDLoc(), VT, SwitchOp,
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001883 DAG.getConstant(B.First, VT));
Dan Gohman575fad32008-09-03 16:12:24 +00001884
1885 // Check range
Eric Christopherd9134482014-08-04 21:25:23 +00001886 const TargetLowering *TLI = TM.getSubtargetImpl()->getTargetLowering();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001887 SDValue RangeCmp = DAG.getSetCC(getCurSDLoc(),
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001888 TLI->getSetCCResultType(*DAG.getContext(),
Matt Arsenault758659232013-05-18 00:21:46 +00001889 Sub.getValueType()),
Bill Wendlingc6b47342009-12-21 23:47:40 +00001890 Sub, DAG.getConstant(B.Range, VT),
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001891 ISD::SETUGT);
Dan Gohman575fad32008-09-03 16:12:24 +00001892
Evan Chengac730dd2011-01-06 01:02:44 +00001893 // Determine the type of the test operands.
1894 bool UsePtrType = false;
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001895 if (!TLI->isTypeLegal(VT))
Evan Chengac730dd2011-01-06 01:02:44 +00001896 UsePtrType = true;
1897 else {
1898 for (unsigned i = 0, e = B.Cases.size(); i != e; ++i)
Eli Friedman979009e2011-10-12 22:46:45 +00001899 if (!isUIntN(VT.getSizeInBits(), B.Cases[i].Mask)) {
Evan Chengac730dd2011-01-06 01:02:44 +00001900 // Switch table case range are encoded into series of masks.
1901 // Just use pointer type, it's guaranteed to fit.
1902 UsePtrType = true;
1903 break;
1904 }
1905 }
1906 if (UsePtrType) {
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001907 VT = TLI->getPointerTy();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001908 Sub = DAG.getZExtOrTrunc(Sub, getCurSDLoc(), VT);
Evan Chengac730dd2011-01-06 01:02:44 +00001909 }
Dan Gohman575fad32008-09-03 16:12:24 +00001910
Patrik Hagglund5e6c3612012-12-13 06:34:11 +00001911 B.RegVT = VT.getSimpleVT();
Patrik Hagglund4e0f8282012-12-19 12:23:01 +00001912 B.Reg = FuncInfo.CreateReg(B.RegVT);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001913 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurSDLoc(),
Evan Chengac730dd2011-01-06 01:02:44 +00001914 B.Reg, Sub);
Dan Gohman575fad32008-09-03 16:12:24 +00001915
1916 // Set NextBlock to be the MBB immediately after the current one, if any.
1917 // This is used to avoid emitting unnecessary branches to the next block.
Craig Topperc0196b12014-04-14 00:51:57 +00001918 MachineBasicBlock *NextBlock = nullptr;
Dan Gohman7c0303a2010-04-19 22:41:47 +00001919 MachineFunction::iterator BBI = SwitchBB;
Dan Gohmane8c913e2009-08-15 02:06:22 +00001920 if (++BBI != FuncInfo.MF->end())
Dan Gohman575fad32008-09-03 16:12:24 +00001921 NextBlock = BBI;
1922
1923 MachineBasicBlock* MBB = B.Cases[0].ThisBB;
1924
Jakub Staszak12a43bd2011-06-16 20:22:37 +00001925 addSuccessorWithWeight(SwitchBB, B.Default);
1926 addSuccessorWithWeight(SwitchBB, MBB);
Dan Gohman575fad32008-09-03 16:12:24 +00001927
Andrew Trickef9de2a2013-05-25 02:42:55 +00001928 SDValue BrRange = DAG.getNode(ISD::BRCOND, getCurSDLoc(),
Owen Anderson9f944592009-08-11 20:47:22 +00001929 MVT::Other, CopyTo, RangeCmp,
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001930 DAG.getBasicBlock(B.Default));
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001931
Evan Cheng6b8b2b72010-09-23 18:32:19 +00001932 if (MBB != NextBlock)
Andrew Trickef9de2a2013-05-25 02:42:55 +00001933 BrRange = DAG.getNode(ISD::BR, getCurSDLoc(), MVT::Other, CopyTo,
Evan Cheng6b8b2b72010-09-23 18:32:19 +00001934 DAG.getBasicBlock(MBB));
Bill Wendling7f5eb532009-12-21 19:59:38 +00001935
Bill Wendlingc6b47342009-12-21 23:47:40 +00001936 DAG.setRoot(BrRange);
Dan Gohman575fad32008-09-03 16:12:24 +00001937}
1938
1939/// visitBitTestCase - this function produces one "bit test"
Evan Chengac730dd2011-01-06 01:02:44 +00001940void SelectionDAGBuilder::visitBitTestCase(BitTestBlock &BB,
1941 MachineBasicBlock* NextMBB,
Manman Rencf104462012-08-24 18:14:27 +00001942 uint32_t BranchWeightToNext,
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001943 unsigned Reg,
Dan Gohman7c0303a2010-04-19 22:41:47 +00001944 BitTestCase &B,
1945 MachineBasicBlock *SwitchBB) {
Patrik Hagglund4e0f8282012-12-19 12:23:01 +00001946 MVT VT = BB.RegVT;
Andrew Trickef9de2a2013-05-25 02:42:55 +00001947 SDValue ShiftOp = DAG.getCopyFromReg(getControlRoot(), getCurSDLoc(),
Evan Chengac730dd2011-01-06 01:02:44 +00001948 Reg, VT);
Dan Gohman0695e092010-06-24 02:06:24 +00001949 SDValue Cmp;
Benjamin Kramer15cd5a32011-07-14 01:38:42 +00001950 unsigned PopCount = CountPopulation_64(B.Mask);
Eric Christopherd9134482014-08-04 21:25:23 +00001951 const TargetLowering *TLI = TM.getSubtargetImpl()->getTargetLowering();
Benjamin Kramer15cd5a32011-07-14 01:38:42 +00001952 if (PopCount == 1) {
Dan Gohman0695e092010-06-24 02:06:24 +00001953 // Testing for a single bit; just compare the shift count with what it
1954 // would need to be to shift a 1 bit in that position.
Andrew Trickef9de2a2013-05-25 02:42:55 +00001955 Cmp = DAG.getSetCC(getCurSDLoc(),
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001956 TLI->getSetCCResultType(*DAG.getContext(), VT),
Dan Gohman0695e092010-06-24 02:06:24 +00001957 ShiftOp,
Michael J. Spencerdf1ecbd72013-05-24 22:23:49 +00001958 DAG.getConstant(countTrailingZeros(B.Mask), VT),
Dan Gohman0695e092010-06-24 02:06:24 +00001959 ISD::SETEQ);
Benjamin Kramer15cd5a32011-07-14 01:38:42 +00001960 } else if (PopCount == BB.Range) {
1961 // There is only one zero bit in the range, test for it directly.
Andrew Trickef9de2a2013-05-25 02:42:55 +00001962 Cmp = DAG.getSetCC(getCurSDLoc(),
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001963 TLI->getSetCCResultType(*DAG.getContext(), VT),
Benjamin Kramer15cd5a32011-07-14 01:38:42 +00001964 ShiftOp,
1965 DAG.getConstant(CountTrailingOnes_64(B.Mask), VT),
1966 ISD::SETNE);
Dan Gohman0695e092010-06-24 02:06:24 +00001967 } else {
1968 // Make desired shift
Andrew Trickef9de2a2013-05-25 02:42:55 +00001969 SDValue SwitchVal = DAG.getNode(ISD::SHL, getCurSDLoc(), VT,
Evan Chengac730dd2011-01-06 01:02:44 +00001970 DAG.getConstant(1, VT), ShiftOp);
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001971
Dan Gohman0695e092010-06-24 02:06:24 +00001972 // Emit bit tests and jumps
Andrew Trickef9de2a2013-05-25 02:42:55 +00001973 SDValue AndOp = DAG.getNode(ISD::AND, getCurSDLoc(),
Evan Chengac730dd2011-01-06 01:02:44 +00001974 VT, SwitchVal, DAG.getConstant(B.Mask, VT));
Andrew Trickef9de2a2013-05-25 02:42:55 +00001975 Cmp = DAG.getSetCC(getCurSDLoc(),
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001976 TLI->getSetCCResultType(*DAG.getContext(), VT),
Evan Chengac730dd2011-01-06 01:02:44 +00001977 AndOp, DAG.getConstant(0, VT),
Dan Gohman0695e092010-06-24 02:06:24 +00001978 ISD::SETNE);
1979 }
Dan Gohman575fad32008-09-03 16:12:24 +00001980
Manman Rencf104462012-08-24 18:14:27 +00001981 // The branch weight from SwitchBB to B.TargetBB is B.ExtraWeight.
1982 addSuccessorWithWeight(SwitchBB, B.TargetBB, B.ExtraWeight);
1983 // The branch weight from SwitchBB to NextMBB is BranchWeightToNext.
1984 addSuccessorWithWeight(SwitchBB, NextMBB, BranchWeightToNext);
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001985
Andrew Trickef9de2a2013-05-25 02:42:55 +00001986 SDValue BrAnd = DAG.getNode(ISD::BRCOND, getCurSDLoc(),
Owen Anderson9f944592009-08-11 20:47:22 +00001987 MVT::Other, getControlRoot(),
Dan Gohman0695e092010-06-24 02:06:24 +00001988 Cmp, DAG.getBasicBlock(B.TargetBB));
Dan Gohman575fad32008-09-03 16:12:24 +00001989
1990 // Set NextBlock to be the MBB immediately after the current one, if any.
1991 // This is used to avoid emitting unnecessary branches to the next block.
Craig Topperc0196b12014-04-14 00:51:57 +00001992 MachineBasicBlock *NextBlock = nullptr;
Dan Gohman7c0303a2010-04-19 22:41:47 +00001993 MachineFunction::iterator BBI = SwitchBB;
Dan Gohmane8c913e2009-08-15 02:06:22 +00001994 if (++BBI != FuncInfo.MF->end())
Dan Gohman575fad32008-09-03 16:12:24 +00001995 NextBlock = BBI;
1996
Evan Cheng6b8b2b72010-09-23 18:32:19 +00001997 if (NextMBB != NextBlock)
Andrew Trickef9de2a2013-05-25 02:42:55 +00001998 BrAnd = DAG.getNode(ISD::BR, getCurSDLoc(), MVT::Other, BrAnd,
Evan Cheng6b8b2b72010-09-23 18:32:19 +00001999 DAG.getBasicBlock(NextMBB));
Bill Wendling28727f32009-12-21 21:59:52 +00002000
Bill Wendlingc6b47342009-12-21 23:47:40 +00002001 DAG.setRoot(BrAnd);
Dan Gohman575fad32008-09-03 16:12:24 +00002002}
2003
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002004void SelectionDAGBuilder::visitInvoke(const InvokeInst &I) {
Dan Gohmand7b5ce32010-07-10 09:00:22 +00002005 MachineBasicBlock *InvokeMBB = FuncInfo.MBB;
Dan Gohman7c0303a2010-04-19 22:41:47 +00002006
Dan Gohman575fad32008-09-03 16:12:24 +00002007 // Retrieve successors.
2008 MachineBasicBlock *Return = FuncInfo.MBBMap[I.getSuccessor(0)];
2009 MachineBasicBlock *LandingPad = FuncInfo.MBBMap[I.getSuccessor(1)];
2010
Gabor Greif08a4c282009-01-15 11:10:44 +00002011 const Value *Callee(I.getCalledValue());
Nuno Lopesec9653b2012-06-28 22:30:12 +00002012 const Function *Fn = dyn_cast<Function>(Callee);
Gabor Greif08a4c282009-01-15 11:10:44 +00002013 if (isa<InlineAsm>(Callee))
Dan Gohman575fad32008-09-03 16:12:24 +00002014 visitInlineAsm(&I);
Nuno Lopesec9653b2012-06-28 22:30:12 +00002015 else if (Fn && Fn->isIntrinsic()) {
2016 assert(Fn->getIntrinsicID() == Intrinsic::donothing);
Nuno Lopes21514972012-07-18 00:07:17 +00002017 // Ignore invokes to @llvm.donothing: jump directly to the next BB.
Nuno Lopesec9653b2012-06-28 22:30:12 +00002018 } else
Gabor Greif08a4c282009-01-15 11:10:44 +00002019 LowerCallTo(&I, getValue(Callee), false, LandingPad);
Dan Gohman575fad32008-09-03 16:12:24 +00002020
2021 // If the value of the invoke is used outside of its defining block, make it
2022 // available as a virtual register.
Dan Gohman9478c3f2009-04-23 23:13:24 +00002023 CopyToExportRegsIfNeeded(&I);
Dan Gohman575fad32008-09-03 16:12:24 +00002024
2025 // Update successor info
Chandler Carruthe2530dc2011-11-22 11:37:46 +00002026 addSuccessorWithWeight(InvokeMBB, Return);
2027 addSuccessorWithWeight(InvokeMBB, LandingPad);
Dan Gohman575fad32008-09-03 16:12:24 +00002028
2029 // Drop into normal successor.
Andrew Trickef9de2a2013-05-25 02:42:55 +00002030 DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(),
Bill Wendling954cb182010-01-28 21:51:40 +00002031 MVT::Other, getControlRoot(),
2032 DAG.getBasicBlock(Return)));
Dan Gohman575fad32008-09-03 16:12:24 +00002033}
2034
Bill Wendlingf891bf82011-07-31 06:30:59 +00002035void SelectionDAGBuilder::visitResume(const ResumeInst &RI) {
2036 llvm_unreachable("SelectionDAGBuilder shouldn't visit resume instructions!");
2037}
2038
Bill Wendling247fd3b2011-08-17 21:56:44 +00002039void SelectionDAGBuilder::visitLandingPad(const LandingPadInst &LP) {
2040 assert(FuncInfo.MBB->isLandingPad() &&
2041 "Call to landingpad not in landing pad!");
2042
2043 MachineBasicBlock *MBB = FuncInfo.MBB;
2044 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
2045 AddLandingPadInfo(LP, MMI, MBB);
2046
Bill Wendling05d6f2f2012-02-13 23:47:16 +00002047 // If there aren't registers to copy the values into (e.g., during SjLj
2048 // exceptions), then don't bother to create these DAG nodes.
Eric Christopherd9134482014-08-04 21:25:23 +00002049 const TargetLowering *TLI = TM.getSubtargetImpl()->getTargetLowering();
Bill Wendlinga3cd3502013-06-19 21:36:55 +00002050 if (TLI->getExceptionPointerRegister() == 0 &&
2051 TLI->getExceptionSelectorRegister() == 0)
Bill Wendling05d6f2f2012-02-13 23:47:16 +00002052 return;
2053
Bill Wendling247fd3b2011-08-17 21:56:44 +00002054 SmallVector<EVT, 2> ValueVTs;
Bill Wendlinga3cd3502013-06-19 21:36:55 +00002055 ComputeValueVTs(*TLI, LP.getType(), ValueVTs);
Jakob Stoklund Olesenfee2a202013-07-04 04:53:45 +00002056 assert(ValueVTs.size() == 2 && "Only two-valued landingpads are supported");
Bill Wendling247fd3b2011-08-17 21:56:44 +00002057
Jakob Stoklund Olesenfee2a202013-07-04 04:53:45 +00002058 // Get the two live-in registers as SDValues. The physregs have already been
2059 // copied into virtual registers.
Bill Wendling247fd3b2011-08-17 21:56:44 +00002060 SDValue Ops[2];
Jakob Stoklund Olesenfee2a202013-07-04 04:53:45 +00002061 Ops[0] = DAG.getZExtOrTrunc(
2062 DAG.getCopyFromReg(DAG.getEntryNode(), getCurSDLoc(),
2063 FuncInfo.ExceptionPointerVirtReg, TLI->getPointerTy()),
2064 getCurSDLoc(), ValueVTs[0]);
2065 Ops[1] = DAG.getZExtOrTrunc(
2066 DAG.getCopyFromReg(DAG.getEntryNode(), getCurSDLoc(),
2067 FuncInfo.ExceptionSelectorVirtReg, TLI->getPointerTy()),
2068 getCurSDLoc(), ValueVTs[1]);
Bill Wendling247fd3b2011-08-17 21:56:44 +00002069
Jakob Stoklund Olesenfee2a202013-07-04 04:53:45 +00002070 // Merge into one.
Andrew Trickef9de2a2013-05-25 02:42:55 +00002071 SDValue Res = DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(),
Craig Topper48d114b2014-04-26 18:35:24 +00002072 DAG.getVTList(ValueVTs), Ops);
Jakob Stoklund Olesenfee2a202013-07-04 04:53:45 +00002073 setValue(&LP, Res);
Bill Wendling247fd3b2011-08-17 21:56:44 +00002074}
2075
Dan Gohman575fad32008-09-03 16:12:24 +00002076/// handleSmallSwitchCaseRange - Emit a series of specific tests (suitable for
2077/// small case ranges).
Dan Gohman1a6c47f2009-11-23 18:04:58 +00002078bool SelectionDAGBuilder::handleSmallSwitchRange(CaseRec& CR,
2079 CaseRecVector& WorkList,
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002080 const Value* SV,
Dan Gohman7c0303a2010-04-19 22:41:47 +00002081 MachineBasicBlock *Default,
2082 MachineBasicBlock *SwitchBB) {
Dan Gohman575fad32008-09-03 16:12:24 +00002083 // Size is the number of Cases represented by this range.
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002084 size_t Size = CR.Range.second - CR.Range.first;
Dan Gohman575fad32008-09-03 16:12:24 +00002085 if (Size > 3)
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002086 return false;
2087
Dan Gohman575fad32008-09-03 16:12:24 +00002088 // Get the MachineFunction which holds the current MBB. This is used when
2089 // inserting any additional MBBs necessary to represent the switch.
Dan Gohmane8c913e2009-08-15 02:06:22 +00002090 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohman575fad32008-09-03 16:12:24 +00002091
2092 // Figure out which block is immediately after the current one.
Craig Topperc0196b12014-04-14 00:51:57 +00002093 MachineBasicBlock *NextBlock = nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00002094 MachineFunction::iterator BBI = CR.CaseBB;
2095
Dan Gohmane8c913e2009-08-15 02:06:22 +00002096 if (++BBI != FuncInfo.MF->end())
Dan Gohman575fad32008-09-03 16:12:24 +00002097 NextBlock = BBI;
2098
Manman Rencf104462012-08-24 18:14:27 +00002099 BranchProbabilityInfo *BPI = FuncInfo.BPI;
Benjamin Kramer24656c92010-11-22 09:45:38 +00002100 // If any two of the cases has the same destination, and if one value
Dan Gohman575fad32008-09-03 16:12:24 +00002101 // is the same as the other, but has one bit unset that the other has set,
2102 // use bit manipulation to do two compares at once. For example:
2103 // "if (X == 6 || X == 4)" -> "if ((X|2) == 6)"
Benjamin Kramer24656c92010-11-22 09:45:38 +00002104 // TODO: This could be extended to merge any 2 cases in switches with 3 cases.
2105 // TODO: Handle cases where CR.CaseBB != SwitchBB.
2106 if (Size == 2 && CR.CaseBB == SwitchBB) {
2107 Case &Small = *CR.Range.first;
2108 Case &Big = *(CR.Range.second-1);
2109
2110 if (Small.Low == Small.High && Big.Low == Big.High && Small.BB == Big.BB) {
2111 const APInt& SmallValue = cast<ConstantInt>(Small.Low)->getValue();
2112 const APInt& BigValue = cast<ConstantInt>(Big.Low)->getValue();
2113
2114 // Check that there is only one bit different.
2115 if (BigValue.countPopulation() == SmallValue.countPopulation() + 1 &&
2116 (SmallValue | BigValue) == BigValue) {
2117 // Isolate the common bit.
2118 APInt CommonBit = BigValue & ~SmallValue;
2119 assert((SmallValue | CommonBit) == BigValue &&
2120 CommonBit.countPopulation() == 1 && "Not a common bit?");
2121
2122 SDValue CondLHS = getValue(SV);
2123 EVT VT = CondLHS.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00002124 SDLoc DL = getCurSDLoc();
Benjamin Kramer24656c92010-11-22 09:45:38 +00002125
2126 SDValue Or = DAG.getNode(ISD::OR, DL, VT, CondLHS,
2127 DAG.getConstant(CommonBit, VT));
2128 SDValue Cond = DAG.getSetCC(DL, MVT::i1,
2129 Or, DAG.getConstant(BigValue, VT),
2130 ISD::SETEQ);
2131
2132 // Update successor info.
Manman Rencf104462012-08-24 18:14:27 +00002133 // Both Small and Big will jump to Small.BB, so we sum up the weights.
2134 addSuccessorWithWeight(SwitchBB, Small.BB,
2135 Small.ExtraWeight + Big.ExtraWeight);
2136 addSuccessorWithWeight(SwitchBB, Default,
2137 // The default destination is the first successor in IR.
2138 BPI ? BPI->getEdgeWeight(SwitchBB->getBasicBlock(), (unsigned)0) : 0);
Benjamin Kramer24656c92010-11-22 09:45:38 +00002139
2140 // Insert the true branch.
2141 SDValue BrCond = DAG.getNode(ISD::BRCOND, DL, MVT::Other,
2142 getControlRoot(), Cond,
2143 DAG.getBasicBlock(Small.BB));
2144
2145 // Insert the false branch.
2146 BrCond = DAG.getNode(ISD::BR, DL, MVT::Other, BrCond,
2147 DAG.getBasicBlock(Default));
2148
2149 DAG.setRoot(BrCond);
2150 return true;
2151 }
2152 }
2153 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002154
Benjamin Kramerf2beccf2012-05-26 20:01:32 +00002155 // Order cases by weight so the most likely case will be checked first.
Manman Rencf104462012-08-24 18:14:27 +00002156 uint32_t UnhandledWeights = 0;
Benjamin Kramerf2beccf2012-05-26 20:01:32 +00002157 if (BPI) {
2158 for (CaseItr I = CR.Range.first, IE = CR.Range.second; I != IE; ++I) {
Manman Rencf104462012-08-24 18:14:27 +00002159 uint32_t IWeight = I->ExtraWeight;
2160 UnhandledWeights += IWeight;
Benjamin Kramerf2beccf2012-05-26 20:01:32 +00002161 for (CaseItr J = CR.Range.first; J < I; ++J) {
Manman Rencf104462012-08-24 18:14:27 +00002162 uint32_t JWeight = J->ExtraWeight;
Benjamin Kramerf2beccf2012-05-26 20:01:32 +00002163 if (IWeight > JWeight)
2164 std::swap(*I, *J);
2165 }
2166 }
2167 }
Dan Gohman575fad32008-09-03 16:12:24 +00002168 // Rearrange the case blocks so that the last one falls through if possible.
Benjamin Kramerf2beccf2012-05-26 20:01:32 +00002169 Case &BackCase = *(CR.Range.second-1);
Benjamin Kramer5aad8722012-05-26 21:19:12 +00002170 if (Size > 1 &&
2171 NextBlock && Default != NextBlock && BackCase.BB != NextBlock) {
Dan Gohman575fad32008-09-03 16:12:24 +00002172 // The last case block won't fall through into 'NextBlock' if we emit the
2173 // branches in this order. See if rearranging a case value would help.
Benjamin Kramerf2beccf2012-05-26 20:01:32 +00002174 // We start at the bottom as it's the case with the least weight.
Stephen Lin6d715e82013-07-06 21:44:25 +00002175 for (Case *I = &*(CR.Range.second-2), *E = &*CR.Range.first-1; I != E; --I)
Dan Gohman575fad32008-09-03 16:12:24 +00002176 if (I->BB == NextBlock) {
2177 std::swap(*I, BackCase);
2178 break;
2179 }
Dan Gohman575fad32008-09-03 16:12:24 +00002180 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002181
Dan Gohman575fad32008-09-03 16:12:24 +00002182 // Create a CaseBlock record representing a conditional branch to
2183 // the Case's target mbb if the value being switched on SV is equal
2184 // to C.
2185 MachineBasicBlock *CurBlock = CR.CaseBB;
2186 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I) {
2187 MachineBasicBlock *FallThrough;
2188 if (I != E-1) {
2189 FallThrough = CurMF->CreateMachineBasicBlock(CurBlock->getBasicBlock());
2190 CurMF->insert(BBI, FallThrough);
Dan Gohmane6db8ca2009-04-09 02:33:36 +00002191
2192 // Put SV in a virtual register to make it available from the new blocks.
2193 ExportFromCurrentBlock(SV);
Dan Gohman575fad32008-09-03 16:12:24 +00002194 } else {
2195 // If the last case doesn't match, go to the default block.
2196 FallThrough = Default;
2197 }
2198
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002199 const Value *RHS, *LHS, *MHS;
Dan Gohman575fad32008-09-03 16:12:24 +00002200 ISD::CondCode CC;
2201 if (I->High == I->Low) {
2202 // This is just small small case range :) containing exactly 1 case
2203 CC = ISD::SETEQ;
Craig Topperc0196b12014-04-14 00:51:57 +00002204 LHS = SV; RHS = I->High; MHS = nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00002205 } else {
Bob Wilsone4077362013-09-09 19:14:35 +00002206 CC = ISD::SETLE;
Dan Gohman575fad32008-09-03 16:12:24 +00002207 LHS = I->Low; MHS = SV; RHS = I->High;
2208 }
Jakub Staszak0480a8f2011-07-29 22:25:21 +00002209
Manman Rencf104462012-08-24 18:14:27 +00002210 // The false weight should be sum of all un-handled cases.
2211 UnhandledWeights -= I->ExtraWeight;
Jakub Staszak0480a8f2011-07-29 22:25:21 +00002212 CaseBlock CB(CC, LHS, RHS, MHS, /* truebb */ I->BB, /* falsebb */ FallThrough,
2213 /* me */ CurBlock,
Manman Rencf104462012-08-24 18:14:27 +00002214 /* trueweight */ I->ExtraWeight,
2215 /* falseweight */ UnhandledWeights);
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002216
Dan Gohman575fad32008-09-03 16:12:24 +00002217 // If emitting the first comparison, just call visitSwitchCase to emit the
2218 // code into the current block. Otherwise, push the CaseBlock onto the
2219 // vector to be later processed by SDISel, and insert the node's MBB
2220 // before the next MBB.
Dan Gohman7c0303a2010-04-19 22:41:47 +00002221 if (CurBlock == SwitchBB)
2222 visitSwitchCase(CB, SwitchBB);
Dan Gohman575fad32008-09-03 16:12:24 +00002223 else
2224 SwitchCases.push_back(CB);
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002225
Dan Gohman575fad32008-09-03 16:12:24 +00002226 CurBlock = FallThrough;
2227 }
2228
2229 return true;
2230}
2231
2232static inline bool areJTsAllowed(const TargetLowering &TLI) {
Eric Christopher79cc1e32014-09-02 22:28:02 +00002233 return TLI.isOperationLegalOrCustom(ISD::BR_JT, MVT::Other) ||
2234 TLI.isOperationLegalOrCustom(ISD::BRIND, MVT::Other);
Dan Gohman575fad32008-09-03 16:12:24 +00002235}
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002236
Anton Korobeynikovd305d002008-12-23 22:26:01 +00002237static APInt ComputeRange(const APInt &First, const APInt &Last) {
Anton Korobeynikovd305d002008-12-23 22:26:01 +00002238 uint32_t BitWidth = std::max(Last.getBitWidth(), First.getBitWidth()) + 1;
Bob Wilsone4077362013-09-09 19:14:35 +00002239 APInt LastExt = Last.sext(BitWidth), FirstExt = First.sext(BitWidth);
Anton Korobeynikovd305d002008-12-23 22:26:01 +00002240 return (LastExt - FirstExt + 1ULL);
2241}
2242
Dan Gohman575fad32008-09-03 16:12:24 +00002243/// handleJTSwitchCase - Emit jumptable for current switch case range
Chris Lattnere74e0c82011-09-09 22:06:59 +00002244bool SelectionDAGBuilder::handleJTSwitchCase(CaseRec &CR,
2245 CaseRecVector &WorkList,
2246 const Value *SV,
2247 MachineBasicBlock *Default,
Dan Gohman7c0303a2010-04-19 22:41:47 +00002248 MachineBasicBlock *SwitchBB) {
Dan Gohman575fad32008-09-03 16:12:24 +00002249 Case& FrontCase = *CR.Range.first;
2250 Case& BackCase = *(CR.Range.second-1);
2251
Chris Lattner8e1d7222009-11-07 07:50:34 +00002252 const APInt &First = cast<ConstantInt>(FrontCase.Low)->getValue();
2253 const APInt &Last = cast<ConstantInt>(BackCase.High)->getValue();
Dan Gohman575fad32008-09-03 16:12:24 +00002254
Chris Lattner8e1d7222009-11-07 07:50:34 +00002255 APInt TSize(First.getBitWidth(), 0);
Chris Lattnere74e0c82011-09-09 22:06:59 +00002256 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I)
Dan Gohman575fad32008-09-03 16:12:24 +00002257 TSize += I->size();
2258
Eric Christopherd9134482014-08-04 21:25:23 +00002259 const TargetLowering *TLI = TM.getSubtargetImpl()->getTargetLowering();
Bill Wendlinga3cd3502013-06-19 21:36:55 +00002260 if (!areJTsAllowed(*TLI) || TSize.ult(TLI->getMinimumJumpTableEntries()))
Dan Gohman575fad32008-09-03 16:12:24 +00002261 return false;
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002262
Anton Korobeynikovd305d002008-12-23 22:26:01 +00002263 APInt Range = ComputeRange(First, Last);
Jakob Stoklund Olesene8261a22011-10-26 01:47:48 +00002264 // The density is TSize / Range. Require at least 40%.
2265 // It should not be possible for IntTSize to saturate for sane code, but make
2266 // sure we handle Range saturation correctly.
2267 uint64_t IntRange = Range.getLimitedValue(UINT64_MAX/10);
2268 uint64_t IntTSize = TSize.getLimitedValue(UINT64_MAX/10);
2269 if (IntTSize * 10 < IntRange * 4)
Dan Gohman575fad32008-09-03 16:12:24 +00002270 return false;
2271
David Greene5730f202010-01-05 01:24:57 +00002272 DEBUG(dbgs() << "Lowering jump table\n"
Anton Korobeynikovf4a66e82008-12-23 22:26:18 +00002273 << "First entry: " << First << ". Last entry: " << Last << '\n'
Jakob Stoklund Olesene8261a22011-10-26 01:47:48 +00002274 << "Range: " << Range << ". Size: " << TSize << ".\n\n");
Dan Gohman575fad32008-09-03 16:12:24 +00002275
2276 // Get the MachineFunction which holds the current MBB. This is used when
2277 // inserting any additional MBBs necessary to represent the switch.
Dan Gohmane8c913e2009-08-15 02:06:22 +00002278 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohman575fad32008-09-03 16:12:24 +00002279
2280 // Figure out which block is immediately after the current one.
Dan Gohman575fad32008-09-03 16:12:24 +00002281 MachineFunction::iterator BBI = CR.CaseBB;
Duncan Sands3ee3c172009-09-06 18:03:32 +00002282 ++BBI;
Dan Gohman575fad32008-09-03 16:12:24 +00002283
2284 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2285
2286 // Create a new basic block to hold the code for loading the address
2287 // of the jump table, and jumping to it. Update successor information;
2288 // we will either branch to the default case for the switch, or the jump
2289 // table.
2290 MachineBasicBlock *JumpTableBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2291 CurMF->insert(BBI, JumpTableBB);
Jakub Staszak12a43bd2011-06-16 20:22:37 +00002292
2293 addSuccessorWithWeight(CR.CaseBB, Default);
2294 addSuccessorWithWeight(CR.CaseBB, JumpTableBB);
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002295
Dan Gohman575fad32008-09-03 16:12:24 +00002296 // Build a vector of destination BBs, corresponding to each target
2297 // of the jump table. If the value of the jump table slot corresponds to
2298 // a case statement, push the case's BB onto the vector, otherwise, push
2299 // the default BB.
2300 std::vector<MachineBasicBlock*> DestBBs;
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002301 APInt TEI = First;
Dan Gohman575fad32008-09-03 16:12:24 +00002302 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++TEI) {
Chris Lattnerb6db2c62010-01-25 23:26:13 +00002303 const APInt &Low = cast<ConstantInt>(I->Low)->getValue();
2304 const APInt &High = cast<ConstantInt>(I->High)->getValue();
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002305
Bob Wilsone4077362013-09-09 19:14:35 +00002306 if (Low.sle(TEI) && TEI.sle(High)) {
Dan Gohman575fad32008-09-03 16:12:24 +00002307 DestBBs.push_back(I->BB);
2308 if (TEI==High)
2309 ++I;
2310 } else {
2311 DestBBs.push_back(Default);
2312 }
2313 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002314
Manman Rencf104462012-08-24 18:14:27 +00002315 // Calculate weight for each unique destination in CR.
2316 DenseMap<MachineBasicBlock*, uint32_t> DestWeights;
2317 if (FuncInfo.BPI)
2318 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I) {
2319 DenseMap<MachineBasicBlock*, uint32_t>::iterator Itr =
2320 DestWeights.find(I->BB);
Stephen Lincfe7f352013-07-08 00:37:03 +00002321 if (Itr != DestWeights.end())
Manman Rencf104462012-08-24 18:14:27 +00002322 Itr->second += I->ExtraWeight;
2323 else
2324 DestWeights[I->BB] = I->ExtraWeight;
2325 }
2326
Dan Gohman575fad32008-09-03 16:12:24 +00002327 // Update successor info. Add one edge to each unique successor.
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002328 BitVector SuccsHandled(CR.CaseBB->getParent()->getNumBlockIDs());
2329 for (std::vector<MachineBasicBlock*>::iterator I = DestBBs.begin(),
Dan Gohman575fad32008-09-03 16:12:24 +00002330 E = DestBBs.end(); I != E; ++I) {
2331 if (!SuccsHandled[(*I)->getNumber()]) {
2332 SuccsHandled[(*I)->getNumber()] = true;
Manman Rencf104462012-08-24 18:14:27 +00002333 DenseMap<MachineBasicBlock*, uint32_t>::iterator Itr =
2334 DestWeights.find(*I);
2335 addSuccessorWithWeight(JumpTableBB, *I,
2336 Itr != DestWeights.end() ? Itr->second : 0);
Dan Gohman575fad32008-09-03 16:12:24 +00002337 }
2338 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002339
Bob Wilson3c7cde42010-03-18 18:42:41 +00002340 // Create a jump table index for this jump table.
Bill Wendlinga3cd3502013-06-19 21:36:55 +00002341 unsigned JTEncoding = TLI->getJumpTableEncoding();
Chris Lattnerb6db2c62010-01-25 23:26:13 +00002342 unsigned JTI = CurMF->getOrCreateJumpTableInfo(JTEncoding)
Bob Wilson3c7cde42010-03-18 18:42:41 +00002343 ->createJumpTableIndex(DestBBs);
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002344
Dan Gohman575fad32008-09-03 16:12:24 +00002345 // Set the jump table information so that we can codegen it as a second
2346 // MachineBasicBlock
2347 JumpTable JT(-1U, JTI, JumpTableBB, Default);
Dan Gohman7c0303a2010-04-19 22:41:47 +00002348 JumpTableHeader JTH(First, Last, SV, CR.CaseBB, (CR.CaseBB == SwitchBB));
2349 if (CR.CaseBB == SwitchBB)
2350 visitJumpTableHeader(JT, JTH, SwitchBB);
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002351
Dan Gohman575fad32008-09-03 16:12:24 +00002352 JTCases.push_back(JumpTableBlock(JTH, JT));
Dan Gohman575fad32008-09-03 16:12:24 +00002353 return true;
2354}
2355
2356/// handleBTSplitSwitchCase - emit comparison and split binary search tree into
2357/// 2 subtrees.
Dan Gohman1a6c47f2009-11-23 18:04:58 +00002358bool SelectionDAGBuilder::handleBTSplitSwitchCase(CaseRec& CR,
2359 CaseRecVector& WorkList,
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002360 const Value* SV,
Stephen Lin6d715e82013-07-06 21:44:25 +00002361 MachineBasicBlock* Default,
2362 MachineBasicBlock* SwitchBB) {
Dan Gohman575fad32008-09-03 16:12:24 +00002363 // Get the MachineFunction which holds the current MBB. This is used when
2364 // inserting any additional MBBs necessary to represent the switch.
Dan Gohmane8c913e2009-08-15 02:06:22 +00002365 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohman575fad32008-09-03 16:12:24 +00002366
2367 // Figure out which block is immediately after the current one.
Dan Gohman575fad32008-09-03 16:12:24 +00002368 MachineFunction::iterator BBI = CR.CaseBB;
Duncan Sands3ee3c172009-09-06 18:03:32 +00002369 ++BBI;
Dan Gohman575fad32008-09-03 16:12:24 +00002370
2371 Case& FrontCase = *CR.Range.first;
2372 Case& BackCase = *(CR.Range.second-1);
2373 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2374
2375 // Size is the number of Cases represented by this range.
2376 unsigned Size = CR.Range.second - CR.Range.first;
2377
Chris Lattner8e1d7222009-11-07 07:50:34 +00002378 const APInt &First = cast<ConstantInt>(FrontCase.Low)->getValue();
2379 const APInt &Last = cast<ConstantInt>(BackCase.High)->getValue();
Dan Gohman575fad32008-09-03 16:12:24 +00002380 double FMetric = 0;
2381 CaseItr Pivot = CR.Range.first + Size/2;
2382
2383 // Select optimal pivot, maximizing sum density of LHS and RHS. This will
2384 // (heuristically) allow us to emit JumpTable's later.
Chris Lattner8e1d7222009-11-07 07:50:34 +00002385 APInt TSize(First.getBitWidth(), 0);
Dan Gohman575fad32008-09-03 16:12:24 +00002386 for (CaseItr I = CR.Range.first, E = CR.Range.second;
2387 I!=E; ++I)
2388 TSize += I->size();
2389
Chris Lattner8e1d7222009-11-07 07:50:34 +00002390 APInt LSize = FrontCase.size();
2391 APInt RSize = TSize-LSize;
David Greene5730f202010-01-05 01:24:57 +00002392 DEBUG(dbgs() << "Selecting best pivot: \n"
Anton Korobeynikovf4a66e82008-12-23 22:26:18 +00002393 << "First: " << First << ", Last: " << Last <<'\n'
2394 << "LSize: " << LSize << ", RSize: " << RSize << '\n');
Dan Gohman575fad32008-09-03 16:12:24 +00002395 for (CaseItr I = CR.Range.first, J=I+1, E = CR.Range.second;
2396 J!=E; ++I, ++J) {
Chris Lattner8e1d7222009-11-07 07:50:34 +00002397 const APInt &LEnd = cast<ConstantInt>(I->High)->getValue();
2398 const APInt &RBegin = cast<ConstantInt>(J->Low)->getValue();
Anton Korobeynikovd305d002008-12-23 22:26:01 +00002399 APInt Range = ComputeRange(LEnd, RBegin);
Stepan Dyatkovskiye01e9862012-05-15 06:50:18 +00002400 assert((Range - 2ULL).isNonNegative() &&
2401 "Invalid case distance");
Chris Lattnercfe5aa62011-04-09 06:57:13 +00002402 // Use volatile double here to avoid excess precision issues on some hosts,
2403 // e.g. that use 80-bit X87 registers.
2404 volatile double LDensity =
2405 (double)LSize.roundToDouble() /
Chris Lattner8e1d7222009-11-07 07:50:34 +00002406 (LEnd - First + 1ULL).roundToDouble();
Chris Lattnercfe5aa62011-04-09 06:57:13 +00002407 volatile double RDensity =
2408 (double)RSize.roundToDouble() /
Chris Lattner8e1d7222009-11-07 07:50:34 +00002409 (Last - RBegin + 1ULL).roundToDouble();
Rafael Espindolad50dbc72013-12-05 04:14:33 +00002410 volatile double Metric = Range.logBase2()*(LDensity+RDensity);
Dan Gohman575fad32008-09-03 16:12:24 +00002411 // Should always split in some non-trivial place
David Greene5730f202010-01-05 01:24:57 +00002412 DEBUG(dbgs() <<"=>Step\n"
Anton Korobeynikovf4a66e82008-12-23 22:26:18 +00002413 << "LEnd: " << LEnd << ", RBegin: " << RBegin << '\n'
2414 << "LDensity: " << LDensity
2415 << ", RDensity: " << RDensity << '\n'
2416 << "Metric: " << Metric << '\n');
Dan Gohman575fad32008-09-03 16:12:24 +00002417 if (FMetric < Metric) {
2418 Pivot = J;
2419 FMetric = Metric;
David Greene5730f202010-01-05 01:24:57 +00002420 DEBUG(dbgs() << "Current metric set to: " << FMetric << '\n');
Dan Gohman575fad32008-09-03 16:12:24 +00002421 }
2422
2423 LSize += J->size();
2424 RSize -= J->size();
2425 }
Bill Wendlinga3cd3502013-06-19 21:36:55 +00002426
Eric Christopherd9134482014-08-04 21:25:23 +00002427 const TargetLowering *TLI = TM.getSubtargetImpl()->getTargetLowering();
Bill Wendlinga3cd3502013-06-19 21:36:55 +00002428 if (areJTsAllowed(*TLI)) {
Dan Gohman575fad32008-09-03 16:12:24 +00002429 // If our case is dense we *really* should handle it earlier!
2430 assert((FMetric > 0) && "Should handle dense range earlier!");
2431 } else {
2432 Pivot = CR.Range.first + Size/2;
2433 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002434
Dan Gohman575fad32008-09-03 16:12:24 +00002435 CaseRange LHSR(CR.Range.first, Pivot);
2436 CaseRange RHSR(Pivot, CR.Range.second);
Stepan Dyatkovskiy513aaa52012-02-01 07:49:51 +00002437 const Constant *C = Pivot->Low;
Craig Topperc0196b12014-04-14 00:51:57 +00002438 MachineBasicBlock *FalseBB = nullptr, *TrueBB = nullptr;
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002439
Dan Gohman575fad32008-09-03 16:12:24 +00002440 // We know that we branch to the LHS if the Value being switched on is
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00002441 // less than the Pivot value, C. We use this to optimize our binary
Dan Gohman575fad32008-09-03 16:12:24 +00002442 // tree a bit, by recognizing that if SV is greater than or equal to the
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00002443 // LHS's Case Value, and that Case Value is exactly one less than the
Dan Gohman575fad32008-09-03 16:12:24 +00002444 // Pivot's Value, then we can branch directly to the LHS's Target,
2445 // rather than creating a leaf node for it.
2446 if ((LHSR.second - LHSR.first) == 1 &&
2447 LHSR.first->High == CR.GE &&
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002448 cast<ConstantInt>(C)->getValue() ==
2449 (cast<ConstantInt>(CR.GE)->getValue() + 1LL)) {
Dan Gohman575fad32008-09-03 16:12:24 +00002450 TrueBB = LHSR.first->BB;
2451 } else {
2452 TrueBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2453 CurMF->insert(BBI, TrueBB);
2454 WorkList.push_back(CaseRec(TrueBB, C, CR.GE, LHSR));
Dan Gohmane6db8ca2009-04-09 02:33:36 +00002455
2456 // Put SV in a virtual register to make it available from the new blocks.
2457 ExportFromCurrentBlock(SV);
Dan Gohman575fad32008-09-03 16:12:24 +00002458 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002459
Dan Gohman575fad32008-09-03 16:12:24 +00002460 // Similar to the optimization above, if the Value being switched on is
2461 // known to be less than the Constant CR.LT, and the current Case Value
2462 // is CR.LT - 1, then we can branch directly to the target block for
2463 // the current Case Value, rather than emitting a RHS leaf node for it.
2464 if ((RHSR.second - RHSR.first) == 1 && CR.LT &&
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002465 cast<ConstantInt>(RHSR.first->Low)->getValue() ==
2466 (cast<ConstantInt>(CR.LT)->getValue() - 1LL)) {
Dan Gohman575fad32008-09-03 16:12:24 +00002467 FalseBB = RHSR.first->BB;
2468 } else {
2469 FalseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2470 CurMF->insert(BBI, FalseBB);
2471 WorkList.push_back(CaseRec(FalseBB,CR.LT,C,RHSR));
Dan Gohmane6db8ca2009-04-09 02:33:36 +00002472
2473 // Put SV in a virtual register to make it available from the new blocks.
2474 ExportFromCurrentBlock(SV);
Dan Gohman575fad32008-09-03 16:12:24 +00002475 }
2476
2477 // Create a CaseBlock record representing a conditional branch to
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00002478 // the LHS node if the value being switched on SV is less than C.
Dan Gohman575fad32008-09-03 16:12:24 +00002479 // Otherwise, branch to LHS.
Craig Topperc0196b12014-04-14 00:51:57 +00002480 CaseBlock CB(ISD::SETLT, SV, C, nullptr, TrueBB, FalseBB, CR.CaseBB);
Dan Gohman575fad32008-09-03 16:12:24 +00002481
Dan Gohman7c0303a2010-04-19 22:41:47 +00002482 if (CR.CaseBB == SwitchBB)
2483 visitSwitchCase(CB, SwitchBB);
Dan Gohman575fad32008-09-03 16:12:24 +00002484 else
2485 SwitchCases.push_back(CB);
2486
2487 return true;
2488}
2489
2490/// handleBitTestsSwitchCase - if current case range has few destination and
2491/// range span less, than machine word bitwidth, encode case range into series
2492/// of masks and emit bit tests with these masks.
Dan Gohman1a6c47f2009-11-23 18:04:58 +00002493bool SelectionDAGBuilder::handleBitTestsSwitchCase(CaseRec& CR,
2494 CaseRecVector& WorkList,
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002495 const Value* SV,
Dan Gohman7c0303a2010-04-19 22:41:47 +00002496 MachineBasicBlock* Default,
Stephen Lin6d715e82013-07-06 21:44:25 +00002497 MachineBasicBlock* SwitchBB) {
Eric Christopherd9134482014-08-04 21:25:23 +00002498 const TargetLowering *TLI = TM.getSubtargetImpl()->getTargetLowering();
Bill Wendlinga3cd3502013-06-19 21:36:55 +00002499 EVT PTy = TLI->getPointerTy();
Owen Andersonc30530d2009-08-10 18:56:59 +00002500 unsigned IntPtrBits = PTy.getSizeInBits();
Dan Gohman575fad32008-09-03 16:12:24 +00002501
2502 Case& FrontCase = *CR.Range.first;
2503 Case& BackCase = *(CR.Range.second-1);
2504
2505 // Get the MachineFunction which holds the current MBB. This is used when
2506 // inserting any additional MBBs necessary to represent the switch.
Dan Gohmane8c913e2009-08-15 02:06:22 +00002507 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohman575fad32008-09-03 16:12:24 +00002508
Anton Korobeynikovc94dbf52009-05-08 18:51:34 +00002509 // If target does not have legal shift left, do not emit bit tests at all.
Matt Arsenaultbbd24902013-10-21 19:24:15 +00002510 if (!TLI->isOperationLegal(ISD::SHL, PTy))
Anton Korobeynikovc94dbf52009-05-08 18:51:34 +00002511 return false;
2512
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002513 size_t numCmps = 0;
Dan Gohman575fad32008-09-03 16:12:24 +00002514 for (CaseItr I = CR.Range.first, E = CR.Range.second;
2515 I!=E; ++I) {
2516 // Single case counts one, case range - two.
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002517 numCmps += (I->Low == I->High ? 1 : 2);
Dan Gohman575fad32008-09-03 16:12:24 +00002518 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002519
Dan Gohman575fad32008-09-03 16:12:24 +00002520 // Count unique destinations
2521 SmallSet<MachineBasicBlock*, 4> Dests;
2522 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
2523 Dests.insert(I->BB);
2524 if (Dests.size() > 3)
2525 // Don't bother the code below, if there are too much unique destinations
2526 return false;
2527 }
David Greene5730f202010-01-05 01:24:57 +00002528 DEBUG(dbgs() << "Total number of unique destinations: "
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00002529 << Dests.size() << '\n'
2530 << "Total number of comparisons: " << numCmps << '\n');
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002531
Dan Gohman575fad32008-09-03 16:12:24 +00002532 // Compute span of values.
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002533 const APInt& minValue = cast<ConstantInt>(FrontCase.Low)->getValue();
2534 const APInt& maxValue = cast<ConstantInt>(BackCase.High)->getValue();
Anton Korobeynikovd305d002008-12-23 22:26:01 +00002535 APInt cmpRange = maxValue - minValue;
2536
David Greene5730f202010-01-05 01:24:57 +00002537 DEBUG(dbgs() << "Compare range: " << cmpRange << '\n'
Anton Korobeynikovf4a66e82008-12-23 22:26:18 +00002538 << "Low bound: " << minValue << '\n'
2539 << "High bound: " << maxValue << '\n');
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002540
Dan Gohman4ce1fb12010-04-08 23:03:40 +00002541 if (cmpRange.uge(IntPtrBits) ||
Dan Gohman575fad32008-09-03 16:12:24 +00002542 (!(Dests.size() == 1 && numCmps >= 3) &&
2543 !(Dests.size() == 2 && numCmps >= 5) &&
2544 !(Dests.size() >= 3 && numCmps >= 6)))
2545 return false;
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002546
David Greene5730f202010-01-05 01:24:57 +00002547 DEBUG(dbgs() << "Emitting bit tests\n");
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002548 APInt lowBound = APInt::getNullValue(cmpRange.getBitWidth());
2549
Dan Gohman575fad32008-09-03 16:12:24 +00002550 // Optimize the case where all the case values fit in a
2551 // word without having to subtract minValue. In this case,
2552 // we can optimize away the subtraction.
Bob Wilsone4077362013-09-09 19:14:35 +00002553 if (minValue.isNonNegative() && maxValue.slt(IntPtrBits)) {
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002554 cmpRange = maxValue;
Dan Gohman575fad32008-09-03 16:12:24 +00002555 } else {
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002556 lowBound = minValue;
Dan Gohman575fad32008-09-03 16:12:24 +00002557 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002558
Dan Gohman575fad32008-09-03 16:12:24 +00002559 CaseBitsVector CasesBits;
2560 unsigned i, count = 0;
2561
2562 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
2563 MachineBasicBlock* Dest = I->BB;
2564 for (i = 0; i < count; ++i)
2565 if (Dest == CasesBits[i].BB)
2566 break;
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002567
Dan Gohman575fad32008-09-03 16:12:24 +00002568 if (i == count) {
2569 assert((count < 3) && "Too much destinations to test!");
Manman Rencf104462012-08-24 18:14:27 +00002570 CasesBits.push_back(CaseBits(0, Dest, 0, 0/*Weight*/));
Dan Gohman575fad32008-09-03 16:12:24 +00002571 count++;
2572 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002573
2574 const APInt& lowValue = cast<ConstantInt>(I->Low)->getValue();
2575 const APInt& highValue = cast<ConstantInt>(I->High)->getValue();
2576
2577 uint64_t lo = (lowValue - lowBound).getZExtValue();
2578 uint64_t hi = (highValue - lowBound).getZExtValue();
Manman Rencf104462012-08-24 18:14:27 +00002579 CasesBits[i].ExtraWeight += I->ExtraWeight;
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002580
Dan Gohman575fad32008-09-03 16:12:24 +00002581 for (uint64_t j = lo; j <= hi; j++) {
2582 CasesBits[i].Mask |= 1ULL << j;
2583 CasesBits[i].Bits++;
2584 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002585
Dan Gohman575fad32008-09-03 16:12:24 +00002586 }
2587 std::sort(CasesBits.begin(), CasesBits.end(), CaseBitsCmp());
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002588
Dan Gohman575fad32008-09-03 16:12:24 +00002589 BitTestInfo BTC;
2590
2591 // Figure out which block is immediately after the current one.
2592 MachineFunction::iterator BBI = CR.CaseBB;
2593 ++BBI;
2594
2595 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2596
David Greene5730f202010-01-05 01:24:57 +00002597 DEBUG(dbgs() << "Cases:\n");
Dan Gohman575fad32008-09-03 16:12:24 +00002598 for (unsigned i = 0, e = CasesBits.size(); i!=e; ++i) {
David Greene5730f202010-01-05 01:24:57 +00002599 DEBUG(dbgs() << "Mask: " << CasesBits[i].Mask
Anton Korobeynikovf4a66e82008-12-23 22:26:18 +00002600 << ", Bits: " << CasesBits[i].Bits
2601 << ", BB: " << CasesBits[i].BB << '\n');
Dan Gohman575fad32008-09-03 16:12:24 +00002602
2603 MachineBasicBlock *CaseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2604 CurMF->insert(BBI, CaseBB);
2605 BTC.push_back(BitTestCase(CasesBits[i].Mask,
2606 CaseBB,
Manman Rencf104462012-08-24 18:14:27 +00002607 CasesBits[i].BB, CasesBits[i].ExtraWeight));
Dan Gohmane6db8ca2009-04-09 02:33:36 +00002608
2609 // Put SV in a virtual register to make it available from the new blocks.
2610 ExportFromCurrentBlock(SV);
Dan Gohman575fad32008-09-03 16:12:24 +00002611 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002612
2613 BitTestBlock BTB(lowBound, cmpRange, SV,
Evan Chengac730dd2011-01-06 01:02:44 +00002614 -1U, MVT::Other, (CR.CaseBB == SwitchBB),
Dan Gohman575fad32008-09-03 16:12:24 +00002615 CR.CaseBB, Default, BTC);
2616
Dan Gohman7c0303a2010-04-19 22:41:47 +00002617 if (CR.CaseBB == SwitchBB)
2618 visitBitTestHeader(BTB, SwitchBB);
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002619
Dan Gohman575fad32008-09-03 16:12:24 +00002620 BitTestCases.push_back(BTB);
2621
2622 return true;
2623}
2624
Dan Gohman575fad32008-09-03 16:12:24 +00002625/// Clusterify - Transform simple list of Cases into list of CaseRange's
Dan Gohman1a6c47f2009-11-23 18:04:58 +00002626size_t SelectionDAGBuilder::Clusterify(CaseVector& Cases,
2627 const SwitchInst& SI) {
Bob Wilsone4077362013-09-09 19:14:35 +00002628 size_t numCmps = 0;
Dan Gohman575fad32008-09-03 16:12:24 +00002629
Manman Rencf104462012-08-24 18:14:27 +00002630 BranchProbabilityInfo *BPI = FuncInfo.BPI;
Dan Gohman575fad32008-09-03 16:12:24 +00002631 // Start with "simple" cases
Stepan Dyatkovskiy97b02fc2012-03-11 06:09:17 +00002632 for (SwitchInst::ConstCaseIt i = SI.case_begin(), e = SI.case_end();
Stepan Dyatkovskiy5b648af2012-03-08 07:06:20 +00002633 i != e; ++i) {
2634 const BasicBlock *SuccBB = i.getCaseSuccessor();
Jakub Staszak0480a8f2011-07-29 22:25:21 +00002635 MachineBasicBlock *SMBB = FuncInfo.MBBMap[SuccBB];
2636
Bob Wilsone4077362013-09-09 19:14:35 +00002637 uint32_t ExtraWeight =
2638 BPI ? BPI->getEdgeWeight(SI.getParent(), i.getSuccessorIndex()) : 0;
2639
2640 Cases.push_back(Case(i.getCaseValue(), i.getCaseValue(),
2641 SMBB, ExtraWeight));
Dan Gohman575fad32008-09-03 16:12:24 +00002642 }
Bob Wilsone4077362013-09-09 19:14:35 +00002643 std::sort(Cases.begin(), Cases.end(), CaseCmp());
Stephen Lincfe7f352013-07-08 00:37:03 +00002644
Bob Wilsone4077362013-09-09 19:14:35 +00002645 // Merge case into clusters
2646 if (Cases.size() >= 2)
2647 // Must recompute end() each iteration because it may be
2648 // invalidated by erase if we hold on to it
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00002649 for (CaseItr I = Cases.begin(), J = std::next(Cases.begin());
Bob Wilsone4077362013-09-09 19:14:35 +00002650 J != Cases.end(); ) {
2651 const APInt& nextValue = cast<ConstantInt>(J->Low)->getValue();
2652 const APInt& currentValue = cast<ConstantInt>(I->High)->getValue();
2653 MachineBasicBlock* nextBB = J->BB;
2654 MachineBasicBlock* currentBB = I->BB;
Stephen Lincfe7f352013-07-08 00:37:03 +00002655
Bob Wilsone4077362013-09-09 19:14:35 +00002656 // If the two neighboring cases go to the same destination, merge them
2657 // into a single case.
2658 if ((nextValue - currentValue == 1) && (currentBB == nextBB)) {
2659 I->High = J->High;
2660 I->ExtraWeight += J->ExtraWeight;
2661 J = Cases.erase(J);
2662 } else {
2663 I = J++;
2664 }
2665 }
Dan Gohman575fad32008-09-03 16:12:24 +00002666
Bob Wilsone4077362013-09-09 19:14:35 +00002667 for (CaseItr I=Cases.begin(), E=Cases.end(); I!=E; ++I, ++numCmps) {
2668 if (I->Low != I->High)
2669 // A range counts double, since it requires two compares.
2670 ++numCmps;
Dan Gohman575fad32008-09-03 16:12:24 +00002671 }
2672
2673 return numCmps;
2674}
2675
Jakob Stoklund Olesen665aa6e2010-09-30 19:44:31 +00002676void SelectionDAGBuilder::UpdateSplitBlock(MachineBasicBlock *First,
2677 MachineBasicBlock *Last) {
2678 // Update JTCases.
2679 for (unsigned i = 0, e = JTCases.size(); i != e; ++i)
2680 if (JTCases[i].first.HeaderBB == First)
2681 JTCases[i].first.HeaderBB = Last;
2682
2683 // Update BitTestCases.
2684 for (unsigned i = 0, e = BitTestCases.size(); i != e; ++i)
2685 if (BitTestCases[i].Parent == First)
2686 BitTestCases[i].Parent = Last;
2687}
2688
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002689void SelectionDAGBuilder::visitSwitch(const SwitchInst &SI) {
Dan Gohmand7b5ce32010-07-10 09:00:22 +00002690 MachineBasicBlock *SwitchMBB = FuncInfo.MBB;
Dan Gohman7c0303a2010-04-19 22:41:47 +00002691
Dan Gohman575fad32008-09-03 16:12:24 +00002692 // Figure out which block is immediately after the current one.
Craig Topperc0196b12014-04-14 00:51:57 +00002693 MachineBasicBlock *NextBlock = nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00002694 MachineBasicBlock *Default = FuncInfo.MBBMap[SI.getDefaultDest()];
2695
2696 // If there is only the default destination, branch to it if it is not the
2697 // next basic block. Otherwise, just fall through.
Stepan Dyatkovskiy513aaa52012-02-01 07:49:51 +00002698 if (!SI.getNumCases()) {
Dan Gohman575fad32008-09-03 16:12:24 +00002699 // Update machine-CFG edges.
2700
2701 // If this is not a fall-through branch, emit the branch.
Dan Gohman7c0303a2010-04-19 22:41:47 +00002702 SwitchMBB->addSuccessor(Default);
Bill Wendling954cb182010-01-28 21:51:40 +00002703 if (Default != NextBlock)
Andrew Trickef9de2a2013-05-25 02:42:55 +00002704 DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(),
Bill Wendling954cb182010-01-28 21:51:40 +00002705 MVT::Other, getControlRoot(),
2706 DAG.getBasicBlock(Default)));
Bill Wendling443d0722009-12-21 22:30:11 +00002707
Dan Gohman575fad32008-09-03 16:12:24 +00002708 return;
2709 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002710
Dan Gohman575fad32008-09-03 16:12:24 +00002711 // If there are any non-default case statements, create a vector of Cases
2712 // representing each one, and sort the vector so that we can efficiently
2713 // create a binary search tree from them.
2714 CaseVector Cases;
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002715 size_t numCmps = Clusterify(Cases, SI);
David Greene5730f202010-01-05 01:24:57 +00002716 DEBUG(dbgs() << "Clusterify finished. Total clusters: " << Cases.size()
Anton Korobeynikovf4a66e82008-12-23 22:26:18 +00002717 << ". Total compares: " << numCmps << '\n');
Duncan Sandsd278d352011-10-18 12:44:00 +00002718 (void)numCmps;
Dan Gohman575fad32008-09-03 16:12:24 +00002719
2720 // Get the Value to be switched on and default basic blocks, which will be
2721 // inserted into CaseBlock records, representing basic blocks in the binary
2722 // search tree.
Eli Friedman95031ed2011-09-29 20:21:17 +00002723 const Value *SV = SI.getCondition();
Dan Gohman575fad32008-09-03 16:12:24 +00002724
2725 // Push the initial CaseRec onto the worklist
2726 CaseRecVector WorkList;
Craig Topperc0196b12014-04-14 00:51:57 +00002727 WorkList.push_back(CaseRec(SwitchMBB,nullptr,nullptr,
Dan Gohman7c0303a2010-04-19 22:41:47 +00002728 CaseRange(Cases.begin(),Cases.end())));
Dan Gohman575fad32008-09-03 16:12:24 +00002729
2730 while (!WorkList.empty()) {
2731 // Grab a record representing a case range to process off the worklist
2732 CaseRec CR = WorkList.back();
2733 WorkList.pop_back();
2734
Dan Gohman7c0303a2010-04-19 22:41:47 +00002735 if (handleBitTestsSwitchCase(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohman575fad32008-09-03 16:12:24 +00002736 continue;
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002737
Dan Gohman575fad32008-09-03 16:12:24 +00002738 // If the range has few cases (two or less) emit a series of specific
2739 // tests.
Dan Gohman7c0303a2010-04-19 22:41:47 +00002740 if (handleSmallSwitchRange(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohman575fad32008-09-03 16:12:24 +00002741 continue;
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002742
Sebastian Popedb31fa2012-09-25 20:35:36 +00002743 // If the switch has more than N blocks, and is at least 40% dense, and the
Anton Korobeynikovd305d002008-12-23 22:26:01 +00002744 // target supports indirect branches, then emit a jump table rather than
Dan Gohman575fad32008-09-03 16:12:24 +00002745 // lowering the switch to a binary tree of conditional branches.
Sebastian Popedb31fa2012-09-25 20:35:36 +00002746 // N defaults to 4 and is controlled via TLS.getMinimumJumpTableEntries().
Dan Gohman7c0303a2010-04-19 22:41:47 +00002747 if (handleJTSwitchCase(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohman575fad32008-09-03 16:12:24 +00002748 continue;
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002749
Dan Gohman575fad32008-09-03 16:12:24 +00002750 // Emit binary tree. We need to pick a pivot, and push left and right ranges
2751 // onto the worklist. Leafs are handled via handleSmallSwitchRange() call.
Dan Gohman7c0303a2010-04-19 22:41:47 +00002752 handleBTSplitSwitchCase(CR, WorkList, SV, Default, SwitchMBB);
Dan Gohman575fad32008-09-03 16:12:24 +00002753 }
2754}
2755
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002756void SelectionDAGBuilder::visitIndirectBr(const IndirectBrInst &I) {
Dan Gohmand7b5ce32010-07-10 09:00:22 +00002757 MachineBasicBlock *IndirectBrMBB = FuncInfo.MBB;
Dan Gohman7c0303a2010-04-19 22:41:47 +00002758
Jakob Stoklund Olesen896428d2010-02-11 00:34:18 +00002759 // Update machine-CFG edges with unique successors.
Nadav Rotem33e034a2012-10-23 21:05:33 +00002760 SmallSet<BasicBlock*, 32> Done;
2761 for (unsigned i = 0, e = I.getNumSuccessors(); i != e; ++i) {
2762 BasicBlock *BB = I.getSuccessor(i);
2763 bool Inserted = Done.insert(BB);
2764 if (!Inserted)
2765 continue;
2766
2767 MachineBasicBlock *Succ = FuncInfo.MBBMap[BB];
Jakub Staszak12a43bd2011-06-16 20:22:37 +00002768 addSuccessorWithWeight(IndirectBrMBB, Succ);
2769 }
Dan Gohmana5e078b2009-10-27 22:10:34 +00002770
Andrew Trickef9de2a2013-05-25 02:42:55 +00002771 DAG.setRoot(DAG.getNode(ISD::BRIND, getCurSDLoc(),
Bill Wendling954cb182010-01-28 21:51:40 +00002772 MVT::Other, getControlRoot(),
2773 getValue(I.getAddress())));
Bill Wendling443d0722009-12-21 22:30:11 +00002774}
Dan Gohman575fad32008-09-03 16:12:24 +00002775
Yaron Kerend7ba46b2014-04-19 13:47:43 +00002776void SelectionDAGBuilder::visitUnreachable(const UnreachableInst &I) {
2777 if (DAG.getTarget().Options.TrapUnreachable)
2778 DAG.setRoot(DAG.getNode(ISD::TRAP, getCurSDLoc(), MVT::Other, DAG.getRoot()));
2779}
2780
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002781void SelectionDAGBuilder::visitFSub(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002782 // -0.0 - X --> fneg
Chris Lattner229907c2011-07-18 04:54:35 +00002783 Type *Ty = I.getType();
Chris Lattner69229312011-02-15 00:14:00 +00002784 if (isa<Constant>(I.getOperand(0)) &&
2785 I.getOperand(0) == ConstantFP::getZeroValueForNegation(Ty)) {
2786 SDValue Op2 = getValue(I.getOperand(1));
Andrew Trickef9de2a2013-05-25 02:42:55 +00002787 setValue(&I, DAG.getNode(ISD::FNEG, getCurSDLoc(),
Chris Lattner69229312011-02-15 00:14:00 +00002788 Op2.getValueType(), Op2));
2789 return;
Dan Gohman575fad32008-09-03 16:12:24 +00002790 }
Bill Wendling443d0722009-12-21 22:30:11 +00002791
Dan Gohmana5b96452009-06-04 22:49:04 +00002792 visitBinary(I, ISD::FSUB);
Dan Gohman575fad32008-09-03 16:12:24 +00002793}
2794
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002795void SelectionDAGBuilder::visitBinary(const User &I, unsigned OpCode) {
Dan Gohman575fad32008-09-03 16:12:24 +00002796 SDValue Op1 = getValue(I.getOperand(0));
2797 SDValue Op2 = getValue(I.getOperand(1));
Andrea Di Biagio4db1abe2014-06-09 12:32:53 +00002798
2799 bool nuw = false;
2800 bool nsw = false;
2801 bool exact = false;
2802 if (const OverflowingBinaryOperator *OFBinOp =
2803 dyn_cast<const OverflowingBinaryOperator>(&I)) {
2804 nuw = OFBinOp->hasNoUnsignedWrap();
2805 nsw = OFBinOp->hasNoSignedWrap();
2806 }
2807 if (const PossiblyExactOperator *ExactOp =
2808 dyn_cast<const PossiblyExactOperator>(&I))
2809 exact = ExactOp->isExact();
2810
2811 SDValue BinNodeValue = DAG.getNode(OpCode, getCurSDLoc(), Op1.getValueType(),
2812 Op1, Op2, nuw, nsw, exact);
2813 setValue(&I, BinNodeValue);
Dan Gohman575fad32008-09-03 16:12:24 +00002814}
2815
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002816void SelectionDAGBuilder::visitShift(const User &I, unsigned Opcode) {
Dan Gohman575fad32008-09-03 16:12:24 +00002817 SDValue Op1 = getValue(I.getOperand(0));
2818 SDValue Op2 = getValue(I.getOperand(1));
Owen Andersonb2c80da2011-02-25 21:41:48 +00002819
Eric Christopherd9134482014-08-04 21:25:23 +00002820 EVT ShiftTy = TM.getSubtargetImpl()->getTargetLowering()->getShiftAmountTy(
2821 Op2.getValueType());
Owen Andersonb2c80da2011-02-25 21:41:48 +00002822
Chris Lattner2a720d92011-02-13 09:02:52 +00002823 // Coerce the shift amount to the right type if we can.
2824 if (!I.getType()->isVectorTy() && Op2.getValueType() != ShiftTy) {
Chris Lattnerd5f0b112011-02-13 09:10:56 +00002825 unsigned ShiftSize = ShiftTy.getSizeInBits();
2826 unsigned Op2Size = Op2.getValueType().getSizeInBits();
Andrew Trickef9de2a2013-05-25 02:42:55 +00002827 SDLoc DL = getCurSDLoc();
Owen Andersonb2c80da2011-02-25 21:41:48 +00002828
Dan Gohman0e8d1992009-04-09 03:51:29 +00002829 // If the operand is smaller than the shift count type, promote it.
Chris Lattner2a720d92011-02-13 09:02:52 +00002830 if (ShiftSize > Op2Size)
2831 Op2 = DAG.getNode(ISD::ZERO_EXTEND, DL, ShiftTy, Op2);
Owen Andersonb2c80da2011-02-25 21:41:48 +00002832
Dan Gohman0e8d1992009-04-09 03:51:29 +00002833 // If the operand is larger than the shift count type but the shift
2834 // count type has enough bits to represent any shift value, truncate
2835 // it now. This is a common case and it exposes the truncate to
2836 // optimization early.
Chris Lattner2a720d92011-02-13 09:02:52 +00002837 else if (ShiftSize >= Log2_32_Ceil(Op2.getValueType().getSizeInBits()))
2838 Op2 = DAG.getNode(ISD::TRUNCATE, DL, ShiftTy, Op2);
2839 // Otherwise we'll need to temporarily settle for some other convenient
Chris Lattnere95d1952011-02-13 19:09:16 +00002840 // type. Type legalization will make adjustments once the shiftee is split.
Chris Lattner2a720d92011-02-13 09:02:52 +00002841 else
Chris Lattnere95d1952011-02-13 19:09:16 +00002842 Op2 = DAG.getZExtOrTrunc(Op2, DL, MVT::i32);
Dan Gohman575fad32008-09-03 16:12:24 +00002843 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00002844
Andrea Di Biagio4db1abe2014-06-09 12:32:53 +00002845 bool nuw = false;
2846 bool nsw = false;
2847 bool exact = false;
2848
2849 if (Opcode == ISD::SRL || Opcode == ISD::SRA || Opcode == ISD::SHL) {
2850
2851 if (const OverflowingBinaryOperator *OFBinOp =
2852 dyn_cast<const OverflowingBinaryOperator>(&I)) {
2853 nuw = OFBinOp->hasNoUnsignedWrap();
2854 nsw = OFBinOp->hasNoSignedWrap();
2855 }
2856 if (const PossiblyExactOperator *ExactOp =
2857 dyn_cast<const PossiblyExactOperator>(&I))
2858 exact = ExactOp->isExact();
2859 }
2860
2861 SDValue Res = DAG.getNode(Opcode, getCurSDLoc(), Op1.getValueType(), Op1, Op2,
2862 nuw, nsw, exact);
2863 setValue(&I, Res);
Dan Gohman575fad32008-09-03 16:12:24 +00002864}
2865
Benjamin Kramer9960a252011-07-08 10:31:30 +00002866void SelectionDAGBuilder::visitSDiv(const User &I) {
Benjamin Kramer9960a252011-07-08 10:31:30 +00002867 SDValue Op1 = getValue(I.getOperand(0));
2868 SDValue Op2 = getValue(I.getOperand(1));
2869
2870 // Turn exact SDivs into multiplications.
2871 // FIXME: This should be in DAGCombiner, but it doesn't have access to the
2872 // exact bit.
Benjamin Kramer2bb8b262011-07-08 12:08:24 +00002873 if (isa<BinaryOperator>(&I) && cast<BinaryOperator>(&I)->isExact() &&
2874 !isa<ConstantSDNode>(Op1) &&
Benjamin Kramer9960a252011-07-08 10:31:30 +00002875 isa<ConstantSDNode>(Op2) && !cast<ConstantSDNode>(Op2)->isNullValue())
Eric Christopherd9134482014-08-04 21:25:23 +00002876 setValue(&I, TM.getSubtargetImpl()->getTargetLowering()->BuildExactSDIV(
2877 Op1, Op2, getCurSDLoc(), DAG));
Benjamin Kramer9960a252011-07-08 10:31:30 +00002878 else
Andrew Trickef9de2a2013-05-25 02:42:55 +00002879 setValue(&I, DAG.getNode(ISD::SDIV, getCurSDLoc(), Op1.getValueType(),
Benjamin Kramer9960a252011-07-08 10:31:30 +00002880 Op1, Op2));
2881}
2882
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002883void SelectionDAGBuilder::visitICmp(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002884 ICmpInst::Predicate predicate = ICmpInst::BAD_ICMP_PREDICATE;
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002885 if (const ICmpInst *IC = dyn_cast<ICmpInst>(&I))
Dan Gohman575fad32008-09-03 16:12:24 +00002886 predicate = IC->getPredicate();
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002887 else if (const ConstantExpr *IC = dyn_cast<ConstantExpr>(&I))
Dan Gohman575fad32008-09-03 16:12:24 +00002888 predicate = ICmpInst::Predicate(IC->getPredicate());
2889 SDValue Op1 = getValue(I.getOperand(0));
2890 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman293abcc2008-10-17 18:18:45 +00002891 ISD::CondCode Opcode = getICmpCondCode(predicate);
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00002892
Eric Christopherd9134482014-08-04 21:25:23 +00002893 EVT DestVT =
2894 TM.getSubtargetImpl()->getTargetLowering()->getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002895 setValue(&I, DAG.getSetCC(getCurSDLoc(), DestVT, Op1, Op2, Opcode));
Dan Gohman575fad32008-09-03 16:12:24 +00002896}
2897
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002898void SelectionDAGBuilder::visitFCmp(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002899 FCmpInst::Predicate predicate = FCmpInst::BAD_FCMP_PREDICATE;
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002900 if (const FCmpInst *FC = dyn_cast<FCmpInst>(&I))
Dan Gohman575fad32008-09-03 16:12:24 +00002901 predicate = FC->getPredicate();
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002902 else if (const ConstantExpr *FC = dyn_cast<ConstantExpr>(&I))
Dan Gohman575fad32008-09-03 16:12:24 +00002903 predicate = FCmpInst::Predicate(FC->getPredicate());
2904 SDValue Op1 = getValue(I.getOperand(0));
2905 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman293abcc2008-10-17 18:18:45 +00002906 ISD::CondCode Condition = getFCmpCondCode(predicate);
Nick Lewycky50f02cb2011-12-02 22:16:29 +00002907 if (TM.Options.NoNaNsFPMath)
2908 Condition = getFCmpCodeWithoutNaN(Condition);
Eric Christopherd9134482014-08-04 21:25:23 +00002909 EVT DestVT =
2910 TM.getSubtargetImpl()->getTargetLowering()->getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002911 setValue(&I, DAG.getSetCC(getCurSDLoc(), DestVT, Op1, Op2, Condition));
Dan Gohman575fad32008-09-03 16:12:24 +00002912}
2913
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002914void SelectionDAGBuilder::visitSelect(const User &I) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00002915 SmallVector<EVT, 4> ValueVTs;
Eric Christopherd9134482014-08-04 21:25:23 +00002916 ComputeValueVTs(*TM.getSubtargetImpl()->getTargetLowering(), I.getType(),
2917 ValueVTs);
Dan Gohman8b44b882008-10-21 20:00:42 +00002918 unsigned NumValues = ValueVTs.size();
Bill Wendling443d0722009-12-21 22:30:11 +00002919 if (NumValues == 0) return;
Dan Gohman8b44b882008-10-21 20:00:42 +00002920
Bill Wendling443d0722009-12-21 22:30:11 +00002921 SmallVector<SDValue, 4> Values(NumValues);
2922 SDValue Cond = getValue(I.getOperand(0));
2923 SDValue TrueVal = getValue(I.getOperand(1));
2924 SDValue FalseVal = getValue(I.getOperand(2));
Duncan Sandsf2641e12011-09-06 19:07:46 +00002925 ISD::NodeType OpCode = Cond.getValueType().isVector() ?
2926 ISD::VSELECT : ISD::SELECT;
Dan Gohman8b44b882008-10-21 20:00:42 +00002927
Bill Wendling954cb182010-01-28 21:51:40 +00002928 for (unsigned i = 0; i != NumValues; ++i)
Andrew Trickef9de2a2013-05-25 02:42:55 +00002929 Values[i] = DAG.getNode(OpCode, getCurSDLoc(),
Duncan Sandsf2641e12011-09-06 19:07:46 +00002930 TrueVal.getNode()->getValueType(TrueVal.getResNo()+i),
Chris Lattner53ebf8a2010-03-12 07:15:36 +00002931 Cond,
Bill Wendling443d0722009-12-21 22:30:11 +00002932 SDValue(TrueVal.getNode(),
2933 TrueVal.getResNo() + i),
2934 SDValue(FalseVal.getNode(),
2935 FalseVal.getResNo() + i));
2936
Andrew Trickef9de2a2013-05-25 02:42:55 +00002937 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(),
Craig Topper48d114b2014-04-26 18:35:24 +00002938 DAG.getVTList(ValueVTs), Values));
Bill Wendling443d0722009-12-21 22:30:11 +00002939}
Dan Gohman575fad32008-09-03 16:12:24 +00002940
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002941void SelectionDAGBuilder::visitTrunc(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002942 // TruncInst cannot be a no-op cast because sizeof(src) > sizeof(dest).
2943 SDValue N = getValue(I.getOperand(0));
Eric Christopherd9134482014-08-04 21:25:23 +00002944 EVT DestVT =
2945 TM.getSubtargetImpl()->getTargetLowering()->getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002946 setValue(&I, DAG.getNode(ISD::TRUNCATE, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00002947}
2948
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002949void SelectionDAGBuilder::visitZExt(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002950 // ZExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2951 // ZExt also can't be a cast to bool for same reason. So, nothing much to do
2952 SDValue N = getValue(I.getOperand(0));
Eric Christopherd9134482014-08-04 21:25:23 +00002953 EVT DestVT =
2954 TM.getSubtargetImpl()->getTargetLowering()->getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002955 setValue(&I, DAG.getNode(ISD::ZERO_EXTEND, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00002956}
2957
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002958void SelectionDAGBuilder::visitSExt(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002959 // SExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2960 // SExt also can't be a cast to bool for same reason. So, nothing much to do
2961 SDValue N = getValue(I.getOperand(0));
Eric Christopherd9134482014-08-04 21:25:23 +00002962 EVT DestVT =
2963 TM.getSubtargetImpl()->getTargetLowering()->getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002964 setValue(&I, DAG.getNode(ISD::SIGN_EXTEND, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00002965}
2966
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002967void SelectionDAGBuilder::visitFPTrunc(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002968 // FPTrunc is never a no-op cast, no need to check
2969 SDValue N = getValue(I.getOperand(0));
Eric Christopherd9134482014-08-04 21:25:23 +00002970 const TargetLowering *TLI = TM.getSubtargetImpl()->getTargetLowering();
Bill Wendlinga3cd3502013-06-19 21:36:55 +00002971 EVT DestVT = TLI->getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002972 setValue(&I, DAG.getNode(ISD::FP_ROUND, getCurSDLoc(),
Pete Coopere3d305a2012-01-17 01:54:07 +00002973 DestVT, N,
Bill Wendlinga3cd3502013-06-19 21:36:55 +00002974 DAG.getTargetConstant(0, TLI->getPointerTy())));
Dan Gohman575fad32008-09-03 16:12:24 +00002975}
2976
Stephen Lin6d715e82013-07-06 21:44:25 +00002977void SelectionDAGBuilder::visitFPExt(const User &I) {
Hal Finkelbab66782011-10-18 03:51:57 +00002978 // FPExt is never a no-op cast, no need to check
Dan Gohman575fad32008-09-03 16:12:24 +00002979 SDValue N = getValue(I.getOperand(0));
Eric Christopherd9134482014-08-04 21:25:23 +00002980 EVT DestVT =
2981 TM.getSubtargetImpl()->getTargetLowering()->getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002982 setValue(&I, DAG.getNode(ISD::FP_EXTEND, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00002983}
2984
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002985void SelectionDAGBuilder::visitFPToUI(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002986 // FPToUI is never a no-op cast, no need to check
2987 SDValue N = getValue(I.getOperand(0));
Eric Christopherd9134482014-08-04 21:25:23 +00002988 EVT DestVT =
2989 TM.getSubtargetImpl()->getTargetLowering()->getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002990 setValue(&I, DAG.getNode(ISD::FP_TO_UINT, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00002991}
2992
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002993void SelectionDAGBuilder::visitFPToSI(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002994 // FPToSI is never a no-op cast, no need to check
2995 SDValue N = getValue(I.getOperand(0));
Eric Christopherd9134482014-08-04 21:25:23 +00002996 EVT DestVT =
2997 TM.getSubtargetImpl()->getTargetLowering()->getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002998 setValue(&I, DAG.getNode(ISD::FP_TO_SINT, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00002999}
3000
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003001void SelectionDAGBuilder::visitUIToFP(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00003002 // UIToFP is never a no-op cast, no need to check
3003 SDValue N = getValue(I.getOperand(0));
Eric Christopherd9134482014-08-04 21:25:23 +00003004 EVT DestVT =
3005 TM.getSubtargetImpl()->getTargetLowering()->getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00003006 setValue(&I, DAG.getNode(ISD::UINT_TO_FP, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00003007}
3008
Stephen Lin6d715e82013-07-06 21:44:25 +00003009void SelectionDAGBuilder::visitSIToFP(const User &I) {
Bill Wendling6c87bfc2008-10-19 20:34:04 +00003010 // SIToFP is never a no-op cast, no need to check
Dan Gohman575fad32008-09-03 16:12:24 +00003011 SDValue N = getValue(I.getOperand(0));
Eric Christopherd9134482014-08-04 21:25:23 +00003012 EVT DestVT =
3013 TM.getSubtargetImpl()->getTargetLowering()->getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00003014 setValue(&I, DAG.getNode(ISD::SINT_TO_FP, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00003015}
3016
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003017void SelectionDAGBuilder::visitPtrToInt(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00003018 // What to do depends on the size of the integer and the size of the pointer.
3019 // We can either truncate, zero extend, or no-op, accordingly.
3020 SDValue N = getValue(I.getOperand(0));
Eric Christopherd9134482014-08-04 21:25:23 +00003021 EVT DestVT =
3022 TM.getSubtargetImpl()->getTargetLowering()->getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00003023 setValue(&I, DAG.getZExtOrTrunc(N, getCurSDLoc(), DestVT));
Dan Gohman575fad32008-09-03 16:12:24 +00003024}
3025
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003026void SelectionDAGBuilder::visitIntToPtr(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00003027 // What to do depends on the size of the integer and the size of the pointer.
3028 // We can either truncate, zero extend, or no-op, accordingly.
3029 SDValue N = getValue(I.getOperand(0));
Eric Christopherd9134482014-08-04 21:25:23 +00003030 EVT DestVT =
3031 TM.getSubtargetImpl()->getTargetLowering()->getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00003032 setValue(&I, DAG.getZExtOrTrunc(N, getCurSDLoc(), DestVT));
Dan Gohman575fad32008-09-03 16:12:24 +00003033}
3034
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003035void SelectionDAGBuilder::visitBitCast(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00003036 SDValue N = getValue(I.getOperand(0));
Eric Christopherd9134482014-08-04 21:25:23 +00003037 EVT DestVT =
3038 TM.getSubtargetImpl()->getTargetLowering()->getValueType(I.getType());
Dan Gohman575fad32008-09-03 16:12:24 +00003039
Bill Wendling443d0722009-12-21 22:30:11 +00003040 // BitCast assures us that source and destination are the same size so this is
Wesley Peck527da1b2010-11-23 03:31:01 +00003041 // either a BITCAST or a no-op.
Bill Wendling954cb182010-01-28 21:51:40 +00003042 if (DestVT != N.getValueType())
Andrew Trickef9de2a2013-05-25 02:42:55 +00003043 setValue(&I, DAG.getNode(ISD::BITCAST, getCurSDLoc(),
Bill Wendling954cb182010-01-28 21:51:40 +00003044 DestVT, N)); // convert types.
Juergen Ributzka2b97f9b2014-02-13 04:19:26 +00003045 // Check if the original LLVM IR Operand was a ConstantInt, because getValue()
3046 // might fold any kind of constant expression to an integer constant and that
3047 // is not what we are looking for. Only regcognize a bitcast of a genuine
3048 // constant integer as an opaque constant.
3049 else if(ConstantInt *C = dyn_cast<ConstantInt>(I.getOperand(0)))
3050 setValue(&I, DAG.getConstant(C->getValue(), DestVT, /*isTarget=*/false,
3051 /*isOpaque*/true));
Bill Wendling954cb182010-01-28 21:51:40 +00003052 else
Bill Wendling443d0722009-12-21 22:30:11 +00003053 setValue(&I, N); // noop cast.
Dan Gohman575fad32008-09-03 16:12:24 +00003054}
3055
Matt Arsenaultb03bd4d2013-11-15 01:34:59 +00003056void SelectionDAGBuilder::visitAddrSpaceCast(const User &I) {
3057 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3058 const Value *SV = I.getOperand(0);
3059 SDValue N = getValue(SV);
Eric Christopherd9134482014-08-04 21:25:23 +00003060 EVT DestVT =
3061 TM.getSubtargetImpl()->getTargetLowering()->getValueType(I.getType());
Matt Arsenaultb03bd4d2013-11-15 01:34:59 +00003062
3063 unsigned SrcAS = SV->getType()->getPointerAddressSpace();
3064 unsigned DestAS = I.getType()->getPointerAddressSpace();
3065
3066 if (!TLI.isNoopAddrSpaceCast(SrcAS, DestAS))
3067 N = DAG.getAddrSpaceCast(getCurSDLoc(), DestVT, N, SrcAS, DestAS);
3068
3069 setValue(&I, N);
3070}
3071
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003072void SelectionDAGBuilder::visitInsertElement(const User &I) {
Tom Stellardd42c5942013-08-05 22:22:01 +00003073 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohman575fad32008-09-03 16:12:24 +00003074 SDValue InVec = getValue(I.getOperand(0));
3075 SDValue InVal = getValue(I.getOperand(1));
Tom Stellardd42c5942013-08-05 22:22:01 +00003076 SDValue InIdx = DAG.getSExtOrTrunc(getValue(I.getOperand(2)),
3077 getCurSDLoc(), TLI.getVectorIdxTy());
Eric Christopherd9134482014-08-04 21:25:23 +00003078 setValue(&I,
3079 DAG.getNode(ISD::INSERT_VECTOR_ELT, getCurSDLoc(),
3080 TM.getSubtargetImpl()->getTargetLowering()->getValueType(
3081 I.getType()),
3082 InVec, InVal, InIdx));
Dan Gohman575fad32008-09-03 16:12:24 +00003083}
3084
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003085void SelectionDAGBuilder::visitExtractElement(const User &I) {
Tom Stellardd42c5942013-08-05 22:22:01 +00003086 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohman575fad32008-09-03 16:12:24 +00003087 SDValue InVec = getValue(I.getOperand(0));
Tom Stellardd42c5942013-08-05 22:22:01 +00003088 SDValue InIdx = DAG.getSExtOrTrunc(getValue(I.getOperand(1)),
3089 getCurSDLoc(), TLI.getVectorIdxTy());
Eric Christopherd9134482014-08-04 21:25:23 +00003090 setValue(&I,
3091 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurSDLoc(),
3092 TM.getSubtargetImpl()->getTargetLowering()->getValueType(
3093 I.getType()),
3094 InVec, InIdx));
Dan Gohman575fad32008-09-03 16:12:24 +00003095}
3096
Craig Topperf726e152012-01-04 09:23:09 +00003097// Utility for visitShuffleVector - Return true if every element in Mask,
Benjamin Kramerbde91762012-06-02 10:20:22 +00003098// beginning from position Pos and ending in Pos+Size, falls within the
Craig Topperf726e152012-01-04 09:23:09 +00003099// specified sequential range [L, L+Pos). or is undef.
3100static bool isSequentialInRange(const SmallVectorImpl<int> &Mask,
Craig Topper3ef01cd2012-04-11 03:06:35 +00003101 unsigned Pos, unsigned Size, int Low) {
3102 for (unsigned i = Pos, e = Pos+Size; i != e; ++i, ++Low)
Craig Topperf726e152012-01-04 09:23:09 +00003103 if (Mask[i] >= 0 && Mask[i] != Low)
Nate Begeman8d6d4b92009-04-27 18:41:29 +00003104 return false;
Mon P Wang25f01062008-11-10 04:46:22 +00003105 return true;
3106}
3107
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003108void SelectionDAGBuilder::visitShuffleVector(const User &I) {
Mon P Wangc3113602008-11-21 04:25:21 +00003109 SDValue Src1 = getValue(I.getOperand(0));
3110 SDValue Src2 = getValue(I.getOperand(1));
Dan Gohman575fad32008-09-03 16:12:24 +00003111
Chris Lattnercf129702012-01-26 02:51:13 +00003112 SmallVector<int, 8> Mask;
3113 ShuffleVectorInst::getShuffleMask(cast<Constant>(I.getOperand(2)), Mask);
3114 unsigned MaskNumElts = Mask.size();
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003115
Eric Christopherd9134482014-08-04 21:25:23 +00003116 const TargetLowering *TLI = TM.getSubtargetImpl()->getTargetLowering();
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003117 EVT VT = TLI->getValueType(I.getType());
Owen Anderson53aa7a92009-08-10 22:56:29 +00003118 EVT SrcVT = Src1.getValueType();
Nate Begeman5f829d82009-04-29 05:20:52 +00003119 unsigned SrcNumElts = SrcVT.getVectorNumElements();
Mon P Wang25f01062008-11-10 04:46:22 +00003120
Mon P Wang7a824742008-11-16 05:06:27 +00003121 if (SrcNumElts == MaskNumElts) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00003122 setValue(&I, DAG.getVectorShuffle(VT, getCurSDLoc(), Src1, Src2,
Bill Wendling954cb182010-01-28 21:51:40 +00003123 &Mask[0]));
Mon P Wang25f01062008-11-10 04:46:22 +00003124 return;
3125 }
3126
3127 // Normalize the shuffle vector since mask and vector length don't match.
Mon P Wang7a824742008-11-16 05:06:27 +00003128 if (SrcNumElts < MaskNumElts && MaskNumElts % SrcNumElts == 0) {
3129 // Mask is longer than the source vectors and is a multiple of the source
3130 // vectors. We can use concatenate vector to make the mask and vectors
Mon P Wangc3113602008-11-21 04:25:21 +00003131 // lengths match.
Craig Topperf726e152012-01-04 09:23:09 +00003132 if (SrcNumElts*2 == MaskNumElts) {
3133 // First check for Src1 in low and Src2 in high
3134 if (isSequentialInRange(Mask, 0, SrcNumElts, 0) &&
3135 isSequentialInRange(Mask, SrcNumElts, SrcNumElts, SrcNumElts)) {
3136 // The shuffle is concatenating two vectors together.
Andrew Trickef9de2a2013-05-25 02:42:55 +00003137 setValue(&I, DAG.getNode(ISD::CONCAT_VECTORS, getCurSDLoc(),
Craig Topperf726e152012-01-04 09:23:09 +00003138 VT, Src1, Src2));
3139 return;
3140 }
3141 // Then check for Src2 in low and Src1 in high
3142 if (isSequentialInRange(Mask, 0, SrcNumElts, SrcNumElts) &&
3143 isSequentialInRange(Mask, SrcNumElts, SrcNumElts, 0)) {
3144 // The shuffle is concatenating two vectors together.
Andrew Trickef9de2a2013-05-25 02:42:55 +00003145 setValue(&I, DAG.getNode(ISD::CONCAT_VECTORS, getCurSDLoc(),
Craig Topperf726e152012-01-04 09:23:09 +00003146 VT, Src2, Src1));
3147 return;
3148 }
Mon P Wang25f01062008-11-10 04:46:22 +00003149 }
3150
Mon P Wang7a824742008-11-16 05:06:27 +00003151 // Pad both vectors with undefs to make them the same length as the mask.
3152 unsigned NumConcat = MaskNumElts / SrcNumElts;
Nate Begeman8d6d4b92009-04-27 18:41:29 +00003153 bool Src1U = Src1.getOpcode() == ISD::UNDEF;
3154 bool Src2U = Src2.getOpcode() == ISD::UNDEF;
Dale Johannesen84935752009-02-06 23:05:02 +00003155 SDValue UndefVal = DAG.getUNDEF(SrcVT);
Mon P Wang25f01062008-11-10 04:46:22 +00003156
Nate Begeman8d6d4b92009-04-27 18:41:29 +00003157 SmallVector<SDValue, 8> MOps1(NumConcat, UndefVal);
3158 SmallVector<SDValue, 8> MOps2(NumConcat, UndefVal);
Mon P Wangc3113602008-11-21 04:25:21 +00003159 MOps1[0] = Src1;
3160 MOps2[0] = Src2;
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00003161
3162 Src1 = Src1U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
Craig Topper48d114b2014-04-26 18:35:24 +00003163 getCurSDLoc(), VT, MOps1);
Nate Begeman8d6d4b92009-04-27 18:41:29 +00003164 Src2 = Src2U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
Craig Topper48d114b2014-04-26 18:35:24 +00003165 getCurSDLoc(), VT, MOps2);
Mon P Wangc3113602008-11-21 04:25:21 +00003166
Mon P Wang25f01062008-11-10 04:46:22 +00003167 // Readjust mask for new input vector length.
Nate Begeman8d6d4b92009-04-27 18:41:29 +00003168 SmallVector<int, 8> MappedOps;
Nate Begeman5f829d82009-04-29 05:20:52 +00003169 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00003170 int Idx = Mask[i];
Craig Topper3ef01cd2012-04-11 03:06:35 +00003171 if (Idx >= (int)SrcNumElts)
3172 Idx -= SrcNumElts - MaskNumElts;
3173 MappedOps.push_back(Idx);
Mon P Wang25f01062008-11-10 04:46:22 +00003174 }
Bill Wendlingfff99f02009-12-21 22:42:14 +00003175
Andrew Trickef9de2a2013-05-25 02:42:55 +00003176 setValue(&I, DAG.getVectorShuffle(VT, getCurSDLoc(), Src1, Src2,
Bill Wendling954cb182010-01-28 21:51:40 +00003177 &MappedOps[0]));
Mon P Wang25f01062008-11-10 04:46:22 +00003178 return;
3179 }
3180
Mon P Wang7a824742008-11-16 05:06:27 +00003181 if (SrcNumElts > MaskNumElts) {
Mon P Wang7a824742008-11-16 05:06:27 +00003182 // Analyze the access pattern of the vector to see if we can extract
3183 // two subvectors and do the shuffle. The analysis is done by calculating
3184 // the range of elements the mask access on both vectors.
Craig Topper6148fe62012-04-08 23:15:04 +00003185 int MinRange[2] = { static_cast<int>(SrcNumElts),
3186 static_cast<int>(SrcNumElts)};
Mon P Wang7a824742008-11-16 05:06:27 +00003187 int MaxRange[2] = {-1, -1};
3188
Nate Begeman5f829d82009-04-29 05:20:52 +00003189 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00003190 int Idx = Mask[i];
Craig Topper6148fe62012-04-08 23:15:04 +00003191 unsigned Input = 0;
Nate Begeman8d6d4b92009-04-27 18:41:29 +00003192 if (Idx < 0)
3193 continue;
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00003194
Nate Begeman5f829d82009-04-29 05:20:52 +00003195 if (Idx >= (int)SrcNumElts) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00003196 Input = 1;
3197 Idx -= SrcNumElts;
Mon P Wang25f01062008-11-10 04:46:22 +00003198 }
Nate Begeman8d6d4b92009-04-27 18:41:29 +00003199 if (Idx > MaxRange[Input])
3200 MaxRange[Input] = Idx;
3201 if (Idx < MinRange[Input])
3202 MinRange[Input] = Idx;
Mon P Wang25f01062008-11-10 04:46:22 +00003203 }
Mon P Wang25f01062008-11-10 04:46:22 +00003204
Mon P Wang7a824742008-11-16 05:06:27 +00003205 // Check if the access is smaller than the vector size and can we find
3206 // a reasonable extract index.
Craig Topper6148fe62012-04-08 23:15:04 +00003207 int RangeUse[2] = { -1, -1 }; // 0 = Unused, 1 = Extract, -1 = Can not
3208 // Extract.
Mon P Wang7a824742008-11-16 05:06:27 +00003209 int StartIdx[2]; // StartIdx to extract from
Craig Topper6148fe62012-04-08 23:15:04 +00003210 for (unsigned Input = 0; Input < 2; ++Input) {
3211 if (MinRange[Input] >= (int)SrcNumElts && MaxRange[Input] < 0) {
Mon P Wang7a824742008-11-16 05:06:27 +00003212 RangeUse[Input] = 0; // Unused
3213 StartIdx[Input] = 0;
Craig Topperc8e2d912012-04-08 17:53:33 +00003214 continue;
Mon P Wangc3113602008-11-21 04:25:21 +00003215 }
Craig Topperc8e2d912012-04-08 17:53:33 +00003216
3217 // Find a good start index that is a multiple of the mask length. Then
3218 // see if the rest of the elements are in range.
3219 StartIdx[Input] = (MinRange[Input]/MaskNumElts)*MaskNumElts;
3220 if (MaxRange[Input] - StartIdx[Input] < (int)MaskNumElts &&
3221 StartIdx[Input] + MaskNumElts <= SrcNumElts)
3222 RangeUse[Input] = 1; // Extract from a multiple of the mask length.
Mon P Wang7a824742008-11-16 05:06:27 +00003223 }
3224
Bill Wendlingdff54ef2009-08-21 18:16:06 +00003225 if (RangeUse[0] == 0 && RangeUse[1] == 0) {
Bill Wendling954cb182010-01-28 21:51:40 +00003226 setValue(&I, DAG.getUNDEF(VT)); // Vectors are not used.
Mon P Wang7a824742008-11-16 05:06:27 +00003227 return;
3228 }
Craig Topper6148fe62012-04-08 23:15:04 +00003229 if (RangeUse[0] >= 0 && RangeUse[1] >= 0) {
Mon P Wang7a824742008-11-16 05:06:27 +00003230 // Extract appropriate subvector and generate a vector shuffle
Craig Topper6148fe62012-04-08 23:15:04 +00003231 for (unsigned Input = 0; Input < 2; ++Input) {
Bill Wendlingc6b47342009-12-21 23:47:40 +00003232 SDValue &Src = Input == 0 ? Src1 : Src2;
Bill Wendlingfff99f02009-12-21 22:42:14 +00003233 if (RangeUse[Input] == 0)
Dale Johannesen84935752009-02-06 23:05:02 +00003234 Src = DAG.getUNDEF(VT);
Bill Wendlingfff99f02009-12-21 22:42:14 +00003235 else
Andrew Trickef9de2a2013-05-25 02:42:55 +00003236 Src = DAG.getNode(ISD::EXTRACT_SUBVECTOR, getCurSDLoc(), VT,
Tom Stellardd42c5942013-08-05 22:22:01 +00003237 Src, DAG.getConstant(StartIdx[Input],
3238 TLI->getVectorIdxTy()));
Mon P Wang25f01062008-11-10 04:46:22 +00003239 }
Bill Wendlingfff99f02009-12-21 22:42:14 +00003240
Mon P Wang7a824742008-11-16 05:06:27 +00003241 // Calculate new mask.
Nate Begeman8d6d4b92009-04-27 18:41:29 +00003242 SmallVector<int, 8> MappedOps;
Nate Begeman5f829d82009-04-29 05:20:52 +00003243 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00003244 int Idx = Mask[i];
Craig Topper3ef01cd2012-04-11 03:06:35 +00003245 if (Idx >= 0) {
3246 if (Idx < (int)SrcNumElts)
3247 Idx -= StartIdx[0];
3248 else
3249 Idx -= SrcNumElts + StartIdx[1] - MaskNumElts;
3250 }
3251 MappedOps.push_back(Idx);
Mon P Wang7a824742008-11-16 05:06:27 +00003252 }
Bill Wendlingfff99f02009-12-21 22:42:14 +00003253
Andrew Trickef9de2a2013-05-25 02:42:55 +00003254 setValue(&I, DAG.getVectorShuffle(VT, getCurSDLoc(), Src1, Src2,
Bill Wendling954cb182010-01-28 21:51:40 +00003255 &MappedOps[0]));
Mon P Wang7a824742008-11-16 05:06:27 +00003256 return;
Mon P Wang25f01062008-11-10 04:46:22 +00003257 }
3258 }
3259
Mon P Wang7a824742008-11-16 05:06:27 +00003260 // We can't use either concat vectors or extract subvectors so fall back to
3261 // replacing the shuffle with extract and build vector.
3262 // to insert and build vector.
Owen Anderson53aa7a92009-08-10 22:56:29 +00003263 EVT EltVT = VT.getVectorElementType();
Tom Stellardd42c5942013-08-05 22:22:01 +00003264 EVT IdxVT = TLI->getVectorIdxTy();
Mon P Wang25f01062008-11-10 04:46:22 +00003265 SmallVector<SDValue,8> Ops;
Nate Begeman5f829d82009-04-29 05:20:52 +00003266 for (unsigned i = 0; i != MaskNumElts; ++i) {
Craig Topper3ef01cd2012-04-11 03:06:35 +00003267 int Idx = Mask[i];
3268 SDValue Res;
3269
3270 if (Idx < 0) {
3271 Res = DAG.getUNDEF(EltVT);
Mon P Wang25f01062008-11-10 04:46:22 +00003272 } else {
Craig Topper3ef01cd2012-04-11 03:06:35 +00003273 SDValue &Src = Idx < (int)SrcNumElts ? Src1 : Src2;
3274 if (Idx >= (int)SrcNumElts) Idx -= SrcNumElts;
Bill Wendlingfff99f02009-12-21 22:42:14 +00003275
Andrew Trickef9de2a2013-05-25 02:42:55 +00003276 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurSDLoc(),
Tom Stellardd42c5942013-08-05 22:22:01 +00003277 EltVT, Src, DAG.getConstant(Idx, IdxVT));
Mon P Wang25f01062008-11-10 04:46:22 +00003278 }
Craig Topper3ef01cd2012-04-11 03:06:35 +00003279
3280 Ops.push_back(Res);
Mon P Wang25f01062008-11-10 04:46:22 +00003281 }
Bill Wendlingfff99f02009-12-21 22:42:14 +00003282
Craig Topper48d114b2014-04-26 18:35:24 +00003283 setValue(&I, DAG.getNode(ISD::BUILD_VECTOR, getCurSDLoc(), VT, Ops));
Dan Gohman575fad32008-09-03 16:12:24 +00003284}
3285
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003286void SelectionDAGBuilder::visitInsertValue(const InsertValueInst &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00003287 const Value *Op0 = I.getOperand(0);
3288 const Value *Op1 = I.getOperand(1);
Chris Lattner229907c2011-07-18 04:54:35 +00003289 Type *AggTy = I.getType();
3290 Type *ValTy = Op1->getType();
Dan Gohman575fad32008-09-03 16:12:24 +00003291 bool IntoUndef = isa<UndefValue>(Op0);
3292 bool FromUndef = isa<UndefValue>(Op1);
3293
Jay Foad57aa6362011-07-13 10:26:04 +00003294 unsigned LinearIndex = ComputeLinearIndex(AggTy, I.getIndices());
Dan Gohman575fad32008-09-03 16:12:24 +00003295
Eric Christopherd9134482014-08-04 21:25:23 +00003296 const TargetLowering *TLI = TM.getSubtargetImpl()->getTargetLowering();
Owen Anderson53aa7a92009-08-10 22:56:29 +00003297 SmallVector<EVT, 4> AggValueVTs;
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003298 ComputeValueVTs(*TLI, AggTy, AggValueVTs);
Owen Anderson53aa7a92009-08-10 22:56:29 +00003299 SmallVector<EVT, 4> ValValueVTs;
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003300 ComputeValueVTs(*TLI, ValTy, ValValueVTs);
Dan Gohman575fad32008-09-03 16:12:24 +00003301
3302 unsigned NumAggValues = AggValueVTs.size();
3303 unsigned NumValValues = ValValueVTs.size();
3304 SmallVector<SDValue, 4> Values(NumAggValues);
3305
3306 SDValue Agg = getValue(Op0);
Dan Gohman575fad32008-09-03 16:12:24 +00003307 unsigned i = 0;
3308 // Copy the beginning value(s) from the original aggregate.
3309 for (; i != LinearIndex; ++i)
Dale Johannesen84935752009-02-06 23:05:02 +00003310 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohman575fad32008-09-03 16:12:24 +00003311 SDValue(Agg.getNode(), Agg.getResNo() + i);
3312 // Copy values from the inserted value(s).
Rafael Espindolae53b7d12011-05-13 15:18:06 +00003313 if (NumValValues) {
3314 SDValue Val = getValue(Op1);
3315 for (; i != LinearIndex + NumValValues; ++i)
3316 Values[i] = FromUndef ? DAG.getUNDEF(AggValueVTs[i]) :
3317 SDValue(Val.getNode(), Val.getResNo() + i - LinearIndex);
3318 }
Dan Gohman575fad32008-09-03 16:12:24 +00003319 // Copy remaining value(s) from the original aggregate.
3320 for (; i != NumAggValues; ++i)
Dale Johannesen84935752009-02-06 23:05:02 +00003321 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohman575fad32008-09-03 16:12:24 +00003322 SDValue(Agg.getNode(), Agg.getResNo() + i);
3323
Andrew Trickef9de2a2013-05-25 02:42:55 +00003324 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(),
Craig Topper48d114b2014-04-26 18:35:24 +00003325 DAG.getVTList(AggValueVTs), Values));
Dan Gohman575fad32008-09-03 16:12:24 +00003326}
3327
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003328void SelectionDAGBuilder::visitExtractValue(const ExtractValueInst &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00003329 const Value *Op0 = I.getOperand(0);
Chris Lattner229907c2011-07-18 04:54:35 +00003330 Type *AggTy = Op0->getType();
3331 Type *ValTy = I.getType();
Dan Gohman575fad32008-09-03 16:12:24 +00003332 bool OutOfUndef = isa<UndefValue>(Op0);
3333
Jay Foad57aa6362011-07-13 10:26:04 +00003334 unsigned LinearIndex = ComputeLinearIndex(AggTy, I.getIndices());
Dan Gohman575fad32008-09-03 16:12:24 +00003335
Eric Christopherd9134482014-08-04 21:25:23 +00003336 const TargetLowering *TLI = TM.getSubtargetImpl()->getTargetLowering();
Owen Anderson53aa7a92009-08-10 22:56:29 +00003337 SmallVector<EVT, 4> ValValueVTs;
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003338 ComputeValueVTs(*TLI, ValTy, ValValueVTs);
Dan Gohman575fad32008-09-03 16:12:24 +00003339
3340 unsigned NumValValues = ValValueVTs.size();
Rafael Espindolae53b7d12011-05-13 15:18:06 +00003341
3342 // Ignore a extractvalue that produces an empty object
3343 if (!NumValValues) {
3344 setValue(&I, DAG.getUNDEF(MVT(MVT::Other)));
3345 return;
3346 }
3347
Dan Gohman575fad32008-09-03 16:12:24 +00003348 SmallVector<SDValue, 4> Values(NumValValues);
3349
3350 SDValue Agg = getValue(Op0);
3351 // Copy out the selected value(s).
3352 for (unsigned i = LinearIndex; i != LinearIndex + NumValValues; ++i)
3353 Values[i - LinearIndex] =
Bill Wendling165b45d2008-11-20 07:24:30 +00003354 OutOfUndef ?
Dale Johannesen84935752009-02-06 23:05:02 +00003355 DAG.getUNDEF(Agg.getNode()->getValueType(Agg.getResNo() + i)) :
Bill Wendling165b45d2008-11-20 07:24:30 +00003356 SDValue(Agg.getNode(), Agg.getResNo() + i);
Dan Gohman575fad32008-09-03 16:12:24 +00003357
Andrew Trickef9de2a2013-05-25 02:42:55 +00003358 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(),
Craig Topper48d114b2014-04-26 18:35:24 +00003359 DAG.getVTList(ValValueVTs), Values));
Dan Gohman575fad32008-09-03 16:12:24 +00003360}
3361
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003362void SelectionDAGBuilder::visitGetElementPtr(const User &I) {
Matt Arsenaultb7689122013-10-21 20:03:54 +00003363 Value *Op0 = I.getOperand(0);
Nadav Rotem1d666092012-02-28 14:13:19 +00003364 // Note that the pointer operand may be a vector of pointers. Take the scalar
3365 // element which holds a pointer.
Matt Arsenaultb7689122013-10-21 20:03:54 +00003366 Type *Ty = Op0->getType()->getScalarType();
3367 unsigned AS = Ty->getPointerAddressSpace();
3368 SDValue N = getValue(Op0);
Dan Gohman575fad32008-09-03 16:12:24 +00003369
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003370 for (GetElementPtrInst::const_op_iterator OI = I.op_begin()+1, E = I.op_end();
Dan Gohman575fad32008-09-03 16:12:24 +00003371 OI != E; ++OI) {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003372 const Value *Idx = *OI;
Chris Lattner229907c2011-07-18 04:54:35 +00003373 if (StructType *StTy = dyn_cast<StructType>(Ty)) {
Duncan Sandsb8d3caf2012-11-13 13:01:58 +00003374 unsigned Field = cast<Constant>(Idx)->getUniqueInteger().getZExtValue();
Dan Gohman575fad32008-09-03 16:12:24 +00003375 if (Field) {
3376 // N = N + Offset
Rafael Espindola5f57f462014-02-21 18:34:28 +00003377 uint64_t Offset = DL->getStructLayout(StTy)->getElementOffset(Field);
Andrew Trickef9de2a2013-05-25 02:42:55 +00003378 N = DAG.getNode(ISD::ADD, getCurSDLoc(), N.getValueType(), N,
Duncan Sandsb8d3caf2012-11-13 13:01:58 +00003379 DAG.getConstant(Offset, N.getValueType()));
Dan Gohman575fad32008-09-03 16:12:24 +00003380 }
Bill Wendlinge79105b2009-12-21 23:10:19 +00003381
Dan Gohman575fad32008-09-03 16:12:24 +00003382 Ty = StTy->getElementType(Field);
3383 } else {
3384 Ty = cast<SequentialType>(Ty)->getElementType();
3385
3386 // If this is a constant subscript, handle it quickly.
Eric Christopherd9134482014-08-04 21:25:23 +00003387 const TargetLowering *TLI = TM.getSubtargetImpl()->getTargetLowering();
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003388 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Idx)) {
Dan Gohmanf1d83042010-06-18 14:22:04 +00003389 if (CI->isZero()) continue;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00003390 uint64_t Offs =
Rafael Espindola5f57f462014-02-21 18:34:28 +00003391 DL->getTypeAllocSize(Ty)*cast<ConstantInt>(CI)->getSExtValue();
Evan Chengfe174df2009-02-09 21:01:06 +00003392 SDValue OffsVal;
Tom Stellardfd155822013-08-26 15:05:36 +00003393 EVT PTy = TLI->getPointerTy(AS);
Owen Andersonc30530d2009-08-10 18:56:59 +00003394 unsigned PtrBits = PTy.getSizeInBits();
Bill Wendlinge79105b2009-12-21 23:10:19 +00003395 if (PtrBits < 64)
Tom Stellardfd155822013-08-26 15:05:36 +00003396 OffsVal = DAG.getNode(ISD::TRUNCATE, getCurSDLoc(), PTy,
Owen Anderson9f944592009-08-11 20:47:22 +00003397 DAG.getConstant(Offs, MVT::i64));
Bill Wendlinge79105b2009-12-21 23:10:19 +00003398 else
Tom Stellardfd155822013-08-26 15:05:36 +00003399 OffsVal = DAG.getConstant(Offs, PTy);
Bill Wendlinge79105b2009-12-21 23:10:19 +00003400
Andrew Trickef9de2a2013-05-25 02:42:55 +00003401 N = DAG.getNode(ISD::ADD, getCurSDLoc(), N.getValueType(), N,
Evan Cheng020588c2009-02-09 20:54:38 +00003402 OffsVal);
Dan Gohman575fad32008-09-03 16:12:24 +00003403 continue;
3404 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00003405
Dan Gohman575fad32008-09-03 16:12:24 +00003406 // N = N + Idx * ElementSize;
Tom Stellardfd155822013-08-26 15:05:36 +00003407 APInt ElementSize = APInt(TLI->getPointerSizeInBits(AS),
Rafael Espindola5f57f462014-02-21 18:34:28 +00003408 DL->getTypeAllocSize(Ty));
Dan Gohman575fad32008-09-03 16:12:24 +00003409 SDValue IdxN = getValue(Idx);
3410
3411 // If the index is smaller or larger than intptr_t, truncate or extend
3412 // it.
Andrew Trickef9de2a2013-05-25 02:42:55 +00003413 IdxN = DAG.getSExtOrTrunc(IdxN, getCurSDLoc(), N.getValueType());
Dan Gohman575fad32008-09-03 16:12:24 +00003414
3415 // If this is a multiply by a power of two, turn it into a shl
3416 // immediately. This is a very common case.
3417 if (ElementSize != 1) {
Dan Gohman4ef112b2009-10-23 17:57:43 +00003418 if (ElementSize.isPowerOf2()) {
3419 unsigned Amt = ElementSize.logBase2();
Andrew Trickef9de2a2013-05-25 02:42:55 +00003420 IdxN = DAG.getNode(ISD::SHL, getCurSDLoc(),
Dale Johannesened255b32009-01-30 01:34:22 +00003421 N.getValueType(), IdxN,
Nadav Rotem3924cb02011-12-05 06:29:09 +00003422 DAG.getConstant(Amt, IdxN.getValueType()));
Dan Gohman575fad32008-09-03 16:12:24 +00003423 } else {
Duncan Sandsb8d3caf2012-11-13 13:01:58 +00003424 SDValue Scale = DAG.getConstant(ElementSize, IdxN.getValueType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00003425 IdxN = DAG.getNode(ISD::MUL, getCurSDLoc(),
Dale Johannesened255b32009-01-30 01:34:22 +00003426 N.getValueType(), IdxN, Scale);
Dan Gohman575fad32008-09-03 16:12:24 +00003427 }
3428 }
3429
Andrew Trickef9de2a2013-05-25 02:42:55 +00003430 N = DAG.getNode(ISD::ADD, getCurSDLoc(),
Dale Johannesened255b32009-01-30 01:34:22 +00003431 N.getValueType(), N, IdxN);
Dan Gohman575fad32008-09-03 16:12:24 +00003432 }
3433 }
Bill Wendlinge79105b2009-12-21 23:10:19 +00003434
Dan Gohman575fad32008-09-03 16:12:24 +00003435 setValue(&I, N);
3436}
3437
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003438void SelectionDAGBuilder::visitAlloca(const AllocaInst &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00003439 // If this is a fixed sized alloca in the entry block of the function,
3440 // allocate it statically on the stack.
3441 if (FuncInfo.StaticAllocaMap.count(&I))
3442 return; // getValue will auto-populate this.
3443
Chris Lattner229907c2011-07-18 04:54:35 +00003444 Type *Ty = I.getAllocatedType();
Eric Christopherd9134482014-08-04 21:25:23 +00003445 const TargetLowering *TLI = TM.getSubtargetImpl()->getTargetLowering();
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003446 uint64_t TySize = TLI->getDataLayout()->getTypeAllocSize(Ty);
Dan Gohman575fad32008-09-03 16:12:24 +00003447 unsigned Align =
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003448 std::max((unsigned)TLI->getDataLayout()->getPrefTypeAlignment(Ty),
Dan Gohman575fad32008-09-03 16:12:24 +00003449 I.getAlignment());
3450
3451 SDValue AllocSize = getValue(I.getArraySize());
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00003452
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003453 EVT IntPtr = TLI->getPointerTy();
Dan Gohman2140a742010-05-28 01:14:11 +00003454 if (AllocSize.getValueType() != IntPtr)
Andrew Trickef9de2a2013-05-25 02:42:55 +00003455 AllocSize = DAG.getZExtOrTrunc(AllocSize, getCurSDLoc(), IntPtr);
Dan Gohman2140a742010-05-28 01:14:11 +00003456
Andrew Trickef9de2a2013-05-25 02:42:55 +00003457 AllocSize = DAG.getNode(ISD::MUL, getCurSDLoc(), IntPtr,
Dan Gohman2140a742010-05-28 01:14:11 +00003458 AllocSize,
3459 DAG.getConstant(TySize, IntPtr));
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00003460
Dan Gohman575fad32008-09-03 16:12:24 +00003461 // Handle alignment. If the requested alignment is less than or equal to
3462 // the stack alignment, ignore it. If the size is greater than or equal to
3463 // the stack alignment, we note this in the DYNAMIC_STACKALLOC node.
Eric Christopherd9134482014-08-04 21:25:23 +00003464 unsigned StackAlign =
3465 TM.getSubtargetImpl()->getFrameLowering()->getStackAlignment();
Dan Gohman575fad32008-09-03 16:12:24 +00003466 if (Align <= StackAlign)
3467 Align = 0;
3468
3469 // Round the size of the allocation up to the stack alignment size
3470 // by add SA-1 to the size.
Andrew Trickef9de2a2013-05-25 02:42:55 +00003471 AllocSize = DAG.getNode(ISD::ADD, getCurSDLoc(),
Dale Johannesened255b32009-01-30 01:34:22 +00003472 AllocSize.getValueType(), AllocSize,
Dan Gohman575fad32008-09-03 16:12:24 +00003473 DAG.getIntPtrConstant(StackAlign-1));
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003474
Dan Gohman575fad32008-09-03 16:12:24 +00003475 // Mask out the low bits for alignment purposes.
Andrew Trickef9de2a2013-05-25 02:42:55 +00003476 AllocSize = DAG.getNode(ISD::AND, getCurSDLoc(),
Dale Johannesened255b32009-01-30 01:34:22 +00003477 AllocSize.getValueType(), AllocSize,
Dan Gohman575fad32008-09-03 16:12:24 +00003478 DAG.getIntPtrConstant(~(uint64_t)(StackAlign-1)));
3479
3480 SDValue Ops[] = { getRoot(), AllocSize, DAG.getIntPtrConstant(Align) };
Owen Anderson9f944592009-08-11 20:47:22 +00003481 SDVTList VTs = DAG.getVTList(AllocSize.getValueType(), MVT::Other);
Craig Topper48d114b2014-04-26 18:35:24 +00003482 SDValue DSA = DAG.getNode(ISD::DYNAMIC_STACKALLOC, getCurSDLoc(), VTs, Ops);
Dan Gohman575fad32008-09-03 16:12:24 +00003483 setValue(&I, DSA);
3484 DAG.setRoot(DSA.getValue(1));
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003485
Hans Wennborgacb842d2014-03-05 02:43:26 +00003486 assert(FuncInfo.MF->getFrameInfo()->hasVarSizedObjects());
Dan Gohman575fad32008-09-03 16:12:24 +00003487}
3488
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003489void SelectionDAGBuilder::visitLoad(const LoadInst &I) {
Eli Friedman342e8df2011-08-24 20:50:09 +00003490 if (I.isAtomic())
3491 return visitAtomicLoad(I);
3492
Dan Gohman575fad32008-09-03 16:12:24 +00003493 const Value *SV = I.getOperand(0);
3494 SDValue Ptr = getValue(SV);
3495
Chris Lattner229907c2011-07-18 04:54:35 +00003496 Type *Ty = I.getType();
David Greene39c6d012010-02-15 17:00:31 +00003497
Dan Gohman575fad32008-09-03 16:12:24 +00003498 bool isVolatile = I.isVolatile();
Craig Topperc0196b12014-04-14 00:51:57 +00003499 bool isNonTemporal = I.getMetadata("nontemporal") != nullptr;
3500 bool isInvariant = I.getMetadata("invariant.load") != nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00003501 unsigned Alignment = I.getAlignment();
Hal Finkelcc39b672014-07-24 12:16:19 +00003502
3503 AAMDNodes AAInfo;
3504 I.getAAMetadata(AAInfo);
Rafael Espindola80c540e2012-03-31 18:14:00 +00003505 const MDNode *Ranges = I.getMetadata(LLVMContext::MD_range);
Dan Gohman575fad32008-09-03 16:12:24 +00003506
Owen Anderson53aa7a92009-08-10 22:56:29 +00003507 SmallVector<EVT, 4> ValueVTs;
Dan Gohman575fad32008-09-03 16:12:24 +00003508 SmallVector<uint64_t, 4> Offsets;
Eric Christopherd9134482014-08-04 21:25:23 +00003509 ComputeValueVTs(*TM.getSubtargetImpl()->getTargetLowering(), Ty, ValueVTs,
3510 &Offsets);
Dan Gohman575fad32008-09-03 16:12:24 +00003511 unsigned NumValues = ValueVTs.size();
3512 if (NumValues == 0)
3513 return;
3514
3515 SDValue Root;
3516 bool ConstantMemory = false;
Richard Sandiford9afe6132013-12-10 10:36:34 +00003517 if (isVolatile || NumValues > MaxParallelChains)
Dan Gohman575fad32008-09-03 16:12:24 +00003518 // Serialize volatile loads with other side effects.
3519 Root = getRoot();
Dan Gohmana94cc6d2010-10-20 00:31:05 +00003520 else if (AA->pointsToConstantMemory(
Hal Finkelcc39b672014-07-24 12:16:19 +00003521 AliasAnalysis::Location(SV, AA->getTypeStoreSize(Ty), AAInfo))) {
Dan Gohman575fad32008-09-03 16:12:24 +00003522 // Do not serialize (non-volatile) loads of constant memory with anything.
3523 Root = DAG.getEntryNode();
3524 ConstantMemory = true;
3525 } else {
3526 // Do not serialize non-volatile loads against each other.
3527 Root = DAG.getRoot();
3528 }
Wesley Peck527da1b2010-11-23 03:31:01 +00003529
Eric Christopherd9134482014-08-04 21:25:23 +00003530 const TargetLowering *TLI = TM.getSubtargetImpl()->getTargetLowering();
Richard Sandiford9afe6132013-12-10 10:36:34 +00003531 if (isVolatile)
3532 Root = TLI->prepareVolatileOrAtomicLoad(Root, getCurSDLoc(), DAG);
3533
Dan Gohman575fad32008-09-03 16:12:24 +00003534 SmallVector<SDValue, 4> Values(NumValues);
Andrew Trick116efac2010-11-12 17:50:46 +00003535 SmallVector<SDValue, 4> Chains(std::min(unsigned(MaxParallelChains),
3536 NumValues));
Owen Anderson53aa7a92009-08-10 22:56:29 +00003537 EVT PtrVT = Ptr.getValueType();
Andrew Trick116efac2010-11-12 17:50:46 +00003538 unsigned ChainI = 0;
3539 for (unsigned i = 0; i != NumValues; ++i, ++ChainI) {
3540 // Serializing loads here may result in excessive register pressure, and
3541 // TokenFactor places arbitrary choke points on the scheduler. SD scheduling
3542 // could recover a bit by hoisting nodes upward in the chain by recognizing
3543 // they are side-effect free or do not alias. The optimizer should really
3544 // avoid this case by converting large object/array copies to llvm.memcpy
3545 // (MaxParallelChains should always remain as failsafe).
3546 if (ChainI == MaxParallelChains) {
3547 assert(PendingLoads.empty() && "PendingLoads must be serialized first");
Craig Topper48d114b2014-04-26 18:35:24 +00003548 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), MVT::Other,
Craig Topper2d2aa0c2014-04-30 07:17:30 +00003549 makeArrayRef(Chains.data(), ChainI));
Andrew Trick116efac2010-11-12 17:50:46 +00003550 Root = Chain;
3551 ChainI = 0;
3552 }
Andrew Trickef9de2a2013-05-25 02:42:55 +00003553 SDValue A = DAG.getNode(ISD::ADD, getCurSDLoc(),
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003554 PtrVT, Ptr,
3555 DAG.getConstant(Offsets[i], PtrVT));
Andrew Trickef9de2a2013-05-25 02:42:55 +00003556 SDValue L = DAG.getLoad(ValueVTs[i], getCurSDLoc(), Root,
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00003557 A, MachinePointerInfo(SV, Offsets[i]), isVolatile,
Hal Finkelcc39b672014-07-24 12:16:19 +00003558 isNonTemporal, isInvariant, Alignment, AAInfo,
Rafael Espindola80c540e2012-03-31 18:14:00 +00003559 Ranges);
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003560
Dan Gohman575fad32008-09-03 16:12:24 +00003561 Values[i] = L;
Andrew Trick116efac2010-11-12 17:50:46 +00003562 Chains[ChainI] = L.getValue(1);
Dan Gohman575fad32008-09-03 16:12:24 +00003563 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00003564
Dan Gohman575fad32008-09-03 16:12:24 +00003565 if (!ConstantMemory) {
Craig Topper48d114b2014-04-26 18:35:24 +00003566 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), MVT::Other,
Craig Topper2d2aa0c2014-04-30 07:17:30 +00003567 makeArrayRef(Chains.data(), ChainI));
Dan Gohman575fad32008-09-03 16:12:24 +00003568 if (isVolatile)
3569 DAG.setRoot(Chain);
3570 else
3571 PendingLoads.push_back(Chain);
3572 }
3573
Andrew Trickef9de2a2013-05-25 02:42:55 +00003574 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(),
Craig Topper48d114b2014-04-26 18:35:24 +00003575 DAG.getVTList(ValueVTs), Values));
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003576}
Dan Gohman575fad32008-09-03 16:12:24 +00003577
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003578void SelectionDAGBuilder::visitStore(const StoreInst &I) {
Eli Friedman342e8df2011-08-24 20:50:09 +00003579 if (I.isAtomic())
3580 return visitAtomicStore(I);
3581
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003582 const Value *SrcV = I.getOperand(0);
3583 const Value *PtrV = I.getOperand(1);
Dan Gohman575fad32008-09-03 16:12:24 +00003584
Owen Anderson53aa7a92009-08-10 22:56:29 +00003585 SmallVector<EVT, 4> ValueVTs;
Dan Gohman575fad32008-09-03 16:12:24 +00003586 SmallVector<uint64_t, 4> Offsets;
Eric Christopherd9134482014-08-04 21:25:23 +00003587 ComputeValueVTs(*TM.getSubtargetImpl()->getTargetLowering(), SrcV->getType(),
3588 ValueVTs, &Offsets);
Dan Gohman575fad32008-09-03 16:12:24 +00003589 unsigned NumValues = ValueVTs.size();
3590 if (NumValues == 0)
3591 return;
3592
3593 // Get the lowered operands. Note that we do this after
3594 // checking if NumResults is zero, because with zero results
3595 // the operands won't have values in the map.
3596 SDValue Src = getValue(SrcV);
3597 SDValue Ptr = getValue(PtrV);
3598
3599 SDValue Root = getRoot();
Andrew Trick116efac2010-11-12 17:50:46 +00003600 SmallVector<SDValue, 4> Chains(std::min(unsigned(MaxParallelChains),
3601 NumValues));
Owen Anderson53aa7a92009-08-10 22:56:29 +00003602 EVT PtrVT = Ptr.getValueType();
Dan Gohman575fad32008-09-03 16:12:24 +00003603 bool isVolatile = I.isVolatile();
Craig Topperc0196b12014-04-14 00:51:57 +00003604 bool isNonTemporal = I.getMetadata("nontemporal") != nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00003605 unsigned Alignment = I.getAlignment();
Hal Finkelcc39b672014-07-24 12:16:19 +00003606
3607 AAMDNodes AAInfo;
3608 I.getAAMetadata(AAInfo);
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003609
Andrew Trick116efac2010-11-12 17:50:46 +00003610 unsigned ChainI = 0;
3611 for (unsigned i = 0; i != NumValues; ++i, ++ChainI) {
3612 // See visitLoad comments.
3613 if (ChainI == MaxParallelChains) {
Craig Topper48d114b2014-04-26 18:35:24 +00003614 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), MVT::Other,
Craig Topper2d2aa0c2014-04-30 07:17:30 +00003615 makeArrayRef(Chains.data(), ChainI));
Andrew Trick116efac2010-11-12 17:50:46 +00003616 Root = Chain;
3617 ChainI = 0;
3618 }
Andrew Trickef9de2a2013-05-25 02:42:55 +00003619 SDValue Add = DAG.getNode(ISD::ADD, getCurSDLoc(), PtrVT, Ptr,
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003620 DAG.getConstant(Offsets[i], PtrVT));
Andrew Trickef9de2a2013-05-25 02:42:55 +00003621 SDValue St = DAG.getStore(Root, getCurSDLoc(),
Andrew Trick116efac2010-11-12 17:50:46 +00003622 SDValue(Src.getNode(), Src.getResNo() + i),
3623 Add, MachinePointerInfo(PtrV, Offsets[i]),
Hal Finkelcc39b672014-07-24 12:16:19 +00003624 isVolatile, isNonTemporal, Alignment, AAInfo);
Andrew Trick116efac2010-11-12 17:50:46 +00003625 Chains[ChainI] = St;
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003626 }
3627
Craig Topper48d114b2014-04-26 18:35:24 +00003628 SDValue StoreNode = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), MVT::Other,
Craig Topper2d2aa0c2014-04-30 07:17:30 +00003629 makeArrayRef(Chains.data(), ChainI));
Devang Patel05561e82010-10-26 22:14:52 +00003630 DAG.setRoot(StoreNode);
Dan Gohman575fad32008-09-03 16:12:24 +00003631}
3632
Eli Friedman30a49e92011-08-03 21:06:02 +00003633static SDValue InsertFenceForAtomic(SDValue Chain, AtomicOrdering Order,
Eli Friedman342e8df2011-08-24 20:50:09 +00003634 SynchronizationScope Scope,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003635 bool Before, SDLoc dl,
Eli Friedman30a49e92011-08-03 21:06:02 +00003636 SelectionDAG &DAG,
3637 const TargetLowering &TLI) {
3638 // Fence, if necessary
3639 if (Before) {
Eli Friedman452aae62011-08-26 02:59:24 +00003640 if (Order == AcquireRelease || Order == SequentiallyConsistent)
Eli Friedman30a49e92011-08-03 21:06:02 +00003641 Order = Release;
Tim Northoverd622e122014-05-30 14:41:51 +00003642 else if (Order == Acquire || Order == Monotonic || Order == Unordered)
Eli Friedman30a49e92011-08-03 21:06:02 +00003643 return Chain;
3644 } else {
3645 if (Order == AcquireRelease)
3646 Order = Acquire;
Tim Northoverd622e122014-05-30 14:41:51 +00003647 else if (Order == Release || Order == Monotonic || Order == Unordered)
Eli Friedman30a49e92011-08-03 21:06:02 +00003648 return Chain;
3649 }
3650 SDValue Ops[3];
3651 Ops[0] = Chain;
Eli Friedman342e8df2011-08-24 20:50:09 +00003652 Ops[1] = DAG.getConstant(Order, TLI.getPointerTy());
3653 Ops[2] = DAG.getConstant(Scope, TLI.getPointerTy());
Craig Topper48d114b2014-04-26 18:35:24 +00003654 return DAG.getNode(ISD::ATOMIC_FENCE, dl, MVT::Other, Ops);
Eli Friedman30a49e92011-08-03 21:06:02 +00003655}
3656
Eli Friedmanc9a551e2011-07-28 21:48:00 +00003657void SelectionDAGBuilder::visitAtomicCmpXchg(const AtomicCmpXchgInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00003658 SDLoc dl = getCurSDLoc();
Tim Northovere94a5182014-03-11 10:48:52 +00003659 AtomicOrdering SuccessOrder = I.getSuccessOrdering();
3660 AtomicOrdering FailureOrder = I.getFailureOrdering();
Eli Friedman342e8df2011-08-24 20:50:09 +00003661 SynchronizationScope Scope = I.getSynchScope();
Eli Friedman30a49e92011-08-03 21:06:02 +00003662
3663 SDValue InChain = getRoot();
3664
Eric Christopherd9134482014-08-04 21:25:23 +00003665 const TargetLowering *TLI = TM.getSubtargetImpl()->getTargetLowering();
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003666 if (TLI->getInsertFencesForAtomic())
Tim Northovere94a5182014-03-11 10:48:52 +00003667 InChain = InsertFenceForAtomic(InChain, SuccessOrder, Scope, true, dl,
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003668 DAG, *TLI);
Eli Friedman30a49e92011-08-03 21:06:02 +00003669
Tim Northover420a2162014-06-13 14:24:07 +00003670 MVT MemVT = getValue(I.getCompareOperand()).getSimpleValueType();
3671 SDVTList VTs = DAG.getVTList(MemVT, MVT::i1, MVT::Other);
3672 SDValue L = DAG.getAtomicCmpSwap(
3673 ISD::ATOMIC_CMP_SWAP_WITH_SUCCESS, dl, MemVT, VTs, InChain,
3674 getValue(I.getPointerOperand()), getValue(I.getCompareOperand()),
3675 getValue(I.getNewValOperand()), MachinePointerInfo(I.getPointerOperand()),
3676 0 /* Alignment */,
3677 TLI->getInsertFencesForAtomic() ? Monotonic : SuccessOrder,
3678 TLI->getInsertFencesForAtomic() ? Monotonic : FailureOrder, Scope);
Eli Friedman30a49e92011-08-03 21:06:02 +00003679
Tim Northover420a2162014-06-13 14:24:07 +00003680 SDValue OutChain = L.getValue(2);
Eli Friedman30a49e92011-08-03 21:06:02 +00003681
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003682 if (TLI->getInsertFencesForAtomic())
Tim Northovere94a5182014-03-11 10:48:52 +00003683 OutChain = InsertFenceForAtomic(OutChain, SuccessOrder, Scope, false, dl,
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003684 DAG, *TLI);
Eli Friedman30a49e92011-08-03 21:06:02 +00003685
Eli Friedmanadec5872011-07-29 03:05:32 +00003686 setValue(&I, L);
Eli Friedman30a49e92011-08-03 21:06:02 +00003687 DAG.setRoot(OutChain);
Eli Friedmanc9a551e2011-07-28 21:48:00 +00003688}
3689
3690void SelectionDAGBuilder::visitAtomicRMW(const AtomicRMWInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00003691 SDLoc dl = getCurSDLoc();
Eli Friedmanadec5872011-07-29 03:05:32 +00003692 ISD::NodeType NT;
3693 switch (I.getOperation()) {
David Blaikie46a9f012012-01-20 21:51:11 +00003694 default: llvm_unreachable("Unknown atomicrmw operation");
Eli Friedmanadec5872011-07-29 03:05:32 +00003695 case AtomicRMWInst::Xchg: NT = ISD::ATOMIC_SWAP; break;
3696 case AtomicRMWInst::Add: NT = ISD::ATOMIC_LOAD_ADD; break;
3697 case AtomicRMWInst::Sub: NT = ISD::ATOMIC_LOAD_SUB; break;
3698 case AtomicRMWInst::And: NT = ISD::ATOMIC_LOAD_AND; break;
3699 case AtomicRMWInst::Nand: NT = ISD::ATOMIC_LOAD_NAND; break;
3700 case AtomicRMWInst::Or: NT = ISD::ATOMIC_LOAD_OR; break;
3701 case AtomicRMWInst::Xor: NT = ISD::ATOMIC_LOAD_XOR; break;
3702 case AtomicRMWInst::Max: NT = ISD::ATOMIC_LOAD_MAX; break;
3703 case AtomicRMWInst::Min: NT = ISD::ATOMIC_LOAD_MIN; break;
3704 case AtomicRMWInst::UMax: NT = ISD::ATOMIC_LOAD_UMAX; break;
3705 case AtomicRMWInst::UMin: NT = ISD::ATOMIC_LOAD_UMIN; break;
3706 }
Eli Friedman30a49e92011-08-03 21:06:02 +00003707 AtomicOrdering Order = I.getOrdering();
Eli Friedman342e8df2011-08-24 20:50:09 +00003708 SynchronizationScope Scope = I.getSynchScope();
Eli Friedman30a49e92011-08-03 21:06:02 +00003709
3710 SDValue InChain = getRoot();
3711
Eric Christopherd9134482014-08-04 21:25:23 +00003712 const TargetLowering *TLI = TM.getSubtargetImpl()->getTargetLowering();
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003713 if (TLI->getInsertFencesForAtomic())
Eli Friedman342e8df2011-08-24 20:50:09 +00003714 InChain = InsertFenceForAtomic(InChain, Order, Scope, true, dl,
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003715 DAG, *TLI);
Eli Friedman30a49e92011-08-03 21:06:02 +00003716
Eli Friedmanadec5872011-07-29 03:05:32 +00003717 SDValue L =
Eli Friedman30a49e92011-08-03 21:06:02 +00003718 DAG.getAtomic(NT, dl,
Craig Topperd9c27832013-08-15 02:44:19 +00003719 getValue(I.getValOperand()).getSimpleValueType(),
Eli Friedman30a49e92011-08-03 21:06:02 +00003720 InChain,
Eli Friedmanadec5872011-07-29 03:05:32 +00003721 getValue(I.getPointerOperand()),
3722 getValue(I.getValOperand()),
3723 I.getPointerOperand(), 0 /* Alignment */,
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003724 TLI->getInsertFencesForAtomic() ? Monotonic : Order,
Eli Friedman342e8df2011-08-24 20:50:09 +00003725 Scope);
Eli Friedman30a49e92011-08-03 21:06:02 +00003726
3727 SDValue OutChain = L.getValue(1);
3728
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003729 if (TLI->getInsertFencesForAtomic())
Eli Friedman342e8df2011-08-24 20:50:09 +00003730 OutChain = InsertFenceForAtomic(OutChain, Order, Scope, false, dl,
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003731 DAG, *TLI);
Eli Friedman30a49e92011-08-03 21:06:02 +00003732
Eli Friedmanadec5872011-07-29 03:05:32 +00003733 setValue(&I, L);
Eli Friedman30a49e92011-08-03 21:06:02 +00003734 DAG.setRoot(OutChain);
Eli Friedmanc9a551e2011-07-28 21:48:00 +00003735}
3736
Eli Friedmanfee02c62011-07-25 23:16:38 +00003737void SelectionDAGBuilder::visitFence(const FenceInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00003738 SDLoc dl = getCurSDLoc();
Eric Christopherd9134482014-08-04 21:25:23 +00003739 const TargetLowering *TLI = TM.getSubtargetImpl()->getTargetLowering();
Eli Friedman26a48482011-07-27 22:21:52 +00003740 SDValue Ops[3];
3741 Ops[0] = getRoot();
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003742 Ops[1] = DAG.getConstant(I.getOrdering(), TLI->getPointerTy());
3743 Ops[2] = DAG.getConstant(I.getSynchScope(), TLI->getPointerTy());
Craig Topper48d114b2014-04-26 18:35:24 +00003744 DAG.setRoot(DAG.getNode(ISD::ATOMIC_FENCE, dl, MVT::Other, Ops));
Eli Friedmanfee02c62011-07-25 23:16:38 +00003745}
3746
Eli Friedman342e8df2011-08-24 20:50:09 +00003747void SelectionDAGBuilder::visitAtomicLoad(const LoadInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00003748 SDLoc dl = getCurSDLoc();
Eli Friedman342e8df2011-08-24 20:50:09 +00003749 AtomicOrdering Order = I.getOrdering();
3750 SynchronizationScope Scope = I.getSynchScope();
3751
3752 SDValue InChain = getRoot();
3753
Eric Christopherd9134482014-08-04 21:25:23 +00003754 const TargetLowering *TLI = TM.getSubtargetImpl()->getTargetLowering();
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003755 EVT VT = TLI->getValueType(I.getType());
Eli Friedman342e8df2011-08-24 20:50:09 +00003756
Evan Chenga72b9702013-02-06 02:06:33 +00003757 if (I.getAlignment() < VT.getSizeInBits() / 8)
Eli Friedmanf1518212011-09-13 20:50:54 +00003758 report_fatal_error("Cannot generate unaligned atomic load");
3759
Nick Lewyckyaad475b2014-04-15 07:22:52 +00003760 MachineMemOperand *MMO =
3761 DAG.getMachineFunction().
3762 getMachineMemOperand(MachinePointerInfo(I.getPointerOperand()),
3763 MachineMemOperand::MOVolatile |
3764 MachineMemOperand::MOLoad,
3765 VT.getStoreSize(),
3766 I.getAlignment() ? I.getAlignment() :
3767 DAG.getEVTAlignment(VT));
3768
Richard Sandiford9afe6132013-12-10 10:36:34 +00003769 InChain = TLI->prepareVolatileOrAtomicLoad(InChain, dl, DAG);
Eli Friedman342e8df2011-08-24 20:50:09 +00003770 SDValue L =
Nick Lewyckyaad475b2014-04-15 07:22:52 +00003771 DAG.getAtomic(ISD::ATOMIC_LOAD, dl, VT, VT, InChain,
3772 getValue(I.getPointerOperand()), MMO,
3773 TLI->getInsertFencesForAtomic() ? Monotonic : Order,
3774 Scope);
Eli Friedman342e8df2011-08-24 20:50:09 +00003775
3776 SDValue OutChain = L.getValue(1);
3777
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003778 if (TLI->getInsertFencesForAtomic())
Eli Friedman342e8df2011-08-24 20:50:09 +00003779 OutChain = InsertFenceForAtomic(OutChain, Order, Scope, false, dl,
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003780 DAG, *TLI);
Eli Friedman342e8df2011-08-24 20:50:09 +00003781
3782 setValue(&I, L);
3783 DAG.setRoot(OutChain);
3784}
3785
3786void SelectionDAGBuilder::visitAtomicStore(const StoreInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00003787 SDLoc dl = getCurSDLoc();
Eli Friedman342e8df2011-08-24 20:50:09 +00003788
3789 AtomicOrdering Order = I.getOrdering();
3790 SynchronizationScope Scope = I.getSynchScope();
3791
3792 SDValue InChain = getRoot();
3793
Eric Christopherd9134482014-08-04 21:25:23 +00003794 const TargetLowering *TLI = TM.getSubtargetImpl()->getTargetLowering();
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003795 EVT VT = TLI->getValueType(I.getValueOperand()->getType());
Eli Friedmanf1518212011-09-13 20:50:54 +00003796
Evan Chenga72b9702013-02-06 02:06:33 +00003797 if (I.getAlignment() < VT.getSizeInBits() / 8)
Eli Friedmanf1518212011-09-13 20:50:54 +00003798 report_fatal_error("Cannot generate unaligned atomic store");
3799
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003800 if (TLI->getInsertFencesForAtomic())
Eli Friedman342e8df2011-08-24 20:50:09 +00003801 InChain = InsertFenceForAtomic(InChain, Order, Scope, true, dl,
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003802 DAG, *TLI);
Eli Friedman342e8df2011-08-24 20:50:09 +00003803
3804 SDValue OutChain =
Eli Friedmanf1518212011-09-13 20:50:54 +00003805 DAG.getAtomic(ISD::ATOMIC_STORE, dl, VT,
Eli Friedman342e8df2011-08-24 20:50:09 +00003806 InChain,
3807 getValue(I.getPointerOperand()),
3808 getValue(I.getValueOperand()),
3809 I.getPointerOperand(), I.getAlignment(),
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003810 TLI->getInsertFencesForAtomic() ? Monotonic : Order,
Eli Friedman342e8df2011-08-24 20:50:09 +00003811 Scope);
3812
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003813 if (TLI->getInsertFencesForAtomic())
Eli Friedman342e8df2011-08-24 20:50:09 +00003814 OutChain = InsertFenceForAtomic(OutChain, Order, Scope, false, dl,
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003815 DAG, *TLI);
Eli Friedman342e8df2011-08-24 20:50:09 +00003816
3817 DAG.setRoot(OutChain);
3818}
3819
Dan Gohman575fad32008-09-03 16:12:24 +00003820/// visitTargetIntrinsic - Lower a call of a target intrinsic to an INTRINSIC
3821/// node.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003822void SelectionDAGBuilder::visitTargetIntrinsic(const CallInst &I,
Dan Gohman1a6c47f2009-11-23 18:04:58 +00003823 unsigned Intrinsic) {
Dan Gohman575fad32008-09-03 16:12:24 +00003824 bool HasChain = !I.doesNotAccessMemory();
3825 bool OnlyLoad = HasChain && I.onlyReadsMemory();
3826
3827 // Build the operand list.
3828 SmallVector<SDValue, 8> Ops;
3829 if (HasChain) { // If this intrinsic has side-effects, chainify it.
3830 if (OnlyLoad) {
3831 // We don't need to serialize loads against other loads.
3832 Ops.push_back(DAG.getRoot());
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00003833 } else {
Dan Gohman575fad32008-09-03 16:12:24 +00003834 Ops.push_back(getRoot());
3835 }
3836 }
Mon P Wang769134b2008-11-01 20:24:53 +00003837
3838 // Info is set by getTgtMemInstrinsic
3839 TargetLowering::IntrinsicInfo Info;
Eric Christopherd9134482014-08-04 21:25:23 +00003840 const TargetLowering *TLI = TM.getSubtargetImpl()->getTargetLowering();
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003841 bool IsTgtIntrinsic = TLI->getTgtMemIntrinsic(Info, I, Intrinsic);
Mon P Wang769134b2008-11-01 20:24:53 +00003842
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00003843 // Add the intrinsic ID as an integer operand if it's not a target intrinsic.
Bob Wilson5549d492010-09-21 17:56:22 +00003844 if (!IsTgtIntrinsic || Info.opc == ISD::INTRINSIC_VOID ||
3845 Info.opc == ISD::INTRINSIC_W_CHAIN)
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003846 Ops.push_back(DAG.getTargetConstant(Intrinsic, TLI->getPointerTy()));
Dan Gohman575fad32008-09-03 16:12:24 +00003847
3848 // Add all operands of the call to the operand list.
Gabor Greifeba0be72010-06-25 09:38:13 +00003849 for (unsigned i = 0, e = I.getNumArgOperands(); i != e; ++i) {
3850 SDValue Op = getValue(I.getArgOperand(i));
Dan Gohman575fad32008-09-03 16:12:24 +00003851 Ops.push_back(Op);
3852 }
3853
Owen Anderson53aa7a92009-08-10 22:56:29 +00003854 SmallVector<EVT, 4> ValueVTs;
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003855 ComputeValueVTs(*TLI, I.getType(), ValueVTs);
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003856
Dan Gohman575fad32008-09-03 16:12:24 +00003857 if (HasChain)
Owen Anderson9f944592009-08-11 20:47:22 +00003858 ValueVTs.push_back(MVT::Other);
Dan Gohman575fad32008-09-03 16:12:24 +00003859
Craig Topperabb4ac72014-04-16 06:10:51 +00003860 SDVTList VTs = DAG.getVTList(ValueVTs);
Dan Gohman575fad32008-09-03 16:12:24 +00003861
3862 // Create the node.
3863 SDValue Result;
Mon P Wang769134b2008-11-01 20:24:53 +00003864 if (IsTgtIntrinsic) {
3865 // This is target intrinsic that touches memory
Andrew Trickef9de2a2013-05-25 02:42:55 +00003866 Result = DAG.getMemIntrinsicNode(Info.opc, getCurSDLoc(),
Craig Topper206fcd42014-04-26 19:29:41 +00003867 VTs, Ops, Info.memVT,
Chris Lattnerd2d58ad2010-09-21 04:57:15 +00003868 MachinePointerInfo(Info.ptrVal, Info.offset),
Mon P Wang769134b2008-11-01 20:24:53 +00003869 Info.align, Info.vol,
Hal Finkel46ef7ce2014-08-13 01:15:40 +00003870 Info.readMem, Info.writeMem, Info.size);
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003871 } else if (!HasChain) {
Craig Topper48d114b2014-04-26 18:35:24 +00003872 Result = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, getCurSDLoc(), VTs, Ops);
Benjamin Kramerccce8ba2010-01-05 13:12:22 +00003873 } else if (!I.getType()->isVoidTy()) {
Craig Topper48d114b2014-04-26 18:35:24 +00003874 Result = DAG.getNode(ISD::INTRINSIC_W_CHAIN, getCurSDLoc(), VTs, Ops);
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003875 } else {
Craig Topper48d114b2014-04-26 18:35:24 +00003876 Result = DAG.getNode(ISD::INTRINSIC_VOID, getCurSDLoc(), VTs, Ops);
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003877 }
3878
Dan Gohman575fad32008-09-03 16:12:24 +00003879 if (HasChain) {
3880 SDValue Chain = Result.getValue(Result.getNode()->getNumValues()-1);
3881 if (OnlyLoad)
3882 PendingLoads.push_back(Chain);
3883 else
3884 DAG.setRoot(Chain);
3885 }
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003886
Benjamin Kramerccce8ba2010-01-05 13:12:22 +00003887 if (!I.getType()->isVoidTy()) {
Chris Lattner229907c2011-07-18 04:54:35 +00003888 if (VectorType *PTy = dyn_cast<VectorType>(I.getType())) {
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003889 EVT VT = TLI->getValueType(PTy);
Andrew Trickef9de2a2013-05-25 02:42:55 +00003890 Result = DAG.getNode(ISD::BITCAST, getCurSDLoc(), VT, Result);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00003891 }
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003892
Dan Gohman575fad32008-09-03 16:12:24 +00003893 setValue(&I, Result);
3894 }
3895}
3896
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003897/// GetSignificand - Get the significand and build it into a floating-point
3898/// number with exponent of 1:
3899///
3900/// Op = (Op & 0x007fffff) | 0x3f800000;
3901///
Matt Beaumont-Gay0e760da2013-02-25 18:11:18 +00003902/// where Op is the hexadecimal representation of floating point value.
Bill Wendlinged3bb782008-09-09 20:39:27 +00003903static SDValue
Andrew Trickef9de2a2013-05-25 02:42:55 +00003904GetSignificand(SelectionDAG &DAG, SDValue Op, SDLoc dl) {
Owen Anderson9f944592009-08-11 20:47:22 +00003905 SDValue t1 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
3906 DAG.getConstant(0x007fffff, MVT::i32));
3907 SDValue t2 = DAG.getNode(ISD::OR, dl, MVT::i32, t1,
3908 DAG.getConstant(0x3f800000, MVT::i32));
Wesley Peck527da1b2010-11-23 03:31:01 +00003909 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, t2);
Bill Wendlinged3bb782008-09-09 20:39:27 +00003910}
3911
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003912/// GetExponent - Get the exponent:
3913///
Bill Wendling23959162009-01-20 21:17:57 +00003914/// (float)(int)(((Op & 0x7f800000) >> 23) - 127);
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003915///
Matt Beaumont-Gay0e760da2013-02-25 18:11:18 +00003916/// where Op is the hexadecimal representation of floating point value.
Bill Wendlinged3bb782008-09-09 20:39:27 +00003917static SDValue
Dale Johannesendb7c5f62009-01-31 02:22:37 +00003918GetExponent(SelectionDAG &DAG, SDValue Op, const TargetLowering &TLI,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003919 SDLoc dl) {
Owen Anderson9f944592009-08-11 20:47:22 +00003920 SDValue t0 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
3921 DAG.getConstant(0x7f800000, MVT::i32));
3922 SDValue t1 = DAG.getNode(ISD::SRL, dl, MVT::i32, t0,
Duncan Sands41826032009-01-31 15:50:11 +00003923 DAG.getConstant(23, TLI.getPointerTy()));
Owen Anderson9f944592009-08-11 20:47:22 +00003924 SDValue t2 = DAG.getNode(ISD::SUB, dl, MVT::i32, t1,
3925 DAG.getConstant(127, MVT::i32));
Bill Wendling954cb182010-01-28 21:51:40 +00003926 return DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, t2);
Bill Wendlinged3bb782008-09-09 20:39:27 +00003927}
3928
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003929/// getF32Constant - Get 32-bit floating point constant.
3930static SDValue
3931getF32Constant(SelectionDAG &DAG, unsigned Flt) {
Tim Northover29178a32013-01-22 09:46:31 +00003932 return DAG.getConstantFP(APFloat(APFloat::IEEEsingle, APInt(32, Flt)),
3933 MVT::f32);
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003934}
3935
Craig Topperd2638c12012-11-24 18:52:06 +00003936/// expandExp - Lower an exp intrinsic. Handles the special sequences for
Bill Wendling48217d82008-09-09 22:13:54 +00003937/// limited-precision mode.
Andrew Trickef9de2a2013-05-25 02:42:55 +00003938static SDValue expandExp(SDLoc dl, SDValue Op, SelectionDAG &DAG,
Craig Topperd2638c12012-11-24 18:52:06 +00003939 const TargetLowering &TLI) {
3940 if (Op.getValueType() == MVT::f32 &&
Bill Wendling48217d82008-09-09 22:13:54 +00003941 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Bill Wendling48217d82008-09-09 22:13:54 +00003942
3943 // Put the exponent in the right bit position for later addition to the
3944 // final result:
3945 //
3946 // #define LOG2OFe 1.4426950f
3947 // IntegerPartOfX = ((int32_t)(X * LOG2OFe));
Owen Anderson9f944592009-08-11 20:47:22 +00003948 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003949 getF32Constant(DAG, 0x3fb8aa3b));
Owen Anderson9f944592009-08-11 20:47:22 +00003950 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
Bill Wendling48217d82008-09-09 22:13:54 +00003951
3952 // FractionalPartOfX = (X * LOG2OFe) - (float)IntegerPartOfX;
Owen Anderson9f944592009-08-11 20:47:22 +00003953 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3954 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
Bill Wendling48217d82008-09-09 22:13:54 +00003955
3956 // IntegerPartOfX <<= 23;
Owen Anderson9f944592009-08-11 20:47:22 +00003957 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands41826032009-01-31 15:50:11 +00003958 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003959
Craig Topper4a981752012-11-24 08:22:37 +00003960 SDValue TwoToFracPartOfX;
Bill Wendling48217d82008-09-09 22:13:54 +00003961 if (LimitFloatPrecision <= 6) {
3962 // For floating-point precision of 6:
3963 //
3964 // TwoToFractionalPartOfX =
3965 // 0.997535578f +
3966 // (0.735607626f + 0.252464424f * x) * x;
3967 //
3968 // error 0.0144103317, which is 6 bits
Owen Anderson9f944592009-08-11 20:47:22 +00003969 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003970 getF32Constant(DAG, 0x3e814304));
Owen Anderson9f944592009-08-11 20:47:22 +00003971 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003972 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson9f944592009-08-11 20:47:22 +00003973 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
Craig Topper4a981752012-11-24 08:22:37 +00003974 TwoToFracPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
3975 getF32Constant(DAG, 0x3f7f5e7e));
Craig Toppered756c52012-11-16 20:01:39 +00003976 } else if (LimitFloatPrecision <= 12) {
Bill Wendling48217d82008-09-09 22:13:54 +00003977 // For floating-point precision of 12:
3978 //
3979 // TwoToFractionalPartOfX =
3980 // 0.999892986f +
3981 // (0.696457318f +
3982 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3983 //
3984 // 0.000107046256 error, which is 13 to 14 bits
Owen Anderson9f944592009-08-11 20:47:22 +00003985 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003986 getF32Constant(DAG, 0x3da235e3));
Owen Anderson9f944592009-08-11 20:47:22 +00003987 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003988 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson9f944592009-08-11 20:47:22 +00003989 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3990 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003991 getF32Constant(DAG, 0x3f324b07));
Owen Anderson9f944592009-08-11 20:47:22 +00003992 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
Craig Topper4a981752012-11-24 08:22:37 +00003993 TwoToFracPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
3994 getF32Constant(DAG, 0x3f7ff8fd));
Craig Toppered756c52012-11-16 20:01:39 +00003995 } else { // LimitFloatPrecision <= 18
Bill Wendling48217d82008-09-09 22:13:54 +00003996 // For floating-point precision of 18:
3997 //
3998 // TwoToFractionalPartOfX =
3999 // 0.999999982f +
4000 // (0.693148872f +
4001 // (0.240227044f +
4002 // (0.554906021e-1f +
4003 // (0.961591928e-2f +
4004 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
4005 //
4006 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004007 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004008 getF32Constant(DAG, 0x3924b03e));
Owen Anderson9f944592009-08-11 20:47:22 +00004009 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004010 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson9f944592009-08-11 20:47:22 +00004011 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4012 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004013 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson9f944592009-08-11 20:47:22 +00004014 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4015 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004016 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson9f944592009-08-11 20:47:22 +00004017 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
4018 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004019 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson9f944592009-08-11 20:47:22 +00004020 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
4021 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004022 getF32Constant(DAG, 0x3f317234));
Owen Anderson9f944592009-08-11 20:47:22 +00004023 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
Craig Topper4a981752012-11-24 08:22:37 +00004024 TwoToFracPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
4025 getF32Constant(DAG, 0x3f800000));
Bill Wendling48217d82008-09-09 22:13:54 +00004026 }
Craig Topper4a981752012-11-24 08:22:37 +00004027
4028 // Add the exponent into the result in integer domain.
4029 SDValue t13 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, TwoToFracPartOfX);
Craig Topperd2638c12012-11-24 18:52:06 +00004030 return DAG.getNode(ISD::BITCAST, dl, MVT::f32,
4031 DAG.getNode(ISD::ADD, dl, MVT::i32,
4032 t13, IntegerPartOfX));
Bill Wendling48217d82008-09-09 22:13:54 +00004033 }
4034
Craig Topperd2638c12012-11-24 18:52:06 +00004035 // No special expansion.
4036 return DAG.getNode(ISD::FEXP, dl, Op.getValueType(), Op);
Dale Johannesen520143e2008-09-05 18:38:42 +00004037}
4038
Craig Topperbef254a2012-11-23 18:38:31 +00004039/// expandLog - Lower a log intrinsic. Handles the special sequences for
Bill Wendlinged3bb782008-09-09 20:39:27 +00004040/// limited-precision mode.
Andrew Trickef9de2a2013-05-25 02:42:55 +00004041static SDValue expandLog(SDLoc dl, SDValue Op, SelectionDAG &DAG,
Craig Topperbef254a2012-11-23 18:38:31 +00004042 const TargetLowering &TLI) {
4043 if (Op.getValueType() == MVT::f32 &&
Bill Wendlinged3bb782008-09-09 20:39:27 +00004044 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Wesley Peck527da1b2010-11-23 03:31:01 +00004045 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendlinged3bb782008-09-09 20:39:27 +00004046
4047 // Scale the exponent by log(2) [0.69314718f].
Bill Wendling78c5b7a2010-03-02 01:55:18 +00004048 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson9f944592009-08-11 20:47:22 +00004049 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004050 getF32Constant(DAG, 0x3f317218));
Bill Wendlinged3bb782008-09-09 20:39:27 +00004051
4052 // Get the significand and build it into a floating-point number with
4053 // exponent of 1.
Bill Wendling78c5b7a2010-03-02 01:55:18 +00004054 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendlinged3bb782008-09-09 20:39:27 +00004055
Craig Topper3669de42012-11-16 19:08:44 +00004056 SDValue LogOfMantissa;
Bill Wendlinged3bb782008-09-09 20:39:27 +00004057 if (LimitFloatPrecision <= 6) {
4058 // For floating-point precision of 6:
4059 //
4060 // LogofMantissa =
4061 // -1.1609546f +
4062 // (1.4034025f - 0.23903021f * x) * x;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00004063 //
Bill Wendlinged3bb782008-09-09 20:39:27 +00004064 // error 0.0034276066, which is better than 8 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004065 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004066 getF32Constant(DAG, 0xbe74c456));
Owen Anderson9f944592009-08-11 20:47:22 +00004067 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004068 getF32Constant(DAG, 0x3fb3a2b1));
Owen Anderson9f944592009-08-11 20:47:22 +00004069 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
Craig Topper3669de42012-11-16 19:08:44 +00004070 LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
4071 getF32Constant(DAG, 0x3f949a29));
Craig Toppered756c52012-11-16 20:01:39 +00004072 } else if (LimitFloatPrecision <= 12) {
Bill Wendlinged3bb782008-09-09 20:39:27 +00004073 // For floating-point precision of 12:
4074 //
4075 // LogOfMantissa =
4076 // -1.7417939f +
4077 // (2.8212026f +
4078 // (-1.4699568f +
4079 // (0.44717955f - 0.56570851e-1f * x) * x) * x) * x;
4080 //
4081 // error 0.000061011436, which is 14 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004082 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004083 getF32Constant(DAG, 0xbd67b6d6));
Owen Anderson9f944592009-08-11 20:47:22 +00004084 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004085 getF32Constant(DAG, 0x3ee4f4b8));
Owen Anderson9f944592009-08-11 20:47:22 +00004086 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4087 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004088 getF32Constant(DAG, 0x3fbc278b));
Owen Anderson9f944592009-08-11 20:47:22 +00004089 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4090 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004091 getF32Constant(DAG, 0x40348e95));
Owen Anderson9f944592009-08-11 20:47:22 +00004092 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
Craig Topper3669de42012-11-16 19:08:44 +00004093 LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
4094 getF32Constant(DAG, 0x3fdef31a));
Craig Toppered756c52012-11-16 20:01:39 +00004095 } else { // LimitFloatPrecision <= 18
Bill Wendlinged3bb782008-09-09 20:39:27 +00004096 // For floating-point precision of 18:
4097 //
4098 // LogOfMantissa =
4099 // -2.1072184f +
4100 // (4.2372794f +
4101 // (-3.7029485f +
4102 // (2.2781945f +
4103 // (-0.87823314f +
4104 // (0.19073739f - 0.17809712e-1f * x) * x) * x) * x) * x)*x;
4105 //
4106 // error 0.0000023660568, which is better than 18 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004107 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004108 getF32Constant(DAG, 0xbc91e5ac));
Owen Anderson9f944592009-08-11 20:47:22 +00004109 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004110 getF32Constant(DAG, 0x3e4350aa));
Owen Anderson9f944592009-08-11 20:47:22 +00004111 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4112 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004113 getF32Constant(DAG, 0x3f60d3e3));
Owen Anderson9f944592009-08-11 20:47:22 +00004114 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4115 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004116 getF32Constant(DAG, 0x4011cdf0));
Owen Anderson9f944592009-08-11 20:47:22 +00004117 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4118 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004119 getF32Constant(DAG, 0x406cfd1c));
Owen Anderson9f944592009-08-11 20:47:22 +00004120 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
4121 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004122 getF32Constant(DAG, 0x408797cb));
Owen Anderson9f944592009-08-11 20:47:22 +00004123 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
Craig Topper3669de42012-11-16 19:08:44 +00004124 LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
4125 getF32Constant(DAG, 0x4006dcab));
Bill Wendlinged3bb782008-09-09 20:39:27 +00004126 }
Craig Topper3669de42012-11-16 19:08:44 +00004127
Craig Topperbef254a2012-11-23 18:38:31 +00004128 return DAG.getNode(ISD::FADD, dl, MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendlinged3bb782008-09-09 20:39:27 +00004129 }
4130
Craig Topperbef254a2012-11-23 18:38:31 +00004131 // No special expansion.
4132 return DAG.getNode(ISD::FLOG, dl, Op.getValueType(), Op);
Dale Johannesen520143e2008-09-05 18:38:42 +00004133}
4134
Craig Topperbef254a2012-11-23 18:38:31 +00004135/// expandLog2 - Lower a log2 intrinsic. Handles the special sequences for
Bill Wendling48416782008-09-09 00:28:24 +00004136/// limited-precision mode.
Andrew Trickef9de2a2013-05-25 02:42:55 +00004137static SDValue expandLog2(SDLoc dl, SDValue Op, SelectionDAG &DAG,
Craig Topperbef254a2012-11-23 18:38:31 +00004138 const TargetLowering &TLI) {
4139 if (Op.getValueType() == MVT::f32 &&
Bill Wendling48416782008-09-09 00:28:24 +00004140 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Wesley Peck527da1b2010-11-23 03:31:01 +00004141 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling48416782008-09-09 00:28:24 +00004142
Bill Wendlinged3bb782008-09-09 20:39:27 +00004143 // Get the exponent.
Bill Wendling78c5b7a2010-03-02 01:55:18 +00004144 SDValue LogOfExponent = GetExponent(DAG, Op1, TLI, dl);
Bill Wendlingea3e73e2009-12-22 00:12:37 +00004145
Bill Wendling48416782008-09-09 00:28:24 +00004146 // Get the significand and build it into a floating-point number with
Bill Wendlinged3bb782008-09-09 20:39:27 +00004147 // exponent of 1.
Bill Wendling78c5b7a2010-03-02 01:55:18 +00004148 SDValue X = GetSignificand(DAG, Op1, dl);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00004149
Bill Wendling48416782008-09-09 00:28:24 +00004150 // Different possible minimax approximations of significand in
4151 // floating-point for various degrees of accuracy over [1,2].
Craig Topper3669de42012-11-16 19:08:44 +00004152 SDValue Log2ofMantissa;
Bill Wendling48416782008-09-09 00:28:24 +00004153 if (LimitFloatPrecision <= 6) {
4154 // For floating-point precision of 6:
4155 //
4156 // Log2ofMantissa = -1.6749035f + (2.0246817f - .34484768f * x) * x;
4157 //
4158 // error 0.0049451742, which is more than 7 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004159 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004160 getF32Constant(DAG, 0xbeb08fe0));
Owen Anderson9f944592009-08-11 20:47:22 +00004161 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004162 getF32Constant(DAG, 0x40019463));
Owen Anderson9f944592009-08-11 20:47:22 +00004163 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
Craig Topper3669de42012-11-16 19:08:44 +00004164 Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
4165 getF32Constant(DAG, 0x3fd6633d));
Craig Toppered756c52012-11-16 20:01:39 +00004166 } else if (LimitFloatPrecision <= 12) {
Bill Wendling48416782008-09-09 00:28:24 +00004167 // For floating-point precision of 12:
4168 //
4169 // Log2ofMantissa =
4170 // -2.51285454f +
4171 // (4.07009056f +
4172 // (-2.12067489f +
4173 // (.645142248f - 0.816157886e-1f * x) * x) * x) * x;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00004174 //
Bill Wendling48416782008-09-09 00:28:24 +00004175 // error 0.0000876136000, which is better than 13 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004176 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004177 getF32Constant(DAG, 0xbda7262e));
Owen Anderson9f944592009-08-11 20:47:22 +00004178 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004179 getF32Constant(DAG, 0x3f25280b));
Owen Anderson9f944592009-08-11 20:47:22 +00004180 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4181 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004182 getF32Constant(DAG, 0x4007b923));
Owen Anderson9f944592009-08-11 20:47:22 +00004183 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4184 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004185 getF32Constant(DAG, 0x40823e2f));
Owen Anderson9f944592009-08-11 20:47:22 +00004186 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
Craig Topper3669de42012-11-16 19:08:44 +00004187 Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
4188 getF32Constant(DAG, 0x4020d29c));
Craig Toppered756c52012-11-16 20:01:39 +00004189 } else { // LimitFloatPrecision <= 18
Bill Wendling48416782008-09-09 00:28:24 +00004190 // For floating-point precision of 18:
4191 //
4192 // Log2ofMantissa =
4193 // -3.0400495f +
4194 // (6.1129976f +
4195 // (-5.3420409f +
4196 // (3.2865683f +
4197 // (-1.2669343f +
4198 // (0.27515199f -
4199 // 0.25691327e-1f * x) * x) * x) * x) * x) * x;
4200 //
4201 // error 0.0000018516, which is better than 18 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004202 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004203 getF32Constant(DAG, 0xbcd2769e));
Owen Anderson9f944592009-08-11 20:47:22 +00004204 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004205 getF32Constant(DAG, 0x3e8ce0b9));
Owen Anderson9f944592009-08-11 20:47:22 +00004206 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4207 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004208 getF32Constant(DAG, 0x3fa22ae7));
Owen Anderson9f944592009-08-11 20:47:22 +00004209 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4210 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004211 getF32Constant(DAG, 0x40525723));
Owen Anderson9f944592009-08-11 20:47:22 +00004212 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4213 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004214 getF32Constant(DAG, 0x40aaf200));
Owen Anderson9f944592009-08-11 20:47:22 +00004215 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
4216 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004217 getF32Constant(DAG, 0x40c39dad));
Owen Anderson9f944592009-08-11 20:47:22 +00004218 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
Craig Topper3669de42012-11-16 19:08:44 +00004219 Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
4220 getF32Constant(DAG, 0x4042902c));
Bill Wendling48416782008-09-09 00:28:24 +00004221 }
Craig Topper3669de42012-11-16 19:08:44 +00004222
Craig Topperbef254a2012-11-23 18:38:31 +00004223 return DAG.getNode(ISD::FADD, dl, MVT::f32, LogOfExponent, Log2ofMantissa);
Dale Johannesen36d532a2008-09-05 23:49:37 +00004224 }
Bill Wendling48416782008-09-09 00:28:24 +00004225
Craig Topperbef254a2012-11-23 18:38:31 +00004226 // No special expansion.
4227 return DAG.getNode(ISD::FLOG2, dl, Op.getValueType(), Op);
Dale Johannesen520143e2008-09-05 18:38:42 +00004228}
4229
Craig Topperbef254a2012-11-23 18:38:31 +00004230/// expandLog10 - Lower a log10 intrinsic. Handles the special sequences for
Bill Wendling48416782008-09-09 00:28:24 +00004231/// limited-precision mode.
Andrew Trickef9de2a2013-05-25 02:42:55 +00004232static SDValue expandLog10(SDLoc dl, SDValue Op, SelectionDAG &DAG,
Craig Topperbef254a2012-11-23 18:38:31 +00004233 const TargetLowering &TLI) {
4234 if (Op.getValueType() == MVT::f32 &&
Bill Wendling48416782008-09-09 00:28:24 +00004235 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Wesley Peck527da1b2010-11-23 03:31:01 +00004236 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling48416782008-09-09 00:28:24 +00004237
Bill Wendlinged3bb782008-09-09 20:39:27 +00004238 // Scale the exponent by log10(2) [0.30102999f].
Bill Wendling78c5b7a2010-03-02 01:55:18 +00004239 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson9f944592009-08-11 20:47:22 +00004240 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004241 getF32Constant(DAG, 0x3e9a209a));
Bill Wendling48416782008-09-09 00:28:24 +00004242
4243 // Get the significand and build it into a floating-point number with
Bill Wendlinged3bb782008-09-09 20:39:27 +00004244 // exponent of 1.
Bill Wendling78c5b7a2010-03-02 01:55:18 +00004245 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendling48416782008-09-09 00:28:24 +00004246
Craig Topper3669de42012-11-16 19:08:44 +00004247 SDValue Log10ofMantissa;
Bill Wendling48416782008-09-09 00:28:24 +00004248 if (LimitFloatPrecision <= 6) {
Bill Wendlingfaeb4b62008-09-09 18:42:23 +00004249 // For floating-point precision of 6:
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00004250 //
Bill Wendlingfaeb4b62008-09-09 18:42:23 +00004251 // Log10ofMantissa =
4252 // -0.50419619f +
4253 // (0.60948995f - 0.10380950f * x) * x;
4254 //
4255 // error 0.0014886165, which is 6 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004256 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004257 getF32Constant(DAG, 0xbdd49a13));
Owen Anderson9f944592009-08-11 20:47:22 +00004258 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004259 getF32Constant(DAG, 0x3f1c0789));
Owen Anderson9f944592009-08-11 20:47:22 +00004260 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
Craig Topper3669de42012-11-16 19:08:44 +00004261 Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
4262 getF32Constant(DAG, 0x3f011300));
Craig Toppered756c52012-11-16 20:01:39 +00004263 } else if (LimitFloatPrecision <= 12) {
Bill Wendling48416782008-09-09 00:28:24 +00004264 // For floating-point precision of 12:
4265 //
4266 // Log10ofMantissa =
4267 // -0.64831180f +
4268 // (0.91751397f +
4269 // (-0.31664806f + 0.47637168e-1f * x) * x) * x;
4270 //
4271 // error 0.00019228036, which is better than 12 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004272 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004273 getF32Constant(DAG, 0x3d431f31));
Owen Anderson9f944592009-08-11 20:47:22 +00004274 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004275 getF32Constant(DAG, 0x3ea21fb2));
Owen Anderson9f944592009-08-11 20:47:22 +00004276 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4277 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004278 getF32Constant(DAG, 0x3f6ae232));
Owen Anderson9f944592009-08-11 20:47:22 +00004279 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
Craig Topper3669de42012-11-16 19:08:44 +00004280 Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
4281 getF32Constant(DAG, 0x3f25f7c3));
Craig Toppered756c52012-11-16 20:01:39 +00004282 } else { // LimitFloatPrecision <= 18
Bill Wendlingfaeb4b62008-09-09 18:42:23 +00004283 // For floating-point precision of 18:
4284 //
4285 // Log10ofMantissa =
4286 // -0.84299375f +
4287 // (1.5327582f +
4288 // (-1.0688956f +
4289 // (0.49102474f +
4290 // (-0.12539807f + 0.13508273e-1f * x) * x) * x) * x) * x;
4291 //
4292 // error 0.0000037995730, which is better than 18 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004293 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004294 getF32Constant(DAG, 0x3c5d51ce));
Owen Anderson9f944592009-08-11 20:47:22 +00004295 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004296 getF32Constant(DAG, 0x3e00685a));
Owen Anderson9f944592009-08-11 20:47:22 +00004297 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4298 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004299 getF32Constant(DAG, 0x3efb6798));
Owen Anderson9f944592009-08-11 20:47:22 +00004300 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4301 SDValue t5 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004302 getF32Constant(DAG, 0x3f88d192));
Owen Anderson9f944592009-08-11 20:47:22 +00004303 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4304 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004305 getF32Constant(DAG, 0x3fc4316c));
Owen Anderson9f944592009-08-11 20:47:22 +00004306 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
Craig Topper3669de42012-11-16 19:08:44 +00004307 Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t8,
4308 getF32Constant(DAG, 0x3f57ce70));
Bill Wendling48416782008-09-09 00:28:24 +00004309 }
Craig Topper3669de42012-11-16 19:08:44 +00004310
Craig Topperbef254a2012-11-23 18:38:31 +00004311 return DAG.getNode(ISD::FADD, dl, MVT::f32, LogOfExponent, Log10ofMantissa);
Dale Johannesend4dac0e2008-09-05 21:27:19 +00004312 }
Bill Wendling48416782008-09-09 00:28:24 +00004313
Craig Topperbef254a2012-11-23 18:38:31 +00004314 // No special expansion.
4315 return DAG.getNode(ISD::FLOG10, dl, Op.getValueType(), Op);
Dale Johannesen520143e2008-09-05 18:38:42 +00004316}
4317
Craig Topperd2638c12012-11-24 18:52:06 +00004318/// expandExp2 - Lower an exp2 intrinsic. Handles the special sequences for
Bill Wendlingab6676a2008-09-09 22:39:21 +00004319/// limited-precision mode.
Andrew Trickef9de2a2013-05-25 02:42:55 +00004320static SDValue expandExp2(SDLoc dl, SDValue Op, SelectionDAG &DAG,
Craig Topperd2638c12012-11-24 18:52:06 +00004321 const TargetLowering &TLI) {
4322 if (Op.getValueType() == MVT::f32 &&
Bill Wendlingab6676a2008-09-09 22:39:21 +00004323 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Owen Anderson9f944592009-08-11 20:47:22 +00004324 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, Op);
Bill Wendlingab6676a2008-09-09 22:39:21 +00004325
4326 // FractionalPartOfX = x - (float)IntegerPartOfX;
Owen Anderson9f944592009-08-11 20:47:22 +00004327 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
4328 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, Op, t1);
Bill Wendlingab6676a2008-09-09 22:39:21 +00004329
4330 // IntegerPartOfX <<= 23;
Owen Anderson9f944592009-08-11 20:47:22 +00004331 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands41826032009-01-31 15:50:11 +00004332 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlingab6676a2008-09-09 22:39:21 +00004333
Craig Topper4a981752012-11-24 08:22:37 +00004334 SDValue TwoToFractionalPartOfX;
Bill Wendlingab6676a2008-09-09 22:39:21 +00004335 if (LimitFloatPrecision <= 6) {
4336 // For floating-point precision of 6:
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00004337 //
Bill Wendlingab6676a2008-09-09 22:39:21 +00004338 // TwoToFractionalPartOfX =
4339 // 0.997535578f +
4340 // (0.735607626f + 0.252464424f * x) * x;
4341 //
4342 // error 0.0144103317, which is 6 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004343 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004344 getF32Constant(DAG, 0x3e814304));
Owen Anderson9f944592009-08-11 20:47:22 +00004345 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004346 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson9f944592009-08-11 20:47:22 +00004347 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
Craig Topper4a981752012-11-24 08:22:37 +00004348 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
4349 getF32Constant(DAG, 0x3f7f5e7e));
Craig Toppered756c52012-11-16 20:01:39 +00004350 } else if (LimitFloatPrecision <= 12) {
Bill Wendlingab6676a2008-09-09 22:39:21 +00004351 // For floating-point precision of 12:
4352 //
4353 // TwoToFractionalPartOfX =
4354 // 0.999892986f +
4355 // (0.696457318f +
4356 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
4357 //
4358 // error 0.000107046256, which is 13 to 14 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004359 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004360 getF32Constant(DAG, 0x3da235e3));
Owen Anderson9f944592009-08-11 20:47:22 +00004361 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004362 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson9f944592009-08-11 20:47:22 +00004363 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4364 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004365 getF32Constant(DAG, 0x3f324b07));
Owen Anderson9f944592009-08-11 20:47:22 +00004366 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
Craig Topper4a981752012-11-24 08:22:37 +00004367 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
4368 getF32Constant(DAG, 0x3f7ff8fd));
Craig Toppered756c52012-11-16 20:01:39 +00004369 } else { // LimitFloatPrecision <= 18
Bill Wendlingab6676a2008-09-09 22:39:21 +00004370 // For floating-point precision of 18:
4371 //
4372 // TwoToFractionalPartOfX =
4373 // 0.999999982f +
4374 // (0.693148872f +
4375 // (0.240227044f +
4376 // (0.554906021e-1f +
4377 // (0.961591928e-2f +
4378 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
4379 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004380 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004381 getF32Constant(DAG, 0x3924b03e));
Owen Anderson9f944592009-08-11 20:47:22 +00004382 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004383 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson9f944592009-08-11 20:47:22 +00004384 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4385 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004386 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson9f944592009-08-11 20:47:22 +00004387 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4388 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004389 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson9f944592009-08-11 20:47:22 +00004390 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
4391 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004392 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson9f944592009-08-11 20:47:22 +00004393 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
4394 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004395 getF32Constant(DAG, 0x3f317234));
Owen Anderson9f944592009-08-11 20:47:22 +00004396 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
Craig Topper4a981752012-11-24 08:22:37 +00004397 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
4398 getF32Constant(DAG, 0x3f800000));
Bill Wendlingab6676a2008-09-09 22:39:21 +00004399 }
Craig Topper4a981752012-11-24 08:22:37 +00004400
4401 // Add the exponent into the result in integer domain.
4402 SDValue t13 = DAG.getNode(ISD::BITCAST, dl, MVT::i32,
4403 TwoToFractionalPartOfX);
Craig Topperd2638c12012-11-24 18:52:06 +00004404 return DAG.getNode(ISD::BITCAST, dl, MVT::f32,
4405 DAG.getNode(ISD::ADD, dl, MVT::i32,
4406 t13, IntegerPartOfX));
Dale Johannesenf2a52bb2008-09-05 01:48:15 +00004407 }
Bill Wendlingab6676a2008-09-09 22:39:21 +00004408
Craig Topperd2638c12012-11-24 18:52:06 +00004409 // No special expansion.
4410 return DAG.getNode(ISD::FEXP2, dl, Op.getValueType(), Op);
Dale Johannesenf2a52bb2008-09-05 01:48:15 +00004411}
4412
Bill Wendling648930b2008-09-10 00:20:20 +00004413/// visitPow - Lower a pow intrinsic. Handles the special sequences for
4414/// limited-precision mode with x == 10.0f.
Andrew Trickef9de2a2013-05-25 02:42:55 +00004415static SDValue expandPow(SDLoc dl, SDValue LHS, SDValue RHS,
Craig Topper79bd2052012-11-25 08:08:58 +00004416 SelectionDAG &DAG, const TargetLowering &TLI) {
Bill Wendling648930b2008-09-10 00:20:20 +00004417 bool IsExp10 = false;
Benjamin Kramer671a5962013-12-11 16:36:09 +00004418 if (LHS.getValueType() == MVT::f32 && RHS.getValueType() == MVT::f32 &&
Bill Wendling648930b2008-09-10 00:20:20 +00004419 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Craig Topper79bd2052012-11-25 08:08:58 +00004420 if (ConstantFPSDNode *LHSC = dyn_cast<ConstantFPSDNode>(LHS)) {
4421 APFloat Ten(10.0f);
4422 IsExp10 = LHSC->isExactlyValue(Ten);
Bill Wendling648930b2008-09-10 00:20:20 +00004423 }
4424 }
4425
Craig Topper268b6222012-11-25 00:48:58 +00004426 if (IsExp10) {
Bill Wendling648930b2008-09-10 00:20:20 +00004427 // Put the exponent in the right bit position for later addition to the
4428 // final result:
4429 //
4430 // #define LOG2OF10 3.3219281f
4431 // IntegerPartOfX = (int32_t)(x * LOG2OF10);
Craig Topper79bd2052012-11-25 08:08:58 +00004432 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, RHS,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004433 getF32Constant(DAG, 0x40549a78));
Owen Anderson9f944592009-08-11 20:47:22 +00004434 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
Bill Wendling648930b2008-09-10 00:20:20 +00004435
4436 // FractionalPartOfX = x - (float)IntegerPartOfX;
Owen Anderson9f944592009-08-11 20:47:22 +00004437 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
4438 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
Bill Wendling648930b2008-09-10 00:20:20 +00004439
4440 // IntegerPartOfX <<= 23;
Owen Anderson9f944592009-08-11 20:47:22 +00004441 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands41826032009-01-31 15:50:11 +00004442 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendling648930b2008-09-10 00:20:20 +00004443
Craig Topper85719442012-11-25 00:15:07 +00004444 SDValue TwoToFractionalPartOfX;
Bill Wendling648930b2008-09-10 00:20:20 +00004445 if (LimitFloatPrecision <= 6) {
4446 // For floating-point precision of 6:
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00004447 //
Bill Wendling648930b2008-09-10 00:20:20 +00004448 // twoToFractionalPartOfX =
4449 // 0.997535578f +
4450 // (0.735607626f + 0.252464424f * x) * x;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00004451 //
Bill Wendling648930b2008-09-10 00:20:20 +00004452 // error 0.0144103317, which is 6 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004453 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004454 getF32Constant(DAG, 0x3e814304));
Owen Anderson9f944592009-08-11 20:47:22 +00004455 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004456 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson9f944592009-08-11 20:47:22 +00004457 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
Craig Topper85719442012-11-25 00:15:07 +00004458 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
4459 getF32Constant(DAG, 0x3f7f5e7e));
Craig Toppered756c52012-11-16 20:01:39 +00004460 } else if (LimitFloatPrecision <= 12) {
Bill Wendling648930b2008-09-10 00:20:20 +00004461 // For floating-point precision of 12:
4462 //
4463 // TwoToFractionalPartOfX =
4464 // 0.999892986f +
4465 // (0.696457318f +
4466 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
4467 //
4468 // error 0.000107046256, which is 13 to 14 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004469 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004470 getF32Constant(DAG, 0x3da235e3));
Owen Anderson9f944592009-08-11 20:47:22 +00004471 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004472 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson9f944592009-08-11 20:47:22 +00004473 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4474 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004475 getF32Constant(DAG, 0x3f324b07));
Owen Anderson9f944592009-08-11 20:47:22 +00004476 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
Craig Topper85719442012-11-25 00:15:07 +00004477 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
4478 getF32Constant(DAG, 0x3f7ff8fd));
Craig Toppered756c52012-11-16 20:01:39 +00004479 } else { // LimitFloatPrecision <= 18
Bill Wendling648930b2008-09-10 00:20:20 +00004480 // For floating-point precision of 18:
4481 //
4482 // TwoToFractionalPartOfX =
4483 // 0.999999982f +
4484 // (0.693148872f +
4485 // (0.240227044f +
4486 // (0.554906021e-1f +
4487 // (0.961591928e-2f +
4488 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
4489 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004490 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004491 getF32Constant(DAG, 0x3924b03e));
Owen Anderson9f944592009-08-11 20:47:22 +00004492 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004493 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson9f944592009-08-11 20:47:22 +00004494 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4495 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004496 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson9f944592009-08-11 20:47:22 +00004497 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4498 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004499 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson9f944592009-08-11 20:47:22 +00004500 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
4501 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004502 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson9f944592009-08-11 20:47:22 +00004503 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
4504 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004505 getF32Constant(DAG, 0x3f317234));
Owen Anderson9f944592009-08-11 20:47:22 +00004506 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
Craig Topper85719442012-11-25 00:15:07 +00004507 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
4508 getF32Constant(DAG, 0x3f800000));
Bill Wendling648930b2008-09-10 00:20:20 +00004509 }
Craig Topper85719442012-11-25 00:15:07 +00004510
4511 SDValue t13 = DAG.getNode(ISD::BITCAST, dl,MVT::i32,TwoToFractionalPartOfX);
Craig Topper79bd2052012-11-25 08:08:58 +00004512 return DAG.getNode(ISD::BITCAST, dl, MVT::f32,
4513 DAG.getNode(ISD::ADD, dl, MVT::i32,
4514 t13, IntegerPartOfX));
Bill Wendling648930b2008-09-10 00:20:20 +00004515 }
4516
Craig Topper79bd2052012-11-25 08:08:58 +00004517 // No special expansion.
4518 return DAG.getNode(ISD::FPOW, dl, LHS.getValueType(), LHS, RHS);
Bill Wendling648930b2008-09-10 00:20:20 +00004519}
4520
Chris Lattner39f18e52010-01-01 03:32:16 +00004521
4522/// ExpandPowI - Expand a llvm.powi intrinsic.
Andrew Trickef9de2a2013-05-25 02:42:55 +00004523static SDValue ExpandPowI(SDLoc DL, SDValue LHS, SDValue RHS,
Chris Lattner39f18e52010-01-01 03:32:16 +00004524 SelectionDAG &DAG) {
4525 // If RHS is a constant, we can expand this out to a multiplication tree,
4526 // otherwise we end up lowering to a call to __powidf2 (for example). When
4527 // optimizing for size, we only want to do this if the expansion would produce
4528 // a small number of multiplies, otherwise we do the full expansion.
4529 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
4530 // Get the exponent as a positive value.
4531 unsigned Val = RHSC->getSExtValue();
4532 if ((int)Val < 0) Val = -Val;
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00004533
Chris Lattner39f18e52010-01-01 03:32:16 +00004534 // powi(x, 0) -> 1.0
4535 if (Val == 0)
4536 return DAG.getConstantFP(1.0, LHS.getValueType());
4537
Dan Gohman913c9982010-04-15 04:33:49 +00004538 const Function *F = DAG.getMachineFunction().getFunction();
Bill Wendling698e84f2012-12-30 10:32:01 +00004539 if (!F->getAttributes().hasAttribute(AttributeSet::FunctionIndex,
4540 Attribute::OptimizeForSize) ||
Chris Lattner39f18e52010-01-01 03:32:16 +00004541 // If optimizing for size, don't insert too many multiplies. This
4542 // inserts up to 5 multiplies.
4543 CountPopulation_32(Val)+Log2_32(Val) < 7) {
4544 // We use the simple binary decomposition method to generate the multiply
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00004545 // sequence. There are more optimal ways to do this (for example,
Chris Lattner39f18e52010-01-01 03:32:16 +00004546 // powi(x,15) generates one more multiply than it should), but this has
4547 // the benefit of being both really simple and much better than a libcall.
4548 SDValue Res; // Logically starts equal to 1.0
4549 SDValue CurSquare = LHS;
4550 while (Val) {
Mikhail Glushenkov5c35d2f2010-01-01 04:41:36 +00004551 if (Val & 1) {
Chris Lattner39f18e52010-01-01 03:32:16 +00004552 if (Res.getNode())
4553 Res = DAG.getNode(ISD::FMUL, DL,Res.getValueType(), Res, CurSquare);
4554 else
4555 Res = CurSquare; // 1.0*CurSquare.
Mikhail Glushenkov5c35d2f2010-01-01 04:41:36 +00004556 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00004557
Chris Lattner39f18e52010-01-01 03:32:16 +00004558 CurSquare = DAG.getNode(ISD::FMUL, DL, CurSquare.getValueType(),
4559 CurSquare, CurSquare);
4560 Val >>= 1;
4561 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00004562
Chris Lattner39f18e52010-01-01 03:32:16 +00004563 // If the original was negative, invert the result, producing 1/(x*x*x).
4564 if (RHSC->getSExtValue() < 0)
4565 Res = DAG.getNode(ISD::FDIV, DL, LHS.getValueType(),
4566 DAG.getConstantFP(1.0, LHS.getValueType()), Res);
4567 return Res;
4568 }
4569 }
4570
4571 // Otherwise, expand to a libcall.
4572 return DAG.getNode(ISD::FPOWI, DL, LHS.getValueType(), LHS, RHS);
4573}
4574
Devang Patel8e60ff12011-05-16 21:24:05 +00004575// getTruncatedArgReg - Find underlying register used for an truncated
4576// argument.
4577static unsigned getTruncatedArgReg(const SDValue &N) {
4578 if (N.getOpcode() != ISD::TRUNCATE)
4579 return 0;
4580
4581 const SDValue &Ext = N.getOperand(0);
Stephen Lin6d715e82013-07-06 21:44:25 +00004582 if (Ext.getOpcode() == ISD::AssertZext ||
4583 Ext.getOpcode() == ISD::AssertSext) {
Devang Patel8e60ff12011-05-16 21:24:05 +00004584 const SDValue &CFR = Ext.getOperand(0);
4585 if (CFR.getOpcode() == ISD::CopyFromReg)
4586 return cast<RegisterSDNode>(CFR.getOperand(1))->getReg();
Craig Topper692d5842012-04-11 04:55:51 +00004587 if (CFR.getOpcode() == ISD::TRUNCATE)
4588 return getTruncatedArgReg(CFR);
Devang Patel8e60ff12011-05-16 21:24:05 +00004589 }
4590 return 0;
4591}
4592
Evan Cheng6e822452010-04-28 23:08:54 +00004593/// EmitFuncArgumentDbgValue - If the DbgValueInst is a dbg_value of a function
4594/// argument, create the corresponding DBG_VALUE machine instruction for it now.
4595/// At the end of instruction selection, they will be inserted to the entry BB.
Evan Cheng5fb45a22010-04-29 01:40:30 +00004596bool
Devang Patel3f53d6e2010-08-25 20:39:26 +00004597SelectionDAGBuilder::EmitFuncArgumentDbgValue(const Value *V, MDNode *Variable,
Adrian Prantl32da8892014-04-25 20:49:25 +00004598 int64_t Offset, bool IsIndirect,
Dan Gohman63f31112010-05-01 00:33:16 +00004599 const SDValue &N) {
Devang Patel86ec8b32010-08-31 22:22:42 +00004600 const Argument *Arg = dyn_cast<Argument>(V);
4601 if (!Arg)
Evan Cheng5fb45a22010-04-29 01:40:30 +00004602 return false;
Evan Cheng6e822452010-04-28 23:08:54 +00004603
Devang Patel03955532010-04-29 20:40:36 +00004604 MachineFunction &MF = DAG.getMachineFunction();
Eric Christopherfc6de422014-08-05 02:39:49 +00004605 const TargetInstrInfo *TII = DAG.getSubtarget().getInstrInfo();
Devang Patel94f2a252010-11-02 17:01:30 +00004606
Devang Patela46953d2010-04-29 18:50:36 +00004607 // Ignore inlined function arguments here.
4608 DIVariable DV(Variable);
Devang Patel03955532010-04-29 20:40:36 +00004609 if (DV.isInlinedFnArgument(MF.getFunction()))
Devang Patela46953d2010-04-29 18:50:36 +00004610 return false;
4611
David Blaikie0252265b2013-06-16 20:34:15 +00004612 Optional<MachineOperand> Op;
Devang Patel9d904e12011-09-08 22:59:09 +00004613 // Some arguments' frame index is recorded during argument lowering.
David Blaikie0252265b2013-06-16 20:34:15 +00004614 if (int FI = FuncInfo.getArgumentFrameIndex(Arg))
4615 Op = MachineOperand::CreateFI(FI);
Devang Patel86ec8b32010-08-31 22:22:42 +00004616
David Blaikie0252265b2013-06-16 20:34:15 +00004617 if (!Op && N.getNode()) {
4618 unsigned Reg;
Devang Patel8e60ff12011-05-16 21:24:05 +00004619 if (N.getOpcode() == ISD::CopyFromReg)
4620 Reg = cast<RegisterSDNode>(N.getOperand(1))->getReg();
4621 else
4622 Reg = getTruncatedArgReg(N);
4623 if (Reg && TargetRegisterInfo::isVirtualRegister(Reg)) {
Evan Cheng6e822452010-04-28 23:08:54 +00004624 MachineRegisterInfo &RegInfo = MF.getRegInfo();
4625 unsigned PR = RegInfo.getLiveInPhysReg(Reg);
4626 if (PR)
4627 Reg = PR;
4628 }
David Blaikie0252265b2013-06-16 20:34:15 +00004629 if (Reg)
4630 Op = MachineOperand::CreateReg(Reg, false);
Evan Cheng6e822452010-04-28 23:08:54 +00004631 }
4632
David Blaikie0252265b2013-06-16 20:34:15 +00004633 if (!Op) {
Devang Patel94f2a252010-11-02 17:01:30 +00004634 // Check if ValueMap has reg number.
Evan Cheng923679f2010-04-29 06:33:38 +00004635 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
Devang Patelbc741402010-11-02 17:19:03 +00004636 if (VMI != FuncInfo.ValueMap.end())
David Blaikie0252265b2013-06-16 20:34:15 +00004637 Op = MachineOperand::CreateReg(VMI->second, false);
Evan Cheng923679f2010-04-29 06:33:38 +00004638 }
Wesley Peck527da1b2010-11-23 03:31:01 +00004639
David Blaikie0252265b2013-06-16 20:34:15 +00004640 if (!Op && N.getNode())
Devang Patel94f2a252010-11-02 17:01:30 +00004641 // Check if frame index is available.
4642 if (LoadSDNode *LNode = dyn_cast<LoadSDNode>(N.getNode()))
Wesley Peck527da1b2010-11-23 03:31:01 +00004643 if (FrameIndexSDNode *FINode =
David Blaikie0252265b2013-06-16 20:34:15 +00004644 dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode()))
4645 Op = MachineOperand::CreateFI(FINode->getIndex());
Devang Patelbc741402010-11-02 17:19:03 +00004646
David Blaikie0252265b2013-06-16 20:34:15 +00004647 if (!Op)
Devang Patelbc741402010-11-02 17:19:03 +00004648 return false;
Devang Patel94f2a252010-11-02 17:01:30 +00004649
David Blaikie0252265b2013-06-16 20:34:15 +00004650 if (Op->isReg())
Adrian Prantl418d1d12013-07-09 20:28:37 +00004651 FuncInfo.ArgDbgValues.push_back(BuildMI(MF, getCurDebugLoc(),
4652 TII->get(TargetOpcode::DBG_VALUE),
Adrian Prantlfacc9f42013-07-10 01:53:30 +00004653 IsIndirect,
Adrian Prantl418d1d12013-07-09 20:28:37 +00004654 Op->getReg(), Offset, Variable));
4655 else
4656 FuncInfo.ArgDbgValues.push_back(
David Blaikie0252265b2013-06-16 20:34:15 +00004657 BuildMI(MF, getCurDebugLoc(), TII->get(TargetOpcode::DBG_VALUE))
4658 .addOperand(*Op).addImm(Offset).addMetadata(Variable));
Adrian Prantl418d1d12013-07-09 20:28:37 +00004659
Evan Cheng5fb45a22010-04-29 01:40:30 +00004660 return true;
Evan Cheng6e822452010-04-28 23:08:54 +00004661}
Chris Lattner39f18e52010-01-01 03:32:16 +00004662
Douglas Gregor6739a892010-05-11 06:17:44 +00004663// VisualStudio defines setjmp as _setjmp
Michael J. Spencerded5f662010-09-24 19:48:47 +00004664#if defined(_MSC_VER) && defined(setjmp) && \
4665 !defined(setjmp_undefined_for_msvc)
4666# pragma push_macro("setjmp")
4667# undef setjmp
4668# define setjmp_undefined_for_msvc
Douglas Gregor6739a892010-05-11 06:17:44 +00004669#endif
4670
Dan Gohman575fad32008-09-03 16:12:24 +00004671/// visitIntrinsicCall - Lower the call to the specified intrinsic function. If
4672/// we want to emit this as a call to a named external function, return the name
4673/// otherwise lower it and return null.
4674const char *
Dan Gohmanbcaf6812010-04-15 01:51:59 +00004675SelectionDAGBuilder::visitIntrinsicCall(const CallInst &I, unsigned Intrinsic) {
Eric Christopherd9134482014-08-04 21:25:23 +00004676 const TargetLowering *TLI = TM.getSubtargetImpl()->getTargetLowering();
Andrew Trickef9de2a2013-05-25 02:42:55 +00004677 SDLoc sdl = getCurSDLoc();
Dale Johannesendb7c5f62009-01-31 02:22:37 +00004678 DebugLoc dl = getCurDebugLoc();
Bill Wendlingb99b2692009-12-22 00:40:51 +00004679 SDValue Res;
4680
Dan Gohman575fad32008-09-03 16:12:24 +00004681 switch (Intrinsic) {
4682 default:
4683 // By default, turn this into a target intrinsic node.
4684 visitTargetIntrinsic(I, Intrinsic);
Craig Topperc0196b12014-04-14 00:51:57 +00004685 return nullptr;
4686 case Intrinsic::vastart: visitVAStart(I); return nullptr;
4687 case Intrinsic::vaend: visitVAEnd(I); return nullptr;
4688 case Intrinsic::vacopy: visitVACopy(I); return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004689 case Intrinsic::returnaddress:
Bill Wendlinga3cd3502013-06-19 21:36:55 +00004690 setValue(&I, DAG.getNode(ISD::RETURNADDR, sdl, TLI->getPointerTy(),
Gabor Greifeba0be72010-06-25 09:38:13 +00004691 getValue(I.getArgOperand(0))));
Craig Topperc0196b12014-04-14 00:51:57 +00004692 return nullptr;
Bill Wendlingc966a732008-09-26 22:10:44 +00004693 case Intrinsic::frameaddress:
Bill Wendlinga3cd3502013-06-19 21:36:55 +00004694 setValue(&I, DAG.getNode(ISD::FRAMEADDR, sdl, TLI->getPointerTy(),
Gabor Greifeba0be72010-06-25 09:38:13 +00004695 getValue(I.getArgOperand(0))));
Craig Topperc0196b12014-04-14 00:51:57 +00004696 return nullptr;
Renato Golinc7aea402014-05-06 16:51:25 +00004697 case Intrinsic::read_register: {
4698 Value *Reg = I.getArgOperand(0);
4699 SDValue RegName = DAG.getMDNode(cast<MDNode>(Reg));
Eric Christopherd9134482014-08-04 21:25:23 +00004700 EVT VT =
4701 TM.getSubtargetImpl()->getTargetLowering()->getValueType(I.getType());
Renato Golinc7aea402014-05-06 16:51:25 +00004702 setValue(&I, DAG.getNode(ISD::READ_REGISTER, sdl, VT, RegName));
4703 return nullptr;
4704 }
4705 case Intrinsic::write_register: {
4706 Value *Reg = I.getArgOperand(0);
4707 Value *RegValue = I.getArgOperand(1);
4708 SDValue Chain = getValue(RegValue).getOperand(0);
4709 SDValue RegName = DAG.getMDNode(cast<MDNode>(Reg));
4710 DAG.setRoot(DAG.getNode(ISD::WRITE_REGISTER, sdl, MVT::Other, Chain,
4711 RegName, getValue(RegValue)));
4712 return nullptr;
4713 }
Dan Gohman575fad32008-09-03 16:12:24 +00004714 case Intrinsic::setjmp:
Bill Wendlinga3cd3502013-06-19 21:36:55 +00004715 return &"_setjmp"[!TLI->usesUnderscoreSetJmp()];
Dan Gohman575fad32008-09-03 16:12:24 +00004716 case Intrinsic::longjmp:
Bill Wendlinga3cd3502013-06-19 21:36:55 +00004717 return &"_longjmp"[!TLI->usesUnderscoreLongJmp()];
Chris Lattnerdd708342008-11-21 16:42:48 +00004718 case Intrinsic::memcpy: {
Mon P Wangc576ee92010-04-04 03:10:48 +00004719 // Assert for address < 256 since we support only user defined address
4720 // spaces.
Gabor Greifeba0be72010-06-25 09:38:13 +00004721 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wangc576ee92010-04-04 03:10:48 +00004722 < 256 &&
Gabor Greifeba0be72010-06-25 09:38:13 +00004723 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace()
Mon P Wangc576ee92010-04-04 03:10:48 +00004724 < 256 &&
4725 "Unknown address space");
Gabor Greifeba0be72010-06-25 09:38:13 +00004726 SDValue Op1 = getValue(I.getArgOperand(0));
4727 SDValue Op2 = getValue(I.getArgOperand(1));
4728 SDValue Op3 = getValue(I.getArgOperand(2));
4729 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
Chandler Carruth05920b182013-02-25 14:20:21 +00004730 if (!Align)
4731 Align = 1; // @llvm.memcpy defines 0 and 1 to both mean no alignment.
Gabor Greifeba0be72010-06-25 09:38:13 +00004732 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Andrew Trickef9de2a2013-05-25 02:42:55 +00004733 DAG.setRoot(DAG.getMemcpy(getRoot(), sdl, Op1, Op2, Op3, Align, isVol, false,
Chris Lattner2510de22010-09-21 05:40:29 +00004734 MachinePointerInfo(I.getArgOperand(0)),
4735 MachinePointerInfo(I.getArgOperand(1))));
Craig Topperc0196b12014-04-14 00:51:57 +00004736 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004737 }
Chris Lattnerdd708342008-11-21 16:42:48 +00004738 case Intrinsic::memset: {
Mon P Wangc576ee92010-04-04 03:10:48 +00004739 // Assert for address < 256 since we support only user defined address
4740 // spaces.
Gabor Greifeba0be72010-06-25 09:38:13 +00004741 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wangc576ee92010-04-04 03:10:48 +00004742 < 256 &&
4743 "Unknown address space");
Gabor Greifeba0be72010-06-25 09:38:13 +00004744 SDValue Op1 = getValue(I.getArgOperand(0));
4745 SDValue Op2 = getValue(I.getArgOperand(1));
4746 SDValue Op3 = getValue(I.getArgOperand(2));
4747 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
Chandler Carruth05920b182013-02-25 14:20:21 +00004748 if (!Align)
4749 Align = 1; // @llvm.memset defines 0 and 1 to both mean no alignment.
Gabor Greifeba0be72010-06-25 09:38:13 +00004750 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Andrew Trickef9de2a2013-05-25 02:42:55 +00004751 DAG.setRoot(DAG.getMemset(getRoot(), sdl, Op1, Op2, Op3, Align, isVol,
Chris Lattner2510de22010-09-21 05:40:29 +00004752 MachinePointerInfo(I.getArgOperand(0))));
Craig Topperc0196b12014-04-14 00:51:57 +00004753 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004754 }
Chris Lattnerdd708342008-11-21 16:42:48 +00004755 case Intrinsic::memmove: {
Mon P Wangc576ee92010-04-04 03:10:48 +00004756 // Assert for address < 256 since we support only user defined address
4757 // spaces.
Gabor Greifeba0be72010-06-25 09:38:13 +00004758 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wangc576ee92010-04-04 03:10:48 +00004759 < 256 &&
Gabor Greifeba0be72010-06-25 09:38:13 +00004760 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace()
Mon P Wangc576ee92010-04-04 03:10:48 +00004761 < 256 &&
4762 "Unknown address space");
Gabor Greifeba0be72010-06-25 09:38:13 +00004763 SDValue Op1 = getValue(I.getArgOperand(0));
4764 SDValue Op2 = getValue(I.getArgOperand(1));
4765 SDValue Op3 = getValue(I.getArgOperand(2));
4766 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
Chandler Carruth05920b182013-02-25 14:20:21 +00004767 if (!Align)
4768 Align = 1; // @llvm.memmove defines 0 and 1 to both mean no alignment.
Gabor Greifeba0be72010-06-25 09:38:13 +00004769 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Andrew Trickef9de2a2013-05-25 02:42:55 +00004770 DAG.setRoot(DAG.getMemmove(getRoot(), sdl, Op1, Op2, Op3, Align, isVol,
Chris Lattner2510de22010-09-21 05:40:29 +00004771 MachinePointerInfo(I.getArgOperand(0)),
4772 MachinePointerInfo(I.getArgOperand(1))));
Craig Topperc0196b12014-04-14 00:51:57 +00004773 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004774 }
Bill Wendling65c0fd42009-02-13 02:16:35 +00004775 case Intrinsic::dbg_declare: {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00004776 const DbgDeclareInst &DI = cast<DbgDeclareInst>(I);
Devang Pateldf45c7f2009-10-09 22:42:28 +00004777 MDNode *Variable = DI.getVariable();
Dan Gohmanbcaf6812010-04-15 01:51:59 +00004778 const Value *Address = DI.getAddress();
Manman Ren983a16c2013-06-28 05:43:10 +00004779 DIVariable DIVar(Variable);
4780 assert((!DIVar || DIVar.isVariable()) &&
4781 "Variable in DbgDeclareInst should be either null or a DIVariable.");
4782 if (!Address || !DIVar) {
Eric Christopherbe7a1012012-03-15 21:33:41 +00004783 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Craig Topperc0196b12014-04-14 00:51:57 +00004784 return nullptr;
Eric Christopherbe7a1012012-03-15 21:33:41 +00004785 }
Dale Johannesene0983522010-04-26 20:06:49 +00004786
Devang Patel3bffd522010-09-02 21:29:42 +00004787 // Check if address has undef value.
4788 if (isa<UndefValue>(Address) ||
4789 (Address->use_empty() && !isa<Argument>(Address))) {
Eric Christopher5c452052012-02-23 03:39:39 +00004790 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Craig Topperc0196b12014-04-14 00:51:57 +00004791 return nullptr;
Devang Patel3bffd522010-09-02 21:29:42 +00004792 }
4793
Dale Johannesene0983522010-04-26 20:06:49 +00004794 SDValue &N = NodeMap[Address];
Devang Patel86ec8b32010-08-31 22:22:42 +00004795 if (!N.getNode() && isa<Argument>(Address))
4796 // Check unused arguments map.
4797 N = UnusedArgNodeMap[Address];
Dale Johannesene0983522010-04-26 20:06:49 +00004798 SDDbgValue *SDV;
4799 if (N.getNode()) {
Devang Patel98d3edf2010-09-02 21:02:27 +00004800 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(Address))
4801 Address = BCI->getOperand(0);
Eric Christopherda970542012-02-24 01:59:08 +00004802 // Parameters are handled specially.
4803 bool isParameter =
4804 (DIVariable(Variable).getTag() == dwarf::DW_TAG_arg_variable ||
4805 isa<Argument>(Address));
4806
Devang Patel98d3edf2010-09-02 21:02:27 +00004807 const AllocaInst *AI = dyn_cast<AllocaInst>(Address);
4808
Dale Johannesene0983522010-04-26 20:06:49 +00004809 if (isParameter && !AI) {
4810 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(N.getNode());
4811 if (FINode)
4812 // Byval parameter. We have a frame index at this point.
Adrian Prantl32da8892014-04-25 20:49:25 +00004813 SDV = DAG.getFrameIndexDbgValue(Variable, FINode->getIndex(),
4814 0, dl, SDNodeOrder);
Devang Patelc24048a2010-12-06 22:39:26 +00004815 else {
Devang Patel8e60ff12011-05-16 21:24:05 +00004816 // Address is an argument, so try to emit its dbg value using
4817 // virtual register info from the FuncInfo.ValueMap.
Adrian Prantl32da8892014-04-25 20:49:25 +00004818 EmitFuncArgumentDbgValue(Address, Variable, 0, false, N);
Craig Topperc0196b12014-04-14 00:51:57 +00004819 return nullptr;
Devang Patelc24048a2010-12-06 22:39:26 +00004820 }
Dale Johannesene0983522010-04-26 20:06:49 +00004821 } else if (AI)
4822 SDV = DAG.getDbgValue(Variable, N.getNode(), N.getResNo(),
Adrian Prantl32da8892014-04-25 20:49:25 +00004823 true, 0, dl, SDNodeOrder);
Devang Patelc24048a2010-12-06 22:39:26 +00004824 else {
Dale Johannesene0983522010-04-26 20:06:49 +00004825 // Can't do anything with other non-AI cases yet.
Eric Christopher5c452052012-02-23 03:39:39 +00004826 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Eric Christopherda970542012-02-24 01:59:08 +00004827 DEBUG(dbgs() << "non-AllocaInst issue for Address: \n\t");
4828 DEBUG(Address->dump());
Craig Topperc0196b12014-04-14 00:51:57 +00004829 return nullptr;
Devang Patelc24048a2010-12-06 22:39:26 +00004830 }
Dale Johannesene0983522010-04-26 20:06:49 +00004831 DAG.AddDbgValue(SDV, N.getNode(), isParameter);
4832 } else {
Gabor Greif47a3b8c2010-10-01 10:32:19 +00004833 // If Address is an argument then try to emit its dbg value using
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00004834 // virtual register info from the FuncInfo.ValueMap.
Adrian Prantl32da8892014-04-25 20:49:25 +00004835 if (!EmitFuncArgumentDbgValue(Address, Variable, 0, false, N)) {
Devang Patelda25de82010-09-15 14:48:53 +00004836 // If variable is pinned by a alloca in dominating bb then
4837 // use StaticAllocaMap.
4838 if (const AllocaInst *AI = dyn_cast<AllocaInst>(Address)) {
Devang Patel46b96c42010-09-15 18:13:55 +00004839 if (AI->getParent() != DI.getParent()) {
4840 DenseMap<const AllocaInst*, int>::iterator SI =
4841 FuncInfo.StaticAllocaMap.find(AI);
4842 if (SI != FuncInfo.StaticAllocaMap.end()) {
Adrian Prantl32da8892014-04-25 20:49:25 +00004843 SDV = DAG.getFrameIndexDbgValue(Variable, SI->second,
4844 0, dl, SDNodeOrder);
Craig Topperc0196b12014-04-14 00:51:57 +00004845 DAG.AddDbgValue(SDV, nullptr, false);
4846 return nullptr;
Devang Patel46b96c42010-09-15 18:13:55 +00004847 }
Devang Patelda25de82010-09-15 14:48:53 +00004848 }
4849 }
Eric Christopher18c6be72012-02-23 03:39:43 +00004850 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Devang Patelea134f52010-08-26 22:53:27 +00004851 }
Dale Johannesene0983522010-04-26 20:06:49 +00004852 }
Craig Topperc0196b12014-04-14 00:51:57 +00004853 return nullptr;
Bill Wendling65c0fd42009-02-13 02:16:35 +00004854 }
Dale Johannesen0b30cfc2010-02-01 19:54:53 +00004855 case Intrinsic::dbg_value: {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00004856 const DbgValueInst &DI = cast<DbgValueInst>(I);
Manman Ren983a16c2013-06-28 05:43:10 +00004857 DIVariable DIVar(DI.getVariable());
4858 assert((!DIVar || DIVar.isVariable()) &&
4859 "Variable in DbgValueInst should be either null or a DIVariable.");
4860 if (!DIVar)
Craig Topperc0196b12014-04-14 00:51:57 +00004861 return nullptr;
Dale Johannesen0b30cfc2010-02-01 19:54:53 +00004862
4863 MDNode *Variable = DI.getVariable();
Devang Patelf2bce7c2010-03-15 19:15:44 +00004864 uint64_t Offset = DI.getOffset();
Dan Gohmanbcaf6812010-04-15 01:51:59 +00004865 const Value *V = DI.getValue();
Dale Johannesen0b30cfc2010-02-01 19:54:53 +00004866 if (!V)
Craig Topperc0196b12014-04-14 00:51:57 +00004867 return nullptr;
Devang Patelf2bce7c2010-03-15 19:15:44 +00004868
Dale Johannesene0983522010-04-26 20:06:49 +00004869 SDDbgValue *SDV;
Devang Patelaab841c2011-08-03 23:13:55 +00004870 if (isa<ConstantInt>(V) || isa<ConstantFP>(V) || isa<UndefValue>(V)) {
Adrian Prantl32da8892014-04-25 20:49:25 +00004871 SDV = DAG.getConstantDbgValue(Variable, V, Offset, dl, SDNodeOrder);
Craig Topperc0196b12014-04-14 00:51:57 +00004872 DAG.AddDbgValue(SDV, nullptr, false);
Devang Patelf2bce7c2010-03-15 19:15:44 +00004873 } else {
Dale Johannesenbfd4fd72010-07-16 00:02:08 +00004874 // Do not use getValue() in here; we don't want to generate code at
4875 // this point if it hasn't been done yet.
Devang Patelb0c76392010-06-01 19:59:01 +00004876 SDValue N = NodeMap[V];
4877 if (!N.getNode() && isa<Argument>(V))
4878 // Check unused arguments map.
4879 N = UnusedArgNodeMap[V];
Dale Johannesene0983522010-04-26 20:06:49 +00004880 if (N.getNode()) {
Adrian Prantl32da8892014-04-25 20:49:25 +00004881 // A dbg.value for an alloca is always indirect.
4882 bool IsIndirect = isa<AllocaInst>(V) || Offset != 0;
4883 if (!EmitFuncArgumentDbgValue(V, Variable, Offset, IsIndirect, N)) {
Evan Cheng5fb45a22010-04-29 01:40:30 +00004884 SDV = DAG.getDbgValue(Variable, N.getNode(),
Adrian Prantl32da8892014-04-25 20:49:25 +00004885 N.getResNo(), IsIndirect,
4886 Offset, dl, SDNodeOrder);
Evan Cheng5fb45a22010-04-29 01:40:30 +00004887 DAG.AddDbgValue(SDV, N.getNode(), false);
4888 }
Devang Patelb7ae3cc2011-02-18 22:43:42 +00004889 } else if (!V->use_empty() ) {
Dale Johannesenbfd4fd72010-07-16 00:02:08 +00004890 // Do not call getValue(V) yet, as we don't want to generate code.
4891 // Remember it for later.
4892 DanglingDebugInfo DDI(&DI, dl, SDNodeOrder);
4893 DanglingDebugInfoMap[V] = DDI;
Devang Patelf2855b12010-08-27 22:25:51 +00004894 } else {
Devang Patelf2bce7c2010-03-15 19:15:44 +00004895 // We may expand this to cover more cases. One case where we have no
Devang Patelc24048a2010-12-06 22:39:26 +00004896 // data available is an unreferenced parameter.
Eric Christopher18c6be72012-02-23 03:39:43 +00004897 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Dale Johannesene0983522010-04-26 20:06:49 +00004898 }
Devang Patelf2bce7c2010-03-15 19:15:44 +00004899 }
4900
4901 // Build a debug info table entry.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00004902 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(V))
Dale Johannesen0b30cfc2010-02-01 19:54:53 +00004903 V = BCI->getOperand(0);
Dan Gohmanbcaf6812010-04-15 01:51:59 +00004904 const AllocaInst *AI = dyn_cast<AllocaInst>(V);
Dale Johannesen0b30cfc2010-02-01 19:54:53 +00004905 // Don't handle byval struct arguments or VLAs, for example.
Eric Christopherc1e2dcd2012-03-26 06:10:32 +00004906 if (!AI) {
Eric Christopher24a62982012-03-28 07:34:36 +00004907 DEBUG(dbgs() << "Dropping debug location info for:\n " << DI << "\n");
4908 DEBUG(dbgs() << " Last seen at:\n " << *V << "\n");
Craig Topperc0196b12014-04-14 00:51:57 +00004909 return nullptr;
Eric Christopherc1e2dcd2012-03-26 06:10:32 +00004910 }
Dale Johannesen0b30cfc2010-02-01 19:54:53 +00004911 DenseMap<const AllocaInst*, int>::iterator SI =
4912 FuncInfo.StaticAllocaMap.find(AI);
4913 if (SI == FuncInfo.StaticAllocaMap.end())
Craig Topperc0196b12014-04-14 00:51:57 +00004914 return nullptr; // VLAs.
Craig Topperc0196b12014-04-14 00:51:57 +00004915 return nullptr;
Dale Johannesen0b30cfc2010-02-01 19:54:53 +00004916 }
Dan Gohman575fad32008-09-03 16:12:24 +00004917
Duncan Sands8e6ccb62009-10-14 16:11:37 +00004918 case Intrinsic::eh_typeid_for: {
Chris Lattnerfb964e52010-04-05 06:19:28 +00004919 // Find the type id for the given typeinfo.
Gabor Greifeba0be72010-06-25 09:38:13 +00004920 GlobalVariable *GV = ExtractTypeInfo(I.getArgOperand(0));
Chris Lattnerfb964e52010-04-05 06:19:28 +00004921 unsigned TypeID = DAG.getMachineFunction().getMMI().getTypeIDFor(GV);
4922 Res = DAG.getConstant(TypeID, MVT::i32);
Bill Wendlingb99b2692009-12-22 00:40:51 +00004923 setValue(&I, Res);
Craig Topperc0196b12014-04-14 00:51:57 +00004924 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004925 }
4926
Anton Korobeynikov45165ed2008-09-08 21:13:56 +00004927 case Intrinsic::eh_return_i32:
4928 case Intrinsic::eh_return_i64:
Chris Lattnerfb964e52010-04-05 06:19:28 +00004929 DAG.getMachineFunction().getMMI().setCallsEHReturn(true);
Andrew Trickef9de2a2013-05-25 02:42:55 +00004930 DAG.setRoot(DAG.getNode(ISD::EH_RETURN, sdl,
Chris Lattnerfb964e52010-04-05 06:19:28 +00004931 MVT::Other,
4932 getControlRoot(),
Gabor Greifeba0be72010-06-25 09:38:13 +00004933 getValue(I.getArgOperand(0)),
4934 getValue(I.getArgOperand(1))));
Craig Topperc0196b12014-04-14 00:51:57 +00004935 return nullptr;
Anton Korobeynikov45165ed2008-09-08 21:13:56 +00004936 case Intrinsic::eh_unwind_init:
Chris Lattnerfb964e52010-04-05 06:19:28 +00004937 DAG.getMachineFunction().getMMI().setCallsUnwindInit(true);
Craig Topperc0196b12014-04-14 00:51:57 +00004938 return nullptr;
Anton Korobeynikov45165ed2008-09-08 21:13:56 +00004939 case Intrinsic::eh_dwarf_cfa: {
Andrew Trickef9de2a2013-05-25 02:42:55 +00004940 SDValue CfaArg = DAG.getSExtOrTrunc(getValue(I.getArgOperand(0)), sdl,
Bill Wendlinga3cd3502013-06-19 21:36:55 +00004941 TLI->getPointerTy());
Andrew Trickef9de2a2013-05-25 02:42:55 +00004942 SDValue Offset = DAG.getNode(ISD::ADD, sdl,
Tom Stellard838e2342013-08-26 15:06:10 +00004943 CfaArg.getValueType(),
Andrew Trickef9de2a2013-05-25 02:42:55 +00004944 DAG.getNode(ISD::FRAME_TO_ARGS_OFFSET, sdl,
Tom Stellard838e2342013-08-26 15:06:10 +00004945 CfaArg.getValueType()),
Anton Korobeynikov45165ed2008-09-08 21:13:56 +00004946 CfaArg);
Andrew Trickef9de2a2013-05-25 02:42:55 +00004947 SDValue FA = DAG.getNode(ISD::FRAMEADDR, sdl,
Bill Wendlinga3cd3502013-06-19 21:36:55 +00004948 TLI->getPointerTy(),
4949 DAG.getConstant(0, TLI->getPointerTy()));
Tom Stellard838e2342013-08-26 15:06:10 +00004950 setValue(&I, DAG.getNode(ISD::ADD, sdl, FA.getValueType(),
Bill Wendling954cb182010-01-28 21:51:40 +00004951 FA, Offset));
Craig Topperc0196b12014-04-14 00:51:57 +00004952 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004953 }
Jim Grosbach54c05302010-01-28 01:45:32 +00004954 case Intrinsic::eh_sjlj_callsite: {
Chris Lattnerfb964e52010-04-05 06:19:28 +00004955 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Gabor Greifeba0be72010-06-25 09:38:13 +00004956 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(0));
Jim Grosbach54c05302010-01-28 01:45:32 +00004957 assert(CI && "Non-constant call site value in eh.sjlj.callsite!");
Chris Lattnerfb964e52010-04-05 06:19:28 +00004958 assert(MMI.getCurrentCallSite() == 0 && "Overlapping call sites!");
Jim Grosbach54c05302010-01-28 01:45:32 +00004959
Chris Lattnerfb964e52010-04-05 06:19:28 +00004960 MMI.setCurrentCallSite(CI->getZExtValue());
Craig Topperc0196b12014-04-14 00:51:57 +00004961 return nullptr;
Jim Grosbach54c05302010-01-28 01:45:32 +00004962 }
Bill Wendling66b110f2011-09-28 03:36:43 +00004963 case Intrinsic::eh_sjlj_functioncontext: {
4964 // Get and store the index of the function context.
4965 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Bill Wendlingbaf39412011-09-28 03:52:41 +00004966 AllocaInst *FnCtx =
4967 cast<AllocaInst>(I.getArgOperand(0)->stripPointerCasts());
Bill Wendling66b110f2011-09-28 03:36:43 +00004968 int FI = FuncInfo.StaticAllocaMap[FnCtx];
4969 MFI->setFunctionContextIndex(FI);
Craig Topperc0196b12014-04-14 00:51:57 +00004970 return nullptr;
Bill Wendling66b110f2011-09-28 03:36:43 +00004971 }
Jim Grosbachc98892f2010-05-26 20:22:18 +00004972 case Intrinsic::eh_sjlj_setjmp: {
Bill Wendling7ecfbd92011-10-07 21:25:38 +00004973 SDValue Ops[2];
4974 Ops[0] = getRoot();
4975 Ops[1] = getValue(I.getArgOperand(0));
Andrew Trickef9de2a2013-05-25 02:42:55 +00004976 SDValue Op = DAG.getNode(ISD::EH_SJLJ_SETJMP, sdl,
Craig Topper48d114b2014-04-26 18:35:24 +00004977 DAG.getVTList(MVT::i32, MVT::Other), Ops);
Bill Wendling7ecfbd92011-10-07 21:25:38 +00004978 setValue(&I, Op.getValue(0));
4979 DAG.setRoot(Op.getValue(1));
Craig Topperc0196b12014-04-14 00:51:57 +00004980 return nullptr;
Jim Grosbachc98892f2010-05-26 20:22:18 +00004981 }
Jim Grosbachbd9485d2010-05-22 01:06:18 +00004982 case Intrinsic::eh_sjlj_longjmp: {
Andrew Trickef9de2a2013-05-25 02:42:55 +00004983 DAG.setRoot(DAG.getNode(ISD::EH_SJLJ_LONGJMP, sdl, MVT::Other,
Jim Grosbachbbdc5d22010-10-19 23:27:08 +00004984 getRoot(), getValue(I.getArgOperand(0))));
Craig Topperc0196b12014-04-14 00:51:57 +00004985 return nullptr;
Jim Grosbachbbdc5d22010-10-19 23:27:08 +00004986 }
Jim Grosbach54c05302010-01-28 01:45:32 +00004987
Dale Johannesendd224d22010-09-30 23:57:10 +00004988 case Intrinsic::x86_mmx_pslli_w:
4989 case Intrinsic::x86_mmx_pslli_d:
4990 case Intrinsic::x86_mmx_pslli_q:
4991 case Intrinsic::x86_mmx_psrli_w:
4992 case Intrinsic::x86_mmx_psrli_d:
4993 case Intrinsic::x86_mmx_psrli_q:
4994 case Intrinsic::x86_mmx_psrai_w:
4995 case Intrinsic::x86_mmx_psrai_d: {
4996 SDValue ShAmt = getValue(I.getArgOperand(1));
4997 if (isa<ConstantSDNode>(ShAmt)) {
4998 visitTargetIntrinsic(I, Intrinsic);
Craig Topperc0196b12014-04-14 00:51:57 +00004999 return nullptr;
Dale Johannesendd224d22010-09-30 23:57:10 +00005000 }
5001 unsigned NewIntrinsic = 0;
5002 EVT ShAmtVT = MVT::v2i32;
5003 switch (Intrinsic) {
5004 case Intrinsic::x86_mmx_pslli_w:
5005 NewIntrinsic = Intrinsic::x86_mmx_psll_w;
5006 break;
5007 case Intrinsic::x86_mmx_pslli_d:
5008 NewIntrinsic = Intrinsic::x86_mmx_psll_d;
5009 break;
5010 case Intrinsic::x86_mmx_pslli_q:
5011 NewIntrinsic = Intrinsic::x86_mmx_psll_q;
5012 break;
5013 case Intrinsic::x86_mmx_psrli_w:
5014 NewIntrinsic = Intrinsic::x86_mmx_psrl_w;
5015 break;
5016 case Intrinsic::x86_mmx_psrli_d:
5017 NewIntrinsic = Intrinsic::x86_mmx_psrl_d;
5018 break;
5019 case Intrinsic::x86_mmx_psrli_q:
5020 NewIntrinsic = Intrinsic::x86_mmx_psrl_q;
5021 break;
5022 case Intrinsic::x86_mmx_psrai_w:
5023 NewIntrinsic = Intrinsic::x86_mmx_psra_w;
5024 break;
5025 case Intrinsic::x86_mmx_psrai_d:
5026 NewIntrinsic = Intrinsic::x86_mmx_psra_d;
5027 break;
5028 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
5029 }
5030
5031 // The vector shift intrinsics with scalars uses 32b shift amounts but
5032 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
5033 // to be zero.
5034 // We must do this early because v2i32 is not a legal type.
Dale Johannesendd224d22010-09-30 23:57:10 +00005035 SDValue ShOps[2];
5036 ShOps[0] = ShAmt;
5037 ShOps[1] = DAG.getConstant(0, MVT::i32);
Craig Topper48d114b2014-04-26 18:35:24 +00005038 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, sdl, ShAmtVT, ShOps);
Bill Wendlinga3cd3502013-06-19 21:36:55 +00005039 EVT DestVT = TLI->getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00005040 ShAmt = DAG.getNode(ISD::BITCAST, sdl, DestVT, ShAmt);
5041 Res = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, sdl, DestVT,
Dale Johannesendd224d22010-09-30 23:57:10 +00005042 DAG.getConstant(NewIntrinsic, MVT::i32),
5043 getValue(I.getArgOperand(0)), ShAmt);
5044 setValue(&I, Res);
Craig Topperc0196b12014-04-14 00:51:57 +00005045 return nullptr;
Dale Johannesendd224d22010-09-30 23:57:10 +00005046 }
Pete Cooper682c76b2012-02-24 03:51:49 +00005047 case Intrinsic::x86_avx_vinsertf128_pd_256:
5048 case Intrinsic::x86_avx_vinsertf128_ps_256:
Craig Topperd024cef2012-04-07 22:32:29 +00005049 case Intrinsic::x86_avx_vinsertf128_si_256:
5050 case Intrinsic::x86_avx2_vinserti128: {
Bill Wendlinga3cd3502013-06-19 21:36:55 +00005051 EVT DestVT = TLI->getValueType(I.getType());
5052 EVT ElVT = TLI->getValueType(I.getArgOperand(1)->getType());
Pete Cooper682c76b2012-02-24 03:51:49 +00005053 uint64_t Idx = (cast<ConstantInt>(I.getArgOperand(2))->getZExtValue() & 1) *
5054 ElVT.getVectorNumElements();
Andrew Trickef9de2a2013-05-25 02:42:55 +00005055 Res = DAG.getNode(ISD::INSERT_SUBVECTOR, sdl, DestVT,
Pete Cooper682c76b2012-02-24 03:51:49 +00005056 getValue(I.getArgOperand(0)),
5057 getValue(I.getArgOperand(1)),
Tom Stellardd42c5942013-08-05 22:22:01 +00005058 DAG.getConstant(Idx, TLI->getVectorIdxTy()));
Craig Topper2db23532012-09-05 05:48:09 +00005059 setValue(&I, Res);
Craig Topperc0196b12014-04-14 00:51:57 +00005060 return nullptr;
Craig Topper2db23532012-09-05 05:48:09 +00005061 }
5062 case Intrinsic::x86_avx_vextractf128_pd_256:
5063 case Intrinsic::x86_avx_vextractf128_ps_256:
5064 case Intrinsic::x86_avx_vextractf128_si_256:
5065 case Intrinsic::x86_avx2_vextracti128: {
Bill Wendlinga3cd3502013-06-19 21:36:55 +00005066 EVT DestVT = TLI->getValueType(I.getType());
Craig Topper2db23532012-09-05 05:48:09 +00005067 uint64_t Idx = (cast<ConstantInt>(I.getArgOperand(1))->getZExtValue() & 1) *
5068 DestVT.getVectorNumElements();
Andrew Trickef9de2a2013-05-25 02:42:55 +00005069 Res = DAG.getNode(ISD::EXTRACT_SUBVECTOR, sdl, DestVT,
Craig Topper2db23532012-09-05 05:48:09 +00005070 getValue(I.getArgOperand(0)),
Tom Stellardd42c5942013-08-05 22:22:01 +00005071 DAG.getConstant(Idx, TLI->getVectorIdxTy()));
Pete Cooper682c76b2012-02-24 03:51:49 +00005072 setValue(&I, Res);
Craig Topperc0196b12014-04-14 00:51:57 +00005073 return nullptr;
Pete Cooper682c76b2012-02-24 03:51:49 +00005074 }
Mon P Wang58fb9132008-11-10 20:54:11 +00005075 case Intrinsic::convertff:
5076 case Intrinsic::convertfsi:
5077 case Intrinsic::convertfui:
5078 case Intrinsic::convertsif:
5079 case Intrinsic::convertuif:
5080 case Intrinsic::convertss:
5081 case Intrinsic::convertsu:
5082 case Intrinsic::convertus:
5083 case Intrinsic::convertuu: {
5084 ISD::CvtCode Code = ISD::CVT_INVALID;
5085 switch (Intrinsic) {
Craig Topperbc680062012-04-11 04:34:11 +00005086 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Mon P Wang58fb9132008-11-10 20:54:11 +00005087 case Intrinsic::convertff: Code = ISD::CVT_FF; break;
5088 case Intrinsic::convertfsi: Code = ISD::CVT_FS; break;
5089 case Intrinsic::convertfui: Code = ISD::CVT_FU; break;
5090 case Intrinsic::convertsif: Code = ISD::CVT_SF; break;
5091 case Intrinsic::convertuif: Code = ISD::CVT_UF; break;
5092 case Intrinsic::convertss: Code = ISD::CVT_SS; break;
5093 case Intrinsic::convertsu: Code = ISD::CVT_SU; break;
5094 case Intrinsic::convertus: Code = ISD::CVT_US; break;
5095 case Intrinsic::convertuu: Code = ISD::CVT_UU; break;
5096 }
Bill Wendlinga3cd3502013-06-19 21:36:55 +00005097 EVT DestVT = TLI->getValueType(I.getType());
Gabor Greifeba0be72010-06-25 09:38:13 +00005098 const Value *Op1 = I.getArgOperand(0);
Andrew Trickef9de2a2013-05-25 02:42:55 +00005099 Res = DAG.getConvertRndSat(DestVT, sdl, getValue(Op1),
Bill Wendlingb99b2692009-12-22 00:40:51 +00005100 DAG.getValueType(DestVT),
5101 DAG.getValueType(getValue(Op1).getValueType()),
Gabor Greifeba0be72010-06-25 09:38:13 +00005102 getValue(I.getArgOperand(1)),
5103 getValue(I.getArgOperand(2)),
Bill Wendlingb99b2692009-12-22 00:40:51 +00005104 Code);
5105 setValue(&I, Res);
Craig Topperc0196b12014-04-14 00:51:57 +00005106 return nullptr;
Mon P Wang58fb9132008-11-10 20:54:11 +00005107 }
Dan Gohman575fad32008-09-03 16:12:24 +00005108 case Intrinsic::powi:
Andrew Trickef9de2a2013-05-25 02:42:55 +00005109 setValue(&I, ExpandPowI(sdl, getValue(I.getArgOperand(0)),
Gabor Greifeba0be72010-06-25 09:38:13 +00005110 getValue(I.getArgOperand(1)), DAG));
Craig Topperc0196b12014-04-14 00:51:57 +00005111 return nullptr;
Dale Johannesenda2d8062008-09-04 00:47:13 +00005112 case Intrinsic::log:
Bill Wendlinga3cd3502013-06-19 21:36:55 +00005113 setValue(&I, expandLog(sdl, getValue(I.getArgOperand(0)), DAG, *TLI));
Craig Topperc0196b12014-04-14 00:51:57 +00005114 return nullptr;
Dale Johannesenda2d8062008-09-04 00:47:13 +00005115 case Intrinsic::log2:
Bill Wendlinga3cd3502013-06-19 21:36:55 +00005116 setValue(&I, expandLog2(sdl, getValue(I.getArgOperand(0)), DAG, *TLI));
Craig Topperc0196b12014-04-14 00:51:57 +00005117 return nullptr;
Dale Johannesenda2d8062008-09-04 00:47:13 +00005118 case Intrinsic::log10:
Bill Wendlinga3cd3502013-06-19 21:36:55 +00005119 setValue(&I, expandLog10(sdl, getValue(I.getArgOperand(0)), DAG, *TLI));
Craig Topperc0196b12014-04-14 00:51:57 +00005120 return nullptr;
Dale Johannesenda2d8062008-09-04 00:47:13 +00005121 case Intrinsic::exp:
Bill Wendlinga3cd3502013-06-19 21:36:55 +00005122 setValue(&I, expandExp(sdl, getValue(I.getArgOperand(0)), DAG, *TLI));
Craig Topperc0196b12014-04-14 00:51:57 +00005123 return nullptr;
Dale Johannesenda2d8062008-09-04 00:47:13 +00005124 case Intrinsic::exp2:
Bill Wendlinga3cd3502013-06-19 21:36:55 +00005125 setValue(&I, expandExp2(sdl, getValue(I.getArgOperand(0)), DAG, *TLI));
Craig Topperc0196b12014-04-14 00:51:57 +00005126 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005127 case Intrinsic::pow:
Andrew Trickef9de2a2013-05-25 02:42:55 +00005128 setValue(&I, expandPow(sdl, getValue(I.getArgOperand(0)),
Bill Wendlinga3cd3502013-06-19 21:36:55 +00005129 getValue(I.getArgOperand(1)), DAG, *TLI));
Craig Topperc0196b12014-04-14 00:51:57 +00005130 return nullptr;
Craig Topperae894262012-11-16 07:48:23 +00005131 case Intrinsic::sqrt:
Peter Collingbourne913869b2012-05-28 21:48:37 +00005132 case Intrinsic::fabs:
Craig Topperae894262012-11-16 07:48:23 +00005133 case Intrinsic::sin:
5134 case Intrinsic::cos:
Dan Gohman0b3d7822012-07-26 17:43:27 +00005135 case Intrinsic::floor:
Craig Topper61d04572012-11-15 06:51:10 +00005136 case Intrinsic::ceil:
Craig Topper61d04572012-11-15 06:51:10 +00005137 case Intrinsic::trunc:
Craig Topper61d04572012-11-15 06:51:10 +00005138 case Intrinsic::rint:
Hal Finkel171817e2013-08-07 22:49:12 +00005139 case Intrinsic::nearbyint:
5140 case Intrinsic::round: {
Craig Topperae894262012-11-16 07:48:23 +00005141 unsigned Opcode;
5142 switch (Intrinsic) {
5143 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
5144 case Intrinsic::sqrt: Opcode = ISD::FSQRT; break;
5145 case Intrinsic::fabs: Opcode = ISD::FABS; break;
5146 case Intrinsic::sin: Opcode = ISD::FSIN; break;
5147 case Intrinsic::cos: Opcode = ISD::FCOS; break;
5148 case Intrinsic::floor: Opcode = ISD::FFLOOR; break;
5149 case Intrinsic::ceil: Opcode = ISD::FCEIL; break;
5150 case Intrinsic::trunc: Opcode = ISD::FTRUNC; break;
5151 case Intrinsic::rint: Opcode = ISD::FRINT; break;
5152 case Intrinsic::nearbyint: Opcode = ISD::FNEARBYINT; break;
Hal Finkel171817e2013-08-07 22:49:12 +00005153 case Intrinsic::round: Opcode = ISD::FROUND; break;
Craig Topperae894262012-11-16 07:48:23 +00005154 }
5155
Andrew Trickef9de2a2013-05-25 02:42:55 +00005156 setValue(&I, DAG.getNode(Opcode, sdl,
Craig Topper61d04572012-11-15 06:51:10 +00005157 getValue(I.getArgOperand(0)).getValueType(),
5158 getValue(I.getArgOperand(0))));
Craig Topperc0196b12014-04-14 00:51:57 +00005159 return nullptr;
Craig Topperae894262012-11-16 07:48:23 +00005160 }
Hal Finkel0c5c01aa2013-08-19 23:35:46 +00005161 case Intrinsic::copysign:
5162 setValue(&I, DAG.getNode(ISD::FCOPYSIGN, sdl,
5163 getValue(I.getArgOperand(0)).getValueType(),
5164 getValue(I.getArgOperand(0)),
5165 getValue(I.getArgOperand(1))));
Craig Topperc0196b12014-04-14 00:51:57 +00005166 return nullptr;
Cameron Zwarichf03fa182011-07-08 21:39:21 +00005167 case Intrinsic::fma:
Andrew Trickef9de2a2013-05-25 02:42:55 +00005168 setValue(&I, DAG.getNode(ISD::FMA, sdl,
Cameron Zwarichf03fa182011-07-08 21:39:21 +00005169 getValue(I.getArgOperand(0)).getValueType(),
5170 getValue(I.getArgOperand(0)),
5171 getValue(I.getArgOperand(1)),
5172 getValue(I.getArgOperand(2))));
Craig Topperc0196b12014-04-14 00:51:57 +00005173 return nullptr;
Lang Hamesa59100c2012-06-05 19:07:46 +00005174 case Intrinsic::fmuladd: {
Bill Wendlinga3cd3502013-06-19 21:36:55 +00005175 EVT VT = TLI->getValueType(I.getType());
Lang Hamesb8650f12012-06-22 01:09:09 +00005176 if (TM.Options.AllowFPOpFusion != FPOpFusion::Strict &&
Stephen Lin73de7bf2013-07-09 18:16:56 +00005177 TLI->isFMAFasterThanFMulAndFAdd(VT)) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005178 setValue(&I, DAG.getNode(ISD::FMA, sdl,
Lang Hamesa59100c2012-06-05 19:07:46 +00005179 getValue(I.getArgOperand(0)).getValueType(),
5180 getValue(I.getArgOperand(0)),
5181 getValue(I.getArgOperand(1)),
5182 getValue(I.getArgOperand(2))));
5183 } else {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005184 SDValue Mul = DAG.getNode(ISD::FMUL, sdl,
Lang Hamesa59100c2012-06-05 19:07:46 +00005185 getValue(I.getArgOperand(0)).getValueType(),
5186 getValue(I.getArgOperand(0)),
5187 getValue(I.getArgOperand(1)));
Andrew Trickef9de2a2013-05-25 02:42:55 +00005188 SDValue Add = DAG.getNode(ISD::FADD, sdl,
Lang Hamesa59100c2012-06-05 19:07:46 +00005189 getValue(I.getArgOperand(0)).getValueType(),
5190 Mul,
5191 getValue(I.getArgOperand(2)));
5192 setValue(&I, Add);
5193 }
Craig Topperc0196b12014-04-14 00:51:57 +00005194 return nullptr;
Lang Hamesa59100c2012-06-05 19:07:46 +00005195 }
Anton Korobeynikov39ed49d2010-03-14 18:42:15 +00005196 case Intrinsic::convert_to_fp16:
Tim Northoverf7a02c12014-07-21 09:13:56 +00005197 setValue(&I, DAG.getNode(ISD::BITCAST, sdl, MVT::i16,
5198 DAG.getNode(ISD::FP_ROUND, sdl, MVT::f16,
5199 getValue(I.getArgOperand(0)),
5200 DAG.getTargetConstant(0, MVT::i32))));
Craig Topperc0196b12014-04-14 00:51:57 +00005201 return nullptr;
Anton Korobeynikov39ed49d2010-03-14 18:42:15 +00005202 case Intrinsic::convert_from_fp16:
Tim Northoverfd7e4242014-07-17 10:51:23 +00005203 setValue(&I,
Tim Northoverf7a02c12014-07-21 09:13:56 +00005204 DAG.getNode(ISD::FP_EXTEND, sdl, TLI->getValueType(I.getType()),
5205 DAG.getNode(ISD::BITCAST, sdl, MVT::f16,
5206 getValue(I.getArgOperand(0)))));
Craig Topperc0196b12014-04-14 00:51:57 +00005207 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005208 case Intrinsic::pcmarker: {
Gabor Greifeba0be72010-06-25 09:38:13 +00005209 SDValue Tmp = getValue(I.getArgOperand(0));
Andrew Trickef9de2a2013-05-25 02:42:55 +00005210 DAG.setRoot(DAG.getNode(ISD::PCMARKER, sdl, MVT::Other, getRoot(), Tmp));
Craig Topperc0196b12014-04-14 00:51:57 +00005211 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005212 }
5213 case Intrinsic::readcyclecounter: {
5214 SDValue Op = getRoot();
Andrew Trickef9de2a2013-05-25 02:42:55 +00005215 Res = DAG.getNode(ISD::READCYCLECOUNTER, sdl,
Craig Topper48d114b2014-04-26 18:35:24 +00005216 DAG.getVTList(MVT::i64, MVT::Other), Op);
Bill Wendlingb99b2692009-12-22 00:40:51 +00005217 setValue(&I, Res);
5218 DAG.setRoot(Res.getValue(1));
Craig Topperc0196b12014-04-14 00:51:57 +00005219 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005220 }
Dan Gohman575fad32008-09-03 16:12:24 +00005221 case Intrinsic::bswap:
Andrew Trickef9de2a2013-05-25 02:42:55 +00005222 setValue(&I, DAG.getNode(ISD::BSWAP, sdl,
Gabor Greifeba0be72010-06-25 09:38:13 +00005223 getValue(I.getArgOperand(0)).getValueType(),
5224 getValue(I.getArgOperand(0))));
Craig Topperc0196b12014-04-14 00:51:57 +00005225 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005226 case Intrinsic::cttz: {
Gabor Greifeba0be72010-06-25 09:38:13 +00005227 SDValue Arg = getValue(I.getArgOperand(0));
Chandler Carruth637cc6a2011-12-13 01:56:10 +00005228 ConstantInt *CI = cast<ConstantInt>(I.getArgOperand(1));
Owen Anderson53aa7a92009-08-10 22:56:29 +00005229 EVT Ty = Arg.getValueType();
Chandler Carruth637cc6a2011-12-13 01:56:10 +00005230 setValue(&I, DAG.getNode(CI->isZero() ? ISD::CTTZ : ISD::CTTZ_ZERO_UNDEF,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005231 sdl, Ty, Arg));
Craig Topperc0196b12014-04-14 00:51:57 +00005232 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005233 }
5234 case Intrinsic::ctlz: {
Gabor Greifeba0be72010-06-25 09:38:13 +00005235 SDValue Arg = getValue(I.getArgOperand(0));
Chandler Carruth637cc6a2011-12-13 01:56:10 +00005236 ConstantInt *CI = cast<ConstantInt>(I.getArgOperand(1));
Owen Anderson53aa7a92009-08-10 22:56:29 +00005237 EVT Ty = Arg.getValueType();
Chandler Carruth637cc6a2011-12-13 01:56:10 +00005238 setValue(&I, DAG.getNode(CI->isZero() ? ISD::CTLZ : ISD::CTLZ_ZERO_UNDEF,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005239 sdl, Ty, Arg));
Craig Topperc0196b12014-04-14 00:51:57 +00005240 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005241 }
5242 case Intrinsic::ctpop: {
Gabor Greifeba0be72010-06-25 09:38:13 +00005243 SDValue Arg = getValue(I.getArgOperand(0));
Owen Anderson53aa7a92009-08-10 22:56:29 +00005244 EVT Ty = Arg.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00005245 setValue(&I, DAG.getNode(ISD::CTPOP, sdl, Ty, Arg));
Craig Topperc0196b12014-04-14 00:51:57 +00005246 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005247 }
5248 case Intrinsic::stacksave: {
5249 SDValue Op = getRoot();
Andrew Trickef9de2a2013-05-25 02:42:55 +00005250 Res = DAG.getNode(ISD::STACKSAVE, sdl,
Craig Topper48d114b2014-04-26 18:35:24 +00005251 DAG.getVTList(TLI->getPointerTy(), MVT::Other), Op);
Bill Wendlingb99b2692009-12-22 00:40:51 +00005252 setValue(&I, Res);
5253 DAG.setRoot(Res.getValue(1));
Craig Topperc0196b12014-04-14 00:51:57 +00005254 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005255 }
5256 case Intrinsic::stackrestore: {
Gabor Greifeba0be72010-06-25 09:38:13 +00005257 Res = getValue(I.getArgOperand(0));
Andrew Trickef9de2a2013-05-25 02:42:55 +00005258 DAG.setRoot(DAG.getNode(ISD::STACKRESTORE, sdl, MVT::Other, getRoot(), Res));
Craig Topperc0196b12014-04-14 00:51:57 +00005259 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005260 }
Bill Wendling13020d22008-11-18 11:01:33 +00005261 case Intrinsic::stackprotector: {
Bill Wendlingd970ea32008-11-06 02:29:10 +00005262 // Emit code into the DAG to store the stack guard onto the stack.
5263 MachineFunction &MF = DAG.getMachineFunction();
5264 MachineFrameInfo *MFI = MF.getFrameInfo();
Bill Wendlinga3cd3502013-06-19 21:36:55 +00005265 EVT PtrTy = TLI->getPointerTy();
Akira Hatanakae5b6e0d2014-07-25 19:31:34 +00005266 SDValue Src, Chain = getRoot();
Akira Hatanaka5acc58f2014-08-07 23:08:24 +00005267 const Value *Ptr = cast<LoadInst>(I.getArgOperand(0))->getPointerOperand();
5268 const GlobalVariable *GV = dyn_cast<GlobalVariable>(Ptr);
Bill Wendlingd970ea32008-11-06 02:29:10 +00005269
Akira Hatanaka5acc58f2014-08-07 23:08:24 +00005270 // See if Ptr is a bitcast. If it is, look through it and see if we can get
5271 // global variable __stack_chk_guard.
5272 if (!GV)
5273 if (const Operator *BC = dyn_cast<Operator>(Ptr))
5274 if (BC->getOpcode() == Instruction::BitCast)
5275 GV = dyn_cast<GlobalVariable>(BC->getOperand(0));
5276
5277 if (GV && TLI->useLoadStackGuardNode()) {
Akira Hatanakae5b6e0d2014-07-25 19:31:34 +00005278 // Emit a LOAD_STACK_GUARD node.
5279 MachineSDNode *Node = DAG.getMachineNode(TargetOpcode::LOAD_STACK_GUARD,
5280 sdl, PtrTy, Chain);
Akira Hatanaka5acc58f2014-08-07 23:08:24 +00005281 MachinePointerInfo MPInfo(GV);
Akira Hatanakae5b6e0d2014-07-25 19:31:34 +00005282 MachineInstr::mmo_iterator MemRefs = MF.allocateMemRefsArray(1);
5283 unsigned Flags = MachineMemOperand::MOLoad |
5284 MachineMemOperand::MOInvariant;
5285 *MemRefs = MF.getMachineMemOperand(MPInfo, Flags,
5286 PtrTy.getSizeInBits() / 8,
5287 DAG.getEVTAlignment(PtrTy));
5288 Node->setMemRefs(MemRefs, MemRefs + 1);
5289
5290 // Copy the guard value to a virtual register so that it can be
5291 // retrieved in the epilogue.
5292 Src = SDValue(Node, 0);
5293 const TargetRegisterClass *RC =
5294 TLI->getRegClassFor(Src.getSimpleValueType());
5295 unsigned Reg = MF.getRegInfo().createVirtualRegister(RC);
5296
5297 SPDescriptor.setGuardReg(Reg);
5298 Chain = DAG.getCopyToReg(Chain, sdl, Reg, Src);
5299 } else {
5300 Src = getValue(I.getArgOperand(0)); // The guard's value.
5301 }
5302
Gabor Greifeba0be72010-06-25 09:38:13 +00005303 AllocaInst *Slot = cast<AllocaInst>(I.getArgOperand(1));
Bill Wendlingd970ea32008-11-06 02:29:10 +00005304
Bill Wendlingeb4268d2008-11-07 01:23:58 +00005305 int FI = FuncInfo.StaticAllocaMap[Slot];
Bill Wendlingd970ea32008-11-06 02:29:10 +00005306 MFI->setStackProtectorIndex(FI);
5307
5308 SDValue FIN = DAG.getFrameIndex(FI, PtrTy);
5309
5310 // Store the stack protector onto the stack.
Akira Hatanakae5b6e0d2014-07-25 19:31:34 +00005311 Res = DAG.getStore(Chain, sdl, Src, FIN,
Chris Lattnera4f19972010-09-21 18:58:22 +00005312 MachinePointerInfo::getFixedStack(FI),
5313 true, false, 0);
Bill Wendlingb99b2692009-12-22 00:40:51 +00005314 setValue(&I, Res);
5315 DAG.setRoot(Res);
Craig Topperc0196b12014-04-14 00:51:57 +00005316 return nullptr;
Bill Wendlingd970ea32008-11-06 02:29:10 +00005317 }
Eric Christopher7a50b282009-10-27 00:52:25 +00005318 case Intrinsic::objectsize: {
5319 // If we don't know by now, we're never going to know.
Gabor Greifeba0be72010-06-25 09:38:13 +00005320 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(1));
Eric Christopher7a50b282009-10-27 00:52:25 +00005321
5322 assert(CI && "Non-constant type in __builtin_object_size?");
5323
Gabor Greifeba0be72010-06-25 09:38:13 +00005324 SDValue Arg = getValue(I.getCalledValue());
Eric Christopher1fd4c572009-10-28 21:32:16 +00005325 EVT Ty = Arg.getValueType();
5326
Dan Gohmanf1d83042010-06-18 14:22:04 +00005327 if (CI->isZero())
Bill Wendlingb99b2692009-12-22 00:40:51 +00005328 Res = DAG.getConstant(-1ULL, Ty);
Eric Christopher7a50b282009-10-27 00:52:25 +00005329 else
Bill Wendlingb99b2692009-12-22 00:40:51 +00005330 Res = DAG.getConstant(0, Ty);
5331
5332 setValue(&I, Res);
Craig Topperc0196b12014-04-14 00:51:57 +00005333 return nullptr;
Eric Christopher7a50b282009-10-27 00:52:25 +00005334 }
Justin Holewinskifff1f5f2013-05-21 14:37:16 +00005335 case Intrinsic::annotation:
5336 case Intrinsic::ptr_annotation:
5337 // Drop the intrinsic, but forward the value
5338 setValue(&I, getValue(I.getOperand(0)));
Craig Topperc0196b12014-04-14 00:51:57 +00005339 return nullptr;
Hal Finkel93046912014-07-25 21:13:35 +00005340 case Intrinsic::assume:
Dan Gohman575fad32008-09-03 16:12:24 +00005341 case Intrinsic::var_annotation:
Hal Finkel93046912014-07-25 21:13:35 +00005342 // Discard annotate attributes and assumptions
Craig Topperc0196b12014-04-14 00:51:57 +00005343 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005344
5345 case Intrinsic::init_trampoline: {
Gabor Greifeba0be72010-06-25 09:38:13 +00005346 const Function *F = cast<Function>(I.getArgOperand(1)->stripPointerCasts());
Dan Gohman575fad32008-09-03 16:12:24 +00005347
5348 SDValue Ops[6];
5349 Ops[0] = getRoot();
Gabor Greifeba0be72010-06-25 09:38:13 +00005350 Ops[1] = getValue(I.getArgOperand(0));
5351 Ops[2] = getValue(I.getArgOperand(1));
5352 Ops[3] = getValue(I.getArgOperand(2));
5353 Ops[4] = DAG.getSrcValue(I.getArgOperand(0));
Dan Gohman575fad32008-09-03 16:12:24 +00005354 Ops[5] = DAG.getSrcValue(F);
5355
Craig Topper48d114b2014-04-26 18:35:24 +00005356 Res = DAG.getNode(ISD::INIT_TRAMPOLINE, sdl, MVT::Other, Ops);
Dan Gohman575fad32008-09-03 16:12:24 +00005357
Duncan Sandsa0984362011-09-06 13:37:06 +00005358 DAG.setRoot(Res);
Craig Topperc0196b12014-04-14 00:51:57 +00005359 return nullptr;
Duncan Sandsa0984362011-09-06 13:37:06 +00005360 }
5361 case Intrinsic::adjust_trampoline: {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005362 setValue(&I, DAG.getNode(ISD::ADJUST_TRAMPOLINE, sdl,
Bill Wendlinga3cd3502013-06-19 21:36:55 +00005363 TLI->getPointerTy(),
Duncan Sandsa0984362011-09-06 13:37:06 +00005364 getValue(I.getArgOperand(0))));
Craig Topperc0196b12014-04-14 00:51:57 +00005365 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005366 }
Dan Gohman575fad32008-09-03 16:12:24 +00005367 case Intrinsic::gcroot:
5368 if (GFI) {
Bill Wendlingb6b50c62012-05-01 22:50:45 +00005369 const Value *Alloca = I.getArgOperand(0)->stripPointerCasts();
Gabor Greifeba0be72010-06-25 09:38:13 +00005370 const Constant *TypeMap = cast<Constant>(I.getArgOperand(1));
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005371
Dan Gohman575fad32008-09-03 16:12:24 +00005372 FrameIndexSDNode *FI = cast<FrameIndexSDNode>(getValue(Alloca).getNode());
5373 GFI->addStackRoot(FI->getIndex(), TypeMap);
5374 }
Craig Topperc0196b12014-04-14 00:51:57 +00005375 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005376 case Intrinsic::gcread:
5377 case Intrinsic::gcwrite:
Torok Edwinfbcc6632009-07-14 16:55:14 +00005378 llvm_unreachable("GC failed to lower gcread/gcwrite intrinsics!");
Bill Wendlingb99b2692009-12-22 00:40:51 +00005379 case Intrinsic::flt_rounds:
Andrew Trickef9de2a2013-05-25 02:42:55 +00005380 setValue(&I, DAG.getNode(ISD::FLT_ROUNDS_, sdl, MVT::i32));
Craig Topperc0196b12014-04-14 00:51:57 +00005381 return nullptr;
Jakub Staszak3f158fd2011-07-06 18:22:43 +00005382
5383 case Intrinsic::expect: {
5384 // Just replace __builtin_expect(exp, c) with EXP.
5385 setValue(&I, getValue(I.getArgOperand(0)));
Craig Topperc0196b12014-04-14 00:51:57 +00005386 return nullptr;
Jakub Staszak3f158fd2011-07-06 18:22:43 +00005387 }
5388
Shuxin Yangcdde0592012-10-19 20:11:16 +00005389 case Intrinsic::debugtrap:
Evan Cheng74d92c12011-04-08 21:37:21 +00005390 case Intrinsic::trap: {
Nick Lewycky50f02cb2011-12-02 22:16:29 +00005391 StringRef TrapFuncName = TM.Options.getTrapFunctionName();
Evan Cheng74d92c12011-04-08 21:37:21 +00005392 if (TrapFuncName.empty()) {
Stephen Lincfe7f352013-07-08 00:37:03 +00005393 ISD::NodeType Op = (Intrinsic == Intrinsic::trap) ?
Shuxin Yangcdde0592012-10-19 20:11:16 +00005394 ISD::TRAP : ISD::DEBUGTRAP;
Andrew Trickef9de2a2013-05-25 02:42:55 +00005395 DAG.setRoot(DAG.getNode(Op, sdl,MVT::Other, getRoot()));
Craig Topperc0196b12014-04-14 00:51:57 +00005396 return nullptr;
Evan Cheng74d92c12011-04-08 21:37:21 +00005397 }
5398 TargetLowering::ArgListTy Args;
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00005399
5400 TargetLowering::CallLoweringInfo CLI(DAG);
5401 CLI.setDebugLoc(sdl).setChain(getRoot())
5402 .setCallee(CallingConv::C, I.getType(),
5403 DAG.getExternalSymbol(TrapFuncName.data(), TLI->getPointerTy()),
Juergen Ributzka3bd03c72014-07-01 22:01:54 +00005404 std::move(Args), 0);
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00005405
Bill Wendlinga3cd3502013-06-19 21:36:55 +00005406 std::pair<SDValue, SDValue> Result = TLI->LowerCallTo(CLI);
Evan Cheng74d92c12011-04-08 21:37:21 +00005407 DAG.setRoot(Result.second);
Craig Topperc0196b12014-04-14 00:51:57 +00005408 return nullptr;
Evan Cheng74d92c12011-04-08 21:37:21 +00005409 }
Shuxin Yangcdde0592012-10-19 20:11:16 +00005410
Bill Wendling5eee7442008-11-21 02:38:44 +00005411 case Intrinsic::uadd_with_overflow:
Bill Wendlingdb8ec2d2008-12-09 22:08:41 +00005412 case Intrinsic::sadd_with_overflow:
Bill Wendlingdb8ec2d2008-12-09 22:08:41 +00005413 case Intrinsic::usub_with_overflow:
Bill Wendlingdb8ec2d2008-12-09 22:08:41 +00005414 case Intrinsic::ssub_with_overflow:
Bill Wendlingdb8ec2d2008-12-09 22:08:41 +00005415 case Intrinsic::umul_with_overflow:
Craig Topperbc680062012-04-11 04:34:11 +00005416 case Intrinsic::smul_with_overflow: {
5417 ISD::NodeType Op;
5418 switch (Intrinsic) {
5419 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
5420 case Intrinsic::uadd_with_overflow: Op = ISD::UADDO; break;
5421 case Intrinsic::sadd_with_overflow: Op = ISD::SADDO; break;
5422 case Intrinsic::usub_with_overflow: Op = ISD::USUBO; break;
5423 case Intrinsic::ssub_with_overflow: Op = ISD::SSUBO; break;
5424 case Intrinsic::umul_with_overflow: Op = ISD::UMULO; break;
5425 case Intrinsic::smul_with_overflow: Op = ISD::SMULO; break;
5426 }
5427 SDValue Op1 = getValue(I.getArgOperand(0));
5428 SDValue Op2 = getValue(I.getArgOperand(1));
Bill Wendling74296c62008-11-21 02:03:52 +00005429
Craig Topperbc680062012-04-11 04:34:11 +00005430 SDVTList VTs = DAG.getVTList(Op1.getValueType(), MVT::i1);
Andrew Trickef9de2a2013-05-25 02:42:55 +00005431 setValue(&I, DAG.getNode(Op, sdl, VTs, Op1, Op2));
Craig Topperc0196b12014-04-14 00:51:57 +00005432 return nullptr;
Craig Topperbc680062012-04-11 04:34:11 +00005433 }
Dan Gohman575fad32008-09-03 16:12:24 +00005434 case Intrinsic::prefetch: {
Bruno Cardoso Lopesdc9ff3a2011-06-14 04:58:37 +00005435 SDValue Ops[5];
Dale Johannesene660f4d2010-10-26 23:11:10 +00005436 unsigned rw = cast<ConstantInt>(I.getArgOperand(1))->getZExtValue();
Dan Gohman575fad32008-09-03 16:12:24 +00005437 Ops[0] = getRoot();
Gabor Greifeba0be72010-06-25 09:38:13 +00005438 Ops[1] = getValue(I.getArgOperand(0));
5439 Ops[2] = getValue(I.getArgOperand(1));
5440 Ops[3] = getValue(I.getArgOperand(2));
Bruno Cardoso Lopesdc9ff3a2011-06-14 04:58:37 +00005441 Ops[4] = getValue(I.getArgOperand(3));
Andrew Trickef9de2a2013-05-25 02:42:55 +00005442 DAG.setRoot(DAG.getMemIntrinsicNode(ISD::PREFETCH, sdl,
Craig Topper206fcd42014-04-26 19:29:41 +00005443 DAG.getVTList(MVT::Other), Ops,
Dale Johannesene660f4d2010-10-26 23:11:10 +00005444 EVT::getIntegerVT(*Context, 8),
5445 MachinePointerInfo(I.getArgOperand(0)),
5446 0, /* align */
5447 false, /* volatile */
5448 rw==0, /* read */
5449 rw==1)); /* write */
Craig Topperc0196b12014-04-14 00:51:57 +00005450 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005451 }
Duncan Sandsdca0c282009-11-10 09:08:09 +00005452 case Intrinsic::lifetime_start:
Nadav Rotem7c277da2012-09-06 09:17:37 +00005453 case Intrinsic::lifetime_end: {
Nadav Rotem7c277da2012-09-06 09:17:37 +00005454 bool IsStart = (Intrinsic == Intrinsic::lifetime_start);
Nadav Rotemd753a952012-09-10 08:43:23 +00005455 // Stack coloring is not enabled in O0, discard region information.
5456 if (TM.getOptLevel() == CodeGenOpt::None)
Craig Topperc0196b12014-04-14 00:51:57 +00005457 return nullptr;
Nadav Rotem7c277da2012-09-06 09:17:37 +00005458
Nadav Rotemd753a952012-09-10 08:43:23 +00005459 SmallVector<Value *, 4> Allocas;
Rafael Espindola5f57f462014-02-21 18:34:28 +00005460 GetUnderlyingObjects(I.getArgOperand(1), Allocas, DL);
Nadav Rotemd753a952012-09-10 08:43:23 +00005461
Craig Toppere1c1d362013-07-03 05:11:49 +00005462 for (SmallVectorImpl<Value*>::iterator Object = Allocas.begin(),
5463 E = Allocas.end(); Object != E; ++Object) {
Nadav Rotemd753a952012-09-10 08:43:23 +00005464 AllocaInst *LifetimeObject = dyn_cast_or_null<AllocaInst>(*Object);
5465
5466 // Could not find an Alloca.
5467 if (!LifetimeObject)
5468 continue;
5469
5470 int FI = FuncInfo.StaticAllocaMap[LifetimeObject];
5471
5472 SDValue Ops[2];
5473 Ops[0] = getRoot();
Bill Wendlinga3cd3502013-06-19 21:36:55 +00005474 Ops[1] = DAG.getFrameIndex(FI, TLI->getPointerTy(), true);
Nadav Rotemd753a952012-09-10 08:43:23 +00005475 unsigned Opcode = (IsStart ? ISD::LIFETIME_START : ISD::LIFETIME_END);
5476
Craig Topper48d114b2014-04-26 18:35:24 +00005477 Res = DAG.getNode(Opcode, sdl, MVT::Other, Ops);
Nadav Rotemd753a952012-09-10 08:43:23 +00005478 DAG.setRoot(Res);
5479 }
Craig Topperc0196b12014-04-14 00:51:57 +00005480 return nullptr;
Nadav Rotem7c277da2012-09-06 09:17:37 +00005481 }
5482 case Intrinsic::invariant_start:
Duncan Sandsdca0c282009-11-10 09:08:09 +00005483 // Discard region information.
Bill Wendlinga3cd3502013-06-19 21:36:55 +00005484 setValue(&I, DAG.getUNDEF(TLI->getPointerTy()));
Craig Topperc0196b12014-04-14 00:51:57 +00005485 return nullptr;
Duncan Sandsdca0c282009-11-10 09:08:09 +00005486 case Intrinsic::invariant_end:
Duncan Sandsdca0c282009-11-10 09:08:09 +00005487 // Discard region information.
Craig Topperc0196b12014-04-14 00:51:57 +00005488 return nullptr;
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00005489 case Intrinsic::stackprotectorcheck: {
5490 // Do not actually emit anything for this basic block. Instead we initialize
5491 // the stack protector descriptor and export the guard variable so we can
5492 // access it in FinishBasicBlock.
5493 const BasicBlock *BB = I.getParent();
5494 SPDescriptor.initialize(BB, FuncInfo.MBBMap[BB], I);
5495 ExportFromCurrentBlock(SPDescriptor.getGuard());
5496
5497 // Flush our exports since we are going to process a terminator.
5498 (void)getControlRoot();
Craig Topperc0196b12014-04-14 00:51:57 +00005499 return nullptr;
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00005500 }
Renato Golinc0a3c1d2014-03-26 12:52:28 +00005501 case Intrinsic::clear_cache:
5502 return TLI->getClearCacheBuiltinName();
Nuno Lopesec9653b2012-06-28 22:30:12 +00005503 case Intrinsic::donothing:
5504 // ignore
Craig Topperc0196b12014-04-14 00:51:57 +00005505 return nullptr;
Andrew Trick74f4c742013-10-31 17:18:24 +00005506 case Intrinsic::experimental_stackmap: {
5507 visitStackmap(I);
Craig Topperc0196b12014-04-14 00:51:57 +00005508 return nullptr;
Andrew Trick74f4c742013-10-31 17:18:24 +00005509 }
5510 case Intrinsic::experimental_patchpoint_void:
5511 case Intrinsic::experimental_patchpoint_i64: {
5512 visitPatchpoint(I);
Craig Topperc0196b12014-04-14 00:51:57 +00005513 return nullptr;
Andrew Trick74f4c742013-10-31 17:18:24 +00005514 }
Dan Gohman575fad32008-09-03 16:12:24 +00005515 }
5516}
5517
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005518void SelectionDAGBuilder::LowerCallTo(ImmutableCallSite CS, SDValue Callee,
Dan Gohman1a6c47f2009-11-23 18:04:58 +00005519 bool isTailCall,
5520 MachineBasicBlock *LandingPad) {
Eric Christopherd9134482014-08-04 21:25:23 +00005521 const TargetLowering *TLI = TM.getSubtargetImpl()->getTargetLowering();
Chris Lattner229907c2011-07-18 04:54:35 +00005522 PointerType *PT = cast<PointerType>(CS.getCalledValue()->getType());
5523 FunctionType *FTy = cast<FunctionType>(PT->getElementType());
5524 Type *RetTy = FTy->getReturnType();
Chris Lattnerfb964e52010-04-05 06:19:28 +00005525 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Craig Topperc0196b12014-04-14 00:51:57 +00005526 MCSymbol *BeginLabel = nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005527
5528 TargetLowering::ArgListTy Args;
5529 TargetLowering::ArgListEntry Entry;
5530 Args.reserve(CS.arg_size());
Kenneth Uildriks9f344062009-11-11 19:59:24 +00005531
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005532 for (ImmutableCallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end();
Kenneth Uildriks9f344062009-11-11 19:59:24 +00005533 i != e; ++i) {
Rafael Espindolae53b7d12011-05-13 15:18:06 +00005534 const Value *V = *i;
5535
5536 // Skip empty types
5537 if (V->getType()->isEmptyTy())
5538 continue;
5539
5540 SDValue ArgNode = getValue(V);
5541 Entry.Node = ArgNode; Entry.Ty = V->getType();
Dan Gohman575fad32008-09-03 16:12:24 +00005542
Andrew Trick74f4c742013-10-31 17:18:24 +00005543 // Skip the first return-type Attribute to get to params.
5544 Entry.setAttributes(&CS, i - CS.arg_begin() + 1);
Dan Gohman575fad32008-09-03 16:12:24 +00005545 Args.push_back(Entry);
5546 }
5547
Chris Lattnerfb964e52010-04-05 06:19:28 +00005548 if (LandingPad) {
Dan Gohman575fad32008-09-03 16:12:24 +00005549 // Insert a label before the invoke call to mark the try range. This can be
5550 // used to detect deletion of the invoke via the MachineModuleInfo.
Chris Lattnerfb964e52010-04-05 06:19:28 +00005551 BeginLabel = MMI.getContext().CreateTempSymbol();
Jim Grosbach693e36a2009-08-11 00:09:57 +00005552
Jim Grosbach54c05302010-01-28 01:45:32 +00005553 // For SjLj, keep track of which landing pads go with which invokes
5554 // so as to maintain the ordering of pads in the LSDA.
Chris Lattnerfb964e52010-04-05 06:19:28 +00005555 unsigned CallSiteIndex = MMI.getCurrentCallSite();
Jim Grosbach54c05302010-01-28 01:45:32 +00005556 if (CallSiteIndex) {
Chris Lattnerfb964e52010-04-05 06:19:28 +00005557 MMI.setCallSiteBeginLabel(BeginLabel, CallSiteIndex);
Bill Wendling267f3232011-10-05 22:24:35 +00005558 LPadToCallSiteMap[LandingPad].push_back(CallSiteIndex);
Bill Wendling3d11aa72011-10-04 22:00:35 +00005559
Jim Grosbach54c05302010-01-28 01:45:32 +00005560 // Now that the call site is handled, stop tracking it.
Chris Lattnerfb964e52010-04-05 06:19:28 +00005561 MMI.setCurrentCallSite(0);
Jim Grosbach54c05302010-01-28 01:45:32 +00005562 }
5563
Dan Gohman575fad32008-09-03 16:12:24 +00005564 // Both PendingLoads and PendingExports must be flushed here;
5565 // this call might not return.
5566 (void)getRoot();
Andrew Trickef9de2a2013-05-25 02:42:55 +00005567 DAG.setRoot(DAG.getEHLabel(getCurSDLoc(), getControlRoot(), BeginLabel));
Dan Gohman575fad32008-09-03 16:12:24 +00005568 }
5569
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00005570 // Check if target-independent constraints permit a tail call here.
Bill Wendlinga3cd3502013-06-19 21:36:55 +00005571 // Target-dependent constraints are checked within TLI->LowerCallTo.
Juergen Ributzka480872b2014-07-16 00:01:22 +00005572 if (isTailCall && !isInTailCallPosition(CS, DAG.getTarget()))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00005573 isTailCall = false;
5574
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00005575 TargetLowering::CallLoweringInfo CLI(DAG);
5576 CLI.setDebugLoc(getCurSDLoc()).setChain(getRoot())
Juergen Ributzka3bd03c72014-07-01 22:01:54 +00005577 .setCallee(RetTy, FTy, Callee, std::move(Args), CS).setTailCall(isTailCall);
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00005578
Bill Wendlinga3cd3502013-06-19 21:36:55 +00005579 std::pair<SDValue,SDValue> Result = TLI->LowerCallTo(CLI);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00005580 assert((isTailCall || Result.second.getNode()) &&
5581 "Non-null chain expected with non-tail call!");
5582 assert((Result.second.getNode() || !Result.first.getNode()) &&
5583 "Null value expected with tail call!");
Tim Northoverd82ed2e2014-06-18 11:52:44 +00005584 if (Result.first.getNode())
Dan Gohman575fad32008-09-03 16:12:24 +00005585 setValue(CS.getInstruction(), Result.first);
Bill Wendlinga4d7df72009-12-22 00:50:32 +00005586
Evan Cheng8d68ebd2011-04-01 19:42:22 +00005587 if (!Result.second.getNode()) {
Andrew Trick74f4c742013-10-31 17:18:24 +00005588 // As a special case, a null chain means that a tail call has been emitted
5589 // and the DAG root is already updated.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00005590 HasTailCall = true;
Tim Northoverdab4db52013-07-06 12:58:45 +00005591
5592 // Since there's no actual continuation from this block, nothing can be
5593 // relying on us setting vregs for them.
5594 PendingExports.clear();
Evan Cheng8d68ebd2011-04-01 19:42:22 +00005595 } else {
5596 DAG.setRoot(Result.second);
Evan Cheng8d68ebd2011-04-01 19:42:22 +00005597 }
Dan Gohman575fad32008-09-03 16:12:24 +00005598
Chris Lattnerfb964e52010-04-05 06:19:28 +00005599 if (LandingPad) {
Dan Gohman575fad32008-09-03 16:12:24 +00005600 // Insert a label at the end of the invoke call to mark the try range. This
5601 // can be used to detect deletion of the invoke via the MachineModuleInfo.
Chris Lattnerfb964e52010-04-05 06:19:28 +00005602 MCSymbol *EndLabel = MMI.getContext().CreateTempSymbol();
Andrew Trickef9de2a2013-05-25 02:42:55 +00005603 DAG.setRoot(DAG.getEHLabel(getCurSDLoc(), getRoot(), EndLabel));
Dan Gohman575fad32008-09-03 16:12:24 +00005604
5605 // Inform MachineModuleInfo of range.
Chris Lattnerfb964e52010-04-05 06:19:28 +00005606 MMI.addInvoke(LandingPad, BeginLabel, EndLabel);
Dan Gohman575fad32008-09-03 16:12:24 +00005607 }
5608}
5609
Chris Lattner1a32ede2009-12-24 00:37:38 +00005610/// IsOnlyUsedInZeroEqualityComparison - Return true if it only matters that the
5611/// value is equal or not-equal to zero.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005612static bool IsOnlyUsedInZeroEqualityComparison(const Value *V) {
Chandler Carruthcdf47882014-03-09 03:16:01 +00005613 for (const User *U : V->users()) {
5614 if (const ICmpInst *IC = dyn_cast<ICmpInst>(U))
Chris Lattner1a32ede2009-12-24 00:37:38 +00005615 if (IC->isEquality())
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005616 if (const Constant *C = dyn_cast<Constant>(IC->getOperand(1)))
Chris Lattner1a32ede2009-12-24 00:37:38 +00005617 if (C->isNullValue())
5618 continue;
5619 // Unknown instruction.
5620 return false;
5621 }
5622 return true;
5623}
5624
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005625static SDValue getMemCmpLoad(const Value *PtrVal, MVT LoadVT,
Chris Lattner229907c2011-07-18 04:54:35 +00005626 Type *LoadTy,
Chris Lattner1a32ede2009-12-24 00:37:38 +00005627 SelectionDAGBuilder &Builder) {
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005628
Chris Lattner1a32ede2009-12-24 00:37:38 +00005629 // Check to see if this load can be trivially constant folded, e.g. if the
5630 // input is from a string literal.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005631 if (const Constant *LoadInput = dyn_cast<Constant>(PtrVal)) {
Chris Lattner1a32ede2009-12-24 00:37:38 +00005632 // Cast pointer to the type we really want to load.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005633 LoadInput = ConstantExpr::getBitCast(const_cast<Constant *>(LoadInput),
Chris Lattner1a32ede2009-12-24 00:37:38 +00005634 PointerType::getUnqual(LoadTy));
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005635
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005636 if (const Constant *LoadCst =
5637 ConstantFoldLoadFromConstPtr(const_cast<Constant *>(LoadInput),
Rafael Espindola5f57f462014-02-21 18:34:28 +00005638 Builder.DL))
Chris Lattner1a32ede2009-12-24 00:37:38 +00005639 return Builder.getValue(LoadCst);
5640 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005641
Chris Lattner1a32ede2009-12-24 00:37:38 +00005642 // Otherwise, we have to emit the load. If the pointer is to unfoldable but
5643 // still constant memory, the input chain can be the entry node.
5644 SDValue Root;
5645 bool ConstantMemory = false;
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005646
Chris Lattner1a32ede2009-12-24 00:37:38 +00005647 // Do not serialize (non-volatile) loads of constant memory with anything.
5648 if (Builder.AA->pointsToConstantMemory(PtrVal)) {
5649 Root = Builder.DAG.getEntryNode();
5650 ConstantMemory = true;
5651 } else {
5652 // Do not serialize non-volatile loads against each other.
5653 Root = Builder.DAG.getRoot();
5654 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005655
Chris Lattner1a32ede2009-12-24 00:37:38 +00005656 SDValue Ptr = Builder.getValue(PtrVal);
Andrew Trickef9de2a2013-05-25 02:42:55 +00005657 SDValue LoadVal = Builder.DAG.getLoad(LoadVT, Builder.getCurSDLoc(), Root,
Chris Lattner1ffcf522010-09-21 16:36:31 +00005658 Ptr, MachinePointerInfo(PtrVal),
David Greene39c6d012010-02-15 17:00:31 +00005659 false /*volatile*/,
Stephen Lincfe7f352013-07-08 00:37:03 +00005660 false /*nontemporal*/,
Pete Cooper82cd9e82011-11-08 18:42:53 +00005661 false /*isinvariant*/, 1 /* align=1 */);
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005662
Chris Lattner1a32ede2009-12-24 00:37:38 +00005663 if (!ConstantMemory)
5664 Builder.PendingLoads.push_back(LoadVal.getValue(1));
5665 return LoadVal;
5666}
5667
Richard Sandiforde3827752013-08-16 10:55:47 +00005668/// processIntegerCallValue - Record the value for an instruction that
5669/// produces an integer result, converting the type where necessary.
5670void SelectionDAGBuilder::processIntegerCallValue(const Instruction &I,
5671 SDValue Value,
5672 bool IsSigned) {
Eric Christopherd9134482014-08-04 21:25:23 +00005673 EVT VT = TM.getSubtargetImpl()->getTargetLowering()->getValueType(I.getType(),
5674 true);
Richard Sandiforde3827752013-08-16 10:55:47 +00005675 if (IsSigned)
5676 Value = DAG.getSExtOrTrunc(Value, getCurSDLoc(), VT);
5677 else
5678 Value = DAG.getZExtOrTrunc(Value, getCurSDLoc(), VT);
5679 setValue(&I, Value);
5680}
Chris Lattner1a32ede2009-12-24 00:37:38 +00005681
5682/// visitMemCmpCall - See if we can lower a call to memcmp in an optimized form.
5683/// If so, return true and lower it, otherwise return false and it will be
5684/// lowered like a normal call.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005685bool SelectionDAGBuilder::visitMemCmpCall(const CallInst &I) {
Chris Lattner1a32ede2009-12-24 00:37:38 +00005686 // Verify that the prototype makes sense. int memcmp(void*,void*,size_t)
Gabor Greiff69acfe2010-06-30 12:55:46 +00005687 if (I.getNumArgOperands() != 3)
Chris Lattner1a32ede2009-12-24 00:37:38 +00005688 return false;
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005689
Gabor Greifeba0be72010-06-25 09:38:13 +00005690 const Value *LHS = I.getArgOperand(0), *RHS = I.getArgOperand(1);
Duncan Sands19d0b472010-02-16 11:11:14 +00005691 if (!LHS->getType()->isPointerTy() || !RHS->getType()->isPointerTy() ||
Gabor Greifeba0be72010-06-25 09:38:13 +00005692 !I.getArgOperand(2)->getType()->isIntegerTy() ||
Duncan Sands19d0b472010-02-16 11:11:14 +00005693 !I.getType()->isIntegerTy())
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005694 return false;
5695
Richard Sandiforde3827752013-08-16 10:55:47 +00005696 const Value *Size = I.getArgOperand(2);
5697 const ConstantInt *CSize = dyn_cast<ConstantInt>(Size);
5698 if (CSize && CSize->getZExtValue() == 0) {
Eric Christopherd9134482014-08-04 21:25:23 +00005699 EVT CallVT = TM.getSubtargetImpl()->getTargetLowering()->getValueType(
5700 I.getType(), true);
Richard Sandiford564681c2013-08-12 10:28:10 +00005701 setValue(&I, DAG.getConstant(0, CallVT));
5702 return true;
5703 }
5704
Richard Sandiford564681c2013-08-12 10:28:10 +00005705 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo();
5706 std::pair<SDValue, SDValue> Res =
5707 TSI.EmitTargetCodeForMemcmp(DAG, getCurSDLoc(), DAG.getRoot(),
Richard Sandiforde3827752013-08-16 10:55:47 +00005708 getValue(LHS), getValue(RHS), getValue(Size),
5709 MachinePointerInfo(LHS),
5710 MachinePointerInfo(RHS));
Richard Sandiford564681c2013-08-12 10:28:10 +00005711 if (Res.first.getNode()) {
Richard Sandiforde3827752013-08-16 10:55:47 +00005712 processIntegerCallValue(I, Res.first, true);
5713 PendingLoads.push_back(Res.second);
Richard Sandiford564681c2013-08-12 10:28:10 +00005714 return true;
5715 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005716
Chris Lattner1a32ede2009-12-24 00:37:38 +00005717 // memcmp(S1,S2,2) != 0 -> (*(short*)LHS != *(short*)RHS) != 0
5718 // memcmp(S1,S2,4) != 0 -> (*(int*)LHS != *(int*)RHS) != 0
Richard Sandiforde3827752013-08-16 10:55:47 +00005719 if (CSize && IsOnlyUsedInZeroEqualityComparison(&I)) {
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005720 bool ActuallyDoIt = true;
5721 MVT LoadVT;
Chris Lattner229907c2011-07-18 04:54:35 +00005722 Type *LoadTy;
Richard Sandiforde3827752013-08-16 10:55:47 +00005723 switch (CSize->getZExtValue()) {
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005724 default:
5725 LoadVT = MVT::Other;
Craig Topperc0196b12014-04-14 00:51:57 +00005726 LoadTy = nullptr;
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005727 ActuallyDoIt = false;
5728 break;
5729 case 2:
5730 LoadVT = MVT::i16;
Richard Sandiforde3827752013-08-16 10:55:47 +00005731 LoadTy = Type::getInt16Ty(CSize->getContext());
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005732 break;
5733 case 4:
5734 LoadVT = MVT::i32;
Richard Sandiforde3827752013-08-16 10:55:47 +00005735 LoadTy = Type::getInt32Ty(CSize->getContext());
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005736 break;
5737 case 8:
5738 LoadVT = MVT::i64;
Richard Sandiforde3827752013-08-16 10:55:47 +00005739 LoadTy = Type::getInt64Ty(CSize->getContext());
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005740 break;
5741 /*
5742 case 16:
5743 LoadVT = MVT::v4i32;
Richard Sandiforde3827752013-08-16 10:55:47 +00005744 LoadTy = Type::getInt32Ty(CSize->getContext());
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005745 LoadTy = VectorType::get(LoadTy, 4);
5746 break;
5747 */
5748 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005749
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005750 // This turns into unaligned loads. We only do this if the target natively
5751 // supports the MVT we'll be loading or if it is small enough (<= 4) that
5752 // we'll only produce a small number of byte loads.
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005753
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005754 // Require that we can find a legal MVT, and only do this if the target
5755 // supports unaligned loads of that type. Expanding into byte loads would
5756 // bloat the code.
Eric Christopherd9134482014-08-04 21:25:23 +00005757 const TargetLowering *TLI = TM.getSubtargetImpl()->getTargetLowering();
Richard Sandiforde3827752013-08-16 10:55:47 +00005758 if (ActuallyDoIt && CSize->getZExtValue() > 4) {
Matt Arsenault1b55dd92014-02-05 23:16:05 +00005759 unsigned DstAS = LHS->getType()->getPointerAddressSpace();
5760 unsigned SrcAS = RHS->getType()->getPointerAddressSpace();
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005761 // TODO: Handle 5 byte compare as 4-byte + 1 byte.
5762 // TODO: Handle 8 byte compare on x86-32 as two 32-bit loads.
Matt Arsenault6f2a5262014-07-27 17:46:40 +00005763 // TODO: Check alignment of src and dest ptrs.
Matt Arsenault1b55dd92014-02-05 23:16:05 +00005764 if (!TLI->isTypeLegal(LoadVT) ||
Matt Arsenault6f2a5262014-07-27 17:46:40 +00005765 !TLI->allowsMisalignedMemoryAccesses(LoadVT, SrcAS) ||
5766 !TLI->allowsMisalignedMemoryAccesses(LoadVT, DstAS))
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005767 ActuallyDoIt = false;
5768 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005769
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005770 if (ActuallyDoIt) {
5771 SDValue LHSVal = getMemCmpLoad(LHS, LoadVT, LoadTy, *this);
5772 SDValue RHSVal = getMemCmpLoad(RHS, LoadVT, LoadTy, *this);
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005773
Andrew Trickef9de2a2013-05-25 02:42:55 +00005774 SDValue Res = DAG.getSetCC(getCurSDLoc(), MVT::i1, LHSVal, RHSVal,
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005775 ISD::SETNE);
Richard Sandiforde3827752013-08-16 10:55:47 +00005776 processIntegerCallValue(I, Res, false);
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005777 return true;
5778 }
Chris Lattner1a32ede2009-12-24 00:37:38 +00005779 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005780
5781
Chris Lattner1a32ede2009-12-24 00:37:38 +00005782 return false;
5783}
5784
Richard Sandiford6f6d5512013-08-20 09:38:48 +00005785/// visitMemChrCall -- See if we can lower a memchr call into an optimized
5786/// form. If so, return true and lower it, otherwise return false and it
5787/// will be lowered like a normal call.
5788bool SelectionDAGBuilder::visitMemChrCall(const CallInst &I) {
5789 // Verify that the prototype makes sense. void *memchr(void *, int, size_t)
5790 if (I.getNumArgOperands() != 3)
5791 return false;
5792
5793 const Value *Src = I.getArgOperand(0);
5794 const Value *Char = I.getArgOperand(1);
5795 const Value *Length = I.getArgOperand(2);
5796 if (!Src->getType()->isPointerTy() ||
5797 !Char->getType()->isIntegerTy() ||
5798 !Length->getType()->isIntegerTy() ||
5799 !I.getType()->isPointerTy())
5800 return false;
5801
5802 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo();
5803 std::pair<SDValue, SDValue> Res =
5804 TSI.EmitTargetCodeForMemchr(DAG, getCurSDLoc(), DAG.getRoot(),
5805 getValue(Src), getValue(Char), getValue(Length),
5806 MachinePointerInfo(Src));
5807 if (Res.first.getNode()) {
5808 setValue(&I, Res.first);
5809 PendingLoads.push_back(Res.second);
5810 return true;
5811 }
5812
5813 return false;
5814}
5815
Richard Sandifordbb83a502013-08-16 11:29:37 +00005816/// visitStrCpyCall -- See if we can lower a strcpy or stpcpy call into an
5817/// optimized form. If so, return true and lower it, otherwise return false
5818/// and it will be lowered like a normal call.
5819bool SelectionDAGBuilder::visitStrCpyCall(const CallInst &I, bool isStpcpy) {
5820 // Verify that the prototype makes sense. char *strcpy(char *, char *)
5821 if (I.getNumArgOperands() != 2)
5822 return false;
5823
5824 const Value *Arg0 = I.getArgOperand(0), *Arg1 = I.getArgOperand(1);
5825 if (!Arg0->getType()->isPointerTy() ||
5826 !Arg1->getType()->isPointerTy() ||
5827 !I.getType()->isPointerTy())
5828 return false;
5829
5830 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo();
5831 std::pair<SDValue, SDValue> Res =
5832 TSI.EmitTargetCodeForStrcpy(DAG, getCurSDLoc(), getRoot(),
5833 getValue(Arg0), getValue(Arg1),
5834 MachinePointerInfo(Arg0),
5835 MachinePointerInfo(Arg1), isStpcpy);
5836 if (Res.first.getNode()) {
5837 setValue(&I, Res.first);
5838 DAG.setRoot(Res.second);
5839 return true;
5840 }
5841
5842 return false;
5843}
5844
Richard Sandifordca232712013-08-16 11:21:54 +00005845/// visitStrCmpCall - See if we can lower a call to strcmp in an optimized form.
5846/// If so, return true and lower it, otherwise return false and it will be
5847/// lowered like a normal call.
5848bool SelectionDAGBuilder::visitStrCmpCall(const CallInst &I) {
5849 // Verify that the prototype makes sense. int strcmp(void*,void*)
5850 if (I.getNumArgOperands() != 2)
5851 return false;
5852
5853 const Value *Arg0 = I.getArgOperand(0), *Arg1 = I.getArgOperand(1);
5854 if (!Arg0->getType()->isPointerTy() ||
5855 !Arg1->getType()->isPointerTy() ||
5856 !I.getType()->isIntegerTy())
5857 return false;
5858
5859 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo();
5860 std::pair<SDValue, SDValue> Res =
5861 TSI.EmitTargetCodeForStrcmp(DAG, getCurSDLoc(), DAG.getRoot(),
5862 getValue(Arg0), getValue(Arg1),
5863 MachinePointerInfo(Arg0),
5864 MachinePointerInfo(Arg1));
5865 if (Res.first.getNode()) {
5866 processIntegerCallValue(I, Res.first, true);
5867 PendingLoads.push_back(Res.second);
5868 return true;
5869 }
5870
5871 return false;
5872}
5873
Richard Sandiford0dec06a2013-08-16 11:41:43 +00005874/// visitStrLenCall -- See if we can lower a strlen call into an optimized
5875/// form. If so, return true and lower it, otherwise return false and it
5876/// will be lowered like a normal call.
5877bool SelectionDAGBuilder::visitStrLenCall(const CallInst &I) {
5878 // Verify that the prototype makes sense. size_t strlen(char *)
5879 if (I.getNumArgOperands() != 1)
5880 return false;
5881
5882 const Value *Arg0 = I.getArgOperand(0);
5883 if (!Arg0->getType()->isPointerTy() || !I.getType()->isIntegerTy())
5884 return false;
5885
5886 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo();
5887 std::pair<SDValue, SDValue> Res =
5888 TSI.EmitTargetCodeForStrlen(DAG, getCurSDLoc(), DAG.getRoot(),
5889 getValue(Arg0), MachinePointerInfo(Arg0));
5890 if (Res.first.getNode()) {
5891 processIntegerCallValue(I, Res.first, false);
5892 PendingLoads.push_back(Res.second);
5893 return true;
5894 }
5895
5896 return false;
5897}
5898
5899/// visitStrNLenCall -- See if we can lower a strnlen call into an optimized
5900/// form. If so, return true and lower it, otherwise return false and it
5901/// will be lowered like a normal call.
5902bool SelectionDAGBuilder::visitStrNLenCall(const CallInst &I) {
5903 // Verify that the prototype makes sense. size_t strnlen(char *, size_t)
5904 if (I.getNumArgOperands() != 2)
5905 return false;
5906
5907 const Value *Arg0 = I.getArgOperand(0), *Arg1 = I.getArgOperand(1);
5908 if (!Arg0->getType()->isPointerTy() ||
5909 !Arg1->getType()->isIntegerTy() ||
5910 !I.getType()->isIntegerTy())
5911 return false;
5912
5913 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo();
5914 std::pair<SDValue, SDValue> Res =
5915 TSI.EmitTargetCodeForStrnlen(DAG, getCurSDLoc(), DAG.getRoot(),
5916 getValue(Arg0), getValue(Arg1),
5917 MachinePointerInfo(Arg0));
5918 if (Res.first.getNode()) {
5919 processIntegerCallValue(I, Res.first, false);
5920 PendingLoads.push_back(Res.second);
5921 return true;
5922 }
5923
5924 return false;
5925}
5926
Bob Wilson874886c2012-08-03 23:29:17 +00005927/// visitUnaryFloatCall - If a call instruction is a unary floating-point
5928/// operation (as expected), translate it to an SDNode with the specified opcode
5929/// and return true.
5930bool SelectionDAGBuilder::visitUnaryFloatCall(const CallInst &I,
5931 unsigned Opcode) {
5932 // Sanity check that it really is a unary floating-point call.
5933 if (I.getNumArgOperands() != 1 ||
5934 !I.getArgOperand(0)->getType()->isFloatingPointTy() ||
5935 I.getType() != I.getArgOperand(0)->getType() ||
5936 !I.onlyReadsMemory())
5937 return false;
5938
5939 SDValue Tmp = getValue(I.getArgOperand(0));
Andrew Trickef9de2a2013-05-25 02:42:55 +00005940 setValue(&I, DAG.getNode(Opcode, getCurSDLoc(), Tmp.getValueType(), Tmp));
Bob Wilson874886c2012-08-03 23:29:17 +00005941 return true;
5942}
Chris Lattner1a32ede2009-12-24 00:37:38 +00005943
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005944void SelectionDAGBuilder::visitCall(const CallInst &I) {
Chris Lattner2c0315a2010-07-05 05:36:21 +00005945 // Handle inline assembly differently.
5946 if (isa<InlineAsm>(I.getCalledValue())) {
5947 visitInlineAsm(&I);
5948 return;
5949 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00005950
Michael J. Spencer0e36e032010-10-21 20:49:23 +00005951 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Michael J. Spencer8b98bf22012-02-22 19:06:13 +00005952 ComputeUsesVAFloatArgument(I, &MMI);
Michael J. Spencer0e36e032010-10-21 20:49:23 +00005953
Craig Topperc0196b12014-04-14 00:51:57 +00005954 const char *RenameFn = nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005955 if (Function *F = I.getCalledFunction()) {
5956 if (F->isDeclaration()) {
Chris Lattner2c0315a2010-07-05 05:36:21 +00005957 if (const TargetIntrinsicInfo *II = TM.getIntrinsicInfo()) {
Dale Johannesenb842d522009-02-05 01:49:45 +00005958 if (unsigned IID = II->getIntrinsicID(F)) {
5959 RenameFn = visitIntrinsicCall(I, IID);
5960 if (!RenameFn)
5961 return;
5962 }
5963 }
Dan Gohman575fad32008-09-03 16:12:24 +00005964 if (unsigned IID = F->getIntrinsicID()) {
5965 RenameFn = visitIntrinsicCall(I, IID);
5966 if (!RenameFn)
5967 return;
5968 }
5969 }
5970
5971 // Check for well-known libc/libm calls. If the function is internal, it
5972 // can't be a library call.
Bob Wilson871701c2012-08-03 21:26:24 +00005973 LibFunc::Func Func;
5974 if (!F->hasLocalLinkage() && F->hasName() &&
5975 LibInfo->getLibFunc(F->getName(), Func) &&
5976 LibInfo->hasOptimizedCodeGen(Func)) {
5977 switch (Func) {
5978 default: break;
5979 case LibFunc::copysign:
5980 case LibFunc::copysignf:
5981 case LibFunc::copysignl:
Gabor Greiff69acfe2010-06-30 12:55:46 +00005982 if (I.getNumArgOperands() == 2 && // Basic sanity checks.
Gabor Greifeba0be72010-06-25 09:38:13 +00005983 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5984 I.getType() == I.getArgOperand(0)->getType() &&
Bob Wilson874886c2012-08-03 23:29:17 +00005985 I.getType() == I.getArgOperand(1)->getType() &&
5986 I.onlyReadsMemory()) {
Gabor Greifeba0be72010-06-25 09:38:13 +00005987 SDValue LHS = getValue(I.getArgOperand(0));
5988 SDValue RHS = getValue(I.getArgOperand(1));
Andrew Trickef9de2a2013-05-25 02:42:55 +00005989 setValue(&I, DAG.getNode(ISD::FCOPYSIGN, getCurSDLoc(),
Bill Wendling0602f392009-12-23 01:28:19 +00005990 LHS.getValueType(), LHS, RHS));
Dan Gohman575fad32008-09-03 16:12:24 +00005991 return;
5992 }
Bob Wilson871701c2012-08-03 21:26:24 +00005993 break;
5994 case LibFunc::fabs:
5995 case LibFunc::fabsf:
5996 case LibFunc::fabsl:
Bob Wilson874886c2012-08-03 23:29:17 +00005997 if (visitUnaryFloatCall(I, ISD::FABS))
Dan Gohman575fad32008-09-03 16:12:24 +00005998 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005999 break;
6000 case LibFunc::sin:
6001 case LibFunc::sinf:
6002 case LibFunc::sinl:
Bob Wilson874886c2012-08-03 23:29:17 +00006003 if (visitUnaryFloatCall(I, ISD::FSIN))
Dan Gohman575fad32008-09-03 16:12:24 +00006004 return;
Bob Wilson871701c2012-08-03 21:26:24 +00006005 break;
6006 case LibFunc::cos:
6007 case LibFunc::cosf:
6008 case LibFunc::cosl:
Bob Wilson874886c2012-08-03 23:29:17 +00006009 if (visitUnaryFloatCall(I, ISD::FCOS))
Dan Gohman575fad32008-09-03 16:12:24 +00006010 return;
Bob Wilson871701c2012-08-03 21:26:24 +00006011 break;
6012 case LibFunc::sqrt:
6013 case LibFunc::sqrtf:
6014 case LibFunc::sqrtl:
Preston Gurd048f99d2013-05-27 15:44:35 +00006015 case LibFunc::sqrt_finite:
6016 case LibFunc::sqrtf_finite:
6017 case LibFunc::sqrtl_finite:
Bob Wilson874886c2012-08-03 23:29:17 +00006018 if (visitUnaryFloatCall(I, ISD::FSQRT))
Dale Johannesenc7213422009-09-25 17:23:22 +00006019 return;
Bob Wilson871701c2012-08-03 21:26:24 +00006020 break;
6021 case LibFunc::floor:
6022 case LibFunc::floorf:
6023 case LibFunc::floorl:
Bob Wilson874886c2012-08-03 23:29:17 +00006024 if (visitUnaryFloatCall(I, ISD::FFLOOR))
Owen Anderson0b9b9da2011-12-08 19:32:14 +00006025 return;
Bob Wilson871701c2012-08-03 21:26:24 +00006026 break;
6027 case LibFunc::nearbyint:
6028 case LibFunc::nearbyintf:
6029 case LibFunc::nearbyintl:
Bob Wilson874886c2012-08-03 23:29:17 +00006030 if (visitUnaryFloatCall(I, ISD::FNEARBYINT))
Owen Anderson0b9b9da2011-12-08 19:32:14 +00006031 return;
Bob Wilson871701c2012-08-03 21:26:24 +00006032 break;
6033 case LibFunc::ceil:
6034 case LibFunc::ceilf:
6035 case LibFunc::ceill:
Bob Wilson874886c2012-08-03 23:29:17 +00006036 if (visitUnaryFloatCall(I, ISD::FCEIL))
Owen Anderson0b9b9da2011-12-08 19:32:14 +00006037 return;
Bob Wilson871701c2012-08-03 21:26:24 +00006038 break;
6039 case LibFunc::rint:
6040 case LibFunc::rintf:
6041 case LibFunc::rintl:
Bob Wilson874886c2012-08-03 23:29:17 +00006042 if (visitUnaryFloatCall(I, ISD::FRINT))
Owen Anderson0b9b9da2011-12-08 19:32:14 +00006043 return;
Bob Wilson871701c2012-08-03 21:26:24 +00006044 break;
Hal Finkel171817e2013-08-07 22:49:12 +00006045 case LibFunc::round:
6046 case LibFunc::roundf:
6047 case LibFunc::roundl:
6048 if (visitUnaryFloatCall(I, ISD::FROUND))
6049 return;
6050 break;
Bob Wilson871701c2012-08-03 21:26:24 +00006051 case LibFunc::trunc:
6052 case LibFunc::truncf:
6053 case LibFunc::truncl:
Bob Wilson874886c2012-08-03 23:29:17 +00006054 if (visitUnaryFloatCall(I, ISD::FTRUNC))
Owen Anderson0b9b9da2011-12-08 19:32:14 +00006055 return;
Bob Wilson871701c2012-08-03 21:26:24 +00006056 break;
6057 case LibFunc::log2:
6058 case LibFunc::log2f:
6059 case LibFunc::log2l:
Bob Wilson874886c2012-08-03 23:29:17 +00006060 if (visitUnaryFloatCall(I, ISD::FLOG2))
Owen Andersone7f329f2011-12-15 00:54:12 +00006061 return;
Bob Wilson871701c2012-08-03 21:26:24 +00006062 break;
6063 case LibFunc::exp2:
6064 case LibFunc::exp2f:
6065 case LibFunc::exp2l:
Bob Wilson874886c2012-08-03 23:29:17 +00006066 if (visitUnaryFloatCall(I, ISD::FEXP2))
Owen Andersone7f329f2011-12-15 00:54:12 +00006067 return;
Bob Wilson871701c2012-08-03 21:26:24 +00006068 break;
6069 case LibFunc::memcmp:
Chris Lattner1a32ede2009-12-24 00:37:38 +00006070 if (visitMemCmpCall(I))
6071 return;
Bob Wilson871701c2012-08-03 21:26:24 +00006072 break;
Richard Sandiford6f6d5512013-08-20 09:38:48 +00006073 case LibFunc::memchr:
6074 if (visitMemChrCall(I))
6075 return;
6076 break;
Richard Sandifordbb83a502013-08-16 11:29:37 +00006077 case LibFunc::strcpy:
6078 if (visitStrCpyCall(I, false))
6079 return;
6080 break;
6081 case LibFunc::stpcpy:
6082 if (visitStrCpyCall(I, true))
6083 return;
6084 break;
Richard Sandifordca232712013-08-16 11:21:54 +00006085 case LibFunc::strcmp:
6086 if (visitStrCmpCall(I))
6087 return;
6088 break;
Richard Sandiford0dec06a2013-08-16 11:41:43 +00006089 case LibFunc::strlen:
6090 if (visitStrLenCall(I))
6091 return;
6092 break;
6093 case LibFunc::strnlen:
6094 if (visitStrNLenCall(I))
6095 return;
6096 break;
Dan Gohman575fad32008-09-03 16:12:24 +00006097 }
6098 }
Dan Gohman575fad32008-09-03 16:12:24 +00006099 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00006100
Dan Gohman575fad32008-09-03 16:12:24 +00006101 SDValue Callee;
6102 if (!RenameFn)
Gabor Greifeba0be72010-06-25 09:38:13 +00006103 Callee = getValue(I.getCalledValue());
Dan Gohman575fad32008-09-03 16:12:24 +00006104 else
Eric Christopherd9134482014-08-04 21:25:23 +00006105 Callee = DAG.getExternalSymbol(
6106 RenameFn, TM.getSubtargetImpl()->getTargetLowering()->getPointerTy());
Dan Gohman575fad32008-09-03 16:12:24 +00006107
Bill Wendling0602f392009-12-23 01:28:19 +00006108 // Check if we can potentially perform a tail call. More detailed checking is
6109 // be done within LowerCallTo, after more information about the call is known.
Evan Chengc35b5a12010-01-26 23:13:04 +00006110 LowerCallTo(&I, Callee, I.isTailCall());
Dan Gohman575fad32008-09-03 16:12:24 +00006111}
6112
Benjamin Kramer355ce072011-03-26 16:35:10 +00006113namespace {
Dan Gohman4db93c92010-05-29 17:53:24 +00006114
Dan Gohman575fad32008-09-03 16:12:24 +00006115/// AsmOperandInfo - This contains information for each constraint that we are
6116/// lowering.
Benjamin Kramer355ce072011-03-26 16:35:10 +00006117class SDISelAsmOperandInfo : public TargetLowering::AsmOperandInfo {
Cedric Venetd1e179d2009-02-14 16:06:42 +00006118public:
Dan Gohman575fad32008-09-03 16:12:24 +00006119 /// CallOperand - If this is the result output operand or a clobber
6120 /// this is null, otherwise it is the incoming operand to the CallInst.
6121 /// This gets modified as the asm is processed.
6122 SDValue CallOperand;
6123
6124 /// AssignedRegs - If this is a register or register class operand, this
6125 /// contains the set of register corresponding to the operand.
6126 RegsForValue AssignedRegs;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006127
John Thompson1094c802010-09-13 18:15:37 +00006128 explicit SDISelAsmOperandInfo(const TargetLowering::AsmOperandInfo &info)
Craig Topperc0196b12014-04-14 00:51:57 +00006129 : TargetLowering::AsmOperandInfo(info), CallOperand(nullptr,0) {
Dan Gohman575fad32008-09-03 16:12:24 +00006130 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006131
Owen Anderson53aa7a92009-08-10 22:56:29 +00006132 /// getCallOperandValEVT - Return the EVT of the Value* that this operand
Chris Lattner3b1833c2008-10-17 17:05:25 +00006133 /// corresponds to. If there is no Value* for this operand, it returns
Owen Anderson9f944592009-08-11 20:47:22 +00006134 /// MVT::Other.
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00006135 EVT getCallOperandValEVT(LLVMContext &Context,
Owen Anderson55f1c092009-08-13 21:58:54 +00006136 const TargetLowering &TLI,
Rafael Espindola5f57f462014-02-21 18:34:28 +00006137 const DataLayout *DL) const {
Craig Topperc0196b12014-04-14 00:51:57 +00006138 if (!CallOperandVal) return MVT::Other;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006139
Chris Lattner3b1833c2008-10-17 17:05:25 +00006140 if (isa<BasicBlock>(CallOperandVal))
6141 return TLI.getPointerTy();
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006142
Chris Lattner229907c2011-07-18 04:54:35 +00006143 llvm::Type *OpTy = CallOperandVal->getType();
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006144
Eric Christopher44804282011-05-09 20:04:43 +00006145 // FIXME: code duplicated from TargetLowering::ParseConstraints().
Chris Lattner3b1833c2008-10-17 17:05:25 +00006146 // If this is an indirect operand, the operand is a pointer to the
6147 // accessed type.
Bob Wilsonbac37ab2009-12-22 18:34:19 +00006148 if (isIndirect) {
Chris Lattner229907c2011-07-18 04:54:35 +00006149 llvm::PointerType *PtrTy = dyn_cast<PointerType>(OpTy);
Bob Wilsonbac37ab2009-12-22 18:34:19 +00006150 if (!PtrTy)
Chris Lattner2104b8d2010-04-07 22:58:41 +00006151 report_fatal_error("Indirect operand for inline asm not a pointer!");
Bob Wilsonbac37ab2009-12-22 18:34:19 +00006152 OpTy = PtrTy->getElementType();
6153 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006154
Eric Christopher44804282011-05-09 20:04:43 +00006155 // Look for vector wrapped in a struct. e.g. { <16 x i8> }.
Chris Lattner229907c2011-07-18 04:54:35 +00006156 if (StructType *STy = dyn_cast<StructType>(OpTy))
Eric Christopher44804282011-05-09 20:04:43 +00006157 if (STy->getNumElements() == 1)
6158 OpTy = STy->getElementType(0);
6159
Chris Lattner3b1833c2008-10-17 17:05:25 +00006160 // If OpTy is not a single value, it may be a struct/union that we
6161 // can tile with integers.
6162 if (!OpTy->isSingleValueType() && OpTy->isSized()) {
Rafael Espindola5f57f462014-02-21 18:34:28 +00006163 unsigned BitSize = DL->getTypeSizeInBits(OpTy);
Chris Lattner3b1833c2008-10-17 17:05:25 +00006164 switch (BitSize) {
6165 default: break;
6166 case 1:
6167 case 8:
6168 case 16:
6169 case 32:
6170 case 64:
Chris Lattneraadf7412008-10-17 19:59:51 +00006171 case 128:
Owen Anderson55f1c092009-08-13 21:58:54 +00006172 OpTy = IntegerType::get(Context, BitSize);
Chris Lattner3b1833c2008-10-17 17:05:25 +00006173 break;
6174 }
6175 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006176
Chris Lattner3b1833c2008-10-17 17:05:25 +00006177 return TLI.getValueType(OpTy, true);
6178 }
Dan Gohman575fad32008-09-03 16:12:24 +00006179};
Dan Gohman4db93c92010-05-29 17:53:24 +00006180
John Thompsone8360b72010-10-29 17:29:13 +00006181typedef SmallVector<SDISelAsmOperandInfo,16> SDISelAsmOperandInfoVector;
6182
Benjamin Kramer355ce072011-03-26 16:35:10 +00006183} // end anonymous namespace
Dan Gohman575fad32008-09-03 16:12:24 +00006184
Dan Gohman575fad32008-09-03 16:12:24 +00006185/// GetRegistersForValue - Assign registers (virtual or physical) for the
6186/// specified operand. We prefer to assign virtual registers, to allow the
Bob Wilson1c00b692009-12-17 05:07:36 +00006187/// register allocator to handle the assignment process. However, if the asm
6188/// uses features that we can't model on machineinstrs, we have SDISel do the
Dan Gohman575fad32008-09-03 16:12:24 +00006189/// allocation. This produces generally horrible, but correct, code.
6190///
6191/// OpInfo describes the operand.
Dan Gohman575fad32008-09-03 16:12:24 +00006192///
Benjamin Kramer355ce072011-03-26 16:35:10 +00006193static void GetRegistersForValue(SelectionDAG &DAG,
6194 const TargetLowering &TLI,
Andrew Trickef9de2a2013-05-25 02:42:55 +00006195 SDLoc DL,
Benjamin Kramer6fe3e3d2012-02-24 14:01:17 +00006196 SDISelAsmOperandInfo &OpInfo) {
Benjamin Kramer355ce072011-03-26 16:35:10 +00006197 LLVMContext &Context = *DAG.getContext();
Owen Anderson117c9e82009-08-12 00:36:31 +00006198
Dan Gohman575fad32008-09-03 16:12:24 +00006199 MachineFunction &MF = DAG.getMachineFunction();
6200 SmallVector<unsigned, 4> Regs;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006201
Dan Gohman575fad32008-09-03 16:12:24 +00006202 // If this is a constraint for a single physreg, or a constraint for a
6203 // register class, find it.
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006204 std::pair<unsigned, const TargetRegisterClass*> PhysReg =
Dan Gohman575fad32008-09-03 16:12:24 +00006205 TLI.getRegForInlineAsmConstraint(OpInfo.ConstraintCode,
6206 OpInfo.ConstraintVT);
6207
6208 unsigned NumRegs = 1;
Owen Anderson9f944592009-08-11 20:47:22 +00006209 if (OpInfo.ConstraintVT != MVT::Other) {
Chris Lattner4396e0d2008-10-21 00:45:36 +00006210 // If this is a FP input in an integer register (or visa versa) insert a bit
6211 // cast of the input value. More generally, handle any case where the input
6212 // value disagrees with the register class we plan to stick this in.
6213 if (OpInfo.Type == InlineAsm::isInput &&
6214 PhysReg.second && !PhysReg.second->hasType(OpInfo.ConstraintVT)) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00006215 // Try to convert to the first EVT that the reg class contains. If the
Chris Lattner4396e0d2008-10-21 00:45:36 +00006216 // types are identical size, use a bitcast to convert (e.g. two differing
6217 // vector types).
Patrik Hagglund4e0f8282012-12-19 12:23:01 +00006218 MVT RegVT = *PhysReg.second->vt_begin();
Kevin Qin275ce912014-03-21 02:14:50 +00006219 if (RegVT.getSizeInBits() == OpInfo.CallOperand.getValueSizeInBits()) {
Benjamin Kramer355ce072011-03-26 16:35:10 +00006220 OpInfo.CallOperand = DAG.getNode(ISD::BITCAST, DL,
Dale Johannesened255b32009-01-30 01:34:22 +00006221 RegVT, OpInfo.CallOperand);
Chris Lattner4396e0d2008-10-21 00:45:36 +00006222 OpInfo.ConstraintVT = RegVT;
6223 } else if (RegVT.isInteger() && OpInfo.ConstraintVT.isFloatingPoint()) {
6224 // If the input is a FP value and we want it in FP registers, do a
6225 // bitcast to the corresponding integer type. This turns an f64 value
6226 // into i64, which can be passed with two i32 values on a 32-bit
6227 // machine.
Patrik Hagglund4e0f8282012-12-19 12:23:01 +00006228 RegVT = MVT::getIntegerVT(OpInfo.ConstraintVT.getSizeInBits());
Benjamin Kramer355ce072011-03-26 16:35:10 +00006229 OpInfo.CallOperand = DAG.getNode(ISD::BITCAST, DL,
Dale Johannesened255b32009-01-30 01:34:22 +00006230 RegVT, OpInfo.CallOperand);
Chris Lattner4396e0d2008-10-21 00:45:36 +00006231 OpInfo.ConstraintVT = RegVT;
6232 }
6233 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006234
Owen Anderson117c9e82009-08-12 00:36:31 +00006235 NumRegs = TLI.getNumRegisters(Context, OpInfo.ConstraintVT);
Chris Lattner4396e0d2008-10-21 00:45:36 +00006236 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006237
Patrik Hagglund4e0f8282012-12-19 12:23:01 +00006238 MVT RegVT;
Owen Anderson53aa7a92009-08-10 22:56:29 +00006239 EVT ValueVT = OpInfo.ConstraintVT;
Dan Gohman575fad32008-09-03 16:12:24 +00006240
6241 // If this is a constraint for a specific physical register, like {r17},
6242 // assign it now.
Chris Lattnerc35847e2009-03-24 15:27:37 +00006243 if (unsigned AssignedReg = PhysReg.first) {
6244 const TargetRegisterClass *RC = PhysReg.second;
Owen Anderson9f944592009-08-11 20:47:22 +00006245 if (OpInfo.ConstraintVT == MVT::Other)
Chris Lattnerc35847e2009-03-24 15:27:37 +00006246 ValueVT = *RC->vt_begin();
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006247
Dan Gohman575fad32008-09-03 16:12:24 +00006248 // Get the actual register value type. This is important, because the user
6249 // may have asked for (e.g.) the AX register in i32 type. We need to
6250 // remember that AX is actually i16 to get the right extension.
Chris Lattnerc35847e2009-03-24 15:27:37 +00006251 RegVT = *RC->vt_begin();
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006252
Dan Gohman575fad32008-09-03 16:12:24 +00006253 // This is a explicit reference to a physical register.
Chris Lattnerc35847e2009-03-24 15:27:37 +00006254 Regs.push_back(AssignedReg);
Dan Gohman575fad32008-09-03 16:12:24 +00006255
6256 // If this is an expanded reference, add the rest of the regs to Regs.
6257 if (NumRegs != 1) {
Chris Lattnerc35847e2009-03-24 15:27:37 +00006258 TargetRegisterClass::iterator I = RC->begin();
6259 for (; *I != AssignedReg; ++I)
6260 assert(I != RC->end() && "Didn't find reg!");
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006261
Dan Gohman575fad32008-09-03 16:12:24 +00006262 // Already added the first reg.
6263 --NumRegs; ++I;
6264 for (; NumRegs; --NumRegs, ++I) {
Chris Lattnerc35847e2009-03-24 15:27:37 +00006265 assert(I != RC->end() && "Ran out of registers to allocate!");
Dan Gohman575fad32008-09-03 16:12:24 +00006266 Regs.push_back(*I);
6267 }
6268 }
Bill Wendlingac087582009-12-22 01:25:10 +00006269
Dan Gohmand16aa542010-05-29 17:03:36 +00006270 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Dan Gohman575fad32008-09-03 16:12:24 +00006271 return;
6272 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006273
Dan Gohman575fad32008-09-03 16:12:24 +00006274 // Otherwise, if this was a reference to an LLVM register class, create vregs
6275 // for this reference.
Chris Lattner42eceb32009-03-24 15:25:07 +00006276 if (const TargetRegisterClass *RC = PhysReg.second) {
6277 RegVT = *RC->vt_begin();
Owen Anderson9f944592009-08-11 20:47:22 +00006278 if (OpInfo.ConstraintVT == MVT::Other)
Evan Cheng968c3b02009-03-23 08:01:15 +00006279 ValueVT = RegVT;
Dan Gohman575fad32008-09-03 16:12:24 +00006280
Evan Cheng968c3b02009-03-23 08:01:15 +00006281 // Create the appropriate number of virtual registers.
6282 MachineRegisterInfo &RegInfo = MF.getRegInfo();
6283 for (; NumRegs; --NumRegs)
Chris Lattner42eceb32009-03-24 15:25:07 +00006284 Regs.push_back(RegInfo.createVirtualRegister(RC));
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006285
Dan Gohmand16aa542010-05-29 17:03:36 +00006286 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Evan Cheng968c3b02009-03-23 08:01:15 +00006287 return;
Dan Gohman575fad32008-09-03 16:12:24 +00006288 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00006289
Dan Gohman575fad32008-09-03 16:12:24 +00006290 // Otherwise, we couldn't allocate enough registers for this.
6291}
6292
Dan Gohman575fad32008-09-03 16:12:24 +00006293/// visitInlineAsm - Handle a call to an InlineAsm object.
6294///
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006295void SelectionDAGBuilder::visitInlineAsm(ImmutableCallSite CS) {
6296 const InlineAsm *IA = cast<InlineAsm>(CS.getCalledValue());
Dan Gohman575fad32008-09-03 16:12:24 +00006297
6298 /// ConstraintOperands - Information about all of the constraints.
John Thompsone8360b72010-10-29 17:29:13 +00006299 SDISelAsmOperandInfoVector ConstraintOperands;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006300
Eric Christopherd9134482014-08-04 21:25:23 +00006301 const TargetLowering *TLI = TM.getSubtargetImpl()->getTargetLowering();
Evan Chengd26fc5e2011-05-06 20:52:23 +00006302 TargetLowering::AsmOperandInfoVector
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006303 TargetConstraints = TLI->ParseConstraints(CS);
Evan Chengd26fc5e2011-05-06 20:52:23 +00006304
John Thompson1094c802010-09-13 18:15:37 +00006305 bool hasMemory = false;
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00006306
Dan Gohman575fad32008-09-03 16:12:24 +00006307 unsigned ArgNo = 0; // ArgNo - The argument of the CallInst.
6308 unsigned ResNo = 0; // ResNo - The result number of the next output.
John Thompson1094c802010-09-13 18:15:37 +00006309 for (unsigned i = 0, e = TargetConstraints.size(); i != e; ++i) {
6310 ConstraintOperands.push_back(SDISelAsmOperandInfo(TargetConstraints[i]));
Dan Gohman575fad32008-09-03 16:12:24 +00006311 SDISelAsmOperandInfo &OpInfo = ConstraintOperands.back();
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00006312
Patrik Hagglundf9934612012-12-19 15:19:11 +00006313 MVT OpVT = MVT::Other;
Dan Gohman575fad32008-09-03 16:12:24 +00006314
6315 // Compute the value type for each operand.
6316 switch (OpInfo.Type) {
6317 case InlineAsm::isOutput:
6318 // Indirect outputs just consume an argument.
6319 if (OpInfo.isIndirect) {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006320 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
Dan Gohman575fad32008-09-03 16:12:24 +00006321 break;
6322 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006323
Dan Gohman575fad32008-09-03 16:12:24 +00006324 // The return value of the call is this value. As such, there is no
6325 // corresponding argument.
Nick Lewyckyf40df1d2011-09-30 22:19:53 +00006326 assert(!CS.getType()->isVoidTy() && "Bad inline asm!");
Chris Lattner229907c2011-07-18 04:54:35 +00006327 if (StructType *STy = dyn_cast<StructType>(CS.getType())) {
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006328 OpVT = TLI->getSimpleValueType(STy->getElementType(ResNo));
Dan Gohman575fad32008-09-03 16:12:24 +00006329 } else {
6330 assert(ResNo == 0 && "Asm only has one result!");
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006331 OpVT = TLI->getSimpleValueType(CS.getType());
Dan Gohman575fad32008-09-03 16:12:24 +00006332 }
6333 ++ResNo;
6334 break;
6335 case InlineAsm::isInput:
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006336 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
Dan Gohman575fad32008-09-03 16:12:24 +00006337 break;
6338 case InlineAsm::isClobber:
6339 // Nothing to do.
6340 break;
6341 }
6342
6343 // If this is an input or an indirect output, process the call argument.
6344 // BasicBlocks are labels, currently appearing only in asm's.
6345 if (OpInfo.CallOperandVal) {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006346 if (const BasicBlock *BB = dyn_cast<BasicBlock>(OpInfo.CallOperandVal)) {
Dan Gohman575fad32008-09-03 16:12:24 +00006347 OpInfo.CallOperand = DAG.getBasicBlock(FuncInfo.MBBMap[BB]);
Chris Lattner3b1833c2008-10-17 17:05:25 +00006348 } else {
Dan Gohman575fad32008-09-03 16:12:24 +00006349 OpInfo.CallOperand = getValue(OpInfo.CallOperandVal);
Dan Gohman575fad32008-09-03 16:12:24 +00006350 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006351
Rafael Espindola5f57f462014-02-21 18:34:28 +00006352 OpVT = OpInfo.getCallOperandValEVT(*DAG.getContext(), *TLI, DL).
Patrik Hagglundf9934612012-12-19 15:19:11 +00006353 getSimpleVT();
Dan Gohman575fad32008-09-03 16:12:24 +00006354 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006355
Dan Gohman575fad32008-09-03 16:12:24 +00006356 OpInfo.ConstraintVT = OpVT;
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00006357
John Thompson1094c802010-09-13 18:15:37 +00006358 // Indirect operand accesses access memory.
6359 if (OpInfo.isIndirect)
6360 hasMemory = true;
6361 else {
6362 for (unsigned j = 0, ee = OpInfo.Codes.size(); j != ee; ++j) {
Evan Chengd26fc5e2011-05-06 20:52:23 +00006363 TargetLowering::ConstraintType
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006364 CType = TLI->getConstraintType(OpInfo.Codes[j]);
John Thompson1094c802010-09-13 18:15:37 +00006365 if (CType == TargetLowering::C_Memory) {
6366 hasMemory = true;
6367 break;
6368 }
6369 }
6370 }
Chris Lattner160e8ab2008-10-18 18:49:30 +00006371 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006372
John Thompson1094c802010-09-13 18:15:37 +00006373 SDValue Chain, Flag;
6374
6375 // We won't need to flush pending loads if this asm doesn't touch
6376 // memory and is nonvolatile.
6377 if (hasMemory || IA->hasSideEffects())
6378 Chain = getRoot();
6379 else
6380 Chain = DAG.getRoot();
6381
Chris Lattner160e8ab2008-10-18 18:49:30 +00006382 // Second pass over the constraints: compute which constraint option to use
6383 // and assign registers to constraints that want a specific physreg.
John Thompson1094c802010-09-13 18:15:37 +00006384 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
Chris Lattner160e8ab2008-10-18 18:49:30 +00006385 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006386
John Thompson8118ef82010-09-24 22:24:05 +00006387 // If this is an output operand with a matching input operand, look up the
6388 // matching input. If their types mismatch, e.g. one is an integer, the
6389 // other is floating point, or their sizes are different, flag it as an
6390 // error.
6391 if (OpInfo.hasMatchingInput()) {
6392 SDISelAsmOperandInfo &Input = ConstraintOperands[OpInfo.MatchingInput];
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00006393
John Thompson8118ef82010-09-24 22:24:05 +00006394 if (OpInfo.ConstraintVT != Input.ConstraintVT) {
Bill Wendlingd1634052012-07-19 00:04:14 +00006395 std::pair<unsigned, const TargetRegisterClass*> MatchRC =
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006396 TLI->getRegForInlineAsmConstraint(OpInfo.ConstraintCode,
6397 OpInfo.ConstraintVT);
Bill Wendlingd1634052012-07-19 00:04:14 +00006398 std::pair<unsigned, const TargetRegisterClass*> InputRC =
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006399 TLI->getRegForInlineAsmConstraint(Input.ConstraintCode,
6400 Input.ConstraintVT);
John Thompson8118ef82010-09-24 22:24:05 +00006401 if ((OpInfo.ConstraintVT.isInteger() !=
6402 Input.ConstraintVT.isInteger()) ||
Eric Christopher92464be2011-07-14 20:13:52 +00006403 (MatchRC.second != InputRC.second)) {
John Thompson8118ef82010-09-24 22:24:05 +00006404 report_fatal_error("Unsupported asm: input constraint"
6405 " with a matching output constraint of"
6406 " incompatible type!");
6407 }
6408 Input.ConstraintVT = OpInfo.ConstraintVT;
6409 }
6410 }
6411
Dan Gohman575fad32008-09-03 16:12:24 +00006412 // Compute the constraint code and ConstraintType to use.
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006413 TLI->ComputeConstraintToUse(OpInfo, OpInfo.CallOperand, &DAG);
Dan Gohman575fad32008-09-03 16:12:24 +00006414
Eric Christopher0cb6fd92013-01-11 18:12:39 +00006415 if (OpInfo.ConstraintType == TargetLowering::C_Memory &&
6416 OpInfo.Type == InlineAsm::isClobber)
6417 continue;
6418
Dan Gohman575fad32008-09-03 16:12:24 +00006419 // If this is a memory input, and if the operand is not indirect, do what we
6420 // need to to provide an address for the memory input.
6421 if (OpInfo.ConstraintType == TargetLowering::C_Memory &&
6422 !OpInfo.isIndirect) {
Evan Chengd26fc5e2011-05-06 20:52:23 +00006423 assert((OpInfo.isMultipleAlternative ||
6424 (OpInfo.Type == InlineAsm::isInput)) &&
Dan Gohman575fad32008-09-03 16:12:24 +00006425 "Can only indirectify direct input operands!");
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006426
Dan Gohman575fad32008-09-03 16:12:24 +00006427 // Memory operands really want the address of the value. If we don't have
6428 // an indirect input, put it in the constpool if we can, otherwise spill
6429 // it to a stack slot.
Eric Christopherfbff0e42011-06-03 17:21:23 +00006430 // TODO: This isn't quite right. We need to handle these according to
6431 // the addressing mode that the constraint wants. Also, this may take
6432 // an additional register for the computation and we don't want that
6433 // either.
Eric Christopher0713a9d2011-06-08 23:55:35 +00006434
Dan Gohman575fad32008-09-03 16:12:24 +00006435 // If the operand is a float, integer, or vector constant, spill to a
6436 // constant pool entry to get its address.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006437 const Value *OpVal = OpInfo.CallOperandVal;
Dan Gohman575fad32008-09-03 16:12:24 +00006438 if (isa<ConstantFP>(OpVal) || isa<ConstantInt>(OpVal) ||
Chris Lattner0256be92012-01-27 03:08:05 +00006439 isa<ConstantVector>(OpVal) || isa<ConstantDataVector>(OpVal)) {
Dan Gohman575fad32008-09-03 16:12:24 +00006440 OpInfo.CallOperand = DAG.getConstantPool(cast<Constant>(OpVal),
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006441 TLI->getPointerTy());
Dan Gohman575fad32008-09-03 16:12:24 +00006442 } else {
6443 // Otherwise, create a stack slot and emit a store to it before the
6444 // asm.
Chris Lattner229907c2011-07-18 04:54:35 +00006445 Type *Ty = OpVal->getType();
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006446 uint64_t TySize = TLI->getDataLayout()->getTypeAllocSize(Ty);
6447 unsigned Align = TLI->getDataLayout()->getPrefTypeAlignment(Ty);
Dan Gohman575fad32008-09-03 16:12:24 +00006448 MachineFunction &MF = DAG.getMachineFunction();
David Greene1fbe0542009-11-12 20:49:22 +00006449 int SSFI = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006450 SDValue StackSlot = DAG.getFrameIndex(SSFI, TLI->getPointerTy());
Andrew Trickef9de2a2013-05-25 02:42:55 +00006451 Chain = DAG.getStore(Chain, getCurSDLoc(),
Chris Lattner1ffcf522010-09-21 16:36:31 +00006452 OpInfo.CallOperand, StackSlot,
6453 MachinePointerInfo::getFixedStack(SSFI),
David Greene39c6d012010-02-15 17:00:31 +00006454 false, false, 0);
Dan Gohman575fad32008-09-03 16:12:24 +00006455 OpInfo.CallOperand = StackSlot;
6456 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006457
Dan Gohman575fad32008-09-03 16:12:24 +00006458 // There is no longer a Value* corresponding to this operand.
Craig Topperc0196b12014-04-14 00:51:57 +00006459 OpInfo.CallOperandVal = nullptr;
Bill Wendlingac087582009-12-22 01:25:10 +00006460
Dan Gohman575fad32008-09-03 16:12:24 +00006461 // It is now an indirect operand.
6462 OpInfo.isIndirect = true;
6463 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006464
Dan Gohman575fad32008-09-03 16:12:24 +00006465 // If this constraint is for a specific register, allocate it before
6466 // anything else.
6467 if (OpInfo.ConstraintType == TargetLowering::C_Register)
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006468 GetRegistersForValue(DAG, *TLI, getCurSDLoc(), OpInfo);
Dan Gohman575fad32008-09-03 16:12:24 +00006469 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006470
Dan Gohman575fad32008-09-03 16:12:24 +00006471 // Second pass - Loop over all of the operands, assigning virtual or physregs
Chris Lattneref890172008-10-17 16:21:11 +00006472 // to register class operands.
Dan Gohman575fad32008-09-03 16:12:24 +00006473 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
6474 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006475
Dan Gohman575fad32008-09-03 16:12:24 +00006476 // C_Register operands have already been allocated, Other/Memory don't need
6477 // to be.
6478 if (OpInfo.ConstraintType == TargetLowering::C_RegisterClass)
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006479 GetRegistersForValue(DAG, *TLI, getCurSDLoc(), OpInfo);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006480 }
6481
Dan Gohman575fad32008-09-03 16:12:24 +00006482 // AsmNodeOperands - The operands for the ISD::INLINEASM node.
6483 std::vector<SDValue> AsmNodeOperands;
6484 AsmNodeOperands.push_back(SDValue()); // reserve space for input chain
6485 AsmNodeOperands.push_back(
Dan Gohmanfeeced42010-01-04 21:00:54 +00006486 DAG.getTargetExternalSymbol(IA->getAsmString().c_str(),
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006487 TLI->getPointerTy()));
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006488
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006489 // If we have a !srcloc metadata node associated with it, we want to attach
6490 // this to the ultimately generated inline asm machineinstr. To do this, we
6491 // pass in the third operand as this (potentially null) inline asm MDNode.
6492 const MDNode *SrcLoc = CS.getInstruction()->getMetadata("srcloc");
6493 AsmNodeOperands.push_back(DAG.getMDNode(SrcLoc));
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006494
Chad Rosier9e1274f2012-10-30 19:11:54 +00006495 // Remember the HasSideEffect, AlignStack, AsmDialect, MayLoad and MayStore
6496 // bits as operand 3.
Evan Cheng6eb516d2011-01-07 23:50:32 +00006497 unsigned ExtraInfo = 0;
6498 if (IA->hasSideEffects())
6499 ExtraInfo |= InlineAsm::Extra_HasSideEffects;
6500 if (IA->isAlignStack())
6501 ExtraInfo |= InlineAsm::Extra_IsAlignStack;
Chad Rosiercbd2a192012-09-05 22:17:43 +00006502 // Set the asm dialect.
Chad Rosiere53314f2012-09-05 22:40:13 +00006503 ExtraInfo |= IA->getDialect() * InlineAsm::Extra_AsmDialect;
Chad Rosier9e1274f2012-10-30 19:11:54 +00006504
6505 // Determine if this InlineAsm MayLoad or MayStore based on the constraints.
6506 for (unsigned i = 0, e = TargetConstraints.size(); i != e; ++i) {
6507 TargetLowering::AsmOperandInfo &OpInfo = TargetConstraints[i];
6508
6509 // Compute the constraint code and ConstraintType to use.
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006510 TLI->ComputeConstraintToUse(OpInfo, SDValue());
Chad Rosier9e1274f2012-10-30 19:11:54 +00006511
Chad Rosier86f60502012-10-30 20:01:12 +00006512 // Ideally, we would only check against memory constraints. However, the
6513 // meaning of an other constraint can be target-specific and we can't easily
6514 // reason about it. Therefore, be conservative and set MayLoad/MayStore
6515 // for other constriants as well.
Chad Rosier9e1274f2012-10-30 19:11:54 +00006516 if (OpInfo.ConstraintType == TargetLowering::C_Memory ||
6517 OpInfo.ConstraintType == TargetLowering::C_Other) {
6518 if (OpInfo.Type == InlineAsm::isInput)
6519 ExtraInfo |= InlineAsm::Extra_MayLoad;
6520 else if (OpInfo.Type == InlineAsm::isOutput)
6521 ExtraInfo |= InlineAsm::Extra_MayStore;
Eric Christopher0cb6fd92013-01-11 18:12:39 +00006522 else if (OpInfo.Type == InlineAsm::isClobber)
6523 ExtraInfo |= (InlineAsm::Extra_MayLoad | InlineAsm::Extra_MayStore);
Chad Rosier9e1274f2012-10-30 19:11:54 +00006524 }
6525 }
6526
Evan Cheng6eb516d2011-01-07 23:50:32 +00006527 AsmNodeOperands.push_back(DAG.getTargetConstant(ExtraInfo,
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006528 TLI->getPointerTy()));
Dale Johannesen4d887f7c2010-07-02 20:16:09 +00006529
Dan Gohman575fad32008-09-03 16:12:24 +00006530 // Loop over all of the inputs, copying the operand values into the
6531 // appropriate registers and processing the output regs.
6532 RegsForValue RetValRegs;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006533
Dan Gohman575fad32008-09-03 16:12:24 +00006534 // IndirectStoresToEmit - The set of stores to emit after the inline asm node.
6535 std::vector<std::pair<RegsForValue, Value*> > IndirectStoresToEmit;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006536
Dan Gohman575fad32008-09-03 16:12:24 +00006537 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
6538 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
6539
6540 switch (OpInfo.Type) {
6541 case InlineAsm::isOutput: {
6542 if (OpInfo.ConstraintType != TargetLowering::C_RegisterClass &&
6543 OpInfo.ConstraintType != TargetLowering::C_Register) {
6544 // Memory output, or 'other' output (e.g. 'X' constraint).
6545 assert(OpInfo.isIndirect && "Memory output must be indirect operand");
6546
6547 // Add information to the INLINEASM node to know about this output.
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006548 unsigned OpFlags = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
6549 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlags,
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006550 TLI->getPointerTy()));
Dan Gohman575fad32008-09-03 16:12:24 +00006551 AsmNodeOperands.push_back(OpInfo.CallOperand);
6552 break;
6553 }
6554
6555 // Otherwise, this is a register or register class output.
6556
6557 // Copy the output from the appropriate register. Find a register that
6558 // we can use.
Chris Lattner6b77a072012-01-03 23:51:01 +00006559 if (OpInfo.AssignedRegs.Regs.empty()) {
6560 LLVMContext &Ctx = *DAG.getContext();
Stephen Lincfe7f352013-07-08 00:37:03 +00006561 Ctx.emitError(CS.getInstruction(),
Chris Lattner6b77a072012-01-03 23:51:01 +00006562 "couldn't allocate output register for constraint '" +
Eric Christophere6656ac2013-07-31 01:26:24 +00006563 Twine(OpInfo.ConstraintCode) + "'");
6564 return;
Chris Lattner6b77a072012-01-03 23:51:01 +00006565 }
Dan Gohman575fad32008-09-03 16:12:24 +00006566
6567 // If this is an indirect operand, store through the pointer after the
6568 // asm.
6569 if (OpInfo.isIndirect) {
6570 IndirectStoresToEmit.push_back(std::make_pair(OpInfo.AssignedRegs,
6571 OpInfo.CallOperandVal));
6572 } else {
6573 // This is the result value of the call.
Benjamin Kramerccce8ba2010-01-05 13:12:22 +00006574 assert(!CS.getType()->isVoidTy() && "Bad inline asm!");
Dan Gohman575fad32008-09-03 16:12:24 +00006575 // Concatenate this output onto the outputs list.
6576 RetValRegs.append(OpInfo.AssignedRegs);
6577 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006578
Dan Gohman575fad32008-09-03 16:12:24 +00006579 // Add information to the INLINEASM node to know that this register is
6580 // set.
Eric Christopher029af152013-07-30 22:50:44 +00006581 OpInfo.AssignedRegs
6582 .AddInlineAsmOperands(OpInfo.isEarlyClobber
6583 ? InlineAsm::Kind_RegDefEarlyClobber
6584 : InlineAsm::Kind_RegDef,
6585 false, 0, DAG, AsmNodeOperands);
Dan Gohman575fad32008-09-03 16:12:24 +00006586 break;
6587 }
6588 case InlineAsm::isInput: {
6589 SDValue InOperandVal = OpInfo.CallOperand;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006590
Chris Lattner860df6e2008-10-17 16:47:46 +00006591 if (OpInfo.isMatchingInputConstraint()) { // Matching constraint?
Dan Gohman575fad32008-09-03 16:12:24 +00006592 // If this is required to match an output register we have already set,
6593 // just use its register.
Chris Lattneref890172008-10-17 16:21:11 +00006594 unsigned OperandNo = OpInfo.getMatchedOperand();
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006595
Dan Gohman575fad32008-09-03 16:12:24 +00006596 // Scan until we find the definition we already emitted of this operand.
6597 // When we find it, create a RegsForValue operand.
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006598 unsigned CurOp = InlineAsm::Op_FirstOperand;
Dan Gohman575fad32008-09-03 16:12:24 +00006599 for (; OperandNo; --OperandNo) {
6600 // Advance to the next operand.
Evan Cheng2e559232009-03-20 18:03:34 +00006601 unsigned OpFlag =
Dan Gohmaneffb8942008-09-12 16:56:44 +00006602 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006603 assert((InlineAsm::isRegDefKind(OpFlag) ||
6604 InlineAsm::isRegDefEarlyClobberKind(OpFlag) ||
6605 InlineAsm::isMemKind(OpFlag)) && "Skipped past definitions?");
Evan Cheng2e559232009-03-20 18:03:34 +00006606 CurOp += InlineAsm::getNumOperandRegisters(OpFlag)+1;
Dan Gohman575fad32008-09-03 16:12:24 +00006607 }
6608
Evan Cheng2e559232009-03-20 18:03:34 +00006609 unsigned OpFlag =
Dan Gohmaneffb8942008-09-12 16:56:44 +00006610 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006611 if (InlineAsm::isRegDefKind(OpFlag) ||
6612 InlineAsm::isRegDefEarlyClobberKind(OpFlag)) {
Evan Cheng2e559232009-03-20 18:03:34 +00006613 // Add (OpFlag&0xffff)>>3 registers to MatchedRegs.
Chris Lattner3c65a832010-04-08 00:09:16 +00006614 if (OpInfo.isIndirect) {
6615 // This happens on gcc/testsuite/gcc.dg/pr8788-1.c
Dan Gohman7c0303a2010-04-19 22:41:47 +00006616 LLVMContext &Ctx = *DAG.getContext();
Eric Christophere6656ac2013-07-31 01:26:24 +00006617 Ctx.emitError(CS.getInstruction(), "inline asm not supported yet:"
6618 " don't know how to handle tied "
6619 "indirect register inputs");
6620 return;
Chris Lattner3c65a832010-04-08 00:09:16 +00006621 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00006622
Dan Gohman575fad32008-09-03 16:12:24 +00006623 RegsForValue MatchedRegs;
Dan Gohman575fad32008-09-03 16:12:24 +00006624 MatchedRegs.ValueVTs.push_back(InOperandVal.getValueType());
Patrik Hagglund5e6c3612012-12-13 06:34:11 +00006625 MVT RegVT = AsmNodeOperands[CurOp+1].getSimpleValueType();
Evan Cheng968c3b02009-03-23 08:01:15 +00006626 MatchedRegs.RegVTs.push_back(RegVT);
6627 MachineRegisterInfo &RegInfo = DAG.getMachineFunction().getRegInfo();
Evan Cheng2e559232009-03-20 18:03:34 +00006628 for (unsigned i = 0, e = InlineAsm::getNumOperandRegisters(OpFlag);
Chad Rosier108d5a62013-04-24 22:53:10 +00006629 i != e; ++i) {
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006630 if (const TargetRegisterClass *RC = TLI->getRegClassFor(RegVT))
Chad Rosier108d5a62013-04-24 22:53:10 +00006631 MatchedRegs.Regs.push_back(RegInfo.createVirtualRegister(RC));
6632 else {
6633 LLVMContext &Ctx = *DAG.getContext();
Eric Christophere6656ac2013-07-31 01:26:24 +00006634 Ctx.emitError(CS.getInstruction(),
6635 "inline asm error: This value"
Chad Rosier108d5a62013-04-24 22:53:10 +00006636 " type register class is not natively supported!");
Eric Christophere6656ac2013-07-31 01:26:24 +00006637 return;
Chad Rosier108d5a62013-04-24 22:53:10 +00006638 }
6639 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006640 // Use the produced MatchedRegs object to
Andrew Trickef9de2a2013-05-25 02:42:55 +00006641 MatchedRegs.getCopyToRegs(InOperandVal, DAG, getCurSDLoc(),
Bill Wendling5def8912012-09-26 06:16:18 +00006642 Chain, &Flag, CS.getInstruction());
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006643 MatchedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse,
Evan Cheng968c3b02009-03-23 08:01:15 +00006644 true, OpInfo.getMatchedOperand(),
Bill Wendling78c5b7a2010-03-02 01:55:18 +00006645 DAG, AsmNodeOperands);
Dan Gohman575fad32008-09-03 16:12:24 +00006646 break;
Dan Gohman575fad32008-09-03 16:12:24 +00006647 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00006648
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006649 assert(InlineAsm::isMemKind(OpFlag) && "Unknown matching constraint!");
6650 assert(InlineAsm::getNumOperandRegisters(OpFlag) == 1 &&
6651 "Unexpected number of operands");
6652 // Add information to the INLINEASM node to know about this input.
6653 // See InlineAsm.h isUseOperandTiedToDef.
6654 OpFlag = InlineAsm::getFlagWordForMatchingOp(OpFlag,
6655 OpInfo.getMatchedOperand());
6656 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlag,
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006657 TLI->getPointerTy()));
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006658 AsmNodeOperands.push_back(AsmNodeOperands[CurOp+1]);
6659 break;
Dan Gohman575fad32008-09-03 16:12:24 +00006660 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006661
Dale Johannesencaca5482010-07-13 20:17:05 +00006662 // Treat indirect 'X' constraint as memory.
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00006663 if (OpInfo.ConstraintType == TargetLowering::C_Other &&
6664 OpInfo.isIndirect)
Dale Johannesencaca5482010-07-13 20:17:05 +00006665 OpInfo.ConstraintType = TargetLowering::C_Memory;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006666
Dale Johannesencaca5482010-07-13 20:17:05 +00006667 if (OpInfo.ConstraintType == TargetLowering::C_Other) {
Dan Gohman575fad32008-09-03 16:12:24 +00006668 std::vector<SDValue> Ops;
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006669 TLI->LowerAsmOperandForConstraint(InOperandVal, OpInfo.ConstraintCode,
6670 Ops, DAG);
Chris Lattner6b77a072012-01-03 23:51:01 +00006671 if (Ops.empty()) {
6672 LLVMContext &Ctx = *DAG.getContext();
6673 Ctx.emitError(CS.getInstruction(),
6674 "invalid operand for inline asm constraint '" +
Eric Christophere6656ac2013-07-31 01:26:24 +00006675 Twine(OpInfo.ConstraintCode) + "'");
6676 return;
Chris Lattner6b77a072012-01-03 23:51:01 +00006677 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006678
Dan Gohman575fad32008-09-03 16:12:24 +00006679 // Add information to the INLINEASM node to know about this input.
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006680 unsigned ResOpType =
6681 InlineAsm::getFlagWord(InlineAsm::Kind_Imm, Ops.size());
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006682 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006683 TLI->getPointerTy()));
Dan Gohman575fad32008-09-03 16:12:24 +00006684 AsmNodeOperands.insert(AsmNodeOperands.end(), Ops.begin(), Ops.end());
6685 break;
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006686 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00006687
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006688 if (OpInfo.ConstraintType == TargetLowering::C_Memory) {
Dan Gohman575fad32008-09-03 16:12:24 +00006689 assert(OpInfo.isIndirect && "Operand must be indirect to be a mem!");
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006690 assert(InOperandVal.getValueType() == TLI->getPointerTy() &&
Dan Gohman575fad32008-09-03 16:12:24 +00006691 "Memory operands expect pointer values");
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006692
Dan Gohman575fad32008-09-03 16:12:24 +00006693 // Add information to the INLINEASM node to know about this input.
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006694 unsigned ResOpType = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
Dale Johannesenc36660d2008-09-24 01:07:17 +00006695 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006696 TLI->getPointerTy()));
Dan Gohman575fad32008-09-03 16:12:24 +00006697 AsmNodeOperands.push_back(InOperandVal);
6698 break;
6699 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006700
Dan Gohman575fad32008-09-03 16:12:24 +00006701 assert((OpInfo.ConstraintType == TargetLowering::C_RegisterClass ||
6702 OpInfo.ConstraintType == TargetLowering::C_Register) &&
6703 "Unknown constraint type!");
Eric Christopherdd8638f2012-07-02 21:16:43 +00006704
6705 // TODO: Support this.
6706 if (OpInfo.isIndirect) {
6707 LLVMContext &Ctx = *DAG.getContext();
6708 Ctx.emitError(CS.getInstruction(),
6709 "Don't know how to handle indirect register inputs yet "
Eric Christophere6656ac2013-07-31 01:26:24 +00006710 "for constraint '" +
6711 Twine(OpInfo.ConstraintCode) + "'");
6712 return;
Eric Christopherdd8638f2012-07-02 21:16:43 +00006713 }
Dan Gohman575fad32008-09-03 16:12:24 +00006714
6715 // Copy the input into the appropriate registers.
Chris Lattner6b77a072012-01-03 23:51:01 +00006716 if (OpInfo.AssignedRegs.Regs.empty()) {
6717 LLVMContext &Ctx = *DAG.getContext();
Stephen Lincfe7f352013-07-08 00:37:03 +00006718 Ctx.emitError(CS.getInstruction(),
Chris Lattner6b77a072012-01-03 23:51:01 +00006719 "couldn't allocate input reg for constraint '" +
Eric Christophere6656ac2013-07-31 01:26:24 +00006720 Twine(OpInfo.ConstraintCode) + "'");
6721 return;
Chris Lattner6b77a072012-01-03 23:51:01 +00006722 }
Dan Gohman575fad32008-09-03 16:12:24 +00006723
Andrew Trickef9de2a2013-05-25 02:42:55 +00006724 OpInfo.AssignedRegs.getCopyToRegs(InOperandVal, DAG, getCurSDLoc(),
Bill Wendling5def8912012-09-26 06:16:18 +00006725 Chain, &Flag, CS.getInstruction());
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006726
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006727 OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse, false, 0,
Bill Wendling78c5b7a2010-03-02 01:55:18 +00006728 DAG, AsmNodeOperands);
Dan Gohman575fad32008-09-03 16:12:24 +00006729 break;
6730 }
6731 case InlineAsm::isClobber: {
6732 // Add the clobbered value to the operand list, so that the register
6733 // allocator is aware that the physreg got clobbered.
6734 if (!OpInfo.AssignedRegs.Regs.empty())
Jakob Stoklund Olesen537a3022011-06-27 04:08:33 +00006735 OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_Clobber,
Bill Wendling78c5b7a2010-03-02 01:55:18 +00006736 false, 0, DAG,
Bill Wendlingac087582009-12-22 01:25:10 +00006737 AsmNodeOperands);
Dan Gohman575fad32008-09-03 16:12:24 +00006738 break;
6739 }
6740 }
6741 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006742
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006743 // Finish up input operands. Set the input chain and add the flag last.
Dale Johannesen4d887f7c2010-07-02 20:16:09 +00006744 AsmNodeOperands[InlineAsm::Op_InputChain] = Chain;
Dan Gohman575fad32008-09-03 16:12:24 +00006745 if (Flag.getNode()) AsmNodeOperands.push_back(Flag);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006746
Andrew Trickef9de2a2013-05-25 02:42:55 +00006747 Chain = DAG.getNode(ISD::INLINEASM, getCurSDLoc(),
Craig Topper48d114b2014-04-26 18:35:24 +00006748 DAG.getVTList(MVT::Other, MVT::Glue), AsmNodeOperands);
Dan Gohman575fad32008-09-03 16:12:24 +00006749 Flag = Chain.getValue(1);
6750
6751 // If this asm returns a register value, copy the result from that register
6752 // and set it as the value of the call.
6753 if (!RetValRegs.Regs.empty()) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006754 SDValue Val = RetValRegs.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(),
Bill Wendling81406f62012-09-26 04:04:19 +00006755 Chain, &Flag, CS.getInstruction());
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006756
Chris Lattner160e8ab2008-10-18 18:49:30 +00006757 // FIXME: Why don't we do this for inline asms with MRVs?
6758 if (CS.getType()->isSingleValueType() && CS.getType()->isSized()) {
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006759 EVT ResultType = TLI->getValueType(CS.getType());
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006760
Chris Lattner160e8ab2008-10-18 18:49:30 +00006761 // If any of the results of the inline asm is a vector, it may have the
6762 // wrong width/num elts. This can happen for register classes that can
6763 // contain multiple different value types. The preg or vreg allocated may
6764 // not have the same VT as was expected. Convert it to the right type
6765 // with bit_convert.
6766 if (ResultType != Val.getValueType() && Val.getValueType().isVector()) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006767 Val = DAG.getNode(ISD::BITCAST, getCurSDLoc(),
Dale Johannesened255b32009-01-30 01:34:22 +00006768 ResultType, Val);
Dan Gohman6de25562008-10-18 01:03:45 +00006769
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006770 } else if (ResultType != Val.getValueType() &&
Chris Lattner160e8ab2008-10-18 18:49:30 +00006771 ResultType.isInteger() && Val.getValueType().isInteger()) {
6772 // If a result value was tied to an input value, the computed result may
6773 // have a wider width than the expected result. Extract the relevant
6774 // portion.
Andrew Trickef9de2a2013-05-25 02:42:55 +00006775 Val = DAG.getNode(ISD::TRUNCATE, getCurSDLoc(), ResultType, Val);
Dan Gohman6de25562008-10-18 01:03:45 +00006776 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006777
Chris Lattner160e8ab2008-10-18 18:49:30 +00006778 assert(ResultType == Val.getValueType() && "Asm result value mismatch!");
Chris Lattner052092b2008-10-17 17:52:49 +00006779 }
Dan Gohman6de25562008-10-18 01:03:45 +00006780
Dan Gohman575fad32008-09-03 16:12:24 +00006781 setValue(CS.getInstruction(), Val);
Dale Johannesen83593f42009-04-14 00:56:56 +00006782 // Don't need to use this as a chain in this case.
6783 if (!IA->hasSideEffects() && !hasMemory && IndirectStoresToEmit.empty())
6784 return;
Dan Gohman575fad32008-09-03 16:12:24 +00006785 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006786
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006787 std::vector<std::pair<SDValue, const Value *> > StoresToEmit;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006788
Dan Gohman575fad32008-09-03 16:12:24 +00006789 // Process indirect outputs, first output all of the flagged copies out of
6790 // physregs.
6791 for (unsigned i = 0, e = IndirectStoresToEmit.size(); i != e; ++i) {
6792 RegsForValue &OutRegs = IndirectStoresToEmit[i].first;
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006793 const Value *Ptr = IndirectStoresToEmit[i].second;
Andrew Trickef9de2a2013-05-25 02:42:55 +00006794 SDValue OutVal = OutRegs.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(),
Bill Wendling81406f62012-09-26 04:04:19 +00006795 Chain, &Flag, IA);
Dan Gohman575fad32008-09-03 16:12:24 +00006796 StoresToEmit.push_back(std::make_pair(OutVal, Ptr));
6797 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006798
Dan Gohman575fad32008-09-03 16:12:24 +00006799 // Emit the non-flagged stores from the physregs.
6800 SmallVector<SDValue, 8> OutChains;
Bill Wendlingac087582009-12-22 01:25:10 +00006801 for (unsigned i = 0, e = StoresToEmit.size(); i != e; ++i) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006802 SDValue Val = DAG.getStore(Chain, getCurSDLoc(),
Bill Wendlingac087582009-12-22 01:25:10 +00006803 StoresToEmit[i].first,
6804 getValue(StoresToEmit[i].second),
Chris Lattnera4f19972010-09-21 18:58:22 +00006805 MachinePointerInfo(StoresToEmit[i].second),
David Greene39c6d012010-02-15 17:00:31 +00006806 false, false, 0);
Bill Wendlingac087582009-12-22 01:25:10 +00006807 OutChains.push_back(Val);
Bill Wendlingac087582009-12-22 01:25:10 +00006808 }
6809
Dan Gohman575fad32008-09-03 16:12:24 +00006810 if (!OutChains.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00006811 Chain = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), MVT::Other, OutChains);
Bill Wendlingac087582009-12-22 01:25:10 +00006812
Dan Gohman575fad32008-09-03 16:12:24 +00006813 DAG.setRoot(Chain);
6814}
6815
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006816void SelectionDAGBuilder::visitVAStart(const CallInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006817 DAG.setRoot(DAG.getNode(ISD::VASTART, getCurSDLoc(),
Bill Wendling91313062009-12-23 00:44:51 +00006818 MVT::Other, getRoot(),
Gabor Greifeba0be72010-06-25 09:38:13 +00006819 getValue(I.getArgOperand(0)),
6820 DAG.getSrcValue(I.getArgOperand(0))));
Dan Gohman575fad32008-09-03 16:12:24 +00006821}
6822
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006823void SelectionDAGBuilder::visitVAArg(const VAArgInst &I) {
Eric Christopherd9134482014-08-04 21:25:23 +00006824 const TargetLowering *TLI = TM.getSubtargetImpl()->getTargetLowering();
Rafael Espindola5f57f462014-02-21 18:34:28 +00006825 const DataLayout &DL = *TLI->getDataLayout();
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006826 SDValue V = DAG.getVAArg(TLI->getValueType(I.getType()), getCurSDLoc(),
Dale Johannesen3a09f552009-02-03 23:04:43 +00006827 getRoot(), getValue(I.getOperand(0)),
Rafael Espindolaa76eccf2010-07-11 04:01:49 +00006828 DAG.getSrcValue(I.getOperand(0)),
Rafael Espindola5f57f462014-02-21 18:34:28 +00006829 DL.getABITypeAlignment(I.getType()));
Dan Gohman575fad32008-09-03 16:12:24 +00006830 setValue(&I, V);
6831 DAG.setRoot(V.getValue(1));
6832}
6833
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006834void SelectionDAGBuilder::visitVAEnd(const CallInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006835 DAG.setRoot(DAG.getNode(ISD::VAEND, getCurSDLoc(),
Bill Wendling91313062009-12-23 00:44:51 +00006836 MVT::Other, getRoot(),
Gabor Greifeba0be72010-06-25 09:38:13 +00006837 getValue(I.getArgOperand(0)),
6838 DAG.getSrcValue(I.getArgOperand(0))));
Dan Gohman575fad32008-09-03 16:12:24 +00006839}
6840
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006841void SelectionDAGBuilder::visitVACopy(const CallInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006842 DAG.setRoot(DAG.getNode(ISD::VACOPY, getCurSDLoc(),
Bill Wendling91313062009-12-23 00:44:51 +00006843 MVT::Other, getRoot(),
Gabor Greifeba0be72010-06-25 09:38:13 +00006844 getValue(I.getArgOperand(0)),
6845 getValue(I.getArgOperand(1)),
6846 DAG.getSrcValue(I.getArgOperand(0)),
6847 DAG.getSrcValue(I.getArgOperand(1))));
Dan Gohman575fad32008-09-03 16:12:24 +00006848}
6849
Andrew Trick74f4c742013-10-31 17:18:24 +00006850/// \brief Lower an argument list according to the target calling convention.
6851///
6852/// \return A tuple of <return-value, token-chain>
6853///
6854/// This is a helper for lowering intrinsics that follow a target calling
6855/// convention or require stack pointer adjustment. Only a subset of the
6856/// intrinsic's operands need to participate in the calling convention.
6857std::pair<SDValue, SDValue>
6858SelectionDAGBuilder::LowerCallOperands(const CallInst &CI, unsigned ArgIdx,
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006859 unsigned NumArgs, SDValue Callee,
6860 bool useVoidTy) {
Andrew Trick74f4c742013-10-31 17:18:24 +00006861 TargetLowering::ArgListTy Args;
6862 Args.reserve(NumArgs);
6863
6864 // Populate the argument list.
6865 // Attributes for args start at offset 1, after the return attribute.
6866 ImmutableCallSite CS(&CI);
6867 for (unsigned ArgI = ArgIdx, ArgE = ArgIdx + NumArgs, AttrI = ArgIdx + 1;
6868 ArgI != ArgE; ++ArgI) {
6869 const Value *V = CI.getOperand(ArgI);
6870
6871 assert(!V->getType()->isEmptyTy() && "Empty type passed to intrinsic.");
6872
6873 TargetLowering::ArgListEntry Entry;
6874 Entry.Node = getValue(V);
6875 Entry.Ty = V->getType();
6876 Entry.setAttributes(&CS, AttrI);
6877 Args.push_back(Entry);
6878 }
6879
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006880 Type *retTy = useVoidTy ? Type::getVoidTy(*DAG.getContext()) : CI.getType();
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00006881 TargetLowering::CallLoweringInfo CLI(DAG);
6882 CLI.setDebugLoc(getCurSDLoc()).setChain(getRoot())
Juergen Ributzka3bd03c72014-07-01 22:01:54 +00006883 .setCallee(CI.getCallingConv(), retTy, Callee, std::move(Args), NumArgs)
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00006884 .setDiscardResult(!CI.use_empty());
Andrew Trick74f4c742013-10-31 17:18:24 +00006885
Eric Christopherd9134482014-08-04 21:25:23 +00006886 const TargetLowering *TLI = TM.getSubtargetImpl()->getTargetLowering();
Andrew Trick74f4c742013-10-31 17:18:24 +00006887 return TLI->LowerCallTo(CLI);
6888}
6889
Andrew Trick4a1abb72013-11-22 19:07:36 +00006890/// \brief Add a stack map intrinsic call's live variable operands to a stackmap
6891/// or patchpoint target node's operand list.
Andrew Trick391dbad2013-11-26 02:03:25 +00006892///
6893/// Constants are converted to TargetConstants purely as an optimization to
6894/// avoid constant materialization and register allocation.
6895///
6896/// FrameIndex operands are converted to TargetFrameIndex so that ISEL does not
6897/// generate addess computation nodes, and so ExpandISelPseudo can convert the
6898/// TargetFrameIndex into a DirectMemRefOp StackMap location. This avoids
6899/// address materialization and register allocation, but may also be required
6900/// for correctness. If a StackMap (or PatchPoint) intrinsic directly uses an
6901/// alloca in the entry block, then the runtime may assume that the alloca's
6902/// StackMap location can be read immediately after compilation and that the
6903/// location is valid at any point during execution (this is similar to the
6904/// assumption made by the llvm.gcroot intrinsic). If the alloca's location were
6905/// only available in a register, then the runtime would need to trap when
6906/// execution reaches the StackMap in order to read the alloca's location.
Andrew Trick4a1abb72013-11-22 19:07:36 +00006907static void addStackMapLiveVars(const CallInst &CI, unsigned StartIdx,
6908 SmallVectorImpl<SDValue> &Ops,
6909 SelectionDAGBuilder &Builder) {
6910 for (unsigned i = StartIdx, e = CI.getNumArgOperands(); i != e; ++i) {
6911 SDValue OpVal = Builder.getValue(CI.getArgOperand(i));
6912 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(OpVal)) {
6913 Ops.push_back(
6914 Builder.DAG.getTargetConstant(StackMaps::ConstantOp, MVT::i64));
6915 Ops.push_back(
6916 Builder.DAG.getTargetConstant(C->getSExtValue(), MVT::i64));
Andrew Trick391dbad2013-11-26 02:03:25 +00006917 } else if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(OpVal)) {
6918 const TargetLowering &TLI = Builder.DAG.getTargetLoweringInfo();
6919 Ops.push_back(
6920 Builder.DAG.getTargetFrameIndex(FI->getIndex(), TLI.getPointerTy()));
Andrew Trick4a1abb72013-11-22 19:07:36 +00006921 } else
6922 Ops.push_back(OpVal);
6923 }
6924}
6925
Andrew Trick74f4c742013-10-31 17:18:24 +00006926/// \brief Lower llvm.experimental.stackmap directly to its target opcode.
6927void SelectionDAGBuilder::visitStackmap(const CallInst &CI) {
6928 // void @llvm.experimental.stackmap(i32 <id>, i32 <numShadowBytes>,
6929 // [live variables...])
6930
6931 assert(CI.getType()->isVoidTy() && "Stackmap cannot return a value.");
6932
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006933 SDValue Chain, InFlag, Callee, NullPtr;
6934 SmallVector<SDValue, 32> Ops;
Andrew Trick74f4c742013-10-31 17:18:24 +00006935
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006936 SDLoc DL = getCurSDLoc();
6937 Callee = getValue(CI.getCalledValue());
6938 NullPtr = DAG.getIntPtrConstant(0, true);
Andrew Trick74f4c742013-10-31 17:18:24 +00006939
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006940 // The stackmap intrinsic only records the live variables (the arguemnts
6941 // passed to it) and emits NOPS (if requested). Unlike the patchpoint
6942 // intrinsic, this won't be lowered to a function call. This means we don't
6943 // have to worry about calling conventions and target specific lowering code.
6944 // Instead we perform the call lowering right here.
6945 //
6946 // chain, flag = CALLSEQ_START(chain, 0)
6947 // chain, flag = STACKMAP(id, nbytes, ..., chain, flag)
6948 // chain, flag = CALLSEQ_END(chain, 0, 0, flag)
6949 //
6950 Chain = DAG.getCALLSEQ_START(getRoot(), NullPtr, DL);
6951 InFlag = Chain.getValue(1);
Andrew Trick74f4c742013-10-31 17:18:24 +00006952
Juergen Ributzkaaa30da32014-02-12 22:17:10 +00006953 // Add the <id> and <numBytes> constants.
6954 SDValue IDVal = getValue(CI.getOperand(PatchPointOpers::IDPos));
6955 Ops.push_back(DAG.getTargetConstant(
6956 cast<ConstantSDNode>(IDVal)->getZExtValue(), MVT::i64));
6957 SDValue NBytesVal = getValue(CI.getOperand(PatchPointOpers::NBytesPos));
6958 Ops.push_back(DAG.getTargetConstant(
6959 cast<ConstantSDNode>(NBytesVal)->getZExtValue(), MVT::i32));
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006960
Andrew Trick74f4c742013-10-31 17:18:24 +00006961 // Push live variables for the stack map.
Andrew Trick4a1abb72013-11-22 19:07:36 +00006962 addStackMapLiveVars(CI, 2, Ops, *this);
Andrew Trick74f4c742013-10-31 17:18:24 +00006963
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006964 // We are not pushing any register mask info here on the operands list,
6965 // because the stackmap doesn't clobber anything.
Andrew Trick74f4c742013-10-31 17:18:24 +00006966
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006967 // Push the chain and the glue flag.
6968 Ops.push_back(Chain);
6969 Ops.push_back(InFlag);
Andrew Trick74f4c742013-10-31 17:18:24 +00006970
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006971 // Create the STACKMAP node.
Andrew Trick74f4c742013-10-31 17:18:24 +00006972 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006973 SDNode *SM = DAG.getMachineNode(TargetOpcode::STACKMAP, DL, NodeTys, Ops);
6974 Chain = SDValue(SM, 0);
6975 InFlag = Chain.getValue(1);
Andrew Trick6664df12013-11-05 22:44:04 +00006976
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006977 Chain = DAG.getCALLSEQ_END(Chain, NullPtr, NullPtr, InFlag, DL);
Andrew Trick6664df12013-11-05 22:44:04 +00006978
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006979 // Stackmaps don't generate values, so nothing goes into the NodeMap.
Andrew Trick6664df12013-11-05 22:44:04 +00006980
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006981 // Set the root to the target-lowered call chain.
6982 DAG.setRoot(Chain);
Juergen Ributzkae8294752013-12-14 06:53:06 +00006983
6984 // Inform the Frame Information that we have a stackmap in this function.
6985 FuncInfo.MF->getFrameInfo()->setHasStackMap();
Andrew Trick74f4c742013-10-31 17:18:24 +00006986}
6987
6988/// \brief Lower llvm.experimental.patchpoint directly to its target opcode.
6989void SelectionDAGBuilder::visitPatchpoint(const CallInst &CI) {
Andrew Tricke8cba372013-12-13 18:37:10 +00006990 // void|i64 @llvm.experimental.patchpoint.void|i64(i64 <id>,
Andrew Trick561f2212013-11-14 06:54:10 +00006991 // i32 <numBytes>,
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006992 // i8* <target>,
6993 // i32 <numArgs>,
6994 // [Args...],
6995 // [live variables...])
Andrew Trick74f4c742013-10-31 17:18:24 +00006996
Juergen Ributzka87ed9062013-11-09 01:51:33 +00006997 CallingConv::ID CC = CI.getCallingConv();
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006998 bool isAnyRegCC = CC == CallingConv::AnyReg;
6999 bool hasDef = !CI.getType()->isVoidTy();
Andrew Trick74f4c742013-10-31 17:18:24 +00007000 SDValue Callee = getValue(CI.getOperand(2)); // <target>
7001
7002 // Get the real number of arguments participating in the call <numArgs>
Andrew Tricka2428e02013-11-22 19:07:33 +00007003 SDValue NArgVal = getValue(CI.getArgOperand(PatchPointOpers::NArgPos));
7004 unsigned NumArgs = cast<ConstantSDNode>(NArgVal)->getZExtValue();
Andrew Trick74f4c742013-10-31 17:18:24 +00007005
7006 // Skip the four meta args: <id>, <numNopBytes>, <target>, <numArgs>
Andrew Tricka2428e02013-11-22 19:07:33 +00007007 // Intrinsics include all meta-operands up to but not including CC.
7008 unsigned NumMetaOpers = PatchPointOpers::CCPos;
7009 assert(CI.getNumArgOperands() >= NumMetaOpers + NumArgs &&
Andrew Trick74f4c742013-10-31 17:18:24 +00007010 "Not enough arguments provided to the patchpoint intrinsic");
7011
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00007012 // For AnyRegCC the arguments are lowered later on manually.
7013 unsigned NumCallArgs = isAnyRegCC ? 0 : NumArgs;
Andrew Trick74f4c742013-10-31 17:18:24 +00007014 std::pair<SDValue, SDValue> Result =
Andrew Tricka2428e02013-11-22 19:07:33 +00007015 LowerCallOperands(CI, NumMetaOpers, NumCallArgs, Callee, isAnyRegCC);
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00007016
Andrew Trick74f4c742013-10-31 17:18:24 +00007017 // Set the root to the target-lowered call chain.
7018 SDValue Chain = Result.second;
7019 DAG.setRoot(Chain);
7020
7021 SDNode *CallEnd = Chain.getNode();
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00007022 if (hasDef && (CallEnd->getOpcode() == ISD::CopyFromReg))
7023 CallEnd = CallEnd->getOperand(0).getNode();
7024
Andrew Trick74f4c742013-10-31 17:18:24 +00007025 /// Get a call instruction from the call sequence chain.
7026 /// Tail calls are not allowed.
7027 assert(CallEnd->getOpcode() == ISD::CALLSEQ_END &&
7028 "Expected a callseq node.");
7029 SDNode *Call = CallEnd->getOperand(0).getNode();
7030 bool hasGlue = Call->getGluedNode();
7031
7032 // Replace the target specific call node with the patchable intrinsic.
7033 SmallVector<SDValue, 8> Ops;
7034
Andrew Tricka2428e02013-11-22 19:07:33 +00007035 // Add the <id> and <numBytes> constants.
7036 SDValue IDVal = getValue(CI.getOperand(PatchPointOpers::IDPos));
7037 Ops.push_back(DAG.getTargetConstant(
Andrew Tricke8cba372013-12-13 18:37:10 +00007038 cast<ConstantSDNode>(IDVal)->getZExtValue(), MVT::i64));
Andrew Tricka2428e02013-11-22 19:07:33 +00007039 SDValue NBytesVal = getValue(CI.getOperand(PatchPointOpers::NBytesPos));
7040 Ops.push_back(DAG.getTargetConstant(
7041 cast<ConstantSDNode>(NBytesVal)->getZExtValue(), MVT::i32));
7042
Andrew Trick74f4c742013-10-31 17:18:24 +00007043 // Assume that the Callee is a constant address.
Andrew Tricka2428e02013-11-22 19:07:33 +00007044 // FIXME: handle function symbols in the future.
Andrew Trick74f4c742013-10-31 17:18:24 +00007045 Ops.push_back(
Juergen Ributzka87ed9062013-11-09 01:51:33 +00007046 DAG.getIntPtrConstant(cast<ConstantSDNode>(Callee)->getZExtValue(),
7047 /*isTarget=*/true));
Andrew Trick74f4c742013-10-31 17:18:24 +00007048
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00007049 // Adjust <numArgs> to account for any arguments that have been passed on the
7050 // stack instead.
Andrew Trick74f4c742013-10-31 17:18:24 +00007051 // Call Node: Chain, Target, {Args}, RegMask, [Glue]
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00007052 unsigned NumCallRegArgs = Call->getNumOperands() - (hasGlue ? 4 : 3);
7053 NumCallRegArgs = isAnyRegCC ? NumArgs : NumCallRegArgs;
7054 Ops.push_back(DAG.getTargetConstant(NumCallRegArgs, MVT::i32));
7055
7056 // Add the calling convention
Juergen Ributzka87ed9062013-11-09 01:51:33 +00007057 Ops.push_back(DAG.getTargetConstant((unsigned)CC, MVT::i32));
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00007058
7059 // Add the arguments we omitted previously. The register allocator should
7060 // place these in any free register.
7061 if (isAnyRegCC)
Andrew Tricka2428e02013-11-22 19:07:33 +00007062 for (unsigned i = NumMetaOpers, e = NumMetaOpers + NumArgs; i != e; ++i)
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00007063 Ops.push_back(getValue(CI.getArgOperand(i)));
Andrew Trick74f4c742013-10-31 17:18:24 +00007064
Andrew Tricka2428e02013-11-22 19:07:33 +00007065 // Push the arguments from the call instruction up to the register mask.
Andrew Trick74f4c742013-10-31 17:18:24 +00007066 SDNode::op_iterator e = hasGlue ? Call->op_end()-2 : Call->op_end()-1;
7067 for (SDNode::op_iterator i = Call->op_begin()+2; i != e; ++i)
7068 Ops.push_back(*i);
7069
7070 // Push live variables for the stack map.
Andrew Trick4a1abb72013-11-22 19:07:36 +00007071 addStackMapLiveVars(CI, NumMetaOpers + NumArgs, Ops, *this);
Andrew Trick74f4c742013-10-31 17:18:24 +00007072
7073 // Push the register mask info.
7074 if (hasGlue)
7075 Ops.push_back(*(Call->op_end()-2));
7076 else
7077 Ops.push_back(*(Call->op_end()-1));
7078
7079 // Push the chain (this is originally the first operand of the call, but
7080 // becomes now the last or second to last operand).
7081 Ops.push_back(*(Call->op_begin()));
7082
7083 // Push the glue flag (last operand).
7084 if (hasGlue)
7085 Ops.push_back(*(Call->op_end()-1));
7086
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00007087 SDVTList NodeTys;
7088 if (isAnyRegCC && hasDef) {
7089 // Create the return types based on the intrinsic definition
7090 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
7091 SmallVector<EVT, 3> ValueVTs;
7092 ComputeValueVTs(TLI, CI.getType(), ValueVTs);
7093 assert(ValueVTs.size() == 1 && "Expected only one return value type.");
Andrew Trick6664df12013-11-05 22:44:04 +00007094
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00007095 // There is always a chain and a glue type at the end
7096 ValueVTs.push_back(MVT::Other);
7097 ValueVTs.push_back(MVT::Glue);
Craig Topperabb4ac72014-04-16 06:10:51 +00007098 NodeTys = DAG.getVTList(ValueVTs);
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00007099 } else
7100 NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
7101
7102 // Replace the target specific call node with a PATCHPOINT node.
Andrew Trick6664df12013-11-05 22:44:04 +00007103 MachineSDNode *MN = DAG.getMachineNode(TargetOpcode::PATCHPOINT,
7104 getCurSDLoc(), NodeTys, Ops);
7105
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00007106 // Update the NodeMap.
7107 if (hasDef) {
7108 if (isAnyRegCC)
7109 setValue(&CI, SDValue(MN, 0));
7110 else
7111 setValue(&CI, Result.first);
7112 }
Andrew Trick6664df12013-11-05 22:44:04 +00007113
7114 // Fixup the consumers of the intrinsic. The chain and glue may be used in the
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00007115 // call sequence. Furthermore the location of the chain and glue can change
7116 // when the AnyReg calling convention is used and the intrinsic returns a
7117 // value.
7118 if (isAnyRegCC && hasDef) {
7119 SDValue From[] = {SDValue(Call, 0), SDValue(Call, 1)};
7120 SDValue To[] = {SDValue(MN, 1), SDValue(MN, 2)};
7121 DAG.ReplaceAllUsesOfValuesWith(From, To, 2);
7122 } else
7123 DAG.ReplaceAllUsesWith(Call, MN);
Andrew Trick6664df12013-11-05 22:44:04 +00007124 DAG.DeleteNode(Call);
Juergen Ributzkae8294752013-12-14 06:53:06 +00007125
7126 // Inform the Frame Information that we have a patchpoint in this function.
7127 FuncInfo.MF->getFrameInfo()->setHasPatchPoint();
Andrew Trick74f4c742013-10-31 17:18:24 +00007128}
7129
Tim Northoverd82ed2e2014-06-18 11:52:44 +00007130/// Returns an AttributeSet representing the attributes applied to the return
7131/// value of the given call.
7132static AttributeSet getReturnAttrs(TargetLowering::CallLoweringInfo &CLI) {
7133 SmallVector<Attribute::AttrKind, 2> Attrs;
7134 if (CLI.RetSExt)
7135 Attrs.push_back(Attribute::SExt);
7136 if (CLI.RetZExt)
7137 Attrs.push_back(Attribute::ZExt);
7138 if (CLI.IsInReg)
7139 Attrs.push_back(Attribute::InReg);
7140
7141 return AttributeSet::get(CLI.RetTy->getContext(), AttributeSet::ReturnIndex,
7142 Attrs);
7143}
7144
Dan Gohman575fad32008-09-03 16:12:24 +00007145/// TargetLowering::LowerCallTo - This is the default LowerCallTo
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007146/// implementation, which just calls LowerCall.
7147/// FIXME: When all targets are
7148/// migrated to using LowerCall, this hook should be integrated into SDISel.
Dan Gohman575fad32008-09-03 16:12:24 +00007149std::pair<SDValue, SDValue>
Justin Holewinskiaa583972012-05-25 16:35:28 +00007150TargetLowering::LowerCallTo(TargetLowering::CallLoweringInfo &CLI) const {
Stephen Lin699808c2013-04-30 22:49:28 +00007151 // Handle the incoming return values from the call.
7152 CLI.Ins.clear();
Tim Northoverd82ed2e2014-06-18 11:52:44 +00007153 Type *OrigRetTy = CLI.RetTy;
Stephen Lin699808c2013-04-30 22:49:28 +00007154 SmallVector<EVT, 4> RetTys;
Tim Northoverd82ed2e2014-06-18 11:52:44 +00007155 SmallVector<uint64_t, 4> Offsets;
7156 ComputeValueVTs(*this, CLI.RetTy, RetTys, &Offsets);
7157
7158 SmallVector<ISD::OutputArg, 4> Outs;
7159 GetReturnInfo(CLI.RetTy, getReturnAttrs(CLI), Outs, *this);
7160
7161 bool CanLowerReturn =
7162 this->CanLowerReturn(CLI.CallConv, CLI.DAG.getMachineFunction(),
7163 CLI.IsVarArg, Outs, CLI.RetTy->getContext());
7164
7165 SDValue DemoteStackSlot;
7166 int DemoteStackIdx = -100;
7167 if (!CanLowerReturn) {
7168 // FIXME: equivalent assert?
7169 // assert(!CS.hasInAllocaArgument() &&
7170 // "sret demotion is incompatible with inalloca");
7171 uint64_t TySize = getDataLayout()->getTypeAllocSize(CLI.RetTy);
7172 unsigned Align = getDataLayout()->getPrefTypeAlignment(CLI.RetTy);
7173 MachineFunction &MF = CLI.DAG.getMachineFunction();
7174 DemoteStackIdx = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
7175 Type *StackSlotPtrType = PointerType::getUnqual(CLI.RetTy);
7176
7177 DemoteStackSlot = CLI.DAG.getFrameIndex(DemoteStackIdx, getPointerTy());
7178 ArgListEntry Entry;
7179 Entry.Node = DemoteStackSlot;
7180 Entry.Ty = StackSlotPtrType;
7181 Entry.isSExt = false;
7182 Entry.isZExt = false;
7183 Entry.isInReg = false;
7184 Entry.isSRet = true;
7185 Entry.isNest = false;
7186 Entry.isByVal = false;
7187 Entry.isReturned = false;
7188 Entry.Alignment = Align;
7189 CLI.getArgs().insert(CLI.getArgs().begin(), Entry);
7190 CLI.RetTy = Type::getVoidTy(CLI.RetTy->getContext());
7191 } else {
7192 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
7193 EVT VT = RetTys[I];
7194 MVT RegisterVT = getRegisterType(CLI.RetTy->getContext(), VT);
7195 unsigned NumRegs = getNumRegisters(CLI.RetTy->getContext(), VT);
7196 for (unsigned i = 0; i != NumRegs; ++i) {
7197 ISD::InputArg MyFlags;
7198 MyFlags.VT = RegisterVT;
7199 MyFlags.ArgVT = VT;
7200 MyFlags.Used = CLI.IsReturnValueUsed;
7201 if (CLI.RetSExt)
7202 MyFlags.Flags.setSExt();
7203 if (CLI.RetZExt)
7204 MyFlags.Flags.setZExt();
7205 if (CLI.IsInReg)
7206 MyFlags.Flags.setInReg();
7207 CLI.Ins.push_back(MyFlags);
7208 }
Stephen Lin699808c2013-04-30 22:49:28 +00007209 }
7210 }
7211
Dan Gohman575fad32008-09-03 16:12:24 +00007212 // Handle all of the outgoing arguments.
Justin Holewinskiaa583972012-05-25 16:35:28 +00007213 CLI.Outs.clear();
7214 CLI.OutVals.clear();
Saleem Abdulrasool9f664c12014-05-17 21:50:01 +00007215 ArgListTy &Args = CLI.getArgs();
Dan Gohman575fad32008-09-03 16:12:24 +00007216 for (unsigned i = 0, e = Args.size(); i != e; ++i) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00007217 SmallVector<EVT, 4> ValueVTs;
Dan Gohman575fad32008-09-03 16:12:24 +00007218 ComputeValueVTs(*this, Args[i].Ty, ValueVTs);
Oliver Stannardc24f2172014-05-09 14:01:47 +00007219 Type *FinalType = Args[i].Ty;
7220 if (Args[i].isByVal)
7221 FinalType = cast<PointerType>(Args[i].Ty)->getElementType();
7222 bool NeedsRegBlock = functionArgumentNeedsConsecutiveRegisters(
7223 FinalType, CLI.CallConv, CLI.IsVarArg);
7224 for (unsigned Value = 0, NumValues = ValueVTs.size(); Value != NumValues;
7225 ++Value) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00007226 EVT VT = ValueVTs[Value];
Justin Holewinskiaa583972012-05-25 16:35:28 +00007227 Type *ArgTy = VT.getTypeForEVT(CLI.RetTy->getContext());
Chris Lattner160e8ab2008-10-18 18:49:30 +00007228 SDValue Op = SDValue(Args[i].Node.getNode(),
7229 Args[i].Node.getResNo() + Value);
Dan Gohman575fad32008-09-03 16:12:24 +00007230 ISD::ArgFlagsTy Flags;
Matt Arsenault443252c2014-04-21 18:39:13 +00007231 unsigned OriginalAlignment = getDataLayout()->getABITypeAlignment(ArgTy);
Dan Gohman575fad32008-09-03 16:12:24 +00007232
7233 if (Args[i].isZExt)
7234 Flags.setZExt();
7235 if (Args[i].isSExt)
7236 Flags.setSExt();
7237 if (Args[i].isInReg)
7238 Flags.setInReg();
7239 if (Args[i].isSRet)
7240 Flags.setSRet();
Reid Klecknerf5b76512014-01-31 23:50:57 +00007241 if (Args[i].isByVal)
Dan Gohman575fad32008-09-03 16:12:24 +00007242 Flags.setByVal();
Reid Klecknerf5b76512014-01-31 23:50:57 +00007243 if (Args[i].isInAlloca) {
7244 Flags.setInAlloca();
7245 // Set the byval flag for CCAssignFn callbacks that don't know about
7246 // inalloca. This way we can know how many bytes we should've allocated
7247 // and how many bytes a callee cleanup function will pop. If we port
7248 // inalloca to more targets, we'll have to add custom inalloca handling
7249 // in the various CC lowering callbacks.
7250 Flags.setByVal();
7251 }
7252 if (Args[i].isByVal || Args[i].isInAlloca) {
Chris Lattner229907c2011-07-18 04:54:35 +00007253 PointerType *Ty = cast<PointerType>(Args[i].Ty);
7254 Type *ElementTy = Ty->getElementType();
Micah Villmowcdfe20b2012-10-08 16:38:25 +00007255 Flags.setByValSize(getDataLayout()->getTypeAllocSize(ElementTy));
Dan Gohman575fad32008-09-03 16:12:24 +00007256 // For ByVal, alignment should come from FE. BE will guess if this
7257 // info is not there but there are cases it cannot get right.
Chris Lattner68254fc2011-05-22 23:23:02 +00007258 unsigned FrameAlign;
Dan Gohman575fad32008-09-03 16:12:24 +00007259 if (Args[i].Alignment)
7260 FrameAlign = Args[i].Alignment;
Chris Lattner68254fc2011-05-22 23:23:02 +00007261 else
7262 FrameAlign = getByValTypeAlignment(ElementTy);
Dan Gohman575fad32008-09-03 16:12:24 +00007263 Flags.setByValAlign(FrameAlign);
Dan Gohman575fad32008-09-03 16:12:24 +00007264 }
7265 if (Args[i].isNest)
7266 Flags.setNest();
Oliver Stannard51b1d462014-08-21 12:50:31 +00007267 if (NeedsRegBlock) {
Oliver Stannardc24f2172014-05-09 14:01:47 +00007268 Flags.setInConsecutiveRegs();
Oliver Stannard51b1d462014-08-21 12:50:31 +00007269 if (Value == NumValues - 1)
7270 Flags.setInConsecutiveRegsLast();
7271 }
Dan Gohman575fad32008-09-03 16:12:24 +00007272 Flags.setOrigAlign(OriginalAlignment);
7273
Patrik Hagglundbad545c2012-12-19 11:48:16 +00007274 MVT PartVT = getRegisterType(CLI.RetTy->getContext(), VT);
Justin Holewinskiaa583972012-05-25 16:35:28 +00007275 unsigned NumParts = getNumRegisters(CLI.RetTy->getContext(), VT);
Dan Gohman575fad32008-09-03 16:12:24 +00007276 SmallVector<SDValue, 4> Parts(NumParts);
7277 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
7278
7279 if (Args[i].isSExt)
7280 ExtendKind = ISD::SIGN_EXTEND;
7281 else if (Args[i].isZExt)
7282 ExtendKind = ISD::ZERO_EXTEND;
7283
Stephen Lin699808c2013-04-30 22:49:28 +00007284 // Conservatively only handle 'returned' on non-vectors for now
7285 if (Args[i].isReturned && !Op.getValueType().isVector()) {
7286 assert(CLI.RetTy == Args[i].Ty && RetTys.size() == NumValues &&
7287 "unexpected use of 'returned'");
7288 // Before passing 'returned' to the target lowering code, ensure that
7289 // either the register MVT and the actual EVT are the same size or that
7290 // the return value and argument are extended in the same way; in these
7291 // cases it's safe to pass the argument register value unchanged as the
7292 // return register value (although it's at the target's option whether
7293 // to do so)
7294 // TODO: allow code generation to take advantage of partially preserved
7295 // registers rather than clobbering the entire register when the
7296 // parameter extension method is not compatible with the return
7297 // extension method
7298 if ((NumParts * PartVT.getSizeInBits() == VT.getSizeInBits()) ||
7299 (ExtendKind != ISD::ANY_EXTEND &&
7300 CLI.RetSExt == Args[i].isSExt && CLI.RetZExt == Args[i].isZExt))
7301 Flags.setReturned();
7302 }
7303
Craig Topperc0196b12014-04-14 00:51:57 +00007304 getCopyToParts(CLI.DAG, CLI.DL, Op, &Parts[0], NumParts, PartVT,
7305 CLI.CS ? CLI.CS->getInstruction() : nullptr, ExtendKind);
Dan Gohman575fad32008-09-03 16:12:24 +00007306
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007307 for (unsigned j = 0; j != NumParts; ++j) {
Dan Gohman575fad32008-09-03 16:12:24 +00007308 // if it isn't first piece, alignment must be 1
Tom Stellard8d7d4de2013-10-23 00:44:24 +00007309 ISD::OutputArg MyFlags(Flags, Parts[j].getValueType(), VT,
Manman Ren3d5af272012-11-01 23:49:58 +00007310 i < CLI.NumFixedArgs,
7311 i, j*Parts[j].getValueType().getStoreSize());
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007312 if (NumParts > 1 && j == 0)
7313 MyFlags.Flags.setSplit();
7314 else if (j != 0)
7315 MyFlags.Flags.setOrigAlign(1);
Dan Gohman575fad32008-09-03 16:12:24 +00007316
Justin Holewinskiaa583972012-05-25 16:35:28 +00007317 CLI.Outs.push_back(MyFlags);
7318 CLI.OutVals.push_back(Parts[j]);
Dan Gohman575fad32008-09-03 16:12:24 +00007319 }
7320 }
7321 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00007322
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007323 SmallVector<SDValue, 4> InVals;
Justin Holewinskiaa583972012-05-25 16:35:28 +00007324 CLI.Chain = LowerCall(CLI, InVals);
Dan Gohman695d8112009-08-06 15:37:27 +00007325
7326 // Verify that the target's LowerCall behaved as expected.
Justin Holewinskiaa583972012-05-25 16:35:28 +00007327 assert(CLI.Chain.getNode() && CLI.Chain.getValueType() == MVT::Other &&
Dan Gohman695d8112009-08-06 15:37:27 +00007328 "LowerCall didn't return a valid chain!");
Justin Holewinskiaa583972012-05-25 16:35:28 +00007329 assert((!CLI.IsTailCall || InVals.empty()) &&
Dan Gohman695d8112009-08-06 15:37:27 +00007330 "LowerCall emitted a return value for a tail call!");
Justin Holewinskiaa583972012-05-25 16:35:28 +00007331 assert((CLI.IsTailCall || InVals.size() == CLI.Ins.size()) &&
Dan Gohman695d8112009-08-06 15:37:27 +00007332 "LowerCall didn't emit the correct number of values!");
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007333
7334 // For a tail call, the return value is merely live-out and there aren't
7335 // any nodes in the DAG representing it. Return a special value to
7336 // indicate that a tail call has been emitted and no more Instructions
7337 // should be processed in the current block.
Justin Holewinskiaa583972012-05-25 16:35:28 +00007338 if (CLI.IsTailCall) {
7339 CLI.DAG.setRoot(CLI.Chain);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007340 return std::make_pair(SDValue(), SDValue());
7341 }
7342
Justin Holewinskiaa583972012-05-25 16:35:28 +00007343 DEBUG(for (unsigned i = 0, e = CLI.Ins.size(); i != e; ++i) {
Evan Cheng180704d2010-03-11 19:38:18 +00007344 assert(InVals[i].getNode() &&
7345 "LowerCall emitted a null value!");
Justin Holewinskiaa583972012-05-25 16:35:28 +00007346 assert(EVT(CLI.Ins[i].VT) == InVals[i].getValueType() &&
Evan Cheng180704d2010-03-11 19:38:18 +00007347 "LowerCall emitted a value with the wrong type!");
7348 });
7349
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007350 SmallVector<SDValue, 4> ReturnValues;
Tim Northoverd82ed2e2014-06-18 11:52:44 +00007351 if (!CanLowerReturn) {
7352 // The instruction result is the result of loading from the
7353 // hidden sret parameter.
7354 SmallVector<EVT, 1> PVTs;
7355 Type *PtrRetTy = PointerType::getUnqual(OrigRetTy);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007356
Tim Northoverd82ed2e2014-06-18 11:52:44 +00007357 ComputeValueVTs(*this, PtrRetTy, PVTs);
7358 assert(PVTs.size() == 1 && "Pointers should fit in one register");
7359 EVT PtrVT = PVTs[0];
7360
7361 unsigned NumValues = RetTys.size();
7362 ReturnValues.resize(NumValues);
7363 SmallVector<SDValue, 4> Chains(NumValues);
7364
7365 for (unsigned i = 0; i < NumValues; ++i) {
7366 SDValue Add = CLI.DAG.getNode(ISD::ADD, CLI.DL, PtrVT, DemoteStackSlot,
7367 CLI.DAG.getConstant(Offsets[i], PtrVT));
7368 SDValue L = CLI.DAG.getLoad(
7369 RetTys[i], CLI.DL, CLI.Chain, Add,
7370 MachinePointerInfo::getFixedStack(DemoteStackIdx, Offsets[i]), false,
7371 false, false, 1);
7372 ReturnValues[i] = L;
7373 Chains[i] = L.getValue(1);
7374 }
7375
7376 CLI.Chain = CLI.DAG.getNode(ISD::TokenFactor, CLI.DL, MVT::Other, Chains);
7377 } else {
7378 // Collect the legal value parts into potentially illegal values
7379 // that correspond to the original function's return values.
7380 ISD::NodeType AssertOp = ISD::DELETED_NODE;
7381 if (CLI.RetSExt)
7382 AssertOp = ISD::AssertSext;
7383 else if (CLI.RetZExt)
7384 AssertOp = ISD::AssertZext;
7385 unsigned CurReg = 0;
7386 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
7387 EVT VT = RetTys[I];
7388 MVT RegisterVT = getRegisterType(CLI.RetTy->getContext(), VT);
7389 unsigned NumRegs = getNumRegisters(CLI.RetTy->getContext(), VT);
7390
7391 ReturnValues.push_back(getCopyFromParts(CLI.DAG, CLI.DL, &InVals[CurReg],
7392 NumRegs, RegisterVT, VT, nullptr,
7393 AssertOp));
7394 CurReg += NumRegs;
7395 }
7396
7397 // For a function returning void, there is no return value. We can't create
7398 // such a node, so we just return a null return value in that case. In
7399 // that case, nothing will actually look at the value.
7400 if (ReturnValues.empty())
7401 return std::make_pair(SDValue(), CLI.Chain);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007402 }
7403
Justin Holewinskiaa583972012-05-25 16:35:28 +00007404 SDValue Res = CLI.DAG.getNode(ISD::MERGE_VALUES, CLI.DL,
Craig Topper48d114b2014-04-26 18:35:24 +00007405 CLI.DAG.getVTList(RetTys), ReturnValues);
Justin Holewinskiaa583972012-05-25 16:35:28 +00007406 return std::make_pair(Res, CLI.Chain);
Dan Gohman575fad32008-09-03 16:12:24 +00007407}
7408
Duncan Sandsbe7e4142009-01-21 09:00:29 +00007409void TargetLowering::LowerOperationWrapper(SDNode *N,
7410 SmallVectorImpl<SDValue> &Results,
Dan Gohman21cea8a2010-04-17 15:26:15 +00007411 SelectionDAG &DAG) const {
Duncan Sandsbe7e4142009-01-21 09:00:29 +00007412 SDValue Res = LowerOperation(SDValue(N, 0), DAG);
Sanjiv Guptaa70798c2009-01-21 04:48:39 +00007413 if (Res.getNode())
7414 Results.push_back(Res);
7415}
7416
Dan Gohman21cea8a2010-04-17 15:26:15 +00007417SDValue TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Torok Edwinfbcc6632009-07-14 16:55:14 +00007418 llvm_unreachable("LowerOperation not implemented for this target!");
Dan Gohman575fad32008-09-03 16:12:24 +00007419}
7420
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007421void
7422SelectionDAGBuilder::CopyValueToVirtualRegister(const Value *V, unsigned Reg) {
Dan Gohmand4322232010-07-01 01:59:43 +00007423 SDValue Op = getNonRegisterValue(V);
Dan Gohman575fad32008-09-03 16:12:24 +00007424 assert((Op.getOpcode() != ISD::CopyFromReg ||
7425 cast<RegisterSDNode>(Op.getOperand(1))->getReg() != Reg) &&
7426 "Copy from a reg to the same reg!");
7427 assert(!TargetRegisterInfo::isPhysicalRegister(Reg) && "Is a physreg");
7428
Eric Christopherd9134482014-08-04 21:25:23 +00007429 const TargetLowering *TLI = TM.getSubtargetImpl()->getTargetLowering();
Bill Wendlinga3cd3502013-06-19 21:36:55 +00007430 RegsForValue RFV(V->getContext(), *TLI, Reg, V->getType());
Dan Gohman575fad32008-09-03 16:12:24 +00007431 SDValue Chain = DAG.getEntryNode();
Craig Topperc0196b12014-04-14 00:51:57 +00007432 RFV.getCopyToRegs(Op, DAG, getCurSDLoc(), Chain, nullptr, V);
Dan Gohman575fad32008-09-03 16:12:24 +00007433 PendingExports.push_back(Chain);
7434}
7435
7436#include "llvm/CodeGen/SelectionDAGISel.h"
7437
Eli Friedman441a01a2011-05-05 16:53:34 +00007438/// isOnlyUsedInEntryBlock - If the specified argument is only used in the
7439/// entry block, return true. This includes arguments used by switches, since
7440/// the switch may expand into multiple basic blocks.
Nick Lewycky50f02cb2011-12-02 22:16:29 +00007441static bool isOnlyUsedInEntryBlock(const Argument *A, bool FastISel) {
Eli Friedman441a01a2011-05-05 16:53:34 +00007442 // With FastISel active, we may be splitting blocks, so force creation
7443 // of virtual registers for all non-dead arguments.
Nick Lewycky50f02cb2011-12-02 22:16:29 +00007444 if (FastISel)
Eli Friedman441a01a2011-05-05 16:53:34 +00007445 return A->use_empty();
7446
7447 const BasicBlock *Entry = A->getParent()->begin();
Chandler Carruthcdf47882014-03-09 03:16:01 +00007448 for (const User *U : A->users())
Eli Friedman441a01a2011-05-05 16:53:34 +00007449 if (cast<Instruction>(U)->getParent() != Entry || isa<SwitchInst>(U))
7450 return false; // Use not in entry block.
Chandler Carruthcdf47882014-03-09 03:16:01 +00007451
Eli Friedman441a01a2011-05-05 16:53:34 +00007452 return true;
7453}
7454
Eli Bendersky33ebf832013-02-28 23:09:18 +00007455void SelectionDAGISel::LowerArguments(const Function &F) {
Dan Gohman1a6c47f2009-11-23 18:04:58 +00007456 SelectionDAG &DAG = SDB->DAG;
Andrew Trickef9de2a2013-05-25 02:42:55 +00007457 SDLoc dl = SDB->getCurSDLoc();
Bill Wendlinga3cd3502013-06-19 21:36:55 +00007458 const TargetLowering *TLI = getTargetLowering();
Rafael Espindola5f57f462014-02-21 18:34:28 +00007459 const DataLayout *DL = TLI->getDataLayout();
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007460 SmallVector<ISD::InputArg, 16> Ins;
Dan Gohman575fad32008-09-03 16:12:24 +00007461
Dan Gohmand16aa542010-05-29 17:03:36 +00007462 if (!FuncInfo->CanLowerReturn) {
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007463 // Put in an sret pointer parameter before all the other parameters.
7464 SmallVector<EVT, 1> ValueVTs;
Bill Wendlinga3cd3502013-06-19 21:36:55 +00007465 ComputeValueVTs(*getTargetLowering(),
7466 PointerType::getUnqual(F.getReturnType()), ValueVTs);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007467
7468 // NOTE: Assuming that a pointer will never break down to more than one VT
7469 // or one register.
7470 ISD::ArgFlagsTy Flags;
7471 Flags.setSRet();
Bill Wendlingf7719082013-06-06 00:43:09 +00007472 MVT RegisterVT = TLI->getRegisterType(*DAG.getContext(), ValueVTs[0]);
Tom Stellard8d7d4de2013-10-23 00:44:24 +00007473 ISD::InputArg RetArg(Flags, RegisterVT, ValueVTs[0], true, 0, 0);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007474 Ins.push_back(RetArg);
7475 }
Kenneth Uildriks07119732009-11-07 02:11:54 +00007476
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007477 // Set up the incoming argument description vector.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007478 unsigned Idx = 1;
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007479 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end();
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007480 I != E; ++I, ++Idx) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00007481 SmallVector<EVT, 4> ValueVTs;
Bill Wendlingf7719082013-06-06 00:43:09 +00007482 ComputeValueVTs(*TLI, I->getType(), ValueVTs);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007483 bool isArgValueUsed = !I->use_empty();
Tom Stellard8d7d4de2013-10-23 00:44:24 +00007484 unsigned PartBase = 0;
Oliver Stannardc24f2172014-05-09 14:01:47 +00007485 Type *FinalType = I->getType();
7486 if (F.getAttributes().hasAttribute(Idx, Attribute::ByVal))
7487 FinalType = cast<PointerType>(FinalType)->getElementType();
7488 bool NeedsRegBlock = TLI->functionArgumentNeedsConsecutiveRegisters(
7489 FinalType, F.getCallingConv(), F.isVarArg());
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007490 for (unsigned Value = 0, NumValues = ValueVTs.size();
7491 Value != NumValues; ++Value) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00007492 EVT VT = ValueVTs[Value];
Chris Lattner229907c2011-07-18 04:54:35 +00007493 Type *ArgTy = VT.getTypeForEVT(*DAG.getContext());
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007494 ISD::ArgFlagsTy Flags;
Matt Arsenault443252c2014-04-21 18:39:13 +00007495 unsigned OriginalAlignment = DL->getABITypeAlignment(ArgTy);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007496
Bill Wendling94dcaf82012-12-30 12:45:13 +00007497 if (F.getAttributes().hasAttribute(Idx, Attribute::ZExt))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007498 Flags.setZExt();
Bill Wendling94dcaf82012-12-30 12:45:13 +00007499 if (F.getAttributes().hasAttribute(Idx, Attribute::SExt))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007500 Flags.setSExt();
Bill Wendling94dcaf82012-12-30 12:45:13 +00007501 if (F.getAttributes().hasAttribute(Idx, Attribute::InReg))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007502 Flags.setInReg();
Bill Wendling94dcaf82012-12-30 12:45:13 +00007503 if (F.getAttributes().hasAttribute(Idx, Attribute::StructRet))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007504 Flags.setSRet();
Reid Klecknerf5b76512014-01-31 23:50:57 +00007505 if (F.getAttributes().hasAttribute(Idx, Attribute::ByVal))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007506 Flags.setByVal();
Reid Klecknerf5b76512014-01-31 23:50:57 +00007507 if (F.getAttributes().hasAttribute(Idx, Attribute::InAlloca)) {
7508 Flags.setInAlloca();
7509 // Set the byval flag for CCAssignFn callbacks that don't know about
7510 // inalloca. This way we can know how many bytes we should've allocated
7511 // and how many bytes a callee cleanup function will pop. If we port
7512 // inalloca to more targets, we'll have to add custom inalloca handling
7513 // in the various CC lowering callbacks.
7514 Flags.setByVal();
7515 }
7516 if (Flags.isByVal() || Flags.isInAlloca()) {
Chris Lattner229907c2011-07-18 04:54:35 +00007517 PointerType *Ty = cast<PointerType>(I->getType());
7518 Type *ElementTy = Ty->getElementType();
Rafael Espindola5f57f462014-02-21 18:34:28 +00007519 Flags.setByValSize(DL->getTypeAllocSize(ElementTy));
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007520 // For ByVal, alignment should be passed from FE. BE will guess if
7521 // this info is not there but there are cases it cannot get right.
Chris Lattner68254fc2011-05-22 23:23:02 +00007522 unsigned FrameAlign;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007523 if (F.getParamAlignment(Idx))
7524 FrameAlign = F.getParamAlignment(Idx);
Chris Lattner68254fc2011-05-22 23:23:02 +00007525 else
Bill Wendlingf7719082013-06-06 00:43:09 +00007526 FrameAlign = TLI->getByValTypeAlignment(ElementTy);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007527 Flags.setByValAlign(FrameAlign);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007528 }
Bill Wendling94dcaf82012-12-30 12:45:13 +00007529 if (F.getAttributes().hasAttribute(Idx, Attribute::Nest))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007530 Flags.setNest();
Oliver Stannard51b1d462014-08-21 12:50:31 +00007531 if (NeedsRegBlock) {
Oliver Stannardc24f2172014-05-09 14:01:47 +00007532 Flags.setInConsecutiveRegs();
Oliver Stannard51b1d462014-08-21 12:50:31 +00007533 if (Value == NumValues - 1)
7534 Flags.setInConsecutiveRegsLast();
7535 }
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007536 Flags.setOrigAlign(OriginalAlignment);
7537
Bill Wendlingf7719082013-06-06 00:43:09 +00007538 MVT RegisterVT = TLI->getRegisterType(*CurDAG->getContext(), VT);
7539 unsigned NumRegs = TLI->getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007540 for (unsigned i = 0; i != NumRegs; ++i) {
Tom Stellard8d7d4de2013-10-23 00:44:24 +00007541 ISD::InputArg MyFlags(Flags, RegisterVT, VT, isArgValueUsed,
7542 Idx-1, PartBase+i*RegisterVT.getStoreSize());
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007543 if (NumRegs > 1 && i == 0)
7544 MyFlags.Flags.setSplit();
7545 // if it isn't first piece, alignment must be 1
7546 else if (i > 0)
7547 MyFlags.Flags.setOrigAlign(1);
7548 Ins.push_back(MyFlags);
7549 }
Tom Stellard8d7d4de2013-10-23 00:44:24 +00007550 PartBase += VT.getStoreSize();
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007551 }
7552 }
7553
7554 // Call the target to set up the argument values.
7555 SmallVector<SDValue, 8> InVals;
Bill Wendlingf7719082013-06-06 00:43:09 +00007556 SDValue NewRoot = TLI->LowerFormalArguments(DAG.getRoot(), F.getCallingConv(),
7557 F.isVarArg(), Ins,
7558 dl, DAG, InVals);
Dan Gohman695d8112009-08-06 15:37:27 +00007559
7560 // Verify that the target's LowerFormalArguments behaved as expected.
Owen Anderson9f944592009-08-11 20:47:22 +00007561 assert(NewRoot.getNode() && NewRoot.getValueType() == MVT::Other &&
Dan Gohman695d8112009-08-06 15:37:27 +00007562 "LowerFormalArguments didn't return a valid chain!");
7563 assert(InVals.size() == Ins.size() &&
7564 "LowerFormalArguments didn't emit the correct number of values!");
Bill Wendlingd8549812009-12-22 21:35:02 +00007565 DEBUG({
7566 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
7567 assert(InVals[i].getNode() &&
7568 "LowerFormalArguments emitted a null value!");
Duncan Sandsf5dda012010-11-03 11:35:31 +00007569 assert(EVT(Ins[i].VT) == InVals[i].getValueType() &&
Bill Wendlingd8549812009-12-22 21:35:02 +00007570 "LowerFormalArguments emitted a value with the wrong type!");
7571 }
7572 });
Bill Wendling919b7aa2009-12-22 02:10:19 +00007573
Dan Gohman695d8112009-08-06 15:37:27 +00007574 // Update the DAG with the new chain value resulting from argument lowering.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007575 DAG.setRoot(NewRoot);
7576
7577 // Set up the argument values.
7578 unsigned i = 0;
7579 Idx = 1;
Dan Gohmand16aa542010-05-29 17:03:36 +00007580 if (!FuncInfo->CanLowerReturn) {
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007581 // Create a virtual register for the sret pointer, and put in a copy
7582 // from the sret argument into it.
7583 SmallVector<EVT, 1> ValueVTs;
Bill Wendlingf7719082013-06-06 00:43:09 +00007584 ComputeValueVTs(*TLI, PointerType::getUnqual(F.getReturnType()), ValueVTs);
Patrik Hagglund5e6c3612012-12-13 06:34:11 +00007585 MVT VT = ValueVTs[0].getSimpleVT();
Bill Wendlingf7719082013-06-06 00:43:09 +00007586 MVT RegVT = TLI->getRegisterType(*CurDAG->getContext(), VT);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007587 ISD::NodeType AssertOp = ISD::DELETED_NODE;
Bill Wendling78c5b7a2010-03-02 01:55:18 +00007588 SDValue ArgValue = getCopyFromParts(DAG, dl, &InVals[0], 1,
Craig Topperc0196b12014-04-14 00:51:57 +00007589 RegVT, VT, nullptr, AssertOp);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007590
Dan Gohman1a6c47f2009-11-23 18:04:58 +00007591 MachineFunction& MF = SDB->DAG.getMachineFunction();
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007592 MachineRegisterInfo& RegInfo = MF.getRegInfo();
Bill Wendlingf7719082013-06-06 00:43:09 +00007593 unsigned SRetReg = RegInfo.createVirtualRegister(TLI->getRegClassFor(RegVT));
Dan Gohmand16aa542010-05-29 17:03:36 +00007594 FuncInfo->DemoteRegister = SRetReg;
Andrew Trickef9de2a2013-05-25 02:42:55 +00007595 NewRoot = SDB->DAG.getCopyToReg(NewRoot, SDB->getCurSDLoc(),
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00007596 SRetReg, ArgValue);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007597 DAG.setRoot(NewRoot);
Bill Wendling919b7aa2009-12-22 02:10:19 +00007598
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007599 // i indexes lowered arguments. Bump it past the hidden sret argument.
7600 // Idx indexes LLVM arguments. Don't touch it.
7601 ++i;
7602 }
Bill Wendling919b7aa2009-12-22 02:10:19 +00007603
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007604 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end(); I != E;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007605 ++I, ++Idx) {
7606 SmallVector<SDValue, 4> ArgValues;
Owen Anderson53aa7a92009-08-10 22:56:29 +00007607 SmallVector<EVT, 4> ValueVTs;
Bill Wendlingf7719082013-06-06 00:43:09 +00007608 ComputeValueVTs(*TLI, I->getType(), ValueVTs);
Dan Gohman575fad32008-09-03 16:12:24 +00007609 unsigned NumValues = ValueVTs.size();
Devang Patelb0c76392010-06-01 19:59:01 +00007610
7611 // If this argument is unused then remember its value. It is used to generate
7612 // debugging information.
Adrian Prantl9c930592013-05-16 23:44:12 +00007613 if (I->use_empty() && NumValues) {
Devang Patelb0c76392010-06-01 19:59:01 +00007614 SDB->setUnusedArgValue(I, InVals[i]);
7615
Adrian Prantl9c930592013-05-16 23:44:12 +00007616 // Also remember any frame index for use in FastISel.
7617 if (FrameIndexSDNode *FI =
7618 dyn_cast<FrameIndexSDNode>(InVals[i].getNode()))
7619 FuncInfo->setArgumentFrameIndex(I, FI->getIndex());
7620 }
7621
Eli Friedman441a01a2011-05-05 16:53:34 +00007622 for (unsigned Val = 0; Val != NumValues; ++Val) {
7623 EVT VT = ValueVTs[Val];
Bill Wendlingf7719082013-06-06 00:43:09 +00007624 MVT PartVT = TLI->getRegisterType(*CurDAG->getContext(), VT);
7625 unsigned NumParts = TLI->getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007626
7627 if (!I->use_empty()) {
7628 ISD::NodeType AssertOp = ISD::DELETED_NODE;
Bill Wendling94dcaf82012-12-30 12:45:13 +00007629 if (F.getAttributes().hasAttribute(Idx, Attribute::SExt))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007630 AssertOp = ISD::AssertSext;
Bill Wendling94dcaf82012-12-30 12:45:13 +00007631 else if (F.getAttributes().hasAttribute(Idx, Attribute::ZExt))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007632 AssertOp = ISD::AssertZext;
7633
Bill Wendling78c5b7a2010-03-02 01:55:18 +00007634 ArgValues.push_back(getCopyFromParts(DAG, dl, &InVals[i],
Bill Wendling919b7aa2009-12-22 02:10:19 +00007635 NumParts, PartVT, VT,
Craig Topperc0196b12014-04-14 00:51:57 +00007636 nullptr, AssertOp));
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007637 }
Bill Wendling919b7aa2009-12-22 02:10:19 +00007638
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007639 i += NumParts;
7640 }
Bill Wendling919b7aa2009-12-22 02:10:19 +00007641
Eli Friedman441a01a2011-05-05 16:53:34 +00007642 // We don't need to do anything else for unused arguments.
7643 if (ArgValues.empty())
7644 continue;
7645
Devang Patel9d904e12011-09-08 22:59:09 +00007646 // Note down frame index.
7647 if (FrameIndexSDNode *FI =
Bill Wendlingd1634052012-07-19 00:04:14 +00007648 dyn_cast<FrameIndexSDNode>(ArgValues[0].getNode()))
Devang Patel9d904e12011-09-08 22:59:09 +00007649 FuncInfo->setArgumentFrameIndex(I, FI->getIndex());
Devang Patel86ec8b32010-08-31 22:22:42 +00007650
Craig Topper2d2aa0c2014-04-30 07:17:30 +00007651 SDValue Res = DAG.getMergeValues(makeArrayRef(ArgValues.data(), NumValues),
Andrew Trickef9de2a2013-05-25 02:42:55 +00007652 SDB->getCurSDLoc());
Devang Patel9d904e12011-09-08 22:59:09 +00007653
Eli Friedman441a01a2011-05-05 16:53:34 +00007654 SDB->setValue(I, Res);
Nick Lewycky50f02cb2011-12-02 22:16:29 +00007655 if (!TM.Options.EnableFastISel && Res.getOpcode() == ISD::BUILD_PAIR) {
Stephen Lincfe7f352013-07-08 00:37:03 +00007656 if (LoadSDNode *LNode =
Devang Patel9d904e12011-09-08 22:59:09 +00007657 dyn_cast<LoadSDNode>(Res.getOperand(0).getNode()))
7658 if (FrameIndexSDNode *FI =
7659 dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode()))
7660 FuncInfo->setArgumentFrameIndex(I, FI->getIndex());
7661 }
Bill Wendling919b7aa2009-12-22 02:10:19 +00007662
Eli Friedman441a01a2011-05-05 16:53:34 +00007663 // If this argument is live outside of the entry block, insert a copy from
7664 // wherever we got it to the vreg that other BB's will reference it as.
Nick Lewycky50f02cb2011-12-02 22:16:29 +00007665 if (!TM.Options.EnableFastISel && Res.getOpcode() == ISD::CopyFromReg) {
Eli Friedman441a01a2011-05-05 16:53:34 +00007666 // If we can, though, try to skip creating an unnecessary vreg.
7667 // FIXME: This isn't very clean... it would be nice to make this more
Eli Friedman768de0a2011-05-10 21:50:58 +00007668 // general. It's also subtly incompatible with the hacks FastISel
7669 // uses with vregs.
Eli Friedman441a01a2011-05-05 16:53:34 +00007670 unsigned Reg = cast<RegisterSDNode>(Res.getOperand(1))->getReg();
7671 if (TargetRegisterInfo::isVirtualRegister(Reg)) {
7672 FuncInfo->ValueMap[I] = Reg;
7673 continue;
7674 }
7675 }
Nick Lewycky50f02cb2011-12-02 22:16:29 +00007676 if (!isOnlyUsedInEntryBlock(I, TM.Options.EnableFastISel)) {
Eli Friedman441a01a2011-05-05 16:53:34 +00007677 FuncInfo->InitializeRegForValue(I);
Dan Gohman1a6c47f2009-11-23 18:04:58 +00007678 SDB->CopyToExportRegsIfNeeded(I);
Dan Gohman575fad32008-09-03 16:12:24 +00007679 }
Dan Gohman575fad32008-09-03 16:12:24 +00007680 }
Bill Wendling919b7aa2009-12-22 02:10:19 +00007681
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007682 assert(i == InVals.size() && "Argument register count mismatch!");
Dan Gohman575fad32008-09-03 16:12:24 +00007683
7684 // Finally, if the target has anything special to do, allow it to do so.
7685 // FIXME: this should insert code into the DAG!
Dan Gohmanc87b74d2010-04-14 20:17:22 +00007686 EmitFunctionEntryCode();
Dan Gohman575fad32008-09-03 16:12:24 +00007687}
7688
7689/// Handle PHI nodes in successor blocks. Emit code into the SelectionDAG to
7690/// ensure constants are generated when needed. Remember the virtual registers
7691/// that need to be added to the Machine PHI nodes as input. We cannot just
7692/// directly add them, because expansion might result in multiple MBB's for one
7693/// BB. As such, the start of the BB might correspond to a different MBB than
7694/// the end.
7695///
7696void
Dan Gohmanc594eab2010-04-22 20:46:50 +00007697SelectionDAGBuilder::HandlePHINodesInSuccessorBlocks(const BasicBlock *LLVMBB) {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007698 const TerminatorInst *TI = LLVMBB->getTerminator();
Dan Gohman575fad32008-09-03 16:12:24 +00007699
7700 SmallPtrSet<MachineBasicBlock *, 4> SuccsHandled;
7701
7702 // Check successor nodes' PHI nodes that expect a constant to be available
7703 // from this block.
7704 for (unsigned succ = 0, e = TI->getNumSuccessors(); succ != e; ++succ) {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007705 const BasicBlock *SuccBB = TI->getSuccessor(succ);
Dan Gohman575fad32008-09-03 16:12:24 +00007706 if (!isa<PHINode>(SuccBB->begin())) continue;
Dan Gohmanc594eab2010-04-22 20:46:50 +00007707 MachineBasicBlock *SuccMBB = FuncInfo.MBBMap[SuccBB];
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00007708
Dan Gohman575fad32008-09-03 16:12:24 +00007709 // If this terminator has multiple identical successors (common for
7710 // switches), only handle each succ once.
7711 if (!SuccsHandled.insert(SuccMBB)) continue;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00007712
Dan Gohman575fad32008-09-03 16:12:24 +00007713 MachineBasicBlock::iterator MBBI = SuccMBB->begin();
Dan Gohman575fad32008-09-03 16:12:24 +00007714
7715 // At this point we know that there is a 1-1 correspondence between LLVM PHI
7716 // nodes and Machine PHI nodes, but the incoming operands have not been
7717 // emitted yet.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007718 for (BasicBlock::const_iterator I = SuccBB->begin();
7719 const PHINode *PN = dyn_cast<PHINode>(I); ++I) {
Dan Gohman575fad32008-09-03 16:12:24 +00007720 // Ignore dead phi's.
7721 if (PN->use_empty()) continue;
7722
Rafael Espindolae53b7d12011-05-13 15:18:06 +00007723 // Skip empty types
7724 if (PN->getType()->isEmptyTy())
7725 continue;
7726
Dan Gohman575fad32008-09-03 16:12:24 +00007727 unsigned Reg;
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007728 const Value *PHIOp = PN->getIncomingValueForBlock(LLVMBB);
Dan Gohman575fad32008-09-03 16:12:24 +00007729
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007730 if (const Constant *C = dyn_cast<Constant>(PHIOp)) {
Dan Gohmanc594eab2010-04-22 20:46:50 +00007731 unsigned &RegOut = ConstantsOut[C];
Dan Gohman575fad32008-09-03 16:12:24 +00007732 if (RegOut == 0) {
Dan Gohman93f59202010-07-02 00:10:16 +00007733 RegOut = FuncInfo.CreateRegs(C->getType());
Dan Gohmanc594eab2010-04-22 20:46:50 +00007734 CopyValueToVirtualRegister(C, RegOut);
Dan Gohman575fad32008-09-03 16:12:24 +00007735 }
7736 Reg = RegOut;
7737 } else {
Dan Gohman9576645a2010-07-01 01:33:21 +00007738 DenseMap<const Value *, unsigned>::iterator I =
7739 FuncInfo.ValueMap.find(PHIOp);
7740 if (I != FuncInfo.ValueMap.end())
7741 Reg = I->second;
7742 else {
Dan Gohman575fad32008-09-03 16:12:24 +00007743 assert(isa<AllocaInst>(PHIOp) &&
Dan Gohmanc594eab2010-04-22 20:46:50 +00007744 FuncInfo.StaticAllocaMap.count(cast<AllocaInst>(PHIOp)) &&
Dan Gohman575fad32008-09-03 16:12:24 +00007745 "Didn't codegen value into a register!??");
Dan Gohman93f59202010-07-02 00:10:16 +00007746 Reg = FuncInfo.CreateRegs(PHIOp->getType());
Dan Gohmanc594eab2010-04-22 20:46:50 +00007747 CopyValueToVirtualRegister(PHIOp, Reg);
Dan Gohman575fad32008-09-03 16:12:24 +00007748 }
7749 }
7750
7751 // Remember that this register needs to added to the machine PHI node as
7752 // the input for this MBB.
Owen Anderson53aa7a92009-08-10 22:56:29 +00007753 SmallVector<EVT, 4> ValueVTs;
Eric Christopherd9134482014-08-04 21:25:23 +00007754 const TargetLowering *TLI = TM.getSubtargetImpl()->getTargetLowering();
Bill Wendlinga3cd3502013-06-19 21:36:55 +00007755 ComputeValueVTs(*TLI, PN->getType(), ValueVTs);
Dan Gohman575fad32008-09-03 16:12:24 +00007756 for (unsigned vti = 0, vte = ValueVTs.size(); vti != vte; ++vti) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00007757 EVT VT = ValueVTs[vti];
Bill Wendlinga3cd3502013-06-19 21:36:55 +00007758 unsigned NumRegisters = TLI->getNumRegisters(*DAG.getContext(), VT);
Dan Gohman575fad32008-09-03 16:12:24 +00007759 for (unsigned i = 0, e = NumRegisters; i != e; ++i)
Dan Gohmanc594eab2010-04-22 20:46:50 +00007760 FuncInfo.PHINodesToUpdate.push_back(std::make_pair(MBBI++, Reg+i));
Dan Gohman575fad32008-09-03 16:12:24 +00007761 Reg += NumRegisters;
7762 }
7763 }
7764 }
Bill Wendlinga3cd3502013-06-19 21:36:55 +00007765
Dan Gohmanc594eab2010-04-22 20:46:50 +00007766 ConstantsOut.clear();
Dan Gohman7bda51f2008-09-03 23:12:08 +00007767}
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00007768
7769/// Add a successor MBB to ParentMBB< creating a new MachineBB for BB if SuccMBB
7770/// is 0.
7771MachineBasicBlock *
7772SelectionDAGBuilder::StackProtectorDescriptor::
7773AddSuccessorMBB(const BasicBlock *BB,
7774 MachineBasicBlock *ParentMBB,
7775 MachineBasicBlock *SuccMBB) {
7776 // If SuccBB has not been created yet, create it.
7777 if (!SuccMBB) {
7778 MachineFunction *MF = ParentMBB->getParent();
7779 MachineFunction::iterator BBI = ParentMBB;
7780 SuccMBB = MF->CreateMachineBasicBlock(BB);
7781 MF->insert(++BBI, SuccMBB);
7782 }
7783 // Add it as a successor of ParentMBB.
7784 ParentMBB->addSuccessor(SuccMBB);
7785 return SuccMBB;
7786}