blob: ded84fc28f10df5edf2a1f21fd4efdbb4f7d5d0a [file] [log] [blame]
Chris Lattner74f4ca72009-09-02 17:35:12 +00001//===-- X86MCInstLower.cpp - Convert X86 MachineInstr to an MCInst --------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains code to lower X86 MachineInstrs to their corresponding
11// MCInst records.
12//
13//===----------------------------------------------------------------------===//
14
Chris Lattner5159bbaf2009-09-20 07:41:30 +000015#include "X86AsmPrinter.h"
NAKAMURA Takumi1db59952014-06-25 12:41:52 +000016#include "X86RegisterInfo.h"
Craig Topperb25fda92012-03-17 18:46:09 +000017#include "InstPrinter/X86ATTInstPrinter.h"
Craig Topperc6d4efa2014-03-19 06:53:25 +000018#include "MCTargetDesc/X86BaseInfo.h"
Chandler Carruth185cc182014-07-25 23:47:11 +000019#include "Utils/X86ShuffleDecode.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000020#include "llvm/ADT/SmallString.h"
Craig Topperc6d4efa2014-03-19 06:53:25 +000021#include "llvm/CodeGen/MachineFunction.h"
Chandler Carruth185cc182014-07-25 23:47:11 +000022#include "llvm/CodeGen/MachineConstantPool.h"
23#include "llvm/CodeGen/MachineOperand.h"
Chris Lattner05f40392009-09-16 06:25:03 +000024#include "llvm/CodeGen/MachineModuleInfoImpls.h"
Andrew Trick153ebe62013-10-31 22:11:56 +000025#include "llvm/CodeGen/StackMaps.h"
Craig Topperc6d4efa2014-03-19 06:53:25 +000026#include "llvm/IR/DataLayout.h"
27#include "llvm/IR/GlobalValue.h"
Rafael Espindola894843c2014-01-07 21:19:40 +000028#include "llvm/IR/Mangler.h"
Evan Cheng1705ab02011-07-14 23:50:31 +000029#include "llvm/MC/MCAsmInfo.h"
Lang Hamesf49bc3f2014-07-24 20:40:55 +000030#include "llvm/MC/MCCodeEmitter.h"
Chris Lattner74f4ca72009-09-02 17:35:12 +000031#include "llvm/MC/MCContext.h"
32#include "llvm/MC/MCExpr.h"
33#include "llvm/MC/MCInst.h"
Benjamin Kramer4e629f72012-11-26 13:34:22 +000034#include "llvm/MC/MCInstBuilder.h"
Chris Lattner74f4ca72009-09-02 17:35:12 +000035#include "llvm/MC/MCStreamer.h"
Chris Lattnere397df72010-03-12 19:42:40 +000036#include "llvm/MC/MCSymbol.h"
Lang Hamesf49bc3f2014-07-24 20:40:55 +000037#include "llvm/Support/TargetRegistry.h"
Chris Lattner74f4ca72009-09-02 17:35:12 +000038using namespace llvm;
39
Craig Topper2a3f7752012-10-16 06:01:50 +000040namespace {
41
42/// X86MCInstLower - This class is used to lower an MachineInstr into an MCInst.
43class X86MCInstLower {
44 MCContext &Ctx;
Craig Topper2a3f7752012-10-16 06:01:50 +000045 const MachineFunction &MF;
46 const TargetMachine &TM;
47 const MCAsmInfo &MAI;
48 X86AsmPrinter &AsmPrinter;
49public:
Rafael Espindola38c2e652013-10-29 16:11:22 +000050 X86MCInstLower(const MachineFunction &MF, X86AsmPrinter &asmprinter);
Craig Topper2a3f7752012-10-16 06:01:50 +000051
52 void Lower(const MachineInstr *MI, MCInst &OutMI) const;
53
54 MCSymbol *GetSymbolFromOperand(const MachineOperand &MO) const;
55 MCOperand LowerSymbolOperand(const MachineOperand &MO, MCSymbol *Sym) const;
56
57private:
58 MachineModuleInfoMachO &getMachOMMI() const;
Rafael Espindola38c2e652013-10-29 16:11:22 +000059 Mangler *getMang() const {
60 return AsmPrinter.Mang;
61 }
Craig Topper2a3f7752012-10-16 06:01:50 +000062};
63
64} // end anonymous namespace
65
Lang Hamesf49bc3f2014-07-24 20:40:55 +000066// Emit a minimal sequence of nops spanning NumBytes bytes.
67static void EmitNops(MCStreamer &OS, unsigned NumBytes, bool Is64Bit,
68 const MCSubtargetInfo &STI);
69
70namespace llvm {
71 X86AsmPrinter::StackMapShadowTracker::StackMapShadowTracker(TargetMachine &TM)
Lang Hames54326492014-07-25 02:29:19 +000072 : TM(TM), InShadow(false), RequiredShadowSize(0), CurrentShadowSize(0) {}
Lang Hamesf49bc3f2014-07-24 20:40:55 +000073
74 X86AsmPrinter::StackMapShadowTracker::~StackMapShadowTracker() {}
75
76 void
77 X86AsmPrinter::StackMapShadowTracker::startFunction(MachineFunction &MF) {
Eric Christopherd9134482014-08-04 21:25:23 +000078 CodeEmitter.reset(TM.getTarget().createMCCodeEmitter(
79 *TM.getSubtargetImpl()->getInstrInfo(),
80 *TM.getSubtargetImpl()->getRegisterInfo(), *TM.getSubtargetImpl(),
81 MF.getContext()));
Lang Hamesf49bc3f2014-07-24 20:40:55 +000082 }
83
84 void X86AsmPrinter::StackMapShadowTracker::count(MCInst &Inst,
85 const MCSubtargetInfo &STI) {
Lang Hames54326492014-07-25 02:29:19 +000086 if (InShadow) {
Lang Hamesf49bc3f2014-07-24 20:40:55 +000087 SmallString<256> Code;
88 SmallVector<MCFixup, 4> Fixups;
89 raw_svector_ostream VecOS(Code);
90 CodeEmitter->EncodeInstruction(Inst, VecOS, Fixups, STI);
91 VecOS.flush();
92 CurrentShadowSize += Code.size();
93 if (CurrentShadowSize >= RequiredShadowSize)
Lang Hames54326492014-07-25 02:29:19 +000094 InShadow = false; // The shadow is big enough. Stop counting.
Lang Hamesf49bc3f2014-07-24 20:40:55 +000095 }
96 }
97
98 void X86AsmPrinter::StackMapShadowTracker::emitShadowPadding(
99 MCStreamer &OutStreamer, const MCSubtargetInfo &STI) {
Lang Hames54326492014-07-25 02:29:19 +0000100 if (InShadow && CurrentShadowSize < RequiredShadowSize) {
101 InShadow = false;
Lang Hamesf49bc3f2014-07-24 20:40:55 +0000102 EmitNops(OutStreamer, RequiredShadowSize - CurrentShadowSize,
103 TM.getSubtarget<X86Subtarget>().is64Bit(), STI);
Lang Hames54326492014-07-25 02:29:19 +0000104 }
Lang Hamesf49bc3f2014-07-24 20:40:55 +0000105 }
106
107 void X86AsmPrinter::EmitAndCountInstruction(MCInst &Inst) {
108 OutStreamer.EmitInstruction(Inst, getSubtargetInfo());
109 SMShadowTracker.count(Inst, getSubtargetInfo());
110 }
111} // end llvm namespace
112
Rafael Espindola38c2e652013-10-29 16:11:22 +0000113X86MCInstLower::X86MCInstLower(const MachineFunction &mf,
Chris Lattnerb3f608b2010-07-22 21:10:04 +0000114 X86AsmPrinter &asmprinter)
Rafael Espindola38c2e652013-10-29 16:11:22 +0000115: Ctx(mf.getContext()), MF(mf), TM(mf.getTarget()),
Chris Lattner41ff5d42010-07-20 22:45:33 +0000116 MAI(*TM.getMCAsmInfo()), AsmPrinter(asmprinter) {}
Chris Lattner31722082009-09-12 20:34:57 +0000117
Chris Lattner05f40392009-09-16 06:25:03 +0000118MachineModuleInfoMachO &X86MCInstLower::getMachOMMI() const {
Chris Lattner7fbdd7c2010-07-20 22:26:07 +0000119 return MF.getMMI().getObjFileInfo<MachineModuleInfoMachO>();
Chris Lattner05f40392009-09-16 06:25:03 +0000120}
121
Chris Lattner31722082009-09-12 20:34:57 +0000122
Chris Lattnerd9d71862010-02-08 23:03:41 +0000123/// GetSymbolFromOperand - Lower an MO_GlobalAddress or MO_ExternalSymbol
124/// operand to an MCSymbol.
Chris Lattner31722082009-09-12 20:34:57 +0000125MCSymbol *X86MCInstLower::
Chris Lattnerd9d71862010-02-08 23:03:41 +0000126GetSymbolFromOperand(const MachineOperand &MO) const {
Eric Christopherd9134482014-08-04 21:25:23 +0000127 const DataLayout *DL = TM.getSubtargetImpl()->getDataLayout();
Michael Liao6f720612012-10-17 02:22:27 +0000128 assert((MO.isGlobal() || MO.isSymbol() || MO.isMBB()) && "Isn't a symbol reference");
Chris Lattnerd9d71862010-02-08 23:03:41 +0000129
Chris Lattner35ed98a2009-09-11 05:58:44 +0000130 SmallString<128> Name;
Rafael Espindolad5bd5a42013-11-28 20:12:44 +0000131 StringRef Suffix;
132
133 switch (MO.getTargetFlags()) {
134 case X86II::MO_DLLIMPORT:
135 // Handle dllimport linkage.
136 Name += "__imp_";
137 break;
138 case X86II::MO_DARWIN_STUB:
139 Suffix = "$stub";
140 break;
141 case X86II::MO_DARWIN_NONLAZY:
142 case X86II::MO_DARWIN_NONLAZY_PIC_BASE:
143 case X86II::MO_DARWIN_HIDDEN_NONLAZY_PIC_BASE:
144 Suffix = "$non_lazy_ptr";
145 break;
146 }
Chad Rosier24c19d22012-08-01 18:39:17 +0000147
Rafael Espindola01d19d022013-12-05 05:19:12 +0000148 if (!Suffix.empty())
Rafael Espindola58873562014-01-03 19:21:54 +0000149 Name += DL->getPrivateGlobalPrefix();
Rafael Espindola01d19d022013-12-05 05:19:12 +0000150
151 unsigned PrefixLen = Name.size();
152
Michael Liao6f720612012-10-17 02:22:27 +0000153 if (MO.isGlobal()) {
Chris Lattnere397df72010-03-12 19:42:40 +0000154 const GlobalValue *GV = MO.getGlobal();
Rafael Espindoladaeafb42014-02-19 17:23:20 +0000155 AsmPrinter.getNameWithPrefix(Name, GV);
Michael Liao6f720612012-10-17 02:22:27 +0000156 } else if (MO.isSymbol()) {
Rafael Espindola3e3a3f12013-11-28 08:59:52 +0000157 getMang()->getNameWithPrefix(Name, MO.getSymbolName());
Michael Liao6f720612012-10-17 02:22:27 +0000158 } else if (MO.isMBB()) {
159 Name += MO.getMBB()->getSymbol()->getName();
Chris Lattner17ec6b12009-09-20 06:45:52 +0000160 }
Rafael Espindola01d19d022013-12-05 05:19:12 +0000161 unsigned OrigLen = Name.size() - PrefixLen;
Chris Lattnerd9d71862010-02-08 23:03:41 +0000162
Rafael Espindolad5bd5a42013-11-28 20:12:44 +0000163 Name += Suffix;
Rafael Espindola01d19d022013-12-05 05:19:12 +0000164 MCSymbol *Sym = Ctx.GetOrCreateSymbol(Name);
165
166 StringRef OrigName = StringRef(Name).substr(PrefixLen, OrigLen);
Rafael Espindolad5bd5a42013-11-28 20:12:44 +0000167
Chris Lattnerd9d71862010-02-08 23:03:41 +0000168 // If the target flags on the operand changes the name of the symbol, do that
169 // before we return the symbol.
Chris Lattner74f4ca72009-09-02 17:35:12 +0000170 switch (MO.getTargetFlags()) {
Chris Lattnerd9d71862010-02-08 23:03:41 +0000171 default: break;
Chris Lattner954b9cd2009-09-03 05:06:07 +0000172 case X86II::MO_DARWIN_NONLAZY:
Chris Lattner446d5892009-09-11 06:59:18 +0000173 case X86II::MO_DARWIN_NONLAZY_PIC_BASE: {
Bill Wendlinga810bdf2010-03-10 22:34:10 +0000174 MachineModuleInfoImpl::StubValueTy &StubSym =
175 getMachOMMI().getGVStubEntry(Sym);
Craig Topper062a2ba2014-04-25 05:30:21 +0000176 if (!StubSym.getPointer()) {
Chris Lattnerd9d71862010-02-08 23:03:41 +0000177 assert(MO.isGlobal() && "Extern symbol not handled yet");
Bill Wendlinga810bdf2010-03-10 22:34:10 +0000178 StubSym =
179 MachineModuleInfoImpl::
Rafael Espindola79858aa2013-10-29 17:07:16 +0000180 StubValueTy(AsmPrinter.getSymbol(MO.getGlobal()),
Bill Wendlinga810bdf2010-03-10 22:34:10 +0000181 !MO.getGlobal()->hasInternalLinkage());
Chris Lattnerd9d71862010-02-08 23:03:41 +0000182 }
Rafael Espindolad5bd5a42013-11-28 20:12:44 +0000183 break;
Chris Lattner446d5892009-09-11 06:59:18 +0000184 }
Chris Lattner19a9f422009-09-11 07:03:20 +0000185 case X86II::MO_DARWIN_HIDDEN_NONLAZY_PIC_BASE: {
Bill Wendlinga810bdf2010-03-10 22:34:10 +0000186 MachineModuleInfoImpl::StubValueTy &StubSym =
187 getMachOMMI().getHiddenGVStubEntry(Sym);
Craig Topper062a2ba2014-04-25 05:30:21 +0000188 if (!StubSym.getPointer()) {
Chris Lattnerd9d71862010-02-08 23:03:41 +0000189 assert(MO.isGlobal() && "Extern symbol not handled yet");
Bill Wendlinga810bdf2010-03-10 22:34:10 +0000190 StubSym =
191 MachineModuleInfoImpl::
Rafael Espindola79858aa2013-10-29 17:07:16 +0000192 StubValueTy(AsmPrinter.getSymbol(MO.getGlobal()),
Bill Wendlinga810bdf2010-03-10 22:34:10 +0000193 !MO.getGlobal()->hasInternalLinkage());
Chris Lattnerd9d71862010-02-08 23:03:41 +0000194 }
Rafael Espindolad5bd5a42013-11-28 20:12:44 +0000195 break;
Chris Lattnerd9d71862010-02-08 23:03:41 +0000196 }
197 case X86II::MO_DARWIN_STUB: {
Bill Wendlinga810bdf2010-03-10 22:34:10 +0000198 MachineModuleInfoImpl::StubValueTy &StubSym =
199 getMachOMMI().getFnStubEntry(Sym);
200 if (StubSym.getPointer())
Chris Lattnerd9d71862010-02-08 23:03:41 +0000201 return Sym;
Chad Rosier24c19d22012-08-01 18:39:17 +0000202
Chris Lattnerd9d71862010-02-08 23:03:41 +0000203 if (MO.isGlobal()) {
Bill Wendlinga810bdf2010-03-10 22:34:10 +0000204 StubSym =
205 MachineModuleInfoImpl::
Rafael Espindola79858aa2013-10-29 17:07:16 +0000206 StubValueTy(AsmPrinter.getSymbol(MO.getGlobal()),
Bill Wendlinga810bdf2010-03-10 22:34:10 +0000207 !MO.getGlobal()->hasInternalLinkage());
Chris Lattnerd9d71862010-02-08 23:03:41 +0000208 } else {
Bill Wendlinga810bdf2010-03-10 22:34:10 +0000209 StubSym =
210 MachineModuleInfoImpl::
Rafael Espindola01d19d022013-12-05 05:19:12 +0000211 StubValueTy(Ctx.GetOrCreateSymbol(OrigName), false);
Chris Lattner446d5892009-09-11 06:59:18 +0000212 }
Rafael Espindolad5bd5a42013-11-28 20:12:44 +0000213 break;
Chris Lattner9a7edd62009-09-11 06:36:33 +0000214 }
Chris Lattnerc5a95c52009-09-09 00:10:14 +0000215 }
Chris Lattnerd9d71862010-02-08 23:03:41 +0000216
Rafael Espindolad5bd5a42013-11-28 20:12:44 +0000217 return Sym;
Chris Lattner74f4ca72009-09-02 17:35:12 +0000218}
219
Chris Lattner31722082009-09-12 20:34:57 +0000220MCOperand X86MCInstLower::LowerSymbolOperand(const MachineOperand &MO,
221 MCSymbol *Sym) const {
Chris Lattnerc7b00732009-09-03 07:30:56 +0000222 // FIXME: We would like an efficient form for this, so we don't have to do a
223 // lot of extra uniquing.
Craig Topper062a2ba2014-04-25 05:30:21 +0000224 const MCExpr *Expr = nullptr;
Daniel Dunbar55992562010-03-15 23:51:06 +0000225 MCSymbolRefExpr::VariantKind RefKind = MCSymbolRefExpr::VK_None;
Chad Rosier24c19d22012-08-01 18:39:17 +0000226
Chris Lattner6370d562009-09-03 04:56:20 +0000227 switch (MO.getTargetFlags()) {
Chris Lattner954b9cd2009-09-03 05:06:07 +0000228 default: llvm_unreachable("Unknown target flag on GV operand");
229 case X86II::MO_NO_FLAG: // No flag.
Chris Lattner954b9cd2009-09-03 05:06:07 +0000230 // These affect the name of the symbol, not any suffix.
231 case X86II::MO_DARWIN_NONLAZY:
Chris Lattner954b9cd2009-09-03 05:06:07 +0000232 case X86II::MO_DLLIMPORT:
233 case X86II::MO_DARWIN_STUB:
Chris Lattner954b9cd2009-09-03 05:06:07 +0000234 break;
Chad Rosier24c19d22012-08-01 18:39:17 +0000235
Eric Christopherb0e1a452010-06-03 04:07:48 +0000236 case X86II::MO_TLVP: RefKind = MCSymbolRefExpr::VK_TLVP; break;
237 case X86II::MO_TLVP_PIC_BASE:
Chris Lattner769aedd2010-07-14 23:04:59 +0000238 Expr = MCSymbolRefExpr::Create(Sym, MCSymbolRefExpr::VK_TLVP, Ctx);
239 // Subtract the pic base.
240 Expr = MCBinaryExpr::CreateSub(Expr,
Chris Lattner7077efe2010-11-14 22:48:15 +0000241 MCSymbolRefExpr::Create(MF.getPICBaseSymbol(),
Chris Lattner769aedd2010-07-14 23:04:59 +0000242 Ctx),
243 Ctx);
244 break;
Anton Korobeynikovc6b40172012-02-11 17:26:53 +0000245 case X86II::MO_SECREL: RefKind = MCSymbolRefExpr::VK_SECREL; break;
Daniel Dunbar55992562010-03-15 23:51:06 +0000246 case X86II::MO_TLSGD: RefKind = MCSymbolRefExpr::VK_TLSGD; break;
Hans Wennborg789acfb2012-06-01 16:27:21 +0000247 case X86II::MO_TLSLD: RefKind = MCSymbolRefExpr::VK_TLSLD; break;
248 case X86II::MO_TLSLDM: RefKind = MCSymbolRefExpr::VK_TLSLDM; break;
Daniel Dunbar55992562010-03-15 23:51:06 +0000249 case X86II::MO_GOTTPOFF: RefKind = MCSymbolRefExpr::VK_GOTTPOFF; break;
250 case X86II::MO_INDNTPOFF: RefKind = MCSymbolRefExpr::VK_INDNTPOFF; break;
251 case X86II::MO_TPOFF: RefKind = MCSymbolRefExpr::VK_TPOFF; break;
Hans Wennborg789acfb2012-06-01 16:27:21 +0000252 case X86II::MO_DTPOFF: RefKind = MCSymbolRefExpr::VK_DTPOFF; break;
Daniel Dunbar55992562010-03-15 23:51:06 +0000253 case X86II::MO_NTPOFF: RefKind = MCSymbolRefExpr::VK_NTPOFF; break;
Hans Wennborgf9d0e442012-05-11 10:11:01 +0000254 case X86II::MO_GOTNTPOFF: RefKind = MCSymbolRefExpr::VK_GOTNTPOFF; break;
Daniel Dunbar55992562010-03-15 23:51:06 +0000255 case X86II::MO_GOTPCREL: RefKind = MCSymbolRefExpr::VK_GOTPCREL; break;
256 case X86II::MO_GOT: RefKind = MCSymbolRefExpr::VK_GOT; break;
257 case X86II::MO_GOTOFF: RefKind = MCSymbolRefExpr::VK_GOTOFF; break;
258 case X86II::MO_PLT: RefKind = MCSymbolRefExpr::VK_PLT; break;
Chris Lattner954b9cd2009-09-03 05:06:07 +0000259 case X86II::MO_PIC_BASE_OFFSET:
260 case X86II::MO_DARWIN_NONLAZY_PIC_BASE:
261 case X86II::MO_DARWIN_HIDDEN_NONLAZY_PIC_BASE:
Chris Lattner99777dd2010-02-08 22:52:47 +0000262 Expr = MCSymbolRefExpr::Create(Sym, Ctx);
Chris Lattner954b9cd2009-09-03 05:06:07 +0000263 // Subtract the pic base.
Chad Rosier24c19d22012-08-01 18:39:17 +0000264 Expr = MCBinaryExpr::CreateSub(Expr,
Chris Lattner7077efe2010-11-14 22:48:15 +0000265 MCSymbolRefExpr::Create(MF.getPICBaseSymbol(), Ctx),
Chris Lattner31722082009-09-12 20:34:57 +0000266 Ctx);
Chris Lattner2366d952010-07-20 22:30:53 +0000267 if (MO.isJTI() && MAI.hasSetDirective()) {
Evan Chengd0d8e332010-04-12 23:07:17 +0000268 // If .set directive is supported, use it to reduce the number of
269 // relocations the assembler will generate for differences between
270 // local labels. This is only safe when the symbols are in the same
271 // section so we are restricting it to jumptable references.
272 MCSymbol *Label = Ctx.CreateTempSymbol();
Chris Lattnerb3f608b2010-07-22 21:10:04 +0000273 AsmPrinter.OutStreamer.EmitAssignment(Label, Expr);
Evan Chengd0d8e332010-04-12 23:07:17 +0000274 Expr = MCSymbolRefExpr::Create(Label, Ctx);
275 }
Chris Lattner954b9cd2009-09-03 05:06:07 +0000276 break;
Chris Lattnerc7b00732009-09-03 07:30:56 +0000277 }
Chad Rosier24c19d22012-08-01 18:39:17 +0000278
Craig Topper062a2ba2014-04-25 05:30:21 +0000279 if (!Expr)
Daniel Dunbar55992562010-03-15 23:51:06 +0000280 Expr = MCSymbolRefExpr::Create(Sym, RefKind, Ctx);
Chad Rosier24c19d22012-08-01 18:39:17 +0000281
Michael Liao6f720612012-10-17 02:22:27 +0000282 if (!MO.isJTI() && !MO.isMBB() && MO.getOffset())
Chris Lattner31722082009-09-12 20:34:57 +0000283 Expr = MCBinaryExpr::CreateAdd(Expr,
284 MCConstantExpr::Create(MO.getOffset(), Ctx),
285 Ctx);
Chris Lattner5daf6192009-09-03 04:44:53 +0000286 return MCOperand::CreateExpr(Expr);
287}
288
Chris Lattner482c5df2009-09-11 04:28:13 +0000289
Daniel Dunbara4820fc2010-05-18 17:22:24 +0000290/// \brief Simplify FOO $imm, %{al,ax,eax,rax} to FOO $imm, for instruction with
291/// a short fixed-register form.
292static void SimplifyShortImmForm(MCInst &Inst, unsigned Opcode) {
293 unsigned ImmOp = Inst.getNumOperands() - 1;
Anton Korobeynikovc6b40172012-02-11 17:26:53 +0000294 assert(Inst.getOperand(0).isReg() &&
295 (Inst.getOperand(ImmOp).isImm() || Inst.getOperand(ImmOp).isExpr()) &&
Daniel Dunbara4820fc2010-05-18 17:22:24 +0000296 ((Inst.getNumOperands() == 3 && Inst.getOperand(1).isReg() &&
297 Inst.getOperand(0).getReg() == Inst.getOperand(1).getReg()) ||
298 Inst.getNumOperands() == 2) && "Unexpected instruction!");
299
300 // Check whether the destination register can be fixed.
301 unsigned Reg = Inst.getOperand(0).getReg();
302 if (Reg != X86::AL && Reg != X86::AX && Reg != X86::EAX && Reg != X86::RAX)
303 return;
304
305 // If so, rewrite the instruction.
Daniel Dunbar4f6c7c62010-05-19 06:20:44 +0000306 MCOperand Saved = Inst.getOperand(ImmOp);
307 Inst = MCInst();
308 Inst.setOpcode(Opcode);
309 Inst.addOperand(Saved);
310}
311
Benjamin Kramer068a2252013-07-12 18:06:44 +0000312/// \brief If a movsx instruction has a shorter encoding for the used register
313/// simplify the instruction to use it instead.
314static void SimplifyMOVSX(MCInst &Inst) {
315 unsigned NewOpcode = 0;
316 unsigned Op0 = Inst.getOperand(0).getReg(), Op1 = Inst.getOperand(1).getReg();
317 switch (Inst.getOpcode()) {
318 default:
319 llvm_unreachable("Unexpected instruction!");
320 case X86::MOVSX16rr8: // movsbw %al, %ax --> cbtw
321 if (Op0 == X86::AX && Op1 == X86::AL)
322 NewOpcode = X86::CBW;
323 break;
324 case X86::MOVSX32rr16: // movswl %ax, %eax --> cwtl
325 if (Op0 == X86::EAX && Op1 == X86::AX)
326 NewOpcode = X86::CWDE;
327 break;
328 case X86::MOVSX64rr32: // movslq %eax, %rax --> cltq
329 if (Op0 == X86::RAX && Op1 == X86::EAX)
330 NewOpcode = X86::CDQE;
331 break;
332 }
333
334 if (NewOpcode != 0) {
335 Inst = MCInst();
336 Inst.setOpcode(NewOpcode);
337 }
338}
339
Daniel Dunbar4f6c7c62010-05-19 06:20:44 +0000340/// \brief Simplify things like MOV32rm to MOV32o32a.
Eli Friedman51ec7452010-08-16 21:03:32 +0000341static void SimplifyShortMoveForm(X86AsmPrinter &Printer, MCInst &Inst,
342 unsigned Opcode) {
343 // Don't make these simplifications in 64-bit mode; other assemblers don't
344 // perform them because they make the code larger.
345 if (Printer.getSubtarget().is64Bit())
346 return;
347
Daniel Dunbar4f6c7c62010-05-19 06:20:44 +0000348 bool IsStore = Inst.getOperand(0).isReg() && Inst.getOperand(1).isReg();
349 unsigned AddrBase = IsStore;
350 unsigned RegOp = IsStore ? 0 : 5;
351 unsigned AddrOp = AddrBase + 3;
352 assert(Inst.getNumOperands() == 6 && Inst.getOperand(RegOp).isReg() &&
Manuel Jacobdcb78db2014-03-18 16:14:11 +0000353 Inst.getOperand(AddrBase + X86::AddrBaseReg).isReg() &&
354 Inst.getOperand(AddrBase + X86::AddrScaleAmt).isImm() &&
355 Inst.getOperand(AddrBase + X86::AddrIndexReg).isReg() &&
356 Inst.getOperand(AddrBase + X86::AddrSegmentReg).isReg() &&
357 (Inst.getOperand(AddrOp).isExpr() ||
358 Inst.getOperand(AddrOp).isImm()) &&
Daniel Dunbar4f6c7c62010-05-19 06:20:44 +0000359 "Unexpected instruction!");
360
361 // Check whether the destination register can be fixed.
362 unsigned Reg = Inst.getOperand(RegOp).getReg();
363 if (Reg != X86::AL && Reg != X86::AX && Reg != X86::EAX && Reg != X86::RAX)
364 return;
365
366 // Check whether this is an absolute address.
Chad Rosier24c19d22012-08-01 18:39:17 +0000367 // FIXME: We know TLVP symbol refs aren't, but there should be a better way
Eric Christopher29b58af2010-06-17 00:51:48 +0000368 // to do this here.
369 bool Absolute = true;
370 if (Inst.getOperand(AddrOp).isExpr()) {
371 const MCExpr *MCE = Inst.getOperand(AddrOp).getExpr();
372 if (const MCSymbolRefExpr *SRE = dyn_cast<MCSymbolRefExpr>(MCE))
373 if (SRE->getKind() == MCSymbolRefExpr::VK_TLVP)
374 Absolute = false;
375 }
Chad Rosier24c19d22012-08-01 18:39:17 +0000376
Eric Christopher29b58af2010-06-17 00:51:48 +0000377 if (Absolute &&
Manuel Jacobdcb78db2014-03-18 16:14:11 +0000378 (Inst.getOperand(AddrBase + X86::AddrBaseReg).getReg() != 0 ||
379 Inst.getOperand(AddrBase + X86::AddrScaleAmt).getImm() != 1 ||
380 Inst.getOperand(AddrBase + X86::AddrIndexReg).getReg() != 0))
Daniel Dunbar4f6c7c62010-05-19 06:20:44 +0000381 return;
382
383 // If so, rewrite the instruction.
384 MCOperand Saved = Inst.getOperand(AddrOp);
Manuel Jacobdcb78db2014-03-18 16:14:11 +0000385 MCOperand Seg = Inst.getOperand(AddrBase + X86::AddrSegmentReg);
Daniel Dunbar4f6c7c62010-05-19 06:20:44 +0000386 Inst = MCInst();
387 Inst.setOpcode(Opcode);
388 Inst.addOperand(Saved);
Craig Toppera9d2c672014-01-16 07:57:45 +0000389 Inst.addOperand(Seg);
Daniel Dunbara4820fc2010-05-18 17:22:24 +0000390}
Chris Lattner31722082009-09-12 20:34:57 +0000391
David Woodhouse79dd5052014-01-08 12:58:07 +0000392static unsigned getRetOpcode(const X86Subtarget &Subtarget)
393{
394 return Subtarget.is64Bit() ? X86::RETQ : X86::RETL;
395}
396
Chris Lattner31722082009-09-12 20:34:57 +0000397void X86MCInstLower::Lower(const MachineInstr *MI, MCInst &OutMI) const {
398 OutMI.setOpcode(MI->getOpcode());
Chad Rosier24c19d22012-08-01 18:39:17 +0000399
Chris Lattner31722082009-09-12 20:34:57 +0000400 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
401 const MachineOperand &MO = MI->getOperand(i);
Chad Rosier24c19d22012-08-01 18:39:17 +0000402
Chris Lattner31722082009-09-12 20:34:57 +0000403 MCOperand MCOp;
404 switch (MO.getType()) {
405 default:
406 MI->dump();
407 llvm_unreachable("unknown operand type");
408 case MachineOperand::MO_Register:
Chris Lattner0b4a59f2009-10-19 23:35:57 +0000409 // Ignore all implicit register operands.
410 if (MO.isImplicit()) continue;
Chris Lattner31722082009-09-12 20:34:57 +0000411 MCOp = MCOperand::CreateReg(MO.getReg());
412 break;
413 case MachineOperand::MO_Immediate:
414 MCOp = MCOperand::CreateImm(MO.getImm());
415 break;
416 case MachineOperand::MO_MachineBasicBlock:
Chris Lattner31722082009-09-12 20:34:57 +0000417 case MachineOperand::MO_GlobalAddress:
Chris Lattner31722082009-09-12 20:34:57 +0000418 case MachineOperand::MO_ExternalSymbol:
Chris Lattnerb3f608b2010-07-22 21:10:04 +0000419 MCOp = LowerSymbolOperand(MO, GetSymbolFromOperand(MO));
Chris Lattner31722082009-09-12 20:34:57 +0000420 break;
421 case MachineOperand::MO_JumpTableIndex:
Chris Lattnerb3f608b2010-07-22 21:10:04 +0000422 MCOp = LowerSymbolOperand(MO, AsmPrinter.GetJTISymbol(MO.getIndex()));
Chris Lattner31722082009-09-12 20:34:57 +0000423 break;
424 case MachineOperand::MO_ConstantPoolIndex:
Chris Lattnerb3f608b2010-07-22 21:10:04 +0000425 MCOp = LowerSymbolOperand(MO, AsmPrinter.GetCPISymbol(MO.getIndex()));
Chris Lattner31722082009-09-12 20:34:57 +0000426 break;
Dan Gohmanf7c42992009-10-30 01:28:02 +0000427 case MachineOperand::MO_BlockAddress:
Chris Lattnerb3f608b2010-07-22 21:10:04 +0000428 MCOp = LowerSymbolOperand(MO,
429 AsmPrinter.GetBlockAddressSymbol(MO.getBlockAddress()));
Dan Gohmanf7c42992009-10-30 01:28:02 +0000430 break;
Jakob Stoklund Olesenf1fb1d22012-01-18 23:52:19 +0000431 case MachineOperand::MO_RegisterMask:
432 // Ignore call clobbers.
433 continue;
Chris Lattner31722082009-09-12 20:34:57 +0000434 }
Chad Rosier24c19d22012-08-01 18:39:17 +0000435
Chris Lattner31722082009-09-12 20:34:57 +0000436 OutMI.addOperand(MCOp);
437 }
Chad Rosier24c19d22012-08-01 18:39:17 +0000438
Chris Lattner31722082009-09-12 20:34:57 +0000439 // Handle a few special cases to eliminate operand modifiers.
Chris Lattner626656a2010-10-08 03:54:52 +0000440ReSimplify:
Chris Lattner31722082009-09-12 20:34:57 +0000441 switch (OutMI.getOpcode()) {
Tim Northover6833e3f2013-06-10 20:43:49 +0000442 case X86::LEA64_32r:
Chris Lattnerf4693072010-07-08 23:46:44 +0000443 case X86::LEA64r:
444 case X86::LEA16r:
445 case X86::LEA32r:
446 // LEA should have a segment register, but it must be empty.
447 assert(OutMI.getNumOperands() == 1+X86::AddrNumOperands &&
448 "Unexpected # of LEA operands");
449 assert(OutMI.getOperand(1+X86::AddrSegmentReg).getReg() == 0 &&
450 "LEA has segment specified!");
Chris Lattner31722082009-09-12 20:34:57 +0000451 break;
Chris Lattnere96d5342010-02-05 21:30:49 +0000452
Tim Northover3a1fd4c2013-06-01 09:55:14 +0000453 case X86::MOV32ri64:
454 OutMI.setOpcode(X86::MOV32ri);
455 break;
456
Craig Toppera66d81d2013-03-14 07:09:57 +0000457 // Commute operands to get a smaller encoding by using VEX.R instead of VEX.B
458 // if one of the registers is extended, but other isn't.
459 case X86::VMOVAPDrr:
460 case X86::VMOVAPDYrr:
461 case X86::VMOVAPSrr:
462 case X86::VMOVAPSYrr:
463 case X86::VMOVDQArr:
464 case X86::VMOVDQAYrr:
465 case X86::VMOVDQUrr:
466 case X86::VMOVDQUYrr:
Craig Toppera66d81d2013-03-14 07:09:57 +0000467 case X86::VMOVUPDrr:
468 case X86::VMOVUPDYrr:
469 case X86::VMOVUPSrr:
470 case X86::VMOVUPSYrr: {
Craig Topper612f7bf2013-03-16 03:44:31 +0000471 if (!X86II::isX86_64ExtendedReg(OutMI.getOperand(0).getReg()) &&
472 X86II::isX86_64ExtendedReg(OutMI.getOperand(1).getReg())) {
473 unsigned NewOpc;
474 switch (OutMI.getOpcode()) {
475 default: llvm_unreachable("Invalid opcode");
476 case X86::VMOVAPDrr: NewOpc = X86::VMOVAPDrr_REV; break;
477 case X86::VMOVAPDYrr: NewOpc = X86::VMOVAPDYrr_REV; break;
478 case X86::VMOVAPSrr: NewOpc = X86::VMOVAPSrr_REV; break;
479 case X86::VMOVAPSYrr: NewOpc = X86::VMOVAPSYrr_REV; break;
480 case X86::VMOVDQArr: NewOpc = X86::VMOVDQArr_REV; break;
481 case X86::VMOVDQAYrr: NewOpc = X86::VMOVDQAYrr_REV; break;
482 case X86::VMOVDQUrr: NewOpc = X86::VMOVDQUrr_REV; break;
483 case X86::VMOVDQUYrr: NewOpc = X86::VMOVDQUYrr_REV; break;
484 case X86::VMOVUPDrr: NewOpc = X86::VMOVUPDrr_REV; break;
485 case X86::VMOVUPDYrr: NewOpc = X86::VMOVUPDYrr_REV; break;
486 case X86::VMOVUPSrr: NewOpc = X86::VMOVUPSrr_REV; break;
487 case X86::VMOVUPSYrr: NewOpc = X86::VMOVUPSYrr_REV; break;
488 }
489 OutMI.setOpcode(NewOpc);
Craig Toppera66d81d2013-03-14 07:09:57 +0000490 }
Craig Topper612f7bf2013-03-16 03:44:31 +0000491 break;
492 }
493 case X86::VMOVSDrr:
494 case X86::VMOVSSrr: {
495 if (!X86II::isX86_64ExtendedReg(OutMI.getOperand(0).getReg()) &&
496 X86II::isX86_64ExtendedReg(OutMI.getOperand(2).getReg())) {
497 unsigned NewOpc;
498 switch (OutMI.getOpcode()) {
499 default: llvm_unreachable("Invalid opcode");
500 case X86::VMOVSDrr: NewOpc = X86::VMOVSDrr_REV; break;
501 case X86::VMOVSSrr: NewOpc = X86::VMOVSSrr_REV; break;
502 }
503 OutMI.setOpcode(NewOpc);
504 }
Craig Toppera66d81d2013-03-14 07:09:57 +0000505 break;
506 }
507
Jakob Stoklund Olesen97e31152012-02-16 17:56:02 +0000508 // TAILJMPr64, CALL64r, CALL64pcrel32 - These instructions have register
509 // inputs modeled as normal uses instead of implicit uses. As such, truncate
510 // off all but the first operand (the callee). FIXME: Change isel.
Daniel Dunbarb243dfb2010-05-19 08:07:12 +0000511 case X86::TAILJMPr64:
Daniel Dunbar45ace402010-05-19 04:31:36 +0000512 case X86::CALL64r:
Jakob Stoklund Olesen97e31152012-02-16 17:56:02 +0000513 case X86::CALL64pcrel32: {
Daniel Dunbar45ace402010-05-19 04:31:36 +0000514 unsigned Opcode = OutMI.getOpcode();
Chris Lattner9f465392010-05-18 21:40:18 +0000515 MCOperand Saved = OutMI.getOperand(0);
516 OutMI = MCInst();
Daniel Dunbar45ace402010-05-19 04:31:36 +0000517 OutMI.setOpcode(Opcode);
Chris Lattner9f465392010-05-18 21:40:18 +0000518 OutMI.addOperand(Saved);
519 break;
520 }
Daniel Dunbar45ace402010-05-19 04:31:36 +0000521
Rafael Espindolad94f3b42010-10-26 18:09:55 +0000522 case X86::EH_RETURN:
523 case X86::EH_RETURN64: {
524 OutMI = MCInst();
David Woodhouse79dd5052014-01-08 12:58:07 +0000525 OutMI.setOpcode(getRetOpcode(AsmPrinter.getSubtarget()));
Rafael Espindolad94f3b42010-10-26 18:09:55 +0000526 break;
527 }
528
Daniel Dunbard2f78e72010-05-19 15:26:43 +0000529 // TAILJMPd, TAILJMPd64 - Lower to the correct jump instructions.
Chris Lattner88c18562010-07-09 00:49:41 +0000530 case X86::TAILJMPr:
Daniel Dunbard2f78e72010-05-19 15:26:43 +0000531 case X86::TAILJMPd:
532 case X86::TAILJMPd64: {
Chris Lattner88c18562010-07-09 00:49:41 +0000533 unsigned Opcode;
534 switch (OutMI.getOpcode()) {
Craig Topper4ed72782012-02-05 05:38:58 +0000535 default: llvm_unreachable("Invalid opcode");
Chris Lattner88c18562010-07-09 00:49:41 +0000536 case X86::TAILJMPr: Opcode = X86::JMP32r; break;
537 case X86::TAILJMPd:
538 case X86::TAILJMPd64: Opcode = X86::JMP_1; break;
539 }
Chad Rosier24c19d22012-08-01 18:39:17 +0000540
Daniel Dunbard2f78e72010-05-19 15:26:43 +0000541 MCOperand Saved = OutMI.getOperand(0);
542 OutMI = MCInst();
Chris Lattner88c18562010-07-09 00:49:41 +0000543 OutMI.setOpcode(Opcode);
Daniel Dunbard2f78e72010-05-19 15:26:43 +0000544 OutMI.addOperand(Saved);
545 break;
546 }
547
Chris Lattner626656a2010-10-08 03:54:52 +0000548 // These are pseudo-ops for OR to help with the OR->ADD transformation. We do
549 // this with an ugly goto in case the resultant OR uses EAX and needs the
550 // short form.
Chris Lattnerdd774772010-10-08 03:57:25 +0000551 case X86::ADD16rr_DB: OutMI.setOpcode(X86::OR16rr); goto ReSimplify;
552 case X86::ADD32rr_DB: OutMI.setOpcode(X86::OR32rr); goto ReSimplify;
553 case X86::ADD64rr_DB: OutMI.setOpcode(X86::OR64rr); goto ReSimplify;
554 case X86::ADD16ri_DB: OutMI.setOpcode(X86::OR16ri); goto ReSimplify;
555 case X86::ADD32ri_DB: OutMI.setOpcode(X86::OR32ri); goto ReSimplify;
556 case X86::ADD64ri32_DB: OutMI.setOpcode(X86::OR64ri32); goto ReSimplify;
557 case X86::ADD16ri8_DB: OutMI.setOpcode(X86::OR16ri8); goto ReSimplify;
558 case X86::ADD32ri8_DB: OutMI.setOpcode(X86::OR32ri8); goto ReSimplify;
559 case X86::ADD64ri8_DB: OutMI.setOpcode(X86::OR64ri8); goto ReSimplify;
Chad Rosier24c19d22012-08-01 18:39:17 +0000560
Chris Lattner28aae172010-03-14 17:04:18 +0000561 // The assembler backend wants to see branches in their small form and relax
562 // them to their large form. The JIT can only handle the large form because
Chris Lattner87dd2d62010-03-14 17:10:52 +0000563 // it does not do relaxation. For now, translate the large form to the
Chris Lattner28aae172010-03-14 17:04:18 +0000564 // small one here.
565 case X86::JMP_4: OutMI.setOpcode(X86::JMP_1); break;
566 case X86::JO_4: OutMI.setOpcode(X86::JO_1); break;
567 case X86::JNO_4: OutMI.setOpcode(X86::JNO_1); break;
568 case X86::JB_4: OutMI.setOpcode(X86::JB_1); break;
569 case X86::JAE_4: OutMI.setOpcode(X86::JAE_1); break;
570 case X86::JE_4: OutMI.setOpcode(X86::JE_1); break;
571 case X86::JNE_4: OutMI.setOpcode(X86::JNE_1); break;
572 case X86::JBE_4: OutMI.setOpcode(X86::JBE_1); break;
573 case X86::JA_4: OutMI.setOpcode(X86::JA_1); break;
574 case X86::JS_4: OutMI.setOpcode(X86::JS_1); break;
575 case X86::JNS_4: OutMI.setOpcode(X86::JNS_1); break;
576 case X86::JP_4: OutMI.setOpcode(X86::JP_1); break;
577 case X86::JNP_4: OutMI.setOpcode(X86::JNP_1); break;
578 case X86::JL_4: OutMI.setOpcode(X86::JL_1); break;
579 case X86::JGE_4: OutMI.setOpcode(X86::JGE_1); break;
580 case X86::JLE_4: OutMI.setOpcode(X86::JLE_1); break;
581 case X86::JG_4: OutMI.setOpcode(X86::JG_1); break;
Daniel Dunbara4820fc2010-05-18 17:22:24 +0000582
Eli Friedman02f2f892011-09-07 18:48:32 +0000583 // Atomic load and store require a separate pseudo-inst because Acquire
584 // implies mayStore and Release implies mayLoad; fix these to regular MOV
585 // instructions here
Robin Morissetdf205862014-09-02 22:16:29 +0000586 case X86::ACQUIRE_MOV8rm: OutMI.setOpcode(X86::MOV8rm); goto ReSimplify;
587 case X86::ACQUIRE_MOV16rm: OutMI.setOpcode(X86::MOV16rm); goto ReSimplify;
588 case X86::ACQUIRE_MOV32rm: OutMI.setOpcode(X86::MOV32rm); goto ReSimplify;
589 case X86::ACQUIRE_MOV64rm: OutMI.setOpcode(X86::MOV64rm); goto ReSimplify;
590 case X86::RELEASE_MOV8mr: OutMI.setOpcode(X86::MOV8mr); goto ReSimplify;
591 case X86::RELEASE_MOV16mr: OutMI.setOpcode(X86::MOV16mr); goto ReSimplify;
592 case X86::RELEASE_MOV32mr: OutMI.setOpcode(X86::MOV32mr); goto ReSimplify;
593 case X86::RELEASE_MOV64mr: OutMI.setOpcode(X86::MOV64mr); goto ReSimplify;
594 case X86::RELEASE_MOV8mi: OutMI.setOpcode(X86::MOV8mi); goto ReSimplify;
595 case X86::RELEASE_MOV16mi: OutMI.setOpcode(X86::MOV16mi); goto ReSimplify;
596 case X86::RELEASE_MOV32mi: OutMI.setOpcode(X86::MOV32mi); goto ReSimplify;
597 case X86::RELEASE_MOV64mi32: OutMI.setOpcode(X86::MOV64mi32); goto ReSimplify;
598 case X86::RELEASE_ADD8mi: OutMI.setOpcode(X86::ADD8mi); goto ReSimplify;
599 case X86::RELEASE_ADD32mi: OutMI.setOpcode(X86::ADD32mi); goto ReSimplify;
600 case X86::RELEASE_ADD64mi32: OutMI.setOpcode(X86::ADD64mi32); goto ReSimplify;
601 case X86::RELEASE_AND8mi: OutMI.setOpcode(X86::AND8mi); goto ReSimplify;
602 case X86::RELEASE_AND32mi: OutMI.setOpcode(X86::AND32mi); goto ReSimplify;
603 case X86::RELEASE_AND64mi32: OutMI.setOpcode(X86::AND64mi32); goto ReSimplify;
604 case X86::RELEASE_OR8mi: OutMI.setOpcode(X86::OR8mi); goto ReSimplify;
605 case X86::RELEASE_OR32mi: OutMI.setOpcode(X86::OR32mi); goto ReSimplify;
606 case X86::RELEASE_OR64mi32: OutMI.setOpcode(X86::OR64mi32); goto ReSimplify;
607 case X86::RELEASE_XOR8mi: OutMI.setOpcode(X86::XOR8mi); goto ReSimplify;
608 case X86::RELEASE_XOR32mi: OutMI.setOpcode(X86::XOR32mi); goto ReSimplify;
609 case X86::RELEASE_XOR64mi32: OutMI.setOpcode(X86::XOR64mi32); goto ReSimplify;
610 case X86::RELEASE_INC8m: OutMI.setOpcode(X86::INC8m); goto ReSimplify;
611 case X86::RELEASE_INC16m: OutMI.setOpcode(X86::INC16m); goto ReSimplify;
612 case X86::RELEASE_INC32m: OutMI.setOpcode(X86::INC32m); goto ReSimplify;
613 case X86::RELEASE_INC64m: OutMI.setOpcode(X86::INC64m); goto ReSimplify;
614 case X86::RELEASE_DEC8m: OutMI.setOpcode(X86::DEC8m); goto ReSimplify;
615 case X86::RELEASE_DEC16m: OutMI.setOpcode(X86::DEC16m); goto ReSimplify;
616 case X86::RELEASE_DEC32m: OutMI.setOpcode(X86::DEC32m); goto ReSimplify;
617 case X86::RELEASE_DEC64m: OutMI.setOpcode(X86::DEC64m); goto ReSimplify;
Eli Friedman02f2f892011-09-07 18:48:32 +0000618
Daniel Dunbara4820fc2010-05-18 17:22:24 +0000619 // We don't currently select the correct instruction form for instructions
620 // which have a short %eax, etc. form. Handle this by custom lowering, for
621 // now.
622 //
623 // Note, we are currently not handling the following instructions:
Daniel Dunbar4f6c7c62010-05-19 06:20:44 +0000624 // MOV64ao8, MOV64o8a
Daniel Dunbara4820fc2010-05-18 17:22:24 +0000625 // XCHG16ar, XCHG32ar, XCHG64ar
Daniel Dunbar4f6c7c62010-05-19 06:20:44 +0000626 case X86::MOV8mr_NOREX:
Eli Friedman51ec7452010-08-16 21:03:32 +0000627 case X86::MOV8mr: SimplifyShortMoveForm(AsmPrinter, OutMI, X86::MOV8ao8); break;
Daniel Dunbar4f6c7c62010-05-19 06:20:44 +0000628 case X86::MOV8rm_NOREX:
Eli Friedman51ec7452010-08-16 21:03:32 +0000629 case X86::MOV8rm: SimplifyShortMoveForm(AsmPrinter, OutMI, X86::MOV8o8a); break;
630 case X86::MOV16mr: SimplifyShortMoveForm(AsmPrinter, OutMI, X86::MOV16ao16); break;
631 case X86::MOV16rm: SimplifyShortMoveForm(AsmPrinter, OutMI, X86::MOV16o16a); break;
632 case X86::MOV32mr: SimplifyShortMoveForm(AsmPrinter, OutMI, X86::MOV32ao32); break;
633 case X86::MOV32rm: SimplifyShortMoveForm(AsmPrinter, OutMI, X86::MOV32o32a); break;
Daniel Dunbar4f6c7c62010-05-19 06:20:44 +0000634
Daniel Dunbara4820fc2010-05-18 17:22:24 +0000635 case X86::ADC8ri: SimplifyShortImmForm(OutMI, X86::ADC8i8); break;
636 case X86::ADC16ri: SimplifyShortImmForm(OutMI, X86::ADC16i16); break;
637 case X86::ADC32ri: SimplifyShortImmForm(OutMI, X86::ADC32i32); break;
638 case X86::ADC64ri32: SimplifyShortImmForm(OutMI, X86::ADC64i32); break;
639 case X86::ADD8ri: SimplifyShortImmForm(OutMI, X86::ADD8i8); break;
640 case X86::ADD16ri: SimplifyShortImmForm(OutMI, X86::ADD16i16); break;
641 case X86::ADD32ri: SimplifyShortImmForm(OutMI, X86::ADD32i32); break;
642 case X86::ADD64ri32: SimplifyShortImmForm(OutMI, X86::ADD64i32); break;
643 case X86::AND8ri: SimplifyShortImmForm(OutMI, X86::AND8i8); break;
644 case X86::AND16ri: SimplifyShortImmForm(OutMI, X86::AND16i16); break;
645 case X86::AND32ri: SimplifyShortImmForm(OutMI, X86::AND32i32); break;
646 case X86::AND64ri32: SimplifyShortImmForm(OutMI, X86::AND64i32); break;
647 case X86::CMP8ri: SimplifyShortImmForm(OutMI, X86::CMP8i8); break;
648 case X86::CMP16ri: SimplifyShortImmForm(OutMI, X86::CMP16i16); break;
649 case X86::CMP32ri: SimplifyShortImmForm(OutMI, X86::CMP32i32); break;
650 case X86::CMP64ri32: SimplifyShortImmForm(OutMI, X86::CMP64i32); break;
651 case X86::OR8ri: SimplifyShortImmForm(OutMI, X86::OR8i8); break;
652 case X86::OR16ri: SimplifyShortImmForm(OutMI, X86::OR16i16); break;
653 case X86::OR32ri: SimplifyShortImmForm(OutMI, X86::OR32i32); break;
654 case X86::OR64ri32: SimplifyShortImmForm(OutMI, X86::OR64i32); break;
655 case X86::SBB8ri: SimplifyShortImmForm(OutMI, X86::SBB8i8); break;
656 case X86::SBB16ri: SimplifyShortImmForm(OutMI, X86::SBB16i16); break;
657 case X86::SBB32ri: SimplifyShortImmForm(OutMI, X86::SBB32i32); break;
658 case X86::SBB64ri32: SimplifyShortImmForm(OutMI, X86::SBB64i32); break;
659 case X86::SUB8ri: SimplifyShortImmForm(OutMI, X86::SUB8i8); break;
660 case X86::SUB16ri: SimplifyShortImmForm(OutMI, X86::SUB16i16); break;
661 case X86::SUB32ri: SimplifyShortImmForm(OutMI, X86::SUB32i32); break;
662 case X86::SUB64ri32: SimplifyShortImmForm(OutMI, X86::SUB64i32); break;
663 case X86::TEST8ri: SimplifyShortImmForm(OutMI, X86::TEST8i8); break;
664 case X86::TEST16ri: SimplifyShortImmForm(OutMI, X86::TEST16i16); break;
665 case X86::TEST32ri: SimplifyShortImmForm(OutMI, X86::TEST32i32); break;
666 case X86::TEST64ri32: SimplifyShortImmForm(OutMI, X86::TEST64i32); break;
667 case X86::XOR8ri: SimplifyShortImmForm(OutMI, X86::XOR8i8); break;
668 case X86::XOR16ri: SimplifyShortImmForm(OutMI, X86::XOR16i16); break;
669 case X86::XOR32ri: SimplifyShortImmForm(OutMI, X86::XOR32i32); break;
670 case X86::XOR64ri32: SimplifyShortImmForm(OutMI, X86::XOR64i32); break;
Rafael Espindola66393c12011-10-26 21:12:27 +0000671
Benjamin Kramer068a2252013-07-12 18:06:44 +0000672 // Try to shrink some forms of movsx.
673 case X86::MOVSX16rr8:
674 case X86::MOVSX32rr16:
675 case X86::MOVSX64rr32:
676 SimplifyMOVSX(OutMI);
677 break;
Rafael Espindola66393c12011-10-26 21:12:27 +0000678 }
Chris Lattner31722082009-09-12 20:34:57 +0000679}
680
Lang Hamesf49bc3f2014-07-24 20:40:55 +0000681void X86AsmPrinter::LowerTlsAddr(X86MCInstLower &MCInstLowering,
682 const MachineInstr &MI) {
Hans Wennborg789acfb2012-06-01 16:27:21 +0000683
684 bool is64Bits = MI.getOpcode() == X86::TLS_addr64 ||
685 MI.getOpcode() == X86::TLS_base_addr64;
686
687 bool needsPadding = MI.getOpcode() == X86::TLS_addr64;
688
Rafael Espindolac4774792010-11-28 21:16:39 +0000689 MCContext &context = OutStreamer.getContext();
690
Benjamin Kramer4e629f72012-11-26 13:34:22 +0000691 if (needsPadding)
Lang Hamesf49bc3f2014-07-24 20:40:55 +0000692 EmitAndCountInstruction(MCInstBuilder(X86::DATA16_PREFIX));
Hans Wennborg789acfb2012-06-01 16:27:21 +0000693
694 MCSymbolRefExpr::VariantKind SRVK;
695 switch (MI.getOpcode()) {
696 case X86::TLS_addr32:
697 case X86::TLS_addr64:
698 SRVK = MCSymbolRefExpr::VK_TLSGD;
699 break;
700 case X86::TLS_base_addr32:
701 SRVK = MCSymbolRefExpr::VK_TLSLDM;
702 break;
703 case X86::TLS_base_addr64:
704 SRVK = MCSymbolRefExpr::VK_TLSLD;
705 break;
706 default:
707 llvm_unreachable("unexpected opcode");
708 }
709
Rafael Espindolac4774792010-11-28 21:16:39 +0000710 MCSymbol *sym = MCInstLowering.GetSymbolFromOperand(MI.getOperand(3));
Hans Wennborg789acfb2012-06-01 16:27:21 +0000711 const MCSymbolRefExpr *symRef = MCSymbolRefExpr::Create(sym, SRVK, context);
Rafael Espindolac4774792010-11-28 21:16:39 +0000712
713 MCInst LEA;
714 if (is64Bits) {
715 LEA.setOpcode(X86::LEA64r);
716 LEA.addOperand(MCOperand::CreateReg(X86::RDI)); // dest
717 LEA.addOperand(MCOperand::CreateReg(X86::RIP)); // base
718 LEA.addOperand(MCOperand::CreateImm(1)); // scale
719 LEA.addOperand(MCOperand::CreateReg(0)); // index
720 LEA.addOperand(MCOperand::CreateExpr(symRef)); // disp
721 LEA.addOperand(MCOperand::CreateReg(0)); // seg
Rafael Espindola55d11452012-06-07 18:39:19 +0000722 } else if (SRVK == MCSymbolRefExpr::VK_TLSLDM) {
723 LEA.setOpcode(X86::LEA32r);
724 LEA.addOperand(MCOperand::CreateReg(X86::EAX)); // dest
725 LEA.addOperand(MCOperand::CreateReg(X86::EBX)); // base
726 LEA.addOperand(MCOperand::CreateImm(1)); // scale
727 LEA.addOperand(MCOperand::CreateReg(0)); // index
728 LEA.addOperand(MCOperand::CreateExpr(symRef)); // disp
729 LEA.addOperand(MCOperand::CreateReg(0)); // seg
Rafael Espindolac4774792010-11-28 21:16:39 +0000730 } else {
731 LEA.setOpcode(X86::LEA32r);
732 LEA.addOperand(MCOperand::CreateReg(X86::EAX)); // dest
733 LEA.addOperand(MCOperand::CreateReg(0)); // base
734 LEA.addOperand(MCOperand::CreateImm(1)); // scale
735 LEA.addOperand(MCOperand::CreateReg(X86::EBX)); // index
736 LEA.addOperand(MCOperand::CreateExpr(symRef)); // disp
737 LEA.addOperand(MCOperand::CreateReg(0)); // seg
738 }
Lang Hamesf49bc3f2014-07-24 20:40:55 +0000739 EmitAndCountInstruction(LEA);
Rafael Espindolac4774792010-11-28 21:16:39 +0000740
Hans Wennborg789acfb2012-06-01 16:27:21 +0000741 if (needsPadding) {
Lang Hamesf49bc3f2014-07-24 20:40:55 +0000742 EmitAndCountInstruction(MCInstBuilder(X86::DATA16_PREFIX));
743 EmitAndCountInstruction(MCInstBuilder(X86::DATA16_PREFIX));
744 EmitAndCountInstruction(MCInstBuilder(X86::REX64_PREFIX));
Rafael Espindolac4774792010-11-28 21:16:39 +0000745 }
746
Rafael Espindolac4774792010-11-28 21:16:39 +0000747 StringRef name = is64Bits ? "__tls_get_addr" : "___tls_get_addr";
748 MCSymbol *tlsGetAddr = context.GetOrCreateSymbol(name);
749 const MCSymbolRefExpr *tlsRef =
750 MCSymbolRefExpr::Create(tlsGetAddr,
751 MCSymbolRefExpr::VK_PLT,
752 context);
753
Lang Hamesf49bc3f2014-07-24 20:40:55 +0000754 EmitAndCountInstruction(MCInstBuilder(is64Bits ? X86::CALL64pcrel32
755 : X86::CALLpcrel32)
756 .addExpr(tlsRef));
Rafael Espindolac4774792010-11-28 21:16:39 +0000757}
Devang Patel50c94312010-04-28 01:39:28 +0000758
Juergen Ributzka17e0d9e2013-12-04 00:39:08 +0000759/// \brief Emit the optimal amount of multi-byte nops on X86.
David Woodhousee6c13e42014-01-28 23:12:42 +0000760static void EmitNops(MCStreamer &OS, unsigned NumBytes, bool Is64Bit, const MCSubtargetInfo &STI) {
Juergen Ributzka17e0d9e2013-12-04 00:39:08 +0000761 // This works only for 64bit. For 32bit we have to do additional checking if
762 // the CPU supports multi-byte nops.
763 assert(Is64Bit && "EmitNops only supports X86-64");
764 while (NumBytes) {
765 unsigned Opc, BaseReg, ScaleVal, IndexReg, Displacement, SegmentReg;
766 Opc = IndexReg = Displacement = SegmentReg = 0;
767 BaseReg = X86::RAX; ScaleVal = 1;
768 switch (NumBytes) {
769 case 0: llvm_unreachable("Zero nops?"); break;
770 case 1: NumBytes -= 1; Opc = X86::NOOP; break;
771 case 2: NumBytes -= 2; Opc = X86::XCHG16ar; break;
772 case 3: NumBytes -= 3; Opc = X86::NOOPL; break;
773 case 4: NumBytes -= 4; Opc = X86::NOOPL; Displacement = 8; break;
774 case 5: NumBytes -= 5; Opc = X86::NOOPL; Displacement = 8;
775 IndexReg = X86::RAX; break;
776 case 6: NumBytes -= 6; Opc = X86::NOOPW; Displacement = 8;
777 IndexReg = X86::RAX; break;
778 case 7: NumBytes -= 7; Opc = X86::NOOPL; Displacement = 512; break;
779 case 8: NumBytes -= 8; Opc = X86::NOOPL; Displacement = 512;
780 IndexReg = X86::RAX; break;
781 case 9: NumBytes -= 9; Opc = X86::NOOPW; Displacement = 512;
782 IndexReg = X86::RAX; break;
783 default: NumBytes -= 10; Opc = X86::NOOPW; Displacement = 512;
784 IndexReg = X86::RAX; SegmentReg = X86::CS; break;
785 }
786
787 unsigned NumPrefixes = std::min(NumBytes, 5U);
788 NumBytes -= NumPrefixes;
789 for (unsigned i = 0; i != NumPrefixes; ++i)
790 OS.EmitBytes("\x66");
791
792 switch (Opc) {
793 default: llvm_unreachable("Unexpected opcode"); break;
794 case X86::NOOP:
David Woodhousee6c13e42014-01-28 23:12:42 +0000795 OS.EmitInstruction(MCInstBuilder(Opc), STI);
Juergen Ributzka17e0d9e2013-12-04 00:39:08 +0000796 break;
797 case X86::XCHG16ar:
David Woodhousee6c13e42014-01-28 23:12:42 +0000798 OS.EmitInstruction(MCInstBuilder(Opc).addReg(X86::AX), STI);
Juergen Ributzka17e0d9e2013-12-04 00:39:08 +0000799 break;
800 case X86::NOOPL:
801 case X86::NOOPW:
Lang Hamesf49bc3f2014-07-24 20:40:55 +0000802 OS.EmitInstruction(MCInstBuilder(Opc).addReg(BaseReg)
803 .addImm(ScaleVal).addReg(IndexReg)
804 .addImm(Displacement).addReg(SegmentReg), STI);
Juergen Ributzka17e0d9e2013-12-04 00:39:08 +0000805 break;
806 }
807 } // while (NumBytes)
808}
809
Andrew Trickd4e3dc62013-11-19 03:29:56 +0000810// Lower a stackmap of the form:
811// <id>, <shadowBytes>, ...
Lang Hamesf49bc3f2014-07-24 20:40:55 +0000812void X86AsmPrinter::LowerSTACKMAP(const MachineInstr &MI) {
813 SMShadowTracker.emitShadowPadding(OutStreamer, getSubtargetInfo());
Andrew Trickd4e3dc62013-11-19 03:29:56 +0000814 SM.recordStackMap(MI);
Lang Hamesf49bc3f2014-07-24 20:40:55 +0000815 unsigned NumShadowBytes = MI.getOperand(1).getImm();
816 SMShadowTracker.reset(NumShadowBytes);
Andrew Trick153ebe62013-10-31 22:11:56 +0000817}
818
Andrew Trick561f2212013-11-14 06:54:10 +0000819// Lower a patchpoint of the form:
Andrew Trickd4e3dc62013-11-19 03:29:56 +0000820// [<def>], <id>, <numBytes>, <target>, <numArgs>, <cc>, ...
Lang Hamesf49bc3f2014-07-24 20:40:55 +0000821void X86AsmPrinter::LowerPATCHPOINT(const MachineInstr &MI) {
822 assert(Subtarget->is64Bit() && "Patchpoint currently only supports X86-64");
823
824 SMShadowTracker.emitShadowPadding(OutStreamer, getSubtargetInfo());
825
Andrew Trickd4e3dc62013-11-19 03:29:56 +0000826 SM.recordPatchPoint(MI);
Juergen Ributzka9969d3e2013-11-08 23:28:16 +0000827
Andrew Trickd4e3dc62013-11-19 03:29:56 +0000828 PatchPointOpers opers(&MI);
829 unsigned ScratchIdx = opers.getNextScratchIdx();
Andrew Trick561f2212013-11-14 06:54:10 +0000830 unsigned EncodedBytes = 0;
Andrew Trickd4e3dc62013-11-19 03:29:56 +0000831 int64_t CallTarget = opers.getMetaOper(PatchPointOpers::TargetPos).getImm();
Andrew Trick561f2212013-11-14 06:54:10 +0000832 if (CallTarget) {
833 // Emit MOV to materialize the target address and the CALL to target.
834 // This is encoded with 12-13 bytes, depending on which register is used.
Juergen Ributzka17e0d9e2013-12-04 00:39:08 +0000835 unsigned ScratchReg = MI.getOperand(ScratchIdx).getReg();
836 if (X86II::isX86_64ExtendedReg(ScratchReg))
837 EncodedBytes = 13;
838 else
839 EncodedBytes = 12;
Lang Hamesf49bc3f2014-07-24 20:40:55 +0000840 EmitAndCountInstruction(MCInstBuilder(X86::MOV64ri).addReg(ScratchReg)
841 .addImm(CallTarget));
842 EmitAndCountInstruction(MCInstBuilder(X86::CALL64r).addReg(ScratchReg));
Andrew Trick561f2212013-11-14 06:54:10 +0000843 }
Andrew Trick153ebe62013-10-31 22:11:56 +0000844 // Emit padding.
Andrew Trickd4e3dc62013-11-19 03:29:56 +0000845 unsigned NumBytes = opers.getMetaOper(PatchPointOpers::NBytesPos).getImm();
846 assert(NumBytes >= EncodedBytes &&
Andrew Trick153ebe62013-10-31 22:11:56 +0000847 "Patchpoint can't request size less than the length of a call.");
848
Lang Hamesf49bc3f2014-07-24 20:40:55 +0000849 EmitNops(OutStreamer, NumBytes - EncodedBytes, Subtarget->is64Bit(),
850 getSubtargetInfo());
Andrew Trick153ebe62013-10-31 22:11:56 +0000851}
852
Reid Klecknere7040102014-08-04 21:05:27 +0000853// Returns instruction preceding MBBI in MachineFunction.
854// If MBBI is the first instruction of the first basic block, returns null.
855static MachineBasicBlock::const_iterator
856PrevCrossBBInst(MachineBasicBlock::const_iterator MBBI) {
857 const MachineBasicBlock *MBB = MBBI->getParent();
858 while (MBBI == MBB->begin()) {
859 if (MBB == MBB->getParent()->begin())
860 return nullptr;
861 MBB = MBB->getPrevNode();
862 MBBI = MBB->end();
863 }
864 return --MBBI;
865}
866
Chris Lattner94a946c2010-01-28 01:02:27 +0000867void X86AsmPrinter::EmitInstruction(const MachineInstr *MI) {
Rafael Espindola38c2e652013-10-29 16:11:22 +0000868 X86MCInstLower MCInstLowering(*MF, *this);
Eric Christopherd9134482014-08-04 21:25:23 +0000869 const X86RegisterInfo *RI = static_cast<const X86RegisterInfo *>(
870 TM.getSubtargetImpl()->getRegisterInfo());
NAKAMURA Takumi1db59952014-06-25 12:41:52 +0000871
Chris Lattner74f4ca72009-09-02 17:35:12 +0000872 switch (MI->getOpcode()) {
Dale Johannesenb36c7092010-04-06 22:45:26 +0000873 case TargetOpcode::DBG_VALUE:
David Blaikieb735b4d2013-06-16 20:34:27 +0000874 llvm_unreachable("Should be handled target independently");
Dale Johannesen5d7f0a02010-04-07 01:15:14 +0000875
Eric Christopher4abffad2010-08-05 18:34:30 +0000876 // Emit nothing here but a comment if we can.
877 case X86::Int_MemBarrier:
Rafael Espindola0b694812014-01-16 16:28:37 +0000878 OutStreamer.emitRawComment("MEMBARRIER");
Eric Christopher4abffad2010-08-05 18:34:30 +0000879 return;
Owen Anderson0ca562e2011-10-04 23:26:17 +0000880
Rafael Espindolad94f3b42010-10-26 18:09:55 +0000881
882 case X86::EH_RETURN:
883 case X86::EH_RETURN64: {
884 // Lower these as normal, but add some comments.
885 unsigned Reg = MI->getOperand(0).getReg();
886 OutStreamer.AddComment(StringRef("eh_return, addr: %") +
887 X86ATTInstPrinter::getRegisterName(Reg));
888 break;
889 }
Chris Lattner88c18562010-07-09 00:49:41 +0000890 case X86::TAILJMPr:
891 case X86::TAILJMPd:
892 case X86::TAILJMPd64:
893 // Lower these as normal, but add some comments.
894 OutStreamer.AddComment("TAILCALL");
895 break;
Rafael Espindolac4774792010-11-28 21:16:39 +0000896
897 case X86::TLS_addr32:
898 case X86::TLS_addr64:
Hans Wennborg789acfb2012-06-01 16:27:21 +0000899 case X86::TLS_base_addr32:
900 case X86::TLS_base_addr64:
Lang Hamesf49bc3f2014-07-24 20:40:55 +0000901 return LowerTlsAddr(MCInstLowering, *MI);
Rafael Espindolac4774792010-11-28 21:16:39 +0000902
Chris Lattner74f4ca72009-09-02 17:35:12 +0000903 case X86::MOVPC32r: {
904 // This is a pseudo op for a two instruction sequence with a label, which
905 // looks like:
906 // call "L1$pb"
907 // "L1$pb":
908 // popl %esi
Chad Rosier24c19d22012-08-01 18:39:17 +0000909
Chris Lattner74f4ca72009-09-02 17:35:12 +0000910 // Emit the call.
Chris Lattner7077efe2010-11-14 22:48:15 +0000911 MCSymbol *PICBase = MF->getPICBaseSymbol();
Chris Lattner74f4ca72009-09-02 17:35:12 +0000912 // FIXME: We would like an efficient form for this, so we don't have to do a
913 // lot of extra uniquing.
Lang Hamesf49bc3f2014-07-24 20:40:55 +0000914 EmitAndCountInstruction(MCInstBuilder(X86::CALLpcrel32)
Benjamin Kramerebf576d2012-11-26 18:05:52 +0000915 .addExpr(MCSymbolRefExpr::Create(PICBase, OutContext)));
Chad Rosier24c19d22012-08-01 18:39:17 +0000916
Chris Lattner74f4ca72009-09-02 17:35:12 +0000917 // Emit the label.
918 OutStreamer.EmitLabel(PICBase);
Chad Rosier24c19d22012-08-01 18:39:17 +0000919
Chris Lattner74f4ca72009-09-02 17:35:12 +0000920 // popl $reg
Lang Hamesf49bc3f2014-07-24 20:40:55 +0000921 EmitAndCountInstruction(MCInstBuilder(X86::POP32r)
922 .addReg(MI->getOperand(0).getReg()));
Chris Lattner74f4ca72009-09-02 17:35:12 +0000923 return;
Chris Lattner6ccf7ed2009-09-12 21:01:20 +0000924 }
Chad Rosier24c19d22012-08-01 18:39:17 +0000925
Chris Lattner6ccf7ed2009-09-12 21:01:20 +0000926 case X86::ADD32ri: {
927 // Lower the MO_GOT_ABSOLUTE_ADDRESS form of ADD32ri.
928 if (MI->getOperand(2).getTargetFlags() != X86II::MO_GOT_ABSOLUTE_ADDRESS)
929 break;
Chad Rosier24c19d22012-08-01 18:39:17 +0000930
Chris Lattner6ccf7ed2009-09-12 21:01:20 +0000931 // Okay, we have something like:
932 // EAX = ADD32ri EAX, MO_GOT_ABSOLUTE_ADDRESS(@MYGLOBAL)
Chad Rosier24c19d22012-08-01 18:39:17 +0000933
Chris Lattner6ccf7ed2009-09-12 21:01:20 +0000934 // For this, we want to print something like:
935 // MYGLOBAL + (. - PICBASE)
936 // However, we can't generate a ".", so just emit a new label here and refer
Chris Lattnerd7581392010-03-12 18:47:50 +0000937 // to it.
Chris Lattneraed00fa2010-03-17 05:41:18 +0000938 MCSymbol *DotSym = OutContext.CreateTempSymbol();
Chris Lattner6ccf7ed2009-09-12 21:01:20 +0000939 OutStreamer.EmitLabel(DotSym);
Chad Rosier24c19d22012-08-01 18:39:17 +0000940
Chris Lattner6ccf7ed2009-09-12 21:01:20 +0000941 // Now that we have emitted the label, lower the complex operand expression.
Chris Lattnerd9d71862010-02-08 23:03:41 +0000942 MCSymbol *OpSym = MCInstLowering.GetSymbolFromOperand(MI->getOperand(2));
Chad Rosier24c19d22012-08-01 18:39:17 +0000943
Chris Lattner6ccf7ed2009-09-12 21:01:20 +0000944 const MCExpr *DotExpr = MCSymbolRefExpr::Create(DotSym, OutContext);
945 const MCExpr *PICBase =
Chris Lattner7077efe2010-11-14 22:48:15 +0000946 MCSymbolRefExpr::Create(MF->getPICBaseSymbol(), OutContext);
Chris Lattner6ccf7ed2009-09-12 21:01:20 +0000947 DotExpr = MCBinaryExpr::CreateSub(DotExpr, PICBase, OutContext);
Chad Rosier24c19d22012-08-01 18:39:17 +0000948
949 DotExpr = MCBinaryExpr::CreateAdd(MCSymbolRefExpr::Create(OpSym,OutContext),
Chris Lattner6ccf7ed2009-09-12 21:01:20 +0000950 DotExpr, OutContext);
Chad Rosier24c19d22012-08-01 18:39:17 +0000951
Lang Hamesf49bc3f2014-07-24 20:40:55 +0000952 EmitAndCountInstruction(MCInstBuilder(X86::ADD32ri)
Benjamin Kramer4e629f72012-11-26 13:34:22 +0000953 .addReg(MI->getOperand(0).getReg())
954 .addReg(MI->getOperand(1).getReg())
Benjamin Kramerebf576d2012-11-26 18:05:52 +0000955 .addExpr(DotExpr));
Chris Lattner6ccf7ed2009-09-12 21:01:20 +0000956 return;
957 }
Andrew Trick153ebe62013-10-31 22:11:56 +0000958
959 case TargetOpcode::STACKMAP:
Lang Hamesf49bc3f2014-07-24 20:40:55 +0000960 return LowerSTACKMAP(*MI);
Andrew Trick153ebe62013-10-31 22:11:56 +0000961
962 case TargetOpcode::PATCHPOINT:
Lang Hamesf49bc3f2014-07-24 20:40:55 +0000963 return LowerPATCHPOINT(*MI);
Lang Hamesc2b77232013-11-11 23:00:41 +0000964
965 case X86::MORESTACK_RET:
Lang Hamesf49bc3f2014-07-24 20:40:55 +0000966 EmitAndCountInstruction(MCInstBuilder(getRetOpcode(*Subtarget)));
Lang Hamesc2b77232013-11-11 23:00:41 +0000967 return;
968
969 case X86::MORESTACK_RET_RESTORE_R10:
970 // Return, then restore R10.
Lang Hamesf49bc3f2014-07-24 20:40:55 +0000971 EmitAndCountInstruction(MCInstBuilder(getRetOpcode(*Subtarget)));
972 EmitAndCountInstruction(MCInstBuilder(X86::MOV64rr)
973 .addReg(X86::R10)
974 .addReg(X86::RAX));
Lang Hamesc2b77232013-11-11 23:00:41 +0000975 return;
NAKAMURA Takumi1db59952014-06-25 12:41:52 +0000976
977 case X86::SEH_PushReg:
Saleem Abdulrasool7206a522014-06-29 01:52:01 +0000978 OutStreamer.EmitWinCFIPushReg(RI->getSEHRegNum(MI->getOperand(0).getImm()));
NAKAMURA Takumi1db59952014-06-25 12:41:52 +0000979 return;
980
981 case X86::SEH_SaveReg:
Saleem Abdulrasool7206a522014-06-29 01:52:01 +0000982 OutStreamer.EmitWinCFISaveReg(RI->getSEHRegNum(MI->getOperand(0).getImm()),
983 MI->getOperand(1).getImm());
NAKAMURA Takumi1db59952014-06-25 12:41:52 +0000984 return;
985
986 case X86::SEH_SaveXMM:
Saleem Abdulrasool7206a522014-06-29 01:52:01 +0000987 OutStreamer.EmitWinCFISaveXMM(RI->getSEHRegNum(MI->getOperand(0).getImm()),
988 MI->getOperand(1).getImm());
NAKAMURA Takumi1db59952014-06-25 12:41:52 +0000989 return;
990
991 case X86::SEH_StackAlloc:
Saleem Abdulrasool7206a522014-06-29 01:52:01 +0000992 OutStreamer.EmitWinCFIAllocStack(MI->getOperand(0).getImm());
NAKAMURA Takumi1db59952014-06-25 12:41:52 +0000993 return;
994
995 case X86::SEH_SetFrame:
Saleem Abdulrasool7206a522014-06-29 01:52:01 +0000996 OutStreamer.EmitWinCFISetFrame(RI->getSEHRegNum(MI->getOperand(0).getImm()),
997 MI->getOperand(1).getImm());
NAKAMURA Takumi1db59952014-06-25 12:41:52 +0000998 return;
999
1000 case X86::SEH_PushFrame:
Saleem Abdulrasool7206a522014-06-29 01:52:01 +00001001 OutStreamer.EmitWinCFIPushFrame(MI->getOperand(0).getImm());
NAKAMURA Takumi1db59952014-06-25 12:41:52 +00001002 return;
1003
1004 case X86::SEH_EndPrologue:
Saleem Abdulrasool7206a522014-06-29 01:52:01 +00001005 OutStreamer.EmitWinCFIEndProlog();
NAKAMURA Takumi1db59952014-06-25 12:41:52 +00001006 return;
Chandler Carruth185cc182014-07-25 23:47:11 +00001007
Reid Klecknere7040102014-08-04 21:05:27 +00001008 case X86::SEH_Epilogue: {
1009 MachineBasicBlock::const_iterator MBBI(MI);
1010 // Check if preceded by a call and emit nop if so.
1011 for (MBBI = PrevCrossBBInst(MBBI); MBBI; MBBI = PrevCrossBBInst(MBBI)) {
1012 // Conservatively assume that pseudo instructions don't emit code and keep
1013 // looking for a call. We may emit an unnecessary nop in some cases.
1014 if (!MBBI->isPseudo()) {
1015 if (MBBI->isCall())
1016 EmitAndCountInstruction(MCInstBuilder(X86::NOOP));
1017 break;
1018 }
1019 }
1020 return;
1021 }
1022
Chandler Carruth185cc182014-07-25 23:47:11 +00001023 case X86::PSHUFBrm:
Chandler Carruth2ad69ee2014-08-02 10:08:17 +00001024 case X86::VPSHUFBrm:
Chandler Carruth185cc182014-07-25 23:47:11 +00001025 // Lower PSHUFB normally but add a comment if we can find a constant
1026 // shuffle mask. We won't be able to do this at the MC layer because the
1027 // mask isn't an immediate.
1028 std::string Comment;
1029 raw_string_ostream CS(Comment);
1030 SmallVector<int, 16> Mask;
1031
Chandler Carruth2ad69ee2014-08-02 10:08:17 +00001032 assert(MI->getNumOperands() >= 6 &&
Sanjay Patelb63e43c2014-08-06 21:08:38 +00001033 "Wrong number of operands for PSHUFBrm or VPSHUFBrm");
Chandler Carruth185cc182014-07-25 23:47:11 +00001034 const MachineOperand &DstOp = MI->getOperand(0);
1035 const MachineOperand &SrcOp = MI->getOperand(1);
1036 const MachineOperand &MaskOp = MI->getOperand(5);
1037
1038 // Compute the name for a register. This is really goofy because we have
1039 // multiple instruction printers that could (in theory) use different
1040 // names. Fortunately most people use the ATT style (outside of Windows)
1041 // and they actually agree on register naming here. Ultimately, this is
1042 // a comment, and so its OK if it isn't perfect.
1043 auto GetRegisterName = [](unsigned RegNum) -> StringRef {
1044 return X86ATTInstPrinter::getRegisterName(RegNum);
1045 };
1046
1047 StringRef DstName = DstOp.isReg() ? GetRegisterName(DstOp.getReg()) : "mem";
1048 StringRef SrcName = SrcOp.isReg() ? GetRegisterName(SrcOp.getReg()) : "mem";
1049 CS << DstName << " = ";
1050
1051 if (MaskOp.isCPI()) {
1052 ArrayRef<MachineConstantPoolEntry> Constants =
1053 MI->getParent()->getParent()->getConstantPool()->getConstants();
1054 const MachineConstantPoolEntry &MaskConstantEntry =
Chandler Carruthd10b2922014-08-02 10:29:36 +00001055 Constants[MaskOp.getIndex()];
Chandler Carruth185cc182014-07-25 23:47:11 +00001056 Type *MaskTy = MaskConstantEntry.getType();
Chandler Carruth0e469602014-07-26 00:04:41 +00001057 (void)MaskTy;
Chandler Carruth185cc182014-07-25 23:47:11 +00001058 if (!MaskConstantEntry.isMachineConstantPoolEntry())
1059 if (auto *C = dyn_cast<ConstantDataSequential>(
1060 MaskConstantEntry.Val.ConstVal)) {
1061 assert(MaskTy == C->getType() &&
1062 "Expected a constant of the same type!");
1063
1064 DecodePSHUFBMask(C, Mask);
1065 assert(Mask.size() == MaskTy->getVectorNumElements() &&
1066 "Shuffle mask has a different size than its type!");
1067 }
1068 }
1069
1070 if (!Mask.empty()) {
1071 bool NeedComma = false;
1072 bool InSrc = false;
1073 for (int M : Mask) {
1074 // Wrap up any prior entry...
1075 if (M == SM_SentinelZero && InSrc) {
1076 InSrc = false;
1077 CS << "]";
1078 }
1079 if (NeedComma)
1080 CS << ",";
1081 else
1082 NeedComma = true;
1083
1084 // Print this shuffle...
1085 if (M == SM_SentinelZero) {
1086 CS << "zero";
1087 } else {
1088 if (!InSrc) {
1089 InSrc = true;
1090 CS << SrcName << "[";
1091 }
1092 CS << M;
1093 }
1094 }
1095 if (InSrc)
1096 CS << "]";
1097
1098 OutStreamer.AddComment(CS.str());
1099 }
1100 break;
Chris Lattner74f4ca72009-09-02 17:35:12 +00001101 }
Chad Rosier24c19d22012-08-01 18:39:17 +00001102
Chris Lattner31722082009-09-12 20:34:57 +00001103 MCInst TmpInst;
1104 MCInstLowering.Lower(MI, TmpInst);
Lang Hamesf49bc3f2014-07-24 20:40:55 +00001105 EmitAndCountInstruction(TmpInst);
Chris Lattner74f4ca72009-09-02 17:35:12 +00001106}