blob: 32b0dde81382b2bbf806adb36a4607f07fb5e49c [file] [log] [blame]
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001//===-- SelectionDAGBuilder.cpp - Selection-DAG building ------------------===//
Dan Gohman575fad32008-09-03 16:12:24 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This implements routines for translating from LLVM IR into SelectionDAG IR.
11//
12//===----------------------------------------------------------------------===//
13
Dan Gohman1a6c47f2009-11-23 18:04:58 +000014#include "SelectionDAGBuilder.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000015#include "SDNodeDbgValue.h"
Dan Gohman575fad32008-09-03 16:12:24 +000016#include "llvm/ADT/BitVector.h"
David Blaikie0252265b2013-06-16 20:34:15 +000017#include "llvm/ADT/Optional.h"
Dan Gohman5eba3bc2008-09-04 20:49:27 +000018#include "llvm/ADT/SmallSet.h"
Dan Gohman575fad32008-09-03 16:12:24 +000019#include "llvm/Analysis/AliasAnalysis.h"
Jakub Staszaka9286e92013-01-10 22:13:13 +000020#include "llvm/Analysis/BranchProbabilityInfo.h"
Chris Lattner1a32ede2009-12-24 00:37:38 +000021#include "llvm/Analysis/ConstantFolding.h"
Nadav Rotem7c277da2012-09-06 09:17:37 +000022#include "llvm/Analysis/ValueTracking.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000023#include "llvm/CodeGen/Analysis.h"
24#include "llvm/CodeGen/FastISel.h"
25#include "llvm/CodeGen/FunctionLoweringInfo.h"
26#include "llvm/CodeGen/GCMetadata.h"
27#include "llvm/CodeGen/GCStrategy.h"
28#include "llvm/CodeGen/MachineFrameInfo.h"
29#include "llvm/CodeGen/MachineFunction.h"
30#include "llvm/CodeGen/MachineInstrBuilder.h"
31#include "llvm/CodeGen/MachineJumpTableInfo.h"
32#include "llvm/CodeGen/MachineModuleInfo.h"
33#include "llvm/CodeGen/MachineRegisterInfo.h"
34#include "llvm/CodeGen/SelectionDAG.h"
Andrew Trick153ebe62013-10-31 22:11:56 +000035#include "llvm/CodeGen/StackMaps.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000036#include "llvm/IR/CallingConv.h"
37#include "llvm/IR/Constants.h"
38#include "llvm/IR/DataLayout.h"
Chandler Carruth9a4c9e52014-03-06 00:46:21 +000039#include "llvm/IR/DebugInfo.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000040#include "llvm/IR/DerivedTypes.h"
41#include "llvm/IR/Function.h"
42#include "llvm/IR/GlobalVariable.h"
43#include "llvm/IR/InlineAsm.h"
44#include "llvm/IR/Instructions.h"
45#include "llvm/IR/IntrinsicInst.h"
46#include "llvm/IR/Intrinsics.h"
47#include "llvm/IR/LLVMContext.h"
48#include "llvm/IR/Module.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000049#include "llvm/Support/CommandLine.h"
50#include "llvm/Support/Debug.h"
51#include "llvm/Support/ErrorHandling.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000052#include "llvm/Support/MathExtras.h"
53#include "llvm/Support/raw_ostream.h"
Anton Korobeynikov2f931282011-01-10 12:39:04 +000054#include "llvm/Target/TargetFrameLowering.h"
Dan Gohman575fad32008-09-03 16:12:24 +000055#include "llvm/Target/TargetInstrInfo.h"
Dale Johannesenb842d522009-02-05 01:49:45 +000056#include "llvm/Target/TargetIntrinsicInfo.h"
Owen Andersonbb15fec2011-12-08 22:15:21 +000057#include "llvm/Target/TargetLibraryInfo.h"
Dan Gohman575fad32008-09-03 16:12:24 +000058#include "llvm/Target/TargetLowering.h"
Dan Gohman575fad32008-09-03 16:12:24 +000059#include "llvm/Target/TargetOptions.h"
Richard Sandiford564681c2013-08-12 10:28:10 +000060#include "llvm/Target/TargetSelectionDAGInfo.h"
Eric Christopherd9134482014-08-04 21:25:23 +000061#include "llvm/Target/TargetSubtargetInfo.h"
Dan Gohman575fad32008-09-03 16:12:24 +000062#include <algorithm>
63using namespace llvm;
64
Chandler Carruth1b9dde02014-04-22 02:02:50 +000065#define DEBUG_TYPE "isel"
66
Dale Johannesenf2a52bb2008-09-05 01:48:15 +000067/// LimitFloatPrecision - Generate low-precision inline sequences for
68/// some float libcalls (6, 8 or 12 bits).
69static unsigned LimitFloatPrecision;
70
71static cl::opt<unsigned, true>
72LimitFPPrecision("limit-float-precision",
73 cl::desc("Generate low-precision inline sequences "
74 "for some float libcalls"),
75 cl::location(LimitFloatPrecision),
76 cl::init(0));
77
Andrew Trick116efac2010-11-12 17:50:46 +000078// Limit the width of DAG chains. This is important in general to prevent
79// prevent DAG-based analysis from blowing up. For example, alias analysis and
80// load clustering may not complete in reasonable time. It is difficult to
81// recognize and avoid this situation within each individual analysis, and
82// future analyses are likely to have the same behavior. Limiting DAG width is
Andrew Trickcf7fefb2010-11-20 07:26:51 +000083// the safe approach, and will be especially important with global DAGs.
Andrew Trick116efac2010-11-12 17:50:46 +000084//
85// MaxParallelChains default is arbitrarily high to avoid affecting
86// optimization, but could be lowered to improve compile time. Any ld-ld-st-st
Andrew Trickcf7fefb2010-11-20 07:26:51 +000087// sequence over this should have been converted to llvm.memcpy by the
88// frontend. It easy to induce this behavior with .ll code such as:
89// %buffer = alloca [4096 x i8]
90// %data = load [4096 x i8]* %argPtr
91// store [4096 x i8] %data, [4096 x i8]* %buffer
Andrew Trick710d5da2011-03-11 17:46:59 +000092static const unsigned MaxParallelChains = 64;
Andrew Trick116efac2010-11-12 17:50:46 +000093
Andrew Trickef9de2a2013-05-25 02:42:55 +000094static SDValue getCopyFromPartsVector(SelectionDAG &DAG, SDLoc DL,
Chris Lattner05bcb482010-08-24 23:20:40 +000095 const SDValue *Parts, unsigned NumParts,
Patrik Hagglund00e7a112012-12-19 12:33:30 +000096 MVT PartVT, EVT ValueVT, const Value *V);
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +000097
Dan Gohman575fad32008-09-03 16:12:24 +000098/// getCopyFromParts - Create a value that contains the specified legal parts
99/// combined into the value they represent. If the parts combine to a type
100/// larger then ValueVT then AssertOp can be used to specify whether the extra
101/// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT
102/// (ISD::AssertSext).
Andrew Trickef9de2a2013-05-25 02:42:55 +0000103static SDValue getCopyFromParts(SelectionDAG &DAG, SDLoc DL,
Dale Johannesendb7c5f62009-01-31 02:22:37 +0000104 const SDValue *Parts,
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000105 unsigned NumParts, MVT PartVT, EVT ValueVT,
Bill Wendling81406f62012-09-26 04:04:19 +0000106 const Value *V,
Duncan Sandsba21b7d2009-01-28 14:42:54 +0000107 ISD::NodeType AssertOp = ISD::DELETED_NODE) {
Chris Lattner05bcb482010-08-24 23:20:40 +0000108 if (ValueVT.isVector())
Bill Wendling81406f62012-09-26 04:04:19 +0000109 return getCopyFromPartsVector(DAG, DL, Parts, NumParts,
110 PartVT, ValueVT, V);
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000111
Dan Gohman575fad32008-09-03 16:12:24 +0000112 assert(NumParts > 0 && "No parts to assemble!");
Dan Gohman91febd12009-01-15 16:58:17 +0000113 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohman575fad32008-09-03 16:12:24 +0000114 SDValue Val = Parts[0];
115
116 if (NumParts > 1) {
117 // Assemble the value from multiple parts.
Chris Lattner05bcb482010-08-24 23:20:40 +0000118 if (ValueVT.isInteger()) {
Dan Gohman575fad32008-09-03 16:12:24 +0000119 unsigned PartBits = PartVT.getSizeInBits();
120 unsigned ValueBits = ValueVT.getSizeInBits();
121
122 // Assemble the power of 2 part.
123 unsigned RoundParts = NumParts & (NumParts - 1) ?
124 1 << Log2_32(NumParts) : NumParts;
125 unsigned RoundBits = PartBits * RoundParts;
Owen Anderson53aa7a92009-08-10 22:56:29 +0000126 EVT RoundVT = RoundBits == ValueBits ?
Owen Anderson117c9e82009-08-12 00:36:31 +0000127 ValueVT : EVT::getIntegerVT(*DAG.getContext(), RoundBits);
Dan Gohman575fad32008-09-03 16:12:24 +0000128 SDValue Lo, Hi;
129
Owen Anderson117c9e82009-08-12 00:36:31 +0000130 EVT HalfVT = EVT::getIntegerVT(*DAG.getContext(), RoundBits/2);
Duncan Sands17e678b2008-10-29 14:22:20 +0000131
Dan Gohman575fad32008-09-03 16:12:24 +0000132 if (RoundParts > 2) {
Chris Lattner05bcb482010-08-24 23:20:40 +0000133 Lo = getCopyFromParts(DAG, DL, Parts, RoundParts / 2,
Bill Wendling81406f62012-09-26 04:04:19 +0000134 PartVT, HalfVT, V);
Chris Lattner05bcb482010-08-24 23:20:40 +0000135 Hi = getCopyFromParts(DAG, DL, Parts + RoundParts / 2,
Bill Wendling81406f62012-09-26 04:04:19 +0000136 RoundParts / 2, PartVT, HalfVT, V);
Dan Gohman575fad32008-09-03 16:12:24 +0000137 } else {
Wesley Peck527da1b2010-11-23 03:31:01 +0000138 Lo = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[0]);
139 Hi = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[1]);
Dan Gohman575fad32008-09-03 16:12:24 +0000140 }
Bill Wendling919b7aa2009-12-22 02:10:19 +0000141
Dan Gohman575fad32008-09-03 16:12:24 +0000142 if (TLI.isBigEndian())
143 std::swap(Lo, Hi);
Bill Wendling919b7aa2009-12-22 02:10:19 +0000144
Chris Lattner05bcb482010-08-24 23:20:40 +0000145 Val = DAG.getNode(ISD::BUILD_PAIR, DL, RoundVT, Lo, Hi);
Dan Gohman575fad32008-09-03 16:12:24 +0000146
147 if (RoundParts < NumParts) {
148 // Assemble the trailing non-power-of-2 part.
149 unsigned OddParts = NumParts - RoundParts;
Owen Anderson117c9e82009-08-12 00:36:31 +0000150 EVT OddVT = EVT::getIntegerVT(*DAG.getContext(), OddParts * PartBits);
Chris Lattner05bcb482010-08-24 23:20:40 +0000151 Hi = getCopyFromParts(DAG, DL,
Bill Wendling81406f62012-09-26 04:04:19 +0000152 Parts + RoundParts, OddParts, PartVT, OddVT, V);
Dan Gohman575fad32008-09-03 16:12:24 +0000153
154 // Combine the round and odd parts.
155 Lo = Val;
156 if (TLI.isBigEndian())
157 std::swap(Lo, Hi);
Owen Anderson117c9e82009-08-12 00:36:31 +0000158 EVT TotalVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
Chris Lattner05bcb482010-08-24 23:20:40 +0000159 Hi = DAG.getNode(ISD::ANY_EXTEND, DL, TotalVT, Hi);
160 Hi = DAG.getNode(ISD::SHL, DL, TotalVT, Hi,
Dan Gohman575fad32008-09-03 16:12:24 +0000161 DAG.getConstant(Lo.getValueType().getSizeInBits(),
Duncan Sands41826032009-01-31 15:50:11 +0000162 TLI.getPointerTy()));
Chris Lattner05bcb482010-08-24 23:20:40 +0000163 Lo = DAG.getNode(ISD::ZERO_EXTEND, DL, TotalVT, Lo);
164 Val = DAG.getNode(ISD::OR, DL, TotalVT, Lo, Hi);
Dan Gohman575fad32008-09-03 16:12:24 +0000165 }
Eli Friedman9030c352009-05-20 06:02:09 +0000166 } else if (PartVT.isFloatingPoint()) {
167 // FP split into multiple FP parts (for ppcf128)
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000168 assert(ValueVT == EVT(MVT::ppcf128) && PartVT == MVT::f64 &&
Eli Friedman9030c352009-05-20 06:02:09 +0000169 "Unexpected split");
170 SDValue Lo, Hi;
Wesley Peck527da1b2010-11-23 03:31:01 +0000171 Lo = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[0]);
172 Hi = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[1]);
Ulrich Weigandf236bb12014-07-03 15:06:47 +0000173 if (TLI.hasBigEndianPartOrdering(ValueVT))
Eli Friedman9030c352009-05-20 06:02:09 +0000174 std::swap(Lo, Hi);
Chris Lattner05bcb482010-08-24 23:20:40 +0000175 Val = DAG.getNode(ISD::BUILD_PAIR, DL, ValueVT, Lo, Hi);
Eli Friedman9030c352009-05-20 06:02:09 +0000176 } else {
177 // FP split into integer parts (soft fp)
178 assert(ValueVT.isFloatingPoint() && PartVT.isInteger() &&
179 !PartVT.isVector() && "Unexpected split");
Owen Anderson117c9e82009-08-12 00:36:31 +0000180 EVT IntVT = EVT::getIntegerVT(*DAG.getContext(), ValueVT.getSizeInBits());
Bill Wendling81406f62012-09-26 04:04:19 +0000181 Val = getCopyFromParts(DAG, DL, Parts, NumParts, PartVT, IntVT, V);
Dan Gohman575fad32008-09-03 16:12:24 +0000182 }
183 }
184
185 // There is now one part, held in Val. Correct it to match ValueVT.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000186 EVT PartEVT = Val.getValueType();
Dan Gohman575fad32008-09-03 16:12:24 +0000187
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000188 if (PartEVT == ValueVT)
Dan Gohman575fad32008-09-03 16:12:24 +0000189 return Val;
190
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000191 if (PartEVT.isInteger() && ValueVT.isInteger()) {
192 if (ValueVT.bitsLT(PartEVT)) {
Dan Gohman575fad32008-09-03 16:12:24 +0000193 // For a truncate, see if we have any information to
194 // indicate whether the truncated bits will always be
195 // zero or sign-extension.
196 if (AssertOp != ISD::DELETED_NODE)
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000197 Val = DAG.getNode(AssertOp, DL, PartEVT, Val,
Dan Gohman575fad32008-09-03 16:12:24 +0000198 DAG.getValueType(ValueVT));
Chris Lattner05bcb482010-08-24 23:20:40 +0000199 return DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
Dan Gohman575fad32008-09-03 16:12:24 +0000200 }
Chris Lattner05bcb482010-08-24 23:20:40 +0000201 return DAG.getNode(ISD::ANY_EXTEND, DL, ValueVT, Val);
Dan Gohman575fad32008-09-03 16:12:24 +0000202 }
203
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000204 if (PartEVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
Chris Lattner05bcb482010-08-24 23:20:40 +0000205 // FP_ROUND's are always exact here.
206 if (ValueVT.bitsLT(Val.getValueType()))
207 return DAG.getNode(ISD::FP_ROUND, DL, ValueVT, Val,
Pete Coopere3d305a2012-01-17 01:54:07 +0000208 DAG.getTargetConstant(1, TLI.getPointerTy()));
Bill Wendling919b7aa2009-12-22 02:10:19 +0000209
Chris Lattner05bcb482010-08-24 23:20:40 +0000210 return DAG.getNode(ISD::FP_EXTEND, DL, ValueVT, Val);
Dan Gohman575fad32008-09-03 16:12:24 +0000211 }
212
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000213 if (PartEVT.getSizeInBits() == ValueVT.getSizeInBits())
Wesley Peck527da1b2010-11-23 03:31:01 +0000214 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
Dan Gohman575fad32008-09-03 16:12:24 +0000215
Torok Edwinfbcc6632009-07-14 16:55:14 +0000216 llvm_unreachable("Unknown mismatch!");
Dan Gohman575fad32008-09-03 16:12:24 +0000217}
218
Benjamin Kramerfd719b92014-03-29 16:54:29 +0000219static void diagnosePossiblyInvalidConstraint(LLVMContext &Ctx, const Value *V,
220 const Twine &ErrMsg) {
221 const Instruction *I = dyn_cast_or_null<Instruction>(V);
222 if (!V)
223 return Ctx.emitError(ErrMsg);
224
225 const char *AsmError = ", possible invalid constraint for vector type";
226 if (const CallInst *CI = dyn_cast<CallInst>(I))
227 if (isa<InlineAsm>(CI->getCalledValue()))
228 return Ctx.emitError(I, ErrMsg + AsmError);
229
230 return Ctx.emitError(I, ErrMsg);
231}
232
Bill Wendling81406f62012-09-26 04:04:19 +0000233/// getCopyFromPartsVector - Create a value that contains the specified legal
234/// parts combined into the value they represent. If the parts combine to a
235/// type larger then ValueVT then AssertOp can be used to specify whether the
236/// extra bits are known to be zero (ISD::AssertZext) or sign extended from
237/// ValueVT (ISD::AssertSext).
Andrew Trickef9de2a2013-05-25 02:42:55 +0000238static SDValue getCopyFromPartsVector(SelectionDAG &DAG, SDLoc DL,
Chris Lattner05bcb482010-08-24 23:20:40 +0000239 const SDValue *Parts, unsigned NumParts,
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000240 MVT PartVT, EVT ValueVT, const Value *V) {
Chris Lattner05bcb482010-08-24 23:20:40 +0000241 assert(ValueVT.isVector() && "Not a vector value");
242 assert(NumParts > 0 && "No parts to assemble!");
243 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
244 SDValue Val = Parts[0];
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000245
Chris Lattner05bcb482010-08-24 23:20:40 +0000246 // Handle a multi-element vector.
247 if (NumParts > 1) {
Patrik Hagglund3f1905192012-12-19 11:53:21 +0000248 EVT IntermediateVT;
249 MVT RegisterVT;
Chris Lattner05bcb482010-08-24 23:20:40 +0000250 unsigned NumIntermediates;
251 unsigned NumRegs =
252 TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT, IntermediateVT,
253 NumIntermediates, RegisterVT);
254 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
255 NumParts = NumRegs; // Silence a compiler warning.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000256 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
Patrik Hagglund3f1905192012-12-19 11:53:21 +0000257 assert(RegisterVT == Parts[0].getSimpleValueType() &&
Chris Lattner05bcb482010-08-24 23:20:40 +0000258 "Part type doesn't match part!");
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000259
Chris Lattner05bcb482010-08-24 23:20:40 +0000260 // Assemble the parts into intermediate operands.
261 SmallVector<SDValue, 8> Ops(NumIntermediates);
262 if (NumIntermediates == NumParts) {
263 // If the register was not expanded, truncate or copy the value,
264 // as appropriate.
265 for (unsigned i = 0; i != NumParts; ++i)
266 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i], 1,
Bill Wendling81406f62012-09-26 04:04:19 +0000267 PartVT, IntermediateVT, V);
Chris Lattner05bcb482010-08-24 23:20:40 +0000268 } else if (NumParts > 0) {
269 // If the intermediate type was expanded, build the intermediate
270 // operands from the parts.
271 assert(NumParts % NumIntermediates == 0 &&
272 "Must expand into a divisible number of parts!");
273 unsigned Factor = NumParts / NumIntermediates;
274 for (unsigned i = 0; i != NumIntermediates; ++i)
275 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i * Factor], Factor,
Bill Wendling81406f62012-09-26 04:04:19 +0000276 PartVT, IntermediateVT, V);
Chris Lattner05bcb482010-08-24 23:20:40 +0000277 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000278
Chris Lattner05bcb482010-08-24 23:20:40 +0000279 // Build a vector with BUILD_VECTOR or CONCAT_VECTORS from the
280 // intermediate operands.
Craig Topper48d114b2014-04-26 18:35:24 +0000281 Val = DAG.getNode(IntermediateVT.isVector() ? ISD::CONCAT_VECTORS
282 : ISD::BUILD_VECTOR,
283 DL, ValueVT, Ops);
Chris Lattner05bcb482010-08-24 23:20:40 +0000284 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000285
Chris Lattner05bcb482010-08-24 23:20:40 +0000286 // There is now one part, held in Val. Correct it to match ValueVT.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000287 EVT PartEVT = Val.getValueType();
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000288
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000289 if (PartEVT == ValueVT)
Chris Lattner05bcb482010-08-24 23:20:40 +0000290 return Val;
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000291
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000292 if (PartEVT.isVector()) {
Chris Lattner75ff0532010-08-25 22:49:25 +0000293 // If the element type of the source/dest vectors are the same, but the
294 // parts vector has more elements than the value vector, then we have a
295 // vector widening case (e.g. <2 x float> -> <4 x float>). Extract the
296 // elements we want.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000297 if (PartEVT.getVectorElementType() == ValueVT.getVectorElementType()) {
298 assert(PartEVT.getVectorNumElements() > ValueVT.getVectorNumElements() &&
Chris Lattner75ff0532010-08-25 22:49:25 +0000299 "Cannot narrow, it would be a lossy transformation");
300 return DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, ValueVT, Val,
Tom Stellardd42c5942013-08-05 22:22:01 +0000301 DAG.getConstant(0, TLI.getVectorIdxTy()));
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000302 }
303
Chris Lattner75ff0532010-08-25 22:49:25 +0000304 // Vector/Vector bitcast.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000305 if (ValueVT.getSizeInBits() == PartEVT.getSizeInBits())
Nadav Rotem06bd6d32011-06-04 20:58:08 +0000306 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
307
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000308 assert(PartEVT.getVectorNumElements() == ValueVT.getVectorNumElements() &&
Nadav Rotem06bd6d32011-06-04 20:58:08 +0000309 "Cannot handle this kind of promotion");
310 // Promoted vector extract
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000311 bool Smaller = ValueVT.bitsLE(PartEVT);
Nadav Rotem083837e2011-06-12 14:49:38 +0000312 return DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
313 DL, ValueVT, Val);
Nadav Rotem06bd6d32011-06-04 20:58:08 +0000314
Chris Lattner75ff0532010-08-25 22:49:25 +0000315 }
Eric Christopher0713a9d2011-06-08 23:55:35 +0000316
Eric Christopher690030c2011-06-01 19:55:10 +0000317 // Trivial bitcast if the types are the same size and the destination
318 // vector type is legal.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000319 if (PartEVT.getSizeInBits() == ValueVT.getSizeInBits() &&
Eric Christopher690030c2011-06-01 19:55:10 +0000320 TLI.isTypeLegal(ValueVT))
321 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000322
Nadav Rotem083837e2011-06-12 14:49:38 +0000323 // Handle cases such as i8 -> <1 x i1>
Bill Wendling81406f62012-09-26 04:04:19 +0000324 if (ValueVT.getVectorNumElements() != 1) {
Benjamin Kramerfd719b92014-03-29 16:54:29 +0000325 diagnosePossiblyInvalidConstraint(*DAG.getContext(), V,
326 "non-trivial scalar-to-vector conversion");
Chad Rosier8e4824f2013-05-01 19:49:26 +0000327 return DAG.getUNDEF(ValueVT);
Bill Wendling81406f62012-09-26 04:04:19 +0000328 }
Nadav Rotem083837e2011-06-12 14:49:38 +0000329
330 if (ValueVT.getVectorNumElements() == 1 &&
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000331 ValueVT.getVectorElementType() != PartEVT) {
332 bool Smaller = ValueVT.bitsLE(PartEVT);
Nadav Rotem083837e2011-06-12 14:49:38 +0000333 Val = DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
334 DL, ValueVT.getScalarType(), Val);
335 }
336
Chris Lattner05bcb482010-08-24 23:20:40 +0000337 return DAG.getNode(ISD::BUILD_VECTOR, DL, ValueVT, Val);
338}
339
Andrew Trickef9de2a2013-05-25 02:42:55 +0000340static void getCopyToPartsVector(SelectionDAG &DAG, SDLoc dl,
Chris Lattner96a77eb2010-08-24 23:10:06 +0000341 SDValue Val, SDValue *Parts, unsigned NumParts,
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000342 MVT PartVT, const Value *V);
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000343
Dan Gohman575fad32008-09-03 16:12:24 +0000344/// getCopyToParts - Create a series of nodes that contain the specified value
345/// split into legal parts. If the parts contain more bits than Val, then, for
346/// integers, ExtendKind can be used to specify how to generate the extra bits.
Andrew Trickef9de2a2013-05-25 02:42:55 +0000347static void getCopyToParts(SelectionDAG &DAG, SDLoc DL,
Bill Wendling919b7aa2009-12-22 02:10:19 +0000348 SDValue Val, SDValue *Parts, unsigned NumParts,
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000349 MVT PartVT, const Value *V,
Dan Gohman575fad32008-09-03 16:12:24 +0000350 ISD::NodeType ExtendKind = ISD::ANY_EXTEND) {
Owen Anderson53aa7a92009-08-10 22:56:29 +0000351 EVT ValueVT = Val.getValueType();
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000352
Chris Lattner96a77eb2010-08-24 23:10:06 +0000353 // Handle the vector case separately.
354 if (ValueVT.isVector())
Bill Wendling5def8912012-09-26 06:16:18 +0000355 return getCopyToPartsVector(DAG, DL, Val, Parts, NumParts, PartVT, V);
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000356
Chris Lattner96a77eb2010-08-24 23:10:06 +0000357 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohman575fad32008-09-03 16:12:24 +0000358 unsigned PartBits = PartVT.getSizeInBits();
Dale Johannesen7d12ea02009-02-25 22:39:13 +0000359 unsigned OrigNumParts = NumParts;
Dan Gohman575fad32008-09-03 16:12:24 +0000360 assert(TLI.isTypeLegal(PartVT) && "Copying to an illegal type!");
361
Chris Lattner96a77eb2010-08-24 23:10:06 +0000362 if (NumParts == 0)
Dan Gohman575fad32008-09-03 16:12:24 +0000363 return;
364
Chris Lattner96a77eb2010-08-24 23:10:06 +0000365 assert(!ValueVT.isVector() && "Vector case handled elsewhere");
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000366 EVT PartEVT = PartVT;
367 if (PartEVT == ValueVT) {
Chris Lattner96a77eb2010-08-24 23:10:06 +0000368 assert(NumParts == 1 && "No-op copy with multiple parts!");
Dan Gohman575fad32008-09-03 16:12:24 +0000369 Parts[0] = Val;
370 return;
371 }
372
Chris Lattner96a77eb2010-08-24 23:10:06 +0000373 if (NumParts * PartBits > ValueVT.getSizeInBits()) {
374 // If the parts cover more bits than the value has, promote the value.
375 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
376 assert(NumParts == 1 && "Do not know what to promote to!");
377 Val = DAG.getNode(ISD::FP_EXTEND, DL, PartVT, Val);
378 } else {
Bill Wendling38b31612012-02-23 23:25:25 +0000379 assert((PartVT.isInteger() || PartVT == MVT::x86mmx) &&
380 ValueVT.isInteger() &&
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000381 "Unknown mismatch!");
Chris Lattner96a77eb2010-08-24 23:10:06 +0000382 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
383 Val = DAG.getNode(ExtendKind, DL, ValueVT, Val);
Bill Wendling38b31612012-02-23 23:25:25 +0000384 if (PartVT == MVT::x86mmx)
385 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattner96a77eb2010-08-24 23:10:06 +0000386 }
387 } else if (PartBits == ValueVT.getSizeInBits()) {
388 // Different types of the same size.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000389 assert(NumParts == 1 && PartEVT != ValueVT);
Wesley Peck527da1b2010-11-23 03:31:01 +0000390 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattner96a77eb2010-08-24 23:10:06 +0000391 } else if (NumParts * PartBits < ValueVT.getSizeInBits()) {
392 // If the parts cover less bits than value has, truncate the value.
Bill Wendling38b31612012-02-23 23:25:25 +0000393 assert((PartVT.isInteger() || PartVT == MVT::x86mmx) &&
394 ValueVT.isInteger() &&
Chris Lattner96a77eb2010-08-24 23:10:06 +0000395 "Unknown mismatch!");
396 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
397 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
Bill Wendling38b31612012-02-23 23:25:25 +0000398 if (PartVT == MVT::x86mmx)
399 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattner96a77eb2010-08-24 23:10:06 +0000400 }
401
402 // The value may have changed - recompute ValueVT.
403 ValueVT = Val.getValueType();
404 assert(NumParts * PartBits == ValueVT.getSizeInBits() &&
405 "Failed to tile the value with PartVT!");
406
407 if (NumParts == 1) {
Benjamin Kramerfd719b92014-03-29 16:54:29 +0000408 if (PartEVT != ValueVT)
409 diagnosePossiblyInvalidConstraint(*DAG.getContext(), V,
410 "scalar-to-vector conversion failed");
Bill Wendling5def8912012-09-26 06:16:18 +0000411
Chris Lattner96a77eb2010-08-24 23:10:06 +0000412 Parts[0] = Val;
413 return;
414 }
415
416 // Expand the value into multiple parts.
417 if (NumParts & (NumParts - 1)) {
418 // The number of parts is not a power of 2. Split off and copy the tail.
419 assert(PartVT.isInteger() && ValueVT.isInteger() &&
420 "Do not know what to expand to!");
421 unsigned RoundParts = 1 << Log2_32(NumParts);
422 unsigned RoundBits = RoundParts * PartBits;
423 unsigned OddParts = NumParts - RoundParts;
424 SDValue OddVal = DAG.getNode(ISD::SRL, DL, ValueVT, Val,
425 DAG.getIntPtrConstant(RoundBits));
Bill Wendling5def8912012-09-26 06:16:18 +0000426 getCopyToParts(DAG, DL, OddVal, Parts + RoundParts, OddParts, PartVT, V);
Chris Lattner96a77eb2010-08-24 23:10:06 +0000427
428 if (TLI.isBigEndian())
429 // The odd parts were reversed by getCopyToParts - unreverse them.
430 std::reverse(Parts + RoundParts, Parts + NumParts);
431
432 NumParts = RoundParts;
433 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
434 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
435 }
436
437 // The number of parts is a power of 2. Repeatedly bisect the value using
438 // EXTRACT_ELEMENT.
Wesley Peck527da1b2010-11-23 03:31:01 +0000439 Parts[0] = DAG.getNode(ISD::BITCAST, DL,
Chris Lattner96a77eb2010-08-24 23:10:06 +0000440 EVT::getIntegerVT(*DAG.getContext(),
441 ValueVT.getSizeInBits()),
442 Val);
443
444 for (unsigned StepSize = NumParts; StepSize > 1; StepSize /= 2) {
445 for (unsigned i = 0; i < NumParts; i += StepSize) {
446 unsigned ThisBits = StepSize * PartBits / 2;
447 EVT ThisVT = EVT::getIntegerVT(*DAG.getContext(), ThisBits);
448 SDValue &Part0 = Parts[i];
449 SDValue &Part1 = Parts[i+StepSize/2];
450
451 Part1 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL,
452 ThisVT, Part0, DAG.getIntPtrConstant(1));
453 Part0 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL,
454 ThisVT, Part0, DAG.getIntPtrConstant(0));
455
456 if (ThisBits == PartBits && ThisVT != PartVT) {
Wesley Peck527da1b2010-11-23 03:31:01 +0000457 Part0 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part0);
458 Part1 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part1);
Chris Lattner96a77eb2010-08-24 23:10:06 +0000459 }
460 }
461 }
462
463 if (TLI.isBigEndian())
464 std::reverse(Parts, Parts + OrigNumParts);
465}
466
467
468/// getCopyToPartsVector - Create a series of nodes that contain the specified
469/// value split into legal parts.
Andrew Trickef9de2a2013-05-25 02:42:55 +0000470static void getCopyToPartsVector(SelectionDAG &DAG, SDLoc DL,
Chris Lattner96a77eb2010-08-24 23:10:06 +0000471 SDValue Val, SDValue *Parts, unsigned NumParts,
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000472 MVT PartVT, const Value *V) {
Chris Lattner96a77eb2010-08-24 23:10:06 +0000473 EVT ValueVT = Val.getValueType();
474 assert(ValueVT.isVector() && "Not a vector");
475 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000476
Chris Lattner96a77eb2010-08-24 23:10:06 +0000477 if (NumParts == 1) {
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000478 EVT PartEVT = PartVT;
479 if (PartEVT == ValueVT) {
Chris Lattner75ff0532010-08-25 22:49:25 +0000480 // Nothing to do.
481 } else if (PartVT.getSizeInBits() == ValueVT.getSizeInBits()) {
482 // Bitconvert vector->vector case.
Wesley Peck527da1b2010-11-23 03:31:01 +0000483 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattner75ff0532010-08-25 22:49:25 +0000484 } else if (PartVT.isVector() &&
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000485 PartEVT.getVectorElementType() == ValueVT.getVectorElementType() &&
486 PartEVT.getVectorNumElements() > ValueVT.getVectorNumElements()) {
Chris Lattner75ff0532010-08-25 22:49:25 +0000487 EVT ElementVT = PartVT.getVectorElementType();
488 // Vector widening case, e.g. <2 x float> -> <4 x float>. Shuffle in
489 // undef elements.
490 SmallVector<SDValue, 16> Ops;
491 for (unsigned i = 0, e = ValueVT.getVectorNumElements(); i != e; ++i)
492 Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
Tom Stellardd42c5942013-08-05 22:22:01 +0000493 ElementVT, Val, DAG.getConstant(i,
494 TLI.getVectorIdxTy())));
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000495
Chris Lattner75ff0532010-08-25 22:49:25 +0000496 for (unsigned i = ValueVT.getVectorNumElements(),
497 e = PartVT.getVectorNumElements(); i != e; ++i)
498 Ops.push_back(DAG.getUNDEF(ElementVT));
499
Craig Topper48d114b2014-04-26 18:35:24 +0000500 Val = DAG.getNode(ISD::BUILD_VECTOR, DL, PartVT, Ops);
Chris Lattner75ff0532010-08-25 22:49:25 +0000501
502 // FIXME: Use CONCAT for 2x -> 4x.
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000503
Chris Lattner75ff0532010-08-25 22:49:25 +0000504 //SDValue UndefElts = DAG.getUNDEF(VectorTy);
505 //Val = DAG.getNode(ISD::CONCAT_VECTORS, DL, PartVT, Val, UndefElts);
Nadav Rotem06bd6d32011-06-04 20:58:08 +0000506 } else if (PartVT.isVector() &&
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000507 PartEVT.getVectorElementType().bitsGE(
Nadav Rotem083837e2011-06-12 14:49:38 +0000508 ValueVT.getVectorElementType()) &&
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000509 PartEVT.getVectorNumElements() == ValueVT.getVectorNumElements()) {
Nadav Rotem06bd6d32011-06-04 20:58:08 +0000510
511 // Promoted vector extract
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000512 bool Smaller = PartEVT.bitsLE(ValueVT);
Nadav Rotem36896bf2011-06-19 08:49:38 +0000513 Val = DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
514 DL, PartVT, Val);
Nadav Rotem06bd6d32011-06-04 20:58:08 +0000515 } else{
Chris Lattner75ff0532010-08-25 22:49:25 +0000516 // Vector -> scalar conversion.
Nadav Rotem083837e2011-06-12 14:49:38 +0000517 assert(ValueVT.getVectorNumElements() == 1 &&
Chris Lattner75ff0532010-08-25 22:49:25 +0000518 "Only trivial vector-to-scalar conversions should get here!");
519 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
Tom Stellardd42c5942013-08-05 22:22:01 +0000520 PartVT, Val, DAG.getConstant(0, TLI.getVectorIdxTy()));
Nadav Rotem083837e2011-06-12 14:49:38 +0000521
522 bool Smaller = ValueVT.bitsLE(PartVT);
523 Val = DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
524 DL, PartVT, Val);
Chris Lattner96a77eb2010-08-24 23:10:06 +0000525 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000526
Chris Lattner96a77eb2010-08-24 23:10:06 +0000527 Parts[0] = Val;
528 return;
529 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000530
Dan Gohman575fad32008-09-03 16:12:24 +0000531 // Handle a multi-element vector.
Patrik Hagglund3f1905192012-12-19 11:53:21 +0000532 EVT IntermediateVT;
533 MVT RegisterVT;
Dan Gohman575fad32008-09-03 16:12:24 +0000534 unsigned NumIntermediates;
Owen Anderson117c9e82009-08-12 00:36:31 +0000535 unsigned NumRegs = TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT,
Devang Patel977057f2010-08-26 20:32:32 +0000536 IntermediateVT,
537 NumIntermediates, RegisterVT);
Dan Gohman575fad32008-09-03 16:12:24 +0000538 unsigned NumElements = ValueVT.getVectorNumElements();
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000539
Dan Gohman575fad32008-09-03 16:12:24 +0000540 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
541 NumParts = NumRegs; // Silence a compiler warning.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000542 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000543
Dan Gohman575fad32008-09-03 16:12:24 +0000544 // Split the vector into intermediate operands.
545 SmallVector<SDValue, 8> Ops(NumIntermediates);
Bill Wendling919b7aa2009-12-22 02:10:19 +0000546 for (unsigned i = 0; i != NumIntermediates; ++i) {
Dan Gohman575fad32008-09-03 16:12:24 +0000547 if (IntermediateVT.isVector())
Chris Lattner96a77eb2010-08-24 23:10:06 +0000548 Ops[i] = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL,
Dan Gohman575fad32008-09-03 16:12:24 +0000549 IntermediateVT, Val,
Tom Stellardd42c5942013-08-05 22:22:01 +0000550 DAG.getConstant(i * (NumElements / NumIntermediates),
551 TLI.getVectorIdxTy()));
Dan Gohman575fad32008-09-03 16:12:24 +0000552 else
Chris Lattner96a77eb2010-08-24 23:10:06 +0000553 Ops[i] = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
Tom Stellardd42c5942013-08-05 22:22:01 +0000554 IntermediateVT, Val,
555 DAG.getConstant(i, TLI.getVectorIdxTy()));
Bill Wendling919b7aa2009-12-22 02:10:19 +0000556 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000557
Dan Gohman575fad32008-09-03 16:12:24 +0000558 // Split the intermediate operands into legal parts.
559 if (NumParts == NumIntermediates) {
560 // If the register was not expanded, promote or copy the value,
561 // as appropriate.
562 for (unsigned i = 0; i != NumParts; ++i)
Bill Wendling5def8912012-09-26 06:16:18 +0000563 getCopyToParts(DAG, DL, Ops[i], &Parts[i], 1, PartVT, V);
Dan Gohman575fad32008-09-03 16:12:24 +0000564 } else if (NumParts > 0) {
565 // If the intermediate type was expanded, split each the value into
566 // legal parts.
567 assert(NumParts % NumIntermediates == 0 &&
568 "Must expand into a divisible number of parts!");
569 unsigned Factor = NumParts / NumIntermediates;
570 for (unsigned i = 0; i != NumIntermediates; ++i)
Bill Wendling5def8912012-09-26 06:16:18 +0000571 getCopyToParts(DAG, DL, Ops[i], &Parts[i*Factor], Factor, PartVT, V);
Dan Gohman575fad32008-09-03 16:12:24 +0000572 }
573}
574
Dan Gohman4db93c92010-05-29 17:53:24 +0000575namespace {
576 /// RegsForValue - This struct represents the registers (physical or virtual)
577 /// that a particular set of values is assigned, and the type information
578 /// about the value. The most common situation is to represent one value at a
579 /// time, but struct or array values are handled element-wise as multiple
580 /// values. The splitting of aggregates is performed recursively, so that we
581 /// never have aggregate-typed registers. The values at this point do not
582 /// necessarily have legal types, so each value may require one or more
583 /// registers of some legal type.
584 ///
585 struct RegsForValue {
586 /// ValueVTs - The value types of the values, which may not be legal, and
587 /// may need be promoted or synthesized from one or more registers.
588 ///
589 SmallVector<EVT, 4> ValueVTs;
590
591 /// RegVTs - The value types of the registers. This is the same size as
592 /// ValueVTs and it records, for each value, what the type of the assigned
593 /// register or registers are. (Individual values are never synthesized
594 /// from more than one type of register.)
595 ///
596 /// With virtual registers, the contents of RegVTs is redundant with TLI's
597 /// getRegisterType member function, however when with physical registers
598 /// it is necessary to have a separate record of the types.
599 ///
Patrik Hagglund4e0f8282012-12-19 12:23:01 +0000600 SmallVector<MVT, 4> RegVTs;
Dan Gohman4db93c92010-05-29 17:53:24 +0000601
602 /// Regs - This list holds the registers assigned to the values.
603 /// Each legal or promoted value requires one register, and each
604 /// expanded value requires multiple registers.
605 ///
606 SmallVector<unsigned, 4> Regs;
607
608 RegsForValue() {}
609
610 RegsForValue(const SmallVector<unsigned, 4> &regs,
Patrik Hagglund4e0f8282012-12-19 12:23:01 +0000611 MVT regvt, EVT valuevt)
Dan Gohman4db93c92010-05-29 17:53:24 +0000612 : ValueVTs(1, valuevt), RegVTs(1, regvt), Regs(regs) {}
613
Dan Gohman4db93c92010-05-29 17:53:24 +0000614 RegsForValue(LLVMContext &Context, const TargetLowering &tli,
Chris Lattner229907c2011-07-18 04:54:35 +0000615 unsigned Reg, Type *Ty) {
Dan Gohman4db93c92010-05-29 17:53:24 +0000616 ComputeValueVTs(tli, Ty, ValueVTs);
617
618 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
619 EVT ValueVT = ValueVTs[Value];
620 unsigned NumRegs = tli.getNumRegisters(Context, ValueVT);
Patrik Hagglundbad545c2012-12-19 11:48:16 +0000621 MVT RegisterVT = tli.getRegisterType(Context, ValueVT);
Dan Gohman4db93c92010-05-29 17:53:24 +0000622 for (unsigned i = 0; i != NumRegs; ++i)
623 Regs.push_back(Reg + i);
624 RegVTs.push_back(RegisterVT);
625 Reg += NumRegs;
626 }
627 }
628
Dan Gohman4db93c92010-05-29 17:53:24 +0000629 /// append - Add the specified values to this one.
630 void append(const RegsForValue &RHS) {
631 ValueVTs.append(RHS.ValueVTs.begin(), RHS.ValueVTs.end());
632 RegVTs.append(RHS.RegVTs.begin(), RHS.RegVTs.end());
633 Regs.append(RHS.Regs.begin(), RHS.Regs.end());
634 }
635
636 /// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
637 /// this value and returns the result as a ValueVTs value. This uses
638 /// Chain/Flag as the input and updates them for the output Chain/Flag.
639 /// If the Flag pointer is NULL, no flag is used.
640 SDValue getCopyFromRegs(SelectionDAG &DAG, FunctionLoweringInfo &FuncInfo,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000641 SDLoc dl,
Bill Wendling81406f62012-09-26 04:04:19 +0000642 SDValue &Chain, SDValue *Flag,
Craig Topperc0196b12014-04-14 00:51:57 +0000643 const Value *V = nullptr) const;
Dan Gohman4db93c92010-05-29 17:53:24 +0000644
645 /// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
646 /// specified value into the registers specified by this object. This uses
647 /// Chain/Flag as the input and updates them for the output Chain/Flag.
648 /// If the Flag pointer is NULL, no flag is used.
Jiangning Liuffbc6902014-09-19 05:30:35 +0000649 void
650 getCopyToRegs(SDValue Val, SelectionDAG &DAG, SDLoc dl, SDValue &Chain,
651 SDValue *Flag, const Value *V,
652 ISD::NodeType PreferredExtendType = ISD::ANY_EXTEND) const;
Dan Gohman4db93c92010-05-29 17:53:24 +0000653
654 /// AddInlineAsmOperands - Add this value to the specified inlineasm node
655 /// operand list. This adds the code marker, matching input operand index
656 /// (if applicable), and includes the number of values added into it.
657 void AddInlineAsmOperands(unsigned Kind,
658 bool HasMatching, unsigned MatchingIdx,
659 SelectionDAG &DAG,
660 std::vector<SDValue> &Ops) const;
661 };
662}
663
664/// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
665/// this value and returns the result as a ValueVT value. This uses
666/// Chain/Flag as the input and updates them for the output Chain/Flag.
667/// If the Flag pointer is NULL, no flag is used.
668SDValue RegsForValue::getCopyFromRegs(SelectionDAG &DAG,
669 FunctionLoweringInfo &FuncInfo,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000670 SDLoc dl,
Bill Wendling81406f62012-09-26 04:04:19 +0000671 SDValue &Chain, SDValue *Flag,
672 const Value *V) const {
Dan Gohman2810bac2010-07-26 18:15:41 +0000673 // A Value with type {} or [0 x %t] needs no registers.
674 if (ValueVTs.empty())
675 return SDValue();
676
Dan Gohman4db93c92010-05-29 17:53:24 +0000677 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
678
679 // Assemble the legal parts into the final values.
680 SmallVector<SDValue, 4> Values(ValueVTs.size());
681 SmallVector<SDValue, 8> Parts;
682 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
683 // Copy the legal parts from the registers.
684 EVT ValueVT = ValueVTs[Value];
685 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVT);
Patrik Hagglund4e0f8282012-12-19 12:23:01 +0000686 MVT RegisterVT = RegVTs[Value];
Dan Gohman4db93c92010-05-29 17:53:24 +0000687
688 Parts.resize(NumRegs);
689 for (unsigned i = 0; i != NumRegs; ++i) {
690 SDValue P;
Craig Topperc0196b12014-04-14 00:51:57 +0000691 if (!Flag) {
Dan Gohman4db93c92010-05-29 17:53:24 +0000692 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT);
693 } else {
694 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT, *Flag);
695 *Flag = P.getValue(2);
696 }
697
698 Chain = P.getValue(1);
Chris Lattnercb404362010-12-13 01:11:17 +0000699 Parts[i] = P;
Dan Gohman4db93c92010-05-29 17:53:24 +0000700
701 // If the source register was virtual and if we know something about it,
702 // add an assert node.
Chris Lattnercb404362010-12-13 01:11:17 +0000703 if (!TargetRegisterInfo::isVirtualRegister(Regs[Part+i]) ||
Cameron Zwarich64706472011-02-24 10:00:08 +0000704 !RegisterVT.isInteger() || RegisterVT.isVector())
Chris Lattnercb404362010-12-13 01:11:17 +0000705 continue;
Cameron Zwarich64706472011-02-24 10:00:08 +0000706
707 const FunctionLoweringInfo::LiveOutInfo *LOI =
708 FuncInfo.GetLiveOutRegInfo(Regs[Part+i]);
709 if (!LOI)
710 continue;
Dan Gohman4db93c92010-05-29 17:53:24 +0000711
Chris Lattnercb404362010-12-13 01:11:17 +0000712 unsigned RegSize = RegisterVT.getSizeInBits();
Cameron Zwarich64706472011-02-24 10:00:08 +0000713 unsigned NumSignBits = LOI->NumSignBits;
714 unsigned NumZeroBits = LOI->KnownZero.countLeadingOnes();
Dan Gohman4db93c92010-05-29 17:53:24 +0000715
Quentin Colombetb51a6862013-06-18 20:14:39 +0000716 if (NumZeroBits == RegSize) {
717 // The current value is a zero.
718 // Explicitly express that as it would be easier for
719 // optimizations to kick in.
720 Parts[i] = DAG.getConstant(0, RegisterVT);
721 continue;
722 }
723
Chris Lattnercb404362010-12-13 01:11:17 +0000724 // FIXME: We capture more information than the dag can represent. For
725 // now, just use the tightest assertzext/assertsext possible.
726 bool isSExt = true;
727 EVT FromVT(MVT::Other);
728 if (NumSignBits == RegSize)
729 isSExt = true, FromVT = MVT::i1; // ASSERT SEXT 1
730 else if (NumZeroBits >= RegSize-1)
731 isSExt = false, FromVT = MVT::i1; // ASSERT ZEXT 1
732 else if (NumSignBits > RegSize-8)
733 isSExt = true, FromVT = MVT::i8; // ASSERT SEXT 8
734 else if (NumZeroBits >= RegSize-8)
735 isSExt = false, FromVT = MVT::i8; // ASSERT ZEXT 8
736 else if (NumSignBits > RegSize-16)
737 isSExt = true, FromVT = MVT::i16; // ASSERT SEXT 16
738 else if (NumZeroBits >= RegSize-16)
739 isSExt = false, FromVT = MVT::i16; // ASSERT ZEXT 16
740 else if (NumSignBits > RegSize-32)
741 isSExt = true, FromVT = MVT::i32; // ASSERT SEXT 32
742 else if (NumZeroBits >= RegSize-32)
743 isSExt = false, FromVT = MVT::i32; // ASSERT ZEXT 32
744 else
745 continue;
Dan Gohman4db93c92010-05-29 17:53:24 +0000746
Chris Lattnercb404362010-12-13 01:11:17 +0000747 // Add an assertion node.
748 assert(FromVT != MVT::Other);
749 Parts[i] = DAG.getNode(isSExt ? ISD::AssertSext : ISD::AssertZext, dl,
750 RegisterVT, P, DAG.getValueType(FromVT));
Dan Gohman4db93c92010-05-29 17:53:24 +0000751 }
752
753 Values[Value] = getCopyFromParts(DAG, dl, Parts.begin(),
Bill Wendling81406f62012-09-26 04:04:19 +0000754 NumRegs, RegisterVT, ValueVT, V);
Dan Gohman4db93c92010-05-29 17:53:24 +0000755 Part += NumRegs;
756 Parts.clear();
757 }
758
Craig Topper48d114b2014-04-26 18:35:24 +0000759 return DAG.getNode(ISD::MERGE_VALUES, dl, DAG.getVTList(ValueVTs), Values);
Dan Gohman4db93c92010-05-29 17:53:24 +0000760}
761
762/// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
763/// specified value into the registers specified by this object. This uses
764/// Chain/Flag as the input and updates them for the output Chain/Flag.
765/// If the Flag pointer is NULL, no flag is used.
Andrew Trickef9de2a2013-05-25 02:42:55 +0000766void RegsForValue::getCopyToRegs(SDValue Val, SelectionDAG &DAG, SDLoc dl,
Jiangning Liuffbc6902014-09-19 05:30:35 +0000767 SDValue &Chain, SDValue *Flag, const Value *V,
768 ISD::NodeType PreferredExtendType) const {
Dan Gohman4db93c92010-05-29 17:53:24 +0000769 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Jiangning Liuffbc6902014-09-19 05:30:35 +0000770 ISD::NodeType ExtendKind = PreferredExtendType;
Dan Gohman4db93c92010-05-29 17:53:24 +0000771
772 // Get the list of the values's legal parts.
773 unsigned NumRegs = Regs.size();
774 SmallVector<SDValue, 8> Parts(NumRegs);
775 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
776 EVT ValueVT = ValueVTs[Value];
777 unsigned NumParts = TLI.getNumRegisters(*DAG.getContext(), ValueVT);
Patrik Hagglund4e0f8282012-12-19 12:23:01 +0000778 MVT RegisterVT = RegVTs[Value];
Jiangning Liuffbc6902014-09-19 05:30:35 +0000779
780 if (ExtendKind == ISD::ANY_EXTEND && TLI.isZExtFree(Val, RegisterVT))
781 ExtendKind = ISD::ZERO_EXTEND;
Dan Gohman4db93c92010-05-29 17:53:24 +0000782
Chris Lattner05bcb482010-08-24 23:20:40 +0000783 getCopyToParts(DAG, dl, Val.getValue(Val.getResNo() + Value),
Evan Cheng9ec512d2012-12-06 19:13:27 +0000784 &Parts[Part], NumParts, RegisterVT, V, ExtendKind);
Dan Gohman4db93c92010-05-29 17:53:24 +0000785 Part += NumParts;
786 }
787
788 // Copy the parts into the registers.
789 SmallVector<SDValue, 8> Chains(NumRegs);
790 for (unsigned i = 0; i != NumRegs; ++i) {
791 SDValue Part;
Craig Topperc0196b12014-04-14 00:51:57 +0000792 if (!Flag) {
Dan Gohman4db93c92010-05-29 17:53:24 +0000793 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i]);
794 } else {
795 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i], *Flag);
796 *Flag = Part.getValue(1);
797 }
798
799 Chains[i] = Part.getValue(0);
800 }
801
802 if (NumRegs == 1 || Flag)
803 // If NumRegs > 1 && Flag is used then the use of the last CopyToReg is
804 // flagged to it. That is the CopyToReg nodes and the user are considered
805 // a single scheduling unit. If we create a TokenFactor and return it as
806 // chain, then the TokenFactor is both a predecessor (operand) of the
807 // user as well as a successor (the TF operands are flagged to the user).
808 // c1, f1 = CopyToReg
809 // c2, f2 = CopyToReg
810 // c3 = TokenFactor c1, c2
811 // ...
812 // = op c3, ..., f2
813 Chain = Chains[NumRegs-1];
814 else
Craig Topper48d114b2014-04-26 18:35:24 +0000815 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Chains);
Dan Gohman4db93c92010-05-29 17:53:24 +0000816}
817
818/// AddInlineAsmOperands - Add this value to the specified inlineasm node
819/// operand list. This adds the code marker and includes the number of
820/// values added into it.
821void RegsForValue::AddInlineAsmOperands(unsigned Code, bool HasMatching,
822 unsigned MatchingIdx,
823 SelectionDAG &DAG,
824 std::vector<SDValue> &Ops) const {
825 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
826
827 unsigned Flag = InlineAsm::getFlagWord(Code, Regs.size());
828 if (HasMatching)
829 Flag = InlineAsm::getFlagWordForMatchingOp(Flag, MatchingIdx);
Jakob Stoklund Olesen24abd9d2011-10-12 23:37:29 +0000830 else if (!Regs.empty() &&
831 TargetRegisterInfo::isVirtualRegister(Regs.front())) {
832 // Put the register class of the virtual registers in the flag word. That
833 // way, later passes can recompute register class constraints for inline
834 // assembly as well as normal instructions.
835 // Don't do this for tied operands that can use the regclass information
836 // from the def.
837 const MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
838 const TargetRegisterClass *RC = MRI.getRegClass(Regs.front());
839 Flag = InlineAsm::getFlagWordForRegClass(Flag, RC->getID());
840 }
841
Dan Gohman4db93c92010-05-29 17:53:24 +0000842 SDValue Res = DAG.getTargetConstant(Flag, MVT::i32);
843 Ops.push_back(Res);
844
Reid Kleckneree088972013-12-10 18:27:32 +0000845 unsigned SP = TLI.getStackPointerRegisterToSaveRestore();
Dan Gohman4db93c92010-05-29 17:53:24 +0000846 for (unsigned Value = 0, Reg = 0, e = ValueVTs.size(); Value != e; ++Value) {
847 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVTs[Value]);
Patrik Hagglund4e0f8282012-12-19 12:23:01 +0000848 MVT RegisterVT = RegVTs[Value];
Dan Gohman4db93c92010-05-29 17:53:24 +0000849 for (unsigned i = 0; i != NumRegs; ++i) {
850 assert(Reg < Regs.size() && "Mismatch in # registers expected");
Reid Kleckneree088972013-12-10 18:27:32 +0000851 unsigned TheReg = Regs[Reg++];
852 Ops.push_back(DAG.getRegister(TheReg, RegisterVT));
853
Reid Kleckneree088972013-12-10 18:27:32 +0000854 if (TheReg == SP && Code == InlineAsm::Kind_Clobber) {
Hans Wennborgacb842d2014-03-05 02:43:26 +0000855 // If we clobbered the stack pointer, MFI should know about it.
856 assert(DAG.getMachineFunction().getFrameInfo()->
857 hasInlineAsmWithSPAdjust());
Reid Kleckneree088972013-12-10 18:27:32 +0000858 }
Dan Gohman4db93c92010-05-29 17:53:24 +0000859 }
860 }
861}
Dan Gohman575fad32008-09-03 16:12:24 +0000862
Owen Andersonbb15fec2011-12-08 22:15:21 +0000863void SelectionDAGBuilder::init(GCFunctionInfo *gfi, AliasAnalysis &aa,
864 const TargetLibraryInfo *li) {
Dan Gohman575fad32008-09-03 16:12:24 +0000865 AA = &aa;
866 GFI = gfi;
Owen Andersonbb15fec2011-12-08 22:15:21 +0000867 LibInfo = li;
Eric Christopherfc6de422014-08-05 02:39:49 +0000868 DL = DAG.getSubtarget().getDataLayout();
Richard Smith3fb20472012-08-22 00:42:39 +0000869 Context = DAG.getContext();
Bill Wendling2730a002011-10-15 01:00:26 +0000870 LPadToCallSiteMap.clear();
Dan Gohman575fad32008-09-03 16:12:24 +0000871}
872
Dan Gohmanf5cca352010-04-14 18:24:06 +0000873/// clear - Clear out the current SelectionDAG and the associated
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000874/// state and prepare this SelectionDAGBuilder object to be used
Dan Gohman575fad32008-09-03 16:12:24 +0000875/// for a new block. This doesn't clear out information about
876/// additional blocks that are needed to complete switch lowering
877/// or PHI node updating; that information is cleared out as it is
878/// consumed.
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000879void SelectionDAGBuilder::clear() {
Dan Gohman575fad32008-09-03 16:12:24 +0000880 NodeMap.clear();
Devang Patelb0c76392010-06-01 19:59:01 +0000881 UnusedArgNodeMap.clear();
Dan Gohman575fad32008-09-03 16:12:24 +0000882 PendingLoads.clear();
883 PendingExports.clear();
Craig Topperc0196b12014-04-14 00:51:57 +0000884 CurInst = nullptr;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000885 HasTailCall = false;
Nico Rieckb5262d62014-01-12 14:09:17 +0000886 SDNodeOrder = LowestSDNodeOrder;
Dan Gohman575fad32008-09-03 16:12:24 +0000887}
888
Devang Patel799288382011-05-23 17:44:13 +0000889/// clearDanglingDebugInfo - Clear the dangling debug information
Benjamin Kramerbde91762012-06-02 10:20:22 +0000890/// map. This function is separated from the clear so that debug
Devang Patel799288382011-05-23 17:44:13 +0000891/// information that is dangling in a basic block can be properly
892/// resolved in a different basic block. This allows the
893/// SelectionDAG to resolve dangling debug information attached
894/// to PHI nodes.
895void SelectionDAGBuilder::clearDanglingDebugInfo() {
896 DanglingDebugInfoMap.clear();
897}
898
Dan Gohman575fad32008-09-03 16:12:24 +0000899/// getRoot - Return the current virtual root of the Selection DAG,
900/// flushing any PendingLoad items. This must be done before emitting
901/// a store or any other node that may need to be ordered after any
902/// prior load instructions.
903///
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000904SDValue SelectionDAGBuilder::getRoot() {
Dan Gohman575fad32008-09-03 16:12:24 +0000905 if (PendingLoads.empty())
906 return DAG.getRoot();
907
908 if (PendingLoads.size() == 1) {
909 SDValue Root = PendingLoads[0];
910 DAG.setRoot(Root);
911 PendingLoads.clear();
912 return Root;
913 }
914
915 // Otherwise, we have to make a token factor node.
Andrew Trickef9de2a2013-05-25 02:42:55 +0000916 SDValue Root = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), MVT::Other,
Craig Topper48d114b2014-04-26 18:35:24 +0000917 PendingLoads);
Dan Gohman575fad32008-09-03 16:12:24 +0000918 PendingLoads.clear();
919 DAG.setRoot(Root);
920 return Root;
921}
922
923/// getControlRoot - Similar to getRoot, but instead of flushing all the
924/// PendingLoad items, flush all the PendingExports items. It is necessary
925/// to do this before emitting a terminator instruction.
926///
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000927SDValue SelectionDAGBuilder::getControlRoot() {
Dan Gohman575fad32008-09-03 16:12:24 +0000928 SDValue Root = DAG.getRoot();
929
930 if (PendingExports.empty())
931 return Root;
932
933 // Turn all of the CopyToReg chains into one factored node.
934 if (Root.getOpcode() != ISD::EntryToken) {
935 unsigned i = 0, e = PendingExports.size();
936 for (; i != e; ++i) {
937 assert(PendingExports[i].getNode()->getNumOperands() > 1);
938 if (PendingExports[i].getNode()->getOperand(0) == Root)
939 break; // Don't add the root if we already indirectly depend on it.
940 }
941
942 if (i == e)
943 PendingExports.push_back(Root);
944 }
945
Andrew Trickef9de2a2013-05-25 02:42:55 +0000946 Root = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), MVT::Other,
Craig Topper48d114b2014-04-26 18:35:24 +0000947 PendingExports);
Dan Gohman575fad32008-09-03 16:12:24 +0000948 PendingExports.clear();
949 DAG.setRoot(Root);
950 return Root;
951}
952
Dan Gohmanbcaf6812010-04-15 01:51:59 +0000953void SelectionDAGBuilder::visit(const Instruction &I) {
Dan Gohman5b43aa02010-04-22 20:55:53 +0000954 // Set up outgoing PHI node register values before emitting the terminator.
955 if (isa<TerminatorInst>(&I))
956 HandlePHINodesInSuccessorBlocks(I.getParent());
957
Andrew Tricke2431c62013-05-25 03:08:10 +0000958 ++SDNodeOrder;
959
Andrew Trick175143b2013-05-25 02:20:36 +0000960 CurInst = &I;
Dan Gohmane450d742010-04-20 00:48:35 +0000961
Dan Gohman575fad32008-09-03 16:12:24 +0000962 visit(I.getOpcode(), I);
Dan Gohmane450d742010-04-20 00:48:35 +0000963
Dan Gohman950fe782010-04-20 15:03:56 +0000964 if (!isa<TerminatorInst>(&I) && !HasTailCall)
965 CopyToExportRegsIfNeeded(&I);
966
Craig Topperc0196b12014-04-14 00:51:57 +0000967 CurInst = nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +0000968}
969
Dan Gohmanf41ad472010-04-20 15:00:41 +0000970void SelectionDAGBuilder::visitPHI(const PHINode &) {
971 llvm_unreachable("SelectionDAGBuilder shouldn't visit PHI nodes!");
972}
973
Dan Gohmanbcaf6812010-04-15 01:51:59 +0000974void SelectionDAGBuilder::visit(unsigned Opcode, const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +0000975 // Note: this doesn't use InstVisitor, because it has to work with
976 // ConstantExpr's in addition to instructions.
977 switch (Opcode) {
Torok Edwinfbcc6632009-07-14 16:55:14 +0000978 default: llvm_unreachable("Unknown instruction type encountered!");
Dan Gohman575fad32008-09-03 16:12:24 +0000979 // Build the switch statement using the Instruction.def file.
980#define HANDLE_INST(NUM, OPCODE, CLASS) \
Galina Kistanovaaaf97352012-07-19 04:50:12 +0000981 case Instruction::OPCODE: visit##OPCODE((const CLASS&)I); break;
Chandler Carruth9fb823b2013-01-02 11:36:10 +0000982#include "llvm/IR/Instruction.def"
Dan Gohman575fad32008-09-03 16:12:24 +0000983 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +0000984}
Dan Gohman575fad32008-09-03 16:12:24 +0000985
Dale Johannesenbfd4fd72010-07-16 00:02:08 +0000986// resolveDanglingDebugInfo - if we saw an earlier dbg_value referring to V,
987// generate the debug data structures now that we've seen its definition.
988void SelectionDAGBuilder::resolveDanglingDebugInfo(const Value *V,
989 SDValue Val) {
990 DanglingDebugInfo &DDI = DanglingDebugInfoMap[V];
Devang Patelb12ff592010-08-26 23:35:15 +0000991 if (DDI.getDI()) {
992 const DbgValueInst *DI = DDI.getDI();
Dale Johannesenbfd4fd72010-07-16 00:02:08 +0000993 DebugLoc dl = DDI.getdl();
994 unsigned DbgSDNodeOrder = DDI.getSDNodeOrder();
Devang Patelb12ff592010-08-26 23:35:15 +0000995 MDNode *Variable = DI->getVariable();
Adrian Prantl87b7eb92014-10-01 18:55:02 +0000996 MDNode *Expr = DI->getExpression();
Devang Patelb12ff592010-08-26 23:35:15 +0000997 uint64_t Offset = DI->getOffset();
Adrian Prantl32da8892014-04-25 20:49:25 +0000998 // A dbg.value for an alloca is always indirect.
999 bool IsIndirect = isa<AllocaInst>(V) || Offset != 0;
Dale Johannesenbfd4fd72010-07-16 00:02:08 +00001000 SDDbgValue *SDV;
1001 if (Val.getNode()) {
Adrian Prantl87b7eb92014-10-01 18:55:02 +00001002 if (!EmitFuncArgumentDbgValue(V, Variable, Expr, Offset, IsIndirect,
1003 Val)) {
1004 SDV = DAG.getDbgValue(Variable, Expr, Val.getNode(), Val.getResNo(),
1005 IsIndirect, Offset, dl, DbgSDNodeOrder);
Dale Johannesenbfd4fd72010-07-16 00:02:08 +00001006 DAG.AddDbgValue(SDV, Val.getNode(), false);
1007 }
Owen Andersonb2c80da2011-02-25 21:41:48 +00001008 } else
Adrian Prantl0d1e5592013-05-22 18:02:19 +00001009 DEBUG(dbgs() << "Dropping debug info for " << *DI << "\n");
Dale Johannesenbfd4fd72010-07-16 00:02:08 +00001010 DanglingDebugInfoMap[V] = DanglingDebugInfo();
1011 }
1012}
1013
Nick Lewyckyf40df1d2011-09-30 22:19:53 +00001014/// getValue - Return an SDValue for the given Value.
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001015SDValue SelectionDAGBuilder::getValue(const Value *V) {
Dan Gohmand4322232010-07-01 01:59:43 +00001016 // If we already have an SDValue for this value, use it. It's important
1017 // to do this first, so that we don't create a CopyFromReg if we already
1018 // have a regular SDValue.
Dan Gohman575fad32008-09-03 16:12:24 +00001019 SDValue &N = NodeMap[V];
1020 if (N.getNode()) return N;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001021
Dan Gohmand4322232010-07-01 01:59:43 +00001022 // If there's a virtual register allocated and initialized for this
1023 // value, use it.
1024 DenseMap<const Value *, unsigned>::iterator It = FuncInfo.ValueMap.find(V);
1025 if (It != FuncInfo.ValueMap.end()) {
1026 unsigned InReg = It->second;
Eric Christopher58a24612014-10-08 09:50:54 +00001027 RegsForValue RFV(*DAG.getContext(), DAG.getTargetLoweringInfo(), InReg,
Eric Christopherd9134482014-08-04 21:25:23 +00001028 V->getType());
Dan Gohmand4322232010-07-01 01:59:43 +00001029 SDValue Chain = DAG.getEntryNode();
Craig Topperc0196b12014-04-14 00:51:57 +00001030 N = RFV.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(), Chain, nullptr, V);
Devang Patel70f8e592011-01-25 18:09:58 +00001031 resolveDanglingDebugInfo(V, N);
1032 return N;
Dan Gohmand4322232010-07-01 01:59:43 +00001033 }
1034
1035 // Otherwise create a new SDValue and remember it.
1036 SDValue Val = getValueImpl(V);
1037 NodeMap[V] = Val;
Dale Johannesenbfd4fd72010-07-16 00:02:08 +00001038 resolveDanglingDebugInfo(V, Val);
Dan Gohmand4322232010-07-01 01:59:43 +00001039 return Val;
1040}
1041
1042/// getNonRegisterValue - Return an SDValue for the given Value, but
1043/// don't look in FuncInfo.ValueMap for a virtual register.
1044SDValue SelectionDAGBuilder::getNonRegisterValue(const Value *V) {
1045 // If we already have an SDValue for this value, use it.
1046 SDValue &N = NodeMap[V];
1047 if (N.getNode()) return N;
1048
1049 // Otherwise create a new SDValue and remember it.
1050 SDValue Val = getValueImpl(V);
1051 NodeMap[V] = Val;
Dale Johannesenbfd4fd72010-07-16 00:02:08 +00001052 resolveDanglingDebugInfo(V, Val);
Dan Gohmand4322232010-07-01 01:59:43 +00001053 return Val;
1054}
1055
Dale Johannesenbfd4fd72010-07-16 00:02:08 +00001056/// getValueImpl - Helper function for getValue and getNonRegisterValue.
Dan Gohmand4322232010-07-01 01:59:43 +00001057/// Create an SDValue for the given value.
1058SDValue SelectionDAGBuilder::getValueImpl(const Value *V) {
Eric Christopher58a24612014-10-08 09:50:54 +00001059 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001060
Dan Gohman8422e572010-04-17 15:32:28 +00001061 if (const Constant *C = dyn_cast<Constant>(V)) {
Eric Christopher58a24612014-10-08 09:50:54 +00001062 EVT VT = TLI.getValueType(V->getType(), true);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001063
Dan Gohman8422e572010-04-17 15:32:28 +00001064 if (const ConstantInt *CI = dyn_cast<ConstantInt>(C))
Dan Gohmand4322232010-07-01 01:59:43 +00001065 return DAG.getConstant(*CI, VT);
Dan Gohman575fad32008-09-03 16:12:24 +00001066
Dan Gohman8422e572010-04-17 15:32:28 +00001067 if (const GlobalValue *GV = dyn_cast<GlobalValue>(C))
Andrew Trickef9de2a2013-05-25 02:42:55 +00001068 return DAG.getGlobalAddress(GV, getCurSDLoc(), VT);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001069
Matt Arsenault19231e62013-11-16 20:24:41 +00001070 if (isa<ConstantPointerNull>(C)) {
1071 unsigned AS = V->getType()->getPointerAddressSpace();
Eric Christopher58a24612014-10-08 09:50:54 +00001072 return DAG.getConstant(0, TLI.getPointerTy(AS));
Matt Arsenault19231e62013-11-16 20:24:41 +00001073 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001074
Dan Gohman8422e572010-04-17 15:32:28 +00001075 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(C))
Dan Gohmand4322232010-07-01 01:59:43 +00001076 return DAG.getConstantFP(*CFP, VT);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001077
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001078 if (isa<UndefValue>(C) && !V->getType()->isAggregateType())
Dan Gohmand4322232010-07-01 01:59:43 +00001079 return DAG.getUNDEF(VT);
Dan Gohman575fad32008-09-03 16:12:24 +00001080
Dan Gohman8422e572010-04-17 15:32:28 +00001081 if (const ConstantExpr *CE = dyn_cast<ConstantExpr>(C)) {
Dan Gohman575fad32008-09-03 16:12:24 +00001082 visit(CE->getOpcode(), *CE);
1083 SDValue N1 = NodeMap[V];
Dan Gohman5664b9f2010-04-16 16:55:18 +00001084 assert(N1.getNode() && "visit didn't populate the NodeMap!");
Dan Gohman575fad32008-09-03 16:12:24 +00001085 return N1;
1086 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001087
Dan Gohman575fad32008-09-03 16:12:24 +00001088 if (isa<ConstantStruct>(C) || isa<ConstantArray>(C)) {
1089 SmallVector<SDValue, 4> Constants;
1090 for (User::const_op_iterator OI = C->op_begin(), OE = C->op_end();
1091 OI != OE; ++OI) {
1092 SDNode *Val = getValue(*OI).getNode();
Dan Gohmanf4a0f0f2009-09-08 01:44:02 +00001093 // If the operand is an empty aggregate, there are no values.
1094 if (!Val) continue;
1095 // Add each leaf value from the operand to the Constants list
1096 // to form a flattened list of all the values.
Dan Gohman575fad32008-09-03 16:12:24 +00001097 for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i)
1098 Constants.push_back(SDValue(Val, i));
1099 }
Bill Wendlingc6b47342009-12-21 23:47:40 +00001100
Craig Topper64941d92014-04-27 19:20:57 +00001101 return DAG.getMergeValues(Constants, getCurSDLoc());
Dan Gohman575fad32008-09-03 16:12:24 +00001102 }
Stephen Lincfe7f352013-07-08 00:37:03 +00001103
Chris Lattner00245f42012-01-24 13:41:11 +00001104 if (const ConstantDataSequential *CDS =
1105 dyn_cast<ConstantDataSequential>(C)) {
1106 SmallVector<SDValue, 4> Ops;
Chris Lattner9be59592012-01-25 01:27:20 +00001107 for (unsigned i = 0, e = CDS->getNumElements(); i != e; ++i) {
Chris Lattner00245f42012-01-24 13:41:11 +00001108 SDNode *Val = getValue(CDS->getElementAsConstant(i)).getNode();
1109 // Add each leaf value from the operand to the Constants list
1110 // to form a flattened list of all the values.
1111 for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i)
1112 Ops.push_back(SDValue(Val, i));
1113 }
1114
1115 if (isa<ArrayType>(CDS->getType()))
Craig Topper64941d92014-04-27 19:20:57 +00001116 return DAG.getMergeValues(Ops, getCurSDLoc());
Andrew Trickef9de2a2013-05-25 02:42:55 +00001117 return NodeMap[V] = DAG.getNode(ISD::BUILD_VECTOR, getCurSDLoc(),
Craig Topper48d114b2014-04-26 18:35:24 +00001118 VT, Ops);
Chris Lattner00245f42012-01-24 13:41:11 +00001119 }
Dan Gohman575fad32008-09-03 16:12:24 +00001120
Duncan Sands19d0b472010-02-16 11:11:14 +00001121 if (C->getType()->isStructTy() || C->getType()->isArrayTy()) {
Dan Gohman575fad32008-09-03 16:12:24 +00001122 assert((isa<ConstantAggregateZero>(C) || isa<UndefValue>(C)) &&
1123 "Unknown struct or array constant!");
1124
Owen Anderson53aa7a92009-08-10 22:56:29 +00001125 SmallVector<EVT, 4> ValueVTs;
Eric Christopher58a24612014-10-08 09:50:54 +00001126 ComputeValueVTs(TLI, C->getType(), ValueVTs);
Dan Gohman575fad32008-09-03 16:12:24 +00001127 unsigned NumElts = ValueVTs.size();
1128 if (NumElts == 0)
1129 return SDValue(); // empty struct
1130 SmallVector<SDValue, 4> Constants(NumElts);
1131 for (unsigned i = 0; i != NumElts; ++i) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00001132 EVT EltVT = ValueVTs[i];
Dan Gohman575fad32008-09-03 16:12:24 +00001133 if (isa<UndefValue>(C))
Dale Johannesen84935752009-02-06 23:05:02 +00001134 Constants[i] = DAG.getUNDEF(EltVT);
Dan Gohman575fad32008-09-03 16:12:24 +00001135 else if (EltVT.isFloatingPoint())
1136 Constants[i] = DAG.getConstantFP(0, EltVT);
1137 else
1138 Constants[i] = DAG.getConstant(0, EltVT);
1139 }
Bill Wendlingc6b47342009-12-21 23:47:40 +00001140
Craig Topper64941d92014-04-27 19:20:57 +00001141 return DAG.getMergeValues(Constants, getCurSDLoc());
Dan Gohman575fad32008-09-03 16:12:24 +00001142 }
1143
Dan Gohman8422e572010-04-17 15:32:28 +00001144 if (const BlockAddress *BA = dyn_cast<BlockAddress>(C))
Dan Gohman7a6611792009-11-20 23:18:13 +00001145 return DAG.getBlockAddress(BA, VT);
Dan Gohman6c938802009-10-30 01:27:03 +00001146
Chris Lattner229907c2011-07-18 04:54:35 +00001147 VectorType *VecTy = cast<VectorType>(V->getType());
Dan Gohman575fad32008-09-03 16:12:24 +00001148 unsigned NumElements = VecTy->getNumElements();
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001149
Dan Gohman575fad32008-09-03 16:12:24 +00001150 // Now that we know the number and type of the elements, get that number of
1151 // elements into the Ops array based on what kind of constant it is.
1152 SmallVector<SDValue, 16> Ops;
Chris Lattner00245f42012-01-24 13:41:11 +00001153 if (const ConstantVector *CV = dyn_cast<ConstantVector>(C)) {
Dan Gohman575fad32008-09-03 16:12:24 +00001154 for (unsigned i = 0; i != NumElements; ++i)
Chris Lattner00245f42012-01-24 13:41:11 +00001155 Ops.push_back(getValue(CV->getOperand(i)));
Dan Gohman575fad32008-09-03 16:12:24 +00001156 } else {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001157 assert(isa<ConstantAggregateZero>(C) && "Unknown vector constant!");
Eric Christopher58a24612014-10-08 09:50:54 +00001158 EVT EltVT = TLI.getValueType(VecTy->getElementType());
Dan Gohman575fad32008-09-03 16:12:24 +00001159
1160 SDValue Op;
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001161 if (EltVT.isFloatingPoint())
Dan Gohman575fad32008-09-03 16:12:24 +00001162 Op = DAG.getConstantFP(0, EltVT);
1163 else
1164 Op = DAG.getConstant(0, EltVT);
1165 Ops.assign(NumElements, Op);
1166 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001167
Dan Gohman575fad32008-09-03 16:12:24 +00001168 // Create a BUILD_VECTOR node.
Craig Topper48d114b2014-04-26 18:35:24 +00001169 return NodeMap[V] = DAG.getNode(ISD::BUILD_VECTOR, getCurSDLoc(), VT, Ops);
Dan Gohman575fad32008-09-03 16:12:24 +00001170 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001171
Dan Gohman575fad32008-09-03 16:12:24 +00001172 // If this is a static alloca, generate it as the frameindex instead of
1173 // computation.
1174 if (const AllocaInst *AI = dyn_cast<AllocaInst>(V)) {
1175 DenseMap<const AllocaInst*, int>::iterator SI =
1176 FuncInfo.StaticAllocaMap.find(AI);
1177 if (SI != FuncInfo.StaticAllocaMap.end())
Eric Christopher58a24612014-10-08 09:50:54 +00001178 return DAG.getFrameIndex(SI->second, TLI.getPointerTy());
Dan Gohman575fad32008-09-03 16:12:24 +00001179 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001180
Dan Gohmand4322232010-07-01 01:59:43 +00001181 // If this is an instruction which fast-isel has deferred, select it now.
1182 if (const Instruction *Inst = dyn_cast<Instruction>(V)) {
Dan Gohmand7b5ce32010-07-10 09:00:22 +00001183 unsigned InReg = FuncInfo.InitializeRegForValue(Inst);
Eric Christopher58a24612014-10-08 09:50:54 +00001184 RegsForValue RFV(*DAG.getContext(), TLI, InReg, Inst->getType());
Dan Gohmand7b5ce32010-07-10 09:00:22 +00001185 SDValue Chain = DAG.getEntryNode();
Craig Topperc0196b12014-04-14 00:51:57 +00001186 return RFV.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(), Chain, nullptr, V);
Dan Gohmand4322232010-07-01 01:59:43 +00001187 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001188
Dan Gohmand4322232010-07-01 01:59:43 +00001189 llvm_unreachable("Can't get register for value!");
Dan Gohman575fad32008-09-03 16:12:24 +00001190}
1191
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001192void SelectionDAGBuilder::visitRet(const ReturnInst &I) {
Eric Christopher58a24612014-10-08 09:50:54 +00001193 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001194 SDValue Chain = getControlRoot();
1195 SmallVector<ISD::OutputArg, 8> Outs;
Dan Gohmanfe7532a2010-07-07 15:54:55 +00001196 SmallVector<SDValue, 8> OutVals;
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00001197
Dan Gohmand16aa542010-05-29 17:03:36 +00001198 if (!FuncInfo.CanLowerReturn) {
1199 unsigned DemoteReg = FuncInfo.DemoteRegister;
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001200 const Function *F = I.getParent()->getParent();
1201
1202 // Emit a store of the return value through the virtual register.
1203 // Leave Outs empty so that LowerReturn won't try to load return
1204 // registers the usual way.
1205 SmallVector<EVT, 1> PtrValueVTs;
Eric Christopher58a24612014-10-08 09:50:54 +00001206 ComputeValueVTs(TLI, PointerType::getUnqual(F->getReturnType()),
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001207 PtrValueVTs);
1208
1209 SDValue RetPtr = DAG.getRegister(DemoteReg, PtrValueVTs[0]);
1210 SDValue RetOp = getValue(I.getOperand(0));
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00001211
Owen Anderson53aa7a92009-08-10 22:56:29 +00001212 SmallVector<EVT, 4> ValueVTs;
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001213 SmallVector<uint64_t, 4> Offsets;
Eric Christopher58a24612014-10-08 09:50:54 +00001214 ComputeValueVTs(TLI, I.getOperand(0)->getType(), ValueVTs, &Offsets);
Dan Gohman8b44b882008-10-21 20:00:42 +00001215 unsigned NumValues = ValueVTs.size();
Dan Gohman8b44b882008-10-21 20:00:42 +00001216
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001217 SmallVector<SDValue, 4> Chains(NumValues);
Bill Wendlingc6b47342009-12-21 23:47:40 +00001218 for (unsigned i = 0; i != NumValues; ++i) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00001219 SDValue Add = DAG.getNode(ISD::ADD, getCurSDLoc(),
Chris Lattner96a77eb2010-08-24 23:10:06 +00001220 RetPtr.getValueType(), RetPtr,
1221 DAG.getIntPtrConstant(Offsets[i]));
Bill Wendlingc6b47342009-12-21 23:47:40 +00001222 Chains[i] =
Andrew Trickef9de2a2013-05-25 02:42:55 +00001223 DAG.getStore(Chain, getCurSDLoc(),
Bill Wendlingc6b47342009-12-21 23:47:40 +00001224 SDValue(RetOp.getNode(), RetOp.getResNo() + i),
Chris Lattnera4f19972010-09-21 18:58:22 +00001225 // FIXME: better loc info would be nice.
1226 Add, MachinePointerInfo(), false, false, 0);
Bill Wendlingc6b47342009-12-21 23:47:40 +00001227 }
1228
Andrew Trickef9de2a2013-05-25 02:42:55 +00001229 Chain = DAG.getNode(ISD::TokenFactor, getCurSDLoc(),
Craig Topper48d114b2014-04-26 18:35:24 +00001230 MVT::Other, Chains);
Chris Lattnerb1af8652010-02-28 18:53:13 +00001231 } else if (I.getNumOperands() != 0) {
1232 SmallVector<EVT, 4> ValueVTs;
Eric Christopher58a24612014-10-08 09:50:54 +00001233 ComputeValueVTs(TLI, I.getOperand(0)->getType(), ValueVTs);
Chris Lattnerb1af8652010-02-28 18:53:13 +00001234 unsigned NumValues = ValueVTs.size();
1235 if (NumValues) {
1236 SDValue RetOp = getValue(I.getOperand(0));
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001237 for (unsigned j = 0, f = NumValues; j != f; ++j) {
1238 EVT VT = ValueVTs[j];
Dan Gohman575fad32008-09-03 16:12:24 +00001239
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001240 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001241
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001242 const Function *F = I.getParent()->getParent();
Bill Wendling74dba872012-12-30 13:01:51 +00001243 if (F->getAttributes().hasAttribute(AttributeSet::ReturnIndex,
1244 Attribute::SExt))
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001245 ExtendKind = ISD::SIGN_EXTEND;
Bill Wendling74dba872012-12-30 13:01:51 +00001246 else if (F->getAttributes().hasAttribute(AttributeSet::ReturnIndex,
1247 Attribute::ZExt))
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001248 ExtendKind = ISD::ZERO_EXTEND;
Dan Gohman575fad32008-09-03 16:12:24 +00001249
Cameron Zwarich2ef0c692011-03-17 14:53:37 +00001250 if (ExtendKind != ISD::ANY_EXTEND && VT.isInteger())
Eric Christopher58a24612014-10-08 09:50:54 +00001251 VT = TLI.getTypeForExtArgOrReturn(*DAG.getContext(), VT, ExtendKind);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001252
Eric Christopher58a24612014-10-08 09:50:54 +00001253 unsigned NumParts = TLI.getNumRegisters(*DAG.getContext(), VT);
1254 MVT PartVT = TLI.getRegisterType(*DAG.getContext(), VT);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001255 SmallVector<SDValue, 4> Parts(NumParts);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001256 getCopyToParts(DAG, getCurSDLoc(),
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001257 SDValue(RetOp.getNode(), RetOp.getResNo() + j),
Bill Wendling5def8912012-09-26 06:16:18 +00001258 &Parts[0], NumParts, PartVT, &I, ExtendKind);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001259
1260 // 'inreg' on function refers to return value
1261 ISD::ArgFlagsTy Flags = ISD::ArgFlagsTy();
Bill Wendling74dba872012-12-30 13:01:51 +00001262 if (F->getAttributes().hasAttribute(AttributeSet::ReturnIndex,
1263 Attribute::InReg))
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001264 Flags.setInReg();
1265
1266 // Propagate extension type if any
Cameron Zwarichd1ad9bc2011-03-16 22:20:07 +00001267 if (ExtendKind == ISD::SIGN_EXTEND)
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001268 Flags.setSExt();
Cameron Zwarichd1ad9bc2011-03-16 22:20:07 +00001269 else if (ExtendKind == ISD::ZERO_EXTEND)
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001270 Flags.setZExt();
1271
Dan Gohmanfe7532a2010-07-07 15:54:55 +00001272 for (unsigned i = 0; i < NumParts; ++i) {
1273 Outs.push_back(ISD::OutputArg(Flags, Parts[i].getValueType(),
Tom Stellard8d7d4de2013-10-23 00:44:24 +00001274 VT, /*isfixed=*/true, 0, 0));
Dan Gohmanfe7532a2010-07-07 15:54:55 +00001275 OutVals.push_back(Parts[i]);
1276 }
Evan Cheng2e9f42b2009-03-25 20:20:11 +00001277 }
Dan Gohman575fad32008-09-03 16:12:24 +00001278 }
1279 }
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001280
1281 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
Sandeep Patel68c5f472009-09-02 08:44:58 +00001282 CallingConv::ID CallConv =
1283 DAG.getMachineFunction().getFunction()->getCallingConv();
Eric Christopher58a24612014-10-08 09:50:54 +00001284 Chain = DAG.getTargetLoweringInfo().LowerReturn(
Eric Christopherd9134482014-08-04 21:25:23 +00001285 Chain, CallConv, isVarArg, Outs, OutVals, getCurSDLoc(), DAG);
Dan Gohman695d8112009-08-06 15:37:27 +00001286
1287 // Verify that the target's LowerReturn behaved as expected.
Owen Anderson9f944592009-08-11 20:47:22 +00001288 assert(Chain.getNode() && Chain.getValueType() == MVT::Other &&
Dan Gohman695d8112009-08-06 15:37:27 +00001289 "LowerReturn didn't return a valid chain!");
1290
1291 // Update the DAG with the new chain value resulting from return lowering.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001292 DAG.setRoot(Chain);
Dan Gohman575fad32008-09-03 16:12:24 +00001293}
1294
Dan Gohman9478c3f2009-04-23 23:13:24 +00001295/// CopyToExportRegsIfNeeded - If the given value has virtual registers
1296/// created for it, emit nodes to copy the value into the virtual
1297/// registers.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001298void SelectionDAGBuilder::CopyToExportRegsIfNeeded(const Value *V) {
Rafael Espindolae53b7d12011-05-13 15:18:06 +00001299 // Skip empty types
1300 if (V->getType()->isEmptyTy())
1301 return;
1302
Dan Gohman3a7ee8e2010-04-16 17:15:02 +00001303 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
1304 if (VMI != FuncInfo.ValueMap.end()) {
1305 assert(!V->use_empty() && "Unused value assigned virtual registers!");
1306 CopyValueToVirtualRegister(V, VMI->second);
Dan Gohman9478c3f2009-04-23 23:13:24 +00001307 }
1308}
1309
Dan Gohman575fad32008-09-03 16:12:24 +00001310/// ExportFromCurrentBlock - If this condition isn't known to be exported from
1311/// the current basic block, add it to ValueMap now so that we'll get a
1312/// CopyTo/FromReg.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001313void SelectionDAGBuilder::ExportFromCurrentBlock(const Value *V) {
Dan Gohman575fad32008-09-03 16:12:24 +00001314 // No need to export constants.
1315 if (!isa<Instruction>(V) && !isa<Argument>(V)) return;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001316
Dan Gohman575fad32008-09-03 16:12:24 +00001317 // Already exported?
1318 if (FuncInfo.isExportedInst(V)) return;
1319
1320 unsigned Reg = FuncInfo.InitializeRegForValue(V);
1321 CopyValueToVirtualRegister(V, Reg);
1322}
1323
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001324bool SelectionDAGBuilder::isExportableFromCurrentBlock(const Value *V,
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001325 const BasicBlock *FromBB) {
Dan Gohman575fad32008-09-03 16:12:24 +00001326 // The operands of the setcc have to be in this block. We don't know
1327 // how to export them from some other block.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001328 if (const Instruction *VI = dyn_cast<Instruction>(V)) {
Dan Gohman575fad32008-09-03 16:12:24 +00001329 // Can export from current BB.
1330 if (VI->getParent() == FromBB)
1331 return true;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001332
Dan Gohman575fad32008-09-03 16:12:24 +00001333 // Is already exported, noop.
1334 return FuncInfo.isExportedInst(V);
1335 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001336
Dan Gohman575fad32008-09-03 16:12:24 +00001337 // If this is an argument, we can export it if the BB is the entry block or
1338 // if it is already exported.
1339 if (isa<Argument>(V)) {
1340 if (FromBB == &FromBB->getParent()->getEntryBlock())
1341 return true;
1342
1343 // Otherwise, can only export this if it is already exported.
1344 return FuncInfo.isExportedInst(V);
1345 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001346
Dan Gohman575fad32008-09-03 16:12:24 +00001347 // Otherwise, constants can always be exported.
1348 return true;
1349}
1350
Jakub Staszak12a43bd2011-06-16 20:22:37 +00001351/// Return branch probability calculated by BranchProbabilityInfo for IR blocks.
Jakub Staszak96f8c552011-12-20 20:03:10 +00001352uint32_t SelectionDAGBuilder::getEdgeWeight(const MachineBasicBlock *Src,
1353 const MachineBasicBlock *Dst) const {
Jakub Staszak12a43bd2011-06-16 20:22:37 +00001354 BranchProbabilityInfo *BPI = FuncInfo.BPI;
1355 if (!BPI)
1356 return 0;
Jakub Staszak539db982011-07-29 20:05:36 +00001357 const BasicBlock *SrcBB = Src->getBasicBlock();
1358 const BasicBlock *DstBB = Dst->getBasicBlock();
Jakub Staszak12a43bd2011-06-16 20:22:37 +00001359 return BPI->getEdgeWeight(SrcBB, DstBB);
1360}
1361
Jakub Staszak0480a8f2011-07-29 22:25:21 +00001362void SelectionDAGBuilder::
1363addSuccessorWithWeight(MachineBasicBlock *Src, MachineBasicBlock *Dst,
1364 uint32_t Weight /* = 0 */) {
1365 if (!Weight)
1366 Weight = getEdgeWeight(Src, Dst);
1367 Src->addSuccessor(Dst, Weight);
Jakub Staszak12a43bd2011-06-16 20:22:37 +00001368}
1369
1370
Dan Gohman575fad32008-09-03 16:12:24 +00001371static bool InBlock(const Value *V, const BasicBlock *BB) {
1372 if (const Instruction *I = dyn_cast<Instruction>(V))
1373 return I->getParent() == BB;
1374 return true;
1375}
1376
Dan Gohmand01ddb52008-10-17 21:16:08 +00001377/// EmitBranchForMergedCondition - Helper method for FindMergedConditions.
1378/// This function emits a branch and is used at the leaves of an OR or an
1379/// AND operator tree.
1380///
1381void
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001382SelectionDAGBuilder::EmitBranchForMergedCondition(const Value *Cond,
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001383 MachineBasicBlock *TBB,
1384 MachineBasicBlock *FBB,
Dan Gohman7c0303a2010-04-19 22:41:47 +00001385 MachineBasicBlock *CurBB,
Manman Ren4ece7452014-01-31 00:42:44 +00001386 MachineBasicBlock *SwitchBB,
1387 uint32_t TWeight,
1388 uint32_t FWeight) {
Dan Gohmand01ddb52008-10-17 21:16:08 +00001389 const BasicBlock *BB = CurBB->getBasicBlock();
Dan Gohman575fad32008-09-03 16:12:24 +00001390
Dan Gohmand01ddb52008-10-17 21:16:08 +00001391 // If the leaf of the tree is a comparison, merge the condition into
1392 // the caseblock.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001393 if (const CmpInst *BOp = dyn_cast<CmpInst>(Cond)) {
Dan Gohmand01ddb52008-10-17 21:16:08 +00001394 // The operands of the cmp have to be in this block. We don't know
1395 // how to export them from some other block. If this is the first block
1396 // of the sequence, no exporting is needed.
Dan Gohman7c0303a2010-04-19 22:41:47 +00001397 if (CurBB == SwitchBB ||
Dan Gohmand01ddb52008-10-17 21:16:08 +00001398 (isExportableFromCurrentBlock(BOp->getOperand(0), BB) &&
1399 isExportableFromCurrentBlock(BOp->getOperand(1), BB))) {
Dan Gohman575fad32008-09-03 16:12:24 +00001400 ISD::CondCode Condition;
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001401 if (const ICmpInst *IC = dyn_cast<ICmpInst>(Cond)) {
Dan Gohman293abcc2008-10-17 18:18:45 +00001402 Condition = getICmpCondCode(IC->getPredicate());
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001403 } else if (const FCmpInst *FC = dyn_cast<FCmpInst>(Cond)) {
Dan Gohman293abcc2008-10-17 18:18:45 +00001404 Condition = getFCmpCondCode(FC->getPredicate());
Nick Lewycky50f02cb2011-12-02 22:16:29 +00001405 if (TM.Options.NoNaNsFPMath)
1406 Condition = getFCmpCodeWithoutNaN(Condition);
Dan Gohman575fad32008-09-03 16:12:24 +00001407 } else {
1408 Condition = ISD::SETEQ; // silence warning.
Torok Edwinfbcc6632009-07-14 16:55:14 +00001409 llvm_unreachable("Unknown compare instruction");
Dan Gohman575fad32008-09-03 16:12:24 +00001410 }
Dan Gohmand01ddb52008-10-17 21:16:08 +00001411
Craig Topperc0196b12014-04-14 00:51:57 +00001412 CaseBlock CB(Condition, BOp->getOperand(0), BOp->getOperand(1), nullptr,
1413 TBB, FBB, CurBB, TWeight, FWeight);
Dan Gohman575fad32008-09-03 16:12:24 +00001414 SwitchCases.push_back(CB);
1415 return;
1416 }
Dan Gohmand01ddb52008-10-17 21:16:08 +00001417 }
1418
1419 // Create a CaseBlock record representing this branch.
Owen Anderson23a204d2009-07-31 17:39:07 +00001420 CaseBlock CB(ISD::SETEQ, Cond, ConstantInt::getTrue(*DAG.getContext()),
Craig Topperc0196b12014-04-14 00:51:57 +00001421 nullptr, TBB, FBB, CurBB, TWeight, FWeight);
Dan Gohmand01ddb52008-10-17 21:16:08 +00001422 SwitchCases.push_back(CB);
1423}
1424
Manman Ren4ece7452014-01-31 00:42:44 +00001425/// Scale down both weights to fit into uint32_t.
1426static void ScaleWeights(uint64_t &NewTrue, uint64_t &NewFalse) {
1427 uint64_t NewMax = (NewTrue > NewFalse) ? NewTrue : NewFalse;
1428 uint32_t Scale = (NewMax / UINT32_MAX) + 1;
1429 NewTrue = NewTrue / Scale;
1430 NewFalse = NewFalse / Scale;
1431}
1432
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001433/// FindMergedConditions - If Cond is an expression like
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001434void SelectionDAGBuilder::FindMergedConditions(const Value *Cond,
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001435 MachineBasicBlock *TBB,
1436 MachineBasicBlock *FBB,
1437 MachineBasicBlock *CurBB,
Dan Gohman7c0303a2010-04-19 22:41:47 +00001438 MachineBasicBlock *SwitchBB,
Manman Ren4ece7452014-01-31 00:42:44 +00001439 unsigned Opc, uint32_t TWeight,
1440 uint32_t FWeight) {
Dan Gohmand01ddb52008-10-17 21:16:08 +00001441 // If this node is not part of the or/and tree, emit it as a branch.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001442 const Instruction *BOp = dyn_cast<Instruction>(Cond);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001443 if (!BOp || !(isa<BinaryOperator>(BOp) || isa<CmpInst>(BOp)) ||
Dan Gohmand01ddb52008-10-17 21:16:08 +00001444 (unsigned)BOp->getOpcode() != Opc || !BOp->hasOneUse() ||
1445 BOp->getParent() != CurBB->getBasicBlock() ||
1446 !InBlock(BOp->getOperand(0), CurBB->getBasicBlock()) ||
1447 !InBlock(BOp->getOperand(1), CurBB->getBasicBlock())) {
Manman Ren4ece7452014-01-31 00:42:44 +00001448 EmitBranchForMergedCondition(Cond, TBB, FBB, CurBB, SwitchBB,
1449 TWeight, FWeight);
Dan Gohman575fad32008-09-03 16:12:24 +00001450 return;
1451 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001452
Dan Gohman575fad32008-09-03 16:12:24 +00001453 // Create TmpBB after CurBB.
1454 MachineFunction::iterator BBI = CurBB;
1455 MachineFunction &MF = DAG.getMachineFunction();
1456 MachineBasicBlock *TmpBB = MF.CreateMachineBasicBlock(CurBB->getBasicBlock());
1457 CurBB->getParent()->insert(++BBI, TmpBB);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001458
Dan Gohman575fad32008-09-03 16:12:24 +00001459 if (Opc == Instruction::Or) {
1460 // Codegen X | Y as:
Manman Ren4ece7452014-01-31 00:42:44 +00001461 // BB1:
Dan Gohman575fad32008-09-03 16:12:24 +00001462 // jmp_if_X TBB
1463 // jmp TmpBB
1464 // TmpBB:
1465 // jmp_if_Y TBB
1466 // jmp FBB
1467 //
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001468
Manman Ren4ece7452014-01-31 00:42:44 +00001469 // We have flexibility in setting Prob for BB1 and Prob for TmpBB.
1470 // The requirement is that
1471 // TrueProb for BB1 + (FalseProb for BB1 * TrueProb for TmpBB)
1472 // = TrueProb for orignal BB.
1473 // Assuming the orignal weights are A and B, one choice is to set BB1's
1474 // weights to A and A+2B, and set TmpBB's weights to A and 2B. This choice
1475 // assumes that
1476 // TrueProb for BB1 == FalseProb for BB1 * TrueProb for TmpBB.
1477 // Another choice is to assume TrueProb for BB1 equals to TrueProb for
1478 // TmpBB, but the math is more complicated.
Manman Ren104e0c82014-01-30 00:24:37 +00001479
Manman Ren4ece7452014-01-31 00:42:44 +00001480 uint64_t NewTrueWeight = TWeight;
1481 uint64_t NewFalseWeight = (uint64_t)TWeight + 2 * (uint64_t)FWeight;
1482 ScaleWeights(NewTrueWeight, NewFalseWeight);
1483 // Emit the LHS condition.
1484 FindMergedConditions(BOp->getOperand(0), TBB, TmpBB, CurBB, SwitchBB, Opc,
1485 NewTrueWeight, NewFalseWeight);
1486
1487 NewTrueWeight = TWeight;
1488 NewFalseWeight = 2 * (uint64_t)FWeight;
1489 ScaleWeights(NewTrueWeight, NewFalseWeight);
Dan Gohman575fad32008-09-03 16:12:24 +00001490 // Emit the RHS condition into TmpBB.
Manman Ren4ece7452014-01-31 00:42:44 +00001491 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc,
1492 NewTrueWeight, NewFalseWeight);
Dan Gohman575fad32008-09-03 16:12:24 +00001493 } else {
1494 assert(Opc == Instruction::And && "Unknown merge op!");
1495 // Codegen X & Y as:
Manman Ren4ece7452014-01-31 00:42:44 +00001496 // BB1:
Dan Gohman575fad32008-09-03 16:12:24 +00001497 // jmp_if_X TmpBB
1498 // jmp FBB
1499 // TmpBB:
1500 // jmp_if_Y TBB
1501 // jmp FBB
1502 //
1503 // This requires creation of TmpBB after CurBB.
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001504
Manman Ren4ece7452014-01-31 00:42:44 +00001505 // We have flexibility in setting Prob for BB1 and Prob for TmpBB.
1506 // The requirement is that
1507 // FalseProb for BB1 + (TrueProb for BB1 * FalseProb for TmpBB)
1508 // = FalseProb for orignal BB.
1509 // Assuming the orignal weights are A and B, one choice is to set BB1's
1510 // weights to 2A+B and B, and set TmpBB's weights to 2A and B. This choice
1511 // assumes that
1512 // FalseProb for BB1 == TrueProb for BB1 * FalseProb for TmpBB.
Manman Ren104e0c82014-01-30 00:24:37 +00001513
Manman Ren4ece7452014-01-31 00:42:44 +00001514 uint64_t NewTrueWeight = 2 * (uint64_t)TWeight + (uint64_t)FWeight;
1515 uint64_t NewFalseWeight = FWeight;
1516 ScaleWeights(NewTrueWeight, NewFalseWeight);
1517 // Emit the LHS condition.
1518 FindMergedConditions(BOp->getOperand(0), TmpBB, FBB, CurBB, SwitchBB, Opc,
1519 NewTrueWeight, NewFalseWeight);
1520
1521 NewTrueWeight = 2 * (uint64_t)TWeight;
1522 NewFalseWeight = FWeight;
1523 ScaleWeights(NewTrueWeight, NewFalseWeight);
Dan Gohman575fad32008-09-03 16:12:24 +00001524 // Emit the RHS condition into TmpBB.
Manman Ren4ece7452014-01-31 00:42:44 +00001525 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc,
1526 NewTrueWeight, NewFalseWeight);
Dan Gohman575fad32008-09-03 16:12:24 +00001527 }
1528}
1529
1530/// If the set of cases should be emitted as a series of branches, return true.
1531/// If we should emit this as a bunch of and/or'd together conditions, return
1532/// false.
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001533bool
Stephen Lin6d715e82013-07-06 21:44:25 +00001534SelectionDAGBuilder::ShouldEmitAsBranches(const std::vector<CaseBlock> &Cases) {
Dan Gohman575fad32008-09-03 16:12:24 +00001535 if (Cases.size() != 2) return true;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001536
Dan Gohman575fad32008-09-03 16:12:24 +00001537 // If this is two comparisons of the same values or'd or and'd together, they
1538 // will get folded into a single comparison, so don't emit two blocks.
1539 if ((Cases[0].CmpLHS == Cases[1].CmpLHS &&
1540 Cases[0].CmpRHS == Cases[1].CmpRHS) ||
1541 (Cases[0].CmpRHS == Cases[1].CmpLHS &&
1542 Cases[0].CmpLHS == Cases[1].CmpRHS)) {
1543 return false;
1544 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001545
Chris Lattner1eea3b02010-01-02 00:00:03 +00001546 // Handle: (X != null) | (Y != null) --> (X|Y) != 0
1547 // Handle: (X == null) & (Y == null) --> (X|Y) == 0
1548 if (Cases[0].CmpRHS == Cases[1].CmpRHS &&
1549 Cases[0].CC == Cases[1].CC &&
1550 isa<Constant>(Cases[0].CmpRHS) &&
1551 cast<Constant>(Cases[0].CmpRHS)->isNullValue()) {
1552 if (Cases[0].CC == ISD::SETEQ && Cases[0].TrueBB == Cases[1].ThisBB)
1553 return false;
1554 if (Cases[0].CC == ISD::SETNE && Cases[0].FalseBB == Cases[1].ThisBB)
1555 return false;
1556 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00001557
Dan Gohman575fad32008-09-03 16:12:24 +00001558 return true;
1559}
1560
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001561void SelectionDAGBuilder::visitBr(const BranchInst &I) {
Dan Gohmand7b5ce32010-07-10 09:00:22 +00001562 MachineBasicBlock *BrMBB = FuncInfo.MBB;
Dan Gohman7c0303a2010-04-19 22:41:47 +00001563
Dan Gohman575fad32008-09-03 16:12:24 +00001564 // Update machine-CFG edges.
1565 MachineBasicBlock *Succ0MBB = FuncInfo.MBBMap[I.getSuccessor(0)];
1566
1567 // Figure out which block is immediately after the current one.
Craig Topperc0196b12014-04-14 00:51:57 +00001568 MachineBasicBlock *NextBlock = nullptr;
Dan Gohman7c0303a2010-04-19 22:41:47 +00001569 MachineFunction::iterator BBI = BrMBB;
Dan Gohmane8c913e2009-08-15 02:06:22 +00001570 if (++BBI != FuncInfo.MF->end())
Dan Gohman575fad32008-09-03 16:12:24 +00001571 NextBlock = BBI;
1572
1573 if (I.isUnconditional()) {
1574 // Update machine-CFG edges.
Dan Gohman7c0303a2010-04-19 22:41:47 +00001575 BrMBB->addSuccessor(Succ0MBB);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001576
Eric Christopherbfb38ba2014-04-03 12:11:51 +00001577 // If this is not a fall-through branch or optimizations are switched off,
1578 // emit the branch.
1579 if (Succ0MBB != NextBlock || TM.getOptLevel() == CodeGenOpt::None)
Andrew Trickef9de2a2013-05-25 02:42:55 +00001580 DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(),
Owen Anderson9f944592009-08-11 20:47:22 +00001581 MVT::Other, getControlRoot(),
Bill Wendling954cb182010-01-28 21:51:40 +00001582 DAG.getBasicBlock(Succ0MBB)));
Bill Wendling7f5eb532009-12-21 19:59:38 +00001583
Dan Gohman575fad32008-09-03 16:12:24 +00001584 return;
1585 }
1586
1587 // If this condition is one of the special cases we handle, do special stuff
1588 // now.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001589 const Value *CondVal = I.getCondition();
Dan Gohman575fad32008-09-03 16:12:24 +00001590 MachineBasicBlock *Succ1MBB = FuncInfo.MBBMap[I.getSuccessor(1)];
1591
1592 // If this is a series of conditions that are or'd or and'd together, emit
1593 // this as a sequence of branches instead of setcc's with and/or operations.
Chris Lattnerea41dfe2010-11-30 18:12:52 +00001594 // As long as jumps are not expensive, this should improve performance.
Dan Gohman575fad32008-09-03 16:12:24 +00001595 // For example, instead of something like:
1596 // cmp A, B
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001597 // C = seteq
Dan Gohman575fad32008-09-03 16:12:24 +00001598 // cmp D, E
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001599 // F = setle
Dan Gohman575fad32008-09-03 16:12:24 +00001600 // or C, F
1601 // jnz foo
1602 // Emit:
1603 // cmp A, B
1604 // je foo
1605 // cmp D, E
1606 // jle foo
1607 //
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001608 if (const BinaryOperator *BOp = dyn_cast<BinaryOperator>(CondVal)) {
Eric Christopher58a24612014-10-08 09:50:54 +00001609 if (!DAG.getTargetLoweringInfo().isJumpExpensive() &&
Eric Christopherd9134482014-08-04 21:25:23 +00001610 BOp->hasOneUse() && (BOp->getOpcode() == Instruction::And ||
1611 BOp->getOpcode() == Instruction::Or)) {
Dan Gohman7c0303a2010-04-19 22:41:47 +00001612 FindMergedConditions(BOp, Succ0MBB, Succ1MBB, BrMBB, BrMBB,
Manman Ren4ece7452014-01-31 00:42:44 +00001613 BOp->getOpcode(), getEdgeWeight(BrMBB, Succ0MBB),
1614 getEdgeWeight(BrMBB, Succ1MBB));
Dan Gohman575fad32008-09-03 16:12:24 +00001615 // If the compares in later blocks need to use values not currently
1616 // exported from this block, export them now. This block should always
1617 // be the first entry.
Dan Gohman7c0303a2010-04-19 22:41:47 +00001618 assert(SwitchCases[0].ThisBB == BrMBB && "Unexpected lowering!");
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001619
Dan Gohman575fad32008-09-03 16:12:24 +00001620 // Allow some cases to be rejected.
1621 if (ShouldEmitAsBranches(SwitchCases)) {
1622 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i) {
1623 ExportFromCurrentBlock(SwitchCases[i].CmpLHS);
1624 ExportFromCurrentBlock(SwitchCases[i].CmpRHS);
1625 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001626
Dan Gohman575fad32008-09-03 16:12:24 +00001627 // Emit the branch for this block.
Dan Gohman7c0303a2010-04-19 22:41:47 +00001628 visitSwitchCase(SwitchCases[0], BrMBB);
Dan Gohman575fad32008-09-03 16:12:24 +00001629 SwitchCases.erase(SwitchCases.begin());
1630 return;
1631 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001632
Dan Gohman575fad32008-09-03 16:12:24 +00001633 // Okay, we decided not to do this, remove any inserted MBB's and clear
1634 // SwitchCases.
1635 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i)
Dan Gohmane8c913e2009-08-15 02:06:22 +00001636 FuncInfo.MF->erase(SwitchCases[i].ThisBB);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001637
Dan Gohman575fad32008-09-03 16:12:24 +00001638 SwitchCases.clear();
1639 }
1640 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001641
Dan Gohman575fad32008-09-03 16:12:24 +00001642 // Create a CaseBlock record representing this branch.
Owen Anderson23a204d2009-07-31 17:39:07 +00001643 CaseBlock CB(ISD::SETEQ, CondVal, ConstantInt::getTrue(*DAG.getContext()),
Craig Topperc0196b12014-04-14 00:51:57 +00001644 nullptr, Succ0MBB, Succ1MBB, BrMBB);
Bill Wendling7f5eb532009-12-21 19:59:38 +00001645
Dan Gohman575fad32008-09-03 16:12:24 +00001646 // Use visitSwitchCase to actually insert the fast branch sequence for this
1647 // cond branch.
Dan Gohman7c0303a2010-04-19 22:41:47 +00001648 visitSwitchCase(CB, BrMBB);
Dan Gohman575fad32008-09-03 16:12:24 +00001649}
1650
1651/// visitSwitchCase - Emits the necessary code to represent a single node in
1652/// the binary search tree resulting from lowering a switch instruction.
Dan Gohman7c0303a2010-04-19 22:41:47 +00001653void SelectionDAGBuilder::visitSwitchCase(CaseBlock &CB,
1654 MachineBasicBlock *SwitchBB) {
Dan Gohman575fad32008-09-03 16:12:24 +00001655 SDValue Cond;
1656 SDValue CondLHS = getValue(CB.CmpLHS);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001657 SDLoc dl = getCurSDLoc();
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001658
1659 // Build the setcc now.
Craig Topperc0196b12014-04-14 00:51:57 +00001660 if (!CB.CmpMHS) {
Dan Gohman575fad32008-09-03 16:12:24 +00001661 // Fold "(X == true)" to X and "(X == false)" to !X to
1662 // handle common cases produced by branch lowering.
Owen Anderson23a204d2009-07-31 17:39:07 +00001663 if (CB.CmpRHS == ConstantInt::getTrue(*DAG.getContext()) &&
Owen Anderson2ad52172009-07-21 02:47:59 +00001664 CB.CC == ISD::SETEQ)
Dan Gohman575fad32008-09-03 16:12:24 +00001665 Cond = CondLHS;
Owen Anderson23a204d2009-07-31 17:39:07 +00001666 else if (CB.CmpRHS == ConstantInt::getFalse(*DAG.getContext()) &&
Owen Anderson2ad52172009-07-21 02:47:59 +00001667 CB.CC == ISD::SETEQ) {
Dan Gohman575fad32008-09-03 16:12:24 +00001668 SDValue True = DAG.getConstant(1, CondLHS.getValueType());
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00001669 Cond = DAG.getNode(ISD::XOR, dl, CondLHS.getValueType(), CondLHS, True);
Dan Gohman575fad32008-09-03 16:12:24 +00001670 } else
Owen Anderson9f944592009-08-11 20:47:22 +00001671 Cond = DAG.getSetCC(dl, MVT::i1, CondLHS, getValue(CB.CmpRHS), CB.CC);
Dan Gohman575fad32008-09-03 16:12:24 +00001672 } else {
Bob Wilsone4077362013-09-09 19:14:35 +00001673 assert(CB.CC == ISD::SETLE && "Can handle only LE ranges now");
Dan Gohman575fad32008-09-03 16:12:24 +00001674
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001675 const APInt& Low = cast<ConstantInt>(CB.CmpLHS)->getValue();
1676 const APInt& High = cast<ConstantInt>(CB.CmpRHS)->getValue();
Dan Gohman575fad32008-09-03 16:12:24 +00001677
1678 SDValue CmpOp = getValue(CB.CmpMHS);
Owen Anderson53aa7a92009-08-10 22:56:29 +00001679 EVT VT = CmpOp.getValueType();
Stephen Lincfe7f352013-07-08 00:37:03 +00001680
Bob Wilsone4077362013-09-09 19:14:35 +00001681 if (cast<ConstantInt>(CB.CmpLHS)->isMinValue(true)) {
Owen Anderson9f944592009-08-11 20:47:22 +00001682 Cond = DAG.getSetCC(dl, MVT::i1, CmpOp, DAG.getConstant(High, VT),
Bob Wilsone4077362013-09-09 19:14:35 +00001683 ISD::SETLE);
Dan Gohman575fad32008-09-03 16:12:24 +00001684 } else {
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00001685 SDValue SUB = DAG.getNode(ISD::SUB, dl,
Dale Johannesened255b32009-01-30 01:34:22 +00001686 VT, CmpOp, DAG.getConstant(Low, VT));
Owen Anderson9f944592009-08-11 20:47:22 +00001687 Cond = DAG.getSetCC(dl, MVT::i1, SUB,
Dan Gohman575fad32008-09-03 16:12:24 +00001688 DAG.getConstant(High-Low, VT), ISD::SETULE);
1689 }
1690 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001691
Dan Gohman575fad32008-09-03 16:12:24 +00001692 // Update successor info
Jakub Staszak0480a8f2011-07-29 22:25:21 +00001693 addSuccessorWithWeight(SwitchBB, CB.TrueBB, CB.TrueWeight);
Jakob Stoklund Olesen7d33c572012-08-20 21:39:52 +00001694 // TrueBB and FalseBB are always different unless the incoming IR is
1695 // degenerate. This only happens when running llc on weird IR.
1696 if (CB.TrueBB != CB.FalseBB)
1697 addSuccessorWithWeight(SwitchBB, CB.FalseBB, CB.FalseWeight);
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001698
Dan Gohman575fad32008-09-03 16:12:24 +00001699 // Set NextBlock to be the MBB immediately after the current one, if any.
1700 // This is used to avoid emitting unnecessary branches to the next block.
Craig Topperc0196b12014-04-14 00:51:57 +00001701 MachineBasicBlock *NextBlock = nullptr;
Dan Gohman7c0303a2010-04-19 22:41:47 +00001702 MachineFunction::iterator BBI = SwitchBB;
Dan Gohmane8c913e2009-08-15 02:06:22 +00001703 if (++BBI != FuncInfo.MF->end())
Dan Gohman575fad32008-09-03 16:12:24 +00001704 NextBlock = BBI;
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001705
Dan Gohman575fad32008-09-03 16:12:24 +00001706 // If the lhs block is the next block, invert the condition so that we can
1707 // fall through to the lhs instead of the rhs block.
1708 if (CB.TrueBB == NextBlock) {
1709 std::swap(CB.TrueBB, CB.FalseBB);
1710 SDValue True = DAG.getConstant(1, Cond.getValueType());
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00001711 Cond = DAG.getNode(ISD::XOR, dl, Cond.getValueType(), Cond, True);
Dan Gohman575fad32008-09-03 16:12:24 +00001712 }
Bill Wendling7f5eb532009-12-21 19:59:38 +00001713
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00001714 SDValue BrCond = DAG.getNode(ISD::BRCOND, dl,
Owen Anderson9f944592009-08-11 20:47:22 +00001715 MVT::Other, getControlRoot(), Cond,
Dale Johannesened255b32009-01-30 01:34:22 +00001716 DAG.getBasicBlock(CB.TrueBB));
Bill Wendlingc6b47342009-12-21 23:47:40 +00001717
Evan Cheng79687dd2010-09-23 06:51:55 +00001718 // Insert the false branch. Do this even if it's a fall through branch,
1719 // this makes it easier to do DAG optimizations which require inverting
1720 // the branch condition.
1721 BrCond = DAG.getNode(ISD::BR, dl, MVT::Other, BrCond,
1722 DAG.getBasicBlock(CB.FalseBB));
Bill Wendling7f5eb532009-12-21 19:59:38 +00001723
1724 DAG.setRoot(BrCond);
Dan Gohman575fad32008-09-03 16:12:24 +00001725}
1726
1727/// visitJumpTable - Emit JumpTable node in the current MBB
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001728void SelectionDAGBuilder::visitJumpTable(JumpTable &JT) {
Dan Gohman575fad32008-09-03 16:12:24 +00001729 // Emit the code for the jump table
1730 assert(JT.Reg != -1U && "Should lower JT Header first!");
Eric Christopher58a24612014-10-08 09:50:54 +00001731 EVT PTy = DAG.getTargetLoweringInfo().getPointerTy();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001732 SDValue Index = DAG.getCopyFromReg(getControlRoot(), getCurSDLoc(),
Dale Johannesen3a09f552009-02-03 23:04:43 +00001733 JT.Reg, PTy);
Dan Gohman575fad32008-09-03 16:12:24 +00001734 SDValue Table = DAG.getJumpTable(JT.JTI, PTy);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001735 SDValue BrJumpTable = DAG.getNode(ISD::BR_JT, getCurSDLoc(),
Bill Wendling7f5eb532009-12-21 19:59:38 +00001736 MVT::Other, Index.getValue(1),
1737 Table, Index);
1738 DAG.setRoot(BrJumpTable);
Dan Gohman575fad32008-09-03 16:12:24 +00001739}
1740
1741/// visitJumpTableHeader - This function emits necessary code to produce index
1742/// in the JumpTable from switch case.
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001743void SelectionDAGBuilder::visitJumpTableHeader(JumpTable &JT,
Dan Gohman7c0303a2010-04-19 22:41:47 +00001744 JumpTableHeader &JTH,
1745 MachineBasicBlock *SwitchBB) {
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001746 // Subtract the lowest switch case value from the value being switched on and
1747 // conditional branch to default mbb if the result is greater than the
Dan Gohman575fad32008-09-03 16:12:24 +00001748 // difference between smallest and largest cases.
1749 SDValue SwitchOp = getValue(JTH.SValue);
Owen Anderson53aa7a92009-08-10 22:56:29 +00001750 EVT VT = SwitchOp.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001751 SDValue Sub = DAG.getNode(ISD::SUB, getCurSDLoc(), VT, SwitchOp,
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001752 DAG.getConstant(JTH.First, VT));
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001753
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001754 // The SDNode we just created, which holds the value being switched on minus
Dan Gohman4a618822010-02-10 16:03:48 +00001755 // the smallest case value, needs to be copied to a virtual register so it
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001756 // can be used as an index into the jump table in a subsequent basic block.
1757 // This value may be smaller or larger than the target's pointer type, and
1758 // therefore require extension or truncating.
Eric Christopher58a24612014-10-08 09:50:54 +00001759 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
1760 SwitchOp = DAG.getZExtOrTrunc(Sub, getCurSDLoc(), TLI.getPointerTy());
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001761
Eric Christopher58a24612014-10-08 09:50:54 +00001762 unsigned JumpTableReg = FuncInfo.CreateReg(TLI.getPointerTy());
Andrew Trickef9de2a2013-05-25 02:42:55 +00001763 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurSDLoc(),
Dale Johannesen3a09f552009-02-03 23:04:43 +00001764 JumpTableReg, SwitchOp);
Dan Gohman575fad32008-09-03 16:12:24 +00001765 JT.Reg = JumpTableReg;
1766
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001767 // Emit the range check for the jump table, and branch to the default block
1768 // for the switch statement if the value being switched on exceeds the largest
1769 // case in the switch.
Eric Christopher58a24612014-10-08 09:50:54 +00001770 SDValue CMP =
1771 DAG.getSetCC(getCurSDLoc(), TLI.getSetCCResultType(*DAG.getContext(),
1772 Sub.getValueType()),
1773 Sub, DAG.getConstant(JTH.Last - JTH.First, VT), ISD::SETUGT);
Dan Gohman575fad32008-09-03 16:12:24 +00001774
1775 // Set NextBlock to be the MBB immediately after the current one, if any.
1776 // This is used to avoid emitting unnecessary branches to the next block.
Craig Topperc0196b12014-04-14 00:51:57 +00001777 MachineBasicBlock *NextBlock = nullptr;
Dan Gohman7c0303a2010-04-19 22:41:47 +00001778 MachineFunction::iterator BBI = SwitchBB;
Bill Wendlingc6b47342009-12-21 23:47:40 +00001779
Dan Gohmane8c913e2009-08-15 02:06:22 +00001780 if (++BBI != FuncInfo.MF->end())
Dan Gohman575fad32008-09-03 16:12:24 +00001781 NextBlock = BBI;
1782
Andrew Trickef9de2a2013-05-25 02:42:55 +00001783 SDValue BrCond = DAG.getNode(ISD::BRCOND, getCurSDLoc(),
Owen Anderson9f944592009-08-11 20:47:22 +00001784 MVT::Other, CopyTo, CMP,
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001785 DAG.getBasicBlock(JT.Default));
Dan Gohman575fad32008-09-03 16:12:24 +00001786
Bill Wendling954cb182010-01-28 21:51:40 +00001787 if (JT.MBB != NextBlock)
Andrew Trickef9de2a2013-05-25 02:42:55 +00001788 BrCond = DAG.getNode(ISD::BR, getCurSDLoc(), MVT::Other, BrCond,
Bill Wendling7f5eb532009-12-21 19:59:38 +00001789 DAG.getBasicBlock(JT.MBB));
Bill Wendling7f5eb532009-12-21 19:59:38 +00001790
Bill Wendlingc6b47342009-12-21 23:47:40 +00001791 DAG.setRoot(BrCond);
Dan Gohman575fad32008-09-03 16:12:24 +00001792}
1793
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00001794/// Codegen a new tail for a stack protector check ParentMBB which has had its
1795/// tail spliced into a stack protector check success bb.
1796///
1797/// For a high level explanation of how this fits into the stack protector
1798/// generation see the comment on the declaration of class
1799/// StackProtectorDescriptor.
1800void SelectionDAGBuilder::visitSPDescriptorParent(StackProtectorDescriptor &SPD,
1801 MachineBasicBlock *ParentBB) {
1802
1803 // First create the loads to the guard/stack slot for the comparison.
Eric Christopher58a24612014-10-08 09:50:54 +00001804 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
1805 EVT PtrTy = TLI.getPointerTy();
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00001806
1807 MachineFrameInfo *MFI = ParentBB->getParent()->getFrameInfo();
1808 int FI = MFI->getStackProtectorIndex();
1809
1810 const Value *IRGuard = SPD.getGuard();
1811 SDValue GuardPtr = getValue(IRGuard);
1812 SDValue StackSlotPtr = DAG.getFrameIndex(FI, PtrTy);
1813
1814 unsigned Align =
Eric Christopher58a24612014-10-08 09:50:54 +00001815 TLI.getDataLayout()->getPrefTypeAlignment(IRGuard->getType());
Akira Hatanakae5b6e0d2014-07-25 19:31:34 +00001816
1817 SDValue Guard;
1818
Akira Hatanaka5acc58f2014-08-07 23:08:24 +00001819 // If GuardReg is set and useLoadStackGuardNode returns true, retrieve the
1820 // guard value from the virtual register holding the value. Otherwise, emit a
1821 // volatile load to retrieve the stack guard value.
1822 unsigned GuardReg = SPD.getGuardReg();
1823
Eric Christopher58a24612014-10-08 09:50:54 +00001824 if (GuardReg && TLI.useLoadStackGuardNode())
Akira Hatanaka5acc58f2014-08-07 23:08:24 +00001825 Guard = DAG.getCopyFromReg(DAG.getEntryNode(), getCurSDLoc(), GuardReg,
1826 PtrTy);
Akira Hatanakae5b6e0d2014-07-25 19:31:34 +00001827 else
1828 Guard = DAG.getLoad(PtrTy, getCurSDLoc(), DAG.getEntryNode(),
1829 GuardPtr, MachinePointerInfo(IRGuard, 0),
1830 true, false, false, Align);
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00001831
1832 SDValue StackSlot = DAG.getLoad(PtrTy, getCurSDLoc(), DAG.getEntryNode(),
1833 StackSlotPtr,
1834 MachinePointerInfo::getFixedStack(FI),
1835 true, false, false, Align);
1836
1837 // Perform the comparison via a subtract/getsetcc.
1838 EVT VT = Guard.getValueType();
1839 SDValue Sub = DAG.getNode(ISD::SUB, getCurSDLoc(), VT, Guard, StackSlot);
1840
Eric Christopher58a24612014-10-08 09:50:54 +00001841 SDValue Cmp =
1842 DAG.getSetCC(getCurSDLoc(), TLI.getSetCCResultType(*DAG.getContext(),
1843 Sub.getValueType()),
1844 Sub, DAG.getConstant(0, VT), ISD::SETNE);
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00001845
1846 // If the sub is not 0, then we know the guard/stackslot do not equal, so
1847 // branch to failure MBB.
1848 SDValue BrCond = DAG.getNode(ISD::BRCOND, getCurSDLoc(),
1849 MVT::Other, StackSlot.getOperand(0),
1850 Cmp, DAG.getBasicBlock(SPD.getFailureMBB()));
1851 // Otherwise branch to success MBB.
1852 SDValue Br = DAG.getNode(ISD::BR, getCurSDLoc(),
1853 MVT::Other, BrCond,
1854 DAG.getBasicBlock(SPD.getSuccessMBB()));
1855
1856 DAG.setRoot(Br);
1857}
1858
1859/// Codegen the failure basic block for a stack protector check.
1860///
1861/// A failure stack protector machine basic block consists simply of a call to
1862/// __stack_chk_fail().
1863///
1864/// For a high level explanation of how this fits into the stack protector
1865/// generation see the comment on the declaration of class
1866/// StackProtectorDescriptor.
1867void
1868SelectionDAGBuilder::visitSPDescriptorFailure(StackProtectorDescriptor &SPD) {
Eric Christopher58a24612014-10-08 09:50:54 +00001869 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
1870 SDValue Chain =
1871 TLI.makeLibCall(DAG, RTLIB::STACKPROTECTOR_CHECK_FAIL, MVT::isVoid,
1872 nullptr, 0, false, getCurSDLoc(), false, false).second;
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00001873 DAG.setRoot(Chain);
1874}
1875
Dan Gohman575fad32008-09-03 16:12:24 +00001876/// visitBitTestHeader - This function emits necessary code to produce value
1877/// suitable for "bit tests"
Dan Gohman7c0303a2010-04-19 22:41:47 +00001878void SelectionDAGBuilder::visitBitTestHeader(BitTestBlock &B,
1879 MachineBasicBlock *SwitchBB) {
Dan Gohman575fad32008-09-03 16:12:24 +00001880 // Subtract the minimum value
1881 SDValue SwitchOp = getValue(B.SValue);
Patrik Hagglunde98b7a02012-12-11 11:14:33 +00001882 EVT VT = SwitchOp.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001883 SDValue Sub = DAG.getNode(ISD::SUB, getCurSDLoc(), VT, SwitchOp,
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001884 DAG.getConstant(B.First, VT));
Dan Gohman575fad32008-09-03 16:12:24 +00001885
1886 // Check range
Eric Christopher58a24612014-10-08 09:50:54 +00001887 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
1888 SDValue RangeCmp =
1889 DAG.getSetCC(getCurSDLoc(), TLI.getSetCCResultType(*DAG.getContext(),
Matt Arsenault758659232013-05-18 00:21:46 +00001890 Sub.getValueType()),
Eric Christopher58a24612014-10-08 09:50:54 +00001891 Sub, DAG.getConstant(B.Range, VT), ISD::SETUGT);
Dan Gohman575fad32008-09-03 16:12:24 +00001892
Evan Chengac730dd2011-01-06 01:02:44 +00001893 // Determine the type of the test operands.
1894 bool UsePtrType = false;
Eric Christopher58a24612014-10-08 09:50:54 +00001895 if (!TLI.isTypeLegal(VT))
Evan Chengac730dd2011-01-06 01:02:44 +00001896 UsePtrType = true;
1897 else {
1898 for (unsigned i = 0, e = B.Cases.size(); i != e; ++i)
Eli Friedman979009e2011-10-12 22:46:45 +00001899 if (!isUIntN(VT.getSizeInBits(), B.Cases[i].Mask)) {
Evan Chengac730dd2011-01-06 01:02:44 +00001900 // Switch table case range are encoded into series of masks.
1901 // Just use pointer type, it's guaranteed to fit.
1902 UsePtrType = true;
1903 break;
1904 }
1905 }
1906 if (UsePtrType) {
Eric Christopher58a24612014-10-08 09:50:54 +00001907 VT = TLI.getPointerTy();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001908 Sub = DAG.getZExtOrTrunc(Sub, getCurSDLoc(), VT);
Evan Chengac730dd2011-01-06 01:02:44 +00001909 }
Dan Gohman575fad32008-09-03 16:12:24 +00001910
Patrik Hagglund5e6c3612012-12-13 06:34:11 +00001911 B.RegVT = VT.getSimpleVT();
Patrik Hagglund4e0f8282012-12-19 12:23:01 +00001912 B.Reg = FuncInfo.CreateReg(B.RegVT);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001913 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurSDLoc(),
Evan Chengac730dd2011-01-06 01:02:44 +00001914 B.Reg, Sub);
Dan Gohman575fad32008-09-03 16:12:24 +00001915
1916 // Set NextBlock to be the MBB immediately after the current one, if any.
1917 // This is used to avoid emitting unnecessary branches to the next block.
Craig Topperc0196b12014-04-14 00:51:57 +00001918 MachineBasicBlock *NextBlock = nullptr;
Dan Gohman7c0303a2010-04-19 22:41:47 +00001919 MachineFunction::iterator BBI = SwitchBB;
Dan Gohmane8c913e2009-08-15 02:06:22 +00001920 if (++BBI != FuncInfo.MF->end())
Dan Gohman575fad32008-09-03 16:12:24 +00001921 NextBlock = BBI;
1922
1923 MachineBasicBlock* MBB = B.Cases[0].ThisBB;
1924
Jakub Staszak12a43bd2011-06-16 20:22:37 +00001925 addSuccessorWithWeight(SwitchBB, B.Default);
1926 addSuccessorWithWeight(SwitchBB, MBB);
Dan Gohman575fad32008-09-03 16:12:24 +00001927
Andrew Trickef9de2a2013-05-25 02:42:55 +00001928 SDValue BrRange = DAG.getNode(ISD::BRCOND, getCurSDLoc(),
Owen Anderson9f944592009-08-11 20:47:22 +00001929 MVT::Other, CopyTo, RangeCmp,
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001930 DAG.getBasicBlock(B.Default));
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001931
Evan Cheng6b8b2b72010-09-23 18:32:19 +00001932 if (MBB != NextBlock)
Andrew Trickef9de2a2013-05-25 02:42:55 +00001933 BrRange = DAG.getNode(ISD::BR, getCurSDLoc(), MVT::Other, CopyTo,
Evan Cheng6b8b2b72010-09-23 18:32:19 +00001934 DAG.getBasicBlock(MBB));
Bill Wendling7f5eb532009-12-21 19:59:38 +00001935
Bill Wendlingc6b47342009-12-21 23:47:40 +00001936 DAG.setRoot(BrRange);
Dan Gohman575fad32008-09-03 16:12:24 +00001937}
1938
1939/// visitBitTestCase - this function produces one "bit test"
Evan Chengac730dd2011-01-06 01:02:44 +00001940void SelectionDAGBuilder::visitBitTestCase(BitTestBlock &BB,
1941 MachineBasicBlock* NextMBB,
Manman Rencf104462012-08-24 18:14:27 +00001942 uint32_t BranchWeightToNext,
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001943 unsigned Reg,
Dan Gohman7c0303a2010-04-19 22:41:47 +00001944 BitTestCase &B,
1945 MachineBasicBlock *SwitchBB) {
Patrik Hagglund4e0f8282012-12-19 12:23:01 +00001946 MVT VT = BB.RegVT;
Andrew Trickef9de2a2013-05-25 02:42:55 +00001947 SDValue ShiftOp = DAG.getCopyFromReg(getControlRoot(), getCurSDLoc(),
Evan Chengac730dd2011-01-06 01:02:44 +00001948 Reg, VT);
Dan Gohman0695e092010-06-24 02:06:24 +00001949 SDValue Cmp;
Benjamin Kramer15cd5a32011-07-14 01:38:42 +00001950 unsigned PopCount = CountPopulation_64(B.Mask);
Eric Christopher58a24612014-10-08 09:50:54 +00001951 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Benjamin Kramer15cd5a32011-07-14 01:38:42 +00001952 if (PopCount == 1) {
Dan Gohman0695e092010-06-24 02:06:24 +00001953 // Testing for a single bit; just compare the shift count with what it
1954 // would need to be to shift a 1 bit in that position.
Eric Christopher58a24612014-10-08 09:50:54 +00001955 Cmp = DAG.getSetCC(
1956 getCurSDLoc(), TLI.getSetCCResultType(*DAG.getContext(), VT), ShiftOp,
1957 DAG.getConstant(countTrailingZeros(B.Mask), VT), ISD::SETEQ);
Benjamin Kramer15cd5a32011-07-14 01:38:42 +00001958 } else if (PopCount == BB.Range) {
1959 // There is only one zero bit in the range, test for it directly.
Eric Christopher58a24612014-10-08 09:50:54 +00001960 Cmp = DAG.getSetCC(
1961 getCurSDLoc(), TLI.getSetCCResultType(*DAG.getContext(), VT), ShiftOp,
1962 DAG.getConstant(CountTrailingOnes_64(B.Mask), VT), ISD::SETNE);
Dan Gohman0695e092010-06-24 02:06:24 +00001963 } else {
1964 // Make desired shift
Andrew Trickef9de2a2013-05-25 02:42:55 +00001965 SDValue SwitchVal = DAG.getNode(ISD::SHL, getCurSDLoc(), VT,
Evan Chengac730dd2011-01-06 01:02:44 +00001966 DAG.getConstant(1, VT), ShiftOp);
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001967
Dan Gohman0695e092010-06-24 02:06:24 +00001968 // Emit bit tests and jumps
Andrew Trickef9de2a2013-05-25 02:42:55 +00001969 SDValue AndOp = DAG.getNode(ISD::AND, getCurSDLoc(),
Evan Chengac730dd2011-01-06 01:02:44 +00001970 VT, SwitchVal, DAG.getConstant(B.Mask, VT));
Andrew Trickef9de2a2013-05-25 02:42:55 +00001971 Cmp = DAG.getSetCC(getCurSDLoc(),
Eric Christopher58a24612014-10-08 09:50:54 +00001972 TLI.getSetCCResultType(*DAG.getContext(), VT), AndOp,
1973 DAG.getConstant(0, VT), ISD::SETNE);
Dan Gohman0695e092010-06-24 02:06:24 +00001974 }
Dan Gohman575fad32008-09-03 16:12:24 +00001975
Manman Rencf104462012-08-24 18:14:27 +00001976 // The branch weight from SwitchBB to B.TargetBB is B.ExtraWeight.
1977 addSuccessorWithWeight(SwitchBB, B.TargetBB, B.ExtraWeight);
1978 // The branch weight from SwitchBB to NextMBB is BranchWeightToNext.
1979 addSuccessorWithWeight(SwitchBB, NextMBB, BranchWeightToNext);
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001980
Andrew Trickef9de2a2013-05-25 02:42:55 +00001981 SDValue BrAnd = DAG.getNode(ISD::BRCOND, getCurSDLoc(),
Owen Anderson9f944592009-08-11 20:47:22 +00001982 MVT::Other, getControlRoot(),
Dan Gohman0695e092010-06-24 02:06:24 +00001983 Cmp, DAG.getBasicBlock(B.TargetBB));
Dan Gohman575fad32008-09-03 16:12:24 +00001984
1985 // Set NextBlock to be the MBB immediately after the current one, if any.
1986 // This is used to avoid emitting unnecessary branches to the next block.
Craig Topperc0196b12014-04-14 00:51:57 +00001987 MachineBasicBlock *NextBlock = nullptr;
Dan Gohman7c0303a2010-04-19 22:41:47 +00001988 MachineFunction::iterator BBI = SwitchBB;
Dan Gohmane8c913e2009-08-15 02:06:22 +00001989 if (++BBI != FuncInfo.MF->end())
Dan Gohman575fad32008-09-03 16:12:24 +00001990 NextBlock = BBI;
1991
Evan Cheng6b8b2b72010-09-23 18:32:19 +00001992 if (NextMBB != NextBlock)
Andrew Trickef9de2a2013-05-25 02:42:55 +00001993 BrAnd = DAG.getNode(ISD::BR, getCurSDLoc(), MVT::Other, BrAnd,
Evan Cheng6b8b2b72010-09-23 18:32:19 +00001994 DAG.getBasicBlock(NextMBB));
Bill Wendling28727f32009-12-21 21:59:52 +00001995
Bill Wendlingc6b47342009-12-21 23:47:40 +00001996 DAG.setRoot(BrAnd);
Dan Gohman575fad32008-09-03 16:12:24 +00001997}
1998
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001999void SelectionDAGBuilder::visitInvoke(const InvokeInst &I) {
Dan Gohmand7b5ce32010-07-10 09:00:22 +00002000 MachineBasicBlock *InvokeMBB = FuncInfo.MBB;
Dan Gohman7c0303a2010-04-19 22:41:47 +00002001
Dan Gohman575fad32008-09-03 16:12:24 +00002002 // Retrieve successors.
2003 MachineBasicBlock *Return = FuncInfo.MBBMap[I.getSuccessor(0)];
2004 MachineBasicBlock *LandingPad = FuncInfo.MBBMap[I.getSuccessor(1)];
2005
Gabor Greif08a4c282009-01-15 11:10:44 +00002006 const Value *Callee(I.getCalledValue());
Nuno Lopesec9653b2012-06-28 22:30:12 +00002007 const Function *Fn = dyn_cast<Function>(Callee);
Gabor Greif08a4c282009-01-15 11:10:44 +00002008 if (isa<InlineAsm>(Callee))
Dan Gohman575fad32008-09-03 16:12:24 +00002009 visitInlineAsm(&I);
Nuno Lopesec9653b2012-06-28 22:30:12 +00002010 else if (Fn && Fn->isIntrinsic()) {
2011 assert(Fn->getIntrinsicID() == Intrinsic::donothing);
Nuno Lopes21514972012-07-18 00:07:17 +00002012 // Ignore invokes to @llvm.donothing: jump directly to the next BB.
Nuno Lopesec9653b2012-06-28 22:30:12 +00002013 } else
Gabor Greif08a4c282009-01-15 11:10:44 +00002014 LowerCallTo(&I, getValue(Callee), false, LandingPad);
Dan Gohman575fad32008-09-03 16:12:24 +00002015
2016 // If the value of the invoke is used outside of its defining block, make it
2017 // available as a virtual register.
Dan Gohman9478c3f2009-04-23 23:13:24 +00002018 CopyToExportRegsIfNeeded(&I);
Dan Gohman575fad32008-09-03 16:12:24 +00002019
2020 // Update successor info
Chandler Carruthe2530dc2011-11-22 11:37:46 +00002021 addSuccessorWithWeight(InvokeMBB, Return);
2022 addSuccessorWithWeight(InvokeMBB, LandingPad);
Dan Gohman575fad32008-09-03 16:12:24 +00002023
2024 // Drop into normal successor.
Andrew Trickef9de2a2013-05-25 02:42:55 +00002025 DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(),
Bill Wendling954cb182010-01-28 21:51:40 +00002026 MVT::Other, getControlRoot(),
2027 DAG.getBasicBlock(Return)));
Dan Gohman575fad32008-09-03 16:12:24 +00002028}
2029
Bill Wendlingf891bf82011-07-31 06:30:59 +00002030void SelectionDAGBuilder::visitResume(const ResumeInst &RI) {
2031 llvm_unreachable("SelectionDAGBuilder shouldn't visit resume instructions!");
2032}
2033
Bill Wendling247fd3b2011-08-17 21:56:44 +00002034void SelectionDAGBuilder::visitLandingPad(const LandingPadInst &LP) {
2035 assert(FuncInfo.MBB->isLandingPad() &&
2036 "Call to landingpad not in landing pad!");
2037
2038 MachineBasicBlock *MBB = FuncInfo.MBB;
2039 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
2040 AddLandingPadInfo(LP, MMI, MBB);
2041
Bill Wendling05d6f2f2012-02-13 23:47:16 +00002042 // If there aren't registers to copy the values into (e.g., during SjLj
2043 // exceptions), then don't bother to create these DAG nodes.
Eric Christopher58a24612014-10-08 09:50:54 +00002044 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2045 if (TLI.getExceptionPointerRegister() == 0 &&
2046 TLI.getExceptionSelectorRegister() == 0)
Bill Wendling05d6f2f2012-02-13 23:47:16 +00002047 return;
2048
Bill Wendling247fd3b2011-08-17 21:56:44 +00002049 SmallVector<EVT, 2> ValueVTs;
Eric Christopher58a24612014-10-08 09:50:54 +00002050 ComputeValueVTs(TLI, LP.getType(), ValueVTs);
Jakob Stoklund Olesenfee2a202013-07-04 04:53:45 +00002051 assert(ValueVTs.size() == 2 && "Only two-valued landingpads are supported");
Bill Wendling247fd3b2011-08-17 21:56:44 +00002052
Jakob Stoklund Olesenfee2a202013-07-04 04:53:45 +00002053 // Get the two live-in registers as SDValues. The physregs have already been
2054 // copied into virtual registers.
Bill Wendling247fd3b2011-08-17 21:56:44 +00002055 SDValue Ops[2];
Jakob Stoklund Olesenfee2a202013-07-04 04:53:45 +00002056 Ops[0] = DAG.getZExtOrTrunc(
Eric Christopher58a24612014-10-08 09:50:54 +00002057 DAG.getCopyFromReg(DAG.getEntryNode(), getCurSDLoc(),
2058 FuncInfo.ExceptionPointerVirtReg, TLI.getPointerTy()),
2059 getCurSDLoc(), ValueVTs[0]);
Jakob Stoklund Olesenfee2a202013-07-04 04:53:45 +00002060 Ops[1] = DAG.getZExtOrTrunc(
Eric Christopher58a24612014-10-08 09:50:54 +00002061 DAG.getCopyFromReg(DAG.getEntryNode(), getCurSDLoc(),
2062 FuncInfo.ExceptionSelectorVirtReg, TLI.getPointerTy()),
2063 getCurSDLoc(), ValueVTs[1]);
Bill Wendling247fd3b2011-08-17 21:56:44 +00002064
Jakob Stoklund Olesenfee2a202013-07-04 04:53:45 +00002065 // Merge into one.
Andrew Trickef9de2a2013-05-25 02:42:55 +00002066 SDValue Res = DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(),
Craig Topper48d114b2014-04-26 18:35:24 +00002067 DAG.getVTList(ValueVTs), Ops);
Jakob Stoklund Olesenfee2a202013-07-04 04:53:45 +00002068 setValue(&LP, Res);
Bill Wendling247fd3b2011-08-17 21:56:44 +00002069}
2070
Dan Gohman575fad32008-09-03 16:12:24 +00002071/// handleSmallSwitchCaseRange - Emit a series of specific tests (suitable for
2072/// small case ranges).
Dan Gohman1a6c47f2009-11-23 18:04:58 +00002073bool SelectionDAGBuilder::handleSmallSwitchRange(CaseRec& CR,
2074 CaseRecVector& WorkList,
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002075 const Value* SV,
Dan Gohman7c0303a2010-04-19 22:41:47 +00002076 MachineBasicBlock *Default,
2077 MachineBasicBlock *SwitchBB) {
Dan Gohman575fad32008-09-03 16:12:24 +00002078 // Size is the number of Cases represented by this range.
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002079 size_t Size = CR.Range.second - CR.Range.first;
Dan Gohman575fad32008-09-03 16:12:24 +00002080 if (Size > 3)
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002081 return false;
2082
Dan Gohman575fad32008-09-03 16:12:24 +00002083 // Get the MachineFunction which holds the current MBB. This is used when
2084 // inserting any additional MBBs necessary to represent the switch.
Dan Gohmane8c913e2009-08-15 02:06:22 +00002085 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohman575fad32008-09-03 16:12:24 +00002086
2087 // Figure out which block is immediately after the current one.
Craig Topperc0196b12014-04-14 00:51:57 +00002088 MachineBasicBlock *NextBlock = nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00002089 MachineFunction::iterator BBI = CR.CaseBB;
2090
Dan Gohmane8c913e2009-08-15 02:06:22 +00002091 if (++BBI != FuncInfo.MF->end())
Dan Gohman575fad32008-09-03 16:12:24 +00002092 NextBlock = BBI;
2093
Manman Rencf104462012-08-24 18:14:27 +00002094 BranchProbabilityInfo *BPI = FuncInfo.BPI;
Benjamin Kramer24656c92010-11-22 09:45:38 +00002095 // If any two of the cases has the same destination, and if one value
Dan Gohman575fad32008-09-03 16:12:24 +00002096 // is the same as the other, but has one bit unset that the other has set,
2097 // use bit manipulation to do two compares at once. For example:
2098 // "if (X == 6 || X == 4)" -> "if ((X|2) == 6)"
Benjamin Kramer24656c92010-11-22 09:45:38 +00002099 // TODO: This could be extended to merge any 2 cases in switches with 3 cases.
2100 // TODO: Handle cases where CR.CaseBB != SwitchBB.
2101 if (Size == 2 && CR.CaseBB == SwitchBB) {
2102 Case &Small = *CR.Range.first;
2103 Case &Big = *(CR.Range.second-1);
2104
2105 if (Small.Low == Small.High && Big.Low == Big.High && Small.BB == Big.BB) {
2106 const APInt& SmallValue = cast<ConstantInt>(Small.Low)->getValue();
2107 const APInt& BigValue = cast<ConstantInt>(Big.Low)->getValue();
2108
2109 // Check that there is only one bit different.
2110 if (BigValue.countPopulation() == SmallValue.countPopulation() + 1 &&
2111 (SmallValue | BigValue) == BigValue) {
2112 // Isolate the common bit.
2113 APInt CommonBit = BigValue & ~SmallValue;
2114 assert((SmallValue | CommonBit) == BigValue &&
2115 CommonBit.countPopulation() == 1 && "Not a common bit?");
2116
2117 SDValue CondLHS = getValue(SV);
2118 EVT VT = CondLHS.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00002119 SDLoc DL = getCurSDLoc();
Benjamin Kramer24656c92010-11-22 09:45:38 +00002120
2121 SDValue Or = DAG.getNode(ISD::OR, DL, VT, CondLHS,
2122 DAG.getConstant(CommonBit, VT));
2123 SDValue Cond = DAG.getSetCC(DL, MVT::i1,
2124 Or, DAG.getConstant(BigValue, VT),
2125 ISD::SETEQ);
2126
2127 // Update successor info.
Manman Rencf104462012-08-24 18:14:27 +00002128 // Both Small and Big will jump to Small.BB, so we sum up the weights.
2129 addSuccessorWithWeight(SwitchBB, Small.BB,
2130 Small.ExtraWeight + Big.ExtraWeight);
2131 addSuccessorWithWeight(SwitchBB, Default,
2132 // The default destination is the first successor in IR.
2133 BPI ? BPI->getEdgeWeight(SwitchBB->getBasicBlock(), (unsigned)0) : 0);
Benjamin Kramer24656c92010-11-22 09:45:38 +00002134
2135 // Insert the true branch.
2136 SDValue BrCond = DAG.getNode(ISD::BRCOND, DL, MVT::Other,
2137 getControlRoot(), Cond,
2138 DAG.getBasicBlock(Small.BB));
2139
2140 // Insert the false branch.
2141 BrCond = DAG.getNode(ISD::BR, DL, MVT::Other, BrCond,
2142 DAG.getBasicBlock(Default));
2143
2144 DAG.setRoot(BrCond);
2145 return true;
2146 }
2147 }
2148 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002149
Benjamin Kramerf2beccf2012-05-26 20:01:32 +00002150 // Order cases by weight so the most likely case will be checked first.
Manman Rencf104462012-08-24 18:14:27 +00002151 uint32_t UnhandledWeights = 0;
Benjamin Kramerf2beccf2012-05-26 20:01:32 +00002152 if (BPI) {
2153 for (CaseItr I = CR.Range.first, IE = CR.Range.second; I != IE; ++I) {
Manman Rencf104462012-08-24 18:14:27 +00002154 uint32_t IWeight = I->ExtraWeight;
2155 UnhandledWeights += IWeight;
Benjamin Kramerf2beccf2012-05-26 20:01:32 +00002156 for (CaseItr J = CR.Range.first; J < I; ++J) {
Manman Rencf104462012-08-24 18:14:27 +00002157 uint32_t JWeight = J->ExtraWeight;
Benjamin Kramerf2beccf2012-05-26 20:01:32 +00002158 if (IWeight > JWeight)
2159 std::swap(*I, *J);
2160 }
2161 }
2162 }
Dan Gohman575fad32008-09-03 16:12:24 +00002163 // Rearrange the case blocks so that the last one falls through if possible.
Benjamin Kramerf2beccf2012-05-26 20:01:32 +00002164 Case &BackCase = *(CR.Range.second-1);
Benjamin Kramer5aad8722012-05-26 21:19:12 +00002165 if (Size > 1 &&
2166 NextBlock && Default != NextBlock && BackCase.BB != NextBlock) {
Dan Gohman575fad32008-09-03 16:12:24 +00002167 // The last case block won't fall through into 'NextBlock' if we emit the
2168 // branches in this order. See if rearranging a case value would help.
Benjamin Kramerf2beccf2012-05-26 20:01:32 +00002169 // We start at the bottom as it's the case with the least weight.
Stephen Lin6d715e82013-07-06 21:44:25 +00002170 for (Case *I = &*(CR.Range.second-2), *E = &*CR.Range.first-1; I != E; --I)
Dan Gohman575fad32008-09-03 16:12:24 +00002171 if (I->BB == NextBlock) {
2172 std::swap(*I, BackCase);
2173 break;
2174 }
Dan Gohman575fad32008-09-03 16:12:24 +00002175 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002176
Dan Gohman575fad32008-09-03 16:12:24 +00002177 // Create a CaseBlock record representing a conditional branch to
2178 // the Case's target mbb if the value being switched on SV is equal
2179 // to C.
2180 MachineBasicBlock *CurBlock = CR.CaseBB;
2181 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I) {
2182 MachineBasicBlock *FallThrough;
2183 if (I != E-1) {
2184 FallThrough = CurMF->CreateMachineBasicBlock(CurBlock->getBasicBlock());
2185 CurMF->insert(BBI, FallThrough);
Dan Gohmane6db8ca2009-04-09 02:33:36 +00002186
2187 // Put SV in a virtual register to make it available from the new blocks.
2188 ExportFromCurrentBlock(SV);
Dan Gohman575fad32008-09-03 16:12:24 +00002189 } else {
2190 // If the last case doesn't match, go to the default block.
2191 FallThrough = Default;
2192 }
2193
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002194 const Value *RHS, *LHS, *MHS;
Dan Gohman575fad32008-09-03 16:12:24 +00002195 ISD::CondCode CC;
2196 if (I->High == I->Low) {
2197 // This is just small small case range :) containing exactly 1 case
2198 CC = ISD::SETEQ;
Craig Topperc0196b12014-04-14 00:51:57 +00002199 LHS = SV; RHS = I->High; MHS = nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00002200 } else {
Bob Wilsone4077362013-09-09 19:14:35 +00002201 CC = ISD::SETLE;
Dan Gohman575fad32008-09-03 16:12:24 +00002202 LHS = I->Low; MHS = SV; RHS = I->High;
2203 }
Jakub Staszak0480a8f2011-07-29 22:25:21 +00002204
Manman Rencf104462012-08-24 18:14:27 +00002205 // The false weight should be sum of all un-handled cases.
2206 UnhandledWeights -= I->ExtraWeight;
Jakub Staszak0480a8f2011-07-29 22:25:21 +00002207 CaseBlock CB(CC, LHS, RHS, MHS, /* truebb */ I->BB, /* falsebb */ FallThrough,
2208 /* me */ CurBlock,
Manman Rencf104462012-08-24 18:14:27 +00002209 /* trueweight */ I->ExtraWeight,
2210 /* falseweight */ UnhandledWeights);
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002211
Dan Gohman575fad32008-09-03 16:12:24 +00002212 // If emitting the first comparison, just call visitSwitchCase to emit the
2213 // code into the current block. Otherwise, push the CaseBlock onto the
2214 // vector to be later processed by SDISel, and insert the node's MBB
2215 // before the next MBB.
Dan Gohman7c0303a2010-04-19 22:41:47 +00002216 if (CurBlock == SwitchBB)
2217 visitSwitchCase(CB, SwitchBB);
Dan Gohman575fad32008-09-03 16:12:24 +00002218 else
2219 SwitchCases.push_back(CB);
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002220
Dan Gohman575fad32008-09-03 16:12:24 +00002221 CurBlock = FallThrough;
2222 }
2223
2224 return true;
2225}
2226
2227static inline bool areJTsAllowed(const TargetLowering &TLI) {
Eric Christopher79cc1e32014-09-02 22:28:02 +00002228 return TLI.isOperationLegalOrCustom(ISD::BR_JT, MVT::Other) ||
2229 TLI.isOperationLegalOrCustom(ISD::BRIND, MVT::Other);
Dan Gohman575fad32008-09-03 16:12:24 +00002230}
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002231
Anton Korobeynikovd305d002008-12-23 22:26:01 +00002232static APInt ComputeRange(const APInt &First, const APInt &Last) {
Anton Korobeynikovd305d002008-12-23 22:26:01 +00002233 uint32_t BitWidth = std::max(Last.getBitWidth(), First.getBitWidth()) + 1;
Bob Wilsone4077362013-09-09 19:14:35 +00002234 APInt LastExt = Last.sext(BitWidth), FirstExt = First.sext(BitWidth);
Anton Korobeynikovd305d002008-12-23 22:26:01 +00002235 return (LastExt - FirstExt + 1ULL);
2236}
2237
Dan Gohman575fad32008-09-03 16:12:24 +00002238/// handleJTSwitchCase - Emit jumptable for current switch case range
Chris Lattnere74e0c82011-09-09 22:06:59 +00002239bool SelectionDAGBuilder::handleJTSwitchCase(CaseRec &CR,
2240 CaseRecVector &WorkList,
2241 const Value *SV,
2242 MachineBasicBlock *Default,
Dan Gohman7c0303a2010-04-19 22:41:47 +00002243 MachineBasicBlock *SwitchBB) {
Dan Gohman575fad32008-09-03 16:12:24 +00002244 Case& FrontCase = *CR.Range.first;
2245 Case& BackCase = *(CR.Range.second-1);
2246
Chris Lattner8e1d7222009-11-07 07:50:34 +00002247 const APInt &First = cast<ConstantInt>(FrontCase.Low)->getValue();
2248 const APInt &Last = cast<ConstantInt>(BackCase.High)->getValue();
Dan Gohman575fad32008-09-03 16:12:24 +00002249
Chris Lattner8e1d7222009-11-07 07:50:34 +00002250 APInt TSize(First.getBitWidth(), 0);
Chris Lattnere74e0c82011-09-09 22:06:59 +00002251 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I)
Dan Gohman575fad32008-09-03 16:12:24 +00002252 TSize += I->size();
2253
Eric Christopher58a24612014-10-08 09:50:54 +00002254 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2255 if (!areJTsAllowed(TLI) || TSize.ult(TLI.getMinimumJumpTableEntries()))
Dan Gohman575fad32008-09-03 16:12:24 +00002256 return false;
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002257
Anton Korobeynikovd305d002008-12-23 22:26:01 +00002258 APInt Range = ComputeRange(First, Last);
Jakob Stoklund Olesene8261a22011-10-26 01:47:48 +00002259 // The density is TSize / Range. Require at least 40%.
2260 // It should not be possible for IntTSize to saturate for sane code, but make
2261 // sure we handle Range saturation correctly.
2262 uint64_t IntRange = Range.getLimitedValue(UINT64_MAX/10);
2263 uint64_t IntTSize = TSize.getLimitedValue(UINT64_MAX/10);
2264 if (IntTSize * 10 < IntRange * 4)
Dan Gohman575fad32008-09-03 16:12:24 +00002265 return false;
2266
David Greene5730f202010-01-05 01:24:57 +00002267 DEBUG(dbgs() << "Lowering jump table\n"
Anton Korobeynikovf4a66e82008-12-23 22:26:18 +00002268 << "First entry: " << First << ". Last entry: " << Last << '\n'
Jakob Stoklund Olesene8261a22011-10-26 01:47:48 +00002269 << "Range: " << Range << ". Size: " << TSize << ".\n\n");
Dan Gohman575fad32008-09-03 16:12:24 +00002270
2271 // Get the MachineFunction which holds the current MBB. This is used when
2272 // inserting any additional MBBs necessary to represent the switch.
Dan Gohmane8c913e2009-08-15 02:06:22 +00002273 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohman575fad32008-09-03 16:12:24 +00002274
2275 // Figure out which block is immediately after the current one.
Dan Gohman575fad32008-09-03 16:12:24 +00002276 MachineFunction::iterator BBI = CR.CaseBB;
Duncan Sands3ee3c172009-09-06 18:03:32 +00002277 ++BBI;
Dan Gohman575fad32008-09-03 16:12:24 +00002278
2279 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2280
2281 // Create a new basic block to hold the code for loading the address
2282 // of the jump table, and jumping to it. Update successor information;
2283 // we will either branch to the default case for the switch, or the jump
2284 // table.
2285 MachineBasicBlock *JumpTableBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2286 CurMF->insert(BBI, JumpTableBB);
Jakub Staszak12a43bd2011-06-16 20:22:37 +00002287
2288 addSuccessorWithWeight(CR.CaseBB, Default);
2289 addSuccessorWithWeight(CR.CaseBB, JumpTableBB);
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002290
Dan Gohman575fad32008-09-03 16:12:24 +00002291 // Build a vector of destination BBs, corresponding to each target
2292 // of the jump table. If the value of the jump table slot corresponds to
2293 // a case statement, push the case's BB onto the vector, otherwise, push
2294 // the default BB.
2295 std::vector<MachineBasicBlock*> DestBBs;
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002296 APInt TEI = First;
Dan Gohman575fad32008-09-03 16:12:24 +00002297 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++TEI) {
Chris Lattnerb6db2c62010-01-25 23:26:13 +00002298 const APInt &Low = cast<ConstantInt>(I->Low)->getValue();
2299 const APInt &High = cast<ConstantInt>(I->High)->getValue();
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002300
Bob Wilsone4077362013-09-09 19:14:35 +00002301 if (Low.sle(TEI) && TEI.sle(High)) {
Dan Gohman575fad32008-09-03 16:12:24 +00002302 DestBBs.push_back(I->BB);
2303 if (TEI==High)
2304 ++I;
2305 } else {
2306 DestBBs.push_back(Default);
2307 }
2308 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002309
Manman Rencf104462012-08-24 18:14:27 +00002310 // Calculate weight for each unique destination in CR.
2311 DenseMap<MachineBasicBlock*, uint32_t> DestWeights;
2312 if (FuncInfo.BPI)
2313 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I) {
2314 DenseMap<MachineBasicBlock*, uint32_t>::iterator Itr =
2315 DestWeights.find(I->BB);
Stephen Lincfe7f352013-07-08 00:37:03 +00002316 if (Itr != DestWeights.end())
Manman Rencf104462012-08-24 18:14:27 +00002317 Itr->second += I->ExtraWeight;
2318 else
2319 DestWeights[I->BB] = I->ExtraWeight;
2320 }
2321
Dan Gohman575fad32008-09-03 16:12:24 +00002322 // Update successor info. Add one edge to each unique successor.
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002323 BitVector SuccsHandled(CR.CaseBB->getParent()->getNumBlockIDs());
2324 for (std::vector<MachineBasicBlock*>::iterator I = DestBBs.begin(),
Dan Gohman575fad32008-09-03 16:12:24 +00002325 E = DestBBs.end(); I != E; ++I) {
2326 if (!SuccsHandled[(*I)->getNumber()]) {
2327 SuccsHandled[(*I)->getNumber()] = true;
Manman Rencf104462012-08-24 18:14:27 +00002328 DenseMap<MachineBasicBlock*, uint32_t>::iterator Itr =
2329 DestWeights.find(*I);
2330 addSuccessorWithWeight(JumpTableBB, *I,
2331 Itr != DestWeights.end() ? Itr->second : 0);
Dan Gohman575fad32008-09-03 16:12:24 +00002332 }
2333 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002334
Bob Wilson3c7cde42010-03-18 18:42:41 +00002335 // Create a jump table index for this jump table.
Eric Christopher58a24612014-10-08 09:50:54 +00002336 unsigned JTEncoding = TLI.getJumpTableEncoding();
Chris Lattnerb6db2c62010-01-25 23:26:13 +00002337 unsigned JTI = CurMF->getOrCreateJumpTableInfo(JTEncoding)
Bob Wilson3c7cde42010-03-18 18:42:41 +00002338 ->createJumpTableIndex(DestBBs);
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002339
Dan Gohman575fad32008-09-03 16:12:24 +00002340 // Set the jump table information so that we can codegen it as a second
2341 // MachineBasicBlock
2342 JumpTable JT(-1U, JTI, JumpTableBB, Default);
Dan Gohman7c0303a2010-04-19 22:41:47 +00002343 JumpTableHeader JTH(First, Last, SV, CR.CaseBB, (CR.CaseBB == SwitchBB));
2344 if (CR.CaseBB == SwitchBB)
2345 visitJumpTableHeader(JT, JTH, SwitchBB);
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002346
Dan Gohman575fad32008-09-03 16:12:24 +00002347 JTCases.push_back(JumpTableBlock(JTH, JT));
Dan Gohman575fad32008-09-03 16:12:24 +00002348 return true;
2349}
2350
2351/// handleBTSplitSwitchCase - emit comparison and split binary search tree into
2352/// 2 subtrees.
Dan Gohman1a6c47f2009-11-23 18:04:58 +00002353bool SelectionDAGBuilder::handleBTSplitSwitchCase(CaseRec& CR,
2354 CaseRecVector& WorkList,
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002355 const Value* SV,
Stephen Lin6d715e82013-07-06 21:44:25 +00002356 MachineBasicBlock* SwitchBB) {
Dan Gohman575fad32008-09-03 16:12:24 +00002357 // Get the MachineFunction which holds the current MBB. This is used when
2358 // inserting any additional MBBs necessary to represent the switch.
Dan Gohmane8c913e2009-08-15 02:06:22 +00002359 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohman575fad32008-09-03 16:12:24 +00002360
2361 // Figure out which block is immediately after the current one.
Dan Gohman575fad32008-09-03 16:12:24 +00002362 MachineFunction::iterator BBI = CR.CaseBB;
Duncan Sands3ee3c172009-09-06 18:03:32 +00002363 ++BBI;
Dan Gohman575fad32008-09-03 16:12:24 +00002364
2365 Case& FrontCase = *CR.Range.first;
2366 Case& BackCase = *(CR.Range.second-1);
2367 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2368
2369 // Size is the number of Cases represented by this range.
2370 unsigned Size = CR.Range.second - CR.Range.first;
2371
Chris Lattner8e1d7222009-11-07 07:50:34 +00002372 const APInt &First = cast<ConstantInt>(FrontCase.Low)->getValue();
2373 const APInt &Last = cast<ConstantInt>(BackCase.High)->getValue();
Dan Gohman575fad32008-09-03 16:12:24 +00002374 double FMetric = 0;
2375 CaseItr Pivot = CR.Range.first + Size/2;
2376
2377 // Select optimal pivot, maximizing sum density of LHS and RHS. This will
2378 // (heuristically) allow us to emit JumpTable's later.
Chris Lattner8e1d7222009-11-07 07:50:34 +00002379 APInt TSize(First.getBitWidth(), 0);
Dan Gohman575fad32008-09-03 16:12:24 +00002380 for (CaseItr I = CR.Range.first, E = CR.Range.second;
2381 I!=E; ++I)
2382 TSize += I->size();
2383
Chris Lattner8e1d7222009-11-07 07:50:34 +00002384 APInt LSize = FrontCase.size();
2385 APInt RSize = TSize-LSize;
David Greene5730f202010-01-05 01:24:57 +00002386 DEBUG(dbgs() << "Selecting best pivot: \n"
Anton Korobeynikovf4a66e82008-12-23 22:26:18 +00002387 << "First: " << First << ", Last: " << Last <<'\n'
2388 << "LSize: " << LSize << ", RSize: " << RSize << '\n');
Dan Gohman575fad32008-09-03 16:12:24 +00002389 for (CaseItr I = CR.Range.first, J=I+1, E = CR.Range.second;
2390 J!=E; ++I, ++J) {
Chris Lattner8e1d7222009-11-07 07:50:34 +00002391 const APInt &LEnd = cast<ConstantInt>(I->High)->getValue();
2392 const APInt &RBegin = cast<ConstantInt>(J->Low)->getValue();
Anton Korobeynikovd305d002008-12-23 22:26:01 +00002393 APInt Range = ComputeRange(LEnd, RBegin);
Stepan Dyatkovskiye01e9862012-05-15 06:50:18 +00002394 assert((Range - 2ULL).isNonNegative() &&
2395 "Invalid case distance");
Chris Lattnercfe5aa62011-04-09 06:57:13 +00002396 // Use volatile double here to avoid excess precision issues on some hosts,
2397 // e.g. that use 80-bit X87 registers.
2398 volatile double LDensity =
2399 (double)LSize.roundToDouble() /
Chris Lattner8e1d7222009-11-07 07:50:34 +00002400 (LEnd - First + 1ULL).roundToDouble();
Chris Lattnercfe5aa62011-04-09 06:57:13 +00002401 volatile double RDensity =
2402 (double)RSize.roundToDouble() /
Chris Lattner8e1d7222009-11-07 07:50:34 +00002403 (Last - RBegin + 1ULL).roundToDouble();
Rafael Espindolad50dbc72013-12-05 04:14:33 +00002404 volatile double Metric = Range.logBase2()*(LDensity+RDensity);
Dan Gohman575fad32008-09-03 16:12:24 +00002405 // Should always split in some non-trivial place
David Greene5730f202010-01-05 01:24:57 +00002406 DEBUG(dbgs() <<"=>Step\n"
Anton Korobeynikovf4a66e82008-12-23 22:26:18 +00002407 << "LEnd: " << LEnd << ", RBegin: " << RBegin << '\n'
2408 << "LDensity: " << LDensity
2409 << ", RDensity: " << RDensity << '\n'
2410 << "Metric: " << Metric << '\n');
Dan Gohman575fad32008-09-03 16:12:24 +00002411 if (FMetric < Metric) {
2412 Pivot = J;
2413 FMetric = Metric;
David Greene5730f202010-01-05 01:24:57 +00002414 DEBUG(dbgs() << "Current metric set to: " << FMetric << '\n');
Dan Gohman575fad32008-09-03 16:12:24 +00002415 }
2416
2417 LSize += J->size();
2418 RSize -= J->size();
2419 }
Bill Wendlinga3cd3502013-06-19 21:36:55 +00002420
Eric Christopher58a24612014-10-08 09:50:54 +00002421 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2422 if (areJTsAllowed(TLI)) {
Dan Gohman575fad32008-09-03 16:12:24 +00002423 // If our case is dense we *really* should handle it earlier!
2424 assert((FMetric > 0) && "Should handle dense range earlier!");
2425 } else {
2426 Pivot = CR.Range.first + Size/2;
2427 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002428
Dan Gohman575fad32008-09-03 16:12:24 +00002429 CaseRange LHSR(CR.Range.first, Pivot);
2430 CaseRange RHSR(Pivot, CR.Range.second);
Stepan Dyatkovskiy513aaa52012-02-01 07:49:51 +00002431 const Constant *C = Pivot->Low;
Craig Topperc0196b12014-04-14 00:51:57 +00002432 MachineBasicBlock *FalseBB = nullptr, *TrueBB = nullptr;
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002433
Dan Gohman575fad32008-09-03 16:12:24 +00002434 // We know that we branch to the LHS if the Value being switched on is
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00002435 // less than the Pivot value, C. We use this to optimize our binary
Dan Gohman575fad32008-09-03 16:12:24 +00002436 // tree a bit, by recognizing that if SV is greater than or equal to the
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00002437 // LHS's Case Value, and that Case Value is exactly one less than the
Dan Gohman575fad32008-09-03 16:12:24 +00002438 // Pivot's Value, then we can branch directly to the LHS's Target,
2439 // rather than creating a leaf node for it.
2440 if ((LHSR.second - LHSR.first) == 1 &&
2441 LHSR.first->High == CR.GE &&
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002442 cast<ConstantInt>(C)->getValue() ==
2443 (cast<ConstantInt>(CR.GE)->getValue() + 1LL)) {
Dan Gohman575fad32008-09-03 16:12:24 +00002444 TrueBB = LHSR.first->BB;
2445 } else {
2446 TrueBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2447 CurMF->insert(BBI, TrueBB);
2448 WorkList.push_back(CaseRec(TrueBB, C, CR.GE, LHSR));
Dan Gohmane6db8ca2009-04-09 02:33:36 +00002449
2450 // Put SV in a virtual register to make it available from the new blocks.
2451 ExportFromCurrentBlock(SV);
Dan Gohman575fad32008-09-03 16:12:24 +00002452 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002453
Dan Gohman575fad32008-09-03 16:12:24 +00002454 // Similar to the optimization above, if the Value being switched on is
2455 // known to be less than the Constant CR.LT, and the current Case Value
2456 // is CR.LT - 1, then we can branch directly to the target block for
2457 // the current Case Value, rather than emitting a RHS leaf node for it.
2458 if ((RHSR.second - RHSR.first) == 1 && CR.LT &&
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002459 cast<ConstantInt>(RHSR.first->Low)->getValue() ==
2460 (cast<ConstantInt>(CR.LT)->getValue() - 1LL)) {
Dan Gohman575fad32008-09-03 16:12:24 +00002461 FalseBB = RHSR.first->BB;
2462 } else {
2463 FalseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2464 CurMF->insert(BBI, FalseBB);
2465 WorkList.push_back(CaseRec(FalseBB,CR.LT,C,RHSR));
Dan Gohmane6db8ca2009-04-09 02:33:36 +00002466
2467 // Put SV in a virtual register to make it available from the new blocks.
2468 ExportFromCurrentBlock(SV);
Dan Gohman575fad32008-09-03 16:12:24 +00002469 }
2470
2471 // Create a CaseBlock record representing a conditional branch to
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00002472 // the LHS node if the value being switched on SV is less than C.
Dan Gohman575fad32008-09-03 16:12:24 +00002473 // Otherwise, branch to LHS.
Craig Topperc0196b12014-04-14 00:51:57 +00002474 CaseBlock CB(ISD::SETLT, SV, C, nullptr, TrueBB, FalseBB, CR.CaseBB);
Dan Gohman575fad32008-09-03 16:12:24 +00002475
Dan Gohman7c0303a2010-04-19 22:41:47 +00002476 if (CR.CaseBB == SwitchBB)
2477 visitSwitchCase(CB, SwitchBB);
Dan Gohman575fad32008-09-03 16:12:24 +00002478 else
2479 SwitchCases.push_back(CB);
2480
2481 return true;
2482}
2483
2484/// handleBitTestsSwitchCase - if current case range has few destination and
2485/// range span less, than machine word bitwidth, encode case range into series
2486/// of masks and emit bit tests with these masks.
Dan Gohman1a6c47f2009-11-23 18:04:58 +00002487bool SelectionDAGBuilder::handleBitTestsSwitchCase(CaseRec& CR,
2488 CaseRecVector& WorkList,
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002489 const Value* SV,
Dan Gohman7c0303a2010-04-19 22:41:47 +00002490 MachineBasicBlock* Default,
Stephen Lin6d715e82013-07-06 21:44:25 +00002491 MachineBasicBlock* SwitchBB) {
Eric Christopher58a24612014-10-08 09:50:54 +00002492 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2493 EVT PTy = TLI.getPointerTy();
Owen Andersonc30530d2009-08-10 18:56:59 +00002494 unsigned IntPtrBits = PTy.getSizeInBits();
Dan Gohman575fad32008-09-03 16:12:24 +00002495
2496 Case& FrontCase = *CR.Range.first;
2497 Case& BackCase = *(CR.Range.second-1);
2498
2499 // Get the MachineFunction which holds the current MBB. This is used when
2500 // inserting any additional MBBs necessary to represent the switch.
Dan Gohmane8c913e2009-08-15 02:06:22 +00002501 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohman575fad32008-09-03 16:12:24 +00002502
Anton Korobeynikovc94dbf52009-05-08 18:51:34 +00002503 // If target does not have legal shift left, do not emit bit tests at all.
Eric Christopher58a24612014-10-08 09:50:54 +00002504 if (!TLI.isOperationLegal(ISD::SHL, PTy))
Anton Korobeynikovc94dbf52009-05-08 18:51:34 +00002505 return false;
2506
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002507 size_t numCmps = 0;
Dan Gohman575fad32008-09-03 16:12:24 +00002508 for (CaseItr I = CR.Range.first, E = CR.Range.second;
2509 I!=E; ++I) {
2510 // Single case counts one, case range - two.
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002511 numCmps += (I->Low == I->High ? 1 : 2);
Dan Gohman575fad32008-09-03 16:12:24 +00002512 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002513
Dan Gohman575fad32008-09-03 16:12:24 +00002514 // Count unique destinations
2515 SmallSet<MachineBasicBlock*, 4> Dests;
2516 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
2517 Dests.insert(I->BB);
2518 if (Dests.size() > 3)
2519 // Don't bother the code below, if there are too much unique destinations
2520 return false;
2521 }
David Greene5730f202010-01-05 01:24:57 +00002522 DEBUG(dbgs() << "Total number of unique destinations: "
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00002523 << Dests.size() << '\n'
2524 << "Total number of comparisons: " << numCmps << '\n');
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002525
Dan Gohman575fad32008-09-03 16:12:24 +00002526 // Compute span of values.
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002527 const APInt& minValue = cast<ConstantInt>(FrontCase.Low)->getValue();
2528 const APInt& maxValue = cast<ConstantInt>(BackCase.High)->getValue();
Anton Korobeynikovd305d002008-12-23 22:26:01 +00002529 APInt cmpRange = maxValue - minValue;
2530
David Greene5730f202010-01-05 01:24:57 +00002531 DEBUG(dbgs() << "Compare range: " << cmpRange << '\n'
Anton Korobeynikovf4a66e82008-12-23 22:26:18 +00002532 << "Low bound: " << minValue << '\n'
2533 << "High bound: " << maxValue << '\n');
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002534
Dan Gohman4ce1fb12010-04-08 23:03:40 +00002535 if (cmpRange.uge(IntPtrBits) ||
Dan Gohman575fad32008-09-03 16:12:24 +00002536 (!(Dests.size() == 1 && numCmps >= 3) &&
2537 !(Dests.size() == 2 && numCmps >= 5) &&
2538 !(Dests.size() >= 3 && numCmps >= 6)))
2539 return false;
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002540
David Greene5730f202010-01-05 01:24:57 +00002541 DEBUG(dbgs() << "Emitting bit tests\n");
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002542 APInt lowBound = APInt::getNullValue(cmpRange.getBitWidth());
2543
Dan Gohman575fad32008-09-03 16:12:24 +00002544 // Optimize the case where all the case values fit in a
2545 // word without having to subtract minValue. In this case,
2546 // we can optimize away the subtraction.
Bob Wilsone4077362013-09-09 19:14:35 +00002547 if (minValue.isNonNegative() && maxValue.slt(IntPtrBits)) {
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002548 cmpRange = maxValue;
Dan Gohman575fad32008-09-03 16:12:24 +00002549 } else {
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002550 lowBound = minValue;
Dan Gohman575fad32008-09-03 16:12:24 +00002551 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002552
Dan Gohman575fad32008-09-03 16:12:24 +00002553 CaseBitsVector CasesBits;
2554 unsigned i, count = 0;
2555
2556 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
2557 MachineBasicBlock* Dest = I->BB;
2558 for (i = 0; i < count; ++i)
2559 if (Dest == CasesBits[i].BB)
2560 break;
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002561
Dan Gohman575fad32008-09-03 16:12:24 +00002562 if (i == count) {
2563 assert((count < 3) && "Too much destinations to test!");
Manman Rencf104462012-08-24 18:14:27 +00002564 CasesBits.push_back(CaseBits(0, Dest, 0, 0/*Weight*/));
Dan Gohman575fad32008-09-03 16:12:24 +00002565 count++;
2566 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002567
2568 const APInt& lowValue = cast<ConstantInt>(I->Low)->getValue();
2569 const APInt& highValue = cast<ConstantInt>(I->High)->getValue();
2570
2571 uint64_t lo = (lowValue - lowBound).getZExtValue();
2572 uint64_t hi = (highValue - lowBound).getZExtValue();
Manman Rencf104462012-08-24 18:14:27 +00002573 CasesBits[i].ExtraWeight += I->ExtraWeight;
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002574
Dan Gohman575fad32008-09-03 16:12:24 +00002575 for (uint64_t j = lo; j <= hi; j++) {
2576 CasesBits[i].Mask |= 1ULL << j;
2577 CasesBits[i].Bits++;
2578 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002579
Dan Gohman575fad32008-09-03 16:12:24 +00002580 }
2581 std::sort(CasesBits.begin(), CasesBits.end(), CaseBitsCmp());
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002582
Dan Gohman575fad32008-09-03 16:12:24 +00002583 BitTestInfo BTC;
2584
2585 // Figure out which block is immediately after the current one.
2586 MachineFunction::iterator BBI = CR.CaseBB;
2587 ++BBI;
2588
2589 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2590
David Greene5730f202010-01-05 01:24:57 +00002591 DEBUG(dbgs() << "Cases:\n");
Dan Gohman575fad32008-09-03 16:12:24 +00002592 for (unsigned i = 0, e = CasesBits.size(); i!=e; ++i) {
David Greene5730f202010-01-05 01:24:57 +00002593 DEBUG(dbgs() << "Mask: " << CasesBits[i].Mask
Anton Korobeynikovf4a66e82008-12-23 22:26:18 +00002594 << ", Bits: " << CasesBits[i].Bits
2595 << ", BB: " << CasesBits[i].BB << '\n');
Dan Gohman575fad32008-09-03 16:12:24 +00002596
2597 MachineBasicBlock *CaseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2598 CurMF->insert(BBI, CaseBB);
2599 BTC.push_back(BitTestCase(CasesBits[i].Mask,
2600 CaseBB,
Manman Rencf104462012-08-24 18:14:27 +00002601 CasesBits[i].BB, CasesBits[i].ExtraWeight));
Dan Gohmane6db8ca2009-04-09 02:33:36 +00002602
2603 // Put SV in a virtual register to make it available from the new blocks.
2604 ExportFromCurrentBlock(SV);
Dan Gohman575fad32008-09-03 16:12:24 +00002605 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002606
2607 BitTestBlock BTB(lowBound, cmpRange, SV,
Evan Chengac730dd2011-01-06 01:02:44 +00002608 -1U, MVT::Other, (CR.CaseBB == SwitchBB),
Benjamin Kramerc6cc58e2014-10-04 16:55:56 +00002609 CR.CaseBB, Default, std::move(BTC));
Dan Gohman575fad32008-09-03 16:12:24 +00002610
Dan Gohman7c0303a2010-04-19 22:41:47 +00002611 if (CR.CaseBB == SwitchBB)
2612 visitBitTestHeader(BTB, SwitchBB);
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002613
Benjamin Kramerc6cc58e2014-10-04 16:55:56 +00002614 BitTestCases.push_back(std::move(BTB));
Dan Gohman575fad32008-09-03 16:12:24 +00002615
2616 return true;
2617}
2618
Dan Gohman575fad32008-09-03 16:12:24 +00002619/// Clusterify - Transform simple list of Cases into list of CaseRange's
Chad Rosierdf82a332014-10-13 19:46:39 +00002620void SelectionDAGBuilder::Clusterify(CaseVector& Cases,
2621 const SwitchInst& SI) {
Manman Rencf104462012-08-24 18:14:27 +00002622 BranchProbabilityInfo *BPI = FuncInfo.BPI;
Dan Gohman575fad32008-09-03 16:12:24 +00002623 // Start with "simple" cases
Stepan Dyatkovskiy97b02fc2012-03-11 06:09:17 +00002624 for (SwitchInst::ConstCaseIt i = SI.case_begin(), e = SI.case_end();
Stepan Dyatkovskiy5b648af2012-03-08 07:06:20 +00002625 i != e; ++i) {
2626 const BasicBlock *SuccBB = i.getCaseSuccessor();
Jakub Staszak0480a8f2011-07-29 22:25:21 +00002627 MachineBasicBlock *SMBB = FuncInfo.MBBMap[SuccBB];
2628
Bob Wilsone4077362013-09-09 19:14:35 +00002629 uint32_t ExtraWeight =
2630 BPI ? BPI->getEdgeWeight(SI.getParent(), i.getSuccessorIndex()) : 0;
2631
2632 Cases.push_back(Case(i.getCaseValue(), i.getCaseValue(),
2633 SMBB, ExtraWeight));
Dan Gohman575fad32008-09-03 16:12:24 +00002634 }
Bob Wilsone4077362013-09-09 19:14:35 +00002635 std::sort(Cases.begin(), Cases.end(), CaseCmp());
Stephen Lincfe7f352013-07-08 00:37:03 +00002636
Bob Wilsone4077362013-09-09 19:14:35 +00002637 // Merge case into clusters
2638 if (Cases.size() >= 2)
2639 // Must recompute end() each iteration because it may be
2640 // invalidated by erase if we hold on to it
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00002641 for (CaseItr I = Cases.begin(), J = std::next(Cases.begin());
Bob Wilsone4077362013-09-09 19:14:35 +00002642 J != Cases.end(); ) {
2643 const APInt& nextValue = cast<ConstantInt>(J->Low)->getValue();
2644 const APInt& currentValue = cast<ConstantInt>(I->High)->getValue();
2645 MachineBasicBlock* nextBB = J->BB;
2646 MachineBasicBlock* currentBB = I->BB;
Stephen Lincfe7f352013-07-08 00:37:03 +00002647
Bob Wilsone4077362013-09-09 19:14:35 +00002648 // If the two neighboring cases go to the same destination, merge them
2649 // into a single case.
2650 if ((nextValue - currentValue == 1) && (currentBB == nextBB)) {
2651 I->High = J->High;
2652 I->ExtraWeight += J->ExtraWeight;
2653 J = Cases.erase(J);
2654 } else {
2655 I = J++;
2656 }
2657 }
Dan Gohman575fad32008-09-03 16:12:24 +00002658
Chad Rosierdf82a332014-10-13 19:46:39 +00002659 DEBUG({
2660 size_t numCmps = 0;
2661 for (auto &I : Cases)
2662 // A range counts double, since it requires two compares.
2663 numCmps += I.Low != I.High ? 2 : 1;
Dan Gohman575fad32008-09-03 16:12:24 +00002664
Chad Rosierdf82a332014-10-13 19:46:39 +00002665 dbgs() << "Clusterify finished. Total clusters: " << Cases.size()
2666 << ". Total compares: " << numCmps << '\n';
2667 });
Dan Gohman575fad32008-09-03 16:12:24 +00002668}
2669
Jakob Stoklund Olesen665aa6e2010-09-30 19:44:31 +00002670void SelectionDAGBuilder::UpdateSplitBlock(MachineBasicBlock *First,
2671 MachineBasicBlock *Last) {
2672 // Update JTCases.
2673 for (unsigned i = 0, e = JTCases.size(); i != e; ++i)
2674 if (JTCases[i].first.HeaderBB == First)
2675 JTCases[i].first.HeaderBB = Last;
2676
2677 // Update BitTestCases.
2678 for (unsigned i = 0, e = BitTestCases.size(); i != e; ++i)
2679 if (BitTestCases[i].Parent == First)
2680 BitTestCases[i].Parent = Last;
2681}
2682
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002683void SelectionDAGBuilder::visitSwitch(const SwitchInst &SI) {
Dan Gohmand7b5ce32010-07-10 09:00:22 +00002684 MachineBasicBlock *SwitchMBB = FuncInfo.MBB;
Dan Gohman7c0303a2010-04-19 22:41:47 +00002685
Dan Gohman575fad32008-09-03 16:12:24 +00002686 // Figure out which block is immediately after the current one.
Craig Topperc0196b12014-04-14 00:51:57 +00002687 MachineBasicBlock *NextBlock = nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00002688 MachineBasicBlock *Default = FuncInfo.MBBMap[SI.getDefaultDest()];
2689
2690 // If there is only the default destination, branch to it if it is not the
2691 // next basic block. Otherwise, just fall through.
Stepan Dyatkovskiy513aaa52012-02-01 07:49:51 +00002692 if (!SI.getNumCases()) {
Dan Gohman575fad32008-09-03 16:12:24 +00002693 // Update machine-CFG edges.
2694
2695 // If this is not a fall-through branch, emit the branch.
Dan Gohman7c0303a2010-04-19 22:41:47 +00002696 SwitchMBB->addSuccessor(Default);
Bill Wendling954cb182010-01-28 21:51:40 +00002697 if (Default != NextBlock)
Andrew Trickef9de2a2013-05-25 02:42:55 +00002698 DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(),
Bill Wendling954cb182010-01-28 21:51:40 +00002699 MVT::Other, getControlRoot(),
2700 DAG.getBasicBlock(Default)));
Bill Wendling443d0722009-12-21 22:30:11 +00002701
Dan Gohman575fad32008-09-03 16:12:24 +00002702 return;
2703 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002704
Dan Gohman575fad32008-09-03 16:12:24 +00002705 // If there are any non-default case statements, create a vector of Cases
2706 // representing each one, and sort the vector so that we can efficiently
2707 // create a binary search tree from them.
2708 CaseVector Cases;
Chad Rosierdf82a332014-10-13 19:46:39 +00002709 Clusterify(Cases, SI);
Dan Gohman575fad32008-09-03 16:12:24 +00002710
2711 // Get the Value to be switched on and default basic blocks, which will be
2712 // inserted into CaseBlock records, representing basic blocks in the binary
2713 // search tree.
Eli Friedman95031ed2011-09-29 20:21:17 +00002714 const Value *SV = SI.getCondition();
Dan Gohman575fad32008-09-03 16:12:24 +00002715
2716 // Push the initial CaseRec onto the worklist
2717 CaseRecVector WorkList;
Craig Topperc0196b12014-04-14 00:51:57 +00002718 WorkList.push_back(CaseRec(SwitchMBB,nullptr,nullptr,
Dan Gohman7c0303a2010-04-19 22:41:47 +00002719 CaseRange(Cases.begin(),Cases.end())));
Dan Gohman575fad32008-09-03 16:12:24 +00002720
2721 while (!WorkList.empty()) {
2722 // Grab a record representing a case range to process off the worklist
2723 CaseRec CR = WorkList.back();
2724 WorkList.pop_back();
2725
Dan Gohman7c0303a2010-04-19 22:41:47 +00002726 if (handleBitTestsSwitchCase(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohman575fad32008-09-03 16:12:24 +00002727 continue;
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002728
Dan Gohman575fad32008-09-03 16:12:24 +00002729 // If the range has few cases (two or less) emit a series of specific
2730 // tests.
Dan Gohman7c0303a2010-04-19 22:41:47 +00002731 if (handleSmallSwitchRange(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohman575fad32008-09-03 16:12:24 +00002732 continue;
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002733
Sebastian Popedb31fa2012-09-25 20:35:36 +00002734 // If the switch has more than N blocks, and is at least 40% dense, and the
Anton Korobeynikovd305d002008-12-23 22:26:01 +00002735 // target supports indirect branches, then emit a jump table rather than
Dan Gohman575fad32008-09-03 16:12:24 +00002736 // lowering the switch to a binary tree of conditional branches.
Sebastian Popedb31fa2012-09-25 20:35:36 +00002737 // N defaults to 4 and is controlled via TLS.getMinimumJumpTableEntries().
Dan Gohman7c0303a2010-04-19 22:41:47 +00002738 if (handleJTSwitchCase(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohman575fad32008-09-03 16:12:24 +00002739 continue;
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002740
Dan Gohman575fad32008-09-03 16:12:24 +00002741 // Emit binary tree. We need to pick a pivot, and push left and right ranges
2742 // onto the worklist. Leafs are handled via handleSmallSwitchRange() call.
Chad Rosierdf82a332014-10-13 19:46:39 +00002743 handleBTSplitSwitchCase(CR, WorkList, SV, SwitchMBB);
Dan Gohman575fad32008-09-03 16:12:24 +00002744 }
2745}
2746
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002747void SelectionDAGBuilder::visitIndirectBr(const IndirectBrInst &I) {
Dan Gohmand7b5ce32010-07-10 09:00:22 +00002748 MachineBasicBlock *IndirectBrMBB = FuncInfo.MBB;
Dan Gohman7c0303a2010-04-19 22:41:47 +00002749
Jakob Stoklund Olesen896428d2010-02-11 00:34:18 +00002750 // Update machine-CFG edges with unique successors.
Nadav Rotem33e034a2012-10-23 21:05:33 +00002751 SmallSet<BasicBlock*, 32> Done;
2752 for (unsigned i = 0, e = I.getNumSuccessors(); i != e; ++i) {
2753 BasicBlock *BB = I.getSuccessor(i);
2754 bool Inserted = Done.insert(BB);
2755 if (!Inserted)
2756 continue;
2757
2758 MachineBasicBlock *Succ = FuncInfo.MBBMap[BB];
Jakub Staszak12a43bd2011-06-16 20:22:37 +00002759 addSuccessorWithWeight(IndirectBrMBB, Succ);
2760 }
Dan Gohmana5e078b2009-10-27 22:10:34 +00002761
Andrew Trickef9de2a2013-05-25 02:42:55 +00002762 DAG.setRoot(DAG.getNode(ISD::BRIND, getCurSDLoc(),
Bill Wendling954cb182010-01-28 21:51:40 +00002763 MVT::Other, getControlRoot(),
2764 getValue(I.getAddress())));
Bill Wendling443d0722009-12-21 22:30:11 +00002765}
Dan Gohman575fad32008-09-03 16:12:24 +00002766
Yaron Kerend7ba46b2014-04-19 13:47:43 +00002767void SelectionDAGBuilder::visitUnreachable(const UnreachableInst &I) {
2768 if (DAG.getTarget().Options.TrapUnreachable)
2769 DAG.setRoot(DAG.getNode(ISD::TRAP, getCurSDLoc(), MVT::Other, DAG.getRoot()));
2770}
2771
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002772void SelectionDAGBuilder::visitFSub(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002773 // -0.0 - X --> fneg
Chris Lattner229907c2011-07-18 04:54:35 +00002774 Type *Ty = I.getType();
Chris Lattner69229312011-02-15 00:14:00 +00002775 if (isa<Constant>(I.getOperand(0)) &&
2776 I.getOperand(0) == ConstantFP::getZeroValueForNegation(Ty)) {
2777 SDValue Op2 = getValue(I.getOperand(1));
Andrew Trickef9de2a2013-05-25 02:42:55 +00002778 setValue(&I, DAG.getNode(ISD::FNEG, getCurSDLoc(),
Chris Lattner69229312011-02-15 00:14:00 +00002779 Op2.getValueType(), Op2));
2780 return;
Dan Gohman575fad32008-09-03 16:12:24 +00002781 }
Bill Wendling443d0722009-12-21 22:30:11 +00002782
Dan Gohmana5b96452009-06-04 22:49:04 +00002783 visitBinary(I, ISD::FSUB);
Dan Gohman575fad32008-09-03 16:12:24 +00002784}
2785
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002786void SelectionDAGBuilder::visitBinary(const User &I, unsigned OpCode) {
Dan Gohman575fad32008-09-03 16:12:24 +00002787 SDValue Op1 = getValue(I.getOperand(0));
2788 SDValue Op2 = getValue(I.getOperand(1));
Andrea Di Biagio4db1abe2014-06-09 12:32:53 +00002789
2790 bool nuw = false;
2791 bool nsw = false;
2792 bool exact = false;
2793 if (const OverflowingBinaryOperator *OFBinOp =
2794 dyn_cast<const OverflowingBinaryOperator>(&I)) {
2795 nuw = OFBinOp->hasNoUnsignedWrap();
2796 nsw = OFBinOp->hasNoSignedWrap();
2797 }
2798 if (const PossiblyExactOperator *ExactOp =
2799 dyn_cast<const PossiblyExactOperator>(&I))
2800 exact = ExactOp->isExact();
2801
2802 SDValue BinNodeValue = DAG.getNode(OpCode, getCurSDLoc(), Op1.getValueType(),
2803 Op1, Op2, nuw, nsw, exact);
2804 setValue(&I, BinNodeValue);
Dan Gohman575fad32008-09-03 16:12:24 +00002805}
2806
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002807void SelectionDAGBuilder::visitShift(const User &I, unsigned Opcode) {
Dan Gohman575fad32008-09-03 16:12:24 +00002808 SDValue Op1 = getValue(I.getOperand(0));
2809 SDValue Op2 = getValue(I.getOperand(1));
Owen Andersonb2c80da2011-02-25 21:41:48 +00002810
Eric Christopher58a24612014-10-08 09:50:54 +00002811 EVT ShiftTy =
2812 DAG.getTargetLoweringInfo().getShiftAmountTy(Op2.getValueType());
Owen Andersonb2c80da2011-02-25 21:41:48 +00002813
Chris Lattner2a720d92011-02-13 09:02:52 +00002814 // Coerce the shift amount to the right type if we can.
2815 if (!I.getType()->isVectorTy() && Op2.getValueType() != ShiftTy) {
Chris Lattnerd5f0b112011-02-13 09:10:56 +00002816 unsigned ShiftSize = ShiftTy.getSizeInBits();
2817 unsigned Op2Size = Op2.getValueType().getSizeInBits();
Andrew Trickef9de2a2013-05-25 02:42:55 +00002818 SDLoc DL = getCurSDLoc();
Owen Andersonb2c80da2011-02-25 21:41:48 +00002819
Dan Gohman0e8d1992009-04-09 03:51:29 +00002820 // If the operand is smaller than the shift count type, promote it.
Chris Lattner2a720d92011-02-13 09:02:52 +00002821 if (ShiftSize > Op2Size)
2822 Op2 = DAG.getNode(ISD::ZERO_EXTEND, DL, ShiftTy, Op2);
Owen Andersonb2c80da2011-02-25 21:41:48 +00002823
Dan Gohman0e8d1992009-04-09 03:51:29 +00002824 // If the operand is larger than the shift count type but the shift
2825 // count type has enough bits to represent any shift value, truncate
2826 // it now. This is a common case and it exposes the truncate to
2827 // optimization early.
Chris Lattner2a720d92011-02-13 09:02:52 +00002828 else if (ShiftSize >= Log2_32_Ceil(Op2.getValueType().getSizeInBits()))
2829 Op2 = DAG.getNode(ISD::TRUNCATE, DL, ShiftTy, Op2);
2830 // Otherwise we'll need to temporarily settle for some other convenient
Chris Lattnere95d1952011-02-13 19:09:16 +00002831 // type. Type legalization will make adjustments once the shiftee is split.
Chris Lattner2a720d92011-02-13 09:02:52 +00002832 else
Chris Lattnere95d1952011-02-13 19:09:16 +00002833 Op2 = DAG.getZExtOrTrunc(Op2, DL, MVT::i32);
Dan Gohman575fad32008-09-03 16:12:24 +00002834 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00002835
Andrea Di Biagio4db1abe2014-06-09 12:32:53 +00002836 bool nuw = false;
2837 bool nsw = false;
2838 bool exact = false;
2839
2840 if (Opcode == ISD::SRL || Opcode == ISD::SRA || Opcode == ISD::SHL) {
2841
2842 if (const OverflowingBinaryOperator *OFBinOp =
2843 dyn_cast<const OverflowingBinaryOperator>(&I)) {
2844 nuw = OFBinOp->hasNoUnsignedWrap();
2845 nsw = OFBinOp->hasNoSignedWrap();
2846 }
2847 if (const PossiblyExactOperator *ExactOp =
2848 dyn_cast<const PossiblyExactOperator>(&I))
2849 exact = ExactOp->isExact();
2850 }
2851
2852 SDValue Res = DAG.getNode(Opcode, getCurSDLoc(), Op1.getValueType(), Op1, Op2,
2853 nuw, nsw, exact);
2854 setValue(&I, Res);
Dan Gohman575fad32008-09-03 16:12:24 +00002855}
2856
Benjamin Kramer9960a252011-07-08 10:31:30 +00002857void SelectionDAGBuilder::visitSDiv(const User &I) {
Benjamin Kramer9960a252011-07-08 10:31:30 +00002858 SDValue Op1 = getValue(I.getOperand(0));
2859 SDValue Op2 = getValue(I.getOperand(1));
2860
2861 // Turn exact SDivs into multiplications.
2862 // FIXME: This should be in DAGCombiner, but it doesn't have access to the
2863 // exact bit.
Benjamin Kramer2bb8b262011-07-08 12:08:24 +00002864 if (isa<BinaryOperator>(&I) && cast<BinaryOperator>(&I)->isExact() &&
2865 !isa<ConstantSDNode>(Op1) &&
Benjamin Kramer9960a252011-07-08 10:31:30 +00002866 isa<ConstantSDNode>(Op2) && !cast<ConstantSDNode>(Op2)->isNullValue())
Eric Christopher58a24612014-10-08 09:50:54 +00002867 setValue(&I, DAG.getTargetLoweringInfo()
2868 .BuildExactSDIV(Op1, Op2, getCurSDLoc(), DAG));
Benjamin Kramer9960a252011-07-08 10:31:30 +00002869 else
Andrew Trickef9de2a2013-05-25 02:42:55 +00002870 setValue(&I, DAG.getNode(ISD::SDIV, getCurSDLoc(), Op1.getValueType(),
Benjamin Kramer9960a252011-07-08 10:31:30 +00002871 Op1, Op2));
2872}
2873
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002874void SelectionDAGBuilder::visitICmp(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002875 ICmpInst::Predicate predicate = ICmpInst::BAD_ICMP_PREDICATE;
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002876 if (const ICmpInst *IC = dyn_cast<ICmpInst>(&I))
Dan Gohman575fad32008-09-03 16:12:24 +00002877 predicate = IC->getPredicate();
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002878 else if (const ConstantExpr *IC = dyn_cast<ConstantExpr>(&I))
Dan Gohman575fad32008-09-03 16:12:24 +00002879 predicate = ICmpInst::Predicate(IC->getPredicate());
2880 SDValue Op1 = getValue(I.getOperand(0));
2881 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman293abcc2008-10-17 18:18:45 +00002882 ISD::CondCode Opcode = getICmpCondCode(predicate);
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00002883
Eric Christopher58a24612014-10-08 09:50:54 +00002884 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002885 setValue(&I, DAG.getSetCC(getCurSDLoc(), DestVT, Op1, Op2, Opcode));
Dan Gohman575fad32008-09-03 16:12:24 +00002886}
2887
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002888void SelectionDAGBuilder::visitFCmp(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002889 FCmpInst::Predicate predicate = FCmpInst::BAD_FCMP_PREDICATE;
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002890 if (const FCmpInst *FC = dyn_cast<FCmpInst>(&I))
Dan Gohman575fad32008-09-03 16:12:24 +00002891 predicate = FC->getPredicate();
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002892 else if (const ConstantExpr *FC = dyn_cast<ConstantExpr>(&I))
Dan Gohman575fad32008-09-03 16:12:24 +00002893 predicate = FCmpInst::Predicate(FC->getPredicate());
2894 SDValue Op1 = getValue(I.getOperand(0));
2895 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman293abcc2008-10-17 18:18:45 +00002896 ISD::CondCode Condition = getFCmpCondCode(predicate);
Nick Lewycky50f02cb2011-12-02 22:16:29 +00002897 if (TM.Options.NoNaNsFPMath)
2898 Condition = getFCmpCodeWithoutNaN(Condition);
Eric Christopher58a24612014-10-08 09:50:54 +00002899 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002900 setValue(&I, DAG.getSetCC(getCurSDLoc(), DestVT, Op1, Op2, Condition));
Dan Gohman575fad32008-09-03 16:12:24 +00002901}
2902
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002903void SelectionDAGBuilder::visitSelect(const User &I) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00002904 SmallVector<EVT, 4> ValueVTs;
Eric Christopher58a24612014-10-08 09:50:54 +00002905 ComputeValueVTs(DAG.getTargetLoweringInfo(), I.getType(), ValueVTs);
Dan Gohman8b44b882008-10-21 20:00:42 +00002906 unsigned NumValues = ValueVTs.size();
Bill Wendling443d0722009-12-21 22:30:11 +00002907 if (NumValues == 0) return;
Dan Gohman8b44b882008-10-21 20:00:42 +00002908
Bill Wendling443d0722009-12-21 22:30:11 +00002909 SmallVector<SDValue, 4> Values(NumValues);
2910 SDValue Cond = getValue(I.getOperand(0));
2911 SDValue TrueVal = getValue(I.getOperand(1));
2912 SDValue FalseVal = getValue(I.getOperand(2));
Duncan Sandsf2641e12011-09-06 19:07:46 +00002913 ISD::NodeType OpCode = Cond.getValueType().isVector() ?
2914 ISD::VSELECT : ISD::SELECT;
Dan Gohman8b44b882008-10-21 20:00:42 +00002915
Bill Wendling954cb182010-01-28 21:51:40 +00002916 for (unsigned i = 0; i != NumValues; ++i)
Andrew Trickef9de2a2013-05-25 02:42:55 +00002917 Values[i] = DAG.getNode(OpCode, getCurSDLoc(),
Duncan Sandsf2641e12011-09-06 19:07:46 +00002918 TrueVal.getNode()->getValueType(TrueVal.getResNo()+i),
Chris Lattner53ebf8a2010-03-12 07:15:36 +00002919 Cond,
Bill Wendling443d0722009-12-21 22:30:11 +00002920 SDValue(TrueVal.getNode(),
2921 TrueVal.getResNo() + i),
2922 SDValue(FalseVal.getNode(),
2923 FalseVal.getResNo() + i));
2924
Andrew Trickef9de2a2013-05-25 02:42:55 +00002925 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(),
Craig Topper48d114b2014-04-26 18:35:24 +00002926 DAG.getVTList(ValueVTs), Values));
Bill Wendling443d0722009-12-21 22:30:11 +00002927}
Dan Gohman575fad32008-09-03 16:12:24 +00002928
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002929void SelectionDAGBuilder::visitTrunc(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002930 // TruncInst cannot be a no-op cast because sizeof(src) > sizeof(dest).
2931 SDValue N = getValue(I.getOperand(0));
Eric Christopher58a24612014-10-08 09:50:54 +00002932 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002933 setValue(&I, DAG.getNode(ISD::TRUNCATE, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00002934}
2935
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002936void SelectionDAGBuilder::visitZExt(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002937 // ZExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2938 // ZExt also can't be a cast to bool for same reason. So, nothing much to do
2939 SDValue N = getValue(I.getOperand(0));
Eric Christopher58a24612014-10-08 09:50:54 +00002940 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002941 setValue(&I, DAG.getNode(ISD::ZERO_EXTEND, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00002942}
2943
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002944void SelectionDAGBuilder::visitSExt(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002945 // SExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2946 // SExt also can't be a cast to bool for same reason. So, nothing much to do
2947 SDValue N = getValue(I.getOperand(0));
Eric Christopher58a24612014-10-08 09:50:54 +00002948 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002949 setValue(&I, DAG.getNode(ISD::SIGN_EXTEND, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00002950}
2951
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002952void SelectionDAGBuilder::visitFPTrunc(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002953 // FPTrunc is never a no-op cast, no need to check
2954 SDValue N = getValue(I.getOperand(0));
Eric Christopher58a24612014-10-08 09:50:54 +00002955 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2956 EVT DestVT = TLI.getValueType(I.getType());
2957 setValue(&I, DAG.getNode(ISD::FP_ROUND, getCurSDLoc(), DestVT, N,
2958 DAG.getTargetConstant(0, TLI.getPointerTy())));
Dan Gohman575fad32008-09-03 16:12:24 +00002959}
2960
Stephen Lin6d715e82013-07-06 21:44:25 +00002961void SelectionDAGBuilder::visitFPExt(const User &I) {
Hal Finkelbab66782011-10-18 03:51:57 +00002962 // FPExt is never a no-op cast, no need to check
Dan Gohman575fad32008-09-03 16:12:24 +00002963 SDValue N = getValue(I.getOperand(0));
Eric Christopher58a24612014-10-08 09:50:54 +00002964 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002965 setValue(&I, DAG.getNode(ISD::FP_EXTEND, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00002966}
2967
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002968void SelectionDAGBuilder::visitFPToUI(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002969 // FPToUI is never a no-op cast, no need to check
2970 SDValue N = getValue(I.getOperand(0));
Eric Christopher58a24612014-10-08 09:50:54 +00002971 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002972 setValue(&I, DAG.getNode(ISD::FP_TO_UINT, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00002973}
2974
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002975void SelectionDAGBuilder::visitFPToSI(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002976 // FPToSI is never a no-op cast, no need to check
2977 SDValue N = getValue(I.getOperand(0));
Eric Christopher58a24612014-10-08 09:50:54 +00002978 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002979 setValue(&I, DAG.getNode(ISD::FP_TO_SINT, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00002980}
2981
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002982void SelectionDAGBuilder::visitUIToFP(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002983 // UIToFP is never a no-op cast, no need to check
2984 SDValue N = getValue(I.getOperand(0));
Eric Christopher58a24612014-10-08 09:50:54 +00002985 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002986 setValue(&I, DAG.getNode(ISD::UINT_TO_FP, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00002987}
2988
Stephen Lin6d715e82013-07-06 21:44:25 +00002989void SelectionDAGBuilder::visitSIToFP(const User &I) {
Bill Wendling6c87bfc2008-10-19 20:34:04 +00002990 // SIToFP is never a no-op cast, no need to check
Dan Gohman575fad32008-09-03 16:12:24 +00002991 SDValue N = getValue(I.getOperand(0));
Eric Christopher58a24612014-10-08 09:50:54 +00002992 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002993 setValue(&I, DAG.getNode(ISD::SINT_TO_FP, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00002994}
2995
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002996void SelectionDAGBuilder::visitPtrToInt(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002997 // What to do depends on the size of the integer and the size of the pointer.
2998 // We can either truncate, zero extend, or no-op, accordingly.
2999 SDValue N = getValue(I.getOperand(0));
Eric Christopher58a24612014-10-08 09:50:54 +00003000 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00003001 setValue(&I, DAG.getZExtOrTrunc(N, getCurSDLoc(), DestVT));
Dan Gohman575fad32008-09-03 16:12:24 +00003002}
3003
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003004void SelectionDAGBuilder::visitIntToPtr(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00003005 // What to do depends on the size of the integer and the size of the pointer.
3006 // We can either truncate, zero extend, or no-op, accordingly.
3007 SDValue N = getValue(I.getOperand(0));
Eric Christopher58a24612014-10-08 09:50:54 +00003008 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00003009 setValue(&I, DAG.getZExtOrTrunc(N, getCurSDLoc(), DestVT));
Dan Gohman575fad32008-09-03 16:12:24 +00003010}
3011
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003012void SelectionDAGBuilder::visitBitCast(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00003013 SDValue N = getValue(I.getOperand(0));
Eric Christopher58a24612014-10-08 09:50:54 +00003014 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType());
Dan Gohman575fad32008-09-03 16:12:24 +00003015
Bill Wendling443d0722009-12-21 22:30:11 +00003016 // BitCast assures us that source and destination are the same size so this is
Wesley Peck527da1b2010-11-23 03:31:01 +00003017 // either a BITCAST or a no-op.
Bill Wendling954cb182010-01-28 21:51:40 +00003018 if (DestVT != N.getValueType())
Andrew Trickef9de2a2013-05-25 02:42:55 +00003019 setValue(&I, DAG.getNode(ISD::BITCAST, getCurSDLoc(),
Bill Wendling954cb182010-01-28 21:51:40 +00003020 DestVT, N)); // convert types.
Juergen Ributzka2b97f9b2014-02-13 04:19:26 +00003021 // Check if the original LLVM IR Operand was a ConstantInt, because getValue()
3022 // might fold any kind of constant expression to an integer constant and that
3023 // is not what we are looking for. Only regcognize a bitcast of a genuine
3024 // constant integer as an opaque constant.
3025 else if(ConstantInt *C = dyn_cast<ConstantInt>(I.getOperand(0)))
3026 setValue(&I, DAG.getConstant(C->getValue(), DestVT, /*isTarget=*/false,
3027 /*isOpaque*/true));
Bill Wendling954cb182010-01-28 21:51:40 +00003028 else
Bill Wendling443d0722009-12-21 22:30:11 +00003029 setValue(&I, N); // noop cast.
Dan Gohman575fad32008-09-03 16:12:24 +00003030}
3031
Matt Arsenaultb03bd4d2013-11-15 01:34:59 +00003032void SelectionDAGBuilder::visitAddrSpaceCast(const User &I) {
3033 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3034 const Value *SV = I.getOperand(0);
3035 SDValue N = getValue(SV);
Eric Christopher58a24612014-10-08 09:50:54 +00003036 EVT DestVT = TLI.getValueType(I.getType());
Matt Arsenaultb03bd4d2013-11-15 01:34:59 +00003037
3038 unsigned SrcAS = SV->getType()->getPointerAddressSpace();
3039 unsigned DestAS = I.getType()->getPointerAddressSpace();
3040
3041 if (!TLI.isNoopAddrSpaceCast(SrcAS, DestAS))
3042 N = DAG.getAddrSpaceCast(getCurSDLoc(), DestVT, N, SrcAS, DestAS);
3043
3044 setValue(&I, N);
3045}
3046
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003047void SelectionDAGBuilder::visitInsertElement(const User &I) {
Tom Stellardd42c5942013-08-05 22:22:01 +00003048 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohman575fad32008-09-03 16:12:24 +00003049 SDValue InVec = getValue(I.getOperand(0));
3050 SDValue InVal = getValue(I.getOperand(1));
Tom Stellardd42c5942013-08-05 22:22:01 +00003051 SDValue InIdx = DAG.getSExtOrTrunc(getValue(I.getOperand(2)),
3052 getCurSDLoc(), TLI.getVectorIdxTy());
Eric Christopher58a24612014-10-08 09:50:54 +00003053 setValue(&I, DAG.getNode(ISD::INSERT_VECTOR_ELT, getCurSDLoc(),
3054 TLI.getValueType(I.getType()), InVec, InVal, InIdx));
Dan Gohman575fad32008-09-03 16:12:24 +00003055}
3056
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003057void SelectionDAGBuilder::visitExtractElement(const User &I) {
Tom Stellardd42c5942013-08-05 22:22:01 +00003058 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohman575fad32008-09-03 16:12:24 +00003059 SDValue InVec = getValue(I.getOperand(0));
Tom Stellardd42c5942013-08-05 22:22:01 +00003060 SDValue InIdx = DAG.getSExtOrTrunc(getValue(I.getOperand(1)),
3061 getCurSDLoc(), TLI.getVectorIdxTy());
Eric Christopher58a24612014-10-08 09:50:54 +00003062 setValue(&I, DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurSDLoc(),
3063 TLI.getValueType(I.getType()), InVec, InIdx));
Dan Gohman575fad32008-09-03 16:12:24 +00003064}
3065
Craig Topperf726e152012-01-04 09:23:09 +00003066// Utility for visitShuffleVector - Return true if every element in Mask,
Benjamin Kramerbde91762012-06-02 10:20:22 +00003067// beginning from position Pos and ending in Pos+Size, falls within the
Craig Topperf726e152012-01-04 09:23:09 +00003068// specified sequential range [L, L+Pos). or is undef.
3069static bool isSequentialInRange(const SmallVectorImpl<int> &Mask,
Craig Topper3ef01cd2012-04-11 03:06:35 +00003070 unsigned Pos, unsigned Size, int Low) {
3071 for (unsigned i = Pos, e = Pos+Size; i != e; ++i, ++Low)
Craig Topperf726e152012-01-04 09:23:09 +00003072 if (Mask[i] >= 0 && Mask[i] != Low)
Nate Begeman8d6d4b92009-04-27 18:41:29 +00003073 return false;
Mon P Wang25f01062008-11-10 04:46:22 +00003074 return true;
3075}
3076
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003077void SelectionDAGBuilder::visitShuffleVector(const User &I) {
Mon P Wangc3113602008-11-21 04:25:21 +00003078 SDValue Src1 = getValue(I.getOperand(0));
3079 SDValue Src2 = getValue(I.getOperand(1));
Dan Gohman575fad32008-09-03 16:12:24 +00003080
Chris Lattnercf129702012-01-26 02:51:13 +00003081 SmallVector<int, 8> Mask;
3082 ShuffleVectorInst::getShuffleMask(cast<Constant>(I.getOperand(2)), Mask);
3083 unsigned MaskNumElts = Mask.size();
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003084
Eric Christopher58a24612014-10-08 09:50:54 +00003085 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3086 EVT VT = TLI.getValueType(I.getType());
Owen Anderson53aa7a92009-08-10 22:56:29 +00003087 EVT SrcVT = Src1.getValueType();
Nate Begeman5f829d82009-04-29 05:20:52 +00003088 unsigned SrcNumElts = SrcVT.getVectorNumElements();
Mon P Wang25f01062008-11-10 04:46:22 +00003089
Mon P Wang7a824742008-11-16 05:06:27 +00003090 if (SrcNumElts == MaskNumElts) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00003091 setValue(&I, DAG.getVectorShuffle(VT, getCurSDLoc(), Src1, Src2,
Bill Wendling954cb182010-01-28 21:51:40 +00003092 &Mask[0]));
Mon P Wang25f01062008-11-10 04:46:22 +00003093 return;
3094 }
3095
3096 // Normalize the shuffle vector since mask and vector length don't match.
Mon P Wang7a824742008-11-16 05:06:27 +00003097 if (SrcNumElts < MaskNumElts && MaskNumElts % SrcNumElts == 0) {
3098 // Mask is longer than the source vectors and is a multiple of the source
3099 // vectors. We can use concatenate vector to make the mask and vectors
Mon P Wangc3113602008-11-21 04:25:21 +00003100 // lengths match.
Craig Topperf726e152012-01-04 09:23:09 +00003101 if (SrcNumElts*2 == MaskNumElts) {
3102 // First check for Src1 in low and Src2 in high
3103 if (isSequentialInRange(Mask, 0, SrcNumElts, 0) &&
3104 isSequentialInRange(Mask, SrcNumElts, SrcNumElts, SrcNumElts)) {
3105 // The shuffle is concatenating two vectors together.
Andrew Trickef9de2a2013-05-25 02:42:55 +00003106 setValue(&I, DAG.getNode(ISD::CONCAT_VECTORS, getCurSDLoc(),
Craig Topperf726e152012-01-04 09:23:09 +00003107 VT, Src1, Src2));
3108 return;
3109 }
3110 // Then check for Src2 in low and Src1 in high
3111 if (isSequentialInRange(Mask, 0, SrcNumElts, SrcNumElts) &&
3112 isSequentialInRange(Mask, SrcNumElts, SrcNumElts, 0)) {
3113 // The shuffle is concatenating two vectors together.
Andrew Trickef9de2a2013-05-25 02:42:55 +00003114 setValue(&I, DAG.getNode(ISD::CONCAT_VECTORS, getCurSDLoc(),
Craig Topperf726e152012-01-04 09:23:09 +00003115 VT, Src2, Src1));
3116 return;
3117 }
Mon P Wang25f01062008-11-10 04:46:22 +00003118 }
3119
Mon P Wang7a824742008-11-16 05:06:27 +00003120 // Pad both vectors with undefs to make them the same length as the mask.
3121 unsigned NumConcat = MaskNumElts / SrcNumElts;
Nate Begeman8d6d4b92009-04-27 18:41:29 +00003122 bool Src1U = Src1.getOpcode() == ISD::UNDEF;
3123 bool Src2U = Src2.getOpcode() == ISD::UNDEF;
Dale Johannesen84935752009-02-06 23:05:02 +00003124 SDValue UndefVal = DAG.getUNDEF(SrcVT);
Mon P Wang25f01062008-11-10 04:46:22 +00003125
Nate Begeman8d6d4b92009-04-27 18:41:29 +00003126 SmallVector<SDValue, 8> MOps1(NumConcat, UndefVal);
3127 SmallVector<SDValue, 8> MOps2(NumConcat, UndefVal);
Mon P Wangc3113602008-11-21 04:25:21 +00003128 MOps1[0] = Src1;
3129 MOps2[0] = Src2;
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00003130
3131 Src1 = Src1U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
Craig Topper48d114b2014-04-26 18:35:24 +00003132 getCurSDLoc(), VT, MOps1);
Nate Begeman8d6d4b92009-04-27 18:41:29 +00003133 Src2 = Src2U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
Craig Topper48d114b2014-04-26 18:35:24 +00003134 getCurSDLoc(), VT, MOps2);
Mon P Wangc3113602008-11-21 04:25:21 +00003135
Mon P Wang25f01062008-11-10 04:46:22 +00003136 // Readjust mask for new input vector length.
Nate Begeman8d6d4b92009-04-27 18:41:29 +00003137 SmallVector<int, 8> MappedOps;
Nate Begeman5f829d82009-04-29 05:20:52 +00003138 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00003139 int Idx = Mask[i];
Craig Topper3ef01cd2012-04-11 03:06:35 +00003140 if (Idx >= (int)SrcNumElts)
3141 Idx -= SrcNumElts - MaskNumElts;
3142 MappedOps.push_back(Idx);
Mon P Wang25f01062008-11-10 04:46:22 +00003143 }
Bill Wendlingfff99f02009-12-21 22:42:14 +00003144
Andrew Trickef9de2a2013-05-25 02:42:55 +00003145 setValue(&I, DAG.getVectorShuffle(VT, getCurSDLoc(), Src1, Src2,
Bill Wendling954cb182010-01-28 21:51:40 +00003146 &MappedOps[0]));
Mon P Wang25f01062008-11-10 04:46:22 +00003147 return;
3148 }
3149
Mon P Wang7a824742008-11-16 05:06:27 +00003150 if (SrcNumElts > MaskNumElts) {
Mon P Wang7a824742008-11-16 05:06:27 +00003151 // Analyze the access pattern of the vector to see if we can extract
3152 // two subvectors and do the shuffle. The analysis is done by calculating
3153 // the range of elements the mask access on both vectors.
Craig Topper6148fe62012-04-08 23:15:04 +00003154 int MinRange[2] = { static_cast<int>(SrcNumElts),
3155 static_cast<int>(SrcNumElts)};
Mon P Wang7a824742008-11-16 05:06:27 +00003156 int MaxRange[2] = {-1, -1};
3157
Nate Begeman5f829d82009-04-29 05:20:52 +00003158 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00003159 int Idx = Mask[i];
Craig Topper6148fe62012-04-08 23:15:04 +00003160 unsigned Input = 0;
Nate Begeman8d6d4b92009-04-27 18:41:29 +00003161 if (Idx < 0)
3162 continue;
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00003163
Nate Begeman5f829d82009-04-29 05:20:52 +00003164 if (Idx >= (int)SrcNumElts) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00003165 Input = 1;
3166 Idx -= SrcNumElts;
Mon P Wang25f01062008-11-10 04:46:22 +00003167 }
Nate Begeman8d6d4b92009-04-27 18:41:29 +00003168 if (Idx > MaxRange[Input])
3169 MaxRange[Input] = Idx;
3170 if (Idx < MinRange[Input])
3171 MinRange[Input] = Idx;
Mon P Wang25f01062008-11-10 04:46:22 +00003172 }
Mon P Wang25f01062008-11-10 04:46:22 +00003173
Mon P Wang7a824742008-11-16 05:06:27 +00003174 // Check if the access is smaller than the vector size and can we find
3175 // a reasonable extract index.
Craig Topper6148fe62012-04-08 23:15:04 +00003176 int RangeUse[2] = { -1, -1 }; // 0 = Unused, 1 = Extract, -1 = Can not
3177 // Extract.
Mon P Wang7a824742008-11-16 05:06:27 +00003178 int StartIdx[2]; // StartIdx to extract from
Craig Topper6148fe62012-04-08 23:15:04 +00003179 for (unsigned Input = 0; Input < 2; ++Input) {
3180 if (MinRange[Input] >= (int)SrcNumElts && MaxRange[Input] < 0) {
Mon P Wang7a824742008-11-16 05:06:27 +00003181 RangeUse[Input] = 0; // Unused
3182 StartIdx[Input] = 0;
Craig Topperc8e2d912012-04-08 17:53:33 +00003183 continue;
Mon P Wangc3113602008-11-21 04:25:21 +00003184 }
Craig Topperc8e2d912012-04-08 17:53:33 +00003185
3186 // Find a good start index that is a multiple of the mask length. Then
3187 // see if the rest of the elements are in range.
3188 StartIdx[Input] = (MinRange[Input]/MaskNumElts)*MaskNumElts;
3189 if (MaxRange[Input] - StartIdx[Input] < (int)MaskNumElts &&
3190 StartIdx[Input] + MaskNumElts <= SrcNumElts)
3191 RangeUse[Input] = 1; // Extract from a multiple of the mask length.
Mon P Wang7a824742008-11-16 05:06:27 +00003192 }
3193
Bill Wendlingdff54ef2009-08-21 18:16:06 +00003194 if (RangeUse[0] == 0 && RangeUse[1] == 0) {
Bill Wendling954cb182010-01-28 21:51:40 +00003195 setValue(&I, DAG.getUNDEF(VT)); // Vectors are not used.
Mon P Wang7a824742008-11-16 05:06:27 +00003196 return;
3197 }
Craig Topper6148fe62012-04-08 23:15:04 +00003198 if (RangeUse[0] >= 0 && RangeUse[1] >= 0) {
Mon P Wang7a824742008-11-16 05:06:27 +00003199 // Extract appropriate subvector and generate a vector shuffle
Craig Topper6148fe62012-04-08 23:15:04 +00003200 for (unsigned Input = 0; Input < 2; ++Input) {
Bill Wendlingc6b47342009-12-21 23:47:40 +00003201 SDValue &Src = Input == 0 ? Src1 : Src2;
Bill Wendlingfff99f02009-12-21 22:42:14 +00003202 if (RangeUse[Input] == 0)
Dale Johannesen84935752009-02-06 23:05:02 +00003203 Src = DAG.getUNDEF(VT);
Bill Wendlingfff99f02009-12-21 22:42:14 +00003204 else
Eric Christopher58a24612014-10-08 09:50:54 +00003205 Src = DAG.getNode(
3206 ISD::EXTRACT_SUBVECTOR, getCurSDLoc(), VT, Src,
3207 DAG.getConstant(StartIdx[Input], TLI.getVectorIdxTy()));
Mon P Wang25f01062008-11-10 04:46:22 +00003208 }
Bill Wendlingfff99f02009-12-21 22:42:14 +00003209
Mon P Wang7a824742008-11-16 05:06:27 +00003210 // Calculate new mask.
Nate Begeman8d6d4b92009-04-27 18:41:29 +00003211 SmallVector<int, 8> MappedOps;
Nate Begeman5f829d82009-04-29 05:20:52 +00003212 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00003213 int Idx = Mask[i];
Craig Topper3ef01cd2012-04-11 03:06:35 +00003214 if (Idx >= 0) {
3215 if (Idx < (int)SrcNumElts)
3216 Idx -= StartIdx[0];
3217 else
3218 Idx -= SrcNumElts + StartIdx[1] - MaskNumElts;
3219 }
3220 MappedOps.push_back(Idx);
Mon P Wang7a824742008-11-16 05:06:27 +00003221 }
Bill Wendlingfff99f02009-12-21 22:42:14 +00003222
Andrew Trickef9de2a2013-05-25 02:42:55 +00003223 setValue(&I, DAG.getVectorShuffle(VT, getCurSDLoc(), Src1, Src2,
Bill Wendling954cb182010-01-28 21:51:40 +00003224 &MappedOps[0]));
Mon P Wang7a824742008-11-16 05:06:27 +00003225 return;
Mon P Wang25f01062008-11-10 04:46:22 +00003226 }
3227 }
3228
Mon P Wang7a824742008-11-16 05:06:27 +00003229 // We can't use either concat vectors or extract subvectors so fall back to
3230 // replacing the shuffle with extract and build vector.
3231 // to insert and build vector.
Owen Anderson53aa7a92009-08-10 22:56:29 +00003232 EVT EltVT = VT.getVectorElementType();
Eric Christopher58a24612014-10-08 09:50:54 +00003233 EVT IdxVT = TLI.getVectorIdxTy();
Mon P Wang25f01062008-11-10 04:46:22 +00003234 SmallVector<SDValue,8> Ops;
Nate Begeman5f829d82009-04-29 05:20:52 +00003235 for (unsigned i = 0; i != MaskNumElts; ++i) {
Craig Topper3ef01cd2012-04-11 03:06:35 +00003236 int Idx = Mask[i];
3237 SDValue Res;
3238
3239 if (Idx < 0) {
3240 Res = DAG.getUNDEF(EltVT);
Mon P Wang25f01062008-11-10 04:46:22 +00003241 } else {
Craig Topper3ef01cd2012-04-11 03:06:35 +00003242 SDValue &Src = Idx < (int)SrcNumElts ? Src1 : Src2;
3243 if (Idx >= (int)SrcNumElts) Idx -= SrcNumElts;
Bill Wendlingfff99f02009-12-21 22:42:14 +00003244
Andrew Trickef9de2a2013-05-25 02:42:55 +00003245 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurSDLoc(),
Tom Stellardd42c5942013-08-05 22:22:01 +00003246 EltVT, Src, DAG.getConstant(Idx, IdxVT));
Mon P Wang25f01062008-11-10 04:46:22 +00003247 }
Craig Topper3ef01cd2012-04-11 03:06:35 +00003248
3249 Ops.push_back(Res);
Mon P Wang25f01062008-11-10 04:46:22 +00003250 }
Bill Wendlingfff99f02009-12-21 22:42:14 +00003251
Craig Topper48d114b2014-04-26 18:35:24 +00003252 setValue(&I, DAG.getNode(ISD::BUILD_VECTOR, getCurSDLoc(), VT, Ops));
Dan Gohman575fad32008-09-03 16:12:24 +00003253}
3254
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003255void SelectionDAGBuilder::visitInsertValue(const InsertValueInst &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00003256 const Value *Op0 = I.getOperand(0);
3257 const Value *Op1 = I.getOperand(1);
Chris Lattner229907c2011-07-18 04:54:35 +00003258 Type *AggTy = I.getType();
3259 Type *ValTy = Op1->getType();
Dan Gohman575fad32008-09-03 16:12:24 +00003260 bool IntoUndef = isa<UndefValue>(Op0);
3261 bool FromUndef = isa<UndefValue>(Op1);
3262
Jay Foad57aa6362011-07-13 10:26:04 +00003263 unsigned LinearIndex = ComputeLinearIndex(AggTy, I.getIndices());
Dan Gohman575fad32008-09-03 16:12:24 +00003264
Eric Christopher58a24612014-10-08 09:50:54 +00003265 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Owen Anderson53aa7a92009-08-10 22:56:29 +00003266 SmallVector<EVT, 4> AggValueVTs;
Eric Christopher58a24612014-10-08 09:50:54 +00003267 ComputeValueVTs(TLI, AggTy, AggValueVTs);
Owen Anderson53aa7a92009-08-10 22:56:29 +00003268 SmallVector<EVT, 4> ValValueVTs;
Eric Christopher58a24612014-10-08 09:50:54 +00003269 ComputeValueVTs(TLI, ValTy, ValValueVTs);
Dan Gohman575fad32008-09-03 16:12:24 +00003270
3271 unsigned NumAggValues = AggValueVTs.size();
3272 unsigned NumValValues = ValValueVTs.size();
3273 SmallVector<SDValue, 4> Values(NumAggValues);
3274
Peter Collingbourne97572632014-09-20 00:10:47 +00003275 // Ignore an insertvalue that produces an empty object
3276 if (!NumAggValues) {
3277 setValue(&I, DAG.getUNDEF(MVT(MVT::Other)));
3278 return;
3279 }
3280
Dan Gohman575fad32008-09-03 16:12:24 +00003281 SDValue Agg = getValue(Op0);
Dan Gohman575fad32008-09-03 16:12:24 +00003282 unsigned i = 0;
3283 // Copy the beginning value(s) from the original aggregate.
3284 for (; i != LinearIndex; ++i)
Dale Johannesen84935752009-02-06 23:05:02 +00003285 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohman575fad32008-09-03 16:12:24 +00003286 SDValue(Agg.getNode(), Agg.getResNo() + i);
3287 // Copy values from the inserted value(s).
Rafael Espindolae53b7d12011-05-13 15:18:06 +00003288 if (NumValValues) {
3289 SDValue Val = getValue(Op1);
3290 for (; i != LinearIndex + NumValValues; ++i)
3291 Values[i] = FromUndef ? DAG.getUNDEF(AggValueVTs[i]) :
3292 SDValue(Val.getNode(), Val.getResNo() + i - LinearIndex);
3293 }
Dan Gohman575fad32008-09-03 16:12:24 +00003294 // Copy remaining value(s) from the original aggregate.
3295 for (; i != NumAggValues; ++i)
Dale Johannesen84935752009-02-06 23:05:02 +00003296 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohman575fad32008-09-03 16:12:24 +00003297 SDValue(Agg.getNode(), Agg.getResNo() + i);
3298
Andrew Trickef9de2a2013-05-25 02:42:55 +00003299 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(),
Craig Topper48d114b2014-04-26 18:35:24 +00003300 DAG.getVTList(AggValueVTs), Values));
Dan Gohman575fad32008-09-03 16:12:24 +00003301}
3302
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003303void SelectionDAGBuilder::visitExtractValue(const ExtractValueInst &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00003304 const Value *Op0 = I.getOperand(0);
Chris Lattner229907c2011-07-18 04:54:35 +00003305 Type *AggTy = Op0->getType();
3306 Type *ValTy = I.getType();
Dan Gohman575fad32008-09-03 16:12:24 +00003307 bool OutOfUndef = isa<UndefValue>(Op0);
3308
Jay Foad57aa6362011-07-13 10:26:04 +00003309 unsigned LinearIndex = ComputeLinearIndex(AggTy, I.getIndices());
Dan Gohman575fad32008-09-03 16:12:24 +00003310
Eric Christopher58a24612014-10-08 09:50:54 +00003311 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Owen Anderson53aa7a92009-08-10 22:56:29 +00003312 SmallVector<EVT, 4> ValValueVTs;
Eric Christopher58a24612014-10-08 09:50:54 +00003313 ComputeValueVTs(TLI, ValTy, ValValueVTs);
Dan Gohman575fad32008-09-03 16:12:24 +00003314
3315 unsigned NumValValues = ValValueVTs.size();
Rafael Espindolae53b7d12011-05-13 15:18:06 +00003316
3317 // Ignore a extractvalue that produces an empty object
3318 if (!NumValValues) {
3319 setValue(&I, DAG.getUNDEF(MVT(MVT::Other)));
3320 return;
3321 }
3322
Dan Gohman575fad32008-09-03 16:12:24 +00003323 SmallVector<SDValue, 4> Values(NumValValues);
3324
3325 SDValue Agg = getValue(Op0);
3326 // Copy out the selected value(s).
3327 for (unsigned i = LinearIndex; i != LinearIndex + NumValValues; ++i)
3328 Values[i - LinearIndex] =
Bill Wendling165b45d2008-11-20 07:24:30 +00003329 OutOfUndef ?
Dale Johannesen84935752009-02-06 23:05:02 +00003330 DAG.getUNDEF(Agg.getNode()->getValueType(Agg.getResNo() + i)) :
Bill Wendling165b45d2008-11-20 07:24:30 +00003331 SDValue(Agg.getNode(), Agg.getResNo() + i);
Dan Gohman575fad32008-09-03 16:12:24 +00003332
Andrew Trickef9de2a2013-05-25 02:42:55 +00003333 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(),
Craig Topper48d114b2014-04-26 18:35:24 +00003334 DAG.getVTList(ValValueVTs), Values));
Dan Gohman575fad32008-09-03 16:12:24 +00003335}
3336
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003337void SelectionDAGBuilder::visitGetElementPtr(const User &I) {
Matt Arsenaultb7689122013-10-21 20:03:54 +00003338 Value *Op0 = I.getOperand(0);
Nadav Rotem1d666092012-02-28 14:13:19 +00003339 // Note that the pointer operand may be a vector of pointers. Take the scalar
3340 // element which holds a pointer.
Matt Arsenaultb7689122013-10-21 20:03:54 +00003341 Type *Ty = Op0->getType()->getScalarType();
3342 unsigned AS = Ty->getPointerAddressSpace();
3343 SDValue N = getValue(Op0);
Dan Gohman575fad32008-09-03 16:12:24 +00003344
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003345 for (GetElementPtrInst::const_op_iterator OI = I.op_begin()+1, E = I.op_end();
Dan Gohman575fad32008-09-03 16:12:24 +00003346 OI != E; ++OI) {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003347 const Value *Idx = *OI;
Chris Lattner229907c2011-07-18 04:54:35 +00003348 if (StructType *StTy = dyn_cast<StructType>(Ty)) {
Duncan Sandsb8d3caf2012-11-13 13:01:58 +00003349 unsigned Field = cast<Constant>(Idx)->getUniqueInteger().getZExtValue();
Dan Gohman575fad32008-09-03 16:12:24 +00003350 if (Field) {
3351 // N = N + Offset
Rafael Espindola5f57f462014-02-21 18:34:28 +00003352 uint64_t Offset = DL->getStructLayout(StTy)->getElementOffset(Field);
Andrew Trickef9de2a2013-05-25 02:42:55 +00003353 N = DAG.getNode(ISD::ADD, getCurSDLoc(), N.getValueType(), N,
Duncan Sandsb8d3caf2012-11-13 13:01:58 +00003354 DAG.getConstant(Offset, N.getValueType()));
Dan Gohman575fad32008-09-03 16:12:24 +00003355 }
Bill Wendlinge79105b2009-12-21 23:10:19 +00003356
Dan Gohman575fad32008-09-03 16:12:24 +00003357 Ty = StTy->getElementType(Field);
3358 } else {
3359 Ty = cast<SequentialType>(Ty)->getElementType();
3360
3361 // If this is a constant subscript, handle it quickly.
Eric Christopher58a24612014-10-08 09:50:54 +00003362 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003363 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Idx)) {
Dan Gohmanf1d83042010-06-18 14:22:04 +00003364 if (CI->isZero()) continue;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00003365 uint64_t Offs =
Rafael Espindola5f57f462014-02-21 18:34:28 +00003366 DL->getTypeAllocSize(Ty)*cast<ConstantInt>(CI)->getSExtValue();
Evan Chengfe174df2009-02-09 21:01:06 +00003367 SDValue OffsVal;
Eric Christopher58a24612014-10-08 09:50:54 +00003368 EVT PTy = TLI.getPointerTy(AS);
Owen Andersonc30530d2009-08-10 18:56:59 +00003369 unsigned PtrBits = PTy.getSizeInBits();
Bill Wendlinge79105b2009-12-21 23:10:19 +00003370 if (PtrBits < 64)
Tom Stellardfd155822013-08-26 15:05:36 +00003371 OffsVal = DAG.getNode(ISD::TRUNCATE, getCurSDLoc(), PTy,
Owen Anderson9f944592009-08-11 20:47:22 +00003372 DAG.getConstant(Offs, MVT::i64));
Bill Wendlinge79105b2009-12-21 23:10:19 +00003373 else
Tom Stellardfd155822013-08-26 15:05:36 +00003374 OffsVal = DAG.getConstant(Offs, PTy);
Bill Wendlinge79105b2009-12-21 23:10:19 +00003375
Andrew Trickef9de2a2013-05-25 02:42:55 +00003376 N = DAG.getNode(ISD::ADD, getCurSDLoc(), N.getValueType(), N,
Evan Cheng020588c2009-02-09 20:54:38 +00003377 OffsVal);
Dan Gohman575fad32008-09-03 16:12:24 +00003378 continue;
3379 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00003380
Dan Gohman575fad32008-09-03 16:12:24 +00003381 // N = N + Idx * ElementSize;
Eric Christopher58a24612014-10-08 09:50:54 +00003382 APInt ElementSize =
3383 APInt(TLI.getPointerSizeInBits(AS), DL->getTypeAllocSize(Ty));
Dan Gohman575fad32008-09-03 16:12:24 +00003384 SDValue IdxN = getValue(Idx);
3385
3386 // If the index is smaller or larger than intptr_t, truncate or extend
3387 // it.
Andrew Trickef9de2a2013-05-25 02:42:55 +00003388 IdxN = DAG.getSExtOrTrunc(IdxN, getCurSDLoc(), N.getValueType());
Dan Gohman575fad32008-09-03 16:12:24 +00003389
3390 // If this is a multiply by a power of two, turn it into a shl
3391 // immediately. This is a very common case.
3392 if (ElementSize != 1) {
Dan Gohman4ef112b2009-10-23 17:57:43 +00003393 if (ElementSize.isPowerOf2()) {
3394 unsigned Amt = ElementSize.logBase2();
Andrew Trickef9de2a2013-05-25 02:42:55 +00003395 IdxN = DAG.getNode(ISD::SHL, getCurSDLoc(),
Dale Johannesened255b32009-01-30 01:34:22 +00003396 N.getValueType(), IdxN,
Nadav Rotem3924cb02011-12-05 06:29:09 +00003397 DAG.getConstant(Amt, IdxN.getValueType()));
Dan Gohman575fad32008-09-03 16:12:24 +00003398 } else {
Duncan Sandsb8d3caf2012-11-13 13:01:58 +00003399 SDValue Scale = DAG.getConstant(ElementSize, IdxN.getValueType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00003400 IdxN = DAG.getNode(ISD::MUL, getCurSDLoc(),
Dale Johannesened255b32009-01-30 01:34:22 +00003401 N.getValueType(), IdxN, Scale);
Dan Gohman575fad32008-09-03 16:12:24 +00003402 }
3403 }
3404
Andrew Trickef9de2a2013-05-25 02:42:55 +00003405 N = DAG.getNode(ISD::ADD, getCurSDLoc(),
Dale Johannesened255b32009-01-30 01:34:22 +00003406 N.getValueType(), N, IdxN);
Dan Gohman575fad32008-09-03 16:12:24 +00003407 }
3408 }
Bill Wendlinge79105b2009-12-21 23:10:19 +00003409
Dan Gohman575fad32008-09-03 16:12:24 +00003410 setValue(&I, N);
3411}
3412
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003413void SelectionDAGBuilder::visitAlloca(const AllocaInst &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00003414 // If this is a fixed sized alloca in the entry block of the function,
3415 // allocate it statically on the stack.
3416 if (FuncInfo.StaticAllocaMap.count(&I))
3417 return; // getValue will auto-populate this.
3418
Chris Lattner229907c2011-07-18 04:54:35 +00003419 Type *Ty = I.getAllocatedType();
Eric Christopher58a24612014-10-08 09:50:54 +00003420 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3421 uint64_t TySize = TLI.getDataLayout()->getTypeAllocSize(Ty);
Dan Gohman575fad32008-09-03 16:12:24 +00003422 unsigned Align =
Eric Christopher58a24612014-10-08 09:50:54 +00003423 std::max((unsigned)TLI.getDataLayout()->getPrefTypeAlignment(Ty),
3424 I.getAlignment());
Dan Gohman575fad32008-09-03 16:12:24 +00003425
3426 SDValue AllocSize = getValue(I.getArraySize());
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00003427
Eric Christopher58a24612014-10-08 09:50:54 +00003428 EVT IntPtr = TLI.getPointerTy();
Dan Gohman2140a742010-05-28 01:14:11 +00003429 if (AllocSize.getValueType() != IntPtr)
Andrew Trickef9de2a2013-05-25 02:42:55 +00003430 AllocSize = DAG.getZExtOrTrunc(AllocSize, getCurSDLoc(), IntPtr);
Dan Gohman2140a742010-05-28 01:14:11 +00003431
Andrew Trickef9de2a2013-05-25 02:42:55 +00003432 AllocSize = DAG.getNode(ISD::MUL, getCurSDLoc(), IntPtr,
Dan Gohman2140a742010-05-28 01:14:11 +00003433 AllocSize,
3434 DAG.getConstant(TySize, IntPtr));
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00003435
Dan Gohman575fad32008-09-03 16:12:24 +00003436 // Handle alignment. If the requested alignment is less than or equal to
3437 // the stack alignment, ignore it. If the size is greater than or equal to
3438 // the stack alignment, we note this in the DYNAMIC_STACKALLOC node.
Eric Christopherd9134482014-08-04 21:25:23 +00003439 unsigned StackAlign =
Eric Christopher85de8f92014-10-09 01:35:27 +00003440 DAG.getSubtarget().getFrameLowering()->getStackAlignment();
Dan Gohman575fad32008-09-03 16:12:24 +00003441 if (Align <= StackAlign)
3442 Align = 0;
3443
3444 // Round the size of the allocation up to the stack alignment size
3445 // by add SA-1 to the size.
Andrew Trickef9de2a2013-05-25 02:42:55 +00003446 AllocSize = DAG.getNode(ISD::ADD, getCurSDLoc(),
Dale Johannesened255b32009-01-30 01:34:22 +00003447 AllocSize.getValueType(), AllocSize,
Dan Gohman575fad32008-09-03 16:12:24 +00003448 DAG.getIntPtrConstant(StackAlign-1));
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003449
Dan Gohman575fad32008-09-03 16:12:24 +00003450 // Mask out the low bits for alignment purposes.
Andrew Trickef9de2a2013-05-25 02:42:55 +00003451 AllocSize = DAG.getNode(ISD::AND, getCurSDLoc(),
Dale Johannesened255b32009-01-30 01:34:22 +00003452 AllocSize.getValueType(), AllocSize,
Dan Gohman575fad32008-09-03 16:12:24 +00003453 DAG.getIntPtrConstant(~(uint64_t)(StackAlign-1)));
3454
3455 SDValue Ops[] = { getRoot(), AllocSize, DAG.getIntPtrConstant(Align) };
Owen Anderson9f944592009-08-11 20:47:22 +00003456 SDVTList VTs = DAG.getVTList(AllocSize.getValueType(), MVT::Other);
Craig Topper48d114b2014-04-26 18:35:24 +00003457 SDValue DSA = DAG.getNode(ISD::DYNAMIC_STACKALLOC, getCurSDLoc(), VTs, Ops);
Dan Gohman575fad32008-09-03 16:12:24 +00003458 setValue(&I, DSA);
3459 DAG.setRoot(DSA.getValue(1));
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003460
Hans Wennborgacb842d2014-03-05 02:43:26 +00003461 assert(FuncInfo.MF->getFrameInfo()->hasVarSizedObjects());
Dan Gohman575fad32008-09-03 16:12:24 +00003462}
3463
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003464void SelectionDAGBuilder::visitLoad(const LoadInst &I) {
Eli Friedman342e8df2011-08-24 20:50:09 +00003465 if (I.isAtomic())
3466 return visitAtomicLoad(I);
3467
Dan Gohman575fad32008-09-03 16:12:24 +00003468 const Value *SV = I.getOperand(0);
3469 SDValue Ptr = getValue(SV);
3470
Chris Lattner229907c2011-07-18 04:54:35 +00003471 Type *Ty = I.getType();
David Greene39c6d012010-02-15 17:00:31 +00003472
Dan Gohman575fad32008-09-03 16:12:24 +00003473 bool isVolatile = I.isVolatile();
Craig Topperc0196b12014-04-14 00:51:57 +00003474 bool isNonTemporal = I.getMetadata("nontemporal") != nullptr;
3475 bool isInvariant = I.getMetadata("invariant.load") != nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00003476 unsigned Alignment = I.getAlignment();
Hal Finkelcc39b672014-07-24 12:16:19 +00003477
3478 AAMDNodes AAInfo;
3479 I.getAAMetadata(AAInfo);
Rafael Espindola80c540e2012-03-31 18:14:00 +00003480 const MDNode *Ranges = I.getMetadata(LLVMContext::MD_range);
Dan Gohman575fad32008-09-03 16:12:24 +00003481
Eric Christopher58a24612014-10-08 09:50:54 +00003482 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Owen Anderson53aa7a92009-08-10 22:56:29 +00003483 SmallVector<EVT, 4> ValueVTs;
Dan Gohman575fad32008-09-03 16:12:24 +00003484 SmallVector<uint64_t, 4> Offsets;
Eric Christopher58a24612014-10-08 09:50:54 +00003485 ComputeValueVTs(TLI, Ty, ValueVTs, &Offsets);
Dan Gohman575fad32008-09-03 16:12:24 +00003486 unsigned NumValues = ValueVTs.size();
3487 if (NumValues == 0)
3488 return;
3489
3490 SDValue Root;
3491 bool ConstantMemory = false;
Richard Sandiford9afe6132013-12-10 10:36:34 +00003492 if (isVolatile || NumValues > MaxParallelChains)
Dan Gohman575fad32008-09-03 16:12:24 +00003493 // Serialize volatile loads with other side effects.
3494 Root = getRoot();
Dan Gohmana94cc6d2010-10-20 00:31:05 +00003495 else if (AA->pointsToConstantMemory(
Hal Finkelcc39b672014-07-24 12:16:19 +00003496 AliasAnalysis::Location(SV, AA->getTypeStoreSize(Ty), AAInfo))) {
Dan Gohman575fad32008-09-03 16:12:24 +00003497 // Do not serialize (non-volatile) loads of constant memory with anything.
3498 Root = DAG.getEntryNode();
3499 ConstantMemory = true;
3500 } else {
3501 // Do not serialize non-volatile loads against each other.
3502 Root = DAG.getRoot();
3503 }
Wesley Peck527da1b2010-11-23 03:31:01 +00003504
Richard Sandiford9afe6132013-12-10 10:36:34 +00003505 if (isVolatile)
Eric Christopher58a24612014-10-08 09:50:54 +00003506 Root = TLI.prepareVolatileOrAtomicLoad(Root, getCurSDLoc(), DAG);
Richard Sandiford9afe6132013-12-10 10:36:34 +00003507
Dan Gohman575fad32008-09-03 16:12:24 +00003508 SmallVector<SDValue, 4> Values(NumValues);
Andrew Trick116efac2010-11-12 17:50:46 +00003509 SmallVector<SDValue, 4> Chains(std::min(unsigned(MaxParallelChains),
3510 NumValues));
Owen Anderson53aa7a92009-08-10 22:56:29 +00003511 EVT PtrVT = Ptr.getValueType();
Andrew Trick116efac2010-11-12 17:50:46 +00003512 unsigned ChainI = 0;
3513 for (unsigned i = 0; i != NumValues; ++i, ++ChainI) {
3514 // Serializing loads here may result in excessive register pressure, and
3515 // TokenFactor places arbitrary choke points on the scheduler. SD scheduling
3516 // could recover a bit by hoisting nodes upward in the chain by recognizing
3517 // they are side-effect free or do not alias. The optimizer should really
3518 // avoid this case by converting large object/array copies to llvm.memcpy
3519 // (MaxParallelChains should always remain as failsafe).
3520 if (ChainI == MaxParallelChains) {
3521 assert(PendingLoads.empty() && "PendingLoads must be serialized first");
Craig Topper48d114b2014-04-26 18:35:24 +00003522 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), MVT::Other,
Craig Topper2d2aa0c2014-04-30 07:17:30 +00003523 makeArrayRef(Chains.data(), ChainI));
Andrew Trick116efac2010-11-12 17:50:46 +00003524 Root = Chain;
3525 ChainI = 0;
3526 }
Andrew Trickef9de2a2013-05-25 02:42:55 +00003527 SDValue A = DAG.getNode(ISD::ADD, getCurSDLoc(),
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003528 PtrVT, Ptr,
3529 DAG.getConstant(Offsets[i], PtrVT));
Andrew Trickef9de2a2013-05-25 02:42:55 +00003530 SDValue L = DAG.getLoad(ValueVTs[i], getCurSDLoc(), Root,
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00003531 A, MachinePointerInfo(SV, Offsets[i]), isVolatile,
Hal Finkelcc39b672014-07-24 12:16:19 +00003532 isNonTemporal, isInvariant, Alignment, AAInfo,
Rafael Espindola80c540e2012-03-31 18:14:00 +00003533 Ranges);
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003534
Dan Gohman575fad32008-09-03 16:12:24 +00003535 Values[i] = L;
Andrew Trick116efac2010-11-12 17:50:46 +00003536 Chains[ChainI] = L.getValue(1);
Dan Gohman575fad32008-09-03 16:12:24 +00003537 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00003538
Dan Gohman575fad32008-09-03 16:12:24 +00003539 if (!ConstantMemory) {
Craig Topper48d114b2014-04-26 18:35:24 +00003540 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), MVT::Other,
Craig Topper2d2aa0c2014-04-30 07:17:30 +00003541 makeArrayRef(Chains.data(), ChainI));
Dan Gohman575fad32008-09-03 16:12:24 +00003542 if (isVolatile)
3543 DAG.setRoot(Chain);
3544 else
3545 PendingLoads.push_back(Chain);
3546 }
3547
Andrew Trickef9de2a2013-05-25 02:42:55 +00003548 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(),
Craig Topper48d114b2014-04-26 18:35:24 +00003549 DAG.getVTList(ValueVTs), Values));
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003550}
Dan Gohman575fad32008-09-03 16:12:24 +00003551
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003552void SelectionDAGBuilder::visitStore(const StoreInst &I) {
Eli Friedman342e8df2011-08-24 20:50:09 +00003553 if (I.isAtomic())
3554 return visitAtomicStore(I);
3555
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003556 const Value *SrcV = I.getOperand(0);
3557 const Value *PtrV = I.getOperand(1);
Dan Gohman575fad32008-09-03 16:12:24 +00003558
Owen Anderson53aa7a92009-08-10 22:56:29 +00003559 SmallVector<EVT, 4> ValueVTs;
Dan Gohman575fad32008-09-03 16:12:24 +00003560 SmallVector<uint64_t, 4> Offsets;
Eric Christopher58a24612014-10-08 09:50:54 +00003561 ComputeValueVTs(DAG.getTargetLoweringInfo(), SrcV->getType(),
Eric Christopherd9134482014-08-04 21:25:23 +00003562 ValueVTs, &Offsets);
Dan Gohman575fad32008-09-03 16:12:24 +00003563 unsigned NumValues = ValueVTs.size();
3564 if (NumValues == 0)
3565 return;
3566
3567 // Get the lowered operands. Note that we do this after
3568 // checking if NumResults is zero, because with zero results
3569 // the operands won't have values in the map.
3570 SDValue Src = getValue(SrcV);
3571 SDValue Ptr = getValue(PtrV);
3572
3573 SDValue Root = getRoot();
Andrew Trick116efac2010-11-12 17:50:46 +00003574 SmallVector<SDValue, 4> Chains(std::min(unsigned(MaxParallelChains),
3575 NumValues));
Owen Anderson53aa7a92009-08-10 22:56:29 +00003576 EVT PtrVT = Ptr.getValueType();
Dan Gohman575fad32008-09-03 16:12:24 +00003577 bool isVolatile = I.isVolatile();
Craig Topperc0196b12014-04-14 00:51:57 +00003578 bool isNonTemporal = I.getMetadata("nontemporal") != nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00003579 unsigned Alignment = I.getAlignment();
Hal Finkelcc39b672014-07-24 12:16:19 +00003580
3581 AAMDNodes AAInfo;
3582 I.getAAMetadata(AAInfo);
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003583
Andrew Trick116efac2010-11-12 17:50:46 +00003584 unsigned ChainI = 0;
3585 for (unsigned i = 0; i != NumValues; ++i, ++ChainI) {
3586 // See visitLoad comments.
3587 if (ChainI == MaxParallelChains) {
Craig Topper48d114b2014-04-26 18:35:24 +00003588 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), MVT::Other,
Craig Topper2d2aa0c2014-04-30 07:17:30 +00003589 makeArrayRef(Chains.data(), ChainI));
Andrew Trick116efac2010-11-12 17:50:46 +00003590 Root = Chain;
3591 ChainI = 0;
3592 }
Andrew Trickef9de2a2013-05-25 02:42:55 +00003593 SDValue Add = DAG.getNode(ISD::ADD, getCurSDLoc(), PtrVT, Ptr,
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003594 DAG.getConstant(Offsets[i], PtrVT));
Andrew Trickef9de2a2013-05-25 02:42:55 +00003595 SDValue St = DAG.getStore(Root, getCurSDLoc(),
Andrew Trick116efac2010-11-12 17:50:46 +00003596 SDValue(Src.getNode(), Src.getResNo() + i),
3597 Add, MachinePointerInfo(PtrV, Offsets[i]),
Hal Finkelcc39b672014-07-24 12:16:19 +00003598 isVolatile, isNonTemporal, Alignment, AAInfo);
Andrew Trick116efac2010-11-12 17:50:46 +00003599 Chains[ChainI] = St;
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003600 }
3601
Craig Topper48d114b2014-04-26 18:35:24 +00003602 SDValue StoreNode = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), MVT::Other,
Craig Topper2d2aa0c2014-04-30 07:17:30 +00003603 makeArrayRef(Chains.data(), ChainI));
Devang Patel05561e82010-10-26 22:14:52 +00003604 DAG.setRoot(StoreNode);
Dan Gohman575fad32008-09-03 16:12:24 +00003605}
3606
Eli Friedmanc9a551e2011-07-28 21:48:00 +00003607void SelectionDAGBuilder::visitAtomicCmpXchg(const AtomicCmpXchgInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00003608 SDLoc dl = getCurSDLoc();
Tim Northovere94a5182014-03-11 10:48:52 +00003609 AtomicOrdering SuccessOrder = I.getSuccessOrdering();
3610 AtomicOrdering FailureOrder = I.getFailureOrdering();
Eli Friedman342e8df2011-08-24 20:50:09 +00003611 SynchronizationScope Scope = I.getSynchScope();
Eli Friedman30a49e92011-08-03 21:06:02 +00003612
3613 SDValue InChain = getRoot();
3614
Tim Northover420a2162014-06-13 14:24:07 +00003615 MVT MemVT = getValue(I.getCompareOperand()).getSimpleValueType();
3616 SDVTList VTs = DAG.getVTList(MemVT, MVT::i1, MVT::Other);
3617 SDValue L = DAG.getAtomicCmpSwap(
3618 ISD::ATOMIC_CMP_SWAP_WITH_SUCCESS, dl, MemVT, VTs, InChain,
3619 getValue(I.getPointerOperand()), getValue(I.getCompareOperand()),
3620 getValue(I.getNewValOperand()), MachinePointerInfo(I.getPointerOperand()),
Robin Morissete2de06b2014-10-16 20:34:57 +00003621 /*Alignment=*/ 0, SuccessOrder, FailureOrder, Scope);
Eli Friedman30a49e92011-08-03 21:06:02 +00003622
Tim Northover420a2162014-06-13 14:24:07 +00003623 SDValue OutChain = L.getValue(2);
Eli Friedman30a49e92011-08-03 21:06:02 +00003624
Eli Friedmanadec5872011-07-29 03:05:32 +00003625 setValue(&I, L);
Eli Friedman30a49e92011-08-03 21:06:02 +00003626 DAG.setRoot(OutChain);
Eli Friedmanc9a551e2011-07-28 21:48:00 +00003627}
3628
3629void SelectionDAGBuilder::visitAtomicRMW(const AtomicRMWInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00003630 SDLoc dl = getCurSDLoc();
Eli Friedmanadec5872011-07-29 03:05:32 +00003631 ISD::NodeType NT;
3632 switch (I.getOperation()) {
David Blaikie46a9f012012-01-20 21:51:11 +00003633 default: llvm_unreachable("Unknown atomicrmw operation");
Eli Friedmanadec5872011-07-29 03:05:32 +00003634 case AtomicRMWInst::Xchg: NT = ISD::ATOMIC_SWAP; break;
3635 case AtomicRMWInst::Add: NT = ISD::ATOMIC_LOAD_ADD; break;
3636 case AtomicRMWInst::Sub: NT = ISD::ATOMIC_LOAD_SUB; break;
3637 case AtomicRMWInst::And: NT = ISD::ATOMIC_LOAD_AND; break;
3638 case AtomicRMWInst::Nand: NT = ISD::ATOMIC_LOAD_NAND; break;
3639 case AtomicRMWInst::Or: NT = ISD::ATOMIC_LOAD_OR; break;
3640 case AtomicRMWInst::Xor: NT = ISD::ATOMIC_LOAD_XOR; break;
3641 case AtomicRMWInst::Max: NT = ISD::ATOMIC_LOAD_MAX; break;
3642 case AtomicRMWInst::Min: NT = ISD::ATOMIC_LOAD_MIN; break;
3643 case AtomicRMWInst::UMax: NT = ISD::ATOMIC_LOAD_UMAX; break;
3644 case AtomicRMWInst::UMin: NT = ISD::ATOMIC_LOAD_UMIN; break;
3645 }
Eli Friedman30a49e92011-08-03 21:06:02 +00003646 AtomicOrdering Order = I.getOrdering();
Eli Friedman342e8df2011-08-24 20:50:09 +00003647 SynchronizationScope Scope = I.getSynchScope();
Eli Friedman30a49e92011-08-03 21:06:02 +00003648
3649 SDValue InChain = getRoot();
3650
Robin Morissete2de06b2014-10-16 20:34:57 +00003651 SDValue L =
3652 DAG.getAtomic(NT, dl,
3653 getValue(I.getValOperand()).getSimpleValueType(),
3654 InChain,
3655 getValue(I.getPointerOperand()),
3656 getValue(I.getValOperand()),
3657 I.getPointerOperand(),
3658 /* Alignment=*/ 0, Order, Scope);
Eli Friedman30a49e92011-08-03 21:06:02 +00003659
3660 SDValue OutChain = L.getValue(1);
3661
Eli Friedmanadec5872011-07-29 03:05:32 +00003662 setValue(&I, L);
Eli Friedman30a49e92011-08-03 21:06:02 +00003663 DAG.setRoot(OutChain);
Eli Friedmanc9a551e2011-07-28 21:48:00 +00003664}
3665
Eli Friedmanfee02c62011-07-25 23:16:38 +00003666void SelectionDAGBuilder::visitFence(const FenceInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00003667 SDLoc dl = getCurSDLoc();
Eric Christopher58a24612014-10-08 09:50:54 +00003668 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Eli Friedman26a48482011-07-27 22:21:52 +00003669 SDValue Ops[3];
3670 Ops[0] = getRoot();
Eric Christopher58a24612014-10-08 09:50:54 +00003671 Ops[1] = DAG.getConstant(I.getOrdering(), TLI.getPointerTy());
3672 Ops[2] = DAG.getConstant(I.getSynchScope(), TLI.getPointerTy());
Craig Topper48d114b2014-04-26 18:35:24 +00003673 DAG.setRoot(DAG.getNode(ISD::ATOMIC_FENCE, dl, MVT::Other, Ops));
Eli Friedmanfee02c62011-07-25 23:16:38 +00003674}
3675
Eli Friedman342e8df2011-08-24 20:50:09 +00003676void SelectionDAGBuilder::visitAtomicLoad(const LoadInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00003677 SDLoc dl = getCurSDLoc();
Eli Friedman342e8df2011-08-24 20:50:09 +00003678 AtomicOrdering Order = I.getOrdering();
3679 SynchronizationScope Scope = I.getSynchScope();
3680
3681 SDValue InChain = getRoot();
3682
Eric Christopher58a24612014-10-08 09:50:54 +00003683 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3684 EVT VT = TLI.getValueType(I.getType());
Eli Friedman342e8df2011-08-24 20:50:09 +00003685
Evan Chenga72b9702013-02-06 02:06:33 +00003686 if (I.getAlignment() < VT.getSizeInBits() / 8)
Eli Friedmanf1518212011-09-13 20:50:54 +00003687 report_fatal_error("Cannot generate unaligned atomic load");
3688
Nick Lewyckyaad475b2014-04-15 07:22:52 +00003689 MachineMemOperand *MMO =
3690 DAG.getMachineFunction().
3691 getMachineMemOperand(MachinePointerInfo(I.getPointerOperand()),
3692 MachineMemOperand::MOVolatile |
3693 MachineMemOperand::MOLoad,
3694 VT.getStoreSize(),
3695 I.getAlignment() ? I.getAlignment() :
3696 DAG.getEVTAlignment(VT));
3697
Eric Christopher58a24612014-10-08 09:50:54 +00003698 InChain = TLI.prepareVolatileOrAtomicLoad(InChain, dl, DAG);
Robin Morissete2de06b2014-10-16 20:34:57 +00003699 SDValue L =
3700 DAG.getAtomic(ISD::ATOMIC_LOAD, dl, VT, VT, InChain,
3701 getValue(I.getPointerOperand()), MMO,
3702 Order, Scope);
Eli Friedman342e8df2011-08-24 20:50:09 +00003703
3704 SDValue OutChain = L.getValue(1);
3705
Eli Friedman342e8df2011-08-24 20:50:09 +00003706 setValue(&I, L);
3707 DAG.setRoot(OutChain);
3708}
3709
3710void SelectionDAGBuilder::visitAtomicStore(const StoreInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00003711 SDLoc dl = getCurSDLoc();
Eli Friedman342e8df2011-08-24 20:50:09 +00003712
3713 AtomicOrdering Order = I.getOrdering();
3714 SynchronizationScope Scope = I.getSynchScope();
3715
3716 SDValue InChain = getRoot();
3717
Eric Christopher58a24612014-10-08 09:50:54 +00003718 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3719 EVT VT = TLI.getValueType(I.getValueOperand()->getType());
Eli Friedmanf1518212011-09-13 20:50:54 +00003720
Evan Chenga72b9702013-02-06 02:06:33 +00003721 if (I.getAlignment() < VT.getSizeInBits() / 8)
Eli Friedmanf1518212011-09-13 20:50:54 +00003722 report_fatal_error("Cannot generate unaligned atomic store");
3723
Robin Morissete2de06b2014-10-16 20:34:57 +00003724 SDValue OutChain =
3725 DAG.getAtomic(ISD::ATOMIC_STORE, dl, VT,
3726 InChain,
3727 getValue(I.getPointerOperand()),
3728 getValue(I.getValueOperand()),
3729 I.getPointerOperand(), I.getAlignment(),
3730 Order, Scope);
Eli Friedman342e8df2011-08-24 20:50:09 +00003731
3732 DAG.setRoot(OutChain);
3733}
3734
Dan Gohman575fad32008-09-03 16:12:24 +00003735/// visitTargetIntrinsic - Lower a call of a target intrinsic to an INTRINSIC
3736/// node.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003737void SelectionDAGBuilder::visitTargetIntrinsic(const CallInst &I,
Dan Gohman1a6c47f2009-11-23 18:04:58 +00003738 unsigned Intrinsic) {
Dan Gohman575fad32008-09-03 16:12:24 +00003739 bool HasChain = !I.doesNotAccessMemory();
3740 bool OnlyLoad = HasChain && I.onlyReadsMemory();
3741
3742 // Build the operand list.
3743 SmallVector<SDValue, 8> Ops;
3744 if (HasChain) { // If this intrinsic has side-effects, chainify it.
3745 if (OnlyLoad) {
3746 // We don't need to serialize loads against other loads.
3747 Ops.push_back(DAG.getRoot());
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00003748 } else {
Dan Gohman575fad32008-09-03 16:12:24 +00003749 Ops.push_back(getRoot());
3750 }
3751 }
Mon P Wang769134b2008-11-01 20:24:53 +00003752
3753 // Info is set by getTgtMemInstrinsic
3754 TargetLowering::IntrinsicInfo Info;
Eric Christopher58a24612014-10-08 09:50:54 +00003755 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3756 bool IsTgtIntrinsic = TLI.getTgtMemIntrinsic(Info, I, Intrinsic);
Mon P Wang769134b2008-11-01 20:24:53 +00003757
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00003758 // Add the intrinsic ID as an integer operand if it's not a target intrinsic.
Bob Wilson5549d492010-09-21 17:56:22 +00003759 if (!IsTgtIntrinsic || Info.opc == ISD::INTRINSIC_VOID ||
3760 Info.opc == ISD::INTRINSIC_W_CHAIN)
Eric Christopher58a24612014-10-08 09:50:54 +00003761 Ops.push_back(DAG.getTargetConstant(Intrinsic, TLI.getPointerTy()));
Dan Gohman575fad32008-09-03 16:12:24 +00003762
3763 // Add all operands of the call to the operand list.
Gabor Greifeba0be72010-06-25 09:38:13 +00003764 for (unsigned i = 0, e = I.getNumArgOperands(); i != e; ++i) {
3765 SDValue Op = getValue(I.getArgOperand(i));
Dan Gohman575fad32008-09-03 16:12:24 +00003766 Ops.push_back(Op);
3767 }
3768
Owen Anderson53aa7a92009-08-10 22:56:29 +00003769 SmallVector<EVT, 4> ValueVTs;
Eric Christopher58a24612014-10-08 09:50:54 +00003770 ComputeValueVTs(TLI, I.getType(), ValueVTs);
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003771
Dan Gohman575fad32008-09-03 16:12:24 +00003772 if (HasChain)
Owen Anderson9f944592009-08-11 20:47:22 +00003773 ValueVTs.push_back(MVT::Other);
Dan Gohman575fad32008-09-03 16:12:24 +00003774
Craig Topperabb4ac72014-04-16 06:10:51 +00003775 SDVTList VTs = DAG.getVTList(ValueVTs);
Dan Gohman575fad32008-09-03 16:12:24 +00003776
3777 // Create the node.
3778 SDValue Result;
Mon P Wang769134b2008-11-01 20:24:53 +00003779 if (IsTgtIntrinsic) {
3780 // This is target intrinsic that touches memory
Andrew Trickef9de2a2013-05-25 02:42:55 +00003781 Result = DAG.getMemIntrinsicNode(Info.opc, getCurSDLoc(),
Craig Topper206fcd42014-04-26 19:29:41 +00003782 VTs, Ops, Info.memVT,
Chris Lattnerd2d58ad2010-09-21 04:57:15 +00003783 MachinePointerInfo(Info.ptrVal, Info.offset),
Mon P Wang769134b2008-11-01 20:24:53 +00003784 Info.align, Info.vol,
Hal Finkel46ef7ce2014-08-13 01:15:40 +00003785 Info.readMem, Info.writeMem, Info.size);
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003786 } else if (!HasChain) {
Craig Topper48d114b2014-04-26 18:35:24 +00003787 Result = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, getCurSDLoc(), VTs, Ops);
Benjamin Kramerccce8ba2010-01-05 13:12:22 +00003788 } else if (!I.getType()->isVoidTy()) {
Craig Topper48d114b2014-04-26 18:35:24 +00003789 Result = DAG.getNode(ISD::INTRINSIC_W_CHAIN, getCurSDLoc(), VTs, Ops);
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003790 } else {
Craig Topper48d114b2014-04-26 18:35:24 +00003791 Result = DAG.getNode(ISD::INTRINSIC_VOID, getCurSDLoc(), VTs, Ops);
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003792 }
3793
Dan Gohman575fad32008-09-03 16:12:24 +00003794 if (HasChain) {
3795 SDValue Chain = Result.getValue(Result.getNode()->getNumValues()-1);
3796 if (OnlyLoad)
3797 PendingLoads.push_back(Chain);
3798 else
3799 DAG.setRoot(Chain);
3800 }
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003801
Benjamin Kramerccce8ba2010-01-05 13:12:22 +00003802 if (!I.getType()->isVoidTy()) {
Chris Lattner229907c2011-07-18 04:54:35 +00003803 if (VectorType *PTy = dyn_cast<VectorType>(I.getType())) {
Eric Christopher58a24612014-10-08 09:50:54 +00003804 EVT VT = TLI.getValueType(PTy);
Andrew Trickef9de2a2013-05-25 02:42:55 +00003805 Result = DAG.getNode(ISD::BITCAST, getCurSDLoc(), VT, Result);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00003806 }
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003807
Dan Gohman575fad32008-09-03 16:12:24 +00003808 setValue(&I, Result);
3809 }
3810}
3811
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003812/// GetSignificand - Get the significand and build it into a floating-point
3813/// number with exponent of 1:
3814///
3815/// Op = (Op & 0x007fffff) | 0x3f800000;
3816///
Matt Beaumont-Gay0e760da2013-02-25 18:11:18 +00003817/// where Op is the hexadecimal representation of floating point value.
Bill Wendlinged3bb782008-09-09 20:39:27 +00003818static SDValue
Andrew Trickef9de2a2013-05-25 02:42:55 +00003819GetSignificand(SelectionDAG &DAG, SDValue Op, SDLoc dl) {
Owen Anderson9f944592009-08-11 20:47:22 +00003820 SDValue t1 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
3821 DAG.getConstant(0x007fffff, MVT::i32));
3822 SDValue t2 = DAG.getNode(ISD::OR, dl, MVT::i32, t1,
3823 DAG.getConstant(0x3f800000, MVT::i32));
Wesley Peck527da1b2010-11-23 03:31:01 +00003824 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, t2);
Bill Wendlinged3bb782008-09-09 20:39:27 +00003825}
3826
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003827/// GetExponent - Get the exponent:
3828///
Bill Wendling23959162009-01-20 21:17:57 +00003829/// (float)(int)(((Op & 0x7f800000) >> 23) - 127);
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003830///
Matt Beaumont-Gay0e760da2013-02-25 18:11:18 +00003831/// where Op is the hexadecimal representation of floating point value.
Bill Wendlinged3bb782008-09-09 20:39:27 +00003832static SDValue
Dale Johannesendb7c5f62009-01-31 02:22:37 +00003833GetExponent(SelectionDAG &DAG, SDValue Op, const TargetLowering &TLI,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003834 SDLoc dl) {
Owen Anderson9f944592009-08-11 20:47:22 +00003835 SDValue t0 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
3836 DAG.getConstant(0x7f800000, MVT::i32));
3837 SDValue t1 = DAG.getNode(ISD::SRL, dl, MVT::i32, t0,
Duncan Sands41826032009-01-31 15:50:11 +00003838 DAG.getConstant(23, TLI.getPointerTy()));
Owen Anderson9f944592009-08-11 20:47:22 +00003839 SDValue t2 = DAG.getNode(ISD::SUB, dl, MVT::i32, t1,
3840 DAG.getConstant(127, MVT::i32));
Bill Wendling954cb182010-01-28 21:51:40 +00003841 return DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, t2);
Bill Wendlinged3bb782008-09-09 20:39:27 +00003842}
3843
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003844/// getF32Constant - Get 32-bit floating point constant.
3845static SDValue
3846getF32Constant(SelectionDAG &DAG, unsigned Flt) {
Tim Northover29178a32013-01-22 09:46:31 +00003847 return DAG.getConstantFP(APFloat(APFloat::IEEEsingle, APInt(32, Flt)),
3848 MVT::f32);
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003849}
3850
Craig Topperd2638c12012-11-24 18:52:06 +00003851/// expandExp - Lower an exp intrinsic. Handles the special sequences for
Bill Wendling48217d82008-09-09 22:13:54 +00003852/// limited-precision mode.
Andrew Trickef9de2a2013-05-25 02:42:55 +00003853static SDValue expandExp(SDLoc dl, SDValue Op, SelectionDAG &DAG,
Craig Topperd2638c12012-11-24 18:52:06 +00003854 const TargetLowering &TLI) {
3855 if (Op.getValueType() == MVT::f32 &&
Bill Wendling48217d82008-09-09 22:13:54 +00003856 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Bill Wendling48217d82008-09-09 22:13:54 +00003857
3858 // Put the exponent in the right bit position for later addition to the
3859 // final result:
3860 //
3861 // #define LOG2OFe 1.4426950f
3862 // IntegerPartOfX = ((int32_t)(X * LOG2OFe));
Owen Anderson9f944592009-08-11 20:47:22 +00003863 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003864 getF32Constant(DAG, 0x3fb8aa3b));
Owen Anderson9f944592009-08-11 20:47:22 +00003865 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
Bill Wendling48217d82008-09-09 22:13:54 +00003866
3867 // FractionalPartOfX = (X * LOG2OFe) - (float)IntegerPartOfX;
Owen Anderson9f944592009-08-11 20:47:22 +00003868 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3869 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
Bill Wendling48217d82008-09-09 22:13:54 +00003870
3871 // IntegerPartOfX <<= 23;
Owen Anderson9f944592009-08-11 20:47:22 +00003872 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands41826032009-01-31 15:50:11 +00003873 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003874
Craig Topper4a981752012-11-24 08:22:37 +00003875 SDValue TwoToFracPartOfX;
Bill Wendling48217d82008-09-09 22:13:54 +00003876 if (LimitFloatPrecision <= 6) {
3877 // For floating-point precision of 6:
3878 //
3879 // TwoToFractionalPartOfX =
3880 // 0.997535578f +
3881 // (0.735607626f + 0.252464424f * x) * x;
3882 //
3883 // error 0.0144103317, which is 6 bits
Owen Anderson9f944592009-08-11 20:47:22 +00003884 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003885 getF32Constant(DAG, 0x3e814304));
Owen Anderson9f944592009-08-11 20:47:22 +00003886 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003887 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson9f944592009-08-11 20:47:22 +00003888 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
Craig Topper4a981752012-11-24 08:22:37 +00003889 TwoToFracPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
3890 getF32Constant(DAG, 0x3f7f5e7e));
Craig Toppered756c52012-11-16 20:01:39 +00003891 } else if (LimitFloatPrecision <= 12) {
Bill Wendling48217d82008-09-09 22:13:54 +00003892 // For floating-point precision of 12:
3893 //
3894 // TwoToFractionalPartOfX =
3895 // 0.999892986f +
3896 // (0.696457318f +
3897 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3898 //
3899 // 0.000107046256 error, which is 13 to 14 bits
Owen Anderson9f944592009-08-11 20:47:22 +00003900 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003901 getF32Constant(DAG, 0x3da235e3));
Owen Anderson9f944592009-08-11 20:47:22 +00003902 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003903 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson9f944592009-08-11 20:47:22 +00003904 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3905 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003906 getF32Constant(DAG, 0x3f324b07));
Owen Anderson9f944592009-08-11 20:47:22 +00003907 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
Craig Topper4a981752012-11-24 08:22:37 +00003908 TwoToFracPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
3909 getF32Constant(DAG, 0x3f7ff8fd));
Craig Toppered756c52012-11-16 20:01:39 +00003910 } else { // LimitFloatPrecision <= 18
Bill Wendling48217d82008-09-09 22:13:54 +00003911 // For floating-point precision of 18:
3912 //
3913 // TwoToFractionalPartOfX =
3914 // 0.999999982f +
3915 // (0.693148872f +
3916 // (0.240227044f +
3917 // (0.554906021e-1f +
3918 // (0.961591928e-2f +
3919 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3920 //
3921 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson9f944592009-08-11 20:47:22 +00003922 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003923 getF32Constant(DAG, 0x3924b03e));
Owen Anderson9f944592009-08-11 20:47:22 +00003924 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003925 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson9f944592009-08-11 20:47:22 +00003926 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3927 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003928 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson9f944592009-08-11 20:47:22 +00003929 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3930 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003931 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson9f944592009-08-11 20:47:22 +00003932 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3933 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003934 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson9f944592009-08-11 20:47:22 +00003935 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3936 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003937 getF32Constant(DAG, 0x3f317234));
Owen Anderson9f944592009-08-11 20:47:22 +00003938 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
Craig Topper4a981752012-11-24 08:22:37 +00003939 TwoToFracPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
3940 getF32Constant(DAG, 0x3f800000));
Bill Wendling48217d82008-09-09 22:13:54 +00003941 }
Craig Topper4a981752012-11-24 08:22:37 +00003942
3943 // Add the exponent into the result in integer domain.
3944 SDValue t13 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, TwoToFracPartOfX);
Craig Topperd2638c12012-11-24 18:52:06 +00003945 return DAG.getNode(ISD::BITCAST, dl, MVT::f32,
3946 DAG.getNode(ISD::ADD, dl, MVT::i32,
3947 t13, IntegerPartOfX));
Bill Wendling48217d82008-09-09 22:13:54 +00003948 }
3949
Craig Topperd2638c12012-11-24 18:52:06 +00003950 // No special expansion.
3951 return DAG.getNode(ISD::FEXP, dl, Op.getValueType(), Op);
Dale Johannesen520143e2008-09-05 18:38:42 +00003952}
3953
Craig Topperbef254a2012-11-23 18:38:31 +00003954/// expandLog - Lower a log intrinsic. Handles the special sequences for
Bill Wendlinged3bb782008-09-09 20:39:27 +00003955/// limited-precision mode.
Andrew Trickef9de2a2013-05-25 02:42:55 +00003956static SDValue expandLog(SDLoc dl, SDValue Op, SelectionDAG &DAG,
Craig Topperbef254a2012-11-23 18:38:31 +00003957 const TargetLowering &TLI) {
3958 if (Op.getValueType() == MVT::f32 &&
Bill Wendlinged3bb782008-09-09 20:39:27 +00003959 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Wesley Peck527da1b2010-11-23 03:31:01 +00003960 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendlinged3bb782008-09-09 20:39:27 +00003961
3962 // Scale the exponent by log(2) [0.69314718f].
Bill Wendling78c5b7a2010-03-02 01:55:18 +00003963 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson9f944592009-08-11 20:47:22 +00003964 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003965 getF32Constant(DAG, 0x3f317218));
Bill Wendlinged3bb782008-09-09 20:39:27 +00003966
3967 // Get the significand and build it into a floating-point number with
3968 // exponent of 1.
Bill Wendling78c5b7a2010-03-02 01:55:18 +00003969 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendlinged3bb782008-09-09 20:39:27 +00003970
Craig Topper3669de42012-11-16 19:08:44 +00003971 SDValue LogOfMantissa;
Bill Wendlinged3bb782008-09-09 20:39:27 +00003972 if (LimitFloatPrecision <= 6) {
3973 // For floating-point precision of 6:
3974 //
3975 // LogofMantissa =
3976 // -1.1609546f +
3977 // (1.4034025f - 0.23903021f * x) * x;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00003978 //
Bill Wendlinged3bb782008-09-09 20:39:27 +00003979 // error 0.0034276066, which is better than 8 bits
Owen Anderson9f944592009-08-11 20:47:22 +00003980 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003981 getF32Constant(DAG, 0xbe74c456));
Owen Anderson9f944592009-08-11 20:47:22 +00003982 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003983 getF32Constant(DAG, 0x3fb3a2b1));
Owen Anderson9f944592009-08-11 20:47:22 +00003984 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
Craig Topper3669de42012-11-16 19:08:44 +00003985 LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
3986 getF32Constant(DAG, 0x3f949a29));
Craig Toppered756c52012-11-16 20:01:39 +00003987 } else if (LimitFloatPrecision <= 12) {
Bill Wendlinged3bb782008-09-09 20:39:27 +00003988 // For floating-point precision of 12:
3989 //
3990 // LogOfMantissa =
3991 // -1.7417939f +
3992 // (2.8212026f +
3993 // (-1.4699568f +
3994 // (0.44717955f - 0.56570851e-1f * x) * x) * x) * x;
3995 //
3996 // error 0.000061011436, which is 14 bits
Owen Anderson9f944592009-08-11 20:47:22 +00003997 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003998 getF32Constant(DAG, 0xbd67b6d6));
Owen Anderson9f944592009-08-11 20:47:22 +00003999 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004000 getF32Constant(DAG, 0x3ee4f4b8));
Owen Anderson9f944592009-08-11 20:47:22 +00004001 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4002 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004003 getF32Constant(DAG, 0x3fbc278b));
Owen Anderson9f944592009-08-11 20:47:22 +00004004 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4005 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004006 getF32Constant(DAG, 0x40348e95));
Owen Anderson9f944592009-08-11 20:47:22 +00004007 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
Craig Topper3669de42012-11-16 19:08:44 +00004008 LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
4009 getF32Constant(DAG, 0x3fdef31a));
Craig Toppered756c52012-11-16 20:01:39 +00004010 } else { // LimitFloatPrecision <= 18
Bill Wendlinged3bb782008-09-09 20:39:27 +00004011 // For floating-point precision of 18:
4012 //
4013 // LogOfMantissa =
4014 // -2.1072184f +
4015 // (4.2372794f +
4016 // (-3.7029485f +
4017 // (2.2781945f +
4018 // (-0.87823314f +
4019 // (0.19073739f - 0.17809712e-1f * x) * x) * x) * x) * x)*x;
4020 //
4021 // error 0.0000023660568, which is better than 18 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004022 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004023 getF32Constant(DAG, 0xbc91e5ac));
Owen Anderson9f944592009-08-11 20:47:22 +00004024 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004025 getF32Constant(DAG, 0x3e4350aa));
Owen Anderson9f944592009-08-11 20:47:22 +00004026 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4027 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004028 getF32Constant(DAG, 0x3f60d3e3));
Owen Anderson9f944592009-08-11 20:47:22 +00004029 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4030 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004031 getF32Constant(DAG, 0x4011cdf0));
Owen Anderson9f944592009-08-11 20:47:22 +00004032 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4033 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004034 getF32Constant(DAG, 0x406cfd1c));
Owen Anderson9f944592009-08-11 20:47:22 +00004035 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
4036 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004037 getF32Constant(DAG, 0x408797cb));
Owen Anderson9f944592009-08-11 20:47:22 +00004038 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
Craig Topper3669de42012-11-16 19:08:44 +00004039 LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
4040 getF32Constant(DAG, 0x4006dcab));
Bill Wendlinged3bb782008-09-09 20:39:27 +00004041 }
Craig Topper3669de42012-11-16 19:08:44 +00004042
Craig Topperbef254a2012-11-23 18:38:31 +00004043 return DAG.getNode(ISD::FADD, dl, MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendlinged3bb782008-09-09 20:39:27 +00004044 }
4045
Craig Topperbef254a2012-11-23 18:38:31 +00004046 // No special expansion.
4047 return DAG.getNode(ISD::FLOG, dl, Op.getValueType(), Op);
Dale Johannesen520143e2008-09-05 18:38:42 +00004048}
4049
Craig Topperbef254a2012-11-23 18:38:31 +00004050/// expandLog2 - Lower a log2 intrinsic. Handles the special sequences for
Bill Wendling48416782008-09-09 00:28:24 +00004051/// limited-precision mode.
Andrew Trickef9de2a2013-05-25 02:42:55 +00004052static SDValue expandLog2(SDLoc dl, SDValue Op, SelectionDAG &DAG,
Craig Topperbef254a2012-11-23 18:38:31 +00004053 const TargetLowering &TLI) {
4054 if (Op.getValueType() == MVT::f32 &&
Bill Wendling48416782008-09-09 00:28:24 +00004055 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Wesley Peck527da1b2010-11-23 03:31:01 +00004056 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling48416782008-09-09 00:28:24 +00004057
Bill Wendlinged3bb782008-09-09 20:39:27 +00004058 // Get the exponent.
Bill Wendling78c5b7a2010-03-02 01:55:18 +00004059 SDValue LogOfExponent = GetExponent(DAG, Op1, TLI, dl);
Bill Wendlingea3e73e2009-12-22 00:12:37 +00004060
Bill Wendling48416782008-09-09 00:28:24 +00004061 // Get the significand and build it into a floating-point number with
Bill Wendlinged3bb782008-09-09 20:39:27 +00004062 // exponent of 1.
Bill Wendling78c5b7a2010-03-02 01:55:18 +00004063 SDValue X = GetSignificand(DAG, Op1, dl);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00004064
Bill Wendling48416782008-09-09 00:28:24 +00004065 // Different possible minimax approximations of significand in
4066 // floating-point for various degrees of accuracy over [1,2].
Craig Topper3669de42012-11-16 19:08:44 +00004067 SDValue Log2ofMantissa;
Bill Wendling48416782008-09-09 00:28:24 +00004068 if (LimitFloatPrecision <= 6) {
4069 // For floating-point precision of 6:
4070 //
4071 // Log2ofMantissa = -1.6749035f + (2.0246817f - .34484768f * x) * x;
4072 //
4073 // error 0.0049451742, which is more than 7 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004074 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004075 getF32Constant(DAG, 0xbeb08fe0));
Owen Anderson9f944592009-08-11 20:47:22 +00004076 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004077 getF32Constant(DAG, 0x40019463));
Owen Anderson9f944592009-08-11 20:47:22 +00004078 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
Craig Topper3669de42012-11-16 19:08:44 +00004079 Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
4080 getF32Constant(DAG, 0x3fd6633d));
Craig Toppered756c52012-11-16 20:01:39 +00004081 } else if (LimitFloatPrecision <= 12) {
Bill Wendling48416782008-09-09 00:28:24 +00004082 // For floating-point precision of 12:
4083 //
4084 // Log2ofMantissa =
4085 // -2.51285454f +
4086 // (4.07009056f +
4087 // (-2.12067489f +
4088 // (.645142248f - 0.816157886e-1f * x) * x) * x) * x;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00004089 //
Bill Wendling48416782008-09-09 00:28:24 +00004090 // error 0.0000876136000, which is better than 13 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004091 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004092 getF32Constant(DAG, 0xbda7262e));
Owen Anderson9f944592009-08-11 20:47:22 +00004093 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004094 getF32Constant(DAG, 0x3f25280b));
Owen Anderson9f944592009-08-11 20:47:22 +00004095 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4096 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004097 getF32Constant(DAG, 0x4007b923));
Owen Anderson9f944592009-08-11 20:47:22 +00004098 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4099 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004100 getF32Constant(DAG, 0x40823e2f));
Owen Anderson9f944592009-08-11 20:47:22 +00004101 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
Craig Topper3669de42012-11-16 19:08:44 +00004102 Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
4103 getF32Constant(DAG, 0x4020d29c));
Craig Toppered756c52012-11-16 20:01:39 +00004104 } else { // LimitFloatPrecision <= 18
Bill Wendling48416782008-09-09 00:28:24 +00004105 // For floating-point precision of 18:
4106 //
4107 // Log2ofMantissa =
4108 // -3.0400495f +
4109 // (6.1129976f +
4110 // (-5.3420409f +
4111 // (3.2865683f +
4112 // (-1.2669343f +
4113 // (0.27515199f -
4114 // 0.25691327e-1f * x) * x) * x) * x) * x) * x;
4115 //
4116 // error 0.0000018516, which is better than 18 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004117 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004118 getF32Constant(DAG, 0xbcd2769e));
Owen Anderson9f944592009-08-11 20:47:22 +00004119 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004120 getF32Constant(DAG, 0x3e8ce0b9));
Owen Anderson9f944592009-08-11 20:47:22 +00004121 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4122 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004123 getF32Constant(DAG, 0x3fa22ae7));
Owen Anderson9f944592009-08-11 20:47:22 +00004124 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4125 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004126 getF32Constant(DAG, 0x40525723));
Owen Anderson9f944592009-08-11 20:47:22 +00004127 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4128 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004129 getF32Constant(DAG, 0x40aaf200));
Owen Anderson9f944592009-08-11 20:47:22 +00004130 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
4131 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004132 getF32Constant(DAG, 0x40c39dad));
Owen Anderson9f944592009-08-11 20:47:22 +00004133 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
Craig Topper3669de42012-11-16 19:08:44 +00004134 Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
4135 getF32Constant(DAG, 0x4042902c));
Bill Wendling48416782008-09-09 00:28:24 +00004136 }
Craig Topper3669de42012-11-16 19:08:44 +00004137
Craig Topperbef254a2012-11-23 18:38:31 +00004138 return DAG.getNode(ISD::FADD, dl, MVT::f32, LogOfExponent, Log2ofMantissa);
Dale Johannesen36d532a2008-09-05 23:49:37 +00004139 }
Bill Wendling48416782008-09-09 00:28:24 +00004140
Craig Topperbef254a2012-11-23 18:38:31 +00004141 // No special expansion.
4142 return DAG.getNode(ISD::FLOG2, dl, Op.getValueType(), Op);
Dale Johannesen520143e2008-09-05 18:38:42 +00004143}
4144
Craig Topperbef254a2012-11-23 18:38:31 +00004145/// expandLog10 - Lower a log10 intrinsic. Handles the special sequences for
Bill Wendling48416782008-09-09 00:28:24 +00004146/// limited-precision mode.
Andrew Trickef9de2a2013-05-25 02:42:55 +00004147static SDValue expandLog10(SDLoc dl, SDValue Op, SelectionDAG &DAG,
Craig Topperbef254a2012-11-23 18:38:31 +00004148 const TargetLowering &TLI) {
4149 if (Op.getValueType() == MVT::f32 &&
Bill Wendling48416782008-09-09 00:28:24 +00004150 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Wesley Peck527da1b2010-11-23 03:31:01 +00004151 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling48416782008-09-09 00:28:24 +00004152
Bill Wendlinged3bb782008-09-09 20:39:27 +00004153 // Scale the exponent by log10(2) [0.30102999f].
Bill Wendling78c5b7a2010-03-02 01:55:18 +00004154 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson9f944592009-08-11 20:47:22 +00004155 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004156 getF32Constant(DAG, 0x3e9a209a));
Bill Wendling48416782008-09-09 00:28:24 +00004157
4158 // Get the significand and build it into a floating-point number with
Bill Wendlinged3bb782008-09-09 20:39:27 +00004159 // exponent of 1.
Bill Wendling78c5b7a2010-03-02 01:55:18 +00004160 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendling48416782008-09-09 00:28:24 +00004161
Craig Topper3669de42012-11-16 19:08:44 +00004162 SDValue Log10ofMantissa;
Bill Wendling48416782008-09-09 00:28:24 +00004163 if (LimitFloatPrecision <= 6) {
Bill Wendlingfaeb4b62008-09-09 18:42:23 +00004164 // For floating-point precision of 6:
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00004165 //
Bill Wendlingfaeb4b62008-09-09 18:42:23 +00004166 // Log10ofMantissa =
4167 // -0.50419619f +
4168 // (0.60948995f - 0.10380950f * x) * x;
4169 //
4170 // error 0.0014886165, which is 6 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004171 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004172 getF32Constant(DAG, 0xbdd49a13));
Owen Anderson9f944592009-08-11 20:47:22 +00004173 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004174 getF32Constant(DAG, 0x3f1c0789));
Owen Anderson9f944592009-08-11 20:47:22 +00004175 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
Craig Topper3669de42012-11-16 19:08:44 +00004176 Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
4177 getF32Constant(DAG, 0x3f011300));
Craig Toppered756c52012-11-16 20:01:39 +00004178 } else if (LimitFloatPrecision <= 12) {
Bill Wendling48416782008-09-09 00:28:24 +00004179 // For floating-point precision of 12:
4180 //
4181 // Log10ofMantissa =
4182 // -0.64831180f +
4183 // (0.91751397f +
4184 // (-0.31664806f + 0.47637168e-1f * x) * x) * x;
4185 //
4186 // error 0.00019228036, which is better than 12 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004187 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004188 getF32Constant(DAG, 0x3d431f31));
Owen Anderson9f944592009-08-11 20:47:22 +00004189 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004190 getF32Constant(DAG, 0x3ea21fb2));
Owen Anderson9f944592009-08-11 20:47:22 +00004191 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4192 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004193 getF32Constant(DAG, 0x3f6ae232));
Owen Anderson9f944592009-08-11 20:47:22 +00004194 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
Craig Topper3669de42012-11-16 19:08:44 +00004195 Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
4196 getF32Constant(DAG, 0x3f25f7c3));
Craig Toppered756c52012-11-16 20:01:39 +00004197 } else { // LimitFloatPrecision <= 18
Bill Wendlingfaeb4b62008-09-09 18:42:23 +00004198 // For floating-point precision of 18:
4199 //
4200 // Log10ofMantissa =
4201 // -0.84299375f +
4202 // (1.5327582f +
4203 // (-1.0688956f +
4204 // (0.49102474f +
4205 // (-0.12539807f + 0.13508273e-1f * x) * x) * x) * x) * x;
4206 //
4207 // error 0.0000037995730, which is better than 18 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004208 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004209 getF32Constant(DAG, 0x3c5d51ce));
Owen Anderson9f944592009-08-11 20:47:22 +00004210 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004211 getF32Constant(DAG, 0x3e00685a));
Owen Anderson9f944592009-08-11 20:47:22 +00004212 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4213 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004214 getF32Constant(DAG, 0x3efb6798));
Owen Anderson9f944592009-08-11 20:47:22 +00004215 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4216 SDValue t5 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004217 getF32Constant(DAG, 0x3f88d192));
Owen Anderson9f944592009-08-11 20:47:22 +00004218 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4219 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004220 getF32Constant(DAG, 0x3fc4316c));
Owen Anderson9f944592009-08-11 20:47:22 +00004221 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
Craig Topper3669de42012-11-16 19:08:44 +00004222 Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t8,
4223 getF32Constant(DAG, 0x3f57ce70));
Bill Wendling48416782008-09-09 00:28:24 +00004224 }
Craig Topper3669de42012-11-16 19:08:44 +00004225
Craig Topperbef254a2012-11-23 18:38:31 +00004226 return DAG.getNode(ISD::FADD, dl, MVT::f32, LogOfExponent, Log10ofMantissa);
Dale Johannesend4dac0e2008-09-05 21:27:19 +00004227 }
Bill Wendling48416782008-09-09 00:28:24 +00004228
Craig Topperbef254a2012-11-23 18:38:31 +00004229 // No special expansion.
4230 return DAG.getNode(ISD::FLOG10, dl, Op.getValueType(), Op);
Dale Johannesen520143e2008-09-05 18:38:42 +00004231}
4232
Craig Topperd2638c12012-11-24 18:52:06 +00004233/// expandExp2 - Lower an exp2 intrinsic. Handles the special sequences for
Bill Wendlingab6676a2008-09-09 22:39:21 +00004234/// limited-precision mode.
Andrew Trickef9de2a2013-05-25 02:42:55 +00004235static SDValue expandExp2(SDLoc dl, SDValue Op, SelectionDAG &DAG,
Craig Topperd2638c12012-11-24 18:52:06 +00004236 const TargetLowering &TLI) {
4237 if (Op.getValueType() == MVT::f32 &&
Bill Wendlingab6676a2008-09-09 22:39:21 +00004238 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Owen Anderson9f944592009-08-11 20:47:22 +00004239 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, Op);
Bill Wendlingab6676a2008-09-09 22:39:21 +00004240
4241 // FractionalPartOfX = x - (float)IntegerPartOfX;
Owen Anderson9f944592009-08-11 20:47:22 +00004242 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
4243 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, Op, t1);
Bill Wendlingab6676a2008-09-09 22:39:21 +00004244
4245 // IntegerPartOfX <<= 23;
Owen Anderson9f944592009-08-11 20:47:22 +00004246 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands41826032009-01-31 15:50:11 +00004247 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlingab6676a2008-09-09 22:39:21 +00004248
Craig Topper4a981752012-11-24 08:22:37 +00004249 SDValue TwoToFractionalPartOfX;
Bill Wendlingab6676a2008-09-09 22:39:21 +00004250 if (LimitFloatPrecision <= 6) {
4251 // For floating-point precision of 6:
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00004252 //
Bill Wendlingab6676a2008-09-09 22:39:21 +00004253 // TwoToFractionalPartOfX =
4254 // 0.997535578f +
4255 // (0.735607626f + 0.252464424f * x) * x;
4256 //
4257 // error 0.0144103317, which is 6 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004258 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004259 getF32Constant(DAG, 0x3e814304));
Owen Anderson9f944592009-08-11 20:47:22 +00004260 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004261 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson9f944592009-08-11 20:47:22 +00004262 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
Craig Topper4a981752012-11-24 08:22:37 +00004263 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
4264 getF32Constant(DAG, 0x3f7f5e7e));
Craig Toppered756c52012-11-16 20:01:39 +00004265 } else if (LimitFloatPrecision <= 12) {
Bill Wendlingab6676a2008-09-09 22:39:21 +00004266 // For floating-point precision of 12:
4267 //
4268 // TwoToFractionalPartOfX =
4269 // 0.999892986f +
4270 // (0.696457318f +
4271 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
4272 //
4273 // error 0.000107046256, which is 13 to 14 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004274 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004275 getF32Constant(DAG, 0x3da235e3));
Owen Anderson9f944592009-08-11 20:47:22 +00004276 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004277 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson9f944592009-08-11 20:47:22 +00004278 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4279 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004280 getF32Constant(DAG, 0x3f324b07));
Owen Anderson9f944592009-08-11 20:47:22 +00004281 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
Craig Topper4a981752012-11-24 08:22:37 +00004282 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
4283 getF32Constant(DAG, 0x3f7ff8fd));
Craig Toppered756c52012-11-16 20:01:39 +00004284 } else { // LimitFloatPrecision <= 18
Bill Wendlingab6676a2008-09-09 22:39:21 +00004285 // For floating-point precision of 18:
4286 //
4287 // TwoToFractionalPartOfX =
4288 // 0.999999982f +
4289 // (0.693148872f +
4290 // (0.240227044f +
4291 // (0.554906021e-1f +
4292 // (0.961591928e-2f +
4293 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
4294 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004295 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004296 getF32Constant(DAG, 0x3924b03e));
Owen Anderson9f944592009-08-11 20:47:22 +00004297 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004298 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson9f944592009-08-11 20:47:22 +00004299 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4300 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004301 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson9f944592009-08-11 20:47:22 +00004302 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4303 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004304 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson9f944592009-08-11 20:47:22 +00004305 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
4306 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004307 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson9f944592009-08-11 20:47:22 +00004308 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
4309 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004310 getF32Constant(DAG, 0x3f317234));
Owen Anderson9f944592009-08-11 20:47:22 +00004311 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
Craig Topper4a981752012-11-24 08:22:37 +00004312 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
4313 getF32Constant(DAG, 0x3f800000));
Bill Wendlingab6676a2008-09-09 22:39:21 +00004314 }
Craig Topper4a981752012-11-24 08:22:37 +00004315
4316 // Add the exponent into the result in integer domain.
4317 SDValue t13 = DAG.getNode(ISD::BITCAST, dl, MVT::i32,
4318 TwoToFractionalPartOfX);
Craig Topperd2638c12012-11-24 18:52:06 +00004319 return DAG.getNode(ISD::BITCAST, dl, MVT::f32,
4320 DAG.getNode(ISD::ADD, dl, MVT::i32,
4321 t13, IntegerPartOfX));
Dale Johannesenf2a52bb2008-09-05 01:48:15 +00004322 }
Bill Wendlingab6676a2008-09-09 22:39:21 +00004323
Craig Topperd2638c12012-11-24 18:52:06 +00004324 // No special expansion.
4325 return DAG.getNode(ISD::FEXP2, dl, Op.getValueType(), Op);
Dale Johannesenf2a52bb2008-09-05 01:48:15 +00004326}
4327
Bill Wendling648930b2008-09-10 00:20:20 +00004328/// visitPow - Lower a pow intrinsic. Handles the special sequences for
4329/// limited-precision mode with x == 10.0f.
Andrew Trickef9de2a2013-05-25 02:42:55 +00004330static SDValue expandPow(SDLoc dl, SDValue LHS, SDValue RHS,
Craig Topper79bd2052012-11-25 08:08:58 +00004331 SelectionDAG &DAG, const TargetLowering &TLI) {
Bill Wendling648930b2008-09-10 00:20:20 +00004332 bool IsExp10 = false;
Benjamin Kramer671a5962013-12-11 16:36:09 +00004333 if (LHS.getValueType() == MVT::f32 && RHS.getValueType() == MVT::f32 &&
Bill Wendling648930b2008-09-10 00:20:20 +00004334 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Craig Topper79bd2052012-11-25 08:08:58 +00004335 if (ConstantFPSDNode *LHSC = dyn_cast<ConstantFPSDNode>(LHS)) {
4336 APFloat Ten(10.0f);
4337 IsExp10 = LHSC->isExactlyValue(Ten);
Bill Wendling648930b2008-09-10 00:20:20 +00004338 }
4339 }
4340
Craig Topper268b6222012-11-25 00:48:58 +00004341 if (IsExp10) {
Bill Wendling648930b2008-09-10 00:20:20 +00004342 // Put the exponent in the right bit position for later addition to the
4343 // final result:
4344 //
4345 // #define LOG2OF10 3.3219281f
4346 // IntegerPartOfX = (int32_t)(x * LOG2OF10);
Craig Topper79bd2052012-11-25 08:08:58 +00004347 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, RHS,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004348 getF32Constant(DAG, 0x40549a78));
Owen Anderson9f944592009-08-11 20:47:22 +00004349 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
Bill Wendling648930b2008-09-10 00:20:20 +00004350
4351 // FractionalPartOfX = x - (float)IntegerPartOfX;
Owen Anderson9f944592009-08-11 20:47:22 +00004352 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
4353 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
Bill Wendling648930b2008-09-10 00:20:20 +00004354
4355 // IntegerPartOfX <<= 23;
Owen Anderson9f944592009-08-11 20:47:22 +00004356 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands41826032009-01-31 15:50:11 +00004357 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendling648930b2008-09-10 00:20:20 +00004358
Craig Topper85719442012-11-25 00:15:07 +00004359 SDValue TwoToFractionalPartOfX;
Bill Wendling648930b2008-09-10 00:20:20 +00004360 if (LimitFloatPrecision <= 6) {
4361 // For floating-point precision of 6:
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00004362 //
Bill Wendling648930b2008-09-10 00:20:20 +00004363 // twoToFractionalPartOfX =
4364 // 0.997535578f +
4365 // (0.735607626f + 0.252464424f * x) * x;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00004366 //
Bill Wendling648930b2008-09-10 00:20:20 +00004367 // error 0.0144103317, which is 6 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004368 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004369 getF32Constant(DAG, 0x3e814304));
Owen Anderson9f944592009-08-11 20:47:22 +00004370 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004371 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson9f944592009-08-11 20:47:22 +00004372 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
Craig Topper85719442012-11-25 00:15:07 +00004373 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
4374 getF32Constant(DAG, 0x3f7f5e7e));
Craig Toppered756c52012-11-16 20:01:39 +00004375 } else if (LimitFloatPrecision <= 12) {
Bill Wendling648930b2008-09-10 00:20:20 +00004376 // For floating-point precision of 12:
4377 //
4378 // TwoToFractionalPartOfX =
4379 // 0.999892986f +
4380 // (0.696457318f +
4381 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
4382 //
4383 // error 0.000107046256, which is 13 to 14 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004384 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004385 getF32Constant(DAG, 0x3da235e3));
Owen Anderson9f944592009-08-11 20:47:22 +00004386 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004387 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson9f944592009-08-11 20:47:22 +00004388 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4389 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004390 getF32Constant(DAG, 0x3f324b07));
Owen Anderson9f944592009-08-11 20:47:22 +00004391 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
Craig Topper85719442012-11-25 00:15:07 +00004392 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
4393 getF32Constant(DAG, 0x3f7ff8fd));
Craig Toppered756c52012-11-16 20:01:39 +00004394 } else { // LimitFloatPrecision <= 18
Bill Wendling648930b2008-09-10 00:20:20 +00004395 // For floating-point precision of 18:
4396 //
4397 // TwoToFractionalPartOfX =
4398 // 0.999999982f +
4399 // (0.693148872f +
4400 // (0.240227044f +
4401 // (0.554906021e-1f +
4402 // (0.961591928e-2f +
4403 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
4404 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004405 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004406 getF32Constant(DAG, 0x3924b03e));
Owen Anderson9f944592009-08-11 20:47:22 +00004407 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004408 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson9f944592009-08-11 20:47:22 +00004409 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4410 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004411 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson9f944592009-08-11 20:47:22 +00004412 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4413 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004414 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson9f944592009-08-11 20:47:22 +00004415 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
4416 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004417 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson9f944592009-08-11 20:47:22 +00004418 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
4419 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004420 getF32Constant(DAG, 0x3f317234));
Owen Anderson9f944592009-08-11 20:47:22 +00004421 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
Craig Topper85719442012-11-25 00:15:07 +00004422 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
4423 getF32Constant(DAG, 0x3f800000));
Bill Wendling648930b2008-09-10 00:20:20 +00004424 }
Craig Topper85719442012-11-25 00:15:07 +00004425
4426 SDValue t13 = DAG.getNode(ISD::BITCAST, dl,MVT::i32,TwoToFractionalPartOfX);
Craig Topper79bd2052012-11-25 08:08:58 +00004427 return DAG.getNode(ISD::BITCAST, dl, MVT::f32,
4428 DAG.getNode(ISD::ADD, dl, MVT::i32,
4429 t13, IntegerPartOfX));
Bill Wendling648930b2008-09-10 00:20:20 +00004430 }
4431
Craig Topper79bd2052012-11-25 08:08:58 +00004432 // No special expansion.
4433 return DAG.getNode(ISD::FPOW, dl, LHS.getValueType(), LHS, RHS);
Bill Wendling648930b2008-09-10 00:20:20 +00004434}
4435
Chris Lattner39f18e52010-01-01 03:32:16 +00004436
4437/// ExpandPowI - Expand a llvm.powi intrinsic.
Andrew Trickef9de2a2013-05-25 02:42:55 +00004438static SDValue ExpandPowI(SDLoc DL, SDValue LHS, SDValue RHS,
Chris Lattner39f18e52010-01-01 03:32:16 +00004439 SelectionDAG &DAG) {
4440 // If RHS is a constant, we can expand this out to a multiplication tree,
4441 // otherwise we end up lowering to a call to __powidf2 (for example). When
4442 // optimizing for size, we only want to do this if the expansion would produce
4443 // a small number of multiplies, otherwise we do the full expansion.
4444 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
4445 // Get the exponent as a positive value.
4446 unsigned Val = RHSC->getSExtValue();
4447 if ((int)Val < 0) Val = -Val;
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00004448
Chris Lattner39f18e52010-01-01 03:32:16 +00004449 // powi(x, 0) -> 1.0
4450 if (Val == 0)
4451 return DAG.getConstantFP(1.0, LHS.getValueType());
4452
Dan Gohman913c9982010-04-15 04:33:49 +00004453 const Function *F = DAG.getMachineFunction().getFunction();
Bill Wendling698e84f2012-12-30 10:32:01 +00004454 if (!F->getAttributes().hasAttribute(AttributeSet::FunctionIndex,
4455 Attribute::OptimizeForSize) ||
Chris Lattner39f18e52010-01-01 03:32:16 +00004456 // If optimizing for size, don't insert too many multiplies. This
4457 // inserts up to 5 multiplies.
4458 CountPopulation_32(Val)+Log2_32(Val) < 7) {
4459 // We use the simple binary decomposition method to generate the multiply
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00004460 // sequence. There are more optimal ways to do this (for example,
Chris Lattner39f18e52010-01-01 03:32:16 +00004461 // powi(x,15) generates one more multiply than it should), but this has
4462 // the benefit of being both really simple and much better than a libcall.
4463 SDValue Res; // Logically starts equal to 1.0
4464 SDValue CurSquare = LHS;
4465 while (Val) {
Mikhail Glushenkov5c35d2f2010-01-01 04:41:36 +00004466 if (Val & 1) {
Chris Lattner39f18e52010-01-01 03:32:16 +00004467 if (Res.getNode())
4468 Res = DAG.getNode(ISD::FMUL, DL,Res.getValueType(), Res, CurSquare);
4469 else
4470 Res = CurSquare; // 1.0*CurSquare.
Mikhail Glushenkov5c35d2f2010-01-01 04:41:36 +00004471 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00004472
Chris Lattner39f18e52010-01-01 03:32:16 +00004473 CurSquare = DAG.getNode(ISD::FMUL, DL, CurSquare.getValueType(),
4474 CurSquare, CurSquare);
4475 Val >>= 1;
4476 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00004477
Chris Lattner39f18e52010-01-01 03:32:16 +00004478 // If the original was negative, invert the result, producing 1/(x*x*x).
4479 if (RHSC->getSExtValue() < 0)
4480 Res = DAG.getNode(ISD::FDIV, DL, LHS.getValueType(),
4481 DAG.getConstantFP(1.0, LHS.getValueType()), Res);
4482 return Res;
4483 }
4484 }
4485
4486 // Otherwise, expand to a libcall.
4487 return DAG.getNode(ISD::FPOWI, DL, LHS.getValueType(), LHS, RHS);
4488}
4489
Devang Patel8e60ff12011-05-16 21:24:05 +00004490// getTruncatedArgReg - Find underlying register used for an truncated
4491// argument.
4492static unsigned getTruncatedArgReg(const SDValue &N) {
4493 if (N.getOpcode() != ISD::TRUNCATE)
4494 return 0;
4495
4496 const SDValue &Ext = N.getOperand(0);
Stephen Lin6d715e82013-07-06 21:44:25 +00004497 if (Ext.getOpcode() == ISD::AssertZext ||
4498 Ext.getOpcode() == ISD::AssertSext) {
Devang Patel8e60ff12011-05-16 21:24:05 +00004499 const SDValue &CFR = Ext.getOperand(0);
4500 if (CFR.getOpcode() == ISD::CopyFromReg)
4501 return cast<RegisterSDNode>(CFR.getOperand(1))->getReg();
Craig Topper692d5842012-04-11 04:55:51 +00004502 if (CFR.getOpcode() == ISD::TRUNCATE)
4503 return getTruncatedArgReg(CFR);
Devang Patel8e60ff12011-05-16 21:24:05 +00004504 }
4505 return 0;
4506}
4507
Evan Cheng6e822452010-04-28 23:08:54 +00004508/// EmitFuncArgumentDbgValue - If the DbgValueInst is a dbg_value of a function
4509/// argument, create the corresponding DBG_VALUE machine instruction for it now.
4510/// At the end of instruction selection, they will be inserted to the entry BB.
Adrian Prantl87b7eb92014-10-01 18:55:02 +00004511bool SelectionDAGBuilder::EmitFuncArgumentDbgValue(const Value *V,
4512 MDNode *Variable,
4513 MDNode *Expr, int64_t Offset,
4514 bool IsIndirect,
4515 const SDValue &N) {
Devang Patel86ec8b32010-08-31 22:22:42 +00004516 const Argument *Arg = dyn_cast<Argument>(V);
4517 if (!Arg)
Evan Cheng5fb45a22010-04-29 01:40:30 +00004518 return false;
Evan Cheng6e822452010-04-28 23:08:54 +00004519
Devang Patel03955532010-04-29 20:40:36 +00004520 MachineFunction &MF = DAG.getMachineFunction();
Eric Christopherfc6de422014-08-05 02:39:49 +00004521 const TargetInstrInfo *TII = DAG.getSubtarget().getInstrInfo();
Devang Patel94f2a252010-11-02 17:01:30 +00004522
Devang Patela46953d2010-04-29 18:50:36 +00004523 // Ignore inlined function arguments here.
4524 DIVariable DV(Variable);
Devang Patel03955532010-04-29 20:40:36 +00004525 if (DV.isInlinedFnArgument(MF.getFunction()))
Devang Patela46953d2010-04-29 18:50:36 +00004526 return false;
4527
David Blaikie0252265b2013-06-16 20:34:15 +00004528 Optional<MachineOperand> Op;
Devang Patel9d904e12011-09-08 22:59:09 +00004529 // Some arguments' frame index is recorded during argument lowering.
David Blaikie0252265b2013-06-16 20:34:15 +00004530 if (int FI = FuncInfo.getArgumentFrameIndex(Arg))
4531 Op = MachineOperand::CreateFI(FI);
Devang Patel86ec8b32010-08-31 22:22:42 +00004532
David Blaikie0252265b2013-06-16 20:34:15 +00004533 if (!Op && N.getNode()) {
4534 unsigned Reg;
Devang Patel8e60ff12011-05-16 21:24:05 +00004535 if (N.getOpcode() == ISD::CopyFromReg)
4536 Reg = cast<RegisterSDNode>(N.getOperand(1))->getReg();
4537 else
4538 Reg = getTruncatedArgReg(N);
4539 if (Reg && TargetRegisterInfo::isVirtualRegister(Reg)) {
Evan Cheng6e822452010-04-28 23:08:54 +00004540 MachineRegisterInfo &RegInfo = MF.getRegInfo();
4541 unsigned PR = RegInfo.getLiveInPhysReg(Reg);
4542 if (PR)
4543 Reg = PR;
4544 }
David Blaikie0252265b2013-06-16 20:34:15 +00004545 if (Reg)
4546 Op = MachineOperand::CreateReg(Reg, false);
Evan Cheng6e822452010-04-28 23:08:54 +00004547 }
4548
David Blaikie0252265b2013-06-16 20:34:15 +00004549 if (!Op) {
Devang Patel94f2a252010-11-02 17:01:30 +00004550 // Check if ValueMap has reg number.
Evan Cheng923679f2010-04-29 06:33:38 +00004551 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
Devang Patelbc741402010-11-02 17:19:03 +00004552 if (VMI != FuncInfo.ValueMap.end())
David Blaikie0252265b2013-06-16 20:34:15 +00004553 Op = MachineOperand::CreateReg(VMI->second, false);
Evan Cheng923679f2010-04-29 06:33:38 +00004554 }
Wesley Peck527da1b2010-11-23 03:31:01 +00004555
David Blaikie0252265b2013-06-16 20:34:15 +00004556 if (!Op && N.getNode())
Devang Patel94f2a252010-11-02 17:01:30 +00004557 // Check if frame index is available.
4558 if (LoadSDNode *LNode = dyn_cast<LoadSDNode>(N.getNode()))
Wesley Peck527da1b2010-11-23 03:31:01 +00004559 if (FrameIndexSDNode *FINode =
David Blaikie0252265b2013-06-16 20:34:15 +00004560 dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode()))
4561 Op = MachineOperand::CreateFI(FINode->getIndex());
Devang Patelbc741402010-11-02 17:19:03 +00004562
David Blaikie0252265b2013-06-16 20:34:15 +00004563 if (!Op)
Devang Patelbc741402010-11-02 17:19:03 +00004564 return false;
Devang Patel94f2a252010-11-02 17:01:30 +00004565
David Blaikie0252265b2013-06-16 20:34:15 +00004566 if (Op->isReg())
Adrian Prantl87b7eb92014-10-01 18:55:02 +00004567 FuncInfo.ArgDbgValues.push_back(
4568 BuildMI(MF, getCurDebugLoc(), TII->get(TargetOpcode::DBG_VALUE),
4569 IsIndirect, Op->getReg(), Offset, Variable, Expr));
Adrian Prantl418d1d12013-07-09 20:28:37 +00004570 else
4571 FuncInfo.ArgDbgValues.push_back(
Adrian Prantl87b7eb92014-10-01 18:55:02 +00004572 BuildMI(MF, getCurDebugLoc(), TII->get(TargetOpcode::DBG_VALUE))
4573 .addOperand(*Op)
4574 .addImm(Offset)
4575 .addMetadata(Variable)
4576 .addMetadata(Expr));
Adrian Prantl418d1d12013-07-09 20:28:37 +00004577
Evan Cheng5fb45a22010-04-29 01:40:30 +00004578 return true;
Evan Cheng6e822452010-04-28 23:08:54 +00004579}
Chris Lattner39f18e52010-01-01 03:32:16 +00004580
Douglas Gregor6739a892010-05-11 06:17:44 +00004581// VisualStudio defines setjmp as _setjmp
Michael J. Spencerded5f662010-09-24 19:48:47 +00004582#if defined(_MSC_VER) && defined(setjmp) && \
4583 !defined(setjmp_undefined_for_msvc)
4584# pragma push_macro("setjmp")
4585# undef setjmp
4586# define setjmp_undefined_for_msvc
Douglas Gregor6739a892010-05-11 06:17:44 +00004587#endif
4588
Dan Gohman575fad32008-09-03 16:12:24 +00004589/// visitIntrinsicCall - Lower the call to the specified intrinsic function. If
4590/// we want to emit this as a call to a named external function, return the name
4591/// otherwise lower it and return null.
4592const char *
Dan Gohmanbcaf6812010-04-15 01:51:59 +00004593SelectionDAGBuilder::visitIntrinsicCall(const CallInst &I, unsigned Intrinsic) {
Eric Christopher58a24612014-10-08 09:50:54 +00004594 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Andrew Trickef9de2a2013-05-25 02:42:55 +00004595 SDLoc sdl = getCurSDLoc();
Dale Johannesendb7c5f62009-01-31 02:22:37 +00004596 DebugLoc dl = getCurDebugLoc();
Bill Wendlingb99b2692009-12-22 00:40:51 +00004597 SDValue Res;
4598
Dan Gohman575fad32008-09-03 16:12:24 +00004599 switch (Intrinsic) {
4600 default:
4601 // By default, turn this into a target intrinsic node.
4602 visitTargetIntrinsic(I, Intrinsic);
Craig Topperc0196b12014-04-14 00:51:57 +00004603 return nullptr;
4604 case Intrinsic::vastart: visitVAStart(I); return nullptr;
4605 case Intrinsic::vaend: visitVAEnd(I); return nullptr;
4606 case Intrinsic::vacopy: visitVACopy(I); return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004607 case Intrinsic::returnaddress:
Eric Christopher58a24612014-10-08 09:50:54 +00004608 setValue(&I, DAG.getNode(ISD::RETURNADDR, sdl, TLI.getPointerTy(),
Gabor Greifeba0be72010-06-25 09:38:13 +00004609 getValue(I.getArgOperand(0))));
Craig Topperc0196b12014-04-14 00:51:57 +00004610 return nullptr;
Bill Wendlingc966a732008-09-26 22:10:44 +00004611 case Intrinsic::frameaddress:
Eric Christopher58a24612014-10-08 09:50:54 +00004612 setValue(&I, DAG.getNode(ISD::FRAMEADDR, sdl, TLI.getPointerTy(),
Gabor Greifeba0be72010-06-25 09:38:13 +00004613 getValue(I.getArgOperand(0))));
Craig Topperc0196b12014-04-14 00:51:57 +00004614 return nullptr;
Renato Golinc7aea402014-05-06 16:51:25 +00004615 case Intrinsic::read_register: {
4616 Value *Reg = I.getArgOperand(0);
4617 SDValue RegName = DAG.getMDNode(cast<MDNode>(Reg));
Eric Christopher58a24612014-10-08 09:50:54 +00004618 EVT VT = TLI.getValueType(I.getType());
Renato Golinc7aea402014-05-06 16:51:25 +00004619 setValue(&I, DAG.getNode(ISD::READ_REGISTER, sdl, VT, RegName));
4620 return nullptr;
4621 }
4622 case Intrinsic::write_register: {
4623 Value *Reg = I.getArgOperand(0);
4624 Value *RegValue = I.getArgOperand(1);
4625 SDValue Chain = getValue(RegValue).getOperand(0);
4626 SDValue RegName = DAG.getMDNode(cast<MDNode>(Reg));
4627 DAG.setRoot(DAG.getNode(ISD::WRITE_REGISTER, sdl, MVT::Other, Chain,
4628 RegName, getValue(RegValue)));
4629 return nullptr;
4630 }
Dan Gohman575fad32008-09-03 16:12:24 +00004631 case Intrinsic::setjmp:
Eric Christopher58a24612014-10-08 09:50:54 +00004632 return &"_setjmp"[!TLI.usesUnderscoreSetJmp()];
Dan Gohman575fad32008-09-03 16:12:24 +00004633 case Intrinsic::longjmp:
Eric Christopher58a24612014-10-08 09:50:54 +00004634 return &"_longjmp"[!TLI.usesUnderscoreLongJmp()];
Chris Lattnerdd708342008-11-21 16:42:48 +00004635 case Intrinsic::memcpy: {
Mon P Wangc576ee92010-04-04 03:10:48 +00004636 // Assert for address < 256 since we support only user defined address
4637 // spaces.
Gabor Greifeba0be72010-06-25 09:38:13 +00004638 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wangc576ee92010-04-04 03:10:48 +00004639 < 256 &&
Gabor Greifeba0be72010-06-25 09:38:13 +00004640 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace()
Mon P Wangc576ee92010-04-04 03:10:48 +00004641 < 256 &&
4642 "Unknown address space");
Gabor Greifeba0be72010-06-25 09:38:13 +00004643 SDValue Op1 = getValue(I.getArgOperand(0));
4644 SDValue Op2 = getValue(I.getArgOperand(1));
4645 SDValue Op3 = getValue(I.getArgOperand(2));
4646 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
Chandler Carruth05920b182013-02-25 14:20:21 +00004647 if (!Align)
4648 Align = 1; // @llvm.memcpy defines 0 and 1 to both mean no alignment.
Gabor Greifeba0be72010-06-25 09:38:13 +00004649 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Andrew Trickef9de2a2013-05-25 02:42:55 +00004650 DAG.setRoot(DAG.getMemcpy(getRoot(), sdl, Op1, Op2, Op3, Align, isVol, false,
Chris Lattner2510de22010-09-21 05:40:29 +00004651 MachinePointerInfo(I.getArgOperand(0)),
4652 MachinePointerInfo(I.getArgOperand(1))));
Craig Topperc0196b12014-04-14 00:51:57 +00004653 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004654 }
Chris Lattnerdd708342008-11-21 16:42:48 +00004655 case Intrinsic::memset: {
Mon P Wangc576ee92010-04-04 03:10:48 +00004656 // Assert for address < 256 since we support only user defined address
4657 // spaces.
Gabor Greifeba0be72010-06-25 09:38:13 +00004658 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wangc576ee92010-04-04 03:10:48 +00004659 < 256 &&
4660 "Unknown address space");
Gabor Greifeba0be72010-06-25 09:38:13 +00004661 SDValue Op1 = getValue(I.getArgOperand(0));
4662 SDValue Op2 = getValue(I.getArgOperand(1));
4663 SDValue Op3 = getValue(I.getArgOperand(2));
4664 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
Chandler Carruth05920b182013-02-25 14:20:21 +00004665 if (!Align)
4666 Align = 1; // @llvm.memset defines 0 and 1 to both mean no alignment.
Gabor Greifeba0be72010-06-25 09:38:13 +00004667 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Andrew Trickef9de2a2013-05-25 02:42:55 +00004668 DAG.setRoot(DAG.getMemset(getRoot(), sdl, Op1, Op2, Op3, Align, isVol,
Chris Lattner2510de22010-09-21 05:40:29 +00004669 MachinePointerInfo(I.getArgOperand(0))));
Craig Topperc0196b12014-04-14 00:51:57 +00004670 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004671 }
Chris Lattnerdd708342008-11-21 16:42:48 +00004672 case Intrinsic::memmove: {
Mon P Wangc576ee92010-04-04 03:10:48 +00004673 // Assert for address < 256 since we support only user defined address
4674 // spaces.
Gabor Greifeba0be72010-06-25 09:38:13 +00004675 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wangc576ee92010-04-04 03:10:48 +00004676 < 256 &&
Gabor Greifeba0be72010-06-25 09:38:13 +00004677 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace()
Mon P Wangc576ee92010-04-04 03:10:48 +00004678 < 256 &&
4679 "Unknown address space");
Gabor Greifeba0be72010-06-25 09:38:13 +00004680 SDValue Op1 = getValue(I.getArgOperand(0));
4681 SDValue Op2 = getValue(I.getArgOperand(1));
4682 SDValue Op3 = getValue(I.getArgOperand(2));
4683 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
Chandler Carruth05920b182013-02-25 14:20:21 +00004684 if (!Align)
4685 Align = 1; // @llvm.memmove defines 0 and 1 to both mean no alignment.
Gabor Greifeba0be72010-06-25 09:38:13 +00004686 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Andrew Trickef9de2a2013-05-25 02:42:55 +00004687 DAG.setRoot(DAG.getMemmove(getRoot(), sdl, Op1, Op2, Op3, Align, isVol,
Chris Lattner2510de22010-09-21 05:40:29 +00004688 MachinePointerInfo(I.getArgOperand(0)),
4689 MachinePointerInfo(I.getArgOperand(1))));
Craig Topperc0196b12014-04-14 00:51:57 +00004690 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004691 }
Bill Wendling65c0fd42009-02-13 02:16:35 +00004692 case Intrinsic::dbg_declare: {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00004693 const DbgDeclareInst &DI = cast<DbgDeclareInst>(I);
Devang Pateldf45c7f2009-10-09 22:42:28 +00004694 MDNode *Variable = DI.getVariable();
Adrian Prantl87b7eb92014-10-01 18:55:02 +00004695 MDNode *Expression = DI.getExpression();
Dan Gohmanbcaf6812010-04-15 01:51:59 +00004696 const Value *Address = DI.getAddress();
Manman Ren983a16c2013-06-28 05:43:10 +00004697 DIVariable DIVar(Variable);
4698 assert((!DIVar || DIVar.isVariable()) &&
4699 "Variable in DbgDeclareInst should be either null or a DIVariable.");
4700 if (!Address || !DIVar) {
Eric Christopherbe7a1012012-03-15 21:33:41 +00004701 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Craig Topperc0196b12014-04-14 00:51:57 +00004702 return nullptr;
Eric Christopherbe7a1012012-03-15 21:33:41 +00004703 }
Dale Johannesene0983522010-04-26 20:06:49 +00004704
Devang Patel3bffd522010-09-02 21:29:42 +00004705 // Check if address has undef value.
4706 if (isa<UndefValue>(Address) ||
4707 (Address->use_empty() && !isa<Argument>(Address))) {
Eric Christopher5c452052012-02-23 03:39:39 +00004708 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Craig Topperc0196b12014-04-14 00:51:57 +00004709 return nullptr;
Devang Patel3bffd522010-09-02 21:29:42 +00004710 }
4711
Dale Johannesene0983522010-04-26 20:06:49 +00004712 SDValue &N = NodeMap[Address];
Devang Patel86ec8b32010-08-31 22:22:42 +00004713 if (!N.getNode() && isa<Argument>(Address))
4714 // Check unused arguments map.
4715 N = UnusedArgNodeMap[Address];
Dale Johannesene0983522010-04-26 20:06:49 +00004716 SDDbgValue *SDV;
4717 if (N.getNode()) {
Devang Patel98d3edf2010-09-02 21:02:27 +00004718 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(Address))
4719 Address = BCI->getOperand(0);
Eric Christopherda970542012-02-24 01:59:08 +00004720 // Parameters are handled specially.
4721 bool isParameter =
4722 (DIVariable(Variable).getTag() == dwarf::DW_TAG_arg_variable ||
4723 isa<Argument>(Address));
4724
Devang Patel98d3edf2010-09-02 21:02:27 +00004725 const AllocaInst *AI = dyn_cast<AllocaInst>(Address);
4726
Dale Johannesene0983522010-04-26 20:06:49 +00004727 if (isParameter && !AI) {
4728 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(N.getNode());
4729 if (FINode)
4730 // Byval parameter. We have a frame index at this point.
Adrian Prantl87b7eb92014-10-01 18:55:02 +00004731 SDV = DAG.getFrameIndexDbgValue(
4732 Variable, Expression, FINode->getIndex(), 0, dl, SDNodeOrder);
Devang Patelc24048a2010-12-06 22:39:26 +00004733 else {
Devang Patel8e60ff12011-05-16 21:24:05 +00004734 // Address is an argument, so try to emit its dbg value using
4735 // virtual register info from the FuncInfo.ValueMap.
Adrian Prantl87b7eb92014-10-01 18:55:02 +00004736 EmitFuncArgumentDbgValue(Address, Variable, Expression, 0, false, N);
Craig Topperc0196b12014-04-14 00:51:57 +00004737 return nullptr;
Devang Patelc24048a2010-12-06 22:39:26 +00004738 }
Dale Johannesene0983522010-04-26 20:06:49 +00004739 } else if (AI)
Adrian Prantl87b7eb92014-10-01 18:55:02 +00004740 SDV = DAG.getDbgValue(Variable, Expression, N.getNode(), N.getResNo(),
Adrian Prantl32da8892014-04-25 20:49:25 +00004741 true, 0, dl, SDNodeOrder);
Devang Patelc24048a2010-12-06 22:39:26 +00004742 else {
Dale Johannesene0983522010-04-26 20:06:49 +00004743 // Can't do anything with other non-AI cases yet.
Eric Christopher5c452052012-02-23 03:39:39 +00004744 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Eric Christopherda970542012-02-24 01:59:08 +00004745 DEBUG(dbgs() << "non-AllocaInst issue for Address: \n\t");
4746 DEBUG(Address->dump());
Craig Topperc0196b12014-04-14 00:51:57 +00004747 return nullptr;
Devang Patelc24048a2010-12-06 22:39:26 +00004748 }
Dale Johannesene0983522010-04-26 20:06:49 +00004749 DAG.AddDbgValue(SDV, N.getNode(), isParameter);
4750 } else {
Gabor Greif47a3b8c2010-10-01 10:32:19 +00004751 // If Address is an argument then try to emit its dbg value using
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00004752 // virtual register info from the FuncInfo.ValueMap.
Adrian Prantl87b7eb92014-10-01 18:55:02 +00004753 if (!EmitFuncArgumentDbgValue(Address, Variable, Expression, 0, false,
4754 N)) {
Devang Patelda25de82010-09-15 14:48:53 +00004755 // If variable is pinned by a alloca in dominating bb then
4756 // use StaticAllocaMap.
4757 if (const AllocaInst *AI = dyn_cast<AllocaInst>(Address)) {
Devang Patel46b96c42010-09-15 18:13:55 +00004758 if (AI->getParent() != DI.getParent()) {
4759 DenseMap<const AllocaInst*, int>::iterator SI =
4760 FuncInfo.StaticAllocaMap.find(AI);
4761 if (SI != FuncInfo.StaticAllocaMap.end()) {
Adrian Prantl87b7eb92014-10-01 18:55:02 +00004762 SDV = DAG.getFrameIndexDbgValue(Variable, Expression, SI->second,
Adrian Prantl32da8892014-04-25 20:49:25 +00004763 0, dl, SDNodeOrder);
Craig Topperc0196b12014-04-14 00:51:57 +00004764 DAG.AddDbgValue(SDV, nullptr, false);
4765 return nullptr;
Devang Patel46b96c42010-09-15 18:13:55 +00004766 }
Devang Patelda25de82010-09-15 14:48:53 +00004767 }
4768 }
Eric Christopher18c6be72012-02-23 03:39:43 +00004769 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Devang Patelea134f52010-08-26 22:53:27 +00004770 }
Dale Johannesene0983522010-04-26 20:06:49 +00004771 }
Craig Topperc0196b12014-04-14 00:51:57 +00004772 return nullptr;
Bill Wendling65c0fd42009-02-13 02:16:35 +00004773 }
Dale Johannesen0b30cfc2010-02-01 19:54:53 +00004774 case Intrinsic::dbg_value: {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00004775 const DbgValueInst &DI = cast<DbgValueInst>(I);
Manman Ren983a16c2013-06-28 05:43:10 +00004776 DIVariable DIVar(DI.getVariable());
4777 assert((!DIVar || DIVar.isVariable()) &&
4778 "Variable in DbgValueInst should be either null or a DIVariable.");
4779 if (!DIVar)
Craig Topperc0196b12014-04-14 00:51:57 +00004780 return nullptr;
Dale Johannesen0b30cfc2010-02-01 19:54:53 +00004781
4782 MDNode *Variable = DI.getVariable();
Adrian Prantl87b7eb92014-10-01 18:55:02 +00004783 MDNode *Expression = DI.getExpression();
Devang Patelf2bce7c2010-03-15 19:15:44 +00004784 uint64_t Offset = DI.getOffset();
Dan Gohmanbcaf6812010-04-15 01:51:59 +00004785 const Value *V = DI.getValue();
Dale Johannesen0b30cfc2010-02-01 19:54:53 +00004786 if (!V)
Craig Topperc0196b12014-04-14 00:51:57 +00004787 return nullptr;
Devang Patelf2bce7c2010-03-15 19:15:44 +00004788
Dale Johannesene0983522010-04-26 20:06:49 +00004789 SDDbgValue *SDV;
Devang Patelaab841c2011-08-03 23:13:55 +00004790 if (isa<ConstantInt>(V) || isa<ConstantFP>(V) || isa<UndefValue>(V)) {
Adrian Prantl87b7eb92014-10-01 18:55:02 +00004791 SDV = DAG.getConstantDbgValue(Variable, Expression, V, Offset, dl,
4792 SDNodeOrder);
Craig Topperc0196b12014-04-14 00:51:57 +00004793 DAG.AddDbgValue(SDV, nullptr, false);
Devang Patelf2bce7c2010-03-15 19:15:44 +00004794 } else {
Dale Johannesenbfd4fd72010-07-16 00:02:08 +00004795 // Do not use getValue() in here; we don't want to generate code at
4796 // this point if it hasn't been done yet.
Devang Patelb0c76392010-06-01 19:59:01 +00004797 SDValue N = NodeMap[V];
4798 if (!N.getNode() && isa<Argument>(V))
4799 // Check unused arguments map.
4800 N = UnusedArgNodeMap[V];
Dale Johannesene0983522010-04-26 20:06:49 +00004801 if (N.getNode()) {
Adrian Prantl32da8892014-04-25 20:49:25 +00004802 // A dbg.value for an alloca is always indirect.
4803 bool IsIndirect = isa<AllocaInst>(V) || Offset != 0;
Adrian Prantl87b7eb92014-10-01 18:55:02 +00004804 if (!EmitFuncArgumentDbgValue(V, Variable, Expression, Offset,
4805 IsIndirect, N)) {
4806 SDV = DAG.getDbgValue(Variable, Expression, N.getNode(), N.getResNo(),
4807 IsIndirect, Offset, dl, SDNodeOrder);
Evan Cheng5fb45a22010-04-29 01:40:30 +00004808 DAG.AddDbgValue(SDV, N.getNode(), false);
4809 }
Devang Patelb7ae3cc2011-02-18 22:43:42 +00004810 } else if (!V->use_empty() ) {
Dale Johannesenbfd4fd72010-07-16 00:02:08 +00004811 // Do not call getValue(V) yet, as we don't want to generate code.
4812 // Remember it for later.
4813 DanglingDebugInfo DDI(&DI, dl, SDNodeOrder);
4814 DanglingDebugInfoMap[V] = DDI;
Devang Patelf2855b12010-08-27 22:25:51 +00004815 } else {
Devang Patelf2bce7c2010-03-15 19:15:44 +00004816 // We may expand this to cover more cases. One case where we have no
Devang Patelc24048a2010-12-06 22:39:26 +00004817 // data available is an unreferenced parameter.
Eric Christopher18c6be72012-02-23 03:39:43 +00004818 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Dale Johannesene0983522010-04-26 20:06:49 +00004819 }
Devang Patelf2bce7c2010-03-15 19:15:44 +00004820 }
4821
4822 // Build a debug info table entry.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00004823 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(V))
Dale Johannesen0b30cfc2010-02-01 19:54:53 +00004824 V = BCI->getOperand(0);
Dan Gohmanbcaf6812010-04-15 01:51:59 +00004825 const AllocaInst *AI = dyn_cast<AllocaInst>(V);
Dale Johannesen0b30cfc2010-02-01 19:54:53 +00004826 // Don't handle byval struct arguments or VLAs, for example.
Eric Christopherc1e2dcd2012-03-26 06:10:32 +00004827 if (!AI) {
Eric Christopher24a62982012-03-28 07:34:36 +00004828 DEBUG(dbgs() << "Dropping debug location info for:\n " << DI << "\n");
4829 DEBUG(dbgs() << " Last seen at:\n " << *V << "\n");
Craig Topperc0196b12014-04-14 00:51:57 +00004830 return nullptr;
Eric Christopherc1e2dcd2012-03-26 06:10:32 +00004831 }
Dale Johannesen0b30cfc2010-02-01 19:54:53 +00004832 DenseMap<const AllocaInst*, int>::iterator SI =
4833 FuncInfo.StaticAllocaMap.find(AI);
4834 if (SI == FuncInfo.StaticAllocaMap.end())
Craig Topperc0196b12014-04-14 00:51:57 +00004835 return nullptr; // VLAs.
Craig Topperc0196b12014-04-14 00:51:57 +00004836 return nullptr;
Dale Johannesen0b30cfc2010-02-01 19:54:53 +00004837 }
Dan Gohman575fad32008-09-03 16:12:24 +00004838
Duncan Sands8e6ccb62009-10-14 16:11:37 +00004839 case Intrinsic::eh_typeid_for: {
Chris Lattnerfb964e52010-04-05 06:19:28 +00004840 // Find the type id for the given typeinfo.
Gabor Greifeba0be72010-06-25 09:38:13 +00004841 GlobalVariable *GV = ExtractTypeInfo(I.getArgOperand(0));
Chris Lattnerfb964e52010-04-05 06:19:28 +00004842 unsigned TypeID = DAG.getMachineFunction().getMMI().getTypeIDFor(GV);
4843 Res = DAG.getConstant(TypeID, MVT::i32);
Bill Wendlingb99b2692009-12-22 00:40:51 +00004844 setValue(&I, Res);
Craig Topperc0196b12014-04-14 00:51:57 +00004845 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004846 }
4847
Anton Korobeynikov45165ed2008-09-08 21:13:56 +00004848 case Intrinsic::eh_return_i32:
4849 case Intrinsic::eh_return_i64:
Chris Lattnerfb964e52010-04-05 06:19:28 +00004850 DAG.getMachineFunction().getMMI().setCallsEHReturn(true);
Andrew Trickef9de2a2013-05-25 02:42:55 +00004851 DAG.setRoot(DAG.getNode(ISD::EH_RETURN, sdl,
Chris Lattnerfb964e52010-04-05 06:19:28 +00004852 MVT::Other,
4853 getControlRoot(),
Gabor Greifeba0be72010-06-25 09:38:13 +00004854 getValue(I.getArgOperand(0)),
4855 getValue(I.getArgOperand(1))));
Craig Topperc0196b12014-04-14 00:51:57 +00004856 return nullptr;
Anton Korobeynikov45165ed2008-09-08 21:13:56 +00004857 case Intrinsic::eh_unwind_init:
Chris Lattnerfb964e52010-04-05 06:19:28 +00004858 DAG.getMachineFunction().getMMI().setCallsUnwindInit(true);
Craig Topperc0196b12014-04-14 00:51:57 +00004859 return nullptr;
Anton Korobeynikov45165ed2008-09-08 21:13:56 +00004860 case Intrinsic::eh_dwarf_cfa: {
Andrew Trickef9de2a2013-05-25 02:42:55 +00004861 SDValue CfaArg = DAG.getSExtOrTrunc(getValue(I.getArgOperand(0)), sdl,
Eric Christopher58a24612014-10-08 09:50:54 +00004862 TLI.getPointerTy());
Andrew Trickef9de2a2013-05-25 02:42:55 +00004863 SDValue Offset = DAG.getNode(ISD::ADD, sdl,
Tom Stellard838e2342013-08-26 15:06:10 +00004864 CfaArg.getValueType(),
Andrew Trickef9de2a2013-05-25 02:42:55 +00004865 DAG.getNode(ISD::FRAME_TO_ARGS_OFFSET, sdl,
Tom Stellard838e2342013-08-26 15:06:10 +00004866 CfaArg.getValueType()),
Anton Korobeynikov45165ed2008-09-08 21:13:56 +00004867 CfaArg);
Eric Christopher58a24612014-10-08 09:50:54 +00004868 SDValue FA = DAG.getNode(ISD::FRAMEADDR, sdl, TLI.getPointerTy(),
4869 DAG.getConstant(0, TLI.getPointerTy()));
Tom Stellard838e2342013-08-26 15:06:10 +00004870 setValue(&I, DAG.getNode(ISD::ADD, sdl, FA.getValueType(),
Bill Wendling954cb182010-01-28 21:51:40 +00004871 FA, Offset));
Craig Topperc0196b12014-04-14 00:51:57 +00004872 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004873 }
Jim Grosbach54c05302010-01-28 01:45:32 +00004874 case Intrinsic::eh_sjlj_callsite: {
Chris Lattnerfb964e52010-04-05 06:19:28 +00004875 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Gabor Greifeba0be72010-06-25 09:38:13 +00004876 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(0));
Jim Grosbach54c05302010-01-28 01:45:32 +00004877 assert(CI && "Non-constant call site value in eh.sjlj.callsite!");
Chris Lattnerfb964e52010-04-05 06:19:28 +00004878 assert(MMI.getCurrentCallSite() == 0 && "Overlapping call sites!");
Jim Grosbach54c05302010-01-28 01:45:32 +00004879
Chris Lattnerfb964e52010-04-05 06:19:28 +00004880 MMI.setCurrentCallSite(CI->getZExtValue());
Craig Topperc0196b12014-04-14 00:51:57 +00004881 return nullptr;
Jim Grosbach54c05302010-01-28 01:45:32 +00004882 }
Bill Wendling66b110f2011-09-28 03:36:43 +00004883 case Intrinsic::eh_sjlj_functioncontext: {
4884 // Get and store the index of the function context.
4885 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Bill Wendlingbaf39412011-09-28 03:52:41 +00004886 AllocaInst *FnCtx =
4887 cast<AllocaInst>(I.getArgOperand(0)->stripPointerCasts());
Bill Wendling66b110f2011-09-28 03:36:43 +00004888 int FI = FuncInfo.StaticAllocaMap[FnCtx];
4889 MFI->setFunctionContextIndex(FI);
Craig Topperc0196b12014-04-14 00:51:57 +00004890 return nullptr;
Bill Wendling66b110f2011-09-28 03:36:43 +00004891 }
Jim Grosbachc98892f2010-05-26 20:22:18 +00004892 case Intrinsic::eh_sjlj_setjmp: {
Bill Wendling7ecfbd92011-10-07 21:25:38 +00004893 SDValue Ops[2];
4894 Ops[0] = getRoot();
4895 Ops[1] = getValue(I.getArgOperand(0));
Andrew Trickef9de2a2013-05-25 02:42:55 +00004896 SDValue Op = DAG.getNode(ISD::EH_SJLJ_SETJMP, sdl,
Craig Topper48d114b2014-04-26 18:35:24 +00004897 DAG.getVTList(MVT::i32, MVT::Other), Ops);
Bill Wendling7ecfbd92011-10-07 21:25:38 +00004898 setValue(&I, Op.getValue(0));
4899 DAG.setRoot(Op.getValue(1));
Craig Topperc0196b12014-04-14 00:51:57 +00004900 return nullptr;
Jim Grosbachc98892f2010-05-26 20:22:18 +00004901 }
Jim Grosbachbd9485d2010-05-22 01:06:18 +00004902 case Intrinsic::eh_sjlj_longjmp: {
Andrew Trickef9de2a2013-05-25 02:42:55 +00004903 DAG.setRoot(DAG.getNode(ISD::EH_SJLJ_LONGJMP, sdl, MVT::Other,
Jim Grosbachbbdc5d22010-10-19 23:27:08 +00004904 getRoot(), getValue(I.getArgOperand(0))));
Craig Topperc0196b12014-04-14 00:51:57 +00004905 return nullptr;
Jim Grosbachbbdc5d22010-10-19 23:27:08 +00004906 }
Jim Grosbach54c05302010-01-28 01:45:32 +00004907
Dale Johannesendd224d22010-09-30 23:57:10 +00004908 case Intrinsic::x86_mmx_pslli_w:
4909 case Intrinsic::x86_mmx_pslli_d:
4910 case Intrinsic::x86_mmx_pslli_q:
4911 case Intrinsic::x86_mmx_psrli_w:
4912 case Intrinsic::x86_mmx_psrli_d:
4913 case Intrinsic::x86_mmx_psrli_q:
4914 case Intrinsic::x86_mmx_psrai_w:
4915 case Intrinsic::x86_mmx_psrai_d: {
4916 SDValue ShAmt = getValue(I.getArgOperand(1));
4917 if (isa<ConstantSDNode>(ShAmt)) {
4918 visitTargetIntrinsic(I, Intrinsic);
Craig Topperc0196b12014-04-14 00:51:57 +00004919 return nullptr;
Dale Johannesendd224d22010-09-30 23:57:10 +00004920 }
4921 unsigned NewIntrinsic = 0;
4922 EVT ShAmtVT = MVT::v2i32;
4923 switch (Intrinsic) {
4924 case Intrinsic::x86_mmx_pslli_w:
4925 NewIntrinsic = Intrinsic::x86_mmx_psll_w;
4926 break;
4927 case Intrinsic::x86_mmx_pslli_d:
4928 NewIntrinsic = Intrinsic::x86_mmx_psll_d;
4929 break;
4930 case Intrinsic::x86_mmx_pslli_q:
4931 NewIntrinsic = Intrinsic::x86_mmx_psll_q;
4932 break;
4933 case Intrinsic::x86_mmx_psrli_w:
4934 NewIntrinsic = Intrinsic::x86_mmx_psrl_w;
4935 break;
4936 case Intrinsic::x86_mmx_psrli_d:
4937 NewIntrinsic = Intrinsic::x86_mmx_psrl_d;
4938 break;
4939 case Intrinsic::x86_mmx_psrli_q:
4940 NewIntrinsic = Intrinsic::x86_mmx_psrl_q;
4941 break;
4942 case Intrinsic::x86_mmx_psrai_w:
4943 NewIntrinsic = Intrinsic::x86_mmx_psra_w;
4944 break;
4945 case Intrinsic::x86_mmx_psrai_d:
4946 NewIntrinsic = Intrinsic::x86_mmx_psra_d;
4947 break;
4948 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
4949 }
4950
4951 // The vector shift intrinsics with scalars uses 32b shift amounts but
4952 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
4953 // to be zero.
4954 // We must do this early because v2i32 is not a legal type.
Dale Johannesendd224d22010-09-30 23:57:10 +00004955 SDValue ShOps[2];
4956 ShOps[0] = ShAmt;
4957 ShOps[1] = DAG.getConstant(0, MVT::i32);
Craig Topper48d114b2014-04-26 18:35:24 +00004958 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, sdl, ShAmtVT, ShOps);
Eric Christopher58a24612014-10-08 09:50:54 +00004959 EVT DestVT = TLI.getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00004960 ShAmt = DAG.getNode(ISD::BITCAST, sdl, DestVT, ShAmt);
4961 Res = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, sdl, DestVT,
Dale Johannesendd224d22010-09-30 23:57:10 +00004962 DAG.getConstant(NewIntrinsic, MVT::i32),
4963 getValue(I.getArgOperand(0)), ShAmt);
4964 setValue(&I, Res);
Craig Topperc0196b12014-04-14 00:51:57 +00004965 return nullptr;
Dale Johannesendd224d22010-09-30 23:57:10 +00004966 }
Pete Cooper682c76b2012-02-24 03:51:49 +00004967 case Intrinsic::x86_avx_vinsertf128_pd_256:
4968 case Intrinsic::x86_avx_vinsertf128_ps_256:
Craig Topperd024cef2012-04-07 22:32:29 +00004969 case Intrinsic::x86_avx_vinsertf128_si_256:
4970 case Intrinsic::x86_avx2_vinserti128: {
Eric Christopher58a24612014-10-08 09:50:54 +00004971 EVT DestVT = TLI.getValueType(I.getType());
4972 EVT ElVT = TLI.getValueType(I.getArgOperand(1)->getType());
Pete Cooper682c76b2012-02-24 03:51:49 +00004973 uint64_t Idx = (cast<ConstantInt>(I.getArgOperand(2))->getZExtValue() & 1) *
4974 ElVT.getVectorNumElements();
Eric Christopher58a24612014-10-08 09:50:54 +00004975 Res =
4976 DAG.getNode(ISD::INSERT_SUBVECTOR, sdl, DestVT,
4977 getValue(I.getArgOperand(0)), getValue(I.getArgOperand(1)),
4978 DAG.getConstant(Idx, TLI.getVectorIdxTy()));
Craig Topper2db23532012-09-05 05:48:09 +00004979 setValue(&I, Res);
Craig Topperc0196b12014-04-14 00:51:57 +00004980 return nullptr;
Craig Topper2db23532012-09-05 05:48:09 +00004981 }
4982 case Intrinsic::x86_avx_vextractf128_pd_256:
4983 case Intrinsic::x86_avx_vextractf128_ps_256:
4984 case Intrinsic::x86_avx_vextractf128_si_256:
4985 case Intrinsic::x86_avx2_vextracti128: {
Eric Christopher58a24612014-10-08 09:50:54 +00004986 EVT DestVT = TLI.getValueType(I.getType());
Craig Topper2db23532012-09-05 05:48:09 +00004987 uint64_t Idx = (cast<ConstantInt>(I.getArgOperand(1))->getZExtValue() & 1) *
4988 DestVT.getVectorNumElements();
Andrew Trickef9de2a2013-05-25 02:42:55 +00004989 Res = DAG.getNode(ISD::EXTRACT_SUBVECTOR, sdl, DestVT,
Craig Topper2db23532012-09-05 05:48:09 +00004990 getValue(I.getArgOperand(0)),
Eric Christopher58a24612014-10-08 09:50:54 +00004991 DAG.getConstant(Idx, TLI.getVectorIdxTy()));
Pete Cooper682c76b2012-02-24 03:51:49 +00004992 setValue(&I, Res);
Craig Topperc0196b12014-04-14 00:51:57 +00004993 return nullptr;
Pete Cooper682c76b2012-02-24 03:51:49 +00004994 }
Mon P Wang58fb9132008-11-10 20:54:11 +00004995 case Intrinsic::convertff:
4996 case Intrinsic::convertfsi:
4997 case Intrinsic::convertfui:
4998 case Intrinsic::convertsif:
4999 case Intrinsic::convertuif:
5000 case Intrinsic::convertss:
5001 case Intrinsic::convertsu:
5002 case Intrinsic::convertus:
5003 case Intrinsic::convertuu: {
5004 ISD::CvtCode Code = ISD::CVT_INVALID;
5005 switch (Intrinsic) {
Craig Topperbc680062012-04-11 04:34:11 +00005006 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Mon P Wang58fb9132008-11-10 20:54:11 +00005007 case Intrinsic::convertff: Code = ISD::CVT_FF; break;
5008 case Intrinsic::convertfsi: Code = ISD::CVT_FS; break;
5009 case Intrinsic::convertfui: Code = ISD::CVT_FU; break;
5010 case Intrinsic::convertsif: Code = ISD::CVT_SF; break;
5011 case Intrinsic::convertuif: Code = ISD::CVT_UF; break;
5012 case Intrinsic::convertss: Code = ISD::CVT_SS; break;
5013 case Intrinsic::convertsu: Code = ISD::CVT_SU; break;
5014 case Intrinsic::convertus: Code = ISD::CVT_US; break;
5015 case Intrinsic::convertuu: Code = ISD::CVT_UU; break;
5016 }
Eric Christopher58a24612014-10-08 09:50:54 +00005017 EVT DestVT = TLI.getValueType(I.getType());
Gabor Greifeba0be72010-06-25 09:38:13 +00005018 const Value *Op1 = I.getArgOperand(0);
Andrew Trickef9de2a2013-05-25 02:42:55 +00005019 Res = DAG.getConvertRndSat(DestVT, sdl, getValue(Op1),
Bill Wendlingb99b2692009-12-22 00:40:51 +00005020 DAG.getValueType(DestVT),
5021 DAG.getValueType(getValue(Op1).getValueType()),
Gabor Greifeba0be72010-06-25 09:38:13 +00005022 getValue(I.getArgOperand(1)),
5023 getValue(I.getArgOperand(2)),
Bill Wendlingb99b2692009-12-22 00:40:51 +00005024 Code);
5025 setValue(&I, Res);
Craig Topperc0196b12014-04-14 00:51:57 +00005026 return nullptr;
Mon P Wang58fb9132008-11-10 20:54:11 +00005027 }
Dan Gohman575fad32008-09-03 16:12:24 +00005028 case Intrinsic::powi:
Andrew Trickef9de2a2013-05-25 02:42:55 +00005029 setValue(&I, ExpandPowI(sdl, getValue(I.getArgOperand(0)),
Gabor Greifeba0be72010-06-25 09:38:13 +00005030 getValue(I.getArgOperand(1)), DAG));
Craig Topperc0196b12014-04-14 00:51:57 +00005031 return nullptr;
Dale Johannesenda2d8062008-09-04 00:47:13 +00005032 case Intrinsic::log:
Eric Christopher58a24612014-10-08 09:50:54 +00005033 setValue(&I, expandLog(sdl, getValue(I.getArgOperand(0)), DAG, TLI));
Craig Topperc0196b12014-04-14 00:51:57 +00005034 return nullptr;
Dale Johannesenda2d8062008-09-04 00:47:13 +00005035 case Intrinsic::log2:
Eric Christopher58a24612014-10-08 09:50:54 +00005036 setValue(&I, expandLog2(sdl, getValue(I.getArgOperand(0)), DAG, TLI));
Craig Topperc0196b12014-04-14 00:51:57 +00005037 return nullptr;
Dale Johannesenda2d8062008-09-04 00:47:13 +00005038 case Intrinsic::log10:
Eric Christopher58a24612014-10-08 09:50:54 +00005039 setValue(&I, expandLog10(sdl, getValue(I.getArgOperand(0)), DAG, TLI));
Craig Topperc0196b12014-04-14 00:51:57 +00005040 return nullptr;
Dale Johannesenda2d8062008-09-04 00:47:13 +00005041 case Intrinsic::exp:
Eric Christopher58a24612014-10-08 09:50:54 +00005042 setValue(&I, expandExp(sdl, getValue(I.getArgOperand(0)), DAG, TLI));
Craig Topperc0196b12014-04-14 00:51:57 +00005043 return nullptr;
Dale Johannesenda2d8062008-09-04 00:47:13 +00005044 case Intrinsic::exp2:
Eric Christopher58a24612014-10-08 09:50:54 +00005045 setValue(&I, expandExp2(sdl, getValue(I.getArgOperand(0)), DAG, TLI));
Craig Topperc0196b12014-04-14 00:51:57 +00005046 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005047 case Intrinsic::pow:
Andrew Trickef9de2a2013-05-25 02:42:55 +00005048 setValue(&I, expandPow(sdl, getValue(I.getArgOperand(0)),
Eric Christopher58a24612014-10-08 09:50:54 +00005049 getValue(I.getArgOperand(1)), DAG, TLI));
Craig Topperc0196b12014-04-14 00:51:57 +00005050 return nullptr;
Craig Topperae894262012-11-16 07:48:23 +00005051 case Intrinsic::sqrt:
Peter Collingbourne913869b2012-05-28 21:48:37 +00005052 case Intrinsic::fabs:
Craig Topperae894262012-11-16 07:48:23 +00005053 case Intrinsic::sin:
5054 case Intrinsic::cos:
Dan Gohman0b3d7822012-07-26 17:43:27 +00005055 case Intrinsic::floor:
Craig Topper61d04572012-11-15 06:51:10 +00005056 case Intrinsic::ceil:
Craig Topper61d04572012-11-15 06:51:10 +00005057 case Intrinsic::trunc:
Craig Topper61d04572012-11-15 06:51:10 +00005058 case Intrinsic::rint:
Hal Finkel171817e2013-08-07 22:49:12 +00005059 case Intrinsic::nearbyint:
5060 case Intrinsic::round: {
Craig Topperae894262012-11-16 07:48:23 +00005061 unsigned Opcode;
5062 switch (Intrinsic) {
5063 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
5064 case Intrinsic::sqrt: Opcode = ISD::FSQRT; break;
5065 case Intrinsic::fabs: Opcode = ISD::FABS; break;
5066 case Intrinsic::sin: Opcode = ISD::FSIN; break;
5067 case Intrinsic::cos: Opcode = ISD::FCOS; break;
5068 case Intrinsic::floor: Opcode = ISD::FFLOOR; break;
5069 case Intrinsic::ceil: Opcode = ISD::FCEIL; break;
5070 case Intrinsic::trunc: Opcode = ISD::FTRUNC; break;
5071 case Intrinsic::rint: Opcode = ISD::FRINT; break;
5072 case Intrinsic::nearbyint: Opcode = ISD::FNEARBYINT; break;
Hal Finkel171817e2013-08-07 22:49:12 +00005073 case Intrinsic::round: Opcode = ISD::FROUND; break;
Craig Topperae894262012-11-16 07:48:23 +00005074 }
5075
Andrew Trickef9de2a2013-05-25 02:42:55 +00005076 setValue(&I, DAG.getNode(Opcode, sdl,
Craig Topper61d04572012-11-15 06:51:10 +00005077 getValue(I.getArgOperand(0)).getValueType(),
5078 getValue(I.getArgOperand(0))));
Craig Topperc0196b12014-04-14 00:51:57 +00005079 return nullptr;
Craig Topperae894262012-11-16 07:48:23 +00005080 }
Hal Finkel0c5c01aa2013-08-19 23:35:46 +00005081 case Intrinsic::copysign:
5082 setValue(&I, DAG.getNode(ISD::FCOPYSIGN, sdl,
5083 getValue(I.getArgOperand(0)).getValueType(),
5084 getValue(I.getArgOperand(0)),
5085 getValue(I.getArgOperand(1))));
Craig Topperc0196b12014-04-14 00:51:57 +00005086 return nullptr;
Cameron Zwarichf03fa182011-07-08 21:39:21 +00005087 case Intrinsic::fma:
Andrew Trickef9de2a2013-05-25 02:42:55 +00005088 setValue(&I, DAG.getNode(ISD::FMA, sdl,
Cameron Zwarichf03fa182011-07-08 21:39:21 +00005089 getValue(I.getArgOperand(0)).getValueType(),
5090 getValue(I.getArgOperand(0)),
5091 getValue(I.getArgOperand(1)),
5092 getValue(I.getArgOperand(2))));
Craig Topperc0196b12014-04-14 00:51:57 +00005093 return nullptr;
Lang Hamesa59100c2012-06-05 19:07:46 +00005094 case Intrinsic::fmuladd: {
Eric Christopher58a24612014-10-08 09:50:54 +00005095 EVT VT = TLI.getValueType(I.getType());
Lang Hamesb8650f12012-06-22 01:09:09 +00005096 if (TM.Options.AllowFPOpFusion != FPOpFusion::Strict &&
Eric Christopher58a24612014-10-08 09:50:54 +00005097 TLI.isFMAFasterThanFMulAndFAdd(VT)) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005098 setValue(&I, DAG.getNode(ISD::FMA, sdl,
Lang Hamesa59100c2012-06-05 19:07:46 +00005099 getValue(I.getArgOperand(0)).getValueType(),
5100 getValue(I.getArgOperand(0)),
5101 getValue(I.getArgOperand(1)),
5102 getValue(I.getArgOperand(2))));
5103 } else {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005104 SDValue Mul = DAG.getNode(ISD::FMUL, sdl,
Lang Hamesa59100c2012-06-05 19:07:46 +00005105 getValue(I.getArgOperand(0)).getValueType(),
5106 getValue(I.getArgOperand(0)),
5107 getValue(I.getArgOperand(1)));
Andrew Trickef9de2a2013-05-25 02:42:55 +00005108 SDValue Add = DAG.getNode(ISD::FADD, sdl,
Lang Hamesa59100c2012-06-05 19:07:46 +00005109 getValue(I.getArgOperand(0)).getValueType(),
5110 Mul,
5111 getValue(I.getArgOperand(2)));
5112 setValue(&I, Add);
5113 }
Craig Topperc0196b12014-04-14 00:51:57 +00005114 return nullptr;
Lang Hamesa59100c2012-06-05 19:07:46 +00005115 }
Anton Korobeynikov39ed49d2010-03-14 18:42:15 +00005116 case Intrinsic::convert_to_fp16:
Tim Northoverf7a02c12014-07-21 09:13:56 +00005117 setValue(&I, DAG.getNode(ISD::BITCAST, sdl, MVT::i16,
5118 DAG.getNode(ISD::FP_ROUND, sdl, MVT::f16,
5119 getValue(I.getArgOperand(0)),
5120 DAG.getTargetConstant(0, MVT::i32))));
Craig Topperc0196b12014-04-14 00:51:57 +00005121 return nullptr;
Anton Korobeynikov39ed49d2010-03-14 18:42:15 +00005122 case Intrinsic::convert_from_fp16:
Tim Northoverfd7e4242014-07-17 10:51:23 +00005123 setValue(&I,
Eric Christopher58a24612014-10-08 09:50:54 +00005124 DAG.getNode(ISD::FP_EXTEND, sdl, TLI.getValueType(I.getType()),
Tim Northoverf7a02c12014-07-21 09:13:56 +00005125 DAG.getNode(ISD::BITCAST, sdl, MVT::f16,
5126 getValue(I.getArgOperand(0)))));
Craig Topperc0196b12014-04-14 00:51:57 +00005127 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005128 case Intrinsic::pcmarker: {
Gabor Greifeba0be72010-06-25 09:38:13 +00005129 SDValue Tmp = getValue(I.getArgOperand(0));
Andrew Trickef9de2a2013-05-25 02:42:55 +00005130 DAG.setRoot(DAG.getNode(ISD::PCMARKER, sdl, MVT::Other, getRoot(), Tmp));
Craig Topperc0196b12014-04-14 00:51:57 +00005131 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005132 }
5133 case Intrinsic::readcyclecounter: {
5134 SDValue Op = getRoot();
Andrew Trickef9de2a2013-05-25 02:42:55 +00005135 Res = DAG.getNode(ISD::READCYCLECOUNTER, sdl,
Craig Topper48d114b2014-04-26 18:35:24 +00005136 DAG.getVTList(MVT::i64, MVT::Other), Op);
Bill Wendlingb99b2692009-12-22 00:40:51 +00005137 setValue(&I, Res);
5138 DAG.setRoot(Res.getValue(1));
Craig Topperc0196b12014-04-14 00:51:57 +00005139 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005140 }
Dan Gohman575fad32008-09-03 16:12:24 +00005141 case Intrinsic::bswap:
Andrew Trickef9de2a2013-05-25 02:42:55 +00005142 setValue(&I, DAG.getNode(ISD::BSWAP, sdl,
Gabor Greifeba0be72010-06-25 09:38:13 +00005143 getValue(I.getArgOperand(0)).getValueType(),
5144 getValue(I.getArgOperand(0))));
Craig Topperc0196b12014-04-14 00:51:57 +00005145 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005146 case Intrinsic::cttz: {
Gabor Greifeba0be72010-06-25 09:38:13 +00005147 SDValue Arg = getValue(I.getArgOperand(0));
Chandler Carruth637cc6a2011-12-13 01:56:10 +00005148 ConstantInt *CI = cast<ConstantInt>(I.getArgOperand(1));
Owen Anderson53aa7a92009-08-10 22:56:29 +00005149 EVT Ty = Arg.getValueType();
Chandler Carruth637cc6a2011-12-13 01:56:10 +00005150 setValue(&I, DAG.getNode(CI->isZero() ? ISD::CTTZ : ISD::CTTZ_ZERO_UNDEF,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005151 sdl, Ty, Arg));
Craig Topperc0196b12014-04-14 00:51:57 +00005152 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005153 }
5154 case Intrinsic::ctlz: {
Gabor Greifeba0be72010-06-25 09:38:13 +00005155 SDValue Arg = getValue(I.getArgOperand(0));
Chandler Carruth637cc6a2011-12-13 01:56:10 +00005156 ConstantInt *CI = cast<ConstantInt>(I.getArgOperand(1));
Owen Anderson53aa7a92009-08-10 22:56:29 +00005157 EVT Ty = Arg.getValueType();
Chandler Carruth637cc6a2011-12-13 01:56:10 +00005158 setValue(&I, DAG.getNode(CI->isZero() ? ISD::CTLZ : ISD::CTLZ_ZERO_UNDEF,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005159 sdl, Ty, Arg));
Craig Topperc0196b12014-04-14 00:51:57 +00005160 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005161 }
5162 case Intrinsic::ctpop: {
Gabor Greifeba0be72010-06-25 09:38:13 +00005163 SDValue Arg = getValue(I.getArgOperand(0));
Owen Anderson53aa7a92009-08-10 22:56:29 +00005164 EVT Ty = Arg.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00005165 setValue(&I, DAG.getNode(ISD::CTPOP, sdl, Ty, Arg));
Craig Topperc0196b12014-04-14 00:51:57 +00005166 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005167 }
5168 case Intrinsic::stacksave: {
5169 SDValue Op = getRoot();
Andrew Trickef9de2a2013-05-25 02:42:55 +00005170 Res = DAG.getNode(ISD::STACKSAVE, sdl,
Eric Christopher58a24612014-10-08 09:50:54 +00005171 DAG.getVTList(TLI.getPointerTy(), MVT::Other), Op);
Bill Wendlingb99b2692009-12-22 00:40:51 +00005172 setValue(&I, Res);
5173 DAG.setRoot(Res.getValue(1));
Craig Topperc0196b12014-04-14 00:51:57 +00005174 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005175 }
5176 case Intrinsic::stackrestore: {
Gabor Greifeba0be72010-06-25 09:38:13 +00005177 Res = getValue(I.getArgOperand(0));
Andrew Trickef9de2a2013-05-25 02:42:55 +00005178 DAG.setRoot(DAG.getNode(ISD::STACKRESTORE, sdl, MVT::Other, getRoot(), Res));
Craig Topperc0196b12014-04-14 00:51:57 +00005179 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005180 }
Bill Wendling13020d22008-11-18 11:01:33 +00005181 case Intrinsic::stackprotector: {
Bill Wendlingd970ea32008-11-06 02:29:10 +00005182 // Emit code into the DAG to store the stack guard onto the stack.
5183 MachineFunction &MF = DAG.getMachineFunction();
5184 MachineFrameInfo *MFI = MF.getFrameInfo();
Eric Christopher58a24612014-10-08 09:50:54 +00005185 EVT PtrTy = TLI.getPointerTy();
Akira Hatanakae5b6e0d2014-07-25 19:31:34 +00005186 SDValue Src, Chain = getRoot();
Akira Hatanaka5acc58f2014-08-07 23:08:24 +00005187 const Value *Ptr = cast<LoadInst>(I.getArgOperand(0))->getPointerOperand();
5188 const GlobalVariable *GV = dyn_cast<GlobalVariable>(Ptr);
Bill Wendlingd970ea32008-11-06 02:29:10 +00005189
Akira Hatanaka5acc58f2014-08-07 23:08:24 +00005190 // See if Ptr is a bitcast. If it is, look through it and see if we can get
5191 // global variable __stack_chk_guard.
5192 if (!GV)
5193 if (const Operator *BC = dyn_cast<Operator>(Ptr))
5194 if (BC->getOpcode() == Instruction::BitCast)
5195 GV = dyn_cast<GlobalVariable>(BC->getOperand(0));
5196
Eric Christopher58a24612014-10-08 09:50:54 +00005197 if (GV && TLI.useLoadStackGuardNode()) {
Akira Hatanakae5b6e0d2014-07-25 19:31:34 +00005198 // Emit a LOAD_STACK_GUARD node.
5199 MachineSDNode *Node = DAG.getMachineNode(TargetOpcode::LOAD_STACK_GUARD,
5200 sdl, PtrTy, Chain);
Akira Hatanaka5acc58f2014-08-07 23:08:24 +00005201 MachinePointerInfo MPInfo(GV);
Akira Hatanakae5b6e0d2014-07-25 19:31:34 +00005202 MachineInstr::mmo_iterator MemRefs = MF.allocateMemRefsArray(1);
5203 unsigned Flags = MachineMemOperand::MOLoad |
5204 MachineMemOperand::MOInvariant;
5205 *MemRefs = MF.getMachineMemOperand(MPInfo, Flags,
5206 PtrTy.getSizeInBits() / 8,
5207 DAG.getEVTAlignment(PtrTy));
5208 Node->setMemRefs(MemRefs, MemRefs + 1);
5209
5210 // Copy the guard value to a virtual register so that it can be
5211 // retrieved in the epilogue.
5212 Src = SDValue(Node, 0);
5213 const TargetRegisterClass *RC =
Eric Christopher58a24612014-10-08 09:50:54 +00005214 TLI.getRegClassFor(Src.getSimpleValueType());
Akira Hatanakae5b6e0d2014-07-25 19:31:34 +00005215 unsigned Reg = MF.getRegInfo().createVirtualRegister(RC);
5216
5217 SPDescriptor.setGuardReg(Reg);
5218 Chain = DAG.getCopyToReg(Chain, sdl, Reg, Src);
5219 } else {
5220 Src = getValue(I.getArgOperand(0)); // The guard's value.
5221 }
5222
Gabor Greifeba0be72010-06-25 09:38:13 +00005223 AllocaInst *Slot = cast<AllocaInst>(I.getArgOperand(1));
Bill Wendlingd970ea32008-11-06 02:29:10 +00005224
Bill Wendlingeb4268d2008-11-07 01:23:58 +00005225 int FI = FuncInfo.StaticAllocaMap[Slot];
Bill Wendlingd970ea32008-11-06 02:29:10 +00005226 MFI->setStackProtectorIndex(FI);
5227
5228 SDValue FIN = DAG.getFrameIndex(FI, PtrTy);
5229
5230 // Store the stack protector onto the stack.
Akira Hatanakae5b6e0d2014-07-25 19:31:34 +00005231 Res = DAG.getStore(Chain, sdl, Src, FIN,
Chris Lattnera4f19972010-09-21 18:58:22 +00005232 MachinePointerInfo::getFixedStack(FI),
5233 true, false, 0);
Bill Wendlingb99b2692009-12-22 00:40:51 +00005234 setValue(&I, Res);
5235 DAG.setRoot(Res);
Craig Topperc0196b12014-04-14 00:51:57 +00005236 return nullptr;
Bill Wendlingd970ea32008-11-06 02:29:10 +00005237 }
Eric Christopher7a50b282009-10-27 00:52:25 +00005238 case Intrinsic::objectsize: {
5239 // If we don't know by now, we're never going to know.
Gabor Greifeba0be72010-06-25 09:38:13 +00005240 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(1));
Eric Christopher7a50b282009-10-27 00:52:25 +00005241
5242 assert(CI && "Non-constant type in __builtin_object_size?");
5243
Gabor Greifeba0be72010-06-25 09:38:13 +00005244 SDValue Arg = getValue(I.getCalledValue());
Eric Christopher1fd4c572009-10-28 21:32:16 +00005245 EVT Ty = Arg.getValueType();
5246
Dan Gohmanf1d83042010-06-18 14:22:04 +00005247 if (CI->isZero())
Bill Wendlingb99b2692009-12-22 00:40:51 +00005248 Res = DAG.getConstant(-1ULL, Ty);
Eric Christopher7a50b282009-10-27 00:52:25 +00005249 else
Bill Wendlingb99b2692009-12-22 00:40:51 +00005250 Res = DAG.getConstant(0, Ty);
5251
5252 setValue(&I, Res);
Craig Topperc0196b12014-04-14 00:51:57 +00005253 return nullptr;
Eric Christopher7a50b282009-10-27 00:52:25 +00005254 }
Justin Holewinskifff1f5f2013-05-21 14:37:16 +00005255 case Intrinsic::annotation:
5256 case Intrinsic::ptr_annotation:
5257 // Drop the intrinsic, but forward the value
5258 setValue(&I, getValue(I.getOperand(0)));
Craig Topperc0196b12014-04-14 00:51:57 +00005259 return nullptr;
Hal Finkel93046912014-07-25 21:13:35 +00005260 case Intrinsic::assume:
Dan Gohman575fad32008-09-03 16:12:24 +00005261 case Intrinsic::var_annotation:
Hal Finkel93046912014-07-25 21:13:35 +00005262 // Discard annotate attributes and assumptions
Craig Topperc0196b12014-04-14 00:51:57 +00005263 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005264
5265 case Intrinsic::init_trampoline: {
Gabor Greifeba0be72010-06-25 09:38:13 +00005266 const Function *F = cast<Function>(I.getArgOperand(1)->stripPointerCasts());
Dan Gohman575fad32008-09-03 16:12:24 +00005267
5268 SDValue Ops[6];
5269 Ops[0] = getRoot();
Gabor Greifeba0be72010-06-25 09:38:13 +00005270 Ops[1] = getValue(I.getArgOperand(0));
5271 Ops[2] = getValue(I.getArgOperand(1));
5272 Ops[3] = getValue(I.getArgOperand(2));
5273 Ops[4] = DAG.getSrcValue(I.getArgOperand(0));
Dan Gohman575fad32008-09-03 16:12:24 +00005274 Ops[5] = DAG.getSrcValue(F);
5275
Craig Topper48d114b2014-04-26 18:35:24 +00005276 Res = DAG.getNode(ISD::INIT_TRAMPOLINE, sdl, MVT::Other, Ops);
Dan Gohman575fad32008-09-03 16:12:24 +00005277
Duncan Sandsa0984362011-09-06 13:37:06 +00005278 DAG.setRoot(Res);
Craig Topperc0196b12014-04-14 00:51:57 +00005279 return nullptr;
Duncan Sandsa0984362011-09-06 13:37:06 +00005280 }
5281 case Intrinsic::adjust_trampoline: {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005282 setValue(&I, DAG.getNode(ISD::ADJUST_TRAMPOLINE, sdl,
Eric Christopher58a24612014-10-08 09:50:54 +00005283 TLI.getPointerTy(),
Duncan Sandsa0984362011-09-06 13:37:06 +00005284 getValue(I.getArgOperand(0))));
Craig Topperc0196b12014-04-14 00:51:57 +00005285 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005286 }
Dan Gohman575fad32008-09-03 16:12:24 +00005287 case Intrinsic::gcroot:
5288 if (GFI) {
Bill Wendlingb6b50c62012-05-01 22:50:45 +00005289 const Value *Alloca = I.getArgOperand(0)->stripPointerCasts();
Gabor Greifeba0be72010-06-25 09:38:13 +00005290 const Constant *TypeMap = cast<Constant>(I.getArgOperand(1));
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005291
Dan Gohman575fad32008-09-03 16:12:24 +00005292 FrameIndexSDNode *FI = cast<FrameIndexSDNode>(getValue(Alloca).getNode());
5293 GFI->addStackRoot(FI->getIndex(), TypeMap);
5294 }
Craig Topperc0196b12014-04-14 00:51:57 +00005295 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005296 case Intrinsic::gcread:
5297 case Intrinsic::gcwrite:
Torok Edwinfbcc6632009-07-14 16:55:14 +00005298 llvm_unreachable("GC failed to lower gcread/gcwrite intrinsics!");
Bill Wendlingb99b2692009-12-22 00:40:51 +00005299 case Intrinsic::flt_rounds:
Andrew Trickef9de2a2013-05-25 02:42:55 +00005300 setValue(&I, DAG.getNode(ISD::FLT_ROUNDS_, sdl, MVT::i32));
Craig Topperc0196b12014-04-14 00:51:57 +00005301 return nullptr;
Jakub Staszak3f158fd2011-07-06 18:22:43 +00005302
5303 case Intrinsic::expect: {
5304 // Just replace __builtin_expect(exp, c) with EXP.
5305 setValue(&I, getValue(I.getArgOperand(0)));
Craig Topperc0196b12014-04-14 00:51:57 +00005306 return nullptr;
Jakub Staszak3f158fd2011-07-06 18:22:43 +00005307 }
5308
Shuxin Yangcdde0592012-10-19 20:11:16 +00005309 case Intrinsic::debugtrap:
Evan Cheng74d92c12011-04-08 21:37:21 +00005310 case Intrinsic::trap: {
Nick Lewycky50f02cb2011-12-02 22:16:29 +00005311 StringRef TrapFuncName = TM.Options.getTrapFunctionName();
Evan Cheng74d92c12011-04-08 21:37:21 +00005312 if (TrapFuncName.empty()) {
Stephen Lincfe7f352013-07-08 00:37:03 +00005313 ISD::NodeType Op = (Intrinsic == Intrinsic::trap) ?
Shuxin Yangcdde0592012-10-19 20:11:16 +00005314 ISD::TRAP : ISD::DEBUGTRAP;
Andrew Trickef9de2a2013-05-25 02:42:55 +00005315 DAG.setRoot(DAG.getNode(Op, sdl,MVT::Other, getRoot()));
Craig Topperc0196b12014-04-14 00:51:57 +00005316 return nullptr;
Evan Cheng74d92c12011-04-08 21:37:21 +00005317 }
5318 TargetLowering::ArgListTy Args;
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00005319
5320 TargetLowering::CallLoweringInfo CLI(DAG);
5321 CLI.setDebugLoc(sdl).setChain(getRoot())
5322 .setCallee(CallingConv::C, I.getType(),
Eric Christopher58a24612014-10-08 09:50:54 +00005323 DAG.getExternalSymbol(TrapFuncName.data(), TLI.getPointerTy()),
Juergen Ributzka3bd03c72014-07-01 22:01:54 +00005324 std::move(Args), 0);
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00005325
Eric Christopher58a24612014-10-08 09:50:54 +00005326 std::pair<SDValue, SDValue> Result = TLI.LowerCallTo(CLI);
Evan Cheng74d92c12011-04-08 21:37:21 +00005327 DAG.setRoot(Result.second);
Craig Topperc0196b12014-04-14 00:51:57 +00005328 return nullptr;
Evan Cheng74d92c12011-04-08 21:37:21 +00005329 }
Shuxin Yangcdde0592012-10-19 20:11:16 +00005330
Bill Wendling5eee7442008-11-21 02:38:44 +00005331 case Intrinsic::uadd_with_overflow:
Bill Wendlingdb8ec2d2008-12-09 22:08:41 +00005332 case Intrinsic::sadd_with_overflow:
Bill Wendlingdb8ec2d2008-12-09 22:08:41 +00005333 case Intrinsic::usub_with_overflow:
Bill Wendlingdb8ec2d2008-12-09 22:08:41 +00005334 case Intrinsic::ssub_with_overflow:
Bill Wendlingdb8ec2d2008-12-09 22:08:41 +00005335 case Intrinsic::umul_with_overflow:
Craig Topperbc680062012-04-11 04:34:11 +00005336 case Intrinsic::smul_with_overflow: {
5337 ISD::NodeType Op;
5338 switch (Intrinsic) {
5339 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
5340 case Intrinsic::uadd_with_overflow: Op = ISD::UADDO; break;
5341 case Intrinsic::sadd_with_overflow: Op = ISD::SADDO; break;
5342 case Intrinsic::usub_with_overflow: Op = ISD::USUBO; break;
5343 case Intrinsic::ssub_with_overflow: Op = ISD::SSUBO; break;
5344 case Intrinsic::umul_with_overflow: Op = ISD::UMULO; break;
5345 case Intrinsic::smul_with_overflow: Op = ISD::SMULO; break;
5346 }
5347 SDValue Op1 = getValue(I.getArgOperand(0));
5348 SDValue Op2 = getValue(I.getArgOperand(1));
Bill Wendling74296c62008-11-21 02:03:52 +00005349
Craig Topperbc680062012-04-11 04:34:11 +00005350 SDVTList VTs = DAG.getVTList(Op1.getValueType(), MVT::i1);
Andrew Trickef9de2a2013-05-25 02:42:55 +00005351 setValue(&I, DAG.getNode(Op, sdl, VTs, Op1, Op2));
Craig Topperc0196b12014-04-14 00:51:57 +00005352 return nullptr;
Craig Topperbc680062012-04-11 04:34:11 +00005353 }
Dan Gohman575fad32008-09-03 16:12:24 +00005354 case Intrinsic::prefetch: {
Bruno Cardoso Lopesdc9ff3a2011-06-14 04:58:37 +00005355 SDValue Ops[5];
Dale Johannesene660f4d2010-10-26 23:11:10 +00005356 unsigned rw = cast<ConstantInt>(I.getArgOperand(1))->getZExtValue();
Dan Gohman575fad32008-09-03 16:12:24 +00005357 Ops[0] = getRoot();
Gabor Greifeba0be72010-06-25 09:38:13 +00005358 Ops[1] = getValue(I.getArgOperand(0));
5359 Ops[2] = getValue(I.getArgOperand(1));
5360 Ops[3] = getValue(I.getArgOperand(2));
Bruno Cardoso Lopesdc9ff3a2011-06-14 04:58:37 +00005361 Ops[4] = getValue(I.getArgOperand(3));
Andrew Trickef9de2a2013-05-25 02:42:55 +00005362 DAG.setRoot(DAG.getMemIntrinsicNode(ISD::PREFETCH, sdl,
Craig Topper206fcd42014-04-26 19:29:41 +00005363 DAG.getVTList(MVT::Other), Ops,
Dale Johannesene660f4d2010-10-26 23:11:10 +00005364 EVT::getIntegerVT(*Context, 8),
5365 MachinePointerInfo(I.getArgOperand(0)),
5366 0, /* align */
5367 false, /* volatile */
5368 rw==0, /* read */
5369 rw==1)); /* write */
Craig Topperc0196b12014-04-14 00:51:57 +00005370 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005371 }
Duncan Sandsdca0c282009-11-10 09:08:09 +00005372 case Intrinsic::lifetime_start:
Nadav Rotem7c277da2012-09-06 09:17:37 +00005373 case Intrinsic::lifetime_end: {
Nadav Rotem7c277da2012-09-06 09:17:37 +00005374 bool IsStart = (Intrinsic == Intrinsic::lifetime_start);
Nadav Rotemd753a952012-09-10 08:43:23 +00005375 // Stack coloring is not enabled in O0, discard region information.
5376 if (TM.getOptLevel() == CodeGenOpt::None)
Craig Topperc0196b12014-04-14 00:51:57 +00005377 return nullptr;
Nadav Rotem7c277da2012-09-06 09:17:37 +00005378
Nadav Rotemd753a952012-09-10 08:43:23 +00005379 SmallVector<Value *, 4> Allocas;
Rafael Espindola5f57f462014-02-21 18:34:28 +00005380 GetUnderlyingObjects(I.getArgOperand(1), Allocas, DL);
Nadav Rotemd753a952012-09-10 08:43:23 +00005381
Craig Toppere1c1d362013-07-03 05:11:49 +00005382 for (SmallVectorImpl<Value*>::iterator Object = Allocas.begin(),
5383 E = Allocas.end(); Object != E; ++Object) {
Nadav Rotemd753a952012-09-10 08:43:23 +00005384 AllocaInst *LifetimeObject = dyn_cast_or_null<AllocaInst>(*Object);
5385
5386 // Could not find an Alloca.
5387 if (!LifetimeObject)
5388 continue;
5389
5390 int FI = FuncInfo.StaticAllocaMap[LifetimeObject];
5391
5392 SDValue Ops[2];
5393 Ops[0] = getRoot();
Eric Christopher58a24612014-10-08 09:50:54 +00005394 Ops[1] = DAG.getFrameIndex(FI, TLI.getPointerTy(), true);
Nadav Rotemd753a952012-09-10 08:43:23 +00005395 unsigned Opcode = (IsStart ? ISD::LIFETIME_START : ISD::LIFETIME_END);
5396
Craig Topper48d114b2014-04-26 18:35:24 +00005397 Res = DAG.getNode(Opcode, sdl, MVT::Other, Ops);
Nadav Rotemd753a952012-09-10 08:43:23 +00005398 DAG.setRoot(Res);
5399 }
Craig Topperc0196b12014-04-14 00:51:57 +00005400 return nullptr;
Nadav Rotem7c277da2012-09-06 09:17:37 +00005401 }
5402 case Intrinsic::invariant_start:
Duncan Sandsdca0c282009-11-10 09:08:09 +00005403 // Discard region information.
Eric Christopher58a24612014-10-08 09:50:54 +00005404 setValue(&I, DAG.getUNDEF(TLI.getPointerTy()));
Craig Topperc0196b12014-04-14 00:51:57 +00005405 return nullptr;
Duncan Sandsdca0c282009-11-10 09:08:09 +00005406 case Intrinsic::invariant_end:
Duncan Sandsdca0c282009-11-10 09:08:09 +00005407 // Discard region information.
Craig Topperc0196b12014-04-14 00:51:57 +00005408 return nullptr;
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00005409 case Intrinsic::stackprotectorcheck: {
5410 // Do not actually emit anything for this basic block. Instead we initialize
5411 // the stack protector descriptor and export the guard variable so we can
5412 // access it in FinishBasicBlock.
5413 const BasicBlock *BB = I.getParent();
5414 SPDescriptor.initialize(BB, FuncInfo.MBBMap[BB], I);
5415 ExportFromCurrentBlock(SPDescriptor.getGuard());
5416
5417 // Flush our exports since we are going to process a terminator.
5418 (void)getControlRoot();
Craig Topperc0196b12014-04-14 00:51:57 +00005419 return nullptr;
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00005420 }
Renato Golinc0a3c1d2014-03-26 12:52:28 +00005421 case Intrinsic::clear_cache:
Eric Christopher58a24612014-10-08 09:50:54 +00005422 return TLI.getClearCacheBuiltinName();
Nuno Lopesec9653b2012-06-28 22:30:12 +00005423 case Intrinsic::donothing:
5424 // ignore
Craig Topperc0196b12014-04-14 00:51:57 +00005425 return nullptr;
Andrew Trick74f4c742013-10-31 17:18:24 +00005426 case Intrinsic::experimental_stackmap: {
5427 visitStackmap(I);
Craig Topperc0196b12014-04-14 00:51:57 +00005428 return nullptr;
Andrew Trick74f4c742013-10-31 17:18:24 +00005429 }
5430 case Intrinsic::experimental_patchpoint_void:
5431 case Intrinsic::experimental_patchpoint_i64: {
5432 visitPatchpoint(I);
Craig Topperc0196b12014-04-14 00:51:57 +00005433 return nullptr;
Andrew Trick74f4c742013-10-31 17:18:24 +00005434 }
Dan Gohman575fad32008-09-03 16:12:24 +00005435 }
5436}
5437
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005438void SelectionDAGBuilder::LowerCallTo(ImmutableCallSite CS, SDValue Callee,
Dan Gohman1a6c47f2009-11-23 18:04:58 +00005439 bool isTailCall,
5440 MachineBasicBlock *LandingPad) {
Eric Christopher58a24612014-10-08 09:50:54 +00005441 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Chris Lattner229907c2011-07-18 04:54:35 +00005442 PointerType *PT = cast<PointerType>(CS.getCalledValue()->getType());
5443 FunctionType *FTy = cast<FunctionType>(PT->getElementType());
5444 Type *RetTy = FTy->getReturnType();
Chris Lattnerfb964e52010-04-05 06:19:28 +00005445 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Craig Topperc0196b12014-04-14 00:51:57 +00005446 MCSymbol *BeginLabel = nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005447
5448 TargetLowering::ArgListTy Args;
5449 TargetLowering::ArgListEntry Entry;
5450 Args.reserve(CS.arg_size());
Kenneth Uildriks9f344062009-11-11 19:59:24 +00005451
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005452 for (ImmutableCallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end();
Kenneth Uildriks9f344062009-11-11 19:59:24 +00005453 i != e; ++i) {
Rafael Espindolae53b7d12011-05-13 15:18:06 +00005454 const Value *V = *i;
5455
5456 // Skip empty types
5457 if (V->getType()->isEmptyTy())
5458 continue;
5459
5460 SDValue ArgNode = getValue(V);
5461 Entry.Node = ArgNode; Entry.Ty = V->getType();
Dan Gohman575fad32008-09-03 16:12:24 +00005462
Andrew Trick74f4c742013-10-31 17:18:24 +00005463 // Skip the first return-type Attribute to get to params.
5464 Entry.setAttributes(&CS, i - CS.arg_begin() + 1);
Dan Gohman575fad32008-09-03 16:12:24 +00005465 Args.push_back(Entry);
5466 }
5467
Chris Lattnerfb964e52010-04-05 06:19:28 +00005468 if (LandingPad) {
Dan Gohman575fad32008-09-03 16:12:24 +00005469 // Insert a label before the invoke call to mark the try range. This can be
5470 // used to detect deletion of the invoke via the MachineModuleInfo.
Chris Lattnerfb964e52010-04-05 06:19:28 +00005471 BeginLabel = MMI.getContext().CreateTempSymbol();
Jim Grosbach693e36a2009-08-11 00:09:57 +00005472
Jim Grosbach54c05302010-01-28 01:45:32 +00005473 // For SjLj, keep track of which landing pads go with which invokes
5474 // so as to maintain the ordering of pads in the LSDA.
Chris Lattnerfb964e52010-04-05 06:19:28 +00005475 unsigned CallSiteIndex = MMI.getCurrentCallSite();
Jim Grosbach54c05302010-01-28 01:45:32 +00005476 if (CallSiteIndex) {
Chris Lattnerfb964e52010-04-05 06:19:28 +00005477 MMI.setCallSiteBeginLabel(BeginLabel, CallSiteIndex);
Bill Wendling267f3232011-10-05 22:24:35 +00005478 LPadToCallSiteMap[LandingPad].push_back(CallSiteIndex);
Bill Wendling3d11aa72011-10-04 22:00:35 +00005479
Jim Grosbach54c05302010-01-28 01:45:32 +00005480 // Now that the call site is handled, stop tracking it.
Chris Lattnerfb964e52010-04-05 06:19:28 +00005481 MMI.setCurrentCallSite(0);
Jim Grosbach54c05302010-01-28 01:45:32 +00005482 }
5483
Dan Gohman575fad32008-09-03 16:12:24 +00005484 // Both PendingLoads and PendingExports must be flushed here;
5485 // this call might not return.
5486 (void)getRoot();
Andrew Trickef9de2a2013-05-25 02:42:55 +00005487 DAG.setRoot(DAG.getEHLabel(getCurSDLoc(), getControlRoot(), BeginLabel));
Dan Gohman575fad32008-09-03 16:12:24 +00005488 }
5489
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00005490 // Check if target-independent constraints permit a tail call here.
Eric Christopher58a24612014-10-08 09:50:54 +00005491 // Target-dependent constraints are checked within TLI.LowerCallTo.
Juergen Ributzka480872b2014-07-16 00:01:22 +00005492 if (isTailCall && !isInTailCallPosition(CS, DAG.getTarget()))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00005493 isTailCall = false;
5494
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00005495 TargetLowering::CallLoweringInfo CLI(DAG);
5496 CLI.setDebugLoc(getCurSDLoc()).setChain(getRoot())
Juergen Ributzka3bd03c72014-07-01 22:01:54 +00005497 .setCallee(RetTy, FTy, Callee, std::move(Args), CS).setTailCall(isTailCall);
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00005498
Eric Christopher58a24612014-10-08 09:50:54 +00005499 std::pair<SDValue,SDValue> Result = TLI.LowerCallTo(CLI);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00005500 assert((isTailCall || Result.second.getNode()) &&
5501 "Non-null chain expected with non-tail call!");
5502 assert((Result.second.getNode() || !Result.first.getNode()) &&
5503 "Null value expected with tail call!");
Tim Northoverd82ed2e2014-06-18 11:52:44 +00005504 if (Result.first.getNode())
Dan Gohman575fad32008-09-03 16:12:24 +00005505 setValue(CS.getInstruction(), Result.first);
Bill Wendlinga4d7df72009-12-22 00:50:32 +00005506
Evan Cheng8d68ebd2011-04-01 19:42:22 +00005507 if (!Result.second.getNode()) {
Andrew Trick74f4c742013-10-31 17:18:24 +00005508 // As a special case, a null chain means that a tail call has been emitted
5509 // and the DAG root is already updated.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00005510 HasTailCall = true;
Tim Northoverdab4db52013-07-06 12:58:45 +00005511
5512 // Since there's no actual continuation from this block, nothing can be
5513 // relying on us setting vregs for them.
5514 PendingExports.clear();
Evan Cheng8d68ebd2011-04-01 19:42:22 +00005515 } else {
5516 DAG.setRoot(Result.second);
Evan Cheng8d68ebd2011-04-01 19:42:22 +00005517 }
Dan Gohman575fad32008-09-03 16:12:24 +00005518
Chris Lattnerfb964e52010-04-05 06:19:28 +00005519 if (LandingPad) {
Dan Gohman575fad32008-09-03 16:12:24 +00005520 // Insert a label at the end of the invoke call to mark the try range. This
5521 // can be used to detect deletion of the invoke via the MachineModuleInfo.
Chris Lattnerfb964e52010-04-05 06:19:28 +00005522 MCSymbol *EndLabel = MMI.getContext().CreateTempSymbol();
Andrew Trickef9de2a2013-05-25 02:42:55 +00005523 DAG.setRoot(DAG.getEHLabel(getCurSDLoc(), getRoot(), EndLabel));
Dan Gohman575fad32008-09-03 16:12:24 +00005524
5525 // Inform MachineModuleInfo of range.
Chris Lattnerfb964e52010-04-05 06:19:28 +00005526 MMI.addInvoke(LandingPad, BeginLabel, EndLabel);
Dan Gohman575fad32008-09-03 16:12:24 +00005527 }
5528}
5529
Chris Lattner1a32ede2009-12-24 00:37:38 +00005530/// IsOnlyUsedInZeroEqualityComparison - Return true if it only matters that the
5531/// value is equal or not-equal to zero.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005532static bool IsOnlyUsedInZeroEqualityComparison(const Value *V) {
Chandler Carruthcdf47882014-03-09 03:16:01 +00005533 for (const User *U : V->users()) {
5534 if (const ICmpInst *IC = dyn_cast<ICmpInst>(U))
Chris Lattner1a32ede2009-12-24 00:37:38 +00005535 if (IC->isEquality())
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005536 if (const Constant *C = dyn_cast<Constant>(IC->getOperand(1)))
Chris Lattner1a32ede2009-12-24 00:37:38 +00005537 if (C->isNullValue())
5538 continue;
5539 // Unknown instruction.
5540 return false;
5541 }
5542 return true;
5543}
5544
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005545static SDValue getMemCmpLoad(const Value *PtrVal, MVT LoadVT,
Chris Lattner229907c2011-07-18 04:54:35 +00005546 Type *LoadTy,
Chris Lattner1a32ede2009-12-24 00:37:38 +00005547 SelectionDAGBuilder &Builder) {
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005548
Chris Lattner1a32ede2009-12-24 00:37:38 +00005549 // Check to see if this load can be trivially constant folded, e.g. if the
5550 // input is from a string literal.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005551 if (const Constant *LoadInput = dyn_cast<Constant>(PtrVal)) {
Chris Lattner1a32ede2009-12-24 00:37:38 +00005552 // Cast pointer to the type we really want to load.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005553 LoadInput = ConstantExpr::getBitCast(const_cast<Constant *>(LoadInput),
Chris Lattner1a32ede2009-12-24 00:37:38 +00005554 PointerType::getUnqual(LoadTy));
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005555
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005556 if (const Constant *LoadCst =
5557 ConstantFoldLoadFromConstPtr(const_cast<Constant *>(LoadInput),
Rafael Espindola5f57f462014-02-21 18:34:28 +00005558 Builder.DL))
Chris Lattner1a32ede2009-12-24 00:37:38 +00005559 return Builder.getValue(LoadCst);
5560 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005561
Chris Lattner1a32ede2009-12-24 00:37:38 +00005562 // Otherwise, we have to emit the load. If the pointer is to unfoldable but
5563 // still constant memory, the input chain can be the entry node.
5564 SDValue Root;
5565 bool ConstantMemory = false;
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005566
Chris Lattner1a32ede2009-12-24 00:37:38 +00005567 // Do not serialize (non-volatile) loads of constant memory with anything.
5568 if (Builder.AA->pointsToConstantMemory(PtrVal)) {
5569 Root = Builder.DAG.getEntryNode();
5570 ConstantMemory = true;
5571 } else {
5572 // Do not serialize non-volatile loads against each other.
5573 Root = Builder.DAG.getRoot();
5574 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005575
Chris Lattner1a32ede2009-12-24 00:37:38 +00005576 SDValue Ptr = Builder.getValue(PtrVal);
Andrew Trickef9de2a2013-05-25 02:42:55 +00005577 SDValue LoadVal = Builder.DAG.getLoad(LoadVT, Builder.getCurSDLoc(), Root,
Chris Lattner1ffcf522010-09-21 16:36:31 +00005578 Ptr, MachinePointerInfo(PtrVal),
David Greene39c6d012010-02-15 17:00:31 +00005579 false /*volatile*/,
Stephen Lincfe7f352013-07-08 00:37:03 +00005580 false /*nontemporal*/,
Pete Cooper82cd9e82011-11-08 18:42:53 +00005581 false /*isinvariant*/, 1 /* align=1 */);
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005582
Chris Lattner1a32ede2009-12-24 00:37:38 +00005583 if (!ConstantMemory)
5584 Builder.PendingLoads.push_back(LoadVal.getValue(1));
5585 return LoadVal;
5586}
5587
Richard Sandiforde3827752013-08-16 10:55:47 +00005588/// processIntegerCallValue - Record the value for an instruction that
5589/// produces an integer result, converting the type where necessary.
5590void SelectionDAGBuilder::processIntegerCallValue(const Instruction &I,
5591 SDValue Value,
5592 bool IsSigned) {
Eric Christopher58a24612014-10-08 09:50:54 +00005593 EVT VT = DAG.getTargetLoweringInfo().getValueType(I.getType(), true);
Richard Sandiforde3827752013-08-16 10:55:47 +00005594 if (IsSigned)
5595 Value = DAG.getSExtOrTrunc(Value, getCurSDLoc(), VT);
5596 else
5597 Value = DAG.getZExtOrTrunc(Value, getCurSDLoc(), VT);
5598 setValue(&I, Value);
5599}
Chris Lattner1a32ede2009-12-24 00:37:38 +00005600
5601/// visitMemCmpCall - See if we can lower a call to memcmp in an optimized form.
5602/// If so, return true and lower it, otherwise return false and it will be
5603/// lowered like a normal call.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005604bool SelectionDAGBuilder::visitMemCmpCall(const CallInst &I) {
Chris Lattner1a32ede2009-12-24 00:37:38 +00005605 // Verify that the prototype makes sense. int memcmp(void*,void*,size_t)
Gabor Greiff69acfe2010-06-30 12:55:46 +00005606 if (I.getNumArgOperands() != 3)
Chris Lattner1a32ede2009-12-24 00:37:38 +00005607 return false;
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005608
Gabor Greifeba0be72010-06-25 09:38:13 +00005609 const Value *LHS = I.getArgOperand(0), *RHS = I.getArgOperand(1);
Duncan Sands19d0b472010-02-16 11:11:14 +00005610 if (!LHS->getType()->isPointerTy() || !RHS->getType()->isPointerTy() ||
Gabor Greifeba0be72010-06-25 09:38:13 +00005611 !I.getArgOperand(2)->getType()->isIntegerTy() ||
Duncan Sands19d0b472010-02-16 11:11:14 +00005612 !I.getType()->isIntegerTy())
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005613 return false;
5614
Richard Sandiforde3827752013-08-16 10:55:47 +00005615 const Value *Size = I.getArgOperand(2);
5616 const ConstantInt *CSize = dyn_cast<ConstantInt>(Size);
5617 if (CSize && CSize->getZExtValue() == 0) {
Eric Christopher58a24612014-10-08 09:50:54 +00005618 EVT CallVT = DAG.getTargetLoweringInfo().getValueType(I.getType(), true);
Richard Sandiford564681c2013-08-12 10:28:10 +00005619 setValue(&I, DAG.getConstant(0, CallVT));
5620 return true;
5621 }
5622
Richard Sandiford564681c2013-08-12 10:28:10 +00005623 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo();
5624 std::pair<SDValue, SDValue> Res =
5625 TSI.EmitTargetCodeForMemcmp(DAG, getCurSDLoc(), DAG.getRoot(),
Richard Sandiforde3827752013-08-16 10:55:47 +00005626 getValue(LHS), getValue(RHS), getValue(Size),
5627 MachinePointerInfo(LHS),
5628 MachinePointerInfo(RHS));
Richard Sandiford564681c2013-08-12 10:28:10 +00005629 if (Res.first.getNode()) {
Richard Sandiforde3827752013-08-16 10:55:47 +00005630 processIntegerCallValue(I, Res.first, true);
5631 PendingLoads.push_back(Res.second);
Richard Sandiford564681c2013-08-12 10:28:10 +00005632 return true;
5633 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005634
Chris Lattner1a32ede2009-12-24 00:37:38 +00005635 // memcmp(S1,S2,2) != 0 -> (*(short*)LHS != *(short*)RHS) != 0
5636 // memcmp(S1,S2,4) != 0 -> (*(int*)LHS != *(int*)RHS) != 0
Richard Sandiforde3827752013-08-16 10:55:47 +00005637 if (CSize && IsOnlyUsedInZeroEqualityComparison(&I)) {
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005638 bool ActuallyDoIt = true;
5639 MVT LoadVT;
Chris Lattner229907c2011-07-18 04:54:35 +00005640 Type *LoadTy;
Richard Sandiforde3827752013-08-16 10:55:47 +00005641 switch (CSize->getZExtValue()) {
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005642 default:
5643 LoadVT = MVT::Other;
Craig Topperc0196b12014-04-14 00:51:57 +00005644 LoadTy = nullptr;
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005645 ActuallyDoIt = false;
5646 break;
5647 case 2:
5648 LoadVT = MVT::i16;
Richard Sandiforde3827752013-08-16 10:55:47 +00005649 LoadTy = Type::getInt16Ty(CSize->getContext());
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005650 break;
5651 case 4:
5652 LoadVT = MVT::i32;
Richard Sandiforde3827752013-08-16 10:55:47 +00005653 LoadTy = Type::getInt32Ty(CSize->getContext());
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005654 break;
5655 case 8:
5656 LoadVT = MVT::i64;
Richard Sandiforde3827752013-08-16 10:55:47 +00005657 LoadTy = Type::getInt64Ty(CSize->getContext());
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005658 break;
5659 /*
5660 case 16:
5661 LoadVT = MVT::v4i32;
Richard Sandiforde3827752013-08-16 10:55:47 +00005662 LoadTy = Type::getInt32Ty(CSize->getContext());
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005663 LoadTy = VectorType::get(LoadTy, 4);
5664 break;
5665 */
5666 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005667
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005668 // This turns into unaligned loads. We only do this if the target natively
5669 // supports the MVT we'll be loading or if it is small enough (<= 4) that
5670 // we'll only produce a small number of byte loads.
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005671
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005672 // Require that we can find a legal MVT, and only do this if the target
5673 // supports unaligned loads of that type. Expanding into byte loads would
5674 // bloat the code.
Eric Christopher58a24612014-10-08 09:50:54 +00005675 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Richard Sandiforde3827752013-08-16 10:55:47 +00005676 if (ActuallyDoIt && CSize->getZExtValue() > 4) {
Matt Arsenault1b55dd92014-02-05 23:16:05 +00005677 unsigned DstAS = LHS->getType()->getPointerAddressSpace();
5678 unsigned SrcAS = RHS->getType()->getPointerAddressSpace();
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005679 // TODO: Handle 5 byte compare as 4-byte + 1 byte.
5680 // TODO: Handle 8 byte compare on x86-32 as two 32-bit loads.
Matt Arsenault6f2a5262014-07-27 17:46:40 +00005681 // TODO: Check alignment of src and dest ptrs.
Eric Christopher58a24612014-10-08 09:50:54 +00005682 if (!TLI.isTypeLegal(LoadVT) ||
5683 !TLI.allowsMisalignedMemoryAccesses(LoadVT, SrcAS) ||
5684 !TLI.allowsMisalignedMemoryAccesses(LoadVT, DstAS))
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005685 ActuallyDoIt = false;
5686 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005687
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005688 if (ActuallyDoIt) {
5689 SDValue LHSVal = getMemCmpLoad(LHS, LoadVT, LoadTy, *this);
5690 SDValue RHSVal = getMemCmpLoad(RHS, LoadVT, LoadTy, *this);
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005691
Andrew Trickef9de2a2013-05-25 02:42:55 +00005692 SDValue Res = DAG.getSetCC(getCurSDLoc(), MVT::i1, LHSVal, RHSVal,
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005693 ISD::SETNE);
Richard Sandiforde3827752013-08-16 10:55:47 +00005694 processIntegerCallValue(I, Res, false);
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005695 return true;
5696 }
Chris Lattner1a32ede2009-12-24 00:37:38 +00005697 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005698
5699
Chris Lattner1a32ede2009-12-24 00:37:38 +00005700 return false;
5701}
5702
Richard Sandiford6f6d5512013-08-20 09:38:48 +00005703/// visitMemChrCall -- See if we can lower a memchr call into an optimized
5704/// form. If so, return true and lower it, otherwise return false and it
5705/// will be lowered like a normal call.
5706bool SelectionDAGBuilder::visitMemChrCall(const CallInst &I) {
5707 // Verify that the prototype makes sense. void *memchr(void *, int, size_t)
5708 if (I.getNumArgOperands() != 3)
5709 return false;
5710
5711 const Value *Src = I.getArgOperand(0);
5712 const Value *Char = I.getArgOperand(1);
5713 const Value *Length = I.getArgOperand(2);
5714 if (!Src->getType()->isPointerTy() ||
5715 !Char->getType()->isIntegerTy() ||
5716 !Length->getType()->isIntegerTy() ||
5717 !I.getType()->isPointerTy())
5718 return false;
5719
5720 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo();
5721 std::pair<SDValue, SDValue> Res =
5722 TSI.EmitTargetCodeForMemchr(DAG, getCurSDLoc(), DAG.getRoot(),
5723 getValue(Src), getValue(Char), getValue(Length),
5724 MachinePointerInfo(Src));
5725 if (Res.first.getNode()) {
5726 setValue(&I, Res.first);
5727 PendingLoads.push_back(Res.second);
5728 return true;
5729 }
5730
5731 return false;
5732}
5733
Richard Sandifordbb83a502013-08-16 11:29:37 +00005734/// visitStrCpyCall -- See if we can lower a strcpy or stpcpy call into an
5735/// optimized form. If so, return true and lower it, otherwise return false
5736/// and it will be lowered like a normal call.
5737bool SelectionDAGBuilder::visitStrCpyCall(const CallInst &I, bool isStpcpy) {
5738 // Verify that the prototype makes sense. char *strcpy(char *, char *)
5739 if (I.getNumArgOperands() != 2)
5740 return false;
5741
5742 const Value *Arg0 = I.getArgOperand(0), *Arg1 = I.getArgOperand(1);
5743 if (!Arg0->getType()->isPointerTy() ||
5744 !Arg1->getType()->isPointerTy() ||
5745 !I.getType()->isPointerTy())
5746 return false;
5747
5748 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo();
5749 std::pair<SDValue, SDValue> Res =
5750 TSI.EmitTargetCodeForStrcpy(DAG, getCurSDLoc(), getRoot(),
5751 getValue(Arg0), getValue(Arg1),
5752 MachinePointerInfo(Arg0),
5753 MachinePointerInfo(Arg1), isStpcpy);
5754 if (Res.first.getNode()) {
5755 setValue(&I, Res.first);
5756 DAG.setRoot(Res.second);
5757 return true;
5758 }
5759
5760 return false;
5761}
5762
Richard Sandifordca232712013-08-16 11:21:54 +00005763/// visitStrCmpCall - See if we can lower a call to strcmp in an optimized form.
5764/// If so, return true and lower it, otherwise return false and it will be
5765/// lowered like a normal call.
5766bool SelectionDAGBuilder::visitStrCmpCall(const CallInst &I) {
5767 // Verify that the prototype makes sense. int strcmp(void*,void*)
5768 if (I.getNumArgOperands() != 2)
5769 return false;
5770
5771 const Value *Arg0 = I.getArgOperand(0), *Arg1 = I.getArgOperand(1);
5772 if (!Arg0->getType()->isPointerTy() ||
5773 !Arg1->getType()->isPointerTy() ||
5774 !I.getType()->isIntegerTy())
5775 return false;
5776
5777 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo();
5778 std::pair<SDValue, SDValue> Res =
5779 TSI.EmitTargetCodeForStrcmp(DAG, getCurSDLoc(), DAG.getRoot(),
5780 getValue(Arg0), getValue(Arg1),
5781 MachinePointerInfo(Arg0),
5782 MachinePointerInfo(Arg1));
5783 if (Res.first.getNode()) {
5784 processIntegerCallValue(I, Res.first, true);
5785 PendingLoads.push_back(Res.second);
5786 return true;
5787 }
5788
5789 return false;
5790}
5791
Richard Sandiford0dec06a2013-08-16 11:41:43 +00005792/// visitStrLenCall -- See if we can lower a strlen call into an optimized
5793/// form. If so, return true and lower it, otherwise return false and it
5794/// will be lowered like a normal call.
5795bool SelectionDAGBuilder::visitStrLenCall(const CallInst &I) {
5796 // Verify that the prototype makes sense. size_t strlen(char *)
5797 if (I.getNumArgOperands() != 1)
5798 return false;
5799
5800 const Value *Arg0 = I.getArgOperand(0);
5801 if (!Arg0->getType()->isPointerTy() || !I.getType()->isIntegerTy())
5802 return false;
5803
5804 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo();
5805 std::pair<SDValue, SDValue> Res =
5806 TSI.EmitTargetCodeForStrlen(DAG, getCurSDLoc(), DAG.getRoot(),
5807 getValue(Arg0), MachinePointerInfo(Arg0));
5808 if (Res.first.getNode()) {
5809 processIntegerCallValue(I, Res.first, false);
5810 PendingLoads.push_back(Res.second);
5811 return true;
5812 }
5813
5814 return false;
5815}
5816
5817/// visitStrNLenCall -- See if we can lower a strnlen call into an optimized
5818/// form. If so, return true and lower it, otherwise return false and it
5819/// will be lowered like a normal call.
5820bool SelectionDAGBuilder::visitStrNLenCall(const CallInst &I) {
5821 // Verify that the prototype makes sense. size_t strnlen(char *, size_t)
5822 if (I.getNumArgOperands() != 2)
5823 return false;
5824
5825 const Value *Arg0 = I.getArgOperand(0), *Arg1 = I.getArgOperand(1);
5826 if (!Arg0->getType()->isPointerTy() ||
5827 !Arg1->getType()->isIntegerTy() ||
5828 !I.getType()->isIntegerTy())
5829 return false;
5830
5831 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo();
5832 std::pair<SDValue, SDValue> Res =
5833 TSI.EmitTargetCodeForStrnlen(DAG, getCurSDLoc(), DAG.getRoot(),
5834 getValue(Arg0), getValue(Arg1),
5835 MachinePointerInfo(Arg0));
5836 if (Res.first.getNode()) {
5837 processIntegerCallValue(I, Res.first, false);
5838 PendingLoads.push_back(Res.second);
5839 return true;
5840 }
5841
5842 return false;
5843}
5844
Bob Wilson874886c2012-08-03 23:29:17 +00005845/// visitUnaryFloatCall - If a call instruction is a unary floating-point
5846/// operation (as expected), translate it to an SDNode with the specified opcode
5847/// and return true.
5848bool SelectionDAGBuilder::visitUnaryFloatCall(const CallInst &I,
5849 unsigned Opcode) {
5850 // Sanity check that it really is a unary floating-point call.
5851 if (I.getNumArgOperands() != 1 ||
5852 !I.getArgOperand(0)->getType()->isFloatingPointTy() ||
5853 I.getType() != I.getArgOperand(0)->getType() ||
5854 !I.onlyReadsMemory())
5855 return false;
5856
5857 SDValue Tmp = getValue(I.getArgOperand(0));
Andrew Trickef9de2a2013-05-25 02:42:55 +00005858 setValue(&I, DAG.getNode(Opcode, getCurSDLoc(), Tmp.getValueType(), Tmp));
Bob Wilson874886c2012-08-03 23:29:17 +00005859 return true;
5860}
Chris Lattner1a32ede2009-12-24 00:37:38 +00005861
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005862void SelectionDAGBuilder::visitCall(const CallInst &I) {
Chris Lattner2c0315a2010-07-05 05:36:21 +00005863 // Handle inline assembly differently.
5864 if (isa<InlineAsm>(I.getCalledValue())) {
5865 visitInlineAsm(&I);
5866 return;
5867 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00005868
Michael J. Spencer0e36e032010-10-21 20:49:23 +00005869 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Michael J. Spencer8b98bf22012-02-22 19:06:13 +00005870 ComputeUsesVAFloatArgument(I, &MMI);
Michael J. Spencer0e36e032010-10-21 20:49:23 +00005871
Craig Topperc0196b12014-04-14 00:51:57 +00005872 const char *RenameFn = nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005873 if (Function *F = I.getCalledFunction()) {
5874 if (F->isDeclaration()) {
Chris Lattner2c0315a2010-07-05 05:36:21 +00005875 if (const TargetIntrinsicInfo *II = TM.getIntrinsicInfo()) {
Dale Johannesenb842d522009-02-05 01:49:45 +00005876 if (unsigned IID = II->getIntrinsicID(F)) {
5877 RenameFn = visitIntrinsicCall(I, IID);
5878 if (!RenameFn)
5879 return;
5880 }
5881 }
Dan Gohman575fad32008-09-03 16:12:24 +00005882 if (unsigned IID = F->getIntrinsicID()) {
5883 RenameFn = visitIntrinsicCall(I, IID);
5884 if (!RenameFn)
5885 return;
5886 }
5887 }
5888
5889 // Check for well-known libc/libm calls. If the function is internal, it
5890 // can't be a library call.
Bob Wilson871701c2012-08-03 21:26:24 +00005891 LibFunc::Func Func;
5892 if (!F->hasLocalLinkage() && F->hasName() &&
5893 LibInfo->getLibFunc(F->getName(), Func) &&
5894 LibInfo->hasOptimizedCodeGen(Func)) {
5895 switch (Func) {
5896 default: break;
5897 case LibFunc::copysign:
5898 case LibFunc::copysignf:
5899 case LibFunc::copysignl:
Gabor Greiff69acfe2010-06-30 12:55:46 +00005900 if (I.getNumArgOperands() == 2 && // Basic sanity checks.
Gabor Greifeba0be72010-06-25 09:38:13 +00005901 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5902 I.getType() == I.getArgOperand(0)->getType() &&
Bob Wilson874886c2012-08-03 23:29:17 +00005903 I.getType() == I.getArgOperand(1)->getType() &&
5904 I.onlyReadsMemory()) {
Gabor Greifeba0be72010-06-25 09:38:13 +00005905 SDValue LHS = getValue(I.getArgOperand(0));
5906 SDValue RHS = getValue(I.getArgOperand(1));
Andrew Trickef9de2a2013-05-25 02:42:55 +00005907 setValue(&I, DAG.getNode(ISD::FCOPYSIGN, getCurSDLoc(),
Bill Wendling0602f392009-12-23 01:28:19 +00005908 LHS.getValueType(), LHS, RHS));
Dan Gohman575fad32008-09-03 16:12:24 +00005909 return;
5910 }
Bob Wilson871701c2012-08-03 21:26:24 +00005911 break;
5912 case LibFunc::fabs:
5913 case LibFunc::fabsf:
5914 case LibFunc::fabsl:
Bob Wilson874886c2012-08-03 23:29:17 +00005915 if (visitUnaryFloatCall(I, ISD::FABS))
Dan Gohman575fad32008-09-03 16:12:24 +00005916 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005917 break;
5918 case LibFunc::sin:
5919 case LibFunc::sinf:
5920 case LibFunc::sinl:
Bob Wilson874886c2012-08-03 23:29:17 +00005921 if (visitUnaryFloatCall(I, ISD::FSIN))
Dan Gohman575fad32008-09-03 16:12:24 +00005922 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005923 break;
5924 case LibFunc::cos:
5925 case LibFunc::cosf:
5926 case LibFunc::cosl:
Bob Wilson874886c2012-08-03 23:29:17 +00005927 if (visitUnaryFloatCall(I, ISD::FCOS))
Dan Gohman575fad32008-09-03 16:12:24 +00005928 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005929 break;
5930 case LibFunc::sqrt:
5931 case LibFunc::sqrtf:
5932 case LibFunc::sqrtl:
Preston Gurd048f99d2013-05-27 15:44:35 +00005933 case LibFunc::sqrt_finite:
5934 case LibFunc::sqrtf_finite:
5935 case LibFunc::sqrtl_finite:
Bob Wilson874886c2012-08-03 23:29:17 +00005936 if (visitUnaryFloatCall(I, ISD::FSQRT))
Dale Johannesenc7213422009-09-25 17:23:22 +00005937 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005938 break;
5939 case LibFunc::floor:
5940 case LibFunc::floorf:
5941 case LibFunc::floorl:
Bob Wilson874886c2012-08-03 23:29:17 +00005942 if (visitUnaryFloatCall(I, ISD::FFLOOR))
Owen Anderson0b9b9da2011-12-08 19:32:14 +00005943 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005944 break;
5945 case LibFunc::nearbyint:
5946 case LibFunc::nearbyintf:
5947 case LibFunc::nearbyintl:
Bob Wilson874886c2012-08-03 23:29:17 +00005948 if (visitUnaryFloatCall(I, ISD::FNEARBYINT))
Owen Anderson0b9b9da2011-12-08 19:32:14 +00005949 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005950 break;
5951 case LibFunc::ceil:
5952 case LibFunc::ceilf:
5953 case LibFunc::ceill:
Bob Wilson874886c2012-08-03 23:29:17 +00005954 if (visitUnaryFloatCall(I, ISD::FCEIL))
Owen Anderson0b9b9da2011-12-08 19:32:14 +00005955 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005956 break;
5957 case LibFunc::rint:
5958 case LibFunc::rintf:
5959 case LibFunc::rintl:
Bob Wilson874886c2012-08-03 23:29:17 +00005960 if (visitUnaryFloatCall(I, ISD::FRINT))
Owen Anderson0b9b9da2011-12-08 19:32:14 +00005961 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005962 break;
Hal Finkel171817e2013-08-07 22:49:12 +00005963 case LibFunc::round:
5964 case LibFunc::roundf:
5965 case LibFunc::roundl:
5966 if (visitUnaryFloatCall(I, ISD::FROUND))
5967 return;
5968 break;
Bob Wilson871701c2012-08-03 21:26:24 +00005969 case LibFunc::trunc:
5970 case LibFunc::truncf:
5971 case LibFunc::truncl:
Bob Wilson874886c2012-08-03 23:29:17 +00005972 if (visitUnaryFloatCall(I, ISD::FTRUNC))
Owen Anderson0b9b9da2011-12-08 19:32:14 +00005973 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005974 break;
5975 case LibFunc::log2:
5976 case LibFunc::log2f:
5977 case LibFunc::log2l:
Bob Wilson874886c2012-08-03 23:29:17 +00005978 if (visitUnaryFloatCall(I, ISD::FLOG2))
Owen Andersone7f329f2011-12-15 00:54:12 +00005979 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005980 break;
5981 case LibFunc::exp2:
5982 case LibFunc::exp2f:
5983 case LibFunc::exp2l:
Bob Wilson874886c2012-08-03 23:29:17 +00005984 if (visitUnaryFloatCall(I, ISD::FEXP2))
Owen Andersone7f329f2011-12-15 00:54:12 +00005985 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005986 break;
5987 case LibFunc::memcmp:
Chris Lattner1a32ede2009-12-24 00:37:38 +00005988 if (visitMemCmpCall(I))
5989 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005990 break;
Richard Sandiford6f6d5512013-08-20 09:38:48 +00005991 case LibFunc::memchr:
5992 if (visitMemChrCall(I))
5993 return;
5994 break;
Richard Sandifordbb83a502013-08-16 11:29:37 +00005995 case LibFunc::strcpy:
5996 if (visitStrCpyCall(I, false))
5997 return;
5998 break;
5999 case LibFunc::stpcpy:
6000 if (visitStrCpyCall(I, true))
6001 return;
6002 break;
Richard Sandifordca232712013-08-16 11:21:54 +00006003 case LibFunc::strcmp:
6004 if (visitStrCmpCall(I))
6005 return;
6006 break;
Richard Sandiford0dec06a2013-08-16 11:41:43 +00006007 case LibFunc::strlen:
6008 if (visitStrLenCall(I))
6009 return;
6010 break;
6011 case LibFunc::strnlen:
6012 if (visitStrNLenCall(I))
6013 return;
6014 break;
Dan Gohman575fad32008-09-03 16:12:24 +00006015 }
6016 }
Dan Gohman575fad32008-09-03 16:12:24 +00006017 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00006018
Dan Gohman575fad32008-09-03 16:12:24 +00006019 SDValue Callee;
6020 if (!RenameFn)
Gabor Greifeba0be72010-06-25 09:38:13 +00006021 Callee = getValue(I.getCalledValue());
Dan Gohman575fad32008-09-03 16:12:24 +00006022 else
Eric Christopher58a24612014-10-08 09:50:54 +00006023 Callee = DAG.getExternalSymbol(RenameFn,
6024 DAG.getTargetLoweringInfo().getPointerTy());
Dan Gohman575fad32008-09-03 16:12:24 +00006025
Bill Wendling0602f392009-12-23 01:28:19 +00006026 // Check if we can potentially perform a tail call. More detailed checking is
6027 // be done within LowerCallTo, after more information about the call is known.
Evan Chengc35b5a12010-01-26 23:13:04 +00006028 LowerCallTo(&I, Callee, I.isTailCall());
Dan Gohman575fad32008-09-03 16:12:24 +00006029}
6030
Benjamin Kramer355ce072011-03-26 16:35:10 +00006031namespace {
Dan Gohman4db93c92010-05-29 17:53:24 +00006032
Dan Gohman575fad32008-09-03 16:12:24 +00006033/// AsmOperandInfo - This contains information for each constraint that we are
6034/// lowering.
Benjamin Kramer355ce072011-03-26 16:35:10 +00006035class SDISelAsmOperandInfo : public TargetLowering::AsmOperandInfo {
Cedric Venetd1e179d2009-02-14 16:06:42 +00006036public:
Dan Gohman575fad32008-09-03 16:12:24 +00006037 /// CallOperand - If this is the result output operand or a clobber
6038 /// this is null, otherwise it is the incoming operand to the CallInst.
6039 /// This gets modified as the asm is processed.
6040 SDValue CallOperand;
6041
6042 /// AssignedRegs - If this is a register or register class operand, this
6043 /// contains the set of register corresponding to the operand.
6044 RegsForValue AssignedRegs;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006045
John Thompson1094c802010-09-13 18:15:37 +00006046 explicit SDISelAsmOperandInfo(const TargetLowering::AsmOperandInfo &info)
Craig Topperc0196b12014-04-14 00:51:57 +00006047 : TargetLowering::AsmOperandInfo(info), CallOperand(nullptr,0) {
Dan Gohman575fad32008-09-03 16:12:24 +00006048 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006049
Owen Anderson53aa7a92009-08-10 22:56:29 +00006050 /// getCallOperandValEVT - Return the EVT of the Value* that this operand
Chris Lattner3b1833c2008-10-17 17:05:25 +00006051 /// corresponds to. If there is no Value* for this operand, it returns
Owen Anderson9f944592009-08-11 20:47:22 +00006052 /// MVT::Other.
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00006053 EVT getCallOperandValEVT(LLVMContext &Context,
Owen Anderson55f1c092009-08-13 21:58:54 +00006054 const TargetLowering &TLI,
Rafael Espindola5f57f462014-02-21 18:34:28 +00006055 const DataLayout *DL) const {
Craig Topperc0196b12014-04-14 00:51:57 +00006056 if (!CallOperandVal) return MVT::Other;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006057
Chris Lattner3b1833c2008-10-17 17:05:25 +00006058 if (isa<BasicBlock>(CallOperandVal))
6059 return TLI.getPointerTy();
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006060
Chris Lattner229907c2011-07-18 04:54:35 +00006061 llvm::Type *OpTy = CallOperandVal->getType();
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006062
Eric Christopher44804282011-05-09 20:04:43 +00006063 // FIXME: code duplicated from TargetLowering::ParseConstraints().
Chris Lattner3b1833c2008-10-17 17:05:25 +00006064 // If this is an indirect operand, the operand is a pointer to the
6065 // accessed type.
Bob Wilsonbac37ab2009-12-22 18:34:19 +00006066 if (isIndirect) {
Chris Lattner229907c2011-07-18 04:54:35 +00006067 llvm::PointerType *PtrTy = dyn_cast<PointerType>(OpTy);
Bob Wilsonbac37ab2009-12-22 18:34:19 +00006068 if (!PtrTy)
Chris Lattner2104b8d2010-04-07 22:58:41 +00006069 report_fatal_error("Indirect operand for inline asm not a pointer!");
Bob Wilsonbac37ab2009-12-22 18:34:19 +00006070 OpTy = PtrTy->getElementType();
6071 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006072
Eric Christopher44804282011-05-09 20:04:43 +00006073 // Look for vector wrapped in a struct. e.g. { <16 x i8> }.
Chris Lattner229907c2011-07-18 04:54:35 +00006074 if (StructType *STy = dyn_cast<StructType>(OpTy))
Eric Christopher44804282011-05-09 20:04:43 +00006075 if (STy->getNumElements() == 1)
6076 OpTy = STy->getElementType(0);
6077
Chris Lattner3b1833c2008-10-17 17:05:25 +00006078 // If OpTy is not a single value, it may be a struct/union that we
6079 // can tile with integers.
6080 if (!OpTy->isSingleValueType() && OpTy->isSized()) {
Rafael Espindola5f57f462014-02-21 18:34:28 +00006081 unsigned BitSize = DL->getTypeSizeInBits(OpTy);
Chris Lattner3b1833c2008-10-17 17:05:25 +00006082 switch (BitSize) {
6083 default: break;
6084 case 1:
6085 case 8:
6086 case 16:
6087 case 32:
6088 case 64:
Chris Lattneraadf7412008-10-17 19:59:51 +00006089 case 128:
Owen Anderson55f1c092009-08-13 21:58:54 +00006090 OpTy = IntegerType::get(Context, BitSize);
Chris Lattner3b1833c2008-10-17 17:05:25 +00006091 break;
6092 }
6093 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006094
Chris Lattner3b1833c2008-10-17 17:05:25 +00006095 return TLI.getValueType(OpTy, true);
6096 }
Dan Gohman575fad32008-09-03 16:12:24 +00006097};
Dan Gohman4db93c92010-05-29 17:53:24 +00006098
John Thompsone8360b72010-10-29 17:29:13 +00006099typedef SmallVector<SDISelAsmOperandInfo,16> SDISelAsmOperandInfoVector;
6100
Benjamin Kramer355ce072011-03-26 16:35:10 +00006101} // end anonymous namespace
Dan Gohman575fad32008-09-03 16:12:24 +00006102
Dan Gohman575fad32008-09-03 16:12:24 +00006103/// GetRegistersForValue - Assign registers (virtual or physical) for the
6104/// specified operand. We prefer to assign virtual registers, to allow the
Bob Wilson1c00b692009-12-17 05:07:36 +00006105/// register allocator to handle the assignment process. However, if the asm
6106/// uses features that we can't model on machineinstrs, we have SDISel do the
Dan Gohman575fad32008-09-03 16:12:24 +00006107/// allocation. This produces generally horrible, but correct, code.
6108///
6109/// OpInfo describes the operand.
Dan Gohman575fad32008-09-03 16:12:24 +00006110///
Benjamin Kramer355ce072011-03-26 16:35:10 +00006111static void GetRegistersForValue(SelectionDAG &DAG,
6112 const TargetLowering &TLI,
Andrew Trickef9de2a2013-05-25 02:42:55 +00006113 SDLoc DL,
Benjamin Kramer6fe3e3d2012-02-24 14:01:17 +00006114 SDISelAsmOperandInfo &OpInfo) {
Benjamin Kramer355ce072011-03-26 16:35:10 +00006115 LLVMContext &Context = *DAG.getContext();
Owen Anderson117c9e82009-08-12 00:36:31 +00006116
Dan Gohman575fad32008-09-03 16:12:24 +00006117 MachineFunction &MF = DAG.getMachineFunction();
6118 SmallVector<unsigned, 4> Regs;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006119
Dan Gohman575fad32008-09-03 16:12:24 +00006120 // If this is a constraint for a single physreg, or a constraint for a
6121 // register class, find it.
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006122 std::pair<unsigned, const TargetRegisterClass*> PhysReg =
Dan Gohman575fad32008-09-03 16:12:24 +00006123 TLI.getRegForInlineAsmConstraint(OpInfo.ConstraintCode,
6124 OpInfo.ConstraintVT);
6125
6126 unsigned NumRegs = 1;
Owen Anderson9f944592009-08-11 20:47:22 +00006127 if (OpInfo.ConstraintVT != MVT::Other) {
Chris Lattner4396e0d2008-10-21 00:45:36 +00006128 // If this is a FP input in an integer register (or visa versa) insert a bit
6129 // cast of the input value. More generally, handle any case where the input
6130 // value disagrees with the register class we plan to stick this in.
6131 if (OpInfo.Type == InlineAsm::isInput &&
6132 PhysReg.second && !PhysReg.second->hasType(OpInfo.ConstraintVT)) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00006133 // Try to convert to the first EVT that the reg class contains. If the
Chris Lattner4396e0d2008-10-21 00:45:36 +00006134 // types are identical size, use a bitcast to convert (e.g. two differing
6135 // vector types).
Patrik Hagglund4e0f8282012-12-19 12:23:01 +00006136 MVT RegVT = *PhysReg.second->vt_begin();
Kevin Qin275ce912014-03-21 02:14:50 +00006137 if (RegVT.getSizeInBits() == OpInfo.CallOperand.getValueSizeInBits()) {
Benjamin Kramer355ce072011-03-26 16:35:10 +00006138 OpInfo.CallOperand = DAG.getNode(ISD::BITCAST, DL,
Dale Johannesened255b32009-01-30 01:34:22 +00006139 RegVT, OpInfo.CallOperand);
Chris Lattner4396e0d2008-10-21 00:45:36 +00006140 OpInfo.ConstraintVT = RegVT;
6141 } else if (RegVT.isInteger() && OpInfo.ConstraintVT.isFloatingPoint()) {
6142 // If the input is a FP value and we want it in FP registers, do a
6143 // bitcast to the corresponding integer type. This turns an f64 value
6144 // into i64, which can be passed with two i32 values on a 32-bit
6145 // machine.
Patrik Hagglund4e0f8282012-12-19 12:23:01 +00006146 RegVT = MVT::getIntegerVT(OpInfo.ConstraintVT.getSizeInBits());
Benjamin Kramer355ce072011-03-26 16:35:10 +00006147 OpInfo.CallOperand = DAG.getNode(ISD::BITCAST, DL,
Dale Johannesened255b32009-01-30 01:34:22 +00006148 RegVT, OpInfo.CallOperand);
Chris Lattner4396e0d2008-10-21 00:45:36 +00006149 OpInfo.ConstraintVT = RegVT;
6150 }
6151 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006152
Owen Anderson117c9e82009-08-12 00:36:31 +00006153 NumRegs = TLI.getNumRegisters(Context, OpInfo.ConstraintVT);
Chris Lattner4396e0d2008-10-21 00:45:36 +00006154 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006155
Patrik Hagglund4e0f8282012-12-19 12:23:01 +00006156 MVT RegVT;
Owen Anderson53aa7a92009-08-10 22:56:29 +00006157 EVT ValueVT = OpInfo.ConstraintVT;
Dan Gohman575fad32008-09-03 16:12:24 +00006158
6159 // If this is a constraint for a specific physical register, like {r17},
6160 // assign it now.
Chris Lattnerc35847e2009-03-24 15:27:37 +00006161 if (unsigned AssignedReg = PhysReg.first) {
6162 const TargetRegisterClass *RC = PhysReg.second;
Owen Anderson9f944592009-08-11 20:47:22 +00006163 if (OpInfo.ConstraintVT == MVT::Other)
Chris Lattnerc35847e2009-03-24 15:27:37 +00006164 ValueVT = *RC->vt_begin();
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006165
Dan Gohman575fad32008-09-03 16:12:24 +00006166 // Get the actual register value type. This is important, because the user
6167 // may have asked for (e.g.) the AX register in i32 type. We need to
6168 // remember that AX is actually i16 to get the right extension.
Chris Lattnerc35847e2009-03-24 15:27:37 +00006169 RegVT = *RC->vt_begin();
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006170
Dan Gohman575fad32008-09-03 16:12:24 +00006171 // This is a explicit reference to a physical register.
Chris Lattnerc35847e2009-03-24 15:27:37 +00006172 Regs.push_back(AssignedReg);
Dan Gohman575fad32008-09-03 16:12:24 +00006173
6174 // If this is an expanded reference, add the rest of the regs to Regs.
6175 if (NumRegs != 1) {
Chris Lattnerc35847e2009-03-24 15:27:37 +00006176 TargetRegisterClass::iterator I = RC->begin();
6177 for (; *I != AssignedReg; ++I)
6178 assert(I != RC->end() && "Didn't find reg!");
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006179
Dan Gohman575fad32008-09-03 16:12:24 +00006180 // Already added the first reg.
6181 --NumRegs; ++I;
6182 for (; NumRegs; --NumRegs, ++I) {
Chris Lattnerc35847e2009-03-24 15:27:37 +00006183 assert(I != RC->end() && "Ran out of registers to allocate!");
Dan Gohman575fad32008-09-03 16:12:24 +00006184 Regs.push_back(*I);
6185 }
6186 }
Bill Wendlingac087582009-12-22 01:25:10 +00006187
Dan Gohmand16aa542010-05-29 17:03:36 +00006188 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Dan Gohman575fad32008-09-03 16:12:24 +00006189 return;
6190 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006191
Dan Gohman575fad32008-09-03 16:12:24 +00006192 // Otherwise, if this was a reference to an LLVM register class, create vregs
6193 // for this reference.
Chris Lattner42eceb32009-03-24 15:25:07 +00006194 if (const TargetRegisterClass *RC = PhysReg.second) {
6195 RegVT = *RC->vt_begin();
Owen Anderson9f944592009-08-11 20:47:22 +00006196 if (OpInfo.ConstraintVT == MVT::Other)
Evan Cheng968c3b02009-03-23 08:01:15 +00006197 ValueVT = RegVT;
Dan Gohman575fad32008-09-03 16:12:24 +00006198
Evan Cheng968c3b02009-03-23 08:01:15 +00006199 // Create the appropriate number of virtual registers.
6200 MachineRegisterInfo &RegInfo = MF.getRegInfo();
6201 for (; NumRegs; --NumRegs)
Chris Lattner42eceb32009-03-24 15:25:07 +00006202 Regs.push_back(RegInfo.createVirtualRegister(RC));
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006203
Dan Gohmand16aa542010-05-29 17:03:36 +00006204 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Evan Cheng968c3b02009-03-23 08:01:15 +00006205 return;
Dan Gohman575fad32008-09-03 16:12:24 +00006206 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00006207
Dan Gohman575fad32008-09-03 16:12:24 +00006208 // Otherwise, we couldn't allocate enough registers for this.
6209}
6210
Dan Gohman575fad32008-09-03 16:12:24 +00006211/// visitInlineAsm - Handle a call to an InlineAsm object.
6212///
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006213void SelectionDAGBuilder::visitInlineAsm(ImmutableCallSite CS) {
6214 const InlineAsm *IA = cast<InlineAsm>(CS.getCalledValue());
Dan Gohman575fad32008-09-03 16:12:24 +00006215
6216 /// ConstraintOperands - Information about all of the constraints.
John Thompsone8360b72010-10-29 17:29:13 +00006217 SDISelAsmOperandInfoVector ConstraintOperands;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006218
Eric Christopher58a24612014-10-08 09:50:54 +00006219 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Evan Chengd26fc5e2011-05-06 20:52:23 +00006220 TargetLowering::AsmOperandInfoVector
Eric Christopher58a24612014-10-08 09:50:54 +00006221 TargetConstraints = TLI.ParseConstraints(CS);
Evan Chengd26fc5e2011-05-06 20:52:23 +00006222
John Thompson1094c802010-09-13 18:15:37 +00006223 bool hasMemory = false;
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00006224
Dan Gohman575fad32008-09-03 16:12:24 +00006225 unsigned ArgNo = 0; // ArgNo - The argument of the CallInst.
6226 unsigned ResNo = 0; // ResNo - The result number of the next output.
John Thompson1094c802010-09-13 18:15:37 +00006227 for (unsigned i = 0, e = TargetConstraints.size(); i != e; ++i) {
6228 ConstraintOperands.push_back(SDISelAsmOperandInfo(TargetConstraints[i]));
Dan Gohman575fad32008-09-03 16:12:24 +00006229 SDISelAsmOperandInfo &OpInfo = ConstraintOperands.back();
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00006230
Patrik Hagglundf9934612012-12-19 15:19:11 +00006231 MVT OpVT = MVT::Other;
Dan Gohman575fad32008-09-03 16:12:24 +00006232
6233 // Compute the value type for each operand.
6234 switch (OpInfo.Type) {
6235 case InlineAsm::isOutput:
6236 // Indirect outputs just consume an argument.
6237 if (OpInfo.isIndirect) {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006238 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
Dan Gohman575fad32008-09-03 16:12:24 +00006239 break;
6240 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006241
Dan Gohman575fad32008-09-03 16:12:24 +00006242 // The return value of the call is this value. As such, there is no
6243 // corresponding argument.
Nick Lewyckyf40df1d2011-09-30 22:19:53 +00006244 assert(!CS.getType()->isVoidTy() && "Bad inline asm!");
Chris Lattner229907c2011-07-18 04:54:35 +00006245 if (StructType *STy = dyn_cast<StructType>(CS.getType())) {
Eric Christopher58a24612014-10-08 09:50:54 +00006246 OpVT = TLI.getSimpleValueType(STy->getElementType(ResNo));
Dan Gohman575fad32008-09-03 16:12:24 +00006247 } else {
6248 assert(ResNo == 0 && "Asm only has one result!");
Eric Christopher58a24612014-10-08 09:50:54 +00006249 OpVT = TLI.getSimpleValueType(CS.getType());
Dan Gohman575fad32008-09-03 16:12:24 +00006250 }
6251 ++ResNo;
6252 break;
6253 case InlineAsm::isInput:
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006254 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
Dan Gohman575fad32008-09-03 16:12:24 +00006255 break;
6256 case InlineAsm::isClobber:
6257 // Nothing to do.
6258 break;
6259 }
6260
6261 // If this is an input or an indirect output, process the call argument.
6262 // BasicBlocks are labels, currently appearing only in asm's.
6263 if (OpInfo.CallOperandVal) {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006264 if (const BasicBlock *BB = dyn_cast<BasicBlock>(OpInfo.CallOperandVal)) {
Dan Gohman575fad32008-09-03 16:12:24 +00006265 OpInfo.CallOperand = DAG.getBasicBlock(FuncInfo.MBBMap[BB]);
Chris Lattner3b1833c2008-10-17 17:05:25 +00006266 } else {
Dan Gohman575fad32008-09-03 16:12:24 +00006267 OpInfo.CallOperand = getValue(OpInfo.CallOperandVal);
Dan Gohman575fad32008-09-03 16:12:24 +00006268 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006269
Eric Christopher58a24612014-10-08 09:50:54 +00006270 OpVT =
6271 OpInfo.getCallOperandValEVT(*DAG.getContext(), TLI, DL).getSimpleVT();
Dan Gohman575fad32008-09-03 16:12:24 +00006272 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006273
Dan Gohman575fad32008-09-03 16:12:24 +00006274 OpInfo.ConstraintVT = OpVT;
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00006275
John Thompson1094c802010-09-13 18:15:37 +00006276 // Indirect operand accesses access memory.
6277 if (OpInfo.isIndirect)
6278 hasMemory = true;
6279 else {
6280 for (unsigned j = 0, ee = OpInfo.Codes.size(); j != ee; ++j) {
Evan Chengd26fc5e2011-05-06 20:52:23 +00006281 TargetLowering::ConstraintType
Eric Christopher58a24612014-10-08 09:50:54 +00006282 CType = TLI.getConstraintType(OpInfo.Codes[j]);
John Thompson1094c802010-09-13 18:15:37 +00006283 if (CType == TargetLowering::C_Memory) {
6284 hasMemory = true;
6285 break;
6286 }
6287 }
6288 }
Chris Lattner160e8ab2008-10-18 18:49:30 +00006289 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006290
John Thompson1094c802010-09-13 18:15:37 +00006291 SDValue Chain, Flag;
6292
6293 // We won't need to flush pending loads if this asm doesn't touch
6294 // memory and is nonvolatile.
6295 if (hasMemory || IA->hasSideEffects())
6296 Chain = getRoot();
6297 else
6298 Chain = DAG.getRoot();
6299
Chris Lattner160e8ab2008-10-18 18:49:30 +00006300 // Second pass over the constraints: compute which constraint option to use
6301 // and assign registers to constraints that want a specific physreg.
John Thompson1094c802010-09-13 18:15:37 +00006302 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
Chris Lattner160e8ab2008-10-18 18:49:30 +00006303 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006304
John Thompson8118ef82010-09-24 22:24:05 +00006305 // If this is an output operand with a matching input operand, look up the
6306 // matching input. If their types mismatch, e.g. one is an integer, the
6307 // other is floating point, or their sizes are different, flag it as an
6308 // error.
6309 if (OpInfo.hasMatchingInput()) {
6310 SDISelAsmOperandInfo &Input = ConstraintOperands[OpInfo.MatchingInput];
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00006311
John Thompson8118ef82010-09-24 22:24:05 +00006312 if (OpInfo.ConstraintVT != Input.ConstraintVT) {
Bill Wendlingd1634052012-07-19 00:04:14 +00006313 std::pair<unsigned, const TargetRegisterClass*> MatchRC =
Eric Christopher58a24612014-10-08 09:50:54 +00006314 TLI.getRegForInlineAsmConstraint(OpInfo.ConstraintCode,
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006315 OpInfo.ConstraintVT);
Bill Wendlingd1634052012-07-19 00:04:14 +00006316 std::pair<unsigned, const TargetRegisterClass*> InputRC =
Eric Christopher58a24612014-10-08 09:50:54 +00006317 TLI.getRegForInlineAsmConstraint(Input.ConstraintCode,
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006318 Input.ConstraintVT);
John Thompson8118ef82010-09-24 22:24:05 +00006319 if ((OpInfo.ConstraintVT.isInteger() !=
6320 Input.ConstraintVT.isInteger()) ||
Eric Christopher92464be2011-07-14 20:13:52 +00006321 (MatchRC.second != InputRC.second)) {
John Thompson8118ef82010-09-24 22:24:05 +00006322 report_fatal_error("Unsupported asm: input constraint"
6323 " with a matching output constraint of"
6324 " incompatible type!");
6325 }
6326 Input.ConstraintVT = OpInfo.ConstraintVT;
6327 }
6328 }
6329
Dan Gohman575fad32008-09-03 16:12:24 +00006330 // Compute the constraint code and ConstraintType to use.
Eric Christopher58a24612014-10-08 09:50:54 +00006331 TLI.ComputeConstraintToUse(OpInfo, OpInfo.CallOperand, &DAG);
Dan Gohman575fad32008-09-03 16:12:24 +00006332
Eric Christopher0cb6fd92013-01-11 18:12:39 +00006333 if (OpInfo.ConstraintType == TargetLowering::C_Memory &&
6334 OpInfo.Type == InlineAsm::isClobber)
6335 continue;
6336
Dan Gohman575fad32008-09-03 16:12:24 +00006337 // If this is a memory input, and if the operand is not indirect, do what we
6338 // need to to provide an address for the memory input.
6339 if (OpInfo.ConstraintType == TargetLowering::C_Memory &&
6340 !OpInfo.isIndirect) {
Evan Chengd26fc5e2011-05-06 20:52:23 +00006341 assert((OpInfo.isMultipleAlternative ||
6342 (OpInfo.Type == InlineAsm::isInput)) &&
Dan Gohman575fad32008-09-03 16:12:24 +00006343 "Can only indirectify direct input operands!");
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006344
Dan Gohman575fad32008-09-03 16:12:24 +00006345 // Memory operands really want the address of the value. If we don't have
6346 // an indirect input, put it in the constpool if we can, otherwise spill
6347 // it to a stack slot.
Eric Christopherfbff0e42011-06-03 17:21:23 +00006348 // TODO: This isn't quite right. We need to handle these according to
6349 // the addressing mode that the constraint wants. Also, this may take
6350 // an additional register for the computation and we don't want that
6351 // either.
Eric Christopher0713a9d2011-06-08 23:55:35 +00006352
Dan Gohman575fad32008-09-03 16:12:24 +00006353 // If the operand is a float, integer, or vector constant, spill to a
6354 // constant pool entry to get its address.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006355 const Value *OpVal = OpInfo.CallOperandVal;
Dan Gohman575fad32008-09-03 16:12:24 +00006356 if (isa<ConstantFP>(OpVal) || isa<ConstantInt>(OpVal) ||
Chris Lattner0256be92012-01-27 03:08:05 +00006357 isa<ConstantVector>(OpVal) || isa<ConstantDataVector>(OpVal)) {
Dan Gohman575fad32008-09-03 16:12:24 +00006358 OpInfo.CallOperand = DAG.getConstantPool(cast<Constant>(OpVal),
Eric Christopher58a24612014-10-08 09:50:54 +00006359 TLI.getPointerTy());
Dan Gohman575fad32008-09-03 16:12:24 +00006360 } else {
6361 // Otherwise, create a stack slot and emit a store to it before the
6362 // asm.
Chris Lattner229907c2011-07-18 04:54:35 +00006363 Type *Ty = OpVal->getType();
Eric Christopher58a24612014-10-08 09:50:54 +00006364 uint64_t TySize = TLI.getDataLayout()->getTypeAllocSize(Ty);
6365 unsigned Align = TLI.getDataLayout()->getPrefTypeAlignment(Ty);
Dan Gohman575fad32008-09-03 16:12:24 +00006366 MachineFunction &MF = DAG.getMachineFunction();
David Greene1fbe0542009-11-12 20:49:22 +00006367 int SSFI = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
Eric Christopher58a24612014-10-08 09:50:54 +00006368 SDValue StackSlot = DAG.getFrameIndex(SSFI, TLI.getPointerTy());
Andrew Trickef9de2a2013-05-25 02:42:55 +00006369 Chain = DAG.getStore(Chain, getCurSDLoc(),
Chris Lattner1ffcf522010-09-21 16:36:31 +00006370 OpInfo.CallOperand, StackSlot,
6371 MachinePointerInfo::getFixedStack(SSFI),
David Greene39c6d012010-02-15 17:00:31 +00006372 false, false, 0);
Dan Gohman575fad32008-09-03 16:12:24 +00006373 OpInfo.CallOperand = StackSlot;
6374 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006375
Dan Gohman575fad32008-09-03 16:12:24 +00006376 // There is no longer a Value* corresponding to this operand.
Craig Topperc0196b12014-04-14 00:51:57 +00006377 OpInfo.CallOperandVal = nullptr;
Bill Wendlingac087582009-12-22 01:25:10 +00006378
Dan Gohman575fad32008-09-03 16:12:24 +00006379 // It is now an indirect operand.
6380 OpInfo.isIndirect = true;
6381 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006382
Dan Gohman575fad32008-09-03 16:12:24 +00006383 // If this constraint is for a specific register, allocate it before
6384 // anything else.
6385 if (OpInfo.ConstraintType == TargetLowering::C_Register)
Eric Christopher58a24612014-10-08 09:50:54 +00006386 GetRegistersForValue(DAG, TLI, getCurSDLoc(), OpInfo);
Dan Gohman575fad32008-09-03 16:12:24 +00006387 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006388
Dan Gohman575fad32008-09-03 16:12:24 +00006389 // Second pass - Loop over all of the operands, assigning virtual or physregs
Chris Lattneref890172008-10-17 16:21:11 +00006390 // to register class operands.
Dan Gohman575fad32008-09-03 16:12:24 +00006391 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
6392 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006393
Dan Gohman575fad32008-09-03 16:12:24 +00006394 // C_Register operands have already been allocated, Other/Memory don't need
6395 // to be.
6396 if (OpInfo.ConstraintType == TargetLowering::C_RegisterClass)
Eric Christopher58a24612014-10-08 09:50:54 +00006397 GetRegistersForValue(DAG, TLI, getCurSDLoc(), OpInfo);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006398 }
6399
Dan Gohman575fad32008-09-03 16:12:24 +00006400 // AsmNodeOperands - The operands for the ISD::INLINEASM node.
6401 std::vector<SDValue> AsmNodeOperands;
6402 AsmNodeOperands.push_back(SDValue()); // reserve space for input chain
6403 AsmNodeOperands.push_back(
Dan Gohmanfeeced42010-01-04 21:00:54 +00006404 DAG.getTargetExternalSymbol(IA->getAsmString().c_str(),
Eric Christopher58a24612014-10-08 09:50:54 +00006405 TLI.getPointerTy()));
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006406
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006407 // If we have a !srcloc metadata node associated with it, we want to attach
6408 // this to the ultimately generated inline asm machineinstr. To do this, we
6409 // pass in the third operand as this (potentially null) inline asm MDNode.
6410 const MDNode *SrcLoc = CS.getInstruction()->getMetadata("srcloc");
6411 AsmNodeOperands.push_back(DAG.getMDNode(SrcLoc));
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006412
Chad Rosier9e1274f2012-10-30 19:11:54 +00006413 // Remember the HasSideEffect, AlignStack, AsmDialect, MayLoad and MayStore
6414 // bits as operand 3.
Evan Cheng6eb516d2011-01-07 23:50:32 +00006415 unsigned ExtraInfo = 0;
6416 if (IA->hasSideEffects())
6417 ExtraInfo |= InlineAsm::Extra_HasSideEffects;
6418 if (IA->isAlignStack())
6419 ExtraInfo |= InlineAsm::Extra_IsAlignStack;
Chad Rosiercbd2a192012-09-05 22:17:43 +00006420 // Set the asm dialect.
Chad Rosiere53314f2012-09-05 22:40:13 +00006421 ExtraInfo |= IA->getDialect() * InlineAsm::Extra_AsmDialect;
Chad Rosier9e1274f2012-10-30 19:11:54 +00006422
6423 // Determine if this InlineAsm MayLoad or MayStore based on the constraints.
6424 for (unsigned i = 0, e = TargetConstraints.size(); i != e; ++i) {
6425 TargetLowering::AsmOperandInfo &OpInfo = TargetConstraints[i];
6426
6427 // Compute the constraint code and ConstraintType to use.
Eric Christopher58a24612014-10-08 09:50:54 +00006428 TLI.ComputeConstraintToUse(OpInfo, SDValue());
Chad Rosier9e1274f2012-10-30 19:11:54 +00006429
Chad Rosier86f60502012-10-30 20:01:12 +00006430 // Ideally, we would only check against memory constraints. However, the
6431 // meaning of an other constraint can be target-specific and we can't easily
6432 // reason about it. Therefore, be conservative and set MayLoad/MayStore
6433 // for other constriants as well.
Chad Rosier9e1274f2012-10-30 19:11:54 +00006434 if (OpInfo.ConstraintType == TargetLowering::C_Memory ||
6435 OpInfo.ConstraintType == TargetLowering::C_Other) {
6436 if (OpInfo.Type == InlineAsm::isInput)
6437 ExtraInfo |= InlineAsm::Extra_MayLoad;
6438 else if (OpInfo.Type == InlineAsm::isOutput)
6439 ExtraInfo |= InlineAsm::Extra_MayStore;
Eric Christopher0cb6fd92013-01-11 18:12:39 +00006440 else if (OpInfo.Type == InlineAsm::isClobber)
6441 ExtraInfo |= (InlineAsm::Extra_MayLoad | InlineAsm::Extra_MayStore);
Chad Rosier9e1274f2012-10-30 19:11:54 +00006442 }
6443 }
6444
Evan Cheng6eb516d2011-01-07 23:50:32 +00006445 AsmNodeOperands.push_back(DAG.getTargetConstant(ExtraInfo,
Eric Christopher58a24612014-10-08 09:50:54 +00006446 TLI.getPointerTy()));
Dale Johannesen4d887f7c2010-07-02 20:16:09 +00006447
Dan Gohman575fad32008-09-03 16:12:24 +00006448 // Loop over all of the inputs, copying the operand values into the
6449 // appropriate registers and processing the output regs.
6450 RegsForValue RetValRegs;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006451
Dan Gohman575fad32008-09-03 16:12:24 +00006452 // IndirectStoresToEmit - The set of stores to emit after the inline asm node.
6453 std::vector<std::pair<RegsForValue, Value*> > IndirectStoresToEmit;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006454
Dan Gohman575fad32008-09-03 16:12:24 +00006455 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
6456 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
6457
6458 switch (OpInfo.Type) {
6459 case InlineAsm::isOutput: {
6460 if (OpInfo.ConstraintType != TargetLowering::C_RegisterClass &&
6461 OpInfo.ConstraintType != TargetLowering::C_Register) {
6462 // Memory output, or 'other' output (e.g. 'X' constraint).
6463 assert(OpInfo.isIndirect && "Memory output must be indirect operand");
6464
6465 // Add information to the INLINEASM node to know about this output.
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006466 unsigned OpFlags = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
6467 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlags,
Eric Christopher58a24612014-10-08 09:50:54 +00006468 TLI.getPointerTy()));
Dan Gohman575fad32008-09-03 16:12:24 +00006469 AsmNodeOperands.push_back(OpInfo.CallOperand);
6470 break;
6471 }
6472
6473 // Otherwise, this is a register or register class output.
6474
6475 // Copy the output from the appropriate register. Find a register that
6476 // we can use.
Chris Lattner6b77a072012-01-03 23:51:01 +00006477 if (OpInfo.AssignedRegs.Regs.empty()) {
6478 LLVMContext &Ctx = *DAG.getContext();
Stephen Lincfe7f352013-07-08 00:37:03 +00006479 Ctx.emitError(CS.getInstruction(),
Chris Lattner6b77a072012-01-03 23:51:01 +00006480 "couldn't allocate output register for constraint '" +
Eric Christophere6656ac2013-07-31 01:26:24 +00006481 Twine(OpInfo.ConstraintCode) + "'");
6482 return;
Chris Lattner6b77a072012-01-03 23:51:01 +00006483 }
Dan Gohman575fad32008-09-03 16:12:24 +00006484
6485 // If this is an indirect operand, store through the pointer after the
6486 // asm.
6487 if (OpInfo.isIndirect) {
6488 IndirectStoresToEmit.push_back(std::make_pair(OpInfo.AssignedRegs,
6489 OpInfo.CallOperandVal));
6490 } else {
6491 // This is the result value of the call.
Benjamin Kramerccce8ba2010-01-05 13:12:22 +00006492 assert(!CS.getType()->isVoidTy() && "Bad inline asm!");
Dan Gohman575fad32008-09-03 16:12:24 +00006493 // Concatenate this output onto the outputs list.
6494 RetValRegs.append(OpInfo.AssignedRegs);
6495 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006496
Dan Gohman575fad32008-09-03 16:12:24 +00006497 // Add information to the INLINEASM node to know that this register is
6498 // set.
Eric Christopher029af152013-07-30 22:50:44 +00006499 OpInfo.AssignedRegs
6500 .AddInlineAsmOperands(OpInfo.isEarlyClobber
6501 ? InlineAsm::Kind_RegDefEarlyClobber
6502 : InlineAsm::Kind_RegDef,
6503 false, 0, DAG, AsmNodeOperands);
Dan Gohman575fad32008-09-03 16:12:24 +00006504 break;
6505 }
6506 case InlineAsm::isInput: {
6507 SDValue InOperandVal = OpInfo.CallOperand;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006508
Chris Lattner860df6e2008-10-17 16:47:46 +00006509 if (OpInfo.isMatchingInputConstraint()) { // Matching constraint?
Dan Gohman575fad32008-09-03 16:12:24 +00006510 // If this is required to match an output register we have already set,
6511 // just use its register.
Chris Lattneref890172008-10-17 16:21:11 +00006512 unsigned OperandNo = OpInfo.getMatchedOperand();
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006513
Dan Gohman575fad32008-09-03 16:12:24 +00006514 // Scan until we find the definition we already emitted of this operand.
6515 // When we find it, create a RegsForValue operand.
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006516 unsigned CurOp = InlineAsm::Op_FirstOperand;
Dan Gohman575fad32008-09-03 16:12:24 +00006517 for (; OperandNo; --OperandNo) {
6518 // Advance to the next operand.
Evan Cheng2e559232009-03-20 18:03:34 +00006519 unsigned OpFlag =
Dan Gohmaneffb8942008-09-12 16:56:44 +00006520 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006521 assert((InlineAsm::isRegDefKind(OpFlag) ||
6522 InlineAsm::isRegDefEarlyClobberKind(OpFlag) ||
6523 InlineAsm::isMemKind(OpFlag)) && "Skipped past definitions?");
Evan Cheng2e559232009-03-20 18:03:34 +00006524 CurOp += InlineAsm::getNumOperandRegisters(OpFlag)+1;
Dan Gohman575fad32008-09-03 16:12:24 +00006525 }
6526
Evan Cheng2e559232009-03-20 18:03:34 +00006527 unsigned OpFlag =
Dan Gohmaneffb8942008-09-12 16:56:44 +00006528 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006529 if (InlineAsm::isRegDefKind(OpFlag) ||
6530 InlineAsm::isRegDefEarlyClobberKind(OpFlag)) {
Evan Cheng2e559232009-03-20 18:03:34 +00006531 // Add (OpFlag&0xffff)>>3 registers to MatchedRegs.
Chris Lattner3c65a832010-04-08 00:09:16 +00006532 if (OpInfo.isIndirect) {
6533 // This happens on gcc/testsuite/gcc.dg/pr8788-1.c
Dan Gohman7c0303a2010-04-19 22:41:47 +00006534 LLVMContext &Ctx = *DAG.getContext();
Eric Christophere6656ac2013-07-31 01:26:24 +00006535 Ctx.emitError(CS.getInstruction(), "inline asm not supported yet:"
6536 " don't know how to handle tied "
6537 "indirect register inputs");
6538 return;
Chris Lattner3c65a832010-04-08 00:09:16 +00006539 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00006540
Dan Gohman575fad32008-09-03 16:12:24 +00006541 RegsForValue MatchedRegs;
Dan Gohman575fad32008-09-03 16:12:24 +00006542 MatchedRegs.ValueVTs.push_back(InOperandVal.getValueType());
Patrik Hagglund5e6c3612012-12-13 06:34:11 +00006543 MVT RegVT = AsmNodeOperands[CurOp+1].getSimpleValueType();
Evan Cheng968c3b02009-03-23 08:01:15 +00006544 MatchedRegs.RegVTs.push_back(RegVT);
6545 MachineRegisterInfo &RegInfo = DAG.getMachineFunction().getRegInfo();
Evan Cheng2e559232009-03-20 18:03:34 +00006546 for (unsigned i = 0, e = InlineAsm::getNumOperandRegisters(OpFlag);
Chad Rosier108d5a62013-04-24 22:53:10 +00006547 i != e; ++i) {
Eric Christopher58a24612014-10-08 09:50:54 +00006548 if (const TargetRegisterClass *RC = TLI.getRegClassFor(RegVT))
Chad Rosier108d5a62013-04-24 22:53:10 +00006549 MatchedRegs.Regs.push_back(RegInfo.createVirtualRegister(RC));
6550 else {
6551 LLVMContext &Ctx = *DAG.getContext();
Eric Christophere6656ac2013-07-31 01:26:24 +00006552 Ctx.emitError(CS.getInstruction(),
6553 "inline asm error: This value"
Chad Rosier108d5a62013-04-24 22:53:10 +00006554 " type register class is not natively supported!");
Eric Christophere6656ac2013-07-31 01:26:24 +00006555 return;
Chad Rosier108d5a62013-04-24 22:53:10 +00006556 }
6557 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006558 // Use the produced MatchedRegs object to
Andrew Trickef9de2a2013-05-25 02:42:55 +00006559 MatchedRegs.getCopyToRegs(InOperandVal, DAG, getCurSDLoc(),
Bill Wendling5def8912012-09-26 06:16:18 +00006560 Chain, &Flag, CS.getInstruction());
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006561 MatchedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse,
Evan Cheng968c3b02009-03-23 08:01:15 +00006562 true, OpInfo.getMatchedOperand(),
Bill Wendling78c5b7a2010-03-02 01:55:18 +00006563 DAG, AsmNodeOperands);
Dan Gohman575fad32008-09-03 16:12:24 +00006564 break;
Dan Gohman575fad32008-09-03 16:12:24 +00006565 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00006566
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006567 assert(InlineAsm::isMemKind(OpFlag) && "Unknown matching constraint!");
6568 assert(InlineAsm::getNumOperandRegisters(OpFlag) == 1 &&
6569 "Unexpected number of operands");
6570 // Add information to the INLINEASM node to know about this input.
6571 // See InlineAsm.h isUseOperandTiedToDef.
6572 OpFlag = InlineAsm::getFlagWordForMatchingOp(OpFlag,
6573 OpInfo.getMatchedOperand());
6574 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlag,
Eric Christopher58a24612014-10-08 09:50:54 +00006575 TLI.getPointerTy()));
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006576 AsmNodeOperands.push_back(AsmNodeOperands[CurOp+1]);
6577 break;
Dan Gohman575fad32008-09-03 16:12:24 +00006578 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006579
Dale Johannesencaca5482010-07-13 20:17:05 +00006580 // Treat indirect 'X' constraint as memory.
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00006581 if (OpInfo.ConstraintType == TargetLowering::C_Other &&
6582 OpInfo.isIndirect)
Dale Johannesencaca5482010-07-13 20:17:05 +00006583 OpInfo.ConstraintType = TargetLowering::C_Memory;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006584
Dale Johannesencaca5482010-07-13 20:17:05 +00006585 if (OpInfo.ConstraintType == TargetLowering::C_Other) {
Dan Gohman575fad32008-09-03 16:12:24 +00006586 std::vector<SDValue> Ops;
Eric Christopher58a24612014-10-08 09:50:54 +00006587 TLI.LowerAsmOperandForConstraint(InOperandVal, OpInfo.ConstraintCode,
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006588 Ops, DAG);
Chris Lattner6b77a072012-01-03 23:51:01 +00006589 if (Ops.empty()) {
6590 LLVMContext &Ctx = *DAG.getContext();
6591 Ctx.emitError(CS.getInstruction(),
6592 "invalid operand for inline asm constraint '" +
Eric Christophere6656ac2013-07-31 01:26:24 +00006593 Twine(OpInfo.ConstraintCode) + "'");
6594 return;
Chris Lattner6b77a072012-01-03 23:51:01 +00006595 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006596
Dan Gohman575fad32008-09-03 16:12:24 +00006597 // Add information to the INLINEASM node to know about this input.
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006598 unsigned ResOpType =
6599 InlineAsm::getFlagWord(InlineAsm::Kind_Imm, Ops.size());
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006600 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Eric Christopher58a24612014-10-08 09:50:54 +00006601 TLI.getPointerTy()));
Dan Gohman575fad32008-09-03 16:12:24 +00006602 AsmNodeOperands.insert(AsmNodeOperands.end(), Ops.begin(), Ops.end());
6603 break;
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006604 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00006605
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006606 if (OpInfo.ConstraintType == TargetLowering::C_Memory) {
Dan Gohman575fad32008-09-03 16:12:24 +00006607 assert(OpInfo.isIndirect && "Operand must be indirect to be a mem!");
Eric Christopher58a24612014-10-08 09:50:54 +00006608 assert(InOperandVal.getValueType() == TLI.getPointerTy() &&
Dan Gohman575fad32008-09-03 16:12:24 +00006609 "Memory operands expect pointer values");
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006610
Dan Gohman575fad32008-09-03 16:12:24 +00006611 // Add information to the INLINEASM node to know about this input.
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006612 unsigned ResOpType = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
Dale Johannesenc36660d2008-09-24 01:07:17 +00006613 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Eric Christopher58a24612014-10-08 09:50:54 +00006614 TLI.getPointerTy()));
Dan Gohman575fad32008-09-03 16:12:24 +00006615 AsmNodeOperands.push_back(InOperandVal);
6616 break;
6617 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006618
Dan Gohman575fad32008-09-03 16:12:24 +00006619 assert((OpInfo.ConstraintType == TargetLowering::C_RegisterClass ||
6620 OpInfo.ConstraintType == TargetLowering::C_Register) &&
6621 "Unknown constraint type!");
Eric Christopherdd8638f2012-07-02 21:16:43 +00006622
6623 // TODO: Support this.
6624 if (OpInfo.isIndirect) {
6625 LLVMContext &Ctx = *DAG.getContext();
6626 Ctx.emitError(CS.getInstruction(),
6627 "Don't know how to handle indirect register inputs yet "
Eric Christophere6656ac2013-07-31 01:26:24 +00006628 "for constraint '" +
6629 Twine(OpInfo.ConstraintCode) + "'");
6630 return;
Eric Christopherdd8638f2012-07-02 21:16:43 +00006631 }
Dan Gohman575fad32008-09-03 16:12:24 +00006632
6633 // Copy the input into the appropriate registers.
Chris Lattner6b77a072012-01-03 23:51:01 +00006634 if (OpInfo.AssignedRegs.Regs.empty()) {
6635 LLVMContext &Ctx = *DAG.getContext();
Stephen Lincfe7f352013-07-08 00:37:03 +00006636 Ctx.emitError(CS.getInstruction(),
Chris Lattner6b77a072012-01-03 23:51:01 +00006637 "couldn't allocate input reg for constraint '" +
Eric Christophere6656ac2013-07-31 01:26:24 +00006638 Twine(OpInfo.ConstraintCode) + "'");
6639 return;
Chris Lattner6b77a072012-01-03 23:51:01 +00006640 }
Dan Gohman575fad32008-09-03 16:12:24 +00006641
Andrew Trickef9de2a2013-05-25 02:42:55 +00006642 OpInfo.AssignedRegs.getCopyToRegs(InOperandVal, DAG, getCurSDLoc(),
Bill Wendling5def8912012-09-26 06:16:18 +00006643 Chain, &Flag, CS.getInstruction());
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006644
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006645 OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse, false, 0,
Bill Wendling78c5b7a2010-03-02 01:55:18 +00006646 DAG, AsmNodeOperands);
Dan Gohman575fad32008-09-03 16:12:24 +00006647 break;
6648 }
6649 case InlineAsm::isClobber: {
6650 // Add the clobbered value to the operand list, so that the register
6651 // allocator is aware that the physreg got clobbered.
6652 if (!OpInfo.AssignedRegs.Regs.empty())
Jakob Stoklund Olesen537a3022011-06-27 04:08:33 +00006653 OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_Clobber,
Bill Wendling78c5b7a2010-03-02 01:55:18 +00006654 false, 0, DAG,
Bill Wendlingac087582009-12-22 01:25:10 +00006655 AsmNodeOperands);
Dan Gohman575fad32008-09-03 16:12:24 +00006656 break;
6657 }
6658 }
6659 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006660
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006661 // Finish up input operands. Set the input chain and add the flag last.
Dale Johannesen4d887f7c2010-07-02 20:16:09 +00006662 AsmNodeOperands[InlineAsm::Op_InputChain] = Chain;
Dan Gohman575fad32008-09-03 16:12:24 +00006663 if (Flag.getNode()) AsmNodeOperands.push_back(Flag);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006664
Andrew Trickef9de2a2013-05-25 02:42:55 +00006665 Chain = DAG.getNode(ISD::INLINEASM, getCurSDLoc(),
Craig Topper48d114b2014-04-26 18:35:24 +00006666 DAG.getVTList(MVT::Other, MVT::Glue), AsmNodeOperands);
Dan Gohman575fad32008-09-03 16:12:24 +00006667 Flag = Chain.getValue(1);
6668
6669 // If this asm returns a register value, copy the result from that register
6670 // and set it as the value of the call.
6671 if (!RetValRegs.Regs.empty()) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006672 SDValue Val = RetValRegs.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(),
Bill Wendling81406f62012-09-26 04:04:19 +00006673 Chain, &Flag, CS.getInstruction());
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006674
Chris Lattner160e8ab2008-10-18 18:49:30 +00006675 // FIXME: Why don't we do this for inline asms with MRVs?
6676 if (CS.getType()->isSingleValueType() && CS.getType()->isSized()) {
Eric Christopher58a24612014-10-08 09:50:54 +00006677 EVT ResultType = TLI.getValueType(CS.getType());
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006678
Chris Lattner160e8ab2008-10-18 18:49:30 +00006679 // If any of the results of the inline asm is a vector, it may have the
6680 // wrong width/num elts. This can happen for register classes that can
6681 // contain multiple different value types. The preg or vreg allocated may
6682 // not have the same VT as was expected. Convert it to the right type
6683 // with bit_convert.
6684 if (ResultType != Val.getValueType() && Val.getValueType().isVector()) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006685 Val = DAG.getNode(ISD::BITCAST, getCurSDLoc(),
Dale Johannesened255b32009-01-30 01:34:22 +00006686 ResultType, Val);
Dan Gohman6de25562008-10-18 01:03:45 +00006687
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006688 } else if (ResultType != Val.getValueType() &&
Chris Lattner160e8ab2008-10-18 18:49:30 +00006689 ResultType.isInteger() && Val.getValueType().isInteger()) {
6690 // If a result value was tied to an input value, the computed result may
6691 // have a wider width than the expected result. Extract the relevant
6692 // portion.
Andrew Trickef9de2a2013-05-25 02:42:55 +00006693 Val = DAG.getNode(ISD::TRUNCATE, getCurSDLoc(), ResultType, Val);
Dan Gohman6de25562008-10-18 01:03:45 +00006694 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006695
Chris Lattner160e8ab2008-10-18 18:49:30 +00006696 assert(ResultType == Val.getValueType() && "Asm result value mismatch!");
Chris Lattner052092b2008-10-17 17:52:49 +00006697 }
Dan Gohman6de25562008-10-18 01:03:45 +00006698
Dan Gohman575fad32008-09-03 16:12:24 +00006699 setValue(CS.getInstruction(), Val);
Dale Johannesen83593f42009-04-14 00:56:56 +00006700 // Don't need to use this as a chain in this case.
6701 if (!IA->hasSideEffects() && !hasMemory && IndirectStoresToEmit.empty())
6702 return;
Dan Gohman575fad32008-09-03 16:12:24 +00006703 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006704
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006705 std::vector<std::pair<SDValue, const Value *> > StoresToEmit;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006706
Dan Gohman575fad32008-09-03 16:12:24 +00006707 // Process indirect outputs, first output all of the flagged copies out of
6708 // physregs.
6709 for (unsigned i = 0, e = IndirectStoresToEmit.size(); i != e; ++i) {
6710 RegsForValue &OutRegs = IndirectStoresToEmit[i].first;
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006711 const Value *Ptr = IndirectStoresToEmit[i].second;
Andrew Trickef9de2a2013-05-25 02:42:55 +00006712 SDValue OutVal = OutRegs.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(),
Bill Wendling81406f62012-09-26 04:04:19 +00006713 Chain, &Flag, IA);
Dan Gohman575fad32008-09-03 16:12:24 +00006714 StoresToEmit.push_back(std::make_pair(OutVal, Ptr));
6715 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006716
Dan Gohman575fad32008-09-03 16:12:24 +00006717 // Emit the non-flagged stores from the physregs.
6718 SmallVector<SDValue, 8> OutChains;
Bill Wendlingac087582009-12-22 01:25:10 +00006719 for (unsigned i = 0, e = StoresToEmit.size(); i != e; ++i) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006720 SDValue Val = DAG.getStore(Chain, getCurSDLoc(),
Bill Wendlingac087582009-12-22 01:25:10 +00006721 StoresToEmit[i].first,
6722 getValue(StoresToEmit[i].second),
Chris Lattnera4f19972010-09-21 18:58:22 +00006723 MachinePointerInfo(StoresToEmit[i].second),
David Greene39c6d012010-02-15 17:00:31 +00006724 false, false, 0);
Bill Wendlingac087582009-12-22 01:25:10 +00006725 OutChains.push_back(Val);
Bill Wendlingac087582009-12-22 01:25:10 +00006726 }
6727
Dan Gohman575fad32008-09-03 16:12:24 +00006728 if (!OutChains.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00006729 Chain = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), MVT::Other, OutChains);
Bill Wendlingac087582009-12-22 01:25:10 +00006730
Dan Gohman575fad32008-09-03 16:12:24 +00006731 DAG.setRoot(Chain);
6732}
6733
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006734void SelectionDAGBuilder::visitVAStart(const CallInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006735 DAG.setRoot(DAG.getNode(ISD::VASTART, getCurSDLoc(),
Bill Wendling91313062009-12-23 00:44:51 +00006736 MVT::Other, getRoot(),
Gabor Greifeba0be72010-06-25 09:38:13 +00006737 getValue(I.getArgOperand(0)),
6738 DAG.getSrcValue(I.getArgOperand(0))));
Dan Gohman575fad32008-09-03 16:12:24 +00006739}
6740
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006741void SelectionDAGBuilder::visitVAArg(const VAArgInst &I) {
Eric Christopher58a24612014-10-08 09:50:54 +00006742 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
6743 const DataLayout &DL = *TLI.getDataLayout();
6744 SDValue V = DAG.getVAArg(TLI.getValueType(I.getType()), getCurSDLoc(),
Dale Johannesen3a09f552009-02-03 23:04:43 +00006745 getRoot(), getValue(I.getOperand(0)),
Rafael Espindolaa76eccf2010-07-11 04:01:49 +00006746 DAG.getSrcValue(I.getOperand(0)),
Rafael Espindola5f57f462014-02-21 18:34:28 +00006747 DL.getABITypeAlignment(I.getType()));
Dan Gohman575fad32008-09-03 16:12:24 +00006748 setValue(&I, V);
6749 DAG.setRoot(V.getValue(1));
6750}
6751
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006752void SelectionDAGBuilder::visitVAEnd(const CallInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006753 DAG.setRoot(DAG.getNode(ISD::VAEND, getCurSDLoc(),
Bill Wendling91313062009-12-23 00:44:51 +00006754 MVT::Other, getRoot(),
Gabor Greifeba0be72010-06-25 09:38:13 +00006755 getValue(I.getArgOperand(0)),
6756 DAG.getSrcValue(I.getArgOperand(0))));
Dan Gohman575fad32008-09-03 16:12:24 +00006757}
6758
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006759void SelectionDAGBuilder::visitVACopy(const CallInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006760 DAG.setRoot(DAG.getNode(ISD::VACOPY, getCurSDLoc(),
Bill Wendling91313062009-12-23 00:44:51 +00006761 MVT::Other, getRoot(),
Gabor Greifeba0be72010-06-25 09:38:13 +00006762 getValue(I.getArgOperand(0)),
6763 getValue(I.getArgOperand(1)),
6764 DAG.getSrcValue(I.getArgOperand(0)),
6765 DAG.getSrcValue(I.getArgOperand(1))));
Dan Gohman575fad32008-09-03 16:12:24 +00006766}
6767
Andrew Trick74f4c742013-10-31 17:18:24 +00006768/// \brief Lower an argument list according to the target calling convention.
6769///
6770/// \return A tuple of <return-value, token-chain>
6771///
6772/// This is a helper for lowering intrinsics that follow a target calling
6773/// convention or require stack pointer adjustment. Only a subset of the
6774/// intrinsic's operands need to participate in the calling convention.
6775std::pair<SDValue, SDValue>
6776SelectionDAGBuilder::LowerCallOperands(const CallInst &CI, unsigned ArgIdx,
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006777 unsigned NumArgs, SDValue Callee,
6778 bool useVoidTy) {
Andrew Trick74f4c742013-10-31 17:18:24 +00006779 TargetLowering::ArgListTy Args;
6780 Args.reserve(NumArgs);
6781
6782 // Populate the argument list.
6783 // Attributes for args start at offset 1, after the return attribute.
6784 ImmutableCallSite CS(&CI);
6785 for (unsigned ArgI = ArgIdx, ArgE = ArgIdx + NumArgs, AttrI = ArgIdx + 1;
6786 ArgI != ArgE; ++ArgI) {
6787 const Value *V = CI.getOperand(ArgI);
6788
6789 assert(!V->getType()->isEmptyTy() && "Empty type passed to intrinsic.");
6790
6791 TargetLowering::ArgListEntry Entry;
6792 Entry.Node = getValue(V);
6793 Entry.Ty = V->getType();
6794 Entry.setAttributes(&CS, AttrI);
6795 Args.push_back(Entry);
6796 }
6797
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006798 Type *retTy = useVoidTy ? Type::getVoidTy(*DAG.getContext()) : CI.getType();
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00006799 TargetLowering::CallLoweringInfo CLI(DAG);
6800 CLI.setDebugLoc(getCurSDLoc()).setChain(getRoot())
Juergen Ributzka3bd03c72014-07-01 22:01:54 +00006801 .setCallee(CI.getCallingConv(), retTy, Callee, std::move(Args), NumArgs)
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00006802 .setDiscardResult(!CI.use_empty());
Andrew Trick74f4c742013-10-31 17:18:24 +00006803
Eric Christopher58a24612014-10-08 09:50:54 +00006804 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
6805 return TLI.LowerCallTo(CLI);
Andrew Trick74f4c742013-10-31 17:18:24 +00006806}
6807
Andrew Trick4a1abb72013-11-22 19:07:36 +00006808/// \brief Add a stack map intrinsic call's live variable operands to a stackmap
6809/// or patchpoint target node's operand list.
Andrew Trick391dbad2013-11-26 02:03:25 +00006810///
6811/// Constants are converted to TargetConstants purely as an optimization to
6812/// avoid constant materialization and register allocation.
6813///
6814/// FrameIndex operands are converted to TargetFrameIndex so that ISEL does not
6815/// generate addess computation nodes, and so ExpandISelPseudo can convert the
6816/// TargetFrameIndex into a DirectMemRefOp StackMap location. This avoids
6817/// address materialization and register allocation, but may also be required
6818/// for correctness. If a StackMap (or PatchPoint) intrinsic directly uses an
6819/// alloca in the entry block, then the runtime may assume that the alloca's
6820/// StackMap location can be read immediately after compilation and that the
6821/// location is valid at any point during execution (this is similar to the
6822/// assumption made by the llvm.gcroot intrinsic). If the alloca's location were
6823/// only available in a register, then the runtime would need to trap when
6824/// execution reaches the StackMap in order to read the alloca's location.
Andrew Trick4a1abb72013-11-22 19:07:36 +00006825static void addStackMapLiveVars(const CallInst &CI, unsigned StartIdx,
6826 SmallVectorImpl<SDValue> &Ops,
6827 SelectionDAGBuilder &Builder) {
6828 for (unsigned i = StartIdx, e = CI.getNumArgOperands(); i != e; ++i) {
6829 SDValue OpVal = Builder.getValue(CI.getArgOperand(i));
6830 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(OpVal)) {
6831 Ops.push_back(
6832 Builder.DAG.getTargetConstant(StackMaps::ConstantOp, MVT::i64));
6833 Ops.push_back(
6834 Builder.DAG.getTargetConstant(C->getSExtValue(), MVT::i64));
Andrew Trick391dbad2013-11-26 02:03:25 +00006835 } else if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(OpVal)) {
6836 const TargetLowering &TLI = Builder.DAG.getTargetLoweringInfo();
6837 Ops.push_back(
6838 Builder.DAG.getTargetFrameIndex(FI->getIndex(), TLI.getPointerTy()));
Andrew Trick4a1abb72013-11-22 19:07:36 +00006839 } else
6840 Ops.push_back(OpVal);
6841 }
6842}
6843
Andrew Trick74f4c742013-10-31 17:18:24 +00006844/// \brief Lower llvm.experimental.stackmap directly to its target opcode.
6845void SelectionDAGBuilder::visitStackmap(const CallInst &CI) {
6846 // void @llvm.experimental.stackmap(i32 <id>, i32 <numShadowBytes>,
6847 // [live variables...])
6848
6849 assert(CI.getType()->isVoidTy() && "Stackmap cannot return a value.");
6850
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006851 SDValue Chain, InFlag, Callee, NullPtr;
6852 SmallVector<SDValue, 32> Ops;
Andrew Trick74f4c742013-10-31 17:18:24 +00006853
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006854 SDLoc DL = getCurSDLoc();
6855 Callee = getValue(CI.getCalledValue());
6856 NullPtr = DAG.getIntPtrConstant(0, true);
Andrew Trick74f4c742013-10-31 17:18:24 +00006857
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006858 // The stackmap intrinsic only records the live variables (the arguemnts
6859 // passed to it) and emits NOPS (if requested). Unlike the patchpoint
6860 // intrinsic, this won't be lowered to a function call. This means we don't
6861 // have to worry about calling conventions and target specific lowering code.
6862 // Instead we perform the call lowering right here.
6863 //
6864 // chain, flag = CALLSEQ_START(chain, 0)
6865 // chain, flag = STACKMAP(id, nbytes, ..., chain, flag)
6866 // chain, flag = CALLSEQ_END(chain, 0, 0, flag)
6867 //
6868 Chain = DAG.getCALLSEQ_START(getRoot(), NullPtr, DL);
6869 InFlag = Chain.getValue(1);
Andrew Trick74f4c742013-10-31 17:18:24 +00006870
Juergen Ributzkaaa30da32014-02-12 22:17:10 +00006871 // Add the <id> and <numBytes> constants.
6872 SDValue IDVal = getValue(CI.getOperand(PatchPointOpers::IDPos));
6873 Ops.push_back(DAG.getTargetConstant(
6874 cast<ConstantSDNode>(IDVal)->getZExtValue(), MVT::i64));
6875 SDValue NBytesVal = getValue(CI.getOperand(PatchPointOpers::NBytesPos));
6876 Ops.push_back(DAG.getTargetConstant(
6877 cast<ConstantSDNode>(NBytesVal)->getZExtValue(), MVT::i32));
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006878
Andrew Trick74f4c742013-10-31 17:18:24 +00006879 // Push live variables for the stack map.
Andrew Trick4a1abb72013-11-22 19:07:36 +00006880 addStackMapLiveVars(CI, 2, Ops, *this);
Andrew Trick74f4c742013-10-31 17:18:24 +00006881
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006882 // We are not pushing any register mask info here on the operands list,
6883 // because the stackmap doesn't clobber anything.
Andrew Trick74f4c742013-10-31 17:18:24 +00006884
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006885 // Push the chain and the glue flag.
6886 Ops.push_back(Chain);
6887 Ops.push_back(InFlag);
Andrew Trick74f4c742013-10-31 17:18:24 +00006888
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006889 // Create the STACKMAP node.
Andrew Trick74f4c742013-10-31 17:18:24 +00006890 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006891 SDNode *SM = DAG.getMachineNode(TargetOpcode::STACKMAP, DL, NodeTys, Ops);
6892 Chain = SDValue(SM, 0);
6893 InFlag = Chain.getValue(1);
Andrew Trick6664df12013-11-05 22:44:04 +00006894
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006895 Chain = DAG.getCALLSEQ_END(Chain, NullPtr, NullPtr, InFlag, DL);
Andrew Trick6664df12013-11-05 22:44:04 +00006896
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006897 // Stackmaps don't generate values, so nothing goes into the NodeMap.
Andrew Trick6664df12013-11-05 22:44:04 +00006898
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006899 // Set the root to the target-lowered call chain.
6900 DAG.setRoot(Chain);
Juergen Ributzkae8294752013-12-14 06:53:06 +00006901
6902 // Inform the Frame Information that we have a stackmap in this function.
6903 FuncInfo.MF->getFrameInfo()->setHasStackMap();
Andrew Trick74f4c742013-10-31 17:18:24 +00006904}
6905
6906/// \brief Lower llvm.experimental.patchpoint directly to its target opcode.
6907void SelectionDAGBuilder::visitPatchpoint(const CallInst &CI) {
Andrew Tricke8cba372013-12-13 18:37:10 +00006908 // void|i64 @llvm.experimental.patchpoint.void|i64(i64 <id>,
Andrew Trick561f2212013-11-14 06:54:10 +00006909 // i32 <numBytes>,
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006910 // i8* <target>,
6911 // i32 <numArgs>,
6912 // [Args...],
6913 // [live variables...])
Andrew Trick74f4c742013-10-31 17:18:24 +00006914
Juergen Ributzka87ed9062013-11-09 01:51:33 +00006915 CallingConv::ID CC = CI.getCallingConv();
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006916 bool isAnyRegCC = CC == CallingConv::AnyReg;
6917 bool hasDef = !CI.getType()->isVoidTy();
Andrew Trick74f4c742013-10-31 17:18:24 +00006918 SDValue Callee = getValue(CI.getOperand(2)); // <target>
6919
6920 // Get the real number of arguments participating in the call <numArgs>
Andrew Tricka2428e02013-11-22 19:07:33 +00006921 SDValue NArgVal = getValue(CI.getArgOperand(PatchPointOpers::NArgPos));
6922 unsigned NumArgs = cast<ConstantSDNode>(NArgVal)->getZExtValue();
Andrew Trick74f4c742013-10-31 17:18:24 +00006923
6924 // Skip the four meta args: <id>, <numNopBytes>, <target>, <numArgs>
Andrew Tricka2428e02013-11-22 19:07:33 +00006925 // Intrinsics include all meta-operands up to but not including CC.
6926 unsigned NumMetaOpers = PatchPointOpers::CCPos;
6927 assert(CI.getNumArgOperands() >= NumMetaOpers + NumArgs &&
Andrew Trick74f4c742013-10-31 17:18:24 +00006928 "Not enough arguments provided to the patchpoint intrinsic");
6929
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006930 // For AnyRegCC the arguments are lowered later on manually.
6931 unsigned NumCallArgs = isAnyRegCC ? 0 : NumArgs;
Andrew Trick74f4c742013-10-31 17:18:24 +00006932 std::pair<SDValue, SDValue> Result =
Andrew Tricka2428e02013-11-22 19:07:33 +00006933 LowerCallOperands(CI, NumMetaOpers, NumCallArgs, Callee, isAnyRegCC);
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006934
Andrew Trick74f4c742013-10-31 17:18:24 +00006935 // Set the root to the target-lowered call chain.
6936 SDValue Chain = Result.second;
6937 DAG.setRoot(Chain);
6938
6939 SDNode *CallEnd = Chain.getNode();
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006940 if (hasDef && (CallEnd->getOpcode() == ISD::CopyFromReg))
6941 CallEnd = CallEnd->getOperand(0).getNode();
6942
Andrew Trick74f4c742013-10-31 17:18:24 +00006943 /// Get a call instruction from the call sequence chain.
6944 /// Tail calls are not allowed.
6945 assert(CallEnd->getOpcode() == ISD::CALLSEQ_END &&
6946 "Expected a callseq node.");
6947 SDNode *Call = CallEnd->getOperand(0).getNode();
6948 bool hasGlue = Call->getGluedNode();
6949
6950 // Replace the target specific call node with the patchable intrinsic.
6951 SmallVector<SDValue, 8> Ops;
6952
Andrew Tricka2428e02013-11-22 19:07:33 +00006953 // Add the <id> and <numBytes> constants.
6954 SDValue IDVal = getValue(CI.getOperand(PatchPointOpers::IDPos));
6955 Ops.push_back(DAG.getTargetConstant(
Andrew Tricke8cba372013-12-13 18:37:10 +00006956 cast<ConstantSDNode>(IDVal)->getZExtValue(), MVT::i64));
Andrew Tricka2428e02013-11-22 19:07:33 +00006957 SDValue NBytesVal = getValue(CI.getOperand(PatchPointOpers::NBytesPos));
6958 Ops.push_back(DAG.getTargetConstant(
6959 cast<ConstantSDNode>(NBytesVal)->getZExtValue(), MVT::i32));
6960
Andrew Trick74f4c742013-10-31 17:18:24 +00006961 // Assume that the Callee is a constant address.
Andrew Tricka2428e02013-11-22 19:07:33 +00006962 // FIXME: handle function symbols in the future.
Andrew Trick74f4c742013-10-31 17:18:24 +00006963 Ops.push_back(
Juergen Ributzka87ed9062013-11-09 01:51:33 +00006964 DAG.getIntPtrConstant(cast<ConstantSDNode>(Callee)->getZExtValue(),
6965 /*isTarget=*/true));
Andrew Trick74f4c742013-10-31 17:18:24 +00006966
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006967 // Adjust <numArgs> to account for any arguments that have been passed on the
6968 // stack instead.
Andrew Trick74f4c742013-10-31 17:18:24 +00006969 // Call Node: Chain, Target, {Args}, RegMask, [Glue]
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006970 unsigned NumCallRegArgs = Call->getNumOperands() - (hasGlue ? 4 : 3);
6971 NumCallRegArgs = isAnyRegCC ? NumArgs : NumCallRegArgs;
6972 Ops.push_back(DAG.getTargetConstant(NumCallRegArgs, MVT::i32));
6973
6974 // Add the calling convention
Juergen Ributzka87ed9062013-11-09 01:51:33 +00006975 Ops.push_back(DAG.getTargetConstant((unsigned)CC, MVT::i32));
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006976
6977 // Add the arguments we omitted previously. The register allocator should
6978 // place these in any free register.
6979 if (isAnyRegCC)
Andrew Tricka2428e02013-11-22 19:07:33 +00006980 for (unsigned i = NumMetaOpers, e = NumMetaOpers + NumArgs; i != e; ++i)
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006981 Ops.push_back(getValue(CI.getArgOperand(i)));
Andrew Trick74f4c742013-10-31 17:18:24 +00006982
Andrew Tricka2428e02013-11-22 19:07:33 +00006983 // Push the arguments from the call instruction up to the register mask.
Andrew Trick74f4c742013-10-31 17:18:24 +00006984 SDNode::op_iterator e = hasGlue ? Call->op_end()-2 : Call->op_end()-1;
6985 for (SDNode::op_iterator i = Call->op_begin()+2; i != e; ++i)
6986 Ops.push_back(*i);
6987
6988 // Push live variables for the stack map.
Andrew Trick4a1abb72013-11-22 19:07:36 +00006989 addStackMapLiveVars(CI, NumMetaOpers + NumArgs, Ops, *this);
Andrew Trick74f4c742013-10-31 17:18:24 +00006990
6991 // Push the register mask info.
6992 if (hasGlue)
6993 Ops.push_back(*(Call->op_end()-2));
6994 else
6995 Ops.push_back(*(Call->op_end()-1));
6996
6997 // Push the chain (this is originally the first operand of the call, but
6998 // becomes now the last or second to last operand).
6999 Ops.push_back(*(Call->op_begin()));
7000
7001 // Push the glue flag (last operand).
7002 if (hasGlue)
7003 Ops.push_back(*(Call->op_end()-1));
7004
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00007005 SDVTList NodeTys;
7006 if (isAnyRegCC && hasDef) {
7007 // Create the return types based on the intrinsic definition
7008 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
7009 SmallVector<EVT, 3> ValueVTs;
7010 ComputeValueVTs(TLI, CI.getType(), ValueVTs);
7011 assert(ValueVTs.size() == 1 && "Expected only one return value type.");
Andrew Trick6664df12013-11-05 22:44:04 +00007012
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00007013 // There is always a chain and a glue type at the end
7014 ValueVTs.push_back(MVT::Other);
7015 ValueVTs.push_back(MVT::Glue);
Craig Topperabb4ac72014-04-16 06:10:51 +00007016 NodeTys = DAG.getVTList(ValueVTs);
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00007017 } else
7018 NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
7019
7020 // Replace the target specific call node with a PATCHPOINT node.
Andrew Trick6664df12013-11-05 22:44:04 +00007021 MachineSDNode *MN = DAG.getMachineNode(TargetOpcode::PATCHPOINT,
7022 getCurSDLoc(), NodeTys, Ops);
7023
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00007024 // Update the NodeMap.
7025 if (hasDef) {
7026 if (isAnyRegCC)
7027 setValue(&CI, SDValue(MN, 0));
7028 else
7029 setValue(&CI, Result.first);
7030 }
Andrew Trick6664df12013-11-05 22:44:04 +00007031
7032 // Fixup the consumers of the intrinsic. The chain and glue may be used in the
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00007033 // call sequence. Furthermore the location of the chain and glue can change
7034 // when the AnyReg calling convention is used and the intrinsic returns a
7035 // value.
7036 if (isAnyRegCC && hasDef) {
7037 SDValue From[] = {SDValue(Call, 0), SDValue(Call, 1)};
7038 SDValue To[] = {SDValue(MN, 1), SDValue(MN, 2)};
7039 DAG.ReplaceAllUsesOfValuesWith(From, To, 2);
7040 } else
7041 DAG.ReplaceAllUsesWith(Call, MN);
Andrew Trick6664df12013-11-05 22:44:04 +00007042 DAG.DeleteNode(Call);
Juergen Ributzkae8294752013-12-14 06:53:06 +00007043
7044 // Inform the Frame Information that we have a patchpoint in this function.
7045 FuncInfo.MF->getFrameInfo()->setHasPatchPoint();
Andrew Trick74f4c742013-10-31 17:18:24 +00007046}
7047
Tim Northoverd82ed2e2014-06-18 11:52:44 +00007048/// Returns an AttributeSet representing the attributes applied to the return
7049/// value of the given call.
7050static AttributeSet getReturnAttrs(TargetLowering::CallLoweringInfo &CLI) {
7051 SmallVector<Attribute::AttrKind, 2> Attrs;
7052 if (CLI.RetSExt)
7053 Attrs.push_back(Attribute::SExt);
7054 if (CLI.RetZExt)
7055 Attrs.push_back(Attribute::ZExt);
7056 if (CLI.IsInReg)
7057 Attrs.push_back(Attribute::InReg);
7058
7059 return AttributeSet::get(CLI.RetTy->getContext(), AttributeSet::ReturnIndex,
7060 Attrs);
7061}
7062
Dan Gohman575fad32008-09-03 16:12:24 +00007063/// TargetLowering::LowerCallTo - This is the default LowerCallTo
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007064/// implementation, which just calls LowerCall.
7065/// FIXME: When all targets are
7066/// migrated to using LowerCall, this hook should be integrated into SDISel.
Dan Gohman575fad32008-09-03 16:12:24 +00007067std::pair<SDValue, SDValue>
Justin Holewinskiaa583972012-05-25 16:35:28 +00007068TargetLowering::LowerCallTo(TargetLowering::CallLoweringInfo &CLI) const {
Stephen Lin699808c2013-04-30 22:49:28 +00007069 // Handle the incoming return values from the call.
7070 CLI.Ins.clear();
Tim Northoverd82ed2e2014-06-18 11:52:44 +00007071 Type *OrigRetTy = CLI.RetTy;
Stephen Lin699808c2013-04-30 22:49:28 +00007072 SmallVector<EVT, 4> RetTys;
Tim Northoverd82ed2e2014-06-18 11:52:44 +00007073 SmallVector<uint64_t, 4> Offsets;
7074 ComputeValueVTs(*this, CLI.RetTy, RetTys, &Offsets);
7075
7076 SmallVector<ISD::OutputArg, 4> Outs;
7077 GetReturnInfo(CLI.RetTy, getReturnAttrs(CLI), Outs, *this);
7078
7079 bool CanLowerReturn =
7080 this->CanLowerReturn(CLI.CallConv, CLI.DAG.getMachineFunction(),
7081 CLI.IsVarArg, Outs, CLI.RetTy->getContext());
7082
7083 SDValue DemoteStackSlot;
7084 int DemoteStackIdx = -100;
7085 if (!CanLowerReturn) {
7086 // FIXME: equivalent assert?
7087 // assert(!CS.hasInAllocaArgument() &&
7088 // "sret demotion is incompatible with inalloca");
7089 uint64_t TySize = getDataLayout()->getTypeAllocSize(CLI.RetTy);
7090 unsigned Align = getDataLayout()->getPrefTypeAlignment(CLI.RetTy);
7091 MachineFunction &MF = CLI.DAG.getMachineFunction();
7092 DemoteStackIdx = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
7093 Type *StackSlotPtrType = PointerType::getUnqual(CLI.RetTy);
7094
7095 DemoteStackSlot = CLI.DAG.getFrameIndex(DemoteStackIdx, getPointerTy());
7096 ArgListEntry Entry;
7097 Entry.Node = DemoteStackSlot;
7098 Entry.Ty = StackSlotPtrType;
7099 Entry.isSExt = false;
7100 Entry.isZExt = false;
7101 Entry.isInReg = false;
7102 Entry.isSRet = true;
7103 Entry.isNest = false;
7104 Entry.isByVal = false;
7105 Entry.isReturned = false;
7106 Entry.Alignment = Align;
7107 CLI.getArgs().insert(CLI.getArgs().begin(), Entry);
7108 CLI.RetTy = Type::getVoidTy(CLI.RetTy->getContext());
7109 } else {
7110 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
7111 EVT VT = RetTys[I];
7112 MVT RegisterVT = getRegisterType(CLI.RetTy->getContext(), VT);
7113 unsigned NumRegs = getNumRegisters(CLI.RetTy->getContext(), VT);
7114 for (unsigned i = 0; i != NumRegs; ++i) {
7115 ISD::InputArg MyFlags;
7116 MyFlags.VT = RegisterVT;
7117 MyFlags.ArgVT = VT;
7118 MyFlags.Used = CLI.IsReturnValueUsed;
7119 if (CLI.RetSExt)
7120 MyFlags.Flags.setSExt();
7121 if (CLI.RetZExt)
7122 MyFlags.Flags.setZExt();
7123 if (CLI.IsInReg)
7124 MyFlags.Flags.setInReg();
7125 CLI.Ins.push_back(MyFlags);
7126 }
Stephen Lin699808c2013-04-30 22:49:28 +00007127 }
7128 }
7129
Dan Gohman575fad32008-09-03 16:12:24 +00007130 // Handle all of the outgoing arguments.
Justin Holewinskiaa583972012-05-25 16:35:28 +00007131 CLI.Outs.clear();
7132 CLI.OutVals.clear();
Saleem Abdulrasool9f664c12014-05-17 21:50:01 +00007133 ArgListTy &Args = CLI.getArgs();
Dan Gohman575fad32008-09-03 16:12:24 +00007134 for (unsigned i = 0, e = Args.size(); i != e; ++i) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00007135 SmallVector<EVT, 4> ValueVTs;
Dan Gohman575fad32008-09-03 16:12:24 +00007136 ComputeValueVTs(*this, Args[i].Ty, ValueVTs);
Oliver Stannardc24f2172014-05-09 14:01:47 +00007137 Type *FinalType = Args[i].Ty;
7138 if (Args[i].isByVal)
7139 FinalType = cast<PointerType>(Args[i].Ty)->getElementType();
7140 bool NeedsRegBlock = functionArgumentNeedsConsecutiveRegisters(
7141 FinalType, CLI.CallConv, CLI.IsVarArg);
7142 for (unsigned Value = 0, NumValues = ValueVTs.size(); Value != NumValues;
7143 ++Value) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00007144 EVT VT = ValueVTs[Value];
Justin Holewinskiaa583972012-05-25 16:35:28 +00007145 Type *ArgTy = VT.getTypeForEVT(CLI.RetTy->getContext());
Chris Lattner160e8ab2008-10-18 18:49:30 +00007146 SDValue Op = SDValue(Args[i].Node.getNode(),
7147 Args[i].Node.getResNo() + Value);
Dan Gohman575fad32008-09-03 16:12:24 +00007148 ISD::ArgFlagsTy Flags;
Matt Arsenault443252c2014-04-21 18:39:13 +00007149 unsigned OriginalAlignment = getDataLayout()->getABITypeAlignment(ArgTy);
Dan Gohman575fad32008-09-03 16:12:24 +00007150
7151 if (Args[i].isZExt)
7152 Flags.setZExt();
7153 if (Args[i].isSExt)
7154 Flags.setSExt();
7155 if (Args[i].isInReg)
7156 Flags.setInReg();
7157 if (Args[i].isSRet)
7158 Flags.setSRet();
Reid Klecknerf5b76512014-01-31 23:50:57 +00007159 if (Args[i].isByVal)
Dan Gohman575fad32008-09-03 16:12:24 +00007160 Flags.setByVal();
Reid Klecknerf5b76512014-01-31 23:50:57 +00007161 if (Args[i].isInAlloca) {
7162 Flags.setInAlloca();
7163 // Set the byval flag for CCAssignFn callbacks that don't know about
7164 // inalloca. This way we can know how many bytes we should've allocated
7165 // and how many bytes a callee cleanup function will pop. If we port
7166 // inalloca to more targets, we'll have to add custom inalloca handling
7167 // in the various CC lowering callbacks.
7168 Flags.setByVal();
7169 }
7170 if (Args[i].isByVal || Args[i].isInAlloca) {
Chris Lattner229907c2011-07-18 04:54:35 +00007171 PointerType *Ty = cast<PointerType>(Args[i].Ty);
7172 Type *ElementTy = Ty->getElementType();
Micah Villmowcdfe20b2012-10-08 16:38:25 +00007173 Flags.setByValSize(getDataLayout()->getTypeAllocSize(ElementTy));
Dan Gohman575fad32008-09-03 16:12:24 +00007174 // For ByVal, alignment should come from FE. BE will guess if this
7175 // info is not there but there are cases it cannot get right.
Chris Lattner68254fc2011-05-22 23:23:02 +00007176 unsigned FrameAlign;
Dan Gohman575fad32008-09-03 16:12:24 +00007177 if (Args[i].Alignment)
7178 FrameAlign = Args[i].Alignment;
Chris Lattner68254fc2011-05-22 23:23:02 +00007179 else
7180 FrameAlign = getByValTypeAlignment(ElementTy);
Dan Gohman575fad32008-09-03 16:12:24 +00007181 Flags.setByValAlign(FrameAlign);
Dan Gohman575fad32008-09-03 16:12:24 +00007182 }
7183 if (Args[i].isNest)
7184 Flags.setNest();
Oliver Stannard51b1d462014-08-21 12:50:31 +00007185 if (NeedsRegBlock) {
Oliver Stannardc24f2172014-05-09 14:01:47 +00007186 Flags.setInConsecutiveRegs();
Oliver Stannard51b1d462014-08-21 12:50:31 +00007187 if (Value == NumValues - 1)
7188 Flags.setInConsecutiveRegsLast();
7189 }
Dan Gohman575fad32008-09-03 16:12:24 +00007190 Flags.setOrigAlign(OriginalAlignment);
7191
Patrik Hagglundbad545c2012-12-19 11:48:16 +00007192 MVT PartVT = getRegisterType(CLI.RetTy->getContext(), VT);
Justin Holewinskiaa583972012-05-25 16:35:28 +00007193 unsigned NumParts = getNumRegisters(CLI.RetTy->getContext(), VT);
Dan Gohman575fad32008-09-03 16:12:24 +00007194 SmallVector<SDValue, 4> Parts(NumParts);
7195 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
7196
7197 if (Args[i].isSExt)
7198 ExtendKind = ISD::SIGN_EXTEND;
7199 else if (Args[i].isZExt)
7200 ExtendKind = ISD::ZERO_EXTEND;
7201
Stephen Lin699808c2013-04-30 22:49:28 +00007202 // Conservatively only handle 'returned' on non-vectors for now
7203 if (Args[i].isReturned && !Op.getValueType().isVector()) {
7204 assert(CLI.RetTy == Args[i].Ty && RetTys.size() == NumValues &&
7205 "unexpected use of 'returned'");
7206 // Before passing 'returned' to the target lowering code, ensure that
7207 // either the register MVT and the actual EVT are the same size or that
7208 // the return value and argument are extended in the same way; in these
7209 // cases it's safe to pass the argument register value unchanged as the
7210 // return register value (although it's at the target's option whether
7211 // to do so)
7212 // TODO: allow code generation to take advantage of partially preserved
7213 // registers rather than clobbering the entire register when the
7214 // parameter extension method is not compatible with the return
7215 // extension method
7216 if ((NumParts * PartVT.getSizeInBits() == VT.getSizeInBits()) ||
7217 (ExtendKind != ISD::ANY_EXTEND &&
7218 CLI.RetSExt == Args[i].isSExt && CLI.RetZExt == Args[i].isZExt))
7219 Flags.setReturned();
7220 }
7221
Craig Topperc0196b12014-04-14 00:51:57 +00007222 getCopyToParts(CLI.DAG, CLI.DL, Op, &Parts[0], NumParts, PartVT,
7223 CLI.CS ? CLI.CS->getInstruction() : nullptr, ExtendKind);
Dan Gohman575fad32008-09-03 16:12:24 +00007224
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007225 for (unsigned j = 0; j != NumParts; ++j) {
Dan Gohman575fad32008-09-03 16:12:24 +00007226 // if it isn't first piece, alignment must be 1
Tom Stellard8d7d4de2013-10-23 00:44:24 +00007227 ISD::OutputArg MyFlags(Flags, Parts[j].getValueType(), VT,
Manman Ren3d5af272012-11-01 23:49:58 +00007228 i < CLI.NumFixedArgs,
7229 i, j*Parts[j].getValueType().getStoreSize());
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007230 if (NumParts > 1 && j == 0)
7231 MyFlags.Flags.setSplit();
7232 else if (j != 0)
7233 MyFlags.Flags.setOrigAlign(1);
Dan Gohman575fad32008-09-03 16:12:24 +00007234
Justin Holewinskiaa583972012-05-25 16:35:28 +00007235 CLI.Outs.push_back(MyFlags);
7236 CLI.OutVals.push_back(Parts[j]);
Dan Gohman575fad32008-09-03 16:12:24 +00007237 }
7238 }
7239 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00007240
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007241 SmallVector<SDValue, 4> InVals;
Justin Holewinskiaa583972012-05-25 16:35:28 +00007242 CLI.Chain = LowerCall(CLI, InVals);
Dan Gohman695d8112009-08-06 15:37:27 +00007243
7244 // Verify that the target's LowerCall behaved as expected.
Justin Holewinskiaa583972012-05-25 16:35:28 +00007245 assert(CLI.Chain.getNode() && CLI.Chain.getValueType() == MVT::Other &&
Dan Gohman695d8112009-08-06 15:37:27 +00007246 "LowerCall didn't return a valid chain!");
Justin Holewinskiaa583972012-05-25 16:35:28 +00007247 assert((!CLI.IsTailCall || InVals.empty()) &&
Dan Gohman695d8112009-08-06 15:37:27 +00007248 "LowerCall emitted a return value for a tail call!");
Justin Holewinskiaa583972012-05-25 16:35:28 +00007249 assert((CLI.IsTailCall || InVals.size() == CLI.Ins.size()) &&
Dan Gohman695d8112009-08-06 15:37:27 +00007250 "LowerCall didn't emit the correct number of values!");
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007251
7252 // For a tail call, the return value is merely live-out and there aren't
7253 // any nodes in the DAG representing it. Return a special value to
7254 // indicate that a tail call has been emitted and no more Instructions
7255 // should be processed in the current block.
Justin Holewinskiaa583972012-05-25 16:35:28 +00007256 if (CLI.IsTailCall) {
7257 CLI.DAG.setRoot(CLI.Chain);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007258 return std::make_pair(SDValue(), SDValue());
7259 }
7260
Justin Holewinskiaa583972012-05-25 16:35:28 +00007261 DEBUG(for (unsigned i = 0, e = CLI.Ins.size(); i != e; ++i) {
Evan Cheng180704d2010-03-11 19:38:18 +00007262 assert(InVals[i].getNode() &&
7263 "LowerCall emitted a null value!");
Justin Holewinskiaa583972012-05-25 16:35:28 +00007264 assert(EVT(CLI.Ins[i].VT) == InVals[i].getValueType() &&
Evan Cheng180704d2010-03-11 19:38:18 +00007265 "LowerCall emitted a value with the wrong type!");
7266 });
7267
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007268 SmallVector<SDValue, 4> ReturnValues;
Tim Northoverd82ed2e2014-06-18 11:52:44 +00007269 if (!CanLowerReturn) {
7270 // The instruction result is the result of loading from the
7271 // hidden sret parameter.
7272 SmallVector<EVT, 1> PVTs;
7273 Type *PtrRetTy = PointerType::getUnqual(OrigRetTy);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007274
Tim Northoverd82ed2e2014-06-18 11:52:44 +00007275 ComputeValueVTs(*this, PtrRetTy, PVTs);
7276 assert(PVTs.size() == 1 && "Pointers should fit in one register");
7277 EVT PtrVT = PVTs[0];
7278
7279 unsigned NumValues = RetTys.size();
7280 ReturnValues.resize(NumValues);
7281 SmallVector<SDValue, 4> Chains(NumValues);
7282
7283 for (unsigned i = 0; i < NumValues; ++i) {
7284 SDValue Add = CLI.DAG.getNode(ISD::ADD, CLI.DL, PtrVT, DemoteStackSlot,
7285 CLI.DAG.getConstant(Offsets[i], PtrVT));
7286 SDValue L = CLI.DAG.getLoad(
7287 RetTys[i], CLI.DL, CLI.Chain, Add,
7288 MachinePointerInfo::getFixedStack(DemoteStackIdx, Offsets[i]), false,
7289 false, false, 1);
7290 ReturnValues[i] = L;
7291 Chains[i] = L.getValue(1);
7292 }
7293
7294 CLI.Chain = CLI.DAG.getNode(ISD::TokenFactor, CLI.DL, MVT::Other, Chains);
7295 } else {
7296 // Collect the legal value parts into potentially illegal values
7297 // that correspond to the original function's return values.
7298 ISD::NodeType AssertOp = ISD::DELETED_NODE;
7299 if (CLI.RetSExt)
7300 AssertOp = ISD::AssertSext;
7301 else if (CLI.RetZExt)
7302 AssertOp = ISD::AssertZext;
7303 unsigned CurReg = 0;
7304 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
7305 EVT VT = RetTys[I];
7306 MVT RegisterVT = getRegisterType(CLI.RetTy->getContext(), VT);
7307 unsigned NumRegs = getNumRegisters(CLI.RetTy->getContext(), VT);
7308
7309 ReturnValues.push_back(getCopyFromParts(CLI.DAG, CLI.DL, &InVals[CurReg],
7310 NumRegs, RegisterVT, VT, nullptr,
7311 AssertOp));
7312 CurReg += NumRegs;
7313 }
7314
7315 // For a function returning void, there is no return value. We can't create
7316 // such a node, so we just return a null return value in that case. In
7317 // that case, nothing will actually look at the value.
7318 if (ReturnValues.empty())
7319 return std::make_pair(SDValue(), CLI.Chain);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007320 }
7321
Justin Holewinskiaa583972012-05-25 16:35:28 +00007322 SDValue Res = CLI.DAG.getNode(ISD::MERGE_VALUES, CLI.DL,
Craig Topper48d114b2014-04-26 18:35:24 +00007323 CLI.DAG.getVTList(RetTys), ReturnValues);
Justin Holewinskiaa583972012-05-25 16:35:28 +00007324 return std::make_pair(Res, CLI.Chain);
Dan Gohman575fad32008-09-03 16:12:24 +00007325}
7326
Duncan Sandsbe7e4142009-01-21 09:00:29 +00007327void TargetLowering::LowerOperationWrapper(SDNode *N,
7328 SmallVectorImpl<SDValue> &Results,
Dan Gohman21cea8a2010-04-17 15:26:15 +00007329 SelectionDAG &DAG) const {
Duncan Sandsbe7e4142009-01-21 09:00:29 +00007330 SDValue Res = LowerOperation(SDValue(N, 0), DAG);
Sanjiv Guptaa70798c2009-01-21 04:48:39 +00007331 if (Res.getNode())
7332 Results.push_back(Res);
7333}
7334
Dan Gohman21cea8a2010-04-17 15:26:15 +00007335SDValue TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Torok Edwinfbcc6632009-07-14 16:55:14 +00007336 llvm_unreachable("LowerOperation not implemented for this target!");
Dan Gohman575fad32008-09-03 16:12:24 +00007337}
7338
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007339void
7340SelectionDAGBuilder::CopyValueToVirtualRegister(const Value *V, unsigned Reg) {
Dan Gohmand4322232010-07-01 01:59:43 +00007341 SDValue Op = getNonRegisterValue(V);
Dan Gohman575fad32008-09-03 16:12:24 +00007342 assert((Op.getOpcode() != ISD::CopyFromReg ||
7343 cast<RegisterSDNode>(Op.getOperand(1))->getReg() != Reg) &&
7344 "Copy from a reg to the same reg!");
7345 assert(!TargetRegisterInfo::isPhysicalRegister(Reg) && "Is a physreg");
7346
Eric Christopher58a24612014-10-08 09:50:54 +00007347 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
7348 RegsForValue RFV(V->getContext(), TLI, Reg, V->getType());
Dan Gohman575fad32008-09-03 16:12:24 +00007349 SDValue Chain = DAG.getEntryNode();
Jiangning Liuffbc6902014-09-19 05:30:35 +00007350
7351 ISD::NodeType ExtendType = (FuncInfo.PreferredExtendType.find(V) ==
7352 FuncInfo.PreferredExtendType.end())
7353 ? ISD::ANY_EXTEND
7354 : FuncInfo.PreferredExtendType[V];
7355 RFV.getCopyToRegs(Op, DAG, getCurSDLoc(), Chain, nullptr, V, ExtendType);
Dan Gohman575fad32008-09-03 16:12:24 +00007356 PendingExports.push_back(Chain);
7357}
7358
7359#include "llvm/CodeGen/SelectionDAGISel.h"
7360
Eli Friedman441a01a2011-05-05 16:53:34 +00007361/// isOnlyUsedInEntryBlock - If the specified argument is only used in the
7362/// entry block, return true. This includes arguments used by switches, since
7363/// the switch may expand into multiple basic blocks.
Nick Lewycky50f02cb2011-12-02 22:16:29 +00007364static bool isOnlyUsedInEntryBlock(const Argument *A, bool FastISel) {
Eli Friedman441a01a2011-05-05 16:53:34 +00007365 // With FastISel active, we may be splitting blocks, so force creation
7366 // of virtual registers for all non-dead arguments.
Nick Lewycky50f02cb2011-12-02 22:16:29 +00007367 if (FastISel)
Eli Friedman441a01a2011-05-05 16:53:34 +00007368 return A->use_empty();
7369
7370 const BasicBlock *Entry = A->getParent()->begin();
Chandler Carruthcdf47882014-03-09 03:16:01 +00007371 for (const User *U : A->users())
Eli Friedman441a01a2011-05-05 16:53:34 +00007372 if (cast<Instruction>(U)->getParent() != Entry || isa<SwitchInst>(U))
7373 return false; // Use not in entry block.
Chandler Carruthcdf47882014-03-09 03:16:01 +00007374
Eli Friedman441a01a2011-05-05 16:53:34 +00007375 return true;
7376}
7377
Eli Bendersky33ebf832013-02-28 23:09:18 +00007378void SelectionDAGISel::LowerArguments(const Function &F) {
Dan Gohman1a6c47f2009-11-23 18:04:58 +00007379 SelectionDAG &DAG = SDB->DAG;
Andrew Trickef9de2a2013-05-25 02:42:55 +00007380 SDLoc dl = SDB->getCurSDLoc();
Rafael Espindola5f57f462014-02-21 18:34:28 +00007381 const DataLayout *DL = TLI->getDataLayout();
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007382 SmallVector<ISD::InputArg, 16> Ins;
Dan Gohman575fad32008-09-03 16:12:24 +00007383
Dan Gohmand16aa542010-05-29 17:03:36 +00007384 if (!FuncInfo->CanLowerReturn) {
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007385 // Put in an sret pointer parameter before all the other parameters.
7386 SmallVector<EVT, 1> ValueVTs;
Eric Christopherb17140d2014-10-08 07:32:17 +00007387 ComputeValueVTs(*TLI, PointerType::getUnqual(F.getReturnType()), ValueVTs);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007388
7389 // NOTE: Assuming that a pointer will never break down to more than one VT
7390 // or one register.
7391 ISD::ArgFlagsTy Flags;
7392 Flags.setSRet();
Bill Wendlingf7719082013-06-06 00:43:09 +00007393 MVT RegisterVT = TLI->getRegisterType(*DAG.getContext(), ValueVTs[0]);
Tom Stellard8d7d4de2013-10-23 00:44:24 +00007394 ISD::InputArg RetArg(Flags, RegisterVT, ValueVTs[0], true, 0, 0);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007395 Ins.push_back(RetArg);
7396 }
Kenneth Uildriks07119732009-11-07 02:11:54 +00007397
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007398 // Set up the incoming argument description vector.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007399 unsigned Idx = 1;
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007400 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end();
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007401 I != E; ++I, ++Idx) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00007402 SmallVector<EVT, 4> ValueVTs;
Bill Wendlingf7719082013-06-06 00:43:09 +00007403 ComputeValueVTs(*TLI, I->getType(), ValueVTs);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007404 bool isArgValueUsed = !I->use_empty();
Tom Stellard8d7d4de2013-10-23 00:44:24 +00007405 unsigned PartBase = 0;
Oliver Stannardc24f2172014-05-09 14:01:47 +00007406 Type *FinalType = I->getType();
7407 if (F.getAttributes().hasAttribute(Idx, Attribute::ByVal))
7408 FinalType = cast<PointerType>(FinalType)->getElementType();
7409 bool NeedsRegBlock = TLI->functionArgumentNeedsConsecutiveRegisters(
7410 FinalType, F.getCallingConv(), F.isVarArg());
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007411 for (unsigned Value = 0, NumValues = ValueVTs.size();
7412 Value != NumValues; ++Value) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00007413 EVT VT = ValueVTs[Value];
Chris Lattner229907c2011-07-18 04:54:35 +00007414 Type *ArgTy = VT.getTypeForEVT(*DAG.getContext());
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007415 ISD::ArgFlagsTy Flags;
Matt Arsenault443252c2014-04-21 18:39:13 +00007416 unsigned OriginalAlignment = DL->getABITypeAlignment(ArgTy);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007417
Bill Wendling94dcaf82012-12-30 12:45:13 +00007418 if (F.getAttributes().hasAttribute(Idx, Attribute::ZExt))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007419 Flags.setZExt();
Bill Wendling94dcaf82012-12-30 12:45:13 +00007420 if (F.getAttributes().hasAttribute(Idx, Attribute::SExt))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007421 Flags.setSExt();
Bill Wendling94dcaf82012-12-30 12:45:13 +00007422 if (F.getAttributes().hasAttribute(Idx, Attribute::InReg))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007423 Flags.setInReg();
Bill Wendling94dcaf82012-12-30 12:45:13 +00007424 if (F.getAttributes().hasAttribute(Idx, Attribute::StructRet))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007425 Flags.setSRet();
Reid Klecknerf5b76512014-01-31 23:50:57 +00007426 if (F.getAttributes().hasAttribute(Idx, Attribute::ByVal))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007427 Flags.setByVal();
Reid Klecknerf5b76512014-01-31 23:50:57 +00007428 if (F.getAttributes().hasAttribute(Idx, Attribute::InAlloca)) {
7429 Flags.setInAlloca();
7430 // Set the byval flag for CCAssignFn callbacks that don't know about
7431 // inalloca. This way we can know how many bytes we should've allocated
7432 // and how many bytes a callee cleanup function will pop. If we port
7433 // inalloca to more targets, we'll have to add custom inalloca handling
7434 // in the various CC lowering callbacks.
7435 Flags.setByVal();
7436 }
7437 if (Flags.isByVal() || Flags.isInAlloca()) {
Chris Lattner229907c2011-07-18 04:54:35 +00007438 PointerType *Ty = cast<PointerType>(I->getType());
7439 Type *ElementTy = Ty->getElementType();
Rafael Espindola5f57f462014-02-21 18:34:28 +00007440 Flags.setByValSize(DL->getTypeAllocSize(ElementTy));
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007441 // For ByVal, alignment should be passed from FE. BE will guess if
7442 // this info is not there but there are cases it cannot get right.
Chris Lattner68254fc2011-05-22 23:23:02 +00007443 unsigned FrameAlign;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007444 if (F.getParamAlignment(Idx))
7445 FrameAlign = F.getParamAlignment(Idx);
Chris Lattner68254fc2011-05-22 23:23:02 +00007446 else
Bill Wendlingf7719082013-06-06 00:43:09 +00007447 FrameAlign = TLI->getByValTypeAlignment(ElementTy);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007448 Flags.setByValAlign(FrameAlign);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007449 }
Bill Wendling94dcaf82012-12-30 12:45:13 +00007450 if (F.getAttributes().hasAttribute(Idx, Attribute::Nest))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007451 Flags.setNest();
Oliver Stannard51b1d462014-08-21 12:50:31 +00007452 if (NeedsRegBlock) {
Oliver Stannardc24f2172014-05-09 14:01:47 +00007453 Flags.setInConsecutiveRegs();
Oliver Stannard51b1d462014-08-21 12:50:31 +00007454 if (Value == NumValues - 1)
7455 Flags.setInConsecutiveRegsLast();
7456 }
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007457 Flags.setOrigAlign(OriginalAlignment);
7458
Bill Wendlingf7719082013-06-06 00:43:09 +00007459 MVT RegisterVT = TLI->getRegisterType(*CurDAG->getContext(), VT);
7460 unsigned NumRegs = TLI->getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007461 for (unsigned i = 0; i != NumRegs; ++i) {
Tom Stellard8d7d4de2013-10-23 00:44:24 +00007462 ISD::InputArg MyFlags(Flags, RegisterVT, VT, isArgValueUsed,
7463 Idx-1, PartBase+i*RegisterVT.getStoreSize());
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007464 if (NumRegs > 1 && i == 0)
7465 MyFlags.Flags.setSplit();
7466 // if it isn't first piece, alignment must be 1
7467 else if (i > 0)
7468 MyFlags.Flags.setOrigAlign(1);
7469 Ins.push_back(MyFlags);
7470 }
Tom Stellard8d7d4de2013-10-23 00:44:24 +00007471 PartBase += VT.getStoreSize();
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007472 }
7473 }
7474
7475 // Call the target to set up the argument values.
7476 SmallVector<SDValue, 8> InVals;
Eric Christopherb17140d2014-10-08 07:32:17 +00007477 SDValue NewRoot = TLI->LowerFormalArguments(
7478 DAG.getRoot(), F.getCallingConv(), F.isVarArg(), Ins, dl, DAG, InVals);
Dan Gohman695d8112009-08-06 15:37:27 +00007479
7480 // Verify that the target's LowerFormalArguments behaved as expected.
Owen Anderson9f944592009-08-11 20:47:22 +00007481 assert(NewRoot.getNode() && NewRoot.getValueType() == MVT::Other &&
Dan Gohman695d8112009-08-06 15:37:27 +00007482 "LowerFormalArguments didn't return a valid chain!");
7483 assert(InVals.size() == Ins.size() &&
7484 "LowerFormalArguments didn't emit the correct number of values!");
Bill Wendlingd8549812009-12-22 21:35:02 +00007485 DEBUG({
7486 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
7487 assert(InVals[i].getNode() &&
7488 "LowerFormalArguments emitted a null value!");
Duncan Sandsf5dda012010-11-03 11:35:31 +00007489 assert(EVT(Ins[i].VT) == InVals[i].getValueType() &&
Bill Wendlingd8549812009-12-22 21:35:02 +00007490 "LowerFormalArguments emitted a value with the wrong type!");
7491 }
7492 });
Bill Wendling919b7aa2009-12-22 02:10:19 +00007493
Dan Gohman695d8112009-08-06 15:37:27 +00007494 // Update the DAG with the new chain value resulting from argument lowering.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007495 DAG.setRoot(NewRoot);
7496
7497 // Set up the argument values.
7498 unsigned i = 0;
7499 Idx = 1;
Dan Gohmand16aa542010-05-29 17:03:36 +00007500 if (!FuncInfo->CanLowerReturn) {
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007501 // Create a virtual register for the sret pointer, and put in a copy
7502 // from the sret argument into it.
7503 SmallVector<EVT, 1> ValueVTs;
Bill Wendlingf7719082013-06-06 00:43:09 +00007504 ComputeValueVTs(*TLI, PointerType::getUnqual(F.getReturnType()), ValueVTs);
Patrik Hagglund5e6c3612012-12-13 06:34:11 +00007505 MVT VT = ValueVTs[0].getSimpleVT();
Bill Wendlingf7719082013-06-06 00:43:09 +00007506 MVT RegVT = TLI->getRegisterType(*CurDAG->getContext(), VT);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007507 ISD::NodeType AssertOp = ISD::DELETED_NODE;
Bill Wendling78c5b7a2010-03-02 01:55:18 +00007508 SDValue ArgValue = getCopyFromParts(DAG, dl, &InVals[0], 1,
Craig Topperc0196b12014-04-14 00:51:57 +00007509 RegVT, VT, nullptr, AssertOp);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007510
Dan Gohman1a6c47f2009-11-23 18:04:58 +00007511 MachineFunction& MF = SDB->DAG.getMachineFunction();
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007512 MachineRegisterInfo& RegInfo = MF.getRegInfo();
Bill Wendlingf7719082013-06-06 00:43:09 +00007513 unsigned SRetReg = RegInfo.createVirtualRegister(TLI->getRegClassFor(RegVT));
Dan Gohmand16aa542010-05-29 17:03:36 +00007514 FuncInfo->DemoteRegister = SRetReg;
Eric Christopher58a24612014-10-08 09:50:54 +00007515 NewRoot =
7516 SDB->DAG.getCopyToReg(NewRoot, SDB->getCurSDLoc(), SRetReg, ArgValue);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007517 DAG.setRoot(NewRoot);
Bill Wendling919b7aa2009-12-22 02:10:19 +00007518
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007519 // i indexes lowered arguments. Bump it past the hidden sret argument.
7520 // Idx indexes LLVM arguments. Don't touch it.
7521 ++i;
7522 }
Bill Wendling919b7aa2009-12-22 02:10:19 +00007523
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007524 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end(); I != E;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007525 ++I, ++Idx) {
7526 SmallVector<SDValue, 4> ArgValues;
Owen Anderson53aa7a92009-08-10 22:56:29 +00007527 SmallVector<EVT, 4> ValueVTs;
Bill Wendlingf7719082013-06-06 00:43:09 +00007528 ComputeValueVTs(*TLI, I->getType(), ValueVTs);
Dan Gohman575fad32008-09-03 16:12:24 +00007529 unsigned NumValues = ValueVTs.size();
Devang Patelb0c76392010-06-01 19:59:01 +00007530
7531 // If this argument is unused then remember its value. It is used to generate
7532 // debugging information.
Adrian Prantl9c930592013-05-16 23:44:12 +00007533 if (I->use_empty() && NumValues) {
Devang Patelb0c76392010-06-01 19:59:01 +00007534 SDB->setUnusedArgValue(I, InVals[i]);
7535
Adrian Prantl9c930592013-05-16 23:44:12 +00007536 // Also remember any frame index for use in FastISel.
7537 if (FrameIndexSDNode *FI =
7538 dyn_cast<FrameIndexSDNode>(InVals[i].getNode()))
7539 FuncInfo->setArgumentFrameIndex(I, FI->getIndex());
7540 }
7541
Eli Friedman441a01a2011-05-05 16:53:34 +00007542 for (unsigned Val = 0; Val != NumValues; ++Val) {
7543 EVT VT = ValueVTs[Val];
Bill Wendlingf7719082013-06-06 00:43:09 +00007544 MVT PartVT = TLI->getRegisterType(*CurDAG->getContext(), VT);
7545 unsigned NumParts = TLI->getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007546
7547 if (!I->use_empty()) {
7548 ISD::NodeType AssertOp = ISD::DELETED_NODE;
Bill Wendling94dcaf82012-12-30 12:45:13 +00007549 if (F.getAttributes().hasAttribute(Idx, Attribute::SExt))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007550 AssertOp = ISD::AssertSext;
Bill Wendling94dcaf82012-12-30 12:45:13 +00007551 else if (F.getAttributes().hasAttribute(Idx, Attribute::ZExt))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007552 AssertOp = ISD::AssertZext;
7553
Bill Wendling78c5b7a2010-03-02 01:55:18 +00007554 ArgValues.push_back(getCopyFromParts(DAG, dl, &InVals[i],
Bill Wendling919b7aa2009-12-22 02:10:19 +00007555 NumParts, PartVT, VT,
Craig Topperc0196b12014-04-14 00:51:57 +00007556 nullptr, AssertOp));
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007557 }
Bill Wendling919b7aa2009-12-22 02:10:19 +00007558
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007559 i += NumParts;
7560 }
Bill Wendling919b7aa2009-12-22 02:10:19 +00007561
Eli Friedman441a01a2011-05-05 16:53:34 +00007562 // We don't need to do anything else for unused arguments.
7563 if (ArgValues.empty())
7564 continue;
7565
Devang Patel9d904e12011-09-08 22:59:09 +00007566 // Note down frame index.
7567 if (FrameIndexSDNode *FI =
Bill Wendlingd1634052012-07-19 00:04:14 +00007568 dyn_cast<FrameIndexSDNode>(ArgValues[0].getNode()))
Devang Patel9d904e12011-09-08 22:59:09 +00007569 FuncInfo->setArgumentFrameIndex(I, FI->getIndex());
Devang Patel86ec8b32010-08-31 22:22:42 +00007570
Craig Topper2d2aa0c2014-04-30 07:17:30 +00007571 SDValue Res = DAG.getMergeValues(makeArrayRef(ArgValues.data(), NumValues),
Andrew Trickef9de2a2013-05-25 02:42:55 +00007572 SDB->getCurSDLoc());
Devang Patel9d904e12011-09-08 22:59:09 +00007573
Eli Friedman441a01a2011-05-05 16:53:34 +00007574 SDB->setValue(I, Res);
Nick Lewycky50f02cb2011-12-02 22:16:29 +00007575 if (!TM.Options.EnableFastISel && Res.getOpcode() == ISD::BUILD_PAIR) {
Stephen Lincfe7f352013-07-08 00:37:03 +00007576 if (LoadSDNode *LNode =
Devang Patel9d904e12011-09-08 22:59:09 +00007577 dyn_cast<LoadSDNode>(Res.getOperand(0).getNode()))
7578 if (FrameIndexSDNode *FI =
7579 dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode()))
7580 FuncInfo->setArgumentFrameIndex(I, FI->getIndex());
7581 }
Bill Wendling919b7aa2009-12-22 02:10:19 +00007582
Eli Friedman441a01a2011-05-05 16:53:34 +00007583 // If this argument is live outside of the entry block, insert a copy from
7584 // wherever we got it to the vreg that other BB's will reference it as.
Nick Lewycky50f02cb2011-12-02 22:16:29 +00007585 if (!TM.Options.EnableFastISel && Res.getOpcode() == ISD::CopyFromReg) {
Eli Friedman441a01a2011-05-05 16:53:34 +00007586 // If we can, though, try to skip creating an unnecessary vreg.
7587 // FIXME: This isn't very clean... it would be nice to make this more
Eli Friedman768de0a2011-05-10 21:50:58 +00007588 // general. It's also subtly incompatible with the hacks FastISel
7589 // uses with vregs.
Eli Friedman441a01a2011-05-05 16:53:34 +00007590 unsigned Reg = cast<RegisterSDNode>(Res.getOperand(1))->getReg();
7591 if (TargetRegisterInfo::isVirtualRegister(Reg)) {
7592 FuncInfo->ValueMap[I] = Reg;
7593 continue;
7594 }
7595 }
Nick Lewycky50f02cb2011-12-02 22:16:29 +00007596 if (!isOnlyUsedInEntryBlock(I, TM.Options.EnableFastISel)) {
Eli Friedman441a01a2011-05-05 16:53:34 +00007597 FuncInfo->InitializeRegForValue(I);
Dan Gohman1a6c47f2009-11-23 18:04:58 +00007598 SDB->CopyToExportRegsIfNeeded(I);
Dan Gohman575fad32008-09-03 16:12:24 +00007599 }
Dan Gohman575fad32008-09-03 16:12:24 +00007600 }
Bill Wendling919b7aa2009-12-22 02:10:19 +00007601
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007602 assert(i == InVals.size() && "Argument register count mismatch!");
Dan Gohman575fad32008-09-03 16:12:24 +00007603
7604 // Finally, if the target has anything special to do, allow it to do so.
7605 // FIXME: this should insert code into the DAG!
Dan Gohmanc87b74d2010-04-14 20:17:22 +00007606 EmitFunctionEntryCode();
Dan Gohman575fad32008-09-03 16:12:24 +00007607}
7608
7609/// Handle PHI nodes in successor blocks. Emit code into the SelectionDAG to
7610/// ensure constants are generated when needed. Remember the virtual registers
7611/// that need to be added to the Machine PHI nodes as input. We cannot just
7612/// directly add them, because expansion might result in multiple MBB's for one
7613/// BB. As such, the start of the BB might correspond to a different MBB than
7614/// the end.
7615///
7616void
Dan Gohmanc594eab2010-04-22 20:46:50 +00007617SelectionDAGBuilder::HandlePHINodesInSuccessorBlocks(const BasicBlock *LLVMBB) {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007618 const TerminatorInst *TI = LLVMBB->getTerminator();
Dan Gohman575fad32008-09-03 16:12:24 +00007619
7620 SmallPtrSet<MachineBasicBlock *, 4> SuccsHandled;
7621
7622 // Check successor nodes' PHI nodes that expect a constant to be available
7623 // from this block.
7624 for (unsigned succ = 0, e = TI->getNumSuccessors(); succ != e; ++succ) {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007625 const BasicBlock *SuccBB = TI->getSuccessor(succ);
Dan Gohman575fad32008-09-03 16:12:24 +00007626 if (!isa<PHINode>(SuccBB->begin())) continue;
Dan Gohmanc594eab2010-04-22 20:46:50 +00007627 MachineBasicBlock *SuccMBB = FuncInfo.MBBMap[SuccBB];
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00007628
Dan Gohman575fad32008-09-03 16:12:24 +00007629 // If this terminator has multiple identical successors (common for
7630 // switches), only handle each succ once.
7631 if (!SuccsHandled.insert(SuccMBB)) continue;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00007632
Dan Gohman575fad32008-09-03 16:12:24 +00007633 MachineBasicBlock::iterator MBBI = SuccMBB->begin();
Dan Gohman575fad32008-09-03 16:12:24 +00007634
7635 // At this point we know that there is a 1-1 correspondence between LLVM PHI
7636 // nodes and Machine PHI nodes, but the incoming operands have not been
7637 // emitted yet.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007638 for (BasicBlock::const_iterator I = SuccBB->begin();
7639 const PHINode *PN = dyn_cast<PHINode>(I); ++I) {
Dan Gohman575fad32008-09-03 16:12:24 +00007640 // Ignore dead phi's.
7641 if (PN->use_empty()) continue;
7642
Rafael Espindolae53b7d12011-05-13 15:18:06 +00007643 // Skip empty types
7644 if (PN->getType()->isEmptyTy())
7645 continue;
7646
Dan Gohman575fad32008-09-03 16:12:24 +00007647 unsigned Reg;
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007648 const Value *PHIOp = PN->getIncomingValueForBlock(LLVMBB);
Dan Gohman575fad32008-09-03 16:12:24 +00007649
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007650 if (const Constant *C = dyn_cast<Constant>(PHIOp)) {
Dan Gohmanc594eab2010-04-22 20:46:50 +00007651 unsigned &RegOut = ConstantsOut[C];
Dan Gohman575fad32008-09-03 16:12:24 +00007652 if (RegOut == 0) {
Dan Gohman93f59202010-07-02 00:10:16 +00007653 RegOut = FuncInfo.CreateRegs(C->getType());
Dan Gohmanc594eab2010-04-22 20:46:50 +00007654 CopyValueToVirtualRegister(C, RegOut);
Dan Gohman575fad32008-09-03 16:12:24 +00007655 }
7656 Reg = RegOut;
7657 } else {
Dan Gohman9576645a2010-07-01 01:33:21 +00007658 DenseMap<const Value *, unsigned>::iterator I =
7659 FuncInfo.ValueMap.find(PHIOp);
7660 if (I != FuncInfo.ValueMap.end())
7661 Reg = I->second;
7662 else {
Dan Gohman575fad32008-09-03 16:12:24 +00007663 assert(isa<AllocaInst>(PHIOp) &&
Dan Gohmanc594eab2010-04-22 20:46:50 +00007664 FuncInfo.StaticAllocaMap.count(cast<AllocaInst>(PHIOp)) &&
Dan Gohman575fad32008-09-03 16:12:24 +00007665 "Didn't codegen value into a register!??");
Dan Gohman93f59202010-07-02 00:10:16 +00007666 Reg = FuncInfo.CreateRegs(PHIOp->getType());
Dan Gohmanc594eab2010-04-22 20:46:50 +00007667 CopyValueToVirtualRegister(PHIOp, Reg);
Dan Gohman575fad32008-09-03 16:12:24 +00007668 }
7669 }
7670
7671 // Remember that this register needs to added to the machine PHI node as
7672 // the input for this MBB.
Owen Anderson53aa7a92009-08-10 22:56:29 +00007673 SmallVector<EVT, 4> ValueVTs;
Eric Christopher58a24612014-10-08 09:50:54 +00007674 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
7675 ComputeValueVTs(TLI, PN->getType(), ValueVTs);
Dan Gohman575fad32008-09-03 16:12:24 +00007676 for (unsigned vti = 0, vte = ValueVTs.size(); vti != vte; ++vti) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00007677 EVT VT = ValueVTs[vti];
Eric Christopher58a24612014-10-08 09:50:54 +00007678 unsigned NumRegisters = TLI.getNumRegisters(*DAG.getContext(), VT);
Dan Gohman575fad32008-09-03 16:12:24 +00007679 for (unsigned i = 0, e = NumRegisters; i != e; ++i)
Dan Gohmanc594eab2010-04-22 20:46:50 +00007680 FuncInfo.PHINodesToUpdate.push_back(std::make_pair(MBBI++, Reg+i));
Dan Gohman575fad32008-09-03 16:12:24 +00007681 Reg += NumRegisters;
7682 }
7683 }
7684 }
Bill Wendlinga3cd3502013-06-19 21:36:55 +00007685
Dan Gohmanc594eab2010-04-22 20:46:50 +00007686 ConstantsOut.clear();
Dan Gohman7bda51f2008-09-03 23:12:08 +00007687}
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00007688
7689/// Add a successor MBB to ParentMBB< creating a new MachineBB for BB if SuccMBB
7690/// is 0.
7691MachineBasicBlock *
7692SelectionDAGBuilder::StackProtectorDescriptor::
7693AddSuccessorMBB(const BasicBlock *BB,
7694 MachineBasicBlock *ParentMBB,
7695 MachineBasicBlock *SuccMBB) {
7696 // If SuccBB has not been created yet, create it.
7697 if (!SuccMBB) {
7698 MachineFunction *MF = ParentMBB->getParent();
7699 MachineFunction::iterator BBI = ParentMBB;
7700 SuccMBB = MF->CreateMachineBasicBlock(BB);
7701 MF->insert(++BBI, SuccMBB);
7702 }
7703 // Add it as a successor of ParentMBB.
7704 ParentMBB->addSuccessor(SuccMBB);
7705 return SuccMBB;
7706}