blob: 5ffb826956e83394c26035bce1dbfaca687ecdb9 [file] [log] [blame]
Dan Gohmane149e982010-04-22 20:06:42 +00001//===-- FastISel.cpp - Implementation of the FastISel class ---------------===//
Dan Gohmanb2226e22008-08-13 20:19:35 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the implementation of the FastISel class.
11//
Dan Gohmanb4863502008-09-30 20:48:29 +000012// "Fast" instruction selection is designed to emit very poor code quickly.
13// Also, it is not designed to be able to do much lowering, so most illegal
Chris Lattnerc52af452008-10-13 01:59:13 +000014// types (e.g. i64 on 32-bit targets) and operations are not supported. It is
15// also not intended to be able to do much optimization, except in a few cases
16// where doing optimizations reduces overall compile time. For example, folding
17// constants into immediate fields is often done, because it's cheap and it
18// reduces the number of instructions later phases have to examine.
Dan Gohmanb4863502008-09-30 20:48:29 +000019//
20// "Fast" instruction selection is able to fail gracefully and transfer
21// control to the SelectionDAG selector for operations that it doesn't
Chris Lattnerc52af452008-10-13 01:59:13 +000022// support. In many cases, this allows us to avoid duplicating a lot of
Dan Gohmanb4863502008-09-30 20:48:29 +000023// the complicated lowering logic that SelectionDAG currently has.
24//
25// The intended use for "fast" instruction selection is "-O0" mode
26// compilation, where the quality of the generated code is irrelevant when
Chris Lattnerc52af452008-10-13 01:59:13 +000027// weighed against the speed at which the code can be generated. Also,
Dan Gohmanb4863502008-09-30 20:48:29 +000028// at -O0, the LLVM optimizers are not running, and this makes the
29// compile time of codegen a much higher portion of the overall compile
Chris Lattnerc52af452008-10-13 01:59:13 +000030// time. Despite its limitations, "fast" instruction selection is able to
Dan Gohmanb4863502008-09-30 20:48:29 +000031// handle enough code on its own to provide noticeable overall speedups
32// in -O0 compiles.
33//
34// Basic operations are supported in a target-independent way, by reading
35// the same instruction descriptions that the SelectionDAG selector reads,
36// and identifying simple arithmetic operations that can be directly selected
Chris Lattnerc52af452008-10-13 01:59:13 +000037// from simple operators. More complicated operations currently require
Dan Gohmanb4863502008-09-30 20:48:29 +000038// target-specific code.
39//
Dan Gohmanb2226e22008-08-13 20:19:35 +000040//===----------------------------------------------------------------------===//
41
Juergen Ributzka8179e9e2014-07-11 22:01:42 +000042#include "llvm/CodeGen/Analysis.h"
David Blaikie0252265b2013-06-16 20:34:15 +000043#include "llvm/ADT/Optional.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000044#include "llvm/ADT/Statistic.h"
Juergen Ributzka454d3742014-06-13 00:45:11 +000045#include "llvm/Analysis/BranchProbabilityInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000046#include "llvm/Analysis/Loads.h"
Chandler Carruth62d42152015-01-15 02:16:27 +000047#include "llvm/Analysis/TargetLibraryInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000048#include "llvm/CodeGen/Analysis.h"
Chandler Carruthd9903882015-01-14 11:23:27 +000049#include "llvm/CodeGen/FastISel.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000050#include "llvm/CodeGen/FunctionLoweringInfo.h"
Juergen Ributzka04558dc2014-06-12 03:29:26 +000051#include "llvm/CodeGen/MachineFrameInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000052#include "llvm/CodeGen/MachineInstrBuilder.h"
53#include "llvm/CodeGen/MachineModuleInfo.h"
54#include "llvm/CodeGen/MachineRegisterInfo.h"
Juergen Ributzka04558dc2014-06-12 03:29:26 +000055#include "llvm/CodeGen/StackMaps.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000056#include "llvm/IR/DataLayout.h"
Chandler Carruth9a4c9e52014-03-06 00:46:21 +000057#include "llvm/IR/DebugInfo.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000058#include "llvm/IR/Function.h"
59#include "llvm/IR/GlobalVariable.h"
60#include "llvm/IR/Instructions.h"
61#include "llvm/IR/IntrinsicInst.h"
62#include "llvm/IR/Operator.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000063#include "llvm/Support/Debug.h"
64#include "llvm/Support/ErrorHandling.h"
Benjamin Kramer799003b2015-03-23 19:32:43 +000065#include "llvm/Support/raw_ostream.h"
Dan Gohmanb2226e22008-08-13 20:19:35 +000066#include "llvm/Target/TargetInstrInfo.h"
Evan Cheng864fcc12008-08-20 22:45:34 +000067#include "llvm/Target/TargetLowering.h"
Dan Gohman02c84b82008-08-20 21:05:57 +000068#include "llvm/Target/TargetMachine.h"
Eric Christopherd9134482014-08-04 21:25:23 +000069#include "llvm/Target/TargetSubtargetInfo.h"
Dan Gohmanb2226e22008-08-13 20:19:35 +000070using namespace llvm;
71
Chandler Carruth1b9dde02014-04-22 02:02:50 +000072#define DEBUG_TYPE "isel"
73
Chad Rosier61e8d102011-11-28 19:59:09 +000074STATISTIC(NumFastIselSuccessIndependent, "Number of insts selected by "
Juergen Ributzka7a76c242014-09-03 18:46:45 +000075 "target-independent selector");
Chad Rosier61e8d102011-11-28 19:59:09 +000076STATISTIC(NumFastIselSuccessTarget, "Number of insts selected by "
Juergen Ributzka7a76c242014-09-03 18:46:45 +000077 "target-specific selector");
Chad Rosier46addb92011-11-29 19:40:47 +000078STATISTIC(NumFastIselDead, "Number of dead insts removed on failure");
Chad Rosierff40b1e2011-11-16 21:05:28 +000079
Juergen Ributzka8179e9e2014-07-11 22:01:42 +000080void FastISel::ArgListEntry::setAttributes(ImmutableCallSite *CS,
81 unsigned AttrIdx) {
Juergen Ributzka7a76c242014-09-03 18:46:45 +000082 IsSExt = CS->paramHasAttr(AttrIdx, Attribute::SExt);
83 IsZExt = CS->paramHasAttr(AttrIdx, Attribute::ZExt);
84 IsInReg = CS->paramHasAttr(AttrIdx, Attribute::InReg);
85 IsSRet = CS->paramHasAttr(AttrIdx, Attribute::StructRet);
86 IsNest = CS->paramHasAttr(AttrIdx, Attribute::Nest);
87 IsByVal = CS->paramHasAttr(AttrIdx, Attribute::ByVal);
88 IsInAlloca = CS->paramHasAttr(AttrIdx, Attribute::InAlloca);
89 IsReturned = CS->paramHasAttr(AttrIdx, Attribute::Returned);
90 Alignment = CS->getParamAlignment(AttrIdx);
Juergen Ributzka8179e9e2014-07-11 22:01:42 +000091}
92
Juergen Ributzka7a76c242014-09-03 18:46:45 +000093/// Set the current block to which generated machine instructions will be
94/// appended, and clear the local CSE map.
Dan Gohmand7b5ce32010-07-10 09:00:22 +000095void FastISel::startNewBlock() {
96 LocalValueMap.clear();
97
Jakob Stoklund Olesen6a7d6832013-07-04 04:53:49 +000098 // Instructions are appended to FuncInfo.MBB. If the basic block already
Jakob Stoklund Olesen3d8560c2013-07-04 04:32:39 +000099 // contains labels or copies, use the last instruction as the last local
100 // value.
Craig Topperc0196b12014-04-14 00:51:57 +0000101 EmitStartPt = nullptr;
Jakob Stoklund Olesen3d8560c2013-07-04 04:32:39 +0000102 if (!FuncInfo.MBB->empty())
103 EmitStartPt = &FuncInfo.MBB->back();
Ivan Krasind7cbd4c2011-08-18 22:06:10 +0000104 LastLocalValue = EmitStartPt;
105}
106
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +0000107bool FastISel::lowerArguments() {
Evan Cheng615620c2013-02-11 01:27:15 +0000108 if (!FuncInfo.CanLowerReturn)
109 // Fallback to SDISel argument lowering code to deal with sret pointer
110 // parameter.
111 return false;
Stephen Lincfe7f352013-07-08 00:37:03 +0000112
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +0000113 if (!fastLowerArguments())
Evan Cheng615620c2013-02-11 01:27:15 +0000114 return false;
115
David Blaikie97c6c5b2013-06-21 22:56:30 +0000116 // Enter arguments into ValueMap for uses in non-entry BBs.
Evan Cheng615620c2013-02-11 01:27:15 +0000117 for (Function::const_arg_iterator I = FuncInfo.Fn->arg_begin(),
Juergen Ributzka7a76c242014-09-03 18:46:45 +0000118 E = FuncInfo.Fn->arg_end();
119 I != E; ++I) {
David Blaikie97c6c5b2013-06-21 22:56:30 +0000120 DenseMap<const Value *, unsigned>::iterator VI = LocalValueMap.find(I);
121 assert(VI != LocalValueMap.end() && "Missed an argument?");
122 FuncInfo.ValueMap[I] = VI->second;
Evan Cheng615620c2013-02-11 01:27:15 +0000123 }
124 return true;
125}
126
Ivan Krasind7cbd4c2011-08-18 22:06:10 +0000127void FastISel::flushLocalValueMap() {
128 LocalValueMap.clear();
129 LastLocalValue = EmitStartPt;
130 recomputeInsertPt();
Hans Wennborg18f0a982014-09-08 20:24:10 +0000131 SavedInsertPt = FuncInfo.InsertPt;
Dan Gohmand7b5ce32010-07-10 09:00:22 +0000132}
133
Juergen Ributzka4f1a54a2014-08-28 00:09:46 +0000134bool FastISel::hasTrivialKill(const Value *V) {
Dan Gohman88fb2532010-05-14 22:53:18 +0000135 // Don't consider constants or arguments to have trivial kills.
Dan Gohman1a1b51f2010-05-11 23:54:07 +0000136 const Instruction *I = dyn_cast<Instruction>(V);
Dan Gohman88fb2532010-05-14 22:53:18 +0000137 if (!I)
138 return false;
139
140 // No-op casts are trivially coalesced by fast-isel.
Juergen Ributzka7a76c242014-09-03 18:46:45 +0000141 if (const auto *Cast = dyn_cast<CastInst>(I))
Rafael Espindolaea09c592014-02-18 22:05:46 +0000142 if (Cast->isNoopCast(DL.getIntPtrType(Cast->getContext())) &&
Chandler Carruth7ec50852012-11-01 08:07:29 +0000143 !hasTrivialKill(Cast->getOperand(0)))
Dan Gohman88fb2532010-05-14 22:53:18 +0000144 return false;
145
Juergen Ributzka4f1a54a2014-08-28 00:09:46 +0000146 // Even the value might have only one use in the LLVM IR, it is possible that
147 // FastISel might fold the use into another instruction and now there is more
148 // than one use at the Machine Instruction level.
149 unsigned Reg = lookUpRegForValue(V);
150 if (Reg && !MRI.use_empty(Reg))
151 return false;
152
Chad Rosier291ce472011-11-15 23:34:05 +0000153 // GEPs with all zero indices are trivially coalesced by fast-isel.
Juergen Ributzka7a76c242014-09-03 18:46:45 +0000154 if (const auto *GEP = dyn_cast<GetElementPtrInst>(I))
Chad Rosier291ce472011-11-15 23:34:05 +0000155 if (GEP->hasAllZeroIndices() && !hasTrivialKill(GEP->getOperand(0)))
156 return false;
157
Dan Gohman88fb2532010-05-14 22:53:18 +0000158 // Only instructions with a single use in the same basic block are considered
159 // to have trivial kills.
160 return I->hasOneUse() &&
161 !(I->getOpcode() == Instruction::BitCast ||
162 I->getOpcode() == Instruction::PtrToInt ||
163 I->getOpcode() == Instruction::IntToPtr) &&
Chandler Carruthcdf47882014-03-09 03:16:01 +0000164 cast<Instruction>(*I->user_begin())->getParent() == I->getParent();
Dan Gohman1a1b51f2010-05-11 23:54:07 +0000165}
166
Dan Gohmanbcaf6812010-04-15 01:51:59 +0000167unsigned FastISel::getRegForValue(const Value *V) {
Owen Anderson53aa7a92009-08-10 22:56:29 +0000168 EVT RealVT = TLI.getValueType(V->getType(), /*AllowUnknown=*/true);
Dan Gohmanca93aab2009-04-07 20:40:11 +0000169 // Don't handle non-simple values in FastISel.
170 if (!RealVT.isSimple())
171 return 0;
Dan Gohman4c315242008-12-08 07:57:47 +0000172
173 // Ignore illegal types. We must do this before looking up the value
174 // in ValueMap because Arguments are given virtual registers regardless
175 // of whether FastISel can handle them.
Owen Anderson9f944592009-08-11 20:47:22 +0000176 MVT VT = RealVT.getSimpleVT();
Dan Gohman4c315242008-12-08 07:57:47 +0000177 if (!TLI.isTypeLegal(VT)) {
Eli Friedmanc7035512011-05-25 23:49:02 +0000178 // Handle integer promotions, though, because they're common and easy.
179 if (VT == MVT::i1 || VT == MVT::i8 || VT == MVT::i16)
Owen Anderson117c9e82009-08-12 00:36:31 +0000180 VT = TLI.getTypeToTransformTo(V->getContext(), VT).getSimpleVT();
Dan Gohman4c315242008-12-08 07:57:47 +0000181 else
182 return 0;
183 }
184
Eric Christopher1a06cc92012-03-20 01:07:47 +0000185 // Look up the value to see if we already have a register for it.
186 unsigned Reg = lookUpRegForValue(V);
Juergen Ributzka7a76c242014-09-03 18:46:45 +0000187 if (Reg)
Dan Gohmane039d552008-09-03 23:32:19 +0000188 return Reg;
Dan Gohmanb0b5a272008-08-27 18:10:19 +0000189
Dan Gohmana7c717d82010-05-06 00:02:14 +0000190 // In bottom-up mode, just create the virtual register which will be used
191 // to hold the value. It will be materialized later.
Dan Gohmand7b5ce32010-07-10 09:00:22 +0000192 if (isa<Instruction>(V) &&
193 (!isa<AllocaInst>(V) ||
194 !FuncInfo.StaticAllocaMap.count(cast<AllocaInst>(V))))
195 return FuncInfo.InitializeRegForValue(V);
Dan Gohmana7c717d82010-05-06 00:02:14 +0000196
Eric Christopherf4fba5c2012-10-03 08:10:01 +0000197 SavePoint SaveInsertPt = enterLocalValueArea();
Dan Gohmand7b5ce32010-07-10 09:00:22 +0000198
199 // Materialize the value in a register. Emit any instructions in the
200 // local value area.
201 Reg = materializeRegForValue(V, VT);
202
Eric Christopherf4fba5c2012-10-03 08:10:01 +0000203 leaveLocalValueArea(SaveInsertPt);
Dan Gohmand7b5ce32010-07-10 09:00:22 +0000204
205 return Reg;
Dan Gohman626b5d82010-05-03 23:36:34 +0000206}
207
Juergen Ributzka7a76c242014-09-03 18:46:45 +0000208unsigned FastISel::materializeConstant(const Value *V, MVT VT) {
Dan Gohman626b5d82010-05-03 23:36:34 +0000209 unsigned Reg = 0;
Juergen Ributzka7a76c242014-09-03 18:46:45 +0000210 if (const auto *CI = dyn_cast<ConstantInt>(V)) {
Dan Gohman9801ba42008-09-19 22:16:54 +0000211 if (CI->getValue().getActiveBits() <= 64)
Juergen Ributzka88e32512014-09-03 20:56:59 +0000212 Reg = fastEmit_i(VT, VT, ISD::Constant, CI->getZExtValue());
Juergen Ributzka4bf6c012014-08-19 19:05:24 +0000213 } else if (isa<AllocaInst>(V))
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +0000214 Reg = fastMaterializeAlloca(cast<AllocaInst>(V));
Juergen Ributzka4bf6c012014-08-19 19:05:24 +0000215 else if (isa<ConstantPointerNull>(V))
Dan Gohmanc1d47c52008-10-07 22:03:27 +0000216 // Translate this as an integer zero so that it can be
217 // local-CSE'd with actual integer zeros.
Juergen Ributzka7a76c242014-09-03 18:46:45 +0000218 Reg = getRegForValue(
219 Constant::getNullValue(DL.getIntPtrType(V->getContext())));
220 else if (const auto *CF = dyn_cast<ConstantFP>(V)) {
Juergen Ributzka4bf6c012014-08-19 19:05:24 +0000221 if (CF->isNullValue())
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +0000222 Reg = fastMaterializeFloatZero(CF);
Juergen Ributzka4bf6c012014-08-19 19:05:24 +0000223 else
Eli Friedman406c4712011-04-27 22:41:55 +0000224 // Try to emit the constant directly.
Juergen Ributzka88e32512014-09-03 20:56:59 +0000225 Reg = fastEmit_f(VT, VT, ISD::ConstantFP, CF);
Dan Gohmanb0b5a272008-08-27 18:10:19 +0000226
227 if (!Reg) {
Dan Gohman8a2dae52010-04-13 17:07:06 +0000228 // Try to emit the constant by using an integer constant with a cast.
Dan Gohmanb0b5a272008-08-27 18:10:19 +0000229 const APFloat &Flt = CF->getValueAPF();
Owen Anderson53aa7a92009-08-10 22:56:29 +0000230 EVT IntVT = TLI.getPointerTy();
Dan Gohmanb0b5a272008-08-27 18:10:19 +0000231
232 uint64_t x[2];
233 uint32_t IntBitWidth = IntVT.getSizeInBits();
Dale Johannesen4f0bd682008-10-09 23:00:39 +0000234 bool isExact;
Juergen Ributzka7a76c242014-09-03 18:46:45 +0000235 (void)Flt.convertToInteger(x, IntBitWidth, /*isSigned=*/true,
236 APFloat::rmTowardZero, &isExact);
Dale Johannesen4f0bd682008-10-09 23:00:39 +0000237 if (isExact) {
Jeffrey Yasskin7a162882011-07-18 21:45:40 +0000238 APInt IntVal(IntBitWidth, x);
Dan Gohmanb0b5a272008-08-27 18:10:19 +0000239
Owen Anderson47db9412009-07-22 00:24:57 +0000240 unsigned IntegerReg =
Juergen Ributzka7a76c242014-09-03 18:46:45 +0000241 getRegForValue(ConstantInt::get(V->getContext(), IntVal));
Dan Gohman9801ba42008-09-19 22:16:54 +0000242 if (IntegerReg != 0)
Juergen Ributzka88e32512014-09-03 20:56:59 +0000243 Reg = fastEmit_r(IntVT.getSimpleVT(), VT, ISD::SINT_TO_FP, IntegerReg,
Juergen Ributzka7a76c242014-09-03 18:46:45 +0000244 /*Kill=*/false);
Dan Gohman9801ba42008-09-19 22:16:54 +0000245 }
Dan Gohmanb0b5a272008-08-27 18:10:19 +0000246 }
Juergen Ributzka7a76c242014-09-03 18:46:45 +0000247 } else if (const auto *Op = dyn_cast<Operator>(V)) {
248 if (!selectOperator(Op, Op->getOpcode()))
Dan Gohman722f5fc2010-07-01 02:58:57 +0000249 if (!isa<Instruction>(Op) ||
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +0000250 !fastSelectInstruction(cast<Instruction>(Op)))
Dan Gohman722f5fc2010-07-01 02:58:57 +0000251 return 0;
Dan Gohman7c58cf72010-06-21 14:17:46 +0000252 Reg = lookUpRegForValue(Op);
Dan Gohmanc45733f2008-08-28 21:19:07 +0000253 } else if (isa<UndefValue>(V)) {
Dan Gohmane039d552008-09-03 23:32:19 +0000254 Reg = createResultReg(TLI.getRegClassFor(VT));
Rafael Espindolaea09c592014-02-18 22:05:46 +0000255 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Dan Gohmand7b5ce32010-07-10 09:00:22 +0000256 TII.get(TargetOpcode::IMPLICIT_DEF), Reg);
Dan Gohmanb0b5a272008-08-27 18:10:19 +0000257 }
Juergen Ributzka4bf6c012014-08-19 19:05:24 +0000258 return Reg;
259}
Wesley Peck527da1b2010-11-23 03:31:01 +0000260
Juergen Ributzka7a76c242014-09-03 18:46:45 +0000261/// Helper for getRegForValue. This function is called when the value isn't
262/// already available in a register and must be materialized with new
263/// instructions.
Juergen Ributzka4bf6c012014-08-19 19:05:24 +0000264unsigned FastISel::materializeRegForValue(const Value *V, MVT VT) {
265 unsigned Reg = 0;
266 // Give the target-specific code a try first.
267 if (isa<Constant>(V))
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +0000268 Reg = fastMaterializeConstant(cast<Constant>(V));
Wesley Peck527da1b2010-11-23 03:31:01 +0000269
Juergen Ributzka4bf6c012014-08-19 19:05:24 +0000270 // If target-specific code couldn't or didn't want to handle the value, then
271 // give target-independent code a try.
272 if (!Reg)
Juergen Ributzka7a76c242014-09-03 18:46:45 +0000273 Reg = materializeConstant(V, VT);
Juergen Ributzka4bf6c012014-08-19 19:05:24 +0000274
Dan Gohman9801ba42008-09-19 22:16:54 +0000275 // Don't cache constant materializations in the general ValueMap.
276 // To do so would require tracking what uses they dominate.
Juergen Ributzka4bf6c012014-08-19 19:05:24 +0000277 if (Reg) {
Dan Gohman3663f152008-09-25 01:28:51 +0000278 LocalValueMap[V] = Reg;
Dan Gohmand7b5ce32010-07-10 09:00:22 +0000279 LastLocalValue = MRI.getVRegDef(Reg);
280 }
Dan Gohmane039d552008-09-03 23:32:19 +0000281 return Reg;
Dan Gohmanb0b5a272008-08-27 18:10:19 +0000282}
283
Dan Gohmanbcaf6812010-04-15 01:51:59 +0000284unsigned FastISel::lookUpRegForValue(const Value *V) {
Evan Cheng1e979012008-09-09 01:26:59 +0000285 // Look up the value to see if we already have a register for it. We
286 // cache values defined by Instructions across blocks, and other values
287 // only locally. This is because Instructions already have the SSA
Dan Gohman626b5d82010-05-03 23:36:34 +0000288 // def-dominates-use requirement enforced.
Dan Gohman87fb4e82010-07-07 16:29:44 +0000289 DenseMap<const Value *, unsigned>::iterator I = FuncInfo.ValueMap.find(V);
290 if (I != FuncInfo.ValueMap.end())
Dan Gohmanf91aff52010-06-21 14:21:47 +0000291 return I->second;
Eric Christopherf4fba5c2012-10-03 08:10:01 +0000292 return LocalValueMap[V];
Evan Cheng1e979012008-09-09 01:26:59 +0000293}
294
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +0000295void FastISel::updateValueMap(const Value *I, unsigned Reg, unsigned NumRegs) {
Dan Gohmanfcf54562008-09-05 18:18:20 +0000296 if (!isa<Instruction>(I)) {
297 LocalValueMap[I] = Reg;
Eli Friedmana4d4a012011-05-16 21:06:17 +0000298 return;
Dan Gohmanfcf54562008-09-05 18:18:20 +0000299 }
Wesley Peck527da1b2010-11-23 03:31:01 +0000300
Dan Gohman87fb4e82010-07-07 16:29:44 +0000301 unsigned &AssignedReg = FuncInfo.ValueMap[I];
Chris Lattnerada5d6c2009-04-12 07:45:01 +0000302 if (AssignedReg == 0)
Dan Gohmand7b5ce32010-07-10 09:00:22 +0000303 // Use the new register.
Chris Lattnerada5d6c2009-04-12 07:45:01 +0000304 AssignedReg = Reg;
Chris Lattnera101f6f2009-04-12 07:46:30 +0000305 else if (Reg != AssignedReg) {
Dan Gohmand7b5ce32010-07-10 09:00:22 +0000306 // Arrange for uses of AssignedReg to be replaced by uses of Reg.
Eli Friedmana4d4a012011-05-16 21:06:17 +0000307 for (unsigned i = 0; i < NumRegs; i++)
Juergen Ributzka7a76c242014-09-03 18:46:45 +0000308 FuncInfo.RegFixups[AssignedReg + i] = Reg + i;
Dan Gohmand7b5ce32010-07-10 09:00:22 +0000309
310 AssignedReg = Reg;
Chris Lattnerada5d6c2009-04-12 07:45:01 +0000311 }
Owen Anderson6f0c51d2008-08-30 00:38:46 +0000312}
313
Dan Gohman1a1b51f2010-05-11 23:54:07 +0000314std::pair<unsigned, bool> FastISel::getRegForGEPIndex(const Value *Idx) {
Dan Gohman4c315242008-12-08 07:57:47 +0000315 unsigned IdxN = getRegForValue(Idx);
316 if (IdxN == 0)
317 // Unhandled operand. Halt "fast" selection and bail.
Dan Gohman1a1b51f2010-05-11 23:54:07 +0000318 return std::pair<unsigned, bool>(0, false);
319
320 bool IdxNIsKill = hasTrivialKill(Idx);
Dan Gohman4c315242008-12-08 07:57:47 +0000321
322 // If the index is smaller or larger than intptr_t, truncate or extend it.
Owen Andersonc6daf8f2009-08-11 21:59:30 +0000323 MVT PtrVT = TLI.getPointerTy();
Owen Anderson53aa7a92009-08-10 22:56:29 +0000324 EVT IdxVT = EVT::getEVT(Idx->getType(), /*HandleUnknown=*/false);
Dan Gohman1a1b51f2010-05-11 23:54:07 +0000325 if (IdxVT.bitsLT(PtrVT)) {
Juergen Ributzka88e32512014-09-03 20:56:59 +0000326 IdxN = fastEmit_r(IdxVT.getSimpleVT(), PtrVT, ISD::SIGN_EXTEND, IdxN,
Juergen Ributzka7a76c242014-09-03 18:46:45 +0000327 IdxNIsKill);
Dan Gohman1a1b51f2010-05-11 23:54:07 +0000328 IdxNIsKill = true;
Juergen Ributzka7a76c242014-09-03 18:46:45 +0000329 } else if (IdxVT.bitsGT(PtrVT)) {
330 IdxN =
Juergen Ributzka88e32512014-09-03 20:56:59 +0000331 fastEmit_r(IdxVT.getSimpleVT(), PtrVT, ISD::TRUNCATE, IdxN, IdxNIsKill);
Dan Gohman1a1b51f2010-05-11 23:54:07 +0000332 IdxNIsKill = true;
333 }
334 return std::pair<unsigned, bool>(IdxN, IdxNIsKill);
Dan Gohman4c315242008-12-08 07:57:47 +0000335}
336
Dan Gohmand7b5ce32010-07-10 09:00:22 +0000337void FastISel::recomputeInsertPt() {
338 if (getLastLocalValue()) {
339 FuncInfo.InsertPt = getLastLocalValue();
Dan Gohmanb5e918d2010-07-19 22:48:56 +0000340 FuncInfo.MBB = FuncInfo.InsertPt->getParent();
Dan Gohmand7b5ce32010-07-10 09:00:22 +0000341 ++FuncInfo.InsertPt;
342 } else
343 FuncInfo.InsertPt = FuncInfo.MBB->getFirstNonPHI();
344
345 // Now skip past any EH_LABELs, which must remain at the beginning.
346 while (FuncInfo.InsertPt != FuncInfo.MBB->end() &&
347 FuncInfo.InsertPt->getOpcode() == TargetOpcode::EH_LABEL)
348 ++FuncInfo.InsertPt;
349}
350
Chad Rosier46addb92011-11-29 19:40:47 +0000351void FastISel::removeDeadCode(MachineBasicBlock::iterator I,
352 MachineBasicBlock::iterator E) {
Juergen Ributzka7a76c242014-09-03 18:46:45 +0000353 assert(I && E && std::distance(I, E) > 0 && "Invalid iterator!");
Chad Rosier46addb92011-11-29 19:40:47 +0000354 while (I != E) {
355 MachineInstr *Dead = &*I;
356 ++I;
357 Dead->eraseFromParent();
Jan Wen Voung7857a642013-03-08 22:56:31 +0000358 ++NumFastIselDead;
Chad Rosier46addb92011-11-29 19:40:47 +0000359 }
360 recomputeInsertPt();
361}
362
Eric Christopherf4fba5c2012-10-03 08:10:01 +0000363FastISel::SavePoint FastISel::enterLocalValueArea() {
Dan Gohmand7b5ce32010-07-10 09:00:22 +0000364 MachineBasicBlock::iterator OldInsertPt = FuncInfo.InsertPt;
Rafael Espindolaea09c592014-02-18 22:05:46 +0000365 DebugLoc OldDL = DbgLoc;
Dan Gohmand7b5ce32010-07-10 09:00:22 +0000366 recomputeInsertPt();
Rafael Espindolaea09c592014-02-18 22:05:46 +0000367 DbgLoc = DebugLoc();
Juergen Ributzka7a76c242014-09-03 18:46:45 +0000368 SavePoint SP = {OldInsertPt, OldDL};
Eric Christopherf4fba5c2012-10-03 08:10:01 +0000369 return SP;
Dan Gohmand7b5ce32010-07-10 09:00:22 +0000370}
371
Eric Christopherf4fba5c2012-10-03 08:10:01 +0000372void FastISel::leaveLocalValueArea(SavePoint OldInsertPt) {
Dan Gohmand7b5ce32010-07-10 09:00:22 +0000373 if (FuncInfo.InsertPt != FuncInfo.MBB->begin())
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +0000374 LastLocalValue = std::prev(FuncInfo.InsertPt);
Dan Gohmand7b5ce32010-07-10 09:00:22 +0000375
376 // Restore the previous insert position.
Eric Christopherf4fba5c2012-10-03 08:10:01 +0000377 FuncInfo.InsertPt = OldInsertPt.InsertPt;
Rafael Espindolaea09c592014-02-18 22:05:46 +0000378 DbgLoc = OldInsertPt.DL;
Dan Gohmand7b5ce32010-07-10 09:00:22 +0000379}
380
Juergen Ributzka7a76c242014-09-03 18:46:45 +0000381bool FastISel::selectBinaryOp(const User *I, unsigned ISDOpcode) {
Owen Anderson53aa7a92009-08-10 22:56:29 +0000382 EVT VT = EVT::getEVT(I->getType(), /*HandleUnknown=*/true);
Owen Anderson9f944592009-08-11 20:47:22 +0000383 if (VT == MVT::Other || !VT.isSimple())
Dan Gohmana3e4d5a2008-08-20 00:11:48 +0000384 // Unhandled type. Halt "fast" selection and bail.
385 return false;
Dan Gohmanfd634592008-09-05 18:44:22 +0000386
Dan Gohman3bcbbec2008-08-26 20:52:40 +0000387 // We only handle legal types. For example, on x86-32 the instruction
388 // selector contains all of the 64-bit instructions from x86-64,
389 // under the assumption that i64 won't be used if the target doesn't
390 // support it.
Dan Gohmanfd634592008-09-05 18:44:22 +0000391 if (!TLI.isTypeLegal(VT)) {
Owen Anderson9f944592009-08-11 20:47:22 +0000392 // MVT::i1 is special. Allow AND, OR, or XOR because they
Dan Gohmanfd634592008-09-05 18:44:22 +0000393 // don't require additional zeroing, which makes them easy.
Juergen Ributzka7a76c242014-09-03 18:46:45 +0000394 if (VT == MVT::i1 && (ISDOpcode == ISD::AND || ISDOpcode == ISD::OR ||
395 ISDOpcode == ISD::XOR))
Owen Anderson117c9e82009-08-12 00:36:31 +0000396 VT = TLI.getTypeToTransformTo(I->getContext(), VT);
Dan Gohmanfd634592008-09-05 18:44:22 +0000397 else
398 return false;
399 }
Dan Gohmana3e4d5a2008-08-20 00:11:48 +0000400
Chris Lattnerfba7ca62011-04-17 01:16:47 +0000401 // Check if the first operand is a constant, and handle it as "ri". At -O0,
402 // we don't have anything that canonicalizes operand order.
Juergen Ributzka7a76c242014-09-03 18:46:45 +0000403 if (const auto *CI = dyn_cast<ConstantInt>(I->getOperand(0)))
Chris Lattnerfba7ca62011-04-17 01:16:47 +0000404 if (isa<Instruction>(I) && cast<Instruction>(I)->isCommutative()) {
405 unsigned Op1 = getRegForValue(I->getOperand(1));
Juergen Ributzka7a76c242014-09-03 18:46:45 +0000406 if (!Op1)
407 return false;
Chris Lattnerfba7ca62011-04-17 01:16:47 +0000408 bool Op1IsKill = hasTrivialKill(I->getOperand(1));
Owen Andersondd450b82011-04-22 23:38:06 +0000409
Juergen Ributzka7a76c242014-09-03 18:46:45 +0000410 unsigned ResultReg =
Juergen Ributzka88e32512014-09-03 20:56:59 +0000411 fastEmit_ri_(VT.getSimpleVT(), ISDOpcode, Op1, Op1IsKill,
Juergen Ributzka7a76c242014-09-03 18:46:45 +0000412 CI->getZExtValue(), VT.getSimpleVT());
413 if (!ResultReg)
414 return false;
Owen Andersondd450b82011-04-22 23:38:06 +0000415
Chris Lattnerb53ccb82011-04-17 20:23:29 +0000416 // We successfully emitted code for the given LLVM Instruction.
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +0000417 updateValueMap(I, ResultReg);
Chris Lattnerb53ccb82011-04-17 20:23:29 +0000418 return true;
Chris Lattnerfba7ca62011-04-17 01:16:47 +0000419 }
Owen Andersondd450b82011-04-22 23:38:06 +0000420
Dan Gohman7bda51f2008-09-03 23:12:08 +0000421 unsigned Op0 = getRegForValue(I->getOperand(0));
Juergen Ributzka7a76c242014-09-03 18:46:45 +0000422 if (!Op0) // Unhandled operand. Halt "fast" selection and bail.
Dan Gohmanfe905652008-08-21 01:41:07 +0000423 return false;
Dan Gohman1a1b51f2010-05-11 23:54:07 +0000424 bool Op0IsKill = hasTrivialKill(I->getOperand(0));
425
Dan Gohmanfe905652008-08-21 01:41:07 +0000426 // Check if the second operand is a constant and handle it appropriately.
Juergen Ributzka7a76c242014-09-03 18:46:45 +0000427 if (const auto *CI = dyn_cast<ConstantInt>(I->getOperand(1))) {
Rafael Espindolad58de062015-04-06 22:29:07 +0000428 uint64_t Imm = CI->getSExtValue();
Owen Andersondd450b82011-04-22 23:38:06 +0000429
Chris Lattner48f75ad2011-04-18 07:00:40 +0000430 // Transform "sdiv exact X, 8" -> "sra X, 3".
431 if (ISDOpcode == ISD::SDIV && isa<BinaryOperator>(I) &&
Juergen Ributzka7a76c242014-09-03 18:46:45 +0000432 cast<BinaryOperator>(I)->isExact() && isPowerOf2_64(Imm)) {
Chris Lattner48f75ad2011-04-18 07:00:40 +0000433 Imm = Log2_64(Imm);
434 ISDOpcode = ISD::SRA;
435 }
Owen Andersondd450b82011-04-22 23:38:06 +0000436
Chad Rosier6a63a742012-03-22 00:21:17 +0000437 // Transform "urem x, pow2" -> "and x, pow2-1".
438 if (ISDOpcode == ISD::UREM && isa<BinaryOperator>(I) &&
439 isPowerOf2_64(Imm)) {
440 --Imm;
441 ISDOpcode = ISD::AND;
442 }
443
Juergen Ributzka88e32512014-09-03 20:56:59 +0000444 unsigned ResultReg = fastEmit_ri_(VT.getSimpleVT(), ISDOpcode, Op0,
Chris Lattnerb53ccb82011-04-17 20:23:29 +0000445 Op0IsKill, Imm, VT.getSimpleVT());
Juergen Ributzka7a76c242014-09-03 18:46:45 +0000446 if (!ResultReg)
447 return false;
Owen Andersondd450b82011-04-22 23:38:06 +0000448
Chris Lattnerb53ccb82011-04-17 20:23:29 +0000449 // We successfully emitted code for the given LLVM Instruction.
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +0000450 updateValueMap(I, ResultReg);
Chris Lattnerb53ccb82011-04-17 20:23:29 +0000451 return true;
Dan Gohmanfe905652008-08-21 01:41:07 +0000452 }
453
Dan Gohman5ca269e2008-08-27 01:09:54 +0000454 // Check if the second operand is a constant float.
Juergen Ributzka7a76c242014-09-03 18:46:45 +0000455 if (const auto *CF = dyn_cast<ConstantFP>(I->getOperand(1))) {
Juergen Ributzka88e32512014-09-03 20:56:59 +0000456 unsigned ResultReg = fastEmit_rf(VT.getSimpleVT(), VT.getSimpleVT(),
Dan Gohman1a1b51f2010-05-11 23:54:07 +0000457 ISDOpcode, Op0, Op0IsKill, CF);
Juergen Ributzka7a76c242014-09-03 18:46:45 +0000458 if (ResultReg) {
Dan Gohmanb0b5a272008-08-27 18:10:19 +0000459 // We successfully emitted code for the given LLVM Instruction.
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +0000460 updateValueMap(I, ResultReg);
Dan Gohmanb0b5a272008-08-27 18:10:19 +0000461 return true;
462 }
Dan Gohman5ca269e2008-08-27 01:09:54 +0000463 }
464
Dan Gohman7bda51f2008-09-03 23:12:08 +0000465 unsigned Op1 = getRegForValue(I->getOperand(1));
Juergen Ributzka7a76c242014-09-03 18:46:45 +0000466 if (!Op1) // Unhandled operand. Halt "fast" selection and bail.
Dan Gohmanfe905652008-08-21 01:41:07 +0000467 return false;
Dan Gohman1a1b51f2010-05-11 23:54:07 +0000468 bool Op1IsKill = hasTrivialKill(I->getOperand(1));
469
Dan Gohmanb0b5a272008-08-27 18:10:19 +0000470 // Now we have both operands in registers. Emit the instruction.
Juergen Ributzka88e32512014-09-03 20:56:59 +0000471 unsigned ResultReg = fastEmit_rr(VT.getSimpleVT(), VT.getSimpleVT(),
Juergen Ributzka7a76c242014-09-03 18:46:45 +0000472 ISDOpcode, Op0, Op0IsKill, Op1, Op1IsKill);
473 if (!ResultReg)
Dan Gohmana3e4d5a2008-08-20 00:11:48 +0000474 // Target-specific code wasn't able to find a machine opcode for
475 // the given ISD opcode and type. Halt "fast" selection and bail.
476 return false;
477
Dan Gohmanb16a7782008-08-20 00:23:20 +0000478 // We successfully emitted code for the given LLVM Instruction.
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +0000479 updateValueMap(I, ResultReg);
Dan Gohmana3e4d5a2008-08-20 00:11:48 +0000480 return true;
481}
482
Juergen Ributzka7a76c242014-09-03 18:46:45 +0000483bool FastISel::selectGetElementPtr(const User *I) {
Dan Gohman7bda51f2008-09-03 23:12:08 +0000484 unsigned N = getRegForValue(I->getOperand(0));
Juergen Ributzka7a76c242014-09-03 18:46:45 +0000485 if (!N) // Unhandled operand. Halt "fast" selection and bail.
Evan Cheng864fcc12008-08-20 22:45:34 +0000486 return false;
Dan Gohman1a1b51f2010-05-11 23:54:07 +0000487 bool NIsKill = hasTrivialKill(I->getOperand(0));
488
Chad Rosierf83ab702011-11-17 07:15:58 +0000489 // Keep a running tab of the total offset to coalesce multiple N = N + Offset
490 // into a single N = N + TotalOffset.
491 uint64_t TotalOffs = 0;
492 // FIXME: What's a good SWAG number for MaxOffs?
493 uint64_t MaxOffs = 2048;
Chris Lattner229907c2011-07-18 04:54:35 +0000494 Type *Ty = I->getOperand(0)->getType();
Owen Anderson9f944592009-08-11 20:47:22 +0000495 MVT VT = TLI.getPointerTy();
Juergen Ributzka7a76c242014-09-03 18:46:45 +0000496 for (GetElementPtrInst::const_op_iterator OI = I->op_begin() + 1,
497 E = I->op_end();
498 OI != E; ++OI) {
Dan Gohmanbcaf6812010-04-15 01:51:59 +0000499 const Value *Idx = *OI;
Juergen Ributzka7a76c242014-09-03 18:46:45 +0000500 if (auto *StTy = dyn_cast<StructType>(Ty)) {
Reid Kleckner016c6b22015-03-11 23:36:10 +0000501 uint64_t Field = cast<ConstantInt>(Idx)->getZExtValue();
Evan Cheng864fcc12008-08-20 22:45:34 +0000502 if (Field) {
503 // N = N + Offset
Rafael Espindolaea09c592014-02-18 22:05:46 +0000504 TotalOffs += DL.getStructLayout(StTy)->getElementOffset(Field);
Chad Rosierf83ab702011-11-17 07:15:58 +0000505 if (TotalOffs >= MaxOffs) {
Juergen Ributzka88e32512014-09-03 20:56:59 +0000506 N = fastEmit_ri_(VT, ISD::ADD, N, NIsKill, TotalOffs, VT);
Juergen Ributzka7a76c242014-09-03 18:46:45 +0000507 if (!N) // Unhandled operand. Halt "fast" selection and bail.
Chad Rosierf83ab702011-11-17 07:15:58 +0000508 return false;
509 NIsKill = true;
510 TotalOffs = 0;
511 }
Evan Cheng864fcc12008-08-20 22:45:34 +0000512 }
513 Ty = StTy->getElementType(Field);
514 } else {
515 Ty = cast<SequentialType>(Ty)->getElementType();
516
517 // If this is a constant subscript, handle it quickly.
Juergen Ributzka7a76c242014-09-03 18:46:45 +0000518 if (const auto *CI = dyn_cast<ConstantInt>(Idx)) {
519 if (CI->isZero())
520 continue;
Chad Rosierf83ab702011-11-17 07:15:58 +0000521 // N = N + Offset
Reid Kleckner016c6b22015-03-11 23:36:10 +0000522 uint64_t IdxN = CI->getValue().sextOrTrunc(64).getSExtValue();
523 TotalOffs += DL.getTypeAllocSize(Ty) * IdxN;
Chad Rosierf83ab702011-11-17 07:15:58 +0000524 if (TotalOffs >= MaxOffs) {
Juergen Ributzka88e32512014-09-03 20:56:59 +0000525 N = fastEmit_ri_(VT, ISD::ADD, N, NIsKill, TotalOffs, VT);
Juergen Ributzka7a76c242014-09-03 18:46:45 +0000526 if (!N) // Unhandled operand. Halt "fast" selection and bail.
Chad Rosierf83ab702011-11-17 07:15:58 +0000527 return false;
528 NIsKill = true;
529 TotalOffs = 0;
530 }
531 continue;
532 }
533 if (TotalOffs) {
Juergen Ributzka88e32512014-09-03 20:56:59 +0000534 N = fastEmit_ri_(VT, ISD::ADD, N, NIsKill, TotalOffs, VT);
Juergen Ributzka7a76c242014-09-03 18:46:45 +0000535 if (!N) // Unhandled operand. Halt "fast" selection and bail.
Evan Cheng864fcc12008-08-20 22:45:34 +0000536 return false;
Dan Gohman1a1b51f2010-05-11 23:54:07 +0000537 NIsKill = true;
Chad Rosierf83ab702011-11-17 07:15:58 +0000538 TotalOffs = 0;
Evan Cheng864fcc12008-08-20 22:45:34 +0000539 }
Wesley Peck527da1b2010-11-23 03:31:01 +0000540
Evan Cheng864fcc12008-08-20 22:45:34 +0000541 // N = N + Idx * ElementSize;
Rafael Espindolaea09c592014-02-18 22:05:46 +0000542 uint64_t ElementSize = DL.getTypeAllocSize(Ty);
Dan Gohman1a1b51f2010-05-11 23:54:07 +0000543 std::pair<unsigned, bool> Pair = getRegForGEPIndex(Idx);
544 unsigned IdxN = Pair.first;
545 bool IdxNIsKill = Pair.second;
Juergen Ributzka7a76c242014-09-03 18:46:45 +0000546 if (!IdxN) // Unhandled operand. Halt "fast" selection and bail.
Evan Cheng864fcc12008-08-20 22:45:34 +0000547 return false;
548
Dan Gohmanb5e04bf2008-08-26 20:57:08 +0000549 if (ElementSize != 1) {
Juergen Ributzka88e32512014-09-03 20:56:59 +0000550 IdxN = fastEmit_ri_(VT, ISD::MUL, IdxN, IdxNIsKill, ElementSize, VT);
Juergen Ributzka7a76c242014-09-03 18:46:45 +0000551 if (!IdxN) // Unhandled operand. Halt "fast" selection and bail.
Dan Gohmanb5e04bf2008-08-26 20:57:08 +0000552 return false;
Dan Gohman1a1b51f2010-05-11 23:54:07 +0000553 IdxNIsKill = true;
Dan Gohmanb5e04bf2008-08-26 20:57:08 +0000554 }
Juergen Ributzka88e32512014-09-03 20:56:59 +0000555 N = fastEmit_rr(VT, VT, ISD::ADD, N, NIsKill, IdxN, IdxNIsKill);
Juergen Ributzka7a76c242014-09-03 18:46:45 +0000556 if (!N) // Unhandled operand. Halt "fast" selection and bail.
Evan Cheng864fcc12008-08-20 22:45:34 +0000557 return false;
558 }
559 }
Chad Rosierf83ab702011-11-17 07:15:58 +0000560 if (TotalOffs) {
Juergen Ributzka88e32512014-09-03 20:56:59 +0000561 N = fastEmit_ri_(VT, ISD::ADD, N, NIsKill, TotalOffs, VT);
Juergen Ributzka7a76c242014-09-03 18:46:45 +0000562 if (!N) // Unhandled operand. Halt "fast" selection and bail.
Chad Rosierf83ab702011-11-17 07:15:58 +0000563 return false;
564 }
Evan Cheng864fcc12008-08-20 22:45:34 +0000565
566 // We successfully emitted code for the given LLVM Instruction.
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +0000567 updateValueMap(I, N);
Evan Cheng864fcc12008-08-20 22:45:34 +0000568 return true;
Dan Gohmana3e4d5a2008-08-20 00:11:48 +0000569}
570
Juergen Ributzka04558dc2014-06-12 03:29:26 +0000571bool FastISel::addStackMapLiveVars(SmallVectorImpl<MachineOperand> &Ops,
572 const CallInst *CI, unsigned StartIdx) {
573 for (unsigned i = StartIdx, e = CI->getNumArgOperands(); i != e; ++i) {
574 Value *Val = CI->getArgOperand(i);
Juergen Ributzka190305b2014-07-01 22:25:49 +0000575 // Check for constants and encode them with a StackMaps::ConstantOp prefix.
Juergen Ributzka7a76c242014-09-03 18:46:45 +0000576 if (const auto *C = dyn_cast<ConstantInt>(Val)) {
Juergen Ributzka04558dc2014-06-12 03:29:26 +0000577 Ops.push_back(MachineOperand::CreateImm(StackMaps::ConstantOp));
578 Ops.push_back(MachineOperand::CreateImm(C->getSExtValue()));
579 } else if (isa<ConstantPointerNull>(Val)) {
580 Ops.push_back(MachineOperand::CreateImm(StackMaps::ConstantOp));
581 Ops.push_back(MachineOperand::CreateImm(0));
582 } else if (auto *AI = dyn_cast<AllocaInst>(Val)) {
Juergen Ributzka190305b2014-07-01 22:25:49 +0000583 // Values coming from a stack location also require a sepcial encoding,
584 // but that is added later on by the target specific frame index
585 // elimination implementation.
Juergen Ributzka04558dc2014-06-12 03:29:26 +0000586 auto SI = FuncInfo.StaticAllocaMap.find(AI);
587 if (SI != FuncInfo.StaticAllocaMap.end())
588 Ops.push_back(MachineOperand::CreateFI(SI->second));
589 else
590 return false;
591 } else {
592 unsigned Reg = getRegForValue(Val);
Juergen Ributzka7a76c242014-09-03 18:46:45 +0000593 if (!Reg)
Juergen Ributzka04558dc2014-06-12 03:29:26 +0000594 return false;
595 Ops.push_back(MachineOperand::CreateReg(Reg, /*IsDef=*/false));
596 }
597 }
Juergen Ributzka04558dc2014-06-12 03:29:26 +0000598 return true;
599}
600
Juergen Ributzka7a76c242014-09-03 18:46:45 +0000601bool FastISel::selectStackmap(const CallInst *I) {
Juergen Ributzka190305b2014-07-01 22:25:49 +0000602 // void @llvm.experimental.stackmap(i64 <id>, i32 <numShadowBytes>,
603 // [live variables...])
604 assert(I->getCalledFunction()->getReturnType()->isVoidTy() &&
605 "Stackmap cannot return a value.");
606
607 // The stackmap intrinsic only records the live variables (the arguments
608 // passed to it) and emits NOPS (if requested). Unlike the patchpoint
609 // intrinsic, this won't be lowered to a function call. This means we don't
610 // have to worry about calling conventions and target-specific lowering code.
611 // Instead we perform the call lowering right here.
612 //
613 // CALLSEQ_START(0)
614 // STACKMAP(id, nbytes, ...)
615 // CALLSEQ_END(0, 0)
616 //
617 SmallVector<MachineOperand, 32> Ops;
618
619 // Add the <id> and <numBytes> constants.
620 assert(isa<ConstantInt>(I->getOperand(PatchPointOpers::IDPos)) &&
621 "Expected a constant integer.");
622 const auto *ID = cast<ConstantInt>(I->getOperand(PatchPointOpers::IDPos));
623 Ops.push_back(MachineOperand::CreateImm(ID->getZExtValue()));
624
625 assert(isa<ConstantInt>(I->getOperand(PatchPointOpers::NBytesPos)) &&
626 "Expected a constant integer.");
627 const auto *NumBytes =
Juergen Ributzka7a76c242014-09-03 18:46:45 +0000628 cast<ConstantInt>(I->getOperand(PatchPointOpers::NBytesPos));
Juergen Ributzka190305b2014-07-01 22:25:49 +0000629 Ops.push_back(MachineOperand::CreateImm(NumBytes->getZExtValue()));
630
631 // Push live variables for the stack map (skipping the first two arguments
632 // <id> and <numBytes>).
633 if (!addStackMapLiveVars(Ops, I, 2))
634 return false;
635
636 // We are not adding any register mask info here, because the stackmap doesn't
637 // clobber anything.
638
639 // Add scratch registers as implicit def and early clobber.
640 CallingConv::ID CC = I->getCallingConv();
641 const MCPhysReg *ScratchRegs = TLI.getScratchRegisters(CC);
642 for (unsigned i = 0; ScratchRegs[i]; ++i)
643 Ops.push_back(MachineOperand::CreateReg(
Juergen Ributzka7a76c242014-09-03 18:46:45 +0000644 ScratchRegs[i], /*IsDef=*/true, /*IsImp=*/true, /*IsKill=*/false,
645 /*IsDead=*/false, /*IsUndef=*/false, /*IsEarlyClobber=*/true));
Juergen Ributzka190305b2014-07-01 22:25:49 +0000646
647 // Issue CALLSEQ_START
648 unsigned AdjStackDown = TII.getCallFrameSetupOpcode();
649 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(AdjStackDown))
Juergen Ributzka7a76c242014-09-03 18:46:45 +0000650 .addImm(0);
Juergen Ributzka190305b2014-07-01 22:25:49 +0000651
652 // Issue STACKMAP.
653 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
654 TII.get(TargetOpcode::STACKMAP));
655 for (auto const &MO : Ops)
656 MIB.addOperand(MO);
657
658 // Issue CALLSEQ_END
659 unsigned AdjStackUp = TII.getCallFrameDestroyOpcode();
660 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(AdjStackUp))
Juergen Ributzka7a76c242014-09-03 18:46:45 +0000661 .addImm(0)
662 .addImm(0);
Juergen Ributzka190305b2014-07-01 22:25:49 +0000663
664 // Inform the Frame Information that we have a stackmap in this function.
665 FuncInfo.MF->getFrameInfo()->setHasStackMap();
666
667 return true;
668}
669
Juergen Ributzka3d9e6752014-07-11 22:19:02 +0000670/// \brief Lower an argument list according to the target calling convention.
671///
672/// This is a helper for lowering intrinsics that follow a target calling
673/// convention or require stack pointer adjustment. Only a subset of the
674/// intrinsic's operands need to participate in the calling convention.
675bool FastISel::lowerCallOperands(const CallInst *CI, unsigned ArgIdx,
676 unsigned NumArgs, const Value *Callee,
677 bool ForceRetVoidTy, CallLoweringInfo &CLI) {
678 ArgListTy Args;
679 Args.reserve(NumArgs);
680
681 // Populate the argument list.
682 // Attributes for args start at offset 1, after the return attribute.
683 ImmutableCallSite CS(CI);
684 for (unsigned ArgI = ArgIdx, ArgE = ArgIdx + NumArgs, AttrI = ArgIdx + 1;
685 ArgI != ArgE; ++ArgI) {
686 Value *V = CI->getOperand(ArgI);
687
688 assert(!V->getType()->isEmptyTy() && "Empty type passed to intrinsic.");
689
690 ArgListEntry Entry;
691 Entry.Val = V;
692 Entry.Ty = V->getType();
693 Entry.setAttributes(&CS, AttrI);
694 Args.push_back(Entry);
695 }
696
697 Type *RetTy = ForceRetVoidTy ? Type::getVoidTy(CI->getType()->getContext())
698 : CI->getType();
699 CLI.setCallee(CI->getCallingConv(), RetTy, Callee, std::move(Args), NumArgs);
700
Juergen Ributzka7a76c242014-09-03 18:46:45 +0000701 return lowerCallTo(CLI);
Juergen Ributzka3d9e6752014-07-11 22:19:02 +0000702}
703
Juergen Ributzka7a76c242014-09-03 18:46:45 +0000704bool FastISel::selectPatchpoint(const CallInst *I) {
Juergen Ributzka3d9e6752014-07-11 22:19:02 +0000705 // void|i64 @llvm.experimental.patchpoint.void|i64(i64 <id>,
706 // i32 <numBytes>,
707 // i8* <target>,
708 // i32 <numArgs>,
709 // [Args...],
710 // [live variables...])
711 CallingConv::ID CC = I->getCallingConv();
712 bool IsAnyRegCC = CC == CallingConv::AnyReg;
713 bool HasDef = !I->getType()->isVoidTy();
714 Value *Callee = I->getOperand(PatchPointOpers::TargetPos);
715
716 // Get the real number of arguments participating in the call <numArgs>
717 assert(isa<ConstantInt>(I->getOperand(PatchPointOpers::NArgPos)) &&
718 "Expected a constant integer.");
719 const auto *NumArgsVal =
Juergen Ributzka7a76c242014-09-03 18:46:45 +0000720 cast<ConstantInt>(I->getOperand(PatchPointOpers::NArgPos));
Juergen Ributzka3d9e6752014-07-11 22:19:02 +0000721 unsigned NumArgs = NumArgsVal->getZExtValue();
722
723 // Skip the four meta args: <id>, <numNopBytes>, <target>, <numArgs>
724 // This includes all meta-operands up to but not including CC.
725 unsigned NumMetaOpers = PatchPointOpers::CCPos;
726 assert(I->getNumArgOperands() >= NumMetaOpers + NumArgs &&
727 "Not enough arguments provided to the patchpoint intrinsic");
728
729 // For AnyRegCC the arguments are lowered later on manually.
730 unsigned NumCallArgs = IsAnyRegCC ? 0 : NumArgs;
731 CallLoweringInfo CLI;
Hal Finkel0ad96c82015-01-13 17:48:04 +0000732 CLI.setIsPatchPoint();
Juergen Ributzka3d9e6752014-07-11 22:19:02 +0000733 if (!lowerCallOperands(I, NumMetaOpers, NumCallArgs, Callee, IsAnyRegCC, CLI))
734 return false;
735
736 assert(CLI.Call && "No call instruction specified.");
737
738 SmallVector<MachineOperand, 32> Ops;
739
740 // Add an explicit result reg if we use the anyreg calling convention.
Juergen Ributzka3d9e6752014-07-11 22:19:02 +0000741 if (IsAnyRegCC && HasDef) {
Juergen Ributzkaa4159432014-07-15 02:22:43 +0000742 assert(CLI.NumResultRegs == 0 && "Unexpected result register.");
743 CLI.ResultReg = createResultReg(TLI.getRegClassFor(MVT::i64));
744 CLI.NumResultRegs = 1;
745 Ops.push_back(MachineOperand::CreateReg(CLI.ResultReg, /*IsDef=*/true));
Juergen Ributzka3d9e6752014-07-11 22:19:02 +0000746 }
747
748 // Add the <id> and <numBytes> constants.
749 assert(isa<ConstantInt>(I->getOperand(PatchPointOpers::IDPos)) &&
750 "Expected a constant integer.");
751 const auto *ID = cast<ConstantInt>(I->getOperand(PatchPointOpers::IDPos));
752 Ops.push_back(MachineOperand::CreateImm(ID->getZExtValue()));
753
754 assert(isa<ConstantInt>(I->getOperand(PatchPointOpers::NBytesPos)) &&
755 "Expected a constant integer.");
756 const auto *NumBytes =
Juergen Ributzka7a76c242014-09-03 18:46:45 +0000757 cast<ConstantInt>(I->getOperand(PatchPointOpers::NBytesPos));
Juergen Ributzka3d9e6752014-07-11 22:19:02 +0000758 Ops.push_back(MachineOperand::CreateImm(NumBytes->getZExtValue()));
759
760 // Assume that the callee is a constant address or null pointer.
761 // FIXME: handle function symbols in the future.
Juergen Ributzkae8514fc2014-07-31 00:11:16 +0000762 uint64_t CalleeAddr;
Juergen Ributzka3d9e6752014-07-11 22:19:02 +0000763 if (const auto *C = dyn_cast<IntToPtrInst>(Callee))
764 CalleeAddr = cast<ConstantInt>(C->getOperand(0))->getZExtValue();
765 else if (const auto *C = dyn_cast<ConstantExpr>(Callee)) {
766 if (C->getOpcode() == Instruction::IntToPtr)
767 CalleeAddr = cast<ConstantInt>(C->getOperand(0))->getZExtValue();
768 else
769 llvm_unreachable("Unsupported ConstantExpr.");
770 } else if (isa<ConstantPointerNull>(Callee))
771 CalleeAddr = 0;
772 else
773 llvm_unreachable("Unsupported callee address.");
774
775 Ops.push_back(MachineOperand::CreateImm(CalleeAddr));
776
777 // Adjust <numArgs> to account for any arguments that have been passed on
778 // the stack instead.
779 unsigned NumCallRegArgs = IsAnyRegCC ? NumArgs : CLI.OutRegs.size();
780 Ops.push_back(MachineOperand::CreateImm(NumCallRegArgs));
781
782 // Add the calling convention
783 Ops.push_back(MachineOperand::CreateImm((unsigned)CC));
784
785 // Add the arguments we omitted previously. The register allocator should
786 // place these in any free register.
787 if (IsAnyRegCC) {
788 for (unsigned i = NumMetaOpers, e = NumMetaOpers + NumArgs; i != e; ++i) {
789 unsigned Reg = getRegForValue(I->getArgOperand(i));
790 if (!Reg)
791 return false;
792 Ops.push_back(MachineOperand::CreateReg(Reg, /*IsDef=*/false));
793 }
794 }
795
796 // Push the arguments from the call instruction.
797 for (auto Reg : CLI.OutRegs)
798 Ops.push_back(MachineOperand::CreateReg(Reg, /*IsDef=*/false));
799
800 // Push live variables for the stack map.
801 if (!addStackMapLiveVars(Ops, I, NumMetaOpers + NumArgs))
802 return false;
803
804 // Push the register mask info.
Eric Christopher9deb75d2015-03-11 22:42:13 +0000805 Ops.push_back(MachineOperand::CreateRegMask(
806 TRI.getCallPreservedMask(*FuncInfo.MF, CC)));
Juergen Ributzka3d9e6752014-07-11 22:19:02 +0000807
808 // Add scratch registers as implicit def and early clobber.
809 const MCPhysReg *ScratchRegs = TLI.getScratchRegisters(CC);
810 for (unsigned i = 0; ScratchRegs[i]; ++i)
811 Ops.push_back(MachineOperand::CreateReg(
Juergen Ributzka7a76c242014-09-03 18:46:45 +0000812 ScratchRegs[i], /*IsDef=*/true, /*IsImp=*/true, /*IsKill=*/false,
813 /*IsDead=*/false, /*IsUndef=*/false, /*IsEarlyClobber=*/true));
Juergen Ributzka3d9e6752014-07-11 22:19:02 +0000814
815 // Add implicit defs (return values).
816 for (auto Reg : CLI.InRegs)
817 Ops.push_back(MachineOperand::CreateReg(Reg, /*IsDef=*/true,
818 /*IsImpl=*/true));
819
Juergen Ributzka718bb712014-07-15 02:22:46 +0000820 // Insert the patchpoint instruction before the call generated by the target.
821 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, CLI.Call, DbgLoc,
Juergen Ributzka3d9e6752014-07-11 22:19:02 +0000822 TII.get(TargetOpcode::PATCHPOINT));
823
824 for (auto &MO : Ops)
825 MIB.addOperand(MO);
826
827 MIB->setPhysRegsDeadExcept(CLI.InRegs, TRI);
828
829 // Delete the original call instruction.
830 CLI.Call->eraseFromParent();
831
832 // Inform the Frame Information that we have a patchpoint in this function.
833 FuncInfo.MF->getFrameInfo()->setHasPatchPoint();
834
Juergen Ributzkaa4159432014-07-15 02:22:43 +0000835 if (CLI.NumResultRegs)
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +0000836 updateValueMap(I, CLI.ResultReg, CLI.NumResultRegs);
Juergen Ributzka3d9e6752014-07-11 22:19:02 +0000837 return true;
838}
839
Juergen Ributzka8179e9e2014-07-11 22:01:42 +0000840/// Returns an AttributeSet representing the attributes applied to the return
841/// value of the given call.
842static AttributeSet getReturnAttrs(FastISel::CallLoweringInfo &CLI) {
843 SmallVector<Attribute::AttrKind, 2> Attrs;
844 if (CLI.RetSExt)
845 Attrs.push_back(Attribute::SExt);
846 if (CLI.RetZExt)
847 Attrs.push_back(Attribute::ZExt);
848 if (CLI.IsInReg)
849 Attrs.push_back(Attribute::InReg);
850
851 return AttributeSet::get(CLI.RetTy->getContext(), AttributeSet::ReturnIndex,
852 Attrs);
853}
854
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +0000855bool FastISel::lowerCallTo(const CallInst *CI, const char *SymName,
Juergen Ributzka8179e9e2014-07-11 22:01:42 +0000856 unsigned NumArgs) {
857 ImmutableCallSite CS(CI);
858
859 PointerType *PT = cast<PointerType>(CS.getCalledValue()->getType());
860 FunctionType *FTy = cast<FunctionType>(PT->getElementType());
861 Type *RetTy = FTy->getReturnType();
862
863 ArgListTy Args;
864 Args.reserve(NumArgs);
865
866 // Populate the argument list.
867 // Attributes for args start at offset 1, after the return attribute.
868 for (unsigned ArgI = 0; ArgI != NumArgs; ++ArgI) {
869 Value *V = CI->getOperand(ArgI);
870
871 assert(!V->getType()->isEmptyTy() && "Empty type passed to intrinsic.");
872
873 ArgListEntry Entry;
874 Entry.Val = V;
875 Entry.Ty = V->getType();
876 Entry.setAttributes(&CS, ArgI + 1);
877 Args.push_back(Entry);
878 }
879
880 CallLoweringInfo CLI;
881 CLI.setCallee(RetTy, FTy, SymName, std::move(Args), CS, NumArgs);
882
Juergen Ributzka7a76c242014-09-03 18:46:45 +0000883 return lowerCallTo(CLI);
Juergen Ributzka8179e9e2014-07-11 22:01:42 +0000884}
885
Juergen Ributzka7a76c242014-09-03 18:46:45 +0000886bool FastISel::lowerCallTo(CallLoweringInfo &CLI) {
Juergen Ributzka8179e9e2014-07-11 22:01:42 +0000887 // Handle the incoming return values from the call.
888 CLI.clearIns();
889 SmallVector<EVT, 4> RetTys;
890 ComputeValueVTs(TLI, CLI.RetTy, RetTys);
891
892 SmallVector<ISD::OutputArg, 4> Outs;
893 GetReturnInfo(CLI.RetTy, getReturnAttrs(CLI), Outs, TLI);
894
Juergen Ributzka7a76c242014-09-03 18:46:45 +0000895 bool CanLowerReturn = TLI.CanLowerReturn(
896 CLI.CallConv, *FuncInfo.MF, CLI.IsVarArg, Outs, CLI.RetTy->getContext());
Juergen Ributzka8179e9e2014-07-11 22:01:42 +0000897
898 // FIXME: sret demotion isn't supported yet - bail out.
899 if (!CanLowerReturn)
900 return false;
901
902 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
903 EVT VT = RetTys[I];
904 MVT RegisterVT = TLI.getRegisterType(CLI.RetTy->getContext(), VT);
905 unsigned NumRegs = TLI.getNumRegisters(CLI.RetTy->getContext(), VT);
906 for (unsigned i = 0; i != NumRegs; ++i) {
907 ISD::InputArg MyFlags;
908 MyFlags.VT = RegisterVT;
909 MyFlags.ArgVT = VT;
910 MyFlags.Used = CLI.IsReturnValueUsed;
911 if (CLI.RetSExt)
912 MyFlags.Flags.setSExt();
913 if (CLI.RetZExt)
914 MyFlags.Flags.setZExt();
915 if (CLI.IsInReg)
916 MyFlags.Flags.setInReg();
917 CLI.Ins.push_back(MyFlags);
918 }
919 }
920
921 // Handle all of the outgoing arguments.
922 CLI.clearOuts();
923 for (auto &Arg : CLI.getArgs()) {
924 Type *FinalType = Arg.Ty;
Juergen Ributzka7a76c242014-09-03 18:46:45 +0000925 if (Arg.IsByVal)
Juergen Ributzka8179e9e2014-07-11 22:01:42 +0000926 FinalType = cast<PointerType>(Arg.Ty)->getElementType();
927 bool NeedsRegBlock = TLI.functionArgumentNeedsConsecutiveRegisters(
Juergen Ributzka7a76c242014-09-03 18:46:45 +0000928 FinalType, CLI.CallConv, CLI.IsVarArg);
Juergen Ributzka8179e9e2014-07-11 22:01:42 +0000929
930 ISD::ArgFlagsTy Flags;
Juergen Ributzka7a76c242014-09-03 18:46:45 +0000931 if (Arg.IsZExt)
Juergen Ributzka8179e9e2014-07-11 22:01:42 +0000932 Flags.setZExt();
Juergen Ributzka7a76c242014-09-03 18:46:45 +0000933 if (Arg.IsSExt)
Juergen Ributzka8179e9e2014-07-11 22:01:42 +0000934 Flags.setSExt();
Juergen Ributzka7a76c242014-09-03 18:46:45 +0000935 if (Arg.IsInReg)
Juergen Ributzka8179e9e2014-07-11 22:01:42 +0000936 Flags.setInReg();
Juergen Ributzka7a76c242014-09-03 18:46:45 +0000937 if (Arg.IsSRet)
Juergen Ributzka8179e9e2014-07-11 22:01:42 +0000938 Flags.setSRet();
Juergen Ributzka7a76c242014-09-03 18:46:45 +0000939 if (Arg.IsByVal)
Juergen Ributzka8179e9e2014-07-11 22:01:42 +0000940 Flags.setByVal();
Juergen Ributzka7a76c242014-09-03 18:46:45 +0000941 if (Arg.IsInAlloca) {
Juergen Ributzka8179e9e2014-07-11 22:01:42 +0000942 Flags.setInAlloca();
943 // Set the byval flag for CCAssignFn callbacks that don't know about
944 // inalloca. This way we can know how many bytes we should've allocated
945 // and how many bytes a callee cleanup function will pop. If we port
946 // inalloca to more targets, we'll have to add custom inalloca handling in
947 // the various CC lowering callbacks.
948 Flags.setByVal();
949 }
Juergen Ributzka7a76c242014-09-03 18:46:45 +0000950 if (Arg.IsByVal || Arg.IsInAlloca) {
Juergen Ributzka8179e9e2014-07-11 22:01:42 +0000951 PointerType *Ty = cast<PointerType>(Arg.Ty);
952 Type *ElementTy = Ty->getElementType();
953 unsigned FrameSize = DL.getTypeAllocSize(ElementTy);
954 // For ByVal, alignment should come from FE. BE will guess if this info is
955 // not there, but there are cases it cannot get right.
956 unsigned FrameAlign = Arg.Alignment;
957 if (!FrameAlign)
958 FrameAlign = TLI.getByValTypeAlignment(ElementTy);
959 Flags.setByValSize(FrameSize);
960 Flags.setByValAlign(FrameAlign);
961 }
Juergen Ributzka7a76c242014-09-03 18:46:45 +0000962 if (Arg.IsNest)
Juergen Ributzka8179e9e2014-07-11 22:01:42 +0000963 Flags.setNest();
964 if (NeedsRegBlock)
965 Flags.setInConsecutiveRegs();
966 unsigned OriginalAlignment = DL.getABITypeAlignment(Arg.Ty);
967 Flags.setOrigAlign(OriginalAlignment);
968
969 CLI.OutVals.push_back(Arg.Val);
970 CLI.OutFlags.push_back(Flags);
971 }
972
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +0000973 if (!fastLowerCall(CLI))
Juergen Ributzka8179e9e2014-07-11 22:01:42 +0000974 return false;
975
976 // Set all unused physreg defs as dead.
977 assert(CLI.Call && "No call instruction specified.");
978 CLI.Call->setPhysRegsDeadExcept(CLI.InRegs, TRI);
979
980 if (CLI.NumResultRegs && CLI.CS)
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +0000981 updateValueMap(CLI.CS->getInstruction(), CLI.ResultReg, CLI.NumResultRegs);
Juergen Ributzka8179e9e2014-07-11 22:01:42 +0000982
983 return true;
984}
985
Juergen Ributzka7a76c242014-09-03 18:46:45 +0000986bool FastISel::lowerCall(const CallInst *CI) {
Juergen Ributzka8179e9e2014-07-11 22:01:42 +0000987 ImmutableCallSite CS(CI);
988
989 PointerType *PT = cast<PointerType>(CS.getCalledValue()->getType());
990 FunctionType *FuncTy = cast<FunctionType>(PT->getElementType());
991 Type *RetTy = FuncTy->getReturnType();
992
993 ArgListTy Args;
994 ArgListEntry Entry;
995 Args.reserve(CS.arg_size());
996
997 for (ImmutableCallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end();
998 i != e; ++i) {
999 Value *V = *i;
1000
1001 // Skip empty types
1002 if (V->getType()->isEmptyTy())
1003 continue;
1004
1005 Entry.Val = V;
1006 Entry.Ty = V->getType();
1007
1008 // Skip the first return-type Attribute to get to params.
1009 Entry.setAttributes(&CS, i - CS.arg_begin() + 1);
1010 Args.push_back(Entry);
1011 }
1012
1013 // Check if target-independent constraints permit a tail call here.
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00001014 // Target-dependent constraints are checked within fastLowerCall.
Juergen Ributzka8179e9e2014-07-11 22:01:42 +00001015 bool IsTailCall = CI->isTailCall();
Juergen Ributzka480872b2014-07-16 00:01:22 +00001016 if (IsTailCall && !isInTailCallPosition(CS, TM))
Juergen Ributzka8179e9e2014-07-11 22:01:42 +00001017 IsTailCall = false;
1018
1019 CallLoweringInfo CLI;
1020 CLI.setCallee(RetTy, FuncTy, CI->getCalledValue(), std::move(Args), CS)
Juergen Ributzka7a76c242014-09-03 18:46:45 +00001021 .setTailCall(IsTailCall);
Juergen Ributzka8179e9e2014-07-11 22:01:42 +00001022
Juergen Ributzka7a76c242014-09-03 18:46:45 +00001023 return lowerCallTo(CLI);
Juergen Ributzka8179e9e2014-07-11 22:01:42 +00001024}
1025
Juergen Ributzka7a76c242014-09-03 18:46:45 +00001026bool FastISel::selectCall(const User *I) {
Dan Gohman7da91ae2011-04-26 17:18:34 +00001027 const CallInst *Call = cast<CallInst>(I);
1028
1029 // Handle simple inline asms.
Dan Gohmande239d22011-10-12 15:56:56 +00001030 if (const InlineAsm *IA = dyn_cast<InlineAsm>(Call->getCalledValue())) {
Juergen Ributzka618ce3e2014-07-16 22:20:51 +00001031 // If the inline asm has side effects, then make sure that no local value
1032 // lives across by flushing the local value map.
1033 if (IA->hasSideEffects())
1034 flushLocalValueMap();
1035
Dan Gohman7da91ae2011-04-26 17:18:34 +00001036 // Don't attempt to handle constraints.
1037 if (!IA->getConstraintString().empty())
1038 return false;
1039
1040 unsigned ExtraInfo = 0;
1041 if (IA->hasSideEffects())
1042 ExtraInfo |= InlineAsm::Extra_HasSideEffects;
1043 if (IA->isAlignStack())
1044 ExtraInfo |= InlineAsm::Extra_IsAlignStack;
1045
Rafael Espindolaea09c592014-02-18 22:05:46 +00001046 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Dan Gohman7da91ae2011-04-26 17:18:34 +00001047 TII.get(TargetOpcode::INLINEASM))
Juergen Ributzka7a76c242014-09-03 18:46:45 +00001048 .addExternalSymbol(IA->getAsmString().c_str())
1049 .addImm(ExtraInfo);
Dan Gohman7da91ae2011-04-26 17:18:34 +00001050 return true;
1051 }
1052
Michael J. Spencer8b98bf22012-02-22 19:06:13 +00001053 MachineModuleInfo &MMI = FuncInfo.MF->getMMI();
1054 ComputeUsesVAFloatArgument(*Call, &MMI);
1055
Juergen Ributzka5dd32132014-07-11 20:42:12 +00001056 // Handle intrinsic function calls.
1057 if (const auto *II = dyn_cast<IntrinsicInst>(Call))
Juergen Ributzka7a76c242014-09-03 18:46:45 +00001058 return selectIntrinsicCall(II);
Dan Gohman32a733e2008-09-25 17:05:24 +00001059
Juergen Ributzka5dd32132014-07-11 20:42:12 +00001060 // Usually, it does not make sense to initialize a value,
1061 // make an unrelated function call and use the value, because
1062 // it tends to be spilled on the stack. So, we move the pointer
1063 // to the last local value to the beginning of the block, so that
1064 // all the values which have already been materialized,
1065 // appear after the call. It also makes sense to skip intrinsics
1066 // since they tend to be inlined.
1067 flushLocalValueMap();
1068
Juergen Ributzka7a76c242014-09-03 18:46:45 +00001069 return lowerCall(Call);
Juergen Ributzka5dd32132014-07-11 20:42:12 +00001070}
1071
Juergen Ributzka7a76c242014-09-03 18:46:45 +00001072bool FastISel::selectIntrinsicCall(const IntrinsicInst *II) {
Juergen Ributzka5dd32132014-07-11 20:42:12 +00001073 switch (II->getIntrinsicID()) {
Juergen Ributzka7a76c242014-09-03 18:46:45 +00001074 default:
1075 break;
Juergen Ributzka5dd32132014-07-11 20:42:12 +00001076 // At -O0 we don't care about the lifetime intrinsics.
Eric Christopher81e2bf22012-02-17 23:03:39 +00001077 case Intrinsic::lifetime_start:
1078 case Intrinsic::lifetime_end:
Juergen Ributzka5dd32132014-07-11 20:42:12 +00001079 // The donothing intrinsic does, well, nothing.
Chad Rosier88d53ea2012-07-06 17:33:39 +00001080 case Intrinsic::donothing:
Eric Christopher81e2bf22012-02-17 23:03:39 +00001081 return true;
David Majnemercde33032015-03-30 22:58:10 +00001082 case Intrinsic::eh_actions: {
1083 unsigned ResultReg = getRegForValue(UndefValue::get(II->getType()));
1084 if (!ResultReg)
1085 return false;
1086 updateValueMap(II, ResultReg);
1087 return true;
1088 }
Bill Wendling65c0fd42009-02-13 02:16:35 +00001089 case Intrinsic::dbg_declare: {
Juergen Ributzka5dd32132014-07-11 20:42:12 +00001090 const DbgDeclareInst *DI = cast<DbgDeclareInst>(II);
Duncan P. N. Exon Smithe686f152015-04-06 23:27:40 +00001091 DIVariable DIVar = DI->getVariable();
Juergen Ributzka5dd32132014-07-11 20:42:12 +00001092 if (!DIVar || !FuncInfo.MF->getMMI().hasDebugInfo()) {
Eric Christopher142820b2012-03-15 21:33:44 +00001093 DEBUG(dbgs() << "Dropping debug info for " << *DI << "\n");
Devang Patel87127712009-07-02 22:43:26 +00001094 return true;
Eric Christopher142820b2012-03-15 21:33:44 +00001095 }
Devang Patel87127712009-07-02 22:43:26 +00001096
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001097 const Value *Address = DI->getAddress();
Eric Christopher3390a6e2012-03-15 21:33:47 +00001098 if (!Address || isa<UndefValue>(Address)) {
Eric Christopher142820b2012-03-15 21:33:44 +00001099 DEBUG(dbgs() << "Dropping debug info for " << *DI << "\n");
Dale Johannesendb2eb472010-02-06 02:26:02 +00001100 return true;
Eric Christopher142820b2012-03-15 21:33:44 +00001101 }
Devang Patele4682fa2010-09-14 20:29:31 +00001102
Adrian Prantl418d1d12013-07-09 20:28:37 +00001103 unsigned Offset = 0;
David Blaikie0252265b2013-06-16 20:34:15 +00001104 Optional<MachineOperand> Op;
Juergen Ributzka7a76c242014-09-03 18:46:45 +00001105 if (const auto *Arg = dyn_cast<Argument>(Address))
Devang Patel9d904e12011-09-08 22:59:09 +00001106 // Some arguments' frame index is recorded during argument lowering.
Adrian Prantl418d1d12013-07-09 20:28:37 +00001107 Offset = FuncInfo.getArgumentFrameIndex(Arg);
1108 if (Offset)
Juergen Ributzka5dd32132014-07-11 20:42:12 +00001109 Op = MachineOperand::CreateFI(Offset);
David Blaikie0252265b2013-06-16 20:34:15 +00001110 if (!Op)
1111 if (unsigned Reg = lookUpRegForValue(Address))
1112 Op = MachineOperand::CreateReg(Reg, false);
Eric Christopher60e01c52012-03-20 01:07:58 +00001113
Bill Wendling9f829f12012-03-30 00:02:55 +00001114 // If we have a VLA that has a "use" in a metadata node that's then used
1115 // here but it has no other uses, then we have a problem. E.g.,
1116 //
1117 // int foo (const int *x) {
1118 // char a[*x];
1119 // return 0;
1120 // }
1121 //
1122 // If we assign 'a' a vreg and fast isel later on has to use the selection
1123 // DAG isel, it will want to copy the value to the vreg. However, there are
1124 // no uses, which goes counter to what selection DAG isel expects.
David Blaikie0252265b2013-06-16 20:34:15 +00001125 if (!Op && !Address->use_empty() && isa<Instruction>(Address) &&
Eric Christopher60e01c52012-03-20 01:07:58 +00001126 (!isa<AllocaInst>(Address) ||
1127 !FuncInfo.StaticAllocaMap.count(cast<AllocaInst>(Address))))
David Blaikie0252265b2013-06-16 20:34:15 +00001128 Op = MachineOperand::CreateReg(FuncInfo.InitializeRegForValue(Address),
Adrian Prantl262bcf42013-09-18 22:08:59 +00001129 false);
Wesley Peck527da1b2010-11-23 03:31:01 +00001130
Adrian Prantl262bcf42013-09-18 22:08:59 +00001131 if (Op) {
Duncan P. N. Exon Smith3bef6a32015-04-03 19:20:26 +00001132 assert(DI->getVariable()->isValidLocationForIntrinsic(DbgLoc) &&
1133 "Expected inlined-at fields to agree");
Adrian Prantl418d1d12013-07-09 20:28:37 +00001134 if (Op->isReg()) {
1135 Op->setIsDebug(true);
Rafael Espindolaea09c592014-02-18 22:05:46 +00001136 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
David Blaikie6004dbc2013-10-14 20:15:04 +00001137 TII.get(TargetOpcode::DBG_VALUE), false, Op->getReg(), 0,
Adrian Prantl87b7eb92014-10-01 18:55:02 +00001138 DI->getVariable(), DI->getExpression());
David Blaikie6004dbc2013-10-14 20:15:04 +00001139 } else
Rafael Espindolaea09c592014-02-18 22:05:46 +00001140 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
David Blaikie6004dbc2013-10-14 20:15:04 +00001141 TII.get(TargetOpcode::DBG_VALUE))
Juergen Ributzka7a76c242014-09-03 18:46:45 +00001142 .addOperand(*Op)
1143 .addImm(0)
Adrian Prantl87b7eb92014-10-01 18:55:02 +00001144 .addMetadata(DI->getVariable())
1145 .addMetadata(DI->getExpression());
Adrian Prantl262bcf42013-09-18 22:08:59 +00001146 } else {
Eric Christophere5e54c82012-03-20 01:07:53 +00001147 // We can't yet handle anything else here because it would require
1148 // generating code, thus altering codegen because of debug info.
Adrian Prantl0d1e5592013-05-22 18:02:19 +00001149 DEBUG(dbgs() << "Dropping debug info for " << *DI << "\n");
Adrian Prantl262bcf42013-09-18 22:08:59 +00001150 }
Dan Gohman32a733e2008-09-25 17:05:24 +00001151 return true;
Bill Wendling65c0fd42009-02-13 02:16:35 +00001152 }
Dale Johannesendd331042010-02-26 20:01:55 +00001153 case Intrinsic::dbg_value: {
Dale Johannesen5d7f0a02010-04-07 01:15:14 +00001154 // This form of DBG_VALUE is target-independent.
Juergen Ributzka5dd32132014-07-11 20:42:12 +00001155 const DbgValueInst *DI = cast<DbgValueInst>(II);
Evan Cheng6cc775f2011-06-28 19:10:37 +00001156 const MCInstrDesc &II = TII.get(TargetOpcode::DBG_VALUE);
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001157 const Value *V = DI->getValue();
Duncan P. N. Exon Smith3bef6a32015-04-03 19:20:26 +00001158 assert(DI->getVariable()->isValidLocationForIntrinsic(DbgLoc) &&
1159 "Expected inlined-at fields to agree");
Dale Johannesendd331042010-02-26 20:01:55 +00001160 if (!V) {
1161 // Currently the optimizer can produce this; insert an undef to
1162 // help debugging. Probably the optimizer should not do this.
Rafael Espindolaea09c592014-02-18 22:05:46 +00001163 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, II)
Juergen Ributzka7a76c242014-09-03 18:46:45 +00001164 .addReg(0U)
1165 .addImm(DI->getOffset())
Adrian Prantl87b7eb92014-10-01 18:55:02 +00001166 .addMetadata(DI->getVariable())
1167 .addMetadata(DI->getExpression());
Juergen Ributzka7a76c242014-09-03 18:46:45 +00001168 } else if (const auto *CI = dyn_cast<ConstantInt>(V)) {
Devang Patelf071d722011-06-24 20:46:11 +00001169 if (CI->getBitWidth() > 64)
Rafael Espindolaea09c592014-02-18 22:05:46 +00001170 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, II)
Juergen Ributzka7a76c242014-09-03 18:46:45 +00001171 .addCImm(CI)
1172 .addImm(DI->getOffset())
Adrian Prantl87b7eb92014-10-01 18:55:02 +00001173 .addMetadata(DI->getVariable())
1174 .addMetadata(DI->getExpression());
Chad Rosier879c34f2012-07-06 17:44:22 +00001175 else
Rafael Espindolaea09c592014-02-18 22:05:46 +00001176 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, II)
Juergen Ributzka7a76c242014-09-03 18:46:45 +00001177 .addImm(CI->getZExtValue())
1178 .addImm(DI->getOffset())
Adrian Prantl87b7eb92014-10-01 18:55:02 +00001179 .addMetadata(DI->getVariable())
1180 .addMetadata(DI->getExpression());
Juergen Ributzka7a76c242014-09-03 18:46:45 +00001181 } else if (const auto *CF = dyn_cast<ConstantFP>(V)) {
Rafael Espindolaea09c592014-02-18 22:05:46 +00001182 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, II)
Juergen Ributzka7a76c242014-09-03 18:46:45 +00001183 .addFPImm(CF)
1184 .addImm(DI->getOffset())
Adrian Prantl87b7eb92014-10-01 18:55:02 +00001185 .addMetadata(DI->getVariable())
1186 .addMetadata(DI->getExpression());
Dale Johannesendd331042010-02-26 20:01:55 +00001187 } else if (unsigned Reg = lookUpRegForValue(V)) {
Adrian Prantldb3e26d2013-09-16 23:29:03 +00001188 // FIXME: This does not handle register-indirect values at offset 0.
Adrian Prantl418d1d12013-07-09 20:28:37 +00001189 bool IsIndirect = DI->getOffset() != 0;
Juergen Ributzka7a76c242014-09-03 18:46:45 +00001190 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, II, IsIndirect, Reg,
Adrian Prantl87b7eb92014-10-01 18:55:02 +00001191 DI->getOffset(), DI->getVariable(), DI->getExpression());
Dale Johannesendd331042010-02-26 20:01:55 +00001192 } else {
1193 // We can't yet handle anything else here because it would require
1194 // generating code, thus altering codegen because of debug info.
Adrian Prantl0d1e5592013-05-22 18:02:19 +00001195 DEBUG(dbgs() << "Dropping debug info for " << *DI << "\n");
Wesley Peck527da1b2010-11-23 03:31:01 +00001196 }
Dale Johannesendd331042010-02-26 20:01:55 +00001197 return true;
1198 }
Eli Friedman8f1e11c2011-05-14 00:47:51 +00001199 case Intrinsic::objectsize: {
Juergen Ributzka5dd32132014-07-11 20:42:12 +00001200 ConstantInt *CI = cast<ConstantInt>(II->getArgOperand(1));
Eli Friedman8f1e11c2011-05-14 00:47:51 +00001201 unsigned long long Res = CI->isZero() ? -1ULL : 0;
Juergen Ributzka5dd32132014-07-11 20:42:12 +00001202 Constant *ResCI = ConstantInt::get(II->getType(), Res);
Eli Friedman8f1e11c2011-05-14 00:47:51 +00001203 unsigned ResultReg = getRegForValue(ResCI);
Juergen Ributzka7a76c242014-09-03 18:46:45 +00001204 if (!ResultReg)
Eli Friedman8f1e11c2011-05-14 00:47:51 +00001205 return false;
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00001206 updateValueMap(II, ResultReg);
Eli Friedman8f1e11c2011-05-14 00:47:51 +00001207 return true;
1208 }
Chad Rosier9c1796f2013-03-07 20:42:17 +00001209 case Intrinsic::expect: {
Juergen Ributzka5dd32132014-07-11 20:42:12 +00001210 unsigned ResultReg = getRegForValue(II->getArgOperand(0));
Juergen Ributzka7a76c242014-09-03 18:46:45 +00001211 if (!ResultReg)
Nick Lewycky48beb212013-03-11 21:44:37 +00001212 return false;
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00001213 updateValueMap(II, ResultReg);
Chad Rosier3a200e12013-03-07 21:38:33 +00001214 return true;
Chad Rosier9c1796f2013-03-07 20:42:17 +00001215 }
Juergen Ributzka190305b2014-07-01 22:25:49 +00001216 case Intrinsic::experimental_stackmap:
Juergen Ributzka7a76c242014-09-03 18:46:45 +00001217 return selectStackmap(II);
Juergen Ributzka3d9e6752014-07-11 22:19:02 +00001218 case Intrinsic::experimental_patchpoint_void:
1219 case Intrinsic::experimental_patchpoint_i64:
Juergen Ributzka7a76c242014-09-03 18:46:45 +00001220 return selectPatchpoint(II);
Dan Gohman32a733e2008-09-25 17:05:24 +00001221 }
Dan Gohman8a2dae52010-04-13 17:07:06 +00001222
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00001223 return fastLowerIntrinsicCall(II);
Dan Gohman32a733e2008-09-25 17:05:24 +00001224}
1225
Juergen Ributzka7a76c242014-09-03 18:46:45 +00001226bool FastISel::selectCast(const User *I, unsigned Opcode) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00001227 EVT SrcVT = TLI.getValueType(I->getOperand(0)->getType());
1228 EVT DstVT = TLI.getValueType(I->getType());
Wesley Peck527da1b2010-11-23 03:31:01 +00001229
Juergen Ributzka7a76c242014-09-03 18:46:45 +00001230 if (SrcVT == MVT::Other || !SrcVT.isSimple() || DstVT == MVT::Other ||
1231 !DstVT.isSimple())
Owen Andersonca1711a2008-08-26 23:46:32 +00001232 // Unhandled type. Halt "fast" selection and bail.
1233 return false;
Wesley Peck527da1b2010-11-23 03:31:01 +00001234
Eli Friedmanc7035512011-05-25 23:49:02 +00001235 // Check if the destination type is legal.
Dan Gohmana62e4ab2009-03-13 23:53:06 +00001236 if (!TLI.isTypeLegal(DstVT))
Eli Friedmanc7035512011-05-25 23:49:02 +00001237 return false;
Dan Gohmana62e4ab2009-03-13 23:53:06 +00001238
Eli Friedmanc7035512011-05-25 23:49:02 +00001239 // Check if the source operand is legal.
Dan Gohmana62e4ab2009-03-13 23:53:06 +00001240 if (!TLI.isTypeLegal(SrcVT))
Eli Friedmanc7035512011-05-25 23:49:02 +00001241 return false;
Dan Gohmana62e4ab2009-03-13 23:53:06 +00001242
Dan Gohman7bda51f2008-09-03 23:12:08 +00001243 unsigned InputReg = getRegForValue(I->getOperand(0));
Owen Andersonca1711a2008-08-26 23:46:32 +00001244 if (!InputReg)
1245 // Unhandled operand. Halt "fast" selection and bail.
1246 return false;
Dan Gohmanc0bb9592009-03-13 20:42:20 +00001247
Dan Gohman1a1b51f2010-05-11 23:54:07 +00001248 bool InputRegIsKill = hasTrivialKill(I->getOperand(0));
1249
Juergen Ributzka88e32512014-09-03 20:56:59 +00001250 unsigned ResultReg = fastEmit_r(SrcVT.getSimpleVT(), DstVT.getSimpleVT(),
Juergen Ributzka7a76c242014-09-03 18:46:45 +00001251 Opcode, InputReg, InputRegIsKill);
Owen Andersonca1711a2008-08-26 23:46:32 +00001252 if (!ResultReg)
1253 return false;
Wesley Peck527da1b2010-11-23 03:31:01 +00001254
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00001255 updateValueMap(I, ResultReg);
Owen Andersonca1711a2008-08-26 23:46:32 +00001256 return true;
1257}
1258
Juergen Ributzka7a76c242014-09-03 18:46:45 +00001259bool FastISel::selectBitCast(const User *I) {
Dan Gohmanb0b5a272008-08-27 18:10:19 +00001260 // If the bitcast doesn't change the type, just use the operand value.
1261 if (I->getType() == I->getOperand(0)->getType()) {
Dan Gohman7bda51f2008-09-03 23:12:08 +00001262 unsigned Reg = getRegForValue(I->getOperand(0));
Juergen Ributzka7a76c242014-09-03 18:46:45 +00001263 if (!Reg)
Dan Gohman61cfa302008-08-27 20:41:38 +00001264 return false;
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00001265 updateValueMap(I, Reg);
Dan Gohmanb0b5a272008-08-27 18:10:19 +00001266 return true;
1267 }
1268
Wesley Peck527da1b2010-11-23 03:31:01 +00001269 // Bitcasts of other values become reg-reg copies or BITCAST operators.
Patrik Hagglundc494d242012-12-17 14:30:06 +00001270 EVT SrcEVT = TLI.getValueType(I->getOperand(0)->getType());
1271 EVT DstEVT = TLI.getValueType(I->getType());
1272 if (SrcEVT == MVT::Other || DstEVT == MVT::Other ||
1273 !TLI.isTypeLegal(SrcEVT) || !TLI.isTypeLegal(DstEVT))
Owen Andersonca1711a2008-08-26 23:46:32 +00001274 // Unhandled type. Halt "fast" selection and bail.
1275 return false;
Wesley Peck527da1b2010-11-23 03:31:01 +00001276
Patrik Hagglundc494d242012-12-17 14:30:06 +00001277 MVT SrcVT = SrcEVT.getSimpleVT();
1278 MVT DstVT = DstEVT.getSimpleVT();
Dan Gohman7bda51f2008-09-03 23:12:08 +00001279 unsigned Op0 = getRegForValue(I->getOperand(0));
Juergen Ributzka7a76c242014-09-03 18:46:45 +00001280 if (!Op0) // Unhandled operand. Halt "fast" selection and bail.
Owen Andersonca1711a2008-08-26 23:46:32 +00001281 return false;
Dan Gohman1a1b51f2010-05-11 23:54:07 +00001282 bool Op0IsKill = hasTrivialKill(I->getOperand(0));
Wesley Peck527da1b2010-11-23 03:31:01 +00001283
Dan Gohmanb0b5a272008-08-27 18:10:19 +00001284 // First, try to perform the bitcast by inserting a reg-reg copy.
1285 unsigned ResultReg = 0;
Patrik Hagglund5e6c3612012-12-13 06:34:11 +00001286 if (SrcVT == DstVT) {
Juergen Ributzka7a76c242014-09-03 18:46:45 +00001287 const TargetRegisterClass *SrcClass = TLI.getRegClassFor(SrcVT);
1288 const TargetRegisterClass *DstClass = TLI.getRegClassFor(DstVT);
Jakob Stoklund Olesen51642ae2010-07-11 05:16:54 +00001289 // Don't attempt a cross-class copy. It will likely fail.
1290 if (SrcClass == DstClass) {
1291 ResultReg = createResultReg(DstClass);
Rafael Espindolaea09c592014-02-18 22:05:46 +00001292 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
1293 TII.get(TargetOpcode::COPY), ResultReg).addReg(Op0);
Jakob Stoklund Olesen51642ae2010-07-11 05:16:54 +00001294 }
Dan Gohmanb0b5a272008-08-27 18:10:19 +00001295 }
Wesley Peck527da1b2010-11-23 03:31:01 +00001296
1297 // If the reg-reg copy failed, select a BITCAST opcode.
Dan Gohmanb0b5a272008-08-27 18:10:19 +00001298 if (!ResultReg)
Juergen Ributzka88e32512014-09-03 20:56:59 +00001299 ResultReg = fastEmit_r(SrcVT, DstVT, ISD::BITCAST, Op0, Op0IsKill);
Wesley Peck527da1b2010-11-23 03:31:01 +00001300
Dan Gohmanb0b5a272008-08-27 18:10:19 +00001301 if (!ResultReg)
Owen Andersonca1711a2008-08-26 23:46:32 +00001302 return false;
Wesley Peck527da1b2010-11-23 03:31:01 +00001303
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00001304 updateValueMap(I, ResultReg);
Owen Andersonca1711a2008-08-26 23:46:32 +00001305 return true;
1306}
1307
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00001308bool FastISel::selectInstruction(const Instruction *I) {
Dan Gohman6e9a8fc2010-04-23 15:29:50 +00001309 // Just before the terminator instruction, insert instructions to
1310 // feed PHI nodes in successor blocks.
1311 if (isa<TerminatorInst>(I))
Juergen Ributzka7a76c242014-09-03 18:46:45 +00001312 if (!handlePHINodesInSuccessorBlocks(I->getParent()))
Dan Gohman6e9a8fc2010-04-23 15:29:50 +00001313 return false;
1314
Rafael Espindolaea09c592014-02-18 22:05:46 +00001315 DbgLoc = I->getDebugLoc();
Dan Gohmane450d742010-04-20 00:48:35 +00001316
Hans Wennborg18f0a982014-09-08 20:24:10 +00001317 SavedInsertPt = FuncInfo.InsertPt;
Chad Rosier46addb92011-11-29 19:40:47 +00001318
Juergen Ributzka7a76c242014-09-03 18:46:45 +00001319 if (const auto *Call = dyn_cast<CallInst>(I)) {
Bob Wilson3e6fa462012-08-03 04:06:28 +00001320 const Function *F = Call->getCalledFunction();
1321 LibFunc::Func Func;
Akira Hatanaka3d90f992014-04-15 21:30:06 +00001322
1323 // As a special case, don't handle calls to builtin library functions that
1324 // may be translated directly to target instructions.
Bob Wilson3e6fa462012-08-03 04:06:28 +00001325 if (F && !F->hasLocalLinkage() && F->hasName() &&
1326 LibInfo->getLibFunc(F->getName(), Func) &&
Bob Wilson871701c2012-08-03 21:26:24 +00001327 LibInfo->hasOptimizedCodeGen(Func))
Bob Wilson3e6fa462012-08-03 04:06:28 +00001328 return false;
Akira Hatanaka3d90f992014-04-15 21:30:06 +00001329
1330 // Don't handle Intrinsic::trap if a trap funciton is specified.
1331 if (F && F->getIntrinsicID() == Intrinsic::trap &&
1332 !TM.Options.getTrapFunctionName().empty())
1333 return false;
Bob Wilson3e6fa462012-08-03 04:06:28 +00001334 }
1335
Dan Gohman18f94462009-12-05 01:27:58 +00001336 // First, try doing target-independent selection.
Juergen Ributzka7e998fb2014-09-02 21:07:44 +00001337 if (!SkipTargetIndependentISel) {
Juergen Ributzka7a76c242014-09-03 18:46:45 +00001338 if (selectOperator(I, I->getOpcode())) {
Juergen Ributzka7e998fb2014-09-02 21:07:44 +00001339 ++NumFastIselSuccessIndependent;
1340 DbgLoc = DebugLoc();
1341 return true;
1342 }
Hans Wennborg18f0a982014-09-08 20:24:10 +00001343 // Remove dead code.
1344 recomputeInsertPt();
1345 if (SavedInsertPt != FuncInfo.InsertPt)
1346 removeDeadCode(FuncInfo.InsertPt, SavedInsertPt);
Juergen Ributzka7e998fb2014-09-02 21:07:44 +00001347 SavedInsertPt = FuncInfo.InsertPt;
1348 }
1349 // Next, try calling the target to attempt to handle the instruction.
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00001350 if (fastSelectInstruction(I)) {
Juergen Ributzka7e998fb2014-09-02 21:07:44 +00001351 ++NumFastIselSuccessTarget;
Rafael Espindolaea09c592014-02-18 22:05:46 +00001352 DbgLoc = DebugLoc();
Dan Gohman18f94462009-12-05 01:27:58 +00001353 return true;
Dan Gohmane450d742010-04-20 00:48:35 +00001354 }
Hans Wennborg18f0a982014-09-08 20:24:10 +00001355 // Remove dead code.
1356 recomputeInsertPt();
1357 if (SavedInsertPt != FuncInfo.InsertPt)
1358 removeDeadCode(FuncInfo.InsertPt, SavedInsertPt);
Dan Gohman18f94462009-12-05 01:27:58 +00001359
Rafael Espindolaea09c592014-02-18 22:05:46 +00001360 DbgLoc = DebugLoc();
Juergen Ributzka31328162014-08-28 02:06:55 +00001361 // Undo phi node updates, because they will be added again by SelectionDAG.
1362 if (isa<TerminatorInst>(I))
1363 FuncInfo.PHINodesToUpdate.resize(FuncInfo.OrigNumPHINodesToUpdate);
Dan Gohman18f94462009-12-05 01:27:58 +00001364 return false;
Dan Gohmanfcf54562008-09-05 18:18:20 +00001365}
1366
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00001367/// Emit an unconditional branch to the given block, unless it is the immediate
1368/// (fall-through) successor, and update the CFG.
1369void FastISel::fastEmitBranch(MachineBasicBlock *MSucc, DebugLoc DbgLoc) {
Evan Cheng615620c2013-02-11 01:27:15 +00001370 if (FuncInfo.MBB->getBasicBlock()->size() > 1 &&
1371 FuncInfo.MBB->isLayoutSuccessor(MSucc)) {
Eric Christophere9abba72012-04-10 18:18:10 +00001372 // For more accurate line information if this is the only instruction
1373 // in the block then emit it, otherwise we have the unconditional
1374 // fall-through case, which needs no instructions.
Dan Gohman1ab1d312008-10-02 22:15:21 +00001375 } else {
1376 // The unconditional branch case.
Craig Topperc0196b12014-04-14 00:51:57 +00001377 TII.InsertBranch(*FuncInfo.MBB, MSucc, nullptr,
Rafael Espindolaea09c592014-02-18 22:05:46 +00001378 SmallVector<MachineOperand, 0>(), DbgLoc);
Dan Gohman1ab1d312008-10-02 22:15:21 +00001379 }
Juergen Ributzka454d3742014-06-13 00:45:11 +00001380 uint32_t BranchWeight = 0;
1381 if (FuncInfo.BPI)
1382 BranchWeight = FuncInfo.BPI->getEdgeWeight(FuncInfo.MBB->getBasicBlock(),
1383 MSucc->getBasicBlock());
1384 FuncInfo.MBB->addSuccessor(MSucc, BranchWeight);
Dan Gohman1ab1d312008-10-02 22:15:21 +00001385}
1386
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00001387/// Emit an FNeg operation.
Juergen Ributzka7a76c242014-09-03 18:46:45 +00001388bool FastISel::selectFNeg(const User *I) {
Dan Gohmanaa92dc12009-09-03 22:53:57 +00001389 unsigned OpReg = getRegForValue(BinaryOperator::getFNegArgument(I));
Juergen Ributzka7a76c242014-09-03 18:46:45 +00001390 if (!OpReg)
1391 return false;
Dan Gohman1a1b51f2010-05-11 23:54:07 +00001392 bool OpRegIsKill = hasTrivialKill(I);
1393
Dan Gohman9cbef322009-09-11 00:36:43 +00001394 // If the target has ISD::FNEG, use it.
1395 EVT VT = TLI.getValueType(I->getType());
Juergen Ributzka88e32512014-09-03 20:56:59 +00001396 unsigned ResultReg = fastEmit_r(VT.getSimpleVT(), VT.getSimpleVT(), ISD::FNEG,
Juergen Ributzka7a76c242014-09-03 18:46:45 +00001397 OpReg, OpRegIsKill);
1398 if (ResultReg) {
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00001399 updateValueMap(I, ResultReg);
Dan Gohman9cbef322009-09-11 00:36:43 +00001400 return true;
1401 }
1402
Dan Gohman89b090e2009-09-11 00:34:46 +00001403 // Bitcast the value to integer, twiddle the sign bit with xor,
1404 // and then bitcast it back to floating-point.
Juergen Ributzka7a76c242014-09-03 18:46:45 +00001405 if (VT.getSizeInBits() > 64)
1406 return false;
Dan Gohman89b090e2009-09-11 00:34:46 +00001407 EVT IntVT = EVT::getIntegerVT(I->getContext(), VT.getSizeInBits());
1408 if (!TLI.isTypeLegal(IntVT))
1409 return false;
1410
Juergen Ributzka88e32512014-09-03 20:56:59 +00001411 unsigned IntReg = fastEmit_r(VT.getSimpleVT(), IntVT.getSimpleVT(),
Wesley Peck527da1b2010-11-23 03:31:01 +00001412 ISD::BITCAST, OpReg, OpRegIsKill);
Juergen Ributzka7a76c242014-09-03 18:46:45 +00001413 if (!IntReg)
Dan Gohman89b090e2009-09-11 00:34:46 +00001414 return false;
1415
Juergen Ributzka88e32512014-09-03 20:56:59 +00001416 unsigned IntResultReg = fastEmit_ri_(
Juergen Ributzka7a76c242014-09-03 18:46:45 +00001417 IntVT.getSimpleVT(), ISD::XOR, IntReg, /*IsKill=*/true,
1418 UINT64_C(1) << (VT.getSizeInBits() - 1), IntVT.getSimpleVT());
1419 if (!IntResultReg)
Dan Gohman89b090e2009-09-11 00:34:46 +00001420 return false;
1421
Juergen Ributzka88e32512014-09-03 20:56:59 +00001422 ResultReg = fastEmit_r(IntVT.getSimpleVT(), VT.getSimpleVT(), ISD::BITCAST,
Juergen Ributzka7a76c242014-09-03 18:46:45 +00001423 IntResultReg, /*IsKill=*/true);
1424 if (!ResultReg)
Dan Gohmanaa92dc12009-09-03 22:53:57 +00001425 return false;
1426
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00001427 updateValueMap(I, ResultReg);
Dan Gohmanaa92dc12009-09-03 22:53:57 +00001428 return true;
1429}
1430
Juergen Ributzka7a76c242014-09-03 18:46:45 +00001431bool FastISel::selectExtractValue(const User *U) {
Eli Friedman9ac94472011-05-16 20:27:46 +00001432 const ExtractValueInst *EVI = dyn_cast<ExtractValueInst>(U);
Eli Friedman4c08bb42011-05-16 20:34:53 +00001433 if (!EVI)
Eli Friedman9ac94472011-05-16 20:27:46 +00001434 return false;
1435
Eli Friedmana4d4a012011-05-16 21:06:17 +00001436 // Make sure we only try to handle extracts with a legal result. But also
1437 // allow i1 because it's easy.
Eli Friedman9ac94472011-05-16 20:27:46 +00001438 EVT RealVT = TLI.getValueType(EVI->getType(), /*AllowUnknown=*/true);
1439 if (!RealVT.isSimple())
1440 return false;
1441 MVT VT = RealVT.getSimpleVT();
Eli Friedmana4d4a012011-05-16 21:06:17 +00001442 if (!TLI.isTypeLegal(VT) && VT != MVT::i1)
Eli Friedman9ac94472011-05-16 20:27:46 +00001443 return false;
1444
1445 const Value *Op0 = EVI->getOperand(0);
Chris Lattner229907c2011-07-18 04:54:35 +00001446 Type *AggTy = Op0->getType();
Eli Friedman9ac94472011-05-16 20:27:46 +00001447
1448 // Get the base result register.
1449 unsigned ResultReg;
1450 DenseMap<const Value *, unsigned>::iterator I = FuncInfo.ValueMap.find(Op0);
1451 if (I != FuncInfo.ValueMap.end())
1452 ResultReg = I->second;
Eli Friedmanbd375f12011-06-06 05:46:34 +00001453 else if (isa<Instruction>(Op0))
Eli Friedman9ac94472011-05-16 20:27:46 +00001454 ResultReg = FuncInfo.InitializeRegForValue(Op0);
Eli Friedmanbd375f12011-06-06 05:46:34 +00001455 else
1456 return false; // fast-isel can't handle aggregate constants at the moment
Eli Friedman9ac94472011-05-16 20:27:46 +00001457
1458 // Get the actual result register, which is an offset from the base register.
Jay Foad57aa6362011-07-13 10:26:04 +00001459 unsigned VTIndex = ComputeLinearIndex(AggTy, EVI->getIndices());
Eli Friedman9ac94472011-05-16 20:27:46 +00001460
1461 SmallVector<EVT, 4> AggValueVTs;
1462 ComputeValueVTs(TLI, AggTy, AggValueVTs);
1463
1464 for (unsigned i = 0; i < VTIndex; i++)
1465 ResultReg += TLI.getNumRegisters(FuncInfo.Fn->getContext(), AggValueVTs[i]);
1466
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00001467 updateValueMap(EVI, ResultReg);
Eli Friedman9ac94472011-05-16 20:27:46 +00001468 return true;
1469}
1470
Juergen Ributzka7a76c242014-09-03 18:46:45 +00001471bool FastISel::selectOperator(const User *I, unsigned Opcode) {
Dan Gohmanfcf54562008-09-05 18:18:20 +00001472 switch (Opcode) {
Dan Gohmana5b96452009-06-04 22:49:04 +00001473 case Instruction::Add:
Juergen Ributzka7a76c242014-09-03 18:46:45 +00001474 return selectBinaryOp(I, ISD::ADD);
Dan Gohmana5b96452009-06-04 22:49:04 +00001475 case Instruction::FAdd:
Juergen Ributzka7a76c242014-09-03 18:46:45 +00001476 return selectBinaryOp(I, ISD::FADD);
Dan Gohmana5b96452009-06-04 22:49:04 +00001477 case Instruction::Sub:
Juergen Ributzka7a76c242014-09-03 18:46:45 +00001478 return selectBinaryOp(I, ISD::SUB);
Dan Gohmana5b96452009-06-04 22:49:04 +00001479 case Instruction::FSub:
Dan Gohmanaa92dc12009-09-03 22:53:57 +00001480 // FNeg is currently represented in LLVM IR as a special case of FSub.
1481 if (BinaryOperator::isFNeg(I))
Juergen Ributzka7a76c242014-09-03 18:46:45 +00001482 return selectFNeg(I);
1483 return selectBinaryOp(I, ISD::FSUB);
Dan Gohmana5b96452009-06-04 22:49:04 +00001484 case Instruction::Mul:
Juergen Ributzka7a76c242014-09-03 18:46:45 +00001485 return selectBinaryOp(I, ISD::MUL);
Dan Gohmana5b96452009-06-04 22:49:04 +00001486 case Instruction::FMul:
Juergen Ributzka7a76c242014-09-03 18:46:45 +00001487 return selectBinaryOp(I, ISD::FMUL);
Dan Gohman7bda51f2008-09-03 23:12:08 +00001488 case Instruction::SDiv:
Juergen Ributzka7a76c242014-09-03 18:46:45 +00001489 return selectBinaryOp(I, ISD::SDIV);
Dan Gohman7bda51f2008-09-03 23:12:08 +00001490 case Instruction::UDiv:
Juergen Ributzka7a76c242014-09-03 18:46:45 +00001491 return selectBinaryOp(I, ISD::UDIV);
Dan Gohman7bda51f2008-09-03 23:12:08 +00001492 case Instruction::FDiv:
Juergen Ributzka7a76c242014-09-03 18:46:45 +00001493 return selectBinaryOp(I, ISD::FDIV);
Dan Gohman7bda51f2008-09-03 23:12:08 +00001494 case Instruction::SRem:
Juergen Ributzka7a76c242014-09-03 18:46:45 +00001495 return selectBinaryOp(I, ISD::SREM);
Dan Gohman7bda51f2008-09-03 23:12:08 +00001496 case Instruction::URem:
Juergen Ributzka7a76c242014-09-03 18:46:45 +00001497 return selectBinaryOp(I, ISD::UREM);
Dan Gohman7bda51f2008-09-03 23:12:08 +00001498 case Instruction::FRem:
Juergen Ributzka7a76c242014-09-03 18:46:45 +00001499 return selectBinaryOp(I, ISD::FREM);
Dan Gohman7bda51f2008-09-03 23:12:08 +00001500 case Instruction::Shl:
Juergen Ributzka7a76c242014-09-03 18:46:45 +00001501 return selectBinaryOp(I, ISD::SHL);
Dan Gohman7bda51f2008-09-03 23:12:08 +00001502 case Instruction::LShr:
Juergen Ributzka7a76c242014-09-03 18:46:45 +00001503 return selectBinaryOp(I, ISD::SRL);
Dan Gohman7bda51f2008-09-03 23:12:08 +00001504 case Instruction::AShr:
Juergen Ributzka7a76c242014-09-03 18:46:45 +00001505 return selectBinaryOp(I, ISD::SRA);
Dan Gohman7bda51f2008-09-03 23:12:08 +00001506 case Instruction::And:
Juergen Ributzka7a76c242014-09-03 18:46:45 +00001507 return selectBinaryOp(I, ISD::AND);
Dan Gohman7bda51f2008-09-03 23:12:08 +00001508 case Instruction::Or:
Juergen Ributzka7a76c242014-09-03 18:46:45 +00001509 return selectBinaryOp(I, ISD::OR);
Dan Gohman7bda51f2008-09-03 23:12:08 +00001510 case Instruction::Xor:
Juergen Ributzka7a76c242014-09-03 18:46:45 +00001511 return selectBinaryOp(I, ISD::XOR);
Dan Gohmanb2226e22008-08-13 20:19:35 +00001512
Dan Gohman7bda51f2008-09-03 23:12:08 +00001513 case Instruction::GetElementPtr:
Juergen Ributzka7a76c242014-09-03 18:46:45 +00001514 return selectGetElementPtr(I);
Dan Gohmana3e4d5a2008-08-20 00:11:48 +00001515
Dan Gohman7bda51f2008-09-03 23:12:08 +00001516 case Instruction::Br: {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001517 const BranchInst *BI = cast<BranchInst>(I);
Dan Gohmana3e4d5a2008-08-20 00:11:48 +00001518
Dan Gohman7bda51f2008-09-03 23:12:08 +00001519 if (BI->isUnconditional()) {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001520 const BasicBlock *LLVMSucc = BI->getSuccessor(0);
Dan Gohman87fb4e82010-07-07 16:29:44 +00001521 MachineBasicBlock *MSucc = FuncInfo.MBBMap[LLVMSucc];
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00001522 fastEmitBranch(MSucc, BI->getDebugLoc());
Dan Gohman7bda51f2008-09-03 23:12:08 +00001523 return true;
Owen Anderson14054922008-08-27 00:31:01 +00001524 }
Dan Gohman7bda51f2008-09-03 23:12:08 +00001525
1526 // Conditional branches are not handed yet.
1527 // Halt "fast" selection and bail.
1528 return false;
Dan Gohmanb2226e22008-08-13 20:19:35 +00001529 }
1530
Dan Gohmanea56bdd2008-09-05 01:08:41 +00001531 case Instruction::Unreachable:
Yaron Kerend7ba46b2014-04-19 13:47:43 +00001532 if (TM.Options.TrapUnreachable)
Juergen Ributzka88e32512014-09-03 20:56:59 +00001533 return fastEmit_(MVT::Other, MVT::Other, ISD::TRAP) != 0;
Yaron Kerend7ba46b2014-04-19 13:47:43 +00001534 else
1535 return true;
Dan Gohmanea56bdd2008-09-05 01:08:41 +00001536
Dan Gohman39d82f92008-09-10 20:11:02 +00001537 case Instruction::Alloca:
1538 // FunctionLowering has the static-sized case covered.
Dan Gohman87fb4e82010-07-07 16:29:44 +00001539 if (FuncInfo.StaticAllocaMap.count(cast<AllocaInst>(I)))
Dan Gohman39d82f92008-09-10 20:11:02 +00001540 return true;
1541
1542 // Dynamic-sized alloca is not handled yet.
1543 return false;
Wesley Peck527da1b2010-11-23 03:31:01 +00001544
Dan Gohman32a733e2008-09-25 17:05:24 +00001545 case Instruction::Call:
Juergen Ributzka7a76c242014-09-03 18:46:45 +00001546 return selectCall(I);
Wesley Peck527da1b2010-11-23 03:31:01 +00001547
Dan Gohman7bda51f2008-09-03 23:12:08 +00001548 case Instruction::BitCast:
Juergen Ributzka7a76c242014-09-03 18:46:45 +00001549 return selectBitCast(I);
Dan Gohman7bda51f2008-09-03 23:12:08 +00001550
1551 case Instruction::FPToSI:
Juergen Ributzka7a76c242014-09-03 18:46:45 +00001552 return selectCast(I, ISD::FP_TO_SINT);
Dan Gohman7bda51f2008-09-03 23:12:08 +00001553 case Instruction::ZExt:
Juergen Ributzka7a76c242014-09-03 18:46:45 +00001554 return selectCast(I, ISD::ZERO_EXTEND);
Dan Gohman7bda51f2008-09-03 23:12:08 +00001555 case Instruction::SExt:
Juergen Ributzka7a76c242014-09-03 18:46:45 +00001556 return selectCast(I, ISD::SIGN_EXTEND);
Dan Gohman7bda51f2008-09-03 23:12:08 +00001557 case Instruction::Trunc:
Juergen Ributzka7a76c242014-09-03 18:46:45 +00001558 return selectCast(I, ISD::TRUNCATE);
Dan Gohman7bda51f2008-09-03 23:12:08 +00001559 case Instruction::SIToFP:
Juergen Ributzka7a76c242014-09-03 18:46:45 +00001560 return selectCast(I, ISD::SINT_TO_FP);
Dan Gohman7bda51f2008-09-03 23:12:08 +00001561
1562 case Instruction::IntToPtr: // Deliberate fall-through.
1563 case Instruction::PtrToInt: {
Owen Anderson53aa7a92009-08-10 22:56:29 +00001564 EVT SrcVT = TLI.getValueType(I->getOperand(0)->getType());
1565 EVT DstVT = TLI.getValueType(I->getType());
Dan Gohman7bda51f2008-09-03 23:12:08 +00001566 if (DstVT.bitsGT(SrcVT))
Juergen Ributzka7a76c242014-09-03 18:46:45 +00001567 return selectCast(I, ISD::ZERO_EXTEND);
Dan Gohman7bda51f2008-09-03 23:12:08 +00001568 if (DstVT.bitsLT(SrcVT))
Juergen Ributzka7a76c242014-09-03 18:46:45 +00001569 return selectCast(I, ISD::TRUNCATE);
Dan Gohman7bda51f2008-09-03 23:12:08 +00001570 unsigned Reg = getRegForValue(I->getOperand(0));
Juergen Ributzka7a76c242014-09-03 18:46:45 +00001571 if (!Reg)
1572 return false;
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00001573 updateValueMap(I, Reg);
Dan Gohman7bda51f2008-09-03 23:12:08 +00001574 return true;
1575 }
Dan Gohman918fe082008-09-23 21:53:34 +00001576
Eli Friedman9ac94472011-05-16 20:27:46 +00001577 case Instruction::ExtractValue:
Juergen Ributzka7a76c242014-09-03 18:46:45 +00001578 return selectExtractValue(I);
Eli Friedman9ac94472011-05-16 20:27:46 +00001579
Dan Gohmanf41ad472010-04-20 15:00:41 +00001580 case Instruction::PHI:
1581 llvm_unreachable("FastISel shouldn't visit PHI nodes!");
1582
Dan Gohman7bda51f2008-09-03 23:12:08 +00001583 default:
1584 // Unhandled instruction. Halt "fast" selection and bail.
1585 return false;
1586 }
Dan Gohmanb2226e22008-08-13 20:19:35 +00001587}
1588
Juergen Ributzka7e998fb2014-09-02 21:07:44 +00001589FastISel::FastISel(FunctionLoweringInfo &FuncInfo,
1590 const TargetLibraryInfo *LibInfo,
1591 bool SkipTargetIndependentISel)
1592 : FuncInfo(FuncInfo), MF(FuncInfo.MF), MRI(FuncInfo.MF->getRegInfo()),
Eric Christopherd9134482014-08-04 21:25:23 +00001593 MFI(*FuncInfo.MF->getFrameInfo()), MCP(*FuncInfo.MF->getConstantPool()),
Eric Christopher8b770652015-01-26 19:03:15 +00001594 TM(FuncInfo.MF->getTarget()), DL(*TM.getDataLayout()),
Eric Christopher4e3d6de2014-10-08 23:38:33 +00001595 TII(*MF->getSubtarget().getInstrInfo()),
1596 TLI(*MF->getSubtarget().getTargetLowering()),
1597 TRI(*MF->getSubtarget().getRegisterInfo()), LibInfo(LibInfo),
Juergen Ributzka7e998fb2014-09-02 21:07:44 +00001598 SkipTargetIndependentISel(SkipTargetIndependentISel) {}
Dan Gohman02c84b82008-08-20 21:05:57 +00001599
Dan Gohmanc4442382008-08-14 21:51:29 +00001600FastISel::~FastISel() {}
1601
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00001602bool FastISel::fastLowerArguments() { return false; }
Evan Cheng615620c2013-02-11 01:27:15 +00001603
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00001604bool FastISel::fastLowerCall(CallLoweringInfo & /*CLI*/) { return false; }
Juergen Ributzka8179e9e2014-07-11 22:01:42 +00001605
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00001606bool FastISel::fastLowerIntrinsicCall(const IntrinsicInst * /*II*/) {
Juergen Ributzka5dd32132014-07-11 20:42:12 +00001607 return false;
1608}
1609
Juergen Ributzka88e32512014-09-03 20:56:59 +00001610unsigned FastISel::fastEmit_(MVT, MVT, unsigned) { return 0; }
Juergen Ributzka7a76c242014-09-03 18:46:45 +00001611
Juergen Ributzka88e32512014-09-03 20:56:59 +00001612unsigned FastISel::fastEmit_r(MVT, MVT, unsigned, unsigned /*Op0*/,
Juergen Ributzka7a76c242014-09-03 18:46:45 +00001613 bool /*Op0IsKill*/) {
Dan Gohmanb2226e22008-08-13 20:19:35 +00001614 return 0;
1615}
1616
Juergen Ributzka88e32512014-09-03 20:56:59 +00001617unsigned FastISel::fastEmit_rr(MVT, MVT, unsigned, unsigned /*Op0*/,
Juergen Ributzka7a76c242014-09-03 18:46:45 +00001618 bool /*Op0IsKill*/, unsigned /*Op1*/,
1619 bool /*Op1IsKill*/) {
Dan Gohmanb2226e22008-08-13 20:19:35 +00001620 return 0;
1621}
1622
Juergen Ributzka88e32512014-09-03 20:56:59 +00001623unsigned FastISel::fastEmit_i(MVT, MVT, unsigned, uint64_t /*Imm*/) {
Evan Cheng864fcc12008-08-20 22:45:34 +00001624 return 0;
1625}
1626
Juergen Ributzka88e32512014-09-03 20:56:59 +00001627unsigned FastISel::fastEmit_f(MVT, MVT, unsigned,
Juergen Ributzka7a76c242014-09-03 18:46:45 +00001628 const ConstantFP * /*FPImm*/) {
Dan Gohman5ca269e2008-08-27 01:09:54 +00001629 return 0;
1630}
1631
Juergen Ributzka88e32512014-09-03 20:56:59 +00001632unsigned FastISel::fastEmit_ri(MVT, MVT, unsigned, unsigned /*Op0*/,
Juergen Ributzka7a76c242014-09-03 18:46:45 +00001633 bool /*Op0IsKill*/, uint64_t /*Imm*/) {
Dan Gohmanfe905652008-08-21 01:41:07 +00001634 return 0;
1635}
1636
Juergen Ributzka88e32512014-09-03 20:56:59 +00001637unsigned FastISel::fastEmit_rf(MVT, MVT, unsigned, unsigned /*Op0*/,
Juergen Ributzka7a76c242014-09-03 18:46:45 +00001638 bool /*Op0IsKill*/,
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001639 const ConstantFP * /*FPImm*/) {
Dan Gohman5ca269e2008-08-27 01:09:54 +00001640 return 0;
1641}
1642
Juergen Ributzka88e32512014-09-03 20:56:59 +00001643unsigned FastISel::fastEmit_rri(MVT, MVT, unsigned, unsigned /*Op0*/,
Juergen Ributzka7a76c242014-09-03 18:46:45 +00001644 bool /*Op0IsKill*/, unsigned /*Op1*/,
1645 bool /*Op1IsKill*/, uint64_t /*Imm*/) {
Evan Cheng864fcc12008-08-20 22:45:34 +00001646 return 0;
1647}
1648
Juergen Ributzka88e32512014-09-03 20:56:59 +00001649/// This method is a wrapper of fastEmit_ri. It first tries to emit an
1650/// instruction with an immediate operand using fastEmit_ri.
Evan Cheng864fcc12008-08-20 22:45:34 +00001651/// If that fails, it materializes the immediate into a register and try
Juergen Ributzka88e32512014-09-03 20:56:59 +00001652/// fastEmit_rr instead.
1653unsigned FastISel::fastEmit_ri_(MVT VT, unsigned Opcode, unsigned Op0,
Juergen Ributzka7a76c242014-09-03 18:46:45 +00001654 bool Op0IsKill, uint64_t Imm, MVT ImmType) {
Chris Lattnerb53ccb82011-04-17 20:23:29 +00001655 // If this is a multiply by a power of two, emit this as a shift left.
1656 if (Opcode == ISD::MUL && isPowerOf2_64(Imm)) {
1657 Opcode = ISD::SHL;
1658 Imm = Log2_64(Imm);
Chris Lattner562d6e82011-04-18 06:55:51 +00001659 } else if (Opcode == ISD::UDIV && isPowerOf2_64(Imm)) {
1660 // div x, 8 -> srl x, 3
1661 Opcode = ISD::SRL;
1662 Imm = Log2_64(Imm);
Chris Lattnerb53ccb82011-04-17 20:23:29 +00001663 }
Owen Andersondd450b82011-04-22 23:38:06 +00001664
Chris Lattnerb53ccb82011-04-17 20:23:29 +00001665 // Horrible hack (to be removed), check to make sure shift amounts are
1666 // in-range.
1667 if ((Opcode == ISD::SHL || Opcode == ISD::SRA || Opcode == ISD::SRL) &&
1668 Imm >= VT.getSizeInBits())
1669 return 0;
Owen Andersondd450b82011-04-22 23:38:06 +00001670
Evan Cheng864fcc12008-08-20 22:45:34 +00001671 // First check if immediate type is legal. If not, we can't use the ri form.
Juergen Ributzka88e32512014-09-03 20:56:59 +00001672 unsigned ResultReg = fastEmit_ri(VT, VT, Opcode, Op0, Op0IsKill, Imm);
Juergen Ributzka7a76c242014-09-03 18:46:45 +00001673 if (ResultReg)
Evan Cheng864fcc12008-08-20 22:45:34 +00001674 return ResultReg;
Juergen Ributzka88e32512014-09-03 20:56:59 +00001675 unsigned MaterialReg = fastEmit_i(ImmType, ImmType, ISD::Constant, Imm);
Juergen Ributzka7a76c242014-09-03 18:46:45 +00001676 if (!MaterialReg) {
Eli Friedman4105ed12011-04-29 23:34:52 +00001677 // This is a bit ugly/slow, but failing here means falling out of
1678 // fast-isel, which would be very slow.
Juergen Ributzka7a76c242014-09-03 18:46:45 +00001679 IntegerType *ITy =
1680 IntegerType::get(FuncInfo.Fn->getContext(), VT.getSizeInBits());
Eli Friedman4105ed12011-04-29 23:34:52 +00001681 MaterialReg = getRegForValue(ConstantInt::get(ITy, Imm));
Juergen Ributzka7a76c242014-09-03 18:46:45 +00001682 if (!MaterialReg)
1683 return 0;
Eli Friedman4105ed12011-04-29 23:34:52 +00001684 }
Juergen Ributzka88e32512014-09-03 20:56:59 +00001685 return fastEmit_rr(VT, VT, Opcode, Op0, Op0IsKill, MaterialReg,
Juergen Ributzka7a76c242014-09-03 18:46:45 +00001686 /*IsKill=*/true);
Dan Gohmanfe905652008-08-21 01:41:07 +00001687}
1688
Juergen Ributzka7a76c242014-09-03 18:46:45 +00001689unsigned FastISel::createResultReg(const TargetRegisterClass *RC) {
Dan Gohmanfe905652008-08-21 01:41:07 +00001690 return MRI.createVirtualRegister(RC);
Evan Cheng864fcc12008-08-20 22:45:34 +00001691}
1692
Juergen Ributzka7a76c242014-09-03 18:46:45 +00001693unsigned FastISel::constrainOperandRegClass(const MCInstrDesc &II, unsigned Op,
1694 unsigned OpNum) {
Tim Northover2f553f32014-04-15 13:59:49 +00001695 if (TargetRegisterInfo::isVirtualRegister(Op)) {
1696 const TargetRegisterClass *RegClass =
1697 TII.getRegClass(II, OpNum, &TRI, *FuncInfo.MF);
1698 if (!MRI.constrainRegClass(Op, RegClass)) {
1699 // If it's not legal to COPY between the register classes, something
1700 // has gone very wrong before we got here.
1701 unsigned NewOp = createResultReg(RegClass);
1702 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
1703 TII.get(TargetOpcode::COPY), NewOp).addReg(Op);
1704 return NewOp;
1705 }
1706 }
1707 return Op;
1708}
1709
Juergen Ributzka88e32512014-09-03 20:56:59 +00001710unsigned FastISel::fastEmitInst_(unsigned MachineInstOpcode,
Juergen Ributzka7a76c242014-09-03 18:46:45 +00001711 const TargetRegisterClass *RC) {
Dan Gohmanfe905652008-08-21 01:41:07 +00001712 unsigned ResultReg = createResultReg(RC);
Evan Cheng6cc775f2011-06-28 19:10:37 +00001713 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Dan Gohmanb2226e22008-08-13 20:19:35 +00001714
Rafael Espindolaea09c592014-02-18 22:05:46 +00001715 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, II, ResultReg);
Dan Gohmanb2226e22008-08-13 20:19:35 +00001716 return ResultReg;
1717}
1718
Juergen Ributzka88e32512014-09-03 20:56:59 +00001719unsigned FastISel::fastEmitInst_r(unsigned MachineInstOpcode,
Juergen Ributzka7a76c242014-09-03 18:46:45 +00001720 const TargetRegisterClass *RC, unsigned Op0,
1721 bool Op0IsKill) {
Evan Cheng6cc775f2011-06-28 19:10:37 +00001722 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Dan Gohmanb2226e22008-08-13 20:19:35 +00001723
Tim Northover2f553f32014-04-15 13:59:49 +00001724 unsigned ResultReg = createResultReg(RC);
1725 Op0 = constrainOperandRegClass(II, Op0, II.getNumDefs());
1726
Evan Chenge775d352008-09-08 08:38:20 +00001727 if (II.getNumDefs() >= 1)
Rafael Espindolaea09c592014-02-18 22:05:46 +00001728 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, II, ResultReg)
Juergen Ributzka7a76c242014-09-03 18:46:45 +00001729 .addReg(Op0, getKillRegState(Op0IsKill));
Evan Chenge775d352008-09-08 08:38:20 +00001730 else {
Rafael Espindolaea09c592014-02-18 22:05:46 +00001731 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, II)
Juergen Ributzka7a76c242014-09-03 18:46:45 +00001732 .addReg(Op0, getKillRegState(Op0IsKill));
Rafael Espindolaea09c592014-02-18 22:05:46 +00001733 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
1734 TII.get(TargetOpcode::COPY), ResultReg).addReg(II.ImplicitDefs[0]);
Evan Chenge775d352008-09-08 08:38:20 +00001735 }
1736
Dan Gohmanb2226e22008-08-13 20:19:35 +00001737 return ResultReg;
1738}
1739
Juergen Ributzka88e32512014-09-03 20:56:59 +00001740unsigned FastISel::fastEmitInst_rr(unsigned MachineInstOpcode,
Juergen Ributzka7a76c242014-09-03 18:46:45 +00001741 const TargetRegisterClass *RC, unsigned Op0,
1742 bool Op0IsKill, unsigned Op1,
1743 bool Op1IsKill) {
Evan Cheng6cc775f2011-06-28 19:10:37 +00001744 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Dan Gohmanb2226e22008-08-13 20:19:35 +00001745
Tim Northover2f553f32014-04-15 13:59:49 +00001746 unsigned ResultReg = createResultReg(RC);
1747 Op0 = constrainOperandRegClass(II, Op0, II.getNumDefs());
1748 Op1 = constrainOperandRegClass(II, Op1, II.getNumDefs() + 1);
1749
Evan Chenge775d352008-09-08 08:38:20 +00001750 if (II.getNumDefs() >= 1)
Rafael Espindolaea09c592014-02-18 22:05:46 +00001751 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, II, ResultReg)
Juergen Ributzka7a76c242014-09-03 18:46:45 +00001752 .addReg(Op0, getKillRegState(Op0IsKill))
1753 .addReg(Op1, getKillRegState(Op1IsKill));
Evan Chenge775d352008-09-08 08:38:20 +00001754 else {
Rafael Espindolaea09c592014-02-18 22:05:46 +00001755 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, II)
Juergen Ributzka7a76c242014-09-03 18:46:45 +00001756 .addReg(Op0, getKillRegState(Op0IsKill))
1757 .addReg(Op1, getKillRegState(Op1IsKill));
Rafael Espindolaea09c592014-02-18 22:05:46 +00001758 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
1759 TII.get(TargetOpcode::COPY), ResultReg).addReg(II.ImplicitDefs[0]);
Evan Chenge775d352008-09-08 08:38:20 +00001760 }
Dan Gohmanb2226e22008-08-13 20:19:35 +00001761 return ResultReg;
1762}
Dan Gohmanfe905652008-08-21 01:41:07 +00001763
Juergen Ributzka88e32512014-09-03 20:56:59 +00001764unsigned FastISel::fastEmitInst_rrr(unsigned MachineInstOpcode,
Juergen Ributzka7a76c242014-09-03 18:46:45 +00001765 const TargetRegisterClass *RC, unsigned Op0,
1766 bool Op0IsKill, unsigned Op1,
1767 bool Op1IsKill, unsigned Op2,
1768 bool Op2IsKill) {
Evan Cheng6cc775f2011-06-28 19:10:37 +00001769 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Owen Anderson68b6b0e2011-05-05 17:59:04 +00001770
Tim Northover2f553f32014-04-15 13:59:49 +00001771 unsigned ResultReg = createResultReg(RC);
1772 Op0 = constrainOperandRegClass(II, Op0, II.getNumDefs());
1773 Op1 = constrainOperandRegClass(II, Op1, II.getNumDefs() + 1);
1774 Op2 = constrainOperandRegClass(II, Op2, II.getNumDefs() + 2);
1775
Owen Anderson68b6b0e2011-05-05 17:59:04 +00001776 if (II.getNumDefs() >= 1)
Rafael Espindolaea09c592014-02-18 22:05:46 +00001777 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, II, ResultReg)
Juergen Ributzka7a76c242014-09-03 18:46:45 +00001778 .addReg(Op0, getKillRegState(Op0IsKill))
1779 .addReg(Op1, getKillRegState(Op1IsKill))
1780 .addReg(Op2, getKillRegState(Op2IsKill));
Owen Anderson68b6b0e2011-05-05 17:59:04 +00001781 else {
Rafael Espindolaea09c592014-02-18 22:05:46 +00001782 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, II)
Juergen Ributzka7a76c242014-09-03 18:46:45 +00001783 .addReg(Op0, getKillRegState(Op0IsKill))
1784 .addReg(Op1, getKillRegState(Op1IsKill))
1785 .addReg(Op2, getKillRegState(Op2IsKill));
Rafael Espindolaea09c592014-02-18 22:05:46 +00001786 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
1787 TII.get(TargetOpcode::COPY), ResultReg).addReg(II.ImplicitDefs[0]);
Owen Anderson68b6b0e2011-05-05 17:59:04 +00001788 }
1789 return ResultReg;
1790}
1791
Juergen Ributzka88e32512014-09-03 20:56:59 +00001792unsigned FastISel::fastEmitInst_ri(unsigned MachineInstOpcode,
Juergen Ributzka7a76c242014-09-03 18:46:45 +00001793 const TargetRegisterClass *RC, unsigned Op0,
1794 bool Op0IsKill, uint64_t Imm) {
Evan Cheng6cc775f2011-06-28 19:10:37 +00001795 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Dan Gohmanfe905652008-08-21 01:41:07 +00001796
Tim Northover2f553f32014-04-15 13:59:49 +00001797 unsigned ResultReg = createResultReg(RC);
Juergen Ributzka833bc682014-08-27 20:47:33 +00001798 Op0 = constrainOperandRegClass(II, Op0, II.getNumDefs());
Tim Northover2f553f32014-04-15 13:59:49 +00001799
Evan Chenge775d352008-09-08 08:38:20 +00001800 if (II.getNumDefs() >= 1)
Rafael Espindolaea09c592014-02-18 22:05:46 +00001801 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, II, ResultReg)
Juergen Ributzka7a76c242014-09-03 18:46:45 +00001802 .addReg(Op0, getKillRegState(Op0IsKill))
1803 .addImm(Imm);
Evan Chenge775d352008-09-08 08:38:20 +00001804 else {
Rafael Espindolaea09c592014-02-18 22:05:46 +00001805 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, II)
Juergen Ributzka7a76c242014-09-03 18:46:45 +00001806 .addReg(Op0, getKillRegState(Op0IsKill))
1807 .addImm(Imm);
Rafael Espindolaea09c592014-02-18 22:05:46 +00001808 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
1809 TII.get(TargetOpcode::COPY), ResultReg).addReg(II.ImplicitDefs[0]);
Evan Chenge775d352008-09-08 08:38:20 +00001810 }
Dan Gohmanfe905652008-08-21 01:41:07 +00001811 return ResultReg;
1812}
1813
Juergen Ributzka88e32512014-09-03 20:56:59 +00001814unsigned FastISel::fastEmitInst_rii(unsigned MachineInstOpcode,
Juergen Ributzka7a76c242014-09-03 18:46:45 +00001815 const TargetRegisterClass *RC, unsigned Op0,
1816 bool Op0IsKill, uint64_t Imm1,
1817 uint64_t Imm2) {
Evan Cheng6cc775f2011-06-28 19:10:37 +00001818 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Owen Anderson66443c02011-03-11 21:33:55 +00001819
Tim Northover2f553f32014-04-15 13:59:49 +00001820 unsigned ResultReg = createResultReg(RC);
1821 Op0 = constrainOperandRegClass(II, Op0, II.getNumDefs());
1822
Owen Anderson66443c02011-03-11 21:33:55 +00001823 if (II.getNumDefs() >= 1)
Rafael Espindolaea09c592014-02-18 22:05:46 +00001824 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, II, ResultReg)
Juergen Ributzka7a76c242014-09-03 18:46:45 +00001825 .addReg(Op0, getKillRegState(Op0IsKill))
1826 .addImm(Imm1)
1827 .addImm(Imm2);
Owen Anderson66443c02011-03-11 21:33:55 +00001828 else {
Rafael Espindolaea09c592014-02-18 22:05:46 +00001829 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, II)
Juergen Ributzka7a76c242014-09-03 18:46:45 +00001830 .addReg(Op0, getKillRegState(Op0IsKill))
1831 .addImm(Imm1)
1832 .addImm(Imm2);
Rafael Espindolaea09c592014-02-18 22:05:46 +00001833 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
1834 TII.get(TargetOpcode::COPY), ResultReg).addReg(II.ImplicitDefs[0]);
Owen Anderson66443c02011-03-11 21:33:55 +00001835 }
1836 return ResultReg;
1837}
1838
Juergen Ributzka88e32512014-09-03 20:56:59 +00001839unsigned FastISel::fastEmitInst_rf(unsigned MachineInstOpcode,
Juergen Ributzka7a76c242014-09-03 18:46:45 +00001840 const TargetRegisterClass *RC, unsigned Op0,
1841 bool Op0IsKill, const ConstantFP *FPImm) {
Evan Cheng6cc775f2011-06-28 19:10:37 +00001842 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Dan Gohman5ca269e2008-08-27 01:09:54 +00001843
Tim Northover2f553f32014-04-15 13:59:49 +00001844 unsigned ResultReg = createResultReg(RC);
1845 Op0 = constrainOperandRegClass(II, Op0, II.getNumDefs());
1846
Evan Chenge775d352008-09-08 08:38:20 +00001847 if (II.getNumDefs() >= 1)
Rafael Espindolaea09c592014-02-18 22:05:46 +00001848 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, II, ResultReg)
Juergen Ributzka7a76c242014-09-03 18:46:45 +00001849 .addReg(Op0, getKillRegState(Op0IsKill))
1850 .addFPImm(FPImm);
Evan Chenge775d352008-09-08 08:38:20 +00001851 else {
Rafael Espindolaea09c592014-02-18 22:05:46 +00001852 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, II)
Juergen Ributzka7a76c242014-09-03 18:46:45 +00001853 .addReg(Op0, getKillRegState(Op0IsKill))
1854 .addFPImm(FPImm);
Rafael Espindolaea09c592014-02-18 22:05:46 +00001855 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
1856 TII.get(TargetOpcode::COPY), ResultReg).addReg(II.ImplicitDefs[0]);
Evan Chenge775d352008-09-08 08:38:20 +00001857 }
Dan Gohman5ca269e2008-08-27 01:09:54 +00001858 return ResultReg;
1859}
1860
Juergen Ributzka88e32512014-09-03 20:56:59 +00001861unsigned FastISel::fastEmitInst_rri(unsigned MachineInstOpcode,
Juergen Ributzka7a76c242014-09-03 18:46:45 +00001862 const TargetRegisterClass *RC, unsigned Op0,
1863 bool Op0IsKill, unsigned Op1,
1864 bool Op1IsKill, uint64_t Imm) {
Evan Cheng6cc775f2011-06-28 19:10:37 +00001865 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Dan Gohmanfe905652008-08-21 01:41:07 +00001866
Tim Northover2f553f32014-04-15 13:59:49 +00001867 unsigned ResultReg = createResultReg(RC);
1868 Op0 = constrainOperandRegClass(II, Op0, II.getNumDefs());
1869 Op1 = constrainOperandRegClass(II, Op1, II.getNumDefs() + 1);
1870
Evan Chenge775d352008-09-08 08:38:20 +00001871 if (II.getNumDefs() >= 1)
Rafael Espindolaea09c592014-02-18 22:05:46 +00001872 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, II, ResultReg)
Juergen Ributzka7a76c242014-09-03 18:46:45 +00001873 .addReg(Op0, getKillRegState(Op0IsKill))
1874 .addReg(Op1, getKillRegState(Op1IsKill))
1875 .addImm(Imm);
Evan Chenge775d352008-09-08 08:38:20 +00001876 else {
Rafael Espindolaea09c592014-02-18 22:05:46 +00001877 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, II)
Juergen Ributzka7a76c242014-09-03 18:46:45 +00001878 .addReg(Op0, getKillRegState(Op0IsKill))
1879 .addReg(Op1, getKillRegState(Op1IsKill))
1880 .addImm(Imm);
Rafael Espindolaea09c592014-02-18 22:05:46 +00001881 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
1882 TII.get(TargetOpcode::COPY), ResultReg).addReg(II.ImplicitDefs[0]);
Evan Chenge775d352008-09-08 08:38:20 +00001883 }
Dan Gohmanfe905652008-08-21 01:41:07 +00001884 return ResultReg;
1885}
Owen Anderson32635db2008-08-25 20:20:32 +00001886
Juergen Ributzka88e32512014-09-03 20:56:59 +00001887unsigned FastISel::fastEmitInst_rrii(unsigned MachineInstOpcode,
Manman Rene8735522012-06-01 19:33:18 +00001888 const TargetRegisterClass *RC,
Juergen Ributzka7a76c242014-09-03 18:46:45 +00001889 unsigned Op0, bool Op0IsKill, unsigned Op1,
1890 bool Op1IsKill, uint64_t Imm1,
1891 uint64_t Imm2) {
Manman Rene8735522012-06-01 19:33:18 +00001892 const MCInstrDesc &II = TII.get(MachineInstOpcode);
1893
Tim Northover2f553f32014-04-15 13:59:49 +00001894 unsigned ResultReg = createResultReg(RC);
1895 Op0 = constrainOperandRegClass(II, Op0, II.getNumDefs());
1896 Op1 = constrainOperandRegClass(II, Op1, II.getNumDefs() + 1);
1897
Manman Rene8735522012-06-01 19:33:18 +00001898 if (II.getNumDefs() >= 1)
Rafael Espindolaea09c592014-02-18 22:05:46 +00001899 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, II, ResultReg)
Juergen Ributzka7a76c242014-09-03 18:46:45 +00001900 .addReg(Op0, getKillRegState(Op0IsKill))
1901 .addReg(Op1, getKillRegState(Op1IsKill))
1902 .addImm(Imm1)
1903 .addImm(Imm2);
Manman Rene8735522012-06-01 19:33:18 +00001904 else {
Rafael Espindolaea09c592014-02-18 22:05:46 +00001905 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, II)
Juergen Ributzka7a76c242014-09-03 18:46:45 +00001906 .addReg(Op0, getKillRegState(Op0IsKill))
1907 .addReg(Op1, getKillRegState(Op1IsKill))
1908 .addImm(Imm1)
1909 .addImm(Imm2);
Rafael Espindolaea09c592014-02-18 22:05:46 +00001910 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
1911 TII.get(TargetOpcode::COPY), ResultReg).addReg(II.ImplicitDefs[0]);
Manman Rene8735522012-06-01 19:33:18 +00001912 }
1913 return ResultReg;
1914}
1915
Juergen Ributzka88e32512014-09-03 20:56:59 +00001916unsigned FastISel::fastEmitInst_i(unsigned MachineInstOpcode,
Juergen Ributzka7a76c242014-09-03 18:46:45 +00001917 const TargetRegisterClass *RC, uint64_t Imm) {
Owen Anderson32635db2008-08-25 20:20:32 +00001918 unsigned ResultReg = createResultReg(RC);
Evan Cheng6cc775f2011-06-28 19:10:37 +00001919 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Wesley Peck527da1b2010-11-23 03:31:01 +00001920
Evan Chenge775d352008-09-08 08:38:20 +00001921 if (II.getNumDefs() >= 1)
Juergen Ributzka7a76c242014-09-03 18:46:45 +00001922 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, II, ResultReg)
1923 .addImm(Imm);
Evan Chenge775d352008-09-08 08:38:20 +00001924 else {
Rafael Espindolaea09c592014-02-18 22:05:46 +00001925 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, II).addImm(Imm);
1926 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
1927 TII.get(TargetOpcode::COPY), ResultReg).addReg(II.ImplicitDefs[0]);
Evan Chenge775d352008-09-08 08:38:20 +00001928 }
Owen Anderson32635db2008-08-25 20:20:32 +00001929 return ResultReg;
Evan Cheng2c067322008-08-25 22:20:39 +00001930}
Owen Anderson5f57bc22008-08-27 22:30:02 +00001931
Juergen Ributzka88e32512014-09-03 20:56:59 +00001932unsigned FastISel::fastEmitInst_ii(unsigned MachineInstOpcode,
Juergen Ributzka7a76c242014-09-03 18:46:45 +00001933 const TargetRegisterClass *RC, uint64_t Imm1,
1934 uint64_t Imm2) {
Owen Andersondd450b82011-04-22 23:38:06 +00001935 unsigned ResultReg = createResultReg(RC);
Evan Cheng6cc775f2011-06-28 19:10:37 +00001936 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Owen Andersondd450b82011-04-22 23:38:06 +00001937
1938 if (II.getNumDefs() >= 1)
Rafael Espindolaea09c592014-02-18 22:05:46 +00001939 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, II, ResultReg)
Juergen Ributzka7a76c242014-09-03 18:46:45 +00001940 .addImm(Imm1)
1941 .addImm(Imm2);
Owen Andersondd450b82011-04-22 23:38:06 +00001942 else {
Juergen Ributzka7a76c242014-09-03 18:46:45 +00001943 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, II).addImm(Imm1)
1944 .addImm(Imm2);
Rafael Espindolaea09c592014-02-18 22:05:46 +00001945 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
1946 TII.get(TargetOpcode::COPY), ResultReg).addReg(II.ImplicitDefs[0]);
Owen Andersondd450b82011-04-22 23:38:06 +00001947 }
1948 return ResultReg;
1949}
1950
Juergen Ributzka88e32512014-09-03 20:56:59 +00001951unsigned FastISel::fastEmitInst_extractsubreg(MVT RetVT, unsigned Op0,
Juergen Ributzka7a76c242014-09-03 18:46:45 +00001952 bool Op0IsKill, uint32_t Idx) {
Evan Cheng4a0bf662009-01-22 09:10:11 +00001953 unsigned ResultReg = createResultReg(TLI.getRegClassFor(RetVT));
Jakob Stoklund Olesen00264622010-07-08 16:40:22 +00001954 assert(TargetRegisterInfo::isVirtualRegister(Op0) &&
1955 "Cannot yet extract from physregs");
Jakob Stoklund Olesen1f1c6ad2012-05-20 06:38:37 +00001956 const TargetRegisterClass *RC = MRI.getRegClass(Op0);
1957 MRI.constrainRegClass(Op0, TRI.getSubClassWithSubReg(RC, Idx));
Juergen Ributzka7a76c242014-09-03 18:46:45 +00001958 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(TargetOpcode::COPY),
1959 ResultReg).addReg(Op0, getKillRegState(Op0IsKill), Idx);
Owen Anderson5f57bc22008-08-27 22:30:02 +00001960 return ResultReg;
1961}
Dan Gohmanc0bb9592009-03-13 20:42:20 +00001962
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00001963/// Emit MachineInstrs to compute the value of Op with all but the least
1964/// significant bit set to zero.
1965unsigned FastISel::fastEmitZExtFromI1(MVT VT, unsigned Op0, bool Op0IsKill) {
Juergen Ributzka88e32512014-09-03 20:56:59 +00001966 return fastEmit_ri(VT, VT, ISD::AND, Op0, Op0IsKill, 1);
Dan Gohmanc0bb9592009-03-13 20:42:20 +00001967}
Dan Gohmanc594eab2010-04-22 20:46:50 +00001968
1969/// HandlePHINodesInSuccessorBlocks - Handle PHI nodes in successor blocks.
1970/// Emit code to ensure constants are copied into registers when needed.
1971/// Remember the virtual registers that need to be added to the Machine PHI
1972/// nodes as input. We cannot just directly add them, because expansion
1973/// might result in multiple MBB's for one BB. As such, the start of the
1974/// BB might correspond to a different MBB than the end.
Juergen Ributzka7a76c242014-09-03 18:46:45 +00001975bool FastISel::handlePHINodesInSuccessorBlocks(const BasicBlock *LLVMBB) {
Dan Gohmanc594eab2010-04-22 20:46:50 +00001976 const TerminatorInst *TI = LLVMBB->getTerminator();
1977
1978 SmallPtrSet<MachineBasicBlock *, 4> SuccsHandled;
Juergen Ributzka31328162014-08-28 02:06:55 +00001979 FuncInfo.OrigNumPHINodesToUpdate = FuncInfo.PHINodesToUpdate.size();
Dan Gohmanc594eab2010-04-22 20:46:50 +00001980
1981 // Check successor nodes' PHI nodes that expect a constant to be available
1982 // from this block.
1983 for (unsigned succ = 0, e = TI->getNumSuccessors(); succ != e; ++succ) {
1984 const BasicBlock *SuccBB = TI->getSuccessor(succ);
Juergen Ributzka7a76c242014-09-03 18:46:45 +00001985 if (!isa<PHINode>(SuccBB->begin()))
1986 continue;
Dan Gohman87fb4e82010-07-07 16:29:44 +00001987 MachineBasicBlock *SuccMBB = FuncInfo.MBBMap[SuccBB];
Dan Gohmanc594eab2010-04-22 20:46:50 +00001988
1989 // If this terminator has multiple identical successors (common for
1990 // switches), only handle each succ once.
David Blaikie70573dc2014-11-19 07:49:26 +00001991 if (!SuccsHandled.insert(SuccMBB).second)
Juergen Ributzka7a76c242014-09-03 18:46:45 +00001992 continue;
Dan Gohmanc594eab2010-04-22 20:46:50 +00001993
1994 MachineBasicBlock::iterator MBBI = SuccMBB->begin();
1995
1996 // At this point we know that there is a 1-1 correspondence between LLVM PHI
1997 // nodes and Machine PHI nodes, but the incoming operands have not been
1998 // emitted yet.
1999 for (BasicBlock::const_iterator I = SuccBB->begin();
Juergen Ributzka7a76c242014-09-03 18:46:45 +00002000 const auto *PN = dyn_cast<PHINode>(I); ++I) {
Dan Gohmane6d40162010-05-07 01:10:20 +00002001
Dan Gohmanc594eab2010-04-22 20:46:50 +00002002 // Ignore dead phi's.
Juergen Ributzka7a76c242014-09-03 18:46:45 +00002003 if (PN->use_empty())
2004 continue;
Dan Gohmanc594eab2010-04-22 20:46:50 +00002005
2006 // Only handle legal types. Two interesting things to note here. First,
2007 // by bailing out early, we may leave behind some dead instructions,
2008 // since SelectionDAG's HandlePHINodesInSuccessorBlocks will insert its
Chris Lattner0ab5e2c2011-04-15 05:18:47 +00002009 // own moves. Second, this check is necessary because FastISel doesn't
Dan Gohman93f59202010-07-02 00:10:16 +00002010 // use CreateRegs to create registers, so it always creates
Dan Gohmanc594eab2010-04-22 20:46:50 +00002011 // exactly one register for each non-void instruction.
2012 EVT VT = TLI.getValueType(PN->getType(), /*AllowUnknown=*/true);
2013 if (VT == MVT::Other || !TLI.isTypeLegal(VT)) {
Chad Rosier6d68c7c2012-02-04 00:39:19 +00002014 // Handle integer promotions, though, because they're common and easy.
Eric Christopherffcbe9b2014-10-08 22:25:45 +00002015 if (!(VT == MVT::i1 || VT == MVT::i8 || VT == MVT::i16)) {
Juergen Ributzka31328162014-08-28 02:06:55 +00002016 FuncInfo.PHINodesToUpdate.resize(FuncInfo.OrigNumPHINodesToUpdate);
Dan Gohmanc594eab2010-04-22 20:46:50 +00002017 return false;
2018 }
2019 }
2020
2021 const Value *PHIOp = PN->getIncomingValueForBlock(LLVMBB);
2022
Dan Gohmane6d40162010-05-07 01:10:20 +00002023 // Set the DebugLoc for the copy. Prefer the location of the operand
2024 // if there is one; use the location of the PHI otherwise.
Rafael Espindolaea09c592014-02-18 22:05:46 +00002025 DbgLoc = PN->getDebugLoc();
Juergen Ributzka7a76c242014-09-03 18:46:45 +00002026 if (const auto *Inst = dyn_cast<Instruction>(PHIOp))
Rafael Espindolaea09c592014-02-18 22:05:46 +00002027 DbgLoc = Inst->getDebugLoc();
Dan Gohmane6d40162010-05-07 01:10:20 +00002028
Dan Gohmanc594eab2010-04-22 20:46:50 +00002029 unsigned Reg = getRegForValue(PHIOp);
Juergen Ributzka31328162014-08-28 02:06:55 +00002030 if (!Reg) {
2031 FuncInfo.PHINodesToUpdate.resize(FuncInfo.OrigNumPHINodesToUpdate);
Dan Gohmanc594eab2010-04-22 20:46:50 +00002032 return false;
2033 }
Dan Gohman87fb4e82010-07-07 16:29:44 +00002034 FuncInfo.PHINodesToUpdate.push_back(std::make_pair(MBBI++, Reg));
Rafael Espindolaea09c592014-02-18 22:05:46 +00002035 DbgLoc = DebugLoc();
Dan Gohmanc594eab2010-04-22 20:46:50 +00002036 }
2037 }
2038
2039 return true;
2040}
Eli Bendersky90dd3e72013-04-19 22:29:18 +00002041
2042bool FastISel::tryToFoldLoad(const LoadInst *LI, const Instruction *FoldInst) {
Eli Benderskye80691d2013-04-19 23:26:18 +00002043 assert(LI->hasOneUse() &&
Juergen Ributzka7a76c242014-09-03 18:46:45 +00002044 "tryToFoldLoad expected a LoadInst with a single use");
Eli Bendersky90dd3e72013-04-19 22:29:18 +00002045 // We know that the load has a single use, but don't know what it is. If it
2046 // isn't one of the folded instructions, then we can't succeed here. Handle
2047 // this by scanning the single-use users of the load until we get to FoldInst.
Juergen Ributzka7a76c242014-09-03 18:46:45 +00002048 unsigned MaxUsers = 6; // Don't scan down huge single-use chains of instrs.
Eli Bendersky90dd3e72013-04-19 22:29:18 +00002049
Chandler Carruthcdf47882014-03-09 03:16:01 +00002050 const Instruction *TheUser = LI->user_back();
Juergen Ributzka7a76c242014-09-03 18:46:45 +00002051 while (TheUser != FoldInst && // Scan up until we find FoldInst.
Eli Bendersky90dd3e72013-04-19 22:29:18 +00002052 // Stay in the right block.
2053 TheUser->getParent() == FoldInst->getParent() &&
Juergen Ributzka7a76c242014-09-03 18:46:45 +00002054 --MaxUsers) { // Don't scan too far.
Eli Bendersky90dd3e72013-04-19 22:29:18 +00002055 // If there are multiple or no uses of this instruction, then bail out.
2056 if (!TheUser->hasOneUse())
2057 return false;
2058
Chandler Carruthcdf47882014-03-09 03:16:01 +00002059 TheUser = TheUser->user_back();
Eli Bendersky90dd3e72013-04-19 22:29:18 +00002060 }
2061
2062 // If we didn't find the fold instruction, then we failed to collapse the
2063 // sequence.
2064 if (TheUser != FoldInst)
2065 return false;
2066
2067 // Don't try to fold volatile loads. Target has to deal with alignment
2068 // constraints.
Eli Benderskye80691d2013-04-19 23:26:18 +00002069 if (LI->isVolatile())
2070 return false;
Eli Bendersky90dd3e72013-04-19 22:29:18 +00002071
2072 // Figure out which vreg this is going into. If there is no assigned vreg yet
2073 // then there actually was no reference to it. Perhaps the load is referenced
2074 // by a dead instruction.
2075 unsigned LoadReg = getRegForValue(LI);
Juergen Ributzka7a76c242014-09-03 18:46:45 +00002076 if (!LoadReg)
Eli Bendersky90dd3e72013-04-19 22:29:18 +00002077 return false;
2078
Eli Benderskye80691d2013-04-19 23:26:18 +00002079 // We can't fold if this vreg has no uses or more than one use. Multiple uses
2080 // may mean that the instruction got lowered to multiple MIs, or the use of
2081 // the loaded value ended up being multiple operands of the result.
2082 if (!MRI.hasOneUse(LoadReg))
2083 return false;
2084
Eli Bendersky90dd3e72013-04-19 22:29:18 +00002085 MachineRegisterInfo::reg_iterator RI = MRI.reg_begin(LoadReg);
Owen Anderson16c6bf42014-03-13 23:12:04 +00002086 MachineInstr *User = RI->getParent();
Eli Bendersky90dd3e72013-04-19 22:29:18 +00002087
2088 // Set the insertion point properly. Folding the load can cause generation of
Eli Benderskye80691d2013-04-19 23:26:18 +00002089 // other random instructions (like sign extends) for addressing modes; make
Eli Bendersky90dd3e72013-04-19 22:29:18 +00002090 // sure they get inserted in a logical place before the new instruction.
2091 FuncInfo.InsertPt = User;
2092 FuncInfo.MBB = User->getParent();
2093
2094 // Ask the target to try folding the load.
2095 return tryToFoldLoadIntoMI(User, RI.getOperandNo(), LI);
2096}
2097
Bob Wilson9f3e6b22013-11-15 19:09:27 +00002098bool FastISel::canFoldAddIntoGEP(const User *GEP, const Value *Add) {
2099 // Must be an add.
2100 if (!isa<AddOperator>(Add))
2101 return false;
2102 // Type size needs to match.
Rafael Espindolaea09c592014-02-18 22:05:46 +00002103 if (DL.getTypeSizeInBits(GEP->getType()) !=
2104 DL.getTypeSizeInBits(Add->getType()))
Bob Wilson9f3e6b22013-11-15 19:09:27 +00002105 return false;
2106 // Must be in the same basic block.
2107 if (isa<Instruction>(Add) &&
2108 FuncInfo.MBBMap[cast<Instruction>(Add)->getParent()] != FuncInfo.MBB)
2109 return false;
2110 // Must have a constant operand.
2111 return isa<ConstantInt>(cast<AddOperator>(Add)->getOperand(1));
2112}
Eli Bendersky90dd3e72013-04-19 22:29:18 +00002113
Juergen Ributzka349777d2014-06-12 23:27:57 +00002114MachineMemOperand *
2115FastISel::createMachineMemOperandFor(const Instruction *I) const {
2116 const Value *Ptr;
2117 Type *ValTy;
2118 unsigned Alignment;
2119 unsigned Flags;
2120 bool IsVolatile;
2121
2122 if (const auto *LI = dyn_cast<LoadInst>(I)) {
2123 Alignment = LI->getAlignment();
2124 IsVolatile = LI->isVolatile();
2125 Flags = MachineMemOperand::MOLoad;
2126 Ptr = LI->getPointerOperand();
2127 ValTy = LI->getType();
2128 } else if (const auto *SI = dyn_cast<StoreInst>(I)) {
2129 Alignment = SI->getAlignment();
2130 IsVolatile = SI->isVolatile();
2131 Flags = MachineMemOperand::MOStore;
2132 Ptr = SI->getPointerOperand();
2133 ValTy = SI->getValueOperand()->getType();
Juergen Ributzka7a76c242014-09-03 18:46:45 +00002134 } else
Juergen Ributzka349777d2014-06-12 23:27:57 +00002135 return nullptr;
Juergen Ributzka349777d2014-06-12 23:27:57 +00002136
Duncan P. N. Exon Smithde36e802014-11-11 21:30:22 +00002137 bool IsNonTemporal = I->getMetadata(LLVMContext::MD_nontemporal) != nullptr;
2138 bool IsInvariant = I->getMetadata(LLVMContext::MD_invariant_load) != nullptr;
2139 const MDNode *Ranges = I->getMetadata(LLVMContext::MD_range);
Juergen Ributzka349777d2014-06-12 23:27:57 +00002140
Hal Finkelcc39b672014-07-24 12:16:19 +00002141 AAMDNodes AAInfo;
2142 I->getAAMetadata(AAInfo);
2143
Juergen Ributzka7a76c242014-09-03 18:46:45 +00002144 if (Alignment == 0) // Ensure that codegen never sees alignment 0.
Juergen Ributzka349777d2014-06-12 23:27:57 +00002145 Alignment = DL.getABITypeAlignment(ValTy);
2146
Eric Christopher4e3d6de2014-10-08 23:38:33 +00002147 unsigned Size = DL.getTypeStoreSize(ValTy);
Juergen Ributzka349777d2014-06-12 23:27:57 +00002148
2149 if (IsVolatile)
2150 Flags |= MachineMemOperand::MOVolatile;
2151 if (IsNonTemporal)
2152 Flags |= MachineMemOperand::MONonTemporal;
2153 if (IsInvariant)
2154 Flags |= MachineMemOperand::MOInvariant;
2155
2156 return FuncInfo.MF->getMachineMemOperand(MachinePointerInfo(Ptr), Flags, Size,
Hal Finkelcc39b672014-07-24 12:16:19 +00002157 Alignment, AAInfo, Ranges);
Juergen Ributzka349777d2014-06-12 23:27:57 +00002158}
Juergen Ributzkad111d292014-09-15 20:47:13 +00002159
2160CmpInst::Predicate FastISel::optimizeCmpPredicate(const CmpInst *CI) const {
2161 // If both operands are the same, then try to optimize or fold the cmp.
2162 CmpInst::Predicate Predicate = CI->getPredicate();
2163 if (CI->getOperand(0) != CI->getOperand(1))
2164 return Predicate;
2165
2166 switch (Predicate) {
2167 default: llvm_unreachable("Invalid predicate!");
2168 case CmpInst::FCMP_FALSE: Predicate = CmpInst::FCMP_FALSE; break;
2169 case CmpInst::FCMP_OEQ: Predicate = CmpInst::FCMP_ORD; break;
2170 case CmpInst::FCMP_OGT: Predicate = CmpInst::FCMP_FALSE; break;
2171 case CmpInst::FCMP_OGE: Predicate = CmpInst::FCMP_ORD; break;
2172 case CmpInst::FCMP_OLT: Predicate = CmpInst::FCMP_FALSE; break;
2173 case CmpInst::FCMP_OLE: Predicate = CmpInst::FCMP_ORD; break;
2174 case CmpInst::FCMP_ONE: Predicate = CmpInst::FCMP_FALSE; break;
2175 case CmpInst::FCMP_ORD: Predicate = CmpInst::FCMP_ORD; break;
2176 case CmpInst::FCMP_UNO: Predicate = CmpInst::FCMP_UNO; break;
2177 case CmpInst::FCMP_UEQ: Predicate = CmpInst::FCMP_TRUE; break;
2178 case CmpInst::FCMP_UGT: Predicate = CmpInst::FCMP_UNO; break;
2179 case CmpInst::FCMP_UGE: Predicate = CmpInst::FCMP_TRUE; break;
2180 case CmpInst::FCMP_ULT: Predicate = CmpInst::FCMP_UNO; break;
2181 case CmpInst::FCMP_ULE: Predicate = CmpInst::FCMP_TRUE; break;
2182 case CmpInst::FCMP_UNE: Predicate = CmpInst::FCMP_UNO; break;
2183 case CmpInst::FCMP_TRUE: Predicate = CmpInst::FCMP_TRUE; break;
2184
2185 case CmpInst::ICMP_EQ: Predicate = CmpInst::FCMP_TRUE; break;
2186 case CmpInst::ICMP_NE: Predicate = CmpInst::FCMP_FALSE; break;
2187 case CmpInst::ICMP_UGT: Predicate = CmpInst::FCMP_FALSE; break;
2188 case CmpInst::ICMP_UGE: Predicate = CmpInst::FCMP_TRUE; break;
2189 case CmpInst::ICMP_ULT: Predicate = CmpInst::FCMP_FALSE; break;
2190 case CmpInst::ICMP_ULE: Predicate = CmpInst::FCMP_TRUE; break;
2191 case CmpInst::ICMP_SGT: Predicate = CmpInst::FCMP_FALSE; break;
2192 case CmpInst::ICMP_SGE: Predicate = CmpInst::FCMP_TRUE; break;
2193 case CmpInst::ICMP_SLT: Predicate = CmpInst::FCMP_FALSE; break;
2194 case CmpInst::ICMP_SLE: Predicate = CmpInst::FCMP_TRUE; break;
2195 }
2196
2197 return Predicate;
Adrian Prantl87b7eb92014-10-01 18:55:02 +00002198}