blob: 8b99c17da589bbb0ab3834d0ab98c509d191cb2f [file] [log] [blame]
Chris Lattnera2907782009-10-19 19:56:26 +00001//===-- ARMInstPrinter.cpp - Convert ARM MCInst to assembly syntax --------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This class prints an ARM MCInst to a .s file.
11//
12//===----------------------------------------------------------------------===//
13
14#define DEBUG_TYPE "asm-printer"
15#include "ARMInstPrinter.h"
Evan Chenga20cde32011-07-20 23:34:39 +000016#include "MCTargetDesc/ARMAddressingModes.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000017#include "MCTargetDesc/ARMBaseInfo.h"
Chris Lattner89d47202009-10-19 21:21:39 +000018#include "llvm/MC/MCAsmInfo.h"
Chris Lattner889a6212009-10-19 21:53:00 +000019#include "llvm/MC/MCExpr.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000020#include "llvm/MC/MCInst.h"
Craig Topperdab9e352012-04-02 07:01:04 +000021#include "llvm/MC/MCInstrInfo.h"
Jim Grosbachc988e0c2012-03-05 19:33:30 +000022#include "llvm/MC/MCRegisterInfo.h"
Chris Lattner889a6212009-10-19 21:53:00 +000023#include "llvm/Support/raw_ostream.h"
Chris Lattnera2907782009-10-19 19:56:26 +000024using namespace llvm;
25
Chris Lattnera2907782009-10-19 19:56:26 +000026#include "ARMGenAsmWriter.inc"
Chris Lattnera2907782009-10-19 19:56:26 +000027
Owen Andersone33c95d2011-08-11 18:41:59 +000028/// translateShiftImm - Convert shift immediate from 0-31 to 1-32 for printing.
29///
Jim Grosbachd74c0e72011-10-12 16:36:01 +000030/// getSORegOffset returns an integer from 0-31, representing '32' as 0.
Owen Andersone33c95d2011-08-11 18:41:59 +000031static unsigned translateShiftImm(unsigned imm) {
Tim Northover0c97e762012-09-22 11:18:12 +000032 // lsr #32 and asr #32 exist, but should be encoded as a 0.
33 assert((imm & ~0x1f) == 0 && "Invalid shift encoding");
34
Owen Andersone33c95d2011-08-11 18:41:59 +000035 if (imm == 0)
36 return 32;
37 return imm;
38}
39
Tim Northover0c97e762012-09-22 11:18:12 +000040/// Prints the shift value with an immediate value.
41static void printRegImmShift(raw_ostream &O, ARM_AM::ShiftOpc ShOpc,
Kevin Enderby62183c42012-10-22 22:31:46 +000042 unsigned ShImm, bool UseMarkup) {
Tim Northover0c97e762012-09-22 11:18:12 +000043 if (ShOpc == ARM_AM::no_shift || (ShOpc == ARM_AM::lsl && !ShImm))
44 return;
45 O << ", ";
46
47 assert (!(ShOpc == ARM_AM::ror && !ShImm) && "Cannot have ror #0");
48 O << getShiftOpcStr(ShOpc);
49
Kevin Enderbydccdac62012-10-23 22:52:52 +000050 if (ShOpc != ARM_AM::rrx) {
Kevin Enderby62183c42012-10-22 22:31:46 +000051 O << " ";
52 if (UseMarkup)
53 O << "<imm:";
54 O << "#" << translateShiftImm(ShImm);
55 if (UseMarkup)
56 O << ">";
57 }
Tim Northover0c97e762012-09-22 11:18:12 +000058}
James Molloy4c493e82011-09-07 17:24:38 +000059
60ARMInstPrinter::ARMInstPrinter(const MCAsmInfo &MAI,
Craig Topper54bfde72012-04-02 06:09:36 +000061 const MCInstrInfo &MII,
Jim Grosbachfd93a592012-03-05 19:33:20 +000062 const MCRegisterInfo &MRI,
James Molloy4c493e82011-09-07 17:24:38 +000063 const MCSubtargetInfo &STI) :
Craig Topper54bfde72012-04-02 06:09:36 +000064 MCInstPrinter(MAI, MII, MRI) {
James Molloy4c493e82011-09-07 17:24:38 +000065 // Initialize the set of available features.
66 setAvailableFeatures(STI.getFeatureBits());
67}
68
Rafael Espindolad6860522011-06-02 02:34:55 +000069void ARMInstPrinter::printRegName(raw_ostream &OS, unsigned RegNo) const {
Kevin Enderbydccdac62012-10-23 22:52:52 +000070 OS << markup("<reg:")
71 << getRegisterName(RegNo)
72 << markup(">");
Anton Korobeynikove7410dd2011-03-05 18:43:32 +000073}
Chris Lattnerf20f7982010-10-28 21:37:33 +000074
Owen Andersona0c3b972011-09-15 23:38:46 +000075void ARMInstPrinter::printInst(const MCInst *MI, raw_ostream &O,
76 StringRef Annot) {
Bill Wendlingf2fa04a2010-11-13 10:40:19 +000077 unsigned Opcode = MI->getOpcode();
78
Jim Grosbachcb540f52012-06-18 19:45:50 +000079 // Check for HINT instructions w/ canonical names.
80 if (Opcode == ARM::HINT || Opcode == ARM::t2HINT) {
81 switch (MI->getOperand(0).getImm()) {
82 case 0: O << "\tnop"; break;
83 case 1: O << "\tyield"; break;
84 case 2: O << "\twfe"; break;
85 case 3: O << "\twfi"; break;
86 case 4: O << "\tsev"; break;
87 default:
88 // Anything else should just print normally.
89 printInstruction(MI, O);
90 printAnnotation(O, Annot);
91 return;
92 }
93 printPredicateOperand(MI, 1, O);
94 if (Opcode == ARM::t2HINT)
95 O << ".w";
96 printAnnotation(O, Annot);
97 return;
98 }
99
Johnny Chen8f3004c2010-03-17 17:52:21 +0000100 // Check for MOVs and print canonical forms, instead.
Owen Anderson04912702011-07-21 23:38:37 +0000101 if (Opcode == ARM::MOVsr) {
Jim Grosbach7a6c37d2010-09-17 22:36:38 +0000102 // FIXME: Thumb variants?
Johnny Chen8f3004c2010-03-17 17:52:21 +0000103 const MCOperand &Dst = MI->getOperand(0);
104 const MCOperand &MO1 = MI->getOperand(1);
105 const MCOperand &MO2 = MI->getOperand(2);
106 const MCOperand &MO3 = MI->getOperand(3);
107
108 O << '\t' << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(MO3.getImm()));
Chris Lattner76c564b2010-04-04 04:47:45 +0000109 printSBitModifierOperand(MI, 6, O);
110 printPredicateOperand(MI, 4, O);
Johnny Chen8f3004c2010-03-17 17:52:21 +0000111
Kevin Enderby62183c42012-10-22 22:31:46 +0000112 O << '\t';
113 printRegName(O, Dst.getReg());
114 O << ", ";
115 printRegName(O, MO1.getReg());
Johnny Chen8f3004c2010-03-17 17:52:21 +0000116
Kevin Enderby62183c42012-10-22 22:31:46 +0000117 O << ", ";
118 printRegName(O, MO2.getReg());
Owen Anderson04912702011-07-21 23:38:37 +0000119 assert(ARM_AM::getSORegOffset(MO3.getImm()) == 0);
Owen Andersonbcc3fad2011-09-21 17:58:45 +0000120 printAnnotation(O, Annot);
Johnny Chen8f3004c2010-03-17 17:52:21 +0000121 return;
122 }
123
Owen Anderson04912702011-07-21 23:38:37 +0000124 if (Opcode == ARM::MOVsi) {
125 // FIXME: Thumb variants?
126 const MCOperand &Dst = MI->getOperand(0);
127 const MCOperand &MO1 = MI->getOperand(1);
128 const MCOperand &MO2 = MI->getOperand(2);
129
130 O << '\t' << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(MO2.getImm()));
131 printSBitModifierOperand(MI, 5, O);
132 printPredicateOperand(MI, 3, O);
133
Kevin Enderby62183c42012-10-22 22:31:46 +0000134 O << '\t';
135 printRegName(O, Dst.getReg());
136 O << ", ";
137 printRegName(O, MO1.getReg());
Owen Anderson04912702011-07-21 23:38:37 +0000138
Owen Andersond1814792011-09-15 18:36:29 +0000139 if (ARM_AM::getSORegShOp(MO2.getImm()) == ARM_AM::rrx) {
Owen Andersonbcc3fad2011-09-21 17:58:45 +0000140 printAnnotation(O, Annot);
Owen Anderson04912702011-07-21 23:38:37 +0000141 return;
Owen Andersond1814792011-09-15 18:36:29 +0000142 }
Owen Anderson04912702011-07-21 23:38:37 +0000143
Kevin Enderbydccdac62012-10-23 22:52:52 +0000144 O << ", "
145 << markup("<imm:")
146 << "#" << translateShiftImm(ARM_AM::getSORegOffset(MO2.getImm()))
147 << markup(">");
Owen Andersonbcc3fad2011-09-21 17:58:45 +0000148 printAnnotation(O, Annot);
Owen Anderson04912702011-07-21 23:38:37 +0000149 return;
150 }
151
152
Johnny Chen8f3004c2010-03-17 17:52:21 +0000153 // A8.6.123 PUSH
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000154 if ((Opcode == ARM::STMDB_UPD || Opcode == ARM::t2STMDB_UPD) &&
Owen Andersonfbb704f2011-11-02 18:03:14 +0000155 MI->getOperand(0).getReg() == ARM::SP &&
156 MI->getNumOperands() > 5) {
157 // Should only print PUSH if there are at least two registers in the list.
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000158 O << '\t' << "push";
159 printPredicateOperand(MI, 2, O);
Jim Grosbachca7eaaa2010-12-03 20:33:01 +0000160 if (Opcode == ARM::t2STMDB_UPD)
161 O << ".w";
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000162 O << '\t';
163 printRegisterList(MI, 4, O);
Owen Andersonbcc3fad2011-09-21 17:58:45 +0000164 printAnnotation(O, Annot);
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000165 return;
Johnny Chen8f3004c2010-03-17 17:52:21 +0000166 }
Jim Grosbach27ad83d2011-08-11 18:07:11 +0000167 if (Opcode == ARM::STR_PRE_IMM && MI->getOperand(2).getReg() == ARM::SP &&
168 MI->getOperand(3).getImm() == -4) {
169 O << '\t' << "push";
170 printPredicateOperand(MI, 4, O);
Kevin Enderby62183c42012-10-22 22:31:46 +0000171 O << "\t{";
172 printRegName(O, MI->getOperand(1).getReg());
173 O << "}";
Owen Andersonbcc3fad2011-09-21 17:58:45 +0000174 printAnnotation(O, Annot);
Jim Grosbach27ad83d2011-08-11 18:07:11 +0000175 return;
176 }
Johnny Chen8f3004c2010-03-17 17:52:21 +0000177
178 // A8.6.122 POP
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000179 if ((Opcode == ARM::LDMIA_UPD || Opcode == ARM::t2LDMIA_UPD) &&
Owen Andersonfbb704f2011-11-02 18:03:14 +0000180 MI->getOperand(0).getReg() == ARM::SP &&
181 MI->getNumOperands() > 5) {
182 // Should only print POP if there are at least two registers in the list.
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000183 O << '\t' << "pop";
184 printPredicateOperand(MI, 2, O);
Jim Grosbachca7eaaa2010-12-03 20:33:01 +0000185 if (Opcode == ARM::t2LDMIA_UPD)
186 O << ".w";
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000187 O << '\t';
188 printRegisterList(MI, 4, O);
Owen Andersonbcc3fad2011-09-21 17:58:45 +0000189 printAnnotation(O, Annot);
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000190 return;
Johnny Chen8f3004c2010-03-17 17:52:21 +0000191 }
Jim Grosbach8ba76c62011-08-11 17:35:48 +0000192 if (Opcode == ARM::LDR_POST_IMM && MI->getOperand(2).getReg() == ARM::SP &&
193 MI->getOperand(4).getImm() == 4) {
194 O << '\t' << "pop";
195 printPredicateOperand(MI, 5, O);
Kevin Enderby62183c42012-10-22 22:31:46 +0000196 O << "\t{";
197 printRegName(O, MI->getOperand(0).getReg());
198 O << "}";
Owen Andersonbcc3fad2011-09-21 17:58:45 +0000199 printAnnotation(O, Annot);
Jim Grosbach8ba76c62011-08-11 17:35:48 +0000200 return;
201 }
202
Johnny Chen8f3004c2010-03-17 17:52:21 +0000203
204 // A8.6.355 VPUSH
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000205 if ((Opcode == ARM::VSTMSDB_UPD || Opcode == ARM::VSTMDDB_UPD) &&
Johnny Chen8f3004c2010-03-17 17:52:21 +0000206 MI->getOperand(0).getReg() == ARM::SP) {
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000207 O << '\t' << "vpush";
208 printPredicateOperand(MI, 2, O);
209 O << '\t';
210 printRegisterList(MI, 4, O);
Owen Andersonbcc3fad2011-09-21 17:58:45 +0000211 printAnnotation(O, Annot);
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000212 return;
Johnny Chen8f3004c2010-03-17 17:52:21 +0000213 }
214
215 // A8.6.354 VPOP
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000216 if ((Opcode == ARM::VLDMSIA_UPD || Opcode == ARM::VLDMDIA_UPD) &&
Johnny Chen8f3004c2010-03-17 17:52:21 +0000217 MI->getOperand(0).getReg() == ARM::SP) {
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000218 O << '\t' << "vpop";
219 printPredicateOperand(MI, 2, O);
220 O << '\t';
221 printRegisterList(MI, 4, O);
Owen Andersonbcc3fad2011-09-21 17:58:45 +0000222 printAnnotation(O, Annot);
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000223 return;
Johnny Chen8f3004c2010-03-17 17:52:21 +0000224 }
225
Jim Grosbache364ad52011-08-23 17:41:15 +0000226 if (Opcode == ARM::tLDMIA) {
Owen Anderson83c6c4f2011-07-18 23:25:34 +0000227 bool Writeback = true;
228 unsigned BaseReg = MI->getOperand(0).getReg();
229 for (unsigned i = 3; i < MI->getNumOperands(); ++i) {
230 if (MI->getOperand(i).getReg() == BaseReg)
231 Writeback = false;
232 }
233
Jim Grosbache364ad52011-08-23 17:41:15 +0000234 O << "\tldm";
Owen Anderson83c6c4f2011-07-18 23:25:34 +0000235
236 printPredicateOperand(MI, 1, O);
Kevin Enderby62183c42012-10-22 22:31:46 +0000237 O << '\t';
238 printRegName(O, BaseReg);
Owen Anderson83c6c4f2011-07-18 23:25:34 +0000239 if (Writeback) O << "!";
240 O << ", ";
241 printRegisterList(MI, 3, O);
Owen Andersonbcc3fad2011-09-21 17:58:45 +0000242 printAnnotation(O, Annot);
Owen Anderson83c6c4f2011-07-18 23:25:34 +0000243 return;
244 }
245
Weiming Zhao8f56f882012-11-16 21:55:34 +0000246 // Combine 2 GPRs from disassember into a GPRPair to match with instr def.
247 // ldrexd/strexd require even/odd GPR pair. To enforce this constraint,
248 // a single GPRPair reg operand is used in the .td file to replace the two
249 // GPRs. However, when decoding them, the two GRPs cannot be automatically
250 // expressed as a GPRPair, so we have to manually merge them.
251 // FIXME: We would really like to be able to tablegen'erate this.
Joey Goulye6d165c2013-08-27 17:38:16 +0000252 if (Opcode == ARM::LDREXD || Opcode == ARM::STREXD ||
253 Opcode == ARM::LDAEXD || Opcode == ARM::STLEXD) {
Weiming Zhao8f56f882012-11-16 21:55:34 +0000254 const MCRegisterClass& MRC = MRI.getRegClass(ARM::GPRRegClassID);
Joey Goulye6d165c2013-08-27 17:38:16 +0000255 bool isStore = Opcode == ARM::STREXD || Opcode == ARM::STLEXD;
Weiming Zhao8f56f882012-11-16 21:55:34 +0000256 unsigned Reg = MI->getOperand(isStore ? 1 : 0).getReg();
257 if (MRC.contains(Reg)) {
258 MCInst NewMI;
259 MCOperand NewReg;
260 NewMI.setOpcode(Opcode);
261
262 if (isStore)
263 NewMI.addOperand(MI->getOperand(0));
264 NewReg = MCOperand::CreateReg(MRI.getMatchingSuperReg(Reg, ARM::gsub_0,
265 &MRI.getRegClass(ARM::GPRPairRegClassID)));
266 NewMI.addOperand(NewReg);
267
268 // Copy the rest operands into NewMI.
269 for(unsigned i= isStore ? 3 : 2; i < MI->getNumOperands(); ++i)
270 NewMI.addOperand(MI->getOperand(i));
271 printInstruction(&NewMI, O);
272 return;
273 }
274 }
275
Chris Lattner76c564b2010-04-04 04:47:45 +0000276 printInstruction(MI, O);
Owen Andersonbcc3fad2011-09-21 17:58:45 +0000277 printAnnotation(O, Annot);
Bill Wendlingf2fa04a2010-11-13 10:40:19 +0000278}
Chris Lattnera2907782009-10-19 19:56:26 +0000279
Chris Lattner93e3ef62009-10-19 20:59:55 +0000280void ARMInstPrinter::printOperand(const MCInst *MI, unsigned OpNo,
Jim Grosbache7f7de92010-11-03 01:11:15 +0000281 raw_ostream &O) {
Chris Lattner93e3ef62009-10-19 20:59:55 +0000282 const MCOperand &Op = MI->getOperand(OpNo);
283 if (Op.isReg()) {
Chris Lattner60d51312009-10-20 06:15:28 +0000284 unsigned Reg = Op.getReg();
Kevin Enderby62183c42012-10-22 22:31:46 +0000285 printRegName(O, Reg);
Chris Lattner93e3ef62009-10-19 20:59:55 +0000286 } else if (Op.isImm()) {
Kevin Enderbydccdac62012-10-23 22:52:52 +0000287 O << markup("<imm:")
Kevin Enderby168ffb32012-12-05 18:13:19 +0000288 << '#' << formatImm(Op.getImm())
Kevin Enderbydccdac62012-10-23 22:52:52 +0000289 << markup(">");
Chris Lattner93e3ef62009-10-19 20:59:55 +0000290 } else {
291 assert(Op.isExpr() && "unknown operand kind in printOperand");
Kevin Enderby5dcda642011-10-04 22:44:48 +0000292 // If a symbolic branch target was added as a constant expression then print
Kevin Enderbyc407cc72012-04-13 18:46:37 +0000293 // that address in hex. And only print 32 unsigned bits for the address.
Kevin Enderby5dcda642011-10-04 22:44:48 +0000294 const MCConstantExpr *BranchTarget = dyn_cast<MCConstantExpr>(Op.getExpr());
295 int64_t Address;
296 if (BranchTarget && BranchTarget->EvaluateAsAbsolute(Address)) {
297 O << "0x";
Kevin Enderbyc407cc72012-04-13 18:46:37 +0000298 O.write_hex((uint32_t)Address);
Kevin Enderby5dcda642011-10-04 22:44:48 +0000299 }
300 else {
301 // Otherwise, just print the expression.
302 O << *Op.getExpr();
303 }
Chris Lattner93e3ef62009-10-19 20:59:55 +0000304 }
305}
Chris Lattner89d47202009-10-19 21:21:39 +0000306
Jim Grosbach4739f2e2012-10-30 01:04:51 +0000307void ARMInstPrinter::printThumbLdrLabelOperand(const MCInst *MI, unsigned OpNum,
308 raw_ostream &O) {
Owen Andersonf52c68f2011-09-21 23:44:46 +0000309 const MCOperand &MO1 = MI->getOperand(OpNum);
Amaury de la Vieuville4d3e3f22013-06-18 08:03:06 +0000310 if (MO1.isExpr()) {
Owen Andersonf52c68f2011-09-21 23:44:46 +0000311 O << *MO1.getExpr();
Amaury de la Vieuville4d3e3f22013-06-18 08:03:06 +0000312 return;
Kevin Enderby62183c42012-10-22 22:31:46 +0000313 }
Amaury de la Vieuville4d3e3f22013-06-18 08:03:06 +0000314
315 O << markup("<mem:") << "[pc, ";
316
317 int32_t OffImm = (int32_t)MO1.getImm();
318 bool isSub = OffImm < 0;
319
320 // Special value for #-0. All others are normal.
321 if (OffImm == INT32_MIN)
322 OffImm = 0;
323 if (isSub) {
324 O << markup("<imm:")
325 << "#-" << formatImm(-OffImm)
326 << markup(">");
327 } else {
328 O << markup("<imm:")
329 << "#" << formatImm(OffImm)
330 << markup(">");
331 }
332 O << "]" << markup(">");
Owen Andersonf52c68f2011-09-21 23:44:46 +0000333}
334
Chris Lattner2f69ed82009-10-20 00:40:56 +0000335// so_reg is a 4-operand unit corresponding to register forms of the A5.1
336// "Addressing Mode 1 - Data-processing operands" forms. This includes:
337// REG 0 0 - e.g. R5
338// REG REG 0,SH_OPC - e.g. R5, ROR R3
339// REG 0 IMM,SH_OPC - e.g. R5, LSL #3
Owen Anderson04912702011-07-21 23:38:37 +0000340void ARMInstPrinter::printSORegRegOperand(const MCInst *MI, unsigned OpNum,
Chris Lattner76c564b2010-04-04 04:47:45 +0000341 raw_ostream &O) {
Chris Lattner2f69ed82009-10-20 00:40:56 +0000342 const MCOperand &MO1 = MI->getOperand(OpNum);
343 const MCOperand &MO2 = MI->getOperand(OpNum+1);
344 const MCOperand &MO3 = MI->getOperand(OpNum+2);
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000345
Kevin Enderby62183c42012-10-22 22:31:46 +0000346 printRegName(O, MO1.getReg());
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000347
Chris Lattner2f69ed82009-10-20 00:40:56 +0000348 // Print the shift opc.
Bob Wilson97886d52010-08-05 00:34:42 +0000349 ARM_AM::ShiftOpc ShOpc = ARM_AM::getSORegShOp(MO3.getImm());
350 O << ", " << ARM_AM::getShiftOpcStr(ShOpc);
Jim Grosbach7dcd1352011-07-13 17:50:29 +0000351 if (ShOpc == ARM_AM::rrx)
352 return;
Jim Grosbach20cb5052011-10-21 16:56:40 +0000353
Kevin Enderby62183c42012-10-22 22:31:46 +0000354 O << ' ';
355 printRegName(O, MO2.getReg());
Owen Anderson04912702011-07-21 23:38:37 +0000356 assert(ARM_AM::getSORegOffset(MO3.getImm()) == 0);
Chris Lattner2f69ed82009-10-20 00:40:56 +0000357}
Chris Lattner7ddfdc42009-10-19 21:57:05 +0000358
Owen Anderson04912702011-07-21 23:38:37 +0000359void ARMInstPrinter::printSORegImmOperand(const MCInst *MI, unsigned OpNum,
360 raw_ostream &O) {
361 const MCOperand &MO1 = MI->getOperand(OpNum);
362 const MCOperand &MO2 = MI->getOperand(OpNum+1);
363
Kevin Enderby62183c42012-10-22 22:31:46 +0000364 printRegName(O, MO1.getReg());
Owen Anderson04912702011-07-21 23:38:37 +0000365
366 // Print the shift opc.
Tim Northover2fdbdc52012-09-22 11:18:19 +0000367 printRegImmShift(O, ARM_AM::getSORegShOp(MO2.getImm()),
Kevin Enderby62183c42012-10-22 22:31:46 +0000368 ARM_AM::getSORegOffset(MO2.getImm()), UseMarkup);
Owen Anderson04912702011-07-21 23:38:37 +0000369}
370
371
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +0000372//===--------------------------------------------------------------------===//
373// Addressing Mode #2
374//===--------------------------------------------------------------------===//
375
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +0000376void ARMInstPrinter::printAM2PreOrOffsetIndexOp(const MCInst *MI, unsigned Op,
377 raw_ostream &O) {
Chris Lattner7ddfdc42009-10-19 21:57:05 +0000378 const MCOperand &MO1 = MI->getOperand(Op);
379 const MCOperand &MO2 = MI->getOperand(Op+1);
380 const MCOperand &MO3 = MI->getOperand(Op+2);
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000381
Kevin Enderbydccdac62012-10-23 22:52:52 +0000382 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +0000383 printRegName(O, MO1.getReg());
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000384
Chris Lattner7ddfdc42009-10-19 21:57:05 +0000385 if (!MO2.getReg()) {
Kevin Enderby62183c42012-10-22 22:31:46 +0000386 if (ARM_AM::getAM2Offset(MO3.getImm())) { // Don't print +0.
Kevin Enderbydccdac62012-10-23 22:52:52 +0000387 O << ", "
388 << markup("<imm:")
389 << "#"
390 << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO3.getImm()))
391 << ARM_AM::getAM2Offset(MO3.getImm())
392 << markup(">");
Kevin Enderby62183c42012-10-22 22:31:46 +0000393 }
Kevin Enderbydccdac62012-10-23 22:52:52 +0000394 O << "]" << markup(">");
Chris Lattner7ddfdc42009-10-19 21:57:05 +0000395 return;
396 }
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000397
Kevin Enderby62183c42012-10-22 22:31:46 +0000398 O << ", ";
399 O << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO3.getImm()));
400 printRegName(O, MO2.getReg());
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000401
Tim Northover0c97e762012-09-22 11:18:12 +0000402 printRegImmShift(O, ARM_AM::getAM2ShiftOpc(MO3.getImm()),
Kevin Enderby62183c42012-10-22 22:31:46 +0000403 ARM_AM::getAM2Offset(MO3.getImm()), UseMarkup);
Kevin Enderbydccdac62012-10-23 22:52:52 +0000404 O << "]" << markup(">");
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000405}
Chris Lattneref2979b2009-10-19 22:09:23 +0000406
Jim Grosbach05541f42011-09-19 22:21:13 +0000407void ARMInstPrinter::printAddrModeTBB(const MCInst *MI, unsigned Op,
408 raw_ostream &O) {
409 const MCOperand &MO1 = MI->getOperand(Op);
410 const MCOperand &MO2 = MI->getOperand(Op+1);
Kevin Enderbydccdac62012-10-23 22:52:52 +0000411 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +0000412 printRegName(O, MO1.getReg());
413 O << ", ";
414 printRegName(O, MO2.getReg());
Kevin Enderbydccdac62012-10-23 22:52:52 +0000415 O << "]" << markup(">");
Jim Grosbach05541f42011-09-19 22:21:13 +0000416}
417
418void ARMInstPrinter::printAddrModeTBH(const MCInst *MI, unsigned Op,
419 raw_ostream &O) {
420 const MCOperand &MO1 = MI->getOperand(Op);
421 const MCOperand &MO2 = MI->getOperand(Op+1);
Kevin Enderbydccdac62012-10-23 22:52:52 +0000422 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +0000423 printRegName(O, MO1.getReg());
424 O << ", ";
425 printRegName(O, MO2.getReg());
Kevin Enderbydccdac62012-10-23 22:52:52 +0000426 O << ", lsl " << markup("<imm:") << "#1" << markup(">") << "]" << markup(">");
Jim Grosbach05541f42011-09-19 22:21:13 +0000427}
428
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +0000429void ARMInstPrinter::printAddrMode2Operand(const MCInst *MI, unsigned Op,
430 raw_ostream &O) {
431 const MCOperand &MO1 = MI->getOperand(Op);
432
433 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
434 printOperand(MI, Op, O);
435 return;
436 }
437
NAKAMURA Takumi23b5b172012-09-22 13:12:28 +0000438#ifndef NDEBUG
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +0000439 const MCOperand &MO3 = MI->getOperand(Op+2);
440 unsigned IdxMode = ARM_AM::getAM2IdxMode(MO3.getImm());
Tim Northover2fdbdc52012-09-22 11:18:19 +0000441 assert(IdxMode != ARMII::IndexModePost &&
442 "Should be pre or offset index op");
NAKAMURA Takumi23b5b172012-09-22 13:12:28 +0000443#endif
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +0000444
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +0000445 printAM2PreOrOffsetIndexOp(MI, Op, O);
446}
447
Chris Lattner60d51312009-10-20 06:15:28 +0000448void ARMInstPrinter::printAddrMode2OffsetOperand(const MCInst *MI,
Chris Lattner76c564b2010-04-04 04:47:45 +0000449 unsigned OpNum,
450 raw_ostream &O) {
Chris Lattner60d51312009-10-20 06:15:28 +0000451 const MCOperand &MO1 = MI->getOperand(OpNum);
452 const MCOperand &MO2 = MI->getOperand(OpNum+1);
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000453
Chris Lattner60d51312009-10-20 06:15:28 +0000454 if (!MO1.getReg()) {
455 unsigned ImmOffs = ARM_AM::getAM2Offset(MO2.getImm());
Kevin Enderbydccdac62012-10-23 22:52:52 +0000456 O << markup("<imm:")
457 << '#' << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO2.getImm()))
458 << ImmOffs
459 << markup(">");
Chris Lattner60d51312009-10-20 06:15:28 +0000460 return;
461 }
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000462
Kevin Enderby62183c42012-10-22 22:31:46 +0000463 O << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO2.getImm()));
464 printRegName(O, MO1.getReg());
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000465
Tim Northover0c97e762012-09-22 11:18:12 +0000466 printRegImmShift(O, ARM_AM::getAM2ShiftOpc(MO2.getImm()),
Kevin Enderby62183c42012-10-22 22:31:46 +0000467 ARM_AM::getAM2Offset(MO2.getImm()), UseMarkup);
Chris Lattner60d51312009-10-20 06:15:28 +0000468}
469
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +0000470//===--------------------------------------------------------------------===//
471// Addressing Mode #3
472//===--------------------------------------------------------------------===//
473
474void ARMInstPrinter::printAM3PostIndexOp(const MCInst *MI, unsigned Op,
475 raw_ostream &O) {
476 const MCOperand &MO1 = MI->getOperand(Op);
477 const MCOperand &MO2 = MI->getOperand(Op+1);
478 const MCOperand &MO3 = MI->getOperand(Op+2);
479
Kevin Enderbydccdac62012-10-23 22:52:52 +0000480 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +0000481 printRegName(O, MO1.getReg());
Kevin Enderbydccdac62012-10-23 22:52:52 +0000482 O << "], " << markup(">");
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +0000483
484 if (MO2.getReg()) {
Kevin Enderby62183c42012-10-22 22:31:46 +0000485 O << (char)ARM_AM::getAM3Op(MO3.getImm());
486 printRegName(O, MO2.getReg());
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +0000487 return;
488 }
489
490 unsigned ImmOffs = ARM_AM::getAM3Offset(MO3.getImm());
Kevin Enderbydccdac62012-10-23 22:52:52 +0000491 O << markup("<imm:")
492 << '#'
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +0000493 << ARM_AM::getAddrOpcStr(ARM_AM::getAM3Op(MO3.getImm()))
Kevin Enderbydccdac62012-10-23 22:52:52 +0000494 << ImmOffs
495 << markup(">");
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +0000496}
497
498void ARMInstPrinter::printAM3PreOrOffsetIndexOp(const MCInst *MI, unsigned Op,
Quentin Colombetc3132202013-04-12 18:47:25 +0000499 raw_ostream &O,
500 bool AlwaysPrintImm0) {
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +0000501 const MCOperand &MO1 = MI->getOperand(Op);
502 const MCOperand &MO2 = MI->getOperand(Op+1);
503 const MCOperand &MO3 = MI->getOperand(Op+2);
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000504
Kevin Enderbydccdac62012-10-23 22:52:52 +0000505 O << markup("<mem:") << '[';
Kevin Enderby62183c42012-10-22 22:31:46 +0000506 printRegName(O, MO1.getReg());
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000507
Chris Lattner60d51312009-10-20 06:15:28 +0000508 if (MO2.getReg()) {
Kevin Enderbydccdac62012-10-23 22:52:52 +0000509 O << ", " << getAddrOpcStr(ARM_AM::getAM3Op(MO3.getImm()));
Kevin Enderby62183c42012-10-22 22:31:46 +0000510 printRegName(O, MO2.getReg());
Kevin Enderbydccdac62012-10-23 22:52:52 +0000511 O << ']' << markup(">");
Chris Lattner60d51312009-10-20 06:15:28 +0000512 return;
513 }
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000514
NAKAMURA Takumi0ac2f2a2012-09-22 13:12:22 +0000515 //If the op is sub we have to print the immediate even if it is 0
Silviu Baranga5a719f92012-05-11 09:10:54 +0000516 unsigned ImmOffs = ARM_AM::getAM3Offset(MO3.getImm());
517 ARM_AM::AddrOpc op = ARM_AM::getAM3Op(MO3.getImm());
NAKAMURA Takumi0ac2f2a2012-09-22 13:12:22 +0000518
Quentin Colombetc3132202013-04-12 18:47:25 +0000519 if (AlwaysPrintImm0 || ImmOffs || (op == ARM_AM::sub)) {
Kevin Enderbydccdac62012-10-23 22:52:52 +0000520 O << ", "
521 << markup("<imm:")
522 << "#"
Silviu Baranga5a719f92012-05-11 09:10:54 +0000523 << ARM_AM::getAddrOpcStr(op)
Kevin Enderbydccdac62012-10-23 22:52:52 +0000524 << ImmOffs
525 << markup(">");
Kevin Enderby62183c42012-10-22 22:31:46 +0000526 }
Kevin Enderbydccdac62012-10-23 22:52:52 +0000527 O << ']' << markup(">");
Chris Lattner60d51312009-10-20 06:15:28 +0000528}
529
Quentin Colombetc3132202013-04-12 18:47:25 +0000530template <bool AlwaysPrintImm0>
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +0000531void ARMInstPrinter::printAddrMode3Operand(const MCInst *MI, unsigned Op,
532 raw_ostream &O) {
Jim Grosbach8648c102011-12-19 23:06:24 +0000533 const MCOperand &MO1 = MI->getOperand(Op);
534 if (!MO1.isReg()) { // For label symbolic references.
535 printOperand(MI, Op, O);
536 return;
537 }
538
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +0000539 const MCOperand &MO3 = MI->getOperand(Op+2);
540 unsigned IdxMode = ARM_AM::getAM3IdxMode(MO3.getImm());
541
542 if (IdxMode == ARMII::IndexModePost) {
543 printAM3PostIndexOp(MI, Op, O);
544 return;
545 }
Quentin Colombetc3132202013-04-12 18:47:25 +0000546 printAM3PreOrOffsetIndexOp(MI, Op, O, AlwaysPrintImm0);
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +0000547}
548
Chris Lattner60d51312009-10-20 06:15:28 +0000549void ARMInstPrinter::printAddrMode3OffsetOperand(const MCInst *MI,
Chris Lattner76c564b2010-04-04 04:47:45 +0000550 unsigned OpNum,
551 raw_ostream &O) {
Chris Lattner60d51312009-10-20 06:15:28 +0000552 const MCOperand &MO1 = MI->getOperand(OpNum);
553 const MCOperand &MO2 = MI->getOperand(OpNum+1);
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000554
Chris Lattner60d51312009-10-20 06:15:28 +0000555 if (MO1.getReg()) {
Kevin Enderby62183c42012-10-22 22:31:46 +0000556 O << getAddrOpcStr(ARM_AM::getAM3Op(MO2.getImm()));
557 printRegName(O, MO1.getReg());
Chris Lattner60d51312009-10-20 06:15:28 +0000558 return;
559 }
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000560
Chris Lattner60d51312009-10-20 06:15:28 +0000561 unsigned ImmOffs = ARM_AM::getAM3Offset(MO2.getImm());
Kevin Enderbydccdac62012-10-23 22:52:52 +0000562 O << markup("<imm:")
563 << '#' << ARM_AM::getAddrOpcStr(ARM_AM::getAM3Op(MO2.getImm())) << ImmOffs
564 << markup(">");
Chris Lattner60d51312009-10-20 06:15:28 +0000565}
566
Jim Grosbachd3595712011-08-03 23:50:40 +0000567void ARMInstPrinter::printPostIdxImm8Operand(const MCInst *MI,
568 unsigned OpNum,
569 raw_ostream &O) {
570 const MCOperand &MO = MI->getOperand(OpNum);
571 unsigned Imm = MO.getImm();
Kevin Enderbydccdac62012-10-23 22:52:52 +0000572 O << markup("<imm:")
573 << '#' << ((Imm & 256) ? "" : "-") << (Imm & 0xff)
574 << markup(">");
Jim Grosbachd3595712011-08-03 23:50:40 +0000575}
576
Jim Grosbachbafce842011-08-05 15:48:21 +0000577void ARMInstPrinter::printPostIdxRegOperand(const MCInst *MI, unsigned OpNum,
578 raw_ostream &O) {
579 const MCOperand &MO1 = MI->getOperand(OpNum);
580 const MCOperand &MO2 = MI->getOperand(OpNum+1);
581
Kevin Enderby62183c42012-10-22 22:31:46 +0000582 O << (MO2.getImm() ? "" : "-");
583 printRegName(O, MO1.getReg());
Jim Grosbachbafce842011-08-05 15:48:21 +0000584}
585
Owen Andersonce519032011-08-04 18:24:14 +0000586void ARMInstPrinter::printPostIdxImm8s4Operand(const MCInst *MI,
587 unsigned OpNum,
588 raw_ostream &O) {
589 const MCOperand &MO = MI->getOperand(OpNum);
590 unsigned Imm = MO.getImm();
Kevin Enderbydccdac62012-10-23 22:52:52 +0000591 O << markup("<imm:")
592 << '#' << ((Imm & 256) ? "" : "-") << ((Imm & 0xff) << 2)
593 << markup(">");
Owen Andersonce519032011-08-04 18:24:14 +0000594}
595
596
Jim Grosbachc6af2b42010-11-03 01:01:43 +0000597void ARMInstPrinter::printLdStmModeOperand(const MCInst *MI, unsigned OpNum,
Jim Grosbache7f7de92010-11-03 01:11:15 +0000598 raw_ostream &O) {
Jim Grosbachc6af2b42010-11-03 01:01:43 +0000599 ARM_AM::AMSubMode Mode = ARM_AM::getAM4SubMode(MI->getOperand(OpNum)
600 .getImm());
601 O << ARM_AM::getAMSubModeStr(Mode);
Chris Lattneref2979b2009-10-19 22:09:23 +0000602}
603
Quentin Colombetc3132202013-04-12 18:47:25 +0000604template <bool AlwaysPrintImm0>
Chris Lattner60d51312009-10-20 06:15:28 +0000605void ARMInstPrinter::printAddrMode5Operand(const MCInst *MI, unsigned OpNum,
Jim Grosbache7f7de92010-11-03 01:11:15 +0000606 raw_ostream &O) {
Chris Lattner60d51312009-10-20 06:15:28 +0000607 const MCOperand &MO1 = MI->getOperand(OpNum);
608 const MCOperand &MO2 = MI->getOperand(OpNum+1);
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000609
Chris Lattner60d51312009-10-20 06:15:28 +0000610 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
Chris Lattner76c564b2010-04-04 04:47:45 +0000611 printOperand(MI, OpNum, O);
Chris Lattner60d51312009-10-20 06:15:28 +0000612 return;
613 }
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000614
Kevin Enderbydccdac62012-10-23 22:52:52 +0000615 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +0000616 printRegName(O, MO1.getReg());
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000617
Owen Anderson967674d2011-08-29 19:36:44 +0000618 unsigned ImmOffs = ARM_AM::getAM5Offset(MO2.getImm());
619 unsigned Op = ARM_AM::getAM5Op(MO2.getImm());
Quentin Colombetc3132202013-04-12 18:47:25 +0000620 if (AlwaysPrintImm0 || ImmOffs || Op == ARM_AM::sub) {
Kevin Enderbydccdac62012-10-23 22:52:52 +0000621 O << ", "
622 << markup("<imm:")
623 << "#"
Johnny Chen8f3004c2010-03-17 17:52:21 +0000624 << ARM_AM::getAddrOpcStr(ARM_AM::getAM5Op(MO2.getImm()))
Kevin Enderbydccdac62012-10-23 22:52:52 +0000625 << ImmOffs * 4
626 << markup(">");
Chris Lattner60d51312009-10-20 06:15:28 +0000627 }
Kevin Enderbydccdac62012-10-23 22:52:52 +0000628 O << "]" << markup(">");
Chris Lattner60d51312009-10-20 06:15:28 +0000629}
630
Chris Lattner76c564b2010-04-04 04:47:45 +0000631void ARMInstPrinter::printAddrMode6Operand(const MCInst *MI, unsigned OpNum,
632 raw_ostream &O) {
Chris Lattner9351e4f2009-10-20 06:22:33 +0000633 const MCOperand &MO1 = MI->getOperand(OpNum);
634 const MCOperand &MO2 = MI->getOperand(OpNum+1);
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000635
Kevin Enderbydccdac62012-10-23 22:52:52 +0000636 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +0000637 printRegName(O, MO1.getReg());
Bob Wilsonae08a732010-03-20 22:13:40 +0000638 if (MO2.getImm()) {
Kristof Beyls0ba797e2013-02-22 10:01:33 +0000639 O << ":" << (MO2.getImm() << 3);
Chris Lattner9351e4f2009-10-20 06:22:33 +0000640 }
Kevin Enderbydccdac62012-10-23 22:52:52 +0000641 O << "]" << markup(">");
Bob Wilsonae08a732010-03-20 22:13:40 +0000642}
643
Bruno Cardoso Lopesf170f8b2011-03-24 21:04:58 +0000644void ARMInstPrinter::printAddrMode7Operand(const MCInst *MI, unsigned OpNum,
645 raw_ostream &O) {
646 const MCOperand &MO1 = MI->getOperand(OpNum);
Kevin Enderbydccdac62012-10-23 22:52:52 +0000647 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +0000648 printRegName(O, MO1.getReg());
Kevin Enderbydccdac62012-10-23 22:52:52 +0000649 O << "]" << markup(">");
Bruno Cardoso Lopesf170f8b2011-03-24 21:04:58 +0000650}
651
Bob Wilsonae08a732010-03-20 22:13:40 +0000652void ARMInstPrinter::printAddrMode6OffsetOperand(const MCInst *MI,
Chris Lattner76c564b2010-04-04 04:47:45 +0000653 unsigned OpNum,
654 raw_ostream &O) {
Bob Wilsonae08a732010-03-20 22:13:40 +0000655 const MCOperand &MO = MI->getOperand(OpNum);
656 if (MO.getReg() == 0)
657 O << "!";
Kevin Enderby62183c42012-10-22 22:31:46 +0000658 else {
659 O << ", ";
660 printRegName(O, MO.getReg());
661 }
Chris Lattner9351e4f2009-10-20 06:22:33 +0000662}
663
Bob Wilsonadd513112010-08-11 23:10:46 +0000664void ARMInstPrinter::printBitfieldInvMaskImmOperand(const MCInst *MI,
665 unsigned OpNum,
666 raw_ostream &O) {
Chris Lattner9351e4f2009-10-20 06:22:33 +0000667 const MCOperand &MO = MI->getOperand(OpNum);
668 uint32_t v = ~MO.getImm();
Michael J. Spencerdf1ecbd72013-05-24 22:23:49 +0000669 int32_t lsb = countTrailingZeros(v);
670 int32_t width = (32 - countLeadingZeros (v)) - lsb;
Chris Lattner9351e4f2009-10-20 06:22:33 +0000671 assert(MO.isImm() && "Not a valid bf_inv_mask_imm value!");
Kevin Enderbydccdac62012-10-23 22:52:52 +0000672 O << markup("<imm:") << '#' << lsb << markup(">")
673 << ", "
674 << markup("<imm:") << '#' << width << markup(">");
Chris Lattner9351e4f2009-10-20 06:22:33 +0000675}
Chris Lattner60d51312009-10-20 06:15:28 +0000676
Johnny Chen8e8f1c12010-08-12 20:46:17 +0000677void ARMInstPrinter::printMemBOption(const MCInst *MI, unsigned OpNum,
678 raw_ostream &O) {
679 unsigned val = MI->getOperand(OpNum).getImm();
680 O << ARM_MB::MemBOptToString(val);
681}
682
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +0000683void ARMInstPrinter::printInstSyncBOption(const MCInst *MI, unsigned OpNum,
684 raw_ostream &O) {
685 unsigned val = MI->getOperand(OpNum).getImm();
686 O << ARM_ISB::InstSyncBOptToString(val);
687}
688
Bob Wilson481d7a92010-08-16 18:27:34 +0000689void ARMInstPrinter::printShiftImmOperand(const MCInst *MI, unsigned OpNum,
Bob Wilsonadd513112010-08-11 23:10:46 +0000690 raw_ostream &O) {
691 unsigned ShiftOp = MI->getOperand(OpNum).getImm();
Jim Grosbach3a9cbee2011-07-25 22:20:28 +0000692 bool isASR = (ShiftOp & (1 << 5)) != 0;
693 unsigned Amt = ShiftOp & 0x1f;
Kevin Enderby62183c42012-10-22 22:31:46 +0000694 if (isASR) {
Kevin Enderbydccdac62012-10-23 22:52:52 +0000695 O << ", asr "
696 << markup("<imm:")
697 << "#" << (Amt == 0 ? 32 : Amt)
698 << markup(">");
Kevin Enderby62183c42012-10-22 22:31:46 +0000699 }
700 else if (Amt) {
Kevin Enderbydccdac62012-10-23 22:52:52 +0000701 O << ", lsl "
702 << markup("<imm:")
703 << "#" << Amt
704 << markup(">");
Kevin Enderby62183c42012-10-22 22:31:46 +0000705 }
Bob Wilsonadd513112010-08-11 23:10:46 +0000706}
707
Jim Grosbacha288b1c2011-07-20 21:40:26 +0000708void ARMInstPrinter::printPKHLSLShiftImm(const MCInst *MI, unsigned OpNum,
709 raw_ostream &O) {
710 unsigned Imm = MI->getOperand(OpNum).getImm();
711 if (Imm == 0)
712 return;
713 assert(Imm > 0 && Imm < 32 && "Invalid PKH shift immediate value!");
Kevin Enderbydccdac62012-10-23 22:52:52 +0000714 O << ", lsl " << markup("<imm:") << "#" << Imm << markup(">");
Jim Grosbacha288b1c2011-07-20 21:40:26 +0000715}
716
717void ARMInstPrinter::printPKHASRShiftImm(const MCInst *MI, unsigned OpNum,
718 raw_ostream &O) {
719 unsigned Imm = MI->getOperand(OpNum).getImm();
720 // A shift amount of 32 is encoded as 0.
721 if (Imm == 0)
722 Imm = 32;
723 assert(Imm > 0 && Imm <= 32 && "Invalid PKH shift immediate value!");
Kevin Enderbydccdac62012-10-23 22:52:52 +0000724 O << ", asr " << markup("<imm:") << "#" << Imm << markup(">");
Jim Grosbacha288b1c2011-07-20 21:40:26 +0000725}
726
Chris Lattner76c564b2010-04-04 04:47:45 +0000727void ARMInstPrinter::printRegisterList(const MCInst *MI, unsigned OpNum,
728 raw_ostream &O) {
Chris Lattneref2979b2009-10-19 22:09:23 +0000729 O << "{";
Johnny Chen8f3004c2010-03-17 17:52:21 +0000730 for (unsigned i = OpNum, e = MI->getNumOperands(); i != e; ++i) {
731 if (i != OpNum) O << ", ";
Kevin Enderby62183c42012-10-22 22:31:46 +0000732 printRegName(O, MI->getOperand(i).getReg());
Chris Lattneref2979b2009-10-19 22:09:23 +0000733 }
734 O << "}";
735}
Chris Lattneradd57492009-10-19 22:23:04 +0000736
Weiming Zhao8f56f882012-11-16 21:55:34 +0000737void ARMInstPrinter::printGPRPairOperand(const MCInst *MI, unsigned OpNum,
738 raw_ostream &O) {
739 unsigned Reg = MI->getOperand(OpNum).getReg();
740 printRegName(O, MRI.getSubReg(Reg, ARM::gsub_0));
741 O << ", ";
742 printRegName(O, MRI.getSubReg(Reg, ARM::gsub_1));
743}
744
745
Jim Grosbach7e72ec62010-10-13 21:00:04 +0000746void ARMInstPrinter::printSetendOperand(const MCInst *MI, unsigned OpNum,
747 raw_ostream &O) {
748 const MCOperand &Op = MI->getOperand(OpNum);
749 if (Op.getImm())
750 O << "be";
751 else
752 O << "le";
753}
754
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +0000755void ARMInstPrinter::printCPSIMod(const MCInst *MI, unsigned OpNum,
756 raw_ostream &O) {
Johnny Chen8f3004c2010-03-17 17:52:21 +0000757 const MCOperand &Op = MI->getOperand(OpNum);
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +0000758 O << ARM_PROC::IModToString(Op.getImm());
759}
760
761void ARMInstPrinter::printCPSIFlag(const MCInst *MI, unsigned OpNum,
762 raw_ostream &O) {
763 const MCOperand &Op = MI->getOperand(OpNum);
764 unsigned IFlags = Op.getImm();
765 for (int i=2; i >= 0; --i)
766 if (IFlags & (1 << i))
767 O << ARM_PROC::IFlagsToString(1 << i);
Owen Anderson10c5b122011-10-05 17:16:40 +0000768
769 if (IFlags == 0)
770 O << "none";
Johnny Chen8f3004c2010-03-17 17:52:21 +0000771}
772
Chris Lattner76c564b2010-04-04 04:47:45 +0000773void ARMInstPrinter::printMSRMaskOperand(const MCInst *MI, unsigned OpNum,
774 raw_ostream &O) {
Johnny Chen8f3004c2010-03-17 17:52:21 +0000775 const MCOperand &Op = MI->getOperand(OpNum);
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +0000776 unsigned SpecRegRBit = Op.getImm() >> 4;
777 unsigned Mask = Op.getImm() & 0xf;
778
James Molloy21efa7d2011-09-28 14:21:38 +0000779 if (getAvailableFeatures() & ARM::FeatureMClass) {
Kevin Enderbyf1b225d2012-05-17 22:18:01 +0000780 unsigned SYSm = Op.getImm();
781 unsigned Opcode = MI->getOpcode();
782 // For reads of the special registers ignore the "mask encoding" bits
783 // which are only for writes.
784 if (Opcode == ARM::t2MRS_M)
785 SYSm &= 0xff;
786 switch (SYSm) {
Craig Toppere55c5562012-02-07 02:50:20 +0000787 default: llvm_unreachable("Unexpected mask value!");
Kevin Enderbyf1b225d2012-05-17 22:18:01 +0000788 case 0:
789 case 0x800: O << "apsr"; return; // with _nzcvq bits is an alias for aspr
790 case 0x400: O << "apsr_g"; return;
791 case 0xc00: O << "apsr_nzcvqg"; return;
792 case 1:
793 case 0x801: O << "iapsr"; return; // with _nzcvq bits is an alias for iapsr
794 case 0x401: O << "iapsr_g"; return;
795 case 0xc01: O << "iapsr_nzcvqg"; return;
796 case 2:
797 case 0x802: O << "eapsr"; return; // with _nzcvq bits is an alias for eapsr
798 case 0x402: O << "eapsr_g"; return;
799 case 0xc02: O << "eapsr_nzcvqg"; return;
800 case 3:
801 case 0x803: O << "xpsr"; return; // with _nzcvq bits is an alias for xpsr
802 case 0x403: O << "xpsr_g"; return;
803 case 0xc03: O << "xpsr_nzcvqg"; return;
Kevin Enderby6c7279e2012-06-15 22:14:44 +0000804 case 5:
805 case 0x805: O << "ipsr"; return;
806 case 6:
807 case 0x806: O << "epsr"; return;
808 case 7:
809 case 0x807: O << "iepsr"; return;
810 case 8:
811 case 0x808: O << "msp"; return;
812 case 9:
813 case 0x809: O << "psp"; return;
814 case 0x10:
815 case 0x810: O << "primask"; return;
816 case 0x11:
817 case 0x811: O << "basepri"; return;
818 case 0x12:
819 case 0x812: O << "basepri_max"; return;
820 case 0x13:
821 case 0x813: O << "faultmask"; return;
822 case 0x14:
823 case 0x814: O << "control"; return;
James Molloy21efa7d2011-09-28 14:21:38 +0000824 }
825 }
826
Jim Grosbachd25c2cd2011-07-19 22:45:10 +0000827 // As special cases, CPSR_f, CPSR_s and CPSR_fs prefer printing as
828 // APSR_nzcvq, APSR_g and APSRnzcvqg, respectively.
829 if (!SpecRegRBit && (Mask == 8 || Mask == 4 || Mask == 12)) {
830 O << "APSR_";
831 switch (Mask) {
Craig Toppere55c5562012-02-07 02:50:20 +0000832 default: llvm_unreachable("Unexpected mask value!");
Jim Grosbachd25c2cd2011-07-19 22:45:10 +0000833 case 4: O << "g"; return;
834 case 8: O << "nzcvq"; return;
835 case 12: O << "nzcvqg"; return;
836 }
Jim Grosbachd25c2cd2011-07-19 22:45:10 +0000837 }
838
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +0000839 if (SpecRegRBit)
Jim Grosbachd25c2cd2011-07-19 22:45:10 +0000840 O << "SPSR";
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +0000841 else
Jim Grosbachd25c2cd2011-07-19 22:45:10 +0000842 O << "CPSR";
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +0000843
Johnny Chen8f3004c2010-03-17 17:52:21 +0000844 if (Mask) {
845 O << '_';
846 if (Mask & 8) O << 'f';
847 if (Mask & 4) O << 's';
848 if (Mask & 2) O << 'x';
849 if (Mask & 1) O << 'c';
850 }
851}
852
Chris Lattner76c564b2010-04-04 04:47:45 +0000853void ARMInstPrinter::printPredicateOperand(const MCInst *MI, unsigned OpNum,
854 raw_ostream &O) {
Chris Lattner19c52202009-10-20 00:42:49 +0000855 ARMCC::CondCodes CC = (ARMCC::CondCodes)MI->getOperand(OpNum).getImm();
Kevin Enderbyf0269b42012-03-01 22:13:02 +0000856 // Handle the undefined 15 CC value here for printing so we don't abort().
857 if ((unsigned)CC == 15)
858 O << "<und>";
859 else if (CC != ARMCC::AL)
Chris Lattner19c52202009-10-20 00:42:49 +0000860 O << ARMCondCodeToString(CC);
861}
862
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000863void ARMInstPrinter::printMandatoryPredicateOperand(const MCInst *MI,
Chris Lattner76c564b2010-04-04 04:47:45 +0000864 unsigned OpNum,
865 raw_ostream &O) {
Johnny Chen0dae1cb2010-03-02 17:57:15 +0000866 ARMCC::CondCodes CC = (ARMCC::CondCodes)MI->getOperand(OpNum).getImm();
867 O << ARMCondCodeToString(CC);
868}
869
Chris Lattner76c564b2010-04-04 04:47:45 +0000870void ARMInstPrinter::printSBitModifierOperand(const MCInst *MI, unsigned OpNum,
871 raw_ostream &O) {
Daniel Dunbara470eac2009-10-20 22:10:05 +0000872 if (MI->getOperand(OpNum).getReg()) {
873 assert(MI->getOperand(OpNum).getReg() == ARM::CPSR &&
874 "Expect ARM CPSR register!");
Chris Lattner85ab6702009-10-20 00:46:11 +0000875 O << 's';
876 }
877}
878
Chris Lattner76c564b2010-04-04 04:47:45 +0000879void ARMInstPrinter::printNoHashImmediate(const MCInst *MI, unsigned OpNum,
880 raw_ostream &O) {
Chris Lattner60d51312009-10-20 06:15:28 +0000881 O << MI->getOperand(OpNum).getImm();
882}
883
Owen Andersonc3c7f5d2011-01-13 21:46:02 +0000884void ARMInstPrinter::printPImmediate(const MCInst *MI, unsigned OpNum,
Jim Grosbach69664112011-10-12 16:34:37 +0000885 raw_ostream &O) {
Owen Andersonc3c7f5d2011-01-13 21:46:02 +0000886 O << "p" << MI->getOperand(OpNum).getImm();
887}
888
889void ARMInstPrinter::printCImmediate(const MCInst *MI, unsigned OpNum,
Jim Grosbach69664112011-10-12 16:34:37 +0000890 raw_ostream &O) {
Owen Andersonc3c7f5d2011-01-13 21:46:02 +0000891 O << "c" << MI->getOperand(OpNum).getImm();
892}
893
Jim Grosbach48399582011-10-12 17:34:41 +0000894void ARMInstPrinter::printCoprocOptionImm(const MCInst *MI, unsigned OpNum,
895 raw_ostream &O) {
896 O << "{" << MI->getOperand(OpNum).getImm() << "}";
897}
898
Chris Lattner76c564b2010-04-04 04:47:45 +0000899void ARMInstPrinter::printPCLabel(const MCInst *MI, unsigned OpNum,
900 raw_ostream &O) {
Jim Grosbach8a5a6a62010-09-18 00:04:53 +0000901 llvm_unreachable("Unhandled PC-relative pseudo-instruction!");
Chris Lattneradd57492009-10-19 22:23:04 +0000902}
Evan Chengb1852592009-11-19 06:57:41 +0000903
Mihai Popad36cbaa2013-07-03 09:21:44 +0000904template<unsigned scale>
Jiangning Liu10dd40e2012-08-02 08:13:13 +0000905void ARMInstPrinter::printAdrLabelOperand(const MCInst *MI, unsigned OpNum,
906 raw_ostream &O) {
907 const MCOperand &MO = MI->getOperand(OpNum);
908
909 if (MO.isExpr()) {
910 O << *MO.getExpr();
911 return;
912 }
913
Mihai Popad36cbaa2013-07-03 09:21:44 +0000914 int32_t OffImm = (int32_t)MO.getImm() << scale;
Jiangning Liu10dd40e2012-08-02 08:13:13 +0000915
Kevin Enderbydccdac62012-10-23 22:52:52 +0000916 O << markup("<imm:");
Jiangning Liu10dd40e2012-08-02 08:13:13 +0000917 if (OffImm == INT32_MIN)
918 O << "#-0";
919 else if (OffImm < 0)
920 O << "#-" << -OffImm;
921 else
922 O << "#" << OffImm;
Kevin Enderbydccdac62012-10-23 22:52:52 +0000923 O << markup(">");
Jiangning Liu10dd40e2012-08-02 08:13:13 +0000924}
925
Chris Lattner76c564b2010-04-04 04:47:45 +0000926void ARMInstPrinter::printThumbS4ImmOperand(const MCInst *MI, unsigned OpNum,
927 raw_ostream &O) {
Kevin Enderbydccdac62012-10-23 22:52:52 +0000928 O << markup("<imm:")
Kevin Enderby168ffb32012-12-05 18:13:19 +0000929 << "#" << formatImm(MI->getOperand(OpNum).getImm() * 4)
Kevin Enderbydccdac62012-10-23 22:52:52 +0000930 << markup(">");
Jim Grosbach46dd4132011-08-17 21:51:27 +0000931}
932
933void ARMInstPrinter::printThumbSRImm(const MCInst *MI, unsigned OpNum,
934 raw_ostream &O) {
935 unsigned Imm = MI->getOperand(OpNum).getImm();
Kevin Enderbydccdac62012-10-23 22:52:52 +0000936 O << markup("<imm:")
Kevin Enderby168ffb32012-12-05 18:13:19 +0000937 << "#" << formatImm((Imm == 0 ? 32 : Imm))
Kevin Enderbydccdac62012-10-23 22:52:52 +0000938 << markup(">");
Evan Chengb1852592009-11-19 06:57:41 +0000939}
Johnny Chen8f3004c2010-03-17 17:52:21 +0000940
Chris Lattner76c564b2010-04-04 04:47:45 +0000941void ARMInstPrinter::printThumbITMask(const MCInst *MI, unsigned OpNum,
942 raw_ostream &O) {
Johnny Chen8f3004c2010-03-17 17:52:21 +0000943 // (3 - the number of trailing zeros) is the number of then / else.
944 unsigned Mask = MI->getOperand(OpNum).getImm();
Richard Bartonf435b092012-04-27 08:42:59 +0000945 unsigned Firstcond = MI->getOperand(OpNum-1).getImm();
946 unsigned CondBit0 = Firstcond & 1;
Michael J. Spencerdf1ecbd72013-05-24 22:23:49 +0000947 unsigned NumTZ = countTrailingZeros(Mask);
Johnny Chen8f3004c2010-03-17 17:52:21 +0000948 assert(NumTZ <= 3 && "Invalid IT mask!");
949 for (unsigned Pos = 3, e = NumTZ; Pos > e; --Pos) {
950 bool T = ((Mask >> Pos) & 1) == CondBit0;
951 if (T)
952 O << 't';
953 else
954 O << 'e';
955 }
956}
957
Chris Lattner76c564b2010-04-04 04:47:45 +0000958void ARMInstPrinter::printThumbAddrModeRROperand(const MCInst *MI, unsigned Op,
959 raw_ostream &O) {
Johnny Chen8f3004c2010-03-17 17:52:21 +0000960 const MCOperand &MO1 = MI->getOperand(Op);
Bill Wendling092a7bd2010-12-14 03:36:38 +0000961 const MCOperand &MO2 = MI->getOperand(Op + 1);
Johnny Chen8f3004c2010-03-17 17:52:21 +0000962
963 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
Chris Lattner76c564b2010-04-04 04:47:45 +0000964 printOperand(MI, Op, O);
Johnny Chen8f3004c2010-03-17 17:52:21 +0000965 return;
966 }
967
Kevin Enderbydccdac62012-10-23 22:52:52 +0000968 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +0000969 printRegName(O, MO1.getReg());
970 if (unsigned RegNum = MO2.getReg()) {
971 O << ", ";
972 printRegName(O, RegNum);
973 }
Kevin Enderbydccdac62012-10-23 22:52:52 +0000974 O << "]" << markup(">");
Bill Wendling092a7bd2010-12-14 03:36:38 +0000975}
976
977void ARMInstPrinter::printThumbAddrModeImm5SOperand(const MCInst *MI,
978 unsigned Op,
979 raw_ostream &O,
980 unsigned Scale) {
981 const MCOperand &MO1 = MI->getOperand(Op);
982 const MCOperand &MO2 = MI->getOperand(Op + 1);
983
984 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
985 printOperand(MI, Op, O);
986 return;
987 }
988
Kevin Enderbydccdac62012-10-23 22:52:52 +0000989 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +0000990 printRegName(O, MO1.getReg());
991 if (unsigned ImmOffs = MO2.getImm()) {
Kevin Enderbydccdac62012-10-23 22:52:52 +0000992 O << ", "
993 << markup("<imm:")
Kevin Enderby168ffb32012-12-05 18:13:19 +0000994 << "#" << formatImm(ImmOffs * Scale)
Kevin Enderbydccdac62012-10-23 22:52:52 +0000995 << markup(">");
Kevin Enderby62183c42012-10-22 22:31:46 +0000996 }
Kevin Enderbydccdac62012-10-23 22:52:52 +0000997 O << "]" << markup(">");
Johnny Chen8f3004c2010-03-17 17:52:21 +0000998}
999
Bill Wendling092a7bd2010-12-14 03:36:38 +00001000void ARMInstPrinter::printThumbAddrModeImm5S1Operand(const MCInst *MI,
1001 unsigned Op,
1002 raw_ostream &O) {
1003 printThumbAddrModeImm5SOperand(MI, Op, O, 1);
Johnny Chen8f3004c2010-03-17 17:52:21 +00001004}
1005
Bill Wendling092a7bd2010-12-14 03:36:38 +00001006void ARMInstPrinter::printThumbAddrModeImm5S2Operand(const MCInst *MI,
1007 unsigned Op,
1008 raw_ostream &O) {
1009 printThumbAddrModeImm5SOperand(MI, Op, O, 2);
Johnny Chen8f3004c2010-03-17 17:52:21 +00001010}
1011
Bill Wendling092a7bd2010-12-14 03:36:38 +00001012void ARMInstPrinter::printThumbAddrModeImm5S4Operand(const MCInst *MI,
1013 unsigned Op,
1014 raw_ostream &O) {
1015 printThumbAddrModeImm5SOperand(MI, Op, O, 4);
Johnny Chen8f3004c2010-03-17 17:52:21 +00001016}
1017
Chris Lattner76c564b2010-04-04 04:47:45 +00001018void ARMInstPrinter::printThumbAddrModeSPOperand(const MCInst *MI, unsigned Op,
1019 raw_ostream &O) {
Bill Wendling092a7bd2010-12-14 03:36:38 +00001020 printThumbAddrModeImm5SOperand(MI, Op, O, 4);
Johnny Chen8f3004c2010-03-17 17:52:21 +00001021}
1022
Johnny Chen8f3004c2010-03-17 17:52:21 +00001023// Constant shifts t2_so_reg is a 2-operand unit corresponding to the Thumb2
1024// register with shift forms.
1025// REG 0 0 - e.g. R5
1026// REG IMM, SH_OPC - e.g. R5, LSL #3
Chris Lattner76c564b2010-04-04 04:47:45 +00001027void ARMInstPrinter::printT2SOOperand(const MCInst *MI, unsigned OpNum,
1028 raw_ostream &O) {
Johnny Chen8f3004c2010-03-17 17:52:21 +00001029 const MCOperand &MO1 = MI->getOperand(OpNum);
1030 const MCOperand &MO2 = MI->getOperand(OpNum+1);
1031
1032 unsigned Reg = MO1.getReg();
Kevin Enderby62183c42012-10-22 22:31:46 +00001033 printRegName(O, Reg);
Johnny Chen8f3004c2010-03-17 17:52:21 +00001034
1035 // Print the shift opc.
Johnny Chen8f3004c2010-03-17 17:52:21 +00001036 assert(MO2.isImm() && "Not a valid t2_so_reg value!");
Tim Northover2fdbdc52012-09-22 11:18:19 +00001037 printRegImmShift(O, ARM_AM::getSORegShOp(MO2.getImm()),
Kevin Enderby62183c42012-10-22 22:31:46 +00001038 ARM_AM::getSORegOffset(MO2.getImm()), UseMarkup);
Johnny Chen8f3004c2010-03-17 17:52:21 +00001039}
1040
Quentin Colombetc3132202013-04-12 18:47:25 +00001041template <bool AlwaysPrintImm0>
Jim Grosbache6fe1a02010-10-25 20:00:01 +00001042void ARMInstPrinter::printAddrModeImm12Operand(const MCInst *MI, unsigned OpNum,
1043 raw_ostream &O) {
Johnny Chen8f3004c2010-03-17 17:52:21 +00001044 const MCOperand &MO1 = MI->getOperand(OpNum);
1045 const MCOperand &MO2 = MI->getOperand(OpNum+1);
1046
Jim Grosbach1e4d9a12010-10-26 22:37:02 +00001047 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
1048 printOperand(MI, OpNum, O);
1049 return;
1050 }
1051
Kevin Enderbydccdac62012-10-23 22:52:52 +00001052 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +00001053 printRegName(O, MO1.getReg());
Johnny Chen8f3004c2010-03-17 17:52:21 +00001054
Jim Grosbach9d2d1f02010-10-27 01:19:41 +00001055 int32_t OffImm = (int32_t)MO2.getImm();
Jim Grosbach505607e2010-10-28 18:34:10 +00001056 bool isSub = OffImm < 0;
1057 // Special value for #-0. All others are normal.
1058 if (OffImm == INT32_MIN)
1059 OffImm = 0;
Kevin Enderby62183c42012-10-22 22:31:46 +00001060 if (isSub) {
Kevin Enderbydccdac62012-10-23 22:52:52 +00001061 O << ", "
Quentin Colombetc3132202013-04-12 18:47:25 +00001062 << markup("<imm:")
Kevin Enderbydccdac62012-10-23 22:52:52 +00001063 << "#-" << -OffImm
1064 << markup(">");
Kevin Enderby62183c42012-10-22 22:31:46 +00001065 }
Quentin Colombetc3132202013-04-12 18:47:25 +00001066 else if (AlwaysPrintImm0 || OffImm > 0) {
Kevin Enderbydccdac62012-10-23 22:52:52 +00001067 O << ", "
Quentin Colombetc3132202013-04-12 18:47:25 +00001068 << markup("<imm:")
Kevin Enderbydccdac62012-10-23 22:52:52 +00001069 << "#" << OffImm
1070 << markup(">");
Kevin Enderby62183c42012-10-22 22:31:46 +00001071 }
Kevin Enderbydccdac62012-10-23 22:52:52 +00001072 O << "]" << markup(">");
Johnny Chen8f3004c2010-03-17 17:52:21 +00001073}
1074
Amaury de la Vieuvilleaa7fdf82013-06-18 08:12:51 +00001075template<bool AlwaysPrintImm0>
Johnny Chen8f3004c2010-03-17 17:52:21 +00001076void ARMInstPrinter::printT2AddrModeImm8Operand(const MCInst *MI,
Chris Lattner76c564b2010-04-04 04:47:45 +00001077 unsigned OpNum,
1078 raw_ostream &O) {
Johnny Chen8f3004c2010-03-17 17:52:21 +00001079 const MCOperand &MO1 = MI->getOperand(OpNum);
1080 const MCOperand &MO2 = MI->getOperand(OpNum+1);
1081
Kevin Enderbydccdac62012-10-23 22:52:52 +00001082 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +00001083 printRegName(O, MO1.getReg());
Johnny Chen8f3004c2010-03-17 17:52:21 +00001084
1085 int32_t OffImm = (int32_t)MO2.getImm();
Amaury de la Vieuvilleaa7fdf82013-06-18 08:12:51 +00001086 bool isSub = OffImm < 0;
Johnny Chen8f3004c2010-03-17 17:52:21 +00001087 // Don't print +0.
Owen Andersonfe823652011-09-16 21:08:33 +00001088 if (OffImm == INT32_MIN)
Amaury de la Vieuvilleaa7fdf82013-06-18 08:12:51 +00001089 OffImm = 0;
1090 if (isSub) {
1091 O << ", "
1092 << markup("<imm:")
1093 << "#-" << -OffImm
1094 << markup(">");
1095 } else if (AlwaysPrintImm0 || OffImm > 0) {
1096 O << ", "
1097 << markup("<imm:")
1098 << "#" << OffImm
1099 << markup(">");
1100 }
Kevin Enderbydccdac62012-10-23 22:52:52 +00001101 O << "]" << markup(">");
Johnny Chen8f3004c2010-03-17 17:52:21 +00001102}
1103
Amaury de la Vieuvilleaa7fdf82013-06-18 08:12:51 +00001104template<bool AlwaysPrintImm0>
Johnny Chen8f3004c2010-03-17 17:52:21 +00001105void ARMInstPrinter::printT2AddrModeImm8s4Operand(const MCInst *MI,
Chris Lattner76c564b2010-04-04 04:47:45 +00001106 unsigned OpNum,
1107 raw_ostream &O) {
Johnny Chen8f3004c2010-03-17 17:52:21 +00001108 const MCOperand &MO1 = MI->getOperand(OpNum);
1109 const MCOperand &MO2 = MI->getOperand(OpNum+1);
1110
Jim Grosbach8648c102011-12-19 23:06:24 +00001111 if (!MO1.isReg()) { // For label symbolic references.
1112 printOperand(MI, OpNum, O);
1113 return;
1114 }
1115
Kevin Enderbydccdac62012-10-23 22:52:52 +00001116 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +00001117 printRegName(O, MO1.getReg());
Johnny Chen8f3004c2010-03-17 17:52:21 +00001118
Jiangning Liu6a43bf72012-08-02 08:29:50 +00001119 int32_t OffImm = (int32_t)MO2.getImm();
Amaury de la Vieuvilleaa7fdf82013-06-18 08:12:51 +00001120 bool isSub = OffImm < 0;
Jiangning Liu6a43bf72012-08-02 08:29:50 +00001121
1122 assert(((OffImm & 0x3) == 0) && "Not a valid immediate!");
1123
Johnny Chen8f3004c2010-03-17 17:52:21 +00001124 // Don't print +0.
Jiangning Liu6a43bf72012-08-02 08:29:50 +00001125 if (OffImm == INT32_MIN)
Amaury de la Vieuvilleaa7fdf82013-06-18 08:12:51 +00001126 OffImm = 0;
1127 if (isSub) {
1128 O << ", "
1129 << markup("<imm:")
1130 << "#-" << -OffImm
1131 << markup(">");
1132 } else if (AlwaysPrintImm0 || OffImm > 0) {
1133 O << ", "
1134 << markup("<imm:")
1135 << "#" << OffImm
1136 << markup(">");
1137 }
Kevin Enderbydccdac62012-10-23 22:52:52 +00001138 O << "]" << markup(">");
Johnny Chen8f3004c2010-03-17 17:52:21 +00001139}
1140
Jim Grosbacha05627e2011-09-09 18:37:27 +00001141void ARMInstPrinter::printT2AddrModeImm0_1020s4Operand(const MCInst *MI,
1142 unsigned OpNum,
1143 raw_ostream &O) {
1144 const MCOperand &MO1 = MI->getOperand(OpNum);
1145 const MCOperand &MO2 = MI->getOperand(OpNum+1);
1146
Kevin Enderbydccdac62012-10-23 22:52:52 +00001147 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +00001148 printRegName(O, MO1.getReg());
1149 if (MO2.getImm()) {
Kevin Enderbydccdac62012-10-23 22:52:52 +00001150 O << ", "
1151 << markup("<imm:")
Kevin Enderby168ffb32012-12-05 18:13:19 +00001152 << "#" << formatImm(MO2.getImm() * 4)
Kevin Enderbydccdac62012-10-23 22:52:52 +00001153 << markup(">");
Kevin Enderby62183c42012-10-22 22:31:46 +00001154 }
Kevin Enderbydccdac62012-10-23 22:52:52 +00001155 O << "]" << markup(">");
Jim Grosbacha05627e2011-09-09 18:37:27 +00001156}
1157
Johnny Chen8f3004c2010-03-17 17:52:21 +00001158void ARMInstPrinter::printT2AddrModeImm8OffsetOperand(const MCInst *MI,
Chris Lattner76c564b2010-04-04 04:47:45 +00001159 unsigned OpNum,
1160 raw_ostream &O) {
Johnny Chen8f3004c2010-03-17 17:52:21 +00001161 const MCOperand &MO1 = MI->getOperand(OpNum);
1162 int32_t OffImm = (int32_t)MO1.getImm();
Kevin Enderbydccdac62012-10-23 22:52:52 +00001163 O << ", " << markup("<imm:");
Amaury de la Vieuville231ca2b2013-06-13 16:40:51 +00001164 if (OffImm == INT32_MIN)
1165 O << "#-0";
1166 else if (OffImm < 0)
Kevin Enderby62183c42012-10-22 22:31:46 +00001167 O << "#-" << -OffImm;
Owen Anderson737beaf2011-09-23 21:26:40 +00001168 else
Kevin Enderby62183c42012-10-22 22:31:46 +00001169 O << "#" << OffImm;
Kevin Enderbydccdac62012-10-23 22:52:52 +00001170 O << markup(">");
Johnny Chen8f3004c2010-03-17 17:52:21 +00001171}
1172
1173void ARMInstPrinter::printT2AddrModeImm8s4OffsetOperand(const MCInst *MI,
Chris Lattner76c564b2010-04-04 04:47:45 +00001174 unsigned OpNum,
1175 raw_ostream &O) {
Johnny Chen8f3004c2010-03-17 17:52:21 +00001176 const MCOperand &MO1 = MI->getOperand(OpNum);
Jiangning Liu6a43bf72012-08-02 08:29:50 +00001177 int32_t OffImm = (int32_t)MO1.getImm();
1178
1179 assert(((OffImm & 0x3) == 0) && "Not a valid immediate!");
1180
Amaury de la Vieuvillea6f55422013-06-26 13:39:07 +00001181 O << ", " << markup("<imm:");
Jiangning Liu6a43bf72012-08-02 08:29:50 +00001182 if (OffImm == INT32_MIN)
Kevin Enderby62183c42012-10-22 22:31:46 +00001183 O << "#-0";
Jiangning Liu6a43bf72012-08-02 08:29:50 +00001184 else if (OffImm < 0)
Kevin Enderby62183c42012-10-22 22:31:46 +00001185 O << "#-" << -OffImm;
Amaury de la Vieuvillea6f55422013-06-26 13:39:07 +00001186 else
Kevin Enderby62183c42012-10-22 22:31:46 +00001187 O << "#" << OffImm;
Amaury de la Vieuvillea6f55422013-06-26 13:39:07 +00001188 O << markup(">");
Johnny Chen8f3004c2010-03-17 17:52:21 +00001189}
1190
1191void ARMInstPrinter::printT2AddrModeSoRegOperand(const MCInst *MI,
Chris Lattner76c564b2010-04-04 04:47:45 +00001192 unsigned OpNum,
1193 raw_ostream &O) {
Johnny Chen8f3004c2010-03-17 17:52:21 +00001194 const MCOperand &MO1 = MI->getOperand(OpNum);
1195 const MCOperand &MO2 = MI->getOperand(OpNum+1);
1196 const MCOperand &MO3 = MI->getOperand(OpNum+2);
1197
Kevin Enderbydccdac62012-10-23 22:52:52 +00001198 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +00001199 printRegName(O, MO1.getReg());
Johnny Chen8f3004c2010-03-17 17:52:21 +00001200
1201 assert(MO2.getReg() && "Invalid so_reg load / store address!");
Kevin Enderby62183c42012-10-22 22:31:46 +00001202 O << ", ";
1203 printRegName(O, MO2.getReg());
Johnny Chen8f3004c2010-03-17 17:52:21 +00001204
1205 unsigned ShAmt = MO3.getImm();
1206 if (ShAmt) {
1207 assert(ShAmt <= 3 && "Not a valid Thumb2 addressing mode!");
Kevin Enderbydccdac62012-10-23 22:52:52 +00001208 O << ", lsl "
1209 << markup("<imm:")
1210 << "#" << ShAmt
1211 << markup(">");
Johnny Chen8f3004c2010-03-17 17:52:21 +00001212 }
Kevin Enderbydccdac62012-10-23 22:52:52 +00001213 O << "]" << markup(">");
Johnny Chen8f3004c2010-03-17 17:52:21 +00001214}
1215
Jim Grosbachefc761a2011-09-30 00:50:06 +00001216void ARMInstPrinter::printFPImmOperand(const MCInst *MI, unsigned OpNum,
1217 raw_ostream &O) {
Bill Wendling5a13d4f2011-01-26 20:57:43 +00001218 const MCOperand &MO = MI->getOperand(OpNum);
Kevin Enderbydccdac62012-10-23 22:52:52 +00001219 O << markup("<imm:")
1220 << '#' << ARM_AM::getFPImmFloat(MO.getImm())
1221 << markup(">");
Johnny Chen8f3004c2010-03-17 17:52:21 +00001222}
1223
Bob Wilson6eae5202010-06-11 21:34:50 +00001224void ARMInstPrinter::printNEONModImmOperand(const MCInst *MI, unsigned OpNum,
1225 raw_ostream &O) {
Bob Wilsonc1c6f472010-07-13 04:44:34 +00001226 unsigned EncodedImm = MI->getOperand(OpNum).getImm();
1227 unsigned EltBits;
1228 uint64_t Val = ARM_AM::decodeNEONModImm(EncodedImm, EltBits);
Kevin Enderbydccdac62012-10-23 22:52:52 +00001229 O << markup("<imm:")
1230 << "#0x";
Benjamin Kramer69d57cf2011-11-07 21:00:59 +00001231 O.write_hex(Val);
Kevin Enderbydccdac62012-10-23 22:52:52 +00001232 O << markup(">");
Johnny Chenb90b6f12010-04-16 22:40:20 +00001233}
Jim Grosbach801e0a32011-07-22 23:16:18 +00001234
Jim Grosbach475c6db2011-07-25 23:09:14 +00001235void ARMInstPrinter::printImmPlusOneOperand(const MCInst *MI, unsigned OpNum,
1236 raw_ostream &O) {
Jim Grosbach801e0a32011-07-22 23:16:18 +00001237 unsigned Imm = MI->getOperand(OpNum).getImm();
Kevin Enderbydccdac62012-10-23 22:52:52 +00001238 O << markup("<imm:")
Kevin Enderby168ffb32012-12-05 18:13:19 +00001239 << "#" << formatImm(Imm + 1)
Kevin Enderbydccdac62012-10-23 22:52:52 +00001240 << markup(">");
Jim Grosbach801e0a32011-07-22 23:16:18 +00001241}
Jim Grosbachd2659132011-07-26 21:28:43 +00001242
1243void ARMInstPrinter::printRotImmOperand(const MCInst *MI, unsigned OpNum,
1244 raw_ostream &O) {
1245 unsigned Imm = MI->getOperand(OpNum).getImm();
1246 if (Imm == 0)
1247 return;
Kevin Enderbydccdac62012-10-23 22:52:52 +00001248 O << ", ror "
1249 << markup("<imm:")
1250 << "#";
Jim Grosbachd2659132011-07-26 21:28:43 +00001251 switch (Imm) {
1252 default: assert (0 && "illegal ror immediate!");
Jim Grosbach50aafea2011-08-17 23:23:07 +00001253 case 1: O << "8"; break;
1254 case 2: O << "16"; break;
1255 case 3: O << "24"; break;
Jim Grosbachd2659132011-07-26 21:28:43 +00001256 }
Kevin Enderbydccdac62012-10-23 22:52:52 +00001257 O << markup(">");
Jim Grosbachd2659132011-07-26 21:28:43 +00001258}
Jim Grosbachd0637bf2011-10-07 23:56:00 +00001259
Jim Grosbachea231912011-12-22 22:19:05 +00001260void ARMInstPrinter::printFBits16(const MCInst *MI, unsigned OpNum,
1261 raw_ostream &O) {
Kevin Enderbydccdac62012-10-23 22:52:52 +00001262 O << markup("<imm:")
1263 << "#" << 16 - MI->getOperand(OpNum).getImm()
1264 << markup(">");
Jim Grosbachea231912011-12-22 22:19:05 +00001265}
1266
1267void ARMInstPrinter::printFBits32(const MCInst *MI, unsigned OpNum,
1268 raw_ostream &O) {
Kevin Enderbydccdac62012-10-23 22:52:52 +00001269 O << markup("<imm:")
1270 << "#" << 32 - MI->getOperand(OpNum).getImm()
1271 << markup(">");
Jim Grosbachea231912011-12-22 22:19:05 +00001272}
1273
Jim Grosbachd0637bf2011-10-07 23:56:00 +00001274void ARMInstPrinter::printVectorIndex(const MCInst *MI, unsigned OpNum,
1275 raw_ostream &O) {
1276 O << "[" << MI->getOperand(OpNum).getImm() << "]";
1277}
Jim Grosbachad47cfc2011-10-18 23:02:30 +00001278
1279void ARMInstPrinter::printVectorListOne(const MCInst *MI, unsigned OpNum,
1280 raw_ostream &O) {
Kevin Enderby62183c42012-10-22 22:31:46 +00001281 O << "{";
1282 printRegName(O, MI->getOperand(OpNum).getReg());
1283 O << "}";
Jim Grosbachad47cfc2011-10-18 23:02:30 +00001284}
Jim Grosbach2f2e3c42011-10-21 18:54:25 +00001285
Jim Grosbach13a292c2012-03-06 22:01:44 +00001286void ARMInstPrinter::printVectorListTwo(const MCInst *MI, unsigned OpNum,
Jim Grosbachc988e0c2012-03-05 19:33:30 +00001287 raw_ostream &O) {
1288 unsigned Reg = MI->getOperand(OpNum).getReg();
1289 unsigned Reg0 = MRI.getSubReg(Reg, ARM::dsub_0);
1290 unsigned Reg1 = MRI.getSubReg(Reg, ARM::dsub_1);
Kevin Enderby62183c42012-10-22 22:31:46 +00001291 O << "{";
1292 printRegName(O, Reg0);
1293 O << ", ";
1294 printRegName(O, Reg1);
1295 O << "}";
Jim Grosbachc988e0c2012-03-05 19:33:30 +00001296}
1297
Jim Grosbach13a292c2012-03-06 22:01:44 +00001298void ARMInstPrinter::printVectorListTwoSpaced(const MCInst *MI,
1299 unsigned OpNum,
1300 raw_ostream &O) {
Jim Grosbache5307f92012-03-05 21:43:40 +00001301 unsigned Reg = MI->getOperand(OpNum).getReg();
1302 unsigned Reg0 = MRI.getSubReg(Reg, ARM::dsub_0);
1303 unsigned Reg1 = MRI.getSubReg(Reg, ARM::dsub_2);
Kevin Enderby62183c42012-10-22 22:31:46 +00001304 O << "{";
1305 printRegName(O, Reg0);
1306 O << ", ";
1307 printRegName(O, Reg1);
1308 O << "}";
Jim Grosbache5307f92012-03-05 21:43:40 +00001309}
1310
Jim Grosbachc4360fe2011-10-21 20:02:19 +00001311void ARMInstPrinter::printVectorListThree(const MCInst *MI, unsigned OpNum,
1312 raw_ostream &O) {
1313 // Normally, it's not safe to use register enum values directly with
1314 // addition to get the next register, but for VFP registers, the
1315 // sort order is guaranteed because they're all of the form D<n>.
Kevin Enderby62183c42012-10-22 22:31:46 +00001316 O << "{";
1317 printRegName(O, MI->getOperand(OpNum).getReg());
1318 O << ", ";
1319 printRegName(O, MI->getOperand(OpNum).getReg() + 1);
1320 O << ", ";
1321 printRegName(O, MI->getOperand(OpNum).getReg() + 2);
1322 O << "}";
Jim Grosbachc4360fe2011-10-21 20:02:19 +00001323}
Jim Grosbach846bcff2011-10-21 20:35:01 +00001324
1325void ARMInstPrinter::printVectorListFour(const MCInst *MI, unsigned OpNum,
1326 raw_ostream &O) {
1327 // Normally, it's not safe to use register enum values directly with
1328 // addition to get the next register, but for VFP registers, the
1329 // sort order is guaranteed because they're all of the form D<n>.
Kevin Enderby62183c42012-10-22 22:31:46 +00001330 O << "{";
1331 printRegName(O, MI->getOperand(OpNum).getReg());
1332 O << ", ";
1333 printRegName(O, MI->getOperand(OpNum).getReg() + 1);
1334 O << ", ";
1335 printRegName(O, MI->getOperand(OpNum).getReg() + 2);
1336 O << ", ";
1337 printRegName(O, MI->getOperand(OpNum).getReg() + 3);
1338 O << "}";
Jim Grosbach846bcff2011-10-21 20:35:01 +00001339}
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00001340
1341void ARMInstPrinter::printVectorListOneAllLanes(const MCInst *MI,
1342 unsigned OpNum,
1343 raw_ostream &O) {
Kevin Enderby62183c42012-10-22 22:31:46 +00001344 O << "{";
1345 printRegName(O, MI->getOperand(OpNum).getReg());
1346 O << "[]}";
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00001347}
1348
Jim Grosbach3ecf9762011-11-30 18:21:25 +00001349void ARMInstPrinter::printVectorListTwoAllLanes(const MCInst *MI,
1350 unsigned OpNum,
1351 raw_ostream &O) {
Jim Grosbach13a292c2012-03-06 22:01:44 +00001352 unsigned Reg = MI->getOperand(OpNum).getReg();
1353 unsigned Reg0 = MRI.getSubReg(Reg, ARM::dsub_0);
1354 unsigned Reg1 = MRI.getSubReg(Reg, ARM::dsub_1);
Kevin Enderby62183c42012-10-22 22:31:46 +00001355 O << "{";
1356 printRegName(O, Reg0);
1357 O << "[], ";
1358 printRegName(O, Reg1);
1359 O << "[]}";
Jim Grosbach3ecf9762011-11-30 18:21:25 +00001360}
Jim Grosbach8d246182011-12-14 19:35:22 +00001361
Jim Grosbachb78403c2012-01-24 23:47:04 +00001362void ARMInstPrinter::printVectorListThreeAllLanes(const MCInst *MI,
1363 unsigned OpNum,
1364 raw_ostream &O) {
1365 // Normally, it's not safe to use register enum values directly with
1366 // addition to get the next register, but for VFP registers, the
1367 // sort order is guaranteed because they're all of the form D<n>.
Kevin Enderby62183c42012-10-22 22:31:46 +00001368 O << "{";
1369 printRegName(O, MI->getOperand(OpNum).getReg());
1370 O << "[], ";
1371 printRegName(O, MI->getOperand(OpNum).getReg() + 1);
1372 O << "[], ";
1373 printRegName(O, MI->getOperand(OpNum).getReg() + 2);
1374 O << "[]}";
Jim Grosbachb78403c2012-01-24 23:47:04 +00001375}
1376
Jim Grosbach086cbfa2012-01-25 00:01:08 +00001377void ARMInstPrinter::printVectorListFourAllLanes(const MCInst *MI,
1378 unsigned OpNum,
1379 raw_ostream &O) {
1380 // Normally, it's not safe to use register enum values directly with
1381 // addition to get the next register, but for VFP registers, the
1382 // sort order is guaranteed because they're all of the form D<n>.
Kevin Enderby62183c42012-10-22 22:31:46 +00001383 O << "{";
1384 printRegName(O, MI->getOperand(OpNum).getReg());
1385 O << "[], ";
1386 printRegName(O, MI->getOperand(OpNum).getReg() + 1);
1387 O << "[], ";
1388 printRegName(O, MI->getOperand(OpNum).getReg() + 2);
1389 O << "[], ";
1390 printRegName(O, MI->getOperand(OpNum).getReg() + 3);
1391 O << "[]}";
Jim Grosbach086cbfa2012-01-25 00:01:08 +00001392}
1393
Jim Grosbachc5af54e2011-12-21 00:38:54 +00001394void ARMInstPrinter::printVectorListTwoSpacedAllLanes(const MCInst *MI,
1395 unsigned OpNum,
1396 raw_ostream &O) {
Jim Grosbached428bc2012-03-06 23:10:38 +00001397 unsigned Reg = MI->getOperand(OpNum).getReg();
1398 unsigned Reg0 = MRI.getSubReg(Reg, ARM::dsub_0);
1399 unsigned Reg1 = MRI.getSubReg(Reg, ARM::dsub_2);
Kevin Enderby62183c42012-10-22 22:31:46 +00001400 O << "{";
1401 printRegName(O, Reg0);
1402 O << "[], ";
1403 printRegName(O, Reg1);
1404 O << "[]}";
Jim Grosbachc5af54e2011-12-21 00:38:54 +00001405}
1406
Jim Grosbachb78403c2012-01-24 23:47:04 +00001407void ARMInstPrinter::printVectorListThreeSpacedAllLanes(const MCInst *MI,
1408 unsigned OpNum,
1409 raw_ostream &O) {
1410 // Normally, it's not safe to use register enum values directly with
1411 // addition to get the next register, but for VFP registers, the
1412 // sort order is guaranteed because they're all of the form D<n>.
Kevin Enderby62183c42012-10-22 22:31:46 +00001413 O << "{";
1414 printRegName(O, MI->getOperand(OpNum).getReg());
1415 O << "[], ";
1416 printRegName(O, MI->getOperand(OpNum).getReg() + 2);
1417 O << "[], ";
1418 printRegName(O, MI->getOperand(OpNum).getReg() + 4);
1419 O << "[]}";
Jim Grosbach086cbfa2012-01-25 00:01:08 +00001420}
1421
1422void ARMInstPrinter::printVectorListFourSpacedAllLanes(const MCInst *MI,
1423 unsigned OpNum,
1424 raw_ostream &O) {
1425 // Normally, it's not safe to use register enum values directly with
1426 // addition to get the next register, but for VFP registers, the
1427 // sort order is guaranteed because they're all of the form D<n>.
Kevin Enderby62183c42012-10-22 22:31:46 +00001428 O << "{";
1429 printRegName(O, MI->getOperand(OpNum).getReg());
1430 O << "[], ";
1431 printRegName(O, MI->getOperand(OpNum).getReg() + 2);
1432 O << "[], ";
1433 printRegName(O, MI->getOperand(OpNum).getReg() + 4);
1434 O << "[], ";
1435 printRegName(O, MI->getOperand(OpNum).getReg() + 6);
1436 O << "[]}";
Jim Grosbachb78403c2012-01-24 23:47:04 +00001437}
1438
Jim Grosbachac2af3f2012-01-23 23:20:46 +00001439void ARMInstPrinter::printVectorListThreeSpaced(const MCInst *MI,
1440 unsigned OpNum,
1441 raw_ostream &O) {
1442 // Normally, it's not safe to use register enum values directly with
1443 // addition to get the next register, but for VFP registers, the
1444 // sort order is guaranteed because they're all of the form D<n>.
Kevin Enderby62183c42012-10-22 22:31:46 +00001445 O << "{";
1446 printRegName(O, MI->getOperand(OpNum).getReg());
1447 O << ", ";
1448 printRegName(O, MI->getOperand(OpNum).getReg() + 2);
1449 O << ", ";
1450 printRegName(O, MI->getOperand(OpNum).getReg() + 4);
1451 O << "}";
Jim Grosbachac2af3f2012-01-23 23:20:46 +00001452}
Jim Grosbached561fc2012-01-24 00:43:17 +00001453
1454void ARMInstPrinter::printVectorListFourSpaced(const MCInst *MI,
1455 unsigned OpNum,
1456 raw_ostream &O) {
1457 // Normally, it's not safe to use register enum values directly with
1458 // addition to get the next register, but for VFP registers, the
1459 // sort order is guaranteed because they're all of the form D<n>.
Kevin Enderby62183c42012-10-22 22:31:46 +00001460 O << "{";
1461 printRegName(O, MI->getOperand(OpNum).getReg());
1462 O << ", ";
1463 printRegName(O, MI->getOperand(OpNum).getReg() + 2);
1464 O << ", ";
1465 printRegName(O, MI->getOperand(OpNum).getReg() + 4);
1466 O << ", ";
1467 printRegName(O, MI->getOperand(OpNum).getReg() + 6);
1468 O << "}";
Jim Grosbached561fc2012-01-24 00:43:17 +00001469}