blob: 05d8dc0b9a045013308174d96783933dfd4f96ec [file] [log] [blame]
Matt Arsenault84445dd2017-11-30 22:51:26 +00001; RUN: llc -march=amdgcn -mcpu=bonaire -verify-machineinstrs < %s | FileCheck -enable-var-scope -check-prefixes=GCN,CI %s
2; RUN: llc -march=amdgcn -mcpu=gfx900 -verify-machineinstrs < %s | FileCheck -enable-var-scope -check-prefixes=GCN,GFX9 %s
Matt Arsenault966a94f2015-09-08 19:34:22 +00003
Matt Arsenault9c47dd52016-02-11 06:02:01 +00004declare i32 @llvm.amdgcn.workitem.id.x() #0
Matt Arsenault966a94f2015-09-08 19:34:22 +00005
6@lds.obj = addrspace(3) global [256 x i32] undef, align 4
7
8; GCN-LABEL: {{^}}write_ds_sub0_offset0_global:
9; GCN: v_lshlrev_b32_e32 [[SHL:v[0-9]+]], 2, v0
Matt Arsenault84445dd2017-11-30 22:51:26 +000010; CI: v_sub_i32_e32 [[BASEPTR:v[0-9]+]], vcc, 0, [[SHL]]
11; GFX9: v_sub_u32_e32 [[BASEPTR:v[0-9]+]], 0, [[SHL]]
Matt Arsenault966a94f2015-09-08 19:34:22 +000012; GCN: v_mov_b32_e32 [[VAL:v[0-9]+]], 0x7b
13; GCN: ds_write_b32 [[BASEPTR]], [[VAL]] offset:12
Matt Arsenault3dbeefa2017-03-21 21:39:51 +000014define amdgpu_kernel void @write_ds_sub0_offset0_global() #0 {
Matt Arsenault966a94f2015-09-08 19:34:22 +000015entry:
Matt Arsenault9c47dd52016-02-11 06:02:01 +000016 %x.i = call i32 @llvm.amdgcn.workitem.id.x() #1
Matt Arsenault966a94f2015-09-08 19:34:22 +000017 %sub1 = sub i32 0, %x.i
18 %tmp0 = getelementptr [256 x i32], [256 x i32] addrspace(3)* @lds.obj, i32 0, i32 %sub1
19 %arrayidx = getelementptr inbounds i32, i32 addrspace(3)* %tmp0, i32 3
20 store i32 123, i32 addrspace(3)* %arrayidx
21 ret void
22}
23
24; GCN-LABEL: {{^}}add_x_shl_neg_to_sub_max_offset:
25; GCN-DAG: v_lshlrev_b32_e32 [[SCALED:v[0-9]+]], 2, v0
Matt Arsenault84445dd2017-11-30 22:51:26 +000026; CI-DAG: v_sub_i32_e32 [[NEG:v[0-9]+]], vcc, 0, [[SCALED]]
27; GFX9-DAG: v_sub_u32_e32 [[NEG:v[0-9]+]], 0, [[SCALED]]
Matt Arsenault966a94f2015-09-08 19:34:22 +000028; GCN-DAG: v_mov_b32_e32 [[K:v[0-9]+]], 13
29; GCN: ds_write_b8 [[NEG]], [[K]] offset:65535
Matt Arsenault3dbeefa2017-03-21 21:39:51 +000030define amdgpu_kernel void @add_x_shl_neg_to_sub_max_offset() #1 {
Matt Arsenault9c47dd52016-02-11 06:02:01 +000031 %x.i = call i32 @llvm.amdgcn.workitem.id.x() #0
Matt Arsenault966a94f2015-09-08 19:34:22 +000032 %neg = sub i32 0, %x.i
33 %shl = shl i32 %neg, 2
34 %add = add i32 65535, %shl
35 %ptr = inttoptr i32 %add to i8 addrspace(3)*
36 store i8 13, i8 addrspace(3)* %ptr
37 ret void
38}
39
40; GCN-LABEL: {{^}}add_x_shl_neg_to_sub_max_offset_p1:
41; GCN-DAG: v_lshlrev_b32_e32 [[SCALED:v[0-9]+]], 2, v0
Matt Arsenault84445dd2017-11-30 22:51:26 +000042; CI-DAG: v_sub_i32_e32 [[NEG:v[0-9]+]], vcc, 0x10000, [[SCALED]]
43; GFX9-DAG: v_sub_u32_e32 [[NEG:v[0-9]+]], 0x10000, [[SCALED]]
Matt Arsenault966a94f2015-09-08 19:34:22 +000044; GCN-DAG: v_mov_b32_e32 [[K:v[0-9]+]], 13
45; GCN: ds_write_b8 [[NEG]], [[K]]{{$}}
Matt Arsenault3dbeefa2017-03-21 21:39:51 +000046define amdgpu_kernel void @add_x_shl_neg_to_sub_max_offset_p1() #1 {
Matt Arsenault9c47dd52016-02-11 06:02:01 +000047 %x.i = call i32 @llvm.amdgcn.workitem.id.x() #0
Matt Arsenault966a94f2015-09-08 19:34:22 +000048 %neg = sub i32 0, %x.i
49 %shl = shl i32 %neg, 2
50 %add = add i32 65536, %shl
51 %ptr = inttoptr i32 %add to i8 addrspace(3)*
52 store i8 13, i8 addrspace(3)* %ptr
53 ret void
54}
55
56; GCN-LABEL: {{^}}add_x_shl_neg_to_sub_multi_use:
57; GCN-DAG: v_lshlrev_b32_e32 [[SCALED:v[0-9]+]], 2, v0
Matt Arsenault84445dd2017-11-30 22:51:26 +000058; CI-DAG: v_sub_i32_e32 [[NEG:v[0-9]+]], vcc, 0, [[SCALED]]
59; GFX9-DAG: v_sub_u32_e32 [[NEG:v[0-9]+]], 0, [[SCALED]]
Matt Arsenault966a94f2015-09-08 19:34:22 +000060; GCN-DAG: v_mov_b32_e32 [[K:v[0-9]+]], 13
61; GCN-NOT: v_sub
62; GCN: ds_write_b32 [[NEG]], [[K]] offset:123{{$}}
63; GCN-NOT: v_sub
64; GCN: ds_write_b32 [[NEG]], [[K]] offset:456{{$}}
65; GCN: s_endpgm
Matt Arsenault3dbeefa2017-03-21 21:39:51 +000066define amdgpu_kernel void @add_x_shl_neg_to_sub_multi_use() #1 {
Matt Arsenault9c47dd52016-02-11 06:02:01 +000067 %x.i = call i32 @llvm.amdgcn.workitem.id.x() #0
Matt Arsenault966a94f2015-09-08 19:34:22 +000068 %neg = sub i32 0, %x.i
69 %shl = shl i32 %neg, 2
70 %add0 = add i32 123, %shl
71 %add1 = add i32 456, %shl
72 %ptr0 = inttoptr i32 %add0 to i32 addrspace(3)*
73 store volatile i32 13, i32 addrspace(3)* %ptr0
74 %ptr1 = inttoptr i32 %add1 to i32 addrspace(3)*
75 store volatile i32 13, i32 addrspace(3)* %ptr1
76 ret void
77}
78
79; GCN-LABEL: {{^}}add_x_shl_neg_to_sub_multi_use_same_offset:
80; GCN-DAG: v_lshlrev_b32_e32 [[SCALED:v[0-9]+]], 2, v0
Matt Arsenault84445dd2017-11-30 22:51:26 +000081; CI-DAG: v_sub_i32_e32 [[NEG:v[0-9]+]], vcc, 0, [[SCALED]]
82; GFX9-DAG: v_sub_u32_e32 [[NEG:v[0-9]+]], 0, [[SCALED]]
Matt Arsenault966a94f2015-09-08 19:34:22 +000083; GCN-DAG: v_mov_b32_e32 [[K:v[0-9]+]], 13
84; GCN-NOT: v_sub
85; GCN: ds_write_b32 [[NEG]], [[K]] offset:123{{$}}
86; GCN-NOT: v_sub
87; GCN: ds_write_b32 [[NEG]], [[K]] offset:123{{$}}
88; GCN: s_endpgm
Matt Arsenault3dbeefa2017-03-21 21:39:51 +000089define amdgpu_kernel void @add_x_shl_neg_to_sub_multi_use_same_offset() #1 {
Matt Arsenault9c47dd52016-02-11 06:02:01 +000090 %x.i = call i32 @llvm.amdgcn.workitem.id.x() #0
Matt Arsenault966a94f2015-09-08 19:34:22 +000091 %neg = sub i32 0, %x.i
92 %shl = shl i32 %neg, 2
93 %add = add i32 123, %shl
94 %ptr = inttoptr i32 %add to i32 addrspace(3)*
95 store volatile i32 13, i32 addrspace(3)* %ptr
96 store volatile i32 13, i32 addrspace(3)* %ptr
97 ret void
98}
99
100; GCN-LABEL: {{^}}add_x_shl_neg_to_sub_misaligned_i64_max_offset:
101; GCN-DAG: v_lshlrev_b32_e32 [[SCALED:v[0-9]+]], 2, v0
Matt Arsenault84445dd2017-11-30 22:51:26 +0000102; CI-DAG: v_sub_i32_e32 [[NEG:v[0-9]+]], vcc, 0, [[SCALED]]
103; GFX9-DAG: v_sub_u32_e32 [[NEG:v[0-9]+]], 0, [[SCALED]]
Matt Arsenault966a94f2015-09-08 19:34:22 +0000104; GCN: ds_write2_b32 [[NEG]], {{v[0-9]+}}, {{v[0-9]+}} offset0:254 offset1:255
Matt Arsenault3dbeefa2017-03-21 21:39:51 +0000105define amdgpu_kernel void @add_x_shl_neg_to_sub_misaligned_i64_max_offset() #1 {
Matt Arsenault9c47dd52016-02-11 06:02:01 +0000106 %x.i = call i32 @llvm.amdgcn.workitem.id.x() #0
Matt Arsenault966a94f2015-09-08 19:34:22 +0000107 %neg = sub i32 0, %x.i
108 %shl = shl i32 %neg, 2
109 %add = add i32 1019, %shl
110 %ptr = inttoptr i32 %add to i64 addrspace(3)*
111 store i64 123, i64 addrspace(3)* %ptr, align 4
112 ret void
113}
114
115; GCN-LABEL: {{^}}add_x_shl_neg_to_sub_misaligned_i64_max_offset_p1:
116; GCN-DAG: v_lshlrev_b32_e32 [[SCALED:v[0-9]+]], 2, v0
Matt Arsenault84445dd2017-11-30 22:51:26 +0000117; CI-DAG: v_sub_i32_e32 [[NEG:v[0-9]+]], vcc, 0x3fc, [[SCALED]]
118; GFX9-DAG: v_sub_u32_e32 [[NEG:v[0-9]+]], 0x3fc, [[SCALED]]
Matt Arsenault966a94f2015-09-08 19:34:22 +0000119; GCN: ds_write2_b32 [[NEG]], {{v[0-9]+}}, {{v[0-9]+}} offset1:1{{$}}
Matt Arsenault3dbeefa2017-03-21 21:39:51 +0000120define amdgpu_kernel void @add_x_shl_neg_to_sub_misaligned_i64_max_offset_p1() #1 {
Matt Arsenault9c47dd52016-02-11 06:02:01 +0000121 %x.i = call i32 @llvm.amdgcn.workitem.id.x() #0
Matt Arsenault966a94f2015-09-08 19:34:22 +0000122 %neg = sub i32 0, %x.i
123 %shl = shl i32 %neg, 2
124 %add = add i32 1020, %shl
125 %ptr = inttoptr i32 %add to i64 addrspace(3)*
126 store i64 123, i64 addrspace(3)* %ptr, align 4
127 ret void
128}
129
130attributes #0 = { nounwind readnone }
131attributes #1 = { nounwind }
Matt Arsenault2aed6ca2015-12-19 01:46:41 +0000132attributes #2 = { nounwind convergent }