blob: cbf9d1fa700b27beba98b9e16af270a309053321 [file] [log] [blame]
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +00001//===-- BUFInstructions.td - Buffer Instruction Defintions ----------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
10def MUBUFAddr32 : ComplexPattern<i64, 9, "SelectMUBUFAddr32">;
11def MUBUFAddr64 : ComplexPattern<i64, 7, "SelectMUBUFAddr64">;
12def MUBUFAddr64Atomic : ComplexPattern<i64, 5, "SelectMUBUFAddr64">;
13
Matt Arsenault156d3ae2017-05-17 21:02:58 +000014def MUBUFScratchOffen : ComplexPattern<i64, 4, "SelectMUBUFScratchOffen", [], [SDNPWantRoot]>;
15def MUBUFScratchOffset : ComplexPattern<i64, 3, "SelectMUBUFScratchOffset", [], [SDNPWantRoot], 20>;
Matt Arsenault0774ea22017-04-24 19:40:59 +000016
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +000017def MUBUFOffset : ComplexPattern<i64, 6, "SelectMUBUFOffset">;
18def MUBUFOffsetNoGLC : ComplexPattern<i64, 3, "SelectMUBUFOffset">;
19def MUBUFOffsetAtomic : ComplexPattern<i64, 4, "SelectMUBUFOffset">;
20def MUBUFIntrinsicOffset : ComplexPattern<i32, 2, "SelectMUBUFIntrinsicOffset">;
21def MUBUFIntrinsicVOffset : ComplexPattern<i32, 3, "SelectMUBUFIntrinsicVOffset">;
22
23class MubufLoad <SDPatternOperator op> : PatFrag <
24 (ops node:$ptr), (op node:$ptr), [{
25 auto const AS = cast<MemSDNode>(N)->getAddressSpace();
Yaxun Liu1a14bfa2017-03-27 14:04:01 +000026 return AS == AMDGPUASI.GLOBAL_ADDRESS ||
27 AS == AMDGPUASI.CONSTANT_ADDRESS;
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +000028}]>;
29
30def mubuf_load : MubufLoad <load>;
31def mubuf_az_extloadi8 : MubufLoad <az_extloadi8>;
32def mubuf_sextloadi8 : MubufLoad <sextloadi8>;
33def mubuf_az_extloadi16 : MubufLoad <az_extloadi16>;
34def mubuf_sextloadi16 : MubufLoad <sextloadi16>;
35def mubuf_load_atomic : MubufLoad <atomic_load>;
36
37def BUFAddrKind {
38 int Offset = 0;
39 int OffEn = 1;
40 int IdxEn = 2;
41 int BothEn = 3;
42 int Addr64 = 4;
43}
44
45class getAddrName<int addrKind> {
46 string ret =
47 !if(!eq(addrKind, BUFAddrKind.Offset), "offset",
48 !if(!eq(addrKind, BUFAddrKind.OffEn), "offen",
49 !if(!eq(addrKind, BUFAddrKind.IdxEn), "idxen",
50 !if(!eq(addrKind, BUFAddrKind.BothEn), "bothen",
51 !if(!eq(addrKind, BUFAddrKind.Addr64), "addr64",
52 "")))));
53}
54
55class MUBUFAddr64Table <bit is_addr64, string suffix = ""> {
56 bit IsAddr64 = is_addr64;
57 string OpName = NAME # suffix;
58}
59
David Stuttard70e8bc12017-06-22 16:29:22 +000060class MTBUFAddr64Table <bit is_addr64, string suffix = ""> {
61 bit IsAddr64 = is_addr64;
62 string OpName = NAME # suffix;
63}
64
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +000065//===----------------------------------------------------------------------===//
66// MTBUF classes
67//===----------------------------------------------------------------------===//
68
69class MTBUF_Pseudo <string opName, dag outs, dag ins,
70 string asmOps, list<dag> pattern=[]> :
71 InstSI<outs, ins, "", pattern>,
72 SIMCInstr<opName, SIEncodingFamily.NONE> {
73
74 let isPseudo = 1;
75 let isCodeGenOnly = 1;
Matt Arsenault10c17ca2016-10-06 10:13:23 +000076 let Size = 8;
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +000077 let UseNamedOperandTable = 1;
78
79 string Mnemonic = opName;
80 string AsmOperands = asmOps;
81
82 let VM_CNT = 1;
83 let EXP_CNT = 1;
84 let MTBUF = 1;
85 let Uses = [EXEC];
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +000086 let hasSideEffects = 0;
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +000087 let SchedRW = [WriteVMEM];
David Stuttard70e8bc12017-06-22 16:29:22 +000088
89 let AsmMatchConverter = "cvtMtbuf";
90
91 bits<1> offen = 0;
92 bits<1> idxen = 0;
93 bits<1> addr64 = 0;
94 bits<1> has_vdata = 1;
95 bits<1> has_vaddr = 1;
96 bits<1> has_glc = 1;
97 bits<1> glc_value = 0; // the value for glc if no such operand
98 bits<4> dfmt_value = 1; // the value for dfmt if no such operand
99 bits<3> nfmt_value = 0; // the value for nfmt if no such operand
100 bits<1> has_srsrc = 1;
101 bits<1> has_soffset = 1;
102 bits<1> has_offset = 1;
103 bits<1> has_slc = 1;
104 bits<1> has_tfe = 1;
105 bits<1> has_dfmt = 1;
106 bits<1> has_nfmt = 1;
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +0000107}
108
Valery Pykhtinfbf2d932016-09-23 21:21:21 +0000109class MTBUF_Real <MTBUF_Pseudo ps> :
David Stuttard70e8bc12017-06-22 16:29:22 +0000110 InstSI <ps.OutOperandList, ps.InOperandList, ps.Mnemonic # ps.AsmOperands, []> {
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +0000111
112 let isPseudo = 0;
113 let isCodeGenOnly = 0;
114
115 // copy relevant pseudo op flags
116 let SubtargetPredicate = ps.SubtargetPredicate;
117 let AsmMatchConverter = ps.AsmMatchConverter;
118 let Constraints = ps.Constraints;
119 let DisableEncoding = ps.DisableEncoding;
120 let TSFlags = ps.TSFlags;
121
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +0000122 bits<12> offset;
David Stuttard70e8bc12017-06-22 16:29:22 +0000123 bits<1> glc;
124 bits<4> dfmt;
125 bits<3> nfmt;
126 bits<8> vaddr;
127 bits<8> vdata;
128 bits<7> srsrc;
129 bits<1> slc;
130 bits<1> tfe;
131 bits<8> soffset;
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +0000132}
133
David Stuttard70e8bc12017-06-22 16:29:22 +0000134class getMTBUFInsDA<list<RegisterClass> vdataList,
135 list<RegisterClass> vaddrList=[]> {
136 RegisterClass vdataClass = !if(!empty(vdataList), ?, !head(vdataList));
137 RegisterClass vaddrClass = !if(!empty(vaddrList), ?, !head(vaddrList));
138 dag InsNoData = !if(!empty(vaddrList),
139 (ins SReg_128:$srsrc, SCSrc_b32:$soffset,
140 offset:$offset, DFMT:$dfmt, NFMT:$nfmt, GLC:$glc, slc:$slc, tfe:$tfe),
141 (ins vaddrClass:$vaddr, SReg_128:$srsrc, SCSrc_b32:$soffset,
142 offset:$offset, DFMT:$dfmt, NFMT:$nfmt, GLC:$glc, slc:$slc, tfe:$tfe)
143 );
144 dag InsData = !if(!empty(vaddrList),
145 (ins vdataClass:$vdata, SReg_128:$srsrc,
146 SCSrc_b32:$soffset, offset:$offset, DFMT:$dfmt, NFMT:$nfmt, GLC:$glc,
147 slc:$slc, tfe:$tfe),
148 (ins vdataClass:$vdata, vaddrClass:$vaddr, SReg_128:$srsrc,
149 SCSrc_b32:$soffset, offset:$offset, DFMT:$dfmt, NFMT:$nfmt, GLC:$glc,
150 slc:$slc, tfe:$tfe)
151 );
152 dag ret = !if(!empty(vdataList), InsNoData, InsData);
153}
154
155class getMTBUFIns<int addrKind, list<RegisterClass> vdataList=[]> {
156 dag ret =
157 !if(!eq(addrKind, BUFAddrKind.Offset), getMTBUFInsDA<vdataList>.ret,
158 !if(!eq(addrKind, BUFAddrKind.OffEn), getMTBUFInsDA<vdataList, [VGPR_32]>.ret,
159 !if(!eq(addrKind, BUFAddrKind.IdxEn), getMTBUFInsDA<vdataList, [VGPR_32]>.ret,
160 !if(!eq(addrKind, BUFAddrKind.BothEn), getMTBUFInsDA<vdataList, [VReg_64]>.ret,
161 !if(!eq(addrKind, BUFAddrKind.Addr64), getMTBUFInsDA<vdataList, [VReg_64]>.ret,
162 (ins))))));
163}
164
165class getMTBUFAsmOps<int addrKind> {
166 string Pfx =
167 !if(!eq(addrKind, BUFAddrKind.Offset), "off, $srsrc, $dfmt, $nfmt, $soffset",
168 !if(!eq(addrKind, BUFAddrKind.OffEn),
169 "$vaddr, $srsrc, $dfmt, $nfmt, $soffset offen",
170 !if(!eq(addrKind, BUFAddrKind.IdxEn),
171 "$vaddr, $srsrc, $dfmt, $nfmt, $soffset idxen",
172 !if(!eq(addrKind, BUFAddrKind.BothEn),
173 "$vaddr, $srsrc, $dfmt, $nfmt, $soffset idxen offen",
174 !if(!eq(addrKind, BUFAddrKind.Addr64),
175 "$vaddr, $srsrc, $dfmt, $nfmt, $soffset addr64",
176 "")))));
177 string ret = Pfx # "$offset";
178}
179
180class MTBUF_SetupAddr<int addrKind> {
181 bits<1> offen = !if(!eq(addrKind, BUFAddrKind.OffEn), 1,
182 !if(!eq(addrKind, BUFAddrKind.BothEn), 1 , 0));
183
184 bits<1> idxen = !if(!eq(addrKind, BUFAddrKind.IdxEn), 1,
185 !if(!eq(addrKind, BUFAddrKind.BothEn), 1 , 0));
186
187 bits<1> addr64 = !if(!eq(addrKind, BUFAddrKind.Addr64), 1, 0);
188
189 bits<1> has_vaddr = !if(!eq(addrKind, BUFAddrKind.Offset), 0, 1);
190}
191
192class MTBUF_Load_Pseudo <string opName,
193 int addrKind,
194 RegisterClass vdataClass,
195 list<dag> pattern=[],
196 // Workaround bug bz30254
197 int addrKindCopy = addrKind>
198 : MTBUF_Pseudo<opName,
199 (outs vdataClass:$vdata),
200 getMTBUFIns<addrKindCopy>.ret,
201 " $vdata, " # getMTBUFAsmOps<addrKindCopy>.ret # "$glc$slc$tfe",
202 pattern>,
203 MTBUF_SetupAddr<addrKindCopy> {
204 let PseudoInstr = opName # "_" # getAddrName<addrKindCopy>.ret;
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +0000205 let mayLoad = 1;
206 let mayStore = 0;
207}
208
David Stuttard70e8bc12017-06-22 16:29:22 +0000209multiclass MTBUF_Pseudo_Loads<string opName, RegisterClass vdataClass,
210 ValueType load_vt = i32,
211 SDPatternOperator ld = null_frag> {
212
213 def _OFFSET : MTBUF_Load_Pseudo <opName, BUFAddrKind.Offset, vdataClass,
214 [(set load_vt:$vdata,
215 (ld (MUBUFOffset v4i32:$srsrc, i32:$soffset, i16:$offset, i8:$dfmt,
216 i8:$nfmt, i1:$glc, i1:$slc, i1:$tfe)))]>,
217 MTBUFAddr64Table<0>;
218
219 def _ADDR64 : MTBUF_Load_Pseudo <opName, BUFAddrKind.Addr64, vdataClass,
220 [(set load_vt:$vdata,
221 (ld (MUBUFAddr64 v4i32:$srsrc, i64:$vaddr, i32:$soffset, i16:$offset,
222 i8:$dfmt, i8:$nfmt, i1:$glc, i1:$slc, i1:$tfe)))]>,
223 MTBUFAddr64Table<1>;
224
225 def _OFFEN : MTBUF_Load_Pseudo <opName, BUFAddrKind.OffEn, vdataClass>;
226 def _IDXEN : MTBUF_Load_Pseudo <opName, BUFAddrKind.IdxEn, vdataClass>;
227 def _BOTHEN : MTBUF_Load_Pseudo <opName, BUFAddrKind.BothEn, vdataClass>;
228
229 let DisableWQM = 1 in {
230 def _OFFSET_exact : MTBUF_Load_Pseudo <opName, BUFAddrKind.Offset, vdataClass>;
231 def _OFFEN_exact : MTBUF_Load_Pseudo <opName, BUFAddrKind.OffEn, vdataClass>;
232 def _IDXEN_exact : MTBUF_Load_Pseudo <opName, BUFAddrKind.IdxEn, vdataClass>;
233 def _BOTHEN_exact : MTBUF_Load_Pseudo <opName, BUFAddrKind.BothEn, vdataClass>;
234 }
235}
236
237class MTBUF_Store_Pseudo <string opName,
238 int addrKind,
239 RegisterClass vdataClass,
240 list<dag> pattern=[],
241 // Workaround bug bz30254
242 int addrKindCopy = addrKind,
243 RegisterClass vdataClassCopy = vdataClass>
244 : MTBUF_Pseudo<opName,
245 (outs),
246 getMTBUFIns<addrKindCopy, [vdataClassCopy]>.ret,
247 " $vdata, " # getMTBUFAsmOps<addrKindCopy>.ret # "$glc$slc$tfe",
248 pattern>,
249 MTBUF_SetupAddr<addrKindCopy> {
250 let PseudoInstr = opName # "_" # getAddrName<addrKindCopy>.ret;
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +0000251 let mayLoad = 0;
252 let mayStore = 1;
253}
254
David Stuttard70e8bc12017-06-22 16:29:22 +0000255multiclass MTBUF_Pseudo_Stores<string opName, RegisterClass vdataClass,
256 ValueType store_vt = i32,
257 SDPatternOperator st = null_frag> {
258
259 def _OFFSET : MTBUF_Store_Pseudo <opName, BUFAddrKind.Offset, vdataClass,
260 [(st store_vt:$vdata, (MUBUFOffset v4i32:$srsrc, i32:$soffset,
261 i16:$offset, i8:$dfmt, i8:$nfmt, i1:$glc,
262 i1:$slc, i1:$tfe))]>,
263 MTBUFAddr64Table<0>;
264
265 def _ADDR64 : MTBUF_Store_Pseudo <opName, BUFAddrKind.Addr64, vdataClass,
266 [(st store_vt:$vdata, (MUBUFAddr64 v4i32:$srsrc, i64:$vaddr, i32:$soffset,
267 i16:$offset, i8:$dfmt, i8:$nfmt, i1:$glc,
268 i1:$slc, i1:$tfe))]>,
269 MTBUFAddr64Table<1>;
270
271 def _OFFEN : MTBUF_Store_Pseudo <opName, BUFAddrKind.OffEn, vdataClass>;
272 def _IDXEN : MTBUF_Store_Pseudo <opName, BUFAddrKind.IdxEn, vdataClass>;
273 def _BOTHEN : MTBUF_Store_Pseudo <opName, BUFAddrKind.BothEn, vdataClass>;
274
275 let DisableWQM = 1 in {
276 def _OFFSET_exact : MTBUF_Store_Pseudo <opName, BUFAddrKind.Offset, vdataClass>;
277 def _OFFEN_exact : MTBUF_Store_Pseudo <opName, BUFAddrKind.OffEn, vdataClass>;
278 def _IDXEN_exact : MTBUF_Store_Pseudo <opName, BUFAddrKind.IdxEn, vdataClass>;
279 def _BOTHEN_exact : MTBUF_Store_Pseudo <opName, BUFAddrKind.BothEn, vdataClass>;
280 }
281}
282
283
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +0000284//===----------------------------------------------------------------------===//
285// MUBUF classes
286//===----------------------------------------------------------------------===//
287
288class MUBUF_Pseudo <string opName, dag outs, dag ins,
289 string asmOps, list<dag> pattern=[]> :
290 InstSI<outs, ins, "", pattern>,
291 SIMCInstr<opName, SIEncodingFamily.NONE> {
292
293 let isPseudo = 1;
294 let isCodeGenOnly = 1;
Matt Arsenault10c17ca2016-10-06 10:13:23 +0000295 let Size = 8;
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +0000296 let UseNamedOperandTable = 1;
297
298 string Mnemonic = opName;
299 string AsmOperands = asmOps;
300
301 let VM_CNT = 1;
302 let EXP_CNT = 1;
303 let MUBUF = 1;
304 let Uses = [EXEC];
305 let hasSideEffects = 0;
306 let SchedRW = [WriteVMEM];
307
308 let AsmMatchConverter = "cvtMubuf";
309
310 bits<1> offen = 0;
311 bits<1> idxen = 0;
312 bits<1> addr64 = 0;
313 bits<1> has_vdata = 1;
314 bits<1> has_vaddr = 1;
315 bits<1> has_glc = 1;
316 bits<1> glc_value = 0; // the value for glc if no such operand
317 bits<1> has_srsrc = 1;
318 bits<1> has_soffset = 1;
319 bits<1> has_offset = 1;
320 bits<1> has_slc = 1;
321 bits<1> has_tfe = 1;
322}
323
324class MUBUF_Real <bits<7> op, MUBUF_Pseudo ps> :
325 InstSI <ps.OutOperandList, ps.InOperandList, ps.Mnemonic # ps.AsmOperands, []> {
326
327 let isPseudo = 0;
328 let isCodeGenOnly = 0;
329
330 // copy relevant pseudo op flags
331 let SubtargetPredicate = ps.SubtargetPredicate;
332 let AsmMatchConverter = ps.AsmMatchConverter;
333 let Constraints = ps.Constraints;
334 let DisableEncoding = ps.DisableEncoding;
335 let TSFlags = ps.TSFlags;
336
337 bits<12> offset;
338 bits<1> glc;
339 bits<1> lds = 0;
340 bits<8> vaddr;
341 bits<8> vdata;
342 bits<7> srsrc;
343 bits<1> slc;
344 bits<1> tfe;
345 bits<8> soffset;
346}
347
348
349// For cache invalidation instructions.
350class MUBUF_Invalidate <string opName, SDPatternOperator node> :
351 MUBUF_Pseudo<opName, (outs), (ins), "", [(node)]> {
352
353 let AsmMatchConverter = "";
354
355 let hasSideEffects = 1;
356 let mayStore = 1;
357
358 // Set everything to 0.
359 let offen = 0;
360 let idxen = 0;
361 let addr64 = 0;
362 let has_vdata = 0;
363 let has_vaddr = 0;
364 let has_glc = 0;
365 let glc_value = 0;
366 let has_srsrc = 0;
367 let has_soffset = 0;
368 let has_offset = 0;
369 let has_slc = 0;
370 let has_tfe = 0;
371}
372
373class getMUBUFInsDA<list<RegisterClass> vdataList,
374 list<RegisterClass> vaddrList=[]> {
375 RegisterClass vdataClass = !if(!empty(vdataList), ?, !head(vdataList));
376 RegisterClass vaddrClass = !if(!empty(vaddrList), ?, !head(vaddrList));
377 dag InsNoData = !if(!empty(vaddrList),
378 (ins SReg_128:$srsrc, SCSrc_b32:$soffset,
Matt Arsenault4b6a6cc2016-10-28 21:55:08 +0000379 offset:$offset, GLC:$glc, slc:$slc, tfe:$tfe),
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +0000380 (ins vaddrClass:$vaddr, SReg_128:$srsrc, SCSrc_b32:$soffset,
Matt Arsenault4b6a6cc2016-10-28 21:55:08 +0000381 offset:$offset, GLC:$glc, slc:$slc, tfe:$tfe)
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +0000382 );
383 dag InsData = !if(!empty(vaddrList),
384 (ins vdataClass:$vdata, SReg_128:$srsrc,
Matt Arsenault4b6a6cc2016-10-28 21:55:08 +0000385 SCSrc_b32:$soffset, offset:$offset, GLC:$glc, slc:$slc, tfe:$tfe),
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +0000386 (ins vdataClass:$vdata, vaddrClass:$vaddr, SReg_128:$srsrc,
Matt Arsenault4b6a6cc2016-10-28 21:55:08 +0000387 SCSrc_b32:$soffset, offset:$offset, GLC:$glc, slc:$slc, tfe:$tfe)
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +0000388 );
389 dag ret = !if(!empty(vdataList), InsNoData, InsData);
390}
391
392class getMUBUFIns<int addrKind, list<RegisterClass> vdataList=[]> {
393 dag ret =
394 !if(!eq(addrKind, BUFAddrKind.Offset), getMUBUFInsDA<vdataList>.ret,
395 !if(!eq(addrKind, BUFAddrKind.OffEn), getMUBUFInsDA<vdataList, [VGPR_32]>.ret,
396 !if(!eq(addrKind, BUFAddrKind.IdxEn), getMUBUFInsDA<vdataList, [VGPR_32]>.ret,
397 !if(!eq(addrKind, BUFAddrKind.BothEn), getMUBUFInsDA<vdataList, [VReg_64]>.ret,
398 !if(!eq(addrKind, BUFAddrKind.Addr64), getMUBUFInsDA<vdataList, [VReg_64]>.ret,
399 (ins))))));
400}
401
402class getMUBUFAsmOps<int addrKind> {
403 string Pfx =
404 !if(!eq(addrKind, BUFAddrKind.Offset), "off, $srsrc, $soffset",
405 !if(!eq(addrKind, BUFAddrKind.OffEn), "$vaddr, $srsrc, $soffset offen",
406 !if(!eq(addrKind, BUFAddrKind.IdxEn), "$vaddr, $srsrc, $soffset idxen",
407 !if(!eq(addrKind, BUFAddrKind.BothEn), "$vaddr, $srsrc, $soffset idxen offen",
408 !if(!eq(addrKind, BUFAddrKind.Addr64), "$vaddr, $srsrc, $soffset addr64",
409 "")))));
410 string ret = Pfx # "$offset";
411}
412
Matt Arsenaultf3dd8632016-11-01 00:55:14 +0000413class MUBUF_SetupAddr<int addrKind> {
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +0000414 bits<1> offen = !if(!eq(addrKind, BUFAddrKind.OffEn), 1,
415 !if(!eq(addrKind, BUFAddrKind.BothEn), 1 , 0));
416
417 bits<1> idxen = !if(!eq(addrKind, BUFAddrKind.IdxEn), 1,
418 !if(!eq(addrKind, BUFAddrKind.BothEn), 1 , 0));
419
420 bits<1> addr64 = !if(!eq(addrKind, BUFAddrKind.Addr64), 1, 0);
421
422 bits<1> has_vaddr = !if(!eq(addrKind, BUFAddrKind.Offset), 0, 1);
423}
424
425class MUBUF_Load_Pseudo <string opName,
426 int addrKind,
427 RegisterClass vdataClass,
428 list<dag> pattern=[],
429 // Workaround bug bz30254
430 int addrKindCopy = addrKind>
431 : MUBUF_Pseudo<opName,
432 (outs vdataClass:$vdata),
433 getMUBUFIns<addrKindCopy>.ret,
434 " $vdata, " # getMUBUFAsmOps<addrKindCopy>.ret # "$glc$slc$tfe",
435 pattern>,
436 MUBUF_SetupAddr<addrKindCopy> {
437 let PseudoInstr = opName # "_" # getAddrName<addrKindCopy>.ret;
438 let mayLoad = 1;
439 let mayStore = 0;
Konstantin Zhuravlyov070d88e2017-07-21 21:05:45 +0000440 let maybeAtomic = 1;
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +0000441}
442
443// FIXME: tfe can't be an operand because it requires a separate
444// opcode because it needs an N+1 register class dest register.
445multiclass MUBUF_Pseudo_Loads<string opName, RegisterClass vdataClass,
446 ValueType load_vt = i32,
447 SDPatternOperator ld = null_frag> {
448
449 def _OFFSET : MUBUF_Load_Pseudo <opName, BUFAddrKind.Offset, vdataClass,
450 [(set load_vt:$vdata,
451 (ld (MUBUFOffset v4i32:$srsrc, i32:$soffset, i16:$offset, i1:$glc, i1:$slc, i1:$tfe)))]>,
452 MUBUFAddr64Table<0>;
453
454 def _ADDR64 : MUBUF_Load_Pseudo <opName, BUFAddrKind.Addr64, vdataClass,
455 [(set load_vt:$vdata,
456 (ld (MUBUFAddr64 v4i32:$srsrc, i64:$vaddr, i32:$soffset, i16:$offset, i1:$glc, i1:$slc, i1:$tfe)))]>,
457 MUBUFAddr64Table<1>;
458
459 def _OFFEN : MUBUF_Load_Pseudo <opName, BUFAddrKind.OffEn, vdataClass>;
460 def _IDXEN : MUBUF_Load_Pseudo <opName, BUFAddrKind.IdxEn, vdataClass>;
461 def _BOTHEN : MUBUF_Load_Pseudo <opName, BUFAddrKind.BothEn, vdataClass>;
462
463 let DisableWQM = 1 in {
464 def _OFFSET_exact : MUBUF_Load_Pseudo <opName, BUFAddrKind.Offset, vdataClass>;
465 def _OFFEN_exact : MUBUF_Load_Pseudo <opName, BUFAddrKind.OffEn, vdataClass>;
466 def _IDXEN_exact : MUBUF_Load_Pseudo <opName, BUFAddrKind.IdxEn, vdataClass>;
467 def _BOTHEN_exact : MUBUF_Load_Pseudo <opName, BUFAddrKind.BothEn, vdataClass>;
468 }
469}
470
471class MUBUF_Store_Pseudo <string opName,
472 int addrKind,
473 RegisterClass vdataClass,
474 list<dag> pattern=[],
475 // Workaround bug bz30254
476 int addrKindCopy = addrKind,
477 RegisterClass vdataClassCopy = vdataClass>
478 : MUBUF_Pseudo<opName,
479 (outs),
480 getMUBUFIns<addrKindCopy, [vdataClassCopy]>.ret,
481 " $vdata, " # getMUBUFAsmOps<addrKindCopy>.ret # "$glc$slc$tfe",
482 pattern>,
483 MUBUF_SetupAddr<addrKindCopy> {
484 let PseudoInstr = opName # "_" # getAddrName<addrKindCopy>.ret;
485 let mayLoad = 0;
486 let mayStore = 1;
Konstantin Zhuravlyov070d88e2017-07-21 21:05:45 +0000487 let maybeAtomic = 1;
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +0000488}
489
490multiclass MUBUF_Pseudo_Stores<string opName, RegisterClass vdataClass,
491 ValueType store_vt = i32,
492 SDPatternOperator st = null_frag> {
493
494 def _OFFSET : MUBUF_Store_Pseudo <opName, BUFAddrKind.Offset, vdataClass,
495 [(st store_vt:$vdata, (MUBUFOffset v4i32:$srsrc, i32:$soffset,
496 i16:$offset, i1:$glc, i1:$slc, i1:$tfe))]>,
497 MUBUFAddr64Table<0>;
498
499 def _ADDR64 : MUBUF_Store_Pseudo <opName, BUFAddrKind.Addr64, vdataClass,
500 [(st store_vt:$vdata, (MUBUFAddr64 v4i32:$srsrc, i64:$vaddr, i32:$soffset,
501 i16:$offset, i1:$glc, i1:$slc, i1:$tfe))]>,
502 MUBUFAddr64Table<1>;
503
504 def _OFFEN : MUBUF_Store_Pseudo <opName, BUFAddrKind.OffEn, vdataClass>;
505 def _IDXEN : MUBUF_Store_Pseudo <opName, BUFAddrKind.IdxEn, vdataClass>;
506 def _BOTHEN : MUBUF_Store_Pseudo <opName, BUFAddrKind.BothEn, vdataClass>;
507
508 let DisableWQM = 1 in {
509 def _OFFSET_exact : MUBUF_Store_Pseudo <opName, BUFAddrKind.Offset, vdataClass>;
510 def _OFFEN_exact : MUBUF_Store_Pseudo <opName, BUFAddrKind.OffEn, vdataClass>;
511 def _IDXEN_exact : MUBUF_Store_Pseudo <opName, BUFAddrKind.IdxEn, vdataClass>;
512 def _BOTHEN_exact : MUBUF_Store_Pseudo <opName, BUFAddrKind.BothEn, vdataClass>;
513 }
514}
515
516
517class getMUBUFAtomicInsDA<RegisterClass vdataClass, bit vdata_in,
518 list<RegisterClass> vaddrList=[]> {
519 RegisterClass vaddrClass = !if(!empty(vaddrList), ?, !head(vaddrList));
520 dag ret = !if(vdata_in,
521 !if(!empty(vaddrList),
522 (ins vdataClass:$vdata_in,
523 SReg_128:$srsrc, SCSrc_b32:$soffset, offset:$offset, slc:$slc),
524 (ins vdataClass:$vdata_in, vaddrClass:$vaddr,
525 SReg_128:$srsrc, SCSrc_b32:$soffset, offset:$offset, slc:$slc)
526 ),
527 !if(!empty(vaddrList),
528 (ins vdataClass:$vdata,
529 SReg_128:$srsrc, SCSrc_b32:$soffset, offset:$offset, slc:$slc),
530 (ins vdataClass:$vdata, vaddrClass:$vaddr,
531 SReg_128:$srsrc, SCSrc_b32:$soffset, offset:$offset, slc:$slc)
532 ));
533}
534
535class getMUBUFAtomicIns<int addrKind,
536 RegisterClass vdataClass,
537 bit vdata_in,
538 // Workaround bug bz30254
539 RegisterClass vdataClassCopy=vdataClass> {
540 dag ret =
541 !if(!eq(addrKind, BUFAddrKind.Offset),
542 getMUBUFAtomicInsDA<vdataClassCopy, vdata_in>.ret,
543 !if(!eq(addrKind, BUFAddrKind.OffEn),
544 getMUBUFAtomicInsDA<vdataClassCopy, vdata_in, [VGPR_32]>.ret,
545 !if(!eq(addrKind, BUFAddrKind.IdxEn),
546 getMUBUFAtomicInsDA<vdataClassCopy, vdata_in, [VGPR_32]>.ret,
547 !if(!eq(addrKind, BUFAddrKind.BothEn),
548 getMUBUFAtomicInsDA<vdataClassCopy, vdata_in, [VReg_64]>.ret,
549 !if(!eq(addrKind, BUFAddrKind.Addr64),
550 getMUBUFAtomicInsDA<vdataClassCopy, vdata_in, [VReg_64]>.ret,
551 (ins))))));
552}
553
554class MUBUF_Atomic_Pseudo<string opName,
555 int addrKind,
556 dag outs,
557 dag ins,
558 string asmOps,
559 list<dag> pattern=[],
560 // Workaround bug bz30254
561 int addrKindCopy = addrKind>
562 : MUBUF_Pseudo<opName, outs, ins, asmOps, pattern>,
563 MUBUF_SetupAddr<addrKindCopy> {
564 let mayStore = 1;
565 let mayLoad = 1;
566 let hasPostISelHook = 1;
567 let hasSideEffects = 1;
568 let DisableWQM = 1;
569 let has_glc = 0;
570 let has_tfe = 0;
Konstantin Zhuravlyov070d88e2017-07-21 21:05:45 +0000571 let maybeAtomic = 1;
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +0000572}
573
574class MUBUF_AtomicNoRet_Pseudo<string opName, int addrKind,
575 RegisterClass vdataClass,
576 list<dag> pattern=[],
577 // Workaround bug bz30254
578 int addrKindCopy = addrKind,
579 RegisterClass vdataClassCopy = vdataClass>
580 : MUBUF_Atomic_Pseudo<opName, addrKindCopy,
581 (outs),
582 getMUBUFAtomicIns<addrKindCopy, vdataClassCopy, 0>.ret,
583 " $vdata, " # getMUBUFAsmOps<addrKindCopy>.ret # "$slc",
584 pattern>,
585 AtomicNoRet<opName # "_" # getAddrName<addrKindCopy>.ret, 0> {
586 let PseudoInstr = opName # "_" # getAddrName<addrKindCopy>.ret;
587 let glc_value = 0;
588 let AsmMatchConverter = "cvtMubufAtomic";
589}
590
591class MUBUF_AtomicRet_Pseudo<string opName, int addrKind,
592 RegisterClass vdataClass,
593 list<dag> pattern=[],
594 // Workaround bug bz30254
595 int addrKindCopy = addrKind,
596 RegisterClass vdataClassCopy = vdataClass>
597 : MUBUF_Atomic_Pseudo<opName, addrKindCopy,
598 (outs vdataClassCopy:$vdata),
599 getMUBUFAtomicIns<addrKindCopy, vdataClassCopy, 1>.ret,
600 " $vdata, " # getMUBUFAsmOps<addrKindCopy>.ret # " glc$slc",
601 pattern>,
602 AtomicNoRet<opName # "_" # getAddrName<addrKindCopy>.ret, 1> {
603 let PseudoInstr = opName # "_rtn_" # getAddrName<addrKindCopy>.ret;
604 let glc_value = 1;
605 let Constraints = "$vdata = $vdata_in";
606 let DisableEncoding = "$vdata_in";
607 let AsmMatchConverter = "cvtMubufAtomicReturn";
608}
609
610multiclass MUBUF_Pseudo_Atomics <string opName,
611 RegisterClass vdataClass,
612 ValueType vdataType,
613 SDPatternOperator atomic> {
614
615 def _OFFSET : MUBUF_AtomicNoRet_Pseudo <opName, BUFAddrKind.Offset, vdataClass>,
616 MUBUFAddr64Table <0>;
617 def _ADDR64 : MUBUF_AtomicNoRet_Pseudo <opName, BUFAddrKind.Addr64, vdataClass>,
618 MUBUFAddr64Table <1>;
619 def _OFFEN : MUBUF_AtomicNoRet_Pseudo <opName, BUFAddrKind.OffEn, vdataClass>;
620 def _IDXEN : MUBUF_AtomicNoRet_Pseudo <opName, BUFAddrKind.IdxEn, vdataClass>;
621 def _BOTHEN : MUBUF_AtomicNoRet_Pseudo <opName, BUFAddrKind.BothEn, vdataClass>;
622
Matt Arsenaulte5456ce2017-07-20 21:06:04 +0000623 def _OFFSET_RTN : MUBUF_AtomicRet_Pseudo <opName, BUFAddrKind.Offset, vdataClass,
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +0000624 [(set vdataType:$vdata,
625 (atomic (MUBUFOffsetAtomic v4i32:$srsrc, i32:$soffset, i16:$offset, i1:$slc),
626 vdataType:$vdata_in))]>,
627 MUBUFAddr64Table <0, "_RTN">;
628
Matt Arsenaulte5456ce2017-07-20 21:06:04 +0000629 def _ADDR64_RTN : MUBUF_AtomicRet_Pseudo <opName, BUFAddrKind.Addr64, vdataClass,
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +0000630 [(set vdataType:$vdata,
631 (atomic (MUBUFAddr64Atomic v4i32:$srsrc, i64:$vaddr, i32:$soffset, i16:$offset, i1:$slc),
632 vdataType:$vdata_in))]>,
633 MUBUFAddr64Table <1, "_RTN">;
634
Matt Arsenaulte5456ce2017-07-20 21:06:04 +0000635 def _OFFEN_RTN : MUBUF_AtomicRet_Pseudo <opName, BUFAddrKind.OffEn, vdataClass>;
636 def _IDXEN_RTN : MUBUF_AtomicRet_Pseudo <opName, BUFAddrKind.IdxEn, vdataClass>;
637 def _BOTHEN_RTN : MUBUF_AtomicRet_Pseudo <opName, BUFAddrKind.BothEn, vdataClass>;
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +0000638}
639
640
641//===----------------------------------------------------------------------===//
642// MUBUF Instructions
643//===----------------------------------------------------------------------===//
644
645let SubtargetPredicate = isGCN in {
646
647defm BUFFER_LOAD_FORMAT_X : MUBUF_Pseudo_Loads <
648 "buffer_load_format_x", VGPR_32
649>;
650defm BUFFER_LOAD_FORMAT_XY : MUBUF_Pseudo_Loads <
651 "buffer_load_format_xy", VReg_64
652>;
653defm BUFFER_LOAD_FORMAT_XYZ : MUBUF_Pseudo_Loads <
654 "buffer_load_format_xyz", VReg_96
655>;
656defm BUFFER_LOAD_FORMAT_XYZW : MUBUF_Pseudo_Loads <
657 "buffer_load_format_xyzw", VReg_128
658>;
659defm BUFFER_STORE_FORMAT_X : MUBUF_Pseudo_Stores <
660 "buffer_store_format_x", VGPR_32
661>;
662defm BUFFER_STORE_FORMAT_XY : MUBUF_Pseudo_Stores <
663 "buffer_store_format_xy", VReg_64
664>;
665defm BUFFER_STORE_FORMAT_XYZ : MUBUF_Pseudo_Stores <
666 "buffer_store_format_xyz", VReg_96
667>;
668defm BUFFER_STORE_FORMAT_XYZW : MUBUF_Pseudo_Stores <
669 "buffer_store_format_xyzw", VReg_128
670>;
671defm BUFFER_LOAD_UBYTE : MUBUF_Pseudo_Loads <
672 "buffer_load_ubyte", VGPR_32, i32, mubuf_az_extloadi8
673>;
674defm BUFFER_LOAD_SBYTE : MUBUF_Pseudo_Loads <
675 "buffer_load_sbyte", VGPR_32, i32, mubuf_sextloadi8
676>;
677defm BUFFER_LOAD_USHORT : MUBUF_Pseudo_Loads <
678 "buffer_load_ushort", VGPR_32, i32, mubuf_az_extloadi16
679>;
680defm BUFFER_LOAD_SSHORT : MUBUF_Pseudo_Loads <
681 "buffer_load_sshort", VGPR_32, i32, mubuf_sextloadi16
682>;
683defm BUFFER_LOAD_DWORD : MUBUF_Pseudo_Loads <
684 "buffer_load_dword", VGPR_32, i32, mubuf_load
685>;
686defm BUFFER_LOAD_DWORDX2 : MUBUF_Pseudo_Loads <
687 "buffer_load_dwordx2", VReg_64, v2i32, mubuf_load
688>;
Artem Tamazov73f1ab22016-10-07 15:53:16 +0000689defm BUFFER_LOAD_DWORDX3 : MUBUF_Pseudo_Loads <
690 "buffer_load_dwordx3", VReg_96, untyped, mubuf_load
691>;
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +0000692defm BUFFER_LOAD_DWORDX4 : MUBUF_Pseudo_Loads <
693 "buffer_load_dwordx4", VReg_128, v4i32, mubuf_load
694>;
695defm BUFFER_STORE_BYTE : MUBUF_Pseudo_Stores <
696 "buffer_store_byte", VGPR_32, i32, truncstorei8_global
697>;
698defm BUFFER_STORE_SHORT : MUBUF_Pseudo_Stores <
699 "buffer_store_short", VGPR_32, i32, truncstorei16_global
700>;
701defm BUFFER_STORE_DWORD : MUBUF_Pseudo_Stores <
702 "buffer_store_dword", VGPR_32, i32, global_store
703>;
704defm BUFFER_STORE_DWORDX2 : MUBUF_Pseudo_Stores <
705 "buffer_store_dwordx2", VReg_64, v2i32, global_store
706>;
Artem Tamazov73f1ab22016-10-07 15:53:16 +0000707defm BUFFER_STORE_DWORDX3 : MUBUF_Pseudo_Stores <
708 "buffer_store_dwordx3", VReg_96, untyped, global_store
709>;
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +0000710defm BUFFER_STORE_DWORDX4 : MUBUF_Pseudo_Stores <
711 "buffer_store_dwordx4", VReg_128, v4i32, global_store
712>;
713defm BUFFER_ATOMIC_SWAP : MUBUF_Pseudo_Atomics <
714 "buffer_atomic_swap", VGPR_32, i32, atomic_swap_global
715>;
716defm BUFFER_ATOMIC_CMPSWAP : MUBUF_Pseudo_Atomics <
717 "buffer_atomic_cmpswap", VReg_64, v2i32, null_frag
718>;
719defm BUFFER_ATOMIC_ADD : MUBUF_Pseudo_Atomics <
720 "buffer_atomic_add", VGPR_32, i32, atomic_add_global
721>;
722defm BUFFER_ATOMIC_SUB : MUBUF_Pseudo_Atomics <
723 "buffer_atomic_sub", VGPR_32, i32, atomic_sub_global
724>;
725defm BUFFER_ATOMIC_SMIN : MUBUF_Pseudo_Atomics <
726 "buffer_atomic_smin", VGPR_32, i32, atomic_min_global
727>;
728defm BUFFER_ATOMIC_UMIN : MUBUF_Pseudo_Atomics <
729 "buffer_atomic_umin", VGPR_32, i32, atomic_umin_global
730>;
731defm BUFFER_ATOMIC_SMAX : MUBUF_Pseudo_Atomics <
732 "buffer_atomic_smax", VGPR_32, i32, atomic_max_global
733>;
734defm BUFFER_ATOMIC_UMAX : MUBUF_Pseudo_Atomics <
735 "buffer_atomic_umax", VGPR_32, i32, atomic_umax_global
736>;
737defm BUFFER_ATOMIC_AND : MUBUF_Pseudo_Atomics <
738 "buffer_atomic_and", VGPR_32, i32, atomic_and_global
739>;
740defm BUFFER_ATOMIC_OR : MUBUF_Pseudo_Atomics <
741 "buffer_atomic_or", VGPR_32, i32, atomic_or_global
742>;
743defm BUFFER_ATOMIC_XOR : MUBUF_Pseudo_Atomics <
744 "buffer_atomic_xor", VGPR_32, i32, atomic_xor_global
745>;
746defm BUFFER_ATOMIC_INC : MUBUF_Pseudo_Atomics <
747 "buffer_atomic_inc", VGPR_32, i32, atomic_inc_global
748>;
749defm BUFFER_ATOMIC_DEC : MUBUF_Pseudo_Atomics <
750 "buffer_atomic_dec", VGPR_32, i32, atomic_dec_global
751>;
752defm BUFFER_ATOMIC_SWAP_X2 : MUBUF_Pseudo_Atomics <
753 "buffer_atomic_swap_x2", VReg_64, i64, atomic_swap_global
754>;
755defm BUFFER_ATOMIC_CMPSWAP_X2 : MUBUF_Pseudo_Atomics <
756 "buffer_atomic_cmpswap_x2", VReg_128, v2i64, null_frag
757>;
758defm BUFFER_ATOMIC_ADD_X2 : MUBUF_Pseudo_Atomics <
759 "buffer_atomic_add_x2", VReg_64, i64, atomic_add_global
760>;
761defm BUFFER_ATOMIC_SUB_X2 : MUBUF_Pseudo_Atomics <
762 "buffer_atomic_sub_x2", VReg_64, i64, atomic_sub_global
763>;
764defm BUFFER_ATOMIC_SMIN_X2 : MUBUF_Pseudo_Atomics <
765 "buffer_atomic_smin_x2", VReg_64, i64, atomic_min_global
766>;
767defm BUFFER_ATOMIC_UMIN_X2 : MUBUF_Pseudo_Atomics <
768 "buffer_atomic_umin_x2", VReg_64, i64, atomic_umin_global
769>;
770defm BUFFER_ATOMIC_SMAX_X2 : MUBUF_Pseudo_Atomics <
771 "buffer_atomic_smax_x2", VReg_64, i64, atomic_max_global
772>;
773defm BUFFER_ATOMIC_UMAX_X2 : MUBUF_Pseudo_Atomics <
774 "buffer_atomic_umax_x2", VReg_64, i64, atomic_umax_global
775>;
776defm BUFFER_ATOMIC_AND_X2 : MUBUF_Pseudo_Atomics <
777 "buffer_atomic_and_x2", VReg_64, i64, atomic_and_global
778>;
779defm BUFFER_ATOMIC_OR_X2 : MUBUF_Pseudo_Atomics <
780 "buffer_atomic_or_x2", VReg_64, i64, atomic_or_global
781>;
782defm BUFFER_ATOMIC_XOR_X2 : MUBUF_Pseudo_Atomics <
783 "buffer_atomic_xor_x2", VReg_64, i64, atomic_xor_global
784>;
785defm BUFFER_ATOMIC_INC_X2 : MUBUF_Pseudo_Atomics <
786 "buffer_atomic_inc_x2", VReg_64, i64, atomic_inc_global
787>;
788defm BUFFER_ATOMIC_DEC_X2 : MUBUF_Pseudo_Atomics <
789 "buffer_atomic_dec_x2", VReg_64, i64, atomic_dec_global
790>;
791
792let SubtargetPredicate = isSI in { // isn't on CI & VI
793/*
794defm BUFFER_ATOMIC_RSUB : MUBUF_Pseudo_Atomics <"buffer_atomic_rsub">;
795defm BUFFER_ATOMIC_FCMPSWAP : MUBUF_Pseudo_Atomics <"buffer_atomic_fcmpswap">;
796defm BUFFER_ATOMIC_FMIN : MUBUF_Pseudo_Atomics <"buffer_atomic_fmin">;
797defm BUFFER_ATOMIC_FMAX : MUBUF_Pseudo_Atomics <"buffer_atomic_fmax">;
798defm BUFFER_ATOMIC_RSUB_X2 : MUBUF_Pseudo_Atomics <"buffer_atomic_rsub_x2">;
799defm BUFFER_ATOMIC_FCMPSWAP_X2 : MUBUF_Pseudo_Atomics <"buffer_atomic_fcmpswap_x2">;
800defm BUFFER_ATOMIC_FMIN_X2 : MUBUF_Pseudo_Atomics <"buffer_atomic_fmin_x2">;
801defm BUFFER_ATOMIC_FMAX_X2 : MUBUF_Pseudo_Atomics <"buffer_atomic_fmax_x2">;
802*/
803
804def BUFFER_WBINVL1_SC : MUBUF_Invalidate <"buffer_wbinvl1_sc",
805 int_amdgcn_buffer_wbinvl1_sc>;
806}
807
808def BUFFER_WBINVL1 : MUBUF_Invalidate <"buffer_wbinvl1",
809 int_amdgcn_buffer_wbinvl1>;
810
811//===----------------------------------------------------------------------===//
812// MTBUF Instructions
813//===----------------------------------------------------------------------===//
814
David Stuttard70e8bc12017-06-22 16:29:22 +0000815defm TBUFFER_LOAD_FORMAT_X : MTBUF_Pseudo_Loads <"tbuffer_load_format_x", VGPR_32>;
816defm TBUFFER_LOAD_FORMAT_XY : MTBUF_Pseudo_Loads <"tbuffer_load_format_xy", VReg_64>;
817defm TBUFFER_LOAD_FORMAT_XYZ : MTBUF_Pseudo_Loads <"tbuffer_load_format_xyz", VReg_128>;
818defm TBUFFER_LOAD_FORMAT_XYZW : MTBUF_Pseudo_Loads <"tbuffer_load_format_xyzw", VReg_128>;
819defm TBUFFER_STORE_FORMAT_X : MTBUF_Pseudo_Stores <"tbuffer_store_format_x", VGPR_32>;
820defm TBUFFER_STORE_FORMAT_XY : MTBUF_Pseudo_Stores <"tbuffer_store_format_xy", VReg_64>;
821defm TBUFFER_STORE_FORMAT_XYZ : MTBUF_Pseudo_Stores <"tbuffer_store_format_xyz", VReg_128>;
822defm TBUFFER_STORE_FORMAT_XYZW : MTBUF_Pseudo_Stores <"tbuffer_store_format_xyzw", VReg_128>;
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +0000823
824} // End let SubtargetPredicate = isGCN
825
826let SubtargetPredicate = isCIVI in {
827
828//===----------------------------------------------------------------------===//
829// Instruction definitions for CI and newer.
830//===----------------------------------------------------------------------===//
831// Remaining instructions:
832// BUFFER_LOAD_DWORDX3
833// BUFFER_STORE_DWORDX3
834
835def BUFFER_WBINVL1_VOL : MUBUF_Invalidate <"buffer_wbinvl1_vol",
836 int_amdgcn_buffer_wbinvl1_vol>;
837
838} // End let SubtargetPredicate = isCIVI
839
840//===----------------------------------------------------------------------===//
841// MUBUF Patterns
842//===----------------------------------------------------------------------===//
843
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +0000844let Predicates = [isGCN] in {
845
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +0000846// Offset in an 32-bit VGPR
847def : Pat <
848 (SIload_constant v4i32:$sbase, i32:$voff),
Tom Stellard115a6152016-11-10 16:02:37 +0000849 (BUFFER_LOAD_DWORD_OFFEN $voff, $sbase, (i32 0), 0, 0, 0, 0)
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +0000850>;
851
852
853//===----------------------------------------------------------------------===//
854// buffer_load/store_format patterns
855//===----------------------------------------------------------------------===//
856
857multiclass MUBUF_LoadIntrinsicPat<SDPatternOperator name, ValueType vt,
858 string opcode> {
859 def : Pat<
860 (vt (name v4i32:$rsrc, 0,
861 (MUBUFIntrinsicOffset i32:$soffset, i16:$offset),
862 imm:$glc, imm:$slc)),
863 (!cast<MUBUF_Pseudo>(opcode # _OFFSET) $rsrc, $soffset, (as_i16imm $offset),
864 (as_i1imm $glc), (as_i1imm $slc), 0)
865 >;
866
867 def : Pat<
868 (vt (name v4i32:$rsrc, i32:$vindex,
869 (MUBUFIntrinsicOffset i32:$soffset, i16:$offset),
870 imm:$glc, imm:$slc)),
871 (!cast<MUBUF_Pseudo>(opcode # _IDXEN) $vindex, $rsrc, $soffset, (as_i16imm $offset),
872 (as_i1imm $glc), (as_i1imm $slc), 0)
873 >;
874
875 def : Pat<
876 (vt (name v4i32:$rsrc, 0,
877 (MUBUFIntrinsicVOffset i32:$soffset, i16:$offset, i32:$voffset),
878 imm:$glc, imm:$slc)),
879 (!cast<MUBUF_Pseudo>(opcode # _OFFEN) $voffset, $rsrc, $soffset, (as_i16imm $offset),
880 (as_i1imm $glc), (as_i1imm $slc), 0)
881 >;
882
883 def : Pat<
884 (vt (name v4i32:$rsrc, i32:$vindex,
885 (MUBUFIntrinsicVOffset i32:$soffset, i16:$offset, i32:$voffset),
886 imm:$glc, imm:$slc)),
887 (!cast<MUBUF_Pseudo>(opcode # _BOTHEN)
888 (REG_SEQUENCE VReg_64, $vindex, sub0, $voffset, sub1),
889 $rsrc, $soffset, (as_i16imm $offset),
890 (as_i1imm $glc), (as_i1imm $slc), 0)
891 >;
892}
893
Tom Stellard6f9ef142016-12-20 17:19:44 +0000894defm : MUBUF_LoadIntrinsicPat<SIbuffer_load_format, f32, "BUFFER_LOAD_FORMAT_X">;
895defm : MUBUF_LoadIntrinsicPat<SIbuffer_load_format, v2f32, "BUFFER_LOAD_FORMAT_XY">;
896defm : MUBUF_LoadIntrinsicPat<SIbuffer_load_format, v4f32, "BUFFER_LOAD_FORMAT_XYZW">;
897defm : MUBUF_LoadIntrinsicPat<SIbuffer_load, f32, "BUFFER_LOAD_DWORD">;
898defm : MUBUF_LoadIntrinsicPat<SIbuffer_load, v2f32, "BUFFER_LOAD_DWORDX2">;
899defm : MUBUF_LoadIntrinsicPat<SIbuffer_load, v4f32, "BUFFER_LOAD_DWORDX4">;
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +0000900
901multiclass MUBUF_StoreIntrinsicPat<SDPatternOperator name, ValueType vt,
902 string opcode> {
903 def : Pat<
904 (name vt:$vdata, v4i32:$rsrc, 0,
905 (MUBUFIntrinsicOffset i32:$soffset, i16:$offset),
906 imm:$glc, imm:$slc),
907 (!cast<MUBUF_Pseudo>(opcode # _OFFSET_exact) $vdata, $rsrc, $soffset, (as_i16imm $offset),
908 (as_i1imm $glc), (as_i1imm $slc), 0)
909 >;
910
911 def : Pat<
912 (name vt:$vdata, v4i32:$rsrc, i32:$vindex,
913 (MUBUFIntrinsicOffset i32:$soffset, i16:$offset),
914 imm:$glc, imm:$slc),
915 (!cast<MUBUF_Pseudo>(opcode # _IDXEN_exact) $vdata, $vindex, $rsrc, $soffset,
916 (as_i16imm $offset), (as_i1imm $glc),
917 (as_i1imm $slc), 0)
918 >;
919
920 def : Pat<
921 (name vt:$vdata, v4i32:$rsrc, 0,
922 (MUBUFIntrinsicVOffset i32:$soffset, i16:$offset, i32:$voffset),
923 imm:$glc, imm:$slc),
924 (!cast<MUBUF_Pseudo>(opcode # _OFFEN_exact) $vdata, $voffset, $rsrc, $soffset,
925 (as_i16imm $offset), (as_i1imm $glc),
926 (as_i1imm $slc), 0)
927 >;
928
929 def : Pat<
930 (name vt:$vdata, v4i32:$rsrc, i32:$vindex,
931 (MUBUFIntrinsicVOffset i32:$soffset, i16:$offset, i32:$voffset),
932 imm:$glc, imm:$slc),
933 (!cast<MUBUF_Pseudo>(opcode # _BOTHEN_exact)
934 $vdata,
935 (REG_SEQUENCE VReg_64, $vindex, sub0, $voffset, sub1),
936 $rsrc, $soffset, (as_i16imm $offset),
937 (as_i1imm $glc), (as_i1imm $slc), 0)
938 >;
939}
940
941defm : MUBUF_StoreIntrinsicPat<int_amdgcn_buffer_store_format, f32, "BUFFER_STORE_FORMAT_X">;
942defm : MUBUF_StoreIntrinsicPat<int_amdgcn_buffer_store_format, v2f32, "BUFFER_STORE_FORMAT_XY">;
943defm : MUBUF_StoreIntrinsicPat<int_amdgcn_buffer_store_format, v4f32, "BUFFER_STORE_FORMAT_XYZW">;
944defm : MUBUF_StoreIntrinsicPat<int_amdgcn_buffer_store, f32, "BUFFER_STORE_DWORD">;
945defm : MUBUF_StoreIntrinsicPat<int_amdgcn_buffer_store, v2f32, "BUFFER_STORE_DWORDX2">;
946defm : MUBUF_StoreIntrinsicPat<int_amdgcn_buffer_store, v4f32, "BUFFER_STORE_DWORDX4">;
947
948//===----------------------------------------------------------------------===//
949// buffer_atomic patterns
950//===----------------------------------------------------------------------===//
951
952multiclass BufferAtomicPatterns<SDPatternOperator name, string opcode> {
953 def : Pat<
954 (name i32:$vdata_in, v4i32:$rsrc, 0,
955 (MUBUFIntrinsicOffset i32:$soffset, i16:$offset),
956 imm:$slc),
Matt Arsenaulte5456ce2017-07-20 21:06:04 +0000957 (!cast<MUBUF_Pseudo>(opcode # _OFFSET_RTN) $vdata_in, $rsrc, $soffset,
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +0000958 (as_i16imm $offset), (as_i1imm $slc))
959 >;
960
961 def : Pat<
962 (name i32:$vdata_in, v4i32:$rsrc, i32:$vindex,
963 (MUBUFIntrinsicOffset i32:$soffset, i16:$offset),
964 imm:$slc),
Matt Arsenaulte5456ce2017-07-20 21:06:04 +0000965 (!cast<MUBUF_Pseudo>(opcode # _IDXEN_RTN) $vdata_in, $vindex, $rsrc, $soffset,
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +0000966 (as_i16imm $offset), (as_i1imm $slc))
967 >;
968
969 def : Pat<
970 (name i32:$vdata_in, v4i32:$rsrc, 0,
971 (MUBUFIntrinsicVOffset i32:$soffset, i16:$offset, i32:$voffset),
972 imm:$slc),
Matt Arsenaulte5456ce2017-07-20 21:06:04 +0000973 (!cast<MUBUF_Pseudo>(opcode # _OFFEN_RTN) $vdata_in, $voffset, $rsrc, $soffset,
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +0000974 (as_i16imm $offset), (as_i1imm $slc))
975 >;
976
977 def : Pat<
978 (name i32:$vdata_in, v4i32:$rsrc, i32:$vindex,
979 (MUBUFIntrinsicVOffset i32:$soffset, i16:$offset, i32:$voffset),
980 imm:$slc),
Matt Arsenaulte5456ce2017-07-20 21:06:04 +0000981 (!cast<MUBUF_Pseudo>(opcode # _BOTHEN_RTN)
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +0000982 $vdata_in,
983 (REG_SEQUENCE VReg_64, $vindex, sub0, $voffset, sub1),
984 $rsrc, $soffset, (as_i16imm $offset), (as_i1imm $slc))
985 >;
986}
987
988defm : BufferAtomicPatterns<int_amdgcn_buffer_atomic_swap, "BUFFER_ATOMIC_SWAP">;
989defm : BufferAtomicPatterns<int_amdgcn_buffer_atomic_add, "BUFFER_ATOMIC_ADD">;
990defm : BufferAtomicPatterns<int_amdgcn_buffer_atomic_sub, "BUFFER_ATOMIC_SUB">;
991defm : BufferAtomicPatterns<int_amdgcn_buffer_atomic_smin, "BUFFER_ATOMIC_SMIN">;
992defm : BufferAtomicPatterns<int_amdgcn_buffer_atomic_umin, "BUFFER_ATOMIC_UMIN">;
993defm : BufferAtomicPatterns<int_amdgcn_buffer_atomic_smax, "BUFFER_ATOMIC_SMAX">;
994defm : BufferAtomicPatterns<int_amdgcn_buffer_atomic_umax, "BUFFER_ATOMIC_UMAX">;
995defm : BufferAtomicPatterns<int_amdgcn_buffer_atomic_and, "BUFFER_ATOMIC_AND">;
996defm : BufferAtomicPatterns<int_amdgcn_buffer_atomic_or, "BUFFER_ATOMIC_OR">;
997defm : BufferAtomicPatterns<int_amdgcn_buffer_atomic_xor, "BUFFER_ATOMIC_XOR">;
998
999def : Pat<
1000 (int_amdgcn_buffer_atomic_cmpswap
1001 i32:$data, i32:$cmp, v4i32:$rsrc, 0,
1002 (MUBUFIntrinsicOffset i32:$soffset, i16:$offset),
1003 imm:$slc),
1004 (EXTRACT_SUBREG
Matt Arsenaulte5456ce2017-07-20 21:06:04 +00001005 (BUFFER_ATOMIC_CMPSWAP_OFFSET_RTN
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +00001006 (REG_SEQUENCE VReg_64, $data, sub0, $cmp, sub1),
1007 $rsrc, $soffset, (as_i16imm $offset), (as_i1imm $slc)),
1008 sub0)
1009>;
1010
1011def : Pat<
1012 (int_amdgcn_buffer_atomic_cmpswap
1013 i32:$data, i32:$cmp, v4i32:$rsrc, i32:$vindex,
1014 (MUBUFIntrinsicOffset i32:$soffset, i16:$offset),
1015 imm:$slc),
1016 (EXTRACT_SUBREG
Matt Arsenaulte5456ce2017-07-20 21:06:04 +00001017 (BUFFER_ATOMIC_CMPSWAP_IDXEN_RTN
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +00001018 (REG_SEQUENCE VReg_64, $data, sub0, $cmp, sub1),
1019 $vindex, $rsrc, $soffset, (as_i16imm $offset), (as_i1imm $slc)),
1020 sub0)
1021>;
1022
1023def : Pat<
1024 (int_amdgcn_buffer_atomic_cmpswap
1025 i32:$data, i32:$cmp, v4i32:$rsrc, 0,
1026 (MUBUFIntrinsicVOffset i32:$soffset, i16:$offset, i32:$voffset),
1027 imm:$slc),
1028 (EXTRACT_SUBREG
Matt Arsenaulte5456ce2017-07-20 21:06:04 +00001029 (BUFFER_ATOMIC_CMPSWAP_OFFEN_RTN
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +00001030 (REG_SEQUENCE VReg_64, $data, sub0, $cmp, sub1),
1031 $voffset, $rsrc, $soffset, (as_i16imm $offset), (as_i1imm $slc)),
1032 sub0)
1033>;
1034
1035def : Pat<
1036 (int_amdgcn_buffer_atomic_cmpswap
1037 i32:$data, i32:$cmp, v4i32:$rsrc, i32:$vindex,
1038 (MUBUFIntrinsicVOffset i32:$soffset, i16:$offset, i32:$voffset),
1039 imm:$slc),
1040 (EXTRACT_SUBREG
Matt Arsenaulte5456ce2017-07-20 21:06:04 +00001041 (BUFFER_ATOMIC_CMPSWAP_BOTHEN_RTN
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +00001042 (REG_SEQUENCE VReg_64, $data, sub0, $cmp, sub1),
1043 (REG_SEQUENCE VReg_64, $vindex, sub0, $voffset, sub1),
1044 $rsrc, $soffset, (as_i16imm $offset), (as_i1imm $slc)),
1045 sub0)
1046>;
1047
1048
Tom Stellard115a6152016-11-10 16:02:37 +00001049class MUBUFLoad_PatternADDR64 <MUBUF_Pseudo Instr_ADDR64, ValueType vt,
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +00001050 PatFrag constant_ld> : Pat <
1051 (vt (constant_ld (MUBUFAddr64 v4i32:$srsrc, i64:$vaddr, i32:$soffset,
1052 i16:$offset, i1:$glc, i1:$slc, i1:$tfe))),
1053 (Instr_ADDR64 $vaddr, $srsrc, $soffset, $offset, $glc, $slc, $tfe)
1054 >;
1055
1056multiclass MUBUFLoad_Atomic_Pattern <MUBUF_Pseudo Instr_ADDR64, MUBUF_Pseudo Instr_OFFSET,
1057 ValueType vt, PatFrag atomic_ld> {
1058 def : Pat <
1059 (vt (atomic_ld (MUBUFAddr64 v4i32:$srsrc, i64:$vaddr, i32:$soffset,
1060 i16:$offset, i1:$slc))),
Konstantin Zhuravlyove9a5a772017-07-21 21:19:23 +00001061 (Instr_ADDR64 $vaddr, $srsrc, $soffset, $offset, 0, $slc, 0)
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +00001062 >;
1063
1064 def : Pat <
1065 (vt (atomic_ld (MUBUFOffsetNoGLC v4i32:$rsrc, i32:$soffset, i16:$offset))),
Konstantin Zhuravlyove9a5a772017-07-21 21:19:23 +00001066 (Instr_OFFSET $rsrc, $soffset, (as_i16imm $offset), 0, 0, 0)
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +00001067 >;
1068}
1069
1070let Predicates = [isSICI] in {
Tom Stellard115a6152016-11-10 16:02:37 +00001071def : MUBUFLoad_PatternADDR64 <BUFFER_LOAD_SBYTE_ADDR64, i32, sextloadi8_constant>;
1072def : MUBUFLoad_PatternADDR64 <BUFFER_LOAD_UBYTE_ADDR64, i32, az_extloadi8_constant>;
1073def : MUBUFLoad_PatternADDR64 <BUFFER_LOAD_SSHORT_ADDR64, i32, sextloadi16_constant>;
1074def : MUBUFLoad_PatternADDR64 <BUFFER_LOAD_USHORT_ADDR64, i32, az_extloadi16_constant>;
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +00001075
1076defm : MUBUFLoad_Atomic_Pattern <BUFFER_LOAD_DWORD_ADDR64, BUFFER_LOAD_DWORD_OFFSET, i32, mubuf_load_atomic>;
1077defm : MUBUFLoad_Atomic_Pattern <BUFFER_LOAD_DWORDX2_ADDR64, BUFFER_LOAD_DWORDX2_OFFSET, i64, mubuf_load_atomic>;
1078} // End Predicates = [isSICI]
1079
Tom Stellard115a6152016-11-10 16:02:37 +00001080multiclass MUBUFLoad_Pattern <MUBUF_Pseudo Instr_OFFSET, ValueType vt,
1081 PatFrag ld> {
1082
1083 def : Pat <
1084 (vt (ld (MUBUFOffset v4i32:$srsrc, i32:$soffset,
1085 i16:$offset, i1:$glc, i1:$slc, i1:$tfe))),
1086 (Instr_OFFSET $srsrc, $soffset, $offset, $glc, $slc, $tfe)
1087 >;
1088}
1089
1090let Predicates = [Has16BitInsts] in {
1091
1092defm : MUBUFLoad_Pattern <BUFFER_LOAD_SBYTE_OFFSET, i16, sextloadi8_constant>;
1093defm : MUBUFLoad_Pattern <BUFFER_LOAD_UBYTE_OFFSET, i16, az_extloadi8_constant>;
1094defm : MUBUFLoad_Pattern <BUFFER_LOAD_SBYTE_OFFSET, i16, mubuf_sextloadi8>;
1095defm : MUBUFLoad_Pattern <BUFFER_LOAD_UBYTE_OFFSET, i16, mubuf_az_extloadi8>;
1096
1097} // End Predicates = [Has16BitInsts]
1098
Matt Arsenault0774ea22017-04-24 19:40:59 +00001099multiclass MUBUFScratchLoadPat <MUBUF_Pseudo InstrOffen,
1100 MUBUF_Pseudo InstrOffset,
1101 ValueType vt, PatFrag ld> {
1102 def : Pat <
1103 (vt (ld (MUBUFScratchOffen v4i32:$srsrc, i32:$vaddr,
1104 i32:$soffset, u16imm:$offset))),
1105 (InstrOffen $vaddr, $srsrc, $soffset, $offset, 0, 0, 0)
1106 >;
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +00001107
Matt Arsenault0774ea22017-04-24 19:40:59 +00001108 def : Pat <
1109 (vt (ld (MUBUFScratchOffset v4i32:$srsrc, i32:$soffset, u16imm:$offset))),
1110 (InstrOffset $srsrc, $soffset, $offset, 0, 0, 0)
1111 >;
1112}
1113
1114defm : MUBUFScratchLoadPat <BUFFER_LOAD_SBYTE_OFFEN, BUFFER_LOAD_SBYTE_OFFSET, i32, sextloadi8_private>;
1115defm : MUBUFScratchLoadPat <BUFFER_LOAD_UBYTE_OFFEN, BUFFER_LOAD_UBYTE_OFFSET, i32, extloadi8_private>;
1116defm : MUBUFScratchLoadPat <BUFFER_LOAD_SBYTE_OFFEN, BUFFER_LOAD_SBYTE_OFFSET, i16, sextloadi8_private>;
1117defm : MUBUFScratchLoadPat <BUFFER_LOAD_UBYTE_OFFEN, BUFFER_LOAD_UBYTE_OFFSET, i16, extloadi8_private>;
1118defm : MUBUFScratchLoadPat <BUFFER_LOAD_SSHORT_OFFEN, BUFFER_LOAD_SSHORT_OFFSET, i32, sextloadi16_private>;
1119defm : MUBUFScratchLoadPat <BUFFER_LOAD_USHORT_OFFEN, BUFFER_LOAD_USHORT_OFFSET, i32, extloadi16_private>;
1120defm : MUBUFScratchLoadPat <BUFFER_LOAD_DWORD_OFFEN, BUFFER_LOAD_DWORD_OFFSET, i32, load_private>;
1121defm : MUBUFScratchLoadPat <BUFFER_LOAD_DWORDX2_OFFEN, BUFFER_LOAD_DWORDX2_OFFSET, v2i32, load_private>;
1122defm : MUBUFScratchLoadPat <BUFFER_LOAD_DWORDX4_OFFEN, BUFFER_LOAD_DWORDX4_OFFSET, v4i32, load_private>;
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +00001123
1124// BUFFER_LOAD_DWORD*, addr64=0
1125multiclass MUBUF_Load_Dword <ValueType vt,
1126 MUBUF_Pseudo offset,
1127 MUBUF_Pseudo offen,
1128 MUBUF_Pseudo idxen,
1129 MUBUF_Pseudo bothen> {
1130
1131 def : Pat <
1132 (vt (int_SI_buffer_load_dword v4i32:$rsrc, (i32 imm), i32:$soffset,
1133 imm:$offset, 0, 0, imm:$glc, imm:$slc,
1134 imm:$tfe)),
1135 (offset $rsrc, $soffset, (as_i16imm $offset), (as_i1imm $glc),
1136 (as_i1imm $slc), (as_i1imm $tfe))
1137 >;
1138
1139 def : Pat <
1140 (vt (int_SI_buffer_load_dword v4i32:$rsrc, i32:$vaddr, i32:$soffset,
1141 imm:$offset, 1, 0, imm:$glc, imm:$slc,
1142 imm:$tfe)),
1143 (offen $vaddr, $rsrc, $soffset, (as_i16imm $offset), (as_i1imm $glc), (as_i1imm $slc),
1144 (as_i1imm $tfe))
1145 >;
1146
1147 def : Pat <
1148 (vt (int_SI_buffer_load_dword v4i32:$rsrc, i32:$vaddr, i32:$soffset,
1149 imm:$offset, 0, 1, imm:$glc, imm:$slc,
1150 imm:$tfe)),
1151 (idxen $vaddr, $rsrc, $soffset, (as_i16imm $offset), (as_i1imm $glc),
1152 (as_i1imm $slc), (as_i1imm $tfe))
1153 >;
1154
1155 def : Pat <
1156 (vt (int_SI_buffer_load_dword v4i32:$rsrc, v2i32:$vaddr, i32:$soffset,
1157 imm:$offset, 1, 1, imm:$glc, imm:$slc,
1158 imm:$tfe)),
1159 (bothen $vaddr, $rsrc, $soffset, (as_i16imm $offset), (as_i1imm $glc), (as_i1imm $slc),
1160 (as_i1imm $tfe))
1161 >;
1162}
1163
1164defm : MUBUF_Load_Dword <i32, BUFFER_LOAD_DWORD_OFFSET, BUFFER_LOAD_DWORD_OFFEN,
1165 BUFFER_LOAD_DWORD_IDXEN, BUFFER_LOAD_DWORD_BOTHEN>;
1166defm : MUBUF_Load_Dword <v2i32, BUFFER_LOAD_DWORDX2_OFFSET, BUFFER_LOAD_DWORDX2_OFFEN,
1167 BUFFER_LOAD_DWORDX2_IDXEN, BUFFER_LOAD_DWORDX2_BOTHEN>;
1168defm : MUBUF_Load_Dword <v4i32, BUFFER_LOAD_DWORDX4_OFFSET, BUFFER_LOAD_DWORDX4_OFFEN,
1169 BUFFER_LOAD_DWORDX4_IDXEN, BUFFER_LOAD_DWORDX4_BOTHEN>;
1170
1171multiclass MUBUFStore_Atomic_Pattern <MUBUF_Pseudo Instr_ADDR64, MUBUF_Pseudo Instr_OFFSET,
1172 ValueType vt, PatFrag atomic_st> {
1173 // Store follows atomic op convention so address is forst
1174 def : Pat <
1175 (atomic_st (MUBUFAddr64 v4i32:$srsrc, i64:$vaddr, i32:$soffset,
1176 i16:$offset, i1:$slc), vt:$val),
Konstantin Zhuravlyove9a5a772017-07-21 21:19:23 +00001177 (Instr_ADDR64 $val, $vaddr, $srsrc, $soffset, $offset, 0, $slc, 0)
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +00001178 >;
1179
1180 def : Pat <
1181 (atomic_st (MUBUFOffsetNoGLC v4i32:$rsrc, i32:$soffset, i16:$offset), vt:$val),
Konstantin Zhuravlyove9a5a772017-07-21 21:19:23 +00001182 (Instr_OFFSET $val, $rsrc, $soffset, (as_i16imm $offset), 0, 0, 0)
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +00001183 >;
1184}
1185let Predicates = [isSICI] in {
1186defm : MUBUFStore_Atomic_Pattern <BUFFER_STORE_DWORD_ADDR64, BUFFER_STORE_DWORD_OFFSET, i32, global_store_atomic>;
1187defm : MUBUFStore_Atomic_Pattern <BUFFER_STORE_DWORDX2_ADDR64, BUFFER_STORE_DWORDX2_OFFSET, i64, global_store_atomic>;
1188} // End Predicates = [isSICI]
1189
Tom Stellard115a6152016-11-10 16:02:37 +00001190
1191multiclass MUBUFStore_Pattern <MUBUF_Pseudo Instr_OFFSET, ValueType vt,
1192 PatFrag st> {
1193
1194 def : Pat <
1195 (st vt:$vdata, (MUBUFOffset v4i32:$srsrc, i32:$soffset,
1196 i16:$offset, i1:$glc, i1:$slc, i1:$tfe)),
1197 (Instr_OFFSET $vdata, $srsrc, $soffset, $offset, $glc, $slc, $tfe)
1198 >;
1199}
1200
1201defm : MUBUFStore_Pattern <BUFFER_STORE_BYTE_OFFSET, i16, truncstorei8_global>;
1202defm : MUBUFStore_Pattern <BUFFER_STORE_SHORT_OFFSET, i16, global_store>;
1203
Matt Arsenault0774ea22017-04-24 19:40:59 +00001204multiclass MUBUFScratchStorePat <MUBUF_Pseudo InstrOffen,
1205 MUBUF_Pseudo InstrOffset,
1206 ValueType vt, PatFrag st> {
1207 def : Pat <
1208 (st vt:$value, (MUBUFScratchOffen v4i32:$srsrc, i32:$vaddr,
1209 i32:$soffset, u16imm:$offset)),
1210 (InstrOffen $value, $vaddr, $srsrc, $soffset, $offset, 0, 0, 0)
1211 >;
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +00001212
Matt Arsenault0774ea22017-04-24 19:40:59 +00001213 def : Pat <
1214 (st vt:$value, (MUBUFScratchOffset v4i32:$srsrc, i32:$soffset,
1215 u16imm:$offset)),
1216 (InstrOffset $value, $srsrc, $soffset, $offset, 0, 0, 0)
1217 >;
1218}
1219
1220defm : MUBUFScratchStorePat <BUFFER_STORE_BYTE_OFFEN, BUFFER_STORE_BYTE_OFFSET, i32, truncstorei8_private>;
1221defm : MUBUFScratchStorePat <BUFFER_STORE_SHORT_OFFEN, BUFFER_STORE_SHORT_OFFSET, i32, truncstorei16_private>;
1222defm : MUBUFScratchStorePat <BUFFER_STORE_BYTE_OFFEN, BUFFER_STORE_BYTE_OFFSET, i16, truncstorei8_private>;
1223defm : MUBUFScratchStorePat <BUFFER_STORE_SHORT_OFFEN, BUFFER_STORE_SHORT_OFFSET, i16, store_private>;
1224defm : MUBUFScratchStorePat <BUFFER_STORE_DWORD_OFFEN, BUFFER_STORE_DWORD_OFFSET, i32, store_private>;
1225defm : MUBUFScratchStorePat <BUFFER_STORE_DWORDX2_OFFEN, BUFFER_STORE_DWORDX2_OFFSET, v2i32, store_private>;
1226defm : MUBUFScratchStorePat <BUFFER_STORE_DWORDX4_OFFEN, BUFFER_STORE_DWORDX4_OFFSET, v4i32, store_private>;
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +00001227
1228//===----------------------------------------------------------------------===//
1229// MTBUF Patterns
1230//===----------------------------------------------------------------------===//
1231
David Stuttard70e8bc12017-06-22 16:29:22 +00001232//===----------------------------------------------------------------------===//
1233// tbuffer_load/store_format patterns
1234//===----------------------------------------------------------------------===//
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +00001235
David Stuttard70e8bc12017-06-22 16:29:22 +00001236multiclass MTBUF_LoadIntrinsicPat<SDPatternOperator name, ValueType vt,
1237 string opcode> {
1238 def : Pat<
1239 (vt (name v4i32:$rsrc, 0, 0, i32:$soffset, imm:$offset,
1240 imm:$dfmt, imm:$nfmt, imm:$glc, imm:$slc)),
1241 (!cast<MTBUF_Pseudo>(opcode # _OFFSET) $rsrc, $soffset, (as_i16imm $offset),
1242 (as_i8imm $dfmt), (as_i8imm $nfmt), (as_i1imm $glc), (as_i1imm $slc), 0)
1243 >;
1244
1245 def : Pat<
1246 (vt (name v4i32:$rsrc, i32:$vindex, 0, i32:$soffset, imm:$offset,
1247 imm:$dfmt, imm:$nfmt, imm:$glc, imm:$slc)),
1248 (!cast<MTBUF_Pseudo>(opcode # _IDXEN) $vindex, $rsrc, $soffset, (as_i16imm $offset),
1249 (as_i8imm $dfmt), (as_i8imm $nfmt), (as_i1imm $glc), (as_i1imm $slc), 0)
1250 >;
1251
1252 def : Pat<
1253 (vt (name v4i32:$rsrc, 0, i32:$voffset, i32:$soffset, imm:$offset,
1254 imm:$dfmt, imm:$nfmt, imm:$glc, imm:$slc)),
1255 (!cast<MTBUF_Pseudo>(opcode # _OFFEN) $voffset, $rsrc, $soffset, (as_i16imm $offset),
1256 (as_i8imm $dfmt), (as_i8imm $nfmt), (as_i1imm $glc), (as_i1imm $slc), 0)
1257 >;
1258
1259 def : Pat<
1260 (vt (name v4i32:$rsrc, i32:$vindex, i32:$voffset, i32:$soffset, imm:$offset,
1261 imm:$dfmt, imm:$nfmt, imm:$glc, imm:$slc)),
1262 (!cast<MTBUF_Pseudo>(opcode # _BOTHEN)
1263 (REG_SEQUENCE VReg_64, $vindex, sub0, $voffset, sub1),
1264 $rsrc, $soffset, (as_i16imm $offset),
1265 (as_i8imm $dfmt), (as_i8imm $nfmt), (as_i1imm $glc), (as_i1imm $slc), 0)
1266 >;
1267}
1268
1269defm : MTBUF_LoadIntrinsicPat<SItbuffer_load, i32, "TBUFFER_LOAD_FORMAT_X">;
1270defm : MTBUF_LoadIntrinsicPat<SItbuffer_load, v2i32, "TBUFFER_LOAD_FORMAT_XY">;
1271defm : MTBUF_LoadIntrinsicPat<SItbuffer_load, v4i32, "TBUFFER_LOAD_FORMAT_XYZW">;
1272defm : MTBUF_LoadIntrinsicPat<SItbuffer_load, f32, "TBUFFER_LOAD_FORMAT_X">;
1273defm : MTBUF_LoadIntrinsicPat<SItbuffer_load, v2f32, "TBUFFER_LOAD_FORMAT_XY">;
1274defm : MTBUF_LoadIntrinsicPat<SItbuffer_load, v4f32, "TBUFFER_LOAD_FORMAT_XYZW">;
1275
1276multiclass MTBUF_StoreIntrinsicPat<SDPatternOperator name, ValueType vt,
1277 string opcode> {
1278 def : Pat<
1279 (name vt:$vdata, v4i32:$rsrc, 0, 0, i32:$soffset, imm:$offset,
1280 imm:$dfmt, imm:$nfmt, imm:$glc, imm:$slc),
1281 (!cast<MTBUF_Pseudo>(opcode # _OFFSET_exact) $vdata, $rsrc, $soffset,
1282 (as_i16imm $offset), (as_i8imm $dfmt),
1283 (as_i8imm $nfmt), (as_i1imm $glc),
1284 (as_i1imm $slc), 0)
1285 >;
1286
1287 def : Pat<
1288 (name vt:$vdata, v4i32:$rsrc, i32:$vindex, 0, i32:$soffset, imm:$offset,
1289 imm:$dfmt, imm:$nfmt, imm:$glc, imm:$slc),
1290 (!cast<MTBUF_Pseudo>(opcode # _IDXEN_exact) $vdata, $vindex, $rsrc, $soffset,
1291 (as_i16imm $offset), (as_i8imm $dfmt),
1292 (as_i8imm $nfmt), (as_i1imm $glc),
1293 (as_i1imm $slc), 0)
1294 >;
1295
1296 def : Pat<
1297 (name vt:$vdata, v4i32:$rsrc, 0, i32:$voffset, i32:$soffset, imm:$offset,
1298 imm:$dfmt, imm:$nfmt, imm:$glc, imm:$slc),
1299 (!cast<MTBUF_Pseudo>(opcode # _OFFEN_exact) $vdata, $voffset, $rsrc, $soffset,
1300 (as_i16imm $offset), (as_i8imm $dfmt),
1301 (as_i8imm $nfmt), (as_i1imm $glc),
1302 (as_i1imm $slc), 0)
1303 >;
1304
1305 def : Pat<
1306 (name vt:$vdata, v4i32:$rsrc, i32:$vindex, i32:$voffset, i32:$soffset,
1307 imm:$offset, imm:$dfmt, imm:$nfmt, imm:$glc, imm:$slc),
1308 (!cast<MTBUF_Pseudo>(opcode # _BOTHEN_exact)
1309 $vdata,
1310 (REG_SEQUENCE VReg_64, $vindex, sub0, $voffset, sub1),
1311 $rsrc, $soffset, (as_i16imm $offset),
1312 (as_i8imm $dfmt), (as_i8imm $nfmt), (as_i1imm $glc), (as_i1imm $slc), 0)
1313 >;
1314}
1315
1316defm : MTBUF_StoreIntrinsicPat<SItbuffer_store, i32, "TBUFFER_STORE_FORMAT_X">;
1317defm : MTBUF_StoreIntrinsicPat<SItbuffer_store, v2i32, "TBUFFER_STORE_FORMAT_XY">;
1318defm : MTBUF_StoreIntrinsicPat<SItbuffer_store_x3, v4i32, "TBUFFER_STORE_FORMAT_XYZ">;
1319defm : MTBUF_StoreIntrinsicPat<SItbuffer_store, v4i32, "TBUFFER_STORE_FORMAT_XYZW">;
1320defm : MTBUF_StoreIntrinsicPat<SItbuffer_store, f32, "TBUFFER_STORE_FORMAT_X">;
1321defm : MTBUF_StoreIntrinsicPat<SItbuffer_store, v2f32, "TBUFFER_STORE_FORMAT_XY">;
1322defm : MTBUF_StoreIntrinsicPat<SItbuffer_store_x3, v4f32, "TBUFFER_STORE_FORMAT_XYZ">;
1323defm : MTBUF_StoreIntrinsicPat<SItbuffer_store, v4f32, "TBUFFER_STORE_FORMAT_XYZW">;
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +00001324
1325} // End let Predicates = [isGCN]
1326
1327//===----------------------------------------------------------------------===//
1328// Target instructions, move to the appropriate target TD file
1329//===----------------------------------------------------------------------===//
1330
1331//===----------------------------------------------------------------------===//
1332// SI
1333//===----------------------------------------------------------------------===//
1334
1335class MUBUF_Real_si <bits<7> op, MUBUF_Pseudo ps> :
1336 MUBUF_Real<op, ps>,
1337 Enc64,
1338 SIMCInstr<ps.PseudoInstr, SIEncodingFamily.SI> {
1339 let AssemblerPredicate=isSICI;
1340 let DecoderNamespace="SICI";
1341
1342 let Inst{11-0} = !if(ps.has_offset, offset, ?);
1343 let Inst{12} = ps.offen;
1344 let Inst{13} = ps.idxen;
1345 let Inst{14} = !if(ps.has_glc, glc, ps.glc_value);
1346 let Inst{15} = ps.addr64;
1347 let Inst{16} = lds;
1348 let Inst{24-18} = op;
1349 let Inst{31-26} = 0x38; //encoding
1350 let Inst{39-32} = !if(ps.has_vaddr, vaddr, ?);
1351 let Inst{47-40} = !if(ps.has_vdata, vdata, ?);
1352 let Inst{52-48} = !if(ps.has_srsrc, srsrc{6-2}, ?);
1353 let Inst{54} = !if(ps.has_slc, slc, ?);
1354 let Inst{55} = !if(ps.has_tfe, tfe, ?);
1355 let Inst{63-56} = !if(ps.has_soffset, soffset, ?);
1356}
1357
1358multiclass MUBUF_Real_AllAddr_si<bits<7> op> {
1359 def _OFFSET_si : MUBUF_Real_si <op, !cast<MUBUF_Pseudo>(NAME#"_OFFSET")>;
1360 def _ADDR64_si : MUBUF_Real_si <op, !cast<MUBUF_Pseudo>(NAME#"_ADDR64")>;
1361 def _OFFEN_si : MUBUF_Real_si <op, !cast<MUBUF_Pseudo>(NAME#"_OFFEN")>;
1362 def _IDXEN_si : MUBUF_Real_si <op, !cast<MUBUF_Pseudo>(NAME#"_IDXEN")>;
1363 def _BOTHEN_si : MUBUF_Real_si <op, !cast<MUBUF_Pseudo>(NAME#"_BOTHEN")>;
1364}
1365
1366multiclass MUBUF_Real_Atomic_si<bits<7> op> : MUBUF_Real_AllAddr_si<op> {
Matt Arsenaulte5456ce2017-07-20 21:06:04 +00001367 def _OFFSET_RTN_si : MUBUF_Real_si <op, !cast<MUBUF_Pseudo>(NAME#"_OFFSET_RTN")>;
1368 def _ADDR64_RTN_si : MUBUF_Real_si <op, !cast<MUBUF_Pseudo>(NAME#"_ADDR64_RTN")>;
1369 def _OFFEN_RTN_si : MUBUF_Real_si <op, !cast<MUBUF_Pseudo>(NAME#"_OFFEN_RTN")>;
1370 def _IDXEN_RTN_si : MUBUF_Real_si <op, !cast<MUBUF_Pseudo>(NAME#"_IDXEN_RTN")>;
1371 def _BOTHEN_RTN_si : MUBUF_Real_si <op, !cast<MUBUF_Pseudo>(NAME#"_BOTHEN_RTN")>;
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +00001372}
1373
1374defm BUFFER_LOAD_FORMAT_X : MUBUF_Real_AllAddr_si <0x00>;
1375defm BUFFER_LOAD_FORMAT_XY : MUBUF_Real_AllAddr_si <0x01>;
1376defm BUFFER_LOAD_FORMAT_XYZ : MUBUF_Real_AllAddr_si <0x02>;
1377defm BUFFER_LOAD_FORMAT_XYZW : MUBUF_Real_AllAddr_si <0x03>;
1378defm BUFFER_STORE_FORMAT_X : MUBUF_Real_AllAddr_si <0x04>;
1379defm BUFFER_STORE_FORMAT_XY : MUBUF_Real_AllAddr_si <0x05>;
1380defm BUFFER_STORE_FORMAT_XYZ : MUBUF_Real_AllAddr_si <0x06>;
1381defm BUFFER_STORE_FORMAT_XYZW : MUBUF_Real_AllAddr_si <0x07>;
1382defm BUFFER_LOAD_UBYTE : MUBUF_Real_AllAddr_si <0x08>;
1383defm BUFFER_LOAD_SBYTE : MUBUF_Real_AllAddr_si <0x09>;
1384defm BUFFER_LOAD_USHORT : MUBUF_Real_AllAddr_si <0x0a>;
1385defm BUFFER_LOAD_SSHORT : MUBUF_Real_AllAddr_si <0x0b>;
1386defm BUFFER_LOAD_DWORD : MUBUF_Real_AllAddr_si <0x0c>;
1387defm BUFFER_LOAD_DWORDX2 : MUBUF_Real_AllAddr_si <0x0d>;
1388defm BUFFER_LOAD_DWORDX4 : MUBUF_Real_AllAddr_si <0x0e>;
Artem Tamazov73f1ab22016-10-07 15:53:16 +00001389defm BUFFER_LOAD_DWORDX3 : MUBUF_Real_AllAddr_si <0x0f>;
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +00001390defm BUFFER_STORE_BYTE : MUBUF_Real_AllAddr_si <0x18>;
1391defm BUFFER_STORE_SHORT : MUBUF_Real_AllAddr_si <0x1a>;
1392defm BUFFER_STORE_DWORD : MUBUF_Real_AllAddr_si <0x1c>;
1393defm BUFFER_STORE_DWORDX2 : MUBUF_Real_AllAddr_si <0x1d>;
1394defm BUFFER_STORE_DWORDX4 : MUBUF_Real_AllAddr_si <0x1e>;
Artem Tamazov73f1ab22016-10-07 15:53:16 +00001395defm BUFFER_STORE_DWORDX3 : MUBUF_Real_AllAddr_si <0x1f>;
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +00001396
1397defm BUFFER_ATOMIC_SWAP : MUBUF_Real_Atomic_si <0x30>;
1398defm BUFFER_ATOMIC_CMPSWAP : MUBUF_Real_Atomic_si <0x31>;
1399defm BUFFER_ATOMIC_ADD : MUBUF_Real_Atomic_si <0x32>;
1400defm BUFFER_ATOMIC_SUB : MUBUF_Real_Atomic_si <0x33>;
1401//defm BUFFER_ATOMIC_RSUB : MUBUF_Real_Atomic_si <0x34>; // isn't on CI & VI
1402defm BUFFER_ATOMIC_SMIN : MUBUF_Real_Atomic_si <0x35>;
1403defm BUFFER_ATOMIC_UMIN : MUBUF_Real_Atomic_si <0x36>;
1404defm BUFFER_ATOMIC_SMAX : MUBUF_Real_Atomic_si <0x37>;
1405defm BUFFER_ATOMIC_UMAX : MUBUF_Real_Atomic_si <0x38>;
1406defm BUFFER_ATOMIC_AND : MUBUF_Real_Atomic_si <0x39>;
1407defm BUFFER_ATOMIC_OR : MUBUF_Real_Atomic_si <0x3a>;
1408defm BUFFER_ATOMIC_XOR : MUBUF_Real_Atomic_si <0x3b>;
1409defm BUFFER_ATOMIC_INC : MUBUF_Real_Atomic_si <0x3c>;
1410defm BUFFER_ATOMIC_DEC : MUBUF_Real_Atomic_si <0x3d>;
1411
1412//defm BUFFER_ATOMIC_FCMPSWAP : MUBUF_Real_Atomic_si <0x3e>; // isn't on VI
1413//defm BUFFER_ATOMIC_FMIN : MUBUF_Real_Atomic_si <0x3f>; // isn't on VI
1414//defm BUFFER_ATOMIC_FMAX : MUBUF_Real_Atomic_si <0x40>; // isn't on VI
1415defm BUFFER_ATOMIC_SWAP_X2 : MUBUF_Real_Atomic_si <0x50>;
1416defm BUFFER_ATOMIC_CMPSWAP_X2 : MUBUF_Real_Atomic_si <0x51>;
1417defm BUFFER_ATOMIC_ADD_X2 : MUBUF_Real_Atomic_si <0x52>;
1418defm BUFFER_ATOMIC_SUB_X2 : MUBUF_Real_Atomic_si <0x53>;
1419//defm BUFFER_ATOMIC_RSUB_X2 : MUBUF_Real_Atomic_si <0x54>; // isn't on CI & VI
1420defm BUFFER_ATOMIC_SMIN_X2 : MUBUF_Real_Atomic_si <0x55>;
1421defm BUFFER_ATOMIC_UMIN_X2 : MUBUF_Real_Atomic_si <0x56>;
1422defm BUFFER_ATOMIC_SMAX_X2 : MUBUF_Real_Atomic_si <0x57>;
1423defm BUFFER_ATOMIC_UMAX_X2 : MUBUF_Real_Atomic_si <0x58>;
1424defm BUFFER_ATOMIC_AND_X2 : MUBUF_Real_Atomic_si <0x59>;
1425defm BUFFER_ATOMIC_OR_X2 : MUBUF_Real_Atomic_si <0x5a>;
1426defm BUFFER_ATOMIC_XOR_X2 : MUBUF_Real_Atomic_si <0x5b>;
1427defm BUFFER_ATOMIC_INC_X2 : MUBUF_Real_Atomic_si <0x5c>;
1428defm BUFFER_ATOMIC_DEC_X2 : MUBUF_Real_Atomic_si <0x5d>;
Tom Stellardb133fbb2016-10-27 23:05:31 +00001429// FIXME: Need to handle hazard for BUFFER_ATOMIC_FCMPSWAP_X2 on CI.
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +00001430//defm BUFFER_ATOMIC_FCMPSWAP_X2 : MUBUF_Real_Atomic_si <0x5e">; // isn't on VI
1431//defm BUFFER_ATOMIC_FMIN_X2 : MUBUF_Real_Atomic_si <0x5f>; // isn't on VI
1432//defm BUFFER_ATOMIC_FMAX_X2 : MUBUF_Real_Atomic_si <0x60>; // isn't on VI
1433
1434def BUFFER_WBINVL1_SC_si : MUBUF_Real_si <0x70, BUFFER_WBINVL1_SC>;
1435def BUFFER_WBINVL1_si : MUBUF_Real_si <0x71, BUFFER_WBINVL1>;
1436
1437class MTBUF_Real_si <bits<3> op, MTBUF_Pseudo ps> :
Valery Pykhtinfbf2d932016-09-23 21:21:21 +00001438 MTBUF_Real<ps>,
David Stuttard70e8bc12017-06-22 16:29:22 +00001439 Enc64,
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +00001440 SIMCInstr<ps.PseudoInstr, SIEncodingFamily.SI> {
1441 let AssemblerPredicate=isSICI;
1442 let DecoderNamespace="SICI";
Valery Pykhtinfbf2d932016-09-23 21:21:21 +00001443
David Stuttard70e8bc12017-06-22 16:29:22 +00001444 let Inst{11-0} = !if(ps.has_offset, offset, ?);
1445 let Inst{12} = ps.offen;
1446 let Inst{13} = ps.idxen;
1447 let Inst{14} = !if(ps.has_glc, glc, ps.glc_value);
1448 let Inst{15} = ps.addr64;
Valery Pykhtinfbf2d932016-09-23 21:21:21 +00001449 let Inst{18-16} = op;
David Stuttard70e8bc12017-06-22 16:29:22 +00001450 let Inst{22-19} = !if(ps.has_dfmt, dfmt, ps.dfmt_value);
1451 let Inst{25-23} = !if(ps.has_nfmt, nfmt, ps.nfmt_value);
1452 let Inst{31-26} = 0x3a; //encoding
1453 let Inst{39-32} = !if(ps.has_vaddr, vaddr, ?);
1454 let Inst{47-40} = !if(ps.has_vdata, vdata, ?);
1455 let Inst{52-48} = !if(ps.has_srsrc, srsrc{6-2}, ?);
1456 let Inst{54} = !if(ps.has_slc, slc, ?);
1457 let Inst{55} = !if(ps.has_tfe, tfe, ?);
1458 let Inst{63-56} = !if(ps.has_soffset, soffset, ?);
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +00001459}
1460
David Stuttard70e8bc12017-06-22 16:29:22 +00001461multiclass MTBUF_Real_AllAddr_si<bits<3> op> {
1462 def _OFFSET_si : MTBUF_Real_si <op, !cast<MTBUF_Pseudo>(NAME#"_OFFSET")>;
1463 def _ADDR64_si : MTBUF_Real_si <op, !cast<MTBUF_Pseudo>(NAME#"_ADDR64")>;
1464 def _OFFEN_si : MTBUF_Real_si <op, !cast<MTBUF_Pseudo>(NAME#"_OFFEN")>;
1465 def _IDXEN_si : MTBUF_Real_si <op, !cast<MTBUF_Pseudo>(NAME#"_IDXEN")>;
1466 def _BOTHEN_si : MTBUF_Real_si <op, !cast<MTBUF_Pseudo>(NAME#"_BOTHEN")>;
1467}
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +00001468
David Stuttard70e8bc12017-06-22 16:29:22 +00001469defm TBUFFER_LOAD_FORMAT_X : MTBUF_Real_AllAddr_si <0>;
1470defm TBUFFER_LOAD_FORMAT_XY : MTBUF_Real_AllAddr_si <1>;
1471//defm TBUFFER_LOAD_FORMAT_XYZ : MTBUF_Real_AllAddr_si <2>;
1472defm TBUFFER_LOAD_FORMAT_XYZW : MTBUF_Real_AllAddr_si <3>;
1473defm TBUFFER_STORE_FORMAT_X : MTBUF_Real_AllAddr_si <4>;
1474defm TBUFFER_STORE_FORMAT_XY : MTBUF_Real_AllAddr_si <5>;
1475defm TBUFFER_STORE_FORMAT_XYZ : MTBUF_Real_AllAddr_si <6>;
1476defm TBUFFER_STORE_FORMAT_XYZW : MTBUF_Real_AllAddr_si <7>;
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +00001477
1478//===----------------------------------------------------------------------===//
1479// CI
1480//===----------------------------------------------------------------------===//
1481
1482class MUBUF_Real_ci <bits<7> op, MUBUF_Pseudo ps> :
1483 MUBUF_Real_si<op, ps> {
1484 let AssemblerPredicate=isCIOnly;
1485 let DecoderNamespace="CI";
1486}
1487
1488def BUFFER_WBINVL1_VOL_ci : MUBUF_Real_ci <0x70, BUFFER_WBINVL1_VOL>;
1489
1490
1491//===----------------------------------------------------------------------===//
1492// VI
1493//===----------------------------------------------------------------------===//
1494
1495class MUBUF_Real_vi <bits<7> op, MUBUF_Pseudo ps> :
1496 MUBUF_Real<op, ps>,
1497 Enc64,
1498 SIMCInstr<ps.PseudoInstr, SIEncodingFamily.VI> {
1499 let AssemblerPredicate=isVI;
1500 let DecoderNamespace="VI";
1501
1502 let Inst{11-0} = !if(ps.has_offset, offset, ?);
1503 let Inst{12} = ps.offen;
1504 let Inst{13} = ps.idxen;
1505 let Inst{14} = !if(ps.has_glc, glc, ps.glc_value);
1506 let Inst{16} = lds;
1507 let Inst{17} = !if(ps.has_slc, slc, ?);
1508 let Inst{24-18} = op;
1509 let Inst{31-26} = 0x38; //encoding
1510 let Inst{39-32} = !if(ps.has_vaddr, vaddr, ?);
1511 let Inst{47-40} = !if(ps.has_vdata, vdata, ?);
1512 let Inst{52-48} = !if(ps.has_srsrc, srsrc{6-2}, ?);
1513 let Inst{55} = !if(ps.has_tfe, tfe, ?);
1514 let Inst{63-56} = !if(ps.has_soffset, soffset, ?);
1515}
1516
1517multiclass MUBUF_Real_AllAddr_vi<bits<7> op> {
1518 def _OFFSET_vi : MUBUF_Real_vi <op, !cast<MUBUF_Pseudo>(NAME#"_OFFSET")>;
1519 def _OFFEN_vi : MUBUF_Real_vi <op, !cast<MUBUF_Pseudo>(NAME#"_OFFEN")>;
1520 def _IDXEN_vi : MUBUF_Real_vi <op, !cast<MUBUF_Pseudo>(NAME#"_IDXEN")>;
1521 def _BOTHEN_vi : MUBUF_Real_vi <op, !cast<MUBUF_Pseudo>(NAME#"_BOTHEN")>;
1522}
1523
1524multiclass MUBUF_Real_Atomic_vi<bits<7> op> :
1525 MUBUF_Real_AllAddr_vi<op> {
Matt Arsenaulte5456ce2017-07-20 21:06:04 +00001526 def _OFFSET_RTN_vi : MUBUF_Real_vi <op, !cast<MUBUF_Pseudo>(NAME#"_OFFSET_RTN")>;
1527 def _OFFEN_RTN_vi : MUBUF_Real_vi <op, !cast<MUBUF_Pseudo>(NAME#"_OFFEN_RTN")>;
1528 def _IDXEN_RTN_vi : MUBUF_Real_vi <op, !cast<MUBUF_Pseudo>(NAME#"_IDXEN_RTN")>;
1529 def _BOTHEN_RTN_vi : MUBUF_Real_vi <op, !cast<MUBUF_Pseudo>(NAME#"_BOTHEN_RTN")>;
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +00001530}
1531
1532defm BUFFER_LOAD_FORMAT_X : MUBUF_Real_AllAddr_vi <0x00>;
1533defm BUFFER_LOAD_FORMAT_XY : MUBUF_Real_AllAddr_vi <0x01>;
1534defm BUFFER_LOAD_FORMAT_XYZ : MUBUF_Real_AllAddr_vi <0x02>;
1535defm BUFFER_LOAD_FORMAT_XYZW : MUBUF_Real_AllAddr_vi <0x03>;
1536defm BUFFER_STORE_FORMAT_X : MUBUF_Real_AllAddr_vi <0x04>;
1537defm BUFFER_STORE_FORMAT_XY : MUBUF_Real_AllAddr_vi <0x05>;
1538defm BUFFER_STORE_FORMAT_XYZ : MUBUF_Real_AllAddr_vi <0x06>;
1539defm BUFFER_STORE_FORMAT_XYZW : MUBUF_Real_AllAddr_vi <0x07>;
1540defm BUFFER_LOAD_UBYTE : MUBUF_Real_AllAddr_vi <0x10>;
1541defm BUFFER_LOAD_SBYTE : MUBUF_Real_AllAddr_vi <0x11>;
1542defm BUFFER_LOAD_USHORT : MUBUF_Real_AllAddr_vi <0x12>;
1543defm BUFFER_LOAD_SSHORT : MUBUF_Real_AllAddr_vi <0x13>;
1544defm BUFFER_LOAD_DWORD : MUBUF_Real_AllAddr_vi <0x14>;
1545defm BUFFER_LOAD_DWORDX2 : MUBUF_Real_AllAddr_vi <0x15>;
Artem Tamazov73f1ab22016-10-07 15:53:16 +00001546defm BUFFER_LOAD_DWORDX3 : MUBUF_Real_AllAddr_vi <0x16>;
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +00001547defm BUFFER_LOAD_DWORDX4 : MUBUF_Real_AllAddr_vi <0x17>;
1548defm BUFFER_STORE_BYTE : MUBUF_Real_AllAddr_vi <0x18>;
1549defm BUFFER_STORE_SHORT : MUBUF_Real_AllAddr_vi <0x1a>;
1550defm BUFFER_STORE_DWORD : MUBUF_Real_AllAddr_vi <0x1c>;
1551defm BUFFER_STORE_DWORDX2 : MUBUF_Real_AllAddr_vi <0x1d>;
Artem Tamazov73f1ab22016-10-07 15:53:16 +00001552defm BUFFER_STORE_DWORDX3 : MUBUF_Real_AllAddr_vi <0x1e>;
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +00001553defm BUFFER_STORE_DWORDX4 : MUBUF_Real_AllAddr_vi <0x1f>;
1554
1555defm BUFFER_ATOMIC_SWAP : MUBUF_Real_Atomic_vi <0x40>;
1556defm BUFFER_ATOMIC_CMPSWAP : MUBUF_Real_Atomic_vi <0x41>;
1557defm BUFFER_ATOMIC_ADD : MUBUF_Real_Atomic_vi <0x42>;
1558defm BUFFER_ATOMIC_SUB : MUBUF_Real_Atomic_vi <0x43>;
1559defm BUFFER_ATOMIC_SMIN : MUBUF_Real_Atomic_vi <0x44>;
1560defm BUFFER_ATOMIC_UMIN : MUBUF_Real_Atomic_vi <0x45>;
1561defm BUFFER_ATOMIC_SMAX : MUBUF_Real_Atomic_vi <0x46>;
1562defm BUFFER_ATOMIC_UMAX : MUBUF_Real_Atomic_vi <0x47>;
1563defm BUFFER_ATOMIC_AND : MUBUF_Real_Atomic_vi <0x48>;
1564defm BUFFER_ATOMIC_OR : MUBUF_Real_Atomic_vi <0x49>;
1565defm BUFFER_ATOMIC_XOR : MUBUF_Real_Atomic_vi <0x4a>;
1566defm BUFFER_ATOMIC_INC : MUBUF_Real_Atomic_vi <0x4b>;
1567defm BUFFER_ATOMIC_DEC : MUBUF_Real_Atomic_vi <0x4c>;
1568
1569defm BUFFER_ATOMIC_SWAP_X2 : MUBUF_Real_Atomic_vi <0x60>;
1570defm BUFFER_ATOMIC_CMPSWAP_X2 : MUBUF_Real_Atomic_vi <0x61>;
1571defm BUFFER_ATOMIC_ADD_X2 : MUBUF_Real_Atomic_vi <0x62>;
1572defm BUFFER_ATOMIC_SUB_X2 : MUBUF_Real_Atomic_vi <0x63>;
1573defm BUFFER_ATOMIC_SMIN_X2 : MUBUF_Real_Atomic_vi <0x64>;
1574defm BUFFER_ATOMIC_UMIN_X2 : MUBUF_Real_Atomic_vi <0x65>;
1575defm BUFFER_ATOMIC_SMAX_X2 : MUBUF_Real_Atomic_vi <0x66>;
1576defm BUFFER_ATOMIC_UMAX_X2 : MUBUF_Real_Atomic_vi <0x67>;
1577defm BUFFER_ATOMIC_AND_X2 : MUBUF_Real_Atomic_vi <0x68>;
1578defm BUFFER_ATOMIC_OR_X2 : MUBUF_Real_Atomic_vi <0x69>;
1579defm BUFFER_ATOMIC_XOR_X2 : MUBUF_Real_Atomic_vi <0x6a>;
1580defm BUFFER_ATOMIC_INC_X2 : MUBUF_Real_Atomic_vi <0x6b>;
1581defm BUFFER_ATOMIC_DEC_X2 : MUBUF_Real_Atomic_vi <0x6c>;
1582
1583def BUFFER_WBINVL1_vi : MUBUF_Real_vi <0x3e, BUFFER_WBINVL1>;
1584def BUFFER_WBINVL1_VOL_vi : MUBUF_Real_vi <0x3f, BUFFER_WBINVL1_VOL>;
1585
Valery Pykhtinfbf2d932016-09-23 21:21:21 +00001586class MTBUF_Real_vi <bits<4> op, MTBUF_Pseudo ps> :
1587 MTBUF_Real<ps>,
David Stuttard70e8bc12017-06-22 16:29:22 +00001588 Enc64,
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +00001589 SIMCInstr<ps.PseudoInstr, SIEncodingFamily.VI> {
1590 let AssemblerPredicate=isVI;
1591 let DecoderNamespace="VI";
Valery Pykhtinfbf2d932016-09-23 21:21:21 +00001592
David Stuttard70e8bc12017-06-22 16:29:22 +00001593 let Inst{11-0} = !if(ps.has_offset, offset, ?);
1594 let Inst{12} = ps.offen;
1595 let Inst{13} = ps.idxen;
1596 let Inst{14} = !if(ps.has_glc, glc, ps.glc_value);
Valery Pykhtinfbf2d932016-09-23 21:21:21 +00001597 let Inst{18-15} = op;
David Stuttard70e8bc12017-06-22 16:29:22 +00001598 let Inst{22-19} = !if(ps.has_dfmt, dfmt, ps.dfmt_value);
1599 let Inst{25-23} = !if(ps.has_nfmt, nfmt, ps.nfmt_value);
1600 let Inst{31-26} = 0x3a; //encoding
1601 let Inst{39-32} = !if(ps.has_vaddr, vaddr, ?);
1602 let Inst{47-40} = !if(ps.has_vdata, vdata, ?);
1603 let Inst{52-48} = !if(ps.has_srsrc, srsrc{6-2}, ?);
1604 let Inst{54} = !if(ps.has_slc, slc, ?);
1605 let Inst{55} = !if(ps.has_tfe, tfe, ?);
1606 let Inst{63-56} = !if(ps.has_soffset, soffset, ?);
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +00001607}
1608
David Stuttard70e8bc12017-06-22 16:29:22 +00001609multiclass MTBUF_Real_AllAddr_vi<bits<4> op> {
1610 def _OFFSET_vi : MTBUF_Real_vi <op, !cast<MTBUF_Pseudo>(NAME#"_OFFSET")>;
1611 def _OFFEN_vi : MTBUF_Real_vi <op, !cast<MTBUF_Pseudo>(NAME#"_OFFEN")>;
1612 def _IDXEN_vi : MTBUF_Real_vi <op, !cast<MTBUF_Pseudo>(NAME#"_IDXEN")>;
1613 def _BOTHEN_vi : MTBUF_Real_vi <op, !cast<MTBUF_Pseudo>(NAME#"_BOTHEN")>;
1614}
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +00001615
David Stuttard70e8bc12017-06-22 16:29:22 +00001616defm TBUFFER_LOAD_FORMAT_X : MTBUF_Real_AllAddr_vi <0>;
1617defm TBUFFER_LOAD_FORMAT_XY : MTBUF_Real_AllAddr_vi <1>;
1618//defm TBUFFER_LOAD_FORMAT_XYZ : MTBUF_Real_AllAddr_vi <2>;
1619defm TBUFFER_LOAD_FORMAT_XYZW : MTBUF_Real_AllAddr_vi <3>;
1620defm TBUFFER_STORE_FORMAT_X : MTBUF_Real_AllAddr_vi <4>;
1621defm TBUFFER_STORE_FORMAT_XY : MTBUF_Real_AllAddr_vi <5>;
1622defm TBUFFER_STORE_FORMAT_XYZ : MTBUF_Real_AllAddr_vi <6>;
1623defm TBUFFER_STORE_FORMAT_XYZW : MTBUF_Real_AllAddr_vi <7>;