| Chris Lattner | 71eb077 | 2009-10-19 20:20:46 +0000 | [diff] [blame] | 1 | //===-- ARMAsmPrinter.cpp - Print machine code to an ARM .s file ----------===// | 
|  | 2 | // | 
| Rafael Espindola | ffdc24b | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 3 | //                     The LLVM Compiler Infrastructure | 
|  | 4 | // | 
| Chris Lattner | f3ebc3f | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source | 
| Rafael Espindola | ffdc24b | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 6 | // License. See LICENSE.TXT for details. | 
|  | 7 | // | 
|  | 8 | //===----------------------------------------------------------------------===// | 
|  | 9 | // | 
|  | 10 | // This file contains a printer that converts from our internal representation | 
|  | 11 | // of machine-dependent LLVM code to GAS-format ARM assembly language. | 
|  | 12 | // | 
|  | 13 | //===----------------------------------------------------------------------===// | 
|  | 14 |  | 
| Chris Lattner | 1ef9cd4 | 2006-12-19 22:59:26 +0000 | [diff] [blame] | 15 | #define DEBUG_TYPE "asm-printer" | 
| Jim Grosbach | d0d1329 | 2010-12-01 03:45:07 +0000 | [diff] [blame] | 16 | #include "ARMAsmPrinter.h" | 
| Craig Topper | 188ed9d | 2012-03-17 07:33:42 +0000 | [diff] [blame] | 17 | #include "ARM.h" | 
| Amara Emerson | d9104c0 | 2013-05-03 23:57:17 +0000 | [diff] [blame] | 18 | #include "ARMBuildAttrs.h" | 
| Evan Cheng | e45d685 | 2011-01-11 21:46:47 +0000 | [diff] [blame] | 19 | #include "ARMConstantPoolValue.h" | 
| Chris Lattner | 71eb077 | 2009-10-19 20:20:46 +0000 | [diff] [blame] | 20 | #include "ARMMachineFunctionInfo.h" | 
| Chris Lattner | 71eb077 | 2009-10-19 20:20:46 +0000 | [diff] [blame] | 21 | #include "ARMTargetMachine.h" | 
| Jason W Kim | 109ff29 | 2010-10-11 23:01:44 +0000 | [diff] [blame] | 22 | #include "ARMTargetObjectFile.h" | 
| Evan Cheng | e45d685 | 2011-01-11 21:46:47 +0000 | [diff] [blame] | 23 | #include "InstPrinter/ARMInstPrinter.h" | 
| Evan Cheng | a20cde3 | 2011-07-20 23:34:39 +0000 | [diff] [blame] | 24 | #include "MCTargetDesc/ARMAddressingModes.h" | 
|  | 25 | #include "MCTargetDesc/ARMMCExpr.h" | 
| Jim Grosbach | 330840f | 2012-10-04 21:33:24 +0000 | [diff] [blame] | 26 | #include "llvm/ADT/SetVector.h" | 
|  | 27 | #include "llvm/ADT/SmallString.h" | 
| Dan Gohman | ef3d457 | 2009-08-13 01:36:44 +0000 | [diff] [blame] | 28 | #include "llvm/Assembly/Writer.h" | 
| Rafael Espindola | ffdc24b | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 29 | #include "llvm/CodeGen/MachineFunctionPass.h" | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 30 | #include "llvm/CodeGen/MachineJumpTableInfo.h" | 
| Chandler Carruth | ed0881b | 2012-12-03 16:50:05 +0000 | [diff] [blame] | 31 | #include "llvm/CodeGen/MachineModuleInfoImpls.h" | 
| Chandler Carruth | ed0881b | 2012-12-03 16:50:05 +0000 | [diff] [blame] | 32 | #include "llvm/DebugInfo.h" | 
| Chandler Carruth | 9fb823b | 2013-01-02 11:36:10 +0000 | [diff] [blame] | 33 | #include "llvm/IR/Constants.h" | 
|  | 34 | #include "llvm/IR/DataLayout.h" | 
|  | 35 | #include "llvm/IR/Module.h" | 
|  | 36 | #include "llvm/IR/Type.h" | 
| Chris Lattner | 6462adc | 2009-10-19 18:38:33 +0000 | [diff] [blame] | 37 | #include "llvm/MC/MCAsmInfo.h" | 
| Rafael Espindola | 0ed1543 | 2010-10-25 17:50:35 +0000 | [diff] [blame] | 38 | #include "llvm/MC/MCAssembler.h" | 
| Chris Lattner | 6462adc | 2009-10-19 18:38:33 +0000 | [diff] [blame] | 39 | #include "llvm/MC/MCContext.h" | 
| Jack Carter | 718da0b | 2013-01-30 02:24:33 +0000 | [diff] [blame] | 40 | #include "llvm/MC/MCELFStreamer.h" | 
| Chris Lattner | 71eb077 | 2009-10-19 20:20:46 +0000 | [diff] [blame] | 41 | #include "llvm/MC/MCInst.h" | 
| Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 42 | #include "llvm/MC/MCInstBuilder.h" | 
| Rafael Espindola | 0ed1543 | 2010-10-25 17:50:35 +0000 | [diff] [blame] | 43 | #include "llvm/MC/MCObjectStreamer.h" | 
| Chandler Carruth | ed0881b | 2012-12-03 16:50:05 +0000 | [diff] [blame] | 44 | #include "llvm/MC/MCSectionMachO.h" | 
| Chris Lattner | 4b7dadb | 2009-08-19 05:49:37 +0000 | [diff] [blame] | 45 | #include "llvm/MC/MCStreamer.h" | 
| Chris Lattner | 4cd4498 | 2009-09-13 17:14:04 +0000 | [diff] [blame] | 46 | #include "llvm/MC/MCSymbol.h" | 
| Chris Lattner | 71eb077 | 2009-10-19 20:20:46 +0000 | [diff] [blame] | 47 | #include "llvm/Support/CommandLine.h" | 
| Devang Patel | a52ddc4 | 2010-08-04 22:39:39 +0000 | [diff] [blame] | 48 | #include "llvm/Support/Debug.h" | 
| Jack Carter | 718da0b | 2013-01-30 02:24:33 +0000 | [diff] [blame] | 49 | #include "llvm/Support/ELF.h" | 
| Torok Edwin | f8d479c | 2009-07-08 20:55:50 +0000 | [diff] [blame] | 50 | #include "llvm/Support/ErrorHandling.h" | 
| Evan Cheng | 2bb4035 | 2011-08-24 18:08:43 +0000 | [diff] [blame] | 51 | #include "llvm/Support/TargetRegistry.h" | 
| Chris Lattner | d20699b | 2010-04-04 08:18:47 +0000 | [diff] [blame] | 52 | #include "llvm/Support/raw_ostream.h" | 
| Chandler Carruth | ed0881b | 2012-12-03 16:50:05 +0000 | [diff] [blame] | 53 | #include "llvm/Target/Mangler.h" | 
|  | 54 | #include "llvm/Target/TargetMachine.h" | 
| Rafael Espindola | ffdc24b | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 55 | #include <cctype> | 
| Rafael Espindola | ffdc24b | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 56 | using namespace llvm; | 
|  | 57 |  | 
| Chris Lattner | 1ef9cd4 | 2006-12-19 22:59:26 +0000 | [diff] [blame] | 58 | namespace { | 
| Rafael Espindola | 0ed1543 | 2010-10-25 17:50:35 +0000 | [diff] [blame] | 59 |  | 
|  | 60 | // Per section and per symbol attributes are not supported. | 
|  | 61 | // To implement them we would need the ability to delay this emission | 
|  | 62 | // until the assembly file is fully parsed/generated as only then do we | 
|  | 63 | // know the symbol and section numbers. | 
|  | 64 | class AttributeEmitter { | 
|  | 65 | public: | 
|  | 66 | virtual void MaybeSwitchVendor(StringRef Vendor) = 0; | 
|  | 67 | virtual void EmitAttribute(unsigned Attribute, unsigned Value) = 0; | 
| Jason W Kim | 85b0af1 | 2011-02-07 00:49:53 +0000 | [diff] [blame] | 68 | virtual void EmitTextAttribute(unsigned Attribute, StringRef String) = 0; | 
| Rafael Espindola | 0ed1543 | 2010-10-25 17:50:35 +0000 | [diff] [blame] | 69 | virtual void Finish() = 0; | 
| Rafael Espindola | 752913d | 2010-10-25 18:38:32 +0000 | [diff] [blame] | 70 | virtual ~AttributeEmitter() {} | 
| Rafael Espindola | 0ed1543 | 2010-10-25 17:50:35 +0000 | [diff] [blame] | 71 | }; | 
|  | 72 |  | 
|  | 73 | class AsmAttributeEmitter : public AttributeEmitter { | 
|  | 74 | MCStreamer &Streamer; | 
|  | 75 |  | 
|  | 76 | public: | 
|  | 77 | AsmAttributeEmitter(MCStreamer &Streamer_) : Streamer(Streamer_) {} | 
|  | 78 | void MaybeSwitchVendor(StringRef Vendor) { } | 
|  | 79 |  | 
|  | 80 | void EmitAttribute(unsigned Attribute, unsigned Value) { | 
|  | 81 | Streamer.EmitRawText("\t.eabi_attribute " + | 
|  | 82 | Twine(Attribute) + ", " + Twine(Value)); | 
|  | 83 | } | 
|  | 84 |  | 
| Jason W Kim | 85b0af1 | 2011-02-07 00:49:53 +0000 | [diff] [blame] | 85 | void EmitTextAttribute(unsigned Attribute, StringRef String) { | 
|  | 86 | switch (Attribute) { | 
| Craig Topper | e55c556 | 2012-02-07 02:50:20 +0000 | [diff] [blame] | 87 | default: llvm_unreachable("Unsupported Text attribute in ASM Mode"); | 
| Jason W Kim | 85b0af1 | 2011-02-07 00:49:53 +0000 | [diff] [blame] | 88 | case ARMBuildAttrs::CPU_name: | 
| Benjamin Kramer | 20baffb | 2011-11-06 20:37:06 +0000 | [diff] [blame] | 89 | Streamer.EmitRawText(StringRef("\t.cpu ") + String.lower()); | 
| Jason W Kim | 85b0af1 | 2011-02-07 00:49:53 +0000 | [diff] [blame] | 90 | break; | 
| Renato Golin | ec0fc7d | 2011-02-28 22:04:27 +0000 | [diff] [blame] | 91 | /* GAS requires .fpu to be emitted regardless of EABI attribute */ | 
|  | 92 | case ARMBuildAttrs::Advanced_SIMD_arch: | 
| Amara Emerson | d9104c0 | 2013-05-03 23:57:17 +0000 | [diff] [blame] | 93 | case ARMBuildAttrs::VFP_arch: | 
| Benjamin Kramer | 20baffb | 2011-11-06 20:37:06 +0000 | [diff] [blame] | 94 | Streamer.EmitRawText(StringRef("\t.fpu ") + String.lower()); | 
| Jim Grosbach | 05dec8b1 | 2011-09-02 18:46:15 +0000 | [diff] [blame] | 95 | break; | 
| Jason W Kim | 85b0af1 | 2011-02-07 00:49:53 +0000 | [diff] [blame] | 96 | } | 
|  | 97 | } | 
| Rafael Espindola | 0ed1543 | 2010-10-25 17:50:35 +0000 | [diff] [blame] | 98 | void Finish() { } | 
|  | 99 | }; | 
|  | 100 |  | 
|  | 101 | class ObjectAttributeEmitter : public AttributeEmitter { | 
| Renato Golin | faff512 | 2011-08-09 09:50:10 +0000 | [diff] [blame] | 102 | // This structure holds all attributes, accounting for | 
|  | 103 | // their string/numeric value, so we can later emmit them | 
|  | 104 | // in declaration order, keeping all in the same vector | 
|  | 105 | struct AttributeItemType { | 
|  | 106 | enum { | 
|  | 107 | HiddenAttribute = 0, | 
|  | 108 | NumericAttribute, | 
|  | 109 | TextAttribute | 
|  | 110 | } Type; | 
|  | 111 | unsigned Tag; | 
|  | 112 | unsigned IntValue; | 
|  | 113 | StringRef StringValue; | 
|  | 114 | } AttributeItem; | 
|  | 115 |  | 
| Rafael Espindola | 0ed1543 | 2010-10-25 17:50:35 +0000 | [diff] [blame] | 116 | MCObjectStreamer &Streamer; | 
| Rafael Espindola | 0ed1543 | 2010-10-25 17:50:35 +0000 | [diff] [blame] | 117 | StringRef CurrentVendor; | 
| Renato Golin | faff512 | 2011-08-09 09:50:10 +0000 | [diff] [blame] | 118 | SmallVector<AttributeItemType, 64> Contents; | 
|  | 119 |  | 
|  | 120 | // Account for the ULEB/String size of each item, | 
|  | 121 | // not just the number of items | 
|  | 122 | size_t ContentsSize; | 
|  | 123 | // FIXME: this should be in a more generic place, but | 
|  | 124 | // getULEBSize() is in MCAsmInfo and will be moved to MCDwarf | 
|  | 125 | size_t getULEBSize(int Value) { | 
|  | 126 | size_t Size = 0; | 
|  | 127 | do { | 
|  | 128 | Value >>= 7; | 
|  | 129 | Size += sizeof(int8_t); // Is this really necessary? | 
|  | 130 | } while (Value); | 
|  | 131 | return Size; | 
|  | 132 | } | 
| Rafael Espindola | 0ed1543 | 2010-10-25 17:50:35 +0000 | [diff] [blame] | 133 |  | 
|  | 134 | public: | 
|  | 135 | ObjectAttributeEmitter(MCObjectStreamer &Streamer_) : | 
| Renato Golin | faff512 | 2011-08-09 09:50:10 +0000 | [diff] [blame] | 136 | Streamer(Streamer_), CurrentVendor(""), ContentsSize(0) { } | 
| Rafael Espindola | 0ed1543 | 2010-10-25 17:50:35 +0000 | [diff] [blame] | 137 |  | 
|  | 138 | void MaybeSwitchVendor(StringRef Vendor) { | 
|  | 139 | assert(!Vendor.empty() && "Vendor cannot be empty."); | 
|  | 140 |  | 
|  | 141 | if (CurrentVendor.empty()) | 
|  | 142 | CurrentVendor = Vendor; | 
|  | 143 | else if (CurrentVendor == Vendor) | 
|  | 144 | return; | 
|  | 145 | else | 
|  | 146 | Finish(); | 
|  | 147 |  | 
|  | 148 | CurrentVendor = Vendor; | 
|  | 149 |  | 
| Rafael Espindola | d9d0c34 | 2010-10-25 22:26:55 +0000 | [diff] [blame] | 150 | assert(Contents.size() == 0); | 
| Rafael Espindola | 0ed1543 | 2010-10-25 17:50:35 +0000 | [diff] [blame] | 151 | } | 
|  | 152 |  | 
|  | 153 | void EmitAttribute(unsigned Attribute, unsigned Value) { | 
| Renato Golin | faff512 | 2011-08-09 09:50:10 +0000 | [diff] [blame] | 154 | AttributeItemType attr = { | 
|  | 155 | AttributeItemType::NumericAttribute, | 
|  | 156 | Attribute, | 
|  | 157 | Value, | 
|  | 158 | StringRef("") | 
|  | 159 | }; | 
|  | 160 | ContentsSize += getULEBSize(Attribute); | 
|  | 161 | ContentsSize += getULEBSize(Value); | 
|  | 162 | Contents.push_back(attr); | 
| Rafael Espindola | 0ed1543 | 2010-10-25 17:50:35 +0000 | [diff] [blame] | 163 | } | 
|  | 164 |  | 
| Jason W Kim | 85b0af1 | 2011-02-07 00:49:53 +0000 | [diff] [blame] | 165 | void EmitTextAttribute(unsigned Attribute, StringRef String) { | 
| Renato Golin | faff512 | 2011-08-09 09:50:10 +0000 | [diff] [blame] | 166 | AttributeItemType attr = { | 
|  | 167 | AttributeItemType::TextAttribute, | 
|  | 168 | Attribute, | 
|  | 169 | 0, | 
|  | 170 | String | 
|  | 171 | }; | 
|  | 172 | ContentsSize += getULEBSize(Attribute); | 
|  | 173 | // String + \0 | 
|  | 174 | ContentsSize += String.size()+1; | 
|  | 175 |  | 
|  | 176 | Contents.push_back(attr); | 
| Jason W Kim | 85b0af1 | 2011-02-07 00:49:53 +0000 | [diff] [blame] | 177 | } | 
|  | 178 |  | 
| Rafael Espindola | 0ed1543 | 2010-10-25 17:50:35 +0000 | [diff] [blame] | 179 | void Finish() { | 
| Rafael Espindola | d9d0c34 | 2010-10-25 22:26:55 +0000 | [diff] [blame] | 180 | // Vendor size + Vendor name + '\0' | 
|  | 181 | const size_t VendorHeaderSize = 4 + CurrentVendor.size() + 1; | 
| Rafael Espindola | 0ed1543 | 2010-10-25 17:50:35 +0000 | [diff] [blame] | 182 |  | 
| Rafael Espindola | d9d0c34 | 2010-10-25 22:26:55 +0000 | [diff] [blame] | 183 | // Tag + Tag Size | 
|  | 184 | const size_t TagHeaderSize = 1 + 4; | 
|  | 185 |  | 
|  | 186 | Streamer.EmitIntValue(VendorHeaderSize + TagHeaderSize + ContentsSize, 4); | 
| Eric Christopher | e3ab3d0 | 2013-01-09 01:57:54 +0000 | [diff] [blame] | 187 | Streamer.EmitBytes(CurrentVendor); | 
| Rafael Espindola | d9d0c34 | 2010-10-25 22:26:55 +0000 | [diff] [blame] | 188 | Streamer.EmitIntValue(0, 1); // '\0' | 
|  | 189 |  | 
|  | 190 | Streamer.EmitIntValue(ARMBuildAttrs::File, 1); | 
|  | 191 | Streamer.EmitIntValue(TagHeaderSize + ContentsSize, 4); | 
| Rafael Espindola | 0ed1543 | 2010-10-25 17:50:35 +0000 | [diff] [blame] | 192 |  | 
| Renato Golin | faff512 | 2011-08-09 09:50:10 +0000 | [diff] [blame] | 193 | // Size should have been accounted for already, now | 
|  | 194 | // emit each field as its type (ULEB or String) | 
|  | 195 | for (unsigned int i=0; i<Contents.size(); ++i) { | 
|  | 196 | AttributeItemType item = Contents[i]; | 
| Eric Christopher | bf7bc49 | 2013-01-09 03:52:05 +0000 | [diff] [blame] | 197 | Streamer.EmitULEB128IntValue(item.Tag); | 
| Renato Golin | faff512 | 2011-08-09 09:50:10 +0000 | [diff] [blame] | 198 | switch (item.Type) { | 
| Craig Topper | e55c556 | 2012-02-07 02:50:20 +0000 | [diff] [blame] | 199 | default: llvm_unreachable("Invalid attribute type"); | 
| Renato Golin | faff512 | 2011-08-09 09:50:10 +0000 | [diff] [blame] | 200 | case AttributeItemType::NumericAttribute: | 
| Eric Christopher | bf7bc49 | 2013-01-09 03:52:05 +0000 | [diff] [blame] | 201 | Streamer.EmitULEB128IntValue(item.IntValue); | 
| Renato Golin | faff512 | 2011-08-09 09:50:10 +0000 | [diff] [blame] | 202 | break; | 
|  | 203 | case AttributeItemType::TextAttribute: | 
| Eric Christopher | e3ab3d0 | 2013-01-09 01:57:54 +0000 | [diff] [blame] | 204 | Streamer.EmitBytes(item.StringValue.upper()); | 
| Renato Golin | faff512 | 2011-08-09 09:50:10 +0000 | [diff] [blame] | 205 | Streamer.EmitIntValue(0, 1); // '\0' | 
|  | 206 | break; | 
| Renato Golin | faff512 | 2011-08-09 09:50:10 +0000 | [diff] [blame] | 207 | } | 
|  | 208 | } | 
| Rafael Espindola | d9d0c34 | 2010-10-25 22:26:55 +0000 | [diff] [blame] | 209 |  | 
|  | 210 | Contents.clear(); | 
| Rafael Espindola | 0ed1543 | 2010-10-25 17:50:35 +0000 | [diff] [blame] | 211 | } | 
|  | 212 | }; | 
|  | 213 |  | 
| Rafael Espindola | ffdc24b | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 214 | } // end of anonymous namespace | 
|  | 215 |  | 
| Devang Patel | 3712c14 | 2011-04-21 22:48:26 +0000 | [diff] [blame] | 216 | /// EmitDwarfRegOp - Emit dwarf register operation. | 
| David Blaikie | 81a4dc7 | 2013-06-19 21:55:13 +0000 | [diff] [blame] | 217 | void ARMAsmPrinter::EmitDwarfRegOp(const MachineLocation &MLoc, | 
|  | 218 | bool Indirect) const { | 
| Devang Patel | 3712c14 | 2011-04-21 22:48:26 +0000 | [diff] [blame] | 219 | const TargetRegisterInfo *RI = TM.getRegisterInfo(); | 
| David Blaikie | 141b2ac | 2013-06-18 18:03:17 +0000 | [diff] [blame] | 220 | if (RI->getDwarfRegNum(MLoc.getReg(), false) != -1) { | 
| David Blaikie | 81a4dc7 | 2013-06-19 21:55:13 +0000 | [diff] [blame] | 221 | AsmPrinter::EmitDwarfRegOp(MLoc, Indirect); | 
| David Blaikie | 141b2ac | 2013-06-18 18:03:17 +0000 | [diff] [blame] | 222 | return; | 
|  | 223 | } | 
| David Blaikie | 81a4dc7 | 2013-06-19 21:55:13 +0000 | [diff] [blame] | 224 | assert(MLoc.isReg() && !Indirect && | 
| David Blaikie | 141b2ac | 2013-06-18 18:03:17 +0000 | [diff] [blame] | 225 | "This doesn't support offset/indirection - implement it if needed"); | 
|  | 226 | unsigned Reg = MLoc.getReg(); | 
|  | 227 | if (Reg >= ARM::S0 && Reg <= ARM::S31) { | 
|  | 228 | assert(ARM::S0 + 31 == ARM::S31 && "Unexpected ARM S register numbering"); | 
|  | 229 | // S registers are described as bit-pieces of a register | 
|  | 230 | // S[2x] = DW_OP_regx(256 + (x>>1)) DW_OP_bit_piece(32, 0) | 
|  | 231 | // S[2x+1] = DW_OP_regx(256 + (x>>1)) DW_OP_bit_piece(32, 32) | 
| Jim Grosbach | 05dec8b1 | 2011-09-02 18:46:15 +0000 | [diff] [blame] | 232 |  | 
| David Blaikie | 141b2ac | 2013-06-18 18:03:17 +0000 | [diff] [blame] | 233 | unsigned SReg = Reg - ARM::S0; | 
|  | 234 | bool odd = SReg & 0x1; | 
|  | 235 | unsigned Rx = 256 + (SReg >> 1); | 
| Devang Patel | 3712c14 | 2011-04-21 22:48:26 +0000 | [diff] [blame] | 236 |  | 
| David Blaikie | 141b2ac | 2013-06-18 18:03:17 +0000 | [diff] [blame] | 237 | OutStreamer.AddComment("DW_OP_regx for S register"); | 
|  | 238 | EmitInt8(dwarf::DW_OP_regx); | 
| Devang Patel | 3712c14 | 2011-04-21 22:48:26 +0000 | [diff] [blame] | 239 |  | 
| David Blaikie | 141b2ac | 2013-06-18 18:03:17 +0000 | [diff] [blame] | 240 | OutStreamer.AddComment(Twine(SReg)); | 
|  | 241 | EmitULEB128(Rx); | 
| Devang Patel | 3712c14 | 2011-04-21 22:48:26 +0000 | [diff] [blame] | 242 |  | 
| David Blaikie | 141b2ac | 2013-06-18 18:03:17 +0000 | [diff] [blame] | 243 | if (odd) { | 
|  | 244 | OutStreamer.AddComment("DW_OP_bit_piece 32 32"); | 
|  | 245 | EmitInt8(dwarf::DW_OP_bit_piece); | 
|  | 246 | EmitULEB128(32); | 
|  | 247 | EmitULEB128(32); | 
|  | 248 | } else { | 
|  | 249 | OutStreamer.AddComment("DW_OP_bit_piece 32 0"); | 
|  | 250 | EmitInt8(dwarf::DW_OP_bit_piece); | 
|  | 251 | EmitULEB128(32); | 
|  | 252 | EmitULEB128(0); | 
| Devang Patel | 3712c14 | 2011-04-21 22:48:26 +0000 | [diff] [blame] | 253 | } | 
| David Blaikie | 141b2ac | 2013-06-18 18:03:17 +0000 | [diff] [blame] | 254 | } else if (Reg >= ARM::Q0 && Reg <= ARM::Q15) { | 
|  | 255 | assert(ARM::Q0 + 15 == ARM::Q15 && "Unexpected ARM Q register numbering"); | 
|  | 256 | // Q registers Q0-Q15 are described by composing two D registers together. | 
|  | 257 | // Qx = DW_OP_regx(256+2x) DW_OP_piece(8) DW_OP_regx(256+2x+1) | 
|  | 258 | // DW_OP_piece(8) | 
|  | 259 |  | 
|  | 260 | unsigned QReg = Reg - ARM::Q0; | 
|  | 261 | unsigned D1 = 256 + 2 * QReg; | 
|  | 262 | unsigned D2 = D1 + 1; | 
|  | 263 |  | 
|  | 264 | OutStreamer.AddComment("DW_OP_regx for Q register: D1"); | 
|  | 265 | EmitInt8(dwarf::DW_OP_regx); | 
|  | 266 | EmitULEB128(D1); | 
|  | 267 | OutStreamer.AddComment("DW_OP_piece 8"); | 
|  | 268 | EmitInt8(dwarf::DW_OP_piece); | 
|  | 269 | EmitULEB128(8); | 
|  | 270 |  | 
|  | 271 | OutStreamer.AddComment("DW_OP_regx for Q register: D2"); | 
|  | 272 | EmitInt8(dwarf::DW_OP_regx); | 
|  | 273 | EmitULEB128(D2); | 
|  | 274 | OutStreamer.AddComment("DW_OP_piece 8"); | 
|  | 275 | EmitInt8(dwarf::DW_OP_piece); | 
|  | 276 | EmitULEB128(8); | 
| Devang Patel | 3712c14 | 2011-04-21 22:48:26 +0000 | [diff] [blame] | 277 | } | 
|  | 278 | } | 
|  | 279 |  | 
| Jim Grosbach | 4b63d2a | 2012-05-18 19:12:01 +0000 | [diff] [blame] | 280 | void ARMAsmPrinter::EmitFunctionBodyEnd() { | 
|  | 281 | // Make sure to terminate any constant pools that were at the end | 
|  | 282 | // of the function. | 
|  | 283 | if (!InConstantPool) | 
|  | 284 | return; | 
|  | 285 | InConstantPool = false; | 
|  | 286 | OutStreamer.EmitDataRegion(MCDR_DataRegionEnd); | 
|  | 287 | } | 
| Owen Anderson | 0ca562e | 2011-10-04 23:26:17 +0000 | [diff] [blame] | 288 |  | 
| Jim Grosbach | 4b63d2a | 2012-05-18 19:12:01 +0000 | [diff] [blame] | 289 | void ARMAsmPrinter::EmitFunctionEntryLabel() { | 
| Chris Lattner | 56db8c3 | 2010-01-27 23:58:11 +0000 | [diff] [blame] | 290 | if (AFI->isThumbFunction()) { | 
| Jim Grosbach | 5a2c68d | 2010-11-05 22:08:08 +0000 | [diff] [blame] | 291 | OutStreamer.EmitAssemblerFlag(MCAF_Code16); | 
| Rafael Espindola | e90c1cb | 2011-05-16 16:17:21 +0000 | [diff] [blame] | 292 | OutStreamer.EmitThumbFunc(CurrentFnSym); | 
| Chris Lattner | 56db8c3 | 2010-01-27 23:58:11 +0000 | [diff] [blame] | 293 | } | 
| Jim Grosbach | 8ee5cd9 | 2010-09-02 01:02:06 +0000 | [diff] [blame] | 294 |  | 
| Chris Lattner | 56db8c3 | 2010-01-27 23:58:11 +0000 | [diff] [blame] | 295 | OutStreamer.EmitLabel(CurrentFnSym); | 
|  | 296 | } | 
|  | 297 |  | 
| James Molloy | 6685c08 | 2012-01-26 09:25:43 +0000 | [diff] [blame] | 298 | void ARMAsmPrinter::EmitXXStructor(const Constant *CV) { | 
| Micah Villmow | cdfe20b | 2012-10-08 16:38:25 +0000 | [diff] [blame] | 299 | uint64_t Size = TM.getDataLayout()->getTypeAllocSize(CV->getType()); | 
| James Molloy | 6685c08 | 2012-01-26 09:25:43 +0000 | [diff] [blame] | 300 | assert(Size && "C++ constructor pointer had zero size!"); | 
|  | 301 |  | 
| Bill Wendling | dfb45f4 | 2012-02-15 09:14:08 +0000 | [diff] [blame] | 302 | const GlobalValue *GV = dyn_cast<GlobalValue>(CV->stripPointerCasts()); | 
| James Molloy | 6685c08 | 2012-01-26 09:25:43 +0000 | [diff] [blame] | 303 | assert(GV && "C++ constructor pointer was not a GlobalValue!"); | 
|  | 304 |  | 
|  | 305 | const MCExpr *E = MCSymbolRefExpr::Create(Mang->getSymbol(GV), | 
|  | 306 | (Subtarget->isTargetDarwin() | 
|  | 307 | ? MCSymbolRefExpr::VK_None | 
|  | 308 | : MCSymbolRefExpr::VK_ARM_TARGET1), | 
|  | 309 | OutContext); | 
|  | 310 |  | 
|  | 311 | OutStreamer.EmitValue(E, Size); | 
|  | 312 | } | 
|  | 313 |  | 
| Jim Grosbach | 080fdf4 | 2010-09-30 01:57:53 +0000 | [diff] [blame] | 314 | /// runOnMachineFunction - This uses the EmitInstruction() | 
| Rafael Espindola | ffdc24b | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 315 | /// method to print assembly for each instruction. | 
|  | 316 | /// | 
|  | 317 | bool ARMAsmPrinter::runOnMachineFunction(MachineFunction &MF) { | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 318 | AFI = MF.getInfo<ARMFunctionInfo>(); | 
| Evan Cheng | 5e3ac18 | 2008-09-18 07:27:23 +0000 | [diff] [blame] | 319 | MCP = MF.getConstantPool(); | 
| Rafael Espindola | 27f8bdc | 2006-05-23 02:48:20 +0000 | [diff] [blame] | 320 |  | 
| Chris Lattner | 73de5fb | 2010-01-28 01:28:58 +0000 | [diff] [blame] | 321 | return AsmPrinter::runOnMachineFunction(MF); | 
| Rafael Espindola | ffdc24b | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 322 | } | 
|  | 323 |  | 
| Evan Cheng | b23b50d | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 324 | void ARMAsmPrinter::printOperand(const MachineInstr *MI, int OpNum, | 
| Chris Lattner | 76c564b | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 325 | raw_ostream &O, const char *Modifier) { | 
| Evan Cheng | b23b50d | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 326 | const MachineOperand &MO = MI->getOperand(OpNum); | 
| Anton Korobeynikov | 2522908 | 2009-11-24 00:44:37 +0000 | [diff] [blame] | 327 | unsigned TF = MO.getTargetFlags(); | 
|  | 328 |  | 
| Rafael Espindola | 91df1ef | 2006-05-25 12:57:06 +0000 | [diff] [blame] | 329 | switch (MO.getType()) { | 
| Craig Topper | e55c556 | 2012-02-07 02:50:20 +0000 | [diff] [blame] | 330 | default: llvm_unreachable("<unknown operand type>"); | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 331 | case MachineOperand::MO_Register: { | 
|  | 332 | unsigned Reg = MO.getReg(); | 
| Chris Lattner | 93e3ef6 | 2009-10-19 20:59:55 +0000 | [diff] [blame] | 333 | assert(TargetRegisterInfo::isPhysicalRegister(Reg)); | 
| Jim Grosbach | 2c95027 | 2010-10-06 21:22:32 +0000 | [diff] [blame] | 334 | assert(!MO.getSubReg() && "Subregs should be eliminated!"); | 
| Weiming Zhao | c598700 | 2013-02-14 18:10:21 +0000 | [diff] [blame] | 335 | if(ARM::GPRPairRegClass.contains(Reg)) { | 
|  | 336 | const MachineFunction &MF = *MI->getParent()->getParent(); | 
|  | 337 | const TargetRegisterInfo *TRI = MF.getTarget().getRegisterInfo(); | 
|  | 338 | Reg = TRI->getSubReg(Reg, ARM::gsub_0); | 
|  | 339 | } | 
| Jim Grosbach | 2c95027 | 2010-10-06 21:22:32 +0000 | [diff] [blame] | 340 | O << ARMInstPrinter::getRegisterName(Reg); | 
| Rafael Espindola | 91df1ef | 2006-05-25 12:57:06 +0000 | [diff] [blame] | 341 | break; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 342 | } | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 343 | case MachineOperand::MO_Immediate: { | 
| Evan Cheng | 83e0d48 | 2009-09-28 09:14:39 +0000 | [diff] [blame] | 344 | int64_t Imm = MO.getImm(); | 
| Anton Korobeynikov | 222b86c | 2009-10-08 20:43:22 +0000 | [diff] [blame] | 345 | O << '#'; | 
| Anton Korobeynikov | 2522908 | 2009-11-24 00:44:37 +0000 | [diff] [blame] | 346 | if ((Modifier && strcmp(Modifier, "lo16") == 0) || | 
| Jason W Kim | e9eae0f | 2011-01-12 23:21:49 +0000 | [diff] [blame] | 347 | (TF == ARMII::MO_LO16)) | 
| Anton Korobeynikov | 2522908 | 2009-11-24 00:44:37 +0000 | [diff] [blame] | 348 | O << ":lower16:"; | 
|  | 349 | else if ((Modifier && strcmp(Modifier, "hi16") == 0) || | 
| Jason W Kim | e9eae0f | 2011-01-12 23:21:49 +0000 | [diff] [blame] | 350 | (TF == ARMII::MO_HI16)) | 
| Anton Korobeynikov | 2522908 | 2009-11-24 00:44:37 +0000 | [diff] [blame] | 351 | O << ":upper16:"; | 
| Anton Korobeynikov | 222b86c | 2009-10-08 20:43:22 +0000 | [diff] [blame] | 352 | O << Imm; | 
| Rafael Espindola | 91df1ef | 2006-05-25 12:57:06 +0000 | [diff] [blame] | 353 | break; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 354 | } | 
| Rafael Espindola | 91df1ef | 2006-05-25 12:57:06 +0000 | [diff] [blame] | 355 | case MachineOperand::MO_MachineBasicBlock: | 
| Chris Lattner | 29bdac4 | 2010-03-13 21:04:28 +0000 | [diff] [blame] | 356 | O << *MO.getMBB()->getSymbol(); | 
| Rafael Espindola | 91df1ef | 2006-05-25 12:57:06 +0000 | [diff] [blame] | 357 | return; | 
| Rafael Espindola | 75269be | 2006-07-16 01:02:57 +0000 | [diff] [blame] | 358 | case MachineOperand::MO_GlobalAddress: { | 
| Dan Gohman | bcaf681 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 359 | const GlobalValue *GV = MO.getGlobal(); | 
| Anton Korobeynikov | 2522908 | 2009-11-24 00:44:37 +0000 | [diff] [blame] | 360 | if ((Modifier && strcmp(Modifier, "lo16") == 0) || | 
|  | 361 | (TF & ARMII::MO_LO16)) | 
|  | 362 | O << ":lower16:"; | 
|  | 363 | else if ((Modifier && strcmp(Modifier, "hi16") == 0) || | 
|  | 364 | (TF & ARMII::MO_HI16)) | 
|  | 365 | O << ":upper16:"; | 
| Chris Lattner | 0b822ab | 2010-03-12 21:19:23 +0000 | [diff] [blame] | 366 | O << *Mang->getSymbol(GV); | 
| Anton Korobeynikov | bff4b37 | 2008-11-22 16:15:34 +0000 | [diff] [blame] | 367 |  | 
| Chris Lattner | f33c7fc | 2010-04-03 22:28:33 +0000 | [diff] [blame] | 368 | printOffset(MO.getOffset(), O); | 
| Jim Grosbach | f49540c | 2010-10-06 21:36:43 +0000 | [diff] [blame] | 369 | if (TF == ARMII::MO_PLT) | 
| Lauro Ramos Venancio | ee2d164 | 2007-04-22 00:04:12 +0000 | [diff] [blame] | 370 | O << "(PLT)"; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 371 | break; | 
| Rafael Espindola | 75269be | 2006-07-16 01:02:57 +0000 | [diff] [blame] | 372 | } | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 373 | case MachineOperand::MO_ExternalSymbol: { | 
| Chris Lattner | 8b5d55e | 2010-01-17 21:43:43 +0000 | [diff] [blame] | 374 | O << *GetExternalSymbolSymbol(MO.getSymbolName()); | 
| Jim Grosbach | f49540c | 2010-10-06 21:36:43 +0000 | [diff] [blame] | 375 | if (TF == ARMII::MO_PLT) | 
| Lauro Ramos Venancio | ee2d164 | 2007-04-22 00:04:12 +0000 | [diff] [blame] | 376 | O << "(PLT)"; | 
| Rafael Espindola | 91df1ef | 2006-05-25 12:57:06 +0000 | [diff] [blame] | 377 | break; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 378 | } | 
| Rafael Espindola | 91df1ef | 2006-05-25 12:57:06 +0000 | [diff] [blame] | 379 | case MachineOperand::MO_ConstantPoolIndex: | 
| Chris Lattner | c55ea3f | 2010-01-23 07:00:21 +0000 | [diff] [blame] | 380 | O << *GetCPISymbol(MO.getIndex()); | 
| Rafael Espindola | 91df1ef | 2006-05-25 12:57:06 +0000 | [diff] [blame] | 381 | break; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 382 | case MachineOperand::MO_JumpTableIndex: | 
| Chris Lattner | c55ea3f | 2010-01-23 07:00:21 +0000 | [diff] [blame] | 383 | O << *GetJTISymbol(MO.getIndex()); | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 384 | break; | 
| Rafael Espindola | 91df1ef | 2006-05-25 12:57:06 +0000 | [diff] [blame] | 385 | } | 
| Rafael Espindola | ffdc24b | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 386 | } | 
|  | 387 |  | 
| Evan Cheng | b23b50d | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 388 | //===--------------------------------------------------------------------===// | 
|  | 389 |  | 
| Chris Lattner | 68d64aa | 2010-01-25 19:51:38 +0000 | [diff] [blame] | 390 | MCSymbol *ARMAsmPrinter:: | 
| Chris Lattner | 68d64aa | 2010-01-25 19:51:38 +0000 | [diff] [blame] | 391 | GetARMJTIPICJumpTableLabel2(unsigned uid, unsigned uid2) const { | 
|  | 392 | SmallString<60> Name; | 
|  | 393 | raw_svector_ostream(Name) << MAI->getPrivateGlobalPrefix() << "JTI" | 
| Chris Lattner | 8186eec | 2010-01-25 23:28:03 +0000 | [diff] [blame] | 394 | << getFunctionNumber() << '_' << uid << '_' << uid2; | 
| Chris Lattner | 9897043 | 2010-03-30 18:10:53 +0000 | [diff] [blame] | 395 | return OutContext.GetOrCreateSymbol(Name.str()); | 
| Chris Lattner | 6330d53 | 2010-01-25 19:39:52 +0000 | [diff] [blame] | 396 | } | 
|  | 397 |  | 
| Jim Grosbach | 4a6ab13 | 2010-09-24 20:47:58 +0000 | [diff] [blame] | 398 |  | 
| Dmitri Gribenko | 0011bbf | 2012-11-15 16:51:49 +0000 | [diff] [blame] | 399 | MCSymbol *ARMAsmPrinter::GetARMSJLJEHLabel() const { | 
| Jim Grosbach | 4a6ab13 | 2010-09-24 20:47:58 +0000 | [diff] [blame] | 400 | SmallString<60> Name; | 
|  | 401 | raw_svector_ostream(Name) << MAI->getPrivateGlobalPrefix() << "SJLJEH" | 
|  | 402 | << getFunctionNumber(); | 
|  | 403 | return OutContext.GetOrCreateSymbol(Name.str()); | 
|  | 404 | } | 
|  | 405 |  | 
| Evan Cheng | b23b50d | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 406 | bool ARMAsmPrinter::PrintAsmOperand(const MachineInstr *MI, unsigned OpNum, | 
| Chris Lattner | 3bb0976 | 2010-04-04 05:29:35 +0000 | [diff] [blame] | 407 | unsigned AsmVariant, const char *ExtraCode, | 
|  | 408 | raw_ostream &O) { | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 409 | // Does this asm operand have a single letter operand modifier? | 
|  | 410 | if (ExtraCode && ExtraCode[0]) { | 
|  | 411 | if (ExtraCode[1] != 0) return true; // Unknown modifier. | 
| Anton Korobeynikov | cfed300 | 2009-08-08 23:10:41 +0000 | [diff] [blame] | 412 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 413 | switch (ExtraCode[0]) { | 
| Jack Carter | 5e69cff | 2012-06-26 13:49:27 +0000 | [diff] [blame] | 414 | default: | 
|  | 415 | // See if this is a generic print operand | 
|  | 416 | return AsmPrinter::PrintAsmOperand(MI, OpNum, AsmVariant, ExtraCode, O); | 
| Bob Wilson | 9ce44e2 | 2009-07-09 23:54:51 +0000 | [diff] [blame] | 417 | case 'a': // Print as a memory address. | 
|  | 418 | if (MI->getOperand(OpNum).isReg()) { | 
| Jim Grosbach | 136ed51 | 2010-09-30 15:25:22 +0000 | [diff] [blame] | 419 | O << "[" | 
|  | 420 | << ARMInstPrinter::getRegisterName(MI->getOperand(OpNum).getReg()) | 
|  | 421 | << "]"; | 
| Bob Wilson | 9ce44e2 | 2009-07-09 23:54:51 +0000 | [diff] [blame] | 422 | return false; | 
|  | 423 | } | 
|  | 424 | // Fallthrough | 
|  | 425 | case 'c': // Don't print "#" before an immediate operand. | 
| Bob Wilson | ceffeb6 | 2009-08-21 21:58:55 +0000 | [diff] [blame] | 426 | if (!MI->getOperand(OpNum).isImm()) | 
|  | 427 | return true; | 
| Jim Grosbach | 080fdf4 | 2010-09-30 01:57:53 +0000 | [diff] [blame] | 428 | O << MI->getOperand(OpNum).getImm(); | 
| Bob Wilson | 0669f6d | 2009-04-06 21:46:51 +0000 | [diff] [blame] | 429 | return false; | 
| Evan Cheng | 1e150de | 2007-04-04 00:13:29 +0000 | [diff] [blame] | 430 | case 'P': // Print a VFP double precision register. | 
| Evan Cheng | 0c2544f | 2009-12-08 23:06:22 +0000 | [diff] [blame] | 431 | case 'q': // Print a NEON quad precision register. | 
| Chris Lattner | 76c564b | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 432 | printOperand(MI, OpNum, O); | 
| Evan Cheng | ea28fc5 | 2007-03-08 22:42:46 +0000 | [diff] [blame] | 433 | return false; | 
| Eric Christopher | 7617883 | 2011-05-24 22:10:34 +0000 | [diff] [blame] | 434 | case 'y': // Print a VFP single precision register as indexed double. | 
| Eric Christopher | 7617883 | 2011-05-24 22:10:34 +0000 | [diff] [blame] | 435 | if (MI->getOperand(OpNum).isReg()) { | 
|  | 436 | unsigned Reg = MI->getOperand(OpNum).getReg(); | 
|  | 437 | const TargetRegisterInfo *TRI = MF->getTarget().getRegisterInfo(); | 
| Jakob Stoklund Olesen | 5541f60 | 2012-05-30 23:00:43 +0000 | [diff] [blame] | 438 | // Find the 'd' register that has this 's' register as a sub-register, | 
|  | 439 | // and determine the lane number. | 
|  | 440 | for (MCSuperRegIterator SR(Reg, TRI); SR.isValid(); ++SR) { | 
|  | 441 | if (!ARM::DPRRegClass.contains(*SR)) | 
|  | 442 | continue; | 
|  | 443 | bool Lane0 = TRI->getSubReg(*SR, ARM::ssub_0) == Reg; | 
|  | 444 | O << ARMInstPrinter::getRegisterName(*SR) << (Lane0 ? "[0]" : "[1]"); | 
|  | 445 | return false; | 
|  | 446 | } | 
| Eric Christopher | 7617883 | 2011-05-24 22:10:34 +0000 | [diff] [blame] | 447 | } | 
| Eric Christopher | 1b72494 | 2011-05-24 23:27:13 +0000 | [diff] [blame] | 448 | return true; | 
| Eric Christopher | d456256 | 2011-05-24 22:27:43 +0000 | [diff] [blame] | 449 | case 'B': // Bitwise inverse of integer or symbol without a preceding #. | 
| Eric Christopher | b1dda56 | 2011-05-24 23:15:43 +0000 | [diff] [blame] | 450 | if (!MI->getOperand(OpNum).isImm()) | 
|  | 451 | return true; | 
|  | 452 | O << ~(MI->getOperand(OpNum).getImm()); | 
|  | 453 | return false; | 
| Eric Christopher | d456256 | 2011-05-24 22:27:43 +0000 | [diff] [blame] | 454 | case 'L': // The low 16 bits of an immediate constant. | 
| Eric Christopher | 1b72494 | 2011-05-24 23:27:13 +0000 | [diff] [blame] | 455 | if (!MI->getOperand(OpNum).isImm()) | 
|  | 456 | return true; | 
|  | 457 | O << (MI->getOperand(OpNum).getImm() & 0xffff); | 
|  | 458 | return false; | 
| Eric Christopher | d00e8ad | 2011-05-28 01:40:44 +0000 | [diff] [blame] | 459 | case 'M': { // A register range suitable for LDM/STM. | 
|  | 460 | if (!MI->getOperand(OpNum).isReg()) | 
|  | 461 | return true; | 
|  | 462 | const MachineOperand &MO = MI->getOperand(OpNum); | 
|  | 463 | unsigned RegBegin = MO.getReg(); | 
|  | 464 | // This takes advantage of the 2 operand-ness of ldm/stm and that we've | 
|  | 465 | // already got the operands in registers that are operands to the | 
|  | 466 | // inline asm statement. | 
| Weiming Zhao | a3d87a1 | 2013-06-28 17:26:02 +0000 | [diff] [blame] | 467 | O << "{"; | 
|  | 468 | if (ARM::GPRPairRegClass.contains(RegBegin)) { | 
|  | 469 | const TargetRegisterInfo *TRI = MF->getTarget().getRegisterInfo(); | 
|  | 470 | unsigned Reg0 = TRI->getSubReg(RegBegin, ARM::gsub_0); | 
|  | 471 | O << ARMInstPrinter::getRegisterName(Reg0) << ", ";; | 
|  | 472 | RegBegin = TRI->getSubReg(RegBegin, ARM::gsub_1); | 
|  | 473 | } | 
|  | 474 | O << ARMInstPrinter::getRegisterName(RegBegin); | 
| Jim Grosbach | 05dec8b1 | 2011-09-02 18:46:15 +0000 | [diff] [blame] | 475 |  | 
| Eric Christopher | d00e8ad | 2011-05-28 01:40:44 +0000 | [diff] [blame] | 476 | // FIXME: The register allocator not only may not have given us the | 
|  | 477 | // registers in sequence, but may not be in ascending registers. This | 
|  | 478 | // will require changes in the register allocator that'll need to be | 
|  | 479 | // propagated down here if the operands change. | 
|  | 480 | unsigned RegOps = OpNum + 1; | 
|  | 481 | while (MI->getOperand(RegOps).isReg()) { | 
| Jim Grosbach | 05dec8b1 | 2011-09-02 18:46:15 +0000 | [diff] [blame] | 482 | O << ", " | 
| Eric Christopher | d00e8ad | 2011-05-28 01:40:44 +0000 | [diff] [blame] | 483 | << ARMInstPrinter::getRegisterName(MI->getOperand(RegOps).getReg()); | 
|  | 484 | RegOps++; | 
|  | 485 | } | 
|  | 486 |  | 
|  | 487 | O << "}"; | 
|  | 488 |  | 
|  | 489 | return false; | 
|  | 490 | } | 
| Rafael Espindola | 36a3abc | 2011-08-10 16:26:42 +0000 | [diff] [blame] | 491 | case 'R': // The most significant register of a pair. | 
|  | 492 | case 'Q': { // The least significant register of a pair. | 
|  | 493 | if (OpNum == 0) | 
|  | 494 | return true; | 
|  | 495 | const MachineOperand &FlagsOP = MI->getOperand(OpNum - 1); | 
|  | 496 | if (!FlagsOP.isImm()) | 
|  | 497 | return true; | 
|  | 498 | unsigned Flags = FlagsOP.getImm(); | 
|  | 499 | unsigned NumVals = InlineAsm::getNumOperandRegisters(Flags); | 
| Weiming Zhao | a3d87a1 | 2013-06-28 17:26:02 +0000 | [diff] [blame] | 500 | unsigned RC; | 
|  | 501 | InlineAsm::hasRegClassConstraint(Flags, RC); | 
|  | 502 | if (RC == ARM::GPRPairRegClassID) { | 
|  | 503 | if (NumVals != 1) | 
|  | 504 | return true; | 
|  | 505 | const MachineOperand &MO = MI->getOperand(OpNum); | 
|  | 506 | if (!MO.isReg()) | 
|  | 507 | return true; | 
|  | 508 | const TargetRegisterInfo *TRI = MF->getTarget().getRegisterInfo(); | 
|  | 509 | unsigned Reg = TRI->getSubReg(MO.getReg(), ExtraCode[0] == 'Q' ? | 
|  | 510 | ARM::gsub_0 : ARM::gsub_1); | 
|  | 511 | O << ARMInstPrinter::getRegisterName(Reg); | 
|  | 512 | return false; | 
|  | 513 | } | 
| Rafael Espindola | 36a3abc | 2011-08-10 16:26:42 +0000 | [diff] [blame] | 514 | if (NumVals != 2) | 
|  | 515 | return true; | 
|  | 516 | unsigned RegOp = ExtraCode[0] == 'Q' ? OpNum : OpNum + 1; | 
|  | 517 | if (RegOp >= MI->getNumOperands()) | 
|  | 518 | return true; | 
|  | 519 | const MachineOperand &MO = MI->getOperand(RegOp); | 
|  | 520 | if (!MO.isReg()) | 
|  | 521 | return true; | 
|  | 522 | unsigned Reg = MO.getReg(); | 
|  | 523 | O << ARMInstPrinter::getRegisterName(Reg); | 
|  | 524 | return false; | 
|  | 525 | } | 
|  | 526 |  | 
| Eric Christopher | d456256 | 2011-05-24 22:27:43 +0000 | [diff] [blame] | 527 | case 'e': // The low doubleword register of a NEON quad register. | 
| Bob Wilson | fadc2c8 | 2011-12-12 21:45:15 +0000 | [diff] [blame] | 528 | case 'f': { // The high doubleword register of a NEON quad register. | 
|  | 529 | if (!MI->getOperand(OpNum).isReg()) | 
|  | 530 | return true; | 
|  | 531 | unsigned Reg = MI->getOperand(OpNum).getReg(); | 
|  | 532 | if (!ARM::QPRRegClass.contains(Reg)) | 
|  | 533 | return true; | 
|  | 534 | const TargetRegisterInfo *TRI = MF->getTarget().getRegisterInfo(); | 
|  | 535 | unsigned SubReg = TRI->getSubReg(Reg, ExtraCode[0] == 'e' ? | 
|  | 536 | ARM::dsub_0 : ARM::dsub_1); | 
|  | 537 | O << ARMInstPrinter::getRegisterName(SubReg); | 
|  | 538 | return false; | 
|  | 539 | } | 
|  | 540 |  | 
| Eric Christopher | 7d8b53c | 2012-08-13 18:18:52 +0000 | [diff] [blame] | 541 | // This modifier is not yet supported. | 
| Eric Christopher | d456256 | 2011-05-24 22:27:43 +0000 | [diff] [blame] | 542 | case 'h': // A range of VFP/NEON registers suitable for VLD1/VST1. | 
| Bob Wilson | 40e62df | 2010-05-27 20:23:42 +0000 | [diff] [blame] | 543 | return true; | 
| Eric Christopher | 5f61a74 | 2012-08-14 23:32:15 +0000 | [diff] [blame] | 544 | case 'H': { // The highest-numbered register of a pair. | 
| Eric Christopher | 7d8b53c | 2012-08-13 18:18:52 +0000 | [diff] [blame] | 545 | const MachineOperand &MO = MI->getOperand(OpNum); | 
|  | 546 | if (!MO.isReg()) | 
|  | 547 | return true; | 
| Eric Christopher | 7d8b53c | 2012-08-13 18:18:52 +0000 | [diff] [blame] | 548 | const MachineFunction &MF = *MI->getParent()->getParent(); | 
|  | 549 | const TargetRegisterInfo *TRI = MF.getTarget().getRegisterInfo(); | 
| Weiming Zhao | c598700 | 2013-02-14 18:10:21 +0000 | [diff] [blame] | 550 | unsigned Reg = MO.getReg(); | 
|  | 551 | if(!ARM::GPRPairRegClass.contains(Reg)) | 
|  | 552 | return false; | 
|  | 553 | Reg = TRI->getSubReg(Reg, ARM::gsub_1); | 
| Eric Christopher | 7d8b53c | 2012-08-13 18:18:52 +0000 | [diff] [blame] | 554 | O << ARMInstPrinter::getRegisterName(Reg); | 
|  | 555 | return false; | 
| Evan Cheng | 3d3ee87 | 2010-05-27 22:08:38 +0000 | [diff] [blame] | 556 | } | 
| Eric Christopher | 5f61a74 | 2012-08-14 23:32:15 +0000 | [diff] [blame] | 557 | } | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 558 | } | 
| Jim Grosbach | 1eaa90b | 2009-09-04 01:38:51 +0000 | [diff] [blame] | 559 |  | 
| Chris Lattner | 76c564b | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 560 | printOperand(MI, OpNum, O); | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 561 | return false; | 
|  | 562 | } | 
|  | 563 |  | 
| Bob Wilson | a2c462b | 2009-05-19 05:53:42 +0000 | [diff] [blame] | 564 | bool ARMAsmPrinter::PrintAsmMemoryOperand(const MachineInstr *MI, | 
| Evan Cheng | b23b50d | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 565 | unsigned OpNum, unsigned AsmVariant, | 
| Chris Lattner | 3bb0976 | 2010-04-04 05:29:35 +0000 | [diff] [blame] | 566 | const char *ExtraCode, | 
|  | 567 | raw_ostream &O) { | 
| Eric Christopher | 8c5e419 | 2011-05-25 20:51:58 +0000 | [diff] [blame] | 568 | // Does this asm operand have a single letter operand modifier? | 
|  | 569 | if (ExtraCode && ExtraCode[0]) { | 
|  | 570 | if (ExtraCode[1] != 0) return true; // Unknown modifier. | 
| Jim Grosbach | 05dec8b1 | 2011-09-02 18:46:15 +0000 | [diff] [blame] | 571 |  | 
| Eric Christopher | 8c5e419 | 2011-05-25 20:51:58 +0000 | [diff] [blame] | 572 | switch (ExtraCode[0]) { | 
| Eric Christopher | 33a73c7 | 2011-05-26 18:22:26 +0000 | [diff] [blame] | 573 | case 'A': // A memory operand for a VLD1/VST1 instruction. | 
| Eric Christopher | 8c5e419 | 2011-05-25 20:51:58 +0000 | [diff] [blame] | 574 | default: return true;  // Unknown modifier. | 
|  | 575 | case 'm': // The base register of a memory operand. | 
|  | 576 | if (!MI->getOperand(OpNum).isReg()) | 
|  | 577 | return true; | 
|  | 578 | O << ARMInstPrinter::getRegisterName(MI->getOperand(OpNum).getReg()); | 
|  | 579 | return false; | 
|  | 580 | } | 
|  | 581 | } | 
| Jim Grosbach | 05dec8b1 | 2011-09-02 18:46:15 +0000 | [diff] [blame] | 582 |  | 
| Bob Wilson | 3b51560 | 2009-10-13 20:50:28 +0000 | [diff] [blame] | 583 | const MachineOperand &MO = MI->getOperand(OpNum); | 
|  | 584 | assert(MO.isReg() && "unexpected inline asm memory operand"); | 
| Jim Grosbach | 080fdf4 | 2010-09-30 01:57:53 +0000 | [diff] [blame] | 585 | O << "[" << ARMInstPrinter::getRegisterName(MO.getReg()) << "]"; | 
| Bob Wilson | a2c462b | 2009-05-19 05:53:42 +0000 | [diff] [blame] | 586 | return false; | 
|  | 587 | } | 
|  | 588 |  | 
| Bob Wilson | b633d7a | 2009-09-30 22:06:26 +0000 | [diff] [blame] | 589 | void ARMAsmPrinter::EmitStartOfAsmFile(Module &M) { | 
| Bob Wilson | 20e5f5e | 2009-09-30 00:23:42 +0000 | [diff] [blame] | 590 | if (Subtarget->isTargetDarwin()) { | 
|  | 591 | Reloc::Model RelocM = TM.getRelocationModel(); | 
|  | 592 | if (RelocM == Reloc::PIC_ || RelocM == Reloc::DynamicNoPIC) { | 
|  | 593 | // Declare all the text sections up front (before the DWARF sections | 
|  | 594 | // emitted by AsmPrinter::doInitialization) so the assembler will keep | 
|  | 595 | // them together at the beginning of the object file.  This helps | 
|  | 596 | // avoid out-of-range branches that are due a fundamental limitation of | 
|  | 597 | // the way symbol offsets are encoded with the current Darwin ARM | 
|  | 598 | // relocations. | 
| Jim Grosbach | 8ee5cd9 | 2010-09-02 01:02:06 +0000 | [diff] [blame] | 599 | const TargetLoweringObjectFileMachO &TLOFMacho = | 
| Dan Gohman | 53d4a08 | 2010-04-17 16:44:48 +0000 | [diff] [blame] | 600 | static_cast<const TargetLoweringObjectFileMachO &>( | 
|  | 601 | getObjFileLowering()); | 
| Jim Grosbach | 330840f | 2012-10-04 21:33:24 +0000 | [diff] [blame] | 602 |  | 
|  | 603 | // Collect the set of sections our functions will go into. | 
|  | 604 | SetVector<const MCSection *, SmallVector<const MCSection *, 8>, | 
|  | 605 | SmallPtrSet<const MCSection *, 8> > TextSections; | 
|  | 606 | // Default text section comes first. | 
|  | 607 | TextSections.insert(TLOFMacho.getTextSection()); | 
|  | 608 | // Now any user defined text sections from function attributes. | 
|  | 609 | for (Module::iterator F = M.begin(), e = M.end(); F != e; ++F) | 
|  | 610 | if (!F->isDeclaration() && !F->hasAvailableExternallyLinkage()) | 
|  | 611 | TextSections.insert(TLOFMacho.SectionForGlobal(F, Mang, TM)); | 
|  | 612 | // Now the coalescable sections. | 
|  | 613 | TextSections.insert(TLOFMacho.getTextCoalSection()); | 
|  | 614 | TextSections.insert(TLOFMacho.getConstTextCoalSection()); | 
|  | 615 |  | 
|  | 616 | // Emit the sections in the .s file header to fix the order. | 
|  | 617 | for (unsigned i = 0, e = TextSections.size(); i != e; ++i) | 
|  | 618 | OutStreamer.SwitchSection(TextSections[i]); | 
|  | 619 |  | 
| Bob Wilson | b2120755a | 2009-09-30 22:25:37 +0000 | [diff] [blame] | 620 | if (RelocM == Reloc::DynamicNoPIC) { | 
|  | 621 | const MCSection *sect = | 
| Chris Lattner | 433d406 | 2010-04-08 20:40:11 +0000 | [diff] [blame] | 622 | OutContext.getMachOSection("__TEXT", "__symbol_stub4", | 
|  | 623 | MCSectionMachO::S_SYMBOL_STUBS, | 
|  | 624 | 12, SectionKind::getText()); | 
| Bob Wilson | b2120755a | 2009-09-30 22:25:37 +0000 | [diff] [blame] | 625 | OutStreamer.SwitchSection(sect); | 
|  | 626 | } else { | 
|  | 627 | const MCSection *sect = | 
| Chris Lattner | 433d406 | 2010-04-08 20:40:11 +0000 | [diff] [blame] | 628 | OutContext.getMachOSection("__TEXT", "__picsymbolstub4", | 
|  | 629 | MCSectionMachO::S_SYMBOL_STUBS, | 
|  | 630 | 16, SectionKind::getText()); | 
| Bob Wilson | b2120755a | 2009-09-30 22:25:37 +0000 | [diff] [blame] | 631 | OutStreamer.SwitchSection(sect); | 
|  | 632 | } | 
| Bob Wilson | 4320e2d | 2010-07-30 19:55:47 +0000 | [diff] [blame] | 633 | const MCSection *StaticInitSect = | 
|  | 634 | OutContext.getMachOSection("__TEXT", "__StaticInit", | 
|  | 635 | MCSectionMachO::S_REGULAR | | 
|  | 636 | MCSectionMachO::S_ATTR_PURE_INSTRUCTIONS, | 
|  | 637 | SectionKind::getText()); | 
|  | 638 | OutStreamer.SwitchSection(StaticInitSect); | 
| Bob Wilson | 20e5f5e | 2009-09-30 00:23:42 +0000 | [diff] [blame] | 639 | } | 
|  | 640 | } | 
|  | 641 |  | 
| Jim Grosbach | d7cf55c | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 642 | // Use unified assembler syntax. | 
| Jason W Kim | 645f6c2 | 2010-09-30 02:45:56 +0000 | [diff] [blame] | 643 | OutStreamer.EmitAssemblerFlag(MCAF_SyntaxUnified); | 
| Anton Korobeynikov | f687a82 | 2009-06-17 23:43:18 +0000 | [diff] [blame] | 644 |  | 
| Anton Korobeynikov | fa6f1ee | 2009-05-23 19:51:20 +0000 | [diff] [blame] | 645 | // Emit ARM Build Attributes | 
| Evan Cheng | 0460ae8 | 2012-02-21 20:46:00 +0000 | [diff] [blame] | 646 | if (Subtarget->isTargetELF()) | 
| Jason W Kim | bff84d4 | 2010-10-06 22:36:46 +0000 | [diff] [blame] | 647 | emitAttributes(); | 
| Rafael Espindola | ffdc24b | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 648 | } | 
|  | 649 |  | 
| Anton Korobeynikov | 0408352 | 2008-08-07 09:54:23 +0000 | [diff] [blame] | 650 |  | 
| Chris Lattner | ee9399a | 2009-10-19 17:59:19 +0000 | [diff] [blame] | 651 | void ARMAsmPrinter::EmitEndOfAsmFile(Module &M) { | 
| Evan Cheng | 1199c2d | 2007-01-19 19:25:36 +0000 | [diff] [blame] | 652 | if (Subtarget->isTargetDarwin()) { | 
| Chris Lattner | 73ebe43 | 2009-08-03 22:18:15 +0000 | [diff] [blame] | 653 | // All darwin targets use mach-o. | 
| Dan Gohman | 53d4a08 | 2010-04-17 16:44:48 +0000 | [diff] [blame] | 654 | const TargetLoweringObjectFileMachO &TLOFMacho = | 
|  | 655 | static_cast<const TargetLoweringObjectFileMachO &>(getObjFileLowering()); | 
| Chris Lattner | 6462adc | 2009-10-19 18:38:33 +0000 | [diff] [blame] | 656 | MachineModuleInfoMachO &MMIMacho = | 
|  | 657 | MMI->getObjFileInfo<MachineModuleInfoMachO>(); | 
| Jim Grosbach | 1eaa90b | 2009-09-04 01:38:51 +0000 | [diff] [blame] | 658 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 659 | // Output non-lazy-pointers for external and common global variables. | 
| Chris Lattner | 6462adc | 2009-10-19 18:38:33 +0000 | [diff] [blame] | 660 | MachineModuleInfoMachO::SymbolListTy Stubs = MMIMacho.GetGVStubList(); | 
| Bill Wendling | a810bdf | 2010-03-10 22:34:10 +0000 | [diff] [blame] | 661 |  | 
| Chris Lattner | 6462adc | 2009-10-19 18:38:33 +0000 | [diff] [blame] | 662 | if (!Stubs.empty()) { | 
| Chris Lattner | cb307a27 | 2009-08-10 01:39:42 +0000 | [diff] [blame] | 663 | // Switch with ".non_lazy_symbol_pointer" directive. | 
| Chris Lattner | 4b7dadb | 2009-08-19 05:49:37 +0000 | [diff] [blame] | 664 | OutStreamer.SwitchSection(TLOFMacho.getNonLazySymbolPointerSection()); | 
| Chris Lattner | 292472d | 2009-08-10 18:01:34 +0000 | [diff] [blame] | 665 | EmitAlignment(2); | 
| Chris Lattner | 6462adc | 2009-10-19 18:38:33 +0000 | [diff] [blame] | 666 | for (unsigned i = 0, e = Stubs.size(); i != e; ++i) { | 
| Bill Wendling | f1eae22 | 2010-03-09 00:40:17 +0000 | [diff] [blame] | 667 | // L_foo$stub: | 
|  | 668 | OutStreamer.EmitLabel(Stubs[i].first); | 
|  | 669 | //   .indirect_symbol _foo | 
| Bill Wendling | e8e7952 | 2010-03-11 01:18:13 +0000 | [diff] [blame] | 670 | MachineModuleInfoImpl::StubValueTy &MCSym = Stubs[i].second; | 
|  | 671 | OutStreamer.EmitSymbolAttribute(MCSym.getPointer(),MCSA_IndirectSymbol); | 
| Bill Wendling | ffba5fa | 2010-03-09 00:43:34 +0000 | [diff] [blame] | 672 |  | 
| Bill Wendling | e8e7952 | 2010-03-11 01:18:13 +0000 | [diff] [blame] | 673 | if (MCSym.getInt()) | 
| Bill Wendling | ffba5fa | 2010-03-09 00:43:34 +0000 | [diff] [blame] | 674 | // External to current translation unit. | 
| Eric Christopher | bf7bc49 | 2013-01-09 03:52:05 +0000 | [diff] [blame] | 675 | OutStreamer.EmitIntValue(0, 4/*size*/); | 
| Bill Wendling | ffba5fa | 2010-03-09 00:43:34 +0000 | [diff] [blame] | 676 | else | 
|  | 677 | // Internal to current translation unit. | 
| Bill Wendling | 866f576 | 2010-03-31 18:47:10 +0000 | [diff] [blame] | 678 | // | 
| Jim Grosbach | 754e1ef | 2010-09-22 16:45:13 +0000 | [diff] [blame] | 679 | // When we place the LSDA into the TEXT section, the type info | 
|  | 680 | // pointers need to be indirect and pc-rel. We accomplish this by | 
|  | 681 | // using NLPs; however, sometimes the types are local to the file. | 
|  | 682 | // We need to fill in the value for the NLP in those cases. | 
| Bill Wendling | e8e7952 | 2010-03-11 01:18:13 +0000 | [diff] [blame] | 683 | OutStreamer.EmitValue(MCSymbolRefExpr::Create(MCSym.getPointer(), | 
|  | 684 | OutContext), | 
| Eric Christopher | bf7bc49 | 2013-01-09 03:52:05 +0000 | [diff] [blame] | 685 | 4/*size*/); | 
| Evan Cheng | 2a03c7e | 2008-12-05 01:06:39 +0000 | [diff] [blame] | 686 | } | 
| Bill Wendling | f1eae22 | 2010-03-09 00:40:17 +0000 | [diff] [blame] | 687 |  | 
|  | 688 | Stubs.clear(); | 
|  | 689 | OutStreamer.AddBlankLine(); | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 690 | } | 
|  | 691 |  | 
| Chris Lattner | 3334deb | 2009-10-19 18:44:38 +0000 | [diff] [blame] | 692 | Stubs = MMIMacho.GetHiddenGVStubList(); | 
|  | 693 | if (!Stubs.empty()) { | 
| Chris Lattner | 4b7dadb | 2009-08-19 05:49:37 +0000 | [diff] [blame] | 694 | OutStreamer.SwitchSection(getObjFileLowering().getDataSection()); | 
| Chris Lattner | fbcafd4 | 2009-08-10 18:02:16 +0000 | [diff] [blame] | 695 | EmitAlignment(2); | 
| Bill Wendling | f1eae22 | 2010-03-09 00:40:17 +0000 | [diff] [blame] | 696 | for (unsigned i = 0, e = Stubs.size(); i != e; ++i) { | 
|  | 697 | // L_foo$stub: | 
|  | 698 | OutStreamer.EmitLabel(Stubs[i].first); | 
|  | 699 | //   .long _foo | 
| Bill Wendling | a810bdf | 2010-03-10 22:34:10 +0000 | [diff] [blame] | 700 | OutStreamer.EmitValue(MCSymbolRefExpr:: | 
|  | 701 | Create(Stubs[i].second.getPointer(), | 
|  | 702 | OutContext), | 
| Eric Christopher | bf7bc49 | 2013-01-09 03:52:05 +0000 | [diff] [blame] | 703 | 4/*size*/); | 
| Bill Wendling | f1eae22 | 2010-03-09 00:40:17 +0000 | [diff] [blame] | 704 | } | 
| Bill Wendling | ffba5fa | 2010-03-09 00:43:34 +0000 | [diff] [blame] | 705 |  | 
|  | 706 | Stubs.clear(); | 
|  | 707 | OutStreamer.AddBlankLine(); | 
| Evan Cheng | 2a03c7e | 2008-12-05 01:06:39 +0000 | [diff] [blame] | 708 | } | 
|  | 709 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 710 | // Funny Darwin hack: This flag tells the linker that no global symbols | 
|  | 711 | // contain code that falls through to other global symbols (e.g. the obvious | 
|  | 712 | // implementation of multiple entry points).  If this doesn't occur, the | 
|  | 713 | // linker can safely perform dead code stripping.  Since LLVM never | 
|  | 714 | // generates code that does this, it is always safe to set. | 
| Chris Lattner | 685508c | 2010-01-23 06:39:22 +0000 | [diff] [blame] | 715 | OutStreamer.EmitAssemblerFlag(MCAF_SubsectionsViaSymbols); | 
| Rafael Espindola | 89e5cbd | 2006-07-27 11:38:51 +0000 | [diff] [blame] | 716 | } | 
| Jack Carter | 718da0b | 2013-01-30 02:24:33 +0000 | [diff] [blame] | 717 | // FIXME: This should eventually end up somewhere else where more | 
|  | 718 | // intelligent flag decisions can be made. For now we are just maintaining | 
|  | 719 | // the status quo for ARM and setting EF_ARM_EABI_VER5 as the default. | 
| Chandler Carruth | e5d8d0d | 2013-01-31 23:43:14 +0000 | [diff] [blame] | 720 | if (MCELFStreamer *MES = dyn_cast<MCELFStreamer>(&OutStreamer)) | 
|  | 721 | MES->getAssembler().setELFHeaderEFlags(ELF::EF_ARM_EABI_VER5); | 
| Rafael Espindola | ffdc24b | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 722 | } | 
| Anton Korobeynikov | 17d28de | 2008-08-17 13:55:10 +0000 | [diff] [blame] | 723 |  | 
| Chris Lattner | 71eb077 | 2009-10-19 20:20:46 +0000 | [diff] [blame] | 724 | //===----------------------------------------------------------------------===// | 
| Jason W Kim | bff84d4 | 2010-10-06 22:36:46 +0000 | [diff] [blame] | 725 | // Helper routines for EmitStartOfAsmFile() and EmitEndOfAsmFile() | 
|  | 726 | // FIXME: | 
|  | 727 | // The following seem like one-off assembler flags, but they actually need | 
| Jim Grosbach | 25cd3bf | 2010-10-06 22:46:47 +0000 | [diff] [blame] | 728 | // to appear in the .ARM.attributes section in ELF. | 
| Jason W Kim | bff84d4 | 2010-10-06 22:36:46 +0000 | [diff] [blame] | 729 | // Instead of subclassing the MCELFStreamer, we do the work here. | 
|  | 730 |  | 
|  | 731 | void ARMAsmPrinter::emitAttributes() { | 
| Jim Grosbach | 25cd3bf | 2010-10-06 22:46:47 +0000 | [diff] [blame] | 732 |  | 
| Jason W Kim | 109ff29 | 2010-10-11 23:01:44 +0000 | [diff] [blame] | 733 | emitARMAttributeSection(); | 
|  | 734 |  | 
| Renato Golin | ec0fc7d | 2011-02-28 22:04:27 +0000 | [diff] [blame] | 735 | /* GAS expect .fpu to be emitted, regardless of VFP build attribute */ | 
|  | 736 | bool emitFPU = false; | 
| Rafael Espindola | 0ed1543 | 2010-10-25 17:50:35 +0000 | [diff] [blame] | 737 | AttributeEmitter *AttrEmitter; | 
| Renato Golin | ec0fc7d | 2011-02-28 22:04:27 +0000 | [diff] [blame] | 738 | if (OutStreamer.hasRawTextSupport()) { | 
| Rafael Espindola | 0ed1543 | 2010-10-25 17:50:35 +0000 | [diff] [blame] | 739 | AttrEmitter = new AsmAttributeEmitter(OutStreamer); | 
| Renato Golin | ec0fc7d | 2011-02-28 22:04:27 +0000 | [diff] [blame] | 740 | emitFPU = true; | 
|  | 741 | } else { | 
| Rafael Espindola | 0ed1543 | 2010-10-25 17:50:35 +0000 | [diff] [blame] | 742 | MCObjectStreamer &O = static_cast<MCObjectStreamer&>(OutStreamer); | 
|  | 743 | AttrEmitter = new ObjectAttributeEmitter(O); | 
|  | 744 | } | 
|  | 745 |  | 
|  | 746 | AttrEmitter->MaybeSwitchVendor("aeabi"); | 
|  | 747 |  | 
| Jason W Kim | bff84d4 | 2010-10-06 22:36:46 +0000 | [diff] [blame] | 748 | std::string CPUString = Subtarget->getCPUString(); | 
| Jason W Kim | 85b0af1 | 2011-02-07 00:49:53 +0000 | [diff] [blame] | 749 |  | 
|  | 750 | if (CPUString == "cortex-a8" || | 
|  | 751 | Subtarget->isCortexA8()) { | 
| Jason W Kim | e5ce4c9 | 2011-02-07 19:07:11 +0000 | [diff] [blame] | 752 | AttrEmitter->EmitTextAttribute(ARMBuildAttrs::CPU_name, "cortex-a8"); | 
| Jason W Kim | 85b0af1 | 2011-02-07 00:49:53 +0000 | [diff] [blame] | 753 | AttrEmitter->EmitAttribute(ARMBuildAttrs::CPU_arch, ARMBuildAttrs::v7); | 
|  | 754 | AttrEmitter->EmitAttribute(ARMBuildAttrs::CPU_arch_profile, | 
|  | 755 | ARMBuildAttrs::ApplicationProfile); | 
|  | 756 | AttrEmitter->EmitAttribute(ARMBuildAttrs::ARM_ISA_use, | 
|  | 757 | ARMBuildAttrs::Allowed); | 
|  | 758 | AttrEmitter->EmitAttribute(ARMBuildAttrs::THUMB_ISA_use, | 
|  | 759 | ARMBuildAttrs::AllowThumb32); | 
|  | 760 | // Fixme: figure out when this is emitted. | 
|  | 761 | //AttrEmitter->EmitAttribute(ARMBuildAttrs::WMMX_arch, | 
|  | 762 | //                           ARMBuildAttrs::AllowWMMXv1); | 
|  | 763 | // | 
|  | 764 |  | 
|  | 765 | /// ADD additional Else-cases here! | 
| Rafael Espindola | 652bfdb | 2011-05-20 20:10:34 +0000 | [diff] [blame] | 766 | } else if (CPUString == "xscale") { | 
|  | 767 | AttrEmitter->EmitAttribute(ARMBuildAttrs::CPU_arch, ARMBuildAttrs::v5TEJ); | 
|  | 768 | AttrEmitter->EmitAttribute(ARMBuildAttrs::ARM_ISA_use, | 
|  | 769 | ARMBuildAttrs::Allowed); | 
|  | 770 | AttrEmitter->EmitAttribute(ARMBuildAttrs::THUMB_ISA_use, | 
|  | 771 | ARMBuildAttrs::Allowed); | 
| Joey Gouly | b3f550e | 2013-06-26 16:58:26 +0000 | [diff] [blame] | 772 | } else if (Subtarget->hasV8Ops()) | 
|  | 773 | AttrEmitter->EmitAttribute(ARMBuildAttrs::CPU_arch, ARMBuildAttrs::v8); | 
|  | 774 | else if (Subtarget->hasV7Ops()) { | 
| Amara Emerson | ec2cd56 | 2012-11-08 09:51:45 +0000 | [diff] [blame] | 775 | AttrEmitter->EmitAttribute(ARMBuildAttrs::CPU_arch, ARMBuildAttrs::v7); | 
|  | 776 | AttrEmitter->EmitAttribute(ARMBuildAttrs::THUMB_ISA_use, | 
|  | 777 | ARMBuildAttrs::AllowThumb32); | 
|  | 778 | } else if (Subtarget->hasV6T2Ops()) | 
|  | 779 | AttrEmitter->EmitAttribute(ARMBuildAttrs::CPU_arch, ARMBuildAttrs::v6T2); | 
|  | 780 | else if (Subtarget->hasV6Ops()) | 
|  | 781 | AttrEmitter->EmitAttribute(ARMBuildAttrs::CPU_arch, ARMBuildAttrs::v6); | 
|  | 782 | else if (Subtarget->hasV5TEOps()) | 
|  | 783 | AttrEmitter->EmitAttribute(ARMBuildAttrs::CPU_arch, ARMBuildAttrs::v5TE); | 
|  | 784 | else if (Subtarget->hasV5TOps()) | 
|  | 785 | AttrEmitter->EmitAttribute(ARMBuildAttrs::CPU_arch, ARMBuildAttrs::v5T); | 
|  | 786 | else if (Subtarget->hasV4TOps()) | 
|  | 787 | AttrEmitter->EmitAttribute(ARMBuildAttrs::CPU_arch, ARMBuildAttrs::v4T); | 
| Joey Gouly | 05b04cf | 2013-06-26 16:39:06 +0000 | [diff] [blame] | 788 | else | 
|  | 789 | AttrEmitter->EmitAttribute(ARMBuildAttrs::CPU_arch, ARMBuildAttrs::v4); | 
| Jason W Kim | bff84d4 | 2010-10-06 22:36:46 +0000 | [diff] [blame] | 790 |  | 
| Renato Golin | e84af17 | 2011-03-02 21:20:09 +0000 | [diff] [blame] | 791 | if (Subtarget->hasNEON() && emitFPU) { | 
| Renato Golin | ec0fc7d | 2011-02-28 22:04:27 +0000 | [diff] [blame] | 792 | /* NEON is not exactly a VFP architecture, but GAS emit one of | 
| Anton Korobeynikov | 5482b9f | 2012-01-22 12:07:33 +0000 | [diff] [blame] | 793 | * neon/neon-vfpv4/vfpv3/vfpv2 for .fpu parameters */ | 
| Evan Cheng | 48346c1 | 2012-04-11 05:33:07 +0000 | [diff] [blame] | 794 | if (Subtarget->hasVFP4()) | 
| Jim Grosbach | 0c509fa | 2012-04-06 23:43:50 +0000 | [diff] [blame] | 795 | AttrEmitter->EmitTextAttribute(ARMBuildAttrs::Advanced_SIMD_arch, | 
|  | 796 | "neon-vfpv4"); | 
| Anton Korobeynikov | 5482b9f | 2012-01-22 12:07:33 +0000 | [diff] [blame] | 797 | else | 
| Sebastian Pop | 957a658 | 2012-03-05 17:39:52 +0000 | [diff] [blame] | 798 | AttrEmitter->EmitTextAttribute(ARMBuildAttrs::Advanced_SIMD_arch, "neon"); | 
| Renato Golin | ec0fc7d | 2011-02-28 22:04:27 +0000 | [diff] [blame] | 799 | /* If emitted for NEON, omit from VFP below, since you can have both | 
|  | 800 | * NEON and VFP in build attributes but only one .fpu */ | 
|  | 801 | emitFPU = false; | 
|  | 802 | } | 
|  | 803 |  | 
| Joey Gouly | b1b0dd8 | 2013-06-27 11:49:26 +0000 | [diff] [blame] | 804 | /* V8FP + .fpu */ | 
|  | 805 | if (Subtarget->hasV8FP()) { | 
|  | 806 | AttrEmitter->EmitAttribute(ARMBuildAttrs::VFP_arch, | 
|  | 807 | ARMBuildAttrs::AllowV8FPA); | 
|  | 808 | if (emitFPU) | 
|  | 809 | AttrEmitter->EmitTextAttribute(ARMBuildAttrs::VFP_arch, "v8fp"); | 
|  | 810 | /* VFPv4 + .fpu */ | 
|  | 811 | } else if (Subtarget->hasVFP4()) { | 
| Amara Emerson | d9104c0 | 2013-05-03 23:57:17 +0000 | [diff] [blame] | 812 | AttrEmitter->EmitAttribute(ARMBuildAttrs::VFP_arch, | 
| Anton Korobeynikov | 5482b9f | 2012-01-22 12:07:33 +0000 | [diff] [blame] | 813 | ARMBuildAttrs::AllowFPv4A); | 
|  | 814 | if (emitFPU) | 
| Amara Emerson | d9104c0 | 2013-05-03 23:57:17 +0000 | [diff] [blame] | 815 | AttrEmitter->EmitTextAttribute(ARMBuildAttrs::VFP_arch, "vfpv4"); | 
| Anton Korobeynikov | 5482b9f | 2012-01-22 12:07:33 +0000 | [diff] [blame] | 816 |  | 
| Renato Golin | ec0fc7d | 2011-02-28 22:04:27 +0000 | [diff] [blame] | 817 | /* VFPv3 + .fpu */ | 
| Anton Korobeynikov | 5482b9f | 2012-01-22 12:07:33 +0000 | [diff] [blame] | 818 | } else if (Subtarget->hasVFP3()) { | 
| Amara Emerson | d9104c0 | 2013-05-03 23:57:17 +0000 | [diff] [blame] | 819 | AttrEmitter->EmitAttribute(ARMBuildAttrs::VFP_arch, | 
| Renato Golin | ec0fc7d | 2011-02-28 22:04:27 +0000 | [diff] [blame] | 820 | ARMBuildAttrs::AllowFPv3A); | 
|  | 821 | if (emitFPU) | 
| Amara Emerson | d9104c0 | 2013-05-03 23:57:17 +0000 | [diff] [blame] | 822 | AttrEmitter->EmitTextAttribute(ARMBuildAttrs::VFP_arch, "vfpv3"); | 
| Renato Golin | ec0fc7d | 2011-02-28 22:04:27 +0000 | [diff] [blame] | 823 |  | 
|  | 824 | /* VFPv2 + .fpu */ | 
|  | 825 | } else if (Subtarget->hasVFP2()) { | 
| Amara Emerson | d9104c0 | 2013-05-03 23:57:17 +0000 | [diff] [blame] | 826 | AttrEmitter->EmitAttribute(ARMBuildAttrs::VFP_arch, | 
| Jason W Kim | 85b0af1 | 2011-02-07 00:49:53 +0000 | [diff] [blame] | 827 | ARMBuildAttrs::AllowFPv2); | 
| Renato Golin | ec0fc7d | 2011-02-28 22:04:27 +0000 | [diff] [blame] | 828 | if (emitFPU) | 
| Amara Emerson | d9104c0 | 2013-05-03 23:57:17 +0000 | [diff] [blame] | 829 | AttrEmitter->EmitTextAttribute(ARMBuildAttrs::VFP_arch, "vfpv2"); | 
| Renato Golin | ec0fc7d | 2011-02-28 22:04:27 +0000 | [diff] [blame] | 830 | } | 
|  | 831 |  | 
|  | 832 | /* TODO: ARMBuildAttrs::Allowed is not completely accurate, | 
| Cameron Zwarich | 1482203 | 2011-07-07 08:28:52 +0000 | [diff] [blame] | 833 | * since NEON can have 1 (allowed) or 2 (MAC operations) */ | 
| Renato Golin | ec0fc7d | 2011-02-28 22:04:27 +0000 | [diff] [blame] | 834 | if (Subtarget->hasNEON()) { | 
| Joey Gouly | b1b0dd8 | 2013-06-27 11:49:26 +0000 | [diff] [blame] | 835 | if (Subtarget->hasV8Ops()) | 
|  | 836 | AttrEmitter->EmitAttribute(ARMBuildAttrs::Advanced_SIMD_arch, | 
|  | 837 | ARMBuildAttrs::AllowedNeonV8); | 
|  | 838 | else | 
|  | 839 | AttrEmitter->EmitAttribute(ARMBuildAttrs::Advanced_SIMD_arch, | 
|  | 840 | ARMBuildAttrs::Allowed); | 
| Renato Golin | ec0fc7d | 2011-02-28 22:04:27 +0000 | [diff] [blame] | 841 | } | 
| Jason W Kim | bff84d4 | 2010-10-06 22:36:46 +0000 | [diff] [blame] | 842 |  | 
|  | 843 | // Signal various FP modes. | 
| Nick Lewycky | 50f02cb | 2011-12-02 22:16:29 +0000 | [diff] [blame] | 844 | if (!TM.Options.UnsafeFPMath) { | 
| Jason W Kim | 85b0af1 | 2011-02-07 00:49:53 +0000 | [diff] [blame] | 845 | AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_FP_denormal, | 
|  | 846 | ARMBuildAttrs::Allowed); | 
|  | 847 | AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_FP_exceptions, | 
|  | 848 | ARMBuildAttrs::Allowed); | 
| Jason W Kim | bff84d4 | 2010-10-06 22:36:46 +0000 | [diff] [blame] | 849 | } | 
|  | 850 |  | 
| Nick Lewycky | 50f02cb | 2011-12-02 22:16:29 +0000 | [diff] [blame] | 851 | if (TM.Options.NoInfsFPMath && TM.Options.NoNaNsFPMath) | 
| Jason W Kim | 85b0af1 | 2011-02-07 00:49:53 +0000 | [diff] [blame] | 852 | AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_FP_number_model, | 
|  | 853 | ARMBuildAttrs::Allowed); | 
| Jason W Kim | bff84d4 | 2010-10-06 22:36:46 +0000 | [diff] [blame] | 854 | else | 
| Jason W Kim | 85b0af1 | 2011-02-07 00:49:53 +0000 | [diff] [blame] | 855 | AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_FP_number_model, | 
|  | 856 | ARMBuildAttrs::AllowIEE754); | 
| Jason W Kim | bff84d4 | 2010-10-06 22:36:46 +0000 | [diff] [blame] | 857 |  | 
| Jason W Kim | 85b0af1 | 2011-02-07 00:49:53 +0000 | [diff] [blame] | 858 | // FIXME: add more flags to ARMBuildAttrs.h | 
| Jason W Kim | bff84d4 | 2010-10-06 22:36:46 +0000 | [diff] [blame] | 859 | // 8-bytes alignment stuff. | 
| Rafael Espindola | 0ed1543 | 2010-10-25 17:50:35 +0000 | [diff] [blame] | 860 | AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_align8_needed, 1); | 
|  | 861 | AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_align8_preserved, 1); | 
| Jason W Kim | bff84d4 | 2010-10-06 22:36:46 +0000 | [diff] [blame] | 862 |  | 
|  | 863 | // Hard float.  Use both S and D registers and conform to AAPCS-VFP. | 
| Nick Lewycky | 50f02cb | 2011-12-02 22:16:29 +0000 | [diff] [blame] | 864 | if (Subtarget->isAAPCS_ABI() && TM.Options.FloatABIType == FloatABI::Hard) { | 
| Rafael Espindola | 0ed1543 | 2010-10-25 17:50:35 +0000 | [diff] [blame] | 865 | AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_HardFP_use, 3); | 
|  | 866 | AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_VFP_args, 1); | 
| Jason W Kim | bff84d4 | 2010-10-06 22:36:46 +0000 | [diff] [blame] | 867 | } | 
|  | 868 | // FIXME: Should we signal R9 usage? | 
| Rafael Espindola | 0ed1543 | 2010-10-25 17:50:35 +0000 | [diff] [blame] | 869 |  | 
| Jason W Kim | 85b0af1 | 2011-02-07 00:49:53 +0000 | [diff] [blame] | 870 | if (Subtarget->hasDivide()) | 
|  | 871 | AttrEmitter->EmitAttribute(ARMBuildAttrs::DIV_use, 1); | 
| Rafael Espindola | 0ed1543 | 2010-10-25 17:50:35 +0000 | [diff] [blame] | 872 |  | 
|  | 873 | AttrEmitter->Finish(); | 
|  | 874 | delete AttrEmitter; | 
| Jason W Kim | bff84d4 | 2010-10-06 22:36:46 +0000 | [diff] [blame] | 875 | } | 
|  | 876 |  | 
| Jason W Kim | 109ff29 | 2010-10-11 23:01:44 +0000 | [diff] [blame] | 877 | void ARMAsmPrinter::emitARMAttributeSection() { | 
|  | 878 | // <format-version> | 
|  | 879 | // [ <section-length> "vendor-name" | 
|  | 880 | // [ <file-tag> <size> <attribute>* | 
|  | 881 | //   | <section-tag> <size> <section-number>* 0 <attribute>* | 
|  | 882 | //   | <symbol-tag> <size> <symbol-number>* 0 <attribute>* | 
|  | 883 | //   ]+ | 
|  | 884 | // ]* | 
|  | 885 |  | 
|  | 886 | if (OutStreamer.hasRawTextSupport()) | 
|  | 887 | return; | 
|  | 888 |  | 
|  | 889 | const ARMElfTargetObjectFile &TLOFELF = | 
|  | 890 | static_cast<const ARMElfTargetObjectFile &> | 
|  | 891 | (getObjFileLowering()); | 
|  | 892 |  | 
|  | 893 | OutStreamer.SwitchSection(TLOFELF.getAttributesSection()); | 
| Jason W Kim | 109ff29 | 2010-10-11 23:01:44 +0000 | [diff] [blame] | 894 |  | 
| Rafael Espindola | 0ed1543 | 2010-10-25 17:50:35 +0000 | [diff] [blame] | 895 | // Format version | 
|  | 896 | OutStreamer.EmitIntValue(0x41, 1); | 
| Jason W Kim | 109ff29 | 2010-10-11 23:01:44 +0000 | [diff] [blame] | 897 | } | 
|  | 898 |  | 
| Jason W Kim | bff84d4 | 2010-10-06 22:36:46 +0000 | [diff] [blame] | 899 | //===----------------------------------------------------------------------===// | 
| Chris Lattner | 71eb077 | 2009-10-19 20:20:46 +0000 | [diff] [blame] | 900 |  | 
| Jim Grosbach | af5d635 | 2010-09-18 00:05:05 +0000 | [diff] [blame] | 901 | static MCSymbol *getPICLabel(const char *Prefix, unsigned FunctionNumber, | 
|  | 902 | unsigned LabelId, MCContext &Ctx) { | 
|  | 903 |  | 
|  | 904 | MCSymbol *Label = Ctx.GetOrCreateSymbol(Twine(Prefix) | 
|  | 905 | + "PC" + Twine(FunctionNumber) + "_" + Twine(LabelId)); | 
|  | 906 | return Label; | 
|  | 907 | } | 
|  | 908 |  | 
| Jim Grosbach | f23b2d9 | 2010-11-10 03:26:07 +0000 | [diff] [blame] | 909 | static MCSymbolRefExpr::VariantKind | 
|  | 910 | getModifierVariantKind(ARMCP::ARMCPModifier Modifier) { | 
|  | 911 | switch (Modifier) { | 
| Jim Grosbach | f23b2d9 | 2010-11-10 03:26:07 +0000 | [diff] [blame] | 912 | case ARMCP::no_modifier: return MCSymbolRefExpr::VK_None; | 
|  | 913 | case ARMCP::TLSGD:       return MCSymbolRefExpr::VK_ARM_TLSGD; | 
|  | 914 | case ARMCP::TPOFF:       return MCSymbolRefExpr::VK_ARM_TPOFF; | 
|  | 915 | case ARMCP::GOTTPOFF:    return MCSymbolRefExpr::VK_ARM_GOTTPOFF; | 
|  | 916 | case ARMCP::GOT:         return MCSymbolRefExpr::VK_ARM_GOT; | 
|  | 917 | case ARMCP::GOTOFF:      return MCSymbolRefExpr::VK_ARM_GOTOFF; | 
|  | 918 | } | 
| David Blaikie | 46a9f01 | 2012-01-20 21:51:11 +0000 | [diff] [blame] | 919 | llvm_unreachable("Invalid ARMCPModifier!"); | 
| Jim Grosbach | f23b2d9 | 2010-11-10 03:26:07 +0000 | [diff] [blame] | 920 | } | 
|  | 921 |  | 
| Evan Cheng | dfce83c | 2011-01-17 08:03:18 +0000 | [diff] [blame] | 922 | MCSymbol *ARMAsmPrinter::GetARMGVSymbol(const GlobalValue *GV) { | 
|  | 923 | bool isIndirect = Subtarget->isTargetDarwin() && | 
|  | 924 | Subtarget->GVIsIndirectSymbol(GV, TM.getRelocationModel()); | 
|  | 925 | if (!isIndirect) | 
|  | 926 | return Mang->getSymbol(GV); | 
|  | 927 |  | 
|  | 928 | // FIXME: Remove this when Darwin transition to @GOT like syntax. | 
|  | 929 | MCSymbol *MCSym = GetSymbolWithGlobalValueBase(GV, "$non_lazy_ptr"); | 
|  | 930 | MachineModuleInfoMachO &MMIMachO = | 
|  | 931 | MMI->getObjFileInfo<MachineModuleInfoMachO>(); | 
|  | 932 | MachineModuleInfoImpl::StubValueTy &StubSym = | 
|  | 933 | GV->hasHiddenVisibility() ? MMIMachO.getHiddenGVStubEntry(MCSym) : | 
|  | 934 | MMIMachO.getGVStubEntry(MCSym); | 
|  | 935 | if (StubSym.getPointer() == 0) | 
|  | 936 | StubSym = MachineModuleInfoImpl:: | 
|  | 937 | StubValueTy(Mang->getSymbol(GV), !GV->hasInternalLinkage()); | 
|  | 938 | return MCSym; | 
|  | 939 | } | 
|  | 940 |  | 
| Jim Grosbach | 38f8e76 | 2010-11-09 18:45:04 +0000 | [diff] [blame] | 941 | void ARMAsmPrinter:: | 
|  | 942 | EmitMachineConstantPoolValue(MachineConstantPoolValue *MCPV) { | 
| Micah Villmow | cdfe20b | 2012-10-08 16:38:25 +0000 | [diff] [blame] | 943 | int Size = TM.getDataLayout()->getTypeAllocSize(MCPV->getType()); | 
| Jim Grosbach | 38f8e76 | 2010-11-09 18:45:04 +0000 | [diff] [blame] | 944 |  | 
|  | 945 | ARMConstantPoolValue *ACPV = static_cast<ARMConstantPoolValue*>(MCPV); | 
| Jim Grosbach | 38f8e76 | 2010-11-09 18:45:04 +0000 | [diff] [blame] | 946 |  | 
| Jim Grosbach | ca21cd7 | 2010-11-10 17:59:10 +0000 | [diff] [blame] | 947 | MCSymbol *MCSym; | 
| Jim Grosbach | 38f8e76 | 2010-11-09 18:45:04 +0000 | [diff] [blame] | 948 | if (ACPV->isLSDA()) { | 
| Jim Grosbach | ca21cd7 | 2010-11-10 17:59:10 +0000 | [diff] [blame] | 949 | SmallString<128> Str; | 
|  | 950 | raw_svector_ostream OS(Str); | 
| Jim Grosbach | 38f8e76 | 2010-11-09 18:45:04 +0000 | [diff] [blame] | 951 | OS << MAI->getPrivateGlobalPrefix() << "_LSDA_" << getFunctionNumber(); | 
| Jim Grosbach | ca21cd7 | 2010-11-10 17:59:10 +0000 | [diff] [blame] | 952 | MCSym = OutContext.GetOrCreateSymbol(OS.str()); | 
| Jim Grosbach | 38f8e76 | 2010-11-09 18:45:04 +0000 | [diff] [blame] | 953 | } else if (ACPV->isBlockAddress()) { | 
| Bill Wendling | 7753d66 | 2011-10-01 08:00:54 +0000 | [diff] [blame] | 954 | const BlockAddress *BA = | 
|  | 955 | cast<ARMConstantPoolConstant>(ACPV)->getBlockAddress(); | 
|  | 956 | MCSym = GetBlockAddressSymbol(BA); | 
| Jim Grosbach | 38f8e76 | 2010-11-09 18:45:04 +0000 | [diff] [blame] | 957 | } else if (ACPV->isGlobalValue()) { | 
| Bill Wendling | 7753d66 | 2011-10-01 08:00:54 +0000 | [diff] [blame] | 958 | const GlobalValue *GV = cast<ARMConstantPoolConstant>(ACPV)->getGV(); | 
| Evan Cheng | dfce83c | 2011-01-17 08:03:18 +0000 | [diff] [blame] | 959 | MCSym = GetARMGVSymbol(GV); | 
| Bill Wendling | 69bc3de | 2011-09-29 23:50:42 +0000 | [diff] [blame] | 960 | } else if (ACPV->isMachineBasicBlock()) { | 
| Bill Wendling | 4a4772f | 2011-10-01 09:30:42 +0000 | [diff] [blame] | 961 | const MachineBasicBlock *MBB = cast<ARMConstantPoolMBB>(ACPV)->getMBB(); | 
| Bill Wendling | 69bc3de | 2011-09-29 23:50:42 +0000 | [diff] [blame] | 962 | MCSym = MBB->getSymbol(); | 
| Jim Grosbach | 38f8e76 | 2010-11-09 18:45:04 +0000 | [diff] [blame] | 963 | } else { | 
|  | 964 | assert(ACPV->isExtSymbol() && "unrecognized constant pool value"); | 
| Bill Wendling | c214cb0 | 2011-10-01 08:58:29 +0000 | [diff] [blame] | 965 | const char *Sym = cast<ARMConstantPoolSymbol>(ACPV)->getSymbol(); | 
|  | 966 | MCSym = GetExternalSymbolSymbol(Sym); | 
| Jim Grosbach | 38f8e76 | 2010-11-09 18:45:04 +0000 | [diff] [blame] | 967 | } | 
|  | 968 |  | 
|  | 969 | // Create an MCSymbol for the reference. | 
| Jim Grosbach | f23b2d9 | 2010-11-10 03:26:07 +0000 | [diff] [blame] | 970 | const MCExpr *Expr = | 
|  | 971 | MCSymbolRefExpr::Create(MCSym, getModifierVariantKind(ACPV->getModifier()), | 
|  | 972 | OutContext); | 
| Jim Grosbach | 38f8e76 | 2010-11-09 18:45:04 +0000 | [diff] [blame] | 973 |  | 
| Jim Grosbach | f23b2d9 | 2010-11-10 03:26:07 +0000 | [diff] [blame] | 974 | if (ACPV->getPCAdjustment()) { | 
|  | 975 | MCSymbol *PCLabel = getPICLabel(MAI->getPrivateGlobalPrefix(), | 
|  | 976 | getFunctionNumber(), | 
|  | 977 | ACPV->getLabelId(), | 
|  | 978 | OutContext); | 
|  | 979 | const MCExpr *PCRelExpr = MCSymbolRefExpr::Create(PCLabel, OutContext); | 
|  | 980 | PCRelExpr = | 
|  | 981 | MCBinaryExpr::CreateAdd(PCRelExpr, | 
|  | 982 | MCConstantExpr::Create(ACPV->getPCAdjustment(), | 
|  | 983 | OutContext), | 
|  | 984 | OutContext); | 
|  | 985 | if (ACPV->mustAddCurrentAddress()) { | 
|  | 986 | // We want "(<expr> - .)", but MC doesn't have a concept of the '.' | 
|  | 987 | // label, so just emit a local label end reference that instead. | 
|  | 988 | MCSymbol *DotSym = OutContext.CreateTempSymbol(); | 
|  | 989 | OutStreamer.EmitLabel(DotSym); | 
|  | 990 | const MCExpr *DotExpr = MCSymbolRefExpr::Create(DotSym, OutContext); | 
|  | 991 | PCRelExpr = MCBinaryExpr::CreateSub(PCRelExpr, DotExpr, OutContext); | 
| Jim Grosbach | 38f8e76 | 2010-11-09 18:45:04 +0000 | [diff] [blame] | 992 | } | 
| Jim Grosbach | f23b2d9 | 2010-11-10 03:26:07 +0000 | [diff] [blame] | 993 | Expr = MCBinaryExpr::CreateSub(Expr, PCRelExpr, OutContext); | 
| Jim Grosbach | 38f8e76 | 2010-11-09 18:45:04 +0000 | [diff] [blame] | 994 | } | 
| Jim Grosbach | f23b2d9 | 2010-11-10 03:26:07 +0000 | [diff] [blame] | 995 | OutStreamer.EmitValue(Expr, Size); | 
| Jim Grosbach | 38f8e76 | 2010-11-09 18:45:04 +0000 | [diff] [blame] | 996 | } | 
|  | 997 |  | 
| Jim Grosbach | 284eebc | 2010-09-22 17:39:48 +0000 | [diff] [blame] | 998 | void ARMAsmPrinter::EmitJumpTable(const MachineInstr *MI) { | 
|  | 999 | unsigned Opcode = MI->getOpcode(); | 
|  | 1000 | int OpNum = 1; | 
|  | 1001 | if (Opcode == ARM::BR_JTadd) | 
|  | 1002 | OpNum = 2; | 
|  | 1003 | else if (Opcode == ARM::BR_JTm) | 
|  | 1004 | OpNum = 3; | 
|  | 1005 |  | 
|  | 1006 | const MachineOperand &MO1 = MI->getOperand(OpNum); | 
|  | 1007 | const MachineOperand &MO2 = MI->getOperand(OpNum+1); // Unique Id | 
|  | 1008 | unsigned JTI = MO1.getIndex(); | 
|  | 1009 |  | 
|  | 1010 | // Emit a label for the jump table. | 
|  | 1011 | MCSymbol *JTISymbol = GetARMJTIPICJumpTableLabel2(JTI, MO2.getImm()); | 
|  | 1012 | OutStreamer.EmitLabel(JTISymbol); | 
|  | 1013 |  | 
| Jim Grosbach | 4b63d2a | 2012-05-18 19:12:01 +0000 | [diff] [blame] | 1014 | // Mark the jump table as data-in-code. | 
|  | 1015 | OutStreamer.EmitDataRegion(MCDR_DataRegionJT32); | 
|  | 1016 |  | 
| Jim Grosbach | 284eebc | 2010-09-22 17:39:48 +0000 | [diff] [blame] | 1017 | // Emit each entry of the table. | 
|  | 1018 | const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo(); | 
|  | 1019 | const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables(); | 
|  | 1020 | const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs; | 
|  | 1021 |  | 
|  | 1022 | for (unsigned i = 0, e = JTBBs.size(); i != e; ++i) { | 
|  | 1023 | MachineBasicBlock *MBB = JTBBs[i]; | 
|  | 1024 | // Construct an MCExpr for the entry. We want a value of the form: | 
|  | 1025 | // (BasicBlockAddr - TableBeginAddr) | 
|  | 1026 | // | 
|  | 1027 | // For example, a table with entries jumping to basic blocks BB0 and BB1 | 
|  | 1028 | // would look like: | 
|  | 1029 | // LJTI_0_0: | 
|  | 1030 | //    .word (LBB0 - LJTI_0_0) | 
|  | 1031 | //    .word (LBB1 - LJTI_0_0) | 
|  | 1032 | const MCExpr *Expr = MCSymbolRefExpr::Create(MBB->getSymbol(), OutContext); | 
|  | 1033 |  | 
|  | 1034 | if (TM.getRelocationModel() == Reloc::PIC_) | 
|  | 1035 | Expr = MCBinaryExpr::CreateSub(Expr, MCSymbolRefExpr::Create(JTISymbol, | 
|  | 1036 | OutContext), | 
|  | 1037 | OutContext); | 
| Jim Grosbach | e1995f2 | 2011-08-31 22:23:09 +0000 | [diff] [blame] | 1038 | // If we're generating a table of Thumb addresses in static relocation | 
|  | 1039 | // model, we need to add one to keep interworking correctly. | 
|  | 1040 | else if (AFI->isThumbFunction()) | 
|  | 1041 | Expr = MCBinaryExpr::CreateAdd(Expr, MCConstantExpr::Create(1,OutContext), | 
|  | 1042 | OutContext); | 
| Jim Grosbach | 284eebc | 2010-09-22 17:39:48 +0000 | [diff] [blame] | 1043 | OutStreamer.EmitValue(Expr, 4); | 
|  | 1044 | } | 
| Jim Grosbach | 4b63d2a | 2012-05-18 19:12:01 +0000 | [diff] [blame] | 1045 | // Mark the end of jump table data-in-code region. | 
|  | 1046 | OutStreamer.EmitDataRegion(MCDR_DataRegionEnd); | 
| Jim Grosbach | 284eebc | 2010-09-22 17:39:48 +0000 | [diff] [blame] | 1047 | } | 
|  | 1048 |  | 
| Jim Grosbach | d64f9b8 | 2010-09-21 23:28:16 +0000 | [diff] [blame] | 1049 | void ARMAsmPrinter::EmitJump2Table(const MachineInstr *MI) { | 
|  | 1050 | unsigned Opcode = MI->getOpcode(); | 
|  | 1051 | int OpNum = (Opcode == ARM::t2BR_JT) ? 2 : 1; | 
|  | 1052 | const MachineOperand &MO1 = MI->getOperand(OpNum); | 
|  | 1053 | const MachineOperand &MO2 = MI->getOperand(OpNum+1); // Unique Id | 
|  | 1054 | unsigned JTI = MO1.getIndex(); | 
|  | 1055 |  | 
| Jim Grosbach | d64f9b8 | 2010-09-21 23:28:16 +0000 | [diff] [blame] | 1056 | MCSymbol *JTISymbol = GetARMJTIPICJumpTableLabel2(JTI, MO2.getImm()); | 
|  | 1057 | OutStreamer.EmitLabel(JTISymbol); | 
|  | 1058 |  | 
|  | 1059 | // Emit each entry of the table. | 
|  | 1060 | const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo(); | 
|  | 1061 | const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables(); | 
|  | 1062 | const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs; | 
| Jim Grosbach | 1573b29 | 2010-09-22 17:15:35 +0000 | [diff] [blame] | 1063 | unsigned OffsetWidth = 4; | 
| Jim Grosbach | 4b63d2a | 2012-05-18 19:12:01 +0000 | [diff] [blame] | 1064 | if (MI->getOpcode() == ARM::t2TBB_JT) { | 
| Jim Grosbach | 1573b29 | 2010-09-22 17:15:35 +0000 | [diff] [blame] | 1065 | OffsetWidth = 1; | 
| Jim Grosbach | 4b63d2a | 2012-05-18 19:12:01 +0000 | [diff] [blame] | 1066 | // Mark the jump table as data-in-code. | 
|  | 1067 | OutStreamer.EmitDataRegion(MCDR_DataRegionJT8); | 
|  | 1068 | } else if (MI->getOpcode() == ARM::t2TBH_JT) { | 
| Jim Grosbach | 1573b29 | 2010-09-22 17:15:35 +0000 | [diff] [blame] | 1069 | OffsetWidth = 2; | 
| Jim Grosbach | 4b63d2a | 2012-05-18 19:12:01 +0000 | [diff] [blame] | 1070 | // Mark the jump table as data-in-code. | 
|  | 1071 | OutStreamer.EmitDataRegion(MCDR_DataRegionJT16); | 
|  | 1072 | } | 
| Jim Grosbach | d64f9b8 | 2010-09-21 23:28:16 +0000 | [diff] [blame] | 1073 |  | 
|  | 1074 | for (unsigned i = 0, e = JTBBs.size(); i != e; ++i) { | 
|  | 1075 | MachineBasicBlock *MBB = JTBBs[i]; | 
| Jim Grosbach | 1573b29 | 2010-09-22 17:15:35 +0000 | [diff] [blame] | 1076 | const MCExpr *MBBSymbolExpr = MCSymbolRefExpr::Create(MBB->getSymbol(), | 
|  | 1077 | OutContext); | 
| Jim Grosbach | d64f9b8 | 2010-09-21 23:28:16 +0000 | [diff] [blame] | 1078 | // If this isn't a TBB or TBH, the entries are direct branch instructions. | 
| Jim Grosbach | 1573b29 | 2010-09-22 17:15:35 +0000 | [diff] [blame] | 1079 | if (OffsetWidth == 4) { | 
| Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1080 | OutStreamer.EmitInstruction(MCInstBuilder(ARM::t2B) | 
| Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1081 | .addExpr(MBBSymbolExpr) | 
|  | 1082 | .addImm(ARMCC::AL) | 
| Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1083 | .addReg(0)); | 
| Jim Grosbach | d64f9b8 | 2010-09-21 23:28:16 +0000 | [diff] [blame] | 1084 | continue; | 
|  | 1085 | } | 
|  | 1086 | // Otherwise it's an offset from the dispatch instruction. Construct an | 
| Jim Grosbach | 1573b29 | 2010-09-22 17:15:35 +0000 | [diff] [blame] | 1087 | // MCExpr for the entry. We want a value of the form: | 
|  | 1088 | // (BasicBlockAddr - TableBeginAddr) / 2 | 
|  | 1089 | // | 
|  | 1090 | // For example, a TBB table with entries jumping to basic blocks BB0 and BB1 | 
|  | 1091 | // would look like: | 
|  | 1092 | // LJTI_0_0: | 
|  | 1093 | //    .byte (LBB0 - LJTI_0_0) / 2 | 
|  | 1094 | //    .byte (LBB1 - LJTI_0_0) / 2 | 
|  | 1095 | const MCExpr *Expr = | 
|  | 1096 | MCBinaryExpr::CreateSub(MBBSymbolExpr, | 
|  | 1097 | MCSymbolRefExpr::Create(JTISymbol, OutContext), | 
|  | 1098 | OutContext); | 
|  | 1099 | Expr = MCBinaryExpr::CreateDiv(Expr, MCConstantExpr::Create(2, OutContext), | 
|  | 1100 | OutContext); | 
|  | 1101 | OutStreamer.EmitValue(Expr, OffsetWidth); | 
| Jim Grosbach | d64f9b8 | 2010-09-21 23:28:16 +0000 | [diff] [blame] | 1102 | } | 
| Jim Grosbach | 2597f83 | 2012-05-21 23:34:42 +0000 | [diff] [blame] | 1103 | // Mark the end of jump table data-in-code region. 32-bit offsets use | 
|  | 1104 | // actual branch instructions here, so we don't mark those as a data-region | 
|  | 1105 | // at all. | 
|  | 1106 | if (OffsetWidth != 4) | 
|  | 1107 | OutStreamer.EmitDataRegion(MCDR_DataRegionEnd); | 
| Jim Grosbach | d64f9b8 | 2010-09-21 23:28:16 +0000 | [diff] [blame] | 1108 | } | 
|  | 1109 |  | 
| Anton Korobeynikov | e7410dd | 2011-03-05 18:43:32 +0000 | [diff] [blame] | 1110 | void ARMAsmPrinter::EmitUnwindingInstruction(const MachineInstr *MI) { | 
|  | 1111 | assert(MI->getFlag(MachineInstr::FrameSetup) && | 
|  | 1112 | "Only instruction which are involved into frame setup code are allowed"); | 
|  | 1113 |  | 
|  | 1114 | const MachineFunction &MF = *MI->getParent()->getParent(); | 
|  | 1115 | const TargetRegisterInfo *RegInfo = MF.getTarget().getRegisterInfo(); | 
| Anton Korobeynikov | 9e66cbb | 2011-03-05 18:43:55 +0000 | [diff] [blame] | 1116 | const ARMFunctionInfo &AFI = *MF.getInfo<ARMFunctionInfo>(); | 
| Anton Korobeynikov | e7410dd | 2011-03-05 18:43:32 +0000 | [diff] [blame] | 1117 |  | 
|  | 1118 | unsigned FramePtr = RegInfo->getFrameRegister(MF); | 
| Anton Korobeynikov | e7410dd | 2011-03-05 18:43:32 +0000 | [diff] [blame] | 1119 | unsigned Opc = MI->getOpcode(); | 
| Anton Korobeynikov | 51537f1 | 2011-03-05 18:43:43 +0000 | [diff] [blame] | 1120 | unsigned SrcReg, DstReg; | 
|  | 1121 |  | 
| Anton Korobeynikov | a8d177b | 2011-03-05 18:43:50 +0000 | [diff] [blame] | 1122 | if (Opc == ARM::tPUSH || Opc == ARM::tLDRpci) { | 
|  | 1123 | // Two special cases: | 
|  | 1124 | // 1) tPUSH does not have src/dst regs. | 
|  | 1125 | // 2) for Thumb1 code we sometimes materialize the constant via constpool | 
|  | 1126 | // load. Yes, this is pretty fragile, but for now I don't see better | 
|  | 1127 | // way... :( | 
| Anton Korobeynikov | 51537f1 | 2011-03-05 18:43:43 +0000 | [diff] [blame] | 1128 | SrcReg = DstReg = ARM::SP; | 
|  | 1129 | } else { | 
| Anton Korobeynikov | a8d177b | 2011-03-05 18:43:50 +0000 | [diff] [blame] | 1130 | SrcReg = MI->getOperand(1).getReg(); | 
| Anton Korobeynikov | 51537f1 | 2011-03-05 18:43:43 +0000 | [diff] [blame] | 1131 | DstReg = MI->getOperand(0).getReg(); | 
|  | 1132 | } | 
| Anton Korobeynikov | e7410dd | 2011-03-05 18:43:32 +0000 | [diff] [blame] | 1133 |  | 
|  | 1134 | // Try to figure out the unwinding opcode out of src / dst regs. | 
| Evan Cheng | 7f8e563 | 2011-12-07 07:15:52 +0000 | [diff] [blame] | 1135 | if (MI->mayStore()) { | 
| Anton Korobeynikov | e7410dd | 2011-03-05 18:43:32 +0000 | [diff] [blame] | 1136 | // Register saves. | 
|  | 1137 | assert(DstReg == ARM::SP && | 
|  | 1138 | "Only stack pointer as a destination reg is supported"); | 
|  | 1139 |  | 
|  | 1140 | SmallVector<unsigned, 4> RegList; | 
| Anton Korobeynikov | 51537f1 | 2011-03-05 18:43:43 +0000 | [diff] [blame] | 1141 | // Skip src & dst reg, and pred ops. | 
|  | 1142 | unsigned StartOp = 2 + 2; | 
|  | 1143 | // Use all the operands. | 
|  | 1144 | unsigned NumOffset = 0; | 
|  | 1145 |  | 
| Anton Korobeynikov | e7410dd | 2011-03-05 18:43:32 +0000 | [diff] [blame] | 1146 | switch (Opc) { | 
|  | 1147 | default: | 
|  | 1148 | MI->dump(); | 
| Craig Topper | e55c556 | 2012-02-07 02:50:20 +0000 | [diff] [blame] | 1149 | llvm_unreachable("Unsupported opcode for unwinding information"); | 
| Anton Korobeynikov | 51537f1 | 2011-03-05 18:43:43 +0000 | [diff] [blame] | 1150 | case ARM::tPUSH: | 
|  | 1151 | // Special case here: no src & dst reg, but two extra imp ops. | 
|  | 1152 | StartOp = 2; NumOffset = 2; | 
| Anton Korobeynikov | e7410dd | 2011-03-05 18:43:32 +0000 | [diff] [blame] | 1153 | case ARM::STMDB_UPD: | 
| Anton Korobeynikov | 51537f1 | 2011-03-05 18:43:43 +0000 | [diff] [blame] | 1154 | case ARM::t2STMDB_UPD: | 
| Anton Korobeynikov | e7410dd | 2011-03-05 18:43:32 +0000 | [diff] [blame] | 1155 | case ARM::VSTMDDB_UPD: | 
|  | 1156 | assert(SrcReg == ARM::SP && | 
|  | 1157 | "Only stack pointer as a source reg is supported"); | 
| Anton Korobeynikov | 51537f1 | 2011-03-05 18:43:43 +0000 | [diff] [blame] | 1158 | for (unsigned i = StartOp, NumOps = MI->getNumOperands() - NumOffset; | 
| Anton Korobeynikov | ef731ed | 2012-08-04 13:25:58 +0000 | [diff] [blame] | 1159 | i != NumOps; ++i) { | 
|  | 1160 | const MachineOperand &MO = MI->getOperand(i); | 
|  | 1161 | // Actually, there should never be any impdef stuff here. Skip it | 
|  | 1162 | // temporary to workaround PR11902. | 
|  | 1163 | if (MO.isImplicit()) | 
|  | 1164 | continue; | 
|  | 1165 | RegList.push_back(MO.getReg()); | 
|  | 1166 | } | 
| Anton Korobeynikov | e7410dd | 2011-03-05 18:43:32 +0000 | [diff] [blame] | 1167 | break; | 
| Owen Anderson | 2aedba6 | 2011-07-26 20:54:26 +0000 | [diff] [blame] | 1168 | case ARM::STR_PRE_IMM: | 
|  | 1169 | case ARM::STR_PRE_REG: | 
| Evgeniy Stepanov | 4c7eb47 | 2012-01-19 12:53:06 +0000 | [diff] [blame] | 1170 | case ARM::t2STR_PRE: | 
| Anton Korobeynikov | e7410dd | 2011-03-05 18:43:32 +0000 | [diff] [blame] | 1171 | assert(MI->getOperand(2).getReg() == ARM::SP && | 
|  | 1172 | "Only stack pointer as a source reg is supported"); | 
|  | 1173 | RegList.push_back(SrcReg); | 
|  | 1174 | break; | 
|  | 1175 | } | 
|  | 1176 | OutStreamer.EmitRegSave(RegList, Opc == ARM::VSTMDDB_UPD); | 
|  | 1177 | } else { | 
|  | 1178 | // Changes of stack / frame pointer. | 
|  | 1179 | if (SrcReg == ARM::SP) { | 
|  | 1180 | int64_t Offset = 0; | 
|  | 1181 | switch (Opc) { | 
|  | 1182 | default: | 
|  | 1183 | MI->dump(); | 
| Craig Topper | e55c556 | 2012-02-07 02:50:20 +0000 | [diff] [blame] | 1184 | llvm_unreachable("Unsupported opcode for unwinding information"); | 
| Anton Korobeynikov | e7410dd | 2011-03-05 18:43:32 +0000 | [diff] [blame] | 1185 | case ARM::MOVr: | 
| Evgeniy Stepanov | 4c7eb47 | 2012-01-19 12:53:06 +0000 | [diff] [blame] | 1186 | case ARM::tMOVr: | 
| Anton Korobeynikov | e7410dd | 2011-03-05 18:43:32 +0000 | [diff] [blame] | 1187 | Offset = 0; | 
|  | 1188 | break; | 
|  | 1189 | case ARM::ADDri: | 
|  | 1190 | Offset = -MI->getOperand(2).getImm(); | 
|  | 1191 | break; | 
|  | 1192 | case ARM::SUBri: | 
| Evgeniy Stepanov | 4c7eb47 | 2012-01-19 12:53:06 +0000 | [diff] [blame] | 1193 | case ARM::t2SUBri: | 
| Jim Grosbach | a8a8067 | 2011-06-29 23:25:04 +0000 | [diff] [blame] | 1194 | Offset = MI->getOperand(2).getImm(); | 
| Anton Korobeynikov | e7410dd | 2011-03-05 18:43:32 +0000 | [diff] [blame] | 1195 | break; | 
| Anton Korobeynikov | 51537f1 | 2011-03-05 18:43:43 +0000 | [diff] [blame] | 1196 | case ARM::tSUBspi: | 
| Jim Grosbach | a8a8067 | 2011-06-29 23:25:04 +0000 | [diff] [blame] | 1197 | Offset = MI->getOperand(2).getImm()*4; | 
| Anton Korobeynikov | 51537f1 | 2011-03-05 18:43:43 +0000 | [diff] [blame] | 1198 | break; | 
|  | 1199 | case ARM::tADDspi: | 
|  | 1200 | case ARM::tADDrSPi: | 
|  | 1201 | Offset = -MI->getOperand(2).getImm()*4; | 
|  | 1202 | break; | 
| Anton Korobeynikov | 9e66cbb | 2011-03-05 18:43:55 +0000 | [diff] [blame] | 1203 | case ARM::tLDRpci: { | 
|  | 1204 | // Grab the constpool index and check, whether it corresponds to | 
|  | 1205 | // original or cloned constpool entry. | 
|  | 1206 | unsigned CPI = MI->getOperand(1).getIndex(); | 
|  | 1207 | const MachineConstantPool *MCP = MF.getConstantPool(); | 
|  | 1208 | if (CPI >= MCP->getConstants().size()) | 
|  | 1209 | CPI = AFI.getOriginalCPIdx(CPI); | 
|  | 1210 | assert(CPI != -1U && "Invalid constpool index"); | 
|  | 1211 |  | 
|  | 1212 | // Derive the actual offset. | 
|  | 1213 | const MachineConstantPoolEntry &CPE = MCP->getConstants()[CPI]; | 
|  | 1214 | assert(!CPE.isMachineConstantPoolEntry() && "Invalid constpool entry"); | 
|  | 1215 | // FIXME: Check for user, it should be "add" instruction! | 
|  | 1216 | Offset = -cast<ConstantInt>(CPE.Val.ConstVal)->getSExtValue(); | 
| Anton Korobeynikov | a8d177b | 2011-03-05 18:43:50 +0000 | [diff] [blame] | 1217 | break; | 
| Anton Korobeynikov | e7410dd | 2011-03-05 18:43:32 +0000 | [diff] [blame] | 1218 | } | 
| Anton Korobeynikov | 9e66cbb | 2011-03-05 18:43:55 +0000 | [diff] [blame] | 1219 | } | 
| Anton Korobeynikov | e7410dd | 2011-03-05 18:43:32 +0000 | [diff] [blame] | 1220 |  | 
|  | 1221 | if (DstReg == FramePtr && FramePtr != ARM::SP) | 
| Anton Korobeynikov | 692f633 | 2011-03-05 18:44:00 +0000 | [diff] [blame] | 1222 | // Set-up of the frame pointer. Positive values correspond to "add" | 
|  | 1223 | // instruction. | 
|  | 1224 | OutStreamer.EmitSetFP(FramePtr, ARM::SP, -Offset); | 
| Anton Korobeynikov | e7410dd | 2011-03-05 18:43:32 +0000 | [diff] [blame] | 1225 | else if (DstReg == ARM::SP) { | 
| Anton Korobeynikov | 692f633 | 2011-03-05 18:44:00 +0000 | [diff] [blame] | 1226 | // Change of SP by an offset. Positive values correspond to "sub" | 
| Anton Korobeynikov | e7410dd | 2011-03-05 18:43:32 +0000 | [diff] [blame] | 1227 | // instruction. | 
|  | 1228 | OutStreamer.EmitPad(Offset); | 
|  | 1229 | } else { | 
|  | 1230 | MI->dump(); | 
| Craig Topper | e55c556 | 2012-02-07 02:50:20 +0000 | [diff] [blame] | 1231 | llvm_unreachable("Unsupported opcode for unwinding information"); | 
| Anton Korobeynikov | e7410dd | 2011-03-05 18:43:32 +0000 | [diff] [blame] | 1232 | } | 
|  | 1233 | } else if (DstReg == ARM::SP) { | 
|  | 1234 | // FIXME: .movsp goes here | 
|  | 1235 | MI->dump(); | 
| Craig Topper | e55c556 | 2012-02-07 02:50:20 +0000 | [diff] [blame] | 1236 | llvm_unreachable("Unsupported opcode for unwinding information"); | 
| Anton Korobeynikov | e7410dd | 2011-03-05 18:43:32 +0000 | [diff] [blame] | 1237 | } | 
|  | 1238 | else { | 
|  | 1239 | MI->dump(); | 
| Craig Topper | e55c556 | 2012-02-07 02:50:20 +0000 | [diff] [blame] | 1240 | llvm_unreachable("Unsupported opcode for unwinding information"); | 
| Anton Korobeynikov | e7410dd | 2011-03-05 18:43:32 +0000 | [diff] [blame] | 1241 | } | 
|  | 1242 | } | 
|  | 1243 | } | 
|  | 1244 |  | 
| Chandler Carruth | ed97523 | 2012-01-24 00:30:17 +0000 | [diff] [blame] | 1245 | extern cl::opt<bool> EnableARMEHABI; | 
| Anton Korobeynikov | e7410dd | 2011-03-05 18:43:32 +0000 | [diff] [blame] | 1246 |  | 
| Jim Grosbach | 95dee40 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 1247 | // Simple pseudo-instructions have their lowering (with expansion to real | 
|  | 1248 | // instructions) auto-generated. | 
|  | 1249 | #include "ARMGenMCPseudoLowering.inc" | 
|  | 1250 |  | 
| Jim Grosbach | 05eccf0 | 2010-09-29 15:23:40 +0000 | [diff] [blame] | 1251 | void ARMAsmPrinter::EmitInstruction(const MachineInstr *MI) { | 
| Jim Grosbach | 4b63d2a | 2012-05-18 19:12:01 +0000 | [diff] [blame] | 1252 | // If we just ended a constant pool, mark it as such. | 
|  | 1253 | if (InConstantPool && MI->getOpcode() != ARM::CONSTPOOL_ENTRY) { | 
|  | 1254 | OutStreamer.EmitDataRegion(MCDR_DataRegionEnd); | 
|  | 1255 | InConstantPool = false; | 
|  | 1256 | } | 
| Owen Anderson | 0ca562e | 2011-10-04 23:26:17 +0000 | [diff] [blame] | 1257 |  | 
| Jim Grosbach | 51b5542 | 2011-08-23 21:32:34 +0000 | [diff] [blame] | 1258 | // Emit unwinding stuff for frame-related instructions | 
| Chandler Carruth | ed97523 | 2012-01-24 00:30:17 +0000 | [diff] [blame] | 1259 | if (EnableARMEHABI && MI->getFlag(MachineInstr::FrameSetup)) | 
| Jim Grosbach | 51b5542 | 2011-08-23 21:32:34 +0000 | [diff] [blame] | 1260 | EmitUnwindingInstruction(MI); | 
|  | 1261 |  | 
| Jim Grosbach | 95dee40 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 1262 | // Do any auto-generated pseudo lowerings. | 
|  | 1263 | if (emitPseudoExpansionLowering(OutStreamer, MI)) | 
|  | 1264 | return; | 
|  | 1265 |  | 
| Andrew Trick | 924123a | 2011-09-21 02:20:46 +0000 | [diff] [blame] | 1266 | assert(!convertAddSubFlagsOpcode(MI->getOpcode()) && | 
|  | 1267 | "Pseudo flag setting opcode should be expanded early"); | 
|  | 1268 |  | 
| Jim Grosbach | 95dee40 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 1269 | // Check for manual lowerings. | 
| Evan Cheng | dfce83c | 2011-01-17 08:03:18 +0000 | [diff] [blame] | 1270 | unsigned Opc = MI->getOpcode(); | 
|  | 1271 | switch (Opc) { | 
| Craig Topper | e55c556 | 2012-02-07 02:50:20 +0000 | [diff] [blame] | 1272 | case ARM::t2MOVi32imm: llvm_unreachable("Should be lowered by thumb2it pass"); | 
| David Blaikie | b735b4d | 2013-06-16 20:34:27 +0000 | [diff] [blame] | 1273 | case ARM::DBG_VALUE: llvm_unreachable("Should be handled by generic printing"); | 
| Jim Grosbach | 8c1fabe | 2010-12-14 21:10:47 +0000 | [diff] [blame] | 1274 | case ARM::LEApcrel: | 
| Jim Grosbach | 509dc2a | 2010-12-14 22:28:03 +0000 | [diff] [blame] | 1275 | case ARM::tLEApcrel: | 
| Jim Grosbach | 8c1fabe | 2010-12-14 21:10:47 +0000 | [diff] [blame] | 1276 | case ARM::t2LEApcrel: { | 
| Jim Grosbach | ce2bd8d | 2010-12-02 00:28:45 +0000 | [diff] [blame] | 1277 | // FIXME: Need to also handle globals and externals | 
| Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1278 | MCSymbol *CPISymbol = GetCPISymbol(MI->getOperand(1).getIndex()); | 
| Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1279 | OutStreamer.EmitInstruction(MCInstBuilder(MI->getOpcode() == | 
|  | 1280 | ARM::t2LEApcrel ? ARM::t2ADR | 
| Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1281 | : (MI->getOpcode() == ARM::tLEApcrel ? ARM::tADR | 
|  | 1282 | : ARM::ADR)) | 
|  | 1283 | .addReg(MI->getOperand(0).getReg()) | 
|  | 1284 | .addExpr(MCSymbolRefExpr::Create(CPISymbol, OutContext)) | 
|  | 1285 | // Add predicate operands. | 
|  | 1286 | .addImm(MI->getOperand(2).getImm()) | 
| Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1287 | .addReg(MI->getOperand(3).getReg())); | 
| Jim Grosbach | ce2bd8d | 2010-12-02 00:28:45 +0000 | [diff] [blame] | 1288 | return; | 
|  | 1289 | } | 
| Jim Grosbach | 509dc2a | 2010-12-14 22:28:03 +0000 | [diff] [blame] | 1290 | case ARM::LEApcrelJT: | 
|  | 1291 | case ARM::tLEApcrelJT: | 
|  | 1292 | case ARM::t2LEApcrelJT: { | 
| Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1293 | MCSymbol *JTIPICSymbol = | 
|  | 1294 | GetARMJTIPICJumpTableLabel2(MI->getOperand(1).getIndex(), | 
|  | 1295 | MI->getOperand(2).getImm()); | 
| Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1296 | OutStreamer.EmitInstruction(MCInstBuilder(MI->getOpcode() == | 
|  | 1297 | ARM::t2LEApcrelJT ? ARM::t2ADR | 
| Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1298 | : (MI->getOpcode() == ARM::tLEApcrelJT ? ARM::tADR | 
|  | 1299 | : ARM::ADR)) | 
|  | 1300 | .addReg(MI->getOperand(0).getReg()) | 
|  | 1301 | .addExpr(MCSymbolRefExpr::Create(JTIPICSymbol, OutContext)) | 
|  | 1302 | // Add predicate operands. | 
|  | 1303 | .addImm(MI->getOperand(3).getImm()) | 
| Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1304 | .addReg(MI->getOperand(4).getReg())); | 
| Jim Grosbach | dc35e06 | 2010-12-01 19:47:31 +0000 | [diff] [blame] | 1305 | return; | 
|  | 1306 | } | 
| Jim Grosbach | 3f2096e | 2011-03-12 00:45:26 +0000 | [diff] [blame] | 1307 | // Darwin call instructions are just normal call instructions with different | 
|  | 1308 | // clobber semantics (they clobber R9). | 
| Jim Grosbach | cd5e30f | 2010-11-30 18:30:19 +0000 | [diff] [blame] | 1309 | case ARM::BX_CALL: { | 
| Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1310 | OutStreamer.EmitInstruction(MCInstBuilder(ARM::MOVr) | 
| Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1311 | .addReg(ARM::LR) | 
|  | 1312 | .addReg(ARM::PC) | 
| Jim Grosbach | cd5e30f | 2010-11-30 18:30:19 +0000 | [diff] [blame] | 1313 | // Add predicate operands. | 
| Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1314 | .addImm(ARMCC::AL) | 
|  | 1315 | .addReg(0) | 
| Jim Grosbach | cd5e30f | 2010-11-30 18:30:19 +0000 | [diff] [blame] | 1316 | // Add 's' bit operand (always reg0 for this) | 
| Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1317 | .addReg(0)); | 
| Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1318 |  | 
| Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1319 | OutStreamer.EmitInstruction(MCInstBuilder(ARM::BX) | 
|  | 1320 | .addReg(MI->getOperand(0).getReg())); | 
| Jim Grosbach | cd5e30f | 2010-11-30 18:30:19 +0000 | [diff] [blame] | 1321 | return; | 
|  | 1322 | } | 
| Cameron Zwarich | a946f47 | 2011-05-25 21:53:50 +0000 | [diff] [blame] | 1323 | case ARM::tBX_CALL: { | 
| Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1324 | OutStreamer.EmitInstruction(MCInstBuilder(ARM::tMOVr) | 
| Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1325 | .addReg(ARM::LR) | 
|  | 1326 | .addReg(ARM::PC) | 
| Jim Grosbach | b98ab91 | 2011-06-30 22:10:46 +0000 | [diff] [blame] | 1327 | // Add predicate operands. | 
| Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1328 | .addImm(ARMCC::AL) | 
| Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1329 | .addReg(0)); | 
| Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1330 |  | 
| Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1331 | OutStreamer.EmitInstruction(MCInstBuilder(ARM::tBX) | 
| Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1332 | .addReg(MI->getOperand(0).getReg()) | 
| Cameron Zwarich | a946f47 | 2011-05-25 21:53:50 +0000 | [diff] [blame] | 1333 | // Add predicate operands. | 
| Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1334 | .addImm(ARMCC::AL) | 
| Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1335 | .addReg(0)); | 
| Cameron Zwarich | a946f47 | 2011-05-25 21:53:50 +0000 | [diff] [blame] | 1336 | return; | 
|  | 1337 | } | 
| Jim Grosbach | cd5e30f | 2010-11-30 18:30:19 +0000 | [diff] [blame] | 1338 | case ARM::BMOVPCRX_CALL: { | 
| Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1339 | OutStreamer.EmitInstruction(MCInstBuilder(ARM::MOVr) | 
| Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1340 | .addReg(ARM::LR) | 
|  | 1341 | .addReg(ARM::PC) | 
| Jim Grosbach | cd5e30f | 2010-11-30 18:30:19 +0000 | [diff] [blame] | 1342 | // Add predicate operands. | 
| Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1343 | .addImm(ARMCC::AL) | 
|  | 1344 | .addReg(0) | 
| Jim Grosbach | cd5e30f | 2010-11-30 18:30:19 +0000 | [diff] [blame] | 1345 | // Add 's' bit operand (always reg0 for this) | 
| Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1346 | .addReg(0)); | 
| Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1347 |  | 
| Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1348 | OutStreamer.EmitInstruction(MCInstBuilder(ARM::MOVr) | 
| Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1349 | .addReg(ARM::PC) | 
| Benjamin Kramer | 2f54571 | 2013-03-15 17:27:39 +0000 | [diff] [blame] | 1350 | .addReg(MI->getOperand(0).getReg()) | 
| Jim Grosbach | cd5e30f | 2010-11-30 18:30:19 +0000 | [diff] [blame] | 1351 | // Add predicate operands. | 
| Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1352 | .addImm(ARMCC::AL) | 
|  | 1353 | .addReg(0) | 
| Jim Grosbach | cd5e30f | 2010-11-30 18:30:19 +0000 | [diff] [blame] | 1354 | // Add 's' bit operand (always reg0 for this) | 
| Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1355 | .addReg(0)); | 
| Jim Grosbach | cd5e30f | 2010-11-30 18:30:19 +0000 | [diff] [blame] | 1356 | return; | 
|  | 1357 | } | 
| Evan Cheng | 65f9d19 | 2012-02-28 18:51:51 +0000 | [diff] [blame] | 1358 | case ARM::BMOVPCB_CALL: { | 
| Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1359 | OutStreamer.EmitInstruction(MCInstBuilder(ARM::MOVr) | 
| Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1360 | .addReg(ARM::LR) | 
|  | 1361 | .addReg(ARM::PC) | 
| Evan Cheng | 65f9d19 | 2012-02-28 18:51:51 +0000 | [diff] [blame] | 1362 | // Add predicate operands. | 
| Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1363 | .addImm(ARMCC::AL) | 
|  | 1364 | .addReg(0) | 
| Evan Cheng | 65f9d19 | 2012-02-28 18:51:51 +0000 | [diff] [blame] | 1365 | // Add 's' bit operand (always reg0 for this) | 
| Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1366 | .addReg(0)); | 
| Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1367 |  | 
|  | 1368 | const GlobalValue *GV = MI->getOperand(0).getGlobal(); | 
|  | 1369 | MCSymbol *GVSym = Mang->getSymbol(GV); | 
|  | 1370 | const MCExpr *GVSymExpr = MCSymbolRefExpr::Create(GVSym, OutContext); | 
| Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1371 | OutStreamer.EmitInstruction(MCInstBuilder(ARM::Bcc) | 
| Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1372 | .addExpr(GVSymExpr) | 
| Evan Cheng | 65f9d19 | 2012-02-28 18:51:51 +0000 | [diff] [blame] | 1373 | // Add predicate operands. | 
| Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1374 | .addImm(ARMCC::AL) | 
| Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1375 | .addReg(0)); | 
| Evan Cheng | 65f9d19 | 2012-02-28 18:51:51 +0000 | [diff] [blame] | 1376 | return; | 
|  | 1377 | } | 
| Evan Cheng | 2f2435d | 2011-01-21 18:55:51 +0000 | [diff] [blame] | 1378 | case ARM::MOVi16_ga_pcrel: | 
|  | 1379 | case ARM::t2MOVi16_ga_pcrel: { | 
| Evan Cheng | dfce83c | 2011-01-17 08:03:18 +0000 | [diff] [blame] | 1380 | MCInst TmpInst; | 
| Evan Cheng | 2f2435d | 2011-01-21 18:55:51 +0000 | [diff] [blame] | 1381 | TmpInst.setOpcode(Opc == ARM::MOVi16_ga_pcrel? ARM::MOVi16 : ARM::t2MOVi16); | 
| Evan Cheng | dfce83c | 2011-01-17 08:03:18 +0000 | [diff] [blame] | 1382 | TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg())); | 
|  | 1383 |  | 
| Evan Cheng | 2f2435d | 2011-01-21 18:55:51 +0000 | [diff] [blame] | 1384 | unsigned TF = MI->getOperand(1).getTargetFlags(); | 
|  | 1385 | bool isPIC = TF == ARMII::MO_LO16_NONLAZY_PIC; | 
| Evan Cheng | dfce83c | 2011-01-17 08:03:18 +0000 | [diff] [blame] | 1386 | const GlobalValue *GV = MI->getOperand(1).getGlobal(); | 
|  | 1387 | MCSymbol *GVSym = GetARMGVSymbol(GV); | 
|  | 1388 | const MCExpr *GVSymExpr = MCSymbolRefExpr::Create(GVSym, OutContext); | 
| Evan Cheng | 2f2435d | 2011-01-21 18:55:51 +0000 | [diff] [blame] | 1389 | if (isPIC) { | 
|  | 1390 | MCSymbol *LabelSym = getPICLabel(MAI->getPrivateGlobalPrefix(), | 
|  | 1391 | getFunctionNumber(), | 
|  | 1392 | MI->getOperand(2).getImm(), OutContext); | 
|  | 1393 | const MCExpr *LabelSymExpr= MCSymbolRefExpr::Create(LabelSym, OutContext); | 
|  | 1394 | unsigned PCAdj = (Opc == ARM::MOVi16_ga_pcrel) ? 8 : 4; | 
|  | 1395 | const MCExpr *PCRelExpr = | 
|  | 1396 | ARMMCExpr::CreateLower16(MCBinaryExpr::CreateSub(GVSymExpr, | 
|  | 1397 | MCBinaryExpr::CreateAdd(LabelSymExpr, | 
|  | 1398 | MCConstantExpr::Create(PCAdj, OutContext), | 
| Evan Cheng | dfce83c | 2011-01-17 08:03:18 +0000 | [diff] [blame] | 1399 | OutContext), OutContext), OutContext); | 
| Evan Cheng | 2f2435d | 2011-01-21 18:55:51 +0000 | [diff] [blame] | 1400 | TmpInst.addOperand(MCOperand::CreateExpr(PCRelExpr)); | 
|  | 1401 | } else { | 
|  | 1402 | const MCExpr *RefExpr= ARMMCExpr::CreateLower16(GVSymExpr, OutContext); | 
|  | 1403 | TmpInst.addOperand(MCOperand::CreateExpr(RefExpr)); | 
|  | 1404 | } | 
|  | 1405 |  | 
| Evan Cheng | dfce83c | 2011-01-17 08:03:18 +0000 | [diff] [blame] | 1406 | // Add predicate operands. | 
|  | 1407 | TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL)); | 
|  | 1408 | TmpInst.addOperand(MCOperand::CreateReg(0)); | 
|  | 1409 | // Add 's' bit operand (always reg0 for this) | 
|  | 1410 | TmpInst.addOperand(MCOperand::CreateReg(0)); | 
|  | 1411 | OutStreamer.EmitInstruction(TmpInst); | 
|  | 1412 | return; | 
|  | 1413 | } | 
| Evan Cheng | 2f2435d | 2011-01-21 18:55:51 +0000 | [diff] [blame] | 1414 | case ARM::MOVTi16_ga_pcrel: | 
|  | 1415 | case ARM::t2MOVTi16_ga_pcrel: { | 
| Evan Cheng | dfce83c | 2011-01-17 08:03:18 +0000 | [diff] [blame] | 1416 | MCInst TmpInst; | 
| Evan Cheng | 2f2435d | 2011-01-21 18:55:51 +0000 | [diff] [blame] | 1417 | TmpInst.setOpcode(Opc == ARM::MOVTi16_ga_pcrel | 
|  | 1418 | ? ARM::MOVTi16 : ARM::t2MOVTi16); | 
| Evan Cheng | dfce83c | 2011-01-17 08:03:18 +0000 | [diff] [blame] | 1419 | TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg())); | 
|  | 1420 | TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg())); | 
|  | 1421 |  | 
| Evan Cheng | 2f2435d | 2011-01-21 18:55:51 +0000 | [diff] [blame] | 1422 | unsigned TF = MI->getOperand(2).getTargetFlags(); | 
|  | 1423 | bool isPIC = TF == ARMII::MO_HI16_NONLAZY_PIC; | 
| Evan Cheng | dfce83c | 2011-01-17 08:03:18 +0000 | [diff] [blame] | 1424 | const GlobalValue *GV = MI->getOperand(2).getGlobal(); | 
|  | 1425 | MCSymbol *GVSym = GetARMGVSymbol(GV); | 
|  | 1426 | const MCExpr *GVSymExpr = MCSymbolRefExpr::Create(GVSym, OutContext); | 
| Evan Cheng | 2f2435d | 2011-01-21 18:55:51 +0000 | [diff] [blame] | 1427 | if (isPIC) { | 
|  | 1428 | MCSymbol *LabelSym = getPICLabel(MAI->getPrivateGlobalPrefix(), | 
|  | 1429 | getFunctionNumber(), | 
|  | 1430 | MI->getOperand(3).getImm(), OutContext); | 
|  | 1431 | const MCExpr *LabelSymExpr= MCSymbolRefExpr::Create(LabelSym, OutContext); | 
|  | 1432 | unsigned PCAdj = (Opc == ARM::MOVTi16_ga_pcrel) ? 8 : 4; | 
|  | 1433 | const MCExpr *PCRelExpr = | 
|  | 1434 | ARMMCExpr::CreateUpper16(MCBinaryExpr::CreateSub(GVSymExpr, | 
|  | 1435 | MCBinaryExpr::CreateAdd(LabelSymExpr, | 
|  | 1436 | MCConstantExpr::Create(PCAdj, OutContext), | 
| Evan Cheng | dfce83c | 2011-01-17 08:03:18 +0000 | [diff] [blame] | 1437 | OutContext), OutContext), OutContext); | 
| Evan Cheng | 2f2435d | 2011-01-21 18:55:51 +0000 | [diff] [blame] | 1438 | TmpInst.addOperand(MCOperand::CreateExpr(PCRelExpr)); | 
|  | 1439 | } else { | 
|  | 1440 | const MCExpr *RefExpr= ARMMCExpr::CreateUpper16(GVSymExpr, OutContext); | 
|  | 1441 | TmpInst.addOperand(MCOperand::CreateExpr(RefExpr)); | 
|  | 1442 | } | 
| Evan Cheng | dfce83c | 2011-01-17 08:03:18 +0000 | [diff] [blame] | 1443 | // Add predicate operands. | 
|  | 1444 | TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL)); | 
|  | 1445 | TmpInst.addOperand(MCOperand::CreateReg(0)); | 
|  | 1446 | // Add 's' bit operand (always reg0 for this) | 
|  | 1447 | TmpInst.addOperand(MCOperand::CreateReg(0)); | 
|  | 1448 | OutStreamer.EmitInstruction(TmpInst); | 
|  | 1449 | return; | 
|  | 1450 | } | 
| Jim Grosbach | 3d97920 | 2010-09-17 23:41:53 +0000 | [diff] [blame] | 1451 | case ARM::tPICADD: { | 
|  | 1452 | // This is a pseudo op for a label + instruction sequence, which looks like: | 
|  | 1453 | // LPC0: | 
|  | 1454 | //     add r0, pc | 
|  | 1455 | // This adds the address of LPC0 to r0. | 
|  | 1456 |  | 
|  | 1457 | // Emit the label. | 
| Jim Grosbach | af5d635 | 2010-09-18 00:05:05 +0000 | [diff] [blame] | 1458 | OutStreamer.EmitLabel(getPICLabel(MAI->getPrivateGlobalPrefix(), | 
|  | 1459 | getFunctionNumber(), MI->getOperand(2).getImm(), | 
|  | 1460 | OutContext)); | 
| Jim Grosbach | 3d97920 | 2010-09-17 23:41:53 +0000 | [diff] [blame] | 1461 |  | 
|  | 1462 | // Form and emit the add. | 
| Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1463 | OutStreamer.EmitInstruction(MCInstBuilder(ARM::tADDhirr) | 
| Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1464 | .addReg(MI->getOperand(0).getReg()) | 
|  | 1465 | .addReg(MI->getOperand(0).getReg()) | 
|  | 1466 | .addReg(ARM::PC) | 
|  | 1467 | // Add predicate operands. | 
|  | 1468 | .addImm(ARMCC::AL) | 
| Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1469 | .addReg(0)); | 
| Jim Grosbach | 3d97920 | 2010-09-17 23:41:53 +0000 | [diff] [blame] | 1470 | return; | 
|  | 1471 | } | 
| Jim Grosbach | c8e2e9d | 2010-09-30 19:53:58 +0000 | [diff] [blame] | 1472 | case ARM::PICADD: { | 
| Chris Lattner | add5749 | 2009-10-19 22:23:04 +0000 | [diff] [blame] | 1473 | // This is a pseudo op for a label + instruction sequence, which looks like: | 
|  | 1474 | // LPC0: | 
|  | 1475 | //     add r0, pc, r0 | 
|  | 1476 | // This adds the address of LPC0 to r0. | 
| Jim Grosbach | 8ee5cd9 | 2010-09-02 01:02:06 +0000 | [diff] [blame] | 1477 |  | 
| Chris Lattner | add5749 | 2009-10-19 22:23:04 +0000 | [diff] [blame] | 1478 | // Emit the label. | 
| Jim Grosbach | af5d635 | 2010-09-18 00:05:05 +0000 | [diff] [blame] | 1479 | OutStreamer.EmitLabel(getPICLabel(MAI->getPrivateGlobalPrefix(), | 
|  | 1480 | getFunctionNumber(), MI->getOperand(2).getImm(), | 
|  | 1481 | OutContext)); | 
| Jim Grosbach | 8ee5cd9 | 2010-09-02 01:02:06 +0000 | [diff] [blame] | 1482 |  | 
| Jim Grosbach | 7ae9422 | 2010-09-14 21:05:34 +0000 | [diff] [blame] | 1483 | // Form and emit the add. | 
| Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1484 | OutStreamer.EmitInstruction(MCInstBuilder(ARM::ADDrr) | 
| Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1485 | .addReg(MI->getOperand(0).getReg()) | 
|  | 1486 | .addReg(ARM::PC) | 
|  | 1487 | .addReg(MI->getOperand(1).getReg()) | 
|  | 1488 | // Add predicate operands. | 
|  | 1489 | .addImm(MI->getOperand(3).getImm()) | 
|  | 1490 | .addReg(MI->getOperand(4).getReg()) | 
|  | 1491 | // Add 's' bit operand (always reg0 for this) | 
| Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1492 | .addReg(0)); | 
| Chris Lattner | add5749 | 2009-10-19 22:23:04 +0000 | [diff] [blame] | 1493 | return; | 
|  | 1494 | } | 
| Jim Grosbach | a7d430b | 2010-09-17 16:25:52 +0000 | [diff] [blame] | 1495 | case ARM::PICSTR: | 
|  | 1496 | case ARM::PICSTRB: | 
|  | 1497 | case ARM::PICSTRH: | 
|  | 1498 | case ARM::PICLDR: | 
|  | 1499 | case ARM::PICLDRB: | 
|  | 1500 | case ARM::PICLDRH: | 
|  | 1501 | case ARM::PICLDRSB: | 
|  | 1502 | case ARM::PICLDRSH: { | 
| Jim Grosbach | 218e22d | 2010-09-16 17:43:25 +0000 | [diff] [blame] | 1503 | // This is a pseudo op for a label + instruction sequence, which looks like: | 
|  | 1504 | // LPC0: | 
| Jim Grosbach | a7d430b | 2010-09-17 16:25:52 +0000 | [diff] [blame] | 1505 | //     OP r0, [pc, r0] | 
| Jim Grosbach | 218e22d | 2010-09-16 17:43:25 +0000 | [diff] [blame] | 1506 | // The LCP0 label is referenced by a constant pool entry in order to get | 
|  | 1507 | // a PC-relative address at the ldr instruction. | 
|  | 1508 |  | 
|  | 1509 | // Emit the label. | 
| Jim Grosbach | af5d635 | 2010-09-18 00:05:05 +0000 | [diff] [blame] | 1510 | OutStreamer.EmitLabel(getPICLabel(MAI->getPrivateGlobalPrefix(), | 
|  | 1511 | getFunctionNumber(), MI->getOperand(2).getImm(), | 
|  | 1512 | OutContext)); | 
| Jim Grosbach | 218e22d | 2010-09-16 17:43:25 +0000 | [diff] [blame] | 1513 |  | 
|  | 1514 | // Form and emit the load | 
| Jim Grosbach | a7d430b | 2010-09-17 16:25:52 +0000 | [diff] [blame] | 1515 | unsigned Opcode; | 
|  | 1516 | switch (MI->getOpcode()) { | 
|  | 1517 | default: | 
|  | 1518 | llvm_unreachable("Unexpected opcode!"); | 
| Jim Grosbach | 338de3e | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 1519 | case ARM::PICSTR:   Opcode = ARM::STRrs; break; | 
|  | 1520 | case ARM::PICSTRB:  Opcode = ARM::STRBrs; break; | 
| Jim Grosbach | a7d430b | 2010-09-17 16:25:52 +0000 | [diff] [blame] | 1521 | case ARM::PICSTRH:  Opcode = ARM::STRH; break; | 
| Jim Grosbach | 1e4d9a1 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 1522 | case ARM::PICLDR:   Opcode = ARM::LDRrs; break; | 
| Jim Grosbach | 5a7c715 | 2010-10-27 00:19:44 +0000 | [diff] [blame] | 1523 | case ARM::PICLDRB:  Opcode = ARM::LDRBrs; break; | 
| Jim Grosbach | a7d430b | 2010-09-17 16:25:52 +0000 | [diff] [blame] | 1524 | case ARM::PICLDRH:  Opcode = ARM::LDRH; break; | 
|  | 1525 | case ARM::PICLDRSB: Opcode = ARM::LDRSB; break; | 
|  | 1526 | case ARM::PICLDRSH: Opcode = ARM::LDRSH; break; | 
|  | 1527 | } | 
| Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1528 | OutStreamer.EmitInstruction(MCInstBuilder(Opcode) | 
| Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1529 | .addReg(MI->getOperand(0).getReg()) | 
|  | 1530 | .addReg(ARM::PC) | 
|  | 1531 | .addReg(MI->getOperand(1).getReg()) | 
|  | 1532 | .addImm(0) | 
|  | 1533 | // Add predicate operands. | 
|  | 1534 | .addImm(MI->getOperand(3).getImm()) | 
| Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1535 | .addReg(MI->getOperand(4).getReg())); | 
| Jim Grosbach | 218e22d | 2010-09-16 17:43:25 +0000 | [diff] [blame] | 1536 |  | 
|  | 1537 | return; | 
|  | 1538 | } | 
| Jim Grosbach | c8e2e9d | 2010-09-30 19:53:58 +0000 | [diff] [blame] | 1539 | case ARM::CONSTPOOL_ENTRY: { | 
| Chris Lattner | 186c6b0 | 2009-10-19 22:33:05 +0000 | [diff] [blame] | 1540 | /// CONSTPOOL_ENTRY - This instruction represents a floating constant pool | 
|  | 1541 | /// in the function.  The first operand is the ID# for this instruction, the | 
|  | 1542 | /// second is the index into the MachineConstantPool that this is, the third | 
|  | 1543 | /// is the size in bytes of this constant pool entry. | 
| Jakob Stoklund Olesen | 2e05db2 | 2011-12-06 01:43:02 +0000 | [diff] [blame] | 1544 | /// The required alignment is specified on the basic block holding this MI. | 
| Chris Lattner | 186c6b0 | 2009-10-19 22:33:05 +0000 | [diff] [blame] | 1545 | unsigned LabelId = (unsigned)MI->getOperand(0).getImm(); | 
|  | 1546 | unsigned CPIdx   = (unsigned)MI->getOperand(1).getIndex(); | 
|  | 1547 |  | 
| Jim Grosbach | 4b63d2a | 2012-05-18 19:12:01 +0000 | [diff] [blame] | 1548 | // If this is the first entry of the pool, mark it. | 
|  | 1549 | if (!InConstantPool) { | 
|  | 1550 | OutStreamer.EmitDataRegion(MCDR_DataRegion); | 
|  | 1551 | InConstantPool = true; | 
|  | 1552 | } | 
|  | 1553 |  | 
| Chris Lattner | c55ea3f | 2010-01-23 07:00:21 +0000 | [diff] [blame] | 1554 | OutStreamer.EmitLabel(GetCPISymbol(LabelId)); | 
| Chris Lattner | 186c6b0 | 2009-10-19 22:33:05 +0000 | [diff] [blame] | 1555 |  | 
|  | 1556 | const MachineConstantPoolEntry &MCPE = MCP->getConstants()[CPIdx]; | 
|  | 1557 | if (MCPE.isMachineConstantPoolEntry()) | 
|  | 1558 | EmitMachineConstantPoolValue(MCPE.Val.MachineCPVal); | 
|  | 1559 | else | 
|  | 1560 | EmitGlobalConstant(MCPE.Val.ConstVal); | 
| Chris Lattner | 186c6b0 | 2009-10-19 22:33:05 +0000 | [diff] [blame] | 1561 | return; | 
|  | 1562 | } | 
| Jim Grosbach | d64f9b8 | 2010-09-21 23:28:16 +0000 | [diff] [blame] | 1563 | case ARM::t2BR_JT: { | 
|  | 1564 | // Lower and emit the instruction itself, then the jump table following it. | 
| Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1565 | OutStreamer.EmitInstruction(MCInstBuilder(ARM::tMOVr) | 
| Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1566 | .addReg(ARM::PC) | 
|  | 1567 | .addReg(MI->getOperand(0).getReg()) | 
|  | 1568 | // Add predicate operands. | 
|  | 1569 | .addImm(ARMCC::AL) | 
| Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1570 | .addReg(0)); | 
| Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1571 |  | 
| Jim Grosbach | 7ec3d34 | 2010-11-29 22:37:40 +0000 | [diff] [blame] | 1572 | // Output the data for the jump table itself | 
|  | 1573 | EmitJump2Table(MI); | 
|  | 1574 | return; | 
|  | 1575 | } | 
|  | 1576 | case ARM::t2TBB_JT: { | 
|  | 1577 | // Lower and emit the instruction itself, then the jump table following it. | 
| Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1578 | OutStreamer.EmitInstruction(MCInstBuilder(ARM::t2TBB) | 
| Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1579 | .addReg(ARM::PC) | 
|  | 1580 | .addReg(MI->getOperand(0).getReg()) | 
|  | 1581 | // Add predicate operands. | 
|  | 1582 | .addImm(ARMCC::AL) | 
| Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1583 | .addReg(0)); | 
| Jim Grosbach | 7ec3d34 | 2010-11-29 22:37:40 +0000 | [diff] [blame] | 1584 |  | 
| Jim Grosbach | 7ec3d34 | 2010-11-29 22:37:40 +0000 | [diff] [blame] | 1585 | // Output the data for the jump table itself | 
|  | 1586 | EmitJump2Table(MI); | 
|  | 1587 | // Make sure the next instruction is 2-byte aligned. | 
|  | 1588 | EmitAlignment(1); | 
|  | 1589 | return; | 
|  | 1590 | } | 
|  | 1591 | case ARM::t2TBH_JT: { | 
|  | 1592 | // Lower and emit the instruction itself, then the jump table following it. | 
| Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1593 | OutStreamer.EmitInstruction(MCInstBuilder(ARM::t2TBH) | 
| Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1594 | .addReg(ARM::PC) | 
|  | 1595 | .addReg(MI->getOperand(0).getReg()) | 
|  | 1596 | // Add predicate operands. | 
|  | 1597 | .addImm(ARMCC::AL) | 
| Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1598 | .addReg(0)); | 
| Jim Grosbach | 7ec3d34 | 2010-11-29 22:37:40 +0000 | [diff] [blame] | 1599 |  | 
| Jim Grosbach | 7ec3d34 | 2010-11-29 22:37:40 +0000 | [diff] [blame] | 1600 | // Output the data for the jump table itself | 
| Jim Grosbach | d64f9b8 | 2010-09-21 23:28:16 +0000 | [diff] [blame] | 1601 | EmitJump2Table(MI); | 
|  | 1602 | return; | 
|  | 1603 | } | 
| Jim Grosbach | 58bc36a | 2010-11-29 19:32:47 +0000 | [diff] [blame] | 1604 | case ARM::tBR_JTr: | 
| Jim Grosbach | 150b1ad | 2010-11-29 18:37:44 +0000 | [diff] [blame] | 1605 | case ARM::BR_JTr: { | 
|  | 1606 | // Lower and emit the instruction itself, then the jump table following it. | 
|  | 1607 | // mov pc, target | 
|  | 1608 | MCInst TmpInst; | 
| Jim Grosbach | 7ec3d34 | 2010-11-29 22:37:40 +0000 | [diff] [blame] | 1609 | unsigned Opc = MI->getOpcode() == ARM::BR_JTr ? | 
| Jim Grosbach | e9cc901 | 2011-06-30 23:38:17 +0000 | [diff] [blame] | 1610 | ARM::MOVr : ARM::tMOVr; | 
| Jim Grosbach | 58bc36a | 2010-11-29 19:32:47 +0000 | [diff] [blame] | 1611 | TmpInst.setOpcode(Opc); | 
| Jim Grosbach | 150b1ad | 2010-11-29 18:37:44 +0000 | [diff] [blame] | 1612 | TmpInst.addOperand(MCOperand::CreateReg(ARM::PC)); | 
|  | 1613 | TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg())); | 
|  | 1614 | // Add predicate operands. | 
|  | 1615 | TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL)); | 
|  | 1616 | TmpInst.addOperand(MCOperand::CreateReg(0)); | 
| Jim Grosbach | cd5e30f | 2010-11-30 18:30:19 +0000 | [diff] [blame] | 1617 | // Add 's' bit operand (always reg0 for this) | 
|  | 1618 | if (Opc == ARM::MOVr) | 
|  | 1619 | TmpInst.addOperand(MCOperand::CreateReg(0)); | 
| Jim Grosbach | 150b1ad | 2010-11-29 18:37:44 +0000 | [diff] [blame] | 1620 | OutStreamer.EmitInstruction(TmpInst); | 
|  | 1621 |  | 
| Jim Grosbach | 58bc36a | 2010-11-29 19:32:47 +0000 | [diff] [blame] | 1622 | // Make sure the Thumb jump table is 4-byte aligned. | 
| Jim Grosbach | e9cc901 | 2011-06-30 23:38:17 +0000 | [diff] [blame] | 1623 | if (Opc == ARM::tMOVr) | 
| Jim Grosbach | 58bc36a | 2010-11-29 19:32:47 +0000 | [diff] [blame] | 1624 | EmitAlignment(2); | 
|  | 1625 |  | 
| Jim Grosbach | 150b1ad | 2010-11-29 18:37:44 +0000 | [diff] [blame] | 1626 | // Output the data for the jump table itself | 
|  | 1627 | EmitJumpTable(MI); | 
|  | 1628 | return; | 
|  | 1629 | } | 
|  | 1630 | case ARM::BR_JTm: { | 
|  | 1631 | // Lower and emit the instruction itself, then the jump table following it. | 
|  | 1632 | // ldr pc, target | 
|  | 1633 | MCInst TmpInst; | 
|  | 1634 | if (MI->getOperand(1).getReg() == 0) { | 
|  | 1635 | // literal offset | 
|  | 1636 | TmpInst.setOpcode(ARM::LDRi12); | 
|  | 1637 | TmpInst.addOperand(MCOperand::CreateReg(ARM::PC)); | 
|  | 1638 | TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg())); | 
|  | 1639 | TmpInst.addOperand(MCOperand::CreateImm(MI->getOperand(2).getImm())); | 
|  | 1640 | } else { | 
|  | 1641 | TmpInst.setOpcode(ARM::LDRrs); | 
|  | 1642 | TmpInst.addOperand(MCOperand::CreateReg(ARM::PC)); | 
|  | 1643 | TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg())); | 
|  | 1644 | TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg())); | 
|  | 1645 | TmpInst.addOperand(MCOperand::CreateImm(0)); | 
|  | 1646 | } | 
|  | 1647 | // Add predicate operands. | 
|  | 1648 | TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL)); | 
|  | 1649 | TmpInst.addOperand(MCOperand::CreateReg(0)); | 
|  | 1650 | OutStreamer.EmitInstruction(TmpInst); | 
|  | 1651 |  | 
|  | 1652 | // Output the data for the jump table itself | 
| Jim Grosbach | 284eebc | 2010-09-22 17:39:48 +0000 | [diff] [blame] | 1653 | EmitJumpTable(MI); | 
|  | 1654 | return; | 
|  | 1655 | } | 
| Jim Grosbach | 08c562b | 2010-11-17 21:05:55 +0000 | [diff] [blame] | 1656 | case ARM::BR_JTadd: { | 
|  | 1657 | // Lower and emit the instruction itself, then the jump table following it. | 
|  | 1658 | // add pc, target, idx | 
| Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1659 | OutStreamer.EmitInstruction(MCInstBuilder(ARM::ADDrr) | 
| Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1660 | .addReg(ARM::PC) | 
|  | 1661 | .addReg(MI->getOperand(0).getReg()) | 
|  | 1662 | .addReg(MI->getOperand(1).getReg()) | 
|  | 1663 | // Add predicate operands. | 
|  | 1664 | .addImm(ARMCC::AL) | 
|  | 1665 | .addReg(0) | 
|  | 1666 | // Add 's' bit operand (always reg0 for this) | 
| Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1667 | .addReg(0)); | 
| Jim Grosbach | 08c562b | 2010-11-17 21:05:55 +0000 | [diff] [blame] | 1668 |  | 
|  | 1669 | // Output the data for the jump table itself | 
|  | 1670 | EmitJumpTable(MI); | 
|  | 1671 | return; | 
|  | 1672 | } | 
| Jim Grosbach | 8503054 | 2010-09-23 18:05:37 +0000 | [diff] [blame] | 1673 | case ARM::TRAP: { | 
|  | 1674 | // Non-Darwin binutils don't yet support the "trap" mnemonic. | 
|  | 1675 | // FIXME: Remove this special case when they do. | 
|  | 1676 | if (!Subtarget->isTargetDarwin()) { | 
| Jim Grosbach | fae8305 | 2010-10-01 23:21:38 +0000 | [diff] [blame] | 1677 | //.long 0xe7ffdefe @ trap | 
| Jim Grosbach | 7d34837 | 2010-09-23 19:42:17 +0000 | [diff] [blame] | 1678 | uint32_t Val = 0xe7ffdefeUL; | 
| Jim Grosbach | 8503054 | 2010-09-23 18:05:37 +0000 | [diff] [blame] | 1679 | OutStreamer.AddComment("trap"); | 
|  | 1680 | OutStreamer.EmitIntValue(Val, 4); | 
|  | 1681 | return; | 
|  | 1682 | } | 
|  | 1683 | break; | 
|  | 1684 | } | 
| Eli Bendersky | 2e2ce49 | 2013-01-30 16:30:19 +0000 | [diff] [blame] | 1685 | case ARM::TRAPNaCl: { | 
|  | 1686 | //.long 0xe7fedef0 @ trap | 
|  | 1687 | uint32_t Val = 0xe7fedef0UL; | 
|  | 1688 | OutStreamer.AddComment("trap"); | 
|  | 1689 | OutStreamer.EmitIntValue(Val, 4); | 
|  | 1690 | return; | 
|  | 1691 | } | 
| Jim Grosbach | 8503054 | 2010-09-23 18:05:37 +0000 | [diff] [blame] | 1692 | case ARM::tTRAP: { | 
|  | 1693 | // Non-Darwin binutils don't yet support the "trap" mnemonic. | 
|  | 1694 | // FIXME: Remove this special case when they do. | 
|  | 1695 | if (!Subtarget->isTargetDarwin()) { | 
| Jim Grosbach | fae8305 | 2010-10-01 23:21:38 +0000 | [diff] [blame] | 1696 | //.short 57086 @ trap | 
| Benjamin Kramer | e38495d | 2010-09-23 18:57:26 +0000 | [diff] [blame] | 1697 | uint16_t Val = 0xdefe; | 
| Jim Grosbach | 8503054 | 2010-09-23 18:05:37 +0000 | [diff] [blame] | 1698 | OutStreamer.AddComment("trap"); | 
|  | 1699 | OutStreamer.EmitIntValue(Val, 2); | 
|  | 1700 | return; | 
|  | 1701 | } | 
|  | 1702 | break; | 
|  | 1703 | } | 
| Jim Grosbach | 4a6ab13 | 2010-09-24 20:47:58 +0000 | [diff] [blame] | 1704 | case ARM::t2Int_eh_sjlj_setjmp: | 
|  | 1705 | case ARM::t2Int_eh_sjlj_setjmp_nofp: | 
| Jim Grosbach | c8e2e9d | 2010-09-30 19:53:58 +0000 | [diff] [blame] | 1706 | case ARM::tInt_eh_sjlj_setjmp: { | 
| Jim Grosbach | 4a6ab13 | 2010-09-24 20:47:58 +0000 | [diff] [blame] | 1707 | // Two incoming args: GPR:$src, GPR:$val | 
|  | 1708 | // mov $val, pc | 
|  | 1709 | // adds $val, #7 | 
|  | 1710 | // str $val, [$src, #4] | 
|  | 1711 | // movs r0, #0 | 
|  | 1712 | // b 1f | 
|  | 1713 | // movs r0, #1 | 
|  | 1714 | // 1: | 
|  | 1715 | unsigned SrcReg = MI->getOperand(0).getReg(); | 
|  | 1716 | unsigned ValReg = MI->getOperand(1).getReg(); | 
|  | 1717 | MCSymbol *Label = GetARMSJLJEHLabel(); | 
| Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1718 | OutStreamer.AddComment("eh_setjmp begin"); | 
| Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1719 | OutStreamer.EmitInstruction(MCInstBuilder(ARM::tMOVr) | 
| Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1720 | .addReg(ValReg) | 
|  | 1721 | .addReg(ARM::PC) | 
| Jim Grosbach | b98ab91 | 2011-06-30 22:10:46 +0000 | [diff] [blame] | 1722 | // Predicate. | 
| Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1723 | .addImm(ARMCC::AL) | 
| Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1724 | .addReg(0)); | 
| Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1725 |  | 
| Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1726 | OutStreamer.EmitInstruction(MCInstBuilder(ARM::tADDi3) | 
| Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1727 | .addReg(ValReg) | 
| Jim Grosbach | 4a6ab13 | 2010-09-24 20:47:58 +0000 | [diff] [blame] | 1728 | // 's' bit operand | 
| Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1729 | .addReg(ARM::CPSR) | 
|  | 1730 | .addReg(ValReg) | 
|  | 1731 | .addImm(7) | 
| Jim Grosbach | 4a6ab13 | 2010-09-24 20:47:58 +0000 | [diff] [blame] | 1732 | // Predicate. | 
| Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1733 | .addImm(ARMCC::AL) | 
| Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1734 | .addReg(0)); | 
| Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1735 |  | 
| Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1736 | OutStreamer.EmitInstruction(MCInstBuilder(ARM::tSTRi) | 
| Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1737 | .addReg(ValReg) | 
|  | 1738 | .addReg(SrcReg) | 
| Jim Grosbach | 4a6ab13 | 2010-09-24 20:47:58 +0000 | [diff] [blame] | 1739 | // The offset immediate is #4. The operand value is scaled by 4 for the | 
|  | 1740 | // tSTR instruction. | 
| Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1741 | .addImm(1) | 
| Jim Grosbach | 4a6ab13 | 2010-09-24 20:47:58 +0000 | [diff] [blame] | 1742 | // Predicate. | 
| Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1743 | .addImm(ARMCC::AL) | 
| Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1744 | .addReg(0)); | 
| Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1745 |  | 
| Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1746 | OutStreamer.EmitInstruction(MCInstBuilder(ARM::tMOVi8) | 
| Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1747 | .addReg(ARM::R0) | 
|  | 1748 | .addReg(ARM::CPSR) | 
|  | 1749 | .addImm(0) | 
| Jim Grosbach | 4a6ab13 | 2010-09-24 20:47:58 +0000 | [diff] [blame] | 1750 | // Predicate. | 
| Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1751 | .addImm(ARMCC::AL) | 
| Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1752 | .addReg(0)); | 
| Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1753 |  | 
|  | 1754 | const MCExpr *SymbolExpr = MCSymbolRefExpr::Create(Label, OutContext); | 
| Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1755 | OutStreamer.EmitInstruction(MCInstBuilder(ARM::tB) | 
| Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1756 | .addExpr(SymbolExpr) | 
|  | 1757 | .addImm(ARMCC::AL) | 
| Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1758 | .addReg(0)); | 
| Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1759 |  | 
|  | 1760 | OutStreamer.AddComment("eh_setjmp end"); | 
| Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1761 | OutStreamer.EmitInstruction(MCInstBuilder(ARM::tMOVi8) | 
| Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1762 | .addReg(ARM::R0) | 
|  | 1763 | .addReg(ARM::CPSR) | 
|  | 1764 | .addImm(1) | 
| Jim Grosbach | 4a6ab13 | 2010-09-24 20:47:58 +0000 | [diff] [blame] | 1765 | // Predicate. | 
| Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1766 | .addImm(ARMCC::AL) | 
| Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1767 | .addReg(0)); | 
| Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1768 |  | 
| Jim Grosbach | 4a6ab13 | 2010-09-24 20:47:58 +0000 | [diff] [blame] | 1769 | OutStreamer.EmitLabel(Label); | 
|  | 1770 | return; | 
|  | 1771 | } | 
|  | 1772 |  | 
| Jim Grosbach | c0aed71 | 2010-09-23 23:33:56 +0000 | [diff] [blame] | 1773 | case ARM::Int_eh_sjlj_setjmp_nofp: | 
| Jim Grosbach | c8e2e9d | 2010-09-30 19:53:58 +0000 | [diff] [blame] | 1774 | case ARM::Int_eh_sjlj_setjmp: { | 
| Jim Grosbach | c0aed71 | 2010-09-23 23:33:56 +0000 | [diff] [blame] | 1775 | // Two incoming args: GPR:$src, GPR:$val | 
|  | 1776 | // add $val, pc, #8 | 
|  | 1777 | // str $val, [$src, #+4] | 
|  | 1778 | // mov r0, #0 | 
|  | 1779 | // add pc, pc, #0 | 
|  | 1780 | // mov r0, #1 | 
|  | 1781 | unsigned SrcReg = MI->getOperand(0).getReg(); | 
|  | 1782 | unsigned ValReg = MI->getOperand(1).getReg(); | 
|  | 1783 |  | 
| Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1784 | OutStreamer.AddComment("eh_setjmp begin"); | 
| Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1785 | OutStreamer.EmitInstruction(MCInstBuilder(ARM::ADDri) | 
| Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1786 | .addReg(ValReg) | 
|  | 1787 | .addReg(ARM::PC) | 
|  | 1788 | .addImm(8) | 
| Jim Grosbach | c0aed71 | 2010-09-23 23:33:56 +0000 | [diff] [blame] | 1789 | // Predicate. | 
| Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1790 | .addImm(ARMCC::AL) | 
|  | 1791 | .addReg(0) | 
| Jim Grosbach | c0aed71 | 2010-09-23 23:33:56 +0000 | [diff] [blame] | 1792 | // 's' bit operand (always reg0 for this). | 
| Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1793 | .addReg(0)); | 
| Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1794 |  | 
| Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1795 | OutStreamer.EmitInstruction(MCInstBuilder(ARM::STRi12) | 
| Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1796 | .addReg(ValReg) | 
|  | 1797 | .addReg(SrcReg) | 
|  | 1798 | .addImm(4) | 
| Jim Grosbach | c0aed71 | 2010-09-23 23:33:56 +0000 | [diff] [blame] | 1799 | // Predicate. | 
| Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1800 | .addImm(ARMCC::AL) | 
| Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1801 | .addReg(0)); | 
| Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1802 |  | 
| Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1803 | OutStreamer.EmitInstruction(MCInstBuilder(ARM::MOVi) | 
| Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1804 | .addReg(ARM::R0) | 
|  | 1805 | .addImm(0) | 
| Jim Grosbach | c0aed71 | 2010-09-23 23:33:56 +0000 | [diff] [blame] | 1806 | // Predicate. | 
| Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1807 | .addImm(ARMCC::AL) | 
|  | 1808 | .addReg(0) | 
| Jim Grosbach | c0aed71 | 2010-09-23 23:33:56 +0000 | [diff] [blame] | 1809 | // 's' bit operand (always reg0 for this). | 
| Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1810 | .addReg(0)); | 
| Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1811 |  | 
| Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1812 | OutStreamer.EmitInstruction(MCInstBuilder(ARM::ADDri) | 
| Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1813 | .addReg(ARM::PC) | 
|  | 1814 | .addReg(ARM::PC) | 
|  | 1815 | .addImm(0) | 
| Jim Grosbach | c0aed71 | 2010-09-23 23:33:56 +0000 | [diff] [blame] | 1816 | // Predicate. | 
| Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1817 | .addImm(ARMCC::AL) | 
|  | 1818 | .addReg(0) | 
| Jim Grosbach | c0aed71 | 2010-09-23 23:33:56 +0000 | [diff] [blame] | 1819 | // 's' bit operand (always reg0 for this). | 
| Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1820 | .addReg(0)); | 
| Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1821 |  | 
|  | 1822 | OutStreamer.AddComment("eh_setjmp end"); | 
| Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1823 | OutStreamer.EmitInstruction(MCInstBuilder(ARM::MOVi) | 
| Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1824 | .addReg(ARM::R0) | 
|  | 1825 | .addImm(1) | 
| Jim Grosbach | c0aed71 | 2010-09-23 23:33:56 +0000 | [diff] [blame] | 1826 | // Predicate. | 
| Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1827 | .addImm(ARMCC::AL) | 
|  | 1828 | .addReg(0) | 
| Jim Grosbach | c0aed71 | 2010-09-23 23:33:56 +0000 | [diff] [blame] | 1829 | // 's' bit operand (always reg0 for this). | 
| Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1830 | .addReg(0)); | 
| Jim Grosbach | c0aed71 | 2010-09-23 23:33:56 +0000 | [diff] [blame] | 1831 | return; | 
|  | 1832 | } | 
| Jim Grosbach | 9e9ed98 | 2010-09-27 21:47:04 +0000 | [diff] [blame] | 1833 | case ARM::Int_eh_sjlj_longjmp: { | 
|  | 1834 | // ldr sp, [$src, #8] | 
|  | 1835 | // ldr $scratch, [$src, #4] | 
|  | 1836 | // ldr r7, [$src] | 
|  | 1837 | // bx $scratch | 
|  | 1838 | unsigned SrcReg = MI->getOperand(0).getReg(); | 
|  | 1839 | unsigned ScratchReg = MI->getOperand(1).getReg(); | 
| Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1840 | OutStreamer.EmitInstruction(MCInstBuilder(ARM::LDRi12) | 
| Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1841 | .addReg(ARM::SP) | 
|  | 1842 | .addReg(SrcReg) | 
|  | 1843 | .addImm(8) | 
| Jim Grosbach | 9e9ed98 | 2010-09-27 21:47:04 +0000 | [diff] [blame] | 1844 | // Predicate. | 
| Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1845 | .addImm(ARMCC::AL) | 
| Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1846 | .addReg(0)); | 
| Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1847 |  | 
| Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1848 | OutStreamer.EmitInstruction(MCInstBuilder(ARM::LDRi12) | 
| Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1849 | .addReg(ScratchReg) | 
|  | 1850 | .addReg(SrcReg) | 
|  | 1851 | .addImm(4) | 
| Jim Grosbach | 9e9ed98 | 2010-09-27 21:47:04 +0000 | [diff] [blame] | 1852 | // Predicate. | 
| Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1853 | .addImm(ARMCC::AL) | 
| Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1854 | .addReg(0)); | 
| Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1855 |  | 
| Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1856 | OutStreamer.EmitInstruction(MCInstBuilder(ARM::LDRi12) | 
| Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1857 | .addReg(ARM::R7) | 
|  | 1858 | .addReg(SrcReg) | 
|  | 1859 | .addImm(0) | 
| Jim Grosbach | 9e9ed98 | 2010-09-27 21:47:04 +0000 | [diff] [blame] | 1860 | // Predicate. | 
| Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1861 | .addImm(ARMCC::AL) | 
| Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1862 | .addReg(0)); | 
| Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1863 |  | 
| Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1864 | OutStreamer.EmitInstruction(MCInstBuilder(ARM::BX) | 
| Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1865 | .addReg(ScratchReg) | 
| Jim Grosbach | 9e9ed98 | 2010-09-27 21:47:04 +0000 | [diff] [blame] | 1866 | // Predicate. | 
| Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1867 | .addImm(ARMCC::AL) | 
| Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1868 | .addReg(0)); | 
| Jim Grosbach | 9e9ed98 | 2010-09-27 21:47:04 +0000 | [diff] [blame] | 1869 | return; | 
|  | 1870 | } | 
| Jim Grosbach | 175d641 | 2010-09-27 22:28:11 +0000 | [diff] [blame] | 1871 | case ARM::tInt_eh_sjlj_longjmp: { | 
|  | 1872 | // ldr $scratch, [$src, #8] | 
|  | 1873 | // mov sp, $scratch | 
|  | 1874 | // ldr $scratch, [$src, #4] | 
|  | 1875 | // ldr r7, [$src] | 
|  | 1876 | // bx $scratch | 
|  | 1877 | unsigned SrcReg = MI->getOperand(0).getReg(); | 
|  | 1878 | unsigned ScratchReg = MI->getOperand(1).getReg(); | 
| Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1879 | OutStreamer.EmitInstruction(MCInstBuilder(ARM::tLDRi) | 
| Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1880 | .addReg(ScratchReg) | 
|  | 1881 | .addReg(SrcReg) | 
| Jim Grosbach | 175d641 | 2010-09-27 22:28:11 +0000 | [diff] [blame] | 1882 | // The offset immediate is #8. The operand value is scaled by 4 for the | 
| Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 1883 | // tLDR instruction. | 
| Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1884 | .addImm(2) | 
| Jim Grosbach | 175d641 | 2010-09-27 22:28:11 +0000 | [diff] [blame] | 1885 | // Predicate. | 
| Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1886 | .addImm(ARMCC::AL) | 
| Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1887 | .addReg(0)); | 
| Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1888 |  | 
| Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1889 | OutStreamer.EmitInstruction(MCInstBuilder(ARM::tMOVr) | 
| Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1890 | .addReg(ARM::SP) | 
|  | 1891 | .addReg(ScratchReg) | 
| Jim Grosbach | 175d641 | 2010-09-27 22:28:11 +0000 | [diff] [blame] | 1892 | // Predicate. | 
| Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1893 | .addImm(ARMCC::AL) | 
| Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1894 | .addReg(0)); | 
| Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1895 |  | 
| Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1896 | OutStreamer.EmitInstruction(MCInstBuilder(ARM::tLDRi) | 
| Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1897 | .addReg(ScratchReg) | 
|  | 1898 | .addReg(SrcReg) | 
|  | 1899 | .addImm(1) | 
| Jim Grosbach | 175d641 | 2010-09-27 22:28:11 +0000 | [diff] [blame] | 1900 | // Predicate. | 
| Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1901 | .addImm(ARMCC::AL) | 
| Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1902 | .addReg(0)); | 
| Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1903 |  | 
| Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1904 | OutStreamer.EmitInstruction(MCInstBuilder(ARM::tLDRi) | 
| Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1905 | .addReg(ARM::R7) | 
|  | 1906 | .addReg(SrcReg) | 
|  | 1907 | .addImm(0) | 
| Jim Grosbach | 175d641 | 2010-09-27 22:28:11 +0000 | [diff] [blame] | 1908 | // Predicate. | 
| Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1909 | .addImm(ARMCC::AL) | 
| Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1910 | .addReg(0)); | 
| Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1911 |  | 
| Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1912 | OutStreamer.EmitInstruction(MCInstBuilder(ARM::tBX) | 
| Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1913 | .addReg(ScratchReg) | 
| Jim Grosbach | 175d641 | 2010-09-27 22:28:11 +0000 | [diff] [blame] | 1914 | // Predicate. | 
| Benjamin Kramer | 4e629f7 | 2012-11-26 13:34:22 +0000 | [diff] [blame] | 1915 | .addImm(ARMCC::AL) | 
| Benjamin Kramer | ebf576d | 2012-11-26 18:05:52 +0000 | [diff] [blame] | 1916 | .addReg(0)); | 
| Jim Grosbach | 175d641 | 2010-09-27 22:28:11 +0000 | [diff] [blame] | 1917 | return; | 
|  | 1918 | } | 
| Chris Lattner | 71eb077 | 2009-10-19 20:20:46 +0000 | [diff] [blame] | 1919 | } | 
| Jim Grosbach | 8ee5cd9 | 2010-09-02 01:02:06 +0000 | [diff] [blame] | 1920 |  | 
| Chris Lattner | 71eb077 | 2009-10-19 20:20:46 +0000 | [diff] [blame] | 1921 | MCInst TmpInst; | 
| Chris Lattner | de16ca8 | 2010-11-14 21:00:02 +0000 | [diff] [blame] | 1922 | LowerARMMachineInstrToMCInst(MI, TmpInst, *this); | 
| Anton Korobeynikov | e7410dd | 2011-03-05 18:43:32 +0000 | [diff] [blame] | 1923 |  | 
| Chris Lattner | 6f1f865 | 2010-02-03 01:16:28 +0000 | [diff] [blame] | 1924 | OutStreamer.EmitInstruction(TmpInst); | 
| Chris Lattner | 71eb077 | 2009-10-19 20:20:46 +0000 | [diff] [blame] | 1925 | } | 
| Daniel Dunbar | f0b3d15 | 2009-10-20 05:15:36 +0000 | [diff] [blame] | 1926 |  | 
|  | 1927 | //===----------------------------------------------------------------------===// | 
|  | 1928 | // Target Registry Stuff | 
|  | 1929 | //===----------------------------------------------------------------------===// | 
|  | 1930 |  | 
| Daniel Dunbar | f0b3d15 | 2009-10-20 05:15:36 +0000 | [diff] [blame] | 1931 | // Force static initialization. | 
|  | 1932 | extern "C" void LLVMInitializeARMAsmPrinter() { | 
|  | 1933 | RegisterAsmPrinter<ARMAsmPrinter> X(TheARMTarget); | 
|  | 1934 | RegisterAsmPrinter<ARMAsmPrinter> Y(TheThumbTarget); | 
| Daniel Dunbar | f0b3d15 | 2009-10-20 05:15:36 +0000 | [diff] [blame] | 1935 | } |