blob: 1ce52e9a1a00ffc48b9d2b5fb84725f7ceba59a4 [file] [log] [blame]
Tom Stellardca166212017-01-30 21:56:46 +00001//===- AMDGPULegalizerInfo.cpp -----------------------------------*- C++ -*-==//
2//
Chandler Carruth2946cd72019-01-19 08:50:56 +00003// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4// See https://llvm.org/LICENSE.txt for license information.
5// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
Tom Stellardca166212017-01-30 21:56:46 +00006//
7//===----------------------------------------------------------------------===//
8/// \file
9/// This file implements the targeting of the Machinelegalizer class for
10/// AMDGPU.
11/// \todo This should be generated by TableGen.
12//===----------------------------------------------------------------------===//
13
David Blaikie36a0f222018-03-23 23:58:31 +000014#include "AMDGPU.h"
Craig Topper2fa14362018-03-29 17:21:10 +000015#include "AMDGPULegalizerInfo.h"
Matt Arsenault85803362018-03-17 15:17:41 +000016#include "AMDGPUTargetMachine.h"
David Blaikieb3bde2e2017-11-17 01:07:10 +000017#include "llvm/CodeGen/TargetOpcodes.h"
Craig Topper2fa14362018-03-29 17:21:10 +000018#include "llvm/CodeGen/ValueTypes.h"
Tom Stellardca166212017-01-30 21:56:46 +000019#include "llvm/IR/DerivedTypes.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000020#include "llvm/IR/Type.h"
Tom Stellardca166212017-01-30 21:56:46 +000021#include "llvm/Support/Debug.h"
22
23using namespace llvm;
Daniel Sanders9ade5592018-01-29 17:37:29 +000024using namespace LegalizeActions;
Matt Arsenault990f5072019-01-25 00:51:00 +000025using namespace LegalizeMutations;
Matt Arsenault7ac79ed2019-01-20 19:45:18 +000026using namespace LegalityPredicates;
Tom Stellardca166212017-01-30 21:56:46 +000027
Tom Stellard5bfbae52018-07-11 20:59:01 +000028AMDGPULegalizerInfo::AMDGPULegalizerInfo(const GCNSubtarget &ST,
Matt Arsenaultc3fe46b2018-03-08 16:24:16 +000029 const GCNTargetMachine &TM) {
Tom Stellardca166212017-01-30 21:56:46 +000030 using namespace TargetOpcode;
31
Matt Arsenault85803362018-03-17 15:17:41 +000032 auto GetAddrSpacePtr = [&TM](unsigned AS) {
33 return LLT::pointer(AS, TM.getPointerSizeInBits(AS));
34 };
35
36 const LLT S1 = LLT::scalar(1);
Matt Arsenault45991592019-01-18 21:33:50 +000037 const LLT S16 = LLT::scalar(16);
Tom Stellardca166212017-01-30 21:56:46 +000038 const LLT S32 = LLT::scalar(32);
39 const LLT S64 = LLT::scalar(64);
Matt Arsenaultca676342019-01-25 02:36:32 +000040 const LLT S128 = LLT::scalar(128);
Matt Arsenaultff6a9a22019-01-20 18:40:36 +000041 const LLT S256 = LLT::scalar(256);
Tom Stellardeebbfc22018-06-30 04:09:44 +000042 const LLT S512 = LLT::scalar(512);
Matt Arsenault85803362018-03-17 15:17:41 +000043
Matt Arsenaultbee2ad72018-12-21 03:03:11 +000044 const LLT V2S16 = LLT::vector(2, 16);
Matt Arsenaulta1515d22019-01-08 01:30:02 +000045 const LLT V4S16 = LLT::vector(4, 16);
46 const LLT V8S16 = LLT::vector(8, 16);
Matt Arsenaultbee2ad72018-12-21 03:03:11 +000047
48 const LLT V2S32 = LLT::vector(2, 32);
49 const LLT V3S32 = LLT::vector(3, 32);
50 const LLT V4S32 = LLT::vector(4, 32);
51 const LLT V5S32 = LLT::vector(5, 32);
52 const LLT V6S32 = LLT::vector(6, 32);
53 const LLT V7S32 = LLT::vector(7, 32);
54 const LLT V8S32 = LLT::vector(8, 32);
55 const LLT V9S32 = LLT::vector(9, 32);
56 const LLT V10S32 = LLT::vector(10, 32);
57 const LLT V11S32 = LLT::vector(11, 32);
58 const LLT V12S32 = LLT::vector(12, 32);
59 const LLT V13S32 = LLT::vector(13, 32);
60 const LLT V14S32 = LLT::vector(14, 32);
61 const LLT V15S32 = LLT::vector(15, 32);
62 const LLT V16S32 = LLT::vector(16, 32);
63
64 const LLT V2S64 = LLT::vector(2, 64);
65 const LLT V3S64 = LLT::vector(3, 64);
66 const LLT V4S64 = LLT::vector(4, 64);
67 const LLT V5S64 = LLT::vector(5, 64);
68 const LLT V6S64 = LLT::vector(6, 64);
69 const LLT V7S64 = LLT::vector(7, 64);
70 const LLT V8S64 = LLT::vector(8, 64);
71
72 std::initializer_list<LLT> AllS32Vectors =
73 {V2S32, V3S32, V4S32, V5S32, V6S32, V7S32, V8S32,
74 V9S32, V10S32, V11S32, V12S32, V13S32, V14S32, V15S32, V16S32};
75 std::initializer_list<LLT> AllS64Vectors =
76 {V2S64, V3S64, V4S64, V5S64, V6S64, V7S64, V8S64};
77
Matt Arsenault85803362018-03-17 15:17:41 +000078 const LLT GlobalPtr = GetAddrSpacePtr(AMDGPUAS::GLOBAL_ADDRESS);
79 const LLT ConstantPtr = GetAddrSpacePtr(AMDGPUAS::CONSTANT_ADDRESS);
Matt Arsenault685d1e82018-03-17 15:17:45 +000080 const LLT LocalPtr = GetAddrSpacePtr(AMDGPUAS::LOCAL_ADDRESS);
Matt Arsenault0da63502018-08-31 05:49:54 +000081 const LLT FlatPtr = GetAddrSpacePtr(AMDGPUAS::FLAT_ADDRESS);
82 const LLT PrivatePtr = GetAddrSpacePtr(AMDGPUAS::PRIVATE_ADDRESS);
Matt Arsenault85803362018-03-17 15:17:41 +000083
Matt Arsenault934e5342018-12-13 20:34:15 +000084 const LLT CodePtr = FlatPtr;
85
Matt Arsenault685d1e82018-03-17 15:17:45 +000086 const LLT AddrSpaces[] = {
87 GlobalPtr,
88 ConstantPtr,
89 LocalPtr,
90 FlatPtr,
91 PrivatePtr
92 };
Tom Stellardca166212017-01-30 21:56:46 +000093
Matt Arsenaultadc40ba2019-01-08 01:22:47 +000094 setAction({G_BRCOND, S1}, Legal);
95
Matt Arsenault3e08b772019-01-25 04:53:57 +000096 getActionDefinitionsBuilder({G_ADD, G_SUB, G_MUL, G_UMULH, G_SMULH})
Matt Arsenault5d622fb2019-01-25 03:23:04 +000097 .legalFor({S32})
Matt Arsenault211e89d2019-01-27 00:52:51 +000098 .clampScalar(0, S32, S32)
Matt Arsenault5d622fb2019-01-25 03:23:04 +000099 .scalarize(0);
Matt Arsenault43398832018-12-20 01:35:49 +0000100
Matt Arsenault26a6c742019-01-26 23:47:07 +0000101 // Report legal for any types we can handle anywhere. For the cases only legal
102 // on the SALU, RegBankSelect will be able to re-legalize.
Matt Arsenault43398832018-12-20 01:35:49 +0000103 getActionDefinitionsBuilder({G_AND, G_OR, G_XOR})
Matt Arsenault26a6c742019-01-26 23:47:07 +0000104 .legalFor({S32, S1, S64, V2S32, V2S16, V4S16})
105 .clampScalar(0, S32, S64)
106 .scalarize(0);
Tom Stellardee6e6452017-06-12 20:54:56 +0000107
Matt Arsenault68c668a2019-01-08 01:09:09 +0000108 getActionDefinitionsBuilder({G_UADDO, G_SADDO, G_USUBO, G_SSUBO,
109 G_UADDE, G_SADDE, G_USUBE, G_SSUBE})
Matt Arsenault4d475942019-01-26 23:44:51 +0000110 .legalFor({{S32, S1}})
111 .clampScalar(0, S32, S32);
Matt Arsenault2cc15b62019-01-08 01:03:58 +0000112
Matt Arsenault7ac79ed2019-01-20 19:45:18 +0000113 getActionDefinitionsBuilder(G_BITCAST)
114 .legalForCartesianProduct({S32, V2S16})
115 .legalForCartesianProduct({S64, V2S32, V4S16})
116 .legalForCartesianProduct({V2S64, V4S32})
117 // Don't worry about the size constraint.
118 .legalIf(all(isPointer(0), isPointer(1)));
Tom Stellardff63ee02017-06-19 13:15:45 +0000119
Matt Arsenaultabdc4f22018-03-17 15:17:48 +0000120 getActionDefinitionsBuilder(G_FCONSTANT)
Matt Arsenault45991592019-01-18 21:33:50 +0000121 .legalFor({S32, S64, S16});
Tom Stellardeebbfc22018-06-30 04:09:44 +0000122
123 // G_IMPLICIT_DEF is a no-op so we can make it legal for any value type that
124 // can fit in a register.
125 // FIXME: We need to legalize several more operations before we can add
126 // a test case for size > 512.
Matt Arsenaultb3feccd2018-06-25 15:42:12 +0000127 getActionDefinitionsBuilder(G_IMPLICIT_DEF)
Tom Stellardeebbfc22018-06-30 04:09:44 +0000128 .legalIf([=](const LegalityQuery &Query) {
129 return Query.Types[0].getSizeInBits() <= 512;
130 })
131 .clampScalar(0, S1, S512);
Matt Arsenaultb3feccd2018-06-25 15:42:12 +0000132
Matt Arsenaultabdc4f22018-03-17 15:17:48 +0000133
Tom Stellarde0424122017-06-03 01:13:33 +0000134 // FIXME: i1 operands to intrinsics should always be legal, but other i1
135 // values may not be legal. We need to figure out how to distinguish
136 // between these two scenarios.
Matt Arsenault45991592019-01-18 21:33:50 +0000137 getActionDefinitionsBuilder(G_CONSTANT)
Matt Arsenault2065c942019-02-02 23:33:49 +0000138 .legalFor({S1, S32, S64, GlobalPtr,
139 LocalPtr, ConstantPtr, PrivatePtr, FlatPtr })
Matt Arsenault45991592019-01-18 21:33:50 +0000140 .clampScalar(0, S32, S64)
Matt Arsenault2065c942019-02-02 23:33:49 +0000141 .widenScalarToNextPow2(0)
142 .legalIf(isPointer(0));
Matt Arsenault06cbb272018-03-01 19:16:52 +0000143
Matt Arsenaultc94e26c2018-12-18 09:46:13 +0000144 setAction({G_FRAME_INDEX, PrivatePtr}, Legal);
145
Matt Arsenaultaebb2ee2019-01-22 20:14:29 +0000146 getActionDefinitionsBuilder({G_FADD, G_FMUL, G_FNEG, G_FABS, G_FMA})
147 .legalFor({S32, S64})
Matt Arsenault990f5072019-01-25 00:51:00 +0000148 .scalarize(0)
Matt Arsenaultaebb2ee2019-01-22 20:14:29 +0000149 .clampScalar(0, S32, S64);
Tom Stellardd0c6cf22017-10-27 23:57:41 +0000150
Matt Arsenaultdff33c32018-12-20 00:37:02 +0000151 getActionDefinitionsBuilder(G_FPTRUNC)
Matt Arsenaulte6cebd02019-01-25 04:37:33 +0000152 .legalFor({{S32, S64}, {S16, S32}})
153 .scalarize(0);
Matt Arsenaultdff33c32018-12-20 00:37:02 +0000154
Matt Arsenault24563ef2019-01-20 18:34:24 +0000155 getActionDefinitionsBuilder(G_FPEXT)
156 .legalFor({{S64, S32}, {S32, S16}})
Matt Arsenaultca676342019-01-25 02:36:32 +0000157 .lowerFor({{S64, S16}}) // FIXME: Implement
158 .scalarize(0);
Matt Arsenault24563ef2019-01-20 18:34:24 +0000159
Matt Arsenault745fd9f2019-01-20 19:10:31 +0000160 getActionDefinitionsBuilder(G_FSUB)
Matt Arsenaultaebb2ee2019-01-22 20:14:29 +0000161 // Use actual fsub instruction
162 .legalFor({S32})
163 // Must use fadd + fneg
164 .lowerFor({S64, S16, V2S16})
Matt Arsenault990f5072019-01-25 00:51:00 +0000165 .scalarize(0)
Matt Arsenaultaebb2ee2019-01-22 20:14:29 +0000166 .clampScalar(0, S32, S64);
Matt Arsenaulte01e7c82018-12-18 09:19:03 +0000167
Matt Arsenault24563ef2019-01-20 18:34:24 +0000168 getActionDefinitionsBuilder({G_SEXT, G_ZEXT, G_ANYEXT})
Matt Arsenault46ffe682019-01-20 19:28:20 +0000169 .legalFor({{S64, S32}, {S32, S16}, {S64, S16},
Matt Arsenaultca676342019-01-25 02:36:32 +0000170 {S32, S1}, {S64, S1}, {S16, S1},
171 // FIXME: Hack
Matt Arsenaultd8d193d2019-01-29 23:17:35 +0000172 {S128, S32}, {S128, S64}, {S32, LLT::scalar(24)}})
Matt Arsenaultca676342019-01-25 02:36:32 +0000173 .scalarize(0);
Matt Arsenaultf38f4832018-12-13 08:23:51 +0000174
Matt Arsenaultfb671642019-01-22 00:20:17 +0000175 getActionDefinitionsBuilder({G_SITOFP, G_UITOFP})
Matt Arsenaulte6cebd02019-01-25 04:37:33 +0000176 .legalFor({{S32, S32}, {S64, S32}})
177 .scalarize(0);
Matt Arsenaultdd022ce2018-03-01 19:04:25 +0000178
Matt Arsenaultfb671642019-01-22 00:20:17 +0000179 getActionDefinitionsBuilder({G_FPTOSI, G_FPTOUI})
Matt Arsenaulte6cebd02019-01-25 04:37:33 +0000180 .legalFor({{S32, S32}, {S32, S64}})
181 .scalarize(0);
Tom Stellard33445762018-02-07 04:47:59 +0000182
Matt Arsenaultf4c21c52018-12-21 03:14:45 +0000183 getActionDefinitionsBuilder({G_INTRINSIC_TRUNC, G_INTRINSIC_ROUND})
Matt Arsenault2e5f9002019-01-27 00:12:21 +0000184 .legalFor({S32, S64})
185 .scalarize(0);
Matt Arsenaultf4c21c52018-12-21 03:14:45 +0000186
Matt Arsenault685d1e82018-03-17 15:17:45 +0000187 for (LLT PtrTy : AddrSpaces) {
188 LLT IdxTy = LLT::scalar(PtrTy.getSizeInBits());
189 setAction({G_GEP, PtrTy}, Legal);
190 setAction({G_GEP, 1, IdxTy}, Legal);
191 }
Tom Stellardca166212017-01-30 21:56:46 +0000192
Matt Arsenault3b9a82f2019-01-25 04:54:00 +0000193 // FIXME: When RegBankSelect inserts copies, it will only create new registers
194 // with scalar types. This means we can end up with G_LOAD/G_STORE/G_GEP
195 // instruction with scalar types for their pointer operands. In assert builds,
196 // the instruction selector will assert if it sees a generic instruction which
197 // isn't legal, so we need to tell it that scalar types are legal for pointer
198 // operands
199 setAction({G_GEP, S64}, Legal);
200
Matt Arsenault934e5342018-12-13 20:34:15 +0000201 setAction({G_BLOCK_ADDR, CodePtr}, Legal);
202
Matt Arsenault58f9d3d2019-02-02 23:35:15 +0000203 getActionDefinitionsBuilder(G_ICMP)
204 .legalForCartesianProduct(
205 {S1}, {S32, S64, GlobalPtr, LocalPtr, ConstantPtr, PrivatePtr, FlatPtr})
206 .legalFor({{S1, S32}, {S1, S64}})
207 .widenScalarToNextPow2(1)
208 .clampScalar(1, S32, S64)
209 .scalarize(0)
210 .legalIf(all(typeIs(0, S1), isPointer(1)));
211
212 getActionDefinitionsBuilder(G_FCMP)
Matt Arsenault1b1e6852019-01-25 02:59:34 +0000213 .legalFor({{S1, S32}, {S1, S64}})
214 .widenScalarToNextPow2(1)
215 .clampScalar(1, S32, S64)
Matt Arsenaultded2f822019-01-26 23:54:53 +0000216 .scalarize(0);
Matt Arsenault1b1e6852019-01-25 02:59:34 +0000217
Matt Arsenault95fd95c2019-01-25 04:03:38 +0000218 // FIXME: fexp, flog2, flog10 needs to be custom lowered.
219 getActionDefinitionsBuilder({G_FPOW, G_FEXP, G_FEXP2,
220 G_FLOG, G_FLOG2, G_FLOG10})
221 .legalFor({S32})
222 .scalarize(0);
Tom Stellard8cd60a52017-06-06 14:16:50 +0000223
Matt Arsenaultd5684f72019-01-31 02:09:57 +0000224 // The 64-bit versions produce 32-bit results, but only on the SALU.
225 getActionDefinitionsBuilder({G_CTLZ, G_CTLZ_ZERO_UNDEF,
226 G_CTTZ, G_CTTZ_ZERO_UNDEF,
227 G_CTPOP})
228 .legalFor({{S32, S32}, {S32, S64}})
229 .clampScalar(0, S32, S32)
230 .clampScalar(1, S32, S64);
231 // TODO: Scalarize
232
Matt Arsenaultd1bfc8d2019-01-31 02:34:03 +0000233 // TODO: Expand for > s32
234 getActionDefinitionsBuilder(G_BSWAP)
235 .legalFor({S32})
236 .clampScalar(0, S32, S32)
237 .scalarize(0);
Matt Arsenaultd5684f72019-01-31 02:09:57 +0000238
Matt Arsenaultf38f4832018-12-13 08:23:51 +0000239
Matt Arsenaultcbaada62019-02-02 23:29:55 +0000240 auto smallerThan = [](unsigned TypeIdx0, unsigned TypeIdx1) {
241 return [=](const LegalityQuery &Query) {
242 return Query.Types[TypeIdx0].getSizeInBits() <
243 Query.Types[TypeIdx1].getSizeInBits();
244 };
245 };
246
247 auto greaterThan = [](unsigned TypeIdx0, unsigned TypeIdx1) {
248 return [=](const LegalityQuery &Query) {
249 return Query.Types[TypeIdx0].getSizeInBits() >
250 Query.Types[TypeIdx1].getSizeInBits();
251 };
252 };
253
Tom Stellard7c650782018-10-05 04:34:09 +0000254 getActionDefinitionsBuilder(G_INTTOPTR)
Matt Arsenaultcbaada62019-02-02 23:29:55 +0000255 // List the common cases
256 .legalForCartesianProduct({GlobalPtr, ConstantPtr, FlatPtr}, {S64})
257 .legalForCartesianProduct({LocalPtr, PrivatePtr}, {S32})
258 .scalarize(0)
259 // Accept any address space as long as the size matches
260 .legalIf(sameSize(0, 1))
261 .widenScalarIf(smallerThan(1, 0),
262 [](const LegalityQuery &Query) {
263 return std::make_pair(1, LLT::scalar(Query.Types[0].getSizeInBits()));
264 })
265 .narrowScalarIf(greaterThan(1, 0),
266 [](const LegalityQuery &Query) {
267 return std::make_pair(1, LLT::scalar(Query.Types[0].getSizeInBits()));
268 });
Matt Arsenault85803362018-03-17 15:17:41 +0000269
Matt Arsenaultf38f4832018-12-13 08:23:51 +0000270 getActionDefinitionsBuilder(G_PTRTOINT)
Matt Arsenaultcbaada62019-02-02 23:29:55 +0000271 // List the common cases
272 .legalForCartesianProduct({GlobalPtr, ConstantPtr, FlatPtr}, {S64})
273 .legalForCartesianProduct({LocalPtr, PrivatePtr}, {S32})
274 .scalarize(0)
275 // Accept any address space as long as the size matches
276 .legalIf(sameSize(0, 1))
277 .widenScalarIf(smallerThan(0, 1),
278 [](const LegalityQuery &Query) {
279 return std::make_pair(0, LLT::scalar(Query.Types[1].getSizeInBits()));
280 })
281 .narrowScalarIf(
282 greaterThan(0, 1),
283 [](const LegalityQuery &Query) {
284 return std::make_pair(0, LLT::scalar(Query.Types[1].getSizeInBits()));
285 });
Matt Arsenaultf38f4832018-12-13 08:23:51 +0000286
Matt Arsenault85803362018-03-17 15:17:41 +0000287 getActionDefinitionsBuilder({G_LOAD, G_STORE})
Matt Arsenault18619af2019-01-29 18:13:02 +0000288 .narrowScalarIf([](const LegalityQuery &Query) {
289 unsigned Size = Query.Types[0].getSizeInBits();
290 unsigned MemSize = Query.MMODescrs[0].SizeInBits;
291 return (Size > 32 && MemSize < Size);
292 },
293 [](const LegalityQuery &Query) {
294 return std::make_pair(0, LLT::scalar(32));
295 })
Matt Arsenault045bc9a2019-01-30 02:35:38 +0000296 .fewerElementsIf([=, &ST](const LegalityQuery &Query) {
297 unsigned MemSize = Query.MMODescrs[0].SizeInBits;
Matt Arsenaultc7bce732019-01-31 02:46:05 +0000298 return (MemSize == 96) &&
299 Query.Types[0].isVector() &&
Matt Arsenault045bc9a2019-01-30 02:35:38 +0000300 ST.getGeneration() < AMDGPUSubtarget::SEA_ISLANDS;
301 },
302 [=](const LegalityQuery &Query) {
303 return std::make_pair(0, V2S32);
304 })
Matt Arsenault85803362018-03-17 15:17:41 +0000305 .legalIf([=, &ST](const LegalityQuery &Query) {
306 const LLT &Ty0 = Query.Types[0];
307
Matt Arsenault18619af2019-01-29 18:13:02 +0000308 unsigned Size = Ty0.getSizeInBits();
309 unsigned MemSize = Query.MMODescrs[0].SizeInBits;
Matt Arsenaulteb2603c2019-02-02 23:39:13 +0000310 if (Size < 32 || (Size > 32 && MemSize < Size))
Matt Arsenault18619af2019-01-29 18:13:02 +0000311 return false;
312
313 if (Ty0.isVector() && Size != MemSize)
314 return false;
315
Matt Arsenault85803362018-03-17 15:17:41 +0000316 // TODO: Decompose private loads into 4-byte components.
317 // TODO: Illegal flat loads on SI
Matt Arsenault18619af2019-01-29 18:13:02 +0000318 switch (MemSize) {
319 case 8:
320 case 16:
321 return Size == 32;
Matt Arsenault85803362018-03-17 15:17:41 +0000322 case 32:
323 case 64:
324 case 128:
325 return true;
326
327 case 96:
328 // XXX hasLoadX3
329 return (ST.getGeneration() >= AMDGPUSubtarget::SEA_ISLANDS);
330
331 case 256:
332 case 512:
333 // TODO: constant loads
334 default:
335 return false;
336 }
Matt Arsenault18619af2019-01-29 18:13:02 +0000337 })
338 .clampScalar(0, S32, S64);
Matt Arsenault85803362018-03-17 15:17:41 +0000339
340
Matt Arsenault6614f852019-01-22 19:02:10 +0000341 auto &ExtLoads = getActionDefinitionsBuilder({G_SEXTLOAD, G_ZEXTLOAD})
342 .legalForTypesWithMemSize({
343 {S32, GlobalPtr, 8},
344 {S32, GlobalPtr, 16},
345 {S32, LocalPtr, 8},
346 {S32, LocalPtr, 16},
347 {S32, PrivatePtr, 8},
348 {S32, PrivatePtr, 16}});
349 if (ST.hasFlatAddressSpace()) {
350 ExtLoads.legalForTypesWithMemSize({{S32, FlatPtr, 8},
351 {S32, FlatPtr, 16}});
352 }
353
354 ExtLoads.clampScalar(0, S32, S32)
355 .widenScalarToNextPow2(0)
356 .unsupportedIfMemSizeNotPow2()
357 .lower();
358
Matt Arsenault36d40922018-12-20 00:33:49 +0000359 auto &Atomics = getActionDefinitionsBuilder(
360 {G_ATOMICRMW_XCHG, G_ATOMICRMW_ADD, G_ATOMICRMW_SUB,
361 G_ATOMICRMW_AND, G_ATOMICRMW_OR, G_ATOMICRMW_XOR,
362 G_ATOMICRMW_MAX, G_ATOMICRMW_MIN, G_ATOMICRMW_UMAX,
363 G_ATOMICRMW_UMIN, G_ATOMIC_CMPXCHG})
364 .legalFor({{S32, GlobalPtr}, {S32, LocalPtr},
365 {S64, GlobalPtr}, {S64, LocalPtr}});
366 if (ST.hasFlatAddressSpace()) {
367 Atomics.legalFor({{S32, FlatPtr}, {S64, FlatPtr}});
368 }
Tom Stellardca166212017-01-30 21:56:46 +0000369
Matt Arsenault96e47012019-01-18 21:42:55 +0000370 // TODO: Pointer types, any 32-bit or 64-bit vector
371 getActionDefinitionsBuilder(G_SELECT)
Matt Arsenault2491f822019-02-02 23:31:50 +0000372 .legalForCartesianProduct({S32, S64, V2S32, V2S16, GlobalPtr, LocalPtr,
373 FlatPtr, PrivatePtr, LLT::vector(2, LocalPtr),
374 LLT::vector(2, PrivatePtr)}, {S1})
Matt Arsenault990f5072019-01-25 00:51:00 +0000375 .clampScalar(0, S32, S64)
Matt Arsenaultdc6c7852019-01-30 04:19:31 +0000376 .fewerElementsIf(
377 [=](const LegalityQuery &Query) {
378 if (Query.Types[1].isVector())
379 return true;
380
381 LLT Ty = Query.Types[0];
382
383 // FIXME: Hack until odd splits handled
384 return Ty.isVector() &&
385 (Ty.getScalarSizeInBits() > 32 || Ty.getNumElements() % 2 != 0);
386 },
387 scalarize(0))
388 // FIXME: Handle 16-bit vectors better
389 .fewerElementsIf(
390 [=](const LegalityQuery &Query) {
391 return Query.Types[0].isVector() &&
392 Query.Types[0].getElementType().getSizeInBits() < 32;},
393 scalarize(0))
394 .scalarize(1)
Matt Arsenault2491f822019-02-02 23:31:50 +0000395 .clampMaxNumElements(0, S32, 2)
396 .clampMaxNumElements(0, LocalPtr, 2)
397 .clampMaxNumElements(0, PrivatePtr, 2)
398 .legalIf(all(isPointer(0), typeIs(1, S1)));
Tom Stellard2860a422017-06-07 13:54:51 +0000399
Matt Arsenault4c5e8f512019-01-22 22:00:19 +0000400 // TODO: Only the low 4/5/6 bits of the shift amount are observed, so we can
401 // be more flexible with the shift amount type.
402 auto &Shifts = getActionDefinitionsBuilder({G_SHL, G_LSHR, G_ASHR})
403 .legalFor({{S32, S32}, {S64, S32}});
Matt Arsenaultf6cab162019-01-30 03:36:25 +0000404 if (ST.has16BitInsts()) {
Matt Arsenault4c5e8f512019-01-22 22:00:19 +0000405 Shifts.legalFor({{S16, S32}, {S16, S16}});
Matt Arsenaultf6cab162019-01-30 03:36:25 +0000406 Shifts.clampScalar(0, S16, S64);
407 } else
Matt Arsenault4c5e8f512019-01-22 22:00:19 +0000408 Shifts.clampScalar(0, S32, S64);
409 Shifts.clampScalar(1, S32, S32);
Tom Stellardca166212017-01-30 21:56:46 +0000410
Matt Arsenault7b9ed892018-03-12 13:35:53 +0000411 for (unsigned Op : {G_EXTRACT_VECTOR_ELT, G_INSERT_VECTOR_ELT}) {
Matt Arsenault63786292019-01-22 20:38:15 +0000412 unsigned VecTypeIdx = Op == G_EXTRACT_VECTOR_ELT ? 1 : 0;
413 unsigned EltTypeIdx = Op == G_EXTRACT_VECTOR_ELT ? 0 : 1;
414 unsigned IdxTypeIdx = 2;
415
Matt Arsenault7b9ed892018-03-12 13:35:53 +0000416 getActionDefinitionsBuilder(Op)
417 .legalIf([=](const LegalityQuery &Query) {
Matt Arsenault63786292019-01-22 20:38:15 +0000418 const LLT &VecTy = Query.Types[VecTypeIdx];
419 const LLT &IdxTy = Query.Types[IdxTypeIdx];
Matt Arsenault7b9ed892018-03-12 13:35:53 +0000420 return VecTy.getSizeInBits() % 32 == 0 &&
421 VecTy.getSizeInBits() <= 512 &&
422 IdxTy.getSizeInBits() == 32;
Matt Arsenault63786292019-01-22 20:38:15 +0000423 })
424 .clampScalar(EltTypeIdx, S32, S64)
425 .clampScalar(VecTypeIdx, S32, S64)
426 .clampScalar(IdxTypeIdx, S32, S32);
Matt Arsenault7b9ed892018-03-12 13:35:53 +0000427 }
428
Matt Arsenault63786292019-01-22 20:38:15 +0000429 getActionDefinitionsBuilder(G_EXTRACT_VECTOR_ELT)
430 .unsupportedIf([=](const LegalityQuery &Query) {
431 const LLT &EltTy = Query.Types[1].getElementType();
432 return Query.Types[0] != EltTy;
433 });
434
Matt Arsenault71272e62018-03-05 16:25:15 +0000435 // FIXME: Doesn't handle extract of illegal sizes.
Tom Stellardb7f19e62018-07-24 02:19:20 +0000436 getActionDefinitionsBuilder({G_EXTRACT, G_INSERT})
Matt Arsenault71272e62018-03-05 16:25:15 +0000437 .legalIf([=](const LegalityQuery &Query) {
438 const LLT &Ty0 = Query.Types[0];
439 const LLT &Ty1 = Query.Types[1];
Matt Arsenault26a6c742019-01-26 23:47:07 +0000440 return (Ty0.getSizeInBits() % 16 == 0) &&
441 (Ty1.getSizeInBits() % 16 == 0);
Matt Arsenault71272e62018-03-05 16:25:15 +0000442 });
443
Matt Arsenaultcbaada62019-02-02 23:29:55 +0000444 // TODO: vectors of pointers
Amara Emerson5ec14602018-12-10 18:44:58 +0000445 getActionDefinitionsBuilder(G_BUILD_VECTOR)
Matt Arsenaultaebb2ee2019-01-22 20:14:29 +0000446 .legalForCartesianProduct(AllS32Vectors, {S32})
447 .legalForCartesianProduct(AllS64Vectors, {S64})
448 .clampNumElements(0, V16S32, V16S32)
449 .clampNumElements(0, V2S64, V8S64)
450 .minScalarSameAs(1, 0)
451 // FIXME: Sort of a hack to make progress on other legalizations.
452 .legalIf([=](const LegalityQuery &Query) {
Matt Arsenault2491f822019-02-02 23:31:50 +0000453 return Query.Types[0].getScalarSizeInBits() <= 32 ||
454 Query.Types[0].getScalarSizeInBits() == 64;
Matt Arsenaultaebb2ee2019-01-22 20:14:29 +0000455 });
Matt Arsenaultbee2ad72018-12-21 03:03:11 +0000456
Matt Arsenaulta1515d22019-01-08 01:30:02 +0000457 // TODO: Support any combination of v2s32
458 getActionDefinitionsBuilder(G_CONCAT_VECTORS)
459 .legalFor({{V4S32, V2S32},
460 {V8S32, V2S32},
461 {V8S32, V4S32},
462 {V4S64, V2S64},
463 {V4S16, V2S16},
464 {V8S16, V2S16},
Matt Arsenault2491f822019-02-02 23:31:50 +0000465 {V8S16, V4S16},
466 {LLT::vector(4, LocalPtr), LLT::vector(2, LocalPtr)},
467 {LLT::vector(4, PrivatePtr), LLT::vector(2, PrivatePtr)}});
Matt Arsenaulta1515d22019-01-08 01:30:02 +0000468
Matt Arsenault503afda2018-03-12 13:35:43 +0000469 // Merge/Unmerge
470 for (unsigned Op : {G_MERGE_VALUES, G_UNMERGE_VALUES}) {
471 unsigned BigTyIdx = Op == G_MERGE_VALUES ? 0 : 1;
472 unsigned LitTyIdx = Op == G_MERGE_VALUES ? 1 : 0;
473
Matt Arsenaultff6a9a22019-01-20 18:40:36 +0000474 auto notValidElt = [=](const LegalityQuery &Query, unsigned TypeIdx) {
475 const LLT &Ty = Query.Types[TypeIdx];
476 if (Ty.isVector()) {
477 const LLT &EltTy = Ty.getElementType();
478 if (EltTy.getSizeInBits() < 8 || EltTy.getSizeInBits() > 64)
479 return true;
480 if (!isPowerOf2_32(EltTy.getSizeInBits()))
481 return true;
482 }
483 return false;
484 };
485
Matt Arsenault503afda2018-03-12 13:35:43 +0000486 getActionDefinitionsBuilder(Op)
Matt Arsenaultd8d193d2019-01-29 23:17:35 +0000487 .widenScalarToNextPow2(LitTyIdx, /*Min*/ 16)
488 // Clamp the little scalar to s8-s256 and make it a power of 2. It's not
489 // worth considering the multiples of 64 since 2*192 and 2*384 are not
490 // valid.
491 .clampScalar(LitTyIdx, S16, S256)
492 .widenScalarToNextPow2(LitTyIdx, /*Min*/ 32)
493
Matt Arsenaultff6a9a22019-01-20 18:40:36 +0000494 // Break up vectors with weird elements into scalars
495 .fewerElementsIf(
496 [=](const LegalityQuery &Query) { return notValidElt(Query, 0); },
Matt Arsenault990f5072019-01-25 00:51:00 +0000497 scalarize(0))
Matt Arsenaultff6a9a22019-01-20 18:40:36 +0000498 .fewerElementsIf(
499 [=](const LegalityQuery &Query) { return notValidElt(Query, 1); },
Matt Arsenault990f5072019-01-25 00:51:00 +0000500 scalarize(1))
Matt Arsenaultff6a9a22019-01-20 18:40:36 +0000501 .clampScalar(BigTyIdx, S32, S512)
502 .widenScalarIf(
503 [=](const LegalityQuery &Query) {
504 const LLT &Ty = Query.Types[BigTyIdx];
505 return !isPowerOf2_32(Ty.getSizeInBits()) &&
506 Ty.getSizeInBits() % 16 != 0;
507 },
508 [=](const LegalityQuery &Query) {
509 // Pick the next power of 2, or a multiple of 64 over 128.
510 // Whichever is smaller.
511 const LLT &Ty = Query.Types[BigTyIdx];
512 unsigned NewSizeInBits = 1 << Log2_32_Ceil(Ty.getSizeInBits() + 1);
513 if (NewSizeInBits >= 256) {
514 unsigned RoundedTo = alignTo<64>(Ty.getSizeInBits() + 1);
515 if (RoundedTo < NewSizeInBits)
516 NewSizeInBits = RoundedTo;
517 }
518 return std::make_pair(BigTyIdx, LLT::scalar(NewSizeInBits));
519 })
Matt Arsenault503afda2018-03-12 13:35:43 +0000520 .legalIf([=](const LegalityQuery &Query) {
521 const LLT &BigTy = Query.Types[BigTyIdx];
522 const LLT &LitTy = Query.Types[LitTyIdx];
Matt Arsenaultff6a9a22019-01-20 18:40:36 +0000523
524 if (BigTy.isVector() && BigTy.getSizeInBits() < 32)
525 return false;
526 if (LitTy.isVector() && LitTy.getSizeInBits() < 32)
527 return false;
528
529 return BigTy.getSizeInBits() % 16 == 0 &&
530 LitTy.getSizeInBits() % 16 == 0 &&
Matt Arsenault503afda2018-03-12 13:35:43 +0000531 BigTy.getSizeInBits() <= 512;
532 })
533 // Any vectors left are the wrong size. Scalarize them.
Matt Arsenault990f5072019-01-25 00:51:00 +0000534 .scalarize(0)
535 .scalarize(1);
Matt Arsenault503afda2018-03-12 13:35:43 +0000536 }
537
Tom Stellardca166212017-01-30 21:56:46 +0000538 computeTables();
Roman Tereshin76c29c62018-05-31 16:16:48 +0000539 verify(*ST.getInstrInfo());
Tom Stellardca166212017-01-30 21:56:46 +0000540}