blob: aa3031657cd59c74bf28c7ad4a05795623aeffeb [file] [log] [blame]
Alex Lorenz345c1442015-06-15 23:52:35 +00001//===- MIRPrinter.cpp - MIR serialization format printer ------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the class that prints out the LLVM IR and machine
11// functions using the MIR serialization format.
12//
13//===----------------------------------------------------------------------===//
14
15#include "MIRPrinter.h"
16#include "llvm/ADT/STLExtras.h"
Alex Lorenzab980492015-07-20 20:51:18 +000017#include "llvm/CodeGen/MachineConstantPool.h"
Alex Lorenz345c1442015-06-15 23:52:35 +000018#include "llvm/CodeGen/MachineFunction.h"
Alex Lorenz60541c12015-07-09 19:55:27 +000019#include "llvm/CodeGen/MachineFrameInfo.h"
Alex Lorenz4af7e612015-08-03 23:08:19 +000020#include "llvm/CodeGen/MachineMemOperand.h"
Alex Lorenzf4baeb52015-07-21 22:28:27 +000021#include "llvm/CodeGen/MachineModuleInfo.h"
Alex Lorenz54565cf2015-06-24 19:56:10 +000022#include "llvm/CodeGen/MachineRegisterInfo.h"
Alex Lorenz345c1442015-06-15 23:52:35 +000023#include "llvm/CodeGen/MIRYamlMapping.h"
Alex Lorenz4f093bf2015-06-19 17:43:07 +000024#include "llvm/IR/BasicBlock.h"
Alex Lorenzdeb53492015-07-28 17:28:03 +000025#include "llvm/IR/Constants.h"
Alex Lorenz37643a02015-07-15 22:14:49 +000026#include "llvm/IR/Instructions.h"
Alex Lorenz6ede3742015-07-21 16:59:53 +000027#include "llvm/IR/IRPrintingPasses.h"
Alex Lorenz345c1442015-06-15 23:52:35 +000028#include "llvm/IR/Module.h"
Alex Lorenz900b5cb2015-07-07 23:27:53 +000029#include "llvm/IR/ModuleSlotTracker.h"
Alex Lorenz345c1442015-06-15 23:52:35 +000030#include "llvm/Support/MemoryBuffer.h"
31#include "llvm/Support/raw_ostream.h"
32#include "llvm/Support/YAMLTraits.h"
Alex Lorenz8e0a1b42015-06-22 17:02:30 +000033#include "llvm/Target/TargetInstrInfo.h"
34#include "llvm/Target/TargetSubtargetInfo.h"
Alex Lorenz345c1442015-06-15 23:52:35 +000035
36using namespace llvm;
37
38namespace {
39
Alex Lorenz7feaf7c2015-07-16 23:37:45 +000040/// This structure describes how to print out stack object references.
41struct FrameIndexOperand {
42 std::string Name;
43 unsigned ID;
44 bool IsFixed;
45
46 FrameIndexOperand(StringRef Name, unsigned ID, bool IsFixed)
47 : Name(Name.str()), ID(ID), IsFixed(IsFixed) {}
48
49 /// Return an ordinary stack object reference.
50 static FrameIndexOperand create(StringRef Name, unsigned ID) {
51 return FrameIndexOperand(Name, ID, /*IsFixed=*/false);
52 }
53
54 /// Return a fixed stack object reference.
55 static FrameIndexOperand createFixed(unsigned ID) {
56 return FrameIndexOperand("", ID, /*IsFixed=*/true);
57 }
58};
59
Alex Lorenz618b2832015-07-30 16:54:38 +000060} // end anonymous namespace
61
62namespace llvm {
63
Alex Lorenz345c1442015-06-15 23:52:35 +000064/// This class prints out the machine functions using the MIR serialization
65/// format.
66class MIRPrinter {
67 raw_ostream &OS;
Alex Lorenz8f6f4282015-06-29 16:57:06 +000068 DenseMap<const uint32_t *, unsigned> RegisterMaskIds;
Alex Lorenz7feaf7c2015-07-16 23:37:45 +000069 /// Maps from stack object indices to operand indices which will be used when
70 /// printing frame index machine operands.
71 DenseMap<int, FrameIndexOperand> StackObjectOperandMapping;
Alex Lorenz345c1442015-06-15 23:52:35 +000072
73public:
74 MIRPrinter(raw_ostream &OS) : OS(OS) {}
75
76 void print(const MachineFunction &MF);
Alex Lorenz4f093bf2015-06-19 17:43:07 +000077
Alex Lorenz28148ba2015-07-09 22:23:13 +000078 void convert(yaml::MachineFunction &MF, const MachineRegisterInfo &RegInfo,
79 const TargetRegisterInfo *TRI);
Alex Lorenza6f9a372015-07-29 21:09:09 +000080 void convert(ModuleSlotTracker &MST, yaml::MachineFrameInfo &YamlMFI,
81 const MachineFrameInfo &MFI);
Alex Lorenzab980492015-07-20 20:51:18 +000082 void convert(yaml::MachineFunction &MF,
83 const MachineConstantPool &ConstantPool);
Alex Lorenz6799e9b2015-07-15 23:31:07 +000084 void convert(ModuleSlotTracker &MST, yaml::MachineJumpTable &YamlJTI,
85 const MachineJumpTableInfo &JTI);
Alex Lorenzf6bc8662015-07-10 18:13:57 +000086 void convertStackObjects(yaml::MachineFunction &MF,
Alex Lorenz1bb48de2015-07-24 22:22:50 +000087 const MachineFrameInfo &MFI,
88 const TargetRegisterInfo *TRI);
Alex Lorenz8f6f4282015-06-29 16:57:06 +000089
90private:
91 void initRegisterMaskIds(const MachineFunction &MF);
Alex Lorenz345c1442015-06-15 23:52:35 +000092};
93
Alex Lorenz8e0a1b42015-06-22 17:02:30 +000094/// This class prints out the machine instructions using the MIR serialization
95/// format.
96class MIPrinter {
97 raw_ostream &OS;
Alex Lorenz900b5cb2015-07-07 23:27:53 +000098 ModuleSlotTracker &MST;
Alex Lorenz8f6f4282015-06-29 16:57:06 +000099 const DenseMap<const uint32_t *, unsigned> &RegisterMaskIds;
Alex Lorenz7feaf7c2015-07-16 23:37:45 +0000100 const DenseMap<int, FrameIndexOperand> &StackObjectOperandMapping;
Alex Lorenz8e0a1b42015-06-22 17:02:30 +0000101
102public:
Alex Lorenz900b5cb2015-07-07 23:27:53 +0000103 MIPrinter(raw_ostream &OS, ModuleSlotTracker &MST,
Alex Lorenz7feaf7c2015-07-16 23:37:45 +0000104 const DenseMap<const uint32_t *, unsigned> &RegisterMaskIds,
105 const DenseMap<int, FrameIndexOperand> &StackObjectOperandMapping)
106 : OS(OS), MST(MST), RegisterMaskIds(RegisterMaskIds),
107 StackObjectOperandMapping(StackObjectOperandMapping) {}
Alex Lorenz8e0a1b42015-06-22 17:02:30 +0000108
Alex Lorenz5022f6b2015-08-13 23:10:16 +0000109 void print(const MachineBasicBlock &MBB);
110
Alex Lorenz8e0a1b42015-06-22 17:02:30 +0000111 void print(const MachineInstr &MI);
Alex Lorenz5d26fa82015-06-30 18:00:16 +0000112 void printMBBReference(const MachineBasicBlock &MBB);
Alex Lorenzdeb53492015-07-28 17:28:03 +0000113 void printIRBlockReference(const BasicBlock &BB);
Alex Lorenz4af7e612015-08-03 23:08:19 +0000114 void printIRValueReference(const Value &V);
Alex Lorenz7feaf7c2015-07-16 23:37:45 +0000115 void printStackObjectReference(int FrameIndex);
Alex Lorenz5672a892015-08-05 22:26:15 +0000116 void printOffset(int64_t Offset);
Alex Lorenz49873a82015-08-06 00:44:07 +0000117 void printTargetFlags(const MachineOperand &Op);
Alex Lorenzf3db51de2015-06-23 16:35:26 +0000118 void print(const MachineOperand &Op, const TargetRegisterInfo *TRI);
Alex Lorenz4af7e612015-08-03 23:08:19 +0000119 void print(const MachineMemOperand &Op);
Alex Lorenzf4baeb52015-07-21 22:28:27 +0000120
Alex Lorenz8cfc6862015-07-23 23:09:07 +0000121 void print(const MCCFIInstruction &CFI, const TargetRegisterInfo *TRI);
Alex Lorenz8e0a1b42015-06-22 17:02:30 +0000122};
123
Alex Lorenz5022f6b2015-08-13 23:10:16 +0000124} // end namespace llvm
Alex Lorenz345c1442015-06-15 23:52:35 +0000125
126namespace llvm {
127namespace yaml {
128
129/// This struct serializes the LLVM IR module.
130template <> struct BlockScalarTraits<Module> {
131 static void output(const Module &Mod, void *Ctxt, raw_ostream &OS) {
132 Mod.print(OS, nullptr);
133 }
134 static StringRef input(StringRef Str, void *Ctxt, Module &Mod) {
135 llvm_unreachable("LLVM Module is supposed to be parsed separately");
136 return "";
137 }
138};
139
140} // end namespace yaml
141} // end namespace llvm
142
Alex Lorenz15a00a82015-07-14 21:18:25 +0000143static void printReg(unsigned Reg, raw_ostream &OS,
144 const TargetRegisterInfo *TRI) {
145 // TODO: Print Stack Slots.
146 if (!Reg)
147 OS << '_';
148 else if (TargetRegisterInfo::isVirtualRegister(Reg))
149 OS << '%' << TargetRegisterInfo::virtReg2Index(Reg);
150 else if (Reg < TRI->getNumRegs())
151 OS << '%' << StringRef(TRI->getName(Reg)).lower();
152 else
153 llvm_unreachable("Can't print this kind of register yet");
154}
155
Alex Lorenzab4cbcf2015-07-24 20:35:40 +0000156static void printReg(unsigned Reg, yaml::StringValue &Dest,
157 const TargetRegisterInfo *TRI) {
158 raw_string_ostream OS(Dest.Value);
159 printReg(Reg, OS, TRI);
160}
161
Alex Lorenz345c1442015-06-15 23:52:35 +0000162void MIRPrinter::print(const MachineFunction &MF) {
Alex Lorenz8f6f4282015-06-29 16:57:06 +0000163 initRegisterMaskIds(MF);
164
Alex Lorenz345c1442015-06-15 23:52:35 +0000165 yaml::MachineFunction YamlMF;
166 YamlMF.Name = MF.getName();
Alex Lorenz5b5f9752015-06-16 00:10:47 +0000167 YamlMF.Alignment = MF.getAlignment();
168 YamlMF.ExposesReturnsTwice = MF.exposesReturnsTwice();
169 YamlMF.HasInlineAsm = MF.hasInlineAsm();
Alex Lorenz28148ba2015-07-09 22:23:13 +0000170 convert(YamlMF, MF.getRegInfo(), MF.getSubtarget().getRegisterInfo());
Alex Lorenza6f9a372015-07-29 21:09:09 +0000171 ModuleSlotTracker MST(MF.getFunction()->getParent());
172 MST.incorporateFunction(*MF.getFunction());
173 convert(MST, YamlMF.FrameInfo, *MF.getFrameInfo());
Alex Lorenz1bb48de2015-07-24 22:22:50 +0000174 convertStackObjects(YamlMF, *MF.getFrameInfo(),
175 MF.getSubtarget().getRegisterInfo());
Alex Lorenzab980492015-07-20 20:51:18 +0000176 if (const auto *ConstantPool = MF.getConstantPool())
177 convert(YamlMF, *ConstantPool);
Alex Lorenz6799e9b2015-07-15 23:31:07 +0000178 if (const auto *JumpTableInfo = MF.getJumpTableInfo())
179 convert(MST, YamlMF.JumpTableInfo, *JumpTableInfo);
Alex Lorenz5022f6b2015-08-13 23:10:16 +0000180 raw_string_ostream StrOS(YamlMF.Body.Value.Value);
181 bool IsNewlineNeeded = false;
Alex Lorenz4f093bf2015-06-19 17:43:07 +0000182 for (const auto &MBB : MF) {
Alex Lorenz5022f6b2015-08-13 23:10:16 +0000183 if (IsNewlineNeeded)
184 StrOS << "\n";
185 MIPrinter(StrOS, MST, RegisterMaskIds, StackObjectOperandMapping)
186 .print(MBB);
187 IsNewlineNeeded = true;
Alex Lorenz4f093bf2015-06-19 17:43:07 +0000188 }
Alex Lorenz5022f6b2015-08-13 23:10:16 +0000189 StrOS.flush();
Alex Lorenz345c1442015-06-15 23:52:35 +0000190 yaml::Output Out(OS);
191 Out << YamlMF;
192}
193
Alex Lorenz54565cf2015-06-24 19:56:10 +0000194void MIRPrinter::convert(yaml::MachineFunction &MF,
Alex Lorenz28148ba2015-07-09 22:23:13 +0000195 const MachineRegisterInfo &RegInfo,
196 const TargetRegisterInfo *TRI) {
Alex Lorenz54565cf2015-06-24 19:56:10 +0000197 MF.IsSSA = RegInfo.isSSA();
198 MF.TracksRegLiveness = RegInfo.tracksLiveness();
199 MF.TracksSubRegLiveness = RegInfo.subRegLivenessEnabled();
Alex Lorenz28148ba2015-07-09 22:23:13 +0000200
201 // Print the virtual register definitions.
202 for (unsigned I = 0, E = RegInfo.getNumVirtRegs(); I < E; ++I) {
203 unsigned Reg = TargetRegisterInfo::index2VirtReg(I);
204 yaml::VirtualRegisterDefinition VReg;
205 VReg.ID = I;
206 VReg.Class =
207 StringRef(TRI->getRegClassName(RegInfo.getRegClass(Reg))).lower();
Alex Lorenzab4cbcf2015-07-24 20:35:40 +0000208 unsigned PreferredReg = RegInfo.getSimpleHint(Reg);
209 if (PreferredReg)
210 printReg(PreferredReg, VReg.PreferredRegister, TRI);
Alex Lorenz28148ba2015-07-09 22:23:13 +0000211 MF.VirtualRegisters.push_back(VReg);
212 }
Alex Lorenz12045a42015-07-27 17:42:45 +0000213
214 // Print the live ins.
215 for (auto I = RegInfo.livein_begin(), E = RegInfo.livein_end(); I != E; ++I) {
216 yaml::MachineFunctionLiveIn LiveIn;
217 printReg(I->first, LiveIn.Register, TRI);
218 if (I->second)
219 printReg(I->second, LiveIn.VirtualRegister, TRI);
220 MF.LiveIns.push_back(LiveIn);
221 }
Alex Lorenzc4838082015-08-11 00:32:49 +0000222 // The used physical register mask is printed as an inverted callee saved
223 // register mask.
224 const BitVector &UsedPhysRegMask = RegInfo.getUsedPhysRegsMask();
225 if (UsedPhysRegMask.none())
226 return;
227 std::vector<yaml::FlowStringValue> CalleeSavedRegisters;
228 for (unsigned I = 0, E = UsedPhysRegMask.size(); I != E; ++I) {
229 if (!UsedPhysRegMask[I]) {
230 yaml::FlowStringValue Reg;
231 printReg(I, Reg, TRI);
232 CalleeSavedRegisters.push_back(Reg);
233 }
234 }
235 MF.CalleeSavedRegisters = CalleeSavedRegisters;
Alex Lorenz54565cf2015-06-24 19:56:10 +0000236}
237
Alex Lorenza6f9a372015-07-29 21:09:09 +0000238void MIRPrinter::convert(ModuleSlotTracker &MST,
239 yaml::MachineFrameInfo &YamlMFI,
Alex Lorenz60541c12015-07-09 19:55:27 +0000240 const MachineFrameInfo &MFI) {
241 YamlMFI.IsFrameAddressTaken = MFI.isFrameAddressTaken();
242 YamlMFI.IsReturnAddressTaken = MFI.isReturnAddressTaken();
243 YamlMFI.HasStackMap = MFI.hasStackMap();
244 YamlMFI.HasPatchPoint = MFI.hasPatchPoint();
245 YamlMFI.StackSize = MFI.getStackSize();
246 YamlMFI.OffsetAdjustment = MFI.getOffsetAdjustment();
247 YamlMFI.MaxAlignment = MFI.getMaxAlignment();
248 YamlMFI.AdjustsStack = MFI.adjustsStack();
249 YamlMFI.HasCalls = MFI.hasCalls();
250 YamlMFI.MaxCallFrameSize = MFI.getMaxCallFrameSize();
251 YamlMFI.HasOpaqueSPAdjustment = MFI.hasOpaqueSPAdjustment();
252 YamlMFI.HasVAStart = MFI.hasVAStart();
253 YamlMFI.HasMustTailInVarArgFunc = MFI.hasMustTailInVarArgFunc();
Alex Lorenza6f9a372015-07-29 21:09:09 +0000254 if (MFI.getSavePoint()) {
255 raw_string_ostream StrOS(YamlMFI.SavePoint.Value);
256 MIPrinter(StrOS, MST, RegisterMaskIds, StackObjectOperandMapping)
257 .printMBBReference(*MFI.getSavePoint());
258 }
259 if (MFI.getRestorePoint()) {
260 raw_string_ostream StrOS(YamlMFI.RestorePoint.Value);
261 MIPrinter(StrOS, MST, RegisterMaskIds, StackObjectOperandMapping)
262 .printMBBReference(*MFI.getRestorePoint());
263 }
Alex Lorenz60541c12015-07-09 19:55:27 +0000264}
265
Alex Lorenzf6bc8662015-07-10 18:13:57 +0000266void MIRPrinter::convertStackObjects(yaml::MachineFunction &MF,
Alex Lorenz1bb48de2015-07-24 22:22:50 +0000267 const MachineFrameInfo &MFI,
268 const TargetRegisterInfo *TRI) {
Alex Lorenzde491f02015-07-13 18:07:26 +0000269 // Process fixed stack objects.
Alex Lorenzf6bc8662015-07-10 18:13:57 +0000270 unsigned ID = 0;
Alex Lorenzde491f02015-07-13 18:07:26 +0000271 for (int I = MFI.getObjectIndexBegin(); I < 0; ++I) {
272 if (MFI.isDeadObjectIndex(I))
273 continue;
274
275 yaml::FixedMachineStackObject YamlObject;
Alex Lorenz7feaf7c2015-07-16 23:37:45 +0000276 YamlObject.ID = ID;
Alex Lorenzde491f02015-07-13 18:07:26 +0000277 YamlObject.Type = MFI.isSpillSlotObjectIndex(I)
278 ? yaml::FixedMachineStackObject::SpillSlot
279 : yaml::FixedMachineStackObject::DefaultType;
280 YamlObject.Offset = MFI.getObjectOffset(I);
281 YamlObject.Size = MFI.getObjectSize(I);
282 YamlObject.Alignment = MFI.getObjectAlignment(I);
283 YamlObject.IsImmutable = MFI.isImmutableObjectIndex(I);
284 YamlObject.IsAliased = MFI.isAliasedObjectIndex(I);
285 MF.FixedStackObjects.push_back(YamlObject);
Alex Lorenz7feaf7c2015-07-16 23:37:45 +0000286 StackObjectOperandMapping.insert(
287 std::make_pair(I, FrameIndexOperand::createFixed(ID++)));
Alex Lorenzde491f02015-07-13 18:07:26 +0000288 }
289
290 // Process ordinary stack objects.
291 ID = 0;
Alex Lorenzf6bc8662015-07-10 18:13:57 +0000292 for (int I = 0, E = MFI.getObjectIndexEnd(); I < E; ++I) {
293 if (MFI.isDeadObjectIndex(I))
294 continue;
295
296 yaml::MachineStackObject YamlObject;
Alex Lorenz7feaf7c2015-07-16 23:37:45 +0000297 YamlObject.ID = ID;
Alex Lorenz37643a02015-07-15 22:14:49 +0000298 if (const auto *Alloca = MFI.getObjectAllocation(I))
299 YamlObject.Name.Value =
300 Alloca->hasName() ? Alloca->getName() : "<unnamed alloca>";
Alex Lorenzf6bc8662015-07-10 18:13:57 +0000301 YamlObject.Type = MFI.isSpillSlotObjectIndex(I)
302 ? yaml::MachineStackObject::SpillSlot
Alex Lorenz418f3ec2015-07-14 00:26:26 +0000303 : MFI.isVariableSizedObjectIndex(I)
304 ? yaml::MachineStackObject::VariableSized
305 : yaml::MachineStackObject::DefaultType;
Alex Lorenzf6bc8662015-07-10 18:13:57 +0000306 YamlObject.Offset = MFI.getObjectOffset(I);
307 YamlObject.Size = MFI.getObjectSize(I);
308 YamlObject.Alignment = MFI.getObjectAlignment(I);
309
310 MF.StackObjects.push_back(YamlObject);
Alex Lorenz7feaf7c2015-07-16 23:37:45 +0000311 StackObjectOperandMapping.insert(std::make_pair(
312 I, FrameIndexOperand::create(YamlObject.Name.Value, ID++)));
Alex Lorenzf6bc8662015-07-10 18:13:57 +0000313 }
Alex Lorenz1bb48de2015-07-24 22:22:50 +0000314
315 for (const auto &CSInfo : MFI.getCalleeSavedInfo()) {
316 yaml::StringValue Reg;
317 printReg(CSInfo.getReg(), Reg, TRI);
318 auto StackObjectInfo = StackObjectOperandMapping.find(CSInfo.getFrameIdx());
319 assert(StackObjectInfo != StackObjectOperandMapping.end() &&
320 "Invalid stack object index");
321 const FrameIndexOperand &StackObject = StackObjectInfo->second;
322 if (StackObject.IsFixed)
323 MF.FixedStackObjects[StackObject.ID].CalleeSavedRegister = Reg;
324 else
325 MF.StackObjects[StackObject.ID].CalleeSavedRegister = Reg;
326 }
Alex Lorenzf6bc8662015-07-10 18:13:57 +0000327}
328
Alex Lorenzab980492015-07-20 20:51:18 +0000329void MIRPrinter::convert(yaml::MachineFunction &MF,
330 const MachineConstantPool &ConstantPool) {
331 unsigned ID = 0;
332 for (const MachineConstantPoolEntry &Constant : ConstantPool.getConstants()) {
333 // TODO: Serialize target specific constant pool entries.
334 if (Constant.isMachineConstantPoolEntry())
335 llvm_unreachable("Can't print target specific constant pool entries yet");
336
337 yaml::MachineConstantPoolValue YamlConstant;
338 std::string Str;
339 raw_string_ostream StrOS(Str);
340 Constant.Val.ConstVal->printAsOperand(StrOS);
341 YamlConstant.ID = ID++;
342 YamlConstant.Value = StrOS.str();
343 YamlConstant.Alignment = Constant.getAlignment();
344 MF.Constants.push_back(YamlConstant);
345 }
346}
347
Alex Lorenz900b5cb2015-07-07 23:27:53 +0000348void MIRPrinter::convert(ModuleSlotTracker &MST,
Alex Lorenz6799e9b2015-07-15 23:31:07 +0000349 yaml::MachineJumpTable &YamlJTI,
350 const MachineJumpTableInfo &JTI) {
351 YamlJTI.Kind = JTI.getEntryKind();
352 unsigned ID = 0;
353 for (const auto &Table : JTI.getJumpTables()) {
354 std::string Str;
355 yaml::MachineJumpTable::Entry Entry;
356 Entry.ID = ID++;
357 for (const auto *MBB : Table.MBBs) {
358 raw_string_ostream StrOS(Str);
Alex Lorenz7feaf7c2015-07-16 23:37:45 +0000359 MIPrinter(StrOS, MST, RegisterMaskIds, StackObjectOperandMapping)
360 .printMBBReference(*MBB);
Alex Lorenz6799e9b2015-07-15 23:31:07 +0000361 Entry.Blocks.push_back(StrOS.str());
362 Str.clear();
363 }
364 YamlJTI.Entries.push_back(Entry);
365 }
366}
367
Alex Lorenz8f6f4282015-06-29 16:57:06 +0000368void MIRPrinter::initRegisterMaskIds(const MachineFunction &MF) {
369 const auto *TRI = MF.getSubtarget().getRegisterInfo();
370 unsigned I = 0;
371 for (const uint32_t *Mask : TRI->getRegMasks())
372 RegisterMaskIds.insert(std::make_pair(Mask, I++));
373}
374
Alex Lorenz5022f6b2015-08-13 23:10:16 +0000375void MIPrinter::print(const MachineBasicBlock &MBB) {
376 assert(MBB.getNumber() >= 0 && "Invalid MBB number");
377 OS << "bb." << MBB.getNumber();
378 bool HasAttributes = false;
379 if (const auto *BB = MBB.getBasicBlock()) {
380 if (BB->hasName()) {
381 OS << "." << BB->getName();
382 } else {
383 HasAttributes = true;
384 OS << " (";
385 int Slot = MST.getLocalSlot(BB);
386 if (Slot == -1)
387 OS << "<ir-block badref>";
388 else
389 OS << (Twine("%ir-block.") + Twine(Slot)).str();
390 }
391 }
392 if (MBB.hasAddressTaken()) {
393 OS << (HasAttributes ? ", " : " (");
394 OS << "address-taken";
395 HasAttributes = true;
396 }
397 if (MBB.isLandingPad()) {
398 OS << (HasAttributes ? ", " : " (");
399 OS << "landing-pad";
400 HasAttributes = true;
401 }
402 if (MBB.getAlignment()) {
403 OS << (HasAttributes ? ", " : " (");
404 OS << "align " << MBB.getAlignment();
405 HasAttributes = true;
406 }
407 if (HasAttributes)
408 OS << ")";
409 OS << ":\n";
410
411 bool HasLineAttributes = false;
412 // Print the successors
413 if (!MBB.succ_empty()) {
414 OS.indent(2) << "successors: ";
415 for (auto I = MBB.succ_begin(), E = MBB.succ_end(); I != E; ++I) {
416 if (I != MBB.succ_begin())
417 OS << ", ";
418 printMBBReference(**I);
419 if (MBB.hasSuccessorWeights())
420 OS << '(' << MBB.getSuccWeight(I) << ')';
421 }
422 OS << "\n";
423 HasLineAttributes = true;
424 }
425
426 // Print the live in registers.
427 const auto *TRI = MBB.getParent()->getSubtarget().getRegisterInfo();
428 assert(TRI && "Expected target register info");
429 if (!MBB.livein_empty()) {
430 OS.indent(2) << "liveins: ";
431 for (auto I = MBB.livein_begin(), E = MBB.livein_end(); I != E; ++I) {
432 if (I != MBB.livein_begin())
433 OS << ", ";
434 printReg(*I, OS, TRI);
435 }
436 OS << "\n";
437 HasLineAttributes = true;
438 }
439
440 if (HasLineAttributes)
441 OS << "\n";
Alex Lorenzf9a2b122015-08-14 18:57:24 +0000442 bool IsInBundle = false;
443 for (auto I = MBB.instr_begin(), E = MBB.instr_end(); I != E; ++I) {
444 const MachineInstr &MI = *I;
445 if (IsInBundle && !MI.isInsideBundle()) {
446 OS.indent(2) << "}\n";
447 IsInBundle = false;
448 }
449 OS.indent(IsInBundle ? 4 : 2);
Alex Lorenz5022f6b2015-08-13 23:10:16 +0000450 print(MI);
Alex Lorenzf9a2b122015-08-14 18:57:24 +0000451 if (!IsInBundle && MI.getFlag(MachineInstr::BundledSucc)) {
452 OS << " {";
453 IsInBundle = true;
454 }
Alex Lorenz5022f6b2015-08-13 23:10:16 +0000455 OS << "\n";
456 }
Alex Lorenzf9a2b122015-08-14 18:57:24 +0000457 if (IsInBundle)
458 OS.indent(2) << "}\n";
Alex Lorenz5022f6b2015-08-13 23:10:16 +0000459}
460
Alex Lorenz8e0a1b42015-06-22 17:02:30 +0000461void MIPrinter::print(const MachineInstr &MI) {
462 const auto &SubTarget = MI.getParent()->getParent()->getSubtarget();
Alex Lorenzf3db51de2015-06-23 16:35:26 +0000463 const auto *TRI = SubTarget.getRegisterInfo();
464 assert(TRI && "Expected target register info");
Alex Lorenz8e0a1b42015-06-22 17:02:30 +0000465 const auto *TII = SubTarget.getInstrInfo();
466 assert(TII && "Expected target instruction info");
Alex Lorenzf4baeb52015-07-21 22:28:27 +0000467 if (MI.isCFIInstruction())
468 assert(MI.getNumOperands() == 1 && "Expected 1 operand in CFI instruction");
Alex Lorenz8e0a1b42015-06-22 17:02:30 +0000469
Alex Lorenzf3db51de2015-06-23 16:35:26 +0000470 unsigned I = 0, E = MI.getNumOperands();
471 for (; I < E && MI.getOperand(I).isReg() && MI.getOperand(I).isDef() &&
472 !MI.getOperand(I).isImplicit();
473 ++I) {
474 if (I)
475 OS << ", ";
476 print(MI.getOperand(I), TRI);
477 }
478
479 if (I)
480 OS << " = ";
Alex Lorenze5a44662015-07-17 00:24:15 +0000481 if (MI.getFlag(MachineInstr::FrameSetup))
482 OS << "frame-setup ";
Alex Lorenz8e0a1b42015-06-22 17:02:30 +0000483 OS << TII->getName(MI.getOpcode());
Alex Lorenzf3db51de2015-06-23 16:35:26 +0000484 if (I < E)
485 OS << ' ';
486
487 bool NeedComma = false;
488 for (; I < E; ++I) {
489 if (NeedComma)
490 OS << ", ";
491 print(MI.getOperand(I), TRI);
492 NeedComma = true;
493 }
Alex Lorenz46d760d2015-07-22 21:15:11 +0000494
495 if (MI.getDebugLoc()) {
496 if (NeedComma)
497 OS << ',';
498 OS << " debug-location ";
499 MI.getDebugLoc()->printAsOperand(OS, MST);
500 }
Alex Lorenz4af7e612015-08-03 23:08:19 +0000501
502 if (!MI.memoperands_empty()) {
503 OS << " :: ";
504 bool NeedComma = false;
505 for (const auto *Op : MI.memoperands()) {
506 if (NeedComma)
507 OS << ", ";
508 print(*Op);
509 NeedComma = true;
510 }
511 }
Alex Lorenzf3db51de2015-06-23 16:35:26 +0000512}
513
Alex Lorenz5d26fa82015-06-30 18:00:16 +0000514void MIPrinter::printMBBReference(const MachineBasicBlock &MBB) {
515 OS << "%bb." << MBB.getNumber();
516 if (const auto *BB = MBB.getBasicBlock()) {
517 if (BB->hasName())
518 OS << '.' << BB->getName();
519 }
520}
521
Alex Lorenzdeb53492015-07-28 17:28:03 +0000522void MIPrinter::printIRBlockReference(const BasicBlock &BB) {
523 OS << "%ir-block.";
524 if (BB.hasName()) {
525 printLLVMNameWithoutPrefix(OS, BB.getName());
526 return;
527 }
Alex Lorenzcba8c5f2015-08-06 23:57:04 +0000528 const Function *F = BB.getParent();
529 int Slot;
530 if (F == MST.getCurrentFunction()) {
531 Slot = MST.getLocalSlot(&BB);
532 } else {
533 ModuleSlotTracker CustomMST(F->getParent(),
534 /*ShouldInitializeAllMetadata=*/false);
535 CustomMST.incorporateFunction(*F);
536 Slot = CustomMST.getLocalSlot(&BB);
537 }
Alex Lorenzdeb53492015-07-28 17:28:03 +0000538 if (Slot == -1)
539 OS << "<badref>";
540 else
541 OS << Slot;
542}
543
Alex Lorenz4af7e612015-08-03 23:08:19 +0000544void MIPrinter::printIRValueReference(const Value &V) {
545 OS << "%ir.";
546 if (V.hasName()) {
547 printLLVMNameWithoutPrefix(OS, V.getName());
548 return;
549 }
550 // TODO: Serialize the unnamed IR value references.
551 OS << "<unserializable ir value>";
552}
553
Alex Lorenz7feaf7c2015-07-16 23:37:45 +0000554void MIPrinter::printStackObjectReference(int FrameIndex) {
555 auto ObjectInfo = StackObjectOperandMapping.find(FrameIndex);
556 assert(ObjectInfo != StackObjectOperandMapping.end() &&
557 "Invalid frame index");
558 const FrameIndexOperand &Operand = ObjectInfo->second;
559 if (Operand.IsFixed) {
560 OS << "%fixed-stack." << Operand.ID;
561 return;
562 }
563 OS << "%stack." << Operand.ID;
564 if (!Operand.Name.empty())
565 OS << '.' << Operand.Name;
566}
567
Alex Lorenz5672a892015-08-05 22:26:15 +0000568void MIPrinter::printOffset(int64_t Offset) {
569 if (Offset == 0)
570 return;
571 if (Offset < 0) {
572 OS << " - " << -Offset;
573 return;
574 }
575 OS << " + " << Offset;
576}
577
Alex Lorenz49873a82015-08-06 00:44:07 +0000578static const char *getTargetFlagName(const TargetInstrInfo *TII, unsigned TF) {
579 auto Flags = TII->getSerializableDirectMachineOperandTargetFlags();
580 for (const auto &I : Flags) {
581 if (I.first == TF) {
582 return I.second;
583 }
584 }
585 return nullptr;
586}
587
588void MIPrinter::printTargetFlags(const MachineOperand &Op) {
589 if (!Op.getTargetFlags())
590 return;
591 const auto *TII =
592 Op.getParent()->getParent()->getParent()->getSubtarget().getInstrInfo();
593 assert(TII && "expected instruction info");
594 auto Flags = TII->decomposeMachineOperandsTargetFlags(Op.getTargetFlags());
595 OS << "target-flags(";
596 if (const auto *Name = getTargetFlagName(TII, Flags.first))
597 OS << Name;
598 else
599 OS << "<unknown target flag>";
600 // TODO: Print the target's bit flags.
601 OS << ") ";
602}
603
Alex Lorenzef5c1962015-07-28 23:02:45 +0000604static const char *getTargetIndexName(const MachineFunction &MF, int Index) {
605 const auto *TII = MF.getSubtarget().getInstrInfo();
606 assert(TII && "expected instruction info");
607 auto Indices = TII->getSerializableTargetIndices();
608 for (const auto &I : Indices) {
609 if (I.first == Index) {
610 return I.second;
611 }
612 }
613 return nullptr;
614}
615
Alex Lorenzf3db51de2015-06-23 16:35:26 +0000616void MIPrinter::print(const MachineOperand &Op, const TargetRegisterInfo *TRI) {
Alex Lorenz49873a82015-08-06 00:44:07 +0000617 printTargetFlags(Op);
Alex Lorenzf3db51de2015-06-23 16:35:26 +0000618 switch (Op.getType()) {
619 case MachineOperand::MO_Register:
Alex Lorenz1039fd12015-08-14 19:07:07 +0000620 // FIXME: Serialize the tied register.
Alex Lorenzcb268d42015-07-06 23:07:26 +0000621 if (Op.isImplicit())
622 OS << (Op.isDef() ? "implicit-def " : "implicit ");
Alex Lorenz1039fd12015-08-14 19:07:07 +0000623 if (Op.isInternalRead())
624 OS << "internal ";
Alex Lorenzcbbfd0b2015-07-07 20:34:53 +0000625 if (Op.isDead())
626 OS << "dead ";
Alex Lorenz495ad872015-07-08 21:23:34 +0000627 if (Op.isKill())
628 OS << "killed ";
Alex Lorenz4d026b892015-07-08 23:58:31 +0000629 if (Op.isUndef())
630 OS << "undef ";
Alex Lorenz01c1a5e2015-08-05 17:49:03 +0000631 if (Op.isEarlyClobber())
632 OS << "early-clobber ";
Alex Lorenz90752582015-08-05 17:41:17 +0000633 if (Op.isDebug())
634 OS << "debug-use ";
Alex Lorenzf3db51de2015-06-23 16:35:26 +0000635 printReg(Op.getReg(), OS, TRI);
Alex Lorenz2eacca82015-07-13 23:24:34 +0000636 // Print the sub register.
637 if (Op.getSubReg() != 0)
638 OS << ':' << TRI->getSubRegIndexName(Op.getSubReg());
Alex Lorenzf3db51de2015-06-23 16:35:26 +0000639 break;
Alex Lorenz240fc1e2015-06-23 23:42:28 +0000640 case MachineOperand::MO_Immediate:
641 OS << Op.getImm();
642 break;
Alex Lorenz05e38822015-08-05 18:52:21 +0000643 case MachineOperand::MO_CImmediate:
644 Op.getCImm()->printAsOperand(OS, /*PrintType=*/true, MST);
645 break;
Alex Lorenzad156fb2015-07-31 20:49:21 +0000646 case MachineOperand::MO_FPImmediate:
647 Op.getFPImm()->printAsOperand(OS, /*PrintType=*/true, MST);
648 break;
Alex Lorenz33f0aef2015-06-26 16:46:11 +0000649 case MachineOperand::MO_MachineBasicBlock:
Alex Lorenz5d26fa82015-06-30 18:00:16 +0000650 printMBBReference(*Op.getMBB());
Alex Lorenz33f0aef2015-06-26 16:46:11 +0000651 break;
Alex Lorenz7feaf7c2015-07-16 23:37:45 +0000652 case MachineOperand::MO_FrameIndex:
653 printStackObjectReference(Op.getIndex());
654 break;
Alex Lorenzab980492015-07-20 20:51:18 +0000655 case MachineOperand::MO_ConstantPoolIndex:
656 OS << "%const." << Op.getIndex();
Alex Lorenz5672a892015-08-05 22:26:15 +0000657 printOffset(Op.getOffset());
Alex Lorenzab980492015-07-20 20:51:18 +0000658 break;
Alex Lorenzef5c1962015-07-28 23:02:45 +0000659 case MachineOperand::MO_TargetIndex: {
660 OS << "target-index(";
661 if (const auto *Name = getTargetIndexName(
662 *Op.getParent()->getParent()->getParent(), Op.getIndex()))
663 OS << Name;
664 else
665 OS << "<unknown>";
666 OS << ')';
Alex Lorenz5672a892015-08-05 22:26:15 +0000667 printOffset(Op.getOffset());
Alex Lorenzef5c1962015-07-28 23:02:45 +0000668 break;
669 }
Alex Lorenz31d70682015-07-15 23:38:35 +0000670 case MachineOperand::MO_JumpTableIndex:
671 OS << "%jump-table." << Op.getIndex();
Alex Lorenz31d70682015-07-15 23:38:35 +0000672 break;
Alex Lorenz6ede3742015-07-21 16:59:53 +0000673 case MachineOperand::MO_ExternalSymbol:
674 OS << '$';
675 printLLVMNameWithoutPrefix(OS, Op.getSymbolName());
Alex Lorenz5672a892015-08-05 22:26:15 +0000676 printOffset(Op.getOffset());
Alex Lorenz6ede3742015-07-21 16:59:53 +0000677 break;
Alex Lorenz5d6108e2015-06-26 22:56:48 +0000678 case MachineOperand::MO_GlobalAddress:
Alex Lorenz900b5cb2015-07-07 23:27:53 +0000679 Op.getGlobal()->printAsOperand(OS, /*PrintType=*/false, MST);
Alex Lorenz5672a892015-08-05 22:26:15 +0000680 printOffset(Op.getOffset());
Alex Lorenz5d6108e2015-06-26 22:56:48 +0000681 break;
Alex Lorenzdeb53492015-07-28 17:28:03 +0000682 case MachineOperand::MO_BlockAddress:
683 OS << "blockaddress(";
684 Op.getBlockAddress()->getFunction()->printAsOperand(OS, /*PrintType=*/false,
685 MST);
686 OS << ", ";
687 printIRBlockReference(*Op.getBlockAddress()->getBasicBlock());
688 OS << ')';
Alex Lorenz5672a892015-08-05 22:26:15 +0000689 printOffset(Op.getOffset());
Alex Lorenzdeb53492015-07-28 17:28:03 +0000690 break;
Alex Lorenz8f6f4282015-06-29 16:57:06 +0000691 case MachineOperand::MO_RegisterMask: {
692 auto RegMaskInfo = RegisterMaskIds.find(Op.getRegMask());
693 if (RegMaskInfo != RegisterMaskIds.end())
694 OS << StringRef(TRI->getRegMaskNames()[RegMaskInfo->second]).lower();
695 else
696 llvm_unreachable("Can't print this machine register mask yet.");
697 break;
698 }
Alex Lorenzb97c9ef2015-08-10 23:24:42 +0000699 case MachineOperand::MO_RegisterLiveOut: {
700 const uint32_t *RegMask = Op.getRegLiveOut();
701 OS << "liveout(";
702 bool IsCommaNeeded = false;
703 for (unsigned Reg = 0, E = TRI->getNumRegs(); Reg < E; ++Reg) {
704 if (RegMask[Reg / 32] & (1U << (Reg % 32))) {
705 if (IsCommaNeeded)
706 OS << ", ";
707 printReg(Reg, OS, TRI);
708 IsCommaNeeded = true;
709 }
710 }
711 OS << ")";
712 break;
713 }
Alex Lorenz35e44462015-07-22 17:58:46 +0000714 case MachineOperand::MO_Metadata:
715 Op.getMetadata()->printAsOperand(OS, MST);
716 break;
Alex Lorenzf4baeb52015-07-21 22:28:27 +0000717 case MachineOperand::MO_CFIIndex: {
718 const auto &MMI = Op.getParent()->getParent()->getParent()->getMMI();
Alex Lorenz8cfc6862015-07-23 23:09:07 +0000719 print(MMI.getFrameInstructions()[Op.getCFIIndex()], TRI);
Alex Lorenzf4baeb52015-07-21 22:28:27 +0000720 break;
721 }
Alex Lorenzf3db51de2015-06-23 16:35:26 +0000722 default:
723 // TODO: Print the other machine operands.
724 llvm_unreachable("Can't print this machine operand at the moment");
725 }
Alex Lorenz4f093bf2015-06-19 17:43:07 +0000726}
727
Alex Lorenz4af7e612015-08-03 23:08:19 +0000728void MIPrinter::print(const MachineMemOperand &Op) {
729 OS << '(';
Alex Lorenzdc8de2a2015-08-06 16:55:53 +0000730 // TODO: Print operand's target specific flags.
Alex Lorenza518b792015-08-04 00:24:45 +0000731 if (Op.isVolatile())
732 OS << "volatile ";
Alex Lorenz10fd0382015-08-06 16:49:30 +0000733 if (Op.isNonTemporal())
734 OS << "non-temporal ";
Alex Lorenzdc8de2a2015-08-06 16:55:53 +0000735 if (Op.isInvariant())
736 OS << "invariant ";
Alex Lorenz4af7e612015-08-03 23:08:19 +0000737 if (Op.isLoad())
738 OS << "load ";
739 else {
740 assert(Op.isStore() && "Non load machine operand must be a store");
741 OS << "store ";
742 }
743 OS << Op.getSize() << (Op.isLoad() ? " from " : " into ");
Alex Lorenz91097a32015-08-12 20:33:26 +0000744 if (const Value *Val = Op.getValue()) {
Alex Lorenz4af7e612015-08-03 23:08:19 +0000745 printIRValueReference(*Val);
Alex Lorenz91097a32015-08-12 20:33:26 +0000746 } else {
747 const PseudoSourceValue *PVal = Op.getPseudoValue();
748 assert(PVal && "Expected a pseudo source value");
749 switch (PVal->kind()) {
Alex Lorenz46e95582015-08-12 20:44:16 +0000750 case PseudoSourceValue::Stack:
751 OS << "stack";
752 break;
Alex Lorenzd858f872015-08-12 21:00:22 +0000753 case PseudoSourceValue::GOT:
754 OS << "got";
755 break;
Alex Lorenz4be56e92015-08-12 21:11:08 +0000756 case PseudoSourceValue::JumpTable:
757 OS << "jump-table";
758 break;
Alex Lorenz91097a32015-08-12 20:33:26 +0000759 case PseudoSourceValue::ConstantPool:
760 OS << "constant-pool";
761 break;
Alex Lorenz0cc671b2015-08-12 21:23:17 +0000762 case PseudoSourceValue::FixedStack:
763 printStackObjectReference(
764 cast<FixedStackPseudoSourceValue>(PVal)->getFrameIndex());
765 break;
Alex Lorenz50b826f2015-08-14 21:08:30 +0000766 case PseudoSourceValue::GlobalValueCallEntry:
767 cast<GlobalValuePseudoSourceValue>(PVal)->getValue()->printAsOperand(
768 OS, /*PrintType=*/false, MST);
769 break;
Alex Lorenzc3ba7502015-08-14 21:14:50 +0000770 case PseudoSourceValue::ExternalSymbolCallEntry:
771 OS << '$';
772 printLLVMNameWithoutPrefix(
773 OS, cast<ExternalSymbolPseudoSourceValue>(PVal)->getSymbol());
Alex Lorenz91097a32015-08-12 20:33:26 +0000774 break;
775 }
776 }
Alex Lorenz83127732015-08-07 20:26:52 +0000777 printOffset(Op.getOffset());
Alex Lorenz61420f72015-08-07 20:48:30 +0000778 if (Op.getBaseAlignment() != Op.getSize())
779 OS << ", align " << Op.getBaseAlignment();
Alex Lorenza617c912015-08-17 22:05:15 +0000780 auto AAInfo = Op.getAAInfo();
781 if (AAInfo.TBAA) {
782 OS << ", !tbaa ";
783 AAInfo.TBAA->printAsOperand(OS, MST);
784 }
Alex Lorenza16f6242015-08-17 22:06:40 +0000785 if (AAInfo.Scope) {
786 OS << ", !alias.scope ";
787 AAInfo.Scope->printAsOperand(OS, MST);
788 }
Alex Lorenz03e940d2015-08-17 22:08:02 +0000789 if (AAInfo.NoAlias) {
790 OS << ", !noalias ";
791 AAInfo.NoAlias->printAsOperand(OS, MST);
792 }
Alex Lorenza617c912015-08-17 22:05:15 +0000793 // TODO: Print the ranges metadata.
Alex Lorenz4af7e612015-08-03 23:08:19 +0000794 OS << ')';
795}
796
Alex Lorenz8cfc6862015-07-23 23:09:07 +0000797static void printCFIRegister(unsigned DwarfReg, raw_ostream &OS,
798 const TargetRegisterInfo *TRI) {
799 int Reg = TRI->getLLVMRegNum(DwarfReg, true);
800 if (Reg == -1) {
801 OS << "<badreg>";
802 return;
803 }
804 printReg(Reg, OS, TRI);
805}
806
807void MIPrinter::print(const MCCFIInstruction &CFI,
808 const TargetRegisterInfo *TRI) {
Alex Lorenzf4baeb52015-07-21 22:28:27 +0000809 switch (CFI.getOperation()) {
Alex Lorenz577d2712015-08-14 21:55:58 +0000810 case MCCFIInstruction::OpSameValue:
811 OS << ".cfi_same_value ";
812 if (CFI.getLabel())
813 OS << "<mcsymbol> ";
814 printCFIRegister(CFI.getRegister(), OS, TRI);
815 break;
Alex Lorenz8cfc6862015-07-23 23:09:07 +0000816 case MCCFIInstruction::OpOffset:
817 OS << ".cfi_offset ";
818 if (CFI.getLabel())
819 OS << "<mcsymbol> ";
820 printCFIRegister(CFI.getRegister(), OS, TRI);
821 OS << ", " << CFI.getOffset();
822 break;
Alex Lorenz5b0d5f62015-07-27 20:39:03 +0000823 case MCCFIInstruction::OpDefCfaRegister:
824 OS << ".cfi_def_cfa_register ";
825 if (CFI.getLabel())
826 OS << "<mcsymbol> ";
827 printCFIRegister(CFI.getRegister(), OS, TRI);
828 break;
Alex Lorenzf4baeb52015-07-21 22:28:27 +0000829 case MCCFIInstruction::OpDefCfaOffset:
830 OS << ".cfi_def_cfa_offset ";
831 if (CFI.getLabel())
832 OS << "<mcsymbol> ";
833 OS << CFI.getOffset();
834 break;
Alex Lorenzb1393232015-07-29 18:57:23 +0000835 case MCCFIInstruction::OpDefCfa:
836 OS << ".cfi_def_cfa ";
837 if (CFI.getLabel())
838 OS << "<mcsymbol> ";
839 printCFIRegister(CFI.getRegister(), OS, TRI);
840 OS << ", " << CFI.getOffset();
841 break;
Alex Lorenzf4baeb52015-07-21 22:28:27 +0000842 default:
843 // TODO: Print the other CFI Operations.
844 OS << "<unserializable cfi operation>";
845 break;
846 }
847}
848
Alex Lorenz345c1442015-06-15 23:52:35 +0000849void llvm::printMIR(raw_ostream &OS, const Module &M) {
850 yaml::Output Out(OS);
851 Out << const_cast<Module &>(M);
852}
853
854void llvm::printMIR(raw_ostream &OS, const MachineFunction &MF) {
855 MIRPrinter Printer(OS);
856 Printer.print(MF);
857}