blob: 62aab5b68ae95e555ee928800b0449b4dfcd114c [file] [log] [blame]
Sean Callanan04cc3072009-12-19 02:59:52 +00001//===- X86RecognizableInstr.cpp - Disassembler instruction spec --*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file is part of the X86 Disassembler Emitter.
11// It contains the implementation of a single recognizable instruction.
12// Documentation for the disassembler emitter in general can be found in
13// X86DisasemblerEmitter.h.
14//
15//===----------------------------------------------------------------------===//
16
Sean Callanan04cc3072009-12-19 02:59:52 +000017#include "X86RecognizableInstr.h"
Chandler Carruth91d19d82012-12-04 10:37:14 +000018#include "X86DisassemblerShared.h"
Sean Callanan04cc3072009-12-19 02:59:52 +000019#include "X86ModRMFilters.h"
Sean Callanan04cc3072009-12-19 02:59:52 +000020#include "llvm/Support/ErrorHandling.h"
Sean Callanan04cc3072009-12-19 02:59:52 +000021#include <string>
22
23using namespace llvm;
24
Sean Callanandde9c122010-02-12 23:39:46 +000025#define MRM_MAPPING \
26 MAP(C1, 33) \
Chris Lattner140caa72010-02-13 00:41:14 +000027 MAP(C2, 34) \
28 MAP(C3, 35) \
29 MAP(C4, 36) \
30 MAP(C8, 37) \
31 MAP(C9, 38) \
Michael Liao95d944032013-04-11 04:52:28 +000032 MAP(CA, 39) \
33 MAP(CB, 40) \
34 MAP(E8, 41) \
35 MAP(F0, 42) \
36 MAP(F8, 45) \
37 MAP(F9, 46) \
38 MAP(D0, 47) \
39 MAP(D1, 48) \
40 MAP(D4, 49) \
41 MAP(D5, 50) \
42 MAP(D6, 51) \
43 MAP(D8, 52) \
44 MAP(D9, 53) \
45 MAP(DA, 54) \
46 MAP(DB, 55) \
47 MAP(DC, 56) \
48 MAP(DD, 57) \
49 MAP(DE, 58) \
50 MAP(DF, 59)
Sean Callanandde9c122010-02-12 23:39:46 +000051
Sean Callanan04cc3072009-12-19 02:59:52 +000052// A clone of X86 since we can't depend on something that is generated.
53namespace X86Local {
54 enum {
55 Pseudo = 0,
56 RawFrm = 1,
57 AddRegFrm = 2,
58 MRMDestReg = 3,
59 MRMDestMem = 4,
60 MRMSrcReg = 5,
61 MRMSrcMem = 6,
Craig Topper35da3d12014-01-16 07:36:58 +000062 RawFrmMemOffs = 7,
David Woodhouse2ef8d9c2014-01-22 15:08:08 +000063 RawFrmSrc = 8,
David Woodhouseb33c2ef2014-01-22 15:08:21 +000064 RawFrmDst = 9,
David Woodhouse9bbf7ca2014-01-22 15:08:36 +000065 RawFrmDstSrc = 10,
Craig Topperac172e22012-07-30 04:48:12 +000066 MRM0r = 16, MRM1r = 17, MRM2r = 18, MRM3r = 19,
Sean Callanan04cc3072009-12-19 02:59:52 +000067 MRM4r = 20, MRM5r = 21, MRM6r = 22, MRM7r = 23,
68 MRM0m = 24, MRM1m = 25, MRM2m = 26, MRM3m = 27,
69 MRM4m = 28, MRM5m = 29, MRM6m = 30, MRM7m = 31,
Richard Trieu9208abd2012-07-18 23:04:22 +000070 RawFrmImm8 = 43,
71 RawFrmImm16 = 44,
Sean Callanandde9c122010-02-12 23:39:46 +000072#define MAP(from, to) MRM_##from = to,
73 MRM_MAPPING
74#undef MAP
75 lastMRM
Sean Callanan04cc3072009-12-19 02:59:52 +000076 };
Craig Topperac172e22012-07-30 04:48:12 +000077
Sean Callanan04cc3072009-12-19 02:59:52 +000078 enum {
Craig Topper10243c82014-01-31 08:47:06 +000079 OB = 0, TB = 1, T8 = 2, TA = 3, XOP8 = 4, XOP9 = 5, XOPA = 6,
80 D8 = 7, D9 = 8, DA = 9, DB = 10,
81 DC = 11, DD = 12, DE = 13, DF = 14,
82 A6 = 15, A7 = 16
83 };
84
85 enum {
86 PD = 1, XS = 2, XD = 3
Sean Callanan04cc3072009-12-19 02:59:52 +000087 };
Craig Topperd402df32014-02-02 07:08:01 +000088
89 enum {
90 VEX = 1, XOP = 2, EVEX = 3
91 };
Craig Topperfa6298a2014-02-02 09:25:09 +000092
93 enum {
94 OpSize16 = 1, OpSize32 = 2
95 };
Sean Callanan04cc3072009-12-19 02:59:52 +000096}
Sean Callanandde9c122010-02-12 23:39:46 +000097
Bob Wilsonebdae7c2014-02-10 05:28:30 +000098// If rows are added to the opcode extension tables, then corresponding entries
99// must be added here.
100//
101// If the row corresponds to a single byte (i.e., 8f), then add an entry for
102// that byte to ONE_BYTE_EXTENSION_TABLES.
103//
104// If the row corresponds to two bytes where the first is 0f, add an entry for
105// the second byte to TWO_BYTE_EXTENSION_TABLES.
106//
107// If the row corresponds to some other set of bytes, you will need to modify
108// the code in RecognizableInstr::emitDecodePath() as well, and add new prefixes
109// to the X86 TD files, except in two cases: if the first two bytes of such a
110// new combination are 0f 38 or 0f 3a, you just have to add maps called
111// THREE_BYTE_38_EXTENSION_TABLES and THREE_BYTE_3A_EXTENSION_TABLES and add a
112// switch(Opcode) just below the case X86Local::T8: or case X86Local::TA: line
113// in RecognizableInstr::emitDecodePath().
114
115#define ONE_BYTE_EXTENSION_TABLES \
116 EXTENSION_TABLE(80) \
117 EXTENSION_TABLE(81) \
118 EXTENSION_TABLE(82) \
119 EXTENSION_TABLE(83) \
120 EXTENSION_TABLE(8f) \
121 EXTENSION_TABLE(c0) \
122 EXTENSION_TABLE(c1) \
123 EXTENSION_TABLE(c6) \
124 EXTENSION_TABLE(c7) \
125 EXTENSION_TABLE(d0) \
126 EXTENSION_TABLE(d1) \
127 EXTENSION_TABLE(d2) \
128 EXTENSION_TABLE(d3) \
129 EXTENSION_TABLE(f6) \
130 EXTENSION_TABLE(f7) \
131 EXTENSION_TABLE(fe) \
132 EXTENSION_TABLE(ff)
133
134#define TWO_BYTE_EXTENSION_TABLES \
135 EXTENSION_TABLE(00) \
136 EXTENSION_TABLE(01) \
137 EXTENSION_TABLE(0d) \
138 EXTENSION_TABLE(18) \
139 EXTENSION_TABLE(71) \
140 EXTENSION_TABLE(72) \
141 EXTENSION_TABLE(73) \
142 EXTENSION_TABLE(ae) \
143 EXTENSION_TABLE(ba) \
144 EXTENSION_TABLE(c7)
145
146#define THREE_BYTE_38_EXTENSION_TABLES \
147 EXTENSION_TABLE(F3)
148
149#define XOP9_MAP_EXTENSION_TABLES \
150 EXTENSION_TABLE(01) \
151 EXTENSION_TABLE(02)
152
Sean Callanan04cc3072009-12-19 02:59:52 +0000153using namespace X86Disassembler;
154
Bob Wilsonebdae7c2014-02-10 05:28:30 +0000155/// needsModRMForDecode - Indicates whether a particular instruction requires a
156/// ModR/M byte for the instruction to be properly decoded. For example, a
157/// MRMDestReg instruction needs the Mod field in the ModR/M byte to be set to
158/// 0b11.
159///
160/// @param form - The form of the instruction.
161/// @return - true if the form implies that a ModR/M byte is required, false
162/// otherwise.
163static bool needsModRMForDecode(uint8_t form) {
164 return (form == X86Local::MRMDestReg ||
165 form == X86Local::MRMDestMem ||
166 form == X86Local::MRMSrcReg ||
167 form == X86Local::MRMSrcMem ||
168 (form >= X86Local::MRM0r && form <= X86Local::MRM7r) ||
169 (form >= X86Local::MRM0m && form <= X86Local::MRM7m));
170}
171
Sean Callanan04cc3072009-12-19 02:59:52 +0000172/// isRegFormat - Indicates whether a particular form requires the Mod field of
173/// the ModR/M byte to be 0b11.
174///
175/// @param form - The form of the instruction.
176/// @return - true if the form implies that Mod must be 0b11, false
177/// otherwise.
178static bool isRegFormat(uint8_t form) {
Craig Topper10243c82014-01-31 08:47:06 +0000179 return (form == X86Local::MRMDestReg ||
180 form == X86Local::MRMSrcReg ||
181 (form >= X86Local::MRM0r && form <= X86Local::MRM7r));
Sean Callanan04cc3072009-12-19 02:59:52 +0000182}
183
184/// byteFromBitsInit - Extracts a value at most 8 bits in width from a BitsInit.
185/// Useful for switch statements and the like.
186///
187/// @param init - A reference to the BitsInit to be decoded.
188/// @return - The field, with the first bit in the BitsInit as the lowest
189/// order bit.
David Greeneaf8ee2c2011-07-29 22:43:06 +0000190static uint8_t byteFromBitsInit(BitsInit &init) {
Sean Callanan04cc3072009-12-19 02:59:52 +0000191 int width = init.getNumBits();
192
193 assert(width <= 8 && "Field is too large for uint8_t!");
194
195 int index;
196 uint8_t mask = 0x01;
197
198 uint8_t ret = 0;
199
200 for (index = 0; index < width; index++) {
David Greeneaf8ee2c2011-07-29 22:43:06 +0000201 if (static_cast<BitInit*>(init.getBit(index))->getValue())
Sean Callanan04cc3072009-12-19 02:59:52 +0000202 ret |= mask;
203
204 mask <<= 1;
205 }
206
207 return ret;
208}
209
210/// byteFromRec - Extract a value at most 8 bits in with from a Record given the
211/// name of the field.
212///
213/// @param rec - The record from which to extract the value.
214/// @param name - The name of the field in the record.
215/// @return - The field, as translated by byteFromBitsInit().
216static uint8_t byteFromRec(const Record* rec, const std::string &name) {
David Greeneaf8ee2c2011-07-29 22:43:06 +0000217 BitsInit* bits = rec->getValueAsBitsInit(name);
Sean Callanan04cc3072009-12-19 02:59:52 +0000218 return byteFromBitsInit(*bits);
219}
220
221RecognizableInstr::RecognizableInstr(DisassemblerTables &tables,
222 const CodeGenInstruction &insn,
223 InstrUID uid) {
224 UID = uid;
225
226 Rec = insn.TheDef;
227 Name = Rec->getName();
228 Spec = &tables.specForUID(UID);
Craig Topperac172e22012-07-30 04:48:12 +0000229
Sean Callanan04cc3072009-12-19 02:59:52 +0000230 if (!Rec->isSubClassOf("X86Inst")) {
231 ShouldBeEmitted = false;
232 return;
233 }
Craig Topperac172e22012-07-30 04:48:12 +0000234
Craig Topper10243c82014-01-31 08:47:06 +0000235 OpPrefix = byteFromRec(Rec->getValueAsDef("OpPrefix"), "Value");
236 OpMap = byteFromRec(Rec->getValueAsDef("OpMap"), "Value");
Sean Callanan04cc3072009-12-19 02:59:52 +0000237 Opcode = byteFromRec(Rec, "Opcode");
238 Form = byteFromRec(Rec, "FormBits");
Craig Topperd402df32014-02-02 07:08:01 +0000239 Encoding = byteFromRec(Rec->getValueAsDef("OpEnc"), "Value");
Craig Topperac172e22012-07-30 04:48:12 +0000240
Craig Topperfa6298a2014-02-02 09:25:09 +0000241 OpSize = byteFromRec(Rec->getValueAsDef("OpSize"), "Value");
Craig Topper6491c802012-02-27 01:54:29 +0000242 HasAdSizePrefix = Rec->getValueAsBit("hasAdSizePrefix");
Sean Callanan04cc3072009-12-19 02:59:52 +0000243 HasREX_WPrefix = Rec->getValueAsBit("hasREX_WPrefix");
Craig Topperd402df32014-02-02 07:08:01 +0000244 HasVEX_4V = Rec->getValueAsBit("hasVEX_4V");
245 HasVEX_4VOp3 = Rec->getValueAsBit("hasVEX_4VOp3");
Sean Callananc3fd5232011-03-15 01:23:15 +0000246 HasVEX_WPrefix = Rec->getValueAsBit("hasVEX_WPrefix");
Craig Topper03a0bed2011-12-30 05:20:36 +0000247 HasMemOp4Prefix = Rec->getValueAsBit("hasMemOp4Prefix");
Craig Topperf18c8962011-10-04 06:30:42 +0000248 IgnoresVEX_L = Rec->getValueAsBit("ignoresVEX_L");
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000249 HasEVEX_L2Prefix = Rec->getValueAsBit("hasEVEX_L2");
250 HasEVEX_K = Rec->getValueAsBit("hasEVEX_K");
Elena Demikhovskydacddb02013-11-03 13:46:31 +0000251 HasEVEX_KZ = Rec->getValueAsBit("hasEVEX_Z");
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000252 HasEVEX_B = Rec->getValueAsBit("hasEVEX_B");
Sean Callanan04cc3072009-12-19 02:59:52 +0000253 HasLockPrefix = Rec->getValueAsBit("hasLockPrefix");
Craig Topperec688662014-01-31 07:00:55 +0000254 HasREPPrefix = Rec->getValueAsBit("hasREPPrefix");
Sean Callanan04cc3072009-12-19 02:59:52 +0000255 IsCodeGenOnly = Rec->getValueAsBit("isCodeGenOnly");
Craig Topper3484fc22014-01-05 04:17:28 +0000256 ForceDisassemble = Rec->getValueAsBit("ForceDisassemble");
Craig Topperac172e22012-07-30 04:48:12 +0000257
Sean Callanan04cc3072009-12-19 02:59:52 +0000258 Name = Rec->getName();
259 AsmString = Rec->getValueAsString("AsmString");
Craig Topperac172e22012-07-30 04:48:12 +0000260
Chris Lattnerd8adec72010-11-01 04:03:32 +0000261 Operands = &insn.Operands.OperandList;
Craig Topperac172e22012-07-30 04:48:12 +0000262
Craig Topper3f23c1a2012-09-19 06:37:45 +0000263 HasVEX_LPrefix = Rec->getValueAsBit("hasVEX_L");
Craig Topper25ea4e52011-10-16 03:51:13 +0000264
Eli Friedman03180362011-07-16 02:41:28 +0000265 // Check for 64-bit inst which does not require REX
Craig Topper526adab2011-09-23 06:57:25 +0000266 Is32Bit = false;
Eli Friedman03180362011-07-16 02:41:28 +0000267 Is64Bit = false;
268 // FIXME: Is there some better way to check for In64BitMode?
269 std::vector<Record*> Predicates = Rec->getValueAsListOfDefs("Predicates");
270 for (unsigned i = 0, e = Predicates.size(); i != e; ++i) {
Eric Christopherc0a5aae2013-12-20 02:04:49 +0000271 if (Predicates[i]->getName().find("Not64Bit") != Name.npos ||
272 Predicates[i]->getName().find("In32Bit") != Name.npos) {
Craig Topper526adab2011-09-23 06:57:25 +0000273 Is32Bit = true;
274 break;
275 }
Eric Christopherc0a5aae2013-12-20 02:04:49 +0000276 if (Predicates[i]->getName().find("In64Bit") != Name.npos) {
Eli Friedman03180362011-07-16 02:41:28 +0000277 Is64Bit = true;
278 break;
279 }
280 }
Eli Friedman03180362011-07-16 02:41:28 +0000281
Sean Callanan04cc3072009-12-19 02:59:52 +0000282 ShouldBeEmitted = true;
283}
Craig Topperac172e22012-07-30 04:48:12 +0000284
Sean Callanan04cc3072009-12-19 02:59:52 +0000285void RecognizableInstr::processInstr(DisassemblerTables &tables,
Craig Topperf7755df2012-07-12 06:52:41 +0000286 const CodeGenInstruction &insn,
287 InstrUID uid)
Sean Callanan04cc3072009-12-19 02:59:52 +0000288{
Daniel Dunbar5661c0c2010-05-20 20:20:32 +0000289 // Ignore "asm parser only" instructions.
290 if (insn.TheDef->getValueAsBit("isAsmParserOnly"))
291 return;
Craig Topperac172e22012-07-30 04:48:12 +0000292
Sean Callanan04cc3072009-12-19 02:59:52 +0000293 RecognizableInstr recogInstr(tables, insn, uid);
Craig Topperac172e22012-07-30 04:48:12 +0000294
Craig Topper83b7e242014-01-02 03:58:45 +0000295 recogInstr.emitInstructionSpecifier();
Craig Topperac172e22012-07-30 04:48:12 +0000296
Sean Callanan04cc3072009-12-19 02:59:52 +0000297 if (recogInstr.shouldBeEmitted())
298 recogInstr.emitDecodePath(tables);
299}
300
Elena Demikhovskydacddb02013-11-03 13:46:31 +0000301#define EVEX_KB(n) (HasEVEX_KZ && HasEVEX_B ? n##_KZ_B : \
302 (HasEVEX_K && HasEVEX_B ? n##_K_B : \
303 (HasEVEX_KZ ? n##_KZ : \
304 (HasEVEX_K? n##_K : (HasEVEX_B ? n##_B : n)))))
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000305
Sean Callanan04cc3072009-12-19 02:59:52 +0000306InstructionContext RecognizableInstr::insnContext() const {
307 InstructionContext insnContext;
308
Craig Topperd402df32014-02-02 07:08:01 +0000309 if (Encoding == X86Local::EVEX) {
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000310 if (HasVEX_LPrefix && HasEVEX_L2Prefix) {
Craig Topper9469e902013-07-28 21:28:02 +0000311 errs() << "Don't support VEX.L if EVEX_L2 is enabled: " << Name << "\n";
312 llvm_unreachable("Don't support VEX.L if EVEX_L2 is enabled");
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000313 }
314 // VEX_L & VEX_W
315 if (HasVEX_LPrefix && HasVEX_WPrefix) {
Craig Topper8e92e852014-02-02 07:46:05 +0000316 if (OpPrefix == X86Local::PD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000317 insnContext = EVEX_KB(IC_EVEX_L_W_OPSIZE);
Craig Topper10243c82014-01-31 08:47:06 +0000318 else if (OpPrefix == X86Local::XS)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000319 insnContext = EVEX_KB(IC_EVEX_L_W_XS);
Craig Topper10243c82014-01-31 08:47:06 +0000320 else if (OpPrefix == X86Local::XD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000321 insnContext = EVEX_KB(IC_EVEX_L_W_XD);
322 else
323 insnContext = EVEX_KB(IC_EVEX_L_W);
324 } else if (HasVEX_LPrefix) {
325 // VEX_L
Craig Topper8e92e852014-02-02 07:46:05 +0000326 if (OpPrefix == X86Local::PD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000327 insnContext = EVEX_KB(IC_EVEX_L_OPSIZE);
Craig Topper10243c82014-01-31 08:47:06 +0000328 else if (OpPrefix == X86Local::XS)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000329 insnContext = EVEX_KB(IC_EVEX_L_XS);
Craig Topper10243c82014-01-31 08:47:06 +0000330 else if (OpPrefix == X86Local::XD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000331 insnContext = EVEX_KB(IC_EVEX_L_XD);
332 else
333 insnContext = EVEX_KB(IC_EVEX_L);
334 }
335 else if (HasEVEX_L2Prefix && HasVEX_WPrefix) {
336 // EVEX_L2 & VEX_W
Craig Topper8e92e852014-02-02 07:46:05 +0000337 if (OpPrefix == X86Local::PD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000338 insnContext = EVEX_KB(IC_EVEX_L2_W_OPSIZE);
Craig Topper10243c82014-01-31 08:47:06 +0000339 else if (OpPrefix == X86Local::XS)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000340 insnContext = EVEX_KB(IC_EVEX_L2_W_XS);
Craig Topper10243c82014-01-31 08:47:06 +0000341 else if (OpPrefix == X86Local::XD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000342 insnContext = EVEX_KB(IC_EVEX_L2_W_XD);
343 else
344 insnContext = EVEX_KB(IC_EVEX_L2_W);
345 } else if (HasEVEX_L2Prefix) {
346 // EVEX_L2
Craig Topper8e92e852014-02-02 07:46:05 +0000347 if (OpPrefix == X86Local::PD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000348 insnContext = EVEX_KB(IC_EVEX_L2_OPSIZE);
Craig Topper10243c82014-01-31 08:47:06 +0000349 else if (OpPrefix == X86Local::XD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000350 insnContext = EVEX_KB(IC_EVEX_L2_XD);
Craig Topper10243c82014-01-31 08:47:06 +0000351 else if (OpPrefix == X86Local::XS)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000352 insnContext = EVEX_KB(IC_EVEX_L2_XS);
Craig Topper10243c82014-01-31 08:47:06 +0000353 else
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000354 insnContext = EVEX_KB(IC_EVEX_L2);
355 }
356 else if (HasVEX_WPrefix) {
357 // VEX_W
Craig Topper8e92e852014-02-02 07:46:05 +0000358 if (OpPrefix == X86Local::PD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000359 insnContext = EVEX_KB(IC_EVEX_W_OPSIZE);
Craig Topper10243c82014-01-31 08:47:06 +0000360 else if (OpPrefix == X86Local::XS)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000361 insnContext = EVEX_KB(IC_EVEX_W_XS);
Craig Topper10243c82014-01-31 08:47:06 +0000362 else if (OpPrefix == X86Local::XD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000363 insnContext = EVEX_KB(IC_EVEX_W_XD);
364 else
365 insnContext = EVEX_KB(IC_EVEX_W);
366 }
367 // No L, no W
Craig Topper8e92e852014-02-02 07:46:05 +0000368 else if (OpPrefix == X86Local::PD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000369 insnContext = EVEX_KB(IC_EVEX_OPSIZE);
Craig Topper10243c82014-01-31 08:47:06 +0000370 else if (OpPrefix == X86Local::XD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000371 insnContext = EVEX_KB(IC_EVEX_XD);
Craig Topper10243c82014-01-31 08:47:06 +0000372 else if (OpPrefix == X86Local::XS)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000373 insnContext = EVEX_KB(IC_EVEX_XS);
374 else
375 insnContext = EVEX_KB(IC_EVEX);
376 /// eof EVEX
Craig Topperd402df32014-02-02 07:08:01 +0000377 } else if (Encoding == X86Local::VEX || Encoding == X86Local::XOP) {
Craig Topperf01f1b52011-11-06 23:04:08 +0000378 if (HasVEX_LPrefix && HasVEX_WPrefix) {
Craig Topper8e92e852014-02-02 07:46:05 +0000379 if (OpPrefix == X86Local::PD)
Craig Topperf01f1b52011-11-06 23:04:08 +0000380 insnContext = IC_VEX_L_W_OPSIZE;
Craig Topper10243c82014-01-31 08:47:06 +0000381 else if (OpPrefix == X86Local::XS)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000382 insnContext = IC_VEX_L_W_XS;
Craig Topper10243c82014-01-31 08:47:06 +0000383 else if (OpPrefix == X86Local::XD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000384 insnContext = IC_VEX_L_W_XD;
Craig Topperf01f1b52011-11-06 23:04:08 +0000385 else
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000386 insnContext = IC_VEX_L_W;
Craig Topper8e92e852014-02-02 07:46:05 +0000387 } else if (OpPrefix == X86Local::PD && HasVEX_LPrefix)
Sean Callananc3fd5232011-03-15 01:23:15 +0000388 insnContext = IC_VEX_L_OPSIZE;
Craig Topper8e92e852014-02-02 07:46:05 +0000389 else if (OpPrefix == X86Local::PD && HasVEX_WPrefix)
Sean Callananc3fd5232011-03-15 01:23:15 +0000390 insnContext = IC_VEX_W_OPSIZE;
Craig Topper8e92e852014-02-02 07:46:05 +0000391 else if (OpPrefix == X86Local::PD)
Sean Callananc3fd5232011-03-15 01:23:15 +0000392 insnContext = IC_VEX_OPSIZE;
Craig Topper10243c82014-01-31 08:47:06 +0000393 else if (HasVEX_LPrefix && OpPrefix == X86Local::XS)
Sean Callananc3fd5232011-03-15 01:23:15 +0000394 insnContext = IC_VEX_L_XS;
Craig Topper10243c82014-01-31 08:47:06 +0000395 else if (HasVEX_LPrefix && OpPrefix == X86Local::XD)
Sean Callananc3fd5232011-03-15 01:23:15 +0000396 insnContext = IC_VEX_L_XD;
Craig Topper10243c82014-01-31 08:47:06 +0000397 else if (HasVEX_WPrefix && OpPrefix == X86Local::XS)
Sean Callananc3fd5232011-03-15 01:23:15 +0000398 insnContext = IC_VEX_W_XS;
Craig Topper10243c82014-01-31 08:47:06 +0000399 else if (HasVEX_WPrefix && OpPrefix == X86Local::XD)
Sean Callananc3fd5232011-03-15 01:23:15 +0000400 insnContext = IC_VEX_W_XD;
401 else if (HasVEX_WPrefix)
402 insnContext = IC_VEX_W;
403 else if (HasVEX_LPrefix)
404 insnContext = IC_VEX_L;
Craig Topper10243c82014-01-31 08:47:06 +0000405 else if (OpPrefix == X86Local::XD)
Sean Callananc3fd5232011-03-15 01:23:15 +0000406 insnContext = IC_VEX_XD;
Craig Topper10243c82014-01-31 08:47:06 +0000407 else if (OpPrefix == X86Local::XS)
Sean Callananc3fd5232011-03-15 01:23:15 +0000408 insnContext = IC_VEX_XS;
409 else
410 insnContext = IC_VEX;
Eli Friedman03180362011-07-16 02:41:28 +0000411 } else if (Is64Bit || HasREX_WPrefix) {
Craig Topperfa6298a2014-02-02 09:25:09 +0000412 if (HasREX_WPrefix && (OpSize == X86Local::OpSize16 || OpPrefix == X86Local::PD))
Sean Callanan04cc3072009-12-19 02:59:52 +0000413 insnContext = IC_64BIT_REXW_OPSIZE;
Craig Topperfa6298a2014-02-02 09:25:09 +0000414 else if (OpSize == X86Local::OpSize16 && OpPrefix == X86Local::XD)
Craig Topper88cb33e2011-10-01 19:54:56 +0000415 insnContext = IC_64BIT_XD_OPSIZE;
Craig Topperfa6298a2014-02-02 09:25:09 +0000416 else if (OpSize == X86Local::OpSize16 && OpPrefix == X86Local::XS)
Craig Toppera6978522011-10-11 04:34:23 +0000417 insnContext = IC_64BIT_XS_OPSIZE;
Craig Topperfa6298a2014-02-02 09:25:09 +0000418 else if (OpSize == X86Local::OpSize16 || OpPrefix == X86Local::PD)
Sean Callanan04cc3072009-12-19 02:59:52 +0000419 insnContext = IC_64BIT_OPSIZE;
Craig Topper6491c802012-02-27 01:54:29 +0000420 else if (HasAdSizePrefix)
421 insnContext = IC_64BIT_ADSIZE;
Craig Topper10243c82014-01-31 08:47:06 +0000422 else if (HasREX_WPrefix && OpPrefix == X86Local::XS)
Sean Callanan04cc3072009-12-19 02:59:52 +0000423 insnContext = IC_64BIT_REXW_XS;
Craig Topper10243c82014-01-31 08:47:06 +0000424 else if (HasREX_WPrefix && OpPrefix == X86Local::XD)
Sean Callanan04cc3072009-12-19 02:59:52 +0000425 insnContext = IC_64BIT_REXW_XD;
Craig Topper10243c82014-01-31 08:47:06 +0000426 else if (OpPrefix == X86Local::XD)
Sean Callanan04cc3072009-12-19 02:59:52 +0000427 insnContext = IC_64BIT_XD;
Craig Topper10243c82014-01-31 08:47:06 +0000428 else if (OpPrefix == X86Local::XS)
Sean Callanan04cc3072009-12-19 02:59:52 +0000429 insnContext = IC_64BIT_XS;
430 else if (HasREX_WPrefix)
431 insnContext = IC_64BIT_REXW;
432 else
433 insnContext = IC_64BIT;
434 } else {
Craig Topperfa6298a2014-02-02 09:25:09 +0000435 if (OpSize == X86Local::OpSize16 && OpPrefix == X86Local::XD)
Craig Topper88cb33e2011-10-01 19:54:56 +0000436 insnContext = IC_XD_OPSIZE;
Craig Topperfa6298a2014-02-02 09:25:09 +0000437 else if (OpSize == X86Local::OpSize16 && OpPrefix == X86Local::XS)
Craig Toppera6978522011-10-11 04:34:23 +0000438 insnContext = IC_XS_OPSIZE;
Craig Topperfa6298a2014-02-02 09:25:09 +0000439 else if (OpSize == X86Local::OpSize16 || OpPrefix == X86Local::PD)
Sean Callanan04cc3072009-12-19 02:59:52 +0000440 insnContext = IC_OPSIZE;
Craig Topper6491c802012-02-27 01:54:29 +0000441 else if (HasAdSizePrefix)
442 insnContext = IC_ADSIZE;
Craig Topper10243c82014-01-31 08:47:06 +0000443 else if (OpPrefix == X86Local::XD)
Sean Callanan04cc3072009-12-19 02:59:52 +0000444 insnContext = IC_XD;
Craig Topper10243c82014-01-31 08:47:06 +0000445 else if (OpPrefix == X86Local::XS || HasREPPrefix)
Sean Callanan04cc3072009-12-19 02:59:52 +0000446 insnContext = IC_XS;
447 else
448 insnContext = IC;
449 }
450
451 return insnContext;
452}
Craig Topperac172e22012-07-30 04:48:12 +0000453
Sean Callanan04cc3072009-12-19 02:59:52 +0000454RecognizableInstr::filter_ret RecognizableInstr::filter() const {
Sean Callananc3fd5232011-03-15 01:23:15 +0000455 ///////////////////
456 // FILTER_STRONG
457 //
Craig Topperac172e22012-07-30 04:48:12 +0000458
Sean Callanan04cc3072009-12-19 02:59:52 +0000459 // Filter out intrinsics
Craig Topperac172e22012-07-30 04:48:12 +0000460
Craig Topper6f4ad802012-07-30 05:39:34 +0000461 assert(Rec->isSubClassOf("X86Inst") && "Can only filter X86 instructions");
Craig Topperac172e22012-07-30 04:48:12 +0000462
Craig Topper5165cf72014-01-05 04:32:42 +0000463 if (Form == X86Local::Pseudo || (IsCodeGenOnly && !ForceDisassemble))
Sean Callanan04cc3072009-12-19 02:59:52 +0000464 return FILTER_STRONG;
Craig Topperac172e22012-07-30 04:48:12 +0000465
Craig Topperac172e22012-07-30 04:48:12 +0000466
Kevin Enderby014e1cd2012-03-09 17:52:49 +0000467 // Filter out artificial instructions but leave in the LOCK_PREFIX so it is
468 // printed as a separate "instruction".
Craig Topperac172e22012-07-30 04:48:12 +0000469
Sean Callananc3fd5232011-03-15 01:23:15 +0000470
471 /////////////////
472 // FILTER_WEAK
473 //
474
Craig Topperac172e22012-07-30 04:48:12 +0000475
Sean Callanan04cc3072009-12-19 02:59:52 +0000476 // Filter out instructions with a LOCK prefix;
477 // prefer forms that do not have the prefix
478 if (HasLockPrefix)
479 return FILTER_WEAK;
Sean Callanan04cc3072009-12-19 02:59:52 +0000480
Sean Callanan04cc3072009-12-19 02:59:52 +0000481 // Special cases.
Dale Johannesen605acfe2010-09-07 18:10:56 +0000482
Craig Topperd9e16692014-01-05 06:55:48 +0000483 if (Name == "VMASKMOVDQU64")
Sean Callanan04cc3072009-12-19 02:59:52 +0000484 return FILTER_WEAK;
485
Stefanus Du Toit8811ad42013-06-18 17:08:10 +0000486 // XACQUIRE and XRELEASE reuse REPNE and REP respectively.
487 // For now, just prefer the REP versions.
488 if (Name == "XACQUIRE_PREFIX" ||
489 Name == "XRELEASE_PREFIX")
490 return FILTER_WEAK;
491
Sean Callanan04cc3072009-12-19 02:59:52 +0000492 return FILTER_NORMAL;
493}
Sean Callananc3fd5232011-03-15 01:23:15 +0000494
Craig Topperf7755df2012-07-12 06:52:41 +0000495void RecognizableInstr::handleOperand(bool optional, unsigned &operandIndex,
496 unsigned &physicalOperandIndex,
497 unsigned &numPhysicalOperands,
498 const unsigned *operandMapping,
499 OperandEncoding (*encodingFromString)
500 (const std::string&,
Craig Topperfa6298a2014-02-02 09:25:09 +0000501 uint8_t OpSize)) {
Sean Callanan04cc3072009-12-19 02:59:52 +0000502 if (optional) {
503 if (physicalOperandIndex >= numPhysicalOperands)
504 return;
505 } else {
506 assert(physicalOperandIndex < numPhysicalOperands);
507 }
Craig Topperac172e22012-07-30 04:48:12 +0000508
Sean Callanan04cc3072009-12-19 02:59:52 +0000509 while (operandMapping[operandIndex] != operandIndex) {
510 Spec->operands[operandIndex].encoding = ENCODING_DUP;
511 Spec->operands[operandIndex].type =
512 (OperandType)(TYPE_DUP0 + operandMapping[operandIndex]);
513 ++operandIndex;
514 }
Craig Topperac172e22012-07-30 04:48:12 +0000515
Sean Callanan04cc3072009-12-19 02:59:52 +0000516 const std::string &typeName = (*Operands)[operandIndex].Rec->getName();
Sean Callananc3fd5232011-03-15 01:23:15 +0000517
Sean Callanan04cc3072009-12-19 02:59:52 +0000518 Spec->operands[operandIndex].encoding = encodingFromString(typeName,
Craig Topperfa6298a2014-02-02 09:25:09 +0000519 OpSize);
Craig Topperac172e22012-07-30 04:48:12 +0000520 Spec->operands[operandIndex].type = typeFromString(typeName,
Craig Topperfa6298a2014-02-02 09:25:09 +0000521 HasREX_WPrefix, OpSize);
Craig Topperac172e22012-07-30 04:48:12 +0000522
Sean Callanan04cc3072009-12-19 02:59:52 +0000523 ++operandIndex;
524 ++physicalOperandIndex;
525}
526
Craig Topper83b7e242014-01-02 03:58:45 +0000527void RecognizableInstr::emitInstructionSpecifier() {
Sean Callanan04cc3072009-12-19 02:59:52 +0000528 Spec->name = Name;
Craig Topperac172e22012-07-30 04:48:12 +0000529
Craig Topper6f4ad802012-07-30 05:39:34 +0000530 if (!ShouldBeEmitted)
Sean Callanan04cc3072009-12-19 02:59:52 +0000531 return;
Craig Topperac172e22012-07-30 04:48:12 +0000532
Sean Callanan04cc3072009-12-19 02:59:52 +0000533 switch (filter()) {
534 case FILTER_WEAK:
535 Spec->filtered = true;
536 break;
537 case FILTER_STRONG:
538 ShouldBeEmitted = false;
539 return;
540 case FILTER_NORMAL:
541 break;
542 }
Craig Topperac172e22012-07-30 04:48:12 +0000543
Sean Callanan04cc3072009-12-19 02:59:52 +0000544 Spec->insnContext = insnContext();
Craig Topperac172e22012-07-30 04:48:12 +0000545
Chris Lattnerd8adec72010-11-01 04:03:32 +0000546 const std::vector<CGIOperandList::OperandInfo> &OperandList = *Operands;
Craig Topperac172e22012-07-30 04:48:12 +0000547
Sean Callanan04cc3072009-12-19 02:59:52 +0000548 unsigned numOperands = OperandList.size();
549 unsigned numPhysicalOperands = 0;
Craig Topperac172e22012-07-30 04:48:12 +0000550
Sean Callanan04cc3072009-12-19 02:59:52 +0000551 // operandMapping maps from operands in OperandList to their originals.
552 // If operandMapping[i] != i, then the entry is a duplicate.
553 unsigned operandMapping[X86_MAX_OPERANDS];
Craig Topper2ba766a2011-12-30 06:23:39 +0000554 assert(numOperands <= X86_MAX_OPERANDS && "X86_MAX_OPERANDS is not large enough");
Craig Topperac172e22012-07-30 04:48:12 +0000555
Craig Topperf7755df2012-07-12 06:52:41 +0000556 for (unsigned operandIndex = 0; operandIndex < numOperands; ++operandIndex) {
Sean Callanan04cc3072009-12-19 02:59:52 +0000557 if (OperandList[operandIndex].Constraints.size()) {
Chris Lattnerd8adec72010-11-01 04:03:32 +0000558 const CGIOperandList::ConstraintInfo &Constraint =
Chris Lattnera9dfb1b2010-02-10 01:45:28 +0000559 OperandList[operandIndex].Constraints[0];
560 if (Constraint.isTied()) {
Craig Topperf7755df2012-07-12 06:52:41 +0000561 operandMapping[operandIndex] = operandIndex;
562 operandMapping[Constraint.getTiedOperand()] = operandIndex;
Sean Callanan04cc3072009-12-19 02:59:52 +0000563 } else {
564 ++numPhysicalOperands;
565 operandMapping[operandIndex] = operandIndex;
566 }
567 } else {
568 ++numPhysicalOperands;
569 operandMapping[operandIndex] = operandIndex;
570 }
Sean Callanan04cc3072009-12-19 02:59:52 +0000571 }
Craig Topperac172e22012-07-30 04:48:12 +0000572
Sean Callanan04cc3072009-12-19 02:59:52 +0000573#define HANDLE_OPERAND(class) \
574 handleOperand(false, \
575 operandIndex, \
576 physicalOperandIndex, \
577 numPhysicalOperands, \
578 operandMapping, \
579 class##EncodingFromString);
Craig Topperac172e22012-07-30 04:48:12 +0000580
Sean Callanan04cc3072009-12-19 02:59:52 +0000581#define HANDLE_OPTIONAL(class) \
582 handleOperand(true, \
583 operandIndex, \
584 physicalOperandIndex, \
585 numPhysicalOperands, \
586 operandMapping, \
587 class##EncodingFromString);
Craig Topperac172e22012-07-30 04:48:12 +0000588
Sean Callanan04cc3072009-12-19 02:59:52 +0000589 // operandIndex should always be < numOperands
Craig Topperf7755df2012-07-12 06:52:41 +0000590 unsigned operandIndex = 0;
Sean Callanan04cc3072009-12-19 02:59:52 +0000591 // physicalOperandIndex should always be < numPhysicalOperands
592 unsigned physicalOperandIndex = 0;
Craig Topperac172e22012-07-30 04:48:12 +0000593
Sean Callanan04cc3072009-12-19 02:59:52 +0000594 switch (Form) {
Craig Topper35da3d12014-01-16 07:36:58 +0000595 default: llvm_unreachable("Unhandled form");
David Woodhouse2ef8d9c2014-01-22 15:08:08 +0000596 case X86Local::RawFrmSrc:
597 HANDLE_OPERAND(relocation);
598 return;
David Woodhouseb33c2ef2014-01-22 15:08:21 +0000599 case X86Local::RawFrmDst:
600 HANDLE_OPERAND(relocation);
601 return;
David Woodhouse9bbf7ca2014-01-22 15:08:36 +0000602 case X86Local::RawFrmDstSrc:
603 HANDLE_OPERAND(relocation);
604 HANDLE_OPERAND(relocation);
605 return;
Sean Callanan04cc3072009-12-19 02:59:52 +0000606 case X86Local::RawFrm:
607 // Operand 1 (optional) is an address or immediate.
608 // Operand 2 (optional) is an immediate.
Craig Topperac172e22012-07-30 04:48:12 +0000609 assert(numPhysicalOperands <= 2 &&
Sean Callanan04cc3072009-12-19 02:59:52 +0000610 "Unexpected number of operands for RawFrm");
611 HANDLE_OPTIONAL(relocation)
612 HANDLE_OPTIONAL(immediate)
613 break;
Craig Topper35da3d12014-01-16 07:36:58 +0000614 case X86Local::RawFrmMemOffs:
615 // Operand 1 is an address.
616 HANDLE_OPERAND(relocation);
617 break;
Sean Callanan04cc3072009-12-19 02:59:52 +0000618 case X86Local::AddRegFrm:
619 // Operand 1 is added to the opcode.
620 // Operand 2 (optional) is an address.
621 assert(numPhysicalOperands >= 1 && numPhysicalOperands <= 2 &&
622 "Unexpected number of operands for AddRegFrm");
623 HANDLE_OPERAND(opcodeModifier)
624 HANDLE_OPTIONAL(relocation)
625 break;
626 case X86Local::MRMDestReg:
627 // Operand 1 is a register operand in the R/M field.
628 // Operand 2 is a register operand in the Reg/Opcode field.
Craig Topper4f2fba12011-08-30 07:09:35 +0000629 // - In AVX, there is a register operand in the VEX.vvvv field here -
Sean Callanan04cc3072009-12-19 02:59:52 +0000630 // Operand 3 (optional) is an immediate.
Craig Topperd402df32014-02-02 07:08:01 +0000631 if (HasVEX_4V)
Craig Topper4f2fba12011-08-30 07:09:35 +0000632 assert(numPhysicalOperands >= 3 && numPhysicalOperands <= 4 &&
633 "Unexpected number of operands for MRMDestRegFrm with VEX_4V");
634 else
635 assert(numPhysicalOperands >= 2 && numPhysicalOperands <= 3 &&
636 "Unexpected number of operands for MRMDestRegFrm");
Craig Topperac172e22012-07-30 04:48:12 +0000637
Sean Callanan04cc3072009-12-19 02:59:52 +0000638 HANDLE_OPERAND(rmRegister)
Craig Topper4f2fba12011-08-30 07:09:35 +0000639
Craig Topperd402df32014-02-02 07:08:01 +0000640 if (HasVEX_4V)
Craig Topper4f2fba12011-08-30 07:09:35 +0000641 // FIXME: In AVX, the register below becomes the one encoded
642 // in ModRMVEX and the one above the one in the VEX.VVVV field
643 HANDLE_OPERAND(vvvvRegister)
Craig Topperac172e22012-07-30 04:48:12 +0000644
Sean Callanan04cc3072009-12-19 02:59:52 +0000645 HANDLE_OPERAND(roRegister)
646 HANDLE_OPTIONAL(immediate)
647 break;
648 case X86Local::MRMDestMem:
649 // Operand 1 is a memory operand (possibly SIB-extended)
650 // Operand 2 is a register operand in the Reg/Opcode field.
Craig Topper4f2fba12011-08-30 07:09:35 +0000651 // - In AVX, there is a register operand in the VEX.vvvv field here -
Sean Callanan04cc3072009-12-19 02:59:52 +0000652 // Operand 3 (optional) is an immediate.
Craig Topperd402df32014-02-02 07:08:01 +0000653 if (HasVEX_4V)
Craig Topper4f2fba12011-08-30 07:09:35 +0000654 assert(numPhysicalOperands >= 3 && numPhysicalOperands <= 4 &&
655 "Unexpected number of operands for MRMDestMemFrm with VEX_4V");
656 else
657 assert(numPhysicalOperands >= 2 && numPhysicalOperands <= 3 &&
658 "Unexpected number of operands for MRMDestMemFrm");
Sean Callanan04cc3072009-12-19 02:59:52 +0000659 HANDLE_OPERAND(memory)
Craig Topper4f2fba12011-08-30 07:09:35 +0000660
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000661 if (HasEVEX_K)
662 HANDLE_OPERAND(writemaskRegister)
663
Craig Topperd402df32014-02-02 07:08:01 +0000664 if (HasVEX_4V)
Craig Topper4f2fba12011-08-30 07:09:35 +0000665 // FIXME: In AVX, the register below becomes the one encoded
666 // in ModRMVEX and the one above the one in the VEX.VVVV field
667 HANDLE_OPERAND(vvvvRegister)
Craig Topperac172e22012-07-30 04:48:12 +0000668
Sean Callanan04cc3072009-12-19 02:59:52 +0000669 HANDLE_OPERAND(roRegister)
670 HANDLE_OPTIONAL(immediate)
671 break;
672 case X86Local::MRMSrcReg:
673 // Operand 1 is a register operand in the Reg/Opcode field.
674 // Operand 2 is a register operand in the R/M field.
Sean Callananc3fd5232011-03-15 01:23:15 +0000675 // - In AVX, there is a register operand in the VEX.vvvv field here -
Sean Callanan04cc3072009-12-19 02:59:52 +0000676 // Operand 3 (optional) is an immediate.
Benjamin Krameref479ea2012-05-29 19:05:25 +0000677 // Operand 4 (optional) is an immediate.
Bruno Cardoso Lopesc2f87b72010-06-08 22:51:23 +0000678
Craig Topperd402df32014-02-02 07:08:01 +0000679 if (HasVEX_4V || HasVEX_4VOp3)
Craig Topper2ba766a2011-12-30 06:23:39 +0000680 assert(numPhysicalOperands >= 3 && numPhysicalOperands <= 5 &&
Craig Topperac172e22012-07-30 04:48:12 +0000681 "Unexpected number of operands for MRMSrcRegFrm with VEX_4V");
Sean Callananc3fd5232011-03-15 01:23:15 +0000682 else
Benjamin Krameref479ea2012-05-29 19:05:25 +0000683 assert(numPhysicalOperands >= 2 && numPhysicalOperands <= 4 &&
Sean Callananc3fd5232011-03-15 01:23:15 +0000684 "Unexpected number of operands for MRMSrcRegFrm");
Craig Topperac172e22012-07-30 04:48:12 +0000685
Sean Callananc3fd5232011-03-15 01:23:15 +0000686 HANDLE_OPERAND(roRegister)
Craig Topper25ea4e52011-10-16 03:51:13 +0000687
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000688 if (HasEVEX_K)
689 HANDLE_OPERAND(writemaskRegister)
690
Craig Topperd402df32014-02-02 07:08:01 +0000691 if (HasVEX_4V)
Bruno Cardoso Lopesfd5458d2010-06-11 23:50:47 +0000692 // FIXME: In AVX, the register below becomes the one encoded
693 // in ModRMVEX and the one above the one in the VEX.VVVV field
Sean Callananc3fd5232011-03-15 01:23:15 +0000694 HANDLE_OPERAND(vvvvRegister)
Craig Topper25ea4e52011-10-16 03:51:13 +0000695
Craig Topper03a0bed2011-12-30 05:20:36 +0000696 if (HasMemOp4Prefix)
697 HANDLE_OPERAND(immediate)
698
Sean Callananc3fd5232011-03-15 01:23:15 +0000699 HANDLE_OPERAND(rmRegister)
Craig Topper25ea4e52011-10-16 03:51:13 +0000700
Craig Topperd402df32014-02-02 07:08:01 +0000701 if (HasVEX_4VOp3)
Craig Topper25ea4e52011-10-16 03:51:13 +0000702 HANDLE_OPERAND(vvvvRegister)
703
Craig Topper2ba766a2011-12-30 06:23:39 +0000704 if (!HasMemOp4Prefix)
705 HANDLE_OPTIONAL(immediate)
706 HANDLE_OPTIONAL(immediate) // above might be a register in 7:4
Benjamin Krameref479ea2012-05-29 19:05:25 +0000707 HANDLE_OPTIONAL(immediate)
Sean Callanan04cc3072009-12-19 02:59:52 +0000708 break;
709 case X86Local::MRMSrcMem:
710 // Operand 1 is a register operand in the Reg/Opcode field.
711 // Operand 2 is a memory operand (possibly SIB-extended)
Sean Callananc3fd5232011-03-15 01:23:15 +0000712 // - In AVX, there is a register operand in the VEX.vvvv field here -
Sean Callanan04cc3072009-12-19 02:59:52 +0000713 // Operand 3 (optional) is an immediate.
Craig Topperaea148c2011-10-16 07:55:05 +0000714
Craig Topperd402df32014-02-02 07:08:01 +0000715 if (HasVEX_4V || HasVEX_4VOp3)
Craig Topper2ba766a2011-12-30 06:23:39 +0000716 assert(numPhysicalOperands >= 3 && numPhysicalOperands <= 5 &&
Craig Topperac172e22012-07-30 04:48:12 +0000717 "Unexpected number of operands for MRMSrcMemFrm with VEX_4V");
Sean Callananc3fd5232011-03-15 01:23:15 +0000718 else
719 assert(numPhysicalOperands >= 2 && numPhysicalOperands <= 3 &&
720 "Unexpected number of operands for MRMSrcMemFrm");
Craig Topperac172e22012-07-30 04:48:12 +0000721
Sean Callanan04cc3072009-12-19 02:59:52 +0000722 HANDLE_OPERAND(roRegister)
Bruno Cardoso Lopesfd5458d2010-06-11 23:50:47 +0000723
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000724 if (HasEVEX_K)
725 HANDLE_OPERAND(writemaskRegister)
726
Craig Topperd402df32014-02-02 07:08:01 +0000727 if (HasVEX_4V)
Bruno Cardoso Lopesfd5458d2010-06-11 23:50:47 +0000728 // FIXME: In AVX, the register below becomes the one encoded
729 // in ModRMVEX and the one above the one in the VEX.VVVV field
Sean Callananc3fd5232011-03-15 01:23:15 +0000730 HANDLE_OPERAND(vvvvRegister)
Bruno Cardoso Lopesfd5458d2010-06-11 23:50:47 +0000731
Craig Topper03a0bed2011-12-30 05:20:36 +0000732 if (HasMemOp4Prefix)
733 HANDLE_OPERAND(immediate)
734
Sean Callanan04cc3072009-12-19 02:59:52 +0000735 HANDLE_OPERAND(memory)
Craig Topper25ea4e52011-10-16 03:51:13 +0000736
Craig Topperd402df32014-02-02 07:08:01 +0000737 if (HasVEX_4VOp3)
Craig Topper25ea4e52011-10-16 03:51:13 +0000738 HANDLE_OPERAND(vvvvRegister)
739
Craig Topper2ba766a2011-12-30 06:23:39 +0000740 if (!HasMemOp4Prefix)
741 HANDLE_OPTIONAL(immediate)
742 HANDLE_OPTIONAL(immediate) // above might be a register in 7:4
Sean Callanan04cc3072009-12-19 02:59:52 +0000743 break;
744 case X86Local::MRM0r:
745 case X86Local::MRM1r:
746 case X86Local::MRM2r:
747 case X86Local::MRM3r:
748 case X86Local::MRM4r:
749 case X86Local::MRM5r:
750 case X86Local::MRM6r:
751 case X86Local::MRM7r:
Elena Demikhovskyc35219e2013-08-22 12:18:28 +0000752 {
753 // Operand 1 is a register operand in the R/M field.
754 // Operand 2 (optional) is an immediate or relocation.
755 // Operand 3 (optional) is an immediate.
756 unsigned kOp = (HasEVEX_K) ? 1:0;
Craig Topperd402df32014-02-02 07:08:01 +0000757 unsigned Op4v = (HasVEX_4V) ? 1:0;
Elena Demikhovskyc35219e2013-08-22 12:18:28 +0000758 if (numPhysicalOperands > 3 + kOp + Op4v)
759 llvm_unreachable("Unexpected number of operands for MRMnr");
760 }
Craig Topperd402df32014-02-02 07:08:01 +0000761 if (HasVEX_4V)
Craig Topper27ad1252011-10-15 20:46:47 +0000762 HANDLE_OPERAND(vvvvRegister)
Elena Demikhovskyc35219e2013-08-22 12:18:28 +0000763
764 if (HasEVEX_K)
765 HANDLE_OPERAND(writemaskRegister)
Sean Callanan04cc3072009-12-19 02:59:52 +0000766 HANDLE_OPTIONAL(rmRegister)
767 HANDLE_OPTIONAL(relocation)
Benjamin Krameref479ea2012-05-29 19:05:25 +0000768 HANDLE_OPTIONAL(immediate)
Sean Callanan04cc3072009-12-19 02:59:52 +0000769 break;
770 case X86Local::MRM0m:
771 case X86Local::MRM1m:
772 case X86Local::MRM2m:
773 case X86Local::MRM3m:
774 case X86Local::MRM4m:
775 case X86Local::MRM5m:
776 case X86Local::MRM6m:
777 case X86Local::MRM7m:
Elena Demikhovskyc35219e2013-08-22 12:18:28 +0000778 {
779 // Operand 1 is a memory operand (possibly SIB-extended)
780 // Operand 2 (optional) is an immediate or relocation.
781 unsigned kOp = (HasEVEX_K) ? 1:0;
Craig Topperd402df32014-02-02 07:08:01 +0000782 unsigned Op4v = (HasVEX_4V) ? 1:0;
Elena Demikhovskyc35219e2013-08-22 12:18:28 +0000783 if (numPhysicalOperands < 1 + kOp + Op4v ||
784 numPhysicalOperands > 2 + kOp + Op4v)
785 llvm_unreachable("Unexpected number of operands for MRMnm");
786 }
Craig Topperd402df32014-02-02 07:08:01 +0000787 if (HasVEX_4V)
Craig Topper27ad1252011-10-15 20:46:47 +0000788 HANDLE_OPERAND(vvvvRegister)
Elena Demikhovskyc35219e2013-08-22 12:18:28 +0000789 if (HasEVEX_K)
790 HANDLE_OPERAND(writemaskRegister)
Sean Callanan04cc3072009-12-19 02:59:52 +0000791 HANDLE_OPERAND(memory)
792 HANDLE_OPTIONAL(relocation)
793 break;
Sean Callanan8d302b22010-10-04 22:45:51 +0000794 case X86Local::RawFrmImm8:
795 // operand 1 is a 16-bit immediate
796 // operand 2 is an 8-bit immediate
797 assert(numPhysicalOperands == 2 &&
798 "Unexpected number of operands for X86Local::RawFrmImm8");
799 HANDLE_OPERAND(immediate)
800 HANDLE_OPERAND(immediate)
801 break;
802 case X86Local::RawFrmImm16:
803 // operand 1 is a 16-bit immediate
804 // operand 2 is a 16-bit immediate
805 HANDLE_OPERAND(immediate)
806 HANDLE_OPERAND(immediate)
807 break;
Kevin Enderbyf15856e2013-03-11 21:17:13 +0000808 case X86Local::MRM_F8:
809 if (Opcode == 0xc6) {
810 assert(numPhysicalOperands == 1 &&
811 "Unexpected number of operands for X86Local::MRM_F8");
812 HANDLE_OPERAND(immediate)
813 } else if (Opcode == 0xc7) {
814 assert(numPhysicalOperands == 1 &&
815 "Unexpected number of operands for X86Local::MRM_F8");
816 HANDLE_OPERAND(relocation)
817 }
818 break;
Craig Topper35da3d12014-01-16 07:36:58 +0000819 case X86Local::MRM_C1:
820 case X86Local::MRM_C2:
821 case X86Local::MRM_C3:
822 case X86Local::MRM_C4:
823 case X86Local::MRM_C8:
824 case X86Local::MRM_C9:
825 case X86Local::MRM_CA:
826 case X86Local::MRM_CB:
827 case X86Local::MRM_E8:
828 case X86Local::MRM_F0:
829 case X86Local::MRM_F9:
830 case X86Local::MRM_D0:
831 case X86Local::MRM_D1:
832 case X86Local::MRM_D4:
833 case X86Local::MRM_D5:
834 case X86Local::MRM_D6:
835 case X86Local::MRM_D8:
836 case X86Local::MRM_D9:
837 case X86Local::MRM_DA:
838 case X86Local::MRM_DB:
839 case X86Local::MRM_DC:
840 case X86Local::MRM_DD:
841 case X86Local::MRM_DE:
842 case X86Local::MRM_DF:
Sean Callanan04cc3072009-12-19 02:59:52 +0000843 // Ignored.
844 break;
845 }
Craig Topperac172e22012-07-30 04:48:12 +0000846
Sean Callanan04cc3072009-12-19 02:59:52 +0000847 #undef HANDLE_OPERAND
848 #undef HANDLE_OPTIONAL
849}
850
851void RecognizableInstr::emitDecodePath(DisassemblerTables &tables) const {
852 // Special cases where the LLVM tables are not complete
853
Sean Callanandde9c122010-02-12 23:39:46 +0000854#define MAP(from, to) \
855 case X86Local::MRM_##from: \
856 filter = new ExactFilter(0x##from); \
857 break;
Sean Callanan04cc3072009-12-19 02:59:52 +0000858
859 OpcodeType opcodeType = (OpcodeType)-1;
Craig Topperac172e22012-07-30 04:48:12 +0000860
861 ModRMFilter* filter = NULL;
Sean Callanan04cc3072009-12-19 02:59:52 +0000862 uint8_t opcodeToSet = 0;
863
Craig Topper10243c82014-01-31 08:47:06 +0000864 switch (OpMap) {
865 default: llvm_unreachable("Invalid map!");
Bob Wilsonebdae7c2014-02-10 05:28:30 +0000866 // Extended two-byte opcodes can start with 66 0f, f2 0f, f3 0f, or 0f
Sean Callanan04cc3072009-12-19 02:59:52 +0000867 case X86Local::TB:
Bob Wilsonebdae7c2014-02-10 05:28:30 +0000868 opcodeType = TWOBYTE;
Craig Topper0a43c2c2014-02-10 01:58:12 +0000869
Bob Wilsonebdae7c2014-02-10 05:28:30 +0000870 switch (Opcode) {
Craig Topper0a43c2c2014-02-10 01:58:12 +0000871 default:
Bob Wilsonebdae7c2014-02-10 05:28:30 +0000872 if (needsModRMForDecode(Form))
873 filter = new ModFilter(isRegFormat(Form));
874 else
875 filter = new DumbFilter();
Craig Topper0a43c2c2014-02-10 01:58:12 +0000876 break;
Bob Wilsonebdae7c2014-02-10 05:28:30 +0000877#define EXTENSION_TABLE(n) case 0x##n:
878 TWO_BYTE_EXTENSION_TABLES
879#undef EXTENSION_TABLE
880 switch (Form) {
881 default:
882 llvm_unreachable("Unhandled two-byte extended opcode");
883 case X86Local::MRM0r:
884 case X86Local::MRM1r:
885 case X86Local::MRM2r:
886 case X86Local::MRM3r:
887 case X86Local::MRM4r:
888 case X86Local::MRM5r:
889 case X86Local::MRM6r:
890 case X86Local::MRM7r:
891 filter = new ExtendedFilter(true, Form - X86Local::MRM0r);
892 break;
893 case X86Local::MRM0m:
894 case X86Local::MRM1m:
895 case X86Local::MRM2m:
896 case X86Local::MRM3m:
897 case X86Local::MRM4m:
898 case X86Local::MRM5m:
899 case X86Local::MRM6m:
900 case X86Local::MRM7m:
901 filter = new ExtendedFilter(false, Form - X86Local::MRM0m);
902 break;
903 MRM_MAPPING
904 } // switch (Form)
905 break;
906 } // switch (Opcode)
907 opcodeToSet = Opcode;
908 break;
909 case X86Local::T8:
910 opcodeType = THREEBYTE_38;
911 switch (Opcode) {
912 default:
913 if (needsModRMForDecode(Form))
914 filter = new ModFilter(isRegFormat(Form));
915 else
916 filter = new DumbFilter();
917 break;
918#define EXTENSION_TABLE(n) case 0x##n:
919 THREE_BYTE_38_EXTENSION_TABLES
920#undef EXTENSION_TABLE
921 switch (Form) {
922 default:
923 llvm_unreachable("Unhandled two-byte extended opcode");
924 case X86Local::MRM0r:
925 case X86Local::MRM1r:
926 case X86Local::MRM2r:
927 case X86Local::MRM3r:
928 case X86Local::MRM4r:
929 case X86Local::MRM5r:
930 case X86Local::MRM6r:
931 case X86Local::MRM7r:
932 filter = new ExtendedFilter(true, Form - X86Local::MRM0r);
933 break;
934 case X86Local::MRM0m:
935 case X86Local::MRM1m:
936 case X86Local::MRM2m:
937 case X86Local::MRM3m:
938 case X86Local::MRM4m:
939 case X86Local::MRM5m:
940 case X86Local::MRM6m:
941 case X86Local::MRM7m:
942 filter = new ExtendedFilter(false, Form - X86Local::MRM0m);
943 break;
944 MRM_MAPPING
945 } // switch (Form)
946 break;
947 } // switch (Opcode)
948 opcodeToSet = Opcode;
949 break;
950 case X86Local::TA:
951 opcodeType = THREEBYTE_3A;
952 if (needsModRMForDecode(Form))
Craig Topper0a43c2c2014-02-10 01:58:12 +0000953 filter = new ModFilter(isRegFormat(Form));
Bob Wilsonebdae7c2014-02-10 05:28:30 +0000954 else
955 filter = new DumbFilter();
956 opcodeToSet = Opcode;
957 break;
958 case X86Local::A6:
959 opcodeType = THREEBYTE_A6;
960 if (needsModRMForDecode(Form))
961 filter = new ModFilter(isRegFormat(Form));
962 else
963 filter = new DumbFilter();
964 opcodeToSet = Opcode;
965 break;
966 case X86Local::A7:
967 opcodeType = THREEBYTE_A7;
968 if (needsModRMForDecode(Form))
969 filter = new ModFilter(isRegFormat(Form));
970 else
971 filter = new DumbFilter();
972 opcodeToSet = Opcode;
973 break;
974 case X86Local::XOP8:
975 opcodeType = XOP8_MAP;
976 if (needsModRMForDecode(Form))
977 filter = new ModFilter(isRegFormat(Form));
978 else
979 filter = new DumbFilter();
980 opcodeToSet = Opcode;
981 break;
982 case X86Local::XOP9:
983 opcodeType = XOP9_MAP;
984 switch (Opcode) {
985 default:
986 if (needsModRMForDecode(Form))
987 filter = new ModFilter(isRegFormat(Form));
988 else
989 filter = new DumbFilter();
Craig Topper0a43c2c2014-02-10 01:58:12 +0000990 break;
Bob Wilsonebdae7c2014-02-10 05:28:30 +0000991#define EXTENSION_TABLE(n) case 0x##n:
992 XOP9_MAP_EXTENSION_TABLES
993#undef EXTENSION_TABLE
994 switch (Form) {
995 default:
996 llvm_unreachable("Unhandled XOP9 extended opcode");
997 case X86Local::MRM0r:
998 case X86Local::MRM1r:
999 case X86Local::MRM2r:
1000 case X86Local::MRM3r:
1001 case X86Local::MRM4r:
1002 case X86Local::MRM5r:
1003 case X86Local::MRM6r:
1004 case X86Local::MRM7r:
1005 filter = new ExtendedFilter(true, Form - X86Local::MRM0r);
1006 break;
1007 case X86Local::MRM0m:
1008 case X86Local::MRM1m:
1009 case X86Local::MRM2m:
1010 case X86Local::MRM3m:
1011 case X86Local::MRM4m:
1012 case X86Local::MRM5m:
1013 case X86Local::MRM6m:
1014 case X86Local::MRM7m:
1015 filter = new ExtendedFilter(false, Form - X86Local::MRM0m);
1016 break;
1017 MRM_MAPPING
1018 } // switch (Form)
Craig Topper0a43c2c2014-02-10 01:58:12 +00001019 break;
Bob Wilsonebdae7c2014-02-10 05:28:30 +00001020 } // switch (Opcode)
1021 opcodeToSet = Opcode;
1022 break;
1023 case X86Local::XOPA:
1024 opcodeType = XOPA_MAP;
1025 if (needsModRMForDecode(Form))
1026 filter = new ModFilter(isRegFormat(Form));
1027 else
1028 filter = new DumbFilter();
Craig Topper9e3e38a2013-10-03 05:17:48 +00001029 opcodeToSet = Opcode;
1030 break;
Sean Callanan04cc3072009-12-19 02:59:52 +00001031 case X86Local::D8:
1032 case X86Local::D9:
1033 case X86Local::DA:
1034 case X86Local::DB:
1035 case X86Local::DC:
1036 case X86Local::DD:
1037 case X86Local::DE:
1038 case X86Local::DF:
1039 assert(Opcode >= 0xc0 && "Unexpected opcode for an escape opcode");
Craig Topper623b0d62014-01-01 14:22:37 +00001040 assert(Form == X86Local::RawFrm);
Sean Callanan04cc3072009-12-19 02:59:52 +00001041 opcodeType = ONEBYTE;
Craig Topper623b0d62014-01-01 14:22:37 +00001042 filter = new ExactFilter(Opcode);
Craig Topper10243c82014-01-31 08:47:06 +00001043 opcodeToSet = 0xd8 + (OpMap - X86Local::D8);
Sean Callanan04cc3072009-12-19 02:59:52 +00001044 break;
Bob Wilsonebdae7c2014-02-10 05:28:30 +00001045 case X86Local::OB:
1046 opcodeType = ONEBYTE;
1047 switch (Opcode) {
1048#define EXTENSION_TABLE(n) case 0x##n:
1049 ONE_BYTE_EXTENSION_TABLES
1050#undef EXTENSION_TABLE
1051 switch (Form) {
1052 default:
1053 llvm_unreachable("Fell through the cracks of a single-byte "
1054 "extended opcode");
1055 case X86Local::MRM0r:
1056 case X86Local::MRM1r:
1057 case X86Local::MRM2r:
1058 case X86Local::MRM3r:
1059 case X86Local::MRM4r:
1060 case X86Local::MRM5r:
1061 case X86Local::MRM6r:
1062 case X86Local::MRM7r:
1063 filter = new ExtendedFilter(true, Form - X86Local::MRM0r);
1064 break;
1065 case X86Local::MRM0m:
1066 case X86Local::MRM1m:
1067 case X86Local::MRM2m:
1068 case X86Local::MRM3m:
1069 case X86Local::MRM4m:
1070 case X86Local::MRM5m:
1071 case X86Local::MRM6m:
1072 case X86Local::MRM7m:
1073 filter = new ExtendedFilter(false, Form - X86Local::MRM0m);
1074 break;
1075 MRM_MAPPING
1076 } // switch (Form)
1077 break;
1078 case 0xd8:
1079 case 0xd9:
1080 case 0xda:
1081 case 0xdb:
1082 case 0xdc:
1083 case 0xdd:
1084 case 0xde:
1085 case 0xdf:
1086 switch (Form) {
1087 default:
1088 llvm_unreachable("Unhandled escape opcode form");
1089 case X86Local::MRM0r:
1090 case X86Local::MRM1r:
1091 case X86Local::MRM2r:
1092 case X86Local::MRM3r:
1093 case X86Local::MRM4r:
1094 case X86Local::MRM5r:
1095 case X86Local::MRM6r:
1096 case X86Local::MRM7r:
1097 filter = new ExtendedFilter(true, Form - X86Local::MRM0r);
1098 break;
1099 case X86Local::MRM0m:
1100 case X86Local::MRM1m:
1101 case X86Local::MRM2m:
1102 case X86Local::MRM3m:
1103 case X86Local::MRM4m:
1104 case X86Local::MRM5m:
1105 case X86Local::MRM6m:
1106 case X86Local::MRM7m:
1107 filter = new ExtendedFilter(false, Form - X86Local::MRM0m);
1108 break;
1109 } // switch (Form)
1110 break;
1111 default:
1112 if (needsModRMForDecode(Form))
1113 filter = new ModFilter(isRegFormat(Form));
1114 else
1115 filter = new DumbFilter();
1116 break;
1117 } // switch (Opcode)
1118 opcodeToSet = Opcode;
Craig Topper10243c82014-01-31 08:47:06 +00001119 } // switch (OpMap)
Sean Callanan04cc3072009-12-19 02:59:52 +00001120
1121 assert(opcodeType != (OpcodeType)-1 &&
1122 "Opcode type not set");
1123 assert(filter && "Filter not set");
1124
1125 if (Form == X86Local::AddRegFrm) {
Craig Topper91551182014-01-01 15:29:32 +00001126 assert(((opcodeToSet & 7) == 0) &&
1127 "ADDREG_FRM opcode not aligned");
Craig Topperac172e22012-07-30 04:48:12 +00001128
Craig Topper623b0d62014-01-01 14:22:37 +00001129 uint8_t currentOpcode;
Sean Callanan04cc3072009-12-19 02:59:52 +00001130
Craig Topper623b0d62014-01-01 14:22:37 +00001131 for (currentOpcode = opcodeToSet;
1132 currentOpcode < opcodeToSet + 8;
1133 ++currentOpcode)
Craig Topperac172e22012-07-30 04:48:12 +00001134 tables.setTableFields(opcodeType,
1135 insnContext(),
Craig Topper623b0d62014-01-01 14:22:37 +00001136 currentOpcode,
Craig Topperac172e22012-07-30 04:48:12 +00001137 *filter,
Craig Topperf18c8962011-10-04 06:30:42 +00001138 UID, Is32Bit, IgnoresVEX_L);
Sean Callanan04cc3072009-12-19 02:59:52 +00001139 } else {
1140 tables.setTableFields(opcodeType,
1141 insnContext(),
1142 opcodeToSet,
1143 *filter,
Craig Topperf18c8962011-10-04 06:30:42 +00001144 UID, Is32Bit, IgnoresVEX_L);
Sean Callanan04cc3072009-12-19 02:59:52 +00001145 }
Craig Topperac172e22012-07-30 04:48:12 +00001146
Sean Callanan04cc3072009-12-19 02:59:52 +00001147 delete filter;
Craig Topperac172e22012-07-30 04:48:12 +00001148
Sean Callanandde9c122010-02-12 23:39:46 +00001149#undef MAP
Sean Callanan04cc3072009-12-19 02:59:52 +00001150}
1151
1152#define TYPE(str, type) if (s == str) return type;
1153OperandType RecognizableInstr::typeFromString(const std::string &s,
Sean Callanan04cc3072009-12-19 02:59:52 +00001154 bool hasREX_WPrefix,
Craig Topperfa6298a2014-02-02 09:25:09 +00001155 uint8_t OpSize) {
Sean Callanan04cc3072009-12-19 02:59:52 +00001156 if(hasREX_WPrefix) {
1157 // For instructions with a REX_W prefix, a declared 32-bit register encoding
1158 // is special.
1159 TYPE("GR32", TYPE_R32)
1160 }
Craig Topperfa6298a2014-02-02 09:25:09 +00001161 if(OpSize == X86Local::OpSize16) {
1162 // For OpSize16 instructions, a declared 16-bit register or
Sean Callanan04cc3072009-12-19 02:59:52 +00001163 // immediate encoding is special.
Craig Topperb7c7f382014-01-15 05:02:02 +00001164 TYPE("GR16", TYPE_Rv)
1165 TYPE("i16imm", TYPE_IMMv)
Craig Topperfa6298a2014-02-02 09:25:09 +00001166 } else if(OpSize == X86Local::OpSize32) {
1167 // For OpSize32 instructions, a declared 32-bit register or
Craig Topperb7c7f382014-01-15 05:02:02 +00001168 // immediate encoding is special.
1169 TYPE("GR32", TYPE_Rv)
Sean Callanan04cc3072009-12-19 02:59:52 +00001170 }
1171 TYPE("i16mem", TYPE_Mv)
Craig Topperb7c7f382014-01-15 05:02:02 +00001172 TYPE("i16imm", TYPE_IMM16)
Sean Callanan04cc3072009-12-19 02:59:52 +00001173 TYPE("i16i8imm", TYPE_IMMv)
Craig Topperb7c7f382014-01-15 05:02:02 +00001174 TYPE("GR16", TYPE_R16)
Sean Callanan04cc3072009-12-19 02:59:52 +00001175 TYPE("i32mem", TYPE_Mv)
1176 TYPE("i32imm", TYPE_IMMv)
1177 TYPE("i32i8imm", TYPE_IMM32)
Kevin Enderby5ef6c452011-07-27 23:01:50 +00001178 TYPE("u32u8imm", TYPE_IMM32)
Craig Topperb7c7f382014-01-15 05:02:02 +00001179 TYPE("GR32", TYPE_R32)
Craig Toppera422b092013-10-14 04:55:01 +00001180 TYPE("GR32orGR64", TYPE_R32)
Sean Callanan04cc3072009-12-19 02:59:52 +00001181 TYPE("i64mem", TYPE_Mv)
1182 TYPE("i64i32imm", TYPE_IMM64)
1183 TYPE("i64i8imm", TYPE_IMM64)
1184 TYPE("GR64", TYPE_R64)
1185 TYPE("i8mem", TYPE_M8)
1186 TYPE("i8imm", TYPE_IMM8)
1187 TYPE("GR8", TYPE_R8)
1188 TYPE("VR128", TYPE_XMM128)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001189 TYPE("VR128X", TYPE_XMM128)
Sean Callanan04cc3072009-12-19 02:59:52 +00001190 TYPE("f128mem", TYPE_M128)
Chris Lattnerf60062f2010-09-29 02:57:56 +00001191 TYPE("f256mem", TYPE_M256)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001192 TYPE("f512mem", TYPE_M512)
Sean Callanan04cc3072009-12-19 02:59:52 +00001193 TYPE("FR64", TYPE_XMM64)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001194 TYPE("FR64X", TYPE_XMM64)
Sean Callanan04cc3072009-12-19 02:59:52 +00001195 TYPE("f64mem", TYPE_M64FP)
Chris Lattnerf60062f2010-09-29 02:57:56 +00001196 TYPE("sdmem", TYPE_M64FP)
Sean Callanan04cc3072009-12-19 02:59:52 +00001197 TYPE("FR32", TYPE_XMM32)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001198 TYPE("FR32X", TYPE_XMM32)
Sean Callanan04cc3072009-12-19 02:59:52 +00001199 TYPE("f32mem", TYPE_M32FP)
Chris Lattnerf60062f2010-09-29 02:57:56 +00001200 TYPE("ssmem", TYPE_M32FP)
Sean Callanan04cc3072009-12-19 02:59:52 +00001201 TYPE("RST", TYPE_ST)
1202 TYPE("i128mem", TYPE_M128)
Sean Callananc3fd5232011-03-15 01:23:15 +00001203 TYPE("i256mem", TYPE_M256)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001204 TYPE("i512mem", TYPE_M512)
Sean Callanan04cc3072009-12-19 02:59:52 +00001205 TYPE("i64i32imm_pcrel", TYPE_REL64)
Chris Lattnerac588122010-07-07 22:27:31 +00001206 TYPE("i16imm_pcrel", TYPE_REL16)
Sean Callanan04cc3072009-12-19 02:59:52 +00001207 TYPE("i32imm_pcrel", TYPE_REL32)
Sean Callanan1efe6612010-04-07 21:42:19 +00001208 TYPE("SSECC", TYPE_IMM3)
Craig Topper7629d632012-04-03 05:20:24 +00001209 TYPE("AVXCC", TYPE_IMM5)
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001210 TYPE("AVX512RC", TYPE_IMM32)
Sean Callanan04cc3072009-12-19 02:59:52 +00001211 TYPE("brtarget", TYPE_RELv)
Owen Anderson578074b2010-12-13 19:31:11 +00001212 TYPE("uncondbrtarget", TYPE_RELv)
Sean Callanan04cc3072009-12-19 02:59:52 +00001213 TYPE("brtarget8", TYPE_REL8)
1214 TYPE("f80mem", TYPE_M80FP)
Sean Callanan36eab802009-12-22 21:12:55 +00001215 TYPE("lea32mem", TYPE_LEA)
1216 TYPE("lea64_32mem", TYPE_LEA)
1217 TYPE("lea64mem", TYPE_LEA)
Sean Callanan04cc3072009-12-19 02:59:52 +00001218 TYPE("VR64", TYPE_MM64)
1219 TYPE("i64imm", TYPE_IMMv)
1220 TYPE("opaque32mem", TYPE_M1616)
1221 TYPE("opaque48mem", TYPE_M1632)
1222 TYPE("opaque80mem", TYPE_M1664)
1223 TYPE("opaque512mem", TYPE_M512)
1224 TYPE("SEGMENT_REG", TYPE_SEGMENTREG)
1225 TYPE("DEBUG_REG", TYPE_DEBUGREG)
Sean Callanane7e1cf92010-05-06 20:59:00 +00001226 TYPE("CONTROL_REG", TYPE_CONTROLREG)
David Woodhouse2ef8d9c2014-01-22 15:08:08 +00001227 TYPE("srcidx8", TYPE_SRCIDX8)
1228 TYPE("srcidx16", TYPE_SRCIDX16)
1229 TYPE("srcidx32", TYPE_SRCIDX32)
1230 TYPE("srcidx64", TYPE_SRCIDX64)
David Woodhouseb33c2ef2014-01-22 15:08:21 +00001231 TYPE("dstidx8", TYPE_DSTIDX8)
1232 TYPE("dstidx16", TYPE_DSTIDX16)
1233 TYPE("dstidx32", TYPE_DSTIDX32)
1234 TYPE("dstidx64", TYPE_DSTIDX64)
Sean Callanan04cc3072009-12-19 02:59:52 +00001235 TYPE("offset8", TYPE_MOFFS8)
1236 TYPE("offset16", TYPE_MOFFS16)
1237 TYPE("offset32", TYPE_MOFFS32)
1238 TYPE("offset64", TYPE_MOFFS64)
Sean Callananc3fd5232011-03-15 01:23:15 +00001239 TYPE("VR256", TYPE_XMM256)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001240 TYPE("VR256X", TYPE_XMM256)
1241 TYPE("VR512", TYPE_XMM512)
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001242 TYPE("VK1", TYPE_VK1)
1243 TYPE("VK1WM", TYPE_VK1)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001244 TYPE("VK8", TYPE_VK8)
1245 TYPE("VK8WM", TYPE_VK8)
1246 TYPE("VK16", TYPE_VK16)
1247 TYPE("VK16WM", TYPE_VK16)
Craig Topper23eb4682011-10-06 06:44:41 +00001248 TYPE("GR16_NOAX", TYPE_Rv)
1249 TYPE("GR32_NOAX", TYPE_Rv)
1250 TYPE("GR64_NOAX", TYPE_R64)
Craig Topper01deb5f2012-07-18 04:11:12 +00001251 TYPE("vx32mem", TYPE_M32)
1252 TYPE("vy32mem", TYPE_M32)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001253 TYPE("vz32mem", TYPE_M32)
Craig Topper01deb5f2012-07-18 04:11:12 +00001254 TYPE("vx64mem", TYPE_M64)
1255 TYPE("vy64mem", TYPE_M64)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001256 TYPE("vy64xmem", TYPE_M64)
1257 TYPE("vz64mem", TYPE_M64)
Sean Callanan04cc3072009-12-19 02:59:52 +00001258 errs() << "Unhandled type string " << s << "\n";
1259 llvm_unreachable("Unhandled type string");
1260}
1261#undef TYPE
1262
1263#define ENCODING(str, encoding) if (s == str) return encoding;
Craig Topperfa6298a2014-02-02 09:25:09 +00001264OperandEncoding
1265RecognizableInstr::immediateEncodingFromString(const std::string &s,
1266 uint8_t OpSize) {
1267 if(OpSize != X86Local::OpSize16) {
Sean Callanan04cc3072009-12-19 02:59:52 +00001268 // For instructions without an OpSize prefix, a declared 16-bit register or
1269 // immediate encoding is special.
1270 ENCODING("i16imm", ENCODING_IW)
1271 }
1272 ENCODING("i32i8imm", ENCODING_IB)
Kevin Enderby5ef6c452011-07-27 23:01:50 +00001273 ENCODING("u32u8imm", ENCODING_IB)
Sean Callanan04cc3072009-12-19 02:59:52 +00001274 ENCODING("SSECC", ENCODING_IB)
Craig Topper7629d632012-04-03 05:20:24 +00001275 ENCODING("AVXCC", ENCODING_IB)
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001276 ENCODING("AVX512RC", ENCODING_IB)
Sean Callanan04cc3072009-12-19 02:59:52 +00001277 ENCODING("i16imm", ENCODING_Iv)
1278 ENCODING("i16i8imm", ENCODING_IB)
1279 ENCODING("i32imm", ENCODING_Iv)
1280 ENCODING("i64i32imm", ENCODING_ID)
1281 ENCODING("i64i8imm", ENCODING_IB)
1282 ENCODING("i8imm", ENCODING_IB)
Sean Callananc3fd5232011-03-15 01:23:15 +00001283 // This is not a typo. Instructions like BLENDVPD put
1284 // register IDs in 8-bit immediates nowadays.
Craig Topperc30fdbc2012-08-31 15:40:30 +00001285 ENCODING("FR32", ENCODING_IB)
1286 ENCODING("FR64", ENCODING_IB)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001287 ENCODING("VR128", ENCODING_IB)
1288 ENCODING("VR256", ENCODING_IB)
1289 ENCODING("FR32X", ENCODING_IB)
1290 ENCODING("FR64X", ENCODING_IB)
1291 ENCODING("VR128X", ENCODING_IB)
1292 ENCODING("VR256X", ENCODING_IB)
1293 ENCODING("VR512", ENCODING_IB)
Sean Callanan04cc3072009-12-19 02:59:52 +00001294 errs() << "Unhandled immediate encoding " << s << "\n";
1295 llvm_unreachable("Unhandled immediate encoding");
1296}
1297
Craig Topperfa6298a2014-02-02 09:25:09 +00001298OperandEncoding
1299RecognizableInstr::rmRegisterEncodingFromString(const std::string &s,
1300 uint8_t OpSize) {
Craig Topper623b0d62014-01-01 14:22:37 +00001301 ENCODING("RST", ENCODING_FP)
Sean Callanan04cc3072009-12-19 02:59:52 +00001302 ENCODING("GR16", ENCODING_RM)
1303 ENCODING("GR32", ENCODING_RM)
Craig Toppera422b092013-10-14 04:55:01 +00001304 ENCODING("GR32orGR64", ENCODING_RM)
Sean Callanan04cc3072009-12-19 02:59:52 +00001305 ENCODING("GR64", ENCODING_RM)
1306 ENCODING("GR8", ENCODING_RM)
1307 ENCODING("VR128", ENCODING_RM)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001308 ENCODING("VR128X", ENCODING_RM)
Sean Callanan04cc3072009-12-19 02:59:52 +00001309 ENCODING("FR64", ENCODING_RM)
1310 ENCODING("FR32", ENCODING_RM)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001311 ENCODING("FR64X", ENCODING_RM)
1312 ENCODING("FR32X", ENCODING_RM)
Sean Callanan04cc3072009-12-19 02:59:52 +00001313 ENCODING("VR64", ENCODING_RM)
Sean Callananc3fd5232011-03-15 01:23:15 +00001314 ENCODING("VR256", ENCODING_RM)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001315 ENCODING("VR256X", ENCODING_RM)
1316 ENCODING("VR512", ENCODING_RM)
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001317 ENCODING("VK1", ENCODING_RM)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001318 ENCODING("VK8", ENCODING_RM)
1319 ENCODING("VK16", ENCODING_RM)
Sean Callanan04cc3072009-12-19 02:59:52 +00001320 errs() << "Unhandled R/M register encoding " << s << "\n";
1321 llvm_unreachable("Unhandled R/M register encoding");
1322}
1323
Craig Topperfa6298a2014-02-02 09:25:09 +00001324OperandEncoding
1325RecognizableInstr::roRegisterEncodingFromString(const std::string &s,
1326 uint8_t OpSize) {
Sean Callanan04cc3072009-12-19 02:59:52 +00001327 ENCODING("GR16", ENCODING_REG)
1328 ENCODING("GR32", ENCODING_REG)
Craig Toppera422b092013-10-14 04:55:01 +00001329 ENCODING("GR32orGR64", ENCODING_REG)
Sean Callanan04cc3072009-12-19 02:59:52 +00001330 ENCODING("GR64", ENCODING_REG)
1331 ENCODING("GR8", ENCODING_REG)
1332 ENCODING("VR128", ENCODING_REG)
1333 ENCODING("FR64", ENCODING_REG)
1334 ENCODING("FR32", ENCODING_REG)
1335 ENCODING("VR64", ENCODING_REG)
1336 ENCODING("SEGMENT_REG", ENCODING_REG)
1337 ENCODING("DEBUG_REG", ENCODING_REG)
Sean Callanane7e1cf92010-05-06 20:59:00 +00001338 ENCODING("CONTROL_REG", ENCODING_REG)
Sean Callananc3fd5232011-03-15 01:23:15 +00001339 ENCODING("VR256", ENCODING_REG)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001340 ENCODING("VR256X", ENCODING_REG)
1341 ENCODING("VR128X", ENCODING_REG)
1342 ENCODING("FR64X", ENCODING_REG)
1343 ENCODING("FR32X", ENCODING_REG)
1344 ENCODING("VR512", ENCODING_REG)
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001345 ENCODING("VK1", ENCODING_REG)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001346 ENCODING("VK8", ENCODING_REG)
1347 ENCODING("VK16", ENCODING_REG)
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001348 ENCODING("VK1WM", ENCODING_REG)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001349 ENCODING("VK8WM", ENCODING_REG)
1350 ENCODING("VK16WM", ENCODING_REG)
Sean Callanan04cc3072009-12-19 02:59:52 +00001351 errs() << "Unhandled reg/opcode register encoding " << s << "\n";
1352 llvm_unreachable("Unhandled reg/opcode register encoding");
1353}
1354
Craig Topperfa6298a2014-02-02 09:25:09 +00001355OperandEncoding
1356RecognizableInstr::vvvvRegisterEncodingFromString(const std::string &s,
1357 uint8_t OpSize) {
Craig Topper965de2c2011-10-14 07:06:56 +00001358 ENCODING("GR32", ENCODING_VVVV)
1359 ENCODING("GR64", ENCODING_VVVV)
Sean Callananc3fd5232011-03-15 01:23:15 +00001360 ENCODING("FR32", ENCODING_VVVV)
1361 ENCODING("FR64", ENCODING_VVVV)
1362 ENCODING("VR128", ENCODING_VVVV)
1363 ENCODING("VR256", ENCODING_VVVV)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001364 ENCODING("FR32X", ENCODING_VVVV)
1365 ENCODING("FR64X", ENCODING_VVVV)
1366 ENCODING("VR128X", ENCODING_VVVV)
1367 ENCODING("VR256X", ENCODING_VVVV)
1368 ENCODING("VR512", ENCODING_VVVV)
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001369 ENCODING("VK1", ENCODING_VVVV)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001370 ENCODING("VK8", ENCODING_VVVV)
1371 ENCODING("VK16", ENCODING_VVVV)
Sean Callananc3fd5232011-03-15 01:23:15 +00001372 errs() << "Unhandled VEX.vvvv register encoding " << s << "\n";
1373 llvm_unreachable("Unhandled VEX.vvvv register encoding");
1374}
1375
Craig Topperfa6298a2014-02-02 09:25:09 +00001376OperandEncoding
1377RecognizableInstr::writemaskRegisterEncodingFromString(const std::string &s,
1378 uint8_t OpSize) {
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001379 ENCODING("VK1WM", ENCODING_WRITEMASK)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001380 ENCODING("VK8WM", ENCODING_WRITEMASK)
1381 ENCODING("VK16WM", ENCODING_WRITEMASK)
1382 errs() << "Unhandled mask register encoding " << s << "\n";
1383 llvm_unreachable("Unhandled mask register encoding");
1384}
1385
Craig Topperfa6298a2014-02-02 09:25:09 +00001386OperandEncoding
1387RecognizableInstr::memoryEncodingFromString(const std::string &s,
1388 uint8_t OpSize) {
Sean Callanan04cc3072009-12-19 02:59:52 +00001389 ENCODING("i16mem", ENCODING_RM)
1390 ENCODING("i32mem", ENCODING_RM)
1391 ENCODING("i64mem", ENCODING_RM)
1392 ENCODING("i8mem", ENCODING_RM)
Chris Lattnerf60062f2010-09-29 02:57:56 +00001393 ENCODING("ssmem", ENCODING_RM)
1394 ENCODING("sdmem", ENCODING_RM)
Sean Callanan04cc3072009-12-19 02:59:52 +00001395 ENCODING("f128mem", ENCODING_RM)
Chris Lattnerf60062f2010-09-29 02:57:56 +00001396 ENCODING("f256mem", ENCODING_RM)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001397 ENCODING("f512mem", ENCODING_RM)
Sean Callanan04cc3072009-12-19 02:59:52 +00001398 ENCODING("f64mem", ENCODING_RM)
1399 ENCODING("f32mem", ENCODING_RM)
1400 ENCODING("i128mem", ENCODING_RM)
Sean Callananc3fd5232011-03-15 01:23:15 +00001401 ENCODING("i256mem", ENCODING_RM)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001402 ENCODING("i512mem", ENCODING_RM)
Sean Callanan04cc3072009-12-19 02:59:52 +00001403 ENCODING("f80mem", ENCODING_RM)
1404 ENCODING("lea32mem", ENCODING_RM)
1405 ENCODING("lea64_32mem", ENCODING_RM)
1406 ENCODING("lea64mem", ENCODING_RM)
1407 ENCODING("opaque32mem", ENCODING_RM)
1408 ENCODING("opaque48mem", ENCODING_RM)
1409 ENCODING("opaque80mem", ENCODING_RM)
1410 ENCODING("opaque512mem", ENCODING_RM)
Craig Topper01deb5f2012-07-18 04:11:12 +00001411 ENCODING("vx32mem", ENCODING_RM)
1412 ENCODING("vy32mem", ENCODING_RM)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001413 ENCODING("vz32mem", ENCODING_RM)
Craig Topper01deb5f2012-07-18 04:11:12 +00001414 ENCODING("vx64mem", ENCODING_RM)
1415 ENCODING("vy64mem", ENCODING_RM)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001416 ENCODING("vy64xmem", ENCODING_RM)
1417 ENCODING("vz64mem", ENCODING_RM)
Sean Callanan04cc3072009-12-19 02:59:52 +00001418 errs() << "Unhandled memory encoding " << s << "\n";
1419 llvm_unreachable("Unhandled memory encoding");
1420}
1421
Craig Topperfa6298a2014-02-02 09:25:09 +00001422OperandEncoding
1423RecognizableInstr::relocationEncodingFromString(const std::string &s,
1424 uint8_t OpSize) {
1425 if(OpSize != X86Local::OpSize16) {
Sean Callanan04cc3072009-12-19 02:59:52 +00001426 // For instructions without an OpSize prefix, a declared 16-bit register or
1427 // immediate encoding is special.
1428 ENCODING("i16imm", ENCODING_IW)
1429 }
1430 ENCODING("i16imm", ENCODING_Iv)
1431 ENCODING("i16i8imm", ENCODING_IB)
1432 ENCODING("i32imm", ENCODING_Iv)
1433 ENCODING("i32i8imm", ENCODING_IB)
1434 ENCODING("i64i32imm", ENCODING_ID)
1435 ENCODING("i64i8imm", ENCODING_IB)
1436 ENCODING("i8imm", ENCODING_IB)
1437 ENCODING("i64i32imm_pcrel", ENCODING_ID)
Chris Lattnerac588122010-07-07 22:27:31 +00001438 ENCODING("i16imm_pcrel", ENCODING_IW)
Sean Callanan04cc3072009-12-19 02:59:52 +00001439 ENCODING("i32imm_pcrel", ENCODING_ID)
1440 ENCODING("brtarget", ENCODING_Iv)
1441 ENCODING("brtarget8", ENCODING_IB)
1442 ENCODING("i64imm", ENCODING_IO)
1443 ENCODING("offset8", ENCODING_Ia)
1444 ENCODING("offset16", ENCODING_Ia)
1445 ENCODING("offset32", ENCODING_Ia)
1446 ENCODING("offset64", ENCODING_Ia)
David Woodhouse2ef8d9c2014-01-22 15:08:08 +00001447 ENCODING("srcidx8", ENCODING_SI)
1448 ENCODING("srcidx16", ENCODING_SI)
1449 ENCODING("srcidx32", ENCODING_SI)
1450 ENCODING("srcidx64", ENCODING_SI)
David Woodhouseb33c2ef2014-01-22 15:08:21 +00001451 ENCODING("dstidx8", ENCODING_DI)
1452 ENCODING("dstidx16", ENCODING_DI)
1453 ENCODING("dstidx32", ENCODING_DI)
1454 ENCODING("dstidx64", ENCODING_DI)
Sean Callanan04cc3072009-12-19 02:59:52 +00001455 errs() << "Unhandled relocation encoding " << s << "\n";
1456 llvm_unreachable("Unhandled relocation encoding");
1457}
1458
Craig Topperfa6298a2014-02-02 09:25:09 +00001459OperandEncoding
1460RecognizableInstr::opcodeModifierEncodingFromString(const std::string &s,
1461 uint8_t OpSize) {
Sean Callanan04cc3072009-12-19 02:59:52 +00001462 ENCODING("GR32", ENCODING_Rv)
1463 ENCODING("GR64", ENCODING_RO)
1464 ENCODING("GR16", ENCODING_Rv)
1465 ENCODING("GR8", ENCODING_RB)
Craig Topper23eb4682011-10-06 06:44:41 +00001466 ENCODING("GR16_NOAX", ENCODING_Rv)
1467 ENCODING("GR32_NOAX", ENCODING_Rv)
1468 ENCODING("GR64_NOAX", ENCODING_RO)
Sean Callanan04cc3072009-12-19 02:59:52 +00001469 errs() << "Unhandled opcode modifier encoding " << s << "\n";
1470 llvm_unreachable("Unhandled opcode modifier encoding");
1471}
Daniel Dunbarf008ea52009-12-19 04:16:48 +00001472#undef ENCODING