blob: de8fca07774fef78557f1e1f1d45fa71e24dbccd [file] [log] [blame]
Nate Begeman6cca84e2005-10-16 05:39:50 +00001//===-- PPCTargetMachine.cpp - Define TargetMachine for PowerPC -----------===//
Misha Brukmanb4402432005-04-21 23:30:14 +00002//
Misha Brukmane05203f2004-06-21 16:55:25 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukmanb4402432005-04-21 23:30:14 +00007//
Misha Brukmane05203f2004-06-21 16:55:25 +00008//===----------------------------------------------------------------------===//
Misha Brukmanb4402432005-04-21 23:30:14 +00009//
Chris Lattner73785d22005-08-15 23:47:04 +000010// Top-level implementation for the PowerPC target.
Misha Brukmane05203f2004-06-21 16:55:25 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattnerbfca1ab2005-10-14 23:51:18 +000014#include "PPC.h"
Chris Lattner6f3b9542005-10-14 23:59:06 +000015#include "PPCTargetMachine.h"
Misha Brukmane05203f2004-06-21 16:55:25 +000016#include "llvm/PassManager.h"
Chris Lattneraac9fa72010-11-15 08:49:58 +000017#include "llvm/MC/MCStreamer.h"
Dale Johannesenc31eb202008-07-31 18:13:12 +000018#include "llvm/Target/TargetOptions.h"
David Greenea31f96c2009-07-14 20:18:05 +000019#include "llvm/Support/FormattedStream.h"
Evan Cheng2bb40352011-08-24 18:08:43 +000020#include "llvm/Support/TargetRegistry.h"
Misha Brukmane05203f2004-06-21 16:55:25 +000021using namespace llvm;
22
Daniel Dunbar5680b4f2009-07-25 06:49:55 +000023extern "C" void LLVMInitializePowerPCTarget() {
24 // Register the targets
25 RegisterTargetMachine<PPC32TargetMachine> A(ThePPC32Target);
26 RegisterTargetMachine<PPC64TargetMachine> B(ThePPC64Target);
27}
Douglas Gregor1b731d52009-06-16 20:12:29 +000028
Evan Cheng2129f592011-07-19 06:37:02 +000029PPCTargetMachine::PPCTargetMachine(const Target &T, StringRef TT,
30 StringRef CPU, StringRef FS,
Evan Chengefd9b422011-07-20 07:51:56 +000031 Reloc::Model RM, CodeModel::Model CM,
Evan Chengecb29082011-11-16 08:38:26 +000032 CodeGenOpt::Level OL,
Evan Chengefd9b422011-07-20 07:51:56 +000033 bool is64Bit)
Evan Chengecb29082011-11-16 08:38:26 +000034 : LLVMTargetMachine(T, TT, CPU, FS, RM, CM, OL),
Evan Chengfe6e4052011-06-30 01:53:36 +000035 Subtarget(TT, CPU, FS, is64Bit),
Chris Lattner49cadab2006-06-17 00:01:04 +000036 DataLayout(Subtarget.getTargetDataString()), InstrInfo(*this),
Anton Korobeynikov2f931282011-01-10 12:39:04 +000037 FrameLowering(Subtarget), JITInfo(*this, is64Bit),
Dan Gohmanbb919df2010-05-11 17:31:57 +000038 TLInfo(*this), TSInfo(*this),
Chris Lattnerd1e821f2010-02-02 19:23:55 +000039 InstrItins(Subtarget.getInstrItineraryData()) {
Nate Begeman6cca84e2005-10-16 05:39:50 +000040}
41
Dale Johannesen82810c82007-05-22 17:14:46 +000042/// Override this for PowerPC. Tail merging happily breaks up instruction issue
43/// groups, which typically degrades performance.
Dan Gohmanaad83c82007-11-19 20:46:23 +000044bool PPCTargetMachine::getEnableTailMergeDefault() const { return false; }
Dale Johannesen82810c82007-05-22 17:14:46 +000045
Evan Cheng2129f592011-07-19 06:37:02 +000046PPC32TargetMachine::PPC32TargetMachine(const Target &T, StringRef TT,
Evan Chengefd9b422011-07-20 07:51:56 +000047 StringRef CPU, StringRef FS,
Evan Chengecb29082011-11-16 08:38:26 +000048 Reloc::Model RM, CodeModel::Model CM,
49 CodeGenOpt::Level OL)
50 : PPCTargetMachine(T, TT, CPU, FS, RM, CM, OL, false) {
Chris Lattner0c4aa142006-06-16 01:37:27 +000051}
52
53
Evan Cheng2129f592011-07-19 06:37:02 +000054PPC64TargetMachine::PPC64TargetMachine(const Target &T, StringRef TT,
Evan Chengefd9b422011-07-20 07:51:56 +000055 StringRef CPU, StringRef FS,
Evan Chengecb29082011-11-16 08:38:26 +000056 Reloc::Model RM, CodeModel::Model CM,
57 CodeGenOpt::Level OL)
58 : PPCTargetMachine(T, TT, CPU, FS, RM, CM, OL, true) {
Chris Lattner0c4aa142006-06-16 01:37:27 +000059}
60
Misha Brukmanb4402432005-04-21 23:30:14 +000061
Chris Lattner12e97302006-09-04 04:14:57 +000062//===----------------------------------------------------------------------===//
63// Pass Pipeline Configuration
64//===----------------------------------------------------------------------===//
Nate Begemanf17ea0f2004-08-11 07:40:04 +000065
Evan Chengecb29082011-11-16 08:38:26 +000066bool PPCTargetMachine::addInstSelector(PassManagerBase &PM) {
Chris Lattnerc6aa8062005-08-17 19:33:30 +000067 // Install an instruction selector.
Chris Lattner33792a42006-01-12 01:46:07 +000068 PM.add(createPPCISelDag(*this));
Nate Begemanf17ea0f2004-08-11 07:40:04 +000069 return false;
70}
71
Evan Chengecb29082011-11-16 08:38:26 +000072bool PPCTargetMachine::addPreEmitPass(PassManagerBase &PM) {
Chris Lattner12e97302006-09-04 04:14:57 +000073 // Must run branch selection immediately preceding the asm printer.
74 PM.add(createPPCBranchSelectionPass());
75 return false;
76}
77
Bill Wendling026e5d72009-04-29 23:29:43 +000078bool PPCTargetMachine::addCodeEmitter(PassManagerBase &PM,
Daniel Dunbarc9013922009-07-15 22:33:19 +000079 JITCodeEmitter &JCE) {
Bruno Cardoso Lopesa194c3a2009-05-30 20:51:52 +000080 // FIXME: This should be moved to TargetJITInfo!!
Evan Cheng2129f592011-07-19 06:37:02 +000081 if (Subtarget.isPPC64())
Bruno Cardoso Lopesa194c3a2009-05-30 20:51:52 +000082 // Temporary workaround for the inability of PPC64 JIT to handle jump
83 // tables.
84 DisableJumpTables = true;
Bruno Cardoso Lopesa194c3a2009-05-30 20:51:52 +000085
86 // Inform the subtarget that we are in JIT mode. FIXME: does this break macho
87 // writing?
88 Subtarget.SetJITMode();
89
90 // Machine code emitter pass for PowerPC.
91 PM.add(createPPCJITCodeEmitterPass(*this, JCE));
Bruno Cardoso Lopesa194c3a2009-05-30 20:51:52 +000092
93 return false;
94}