blob: cf35afbc6e5f3b7a3524a961068019ce961caf6f [file] [log] [blame]
Quentin Colombet105cf2b2016-01-20 20:58:56 +00001//===-- llvm/CodeGen/GlobalISel/IRTranslator.cpp - IRTranslator --*- C++ -*-==//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9/// \file
10/// This file implements the IRTranslator class.
11//===----------------------------------------------------------------------===//
12
13#include "llvm/CodeGen/GlobalISel/IRTranslator.h"
14
Quentin Colombetfd9d0a02016-02-11 19:59:41 +000015#include "llvm/ADT/SmallVector.h"
Quentin Colombetba2a0162016-02-16 19:26:02 +000016#include "llvm/CodeGen/GlobalISel/CallLowering.h"
Tim Northovera9105be2016-11-09 22:39:54 +000017#include "llvm/CodeGen/Analysis.h"
Quentin Colombet2ecff3b2016-02-10 22:59:27 +000018#include "llvm/CodeGen/MachineFunction.h"
Tim Northoverbd505462016-07-22 16:59:52 +000019#include "llvm/CodeGen/MachineFrameInfo.h"
Tim Northovera9105be2016-11-09 22:39:54 +000020#include "llvm/CodeGen/MachineModuleInfo.h"
Quentin Colombet17c494b2016-02-11 17:51:31 +000021#include "llvm/CodeGen/MachineRegisterInfo.h"
Quentin Colombet3bb32cc2016-08-26 23:49:05 +000022#include "llvm/CodeGen/TargetPassConfig.h"
Quentin Colombet17c494b2016-02-11 17:51:31 +000023#include "llvm/IR/Constant.h"
Quentin Colombet2ecff3b2016-02-10 22:59:27 +000024#include "llvm/IR/Function.h"
Tim Northovera7653b32016-09-12 11:20:22 +000025#include "llvm/IR/GetElementPtrTypeIterator.h"
Tim Northover5fb414d2016-07-29 22:32:36 +000026#include "llvm/IR/IntrinsicInst.h"
Quentin Colombet17c494b2016-02-11 17:51:31 +000027#include "llvm/IR/Type.h"
28#include "llvm/IR/Value.h"
Tim Northover5fb414d2016-07-29 22:32:36 +000029#include "llvm/Target/TargetIntrinsicInfo.h"
Quentin Colombet74d7d2f2016-02-11 18:53:28 +000030#include "llvm/Target/TargetLowering.h"
Quentin Colombet2ecff3b2016-02-10 22:59:27 +000031
32#define DEBUG_TYPE "irtranslator"
33
Quentin Colombet105cf2b2016-01-20 20:58:56 +000034using namespace llvm;
35
36char IRTranslator::ID = 0;
Quentin Colombet3bb32cc2016-08-26 23:49:05 +000037INITIALIZE_PASS_BEGIN(IRTranslator, DEBUG_TYPE, "IRTranslator LLVM IR -> MI",
38 false, false)
39INITIALIZE_PASS_DEPENDENCY(TargetPassConfig)
40INITIALIZE_PASS_END(IRTranslator, DEBUG_TYPE, "IRTranslator LLVM IR -> MI",
Tim Northover884b47e2016-07-26 03:29:18 +000041 false, false)
Quentin Colombet105cf2b2016-01-20 20:58:56 +000042
Tim Northover60f23492016-11-08 01:12:17 +000043static void reportTranslationError(const Value &V, const Twine &Message) {
44 std::string ErrStorage;
45 raw_string_ostream Err(ErrStorage);
46 Err << Message << ": " << V << '\n';
47 report_fatal_error(Err.str());
48}
49
Quentin Colombeta7fae162016-02-11 17:53:23 +000050IRTranslator::IRTranslator() : MachineFunctionPass(ID), MRI(nullptr) {
Quentin Colombet39293d32016-03-08 01:38:55 +000051 initializeIRTranslatorPass(*PassRegistry::getPassRegistry());
Quentin Colombeta7fae162016-02-11 17:53:23 +000052}
53
Quentin Colombet3bb32cc2016-08-26 23:49:05 +000054void IRTranslator::getAnalysisUsage(AnalysisUsage &AU) const {
55 AU.addRequired<TargetPassConfig>();
56 MachineFunctionPass::getAnalysisUsage(AU);
57}
58
59
Quentin Colombete225e252016-03-11 17:27:54 +000060unsigned IRTranslator::getOrCreateVReg(const Value &Val) {
61 unsigned &ValReg = ValToVReg[&Val];
Quentin Colombet17c494b2016-02-11 17:51:31 +000062 // Check if this is the first time we see Val.
Quentin Colombetccd77252016-02-11 21:48:32 +000063 if (!ValReg) {
Quentin Colombet17c494b2016-02-11 17:51:31 +000064 // Fill ValRegsSequence with the sequence of registers
65 // we need to concat together to produce the value.
Quentin Colombete225e252016-03-11 17:27:54 +000066 assert(Val.getType()->isSized() &&
Quentin Colombet17c494b2016-02-11 17:51:31 +000067 "Don't know how to create an empty vreg");
Tim Northover5ae83502016-09-15 09:20:34 +000068 unsigned VReg = MRI->createGenericVirtualRegister(LLT{*Val.getType(), *DL});
Quentin Colombetccd77252016-02-11 21:48:32 +000069 ValReg = VReg;
Tim Northover5ed648e2016-08-09 21:28:04 +000070
71 if (auto CV = dyn_cast<Constant>(&Val)) {
72 bool Success = translate(*CV, VReg);
Quentin Colombet3bb32cc2016-08-26 23:49:05 +000073 if (!Success) {
74 if (!TPC->isGlobalISelAbortEnabled()) {
Tim Northover50db7f412016-12-07 21:17:47 +000075 MF->getProperties().set(
Quentin Colombet3bb32cc2016-08-26 23:49:05 +000076 MachineFunctionProperties::Property::FailedISel);
Tim Northover6ad7b9f2016-12-05 21:40:33 +000077 return VReg;
Quentin Colombet3bb32cc2016-08-26 23:49:05 +000078 }
Tim Northover60f23492016-11-08 01:12:17 +000079 reportTranslationError(Val, "unable to translate constant");
Quentin Colombet3bb32cc2016-08-26 23:49:05 +000080 }
Tim Northover5ed648e2016-08-09 21:28:04 +000081 }
Quentin Colombet17c494b2016-02-11 17:51:31 +000082 }
Quentin Colombetccd77252016-02-11 21:48:32 +000083 return ValReg;
Quentin Colombet17c494b2016-02-11 17:51:31 +000084}
85
Tim Northovercdf23f12016-10-31 18:30:59 +000086int IRTranslator::getOrCreateFrameIndex(const AllocaInst &AI) {
87 if (FrameIndices.find(&AI) != FrameIndices.end())
88 return FrameIndices[&AI];
89
Tim Northovercdf23f12016-10-31 18:30:59 +000090 unsigned ElementSize = DL->getTypeStoreSize(AI.getAllocatedType());
91 unsigned Size =
92 ElementSize * cast<ConstantInt>(AI.getArraySize())->getZExtValue();
93
94 // Always allocate at least one byte.
95 Size = std::max(Size, 1u);
96
97 unsigned Alignment = AI.getAlignment();
98 if (!Alignment)
99 Alignment = DL->getABITypeAlignment(AI.getAllocatedType());
100
101 int &FI = FrameIndices[&AI];
Tim Northover50db7f412016-12-07 21:17:47 +0000102 FI = MF->getFrameInfo().CreateStackObject(Size, Alignment, false, &AI);
Tim Northovercdf23f12016-10-31 18:30:59 +0000103 return FI;
104}
105
Tim Northoverad2b7172016-07-26 20:23:26 +0000106unsigned IRTranslator::getMemOpAlignment(const Instruction &I) {
107 unsigned Alignment = 0;
108 Type *ValTy = nullptr;
109 if (const StoreInst *SI = dyn_cast<StoreInst>(&I)) {
110 Alignment = SI->getAlignment();
111 ValTy = SI->getValueOperand()->getType();
112 } else if (const LoadInst *LI = dyn_cast<LoadInst>(&I)) {
113 Alignment = LI->getAlignment();
114 ValTy = LI->getType();
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000115 } else if (!TPC->isGlobalISelAbortEnabled()) {
Tim Northover50db7f412016-12-07 21:17:47 +0000116 MF->getProperties().set(
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000117 MachineFunctionProperties::Property::FailedISel);
118 return 1;
Tim Northoverad2b7172016-07-26 20:23:26 +0000119 } else
120 llvm_unreachable("unhandled memory instruction");
121
122 return Alignment ? Alignment : DL->getABITypeAlignment(ValTy);
123}
124
Quentin Colombet53237a92016-03-11 17:27:43 +0000125MachineBasicBlock &IRTranslator::getOrCreateBB(const BasicBlock &BB) {
126 MachineBasicBlock *&MBB = BBToMBB[&BB];
Quentin Colombet17c494b2016-02-11 17:51:31 +0000127 if (!MBB) {
Tim Northover50db7f412016-12-07 21:17:47 +0000128 MBB = MF->CreateMachineBasicBlock();
129 MF->push_back(MBB);
Quentin Colombet17c494b2016-02-11 17:51:31 +0000130 }
131 return *MBB;
132}
133
Tim Northoverc53606e2016-12-07 21:29:15 +0000134bool IRTranslator::translateBinaryOp(unsigned Opcode, const User &U,
135 MachineIRBuilder &MIRBuilder) {
Tim Northover0d56e052016-07-29 18:11:21 +0000136 // FIXME: handle signed/unsigned wrapping flags.
137
Quentin Colombet2ecff3b2016-02-10 22:59:27 +0000138 // Get or create a virtual register for each value.
139 // Unless the value is a Constant => loadimm cst?
140 // or inline constant each time?
141 // Creation of a virtual register needs to have a size.
Tim Northover357f1be2016-08-10 23:02:41 +0000142 unsigned Op0 = getOrCreateVReg(*U.getOperand(0));
143 unsigned Op1 = getOrCreateVReg(*U.getOperand(1));
144 unsigned Res = getOrCreateVReg(U);
Tim Northover0f140c72016-09-09 11:46:34 +0000145 MIRBuilder.buildInstr(Opcode).addDef(Res).addUse(Op0).addUse(Op1);
Quentin Colombet17c494b2016-02-11 17:51:31 +0000146 return true;
Quentin Colombet105cf2b2016-01-20 20:58:56 +0000147}
148
Tim Northoverc53606e2016-12-07 21:29:15 +0000149bool IRTranslator::translateCompare(const User &U,
150 MachineIRBuilder &MIRBuilder) {
Tim Northoverd5c23bc2016-08-19 20:48:16 +0000151 const CmpInst *CI = dyn_cast<CmpInst>(&U);
152 unsigned Op0 = getOrCreateVReg(*U.getOperand(0));
153 unsigned Op1 = getOrCreateVReg(*U.getOperand(1));
154 unsigned Res = getOrCreateVReg(U);
155 CmpInst::Predicate Pred =
156 CI ? CI->getPredicate() : static_cast<CmpInst::Predicate>(
157 cast<ConstantExpr>(U).getPredicate());
Tim Northoverde3aea0412016-08-17 20:25:25 +0000158
Tim Northoverd5c23bc2016-08-19 20:48:16 +0000159 if (CmpInst::isIntPredicate(Pred))
Tim Northover0f140c72016-09-09 11:46:34 +0000160 MIRBuilder.buildICmp(Pred, Res, Op0, Op1);
Tim Northoverd5c23bc2016-08-19 20:48:16 +0000161 else
Tim Northover0f140c72016-09-09 11:46:34 +0000162 MIRBuilder.buildFCmp(Pred, Res, Op0, Op1);
Tim Northoverd5c23bc2016-08-19 20:48:16 +0000163
Tim Northoverde3aea0412016-08-17 20:25:25 +0000164 return true;
165}
166
Tim Northoverc53606e2016-12-07 21:29:15 +0000167bool IRTranslator::translateRet(const User &U, MachineIRBuilder &MIRBuilder) {
Tim Northover357f1be2016-08-10 23:02:41 +0000168 const ReturnInst &RI = cast<ReturnInst>(U);
Tim Northover0d56e052016-07-29 18:11:21 +0000169 const Value *Ret = RI.getReturnValue();
Quentin Colombet74d7d2f2016-02-11 18:53:28 +0000170 // The target may mess up with the insertion point, but
171 // this is not important as a return is the last instruction
172 // of the block anyway.
Tom Stellardb72a65f2016-04-14 17:23:33 +0000173 return CLI->lowerReturn(MIRBuilder, Ret, !Ret ? 0 : getOrCreateVReg(*Ret));
Quentin Colombet74d7d2f2016-02-11 18:53:28 +0000174}
175
Tim Northoverc53606e2016-12-07 21:29:15 +0000176bool IRTranslator::translateBr(const User &U, MachineIRBuilder &MIRBuilder) {
Tim Northover357f1be2016-08-10 23:02:41 +0000177 const BranchInst &BrInst = cast<BranchInst>(U);
Tim Northover69c2ba52016-07-29 17:58:00 +0000178 unsigned Succ = 0;
179 if (!BrInst.isUnconditional()) {
180 // We want a G_BRCOND to the true BB followed by an unconditional branch.
181 unsigned Tst = getOrCreateVReg(*BrInst.getCondition());
182 const BasicBlock &TrueTgt = *cast<BasicBlock>(BrInst.getSuccessor(Succ++));
183 MachineBasicBlock &TrueBB = getOrCreateBB(TrueTgt);
Tim Northover0f140c72016-09-09 11:46:34 +0000184 MIRBuilder.buildBrCond(Tst, TrueBB);
Quentin Colombetdd4b1372016-03-11 17:28:03 +0000185 }
Tim Northover69c2ba52016-07-29 17:58:00 +0000186
187 const BasicBlock &BrTgt = *cast<BasicBlock>(BrInst.getSuccessor(Succ));
188 MachineBasicBlock &TgtBB = getOrCreateBB(BrTgt);
189 MIRBuilder.buildBr(TgtBB);
190
Quentin Colombetdd4b1372016-03-11 17:28:03 +0000191 // Link successors.
192 MachineBasicBlock &CurBB = MIRBuilder.getMBB();
193 for (const BasicBlock *Succ : BrInst.successors())
194 CurBB.addSuccessor(&getOrCreateBB(*Succ));
195 return true;
196}
197
Tim Northoverc53606e2016-12-07 21:29:15 +0000198bool IRTranslator::translateLoad(const User &U, MachineIRBuilder &MIRBuilder) {
Tim Northover357f1be2016-08-10 23:02:41 +0000199 const LoadInst &LI = cast<LoadInst>(U);
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000200
Tim Northover7152dca2016-10-19 15:55:06 +0000201 if (!TPC->isGlobalISelAbortEnabled() && LI.isAtomic())
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000202 return false;
203
Tim Northover7152dca2016-10-19 15:55:06 +0000204 assert(!LI.isAtomic() && "only non-atomic loads are supported at the moment");
205 auto Flags = LI.isVolatile() ? MachineMemOperand::MOVolatile
206 : MachineMemOperand::MONone;
207 Flags |= MachineMemOperand::MOLoad;
Tim Northoverad2b7172016-07-26 20:23:26 +0000208
Tim Northoverad2b7172016-07-26 20:23:26 +0000209 unsigned Res = getOrCreateVReg(LI);
210 unsigned Addr = getOrCreateVReg(*LI.getPointerOperand());
Tim Northover5ae83502016-09-15 09:20:34 +0000211 LLT VTy{*LI.getType(), *DL}, PTy{*LI.getPointerOperand()->getType(), *DL};
Tim Northoverad2b7172016-07-26 20:23:26 +0000212 MIRBuilder.buildLoad(
Tim Northover0f140c72016-09-09 11:46:34 +0000213 Res, Addr,
Tim Northover50db7f412016-12-07 21:17:47 +0000214 *MF->getMachineMemOperand(MachinePointerInfo(LI.getPointerOperand()),
215 Flags, DL->getTypeStoreSize(LI.getType()),
216 getMemOpAlignment(LI)));
Tim Northoverad2b7172016-07-26 20:23:26 +0000217 return true;
218}
219
Tim Northoverc53606e2016-12-07 21:29:15 +0000220bool IRTranslator::translateStore(const User &U, MachineIRBuilder &MIRBuilder) {
Tim Northover357f1be2016-08-10 23:02:41 +0000221 const StoreInst &SI = cast<StoreInst>(U);
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000222
Tim Northover7152dca2016-10-19 15:55:06 +0000223 if (!TPC->isGlobalISelAbortEnabled() && SI.isAtomic())
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000224 return false;
225
Tim Northover7152dca2016-10-19 15:55:06 +0000226 assert(!SI.isAtomic() && "only non-atomic stores supported at the moment");
227 auto Flags = SI.isVolatile() ? MachineMemOperand::MOVolatile
228 : MachineMemOperand::MONone;
229 Flags |= MachineMemOperand::MOStore;
Tim Northoverad2b7172016-07-26 20:23:26 +0000230
Tim Northoverad2b7172016-07-26 20:23:26 +0000231 unsigned Val = getOrCreateVReg(*SI.getValueOperand());
232 unsigned Addr = getOrCreateVReg(*SI.getPointerOperand());
Tim Northover5ae83502016-09-15 09:20:34 +0000233 LLT VTy{*SI.getValueOperand()->getType(), *DL},
234 PTy{*SI.getPointerOperand()->getType(), *DL};
Tim Northoverad2b7172016-07-26 20:23:26 +0000235
236 MIRBuilder.buildStore(
Tim Northover50db7f412016-12-07 21:17:47 +0000237 Val, Addr,
238 *MF->getMachineMemOperand(
239 MachinePointerInfo(SI.getPointerOperand()), Flags,
240 DL->getTypeStoreSize(SI.getValueOperand()->getType()),
241 getMemOpAlignment(SI)));
Tim Northoverad2b7172016-07-26 20:23:26 +0000242 return true;
243}
244
Tim Northoverc53606e2016-12-07 21:29:15 +0000245bool IRTranslator::translateExtractValue(const User &U,
246 MachineIRBuilder &MIRBuilder) {
Tim Northoverb6046222016-08-19 20:09:03 +0000247 const Value *Src = U.getOperand(0);
248 Type *Int32Ty = Type::getInt32Ty(U.getContext());
Tim Northover6f80b082016-08-19 17:47:05 +0000249 SmallVector<Value *, 1> Indices;
250
251 // getIndexedOffsetInType is designed for GEPs, so the first index is the
252 // usual array element rather than looking into the actual aggregate.
253 Indices.push_back(ConstantInt::get(Int32Ty, 0));
Tim Northoverb6046222016-08-19 20:09:03 +0000254
255 if (const ExtractValueInst *EVI = dyn_cast<ExtractValueInst>(&U)) {
256 for (auto Idx : EVI->indices())
257 Indices.push_back(ConstantInt::get(Int32Ty, Idx));
258 } else {
259 for (unsigned i = 1; i < U.getNumOperands(); ++i)
260 Indices.push_back(U.getOperand(i));
261 }
Tim Northover6f80b082016-08-19 17:47:05 +0000262
263 uint64_t Offset = 8 * DL->getIndexedOffsetInType(Src->getType(), Indices);
264
Tim Northoverb6046222016-08-19 20:09:03 +0000265 unsigned Res = getOrCreateVReg(U);
Tim Northover0f140c72016-09-09 11:46:34 +0000266 MIRBuilder.buildExtract(Res, Offset, getOrCreateVReg(*Src));
Tim Northover6f80b082016-08-19 17:47:05 +0000267
268 return true;
269}
270
Tim Northoverc53606e2016-12-07 21:29:15 +0000271bool IRTranslator::translateInsertValue(const User &U,
272 MachineIRBuilder &MIRBuilder) {
Tim Northoverb6046222016-08-19 20:09:03 +0000273 const Value *Src = U.getOperand(0);
274 Type *Int32Ty = Type::getInt32Ty(U.getContext());
Tim Northoverbbbfb1c2016-08-19 20:08:55 +0000275 SmallVector<Value *, 1> Indices;
276
277 // getIndexedOffsetInType is designed for GEPs, so the first index is the
278 // usual array element rather than looking into the actual aggregate.
279 Indices.push_back(ConstantInt::get(Int32Ty, 0));
Tim Northoverb6046222016-08-19 20:09:03 +0000280
281 if (const InsertValueInst *IVI = dyn_cast<InsertValueInst>(&U)) {
282 for (auto Idx : IVI->indices())
283 Indices.push_back(ConstantInt::get(Int32Ty, Idx));
284 } else {
285 for (unsigned i = 2; i < U.getNumOperands(); ++i)
286 Indices.push_back(U.getOperand(i));
287 }
Tim Northoverbbbfb1c2016-08-19 20:08:55 +0000288
289 uint64_t Offset = 8 * DL->getIndexedOffsetInType(Src->getType(), Indices);
290
Tim Northoverb6046222016-08-19 20:09:03 +0000291 unsigned Res = getOrCreateVReg(U);
292 const Value &Inserted = *U.getOperand(1);
Tim Northover0f140c72016-09-09 11:46:34 +0000293 MIRBuilder.buildInsert(Res, getOrCreateVReg(*Src), getOrCreateVReg(Inserted),
294 Offset);
Tim Northoverbbbfb1c2016-08-19 20:08:55 +0000295
296 return true;
297}
298
Tim Northoverc53606e2016-12-07 21:29:15 +0000299bool IRTranslator::translateSelect(const User &U,
300 MachineIRBuilder &MIRBuilder) {
Tim Northover0f140c72016-09-09 11:46:34 +0000301 MIRBuilder.buildSelect(getOrCreateVReg(U), getOrCreateVReg(*U.getOperand(0)),
302 getOrCreateVReg(*U.getOperand(1)),
303 getOrCreateVReg(*U.getOperand(2)));
Tim Northover5a28c362016-08-19 20:09:07 +0000304 return true;
305}
306
Tim Northoverc53606e2016-12-07 21:29:15 +0000307bool IRTranslator::translateBitCast(const User &U,
308 MachineIRBuilder &MIRBuilder) {
Tim Northover5ae83502016-09-15 09:20:34 +0000309 if (LLT{*U.getOperand(0)->getType(), *DL} == LLT{*U.getType(), *DL}) {
Tim Northover357f1be2016-08-10 23:02:41 +0000310 unsigned &Reg = ValToVReg[&U];
Tim Northover7552ef52016-08-10 16:51:14 +0000311 if (Reg)
Tim Northover357f1be2016-08-10 23:02:41 +0000312 MIRBuilder.buildCopy(Reg, getOrCreateVReg(*U.getOperand(0)));
Tim Northover7552ef52016-08-10 16:51:14 +0000313 else
Tim Northover357f1be2016-08-10 23:02:41 +0000314 Reg = getOrCreateVReg(*U.getOperand(0));
Tim Northover7c9eba92016-07-25 21:01:29 +0000315 return true;
316 }
Tim Northoverc53606e2016-12-07 21:29:15 +0000317 return translateCast(TargetOpcode::G_BITCAST, U, MIRBuilder);
Tim Northover7c9eba92016-07-25 21:01:29 +0000318}
319
Tim Northoverc53606e2016-12-07 21:29:15 +0000320bool IRTranslator::translateCast(unsigned Opcode, const User &U,
321 MachineIRBuilder &MIRBuilder) {
Tim Northover357f1be2016-08-10 23:02:41 +0000322 unsigned Op = getOrCreateVReg(*U.getOperand(0));
323 unsigned Res = getOrCreateVReg(U);
Tim Northover0f140c72016-09-09 11:46:34 +0000324 MIRBuilder.buildInstr(Opcode).addDef(Res).addUse(Op);
Tim Northover7c9eba92016-07-25 21:01:29 +0000325 return true;
326}
327
Tim Northoverc53606e2016-12-07 21:29:15 +0000328bool IRTranslator::translateGetElementPtr(const User &U,
329 MachineIRBuilder &MIRBuilder) {
Tim Northovera7653b32016-09-12 11:20:22 +0000330 // FIXME: support vector GEPs.
331 if (U.getType()->isVectorTy())
332 return false;
333
334 Value &Op0 = *U.getOperand(0);
335 unsigned BaseReg = getOrCreateVReg(Op0);
Tim Northover5ae83502016-09-15 09:20:34 +0000336 LLT PtrTy{*Op0.getType(), *DL};
Tim Northovera7653b32016-09-12 11:20:22 +0000337 unsigned PtrSize = DL->getPointerSizeInBits(PtrTy.getAddressSpace());
338 LLT OffsetTy = LLT::scalar(PtrSize);
339
340 int64_t Offset = 0;
341 for (gep_type_iterator GTI = gep_type_begin(&U), E = gep_type_end(&U);
342 GTI != E; ++GTI) {
343 const Value *Idx = GTI.getOperand();
Peter Collingbourne25a40752016-12-02 02:55:30 +0000344 if (StructType *StTy = GTI.getStructTypeOrNull()) {
Tim Northovera7653b32016-09-12 11:20:22 +0000345 unsigned Field = cast<Constant>(Idx)->getUniqueInteger().getZExtValue();
346 Offset += DL->getStructLayout(StTy)->getElementOffset(Field);
347 continue;
348 } else {
349 uint64_t ElementSize = DL->getTypeAllocSize(GTI.getIndexedType());
350
351 // If this is a scalar constant or a splat vector of constants,
352 // handle it quickly.
353 if (const auto *CI = dyn_cast<ConstantInt>(Idx)) {
354 Offset += ElementSize * CI->getSExtValue();
355 continue;
356 }
357
358 if (Offset != 0) {
359 unsigned NewBaseReg = MRI->createGenericVirtualRegister(PtrTy);
360 unsigned OffsetReg = MRI->createGenericVirtualRegister(OffsetTy);
361 MIRBuilder.buildConstant(OffsetReg, Offset);
362 MIRBuilder.buildGEP(NewBaseReg, BaseReg, OffsetReg);
363
364 BaseReg = NewBaseReg;
365 Offset = 0;
366 }
367
368 // N = N + Idx * ElementSize;
369 unsigned ElementSizeReg = MRI->createGenericVirtualRegister(OffsetTy);
370 MIRBuilder.buildConstant(ElementSizeReg, ElementSize);
371
372 unsigned IdxReg = getOrCreateVReg(*Idx);
373 if (MRI->getType(IdxReg) != OffsetTy) {
374 unsigned NewIdxReg = MRI->createGenericVirtualRegister(OffsetTy);
375 MIRBuilder.buildSExtOrTrunc(NewIdxReg, IdxReg);
376 IdxReg = NewIdxReg;
377 }
378
379 unsigned OffsetReg = MRI->createGenericVirtualRegister(OffsetTy);
380 MIRBuilder.buildMul(OffsetReg, ElementSizeReg, IdxReg);
381
382 unsigned NewBaseReg = MRI->createGenericVirtualRegister(PtrTy);
383 MIRBuilder.buildGEP(NewBaseReg, BaseReg, OffsetReg);
384 BaseReg = NewBaseReg;
385 }
386 }
387
388 if (Offset != 0) {
389 unsigned OffsetReg = MRI->createGenericVirtualRegister(OffsetTy);
390 MIRBuilder.buildConstant(OffsetReg, Offset);
391 MIRBuilder.buildGEP(getOrCreateVReg(U), BaseReg, OffsetReg);
392 return true;
393 }
394
395 MIRBuilder.buildCopy(getOrCreateVReg(U), BaseReg);
396 return true;
397}
398
Tim Northoverc53606e2016-12-07 21:29:15 +0000399bool IRTranslator::translateMemcpy(const CallInst &CI,
400 MachineIRBuilder &MIRBuilder) {
Tim Northover3f186032016-10-18 20:03:45 +0000401 LLT SizeTy{*CI.getArgOperand(2)->getType(), *DL};
402 if (cast<PointerType>(CI.getArgOperand(0)->getType())->getAddressSpace() !=
403 0 ||
404 cast<PointerType>(CI.getArgOperand(1)->getType())->getAddressSpace() !=
405 0 ||
406 SizeTy.getSizeInBits() != DL->getPointerSizeInBits(0))
407 return false;
408
409 SmallVector<CallLowering::ArgInfo, 8> Args;
410 for (int i = 0; i < 3; ++i) {
411 const auto &Arg = CI.getArgOperand(i);
412 Args.emplace_back(getOrCreateVReg(*Arg), Arg->getType());
413 }
414
415 MachineOperand Callee = MachineOperand::CreateES("memcpy");
416
417 return CLI->lowerCall(MIRBuilder, Callee,
418 CallLowering::ArgInfo(0, CI.getType()), Args);
419}
Tim Northovera7653b32016-09-12 11:20:22 +0000420
Tim Northoverc53606e2016-12-07 21:29:15 +0000421void IRTranslator::getStackGuard(unsigned DstReg,
422 MachineIRBuilder &MIRBuilder) {
Tim Northovercdf23f12016-10-31 18:30:59 +0000423 auto MIB = MIRBuilder.buildInstr(TargetOpcode::LOAD_STACK_GUARD);
424 MIB.addDef(DstReg);
425
Tim Northover50db7f412016-12-07 21:17:47 +0000426 auto &TLI = *MF->getSubtarget().getTargetLowering();
427 Value *Global = TLI.getSDagStackGuard(*MF->getFunction()->getParent());
Tim Northovercdf23f12016-10-31 18:30:59 +0000428 if (!Global)
429 return;
430
431 MachinePointerInfo MPInfo(Global);
Tim Northover50db7f412016-12-07 21:17:47 +0000432 MachineInstr::mmo_iterator MemRefs = MF->allocateMemRefsArray(1);
Tim Northovercdf23f12016-10-31 18:30:59 +0000433 auto Flags = MachineMemOperand::MOLoad | MachineMemOperand::MOInvariant |
434 MachineMemOperand::MODereferenceable;
435 *MemRefs =
Tim Northover50db7f412016-12-07 21:17:47 +0000436 MF->getMachineMemOperand(MPInfo, Flags, DL->getPointerSizeInBits() / 8,
437 DL->getPointerABIAlignment());
Tim Northovercdf23f12016-10-31 18:30:59 +0000438 MIB.setMemRefs(MemRefs, MemRefs + 1);
439}
440
Tim Northover1e656ec2016-12-08 22:44:00 +0000441bool IRTranslator::translateOverflowIntrinsic(const CallInst &CI, unsigned Op,
442 MachineIRBuilder &MIRBuilder) {
443 LLT Ty{*CI.getOperand(0)->getType(), *DL};
444 LLT s1 = LLT::scalar(1);
445 unsigned Width = Ty.getSizeInBits();
446 unsigned Res = MRI->createGenericVirtualRegister(Ty);
447 unsigned Overflow = MRI->createGenericVirtualRegister(s1);
448 auto MIB = MIRBuilder.buildInstr(Op)
449 .addDef(Res)
450 .addDef(Overflow)
451 .addUse(getOrCreateVReg(*CI.getOperand(0)))
452 .addUse(getOrCreateVReg(*CI.getOperand(1)));
453
454 if (Op == TargetOpcode::G_UADDE || Op == TargetOpcode::G_USUBE) {
455 unsigned Zero = MRI->createGenericVirtualRegister(s1);
456 EntryBuilder.buildConstant(Zero, 0);
457 MIB.addUse(Zero);
458 }
459
460 MIRBuilder.buildSequence(getOrCreateVReg(CI), Res, 0, Overflow, Width);
461 return true;
462}
463
Tim Northoverc53606e2016-12-07 21:29:15 +0000464bool IRTranslator::translateKnownIntrinsic(const CallInst &CI, Intrinsic::ID ID,
465 MachineIRBuilder &MIRBuilder) {
Tim Northover91c81732016-08-19 17:17:06 +0000466 switch (ID) {
Tim Northover1e656ec2016-12-08 22:44:00 +0000467 default:
468 break;
Tim Northoverb58346f2016-12-08 22:44:13 +0000469 case Intrinsic::dbg_declare:
470 case Intrinsic::dbg_value:
471 // FIXME: these obviously need to be supported properly.
472 MF->getProperties().set(
473 MachineFunctionProperties::Property::FailedISel);
474 return true;
Tim Northover1e656ec2016-12-08 22:44:00 +0000475 case Intrinsic::uadd_with_overflow:
476 return translateOverflowIntrinsic(CI, TargetOpcode::G_UADDE, MIRBuilder);
477 case Intrinsic::sadd_with_overflow:
478 return translateOverflowIntrinsic(CI, TargetOpcode::G_SADDO, MIRBuilder);
479 case Intrinsic::usub_with_overflow:
480 return translateOverflowIntrinsic(CI, TargetOpcode::G_USUBE, MIRBuilder);
481 case Intrinsic::ssub_with_overflow:
482 return translateOverflowIntrinsic(CI, TargetOpcode::G_SSUBO, MIRBuilder);
483 case Intrinsic::umul_with_overflow:
484 return translateOverflowIntrinsic(CI, TargetOpcode::G_UMULO, MIRBuilder);
485 case Intrinsic::smul_with_overflow:
486 return translateOverflowIntrinsic(CI, TargetOpcode::G_SMULO, MIRBuilder);
Tim Northover3f186032016-10-18 20:03:45 +0000487 case Intrinsic::memcpy:
Tim Northoverc53606e2016-12-07 21:29:15 +0000488 return translateMemcpy(CI, MIRBuilder);
Tim Northovera9105be2016-11-09 22:39:54 +0000489 case Intrinsic::eh_typeid_for: {
490 GlobalValue *GV = ExtractTypeInfo(CI.getArgOperand(0));
491 unsigned Reg = getOrCreateVReg(CI);
Tim Northover50db7f412016-12-07 21:17:47 +0000492 unsigned TypeID = MF->getTypeIDFor(GV);
Tim Northovera9105be2016-11-09 22:39:54 +0000493 MIRBuilder.buildConstant(Reg, TypeID);
494 return true;
495 }
Tim Northover6e904302016-10-18 20:03:51 +0000496 case Intrinsic::objectsize: {
497 // If we don't know by now, we're never going to know.
498 const ConstantInt *Min = cast<ConstantInt>(CI.getArgOperand(1));
499
500 MIRBuilder.buildConstant(getOrCreateVReg(CI), Min->isZero() ? -1ULL : 0);
501 return true;
502 }
Tim Northovercdf23f12016-10-31 18:30:59 +0000503 case Intrinsic::stackguard:
Tim Northoverc53606e2016-12-07 21:29:15 +0000504 getStackGuard(getOrCreateVReg(CI), MIRBuilder);
Tim Northovercdf23f12016-10-31 18:30:59 +0000505 return true;
506 case Intrinsic::stackprotector: {
Tim Northovercdf23f12016-10-31 18:30:59 +0000507 LLT PtrTy{*CI.getArgOperand(0)->getType(), *DL};
508 unsigned GuardVal = MRI->createGenericVirtualRegister(PtrTy);
Tim Northoverc53606e2016-12-07 21:29:15 +0000509 getStackGuard(GuardVal, MIRBuilder);
Tim Northovercdf23f12016-10-31 18:30:59 +0000510
511 AllocaInst *Slot = cast<AllocaInst>(CI.getArgOperand(1));
512 MIRBuilder.buildStore(
513 GuardVal, getOrCreateVReg(*Slot),
Tim Northover50db7f412016-12-07 21:17:47 +0000514 *MF->getMachineMemOperand(
515 MachinePointerInfo::getFixedStack(*MF,
516 getOrCreateFrameIndex(*Slot)),
Tim Northovercdf23f12016-10-31 18:30:59 +0000517 MachineMemOperand::MOStore | MachineMemOperand::MOVolatile,
518 PtrTy.getSizeInBits() / 8, 8));
519 return true;
520 }
Tim Northover91c81732016-08-19 17:17:06 +0000521 }
Tim Northover1e656ec2016-12-08 22:44:00 +0000522 return false;
Tim Northover91c81732016-08-19 17:17:06 +0000523}
524
Tim Northoverc53606e2016-12-07 21:29:15 +0000525bool IRTranslator::translateCall(const User &U, MachineIRBuilder &MIRBuilder) {
Tim Northover357f1be2016-08-10 23:02:41 +0000526 const CallInst &CI = cast<CallInst>(U);
Tim Northover50db7f412016-12-07 21:17:47 +0000527 auto TII = MF->getTarget().getIntrinsicInfo();
Tim Northover406024a2016-08-10 21:44:01 +0000528 const Function *F = CI.getCalledFunction();
Tim Northover5fb414d2016-07-29 22:32:36 +0000529
Tim Northover406024a2016-08-10 21:44:01 +0000530 if (!F || !F->isIntrinsic()) {
Tim Northover406024a2016-08-10 21:44:01 +0000531 unsigned Res = CI.getType()->isVoidTy() ? 0 : getOrCreateVReg(CI);
532 SmallVector<unsigned, 8> Args;
533 for (auto &Arg: CI.arg_operands())
534 Args.push_back(getOrCreateVReg(*Arg));
535
Tim Northoverfe5f89b2016-08-29 19:07:08 +0000536 return CLI->lowerCall(MIRBuilder, CI, Res, Args, [&]() {
537 return getOrCreateVReg(*CI.getCalledValue());
538 });
Tim Northover406024a2016-08-10 21:44:01 +0000539 }
540
541 Intrinsic::ID ID = F->getIntrinsicID();
542 if (TII && ID == Intrinsic::not_intrinsic)
543 ID = static_cast<Intrinsic::ID>(TII->getIntrinsicID(F));
544
545 assert(ID != Intrinsic::not_intrinsic && "unknown intrinsic");
Tim Northover5fb414d2016-07-29 22:32:36 +0000546
Tim Northoverc53606e2016-12-07 21:29:15 +0000547 if (translateKnownIntrinsic(CI, ID, MIRBuilder))
Tim Northover91c81732016-08-19 17:17:06 +0000548 return true;
549
Tim Northover5fb414d2016-07-29 22:32:36 +0000550 unsigned Res = CI.getType()->isVoidTy() ? 0 : getOrCreateVReg(CI);
551 MachineInstrBuilder MIB =
Tim Northover0f140c72016-09-09 11:46:34 +0000552 MIRBuilder.buildIntrinsic(ID, Res, !CI.doesNotAccessMemory());
Tim Northover5fb414d2016-07-29 22:32:36 +0000553
554 for (auto &Arg : CI.arg_operands()) {
555 if (ConstantInt *CI = dyn_cast<ConstantInt>(Arg))
556 MIB.addImm(CI->getSExtValue());
557 else
558 MIB.addUse(getOrCreateVReg(*Arg));
559 }
560 return true;
561}
562
Tim Northoverc53606e2016-12-07 21:29:15 +0000563bool IRTranslator::translateInvoke(const User &U,
564 MachineIRBuilder &MIRBuilder) {
Tim Northovera9105be2016-11-09 22:39:54 +0000565 const InvokeInst &I = cast<InvokeInst>(U);
Tim Northover50db7f412016-12-07 21:17:47 +0000566 MCContext &Context = MF->getContext();
Tim Northovera9105be2016-11-09 22:39:54 +0000567
568 const BasicBlock *ReturnBB = I.getSuccessor(0);
569 const BasicBlock *EHPadBB = I.getSuccessor(1);
570
571 const Value *Callee(I.getCalledValue());
572 const Function *Fn = dyn_cast<Function>(Callee);
573 if (isa<InlineAsm>(Callee))
574 return false;
575
576 // FIXME: support invoking patchpoint and statepoint intrinsics.
577 if (Fn && Fn->isIntrinsic())
578 return false;
579
580 // FIXME: support whatever these are.
581 if (I.countOperandBundlesOfType(LLVMContext::OB_deopt))
582 return false;
583
584 // FIXME: support Windows exception handling.
585 if (!isa<LandingPadInst>(EHPadBB->front()))
586 return false;
587
588
Matthias Braund0ee66c2016-12-01 19:32:15 +0000589 // Emit the actual call, bracketed by EH_LABELs so that the MF knows about
Tim Northovera9105be2016-11-09 22:39:54 +0000590 // the region covered by the try.
Matthias Braund0ee66c2016-12-01 19:32:15 +0000591 MCSymbol *BeginSymbol = Context.createTempSymbol();
Tim Northovera9105be2016-11-09 22:39:54 +0000592 MIRBuilder.buildInstr(TargetOpcode::EH_LABEL).addSym(BeginSymbol);
593
594 unsigned Res = I.getType()->isVoidTy() ? 0 : getOrCreateVReg(I);
595 SmallVector<CallLowering::ArgInfo, 8> Args;
596 for (auto &Arg: I.arg_operands())
597 Args.emplace_back(getOrCreateVReg(*Arg), Arg->getType());
598
599 if (!CLI->lowerCall(MIRBuilder, MachineOperand::CreateGA(Fn, 0),
600 CallLowering::ArgInfo(Res, I.getType()), Args))
601 return false;
602
Matthias Braund0ee66c2016-12-01 19:32:15 +0000603 MCSymbol *EndSymbol = Context.createTempSymbol();
Tim Northovera9105be2016-11-09 22:39:54 +0000604 MIRBuilder.buildInstr(TargetOpcode::EH_LABEL).addSym(EndSymbol);
605
606 // FIXME: track probabilities.
607 MachineBasicBlock &EHPadMBB = getOrCreateBB(*EHPadBB),
608 &ReturnMBB = getOrCreateBB(*ReturnBB);
Tim Northover50db7f412016-12-07 21:17:47 +0000609 MF->addInvoke(&EHPadMBB, BeginSymbol, EndSymbol);
Tim Northovera9105be2016-11-09 22:39:54 +0000610 MIRBuilder.getMBB().addSuccessor(&ReturnMBB);
611 MIRBuilder.getMBB().addSuccessor(&EHPadMBB);
612
613 return true;
614}
615
Tim Northoverc53606e2016-12-07 21:29:15 +0000616bool IRTranslator::translateLandingPad(const User &U,
617 MachineIRBuilder &MIRBuilder) {
Tim Northovera9105be2016-11-09 22:39:54 +0000618 const LandingPadInst &LP = cast<LandingPadInst>(U);
619
620 MachineBasicBlock &MBB = MIRBuilder.getMBB();
Matthias Braund0ee66c2016-12-01 19:32:15 +0000621 addLandingPadInfo(LP, MBB);
Tim Northovera9105be2016-11-09 22:39:54 +0000622
623 MBB.setIsEHPad();
624
625 // If there aren't registers to copy the values into (e.g., during SjLj
626 // exceptions), then don't bother.
Tim Northover50db7f412016-12-07 21:17:47 +0000627 auto &TLI = *MF->getSubtarget().getTargetLowering();
628 const Constant *PersonalityFn = MF->getFunction()->getPersonalityFn();
Tim Northovera9105be2016-11-09 22:39:54 +0000629 if (TLI.getExceptionPointerRegister(PersonalityFn) == 0 &&
630 TLI.getExceptionSelectorRegister(PersonalityFn) == 0)
631 return true;
632
633 // If landingpad's return type is token type, we don't create DAG nodes
634 // for its exception pointer and selector value. The extraction of exception
635 // pointer or selector value from token type landingpads is not currently
636 // supported.
637 if (LP.getType()->isTokenTy())
638 return true;
639
640 // Add a label to mark the beginning of the landing pad. Deletion of the
641 // landing pad can thus be detected via the MachineModuleInfo.
642 MIRBuilder.buildInstr(TargetOpcode::EH_LABEL)
Tim Northover50db7f412016-12-07 21:17:47 +0000643 .addSym(MF->addLandingPad(&MBB));
Tim Northovera9105be2016-11-09 22:39:54 +0000644
645 // Mark exception register as live in.
646 SmallVector<unsigned, 2> Regs;
647 SmallVector<uint64_t, 2> Offsets;
648 LLT p0 = LLT::pointer(0, DL->getPointerSizeInBits());
649 if (unsigned Reg = TLI.getExceptionPointerRegister(PersonalityFn)) {
650 unsigned VReg = MRI->createGenericVirtualRegister(p0);
651 MIRBuilder.buildCopy(VReg, Reg);
652 Regs.push_back(VReg);
653 Offsets.push_back(0);
654 }
655
656 if (unsigned Reg = TLI.getExceptionSelectorRegister(PersonalityFn)) {
657 unsigned VReg = MRI->createGenericVirtualRegister(p0);
658 MIRBuilder.buildCopy(VReg, Reg);
659 Regs.push_back(VReg);
660 Offsets.push_back(p0.getSizeInBits());
661 }
662
663 MIRBuilder.buildSequence(getOrCreateVReg(LP), Regs, Offsets);
664 return true;
665}
666
Tim Northoverc53606e2016-12-07 21:29:15 +0000667bool IRTranslator::translateStaticAlloca(const AllocaInst &AI,
668 MachineIRBuilder &MIRBuilder) {
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000669 if (!TPC->isGlobalISelAbortEnabled() && !AI.isStaticAlloca())
670 return false;
671
Tim Northoverbd505462016-07-22 16:59:52 +0000672 assert(AI.isStaticAlloca() && "only handle static allocas now");
Tim Northoverbd505462016-07-22 16:59:52 +0000673 unsigned Res = getOrCreateVReg(AI);
Tim Northovercdf23f12016-10-31 18:30:59 +0000674 int FI = getOrCreateFrameIndex(AI);
Tim Northover0f140c72016-09-09 11:46:34 +0000675 MIRBuilder.buildFrameIndex(Res, FI);
Tim Northoverbd505462016-07-22 16:59:52 +0000676 return true;
677}
678
Tim Northoverc53606e2016-12-07 21:29:15 +0000679bool IRTranslator::translatePHI(const User &U, MachineIRBuilder &MIRBuilder) {
Tim Northover357f1be2016-08-10 23:02:41 +0000680 const PHINode &PI = cast<PHINode>(U);
Tim Northover25d12862016-09-09 11:47:31 +0000681 auto MIB = MIRBuilder.buildInstr(TargetOpcode::PHI);
Tim Northover97d0cb32016-08-05 17:16:40 +0000682 MIB.addDef(getOrCreateVReg(PI));
683
684 PendingPHIs.emplace_back(&PI, MIB.getInstr());
685 return true;
686}
687
688void IRTranslator::finishPendingPhis() {
689 for (std::pair<const PHINode *, MachineInstr *> &Phi : PendingPHIs) {
690 const PHINode *PI = Phi.first;
Tim Northoverc53606e2016-12-07 21:29:15 +0000691 MachineInstrBuilder MIB(*MF, Phi.second);
Tim Northover97d0cb32016-08-05 17:16:40 +0000692
693 // All MachineBasicBlocks exist, add them to the PHI. We assume IRTranslator
694 // won't create extra control flow here, otherwise we need to find the
695 // dominating predecessor here (or perhaps force the weirder IRTranslators
696 // to provide a simple boundary).
697 for (unsigned i = 0; i < PI->getNumIncomingValues(); ++i) {
698 assert(BBToMBB[PI->getIncomingBlock(i)]->isSuccessor(MIB->getParent()) &&
699 "I appear to have misunderstood Machine PHIs");
700 MIB.addUse(getOrCreateVReg(*PI->getIncomingValue(i)));
701 MIB.addMBB(BBToMBB[PI->getIncomingBlock(i)]);
702 }
703 }
704}
705
Quentin Colombet2ecff3b2016-02-10 22:59:27 +0000706bool IRTranslator::translate(const Instruction &Inst) {
Tim Northoverc53606e2016-12-07 21:29:15 +0000707 CurBuilder.setDebugLoc(Inst.getDebugLoc());
Quentin Colombet2ecff3b2016-02-10 22:59:27 +0000708 switch(Inst.getOpcode()) {
Tim Northover357f1be2016-08-10 23:02:41 +0000709#define HANDLE_INST(NUM, OPCODE, CLASS) \
Tim Northoverc53606e2016-12-07 21:29:15 +0000710 case Instruction::OPCODE: return translate##OPCODE(Inst, CurBuilder);
Tim Northover357f1be2016-08-10 23:02:41 +0000711#include "llvm/IR/Instruction.def"
Quentin Colombet74d7d2f2016-02-11 18:53:28 +0000712 default:
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000713 if (!TPC->isGlobalISelAbortEnabled())
714 return false;
Tim Northover357f1be2016-08-10 23:02:41 +0000715 llvm_unreachable("unknown opcode");
Quentin Colombet2ecff3b2016-02-10 22:59:27 +0000716 }
Quentin Colombet105cf2b2016-01-20 20:58:56 +0000717}
718
Tim Northover5ed648e2016-08-09 21:28:04 +0000719bool IRTranslator::translate(const Constant &C, unsigned Reg) {
Tim Northoverd403a3d2016-08-09 23:01:30 +0000720 if (auto CI = dyn_cast<ConstantInt>(&C))
Tim Northovercc35f902016-12-05 21:54:17 +0000721 EntryBuilder.buildConstant(Reg, *CI);
Tim Northoverb16734f2016-08-19 20:09:15 +0000722 else if (auto CF = dyn_cast<ConstantFP>(&C))
Tim Northover0f140c72016-09-09 11:46:34 +0000723 EntryBuilder.buildFConstant(Reg, *CF);
Tim Northoverd403a3d2016-08-09 23:01:30 +0000724 else if (isa<UndefValue>(C))
725 EntryBuilder.buildInstr(TargetOpcode::IMPLICIT_DEF).addDef(Reg);
Tim Northover8e0c53a2016-08-11 21:40:55 +0000726 else if (isa<ConstantPointerNull>(C))
Tim Northover9267ac52016-12-05 21:47:07 +0000727 EntryBuilder.buildConstant(Reg, 0);
Tim Northover032548f2016-09-12 12:10:41 +0000728 else if (auto GV = dyn_cast<GlobalValue>(&C))
729 EntryBuilder.buildGlobalValue(Reg, GV);
Tim Northover357f1be2016-08-10 23:02:41 +0000730 else if (auto CE = dyn_cast<ConstantExpr>(&C)) {
731 switch(CE->getOpcode()) {
732#define HANDLE_INST(NUM, OPCODE, CLASS) \
Tim Northoverc53606e2016-12-07 21:29:15 +0000733 case Instruction::OPCODE: return translate##OPCODE(*CE, EntryBuilder);
Tim Northover357f1be2016-08-10 23:02:41 +0000734#include "llvm/IR/Instruction.def"
735 default:
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000736 if (!TPC->isGlobalISelAbortEnabled())
737 return false;
Tim Northover357f1be2016-08-10 23:02:41 +0000738 llvm_unreachable("unknown opcode");
739 }
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000740 } else if (!TPC->isGlobalISelAbortEnabled())
741 return false;
742 else
Tim Northoverd403a3d2016-08-09 23:01:30 +0000743 llvm_unreachable("unhandled constant kind");
Tim Northover5ed648e2016-08-09 21:28:04 +0000744
Tim Northoverd403a3d2016-08-09 23:01:30 +0000745 return true;
Tim Northover5ed648e2016-08-09 21:28:04 +0000746}
747
Tim Northover0d510442016-08-11 16:21:29 +0000748void IRTranslator::finalizeFunction() {
Quentin Colombet2ecff3b2016-02-10 22:59:27 +0000749 // Release the memory used by the different maps we
750 // needed during the translation.
Tim Northover800638f2016-12-05 23:10:19 +0000751 PendingPHIs.clear();
Quentin Colombetccd77252016-02-11 21:48:32 +0000752 ValToVReg.clear();
Tim Northovercdf23f12016-10-31 18:30:59 +0000753 FrameIndices.clear();
Quentin Colombet2ecff3b2016-02-10 22:59:27 +0000754 Constants.clear();
Quentin Colombet105cf2b2016-01-20 20:58:56 +0000755}
756
Tim Northover50db7f412016-12-07 21:17:47 +0000757bool IRTranslator::runOnMachineFunction(MachineFunction &CurMF) {
758 MF = &CurMF;
759 const Function &F = *MF->getFunction();
Quentin Colombetfd9d0a02016-02-11 19:59:41 +0000760 if (F.empty())
761 return false;
Tim Northover50db7f412016-12-07 21:17:47 +0000762 CLI = MF->getSubtarget().getCallLowering();
Tim Northoverc53606e2016-12-07 21:29:15 +0000763 CurBuilder.setMF(*MF);
Tim Northover50db7f412016-12-07 21:17:47 +0000764 EntryBuilder.setMF(*MF);
765 MRI = &MF->getRegInfo();
Tim Northoverbd505462016-07-22 16:59:52 +0000766 DL = &F.getParent()->getDataLayout();
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000767 TPC = &getAnalysis<TargetPassConfig>();
Tim Northoverbd505462016-07-22 16:59:52 +0000768
Tim Northover14e7f732016-08-05 17:50:36 +0000769 assert(PendingPHIs.empty() && "stale PHIs");
770
Tim Northover05cc4852016-12-07 21:05:38 +0000771 // Setup a separate basic-block for the arguments and constants, falling
772 // through to the IR-level Function's entry block.
Tim Northover50db7f412016-12-07 21:17:47 +0000773 MachineBasicBlock *EntryBB = MF->CreateMachineBasicBlock();
774 MF->push_back(EntryBB);
Tim Northover05cc4852016-12-07 21:05:38 +0000775 EntryBB->addSuccessor(&getOrCreateBB(F.front()));
776 EntryBuilder.setMBB(*EntryBB);
777
778 // Lower the actual args into this basic block.
Quentin Colombetfd9d0a02016-02-11 19:59:41 +0000779 SmallVector<unsigned, 8> VRegArgs;
780 for (const Argument &Arg: F.args())
Quentin Colombete225e252016-03-11 17:27:54 +0000781 VRegArgs.push_back(getOrCreateVReg(Arg));
Tim Northover05cc4852016-12-07 21:05:38 +0000782 bool Succeeded = CLI->lowerFormalArguments(EntryBuilder, F, VRegArgs);
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000783 if (!Succeeded) {
784 if (!TPC->isGlobalISelAbortEnabled()) {
Tim Northover50db7f412016-12-07 21:17:47 +0000785 MF->getProperties().set(
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000786 MachineFunctionProperties::Property::FailedISel);
Tim Northover800638f2016-12-05 23:10:19 +0000787 finalizeFunction();
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000788 return false;
789 }
Quentin Colombetfd9d0a02016-02-11 19:59:41 +0000790 report_fatal_error("Unable to lower arguments");
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000791 }
Quentin Colombetfd9d0a02016-02-11 19:59:41 +0000792
Tim Northover05cc4852016-12-07 21:05:38 +0000793 // And translate the function!
Quentin Colombet2ecff3b2016-02-10 22:59:27 +0000794 for (const BasicBlock &BB: F) {
Quentin Colombet53237a92016-03-11 17:27:43 +0000795 MachineBasicBlock &MBB = getOrCreateBB(BB);
Quentin Colombet91ebd712016-03-11 17:27:47 +0000796 // Set the insertion point of all the following translations to
797 // the end of this basic block.
Tim Northoverc53606e2016-12-07 21:29:15 +0000798 CurBuilder.setMBB(MBB);
Tim Northovera9105be2016-11-09 22:39:54 +0000799
Quentin Colombet2ecff3b2016-02-10 22:59:27 +0000800 for (const Instruction &Inst: BB) {
Tim Northover800638f2016-12-05 23:10:19 +0000801 Succeeded &= translate(Inst);
Quentin Colombet2ecff3b2016-02-10 22:59:27 +0000802 if (!Succeeded) {
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000803 if (TPC->isGlobalISelAbortEnabled())
Tim Northover60f23492016-11-08 01:12:17 +0000804 reportTranslationError(Inst, "unable to translate instruction");
Tim Northover50db7f412016-12-07 21:17:47 +0000805 MF->getProperties().set(
806 MachineFunctionProperties::Property::FailedISel);
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000807 break;
Quentin Colombet2ecff3b2016-02-10 22:59:27 +0000808 }
809 }
810 }
Tim Northover72eebfa2016-07-12 22:23:42 +0000811
Tim Northover800638f2016-12-05 23:10:19 +0000812 if (Succeeded) {
813 finishPendingPhis();
Tim Northover97d0cb32016-08-05 17:16:40 +0000814
Tim Northover800638f2016-12-05 23:10:19 +0000815 // Now that the MachineFrameInfo has been configured, no further changes to
816 // the reserved registers are possible.
Tim Northover50db7f412016-12-07 21:17:47 +0000817 MRI->freezeReservedRegs(*MF);
Quentin Colombet327f9422016-12-15 23:32:25 +0000818
819 // Merge the argument lowering and constants block with its single
820 // successor, the LLVM-IR entry block. We want the basic block to
821 // be maximal.
822 assert(EntryBB->succ_size() == 1 &&
823 "Custom BB used for lowering should have only one successor");
824 // Get the successor of the current entry block.
825 MachineBasicBlock &NewEntryBB = **EntryBB->succ_begin();
826 assert(NewEntryBB.pred_size() == 1 &&
827 "LLVM-IR entry block has a predecessor!?");
828 // Move all the instruction from the current entry block to the
829 // new entry block.
830 NewEntryBB.splice(NewEntryBB.begin(), EntryBB, EntryBB->begin(),
831 EntryBB->end());
832
833 // Update the live-in information for the new entry block.
834 for (const MachineBasicBlock::RegisterMaskPair &LiveIn : EntryBB->liveins())
835 NewEntryBB.addLiveIn(LiveIn);
836 NewEntryBB.sortUniqueLiveIns();
837
838 // Get rid of the now empty basic block.
839 EntryBB->removeSuccessor(&NewEntryBB);
840 MF->remove(EntryBB);
841
842 assert(&MF->front() == &NewEntryBB &&
843 "New entry wasn't next in the list of basic block!");
Tim Northover800638f2016-12-05 23:10:19 +0000844 }
845
846 finalizeFunction();
Tim Northover72eebfa2016-07-12 22:23:42 +0000847
Quentin Colombet105cf2b2016-01-20 20:58:56 +0000848 return false;
849}