Jia Liu | b22310f | 2012-02-18 12:03:15 +0000 | [diff] [blame] | 1 | //===-- Thumb2ITBlockPass.cpp - Insert Thumb-2 IT blocks ------------------===// |
Evan Cheng | 0f9cce7 | 2009-07-10 01:54:42 +0000 | [diff] [blame] | 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | |
Evan Cheng | 0f9cce7 | 2009-07-10 01:54:42 +0000 | [diff] [blame] | 10 | #include "ARM.h" |
Evan Cheng | 0f9cce7 | 2009-07-10 01:54:42 +0000 | [diff] [blame] | 11 | #include "ARMMachineFunctionInfo.h" |
Evan Cheng | 017288a | 2009-07-11 07:26:20 +0000 | [diff] [blame] | 12 | #include "Thumb2InstrInfo.h" |
Chandler Carruth | ed0881b | 2012-12-03 16:50:05 +0000 | [diff] [blame] | 13 | #include "llvm/ADT/SmallSet.h" |
| 14 | #include "llvm/ADT/Statistic.h" |
| 15 | #include "llvm/CodeGen/MachineFunctionPass.h" |
Evan Cheng | 0f9cce7 | 2009-07-10 01:54:42 +0000 | [diff] [blame] | 16 | #include "llvm/CodeGen/MachineInstr.h" |
| 17 | #include "llvm/CodeGen/MachineInstrBuilder.h" |
Evan Cheng | 7fae11b | 2011-12-14 02:11:42 +0000 | [diff] [blame] | 18 | #include "llvm/CodeGen/MachineInstrBundle.h" |
Evan Cheng | 0f9cce7 | 2009-07-10 01:54:42 +0000 | [diff] [blame] | 19 | using namespace llvm; |
| 20 | |
Chandler Carruth | 84e68b2 | 2014-04-22 02:41:26 +0000 | [diff] [blame] | 21 | #define DEBUG_TYPE "thumb2-it" |
| 22 | |
Evan Cheng | 47cd593 | 2010-06-09 01:46:50 +0000 | [diff] [blame] | 23 | STATISTIC(NumITs, "Number of IT blocks inserted"); |
| 24 | STATISTIC(NumMovedInsts, "Number of predicated instructions moved"); |
Evan Cheng | 0f9cce7 | 2009-07-10 01:54:42 +0000 | [diff] [blame] | 25 | |
| 26 | namespace { |
Evan Cheng | 47cd593 | 2010-06-09 01:46:50 +0000 | [diff] [blame] | 27 | class Thumb2ITBlockPass : public MachineFunctionPass { |
Evan Cheng | 47cd593 | 2010-06-09 01:46:50 +0000 | [diff] [blame] | 28 | public: |
Evan Cheng | 0f9cce7 | 2009-07-10 01:54:42 +0000 | [diff] [blame] | 29 | static char ID; |
Owen Anderson | a7aed18 | 2010-08-06 18:33:48 +0000 | [diff] [blame] | 30 | Thumb2ITBlockPass() : MachineFunctionPass(ID) {} |
Evan Cheng | 0f9cce7 | 2009-07-10 01:54:42 +0000 | [diff] [blame] | 31 | |
Weiming Zhao | 0da5cc0 | 2013-11-13 18:29:49 +0000 | [diff] [blame] | 32 | bool restrictIT; |
Evan Cheng | 017288a | 2009-07-11 07:26:20 +0000 | [diff] [blame] | 33 | const Thumb2InstrInfo *TII; |
Evan Cheng | 2d51c7c | 2010-06-18 23:09:54 +0000 | [diff] [blame] | 34 | const TargetRegisterInfo *TRI; |
Evan Cheng | 0f9cce7 | 2009-07-10 01:54:42 +0000 | [diff] [blame] | 35 | ARMFunctionInfo *AFI; |
| 36 | |
Craig Topper | 6bc27bf | 2014-03-10 02:09:33 +0000 | [diff] [blame] | 37 | bool runOnMachineFunction(MachineFunction &Fn) override; |
Evan Cheng | 0f9cce7 | 2009-07-10 01:54:42 +0000 | [diff] [blame] | 38 | |
Craig Topper | 6bc27bf | 2014-03-10 02:09:33 +0000 | [diff] [blame] | 39 | const char *getPassName() const override { |
Evan Cheng | 0f9cce7 | 2009-07-10 01:54:42 +0000 | [diff] [blame] | 40 | return "Thumb IT blocks insertion pass"; |
| 41 | } |
| 42 | |
| 43 | private: |
Evan Cheng | 2d51c7c | 2010-06-18 23:09:54 +0000 | [diff] [blame] | 44 | bool MoveCopyOutOfITBlock(MachineInstr *MI, |
| 45 | ARMCC::CondCodes CC, ARMCC::CondCodes OCC, |
| 46 | SmallSet<unsigned, 4> &Defs, |
| 47 | SmallSet<unsigned, 4> &Uses); |
Evan Cheng | 47cd593 | 2010-06-09 01:46:50 +0000 | [diff] [blame] | 48 | bool InsertITInstructions(MachineBasicBlock &MBB); |
Evan Cheng | 0f9cce7 | 2009-07-10 01:54:42 +0000 | [diff] [blame] | 49 | }; |
| 50 | char Thumb2ITBlockPass::ID = 0; |
Alexander Kornienko | f00654e | 2015-06-23 09:49:53 +0000 | [diff] [blame] | 51 | } |
Evan Cheng | 0f9cce7 | 2009-07-10 01:54:42 +0000 | [diff] [blame] | 52 | |
Evan Cheng | 2d51c7c | 2010-06-18 23:09:54 +0000 | [diff] [blame] | 53 | /// TrackDefUses - Tracking what registers are being defined and used by |
| 54 | /// instructions in the IT block. This also tracks "dependencies", i.e. uses |
| 55 | /// in the IT block that are defined before the IT instruction. |
| 56 | static void TrackDefUses(MachineInstr *MI, |
| 57 | SmallSet<unsigned, 4> &Defs, |
| 58 | SmallSet<unsigned, 4> &Uses, |
| 59 | const TargetRegisterInfo *TRI) { |
| 60 | SmallVector<unsigned, 4> LocalDefs; |
| 61 | SmallVector<unsigned, 4> LocalUses; |
| 62 | |
Evan Cheng | 47cd593 | 2010-06-09 01:46:50 +0000 | [diff] [blame] | 63 | for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) { |
| 64 | MachineOperand &MO = MI->getOperand(i); |
| 65 | if (!MO.isReg()) |
| 66 | continue; |
| 67 | unsigned Reg = MO.getReg(); |
Evan Cheng | 2d51c7c | 2010-06-18 23:09:54 +0000 | [diff] [blame] | 68 | if (!Reg || Reg == ARM::ITSTATE || Reg == ARM::SP) |
Evan Cheng | 47cd593 | 2010-06-09 01:46:50 +0000 | [diff] [blame] | 69 | continue; |
Evan Cheng | 2d51c7c | 2010-06-18 23:09:54 +0000 | [diff] [blame] | 70 | if (MO.isUse()) |
| 71 | LocalUses.push_back(Reg); |
Evan Cheng | 47cd593 | 2010-06-09 01:46:50 +0000 | [diff] [blame] | 72 | else |
Evan Cheng | 2d51c7c | 2010-06-18 23:09:54 +0000 | [diff] [blame] | 73 | LocalDefs.push_back(Reg); |
Evan Cheng | 47cd593 | 2010-06-09 01:46:50 +0000 | [diff] [blame] | 74 | } |
Evan Cheng | 2d51c7c | 2010-06-18 23:09:54 +0000 | [diff] [blame] | 75 | |
| 76 | for (unsigned i = 0, e = LocalUses.size(); i != e; ++i) { |
| 77 | unsigned Reg = LocalUses[i]; |
Chad Rosier | abdb1d6 | 2013-05-22 23:17:36 +0000 | [diff] [blame] | 78 | for (MCSubRegIterator Subreg(Reg, TRI, /*IncludeSelf=*/true); |
| 79 | Subreg.isValid(); ++Subreg) |
Evan Cheng | 2d51c7c | 2010-06-18 23:09:54 +0000 | [diff] [blame] | 80 | Uses.insert(*Subreg); |
| 81 | } |
| 82 | |
| 83 | for (unsigned i = 0, e = LocalDefs.size(); i != e; ++i) { |
| 84 | unsigned Reg = LocalDefs[i]; |
Chad Rosier | abdb1d6 | 2013-05-22 23:17:36 +0000 | [diff] [blame] | 85 | for (MCSubRegIterator Subreg(Reg, TRI, /*IncludeSelf=*/true); |
| 86 | Subreg.isValid(); ++Subreg) |
Evan Cheng | 2d51c7c | 2010-06-18 23:09:54 +0000 | [diff] [blame] | 87 | Defs.insert(*Subreg); |
| 88 | if (Reg == ARM::CPSR) |
| 89 | continue; |
| 90 | } |
| 91 | } |
| 92 | |
Pete Cooper | 4dddbcf | 2015-05-04 22:44:47 +0000 | [diff] [blame] | 93 | /// Clear kill flags for any uses in the given set. This will likely |
| 94 | /// conservatively remove more kill flags than are necessary, but removing them |
| 95 | /// is safer than incorrect kill flags remaining on instructions. |
| 96 | static void ClearKillFlags(MachineInstr *MI, SmallSet<unsigned, 4> &Uses) { |
Matthias Braun | e41e146 | 2015-05-29 02:56:46 +0000 | [diff] [blame] | 97 | for (MachineOperand &MO : MI->operands()) { |
| 98 | if (!MO.isReg() || MO.isDef() || !MO.isKill()) |
Pete Cooper | 4dddbcf | 2015-05-04 22:44:47 +0000 | [diff] [blame] | 99 | continue; |
Matthias Braun | e41e146 | 2015-05-29 02:56:46 +0000 | [diff] [blame] | 100 | if (!Uses.count(MO.getReg())) |
Pete Cooper | 4dddbcf | 2015-05-04 22:44:47 +0000 | [diff] [blame] | 101 | continue; |
Matthias Braun | e41e146 | 2015-05-29 02:56:46 +0000 | [diff] [blame] | 102 | MO.setIsKill(false); |
Pete Cooper | 4dddbcf | 2015-05-04 22:44:47 +0000 | [diff] [blame] | 103 | } |
| 104 | } |
| 105 | |
Jakob Stoklund Olesen | 54bcf50 | 2010-07-16 22:35:32 +0000 | [diff] [blame] | 106 | static bool isCopy(MachineInstr *MI) { |
| 107 | switch (MI->getOpcode()) { |
| 108 | default: |
| 109 | return false; |
| 110 | case ARM::MOVr: |
| 111 | case ARM::MOVr_TC: |
| 112 | case ARM::tMOVr: |
Jakob Stoklund Olesen | 54bcf50 | 2010-07-16 22:35:32 +0000 | [diff] [blame] | 113 | case ARM::t2MOVr: |
| 114 | return true; |
| 115 | } |
| 116 | } |
| 117 | |
Evan Cheng | 2d51c7c | 2010-06-18 23:09:54 +0000 | [diff] [blame] | 118 | bool |
| 119 | Thumb2ITBlockPass::MoveCopyOutOfITBlock(MachineInstr *MI, |
| 120 | ARMCC::CondCodes CC, ARMCC::CondCodes OCC, |
| 121 | SmallSet<unsigned, 4> &Defs, |
| 122 | SmallSet<unsigned, 4> &Uses) { |
Jakob Stoklund Olesen | 54bcf50 | 2010-07-16 22:35:32 +0000 | [diff] [blame] | 123 | if (!isCopy(MI)) |
| 124 | return false; |
| 125 | // llvm models select's as two-address instructions. That means a copy |
| 126 | // is inserted before a t2MOVccr, etc. If the copy is scheduled in |
| 127 | // between selects we would end up creating multiple IT blocks. |
| 128 | assert(MI->getOperand(0).getSubReg() == 0 && |
| 129 | MI->getOperand(1).getSubReg() == 0 && |
| 130 | "Sub-register indices still around?"); |
Evan Cheng | 2d51c7c | 2010-06-18 23:09:54 +0000 | [diff] [blame] | 131 | |
Jakob Stoklund Olesen | 54bcf50 | 2010-07-16 22:35:32 +0000 | [diff] [blame] | 132 | unsigned DstReg = MI->getOperand(0).getReg(); |
| 133 | unsigned SrcReg = MI->getOperand(1).getReg(); |
Evan Cheng | 2d51c7c | 2010-06-18 23:09:54 +0000 | [diff] [blame] | 134 | |
Jakob Stoklund Olesen | 54bcf50 | 2010-07-16 22:35:32 +0000 | [diff] [blame] | 135 | // First check if it's safe to move it. |
| 136 | if (Uses.count(DstReg) || Defs.count(SrcReg)) |
| 137 | return false; |
| 138 | |
Bill Wendling | 0a10cdc | 2011-10-10 22:52:53 +0000 | [diff] [blame] | 139 | // If the CPSR is defined by this copy, then we don't want to move it. E.g., |
| 140 | // if we have: |
| 141 | // |
| 142 | // movs r1, r1 |
| 143 | // rsb r1, 0 |
| 144 | // movs r2, r2 |
| 145 | // rsb r2, 0 |
| 146 | // |
| 147 | // we don't want this to be converted to: |
| 148 | // |
| 149 | // movs r1, r1 |
| 150 | // movs r2, r2 |
| 151 | // itt mi |
| 152 | // rsb r1, 0 |
| 153 | // rsb r2, 0 |
| 154 | // |
Bill Wendling | 9870335 | 2011-10-11 00:10:41 +0000 | [diff] [blame] | 155 | const MCInstrDesc &MCID = MI->getDesc(); |
Evan Cheng | 7f8e563 | 2011-12-07 07:15:52 +0000 | [diff] [blame] | 156 | if (MI->hasOptionalDef() && |
Bill Wendling | 9870335 | 2011-10-11 00:10:41 +0000 | [diff] [blame] | 157 | MI->getOperand(MCID.getNumOperands() - 1).getReg() == ARM::CPSR) |
| 158 | return false; |
Bill Wendling | 0a10cdc | 2011-10-10 22:52:53 +0000 | [diff] [blame] | 159 | |
Jakob Stoklund Olesen | 54bcf50 | 2010-07-16 22:35:32 +0000 | [diff] [blame] | 160 | // Then peek at the next instruction to see if it's predicated on CC or OCC. |
| 161 | // If not, then there is nothing to be gained by moving the copy. |
| 162 | MachineBasicBlock::iterator I = MI; ++I; |
| 163 | MachineBasicBlock::iterator E = MI->getParent()->end(); |
| 164 | while (I != E && I->isDebugValue()) |
| 165 | ++I; |
| 166 | if (I != E) { |
| 167 | unsigned NPredReg = 0; |
Craig Topper | f6e7e12 | 2012-03-27 07:21:54 +0000 | [diff] [blame] | 168 | ARMCC::CondCodes NCC = getITInstrPredicate(I, NPredReg); |
Jakob Stoklund Olesen | 54bcf50 | 2010-07-16 22:35:32 +0000 | [diff] [blame] | 169 | if (NCC == CC || NCC == OCC) |
| 170 | return true; |
Evan Cheng | 2d51c7c | 2010-06-18 23:09:54 +0000 | [diff] [blame] | 171 | } |
| 172 | return false; |
Evan Cheng | 47cd593 | 2010-06-09 01:46:50 +0000 | [diff] [blame] | 173 | } |
| 174 | |
| 175 | bool Thumb2ITBlockPass::InsertITInstructions(MachineBasicBlock &MBB) { |
Evan Cheng | 0f9cce7 | 2009-07-10 01:54:42 +0000 | [diff] [blame] | 176 | bool Modified = false; |
| 177 | |
Evan Cheng | 47cd593 | 2010-06-09 01:46:50 +0000 | [diff] [blame] | 178 | SmallSet<unsigned, 4> Defs; |
| 179 | SmallSet<unsigned, 4> Uses; |
Evan Cheng | 0f9cce7 | 2009-07-10 01:54:42 +0000 | [diff] [blame] | 180 | MachineBasicBlock::iterator MBBI = MBB.begin(), E = MBB.end(); |
| 181 | while (MBBI != E) { |
| 182 | MachineInstr *MI = &*MBBI; |
Evan Cheng | 83e0d48 | 2009-09-28 09:14:39 +0000 | [diff] [blame] | 183 | DebugLoc dl = MI->getDebugLoc(); |
| 184 | unsigned PredReg = 0; |
Craig Topper | f6e7e12 | 2012-03-27 07:21:54 +0000 | [diff] [blame] | 185 | ARMCC::CondCodes CC = getITInstrPredicate(MI, PredReg); |
Evan Cheng | 0f9cce7 | 2009-07-10 01:54:42 +0000 | [diff] [blame] | 186 | if (CC == ARMCC::AL) { |
| 187 | ++MBBI; |
| 188 | continue; |
| 189 | } |
| 190 | |
Evan Cheng | 47cd593 | 2010-06-09 01:46:50 +0000 | [diff] [blame] | 191 | Defs.clear(); |
| 192 | Uses.clear(); |
Evan Cheng | 2d51c7c | 2010-06-18 23:09:54 +0000 | [diff] [blame] | 193 | TrackDefUses(MI, Defs, Uses, TRI); |
Evan Cheng | 47cd593 | 2010-06-09 01:46:50 +0000 | [diff] [blame] | 194 | |
Evan Cheng | 0f9cce7 | 2009-07-10 01:54:42 +0000 | [diff] [blame] | 195 | // Insert an IT instruction. |
Evan Cheng | 0f9cce7 | 2009-07-10 01:54:42 +0000 | [diff] [blame] | 196 | MachineInstrBuilder MIB = BuildMI(MBB, MBBI, dl, TII->get(ARM::t2IT)) |
| 197 | .addImm(CC); |
Evan Cheng | 2d51c7c | 2010-06-18 23:09:54 +0000 | [diff] [blame] | 198 | |
| 199 | // Add implicit use of ITSTATE to IT block instructions. |
| 200 | MI->addOperand(MachineOperand::CreateReg(ARM::ITSTATE, false/*ifDef*/, |
| 201 | true/*isImp*/, false/*isKill*/)); |
| 202 | |
| 203 | MachineInstr *LastITMI = MI; |
Reid Kleckner | da00cf5 | 2014-10-31 23:19:46 +0000 | [diff] [blame] | 204 | MachineBasicBlock::iterator InsertPos = MIB.getInstr(); |
Evan Cheng | 0f9cce7 | 2009-07-10 01:54:42 +0000 | [diff] [blame] | 205 | ++MBBI; |
| 206 | |
Evan Cheng | 2d51c7c | 2010-06-18 23:09:54 +0000 | [diff] [blame] | 207 | // Form IT block. |
Evan Cheng | 0f9cce7 | 2009-07-10 01:54:42 +0000 | [diff] [blame] | 208 | ARMCC::CondCodes OCC = ARMCC::getOppositeCondition(CC); |
Evan Cheng | 6ddd7bc | 2009-08-15 07:59:10 +0000 | [diff] [blame] | 209 | unsigned Mask = 0, Pos = 3; |
Evan Cheng | 47cd593 | 2010-06-09 01:46:50 +0000 | [diff] [blame] | 210 | |
Weiming Zhao | 0da5cc0 | 2013-11-13 18:29:49 +0000 | [diff] [blame] | 211 | // v8 IT blocks are limited to one conditional op unless -arm-no-restrict-it |
| 212 | // is set: skip the loop |
| 213 | if (!restrictIT) { |
Joey Gouly | a5153cb | 2013-09-09 14:21:49 +0000 | [diff] [blame] | 214 | // Branches, including tricky ones like LDM_RET, need to end an IT |
| 215 | // block so check the instruction we just put in the block. |
| 216 | for (; MBBI != E && Pos && |
| 217 | (!MI->isBranch() && !MI->isReturn()) ; ++MBBI) { |
| 218 | if (MBBI->isDebugValue()) |
Evan Cheng | 2d51c7c | 2010-06-18 23:09:54 +0000 | [diff] [blame] | 219 | continue; |
Joey Gouly | a5153cb | 2013-09-09 14:21:49 +0000 | [diff] [blame] | 220 | |
| 221 | MachineInstr *NMI = &*MBBI; |
| 222 | MI = NMI; |
| 223 | |
| 224 | unsigned NPredReg = 0; |
| 225 | ARMCC::CondCodes NCC = getITInstrPredicate(NMI, NPredReg); |
| 226 | if (NCC == CC || NCC == OCC) { |
| 227 | Mask |= (NCC & 1) << Pos; |
| 228 | // Add implicit use of ITSTATE. |
| 229 | NMI->addOperand(MachineOperand::CreateReg(ARM::ITSTATE, false/*ifDef*/, |
| 230 | true/*isImp*/, false/*isKill*/)); |
| 231 | LastITMI = NMI; |
| 232 | } else { |
| 233 | if (NCC == ARMCC::AL && |
| 234 | MoveCopyOutOfITBlock(NMI, CC, OCC, Defs, Uses)) { |
| 235 | --MBBI; |
| 236 | MBB.remove(NMI); |
| 237 | MBB.insert(InsertPos, NMI); |
Pete Cooper | 4dddbcf | 2015-05-04 22:44:47 +0000 | [diff] [blame] | 238 | ClearKillFlags(MI, Uses); |
Joey Gouly | a5153cb | 2013-09-09 14:21:49 +0000 | [diff] [blame] | 239 | ++NumMovedInsts; |
| 240 | continue; |
| 241 | } |
| 242 | break; |
Evan Cheng | 47cd593 | 2010-06-09 01:46:50 +0000 | [diff] [blame] | 243 | } |
Joey Gouly | a5153cb | 2013-09-09 14:21:49 +0000 | [diff] [blame] | 244 | TrackDefUses(NMI, Defs, Uses, TRI); |
| 245 | --Pos; |
Evan Cheng | 47cd593 | 2010-06-09 01:46:50 +0000 | [diff] [blame] | 246 | } |
Evan Cheng | 0f9cce7 | 2009-07-10 01:54:42 +0000 | [diff] [blame] | 247 | } |
Evan Cheng | 47cd593 | 2010-06-09 01:46:50 +0000 | [diff] [blame] | 248 | |
Evan Cheng | 2d51c7c | 2010-06-18 23:09:54 +0000 | [diff] [blame] | 249 | // Finalize IT mask. |
Evan Cheng | 6ddd7bc | 2009-08-15 07:59:10 +0000 | [diff] [blame] | 250 | Mask |= (1 << Pos); |
Johnny Chen | 0910b5a | 2010-03-17 23:14:23 +0000 | [diff] [blame] | 251 | // Tag along (firstcond[0] << 4) with the mask. |
| 252 | Mask |= (CC & 1) << 4; |
Evan Cheng | 0f9cce7 | 2009-07-10 01:54:42 +0000 | [diff] [blame] | 253 | MIB.addImm(Mask); |
Evan Cheng | 2d51c7c | 2010-06-18 23:09:54 +0000 | [diff] [blame] | 254 | |
| 255 | // Last instruction in IT block kills ITSTATE. |
| 256 | LastITMI->findRegisterUseOperand(ARM::ITSTATE)->setIsKill(); |
| 257 | |
Evan Cheng | 7fae11b | 2011-12-14 02:11:42 +0000 | [diff] [blame] | 258 | // Finalize the bundle. |
Evan Cheng | 2879467 | 2012-01-19 00:46:06 +0000 | [diff] [blame] | 259 | MachineBasicBlock::instr_iterator LI = LastITMI; |
Benjamin Kramer | b6d0bd4 | 2014-03-02 12:27:27 +0000 | [diff] [blame] | 260 | finalizeBundle(MBB, InsertPos.getInstrIterator(), std::next(LI)); |
Evan Cheng | 7fae11b | 2011-12-14 02:11:42 +0000 | [diff] [blame] | 261 | |
Evan Cheng | 0f9cce7 | 2009-07-10 01:54:42 +0000 | [diff] [blame] | 262 | Modified = true; |
| 263 | ++NumITs; |
| 264 | } |
| 265 | |
| 266 | return Modified; |
| 267 | } |
| 268 | |
| 269 | bool Thumb2ITBlockPass::runOnMachineFunction(MachineFunction &Fn) { |
Eric Christopher | 1b21f00 | 2015-01-29 00:19:33 +0000 | [diff] [blame] | 270 | const ARMSubtarget &STI = |
| 271 | static_cast<const ARMSubtarget &>(Fn.getSubtarget()); |
Eric Christopher | 63b4488 | 2015-03-05 00:23:40 +0000 | [diff] [blame] | 272 | if (!STI.isThumb2()) |
| 273 | return false; |
Evan Cheng | 0f9cce7 | 2009-07-10 01:54:42 +0000 | [diff] [blame] | 274 | AFI = Fn.getInfo<ARMFunctionInfo>(); |
Eric Christopher | 1b21f00 | 2015-01-29 00:19:33 +0000 | [diff] [blame] | 275 | TII = static_cast<const Thumb2InstrInfo *>(STI.getInstrInfo()); |
| 276 | TRI = STI.getRegisterInfo(); |
| 277 | restrictIT = STI.restrictIT(); |
Evan Cheng | 0f9cce7 | 2009-07-10 01:54:42 +0000 | [diff] [blame] | 278 | |
| 279 | if (!AFI->isThumbFunction()) |
| 280 | return false; |
| 281 | |
| 282 | bool Modified = false; |
Evan Cheng | 47cd593 | 2010-06-09 01:46:50 +0000 | [diff] [blame] | 283 | for (MachineFunction::iterator MFI = Fn.begin(), E = Fn.end(); MFI != E; ) { |
Evan Cheng | 0f9cce7 | 2009-07-10 01:54:42 +0000 | [diff] [blame] | 284 | MachineBasicBlock &MBB = *MFI; |
Evan Cheng | 47cd593 | 2010-06-09 01:46:50 +0000 | [diff] [blame] | 285 | ++MFI; |
Evan Cheng | c3525dc | 2010-07-02 21:07:09 +0000 | [diff] [blame] | 286 | Modified |= InsertITInstructions(MBB); |
Evan Cheng | 0f9cce7 | 2009-07-10 01:54:42 +0000 | [diff] [blame] | 287 | } |
| 288 | |
Evan Cheng | c3525dc | 2010-07-02 21:07:09 +0000 | [diff] [blame] | 289 | if (Modified) |
Evan Cheng | 2d51c7c | 2010-06-18 23:09:54 +0000 | [diff] [blame] | 290 | AFI->setHasITBlocks(true); |
| 291 | |
Evan Cheng | 0f9cce7 | 2009-07-10 01:54:42 +0000 | [diff] [blame] | 292 | return Modified; |
| 293 | } |
| 294 | |
Evan Cheng | 4dc201e | 2009-08-08 02:54:37 +0000 | [diff] [blame] | 295 | /// createThumb2ITBlockPass - Returns an instance of the Thumb2 IT blocks |
Evan Cheng | 0f9cce7 | 2009-07-10 01:54:42 +0000 | [diff] [blame] | 296 | /// insertion pass. |
Evan Cheng | c3525dc | 2010-07-02 21:07:09 +0000 | [diff] [blame] | 297 | FunctionPass *llvm::createThumb2ITBlockPass() { |
| 298 | return new Thumb2ITBlockPass(); |
Evan Cheng | 0f9cce7 | 2009-07-10 01:54:42 +0000 | [diff] [blame] | 299 | } |