blob: 68736bc1decd3cfc1e51f69a793eba2f87c8f5ec [file] [log] [blame]
Jia Liub22310f2012-02-18 12:03:15 +00001//===-- Thumb2ITBlockPass.cpp - Insert Thumb-2 IT blocks ------------------===//
Evan Cheng0f9cce72009-07-10 01:54:42 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
Evan Cheng0f9cce72009-07-10 01:54:42 +000010#include "ARM.h"
Evan Cheng0f9cce72009-07-10 01:54:42 +000011#include "ARMMachineFunctionInfo.h"
Evan Cheng017288a2009-07-11 07:26:20 +000012#include "Thumb2InstrInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000013#include "llvm/ADT/SmallSet.h"
14#include "llvm/ADT/Statistic.h"
15#include "llvm/CodeGen/MachineFunctionPass.h"
Evan Cheng0f9cce72009-07-10 01:54:42 +000016#include "llvm/CodeGen/MachineInstr.h"
17#include "llvm/CodeGen/MachineInstrBuilder.h"
Evan Cheng7fae11b2011-12-14 02:11:42 +000018#include "llvm/CodeGen/MachineInstrBundle.h"
Evan Cheng0f9cce72009-07-10 01:54:42 +000019using namespace llvm;
20
Chandler Carruth84e68b22014-04-22 02:41:26 +000021#define DEBUG_TYPE "thumb2-it"
22
Evan Cheng47cd5932010-06-09 01:46:50 +000023STATISTIC(NumITs, "Number of IT blocks inserted");
24STATISTIC(NumMovedInsts, "Number of predicated instructions moved");
Evan Cheng0f9cce72009-07-10 01:54:42 +000025
26namespace {
Evan Cheng47cd5932010-06-09 01:46:50 +000027 class Thumb2ITBlockPass : public MachineFunctionPass {
Evan Cheng47cd5932010-06-09 01:46:50 +000028 public:
Evan Cheng0f9cce72009-07-10 01:54:42 +000029 static char ID;
Owen Andersona7aed182010-08-06 18:33:48 +000030 Thumb2ITBlockPass() : MachineFunctionPass(ID) {}
Evan Cheng0f9cce72009-07-10 01:54:42 +000031
Weiming Zhao0da5cc02013-11-13 18:29:49 +000032 bool restrictIT;
Evan Cheng017288a2009-07-11 07:26:20 +000033 const Thumb2InstrInfo *TII;
Evan Cheng2d51c7c2010-06-18 23:09:54 +000034 const TargetRegisterInfo *TRI;
Evan Cheng0f9cce72009-07-10 01:54:42 +000035 ARMFunctionInfo *AFI;
36
Craig Topper6bc27bf2014-03-10 02:09:33 +000037 bool runOnMachineFunction(MachineFunction &Fn) override;
Evan Cheng0f9cce72009-07-10 01:54:42 +000038
Craig Topper6bc27bf2014-03-10 02:09:33 +000039 const char *getPassName() const override {
Evan Cheng0f9cce72009-07-10 01:54:42 +000040 return "Thumb IT blocks insertion pass";
41 }
42
43 private:
Evan Cheng2d51c7c2010-06-18 23:09:54 +000044 bool MoveCopyOutOfITBlock(MachineInstr *MI,
45 ARMCC::CondCodes CC, ARMCC::CondCodes OCC,
46 SmallSet<unsigned, 4> &Defs,
47 SmallSet<unsigned, 4> &Uses);
Evan Cheng47cd5932010-06-09 01:46:50 +000048 bool InsertITInstructions(MachineBasicBlock &MBB);
Evan Cheng0f9cce72009-07-10 01:54:42 +000049 };
50 char Thumb2ITBlockPass::ID = 0;
Alexander Kornienkof00654e2015-06-23 09:49:53 +000051}
Evan Cheng0f9cce72009-07-10 01:54:42 +000052
Evan Cheng2d51c7c2010-06-18 23:09:54 +000053/// TrackDefUses - Tracking what registers are being defined and used by
54/// instructions in the IT block. This also tracks "dependencies", i.e. uses
55/// in the IT block that are defined before the IT instruction.
56static void TrackDefUses(MachineInstr *MI,
57 SmallSet<unsigned, 4> &Defs,
58 SmallSet<unsigned, 4> &Uses,
59 const TargetRegisterInfo *TRI) {
60 SmallVector<unsigned, 4> LocalDefs;
61 SmallVector<unsigned, 4> LocalUses;
62
Evan Cheng47cd5932010-06-09 01:46:50 +000063 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
64 MachineOperand &MO = MI->getOperand(i);
65 if (!MO.isReg())
66 continue;
67 unsigned Reg = MO.getReg();
Evan Cheng2d51c7c2010-06-18 23:09:54 +000068 if (!Reg || Reg == ARM::ITSTATE || Reg == ARM::SP)
Evan Cheng47cd5932010-06-09 01:46:50 +000069 continue;
Evan Cheng2d51c7c2010-06-18 23:09:54 +000070 if (MO.isUse())
71 LocalUses.push_back(Reg);
Evan Cheng47cd5932010-06-09 01:46:50 +000072 else
Evan Cheng2d51c7c2010-06-18 23:09:54 +000073 LocalDefs.push_back(Reg);
Evan Cheng47cd5932010-06-09 01:46:50 +000074 }
Evan Cheng2d51c7c2010-06-18 23:09:54 +000075
76 for (unsigned i = 0, e = LocalUses.size(); i != e; ++i) {
77 unsigned Reg = LocalUses[i];
Chad Rosierabdb1d62013-05-22 23:17:36 +000078 for (MCSubRegIterator Subreg(Reg, TRI, /*IncludeSelf=*/true);
79 Subreg.isValid(); ++Subreg)
Evan Cheng2d51c7c2010-06-18 23:09:54 +000080 Uses.insert(*Subreg);
81 }
82
83 for (unsigned i = 0, e = LocalDefs.size(); i != e; ++i) {
84 unsigned Reg = LocalDefs[i];
Chad Rosierabdb1d62013-05-22 23:17:36 +000085 for (MCSubRegIterator Subreg(Reg, TRI, /*IncludeSelf=*/true);
86 Subreg.isValid(); ++Subreg)
Evan Cheng2d51c7c2010-06-18 23:09:54 +000087 Defs.insert(*Subreg);
88 if (Reg == ARM::CPSR)
89 continue;
90 }
91}
92
Pete Cooper4dddbcf2015-05-04 22:44:47 +000093/// Clear kill flags for any uses in the given set. This will likely
94/// conservatively remove more kill flags than are necessary, but removing them
95/// is safer than incorrect kill flags remaining on instructions.
96static void ClearKillFlags(MachineInstr *MI, SmallSet<unsigned, 4> &Uses) {
Matthias Braune41e1462015-05-29 02:56:46 +000097 for (MachineOperand &MO : MI->operands()) {
98 if (!MO.isReg() || MO.isDef() || !MO.isKill())
Pete Cooper4dddbcf2015-05-04 22:44:47 +000099 continue;
Matthias Braune41e1462015-05-29 02:56:46 +0000100 if (!Uses.count(MO.getReg()))
Pete Cooper4dddbcf2015-05-04 22:44:47 +0000101 continue;
Matthias Braune41e1462015-05-29 02:56:46 +0000102 MO.setIsKill(false);
Pete Cooper4dddbcf2015-05-04 22:44:47 +0000103 }
104}
105
Jakob Stoklund Olesen54bcf502010-07-16 22:35:32 +0000106static bool isCopy(MachineInstr *MI) {
107 switch (MI->getOpcode()) {
108 default:
109 return false;
110 case ARM::MOVr:
111 case ARM::MOVr_TC:
112 case ARM::tMOVr:
Jakob Stoklund Olesen54bcf502010-07-16 22:35:32 +0000113 case ARM::t2MOVr:
114 return true;
115 }
116}
117
Evan Cheng2d51c7c2010-06-18 23:09:54 +0000118bool
119Thumb2ITBlockPass::MoveCopyOutOfITBlock(MachineInstr *MI,
120 ARMCC::CondCodes CC, ARMCC::CondCodes OCC,
121 SmallSet<unsigned, 4> &Defs,
122 SmallSet<unsigned, 4> &Uses) {
Jakob Stoklund Olesen54bcf502010-07-16 22:35:32 +0000123 if (!isCopy(MI))
124 return false;
125 // llvm models select's as two-address instructions. That means a copy
126 // is inserted before a t2MOVccr, etc. If the copy is scheduled in
127 // between selects we would end up creating multiple IT blocks.
128 assert(MI->getOperand(0).getSubReg() == 0 &&
129 MI->getOperand(1).getSubReg() == 0 &&
130 "Sub-register indices still around?");
Evan Cheng2d51c7c2010-06-18 23:09:54 +0000131
Jakob Stoklund Olesen54bcf502010-07-16 22:35:32 +0000132 unsigned DstReg = MI->getOperand(0).getReg();
133 unsigned SrcReg = MI->getOperand(1).getReg();
Evan Cheng2d51c7c2010-06-18 23:09:54 +0000134
Jakob Stoklund Olesen54bcf502010-07-16 22:35:32 +0000135 // First check if it's safe to move it.
136 if (Uses.count(DstReg) || Defs.count(SrcReg))
137 return false;
138
Bill Wendling0a10cdc2011-10-10 22:52:53 +0000139 // If the CPSR is defined by this copy, then we don't want to move it. E.g.,
140 // if we have:
141 //
142 // movs r1, r1
143 // rsb r1, 0
144 // movs r2, r2
145 // rsb r2, 0
146 //
147 // we don't want this to be converted to:
148 //
149 // movs r1, r1
150 // movs r2, r2
151 // itt mi
152 // rsb r1, 0
153 // rsb r2, 0
154 //
Bill Wendling98703352011-10-11 00:10:41 +0000155 const MCInstrDesc &MCID = MI->getDesc();
Evan Cheng7f8e5632011-12-07 07:15:52 +0000156 if (MI->hasOptionalDef() &&
Bill Wendling98703352011-10-11 00:10:41 +0000157 MI->getOperand(MCID.getNumOperands() - 1).getReg() == ARM::CPSR)
158 return false;
Bill Wendling0a10cdc2011-10-10 22:52:53 +0000159
Jakob Stoklund Olesen54bcf502010-07-16 22:35:32 +0000160 // Then peek at the next instruction to see if it's predicated on CC or OCC.
161 // If not, then there is nothing to be gained by moving the copy.
162 MachineBasicBlock::iterator I = MI; ++I;
163 MachineBasicBlock::iterator E = MI->getParent()->end();
164 while (I != E && I->isDebugValue())
165 ++I;
166 if (I != E) {
167 unsigned NPredReg = 0;
Craig Topperf6e7e122012-03-27 07:21:54 +0000168 ARMCC::CondCodes NCC = getITInstrPredicate(I, NPredReg);
Jakob Stoklund Olesen54bcf502010-07-16 22:35:32 +0000169 if (NCC == CC || NCC == OCC)
170 return true;
Evan Cheng2d51c7c2010-06-18 23:09:54 +0000171 }
172 return false;
Evan Cheng47cd5932010-06-09 01:46:50 +0000173}
174
175bool Thumb2ITBlockPass::InsertITInstructions(MachineBasicBlock &MBB) {
Evan Cheng0f9cce72009-07-10 01:54:42 +0000176 bool Modified = false;
177
Evan Cheng47cd5932010-06-09 01:46:50 +0000178 SmallSet<unsigned, 4> Defs;
179 SmallSet<unsigned, 4> Uses;
Evan Cheng0f9cce72009-07-10 01:54:42 +0000180 MachineBasicBlock::iterator MBBI = MBB.begin(), E = MBB.end();
181 while (MBBI != E) {
182 MachineInstr *MI = &*MBBI;
Evan Cheng83e0d482009-09-28 09:14:39 +0000183 DebugLoc dl = MI->getDebugLoc();
184 unsigned PredReg = 0;
Craig Topperf6e7e122012-03-27 07:21:54 +0000185 ARMCC::CondCodes CC = getITInstrPredicate(MI, PredReg);
Evan Cheng0f9cce72009-07-10 01:54:42 +0000186 if (CC == ARMCC::AL) {
187 ++MBBI;
188 continue;
189 }
190
Evan Cheng47cd5932010-06-09 01:46:50 +0000191 Defs.clear();
192 Uses.clear();
Evan Cheng2d51c7c2010-06-18 23:09:54 +0000193 TrackDefUses(MI, Defs, Uses, TRI);
Evan Cheng47cd5932010-06-09 01:46:50 +0000194
Evan Cheng0f9cce72009-07-10 01:54:42 +0000195 // Insert an IT instruction.
Evan Cheng0f9cce72009-07-10 01:54:42 +0000196 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, dl, TII->get(ARM::t2IT))
197 .addImm(CC);
Evan Cheng2d51c7c2010-06-18 23:09:54 +0000198
199 // Add implicit use of ITSTATE to IT block instructions.
200 MI->addOperand(MachineOperand::CreateReg(ARM::ITSTATE, false/*ifDef*/,
201 true/*isImp*/, false/*isKill*/));
202
203 MachineInstr *LastITMI = MI;
Reid Klecknerda00cf52014-10-31 23:19:46 +0000204 MachineBasicBlock::iterator InsertPos = MIB.getInstr();
Evan Cheng0f9cce72009-07-10 01:54:42 +0000205 ++MBBI;
206
Evan Cheng2d51c7c2010-06-18 23:09:54 +0000207 // Form IT block.
Evan Cheng0f9cce72009-07-10 01:54:42 +0000208 ARMCC::CondCodes OCC = ARMCC::getOppositeCondition(CC);
Evan Cheng6ddd7bc2009-08-15 07:59:10 +0000209 unsigned Mask = 0, Pos = 3;
Evan Cheng47cd5932010-06-09 01:46:50 +0000210
Weiming Zhao0da5cc02013-11-13 18:29:49 +0000211 // v8 IT blocks are limited to one conditional op unless -arm-no-restrict-it
212 // is set: skip the loop
213 if (!restrictIT) {
Joey Goulya5153cb2013-09-09 14:21:49 +0000214 // Branches, including tricky ones like LDM_RET, need to end an IT
215 // block so check the instruction we just put in the block.
216 for (; MBBI != E && Pos &&
217 (!MI->isBranch() && !MI->isReturn()) ; ++MBBI) {
218 if (MBBI->isDebugValue())
Evan Cheng2d51c7c2010-06-18 23:09:54 +0000219 continue;
Joey Goulya5153cb2013-09-09 14:21:49 +0000220
221 MachineInstr *NMI = &*MBBI;
222 MI = NMI;
223
224 unsigned NPredReg = 0;
225 ARMCC::CondCodes NCC = getITInstrPredicate(NMI, NPredReg);
226 if (NCC == CC || NCC == OCC) {
227 Mask |= (NCC & 1) << Pos;
228 // Add implicit use of ITSTATE.
229 NMI->addOperand(MachineOperand::CreateReg(ARM::ITSTATE, false/*ifDef*/,
230 true/*isImp*/, false/*isKill*/));
231 LastITMI = NMI;
232 } else {
233 if (NCC == ARMCC::AL &&
234 MoveCopyOutOfITBlock(NMI, CC, OCC, Defs, Uses)) {
235 --MBBI;
236 MBB.remove(NMI);
237 MBB.insert(InsertPos, NMI);
Pete Cooper4dddbcf2015-05-04 22:44:47 +0000238 ClearKillFlags(MI, Uses);
Joey Goulya5153cb2013-09-09 14:21:49 +0000239 ++NumMovedInsts;
240 continue;
241 }
242 break;
Evan Cheng47cd5932010-06-09 01:46:50 +0000243 }
Joey Goulya5153cb2013-09-09 14:21:49 +0000244 TrackDefUses(NMI, Defs, Uses, TRI);
245 --Pos;
Evan Cheng47cd5932010-06-09 01:46:50 +0000246 }
Evan Cheng0f9cce72009-07-10 01:54:42 +0000247 }
Evan Cheng47cd5932010-06-09 01:46:50 +0000248
Evan Cheng2d51c7c2010-06-18 23:09:54 +0000249 // Finalize IT mask.
Evan Cheng6ddd7bc2009-08-15 07:59:10 +0000250 Mask |= (1 << Pos);
Johnny Chen0910b5a2010-03-17 23:14:23 +0000251 // Tag along (firstcond[0] << 4) with the mask.
252 Mask |= (CC & 1) << 4;
Evan Cheng0f9cce72009-07-10 01:54:42 +0000253 MIB.addImm(Mask);
Evan Cheng2d51c7c2010-06-18 23:09:54 +0000254
255 // Last instruction in IT block kills ITSTATE.
256 LastITMI->findRegisterUseOperand(ARM::ITSTATE)->setIsKill();
257
Evan Cheng7fae11b2011-12-14 02:11:42 +0000258 // Finalize the bundle.
Evan Cheng28794672012-01-19 00:46:06 +0000259 MachineBasicBlock::instr_iterator LI = LastITMI;
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +0000260 finalizeBundle(MBB, InsertPos.getInstrIterator(), std::next(LI));
Evan Cheng7fae11b2011-12-14 02:11:42 +0000261
Evan Cheng0f9cce72009-07-10 01:54:42 +0000262 Modified = true;
263 ++NumITs;
264 }
265
266 return Modified;
267}
268
269bool Thumb2ITBlockPass::runOnMachineFunction(MachineFunction &Fn) {
Eric Christopher1b21f002015-01-29 00:19:33 +0000270 const ARMSubtarget &STI =
271 static_cast<const ARMSubtarget &>(Fn.getSubtarget());
Eric Christopher63b44882015-03-05 00:23:40 +0000272 if (!STI.isThumb2())
273 return false;
Evan Cheng0f9cce72009-07-10 01:54:42 +0000274 AFI = Fn.getInfo<ARMFunctionInfo>();
Eric Christopher1b21f002015-01-29 00:19:33 +0000275 TII = static_cast<const Thumb2InstrInfo *>(STI.getInstrInfo());
276 TRI = STI.getRegisterInfo();
277 restrictIT = STI.restrictIT();
Evan Cheng0f9cce72009-07-10 01:54:42 +0000278
279 if (!AFI->isThumbFunction())
280 return false;
281
282 bool Modified = false;
Evan Cheng47cd5932010-06-09 01:46:50 +0000283 for (MachineFunction::iterator MFI = Fn.begin(), E = Fn.end(); MFI != E; ) {
Evan Cheng0f9cce72009-07-10 01:54:42 +0000284 MachineBasicBlock &MBB = *MFI;
Evan Cheng47cd5932010-06-09 01:46:50 +0000285 ++MFI;
Evan Chengc3525dc2010-07-02 21:07:09 +0000286 Modified |= InsertITInstructions(MBB);
Evan Cheng0f9cce72009-07-10 01:54:42 +0000287 }
288
Evan Chengc3525dc2010-07-02 21:07:09 +0000289 if (Modified)
Evan Cheng2d51c7c2010-06-18 23:09:54 +0000290 AFI->setHasITBlocks(true);
291
Evan Cheng0f9cce72009-07-10 01:54:42 +0000292 return Modified;
293}
294
Evan Cheng4dc201e2009-08-08 02:54:37 +0000295/// createThumb2ITBlockPass - Returns an instance of the Thumb2 IT blocks
Evan Cheng0f9cce72009-07-10 01:54:42 +0000296/// insertion pass.
Evan Chengc3525dc2010-07-02 21:07:09 +0000297FunctionPass *llvm::createThumb2ITBlockPass() {
298 return new Thumb2ITBlockPass();
Evan Cheng0f9cce72009-07-10 01:54:42 +0000299}