blob: 1373a6efea0457e43d6e6f255535c0476267ed69 [file] [log] [blame]
Justin Holewinskiae556d32012-05-04 20:18:50 +00001//===-- NVPTXTargetMachine.cpp - Define TargetMachine for NVPTX -----------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// Top-level implementation for the NVPTX target.
11//
12//===----------------------------------------------------------------------===//
13
14#include "NVPTXTargetMachine.h"
Justin Holewinskiae556d32012-05-04 20:18:50 +000015#include "MCTargetDesc/NVPTXMCAsmInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000016#include "NVPTX.h"
Justin Holewinskiae556d32012-05-04 20:18:50 +000017#include "NVPTXAllocaHoisting.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000018#include "NVPTXLowerAggrCopies.h"
Aditya Nandakumara2719322014-11-13 09:26:31 +000019#include "NVPTXTargetObjectFile.h"
Chandler Carruth93dcdc42015-01-31 11:17:59 +000020#include "NVPTXTargetTransformInfo.h"
Justin Holewinskiae556d32012-05-04 20:18:50 +000021#include "llvm/Analysis/Passes.h"
Justin Holewinskiae556d32012-05-04 20:18:50 +000022#include "llvm/CodeGen/AsmPrinter.h"
Justin Holewinskiae556d32012-05-04 20:18:50 +000023#include "llvm/CodeGen/MachineModuleInfo.h"
24#include "llvm/CodeGen/Passes.h"
Matthias Braun31d19d42016-05-10 03:21:59 +000025#include "llvm/CodeGen/TargetPassConfig.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000026#include "llvm/IR/DataLayout.h"
Chandler Carruthb8ddc702014-01-12 11:10:32 +000027#include "llvm/IR/IRPrintingPasses.h"
Chandler Carruth30d69c22015-02-13 10:01:29 +000028#include "llvm/IR/LegacyPassManager.h"
Chandler Carruth5ad5f152014-01-13 09:26:24 +000029#include "llvm/IR/Verifier.h"
Justin Holewinskiae556d32012-05-04 20:18:50 +000030#include "llvm/MC/MCAsmInfo.h"
31#include "llvm/MC/MCInstrInfo.h"
32#include "llvm/MC/MCStreamer.h"
33#include "llvm/MC/MCSubtargetInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000034#include "llvm/Support/CommandLine.h"
35#include "llvm/Support/Debug.h"
36#include "llvm/Support/FormattedStream.h"
37#include "llvm/Support/TargetRegistry.h"
Justin Holewinskiae556d32012-05-04 20:18:50 +000038#include "llvm/Support/raw_ostream.h"
Justin Holewinskiae556d32012-05-04 20:18:50 +000039#include "llvm/Target/TargetInstrInfo.h"
40#include "llvm/Target/TargetLowering.h"
41#include "llvm/Target/TargetLoweringObjectFile.h"
42#include "llvm/Target/TargetMachine.h"
43#include "llvm/Target/TargetOptions.h"
44#include "llvm/Target/TargetRegisterInfo.h"
45#include "llvm/Target/TargetSubtargetInfo.h"
46#include "llvm/Transforms/Scalar.h"
Chandler Carruth89c45a12016-03-11 08:50:55 +000047#include "llvm/Transforms/Scalar/GVN.h"
Justin Lebarcd564c62016-07-20 22:11:36 +000048#include "llvm/Transforms/Vectorize.h"
Justin Holewinskiae556d32012-05-04 20:18:50 +000049
Justin Holewinskiae556d32012-05-04 20:18:50 +000050using namespace llvm;
51
Jingyue Wu13755602016-03-20 20:59:20 +000052static cl::opt<bool> UseInferAddressSpaces(
Justin Lebard13880a2016-08-19 20:46:45 +000053 "nvptx-use-infer-addrspace", cl::init(true), cl::Hidden,
Jingyue Wu13755602016-03-20 20:59:20 +000054 cl::desc("Optimize address spaces using NVPTXInferAddressSpaces instead of "
55 "NVPTXFavorNonGenericAddrSpaces"));
56
Justin Lebarcd564c62016-07-20 22:11:36 +000057// LSV is still relatively new; this switch lets us turn it off in case we
58// encounter (or suspect) a bug.
59static cl::opt<bool>
60 DisableLoadStoreVectorizer("disable-nvptx-load-store-vectorizer",
61 cl::desc("Disable load/store vectorizer"),
62 cl::init(false), cl::Hidden);
63
Justin Holewinskib94bd052013-03-30 14:29:25 +000064namespace llvm {
Artem Belevich49e9a812016-05-26 17:02:56 +000065void initializeNVVMIntrRangePass(PassRegistry&);
Justin Holewinskib94bd052013-03-30 14:29:25 +000066void initializeNVVMReflectPass(PassRegistry&);
Justin Holewinski01f89f02013-05-20 12:13:32 +000067void initializeGenericToNVVMPass(PassRegistry&);
Benjamin Kramer414c0962015-03-10 19:20:52 +000068void initializeNVPTXAllocaHoistingPass(PassRegistry &);
Eli Bendersky264cd462014-03-31 15:56:26 +000069void initializeNVPTXAssignValidGlobalNamesPass(PassRegistry&);
Eli Benderskybbef1722014-04-03 21:18:25 +000070void initializeNVPTXFavorNonGenericAddrSpacesPass(PassRegistry &);
Jingyue Wu13755602016-03-20 20:59:20 +000071void initializeNVPTXInferAddressSpacesPass(PassRegistry &);
Eli Benderskyf14af162015-07-16 16:27:19 +000072void initializeNVPTXLowerAggrCopiesPass(PassRegistry &);
Artem Belevich7e9c9a62016-07-20 21:44:07 +000073void initializeNVPTXLowerArgsPass(PassRegistry &);
Jingyue Wucd3afea2015-06-17 22:31:02 +000074void initializeNVPTXLowerAllocaPass(PassRegistry &);
Justin Holewinskib94bd052013-03-30 14:29:25 +000075}
76
Justin Holewinskiae556d32012-05-04 20:18:50 +000077extern "C" void LLVMInitializeNVPTXTarget() {
78 // Register the target.
Mehdi Aminif42454b2016-10-09 23:00:34 +000079 RegisterTargetMachine<NVPTXTargetMachine32> X(getTheNVPTXTarget32());
80 RegisterTargetMachine<NVPTXTargetMachine64> Y(getTheNVPTXTarget64());
Justin Holewinskiae556d32012-05-04 20:18:50 +000081
Justin Holewinskib94bd052013-03-30 14:29:25 +000082 // FIXME: This pass is really intended to be invoked during IR optimization,
83 // but it's very NVPTX-specific.
Eli Benderskyf14af162015-07-16 16:27:19 +000084 PassRegistry &PR = *PassRegistry::getPassRegistry();
85 initializeNVVMReflectPass(PR);
Artem Belevich49e9a812016-05-26 17:02:56 +000086 initializeNVVMIntrRangePass(PR);
Eli Benderskyf14af162015-07-16 16:27:19 +000087 initializeGenericToNVVMPass(PR);
88 initializeNVPTXAllocaHoistingPass(PR);
89 initializeNVPTXAssignValidGlobalNamesPass(PR);
90 initializeNVPTXFavorNonGenericAddrSpacesPass(PR);
Jingyue Wu13755602016-03-20 20:59:20 +000091 initializeNVPTXInferAddressSpacesPass(PR);
Artem Belevich7e9c9a62016-07-20 21:44:07 +000092 initializeNVPTXLowerArgsPass(PR);
Eli Benderskyf14af162015-07-16 16:27:19 +000093 initializeNVPTXLowerAllocaPass(PR);
94 initializeNVPTXLowerAggrCopiesPass(PR);
Justin Holewinskiae556d32012-05-04 20:18:50 +000095}
96
Eric Christopher8b770652015-01-26 19:03:15 +000097static std::string computeDataLayout(bool is64Bit) {
98 std::string Ret = "e";
99
100 if (!is64Bit)
101 Ret += "-p:32:32";
102
103 Ret += "-i64:64-v16:16-v32:32-n16:32:64";
104
105 return Ret;
106}
107
Daniel Sanders3e5de882015-06-11 19:41:26 +0000108NVPTXTargetMachine::NVPTXTargetMachine(const Target &T, const Triple &TT,
Eric Christophera1869462014-06-27 01:27:06 +0000109 StringRef CPU, StringRef FS,
110 const TargetOptions &Options,
Rafael Espindola8c34dd82016-05-18 22:04:49 +0000111 Optional<Reloc::Model> RM,
112 CodeModel::Model CM,
Eric Christophera1869462014-06-27 01:27:06 +0000113 CodeGenOpt::Level OL, bool is64bit)
Rafael Espindola8c34dd82016-05-18 22:04:49 +0000114 // The pic relocation model is used regardless of what the client has
115 // specified, as it is the only relocation model currently supported.
116 : LLVMTargetMachine(T, computeDataLayout(is64bit), TT, CPU, FS, Options,
117 Reloc::PIC_, CM, OL),
118 is64bit(is64bit),
119 TLOF(make_unique<NVPTXTargetObjectFile>()),
Daniel Sanders3e5de882015-06-11 19:41:26 +0000120 Subtarget(TT, CPU, FS, *this) {
121 if (TT.getOS() == Triple::NVCL)
Eric Christopher6aad8b12015-02-19 00:08:14 +0000122 drvInterface = NVPTX::NVCL;
123 else
124 drvInterface = NVPTX::CUDA;
Rafael Espindola227144c2013-05-13 01:16:13 +0000125 initAsmInfo();
126}
Justin Holewinskiae556d32012-05-04 20:18:50 +0000127
Reid Kleckner357600e2014-11-20 23:37:18 +0000128NVPTXTargetMachine::~NVPTXTargetMachine() {}
129
Justin Holewinskiae556d32012-05-04 20:18:50 +0000130void NVPTXTargetMachine32::anchor() {}
131
Daniel Sanders3e5de882015-06-11 19:41:26 +0000132NVPTXTargetMachine32::NVPTXTargetMachine32(const Target &T, const Triple &TT,
133 StringRef CPU, StringRef FS,
134 const TargetOptions &Options,
Rafael Espindola8c34dd82016-05-18 22:04:49 +0000135 Optional<Reloc::Model> RM,
136 CodeModel::Model CM,
Daniel Sanders3e5de882015-06-11 19:41:26 +0000137 CodeGenOpt::Level OL)
Justin Holewinski0497ab12013-03-30 14:29:21 +0000138 : NVPTXTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL, false) {}
Justin Holewinskiae556d32012-05-04 20:18:50 +0000139
140void NVPTXTargetMachine64::anchor() {}
141
Daniel Sanders3e5de882015-06-11 19:41:26 +0000142NVPTXTargetMachine64::NVPTXTargetMachine64(const Target &T, const Triple &TT,
143 StringRef CPU, StringRef FS,
144 const TargetOptions &Options,
Rafael Espindola8c34dd82016-05-18 22:04:49 +0000145 Optional<Reloc::Model> RM,
146 CodeModel::Model CM,
Daniel Sanders3e5de882015-06-11 19:41:26 +0000147 CodeGenOpt::Level OL)
Justin Holewinski0497ab12013-03-30 14:29:21 +0000148 : NVPTXTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL, true) {}
Justin Holewinskiae556d32012-05-04 20:18:50 +0000149
Benjamin Kramerd78bb462013-05-23 17:10:37 +0000150namespace {
Justin Holewinskiae556d32012-05-04 20:18:50 +0000151class NVPTXPassConfig : public TargetPassConfig {
152public:
153 NVPTXPassConfig(NVPTXTargetMachine *TM, PassManagerBase &PM)
Justin Holewinski0497ab12013-03-30 14:29:21 +0000154 : TargetPassConfig(TM, PM) {}
Justin Holewinskiae556d32012-05-04 20:18:50 +0000155
156 NVPTXTargetMachine &getNVPTXTargetMachine() const {
157 return getTM<NVPTXTargetMachine>();
158 }
159
Craig Topper2865c982014-04-29 07:57:44 +0000160 void addIRPasses() override;
161 bool addInstSelector() override;
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000162 void addPostRegAlloc() override;
Justin Holewinski6dca8392014-06-27 18:35:14 +0000163 void addMachineSSAOptimization() override;
Justin Holewinskidbb3b2f2013-05-31 12:14:49 +0000164
Craig Topper2865c982014-04-29 07:57:44 +0000165 FunctionPass *createTargetRegisterAllocator(bool) override;
166 void addFastRegAlloc(FunctionPass *RegAllocPass) override;
167 void addOptimizedRegAlloc(FunctionPass *RegAllocPass) override;
Jingyue Wu6a3fdec2015-07-23 04:59:07 +0000168
169private:
Jingyue Wuf6504412016-02-04 04:15:36 +0000170 // If the opt level is aggressive, add GVN; otherwise, add EarlyCSE. This
171 // function is only called in opt mode.
Jingyue Wu6a3fdec2015-07-23 04:59:07 +0000172 void addEarlyCSEOrGVNPass();
Jingyue Wuf6504412016-02-04 04:15:36 +0000173
174 // Add passes that propagate special memory spaces.
Jingyue Wu13755602016-03-20 20:59:20 +0000175 void addAddressSpaceInferencePasses();
Jingyue Wuf6504412016-02-04 04:15:36 +0000176
177 // Add passes that perform straight-line scalar optimizations.
178 void addStraightLineScalarOptimizationPasses();
Justin Holewinskiae556d32012-05-04 20:18:50 +0000179};
Benjamin Kramerd78bb462013-05-23 17:10:37 +0000180} // end anonymous namespace
Justin Holewinskiae556d32012-05-04 20:18:50 +0000181
182TargetPassConfig *NVPTXTargetMachine::createPassConfig(PassManagerBase &PM) {
Jingyue Wuf6504412016-02-04 04:15:36 +0000183 return new NVPTXPassConfig(this, PM);
Justin Holewinskiae556d32012-05-04 20:18:50 +0000184}
185
Justin Lebar7cdbce52016-04-27 19:13:37 +0000186void NVPTXTargetMachine::addEarlyAsPossiblePasses(PassManagerBase &PM) {
187 PM.add(createNVVMReflectPass());
Artem Belevich49e9a812016-05-26 17:02:56 +0000188 PM.add(createNVVMIntrRangePass(Subtarget.getSmVersion()));
Justin Lebar7cdbce52016-04-27 19:13:37 +0000189}
190
Chandler Carruth8b04c0d2015-02-01 13:20:00 +0000191TargetIRAnalysis NVPTXTargetMachine::getTargetIRAnalysis() {
Eric Christophera4e5d3c2015-09-16 23:38:13 +0000192 return TargetIRAnalysis([this](const Function &F) {
Mehdi Amini5010ebf2015-07-09 02:08:42 +0000193 return TargetTransformInfo(NVPTXTTIImpl(this, F));
194 });
Jingyue Wu0c981bd2014-11-10 18:38:25 +0000195}
196
Jingyue Wu6a3fdec2015-07-23 04:59:07 +0000197void NVPTXPassConfig::addEarlyCSEOrGVNPass() {
198 if (getOptLevel() == CodeGenOpt::Aggressive)
199 addPass(createGVNPass());
200 else
201 addPass(createEarlyCSEPass());
202}
203
Jingyue Wu13755602016-03-20 20:59:20 +0000204void NVPTXPassConfig::addAddressSpaceInferencePasses() {
Artem Belevich7e9c9a62016-07-20 21:44:07 +0000205 // NVPTXLowerArgs emits alloca for byval parameters which can often
Jingyue Wucd3afea2015-06-17 22:31:02 +0000206 // be eliminated by SROA.
Jingyue Wu2e4d1dd2015-06-09 00:05:56 +0000207 addPass(createSROAPass());
Jingyue Wucd3afea2015-06-17 22:31:02 +0000208 addPass(createNVPTXLowerAllocaPass());
Jingyue Wu13755602016-03-20 20:59:20 +0000209 if (UseInferAddressSpaces) {
210 addPass(createNVPTXInferAddressSpacesPass());
211 } else {
212 addPass(createNVPTXFavorNonGenericAddrSpacesPass());
213 // FavorNonGenericAddrSpaces shortcuts unnecessary addrspacecasts, and leave
214 // them unused. We could remove dead code in an ad-hoc manner, but that
215 // requires manual work and might be error-prone.
216 addPass(createDeadCodeEliminationPass());
217 }
Jingyue Wuf6504412016-02-04 04:15:36 +0000218}
Jingyue Wu6a3fdec2015-07-23 04:59:07 +0000219
Jingyue Wuf6504412016-02-04 04:15:36 +0000220void NVPTXPassConfig::addStraightLineScalarOptimizationPasses() {
Eli Benderskya108a652014-05-01 18:38:36 +0000221 addPass(createSeparateConstOffsetFromGEPPass());
Jingyue Wue7981ce2015-07-16 20:13:48 +0000222 addPass(createSpeculativeExecutionPass());
Jingyue Wu3286ec12015-04-23 20:00:04 +0000223 // ReassociateGEPs exposes more opportunites for SLSR. See
224 // the example in reassociate-geps-and-slsr.ll.
225 addPass(createStraightLineStrengthReducePass());
226 // SeparateConstOffsetFromGEP and SLSR creates common expressions which GVN or
227 // EarlyCSE can reuse. GVN generates significantly better code than EarlyCSE
228 // for some of our benchmarks.
Jingyue Wu6a3fdec2015-07-23 04:59:07 +0000229 addEarlyCSEOrGVNPass();
Jingyue Wu72fca6c2015-04-24 04:22:39 +0000230 // Run NaryReassociate after EarlyCSE/GVN to be more effective.
231 addPass(createNaryReassociatePass());
Jingyue Wuc2a01462015-05-28 04:56:52 +0000232 // NaryReassociate on GEPs creates redundant common expressions, so run
233 // EarlyCSE after it.
234 addPass(createEarlyCSEPass());
Jingyue Wuf6504412016-02-04 04:15:36 +0000235}
236
237void NVPTXPassConfig::addIRPasses() {
238 // The following passes are known to not play well with virtual regs hanging
239 // around after register allocation (which in our case, is *all* registers).
240 // We explicitly disable them here. We do, however, need some functionality
241 // of the PrologEpilogCodeInserter pass, so we emulate that behavior in the
242 // NVPTXPrologEpilog pass (see NVPTXPrologEpilogPass.cpp).
243 disablePass(&PrologEpilogCodeInserterID);
244 disablePass(&MachineCopyPropagationID);
245 disablePass(&TailDuplicateID);
Derek Schuffad154c82016-03-28 17:05:30 +0000246 disablePass(&StackMapLivenessID);
247 disablePass(&LiveDebugValuesID);
248 disablePass(&PostRASchedulerID);
249 disablePass(&FuncletLayoutID);
Sanjoy Dasfe71ec72016-04-19 06:24:58 +0000250 disablePass(&PatchableFunctionID);
Jingyue Wuf6504412016-02-04 04:15:36 +0000251
Justin Lebar7cdbce52016-04-27 19:13:37 +0000252 // NVVMReflectPass is added in addEarlyAsPossiblePasses, so hopefully running
253 // it here does nothing. But since we need it for correctness when lowering
254 // to NVPTX, run it here too, in case whoever built our pass pipeline didn't
255 // call addEarlyAsPossiblePasses.
Jingyue Wuf6504412016-02-04 04:15:36 +0000256 addPass(createNVVMReflectPass());
Justin Lebar7cdbce52016-04-27 19:13:37 +0000257
Jingyue Wuf6504412016-02-04 04:15:36 +0000258 if (getOptLevel() != CodeGenOpt::None)
259 addPass(createNVPTXImageOptimizerPass());
260 addPass(createNVPTXAssignValidGlobalNamesPass());
261 addPass(createGenericToNVVMPass());
262
Artem Belevich7e9c9a62016-07-20 21:44:07 +0000263 // NVPTXLowerArgs is required for correctness and should be run right
Jingyue Wuc1b9d472016-04-26 22:59:25 +0000264 // before the address space inference passes.
Artem Belevich7e9c9a62016-07-20 21:44:07 +0000265 addPass(createNVPTXLowerArgsPass(&getNVPTXTargetMachine()));
Jingyue Wuf6504412016-02-04 04:15:36 +0000266 if (getOptLevel() != CodeGenOpt::None) {
Jingyue Wu13755602016-03-20 20:59:20 +0000267 addAddressSpaceInferencePasses();
Justin Lebarcd564c62016-07-20 22:11:36 +0000268 if (!DisableLoadStoreVectorizer)
269 addPass(createLoadStoreVectorizerPass());
Jingyue Wuf6504412016-02-04 04:15:36 +0000270 addStraightLineScalarOptimizationPasses();
271 }
Jingyue Wu6a3fdec2015-07-23 04:59:07 +0000272
273 // === LSR and other generic IR passes ===
274 TargetPassConfig::addIRPasses();
275 // EarlyCSE is not always strong enough to clean up what LSR produces. For
276 // example, GVN can combine
277 //
278 // %0 = add %a, %b
279 // %1 = add %b, %a
280 //
281 // and
282 //
283 // %0 = shl nsw %a, 2
284 // %1 = shl %a, 2
285 //
286 // but EarlyCSE can do neither of them.
Jingyue Wuf6504412016-02-04 04:15:36 +0000287 if (getOptLevel() != CodeGenOpt::None)
288 addEarlyCSEOrGVNPass();
Justin Holewinski01f89f02013-05-20 12:13:32 +0000289}
290
Justin Holewinskiae556d32012-05-04 20:18:50 +0000291bool NVPTXPassConfig::addInstSelector() {
Eric Christopher5c3dffc2015-03-21 03:13:03 +0000292 const NVPTXSubtarget &ST = *getTM<NVPTXTargetMachine>().getSubtargetImpl();
Justin Holewinski30d56a72014-04-09 15:39:15 +0000293
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000294 addPass(createLowerAggrCopies());
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000295 addPass(createAllocaHoisting());
296 addPass(createNVPTXISelDag(getNVPTXTargetMachine(), getOptLevel()));
Justin Holewinski30d56a72014-04-09 15:39:15 +0000297
298 if (!ST.hasImageHandles())
299 addPass(createNVPTXReplaceImageHandlesPass());
300
Justin Holewinskiae556d32012-05-04 20:18:50 +0000301 return false;
302}
303
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000304void NVPTXPassConfig::addPostRegAlloc() {
305 addPass(createNVPTXPrologEpilogPass(), false);
Jingyue Wuc1b9d472016-04-26 22:59:25 +0000306 if (getOptLevel() != CodeGenOpt::None) {
307 // NVPTXPrologEpilogPass calculates frame object offset and replace frame
308 // index with VRFrame register. NVPTXPeephole need to be run after that and
309 // will replace VRFrame with VRFrameLocal when possible.
310 addPass(createNVPTXPeephole());
311 }
Justin Holewinskidbb3b2f2013-05-31 12:14:49 +0000312}
313
Benjamin Kramerfae7ff12013-05-31 19:21:58 +0000314FunctionPass *NVPTXPassConfig::createTargetRegisterAllocator(bool) {
Craig Topper062a2ba2014-04-25 05:30:21 +0000315 return nullptr; // No reg alloc
Benjamin Kramerfae7ff12013-05-31 19:21:58 +0000316}
317
Justin Holewinskidbb3b2f2013-05-31 12:14:49 +0000318void NVPTXPassConfig::addFastRegAlloc(FunctionPass *RegAllocPass) {
Benjamin Kramerfae7ff12013-05-31 19:21:58 +0000319 assert(!RegAllocPass && "NVPTX uses no regalloc!");
Justin Holewinskia51418c2013-10-11 12:39:39 +0000320 addPass(&PHIEliminationID);
321 addPass(&TwoAddressInstructionPassID);
Justin Holewinskidbb3b2f2013-05-31 12:14:49 +0000322}
323
324void NVPTXPassConfig::addOptimizedRegAlloc(FunctionPass *RegAllocPass) {
Benjamin Kramerfae7ff12013-05-31 19:21:58 +0000325 assert(!RegAllocPass && "NVPTX uses no regalloc!");
Justin Holewinskia51418c2013-10-11 12:39:39 +0000326
327 addPass(&ProcessImplicitDefsID);
328 addPass(&LiveVariablesID);
329 addPass(&MachineLoopInfoID);
330 addPass(&PHIEliminationID);
331
332 addPass(&TwoAddressInstructionPassID);
333 addPass(&RegisterCoalescerID);
334
335 // PreRA instruction scheduling.
336 if (addPass(&MachineSchedulerID))
337 printAndVerify("After Machine Scheduling");
338
339
340 addPass(&StackSlotColoringID);
341
342 // FIXME: Needs physical registers
343 //addPass(&PostRAMachineLICMID);
344
345 printAndVerify("After StackSlotColoring");
Justin Holewinskidbb3b2f2013-05-31 12:14:49 +0000346}
Justin Holewinski6dca8392014-06-27 18:35:14 +0000347
348void NVPTXPassConfig::addMachineSSAOptimization() {
349 // Pre-ra tail duplication.
350 if (addPass(&EarlyTailDuplicateID))
351 printAndVerify("After Pre-RegAlloc TailDuplicate");
352
353 // Optimize PHIs before DCE: removing dead PHI cycles may make more
354 // instructions dead.
355 addPass(&OptimizePHIsID);
356
357 // This pass merges large allocas. StackSlotColoring is a different pass
358 // which merges spill slots.
359 addPass(&StackColoringID);
360
361 // If the target requests it, assign local variables to stack slots relative
362 // to one another and simplify frame index references where possible.
363 addPass(&LocalStackSlotAllocationID);
364
365 // With optimization, dead code should already be eliminated. However
366 // there is one known exception: lowered code for arguments that are only
367 // used by tail calls, where the tail calls reuse the incoming stack
368 // arguments directly (see t11 in test/CodeGen/X86/sibcall.ll).
369 addPass(&DeadMachineInstructionElimID);
370 printAndVerify("After codegen DCE pass");
371
372 // Allow targets to insert passes that improve instruction level parallelism,
373 // like if-conversion. Such passes will typically need dominator trees and
374 // loop info, just like LICM and CSE below.
375 if (addILPOpts())
376 printAndVerify("After ILP optimizations");
377
378 addPass(&MachineLICMID);
379 addPass(&MachineCSEID);
380
381 addPass(&MachineSinkingID);
382 printAndVerify("After Machine LICM, CSE and Sinking passes");
383
384 addPass(&PeepholeOptimizerID);
385 printAndVerify("After codegen peephole optimization pass");
386}