blob: 4e6a3ec218666b2bddb7dfaf4d9f049bfd44bbf7 [file] [log] [blame]
Jakob Stoklund Olesenf8889112010-06-29 23:58:39 +00001//===-------- InlineSpiller.cpp - Insert spills and restores inline -------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// The inline spiller modifies the machine function directly instead of
11// inserting spills and restores in VirtRegMap.
12//
13//===----------------------------------------------------------------------===//
14
Jakob Stoklund Olesenf8889112010-06-29 23:58:39 +000015#include "Spiller.h"
Wei Mi8c4136b2016-05-11 22:37:43 +000016#include "SplitKit.h"
Wei Mi9a16d652016-04-13 03:08:27 +000017#include "llvm/ADT/MapVector.h"
Benjamin Kramerbc6666b2013-05-23 15:42:57 +000018#include "llvm/ADT/SetVector.h"
Jakob Stoklund Olesenc5a8c082011-05-05 17:22:53 +000019#include "llvm/ADT/Statistic.h"
Jakob Stoklund Olesen278bf022011-09-09 18:11:41 +000020#include "llvm/ADT/TinyPtrVector.h"
Jakob Stoklund Olesen868dd4e2010-11-10 23:55:56 +000021#include "llvm/Analysis/AliasAnalysis.h"
Jakob Stoklund Olesenf8889112010-06-29 23:58:39 +000022#include "llvm/CodeGen/LiveIntervalAnalysis.h"
Pete Cooper3ca96f92012-04-02 22:44:18 +000023#include "llvm/CodeGen/LiveRangeEdit.h"
Jakob Stoklund Olesene2c340c2010-10-26 00:11:35 +000024#include "llvm/CodeGen/LiveStackAnalysis.h"
Benjamin Kramere2a1d892013-06-17 19:00:36 +000025#include "llvm/CodeGen/MachineBlockFrequencyInfo.h"
Manman Renc9355602014-03-21 21:46:24 +000026#include "llvm/CodeGen/MachineBranchProbabilityInfo.h"
Chandler Carruth8a8cd2b2014-01-07 11:48:04 +000027#include "llvm/CodeGen/MachineDominators.h"
Jakob Stoklund Olesenf8889112010-06-29 23:58:39 +000028#include "llvm/CodeGen/MachineFrameInfo.h"
29#include "llvm/CodeGen/MachineFunction.h"
David Blaikie0252265b2013-06-16 20:34:15 +000030#include "llvm/CodeGen/MachineInstrBuilder.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000031#include "llvm/CodeGen/MachineInstrBundle.h"
Jakob Stoklund Olesena0d5ec12011-03-15 21:13:25 +000032#include "llvm/CodeGen/MachineLoopInfo.h"
Jakob Stoklund Olesenf8889112010-06-29 23:58:39 +000033#include "llvm/CodeGen/MachineRegisterInfo.h"
Jakob Stoklund Olesen26c9d702012-11-28 19:13:06 +000034#include "llvm/CodeGen/VirtRegMap.h"
Reid Kleckner28865802016-04-14 18:29:59 +000035#include "llvm/IR/DebugInfo.h"
Jakob Stoklund Olesenbceb9e52011-09-15 21:06:00 +000036#include "llvm/Support/CommandLine.h"
Jakob Stoklund Olesenf8889112010-06-29 23:58:39 +000037#include "llvm/Support/Debug.h"
38#include "llvm/Support/raw_ostream.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000039#include "llvm/Target/TargetInstrInfo.h"
Jakob Stoklund Olesenf8889112010-06-29 23:58:39 +000040
41using namespace llvm;
42
Chandler Carruth1b9dde02014-04-22 02:02:50 +000043#define DEBUG_TYPE "regalloc"
44
Jakob Stoklund Olesenc5a8c082011-05-05 17:22:53 +000045STATISTIC(NumSpilledRanges, "Number of spilled live ranges");
Jakob Stoklund Olesen37eb6962011-09-15 17:54:28 +000046STATISTIC(NumSnippets, "Number of spilled snippets");
Jakob Stoklund Olesenc5a8c082011-05-05 17:22:53 +000047STATISTIC(NumSpills, "Number of spills inserted");
Jakob Stoklund Olesen37eb6962011-09-15 17:54:28 +000048STATISTIC(NumSpillsRemoved, "Number of spills removed");
Jakob Stoklund Olesenc5a8c082011-05-05 17:22:53 +000049STATISTIC(NumReloads, "Number of reloads inserted");
Jakob Stoklund Olesen37eb6962011-09-15 17:54:28 +000050STATISTIC(NumReloadsRemoved, "Number of reloads removed");
Jakob Stoklund Olesenc5a8c082011-05-05 17:22:53 +000051STATISTIC(NumFolded, "Number of folded stack accesses");
52STATISTIC(NumFoldedLoads, "Number of folded loads");
53STATISTIC(NumRemats, "Number of rematerialized defs for spilling");
Jakob Stoklund Olesenc5a8c082011-05-05 17:22:53 +000054
Jakob Stoklund Olesenbceb9e52011-09-15 21:06:00 +000055static cl::opt<bool> DisableHoisting("disable-spill-hoist", cl::Hidden,
56 cl::desc("Disable inline spill hoisting"));
57
Jakob Stoklund Olesenf8889112010-06-29 23:58:39 +000058namespace {
Wei Mi963f2df2016-04-15 23:16:44 +000059class HoistSpillHelper : private LiveRangeEdit::Delegate {
60 MachineFunction &MF;
Wei Mi9a16d652016-04-13 03:08:27 +000061 LiveIntervals &LIS;
62 LiveStacks &LSS;
63 AliasAnalysis *AA;
64 MachineDominatorTree &MDT;
65 MachineLoopInfo &Loops;
66 VirtRegMap &VRM;
67 MachineFrameInfo &MFI;
68 MachineRegisterInfo &MRI;
69 const TargetInstrInfo &TII;
70 const TargetRegisterInfo &TRI;
71 const MachineBlockFrequencyInfo &MBFI;
72
Wei Mi8c4136b2016-05-11 22:37:43 +000073 InsertPointAnalysis IPA;
74
Wei Mi9a16d652016-04-13 03:08:27 +000075 // Map from StackSlot to its original register.
76 DenseMap<int, unsigned> StackSlotToReg;
77 // Map from pair of (StackSlot and Original VNI) to a set of spills which
78 // have the same stackslot and have equal values defined by Original VNI.
79 // These spills are mergeable and are hoist candiates.
80 typedef MapVector<std::pair<int, VNInfo *>, SmallPtrSet<MachineInstr *, 16>>
81 MergeableSpillsMap;
82 MergeableSpillsMap MergeableSpills;
83
84 /// This is the map from original register to a set containing all its
85 /// siblings. To hoist a spill to another BB, we need to find out a live
86 /// sibling there and use it as the source of the new spill.
87 DenseMap<unsigned, SmallSetVector<unsigned, 16>> Virt2SiblingsMap;
88
89 bool isSpillCandBB(unsigned OrigReg, VNInfo &OrigVNI, MachineBasicBlock &BB,
90 unsigned &LiveReg);
91
92 void rmRedundantSpills(
93 SmallPtrSet<MachineInstr *, 16> &Spills,
94 SmallVectorImpl<MachineInstr *> &SpillsToRm,
95 DenseMap<MachineDomTreeNode *, MachineInstr *> &SpillBBToSpill);
96
97 void getVisitOrders(
98 MachineBasicBlock *Root, SmallPtrSet<MachineInstr *, 16> &Spills,
99 SmallVectorImpl<MachineDomTreeNode *> &Orders,
100 SmallVectorImpl<MachineInstr *> &SpillsToRm,
101 DenseMap<MachineDomTreeNode *, unsigned> &SpillsToKeep,
102 DenseMap<MachineDomTreeNode *, MachineInstr *> &SpillBBToSpill);
103
104 void runHoistSpills(unsigned OrigReg, VNInfo &OrigVNI,
105 SmallPtrSet<MachineInstr *, 16> &Spills,
106 SmallVectorImpl<MachineInstr *> &SpillsToRm,
107 DenseMap<MachineBasicBlock *, unsigned> &SpillsToIns);
108
109public:
110 HoistSpillHelper(MachineFunctionPass &pass, MachineFunction &mf,
111 VirtRegMap &vrm)
Wei Mi963f2df2016-04-15 23:16:44 +0000112 : MF(mf), LIS(pass.getAnalysis<LiveIntervals>()),
Wei Mi9a16d652016-04-13 03:08:27 +0000113 LSS(pass.getAnalysis<LiveStacks>()),
114 AA(&pass.getAnalysis<AAResultsWrapperPass>().getAAResults()),
115 MDT(pass.getAnalysis<MachineDominatorTree>()),
116 Loops(pass.getAnalysis<MachineLoopInfo>()), VRM(vrm),
Matthias Braun941a7052016-07-28 18:40:00 +0000117 MFI(mf.getFrameInfo()), MRI(mf.getRegInfo()),
Wei Mi9a16d652016-04-13 03:08:27 +0000118 TII(*mf.getSubtarget().getInstrInfo()),
119 TRI(*mf.getSubtarget().getRegisterInfo()),
Wei Mi8c4136b2016-05-11 22:37:43 +0000120 MBFI(pass.getAnalysis<MachineBlockFrequencyInfo>()),
121 IPA(LIS, mf.getNumBlockIDs()) {}
Wei Mi9a16d652016-04-13 03:08:27 +0000122
Duncan P. N. Exon Smith91298732016-06-30 23:28:15 +0000123 void addToMergeableSpills(MachineInstr &Spill, int StackSlot,
Wei Mi9a16d652016-04-13 03:08:27 +0000124 unsigned Original);
Duncan P. N. Exon Smith91298732016-06-30 23:28:15 +0000125 bool rmFromMergeableSpills(MachineInstr &Spill, int StackSlot);
Wei Mi963f2df2016-04-15 23:16:44 +0000126 void hoistAllSpills();
127 void LRE_DidCloneVirtReg(unsigned, unsigned) override;
Wei Mi9a16d652016-04-13 03:08:27 +0000128};
129
Jakob Stoklund Olesenf8889112010-06-29 23:58:39 +0000130class InlineSpiller : public Spiller {
Jakob Stoklund Olesena00bab22011-03-14 19:56:43 +0000131 MachineFunction &MF;
132 LiveIntervals &LIS;
133 LiveStacks &LSS;
134 AliasAnalysis *AA;
Jakob Stoklund Olesena0d5ec12011-03-15 21:13:25 +0000135 MachineDominatorTree &MDT;
136 MachineLoopInfo &Loops;
Jakob Stoklund Olesena00bab22011-03-14 19:56:43 +0000137 VirtRegMap &VRM;
138 MachineFrameInfo &MFI;
139 MachineRegisterInfo &MRI;
140 const TargetInstrInfo &TII;
141 const TargetRegisterInfo &TRI;
Benjamin Kramere2a1d892013-06-17 19:00:36 +0000142 const MachineBlockFrequencyInfo &MBFI;
Jakob Stoklund Olesenbde96ad2010-06-30 23:03:52 +0000143
144 // Variables that are valid during spill(), but used by multiple methods.
Jakob Stoklund Olesena00bab22011-03-14 19:56:43 +0000145 LiveRangeEdit *Edit;
Jakob Stoklund Olesene4663452011-03-26 22:16:41 +0000146 LiveInterval *StackInt;
Jakob Stoklund Olesena00bab22011-03-14 19:56:43 +0000147 int StackSlot;
Jakob Stoklund Olesena0d5ec12011-03-15 21:13:25 +0000148 unsigned Original;
Jakob Stoklund Olesenf8889112010-06-29 23:58:39 +0000149
Jakob Stoklund Olesena00bab22011-03-14 19:56:43 +0000150 // All registers to spill to StackSlot, including the main register.
Jakob Stoklund Olesena86595e2011-03-12 04:17:20 +0000151 SmallVector<unsigned, 8> RegsToSpill;
152
153 // All COPY instructions to/from snippets.
154 // They are ignored since both operands refer to the same stack slot.
155 SmallPtrSet<MachineInstr*, 8> SnippetCopies;
156
Jakob Stoklund Olesen2edaa2f2010-10-20 22:00:51 +0000157 // Values that failed to remat at some point.
Jakob Stoklund Olesena00bab22011-03-14 19:56:43 +0000158 SmallPtrSet<VNInfo*, 8> UsedValues;
Jakob Stoklund Olesen96037182010-07-02 17:44:57 +0000159
Jakob Stoklund Olesen27320cb2011-03-18 04:23:06 +0000160 // Dead defs generated during spilling.
161 SmallVector<MachineInstr*, 8> DeadDefs;
Jakob Stoklund Olesena0d5ec12011-03-15 21:13:25 +0000162
Wei Mi9a16d652016-04-13 03:08:27 +0000163 // Object records spills information and does the hoisting.
164 HoistSpillHelper HSpiller;
165
Alexander Kornienkof817c1c2015-04-11 02:11:45 +0000166 ~InlineSpiller() override {}
Jakob Stoklund Olesenf8889112010-06-29 23:58:39 +0000167
168public:
Eric Christopherd9134482014-08-04 21:25:23 +0000169 InlineSpiller(MachineFunctionPass &pass, MachineFunction &mf, VirtRegMap &vrm)
170 : MF(mf), LIS(pass.getAnalysis<LiveIntervals>()),
171 LSS(pass.getAnalysis<LiveStacks>()),
Chandler Carruth7b560d42015-09-09 17:55:00 +0000172 AA(&pass.getAnalysis<AAResultsWrapperPass>().getAAResults()),
Eric Christopherd9134482014-08-04 21:25:23 +0000173 MDT(pass.getAnalysis<MachineDominatorTree>()),
174 Loops(pass.getAnalysis<MachineLoopInfo>()), VRM(vrm),
Matthias Braun941a7052016-07-28 18:40:00 +0000175 MFI(mf.getFrameInfo()), MRI(mf.getRegInfo()),
Eric Christopherfc6de422014-08-05 02:39:49 +0000176 TII(*mf.getSubtarget().getInstrInfo()),
177 TRI(*mf.getSubtarget().getRegisterInfo()),
Wei Mi9a16d652016-04-13 03:08:27 +0000178 MBFI(pass.getAnalysis<MachineBlockFrequencyInfo>()),
179 HSpiller(pass, mf, vrm) {}
Jakob Stoklund Olesenf8889112010-06-29 23:58:39 +0000180
Craig Topper4584cd52014-03-07 09:26:03 +0000181 void spill(LiveRangeEdit &) override;
Wei Mi9a16d652016-04-13 03:08:27 +0000182 void postOptimization() override;
Jakob Stoklund Olesen72911e42010-10-14 23:49:52 +0000183
Jakob Stoklund Olesen96037182010-07-02 17:44:57 +0000184private:
Jakob Stoklund Olesena86595e2011-03-12 04:17:20 +0000185 bool isSnippet(const LiveInterval &SnipLI);
186 void collectRegsToSpill();
187
David Majnemer42531262016-08-12 03:55:06 +0000188 bool isRegToSpill(unsigned Reg) { return is_contained(RegsToSpill, Reg); }
Jakob Stoklund Olesen27320cb2011-03-18 04:23:06 +0000189
190 bool isSibling(unsigned Reg);
Wei Mi9a16d652016-04-13 03:08:27 +0000191 bool hoistSpillInsideBB(LiveInterval &SpillLI, MachineInstr &CopyMI);
Jakob Stoklund Olesen39488642011-03-20 05:44:55 +0000192 void eliminateRedundantSpills(LiveInterval &LI, VNInfo *VNI);
Jakob Stoklund Olesen27320cb2011-03-18 04:23:06 +0000193
Jakob Stoklund Olesend8af5292011-03-29 03:12:02 +0000194 void markValueUsed(LiveInterval*, VNInfo*);
Duncan P. N. Exon Smithd6ebd072016-02-27 20:23:14 +0000195 bool reMaterializeFor(LiveInterval &, MachineInstr &MI);
Jakob Stoklund Olesen96037182010-07-02 17:44:57 +0000196 void reMaterializeAll();
197
Jakob Stoklund Olesena86595e2011-03-12 04:17:20 +0000198 bool coalesceStackAccess(MachineInstr *MI, unsigned Reg);
Jakob Stoklund Olesenabe8c092012-03-01 01:43:25 +0000199 bool foldMemoryOperand(ArrayRef<std::pair<MachineInstr*, unsigned> >,
Craig Topperc0196b12014-04-14 00:51:57 +0000200 MachineInstr *LoadMI = nullptr);
Mark Lacey9d8103d2013-08-14 23:50:16 +0000201 void insertReload(unsigned VReg, SlotIndex, MachineBasicBlock::iterator MI);
202 void insertSpill(unsigned VReg, bool isKill, MachineBasicBlock::iterator MI);
Jakob Stoklund Olesena86595e2011-03-12 04:17:20 +0000203
204 void spillAroundUses(unsigned Reg);
Jakob Stoklund Olesene991f722011-03-29 21:20:19 +0000205 void spillAll();
Jakob Stoklund Olesenf8889112010-06-29 23:58:39 +0000206};
Alexander Kornienkof00654e2015-06-23 09:49:53 +0000207}
Jakob Stoklund Olesenf8889112010-06-29 23:58:39 +0000208
209namespace llvm {
Lang Hamescdd90772014-11-06 19:12:38 +0000210
211Spiller::~Spiller() { }
212void Spiller::anchor() { }
213
Jakob Stoklund Olesen0fef9dd2010-07-20 23:50:15 +0000214Spiller *createInlineSpiller(MachineFunctionPass &pass,
215 MachineFunction &mf,
216 VirtRegMap &vrm) {
217 return new InlineSpiller(pass, mf, vrm);
Jakob Stoklund Olesenf8889112010-06-29 23:58:39 +0000218}
Lang Hamescdd90772014-11-06 19:12:38 +0000219
Alexander Kornienkof00654e2015-06-23 09:49:53 +0000220}
Jakob Stoklund Olesenf8889112010-06-29 23:58:39 +0000221
Jakob Stoklund Olesena86595e2011-03-12 04:17:20 +0000222//===----------------------------------------------------------------------===//
223// Snippets
224//===----------------------------------------------------------------------===//
225
226// When spilling a virtual register, we also spill any snippets it is connected
227// to. The snippets are small live ranges that only have a single real use,
228// leftovers from live range splitting. Spilling them enables memory operand
229// folding or tightens the live range around the single use.
230//
231// This minimizes register pressure and maximizes the store-to-load distance for
232// spill slots which can be important in tight loops.
233
234/// isFullCopyOf - If MI is a COPY to or from Reg, return the other register,
235/// otherwise return 0.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000236static unsigned isFullCopyOf(const MachineInstr &MI, unsigned Reg) {
237 if (!MI.isFullCopy())
Jakob Stoklund Olesena86595e2011-03-12 04:17:20 +0000238 return 0;
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000239 if (MI.getOperand(0).getReg() == Reg)
240 return MI.getOperand(1).getReg();
241 if (MI.getOperand(1).getReg() == Reg)
242 return MI.getOperand(0).getReg();
Jakob Stoklund Olesena86595e2011-03-12 04:17:20 +0000243 return 0;
244}
245
246/// isSnippet - Identify if a live interval is a snippet that should be spilled.
247/// It is assumed that SnipLI is a virtual register with the same original as
Jakob Stoklund Olesena00bab22011-03-14 19:56:43 +0000248/// Edit->getReg().
Jakob Stoklund Olesena86595e2011-03-12 04:17:20 +0000249bool InlineSpiller::isSnippet(const LiveInterval &SnipLI) {
Jakob Stoklund Olesena00bab22011-03-14 19:56:43 +0000250 unsigned Reg = Edit->getReg();
Jakob Stoklund Olesena86595e2011-03-12 04:17:20 +0000251
252 // A snippet is a tiny live range with only a single instruction using it
253 // besides copies to/from Reg or spills/fills. We accept:
254 //
255 // %snip = COPY %Reg / FILL fi#
256 // %snip = USE %snip
257 // %Reg = COPY %snip / SPILL %snip, fi#
258 //
Jakob Stoklund Olesena00bab22011-03-14 19:56:43 +0000259 if (SnipLI.getNumValNums() > 2 || !LIS.intervalIsInOneMBB(SnipLI))
Jakob Stoklund Olesena86595e2011-03-12 04:17:20 +0000260 return false;
261
Craig Topperc0196b12014-04-14 00:51:57 +0000262 MachineInstr *UseMI = nullptr;
Jakob Stoklund Olesena86595e2011-03-12 04:17:20 +0000263
264 // Check that all uses satisfy our criteria.
Owen Andersonabb90c92014-03-13 06:02:25 +0000265 for (MachineRegisterInfo::reg_instr_nodbg_iterator
266 RI = MRI.reg_instr_nodbg_begin(SnipLI.reg),
267 E = MRI.reg_instr_nodbg_end(); RI != E; ) {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000268 MachineInstr &MI = *RI++;
Jakob Stoklund Olesena86595e2011-03-12 04:17:20 +0000269
270 // Allow copies to/from Reg.
271 if (isFullCopyOf(MI, Reg))
272 continue;
273
274 // Allow stack slot loads.
275 int FI;
Jakob Stoklund Olesena00bab22011-03-14 19:56:43 +0000276 if (SnipLI.reg == TII.isLoadFromStackSlot(MI, FI) && FI == StackSlot)
Jakob Stoklund Olesena86595e2011-03-12 04:17:20 +0000277 continue;
278
279 // Allow stack slot stores.
Jakob Stoklund Olesena00bab22011-03-14 19:56:43 +0000280 if (SnipLI.reg == TII.isStoreToStackSlot(MI, FI) && FI == StackSlot)
Jakob Stoklund Olesena86595e2011-03-12 04:17:20 +0000281 continue;
282
283 // Allow a single additional instruction.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000284 if (UseMI && &MI != UseMI)
Jakob Stoklund Olesena86595e2011-03-12 04:17:20 +0000285 return false;
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000286 UseMI = &MI;
Jakob Stoklund Olesena86595e2011-03-12 04:17:20 +0000287 }
288 return true;
289}
290
291/// collectRegsToSpill - Collect live range snippets that only have a single
292/// real use.
293void InlineSpiller::collectRegsToSpill() {
Jakob Stoklund Olesena00bab22011-03-14 19:56:43 +0000294 unsigned Reg = Edit->getReg();
Jakob Stoklund Olesena86595e2011-03-12 04:17:20 +0000295
296 // Main register always spills.
297 RegsToSpill.assign(1, Reg);
298 SnippetCopies.clear();
299
300 // Snippets all have the same original, so there can't be any for an original
301 // register.
Jakob Stoklund Olesena0d5ec12011-03-15 21:13:25 +0000302 if (Original == Reg)
Jakob Stoklund Olesena86595e2011-03-12 04:17:20 +0000303 return;
304
Owen Andersonabb90c92014-03-13 06:02:25 +0000305 for (MachineRegisterInfo::reg_instr_iterator
306 RI = MRI.reg_instr_begin(Reg), E = MRI.reg_instr_end(); RI != E; ) {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000307 MachineInstr &MI = *RI++;
Jakob Stoklund Olesena86595e2011-03-12 04:17:20 +0000308 unsigned SnipReg = isFullCopyOf(MI, Reg);
Jakob Stoklund Olesen27320cb2011-03-18 04:23:06 +0000309 if (!isSibling(SnipReg))
Jakob Stoklund Olesena86595e2011-03-12 04:17:20 +0000310 continue;
Jakob Stoklund Olesena00bab22011-03-14 19:56:43 +0000311 LiveInterval &SnipLI = LIS.getInterval(SnipReg);
Jakob Stoklund Olesena86595e2011-03-12 04:17:20 +0000312 if (!isSnippet(SnipLI))
313 continue;
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000314 SnippetCopies.insert(&MI);
Jakob Stoklund Olesenc5a8c082011-05-05 17:22:53 +0000315 if (isRegToSpill(SnipReg))
316 continue;
317 RegsToSpill.push_back(SnipReg);
Jakob Stoklund Olesena86595e2011-03-12 04:17:20 +0000318 DEBUG(dbgs() << "\talso spill snippet " << SnipLI << '\n');
Jakob Stoklund Olesenc5a8c082011-05-05 17:22:53 +0000319 ++NumSnippets;
Jakob Stoklund Olesena86595e2011-03-12 04:17:20 +0000320 }
321}
322
Jakob Stoklund Olesen27320cb2011-03-18 04:23:06 +0000323bool InlineSpiller::isSibling(unsigned Reg) {
324 return TargetRegisterInfo::isVirtualRegister(Reg) &&
325 VRM.getOriginal(Reg) == Original;
326}
327
Wei Mi9a16d652016-04-13 03:08:27 +0000328/// It is beneficial to spill to earlier place in the same BB in case
329/// as follows:
330/// There is an alternative def earlier in the same MBB.
331/// Hoist the spill as far as possible in SpillMBB. This can ease
332/// register pressure:
Hans Wennborg5a7723c2016-04-08 15:17:43 +0000333///
Wei Mi9a16d652016-04-13 03:08:27 +0000334/// x = def
335/// y = use x
336/// s = copy x
Hans Wennborg5a7723c2016-04-08 15:17:43 +0000337///
Wei Mi9a16d652016-04-13 03:08:27 +0000338/// Hoisting the spill of s to immediately after the def removes the
339/// interference between x and y:
Hans Wennborg5a7723c2016-04-08 15:17:43 +0000340///
Wei Mi9a16d652016-04-13 03:08:27 +0000341/// x = def
342/// spill x
343/// y = use x<kill>
Hans Wennborg5a7723c2016-04-08 15:17:43 +0000344///
Wei Mi9a16d652016-04-13 03:08:27 +0000345/// This hoist only helps when the copy kills its source.
Hans Wennborg5a7723c2016-04-08 15:17:43 +0000346///
Wei Mi9a16d652016-04-13 03:08:27 +0000347bool InlineSpiller::hoistSpillInsideBB(LiveInterval &SpillLI,
348 MachineInstr &CopyMI) {
Hans Wennborg5a7723c2016-04-08 15:17:43 +0000349 SlotIndex Idx = LIS.getInstructionIndex(CopyMI);
Wei Mi9a16d652016-04-13 03:08:27 +0000350#ifndef NDEBUG
Hans Wennborg5a7723c2016-04-08 15:17:43 +0000351 VNInfo *VNI = SpillLI.getVNInfoAt(Idx.getRegSlot());
352 assert(VNI && VNI->def == Idx.getRegSlot() && "Not defined by copy");
Wei Mi9a16d652016-04-13 03:08:27 +0000353#endif
Wei Mifb5252c2016-04-04 17:45:03 +0000354
Wei Mi9a16d652016-04-13 03:08:27 +0000355 unsigned SrcReg = CopyMI.getOperand(1).getReg();
356 LiveInterval &SrcLI = LIS.getInterval(SrcReg);
357 VNInfo *SrcVNI = SrcLI.getVNInfoAt(Idx);
358 LiveQueryResult SrcQ = SrcLI.Query(Idx);
359 MachineBasicBlock *DefMBB = LIS.getMBBFromIndex(SrcVNI->def);
360 if (DefMBB != CopyMI.getParent() || !SrcQ.isKill())
Hans Wennborg5a7723c2016-04-08 15:17:43 +0000361 return false;
362
Jakob Stoklund Olesen27320cb2011-03-18 04:23:06 +0000363 // Conservatively extend the stack slot range to the range of the original
364 // value. We may be able to do better with stack slot coloring by being more
365 // careful here.
Jakob Stoklund Olesene4663452011-03-26 22:16:41 +0000366 assert(StackInt && "No stack slot assigned yet.");
Jakob Stoklund Olesen27320cb2011-03-18 04:23:06 +0000367 LiveInterval &OrigLI = LIS.getInterval(Original);
368 VNInfo *OrigVNI = OrigLI.getVNInfoAt(Idx);
Jakob Stoklund Olesene4663452011-03-26 22:16:41 +0000369 StackInt->MergeValueInAsValue(OrigLI, OrigVNI, StackInt->getValNumInfo(0));
Jakob Stoklund Olesen86985072011-03-19 23:02:47 +0000370 DEBUG(dbgs() << "\tmerged orig valno " << OrigVNI->id << ": "
Jakob Stoklund Olesene4663452011-03-26 22:16:41 +0000371 << *StackInt << '\n');
Jakob Stoklund Olesen27320cb2011-03-18 04:23:06 +0000372
Wei Mi9a16d652016-04-13 03:08:27 +0000373 // We are going to spill SrcVNI immediately after its def, so clear out
Jakob Stoklund Olesen27320cb2011-03-18 04:23:06 +0000374 // any later spills of the same value.
Wei Mi9a16d652016-04-13 03:08:27 +0000375 eliminateRedundantSpills(SrcLI, SrcVNI);
Jakob Stoklund Olesen27320cb2011-03-18 04:23:06 +0000376
Wei Mi9a16d652016-04-13 03:08:27 +0000377 MachineBasicBlock *MBB = LIS.getMBBFromIndex(SrcVNI->def);
Jakob Stoklund Olesen27320cb2011-03-18 04:23:06 +0000378 MachineBasicBlock::iterator MII;
Wei Mi9a16d652016-04-13 03:08:27 +0000379 if (SrcVNI->isPHIDef())
Keith Walker830a8c12016-09-16 14:07:29 +0000380 MII = MBB->SkipPHIsLabelsAndDebug(MBB->begin());
Jakob Stoklund Olesen27320cb2011-03-18 04:23:06 +0000381 else {
Wei Mi9a16d652016-04-13 03:08:27 +0000382 MachineInstr *DefMI = LIS.getInstructionFromIndex(SrcVNI->def);
Jakob Stoklund Olesenec9b4a62011-04-30 06:42:21 +0000383 assert(DefMI && "Defining instruction disappeared");
384 MII = DefMI;
Jakob Stoklund Olesen27320cb2011-03-18 04:23:06 +0000385 ++MII;
386 }
387 // Insert spill without kill flag immediately after def.
Wei Mi9a16d652016-04-13 03:08:27 +0000388 TII.storeRegToStackSlot(*MBB, MII, SrcReg, false, StackSlot,
389 MRI.getRegClass(SrcReg), &TRI);
Jakob Stoklund Olesen27320cb2011-03-18 04:23:06 +0000390 --MII; // Point to store instruction.
Duncan P. N. Exon Smith3ac9cc62016-02-27 06:40:41 +0000391 LIS.InsertMachineInstrInMaps(*MII);
Wei Mi9a16d652016-04-13 03:08:27 +0000392 DEBUG(dbgs() << "\thoisted: " << SrcVNI->def << '\t' << *MII);
Jakob Stoklund Olesenc5a8c082011-05-05 17:22:53 +0000393
Duncan P. N. Exon Smith91298732016-06-30 23:28:15 +0000394 HSpiller.addToMergeableSpills(*MII, StackSlot, Original);
Jakob Stoklund Olesen37eb6962011-09-15 17:54:28 +0000395 ++NumSpills;
Jakob Stoklund Olesen27320cb2011-03-18 04:23:06 +0000396 return true;
397}
398
Jakob Stoklund Olesen39488642011-03-20 05:44:55 +0000399/// eliminateRedundantSpills - SLI:VNI is known to be on the stack. Remove any
400/// redundant spills of this value in SLI.reg and sibling copies.
401void InlineSpiller::eliminateRedundantSpills(LiveInterval &SLI, VNInfo *VNI) {
Jakob Stoklund Olesene55003f2011-03-20 05:44:58 +0000402 assert(VNI && "Missing value");
Jakob Stoklund Olesen39488642011-03-20 05:44:55 +0000403 SmallVector<std::pair<LiveInterval*, VNInfo*>, 8> WorkList;
404 WorkList.push_back(std::make_pair(&SLI, VNI));
Jakob Stoklund Olesene4663452011-03-26 22:16:41 +0000405 assert(StackInt && "No stack slot assigned yet.");
Jakob Stoklund Olesen27320cb2011-03-18 04:23:06 +0000406
407 do {
Jakob Stoklund Olesen39488642011-03-20 05:44:55 +0000408 LiveInterval *LI;
Benjamin Kramerd6f1f842014-03-02 13:30:33 +0000409 std::tie(LI, VNI) = WorkList.pop_back_val();
Jakob Stoklund Olesen39488642011-03-20 05:44:55 +0000410 unsigned Reg = LI->reg;
Jakob Stoklund Olesenec9b4a62011-04-30 06:42:21 +0000411 DEBUG(dbgs() << "Checking redundant spills for "
412 << VNI->id << '@' << VNI->def << " in " << *LI << '\n');
Jakob Stoklund Olesen27320cb2011-03-18 04:23:06 +0000413
414 // Regs to spill are taken care of.
415 if (isRegToSpill(Reg))
416 continue;
417
418 // Add all of VNI's live range to StackInt.
Jakob Stoklund Olesene4663452011-03-26 22:16:41 +0000419 StackInt->MergeValueInAsValue(*LI, VNI, StackInt->getValNumInfo(0));
420 DEBUG(dbgs() << "Merged to stack int: " << *StackInt << '\n');
Jakob Stoklund Olesen27320cb2011-03-18 04:23:06 +0000421
422 // Find all spills and copies of VNI.
Owen Andersonabb90c92014-03-13 06:02:25 +0000423 for (MachineRegisterInfo::use_instr_nodbg_iterator
424 UI = MRI.use_instr_nodbg_begin(Reg), E = MRI.use_instr_nodbg_end();
425 UI != E; ) {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000426 MachineInstr &MI = *UI++;
427 if (!MI.isCopy() && !MI.mayStore())
Jakob Stoklund Olesen27320cb2011-03-18 04:23:06 +0000428 continue;
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000429 SlotIndex Idx = LIS.getInstructionIndex(MI);
Jakob Stoklund Olesen39488642011-03-20 05:44:55 +0000430 if (LI->getVNInfoAt(Idx) != VNI)
Jakob Stoklund Olesen27320cb2011-03-18 04:23:06 +0000431 continue;
432
433 // Follow sibling copies down the dominator tree.
434 if (unsigned DstReg = isFullCopyOf(MI, Reg)) {
435 if (isSibling(DstReg)) {
436 LiveInterval &DstLI = LIS.getInterval(DstReg);
Jakob Stoklund Olesen90b5e562011-11-13 20:45:27 +0000437 VNInfo *DstVNI = DstLI.getVNInfoAt(Idx.getRegSlot());
Jakob Stoklund Olesen27320cb2011-03-18 04:23:06 +0000438 assert(DstVNI && "Missing defined value");
Jakob Stoklund Olesen90b5e562011-11-13 20:45:27 +0000439 assert(DstVNI->def == Idx.getRegSlot() && "Wrong copy def slot");
Jakob Stoklund Olesen39488642011-03-20 05:44:55 +0000440 WorkList.push_back(std::make_pair(&DstLI, DstVNI));
Jakob Stoklund Olesen27320cb2011-03-18 04:23:06 +0000441 }
442 continue;
443 }
444
445 // Erase spills.
446 int FI;
447 if (Reg == TII.isStoreToStackSlot(MI, FI) && FI == StackSlot) {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000448 DEBUG(dbgs() << "Redundant spill " << Idx << '\t' << MI);
Jakob Stoklund Olesen27320cb2011-03-18 04:23:06 +0000449 // eliminateDeadDefs won't normally remove stores, so switch opcode.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000450 MI.setDesc(TII.get(TargetOpcode::KILL));
451 DeadDefs.push_back(&MI);
Jakob Stoklund Olesen37eb6962011-09-15 17:54:28 +0000452 ++NumSpillsRemoved;
Duncan P. N. Exon Smith91298732016-06-30 23:28:15 +0000453 if (HSpiller.rmFromMergeableSpills(MI, StackSlot))
Wei Mi9a16d652016-04-13 03:08:27 +0000454 --NumSpills;
Jakob Stoklund Olesen27320cb2011-03-18 04:23:06 +0000455 }
456 }
457 } while (!WorkList.empty());
458}
459
Jakob Stoklund Olesen2edaa2f2010-10-20 22:00:51 +0000460
Jakob Stoklund Olesend8af5292011-03-29 03:12:02 +0000461//===----------------------------------------------------------------------===//
462// Rematerialization
463//===----------------------------------------------------------------------===//
464
465/// markValueUsed - Remember that VNI failed to rematerialize, so its defining
466/// instruction cannot be eliminated. See through snippet copies
467void InlineSpiller::markValueUsed(LiveInterval *LI, VNInfo *VNI) {
468 SmallVector<std::pair<LiveInterval*, VNInfo*>, 8> WorkList;
469 WorkList.push_back(std::make_pair(LI, VNI));
470 do {
Benjamin Kramerd6f1f842014-03-02 13:30:33 +0000471 std::tie(LI, VNI) = WorkList.pop_back_val();
David Blaikie70573dc2014-11-19 07:49:26 +0000472 if (!UsedValues.insert(VNI).second)
Jakob Stoklund Olesend8af5292011-03-29 03:12:02 +0000473 continue;
474
475 if (VNI->isPHIDef()) {
476 MachineBasicBlock *MBB = LIS.getMBBFromIndex(VNI->def);
Craig Topper73275a22015-12-24 05:20:40 +0000477 for (MachineBasicBlock *P : MBB->predecessors()) {
478 VNInfo *PVNI = LI->getVNInfoBefore(LIS.getMBBEndIdx(P));
Jakob Stoklund Olesend8af5292011-03-29 03:12:02 +0000479 if (PVNI)
480 WorkList.push_back(std::make_pair(LI, PVNI));
481 }
482 continue;
483 }
484
485 // Follow snippet copies.
486 MachineInstr *MI = LIS.getInstructionFromIndex(VNI->def);
487 if (!SnippetCopies.count(MI))
488 continue;
489 LiveInterval &SnipLI = LIS.getInterval(MI->getOperand(1).getReg());
490 assert(isRegToSpill(SnipLI.reg) && "Unexpected register in copy");
Jakob Stoklund Olesen90b5e562011-11-13 20:45:27 +0000491 VNInfo *SnipVNI = SnipLI.getVNInfoAt(VNI->def.getRegSlot(true));
Jakob Stoklund Olesend8af5292011-03-29 03:12:02 +0000492 assert(SnipVNI && "Snippet undefined before copy");
493 WorkList.push_back(std::make_pair(&SnipLI, SnipVNI));
494 } while (!WorkList.empty());
495}
496
497/// reMaterializeFor - Attempt to rematerialize before MI instead of reloading.
Duncan P. N. Exon Smithd6ebd072016-02-27 20:23:14 +0000498bool InlineSpiller::reMaterializeFor(LiveInterval &VirtReg, MachineInstr &MI) {
Patrik Hagglund296acbf2014-09-01 11:04:07 +0000499
500 // Analyze instruction
501 SmallVector<std::pair<MachineInstr *, unsigned>, 8> Ops;
502 MIBundleOperands::VirtRegInfo RI =
Duncan P. N. Exon Smithd6ebd072016-02-27 20:23:14 +0000503 MIBundleOperands(MI).analyzeVirtReg(VirtReg.reg, &Ops);
Patrik Hagglund296acbf2014-09-01 11:04:07 +0000504
505 if (!RI.Reads)
506 return false;
507
Duncan P. N. Exon Smithd6ebd072016-02-27 20:23:14 +0000508 SlotIndex UseIdx = LIS.getInstructionIndex(MI).getRegSlot(true);
Jakob Stoklund Olesenc0dd3da2011-07-18 05:31:59 +0000509 VNInfo *ParentVNI = VirtReg.getVNInfoAt(UseIdx.getBaseIndex());
Jakob Stoklund Olesend8af5292011-03-29 03:12:02 +0000510
511 if (!ParentVNI) {
Jakob Stoklund Olesen96037182010-07-02 17:44:57 +0000512 DEBUG(dbgs() << "\tadding <undef> flags: ");
Duncan P. N. Exon Smithd6ebd072016-02-27 20:23:14 +0000513 for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
514 MachineOperand &MO = MI.getOperand(i);
Jakob Stoklund Olesen0ed9ebc2011-03-29 17:47:02 +0000515 if (MO.isReg() && MO.isUse() && MO.getReg() == VirtReg.reg)
Jakob Stoklund Olesen96037182010-07-02 17:44:57 +0000516 MO.setIsUndef();
517 }
Duncan P. N. Exon Smithd6ebd072016-02-27 20:23:14 +0000518 DEBUG(dbgs() << UseIdx << '\t' << MI);
Jakob Stoklund Olesen96037182010-07-02 17:44:57 +0000519 return true;
520 }
Jakob Stoklund Olesen2edaa2f2010-10-20 22:00:51 +0000521
Duncan P. N. Exon Smithd6ebd072016-02-27 20:23:14 +0000522 if (SnippetCopies.count(&MI))
Jakob Stoklund Olesena86595e2011-03-12 04:17:20 +0000523 return false;
Jakob Stoklund Olesena86595e2011-03-12 04:17:20 +0000524
Wei Mi9a16d652016-04-13 03:08:27 +0000525 LiveInterval &OrigLI = LIS.getInterval(Original);
526 VNInfo *OrigVNI = OrigLI.getVNInfoAt(UseIdx);
Jakob Stoklund Olesend8af5292011-03-29 03:12:02 +0000527 LiveRangeEdit::Remat RM(ParentVNI);
Wei Mi9a16d652016-04-13 03:08:27 +0000528 RM.OrigMI = LIS.getInstructionFromIndex(OrigVNI->def);
529
530 if (!Edit->canRematerializeAt(RM, OrigVNI, UseIdx, false)) {
Jakob Stoklund Olesend8af5292011-03-29 03:12:02 +0000531 markValueUsed(&VirtReg, ParentVNI);
Duncan P. N. Exon Smithd6ebd072016-02-27 20:23:14 +0000532 DEBUG(dbgs() << "\tcannot remat for " << UseIdx << '\t' << MI);
Jakob Stoklund Olesen96037182010-07-02 17:44:57 +0000533 return false;
534 }
535
Jakob Stoklund Olesen0ed9ebc2011-03-29 17:47:02 +0000536 // If the instruction also writes VirtReg.reg, it had better not require the
537 // same register for uses and defs.
Jakob Stoklund Olesenabe8c092012-03-01 01:43:25 +0000538 if (RI.Tied) {
539 markValueUsed(&VirtReg, ParentVNI);
Duncan P. N. Exon Smithd6ebd072016-02-27 20:23:14 +0000540 DEBUG(dbgs() << "\tcannot remat tied reg: " << UseIdx << '\t' << MI);
Jakob Stoklund Olesenabe8c092012-03-01 01:43:25 +0000541 return false;
Jakob Stoklund Olesen96037182010-07-02 17:44:57 +0000542 }
543
Jakob Stoklund Olesen3b2966d2010-12-18 03:04:14 +0000544 // Before rematerializing into a register for a single instruction, try to
545 // fold a load into the instruction. That avoids allocating a new register.
Evan Cheng7f8e5632011-12-07 07:15:52 +0000546 if (RM.OrigMI->canFoldAsLoad() &&
Jakob Stoklund Olesenabe8c092012-03-01 01:43:25 +0000547 foldMemoryOperand(Ops, RM.OrigMI)) {
Jakob Stoklund Olesena00bab22011-03-14 19:56:43 +0000548 Edit->markRematerialized(RM.ParentVNI);
Jakob Stoklund Olesenc5a8c082011-05-05 17:22:53 +0000549 ++NumFoldedLoads;
Jakob Stoklund Olesen3b2966d2010-12-18 03:04:14 +0000550 return true;
551 }
552
Wolfgang Pieb8df58f42016-08-16 17:12:50 +0000553 // Allocate a new register for the remat.
Mark Lacey9d8103d2013-08-14 23:50:16 +0000554 unsigned NewVReg = Edit->createFrom(Original);
Jakob Stoklund Olesen96037182010-07-02 17:44:57 +0000555
556 // Finally we can rematerialize OrigMI before MI.
Duncan P. N. Exon Smithd6ebd072016-02-27 20:23:14 +0000557 SlotIndex DefIdx =
558 Edit->rematerializeAt(*MI.getParent(), MI, NewVReg, RM, TRI);
Wolfgang Pieb8df58f42016-08-16 17:12:50 +0000559
560 // We take the DebugLoc from MI, since OrigMI may be attributed to a
Junmo Park061bec82017-02-25 01:50:45 +0000561 // different source location.
Wolfgang Pieb8df58f42016-08-16 17:12:50 +0000562 auto *NewMI = LIS.getInstructionFromIndex(DefIdx);
563 NewMI->setDebugLoc(MI.getDebugLoc());
564
Mark Lacey9d8103d2013-08-14 23:50:16 +0000565 (void)DefIdx;
Jakob Stoklund Olesenc6a20412011-02-08 19:33:55 +0000566 DEBUG(dbgs() << "\tremat: " << DefIdx << '\t'
Jakob Stoklund Olesena00bab22011-03-14 19:56:43 +0000567 << *LIS.getInstructionFromIndex(DefIdx));
Jakob Stoklund Olesen96037182010-07-02 17:44:57 +0000568
569 // Replace operands
Craig Topper73275a22015-12-24 05:20:40 +0000570 for (const auto &OpPair : Ops) {
571 MachineOperand &MO = OpPair.first->getOperand(OpPair.second);
Jakob Stoklund Olesen0ed9ebc2011-03-29 17:47:02 +0000572 if (MO.isReg() && MO.isUse() && MO.getReg() == VirtReg.reg) {
Mark Lacey9d8103d2013-08-14 23:50:16 +0000573 MO.setReg(NewVReg);
Jakob Stoklund Olesen96037182010-07-02 17:44:57 +0000574 MO.setIsKill();
575 }
576 }
Duncan P. N. Exon Smithd6ebd072016-02-27 20:23:14 +0000577 DEBUG(dbgs() << "\t " << UseIdx << '\t' << MI << '\n');
Jakob Stoklund Olesen96037182010-07-02 17:44:57 +0000578
Jakob Stoklund Olesenc5a8c082011-05-05 17:22:53 +0000579 ++NumRemats;
Jakob Stoklund Olesenbde96ad2010-06-30 23:03:52 +0000580 return true;
581}
582
Jakob Stoklund Olesen72911e42010-10-14 23:49:52 +0000583/// reMaterializeAll - Try to rematerialize as many uses as possible,
Jakob Stoklund Olesen96037182010-07-02 17:44:57 +0000584/// and trim the live ranges after.
585void InlineSpiller::reMaterializeAll() {
Pete Cooper2bde2f42012-04-02 22:22:53 +0000586 if (!Edit->anyRematerializable(AA))
Jakob Stoklund Olesen96037182010-07-02 17:44:57 +0000587 return;
588
Jakob Stoklund Olesena00bab22011-03-14 19:56:43 +0000589 UsedValues.clear();
Jakob Stoklund Olesen2edaa2f2010-10-20 22:00:51 +0000590
Jakob Stoklund Olesend8af5292011-03-29 03:12:02 +0000591 // Try to remat before all uses of snippets.
Jakob Stoklund Olesen96037182010-07-02 17:44:57 +0000592 bool anyRemat = false;
Craig Topper73275a22015-12-24 05:20:40 +0000593 for (unsigned Reg : RegsToSpill) {
Jakob Stoklund Olesend8af5292011-03-29 03:12:02 +0000594 LiveInterval &LI = LIS.getInterval(Reg);
Patrik Hagglund296acbf2014-09-01 11:04:07 +0000595 for (MachineRegisterInfo::reg_bundle_iterator
596 RegI = MRI.reg_bundle_begin(Reg), E = MRI.reg_bundle_end();
597 RegI != E; ) {
Duncan P. N. Exon Smithd6ebd072016-02-27 20:23:14 +0000598 MachineInstr &MI = *RegI++;
Patrik Hagglund296acbf2014-09-01 11:04:07 +0000599
600 // Debug values are not allowed to affect codegen.
Duncan P. N. Exon Smithd6ebd072016-02-27 20:23:14 +0000601 if (MI.isDebugValue())
Patrik Hagglund296acbf2014-09-01 11:04:07 +0000602 continue;
603
Jakob Stoklund Olesend8af5292011-03-29 03:12:02 +0000604 anyRemat |= reMaterializeFor(LI, MI);
Owen Andersonabb90c92014-03-13 06:02:25 +0000605 }
Jakob Stoklund Olesend8af5292011-03-29 03:12:02 +0000606 }
Jakob Stoklund Olesen96037182010-07-02 17:44:57 +0000607 if (!anyRemat)
608 return;
609
610 // Remove any values that were completely rematted.
Craig Topper73275a22015-12-24 05:20:40 +0000611 for (unsigned Reg : RegsToSpill) {
Jakob Stoklund Olesend8af5292011-03-29 03:12:02 +0000612 LiveInterval &LI = LIS.getInterval(Reg);
613 for (LiveInterval::vni_iterator I = LI.vni_begin(), E = LI.vni_end();
614 I != E; ++I) {
615 VNInfo *VNI = *I;
Jakob Stoklund Olesenadd79c62011-03-29 17:47:00 +0000616 if (VNI->isUnused() || VNI->isPHIDef() || UsedValues.count(VNI))
Jakob Stoklund Olesencf6c5c92010-07-02 19:54:40 +0000617 continue;
Jakob Stoklund Olesend8af5292011-03-29 03:12:02 +0000618 MachineInstr *MI = LIS.getInstructionFromIndex(VNI->def);
619 MI->addRegisterDead(Reg, &TRI);
620 if (!MI->allDefsAreDead())
621 continue;
622 DEBUG(dbgs() << "All defs dead: " << *MI);
623 DeadDefs.push_back(MI);
Jakob Stoklund Olesencf6c5c92010-07-02 19:54:40 +0000624 }
Jakob Stoklund Olesen96037182010-07-02 17:44:57 +0000625 }
Jakob Stoklund Olesenadd79c62011-03-29 17:47:00 +0000626
627 // Eliminate dead code after remat. Note that some snippet copies may be
628 // deleted here.
629 if (DeadDefs.empty())
630 return;
631 DEBUG(dbgs() << "Remat created " << DeadDefs.size() << " dead defs.\n");
Wei Mic0223702016-07-08 21:08:09 +0000632 Edit->eliminateDeadDefs(DeadDefs, RegsToSpill, AA);
Jakob Stoklund Olesenadd79c62011-03-29 17:47:00 +0000633
Wei Mia62f0582016-02-05 18:14:24 +0000634 // LiveRangeEdit::eliminateDeadDef is used to remove dead define instructions
635 // after rematerialization. To remove a VNI for a vreg from its LiveInterval,
636 // LiveIntervals::removeVRegDefAt is used. However, after non-PHI VNIs are all
637 // removed, PHI VNI are still left in the LiveInterval.
638 // So to get rid of unused reg, we need to check whether it has non-dbg
639 // reference instead of whether it has non-empty interval.
Benjamin Kramer391f5a62013-05-05 11:29:14 +0000640 unsigned ResultPos = 0;
Craig Topper73275a22015-12-24 05:20:40 +0000641 for (unsigned Reg : RegsToSpill) {
Wei Mia62f0582016-02-05 18:14:24 +0000642 if (MRI.reg_nodbg_empty(Reg)) {
Benjamin Kramer391f5a62013-05-05 11:29:14 +0000643 Edit->eraseVirtReg(Reg);
Jakob Stoklund Olesenadd79c62011-03-29 17:47:00 +0000644 continue;
645 }
Wei Mia62f0582016-02-05 18:14:24 +0000646 assert((LIS.hasInterval(Reg) && !LIS.getInterval(Reg).empty()) &&
647 "Reg with empty interval has reference");
Benjamin Kramer391f5a62013-05-05 11:29:14 +0000648 RegsToSpill[ResultPos++] = Reg;
Jakob Stoklund Olesenadd79c62011-03-29 17:47:00 +0000649 }
Benjamin Kramer391f5a62013-05-05 11:29:14 +0000650 RegsToSpill.erase(RegsToSpill.begin() + ResultPos, RegsToSpill.end());
Jakob Stoklund Olesenadd79c62011-03-29 17:47:00 +0000651 DEBUG(dbgs() << RegsToSpill.size() << " registers to spill after remat.\n");
Jakob Stoklund Olesen96037182010-07-02 17:44:57 +0000652}
653
Jakob Stoklund Olesene991f722011-03-29 21:20:19 +0000654
655//===----------------------------------------------------------------------===//
656// Spilling
657//===----------------------------------------------------------------------===//
658
Jakob Stoklund Olesena00bab22011-03-14 19:56:43 +0000659/// If MI is a load or store of StackSlot, it can be removed.
Jakob Stoklund Olesena86595e2011-03-12 04:17:20 +0000660bool InlineSpiller::coalesceStackAccess(MachineInstr *MI, unsigned Reg) {
Jakob Stoklund Olesen7fd49052010-08-04 22:35:11 +0000661 int FI = 0;
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000662 unsigned InstrReg = TII.isLoadFromStackSlot(*MI, FI);
Jakob Stoklund Olesen37eb6962011-09-15 17:54:28 +0000663 bool IsLoad = InstrReg;
664 if (!IsLoad)
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000665 InstrReg = TII.isStoreToStackSlot(*MI, FI);
Jakob Stoklund Olesen7fd49052010-08-04 22:35:11 +0000666
667 // We have a stack access. Is it the right register and slot?
Jakob Stoklund Olesena00bab22011-03-14 19:56:43 +0000668 if (InstrReg != Reg || FI != StackSlot)
Jakob Stoklund Olesen7fd49052010-08-04 22:35:11 +0000669 return false;
670
Wei Mi9a16d652016-04-13 03:08:27 +0000671 if (!IsLoad)
Duncan P. N. Exon Smith91298732016-06-30 23:28:15 +0000672 HSpiller.rmFromMergeableSpills(*MI, StackSlot);
Wei Mi9a16d652016-04-13 03:08:27 +0000673
Jakob Stoklund Olesen7fd49052010-08-04 22:35:11 +0000674 DEBUG(dbgs() << "Coalescing stack access: " << *MI);
Duncan P. N. Exon Smith3ac9cc62016-02-27 06:40:41 +0000675 LIS.RemoveMachineInstrFromMaps(*MI);
Jakob Stoklund Olesen7fd49052010-08-04 22:35:11 +0000676 MI->eraseFromParent();
Jakob Stoklund Olesen37eb6962011-09-15 17:54:28 +0000677
678 if (IsLoad) {
679 ++NumReloadsRemoved;
680 --NumReloads;
681 } else {
682 ++NumSpillsRemoved;
683 --NumSpills;
684 }
685
Jakob Stoklund Olesen7fd49052010-08-04 22:35:11 +0000686 return true;
687}
688
Junmo Parkc7479ba2017-03-28 04:14:25 +0000689#if !defined(NDEBUG) || defined(LLVM_ENABLE_DUMP)
690LLVM_DUMP_METHOD
Mark Lacey9d8103d2013-08-14 23:50:16 +0000691// Dump the range of instructions from B to E with their slot indexes.
692static void dumpMachineInstrRangeWithSlotIndex(MachineBasicBlock::iterator B,
693 MachineBasicBlock::iterator E,
694 LiveIntervals const &LIS,
695 const char *const header,
696 unsigned VReg =0) {
697 char NextLine = '\n';
698 char SlotIndent = '\t';
699
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +0000700 if (std::next(B) == E) {
Mark Lacey9d8103d2013-08-14 23:50:16 +0000701 NextLine = ' ';
702 SlotIndent = ' ';
703 }
704
705 dbgs() << '\t' << header << ": " << NextLine;
706
707 for (MachineBasicBlock::iterator I = B; I != E; ++I) {
Duncan P. N. Exon Smith3ac9cc62016-02-27 06:40:41 +0000708 SlotIndex Idx = LIS.getInstructionIndex(*I).getRegSlot();
Mark Lacey9d8103d2013-08-14 23:50:16 +0000709
710 // If a register was passed in and this instruction has it as a
711 // destination that is marked as an early clobber, print the
712 // early-clobber slot index.
713 if (VReg) {
714 MachineOperand *MO = I->findRegisterDefOperand(VReg);
715 if (MO && MO->isEarlyClobber())
716 Idx = Idx.getRegSlot(true);
717 }
718
719 dbgs() << SlotIndent << Idx << '\t' << *I;
720 }
721}
722#endif
723
Jakob Stoklund Olesenabe8c092012-03-01 01:43:25 +0000724/// foldMemoryOperand - Try folding stack slot references in Ops into their
725/// instructions.
726///
727/// @param Ops Operand indices from analyzeVirtReg().
Jakob Stoklund Olesen3b2966d2010-12-18 03:04:14 +0000728/// @param LoadMI Load instruction to use instead of stack slot when non-null.
Jakob Stoklund Olesenabe8c092012-03-01 01:43:25 +0000729/// @return True on success.
730bool InlineSpiller::
731foldMemoryOperand(ArrayRef<std::pair<MachineInstr*, unsigned> > Ops,
732 MachineInstr *LoadMI) {
733 if (Ops.empty())
734 return false;
735 // Don't attempt folding in bundles.
736 MachineInstr *MI = Ops.front().first;
737 if (Ops.back().first != MI || MI->isBundled())
738 return false;
739
Jakob Stoklund Olesenc94c9672011-09-15 18:22:52 +0000740 bool WasCopy = MI->isCopy();
Jakob Stoklund Oleseneef48b62011-11-10 00:17:03 +0000741 unsigned ImpReg = 0;
742
Michael Kuperstein47eb85a2016-11-23 18:33:49 +0000743 // Spill subregs if the target allows it.
744 // We always want to spill subregs for stackmap/patchpoint pseudos.
745 bool SpillSubRegs = TII.isSubregFoldable() ||
746 MI->getOpcode() == TargetOpcode::STATEPOINT ||
747 MI->getOpcode() == TargetOpcode::PATCHPOINT ||
748 MI->getOpcode() == TargetOpcode::STACKMAP;
Andrew Trick10d5be42013-11-17 01:36:23 +0000749
Jakob Stoklund Olesen8656a452010-07-01 00:13:04 +0000750 // TargetInstrInfo::foldMemoryOperand only expects explicit, non-tied
751 // operands.
752 SmallVector<unsigned, 8> FoldOps;
Craig Topper73275a22015-12-24 05:20:40 +0000753 for (const auto &OpPair : Ops) {
754 unsigned Idx = OpPair.second;
755 assert(MI == OpPair.first && "Instruction conflict during operand folding");
Jakob Stoklund Olesen8656a452010-07-01 00:13:04 +0000756 MachineOperand &MO = MI->getOperand(Idx);
Jakob Stoklund Oleseneef48b62011-11-10 00:17:03 +0000757 if (MO.isImplicit()) {
758 ImpReg = MO.getReg();
Jakob Stoklund Olesen8656a452010-07-01 00:13:04 +0000759 continue;
Jakob Stoklund Oleseneef48b62011-11-10 00:17:03 +0000760 }
Michael Kuperstein47eb85a2016-11-23 18:33:49 +0000761
Andrew Trick10d5be42013-11-17 01:36:23 +0000762 if (!SpillSubRegs && MO.getSubReg())
Jakob Stoklund Olesen8656a452010-07-01 00:13:04 +0000763 return false;
Jakob Stoklund Olesenc6a20412011-02-08 19:33:55 +0000764 // We cannot fold a load instruction into a def.
765 if (LoadMI && MO.isDef())
766 return false;
Jakob Stoklund Olesen8656a452010-07-01 00:13:04 +0000767 // Tied use operands should not be passed to foldMemoryOperand.
768 if (!MI->isRegTiedToDefOperand(Idx))
769 FoldOps.push_back(Idx);
770 }
771
Quentin Colombetae3168d2016-12-08 00:06:51 +0000772 // If we only have implicit uses, we won't be able to fold that.
773 // Moreover, TargetInstrInfo::foldMemoryOperand will assert if we try!
774 if (FoldOps.empty())
775 return false;
776
Mark Lacey9d8103d2013-08-14 23:50:16 +0000777 MachineInstrSpan MIS(MI);
778
Jakob Stoklund Olesen3b2966d2010-12-18 03:04:14 +0000779 MachineInstr *FoldMI =
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000780 LoadMI ? TII.foldMemoryOperand(*MI, FoldOps, *LoadMI, &LIS)
781 : TII.foldMemoryOperand(*MI, FoldOps, StackSlot, &LIS);
Jakob Stoklund Olesen8656a452010-07-01 00:13:04 +0000782 if (!FoldMI)
783 return false;
Andrew Trick5749b8b2013-06-21 18:33:26 +0000784
785 // Remove LIS for any dead defs in the original MI not in FoldMI.
Duncan P. N. Exon Smithf9ab4162016-02-27 17:05:33 +0000786 for (MIBundleOperands MO(*MI); MO.isValid(); ++MO) {
Andrew Trick5749b8b2013-06-21 18:33:26 +0000787 if (!MO->isReg())
788 continue;
789 unsigned Reg = MO->getReg();
790 if (!Reg || TargetRegisterInfo::isVirtualRegister(Reg) ||
791 MRI.isReserved(Reg)) {
792 continue;
793 }
Andrew Trickdfacda32014-01-07 07:31:10 +0000794 // Skip non-Defs, including undef uses and internal reads.
795 if (MO->isUse())
796 continue;
Andrew Trick5749b8b2013-06-21 18:33:26 +0000797 MIBundleOperands::PhysRegInfo RI =
Duncan P. N. Exon Smithf9ab4162016-02-27 17:05:33 +0000798 MIBundleOperands(*FoldMI).analyzePhysReg(Reg, &TRI);
Matthias Braun60d69e22015-12-11 19:42:09 +0000799 if (RI.FullyDefined)
Andrew Trick5749b8b2013-06-21 18:33:26 +0000800 continue;
801 // FoldMI does not define this physreg. Remove the LI segment.
802 assert(MO->isDead() && "Cannot fold physreg def");
Duncan P. N. Exon Smith3ac9cc62016-02-27 06:40:41 +0000803 SlotIndex Idx = LIS.getInstructionIndex(*MI).getRegSlot();
Matthias Brauncfb8ad22015-01-21 18:50:21 +0000804 LIS.removePhysRegDefAt(Reg, Idx);
Andrew Trick5749b8b2013-06-21 18:33:26 +0000805 }
Mark Lacey9d8103d2013-08-14 23:50:16 +0000806
Wei Mi9a16d652016-04-13 03:08:27 +0000807 int FI;
Duncan P. N. Exon Smith91298732016-06-30 23:28:15 +0000808 if (TII.isStoreToStackSlot(*MI, FI) &&
809 HSpiller.rmFromMergeableSpills(*MI, FI))
Wei Mi9a16d652016-04-13 03:08:27 +0000810 --NumSpills;
Duncan P. N. Exon Smith3ac9cc62016-02-27 06:40:41 +0000811 LIS.ReplaceMachineInstrInMaps(*MI, *FoldMI);
Jakob Stoklund Olesenbd953d12010-07-09 17:29:08 +0000812 MI->eraseFromParent();
Jakob Stoklund Oleseneef48b62011-11-10 00:17:03 +0000813
Mark Lacey9d8103d2013-08-14 23:50:16 +0000814 // Insert any new instructions other than FoldMI into the LIS maps.
815 assert(!MIS.empty() && "Unexpected empty span of instructions!");
Craig Topper73275a22015-12-24 05:20:40 +0000816 for (MachineInstr &MI : MIS)
817 if (&MI != FoldMI)
Duncan P. N. Exon Smith3ac9cc62016-02-27 06:40:41 +0000818 LIS.InsertMachineInstrInMaps(MI);
Mark Lacey9d8103d2013-08-14 23:50:16 +0000819
Jakob Stoklund Oleseneef48b62011-11-10 00:17:03 +0000820 // TII.foldMemoryOperand may have left some implicit operands on the
821 // instruction. Strip them.
822 if (ImpReg)
823 for (unsigned i = FoldMI->getNumOperands(); i; --i) {
824 MachineOperand &MO = FoldMI->getOperand(i - 1);
825 if (!MO.isReg() || !MO.isImplicit())
826 break;
827 if (MO.getReg() == ImpReg)
828 FoldMI->RemoveOperand(i - 1);
829 }
830
Mark Lacey9d8103d2013-08-14 23:50:16 +0000831 DEBUG(dumpMachineInstrRangeWithSlotIndex(MIS.begin(), MIS.end(), LIS,
832 "folded"));
833
Jakob Stoklund Olesenc94c9672011-09-15 18:22:52 +0000834 if (!WasCopy)
835 ++NumFolded;
Wei Mi9a16d652016-04-13 03:08:27 +0000836 else if (Ops.front().second == 0) {
Jakob Stoklund Olesenc94c9672011-09-15 18:22:52 +0000837 ++NumSpills;
Duncan P. N. Exon Smith91298732016-06-30 23:28:15 +0000838 HSpiller.addToMergeableSpills(*FoldMI, StackSlot, Original);
Wei Mi9a16d652016-04-13 03:08:27 +0000839 } else
Jakob Stoklund Olesenc94c9672011-09-15 18:22:52 +0000840 ++NumReloads;
Jakob Stoklund Olesen8656a452010-07-01 00:13:04 +0000841 return true;
842}
843
Mark Lacey9d8103d2013-08-14 23:50:16 +0000844void InlineSpiller::insertReload(unsigned NewVReg,
Jakob Stoklund Olesen9f294a92011-04-18 20:23:27 +0000845 SlotIndex Idx,
Jakob Stoklund Olesenbde96ad2010-06-30 23:03:52 +0000846 MachineBasicBlock::iterator MI) {
847 MachineBasicBlock &MBB = *MI->getParent();
Mark Lacey9d8103d2013-08-14 23:50:16 +0000848
849 MachineInstrSpan MIS(MI);
850 TII.loadRegFromStackSlot(MBB, MI, NewVReg, StackSlot,
851 MRI.getRegClass(NewVReg), &TRI);
852
853 LIS.InsertMachineInstrRangeInMaps(MIS.begin(), MI);
854
855 DEBUG(dumpMachineInstrRangeWithSlotIndex(MIS.begin(), MI, LIS, "reload",
856 NewVReg));
Jakob Stoklund Olesenc5a8c082011-05-05 17:22:53 +0000857 ++NumReloads;
Jakob Stoklund Olesenbde96ad2010-06-30 23:03:52 +0000858}
859
Quentin Colombetc6689352017-06-05 23:51:27 +0000860/// Check if \p Def fully defines a VReg with an undefined value.
861/// If that's the case, that means the value of VReg is actually
862/// not relevant.
863static bool isFullUndefDef(const MachineInstr &Def) {
864 if (!Def.isImplicitDef())
865 return false;
866 assert(Def.getNumOperands() == 1 &&
867 "Implicit def with more than one definition");
868 // We can say that the VReg defined by Def is undef, only if it is
869 // fully defined by Def. Otherwise, some of the lanes may not be
870 // undef and the value of the VReg matters.
871 return !Def.getOperand(0).getSubReg();
872}
873
Mark Lacey9d8103d2013-08-14 23:50:16 +0000874/// insertSpill - Insert a spill of NewVReg after MI.
875void InlineSpiller::insertSpill(unsigned NewVReg, bool isKill,
876 MachineBasicBlock::iterator MI) {
Jakob Stoklund Olesenbde96ad2010-06-30 23:03:52 +0000877 MachineBasicBlock &MBB = *MI->getParent();
Mark Lacey9d8103d2013-08-14 23:50:16 +0000878
879 MachineInstrSpan MIS(MI);
Quentin Colombet9e9d6382017-06-07 00:22:07 +0000880 bool IsRealSpill = true;
881 if (isFullUndefDef(*MI)) {
Quentin Colombetc6689352017-06-05 23:51:27 +0000882 // Don't spill undef value.
883 // Anything works for undef, in particular keeping the memory
884 // uninitialized is a viable option and it saves code size and
885 // run time.
886 BuildMI(MBB, std::next(MI), MI->getDebugLoc(), TII.get(TargetOpcode::KILL))
887 .addReg(NewVReg, getKillRegState(isKill));
Quentin Colombet9e9d6382017-06-07 00:22:07 +0000888 IsRealSpill = false;
889 } else
Quentin Colombetc6689352017-06-05 23:51:27 +0000890 TII.storeRegToStackSlot(MBB, std::next(MI), NewVReg, isKill, StackSlot,
891 MRI.getRegClass(NewVReg), &TRI);
Mark Lacey9d8103d2013-08-14 23:50:16 +0000892
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +0000893 LIS.InsertMachineInstrRangeInMaps(std::next(MI), MIS.end());
Mark Lacey9d8103d2013-08-14 23:50:16 +0000894
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +0000895 DEBUG(dumpMachineInstrRangeWithSlotIndex(std::next(MI), MIS.end(), LIS,
Mark Lacey9d8103d2013-08-14 23:50:16 +0000896 "spill"));
Jakob Stoklund Olesenc5a8c082011-05-05 17:22:53 +0000897 ++NumSpills;
Quentin Colombet9e9d6382017-06-07 00:22:07 +0000898 if (IsRealSpill)
899 HSpiller.addToMergeableSpills(*std::next(MI), StackSlot, Original);
Jakob Stoklund Olesenbde96ad2010-06-30 23:03:52 +0000900}
901
Jakob Stoklund Olesena86595e2011-03-12 04:17:20 +0000902/// spillAroundUses - insert spill code around each use of Reg.
903void InlineSpiller::spillAroundUses(unsigned Reg) {
Jakob Stoklund Olesen31a0b5e2011-05-11 18:25:10 +0000904 DEBUG(dbgs() << "spillAroundUses " << PrintReg(Reg) << '\n');
Jakob Stoklund Olesena00bab22011-03-14 19:56:43 +0000905 LiveInterval &OldLI = LIS.getInterval(Reg);
Jakob Stoklund Olesenf8889112010-06-29 23:58:39 +0000906
Jakob Stoklund Olesena86595e2011-03-12 04:17:20 +0000907 // Iterate over instructions using Reg.
Owen Andersonabb90c92014-03-13 06:02:25 +0000908 for (MachineRegisterInfo::reg_bundle_iterator
909 RegI = MRI.reg_bundle_begin(Reg), E = MRI.reg_bundle_end();
910 RegI != E; ) {
Owen Andersonec5d4802014-03-14 05:02:18 +0000911 MachineInstr *MI = &*(RegI++);
Jakob Stoklund Olesenf8889112010-06-29 23:58:39 +0000912
Jakob Stoklund Olesencf6c5c92010-07-02 19:54:40 +0000913 // Debug values are not allowed to affect codegen.
914 if (MI->isDebugValue()) {
915 // Modify DBG_VALUE now that the value is in a spill slot.
David Blaikie0252265b2013-06-16 20:34:15 +0000916 MachineBasicBlock *MBB = MI->getParent();
Adrian Prantl6825fb62017-04-18 01:21:53 +0000917 DEBUG(dbgs() << "Modifying debug info due to spill:\t" << *MI);
918 buildDbgValueForSpill(*MBB, MI, *MI, StackSlot);
919 MBB->erase(MI);
Jakob Stoklund Olesencf6c5c92010-07-02 19:54:40 +0000920 continue;
921 }
922
Jakob Stoklund Olesena86595e2011-03-12 04:17:20 +0000923 // Ignore copies to/from snippets. We'll delete them.
924 if (SnippetCopies.count(MI))
925 continue;
926
Jakob Stoklund Olesen7fd49052010-08-04 22:35:11 +0000927 // Stack slot accesses may coalesce away.
Jakob Stoklund Olesena86595e2011-03-12 04:17:20 +0000928 if (coalesceStackAccess(MI, Reg))
Jakob Stoklund Olesen7fd49052010-08-04 22:35:11 +0000929 continue;
930
Jakob Stoklund Olesenf8889112010-06-29 23:58:39 +0000931 // Analyze instruction.
Jakob Stoklund Olesenabe8c092012-03-01 01:43:25 +0000932 SmallVector<std::pair<MachineInstr*, unsigned>, 8> Ops;
James Molloy381fab92012-09-12 10:03:31 +0000933 MIBundleOperands::VirtRegInfo RI =
Duncan P. N. Exon Smithf9ab4162016-02-27 17:05:33 +0000934 MIBundleOperands(*MI).analyzeVirtReg(Reg, &Ops);
Jakob Stoklund Olesenf8889112010-06-29 23:58:39 +0000935
Jakob Stoklund Olesen9f294a92011-04-18 20:23:27 +0000936 // Find the slot index where this instruction reads and writes OldLI.
937 // This is usually the def slot, except for tied early clobbers.
Duncan P. N. Exon Smith3ac9cc62016-02-27 06:40:41 +0000938 SlotIndex Idx = LIS.getInstructionIndex(*MI).getRegSlot();
Jakob Stoklund Olesen90b5e562011-11-13 20:45:27 +0000939 if (VNInfo *VNI = OldLI.getVNInfoAt(Idx.getRegSlot(true)))
Jakob Stoklund Olesen9f294a92011-04-18 20:23:27 +0000940 if (SlotIndex::isSameInstr(Idx, VNI->def))
941 Idx = VNI->def;
942
Jakob Stoklund Olesen27320cb2011-03-18 04:23:06 +0000943 // Check for a sibling copy.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000944 unsigned SibReg = isFullCopyOf(*MI, Reg);
Jakob Stoklund Olesene55003f2011-03-20 05:44:58 +0000945 if (SibReg && isSibling(SibReg)) {
Jakob Stoklund Olesen31a0b5e2011-05-11 18:25:10 +0000946 // This may actually be a copy between snippets.
947 if (isRegToSpill(SibReg)) {
948 DEBUG(dbgs() << "Found new snippet copy: " << *MI);
949 SnippetCopies.insert(MI);
950 continue;
951 }
Jakob Stoklund Olesenabe8c092012-03-01 01:43:25 +0000952 if (RI.Writes) {
Wei Mi9a16d652016-04-13 03:08:27 +0000953 if (hoistSpillInsideBB(OldLI, *MI)) {
Jakob Stoklund Olesene55003f2011-03-20 05:44:58 +0000954 // This COPY is now dead, the value is already in the stack slot.
955 MI->getOperand(0).setIsDead();
956 DeadDefs.push_back(MI);
957 continue;
958 }
959 } else {
960 // This is a reload for a sib-reg copy. Drop spills downstream.
Jakob Stoklund Olesene55003f2011-03-20 05:44:58 +0000961 LiveInterval &SibLI = LIS.getInterval(SibReg);
962 eliminateRedundantSpills(SibLI, SibLI.getVNInfoAt(Idx));
963 // The COPY will fold to a reload below.
964 }
Jakob Stoklund Olesen27320cb2011-03-18 04:23:06 +0000965 }
966
Jakob Stoklund Olesen96037182010-07-02 17:44:57 +0000967 // Attempt to fold memory ops.
Jakob Stoklund Olesenabe8c092012-03-01 01:43:25 +0000968 if (foldMemoryOperand(Ops))
Jakob Stoklund Olesen96037182010-07-02 17:44:57 +0000969 continue;
970
Mark Lacey9d8103d2013-08-14 23:50:16 +0000971 // Create a new virtual register for spill/fill.
Jakob Stoklund Olesenf8889112010-06-29 23:58:39 +0000972 // FIXME: Infer regclass from instruction alone.
Mark Lacey9d8103d2013-08-14 23:50:16 +0000973 unsigned NewVReg = Edit->createFrom(Reg);
Jakob Stoklund Olesenf8889112010-06-29 23:58:39 +0000974
Jakob Stoklund Olesenabe8c092012-03-01 01:43:25 +0000975 if (RI.Reads)
Mark Lacey9d8103d2013-08-14 23:50:16 +0000976 insertReload(NewVReg, Idx, MI);
Jakob Stoklund Olesenf8889112010-06-29 23:58:39 +0000977
978 // Rewrite instruction operands.
979 bool hasLiveDef = false;
Craig Topper73275a22015-12-24 05:20:40 +0000980 for (const auto &OpPair : Ops) {
981 MachineOperand &MO = OpPair.first->getOperand(OpPair.second);
Mark Lacey9d8103d2013-08-14 23:50:16 +0000982 MO.setReg(NewVReg);
Jakob Stoklund Olesenf8889112010-06-29 23:58:39 +0000983 if (MO.isUse()) {
Craig Topper73275a22015-12-24 05:20:40 +0000984 if (!OpPair.first->isRegTiedToDefOperand(OpPair.second))
Jakob Stoklund Olesenf8889112010-06-29 23:58:39 +0000985 MO.setIsKill();
986 } else {
987 if (!MO.isDead())
988 hasLiveDef = true;
989 }
990 }
Mark Lacey9d8103d2013-08-14 23:50:16 +0000991 DEBUG(dbgs() << "\trewrite: " << Idx << '\t' << *MI << '\n');
Jakob Stoklund Olesenf8889112010-06-29 23:58:39 +0000992
Jakob Stoklund Olesenf8889112010-06-29 23:58:39 +0000993 // FIXME: Use a second vreg if instruction has no tied ops.
Mark Lacey9d8103d2013-08-14 23:50:16 +0000994 if (RI.Writes)
Jakob Stoklund Olesenabe8c092012-03-01 01:43:25 +0000995 if (hasLiveDef)
Mark Lacey9d8103d2013-08-14 23:50:16 +0000996 insertSpill(NewVReg, true, MI);
Jakob Stoklund Olesenf8889112010-06-29 23:58:39 +0000997 }
998}
Jakob Stoklund Olesena86595e2011-03-12 04:17:20 +0000999
Jakob Stoklund Olesene991f722011-03-29 21:20:19 +00001000/// spillAll - Spill all registers remaining after rematerialization.
1001void InlineSpiller::spillAll() {
1002 // Update LiveStacks now that we are committed to spilling.
1003 if (StackSlot == VirtRegMap::NO_STACK_SLOT) {
1004 StackSlot = VRM.assignVirt2StackSlot(Original);
1005 StackInt = &LSS.getOrCreateInterval(StackSlot, MRI.getRegClass(Original));
Jakob Stoklund Olesenad6b22e2012-02-04 05:20:49 +00001006 StackInt->getNextValue(SlotIndex(), LSS.getVNInfoAllocator());
Jakob Stoklund Olesene991f722011-03-29 21:20:19 +00001007 } else
1008 StackInt = &LSS.getInterval(StackSlot);
1009
1010 if (Original != Edit->getReg())
1011 VRM.assignVirt2StackSlot(Edit->getReg(), StackSlot);
1012
1013 assert(StackInt->getNumValNums() == 1 && "Bad stack interval values");
Craig Topper73275a22015-12-24 05:20:40 +00001014 for (unsigned Reg : RegsToSpill)
1015 StackInt->MergeSegmentsInAsValue(LIS.getInterval(Reg),
Matthias Braun13ddb7c2013-10-10 21:28:43 +00001016 StackInt->getValNumInfo(0));
Jakob Stoklund Olesene991f722011-03-29 21:20:19 +00001017 DEBUG(dbgs() << "Merged spilled regs: " << *StackInt << '\n');
1018
1019 // Spill around uses of all RegsToSpill.
Craig Topper73275a22015-12-24 05:20:40 +00001020 for (unsigned Reg : RegsToSpill)
1021 spillAroundUses(Reg);
Jakob Stoklund Olesene991f722011-03-29 21:20:19 +00001022
1023 // Hoisted spills may cause dead code.
1024 if (!DeadDefs.empty()) {
1025 DEBUG(dbgs() << "Eliminating " << DeadDefs.size() << " dead defs\n");
Wei Mic0223702016-07-08 21:08:09 +00001026 Edit->eliminateDeadDefs(DeadDefs, RegsToSpill, AA);
Jakob Stoklund Olesene991f722011-03-29 21:20:19 +00001027 }
1028
1029 // Finally delete the SnippetCopies.
Craig Topper73275a22015-12-24 05:20:40 +00001030 for (unsigned Reg : RegsToSpill) {
Owen Andersonabb90c92014-03-13 06:02:25 +00001031 for (MachineRegisterInfo::reg_instr_iterator
Craig Topper73275a22015-12-24 05:20:40 +00001032 RI = MRI.reg_instr_begin(Reg), E = MRI.reg_instr_end();
Owen Andersonabb90c92014-03-13 06:02:25 +00001033 RI != E; ) {
Duncan P. N. Exon Smith3ac9cc62016-02-27 06:40:41 +00001034 MachineInstr &MI = *(RI++);
1035 assert(SnippetCopies.count(&MI) && "Remaining use wasn't a snippet copy");
Jakob Stoklund Olesen31a0b5e2011-05-11 18:25:10 +00001036 // FIXME: Do this with a LiveRangeEdit callback.
Jakob Stoklund Olesen31a0b5e2011-05-11 18:25:10 +00001037 LIS.RemoveMachineInstrFromMaps(MI);
Duncan P. N. Exon Smith3ac9cc62016-02-27 06:40:41 +00001038 MI.eraseFromParent();
Jakob Stoklund Olesen31a0b5e2011-05-11 18:25:10 +00001039 }
Jakob Stoklund Olesene991f722011-03-29 21:20:19 +00001040 }
1041
1042 // Delete all spilled registers.
Craig Topper73275a22015-12-24 05:20:40 +00001043 for (unsigned Reg : RegsToSpill)
1044 Edit->eraseVirtReg(Reg);
Jakob Stoklund Olesene991f722011-03-29 21:20:19 +00001045}
1046
Jakob Stoklund Olesena86595e2011-03-12 04:17:20 +00001047void InlineSpiller::spill(LiveRangeEdit &edit) {
Jakob Stoklund Olesenc5a8c082011-05-05 17:22:53 +00001048 ++NumSpilledRanges;
Jakob Stoklund Olesena00bab22011-03-14 19:56:43 +00001049 Edit = &edit;
Jakob Stoklund Olesena86595e2011-03-12 04:17:20 +00001050 assert(!TargetRegisterInfo::isStackSlot(edit.getReg())
1051 && "Trying to spill a stack slot.");
Jakob Stoklund Olesena0d5ec12011-03-15 21:13:25 +00001052 // Share a stack slot among all descendants of Original.
1053 Original = VRM.getOriginal(edit.getReg());
1054 StackSlot = VRM.getStackSlot(Original);
Craig Topperc0196b12014-04-14 00:51:57 +00001055 StackInt = nullptr;
Jakob Stoklund Olesena0d5ec12011-03-15 21:13:25 +00001056
Jakob Stoklund Olesena86595e2011-03-12 04:17:20 +00001057 DEBUG(dbgs() << "Inline spilling "
Craig Toppercf0444b2014-11-17 05:50:14 +00001058 << TRI.getRegClassName(MRI.getRegClass(edit.getReg()))
Matthias Braunf6fe6bf2013-10-10 21:29:05 +00001059 << ':' << edit.getParent()
Mark Lacey9d8103d2013-08-14 23:50:16 +00001060 << "\nFrom original " << PrintReg(Original) << '\n');
Jakob Stoklund Olesena86595e2011-03-12 04:17:20 +00001061 assert(edit.getParent().isSpillable() &&
1062 "Attempting to spill already spilled value.");
Jakob Stoklund Olesen27320cb2011-03-18 04:23:06 +00001063 assert(DeadDefs.empty() && "Previous spill didn't remove dead defs");
Jakob Stoklund Olesena86595e2011-03-12 04:17:20 +00001064
Jakob Stoklund Olesena86595e2011-03-12 04:17:20 +00001065 collectRegsToSpill();
Jakob Stoklund Olesena86595e2011-03-12 04:17:20 +00001066 reMaterializeAll();
1067
1068 // Remat may handle everything.
Jakob Stoklund Olesene991f722011-03-29 21:20:19 +00001069 if (!RegsToSpill.empty())
1070 spillAll();
Jakob Stoklund Olesena86595e2011-03-12 04:17:20 +00001071
Benjamin Kramere2a1d892013-06-17 19:00:36 +00001072 Edit->calculateRegClassAndHint(MF, Loops, MBFI);
Jakob Stoklund Olesena86595e2011-03-12 04:17:20 +00001073}
Wei Mi9a16d652016-04-13 03:08:27 +00001074
1075/// Optimizations after all the reg selections and spills are done.
1076///
Wei Mi963f2df2016-04-15 23:16:44 +00001077void InlineSpiller::postOptimization() { HSpiller.hoistAllSpills(); }
Wei Mi9a16d652016-04-13 03:08:27 +00001078
1079/// When a spill is inserted, add the spill to MergeableSpills map.
1080///
Duncan P. N. Exon Smith91298732016-06-30 23:28:15 +00001081void HoistSpillHelper::addToMergeableSpills(MachineInstr &Spill, int StackSlot,
Wei Mi9a16d652016-04-13 03:08:27 +00001082 unsigned Original) {
1083 StackSlotToReg[StackSlot] = Original;
Duncan P. N. Exon Smith91298732016-06-30 23:28:15 +00001084 SlotIndex Idx = LIS.getInstructionIndex(Spill);
Wei Mi9a16d652016-04-13 03:08:27 +00001085 VNInfo *OrigVNI = LIS.getInterval(Original).getVNInfoAt(Idx.getRegSlot());
1086 std::pair<int, VNInfo *> MIdx = std::make_pair(StackSlot, OrigVNI);
Duncan P. N. Exon Smith91298732016-06-30 23:28:15 +00001087 MergeableSpills[MIdx].insert(&Spill);
Wei Mi9a16d652016-04-13 03:08:27 +00001088}
1089
1090/// When a spill is removed, remove the spill from MergeableSpills map.
1091/// Return true if the spill is removed successfully.
1092///
Duncan P. N. Exon Smith91298732016-06-30 23:28:15 +00001093bool HoistSpillHelper::rmFromMergeableSpills(MachineInstr &Spill,
Wei Mi9a16d652016-04-13 03:08:27 +00001094 int StackSlot) {
1095 int Original = StackSlotToReg[StackSlot];
1096 if (!Original)
1097 return false;
Duncan P. N. Exon Smith91298732016-06-30 23:28:15 +00001098 SlotIndex Idx = LIS.getInstructionIndex(Spill);
Wei Mi9a16d652016-04-13 03:08:27 +00001099 VNInfo *OrigVNI = LIS.getInterval(Original).getVNInfoAt(Idx.getRegSlot());
1100 std::pair<int, VNInfo *> MIdx = std::make_pair(StackSlot, OrigVNI);
Duncan P. N. Exon Smith91298732016-06-30 23:28:15 +00001101 return MergeableSpills[MIdx].erase(&Spill);
Wei Mi9a16d652016-04-13 03:08:27 +00001102}
1103
1104/// Check BB to see if it is a possible target BB to place a hoisted spill,
1105/// i.e., there should be a living sibling of OrigReg at the insert point.
1106///
1107bool HoistSpillHelper::isSpillCandBB(unsigned OrigReg, VNInfo &OrigVNI,
1108 MachineBasicBlock &BB, unsigned &LiveReg) {
1109 SlotIndex Idx;
Wei Mif3c8f532016-05-23 19:39:19 +00001110 LiveInterval &OrigLI = LIS.getInterval(OrigReg);
1111 MachineBasicBlock::iterator MI = IPA.getLastInsertPointIter(OrigLI, BB);
Wei Mi9a16d652016-04-13 03:08:27 +00001112 if (MI != BB.end())
1113 Idx = LIS.getInstructionIndex(*MI);
1114 else
1115 Idx = LIS.getMBBEndIdx(&BB).getPrevSlot();
1116 SmallSetVector<unsigned, 16> &Siblings = Virt2SiblingsMap[OrigReg];
1117 assert((LIS.getInterval(OrigReg)).getVNInfoAt(Idx) == &OrigVNI &&
1118 "Unexpected VNI");
1119
1120 for (auto const SibReg : Siblings) {
1121 LiveInterval &LI = LIS.getInterval(SibReg);
1122 VNInfo *VNI = LI.getVNInfoAt(Idx);
1123 if (VNI) {
1124 LiveReg = SibReg;
1125 return true;
1126 }
1127 }
1128 return false;
1129}
1130
Eric Christopher75d661a2016-05-04 21:45:36 +00001131/// Remove redundant spills in the same BB. Save those redundant spills in
Wei Mi9a16d652016-04-13 03:08:27 +00001132/// SpillsToRm, and save the spill to keep and its BB in SpillBBToSpill map.
1133///
1134void HoistSpillHelper::rmRedundantSpills(
1135 SmallPtrSet<MachineInstr *, 16> &Spills,
1136 SmallVectorImpl<MachineInstr *> &SpillsToRm,
1137 DenseMap<MachineDomTreeNode *, MachineInstr *> &SpillBBToSpill) {
1138 // For each spill saw, check SpillBBToSpill[] and see if its BB already has
1139 // another spill inside. If a BB contains more than one spill, only keep the
1140 // earlier spill with smaller SlotIndex.
1141 for (const auto CurrentSpill : Spills) {
1142 MachineBasicBlock *Block = CurrentSpill->getParent();
Bjorn Pettersson3c6ce732017-01-04 09:41:56 +00001143 MachineDomTreeNode *Node = MDT.getBase().getNode(Block);
Wei Mi9a16d652016-04-13 03:08:27 +00001144 MachineInstr *PrevSpill = SpillBBToSpill[Node];
1145 if (PrevSpill) {
1146 SlotIndex PIdx = LIS.getInstructionIndex(*PrevSpill);
1147 SlotIndex CIdx = LIS.getInstructionIndex(*CurrentSpill);
1148 MachineInstr *SpillToRm = (CIdx > PIdx) ? CurrentSpill : PrevSpill;
1149 MachineInstr *SpillToKeep = (CIdx > PIdx) ? PrevSpill : CurrentSpill;
1150 SpillsToRm.push_back(SpillToRm);
Bjorn Pettersson3c6ce732017-01-04 09:41:56 +00001151 SpillBBToSpill[MDT.getBase().getNode(Block)] = SpillToKeep;
Wei Mi9a16d652016-04-13 03:08:27 +00001152 } else {
Bjorn Pettersson3c6ce732017-01-04 09:41:56 +00001153 SpillBBToSpill[MDT.getBase().getNode(Block)] = CurrentSpill;
Wei Mi9a16d652016-04-13 03:08:27 +00001154 }
1155 }
1156 for (const auto SpillToRm : SpillsToRm)
1157 Spills.erase(SpillToRm);
1158}
1159
1160/// Starting from \p Root find a top-down traversal order of the dominator
1161/// tree to visit all basic blocks containing the elements of \p Spills.
1162/// Redundant spills will be found and put into \p SpillsToRm at the same
1163/// time. \p SpillBBToSpill will be populated as part of the process and
1164/// maps a basic block to the first store occurring in the basic block.
1165/// \post SpillsToRm.union(Spills\@post) == Spills\@pre
1166///
1167void HoistSpillHelper::getVisitOrders(
1168 MachineBasicBlock *Root, SmallPtrSet<MachineInstr *, 16> &Spills,
1169 SmallVectorImpl<MachineDomTreeNode *> &Orders,
1170 SmallVectorImpl<MachineInstr *> &SpillsToRm,
1171 DenseMap<MachineDomTreeNode *, unsigned> &SpillsToKeep,
1172 DenseMap<MachineDomTreeNode *, MachineInstr *> &SpillBBToSpill) {
1173 // The set contains all the possible BB nodes to which we may hoist
1174 // original spills.
1175 SmallPtrSet<MachineDomTreeNode *, 8> WorkSet;
1176 // Save the BB nodes on the path from the first BB node containing
Eric Christopher75d661a2016-05-04 21:45:36 +00001177 // non-redundant spill to the Root node.
Wei Mi9a16d652016-04-13 03:08:27 +00001178 SmallPtrSet<MachineDomTreeNode *, 8> NodesOnPath;
1179 // All the spills to be hoisted must originate from a single def instruction
1180 // to the OrigReg. It means the def instruction should dominate all the spills
1181 // to be hoisted. We choose the BB where the def instruction is located as
1182 // the Root.
1183 MachineDomTreeNode *RootIDomNode = MDT[Root]->getIDom();
1184 // For every node on the dominator tree with spill, walk up on the dominator
1185 // tree towards the Root node until it is reached. If there is other node
1186 // containing spill in the middle of the path, the previous spill saw will
Eric Christopher75d661a2016-05-04 21:45:36 +00001187 // be redundant and the node containing it will be removed. All the nodes on
1188 // the path starting from the first node with non-redundant spill to the Root
Wei Mi9a16d652016-04-13 03:08:27 +00001189 // node will be added to the WorkSet, which will contain all the possible
1190 // locations where spills may be hoisted to after the loop below is done.
1191 for (const auto Spill : Spills) {
1192 MachineBasicBlock *Block = Spill->getParent();
1193 MachineDomTreeNode *Node = MDT[Block];
1194 MachineInstr *SpillToRm = nullptr;
1195 while (Node != RootIDomNode) {
1196 // If Node dominates Block, and it already contains a spill, the spill in
Eric Christopher75d661a2016-05-04 21:45:36 +00001197 // Block will be redundant.
Wei Mi9a16d652016-04-13 03:08:27 +00001198 if (Node != MDT[Block] && SpillBBToSpill[Node]) {
1199 SpillToRm = SpillBBToSpill[MDT[Block]];
1200 break;
1201 /// If we see the Node already in WorkSet, the path from the Node to
1202 /// the Root node must already be traversed by another spill.
1203 /// Then no need to repeat.
1204 } else if (WorkSet.count(Node)) {
1205 break;
1206 } else {
1207 NodesOnPath.insert(Node);
1208 }
1209 Node = Node->getIDom();
1210 }
1211 if (SpillToRm) {
1212 SpillsToRm.push_back(SpillToRm);
1213 } else {
1214 // Add a BB containing the original spills to SpillsToKeep -- i.e.,
1215 // set the initial status before hoisting start. The value of BBs
1216 // containing original spills is set to 0, in order to descriminate
1217 // with BBs containing hoisted spills which will be inserted to
1218 // SpillsToKeep later during hoisting.
1219 SpillsToKeep[MDT[Block]] = 0;
1220 WorkSet.insert(NodesOnPath.begin(), NodesOnPath.end());
1221 }
1222 NodesOnPath.clear();
1223 }
1224
1225 // Sort the nodes in WorkSet in top-down order and save the nodes
1226 // in Orders. Orders will be used for hoisting in runHoistSpills.
1227 unsigned idx = 0;
Bjorn Pettersson3c6ce732017-01-04 09:41:56 +00001228 Orders.push_back(MDT.getBase().getNode(Root));
Wei Mi9a16d652016-04-13 03:08:27 +00001229 do {
1230 MachineDomTreeNode *Node = Orders[idx++];
1231 const std::vector<MachineDomTreeNode *> &Children = Node->getChildren();
1232 unsigned NumChildren = Children.size();
1233 for (unsigned i = 0; i != NumChildren; ++i) {
1234 MachineDomTreeNode *Child = Children[i];
1235 if (WorkSet.count(Child))
1236 Orders.push_back(Child);
1237 }
1238 } while (idx != Orders.size());
1239 assert(Orders.size() == WorkSet.size() &&
1240 "Orders have different size with WorkSet");
1241
1242#ifndef NDEBUG
1243 DEBUG(dbgs() << "Orders size is " << Orders.size() << "\n");
1244 SmallVector<MachineDomTreeNode *, 32>::reverse_iterator RIt = Orders.rbegin();
1245 for (; RIt != Orders.rend(); RIt++)
1246 DEBUG(dbgs() << "BB" << (*RIt)->getBlock()->getNumber() << ",");
1247 DEBUG(dbgs() << "\n");
1248#endif
1249}
1250
1251/// Try to hoist spills according to BB hotness. The spills to removed will
1252/// be saved in \p SpillsToRm. The spills to be inserted will be saved in
1253/// \p SpillsToIns.
1254///
1255void HoistSpillHelper::runHoistSpills(
1256 unsigned OrigReg, VNInfo &OrigVNI, SmallPtrSet<MachineInstr *, 16> &Spills,
1257 SmallVectorImpl<MachineInstr *> &SpillsToRm,
1258 DenseMap<MachineBasicBlock *, unsigned> &SpillsToIns) {
1259 // Visit order of dominator tree nodes.
1260 SmallVector<MachineDomTreeNode *, 32> Orders;
1261 // SpillsToKeep contains all the nodes where spills are to be inserted
1262 // during hoisting. If the spill to be inserted is an original spill
1263 // (not a hoisted one), the value of the map entry is 0. If the spill
1264 // is a hoisted spill, the value of the map entry is the VReg to be used
1265 // as the source of the spill.
1266 DenseMap<MachineDomTreeNode *, unsigned> SpillsToKeep;
1267 // Map from BB to the first spill inside of it.
1268 DenseMap<MachineDomTreeNode *, MachineInstr *> SpillBBToSpill;
1269
1270 rmRedundantSpills(Spills, SpillsToRm, SpillBBToSpill);
1271
1272 MachineBasicBlock *Root = LIS.getMBBFromIndex(OrigVNI.def);
1273 getVisitOrders(Root, Spills, Orders, SpillsToRm, SpillsToKeep,
1274 SpillBBToSpill);
1275
1276 // SpillsInSubTreeMap keeps the map from a dom tree node to a pair of
1277 // nodes set and the cost of all the spills inside those nodes.
1278 // The nodes set are the locations where spills are to be inserted
1279 // in the subtree of current node.
1280 typedef std::pair<SmallPtrSet<MachineDomTreeNode *, 16>, BlockFrequency>
1281 NodesCostPair;
1282 DenseMap<MachineDomTreeNode *, NodesCostPair> SpillsInSubTreeMap;
1283 // Iterate Orders set in reverse order, which will be a bottom-up order
1284 // in the dominator tree. Once we visit a dom tree node, we know its
1285 // children have already been visited and the spill locations in the
1286 // subtrees of all the children have been determined.
1287 SmallVector<MachineDomTreeNode *, 32>::reverse_iterator RIt = Orders.rbegin();
1288 for (; RIt != Orders.rend(); RIt++) {
1289 MachineBasicBlock *Block = (*RIt)->getBlock();
1290
1291 // If Block contains an original spill, simply continue.
1292 if (SpillsToKeep.find(*RIt) != SpillsToKeep.end() && !SpillsToKeep[*RIt]) {
1293 SpillsInSubTreeMap[*RIt].first.insert(*RIt);
1294 // SpillsInSubTreeMap[*RIt].second contains the cost of spill.
1295 SpillsInSubTreeMap[*RIt].second = MBFI.getBlockFreq(Block);
1296 continue;
1297 }
1298
1299 // Collect spills in subtree of current node (*RIt) to
1300 // SpillsInSubTreeMap[*RIt].first.
1301 const std::vector<MachineDomTreeNode *> &Children = (*RIt)->getChildren();
1302 unsigned NumChildren = Children.size();
1303 for (unsigned i = 0; i != NumChildren; ++i) {
1304 MachineDomTreeNode *Child = Children[i];
1305 if (SpillsInSubTreeMap.find(Child) == SpillsInSubTreeMap.end())
1306 continue;
1307 // The stmt "SpillsInSubTree = SpillsInSubTreeMap[*RIt].first" below
1308 // should be placed before getting the begin and end iterators of
1309 // SpillsInSubTreeMap[Child].first, or else the iterators may be
1310 // invalidated when SpillsInSubTreeMap[*RIt] is seen the first time
1311 // and the map grows and then the original buckets in the map are moved.
1312 SmallPtrSet<MachineDomTreeNode *, 16> &SpillsInSubTree =
1313 SpillsInSubTreeMap[*RIt].first;
1314 BlockFrequency &SubTreeCost = SpillsInSubTreeMap[*RIt].second;
1315 SubTreeCost += SpillsInSubTreeMap[Child].second;
1316 auto BI = SpillsInSubTreeMap[Child].first.begin();
1317 auto EI = SpillsInSubTreeMap[Child].first.end();
1318 SpillsInSubTree.insert(BI, EI);
1319 SpillsInSubTreeMap.erase(Child);
1320 }
1321
1322 SmallPtrSet<MachineDomTreeNode *, 16> &SpillsInSubTree =
1323 SpillsInSubTreeMap[*RIt].first;
1324 BlockFrequency &SubTreeCost = SpillsInSubTreeMap[*RIt].second;
1325 // No spills in subtree, simply continue.
1326 if (SpillsInSubTree.empty())
1327 continue;
1328
1329 // Check whether Block is a possible candidate to insert spill.
1330 unsigned LiveReg = 0;
1331 if (!isSpillCandBB(OrigReg, OrigVNI, *Block, LiveReg))
1332 continue;
1333
1334 // If there are multiple spills that could be merged, bias a little
1335 // to hoist the spill.
1336 BranchProbability MarginProb = (SpillsInSubTree.size() > 1)
1337 ? BranchProbability(9, 10)
1338 : BranchProbability(1, 1);
1339 if (SubTreeCost > MBFI.getBlockFreq(Block) * MarginProb) {
1340 // Hoist: Move spills to current Block.
1341 for (const auto SpillBB : SpillsInSubTree) {
1342 // When SpillBB is a BB contains original spill, insert the spill
1343 // to SpillsToRm.
1344 if (SpillsToKeep.find(SpillBB) != SpillsToKeep.end() &&
1345 !SpillsToKeep[SpillBB]) {
1346 MachineInstr *SpillToRm = SpillBBToSpill[SpillBB];
1347 SpillsToRm.push_back(SpillToRm);
1348 }
1349 // SpillBB will not contain spill anymore, remove it from SpillsToKeep.
1350 SpillsToKeep.erase(SpillBB);
1351 }
1352 // Current Block is the BB containing the new hoisted spill. Add it to
1353 // SpillsToKeep. LiveReg is the source of the new spill.
1354 SpillsToKeep[*RIt] = LiveReg;
1355 DEBUG({
1356 dbgs() << "spills in BB: ";
1357 for (const auto Rspill : SpillsInSubTree)
1358 dbgs() << Rspill->getBlock()->getNumber() << " ";
1359 dbgs() << "were promoted to BB" << (*RIt)->getBlock()->getNumber()
1360 << "\n";
1361 });
1362 SpillsInSubTree.clear();
1363 SpillsInSubTree.insert(*RIt);
1364 SubTreeCost = MBFI.getBlockFreq(Block);
1365 }
1366 }
1367 // For spills in SpillsToKeep with LiveReg set (i.e., not original spill),
1368 // save them to SpillsToIns.
1369 for (const auto Ent : SpillsToKeep) {
1370 if (Ent.second)
1371 SpillsToIns[Ent.first->getBlock()] = Ent.second;
1372 }
1373}
1374
Eric Christopher75d661a2016-05-04 21:45:36 +00001375/// For spills with equal values, remove redundant spills and hoist those left
Wei Mi9a16d652016-04-13 03:08:27 +00001376/// to less hot spots.
1377///
1378/// Spills with equal values will be collected into the same set in
1379/// MergeableSpills when spill is inserted. These equal spills are originated
Eric Christopher75d661a2016-05-04 21:45:36 +00001380/// from the same defining instruction and are dominated by the instruction.
1381/// Before hoisting all the equal spills, redundant spills inside in the same
1382/// BB are first marked to be deleted. Then starting from the spills left, walk
1383/// up on the dominator tree towards the Root node where the define instruction
Wei Mi9a16d652016-04-13 03:08:27 +00001384/// is located, mark the dominated spills to be deleted along the way and
1385/// collect the BB nodes on the path from non-dominated spills to the define
1386/// instruction into a WorkSet. The nodes in WorkSet are the candidate places
Eric Christopher75d661a2016-05-04 21:45:36 +00001387/// where we are considering to hoist the spills. We iterate the WorkSet in
1388/// bottom-up order, and for each node, we will decide whether to hoist spills
1389/// inside its subtree to that node. In this way, we can get benefit locally
1390/// even if hoisting all the equal spills to one cold place is impossible.
Wei Mi9a16d652016-04-13 03:08:27 +00001391///
Wei Mi963f2df2016-04-15 23:16:44 +00001392void HoistSpillHelper::hoistAllSpills() {
1393 SmallVector<unsigned, 4> NewVRegs;
1394 LiveRangeEdit Edit(nullptr, NewVRegs, MF, LIS, &VRM, this);
1395
Wei Mi9a16d652016-04-13 03:08:27 +00001396 // Save the mapping between stackslot and its original reg.
1397 DenseMap<int, unsigned> SlotToOrigReg;
1398 for (unsigned i = 0, e = MRI.getNumVirtRegs(); i != e; ++i) {
1399 unsigned Reg = TargetRegisterInfo::index2VirtReg(i);
1400 int Slot = VRM.getStackSlot(Reg);
1401 if (Slot != VirtRegMap::NO_STACK_SLOT)
1402 SlotToOrigReg[Slot] = VRM.getOriginal(Reg);
1403 unsigned Original = VRM.getPreSplitReg(Reg);
1404 if (!MRI.def_empty(Reg))
1405 Virt2SiblingsMap[Original].insert(Reg);
1406 }
1407
1408 // Each entry in MergeableSpills contains a spill set with equal values.
1409 for (auto &Ent : MergeableSpills) {
1410 int Slot = Ent.first.first;
1411 unsigned OrigReg = SlotToOrigReg[Slot];
Wei Mi8c4136b2016-05-11 22:37:43 +00001412 LiveInterval &OrigLI = LIS.getInterval(OrigReg);
Wei Mi9a16d652016-04-13 03:08:27 +00001413 VNInfo *OrigVNI = Ent.first.second;
1414 SmallPtrSet<MachineInstr *, 16> &EqValSpills = Ent.second;
1415 if (Ent.second.empty())
1416 continue;
1417
1418 DEBUG({
1419 dbgs() << "\nFor Slot" << Slot << " and VN" << OrigVNI->id << ":\n"
1420 << "Equal spills in BB: ";
1421 for (const auto spill : EqValSpills)
1422 dbgs() << spill->getParent()->getNumber() << " ";
1423 dbgs() << "\n";
1424 });
1425
1426 // SpillsToRm is the spill set to be removed from EqValSpills.
1427 SmallVector<MachineInstr *, 16> SpillsToRm;
1428 // SpillsToIns is the spill set to be newly inserted after hoisting.
1429 DenseMap<MachineBasicBlock *, unsigned> SpillsToIns;
1430
1431 runHoistSpills(OrigReg, *OrigVNI, EqValSpills, SpillsToRm, SpillsToIns);
1432
1433 DEBUG({
1434 dbgs() << "Finally inserted spills in BB: ";
1435 for (const auto Ispill : SpillsToIns)
1436 dbgs() << Ispill.first->getNumber() << " ";
1437 dbgs() << "\nFinally removed spills in BB: ";
1438 for (const auto Rspill : SpillsToRm)
1439 dbgs() << Rspill->getParent()->getNumber() << " ";
1440 dbgs() << "\n";
1441 });
1442
1443 // Stack live range update.
1444 LiveInterval &StackIntvl = LSS.getInterval(Slot);
Wei Mi8c4136b2016-05-11 22:37:43 +00001445 if (!SpillsToIns.empty() || !SpillsToRm.empty())
Wei Mi9a16d652016-04-13 03:08:27 +00001446 StackIntvl.MergeValueInAsValue(OrigLI, OrigVNI,
1447 StackIntvl.getValNumInfo(0));
Wei Mi9a16d652016-04-13 03:08:27 +00001448
1449 // Insert hoisted spills.
1450 for (auto const Insert : SpillsToIns) {
1451 MachineBasicBlock *BB = Insert.first;
1452 unsigned LiveReg = Insert.second;
Wei Mif3c8f532016-05-23 19:39:19 +00001453 MachineBasicBlock::iterator MI = IPA.getLastInsertPointIter(OrigLI, *BB);
Wei Mi9a16d652016-04-13 03:08:27 +00001454 TII.storeRegToStackSlot(*BB, MI, LiveReg, false, Slot,
1455 MRI.getRegClass(LiveReg), &TRI);
1456 LIS.InsertMachineInstrRangeInMaps(std::prev(MI), MI);
1457 ++NumSpills;
1458 }
1459
Eric Christopher75d661a2016-05-04 21:45:36 +00001460 // Remove redundant spills or change them to dead instructions.
Wei Mi9a16d652016-04-13 03:08:27 +00001461 NumSpills -= SpillsToRm.size();
1462 for (auto const RMEnt : SpillsToRm) {
1463 RMEnt->setDesc(TII.get(TargetOpcode::KILL));
1464 for (unsigned i = RMEnt->getNumOperands(); i; --i) {
1465 MachineOperand &MO = RMEnt->getOperand(i - 1);
1466 if (MO.isReg() && MO.isImplicit() && MO.isDef() && !MO.isDead())
1467 RMEnt->RemoveOperand(i - 1);
1468 }
1469 }
Wei Mic0223702016-07-08 21:08:09 +00001470 Edit.eliminateDeadDefs(SpillsToRm, None, AA);
Wei Mi9a16d652016-04-13 03:08:27 +00001471 }
1472}
Wei Mi963f2df2016-04-15 23:16:44 +00001473
1474/// For VirtReg clone, the \p New register should have the same physreg or
1475/// stackslot as the \p old register.
1476void HoistSpillHelper::LRE_DidCloneVirtReg(unsigned New, unsigned Old) {
1477 if (VRM.hasPhys(Old))
1478 VRM.assignVirt2Phys(New, VRM.getPhys(Old));
1479 else if (VRM.getStackSlot(Old) != VirtRegMap::NO_STACK_SLOT)
1480 VRM.assignVirt2StackSlot(New, VRM.getStackSlot(Old));
1481 else
1482 llvm_unreachable("VReg should be assigned either physreg or stackslot");
1483}