Jia Liu | 9f61011 | 2012-02-17 08:55:11 +0000 | [diff] [blame] | 1 | //===-- MipsTargetMachine.cpp - Define TargetMachine for Mips -------------===// |
Bruno Cardoso Lopes | 35e43c4 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
Chris Lattner | f3ebc3f | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
Bruno Cardoso Lopes | 35e43c4 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 7 | // |
Akira Hatanaka | e248912 | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 8 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | 35e43c4 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 9 | // |
| 10 | // Implements the info about Mips target spec. |
| 11 | // |
Akira Hatanaka | e248912 | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 12 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | 35e43c4 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 13 | |
Bruno Cardoso Lopes | 35e43c4 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 14 | #include "MipsTargetMachine.h" |
Craig Topper | b25fda9 | 2012-03-17 18:46:09 +0000 | [diff] [blame] | 15 | #include "Mips.h" |
Chandler Carruth | 8a8cd2b | 2014-01-07 11:48:04 +0000 | [diff] [blame] | 16 | #include "Mips16FrameLowering.h" |
Chandler Carruth | 8a8cd2b | 2014-01-07 11:48:04 +0000 | [diff] [blame] | 17 | #include "Mips16ISelDAGToDAG.h" |
| 18 | #include "Mips16ISelLowering.h" |
| 19 | #include "Mips16InstrInfo.h" |
Akira Hatanaka | fab8929 | 2012-08-02 18:21:47 +0000 | [diff] [blame] | 20 | #include "MipsFrameLowering.h" |
| 21 | #include "MipsInstrInfo.h" |
Reed Kotler | 1595f36 | 2013-04-09 19:46:01 +0000 | [diff] [blame] | 22 | #include "MipsSEFrameLowering.h" |
Reed Kotler | 1595f36 | 2013-04-09 19:46:01 +0000 | [diff] [blame] | 23 | #include "MipsSEISelDAGToDAG.h" |
Chandler Carruth | 8a8cd2b | 2014-01-07 11:48:04 +0000 | [diff] [blame] | 24 | #include "MipsSEISelLowering.h" |
| 25 | #include "MipsSEInstrInfo.h" |
Aditya Nandakumar | a271932 | 2014-11-13 09:26:31 +0000 | [diff] [blame] | 26 | #include "MipsTargetObjectFile.h" |
Reed Kotler | 1595f36 | 2013-04-09 19:46:01 +0000 | [diff] [blame] | 27 | #include "llvm/Analysis/TargetTransformInfo.h" |
Andrew Trick | ccb6736 | 2012-02-03 05:12:41 +0000 | [diff] [blame] | 28 | #include "llvm/CodeGen/Passes.h" |
Chandler Carruth | 30d69c2 | 2015-02-13 10:01:29 +0000 | [diff] [blame] | 29 | #include "llvm/IR/LegacyPassManager.h" |
Reed Kotler | 1595f36 | 2013-04-09 19:46:01 +0000 | [diff] [blame] | 30 | #include "llvm/Support/Debug.h" |
Evan Cheng | 2bb4035 | 2011-08-24 18:08:43 +0000 | [diff] [blame] | 31 | #include "llvm/Support/TargetRegistry.h" |
Chandler Carruth | 8a8cd2b | 2014-01-07 11:48:04 +0000 | [diff] [blame] | 32 | #include "llvm/Support/raw_ostream.h" |
Richard Sandiford | 37cd6cf | 2013-08-23 10:27:02 +0000 | [diff] [blame] | 33 | #include "llvm/Transforms/Scalar.h" |
Vasileios Kalintiris | 6312f51 | 2015-03-14 08:34:25 +0000 | [diff] [blame] | 34 | |
Bruno Cardoso Lopes | 35e43c4 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 35 | using namespace llvm; |
| 36 | |
Chandler Carruth | e96dd89 | 2014-04-21 22:55:11 +0000 | [diff] [blame] | 37 | #define DEBUG_TYPE "mips" |
| 38 | |
Daniel Dunbar | 5680b4f | 2009-07-25 06:49:55 +0000 | [diff] [blame] | 39 | extern "C" void LLVMInitializeMipsTarget() { |
| 40 | // Register the target. |
Akira Hatanaka | 3d673cc | 2011-09-21 03:00:58 +0000 | [diff] [blame] | 41 | RegisterTargetMachine<MipsebTargetMachine> X(TheMipsTarget); |
Eli Friedman | 57c11da | 2009-08-03 02:22:28 +0000 | [diff] [blame] | 42 | RegisterTargetMachine<MipselTargetMachine> Y(TheMipselTarget); |
Akira Hatanaka | 3065180 | 2012-07-31 21:39:17 +0000 | [diff] [blame] | 43 | RegisterTargetMachine<MipsebTargetMachine> A(TheMips64Target); |
| 44 | RegisterTargetMachine<MipselTargetMachine> B(TheMips64elTarget); |
Bruno Cardoso Lopes | 35e43c4 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 45 | } |
| 46 | |
Daniel Sanders | ed64d62 | 2015-06-11 15:34:59 +0000 | [diff] [blame^] | 47 | static std::string computeDataLayout(const Triple &TT, StringRef CPU, |
Mehdi Amini | 93e1ea1 | 2015-03-12 00:07:24 +0000 | [diff] [blame] | 48 | const TargetOptions &Options, |
| 49 | bool isLittle) { |
Eric Christopher | 8b77065 | 2015-01-26 19:03:15 +0000 | [diff] [blame] | 50 | std::string Ret = ""; |
Daniel Sanders | ed64d62 | 2015-06-11 15:34:59 +0000 | [diff] [blame^] | 51 | MipsABIInfo ABI = MipsABIInfo::computeTargetABI(TT, CPU, Options.MCOptions); |
Eric Christopher | 8b77065 | 2015-01-26 19:03:15 +0000 | [diff] [blame] | 52 | |
| 53 | // There are both little and big endian mips. |
| 54 | if (isLittle) |
| 55 | Ret += "e"; |
| 56 | else |
| 57 | Ret += "E"; |
| 58 | |
| 59 | Ret += "-m:m"; |
| 60 | |
| 61 | // Pointers are 32 bit on some ABIs. |
| 62 | if (!ABI.IsN64()) |
| 63 | Ret += "-p:32:32"; |
| 64 | |
| 65 | // 8 and 16 bit integers only need no have natural alignment, but try to |
| 66 | // align them to 32 bits. 64 bit integers have natural alignment. |
| 67 | Ret += "-i8:8:32-i16:16:32-i64:64"; |
| 68 | |
| 69 | // 32 bit registers are always available and the stack is at least 64 bit |
| 70 | // aligned. On N64 64 bit registers are also available and the stack is |
| 71 | // 128 bit aligned. |
| 72 | if (ABI.IsN64() || ABI.IsN32()) |
| 73 | Ret += "-n32:64-S128"; |
| 74 | else |
| 75 | Ret += "-n32-S64"; |
| 76 | |
| 77 | return Ret; |
| 78 | } |
| 79 | |
Bruno Cardoso Lopes | 4331883 | 2007-08-28 05:13:42 +0000 | [diff] [blame] | 80 | // On function prologue, the stack is created by decrementing |
| 81 | // its pointer. Once decremented, all references are done with positive |
Anton Korobeynikov | f7183ed | 2010-11-15 00:06:54 +0000 | [diff] [blame] | 82 | // offset from the stack/frame pointer, using StackGrowsUp enables |
Bruno Cardoso Lopes | 4659aad | 2008-08-06 06:14:43 +0000 | [diff] [blame] | 83 | // an easier handling. |
Bruno Cardoso Lopes | c9c3f49 | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 84 | // Using CodeModel::Large enables different CALL behavior. |
Eric Christopher | 4407dde | 2014-07-02 00:54:07 +0000 | [diff] [blame] | 85 | MipsTargetMachine::MipsTargetMachine(const Target &T, StringRef TT, |
| 86 | StringRef CPU, StringRef FS, |
| 87 | const TargetOptions &Options, |
| 88 | Reloc::Model RM, CodeModel::Model CM, |
| 89 | CodeGenOpt::Level OL, bool isLittle) |
Daniel Sanders | ed64d62 | 2015-06-11 15:34:59 +0000 | [diff] [blame^] | 90 | : LLVMTargetMachine(T, |
| 91 | computeDataLayout(Triple(TT), CPU, Options, isLittle), |
| 92 | TT, CPU, FS, Options, RM, CM, OL), |
Eric Christopher | a576281 | 2015-01-26 17:33:46 +0000 | [diff] [blame] | 93 | isLittle(isLittle), TLOF(make_unique<MipsTargetObjectFile>()), |
| 94 | ABI(MipsABIInfo::computeTargetABI(Triple(TT), CPU, Options.MCOptions)), |
Daniel Sanders | a73f1fd | 2015-06-10 12:11:26 +0000 | [diff] [blame] | 95 | Subtarget(nullptr), |
| 96 | DefaultSubtarget(Triple(TT), CPU, FS, isLittle, *this), |
| 97 | NoMips16Subtarget(Triple(TT), CPU, |
| 98 | FS.empty() ? "-mips16" : FS.str() + ",-mips16", |
Eric Christopher | 9072428 | 2015-01-08 18:18:57 +0000 | [diff] [blame] | 99 | isLittle, *this), |
Daniel Sanders | a73f1fd | 2015-06-10 12:11:26 +0000 | [diff] [blame] | 100 | Mips16Subtarget(Triple(TT), CPU, |
| 101 | FS.empty() ? "+mips16" : FS.str() + ",+mips16", isLittle, |
| 102 | *this) { |
Eric Christopher | 4e7d1e7 | 2014-07-18 23:41:32 +0000 | [diff] [blame] | 103 | Subtarget = &DefaultSubtarget; |
Rafael Espindola | 227144c | 2013-05-13 01:16:13 +0000 | [diff] [blame] | 104 | initAsmInfo(); |
Bruno Cardoso Lopes | 35d86e6 | 2007-10-09 03:01:19 +0000 | [diff] [blame] | 105 | } |
Bruno Cardoso Lopes | 35e43c4 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 106 | |
Reid Kleckner | 357600e | 2014-11-20 23:37:18 +0000 | [diff] [blame] | 107 | MipsTargetMachine::~MipsTargetMachine() {} |
| 108 | |
David Blaikie | a379b181 | 2011-12-20 02:50:00 +0000 | [diff] [blame] | 109 | void MipsebTargetMachine::anchor() { } |
| 110 | |
Akira Hatanaka | 3d673cc | 2011-09-21 03:00:58 +0000 | [diff] [blame] | 111 | MipsebTargetMachine:: |
| 112 | MipsebTargetMachine(const Target &T, StringRef TT, |
Nick Lewycky | 50f02cb | 2011-12-02 22:16:29 +0000 | [diff] [blame] | 113 | StringRef CPU, StringRef FS, const TargetOptions &Options, |
Evan Cheng | ecb2908 | 2011-11-16 08:38:26 +0000 | [diff] [blame] | 114 | Reloc::Model RM, CodeModel::Model CM, |
Nick Lewycky | 50f02cb | 2011-12-02 22:16:29 +0000 | [diff] [blame] | 115 | CodeGenOpt::Level OL) |
| 116 | : MipsTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL, false) {} |
Akira Hatanaka | 3d673cc | 2011-09-21 03:00:58 +0000 | [diff] [blame] | 117 | |
David Blaikie | a379b181 | 2011-12-20 02:50:00 +0000 | [diff] [blame] | 118 | void MipselTargetMachine::anchor() { } |
| 119 | |
Bruno Cardoso Lopes | 326a037 | 2008-06-04 01:45:25 +0000 | [diff] [blame] | 120 | MipselTargetMachine:: |
Evan Cheng | 2129f59 | 2011-07-19 06:37:02 +0000 | [diff] [blame] | 121 | MipselTargetMachine(const Target &T, StringRef TT, |
Nick Lewycky | 50f02cb | 2011-12-02 22:16:29 +0000 | [diff] [blame] | 122 | StringRef CPU, StringRef FS, const TargetOptions &Options, |
Evan Cheng | ecb2908 | 2011-11-16 08:38:26 +0000 | [diff] [blame] | 123 | Reloc::Model RM, CodeModel::Model CM, |
Nick Lewycky | 50f02cb | 2011-12-02 22:16:29 +0000 | [diff] [blame] | 124 | CodeGenOpt::Level OL) |
| 125 | : MipsTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL, true) {} |
Bruno Cardoso Lopes | 326a037 | 2008-06-04 01:45:25 +0000 | [diff] [blame] | 126 | |
Eric Christopher | a9353d1 | 2014-09-26 01:44:08 +0000 | [diff] [blame] | 127 | const MipsSubtarget * |
David Majnemer | de36075 | 2014-09-26 02:57:05 +0000 | [diff] [blame] | 128 | MipsTargetMachine::getSubtargetImpl(const Function &F) const { |
Duncan P. N. Exon Smith | 2e75314 | 2015-02-14 02:37:48 +0000 | [diff] [blame] | 129 | Attribute CPUAttr = F.getFnAttribute("target-cpu"); |
| 130 | Attribute FSAttr = F.getFnAttribute("target-features"); |
Eric Christopher | a9353d1 | 2014-09-26 01:44:08 +0000 | [diff] [blame] | 131 | |
| 132 | std::string CPU = !CPUAttr.hasAttribute(Attribute::None) |
| 133 | ? CPUAttr.getValueAsString().str() |
| 134 | : TargetCPU; |
| 135 | std::string FS = !FSAttr.hasAttribute(Attribute::None) |
| 136 | ? FSAttr.getValueAsString().str() |
| 137 | : TargetFS; |
| 138 | bool hasMips16Attr = |
Duncan P. N. Exon Smith | 2e75314 | 2015-02-14 02:37:48 +0000 | [diff] [blame] | 139 | !F.getFnAttribute("mips16").hasAttribute(Attribute::None); |
Eric Christopher | a9353d1 | 2014-09-26 01:44:08 +0000 | [diff] [blame] | 140 | bool hasNoMips16Attr = |
Duncan P. N. Exon Smith | 2e75314 | 2015-02-14 02:37:48 +0000 | [diff] [blame] | 141 | !F.getFnAttribute("nomips16").hasAttribute(Attribute::None); |
Eric Christopher | a9353d1 | 2014-09-26 01:44:08 +0000 | [diff] [blame] | 142 | |
Eric Christopher | 6a0551e | 2014-09-29 21:57:54 +0000 | [diff] [blame] | 143 | // FIXME: This is related to the code below to reset the target options, |
| 144 | // we need to know whether or not the soft float flag is set on the |
Toma Tabacu | 506cfd0 | 2015-05-07 10:29:52 +0000 | [diff] [blame] | 145 | // function, so we can enable it as a subtarget feature. |
Eric Christopher | 824f42f | 2015-05-12 01:26:05 +0000 | [diff] [blame] | 146 | bool softFloat = |
| 147 | F.hasFnAttribute("use-soft-float") && |
| 148 | F.getFnAttribute("use-soft-float").getValueAsString() == "true"; |
Eric Christopher | 6a0551e | 2014-09-29 21:57:54 +0000 | [diff] [blame] | 149 | |
Eric Christopher | a9353d1 | 2014-09-26 01:44:08 +0000 | [diff] [blame] | 150 | if (hasMips16Attr) |
| 151 | FS += FS.empty() ? "+mips16" : ",+mips16"; |
| 152 | else if (hasNoMips16Attr) |
| 153 | FS += FS.empty() ? "-mips16" : ",-mips16"; |
Toma Tabacu | 506cfd0 | 2015-05-07 10:29:52 +0000 | [diff] [blame] | 154 | if (softFloat) |
| 155 | FS += FS.empty() ? "+soft-float" : ",+soft-float"; |
Eric Christopher | a9353d1 | 2014-09-26 01:44:08 +0000 | [diff] [blame] | 156 | |
Toma Tabacu | 506cfd0 | 2015-05-07 10:29:52 +0000 | [diff] [blame] | 157 | auto &I = SubtargetMap[CPU + FS]; |
Eric Christopher | a9353d1 | 2014-09-26 01:44:08 +0000 | [diff] [blame] | 158 | if (!I) { |
| 159 | // This needs to be done before we create a new subtarget since any |
| 160 | // creation will depend on the TM and the code generation flags on the |
| 161 | // function that reside in TargetOptions. |
| 162 | resetTargetOptions(F); |
Daniel Sanders | a73f1fd | 2015-06-10 12:11:26 +0000 | [diff] [blame] | 163 | I = llvm::make_unique<MipsSubtarget>(Triple(TargetTriple), CPU, FS, |
| 164 | isLittle, *this); |
Eric Christopher | a9353d1 | 2014-09-26 01:44:08 +0000 | [diff] [blame] | 165 | } |
| 166 | return I.get(); |
| 167 | } |
| 168 | |
Eric Christopher | 4e7d1e7 | 2014-07-18 23:41:32 +0000 | [diff] [blame] | 169 | void MipsTargetMachine::resetSubtarget(MachineFunction *MF) { |
| 170 | DEBUG(dbgs() << "resetSubtarget\n"); |
Eric Christopher | a9353d1 | 2014-09-26 01:44:08 +0000 | [diff] [blame] | 171 | |
David Majnemer | de36075 | 2014-09-26 02:57:05 +0000 | [diff] [blame] | 172 | Subtarget = const_cast<MipsSubtarget *>(getSubtargetImpl(*MF->getFunction())); |
Eric Christopher | fc6de42 | 2014-08-05 02:39:49 +0000 | [diff] [blame] | 173 | MF->setSubtarget(Subtarget); |
Eric Christopher | 4e7d1e7 | 2014-07-18 23:41:32 +0000 | [diff] [blame] | 174 | return; |
| 175 | } |
| 176 | |
Andrew Trick | ccb6736 | 2012-02-03 05:12:41 +0000 | [diff] [blame] | 177 | namespace { |
| 178 | /// Mips Code Generator Pass Configuration Options. |
| 179 | class MipsPassConfig : public TargetPassConfig { |
| 180 | public: |
Andrew Trick | f8ea108 | 2012-02-04 02:56:59 +0000 | [diff] [blame] | 181 | MipsPassConfig(MipsTargetMachine *TM, PassManagerBase &PM) |
Akira Hatanaka | 3c0d6af | 2013-10-07 19:13:53 +0000 | [diff] [blame] | 182 | : TargetPassConfig(TM, PM) { |
| 183 | // The current implementation of long branch pass requires a scratch |
| 184 | // register ($at) to be available before branch instructions. Tail merging |
| 185 | // can break this requirement, so disable it when long branch pass is |
| 186 | // enabled. |
| 187 | EnableTailMerge = !getMipsSubtarget().enableLongBranchPass(); |
| 188 | } |
Andrew Trick | ccb6736 | 2012-02-03 05:12:41 +0000 | [diff] [blame] | 189 | |
| 190 | MipsTargetMachine &getMipsTargetMachine() const { |
| 191 | return getTM<MipsTargetMachine>(); |
| 192 | } |
| 193 | |
| 194 | const MipsSubtarget &getMipsSubtarget() const { |
| 195 | return *getMipsTargetMachine().getSubtargetImpl(); |
| 196 | } |
| 197 | |
Craig Topper | 56c590a | 2014-04-29 07:58:02 +0000 | [diff] [blame] | 198 | void addIRPasses() override; |
| 199 | bool addInstSelector() override; |
| 200 | void addMachineSSAOptimization() override; |
Matthias Braun | 7e37a5f | 2014-12-11 21:26:47 +0000 | [diff] [blame] | 201 | void addPreEmitPass() override; |
Reed Kotler | 96b7402 | 2014-03-10 16:31:25 +0000 | [diff] [blame] | 202 | |
Matthias Braun | 7e37a5f | 2014-12-11 21:26:47 +0000 | [diff] [blame] | 203 | void addPreRegAlloc() override; |
Reed Kotler | 96b7402 | 2014-03-10 16:31:25 +0000 | [diff] [blame] | 204 | |
Andrew Trick | ccb6736 | 2012-02-03 05:12:41 +0000 | [diff] [blame] | 205 | }; |
| 206 | } // namespace |
| 207 | |
Andrew Trick | f8ea108 | 2012-02-04 02:56:59 +0000 | [diff] [blame] | 208 | TargetPassConfig *MipsTargetMachine::createPassConfig(PassManagerBase &PM) { |
| 209 | return new MipsPassConfig(this, PM); |
Andrew Trick | ccb6736 | 2012-02-03 05:12:41 +0000 | [diff] [blame] | 210 | } |
| 211 | |
Reed Kotler | fe94cc3 | 2013-04-10 16:58:04 +0000 | [diff] [blame] | 212 | void MipsPassConfig::addIRPasses() { |
| 213 | TargetPassConfig::addIRPasses(); |
Robin Morisset | e2de06b | 2014-10-16 20:34:57 +0000 | [diff] [blame] | 214 | addPass(createAtomicExpandPass(&getMipsTargetMachine())); |
Reed Kotler | fe94cc3 | 2013-04-10 16:58:04 +0000 | [diff] [blame] | 215 | if (getMipsSubtarget().os16()) |
Vasileios Kalintiris | 6312f51 | 2015-03-14 08:34:25 +0000 | [diff] [blame] | 216 | addPass(createMipsOs16Pass(getMipsTargetMachine())); |
Reed Kotler | 783c794 | 2013-05-10 22:25:39 +0000 | [diff] [blame] | 217 | if (getMipsSubtarget().inMips16HardFloat()) |
Vasileios Kalintiris | 6611eb3 | 2015-03-14 09:02:23 +0000 | [diff] [blame] | 218 | addPass(createMips16HardFloatPass(getMipsTargetMachine())); |
Reed Kotler | fe94cc3 | 2013-04-10 16:58:04 +0000 | [diff] [blame] | 219 | } |
Anton Korobeynikov | f7183ed | 2010-11-15 00:06:54 +0000 | [diff] [blame] | 220 | // Install an instruction selector pass using |
Bruno Cardoso Lopes | 35e43c4 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 221 | // the ISelDag to gen Mips code. |
Bill Wendling | b12f16e | 2012-05-01 08:27:43 +0000 | [diff] [blame] | 222 | bool MipsPassConfig::addInstSelector() { |
Vasileios Kalintiris | 46fa9b7 | 2015-03-14 09:20:52 +0000 | [diff] [blame] | 223 | addPass(createMipsModuleISelDagPass(getMipsTargetMachine())); |
Eric Christopher | a08db01b | 2014-07-18 20:29:02 +0000 | [diff] [blame] | 224 | addPass(createMips16ISelDag(getMipsTargetMachine())); |
| 225 | addPass(createMipsSEISelDag(getMipsTargetMachine())); |
Bruno Cardoso Lopes | 35e43c4 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 226 | return false; |
| 227 | } |
| 228 | |
Akira Hatanaka | 168d4e5 | 2013-11-27 23:38:42 +0000 | [diff] [blame] | 229 | void MipsPassConfig::addMachineSSAOptimization() { |
| 230 | addPass(createMipsOptimizePICCallPass(getMipsTargetMachine())); |
| 231 | TargetPassConfig::addMachineSSAOptimization(); |
| 232 | } |
| 233 | |
Matthias Braun | 7e37a5f | 2014-12-11 21:26:47 +0000 | [diff] [blame] | 234 | void MipsPassConfig::addPreRegAlloc() { |
| 235 | if (getOptLevel() == CodeGenOpt::None) |
Reed Kotler | 96b7402 | 2014-03-10 16:31:25 +0000 | [diff] [blame] | 236 | addPass(createMipsOptimizePICCallPass(getMipsTargetMachine())); |
Reed Kotler | 96b7402 | 2014-03-10 16:31:25 +0000 | [diff] [blame] | 237 | } |
| 238 | |
Chandler Carruth | 8b04c0d | 2015-02-01 13:20:00 +0000 | [diff] [blame] | 239 | TargetIRAnalysis MipsTargetMachine::getTargetIRAnalysis() { |
| 240 | return TargetIRAnalysis([this](Function &F) { |
| 241 | if (Subtarget->allowMixed16_32()) { |
| 242 | DEBUG(errs() << "No Target Transform Info Pass Added\n"); |
| 243 | // FIXME: This is no longer necessary as the TTI returned is per-function. |
| 244 | return TargetTransformInfo(getDataLayout()); |
| 245 | } |
Chandler Carruth | 93dcdc4 | 2015-01-31 11:17:59 +0000 | [diff] [blame] | 246 | |
Chandler Carruth | 8b04c0d | 2015-02-01 13:20:00 +0000 | [diff] [blame] | 247 | DEBUG(errs() << "Target Transform Info Pass Added\n"); |
Chandler Carruth | c956ab66 | 2015-02-01 14:22:17 +0000 | [diff] [blame] | 248 | return TargetTransformInfo(BasicTTIImpl(this, F)); |
Chandler Carruth | 8b04c0d | 2015-02-01 13:20:00 +0000 | [diff] [blame] | 249 | }); |
Reed Kotler | 1595f36 | 2013-04-09 19:46:01 +0000 | [diff] [blame] | 250 | } |
| 251 | |
Anton Korobeynikov | f7183ed | 2010-11-15 00:06:54 +0000 | [diff] [blame] | 252 | // Implemented by targets that want to run passes immediately before |
| 253 | // machine code is emitted. return true if -print-machineinstrs should |
Bruno Cardoso Lopes | 35e43c4 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 254 | // print out the code after the passes. |
Matthias Braun | 7e37a5f | 2014-12-11 21:26:47 +0000 | [diff] [blame] | 255 | void MipsPassConfig::addPreEmitPass() { |
Akira Hatanaka | eb36522 | 2012-06-14 01:19:35 +0000 | [diff] [blame] | 256 | MipsTargetMachine &TM = getMipsTargetMachine(); |
Matthias Braun | b2f2388 | 2014-12-11 23:18:03 +0000 | [diff] [blame] | 257 | addPass(createMipsDelaySlotFillerPass(TM)); |
| 258 | addPass(createMipsLongBranchPass(TM)); |
Eric Christopher | a08db01b | 2014-07-18 20:29:02 +0000 | [diff] [blame] | 259 | addPass(createMipsConstantIslandPass(TM)); |
Bruno Cardoso Lopes | 35e43c4 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 260 | } |