blob: 774810e2e01a8c72f8784619a701f8ffcc96005f [file] [log] [blame]
Matt Arsenault7836f892016-01-20 21:22:21 +00001//===-- AMDGPUISelDAGToDAG.cpp - A dag to dag inst selector for AMDGPU ----===//
Tom Stellard75aadc22012-12-11 21:25:42 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//==-----------------------------------------------------------------------===//
9//
10/// \file
11/// \brief Defines an instruction selector for the AMDGPU target.
12//
13//===----------------------------------------------------------------------===//
Matt Arsenault592d0682015-12-01 23:04:05 +000014
Eugene Zelenko2bc2f332016-12-09 22:06:55 +000015#include "AMDGPU.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000016#include "AMDGPUInstrInfo.h"
Eugene Zelenko2bc2f332016-12-09 22:06:55 +000017#include "AMDGPURegisterInfo.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000018#include "AMDGPUISelLowering.h" // For AMDGPUISD
Tom Stellard2e59a452014-06-13 01:32:00 +000019#include "AMDGPUSubtarget.h"
Eugene Zelenko2bc2f332016-12-09 22:06:55 +000020#include "SIDefines.h"
21#include "SIInstrInfo.h"
22#include "SIRegisterInfo.h"
Christian Konigf82901a2013-02-26 17:52:23 +000023#include "SIISelLowering.h"
Tom Stellardb02094e2014-07-21 15:45:01 +000024#include "SIMachineFunctionInfo.h"
Eugene Zelenko2bc2f332016-12-09 22:06:55 +000025#include "llvm/ADT/APInt.h"
26#include "llvm/ADT/SmallVector.h"
27#include "llvm/ADT/StringRef.h"
Jan Veselyf97de002016-05-13 20:39:29 +000028#include "llvm/Analysis/ValueTracking.h"
Tom Stellard58ac7442014-04-29 23:12:48 +000029#include "llvm/CodeGen/FunctionLoweringInfo.h"
Eugene Zelenko2bc2f332016-12-09 22:06:55 +000030#include "llvm/CodeGen/ISDOpcodes.h"
31#include "llvm/CodeGen/MachineFunction.h"
32#include "llvm/CodeGen/MachineRegisterInfo.h"
33#include "llvm/CodeGen/MachineValueType.h"
Benjamin Kramerd78bb462013-05-23 17:10:37 +000034#include "llvm/CodeGen/SelectionDAG.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000035#include "llvm/CodeGen/SelectionDAGISel.h"
Eugene Zelenko2bc2f332016-12-09 22:06:55 +000036#include "llvm/CodeGen/SelectionDAGNodes.h"
37#include "llvm/CodeGen/ValueTypes.h"
38#include "llvm/IR/BasicBlock.h"
39#include "llvm/IR/Instruction.h"
40#include "llvm/MC/MCInstrDesc.h"
41#include "llvm/Support/Casting.h"
42#include "llvm/Support/CodeGen.h"
43#include "llvm/Support/ErrorHandling.h"
44#include "llvm/Support/MathExtras.h"
45#include <cassert>
46#include <cstdint>
47#include <new>
48#include <vector>
Tom Stellard75aadc22012-12-11 21:25:42 +000049
50using namespace llvm;
51
Matt Arsenaultd2759212016-02-13 01:24:08 +000052namespace llvm {
Eugene Zelenko2bc2f332016-12-09 22:06:55 +000053
Matt Arsenaultd2759212016-02-13 01:24:08 +000054class R600InstrInfo;
Eugene Zelenko2bc2f332016-12-09 22:06:55 +000055
56} // end namespace llvm
Matt Arsenaultd2759212016-02-13 01:24:08 +000057
Tom Stellard75aadc22012-12-11 21:25:42 +000058//===----------------------------------------------------------------------===//
59// Instruction Selector Implementation
60//===----------------------------------------------------------------------===//
61
62namespace {
Tom Stellardbc4497b2016-02-12 23:45:29 +000063
Tom Stellard75aadc22012-12-11 21:25:42 +000064/// AMDGPU specific code to select AMDGPU machine instructions for
65/// SelectionDAG operations.
66class AMDGPUDAGToDAGISel : public SelectionDAGISel {
67 // Subtarget - Keep a pointer to the AMDGPU Subtarget around so that we can
68 // make the right decision when generating code for different targets.
Eric Christopher7792e322015-01-30 23:24:40 +000069 const AMDGPUSubtarget *Subtarget;
NAKAMURA Takumia9cb5382015-09-22 11:14:39 +000070
Tom Stellard75aadc22012-12-11 21:25:42 +000071public:
Konstantin Zhuravlyov60a83732016-10-03 18:47:26 +000072 explicit AMDGPUDAGToDAGISel(TargetMachine &TM, CodeGenOpt::Level OptLevel)
73 : SelectionDAGISel(TM, OptLevel) {}
Eugene Zelenko2bc2f332016-12-09 22:06:55 +000074 ~AMDGPUDAGToDAGISel() override = default;
Konstantin Zhuravlyov60a83732016-10-03 18:47:26 +000075
Eric Christopher7792e322015-01-30 23:24:40 +000076 bool runOnMachineFunction(MachineFunction &MF) override;
Justin Bogner95927c02016-05-12 21:03:32 +000077 void Select(SDNode *N) override;
Mehdi Amini117296c2016-10-01 02:56:57 +000078 StringRef getPassName() const override;
Craig Topper5656db42014-04-29 07:57:24 +000079 void PostprocessISelDAG() override;
Tom Stellard75aadc22012-12-11 21:25:42 +000080
81private:
Matt Arsenaultac0fc842016-09-17 16:09:55 +000082 SDValue foldFrameIndex(SDValue N) const;
Matt Arsenaultfe267752016-07-28 00:32:02 +000083 bool isInlineImmediate(const SDNode *N) const;
Vincent Lejeunec6896792013-06-04 23:17:15 +000084 bool FoldOperand(SDValue &Src, SDValue &Sel, SDValue &Neg, SDValue &Abs,
Tom Stellard84021442013-07-23 01:48:24 +000085 const R600InstrInfo *TII);
Tom Stellard365366f2013-01-23 02:09:06 +000086 bool FoldOperands(unsigned, const R600InstrInfo *, std::vector<SDValue> &);
Vincent Lejeunec6896792013-06-04 23:17:15 +000087 bool FoldDotOperands(unsigned, const R600InstrInfo *, std::vector<SDValue> &);
Tom Stellard75aadc22012-12-11 21:25:42 +000088
Jan Vesely43b7b5b2016-04-07 19:23:11 +000089 bool isConstantLoad(const MemSDNode *N, int cbID) const;
Tom Stellardbc4497b2016-02-12 23:45:29 +000090 bool isUniformBr(const SDNode *N) const;
91
Tom Stellard381a94a2015-05-12 15:00:49 +000092 SDNode *glueCopyToM0(SDNode *N) const;
93
Tom Stellarddf94dc32013-08-14 23:24:24 +000094 const TargetRegisterClass *getOperandRegClass(SDNode *N, unsigned OpNo) const;
Tom Stellard365366f2013-01-23 02:09:06 +000095 bool SelectGlobalValueConstantOffset(SDValue Addr, SDValue& IntPtr);
Matt Arsenault209a7b92014-04-18 07:40:20 +000096 bool SelectGlobalValueVariableOffset(SDValue Addr, SDValue &BaseReg,
97 SDValue& Offset);
Tom Stellard75aadc22012-12-11 21:25:42 +000098 bool SelectADDRVTX_READ(SDValue Addr, SDValue &Base, SDValue &Offset);
Tom Stellardf3b2a1e2013-02-06 17:32:29 +000099 bool SelectADDRIndirect(SDValue Addr, SDValue &Base, SDValue &Offset);
Tom Stellard85e8b6d2014-08-22 18:49:33 +0000100 bool isDSOffsetLegal(const SDValue &Base, unsigned Offset,
101 unsigned OffsetBits) const;
102 bool SelectDS1Addr1Offset(SDValue Ptr, SDValue &Base, SDValue &Offset) const;
Tom Stellardf3fc5552014-08-22 18:49:35 +0000103 bool SelectDS64Bit4ByteAligned(SDValue Ptr, SDValue &Base, SDValue &Offset0,
104 SDValue &Offset1) const;
Changpeng Fangb41574a2015-12-22 20:55:23 +0000105 bool SelectMUBUF(SDValue Addr, SDValue &SRsrc, SDValue &VAddr,
Tom Stellard155bbb72014-08-11 22:18:17 +0000106 SDValue &SOffset, SDValue &Offset, SDValue &Offen,
107 SDValue &Idxen, SDValue &Addr64, SDValue &GLC, SDValue &SLC,
108 SDValue &TFE) const;
109 bool SelectMUBUFAddr64(SDValue Addr, SDValue &SRsrc, SDValue &VAddr,
Tom Stellard1f9939f2015-02-27 14:59:41 +0000110 SDValue &SOffset, SDValue &Offset, SDValue &GLC,
111 SDValue &SLC, SDValue &TFE) const;
Tom Stellard7980fc82014-09-25 18:30:26 +0000112 bool SelectMUBUFAddr64(SDValue Addr, SDValue &SRsrc,
Tom Stellardc53861a2015-02-11 00:34:32 +0000113 SDValue &VAddr, SDValue &SOffset, SDValue &Offset,
Tom Stellard7980fc82014-09-25 18:30:26 +0000114 SDValue &SLC) const;
Tom Stellardb02094e2014-07-21 15:45:01 +0000115 bool SelectMUBUFScratch(SDValue Addr, SDValue &RSrc, SDValue &VAddr,
116 SDValue &SOffset, SDValue &ImmOffset) const;
Tom Stellard155bbb72014-08-11 22:18:17 +0000117 bool SelectMUBUFOffset(SDValue Addr, SDValue &SRsrc, SDValue &SOffset,
118 SDValue &Offset, SDValue &GLC, SDValue &SLC,
Tom Stellardb02094e2014-07-21 15:45:01 +0000119 SDValue &TFE) const;
Tom Stellard7980fc82014-09-25 18:30:26 +0000120 bool SelectMUBUFOffset(SDValue Addr, SDValue &SRsrc, SDValue &Soffset,
Matt Arsenault88701812016-06-09 23:42:48 +0000121 SDValue &Offset, SDValue &SLC) const;
Jan Vesely43b7b5b2016-04-07 19:23:11 +0000122 bool SelectMUBUFOffset(SDValue Addr, SDValue &SRsrc, SDValue &Soffset,
123 SDValue &Offset) const;
Nicolai Haehnlea6092592016-06-15 07:13:05 +0000124 bool SelectMUBUFConstant(SDValue Constant,
Nicolai Haehnle3003ba02016-03-18 16:24:20 +0000125 SDValue &SOffset,
126 SDValue &ImmOffset) const;
127 bool SelectMUBUFIntrinsicOffset(SDValue Offset, SDValue &SOffset,
128 SDValue &ImmOffset) const;
129 bool SelectMUBUFIntrinsicVOffset(SDValue Offset, SDValue &SOffset,
130 SDValue &ImmOffset, SDValue &VOffset) const;
Matt Arsenault7757c592016-06-09 23:42:54 +0000131
132 bool SelectFlat(SDValue Addr, SDValue &VAddr,
133 SDValue &SLC, SDValue &TFE) const;
134
Tom Stellarddee26a22015-08-06 19:28:30 +0000135 bool SelectSMRDOffset(SDValue ByteOffsetNode, SDValue &Offset,
136 bool &Imm) const;
137 bool SelectSMRD(SDValue Addr, SDValue &SBase, SDValue &Offset,
138 bool &Imm) const;
139 bool SelectSMRDImm(SDValue Addr, SDValue &SBase, SDValue &Offset) const;
Tom Stellard217361c2015-08-06 19:28:38 +0000140 bool SelectSMRDImm32(SDValue Addr, SDValue &SBase, SDValue &Offset) const;
Tom Stellarddee26a22015-08-06 19:28:30 +0000141 bool SelectSMRDSgpr(SDValue Addr, SDValue &SBase, SDValue &Offset) const;
142 bool SelectSMRDBufferImm(SDValue Addr, SDValue &Offset) const;
Tom Stellard217361c2015-08-06 19:28:38 +0000143 bool SelectSMRDBufferImm32(SDValue Addr, SDValue &Offset) const;
Tom Stellarddee26a22015-08-06 19:28:30 +0000144 bool SelectSMRDBufferSgpr(SDValue Addr, SDValue &Offset) const;
Nicolai Haehnle7968c342016-07-12 08:12:16 +0000145 bool SelectMOVRELOffset(SDValue Index, SDValue &Base, SDValue &Offset) const;
Tom Stellardb4a313a2014-08-01 00:32:39 +0000146 bool SelectVOP3Mods(SDValue In, SDValue &Src, SDValue &SrcMods) const;
Tom Stellarddb5a11f2015-07-13 15:47:57 +0000147 bool SelectVOP3NoMods(SDValue In, SDValue &Src, SDValue &SrcMods) const;
Tom Stellardb4a313a2014-08-01 00:32:39 +0000148 bool SelectVOP3Mods0(SDValue In, SDValue &Src, SDValue &SrcMods,
149 SDValue &Clamp, SDValue &Omod) const;
Tom Stellarddb5a11f2015-07-13 15:47:57 +0000150 bool SelectVOP3NoMods0(SDValue In, SDValue &Src, SDValue &SrcMods,
151 SDValue &Clamp, SDValue &Omod) const;
Tom Stellard75aadc22012-12-11 21:25:42 +0000152
Matt Arsenault1cffa4c2014-11-13 19:49:04 +0000153 bool SelectVOP3Mods0Clamp(SDValue In, SDValue &Src, SDValue &SrcMods,
154 SDValue &Omod) const;
Matt Arsenault4831ce52015-01-06 23:00:37 +0000155 bool SelectVOP3Mods0Clamp0OMod(SDValue In, SDValue &Src, SDValue &SrcMods,
156 SDValue &Clamp,
157 SDValue &Omod) const;
Matt Arsenault1cffa4c2014-11-13 19:49:04 +0000158
Justin Bogner95927c02016-05-12 21:03:32 +0000159 void SelectADD_SUB_I64(SDNode *N);
Matt Arsenaultee3f0ac2017-01-30 18:11:38 +0000160 void SelectUADDO_USUBO(SDNode *N);
Justin Bogner95927c02016-05-12 21:03:32 +0000161 void SelectDIV_SCALE(SDNode *N);
Tom Stellard8485fa02016-12-07 02:42:15 +0000162 void SelectFMA_W_CHAIN(SDNode *N);
163 void SelectFMUL_W_CHAIN(SDNode *N);
Matt Arsenault9fa3f932014-06-23 18:00:34 +0000164
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000165 SDNode *getS_BFE(unsigned Opcode, const SDLoc &DL, SDValue Val,
Marek Olsak9b728682015-03-24 13:40:27 +0000166 uint32_t Offset, uint32_t Width);
Justin Bogner95927c02016-05-12 21:03:32 +0000167 void SelectS_BFEFromShifts(SDNode *N);
168 void SelectS_BFE(SDNode *N);
Matt Arsenault7b1dc2c2016-09-17 02:02:19 +0000169 bool isCBranchSCC(const SDNode *N) const;
Justin Bogner95927c02016-05-12 21:03:32 +0000170 void SelectBRCOND(SDNode *N);
Matt Arsenault88701812016-06-09 23:42:48 +0000171 void SelectATOMIC_CMP_SWAP(SDNode *N);
Marek Olsak9b728682015-03-24 13:40:27 +0000172
Tom Stellard75aadc22012-12-11 21:25:42 +0000173 // Include the pieces autogenerated from the target description.
174#include "AMDGPUGenDAGISel.inc"
175};
Eugene Zelenko2bc2f332016-12-09 22:06:55 +0000176
Tom Stellard75aadc22012-12-11 21:25:42 +0000177} // end anonymous namespace
178
179/// \brief This pass converts a legalized DAG into a AMDGPU-specific
180// DAG, ready for instruction scheduling.
Konstantin Zhuravlyov60a83732016-10-03 18:47:26 +0000181FunctionPass *llvm::createAMDGPUISelDag(TargetMachine &TM,
182 CodeGenOpt::Level OptLevel) {
183 return new AMDGPUDAGToDAGISel(TM, OptLevel);
Tom Stellard75aadc22012-12-11 21:25:42 +0000184}
185
Eric Christopher7792e322015-01-30 23:24:40 +0000186bool AMDGPUDAGToDAGISel::runOnMachineFunction(MachineFunction &MF) {
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000187 Subtarget = &MF.getSubtarget<AMDGPUSubtarget>();
Eric Christopher7792e322015-01-30 23:24:40 +0000188 return SelectionDAGISel::runOnMachineFunction(MF);
Tom Stellard75aadc22012-12-11 21:25:42 +0000189}
190
Matt Arsenaultfe267752016-07-28 00:32:02 +0000191bool AMDGPUDAGToDAGISel::isInlineImmediate(const SDNode *N) const {
192 const SIInstrInfo *TII
193 = static_cast<const SISubtarget *>(Subtarget)->getInstrInfo();
194
195 if (const ConstantSDNode *C = dyn_cast<ConstantSDNode>(N))
196 return TII->isInlineConstant(C->getAPIntValue());
197
198 if (const ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N))
199 return TII->isInlineConstant(C->getValueAPF().bitcastToAPInt());
200
201 return false;
Tom Stellard7ed0b522014-04-03 20:19:27 +0000202}
203
Tom Stellarddf94dc32013-08-14 23:24:24 +0000204/// \brief Determine the register class for \p OpNo
205/// \returns The register class of the virtual register that will be used for
206/// the given operand number \OpNo or NULL if the register class cannot be
207/// determined.
208const TargetRegisterClass *AMDGPUDAGToDAGISel::getOperandRegClass(SDNode *N,
209 unsigned OpNo) const {
Matt Arsenaultc507cdb2016-11-01 23:22:17 +0000210 if (!N->isMachineOpcode()) {
211 if (N->getOpcode() == ISD::CopyToReg) {
212 unsigned Reg = cast<RegisterSDNode>(N->getOperand(1))->getReg();
213 if (TargetRegisterInfo::isVirtualRegister(Reg)) {
214 MachineRegisterInfo &MRI = CurDAG->getMachineFunction().getRegInfo();
215 return MRI.getRegClass(Reg);
216 }
217
218 const SIRegisterInfo *TRI
219 = static_cast<const SISubtarget *>(Subtarget)->getRegisterInfo();
220 return TRI->getPhysRegClass(Reg);
221 }
222
Matt Arsenault209a7b92014-04-18 07:40:20 +0000223 return nullptr;
Matt Arsenaultc507cdb2016-11-01 23:22:17 +0000224 }
Matt Arsenault209a7b92014-04-18 07:40:20 +0000225
Tom Stellarddf94dc32013-08-14 23:24:24 +0000226 switch (N->getMachineOpcode()) {
227 default: {
Eric Christopherd9134482014-08-04 21:25:23 +0000228 const MCInstrDesc &Desc =
Eric Christopher7792e322015-01-30 23:24:40 +0000229 Subtarget->getInstrInfo()->get(N->getMachineOpcode());
Alexey Samsonov3186eb32013-08-15 07:11:34 +0000230 unsigned OpIdx = Desc.getNumDefs() + OpNo;
231 if (OpIdx >= Desc.getNumOperands())
Matt Arsenault209a7b92014-04-18 07:40:20 +0000232 return nullptr;
Alexey Samsonov3186eb32013-08-15 07:11:34 +0000233 int RegClass = Desc.OpInfo[OpIdx].RegClass;
Matt Arsenault209a7b92014-04-18 07:40:20 +0000234 if (RegClass == -1)
235 return nullptr;
236
Eric Christopher7792e322015-01-30 23:24:40 +0000237 return Subtarget->getRegisterInfo()->getRegClass(RegClass);
Tom Stellarddf94dc32013-08-14 23:24:24 +0000238 }
239 case AMDGPU::REG_SEQUENCE: {
Matt Arsenault209a7b92014-04-18 07:40:20 +0000240 unsigned RCID = cast<ConstantSDNode>(N->getOperand(0))->getZExtValue();
Eric Christopherd9134482014-08-04 21:25:23 +0000241 const TargetRegisterClass *SuperRC =
Eric Christopher7792e322015-01-30 23:24:40 +0000242 Subtarget->getRegisterInfo()->getRegClass(RCID);
Matt Arsenault209a7b92014-04-18 07:40:20 +0000243
244 SDValue SubRegOp = N->getOperand(OpNo + 1);
245 unsigned SubRegIdx = cast<ConstantSDNode>(SubRegOp)->getZExtValue();
Eric Christopher7792e322015-01-30 23:24:40 +0000246 return Subtarget->getRegisterInfo()->getSubClassWithSubReg(SuperRC,
247 SubRegIdx);
Tom Stellarddf94dc32013-08-14 23:24:24 +0000248 }
249 }
250}
251
Tom Stellard381a94a2015-05-12 15:00:49 +0000252SDNode *AMDGPUDAGToDAGISel::glueCopyToM0(SDNode *N) const {
253 if (Subtarget->getGeneration() < AMDGPUSubtarget::SOUTHERN_ISLANDS ||
Tom Stellarda4b746d2016-07-05 16:10:44 +0000254 cast<MemSDNode>(N)->getAddressSpace() != AMDGPUAS::LOCAL_ADDRESS)
Tom Stellard381a94a2015-05-12 15:00:49 +0000255 return N;
256
257 const SITargetLowering& Lowering =
258 *static_cast<const SITargetLowering*>(getTargetLowering());
259
260 // Write max value to m0 before each load operation
261
262 SDValue M0 = Lowering.copyToM0(*CurDAG, CurDAG->getEntryNode(), SDLoc(N),
263 CurDAG->getTargetConstant(-1, SDLoc(N), MVT::i32));
264
265 SDValue Glue = M0.getValue(1);
266
267 SmallVector <SDValue, 8> Ops;
268 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
269 Ops.push_back(N->getOperand(i));
270 }
271 Ops.push_back(Glue);
272 CurDAG->MorphNodeTo(N, N->getOpcode(), N->getVTList(), Ops);
273
274 return N;
275}
276
Matt Arsenault61cb6fa2015-11-11 00:01:36 +0000277static unsigned selectSGPRVectorRegClassID(unsigned NumVectorElts) {
Matt Arsenaultf1aebbf2015-11-02 23:30:48 +0000278 switch (NumVectorElts) {
279 case 1:
Marek Olsak79c05872016-11-25 17:37:09 +0000280 return AMDGPU::SReg_32_XM0RegClassID;
Matt Arsenaultf1aebbf2015-11-02 23:30:48 +0000281 case 2:
282 return AMDGPU::SReg_64RegClassID;
283 case 4:
284 return AMDGPU::SReg_128RegClassID;
285 case 8:
286 return AMDGPU::SReg_256RegClassID;
287 case 16:
288 return AMDGPU::SReg_512RegClassID;
289 }
290
291 llvm_unreachable("invalid vector size");
292}
293
Justin Bogner95927c02016-05-12 21:03:32 +0000294void AMDGPUDAGToDAGISel::Select(SDNode *N) {
Tom Stellard75aadc22012-12-11 21:25:42 +0000295 unsigned int Opc = N->getOpcode();
296 if (N->isMachineOpcode()) {
Tim Northover31d093c2013-09-22 08:21:56 +0000297 N->setNodeId(-1);
Justin Bogner95927c02016-05-12 21:03:32 +0000298 return; // Already selected.
Tom Stellard75aadc22012-12-11 21:25:42 +0000299 }
Matt Arsenault78b86702014-04-18 05:19:26 +0000300
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +0000301 if (isa<AtomicSDNode>(N) ||
302 (Opc == AMDGPUISD::ATOMIC_INC || Opc == AMDGPUISD::ATOMIC_DEC))
Tom Stellard381a94a2015-05-12 15:00:49 +0000303 N = glueCopyToM0(N);
304
Tom Stellard75aadc22012-12-11 21:25:42 +0000305 switch (Opc) {
306 default: break;
Tom Stellard1f15bff2014-02-25 21:36:18 +0000307 // We are selecting i64 ADD here instead of custom lower it during
308 // DAG legalization, so we can fold some i64 ADDs used for address
309 // calculation into the LOAD and STORE instructions.
Matt Arsenaultb8b51532014-06-23 18:00:38 +0000310 case ISD::ADD:
Nicolai Haehnle67624af2016-10-14 10:30:00 +0000311 case ISD::ADDC:
312 case ISD::ADDE:
313 case ISD::SUB:
314 case ISD::SUBC:
315 case ISD::SUBE: {
Tom Stellard1f15bff2014-02-25 21:36:18 +0000316 if (N->getValueType(0) != MVT::i64 ||
Eric Christopher7792e322015-01-30 23:24:40 +0000317 Subtarget->getGeneration() < AMDGPUSubtarget::SOUTHERN_ISLANDS)
Tom Stellard1f15bff2014-02-25 21:36:18 +0000318 break;
319
Justin Bogner95927c02016-05-12 21:03:32 +0000320 SelectADD_SUB_I64(N);
321 return;
Tom Stellard1f15bff2014-02-25 21:36:18 +0000322 }
Matt Arsenaultee3f0ac2017-01-30 18:11:38 +0000323 case ISD::UADDO:
324 case ISD::USUBO: {
325 SelectUADDO_USUBO(N);
326 return;
327 }
Tom Stellard8485fa02016-12-07 02:42:15 +0000328 case AMDGPUISD::FMUL_W_CHAIN: {
329 SelectFMUL_W_CHAIN(N);
330 return;
331 }
332 case AMDGPUISD::FMA_W_CHAIN: {
333 SelectFMA_W_CHAIN(N);
334 return;
335 }
336
Matt Arsenault064c2062014-06-11 17:40:32 +0000337 case ISD::SCALAR_TO_VECTOR:
Tom Stellard880a80a2014-06-17 16:53:14 +0000338 case AMDGPUISD::BUILD_VERTICAL_VECTOR:
Vincent Lejeune3b6f20e2013-03-05 15:04:49 +0000339 case ISD::BUILD_VECTOR: {
Tom Stellard8e5da412013-08-14 23:24:32 +0000340 unsigned RegClassID;
Eric Christopher7792e322015-01-30 23:24:40 +0000341 const AMDGPURegisterInfo *TRI = Subtarget->getRegisterInfo();
Tom Stellard8e5da412013-08-14 23:24:32 +0000342 EVT VT = N->getValueType(0);
343 unsigned NumVectorElts = VT.getVectorNumElements();
Matt Arsenault064c2062014-06-11 17:40:32 +0000344 EVT EltVT = VT.getVectorElementType();
345 assert(EltVT.bitsEq(MVT::i32));
Eric Christopher7792e322015-01-30 23:24:40 +0000346 if (Subtarget->getGeneration() >= AMDGPUSubtarget::SOUTHERN_ISLANDS) {
Matt Arsenault61cb6fa2015-11-11 00:01:36 +0000347 RegClassID = selectSGPRVectorRegClassID(NumVectorElts);
Tom Stellard8e5da412013-08-14 23:24:32 +0000348 } else {
349 // BUILD_VECTOR was lowered into an IMPLICIT_DEF + 4 INSERT_SUBREG
350 // that adds a 128 bits reg copy when going through TwoAddressInstructions
351 // pass. We want to avoid 128 bits copies as much as possible because they
352 // can't be bundled by our scheduler.
353 switch(NumVectorElts) {
354 case 2: RegClassID = AMDGPU::R600_Reg64RegClassID; break;
Tom Stellard880a80a2014-06-17 16:53:14 +0000355 case 4:
356 if (Opc == AMDGPUISD::BUILD_VERTICAL_VECTOR)
357 RegClassID = AMDGPU::R600_Reg128VerticalRegClassID;
358 else
359 RegClassID = AMDGPU::R600_Reg128RegClassID;
360 break;
Tom Stellard8e5da412013-08-14 23:24:32 +0000361 default: llvm_unreachable("Do not know how to lower this BUILD_VECTOR");
362 }
Vincent Lejeune3b6f20e2013-03-05 15:04:49 +0000363 }
Tom Stellard0344cdf2013-08-01 15:23:42 +0000364
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000365 SDLoc DL(N);
366 SDValue RegClass = CurDAG->getTargetConstant(RegClassID, DL, MVT::i32);
Tom Stellard8e5da412013-08-14 23:24:32 +0000367
368 if (NumVectorElts == 1) {
Justin Bogner95927c02016-05-12 21:03:32 +0000369 CurDAG->SelectNodeTo(N, AMDGPU::COPY_TO_REGCLASS, EltVT, N->getOperand(0),
370 RegClass);
371 return;
Tom Stellard0344cdf2013-08-01 15:23:42 +0000372 }
Tom Stellard8e5da412013-08-14 23:24:32 +0000373
374 assert(NumVectorElts <= 16 && "Vectors with more than 16 elements not "
375 "supported yet");
376 // 16 = Max Num Vector Elements
377 // 2 = 2 REG_SEQUENCE operands per element (value, subreg index)
378 // 1 = Vector Register Class
Matt Arsenault064c2062014-06-11 17:40:32 +0000379 SmallVector<SDValue, 16 * 2 + 1> RegSeqArgs(NumVectorElts * 2 + 1);
Tom Stellard8e5da412013-08-14 23:24:32 +0000380
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000381 RegSeqArgs[0] = CurDAG->getTargetConstant(RegClassID, DL, MVT::i32);
Vincent Lejeune3b6f20e2013-03-05 15:04:49 +0000382 bool IsRegSeq = true;
Matt Arsenault064c2062014-06-11 17:40:32 +0000383 unsigned NOps = N->getNumOperands();
384 for (unsigned i = 0; i < NOps; i++) {
Tom Stellard8e5da412013-08-14 23:24:32 +0000385 // XXX: Why is this here?
Benjamin Kramer619c4e52015-04-10 11:24:51 +0000386 if (isa<RegisterSDNode>(N->getOperand(i))) {
Vincent Lejeune3b6f20e2013-03-05 15:04:49 +0000387 IsRegSeq = false;
388 break;
389 }
Tom Stellard8e5da412013-08-14 23:24:32 +0000390 RegSeqArgs[1 + (2 * i)] = N->getOperand(i);
391 RegSeqArgs[1 + (2 * i) + 1] =
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000392 CurDAG->getTargetConstant(TRI->getSubRegFromChannel(i), DL,
393 MVT::i32);
Vincent Lejeune3b6f20e2013-03-05 15:04:49 +0000394 }
Matt Arsenault064c2062014-06-11 17:40:32 +0000395
396 if (NOps != NumVectorElts) {
397 // Fill in the missing undef elements if this was a scalar_to_vector.
398 assert(Opc == ISD::SCALAR_TO_VECTOR && NOps < NumVectorElts);
399
400 MachineSDNode *ImpDef = CurDAG->getMachineNode(TargetOpcode::IMPLICIT_DEF,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000401 DL, EltVT);
Matt Arsenault064c2062014-06-11 17:40:32 +0000402 for (unsigned i = NOps; i < NumVectorElts; ++i) {
403 RegSeqArgs[1 + (2 * i)] = SDValue(ImpDef, 0);
404 RegSeqArgs[1 + (2 * i) + 1] =
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000405 CurDAG->getTargetConstant(TRI->getSubRegFromChannel(i), DL, MVT::i32);
Matt Arsenault064c2062014-06-11 17:40:32 +0000406 }
407 }
408
Vincent Lejeune3b6f20e2013-03-05 15:04:49 +0000409 if (!IsRegSeq)
410 break;
Justin Bogner95927c02016-05-12 21:03:32 +0000411 CurDAG->SelectNodeTo(N, AMDGPU::REG_SEQUENCE, N->getVTList(), RegSeqArgs);
412 return;
Vincent Lejeune3b6f20e2013-03-05 15:04:49 +0000413 }
Tom Stellard754f80f2013-04-05 23:31:51 +0000414 case ISD::BUILD_PAIR: {
415 SDValue RC, SubReg0, SubReg1;
Eric Christopher7792e322015-01-30 23:24:40 +0000416 if (Subtarget->getGeneration() <= AMDGPUSubtarget::NORTHERN_ISLANDS) {
Tom Stellard754f80f2013-04-05 23:31:51 +0000417 break;
418 }
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000419 SDLoc DL(N);
Tom Stellard754f80f2013-04-05 23:31:51 +0000420 if (N->getValueType(0) == MVT::i128) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000421 RC = CurDAG->getTargetConstant(AMDGPU::SReg_128RegClassID, DL, MVT::i32);
422 SubReg0 = CurDAG->getTargetConstant(AMDGPU::sub0_sub1, DL, MVT::i32);
423 SubReg1 = CurDAG->getTargetConstant(AMDGPU::sub2_sub3, DL, MVT::i32);
Tom Stellard754f80f2013-04-05 23:31:51 +0000424 } else if (N->getValueType(0) == MVT::i64) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000425 RC = CurDAG->getTargetConstant(AMDGPU::SReg_64RegClassID, DL, MVT::i32);
426 SubReg0 = CurDAG->getTargetConstant(AMDGPU::sub0, DL, MVT::i32);
427 SubReg1 = CurDAG->getTargetConstant(AMDGPU::sub1, DL, MVT::i32);
Tom Stellard754f80f2013-04-05 23:31:51 +0000428 } else {
429 llvm_unreachable("Unhandled value type for BUILD_PAIR");
430 }
431 const SDValue Ops[] = { RC, N->getOperand(0), SubReg0,
432 N->getOperand(1), SubReg1 };
Justin Bogner95927c02016-05-12 21:03:32 +0000433 ReplaceNode(N, CurDAG->getMachineNode(TargetOpcode::REG_SEQUENCE, DL,
434 N->getValueType(0), Ops));
435 return;
Tom Stellard754f80f2013-04-05 23:31:51 +0000436 }
Tom Stellard7ed0b522014-04-03 20:19:27 +0000437
438 case ISD::Constant:
439 case ISD::ConstantFP: {
Eric Christopher7792e322015-01-30 23:24:40 +0000440 if (Subtarget->getGeneration() < AMDGPUSubtarget::SOUTHERN_ISLANDS ||
Tom Stellard7ed0b522014-04-03 20:19:27 +0000441 N->getValueType(0).getSizeInBits() != 64 || isInlineImmediate(N))
442 break;
443
444 uint64_t Imm;
445 if (ConstantFPSDNode *FP = dyn_cast<ConstantFPSDNode>(N))
446 Imm = FP->getValueAPF().bitcastToAPInt().getZExtValue();
447 else {
Tom Stellard3cbe0142014-04-07 19:31:13 +0000448 ConstantSDNode *C = cast<ConstantSDNode>(N);
Tom Stellard7ed0b522014-04-03 20:19:27 +0000449 Imm = C->getZExtValue();
450 }
451
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000452 SDLoc DL(N);
453 SDNode *Lo = CurDAG->getMachineNode(AMDGPU::S_MOV_B32, DL, MVT::i32,
454 CurDAG->getConstant(Imm & 0xFFFFFFFF, DL,
455 MVT::i32));
456 SDNode *Hi = CurDAG->getMachineNode(AMDGPU::S_MOV_B32, DL, MVT::i32,
457 CurDAG->getConstant(Imm >> 32, DL, MVT::i32));
Tom Stellard7ed0b522014-04-03 20:19:27 +0000458 const SDValue Ops[] = {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000459 CurDAG->getTargetConstant(AMDGPU::SReg_64RegClassID, DL, MVT::i32),
460 SDValue(Lo, 0), CurDAG->getTargetConstant(AMDGPU::sub0, DL, MVT::i32),
461 SDValue(Hi, 0), CurDAG->getTargetConstant(AMDGPU::sub1, DL, MVT::i32)
Tom Stellard7ed0b522014-04-03 20:19:27 +0000462 };
463
Justin Bogner95927c02016-05-12 21:03:32 +0000464 ReplaceNode(N, CurDAG->getMachineNode(TargetOpcode::REG_SEQUENCE, DL,
465 N->getValueType(0), Ops));
466 return;
Tom Stellard7ed0b522014-04-03 20:19:27 +0000467 }
Matt Arsenault4bf43d42015-09-25 17:27:08 +0000468 case ISD::LOAD:
Tom Stellard096b8c12015-02-04 20:49:49 +0000469 case ISD::STORE: {
Tom Stellard381a94a2015-05-12 15:00:49 +0000470 N = glueCopyToM0(N);
Tom Stellard096b8c12015-02-04 20:49:49 +0000471 break;
472 }
Matt Arsenault78b86702014-04-18 05:19:26 +0000473
474 case AMDGPUISD::BFE_I32:
475 case AMDGPUISD::BFE_U32: {
Eric Christopher7792e322015-01-30 23:24:40 +0000476 if (Subtarget->getGeneration() < AMDGPUSubtarget::SOUTHERN_ISLANDS)
Matt Arsenault78b86702014-04-18 05:19:26 +0000477 break;
478
479 // There is a scalar version available, but unlike the vector version which
480 // has a separate operand for the offset and width, the scalar version packs
481 // the width and offset into a single operand. Try to move to the scalar
482 // version if the offsets are constant, so that we can try to keep extended
483 // loads of kernel arguments in SGPRs.
484
485 // TODO: Technically we could try to pattern match scalar bitshifts of
486 // dynamic values, but it's probably not useful.
487 ConstantSDNode *Offset = dyn_cast<ConstantSDNode>(N->getOperand(1));
488 if (!Offset)
489 break;
490
491 ConstantSDNode *Width = dyn_cast<ConstantSDNode>(N->getOperand(2));
492 if (!Width)
493 break;
494
495 bool Signed = Opc == AMDGPUISD::BFE_I32;
496
Matt Arsenault78b86702014-04-18 05:19:26 +0000497 uint32_t OffsetVal = Offset->getZExtValue();
498 uint32_t WidthVal = Width->getZExtValue();
499
Justin Bogner95927c02016-05-12 21:03:32 +0000500 ReplaceNode(N, getS_BFE(Signed ? AMDGPU::S_BFE_I32 : AMDGPU::S_BFE_U32,
501 SDLoc(N), N->getOperand(0), OffsetVal, WidthVal));
502 return;
Matt Arsenault78b86702014-04-18 05:19:26 +0000503 }
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +0000504 case AMDGPUISD::DIV_SCALE: {
Justin Bogner95927c02016-05-12 21:03:32 +0000505 SelectDIV_SCALE(N);
506 return;
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +0000507 }
Tom Stellard3457a842014-10-09 19:06:00 +0000508 case ISD::CopyToReg: {
509 const SITargetLowering& Lowering =
510 *static_cast<const SITargetLowering*>(getTargetLowering());
511 Lowering.legalizeTargetIndependentNode(N, *CurDAG);
512 break;
513 }
Marek Olsak9b728682015-03-24 13:40:27 +0000514 case ISD::AND:
515 case ISD::SRL:
516 case ISD::SRA:
Matt Arsenault7e8de012016-04-22 22:59:16 +0000517 case ISD::SIGN_EXTEND_INREG:
Marek Olsak9b728682015-03-24 13:40:27 +0000518 if (N->getValueType(0) != MVT::i32 ||
519 Subtarget->getGeneration() < AMDGPUSubtarget::SOUTHERN_ISLANDS)
520 break;
521
Justin Bogner95927c02016-05-12 21:03:32 +0000522 SelectS_BFE(N);
523 return;
Tom Stellardbc4497b2016-02-12 23:45:29 +0000524 case ISD::BRCOND:
Justin Bogner95927c02016-05-12 21:03:32 +0000525 SelectBRCOND(N);
526 return;
Matt Arsenault88701812016-06-09 23:42:48 +0000527
528 case AMDGPUISD::ATOMIC_CMP_SWAP:
529 SelectATOMIC_CMP_SWAP(N);
530 return;
Tom Stellard75aadc22012-12-11 21:25:42 +0000531 }
Tom Stellard3457a842014-10-09 19:06:00 +0000532
Justin Bogner95927c02016-05-12 21:03:32 +0000533 SelectCode(N);
Tom Stellard365366f2013-01-23 02:09:06 +0000534}
535
Jan Vesely43b7b5b2016-04-07 19:23:11 +0000536bool AMDGPUDAGToDAGISel::isConstantLoad(const MemSDNode *N, int CbId) const {
537 if (!N->readMem())
538 return false;
Matt Arsenault209a7b92014-04-18 07:40:20 +0000539 if (CbId == -1)
Tom Stellarda4b746d2016-07-05 16:10:44 +0000540 return N->getAddressSpace() == AMDGPUAS::CONSTANT_ADDRESS;
Matt Arsenault209a7b92014-04-18 07:40:20 +0000541
Tom Stellarda4b746d2016-07-05 16:10:44 +0000542 return N->getAddressSpace() == AMDGPUAS::CONSTANT_BUFFER_0 + CbId;
Matt Arsenault3f981402014-09-15 15:41:53 +0000543}
544
Tom Stellardbc4497b2016-02-12 23:45:29 +0000545bool AMDGPUDAGToDAGISel::isUniformBr(const SDNode *N) const {
546 const BasicBlock *BB = FuncInfo->MBB->getBasicBlock();
Nicolai Haehnle05b127d2016-04-14 17:42:35 +0000547 const Instruction *Term = BB->getTerminator();
548 return Term->getMetadata("amdgpu.uniform") ||
549 Term->getMetadata("structurizecfg.uniform");
Tom Stellardbc4497b2016-02-12 23:45:29 +0000550}
551
Mehdi Amini117296c2016-10-01 02:56:57 +0000552StringRef AMDGPUDAGToDAGISel::getPassName() const {
Tom Stellard75aadc22012-12-11 21:25:42 +0000553 return "AMDGPU DAG->DAG Pattern Instruction Selection";
554}
555
Tom Stellard41fc7852013-07-23 01:48:42 +0000556//===----------------------------------------------------------------------===//
557// Complex Patterns
558//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +0000559
Tom Stellard365366f2013-01-23 02:09:06 +0000560bool AMDGPUDAGToDAGISel::SelectGlobalValueConstantOffset(SDValue Addr,
Matt Arsenault209a7b92014-04-18 07:40:20 +0000561 SDValue& IntPtr) {
Tom Stellard365366f2013-01-23 02:09:06 +0000562 if (ConstantSDNode *Cst = dyn_cast<ConstantSDNode>(Addr)) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000563 IntPtr = CurDAG->getIntPtrConstant(Cst->getZExtValue() / 4, SDLoc(Addr),
564 true);
Tom Stellard365366f2013-01-23 02:09:06 +0000565 return true;
566 }
567 return false;
568}
569
570bool AMDGPUDAGToDAGISel::SelectGlobalValueVariableOffset(SDValue Addr,
571 SDValue& BaseReg, SDValue &Offset) {
Matt Arsenault209a7b92014-04-18 07:40:20 +0000572 if (!isa<ConstantSDNode>(Addr)) {
Tom Stellard365366f2013-01-23 02:09:06 +0000573 BaseReg = Addr;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000574 Offset = CurDAG->getIntPtrConstant(0, SDLoc(Addr), true);
Tom Stellard365366f2013-01-23 02:09:06 +0000575 return true;
576 }
577 return false;
578}
579
Tom Stellard75aadc22012-12-11 21:25:42 +0000580bool AMDGPUDAGToDAGISel::SelectADDRVTX_READ(SDValue Addr, SDValue &Base,
581 SDValue &Offset) {
Matt Arsenault209a7b92014-04-18 07:40:20 +0000582 ConstantSDNode *IMMOffset;
Tom Stellard75aadc22012-12-11 21:25:42 +0000583
584 if (Addr.getOpcode() == ISD::ADD
585 && (IMMOffset = dyn_cast<ConstantSDNode>(Addr.getOperand(1)))
586 && isInt<16>(IMMOffset->getZExtValue())) {
587
588 Base = Addr.getOperand(0);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000589 Offset = CurDAG->getTargetConstant(IMMOffset->getZExtValue(), SDLoc(Addr),
590 MVT::i32);
Tom Stellard75aadc22012-12-11 21:25:42 +0000591 return true;
592 // If the pointer address is constant, we can move it to the offset field.
593 } else if ((IMMOffset = dyn_cast<ConstantSDNode>(Addr))
594 && isInt<16>(IMMOffset->getZExtValue())) {
595 Base = CurDAG->getCopyFromReg(CurDAG->getEntryNode(),
Andrew Trickef9de2a2013-05-25 02:42:55 +0000596 SDLoc(CurDAG->getEntryNode()),
Tom Stellard75aadc22012-12-11 21:25:42 +0000597 AMDGPU::ZERO, MVT::i32);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000598 Offset = CurDAG->getTargetConstant(IMMOffset->getZExtValue(), SDLoc(Addr),
599 MVT::i32);
Tom Stellard75aadc22012-12-11 21:25:42 +0000600 return true;
601 }
602
603 // Default case, no offset
604 Base = Addr;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000605 Offset = CurDAG->getTargetConstant(0, SDLoc(Addr), MVT::i32);
Tom Stellard75aadc22012-12-11 21:25:42 +0000606 return true;
607}
608
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000609bool AMDGPUDAGToDAGISel::SelectADDRIndirect(SDValue Addr, SDValue &Base,
610 SDValue &Offset) {
611 ConstantSDNode *C;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000612 SDLoc DL(Addr);
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000613
614 if ((C = dyn_cast<ConstantSDNode>(Addr))) {
615 Base = CurDAG->getRegister(AMDGPU::INDIRECT_BASE_ADDR, MVT::i32);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000616 Offset = CurDAG->getTargetConstant(C->getZExtValue(), DL, MVT::i32);
Jan Vesely06200bd2017-01-06 21:00:46 +0000617 } else if ((Addr.getOpcode() == AMDGPUISD::DWORDADDR) &&
618 (C = dyn_cast<ConstantSDNode>(Addr.getOperand(0)))) {
619 Base = CurDAG->getRegister(AMDGPU::INDIRECT_BASE_ADDR, MVT::i32);
620 Offset = CurDAG->getTargetConstant(C->getZExtValue(), DL, MVT::i32);
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000621 } else if ((Addr.getOpcode() == ISD::ADD || Addr.getOpcode() == ISD::OR) &&
622 (C = dyn_cast<ConstantSDNode>(Addr.getOperand(1)))) {
623 Base = Addr.getOperand(0);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000624 Offset = CurDAG->getTargetConstant(C->getZExtValue(), DL, MVT::i32);
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000625 } else {
626 Base = Addr;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000627 Offset = CurDAG->getTargetConstant(0, DL, MVT::i32);
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000628 }
629
630 return true;
631}
Christian Konigd910b7d2013-02-26 17:52:16 +0000632
Justin Bogner95927c02016-05-12 21:03:32 +0000633void AMDGPUDAGToDAGISel::SelectADD_SUB_I64(SDNode *N) {
Matt Arsenault9fa3f932014-06-23 18:00:34 +0000634 SDLoc DL(N);
635 SDValue LHS = N->getOperand(0);
636 SDValue RHS = N->getOperand(1);
637
Nicolai Haehnle67624af2016-10-14 10:30:00 +0000638 unsigned Opcode = N->getOpcode();
639 bool ConsumeCarry = (Opcode == ISD::ADDE || Opcode == ISD::SUBE);
640 bool ProduceCarry =
641 ConsumeCarry || Opcode == ISD::ADDC || Opcode == ISD::SUBC;
642 bool IsAdd =
643 (Opcode == ISD::ADD || Opcode == ISD::ADDC || Opcode == ISD::ADDE);
Matt Arsenaultb8b51532014-06-23 18:00:38 +0000644
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000645 SDValue Sub0 = CurDAG->getTargetConstant(AMDGPU::sub0, DL, MVT::i32);
646 SDValue Sub1 = CurDAG->getTargetConstant(AMDGPU::sub1, DL, MVT::i32);
Matt Arsenault9fa3f932014-06-23 18:00:34 +0000647
648 SDNode *Lo0 = CurDAG->getMachineNode(TargetOpcode::EXTRACT_SUBREG,
649 DL, MVT::i32, LHS, Sub0);
650 SDNode *Hi0 = CurDAG->getMachineNode(TargetOpcode::EXTRACT_SUBREG,
651 DL, MVT::i32, LHS, Sub1);
652
653 SDNode *Lo1 = CurDAG->getMachineNode(TargetOpcode::EXTRACT_SUBREG,
654 DL, MVT::i32, RHS, Sub0);
655 SDNode *Hi1 = CurDAG->getMachineNode(TargetOpcode::EXTRACT_SUBREG,
656 DL, MVT::i32, RHS, Sub1);
657
658 SDVTList VTList = CurDAG->getVTList(MVT::i32, MVT::Glue);
Matt Arsenault9fa3f932014-06-23 18:00:34 +0000659
Tom Stellard80942a12014-09-05 14:07:59 +0000660 unsigned Opc = IsAdd ? AMDGPU::S_ADD_U32 : AMDGPU::S_SUB_U32;
Matt Arsenaultb8b51532014-06-23 18:00:38 +0000661 unsigned CarryOpc = IsAdd ? AMDGPU::S_ADDC_U32 : AMDGPU::S_SUBB_U32;
662
Nicolai Haehnle67624af2016-10-14 10:30:00 +0000663 SDNode *AddLo;
664 if (!ConsumeCarry) {
665 SDValue Args[] = { SDValue(Lo0, 0), SDValue(Lo1, 0) };
666 AddLo = CurDAG->getMachineNode(Opc, DL, VTList, Args);
667 } else {
668 SDValue Args[] = { SDValue(Lo0, 0), SDValue(Lo1, 0), N->getOperand(2) };
669 AddLo = CurDAG->getMachineNode(CarryOpc, DL, VTList, Args);
670 }
671 SDValue AddHiArgs[] = {
672 SDValue(Hi0, 0),
673 SDValue(Hi1, 0),
674 SDValue(AddLo, 1)
675 };
676 SDNode *AddHi = CurDAG->getMachineNode(CarryOpc, DL, VTList, AddHiArgs);
Matt Arsenault9fa3f932014-06-23 18:00:34 +0000677
Nicolai Haehnle67624af2016-10-14 10:30:00 +0000678 SDValue RegSequenceArgs[] = {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000679 CurDAG->getTargetConstant(AMDGPU::SReg_64RegClassID, DL, MVT::i32),
Matt Arsenault9fa3f932014-06-23 18:00:34 +0000680 SDValue(AddLo,0),
681 Sub0,
682 SDValue(AddHi,0),
683 Sub1,
684 };
Nicolai Haehnle67624af2016-10-14 10:30:00 +0000685 SDNode *RegSequence = CurDAG->getMachineNode(AMDGPU::REG_SEQUENCE, DL,
686 MVT::i64, RegSequenceArgs);
687
688 if (ProduceCarry) {
689 // Replace the carry-use
690 CurDAG->ReplaceAllUsesOfValueWith(SDValue(N, 1), SDValue(AddHi, 1));
691 }
692
693 // Replace the remaining uses.
694 CurDAG->ReplaceAllUsesWith(N, RegSequence);
695 CurDAG->RemoveDeadNode(N);
Matt Arsenault9fa3f932014-06-23 18:00:34 +0000696}
697
Matt Arsenaultee3f0ac2017-01-30 18:11:38 +0000698void AMDGPUDAGToDAGISel::SelectUADDO_USUBO(SDNode *N) {
699 // The name of the opcodes are misleading. v_add_i32/v_sub_i32 have unsigned
700 // carry out despite the _i32 name. These were renamed in VI to _U32.
701 // FIXME: We should probably rename the opcodes here.
702 unsigned Opc = N->getOpcode() == ISD::UADDO ?
703 AMDGPU::V_ADD_I32_e64 : AMDGPU::V_SUB_I32_e64;
704
705 CurDAG->SelectNodeTo(N, Opc, N->getVTList(),
706 { N->getOperand(0), N->getOperand(1) });
707}
708
Tom Stellard8485fa02016-12-07 02:42:15 +0000709void AMDGPUDAGToDAGISel::SelectFMA_W_CHAIN(SDNode *N) {
710 SDLoc SL(N);
711 // src0_modifiers, src0, src1_modifiers, src1, src2_modifiers, src2, clamp, omod
712 SDValue Ops[10];
713
714 SelectVOP3Mods0(N->getOperand(1), Ops[1], Ops[0], Ops[6], Ops[7]);
715 SelectVOP3Mods(N->getOperand(2), Ops[3], Ops[2]);
716 SelectVOP3Mods(N->getOperand(3), Ops[5], Ops[4]);
717 Ops[8] = N->getOperand(0);
718 Ops[9] = N->getOperand(4);
719
720 CurDAG->SelectNodeTo(N, AMDGPU::V_FMA_F32, N->getVTList(), Ops);
721}
722
723void AMDGPUDAGToDAGISel::SelectFMUL_W_CHAIN(SDNode *N) {
724 SDLoc SL(N);
725 // src0_modifiers, src0, src1_modifiers, src1, clamp, omod
726 SDValue Ops[8];
727
728 SelectVOP3Mods0(N->getOperand(1), Ops[1], Ops[0], Ops[4], Ops[5]);
729 SelectVOP3Mods(N->getOperand(2), Ops[3], Ops[2]);
730 Ops[6] = N->getOperand(0);
731 Ops[7] = N->getOperand(3);
732
733 CurDAG->SelectNodeTo(N, AMDGPU::V_MUL_F32_e64, N->getVTList(), Ops);
734}
735
Matt Arsenault044f1d12015-02-14 04:24:28 +0000736// We need to handle this here because tablegen doesn't support matching
737// instructions with multiple outputs.
Justin Bogner95927c02016-05-12 21:03:32 +0000738void AMDGPUDAGToDAGISel::SelectDIV_SCALE(SDNode *N) {
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +0000739 SDLoc SL(N);
740 EVT VT = N->getValueType(0);
741
742 assert(VT == MVT::f32 || VT == MVT::f64);
743
744 unsigned Opc
745 = (VT == MVT::f64) ? AMDGPU::V_DIV_SCALE_F64 : AMDGPU::V_DIV_SCALE_F32;
746
Matt Arsenault3b99f122017-01-19 06:04:12 +0000747 SDValue Ops[] = { N->getOperand(0), N->getOperand(1), N->getOperand(2) };
748 CurDAG->SelectNodeTo(N, Opc, N->getVTList(), Ops);
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +0000749}
750
Tom Stellard85e8b6d2014-08-22 18:49:33 +0000751bool AMDGPUDAGToDAGISel::isDSOffsetLegal(const SDValue &Base, unsigned Offset,
752 unsigned OffsetBits) const {
Tom Stellard85e8b6d2014-08-22 18:49:33 +0000753 if ((OffsetBits == 16 && !isUInt<16>(Offset)) ||
754 (OffsetBits == 8 && !isUInt<8>(Offset)))
755 return false;
756
Matt Arsenault706f9302015-07-06 16:01:58 +0000757 if (Subtarget->getGeneration() >= AMDGPUSubtarget::SEA_ISLANDS ||
758 Subtarget->unsafeDSOffsetFoldingEnabled())
Tom Stellard85e8b6d2014-08-22 18:49:33 +0000759 return true;
760
761 // On Southern Islands instruction with a negative base value and an offset
762 // don't seem to work.
763 return CurDAG->SignBitIsZero(Base);
764}
765
766bool AMDGPUDAGToDAGISel::SelectDS1Addr1Offset(SDValue Addr, SDValue &Base,
767 SDValue &Offset) const {
Tom Stellard92b24f32016-04-29 14:34:26 +0000768 SDLoc DL(Addr);
Tom Stellard85e8b6d2014-08-22 18:49:33 +0000769 if (CurDAG->isBaseWithConstantOffset(Addr)) {
770 SDValue N0 = Addr.getOperand(0);
771 SDValue N1 = Addr.getOperand(1);
772 ConstantSDNode *C1 = cast<ConstantSDNode>(N1);
773 if (isDSOffsetLegal(N0, C1->getSExtValue(), 16)) {
774 // (add n0, c0)
775 Base = N0;
Tom Stellard92b24f32016-04-29 14:34:26 +0000776 Offset = CurDAG->getTargetConstant(C1->getZExtValue(), DL, MVT::i16);
Tom Stellard85e8b6d2014-08-22 18:49:33 +0000777 return true;
778 }
Matt Arsenault966a94f2015-09-08 19:34:22 +0000779 } else if (Addr.getOpcode() == ISD::SUB) {
780 // sub C, x -> add (sub 0, x), C
781 if (const ConstantSDNode *C = dyn_cast<ConstantSDNode>(Addr.getOperand(0))) {
782 int64_t ByteOffset = C->getSExtValue();
783 if (isUInt<16>(ByteOffset)) {
Matt Arsenault966a94f2015-09-08 19:34:22 +0000784 SDValue Zero = CurDAG->getTargetConstant(0, DL, MVT::i32);
Tom Stellard85e8b6d2014-08-22 18:49:33 +0000785
Matt Arsenault966a94f2015-09-08 19:34:22 +0000786 // XXX - This is kind of hacky. Create a dummy sub node so we can check
787 // the known bits in isDSOffsetLegal. We need to emit the selected node
788 // here, so this is thrown away.
789 SDValue Sub = CurDAG->getNode(ISD::SUB, DL, MVT::i32,
790 Zero, Addr.getOperand(1));
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000791
Matt Arsenault966a94f2015-09-08 19:34:22 +0000792 if (isDSOffsetLegal(Sub, ByteOffset, 16)) {
793 MachineSDNode *MachineSub
794 = CurDAG->getMachineNode(AMDGPU::V_SUB_I32_e32, DL, MVT::i32,
795 Zero, Addr.getOperand(1));
796
797 Base = SDValue(MachineSub, 0);
Tom Stellard26a2ab72016-06-10 00:01:04 +0000798 Offset = CurDAG->getTargetConstant(ByteOffset, DL, MVT::i16);
Matt Arsenault966a94f2015-09-08 19:34:22 +0000799 return true;
800 }
801 }
802 }
803 } else if (const ConstantSDNode *CAddr = dyn_cast<ConstantSDNode>(Addr)) {
804 // If we have a constant address, prefer to put the constant into the
805 // offset. This can save moves to load the constant address since multiple
806 // operations can share the zero base address register, and enables merging
807 // into read2 / write2 instructions.
808
809 SDLoc DL(Addr);
810
Matt Arsenaulte775f5f2014-10-14 17:21:19 +0000811 if (isUInt<16>(CAddr->getZExtValue())) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000812 SDValue Zero = CurDAG->getTargetConstant(0, DL, MVT::i32);
Tom Stellardc8d79202014-10-15 21:08:59 +0000813 MachineSDNode *MovZero = CurDAG->getMachineNode(AMDGPU::V_MOV_B32_e32,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000814 DL, MVT::i32, Zero);
Tom Stellardc8d79202014-10-15 21:08:59 +0000815 Base = SDValue(MovZero, 0);
Tom Stellard26a2ab72016-06-10 00:01:04 +0000816 Offset = CurDAG->getTargetConstant(CAddr->getZExtValue(), DL, MVT::i16);
Matt Arsenaulte775f5f2014-10-14 17:21:19 +0000817 return true;
818 }
819 }
820
Tom Stellard85e8b6d2014-08-22 18:49:33 +0000821 // default case
822 Base = Addr;
Matt Arsenault966a94f2015-09-08 19:34:22 +0000823 Offset = CurDAG->getTargetConstant(0, SDLoc(Addr), MVT::i16);
Tom Stellard85e8b6d2014-08-22 18:49:33 +0000824 return true;
825}
826
Matt Arsenault966a94f2015-09-08 19:34:22 +0000827// TODO: If offset is too big, put low 16-bit into offset.
Tom Stellardf3fc5552014-08-22 18:49:35 +0000828bool AMDGPUDAGToDAGISel::SelectDS64Bit4ByteAligned(SDValue Addr, SDValue &Base,
829 SDValue &Offset0,
830 SDValue &Offset1) const {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000831 SDLoc DL(Addr);
832
Tom Stellardf3fc5552014-08-22 18:49:35 +0000833 if (CurDAG->isBaseWithConstantOffset(Addr)) {
834 SDValue N0 = Addr.getOperand(0);
835 SDValue N1 = Addr.getOperand(1);
836 ConstantSDNode *C1 = cast<ConstantSDNode>(N1);
837 unsigned DWordOffset0 = C1->getZExtValue() / 4;
838 unsigned DWordOffset1 = DWordOffset0 + 1;
839 // (add n0, c0)
840 if (isDSOffsetLegal(N0, DWordOffset1, 8)) {
841 Base = N0;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000842 Offset0 = CurDAG->getTargetConstant(DWordOffset0, DL, MVT::i8);
843 Offset1 = CurDAG->getTargetConstant(DWordOffset1, DL, MVT::i8);
Tom Stellardf3fc5552014-08-22 18:49:35 +0000844 return true;
845 }
Matt Arsenault966a94f2015-09-08 19:34:22 +0000846 } else if (Addr.getOpcode() == ISD::SUB) {
847 // sub C, x -> add (sub 0, x), C
848 if (const ConstantSDNode *C = dyn_cast<ConstantSDNode>(Addr.getOperand(0))) {
849 unsigned DWordOffset0 = C->getZExtValue() / 4;
850 unsigned DWordOffset1 = DWordOffset0 + 1;
Tom Stellardf3fc5552014-08-22 18:49:35 +0000851
Matt Arsenault966a94f2015-09-08 19:34:22 +0000852 if (isUInt<8>(DWordOffset0)) {
853 SDLoc DL(Addr);
854 SDValue Zero = CurDAG->getTargetConstant(0, DL, MVT::i32);
855
856 // XXX - This is kind of hacky. Create a dummy sub node so we can check
857 // the known bits in isDSOffsetLegal. We need to emit the selected node
858 // here, so this is thrown away.
859 SDValue Sub = CurDAG->getNode(ISD::SUB, DL, MVT::i32,
860 Zero, Addr.getOperand(1));
861
862 if (isDSOffsetLegal(Sub, DWordOffset1, 8)) {
863 MachineSDNode *MachineSub
864 = CurDAG->getMachineNode(AMDGPU::V_SUB_I32_e32, DL, MVT::i32,
865 Zero, Addr.getOperand(1));
866
867 Base = SDValue(MachineSub, 0);
868 Offset0 = CurDAG->getTargetConstant(DWordOffset0, DL, MVT::i8);
869 Offset1 = CurDAG->getTargetConstant(DWordOffset1, DL, MVT::i8);
870 return true;
871 }
872 }
873 }
874 } else if (const ConstantSDNode *CAddr = dyn_cast<ConstantSDNode>(Addr)) {
Matt Arsenault1a74aff2014-10-15 18:06:43 +0000875 unsigned DWordOffset0 = CAddr->getZExtValue() / 4;
876 unsigned DWordOffset1 = DWordOffset0 + 1;
877 assert(4 * DWordOffset0 == CAddr->getZExtValue());
878
879 if (isUInt<8>(DWordOffset0) && isUInt<8>(DWordOffset1)) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000880 SDValue Zero = CurDAG->getTargetConstant(0, DL, MVT::i32);
Matt Arsenault1a74aff2014-10-15 18:06:43 +0000881 MachineSDNode *MovZero
882 = CurDAG->getMachineNode(AMDGPU::V_MOV_B32_e32,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000883 DL, MVT::i32, Zero);
Matt Arsenault1a74aff2014-10-15 18:06:43 +0000884 Base = SDValue(MovZero, 0);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000885 Offset0 = CurDAG->getTargetConstant(DWordOffset0, DL, MVT::i8);
886 Offset1 = CurDAG->getTargetConstant(DWordOffset1, DL, MVT::i8);
Matt Arsenault1a74aff2014-10-15 18:06:43 +0000887 return true;
888 }
889 }
890
Tom Stellardf3fc5552014-08-22 18:49:35 +0000891 // default case
Matt Arsenault0efdd062016-09-09 22:29:28 +0000892
893 // FIXME: This is broken on SI where we still need to check if the base
894 // pointer is positive here.
Tom Stellardf3fc5552014-08-22 18:49:35 +0000895 Base = Addr;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000896 Offset0 = CurDAG->getTargetConstant(0, DL, MVT::i8);
897 Offset1 = CurDAG->getTargetConstant(1, DL, MVT::i8);
Tom Stellardf3fc5552014-08-22 18:49:35 +0000898 return true;
899}
900
Tom Stellardb02094e2014-07-21 15:45:01 +0000901static bool isLegalMUBUFImmOffset(const ConstantSDNode *Imm) {
902 return isUInt<12>(Imm->getZExtValue());
903}
904
Changpeng Fangb41574a2015-12-22 20:55:23 +0000905bool AMDGPUDAGToDAGISel::SelectMUBUF(SDValue Addr, SDValue &Ptr,
Tom Stellard155bbb72014-08-11 22:18:17 +0000906 SDValue &VAddr, SDValue &SOffset,
907 SDValue &Offset, SDValue &Offen,
908 SDValue &Idxen, SDValue &Addr64,
909 SDValue &GLC, SDValue &SLC,
910 SDValue &TFE) const {
Changpeng Fangb41574a2015-12-22 20:55:23 +0000911 // Subtarget prefers to use flat instruction
912 if (Subtarget->useFlatForGlobal())
913 return false;
914
Tom Stellardb02c2682014-06-24 23:33:07 +0000915 SDLoc DL(Addr);
916
Jan Vesely43b7b5b2016-04-07 19:23:11 +0000917 if (!GLC.getNode())
918 GLC = CurDAG->getTargetConstant(0, DL, MVT::i1);
919 if (!SLC.getNode())
920 SLC = CurDAG->getTargetConstant(0, DL, MVT::i1);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000921 TFE = CurDAG->getTargetConstant(0, DL, MVT::i1);
Tom Stellard155bbb72014-08-11 22:18:17 +0000922
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000923 Idxen = CurDAG->getTargetConstant(0, DL, MVT::i1);
924 Offen = CurDAG->getTargetConstant(0, DL, MVT::i1);
925 Addr64 = CurDAG->getTargetConstant(0, DL, MVT::i1);
926 SOffset = CurDAG->getTargetConstant(0, DL, MVT::i32);
Tom Stellard155bbb72014-08-11 22:18:17 +0000927
Tom Stellardb02c2682014-06-24 23:33:07 +0000928 if (CurDAG->isBaseWithConstantOffset(Addr)) {
929 SDValue N0 = Addr.getOperand(0);
930 SDValue N1 = Addr.getOperand(1);
931 ConstantSDNode *C1 = cast<ConstantSDNode>(N1);
932
Tom Stellard94b72312015-02-11 00:34:35 +0000933 if (N0.getOpcode() == ISD::ADD) {
934 // (add (add N2, N3), C1) -> addr64
935 SDValue N2 = N0.getOperand(0);
936 SDValue N3 = N0.getOperand(1);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000937 Addr64 = CurDAG->getTargetConstant(1, DL, MVT::i1);
Tom Stellard94b72312015-02-11 00:34:35 +0000938 Ptr = N2;
939 VAddr = N3;
940 } else {
Tom Stellard155bbb72014-08-11 22:18:17 +0000941 // (add N0, C1) -> offset
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000942 VAddr = CurDAG->getTargetConstant(0, DL, MVT::i32);
Tom Stellard155bbb72014-08-11 22:18:17 +0000943 Ptr = N0;
Tom Stellard94b72312015-02-11 00:34:35 +0000944 }
945
946 if (isLegalMUBUFImmOffset(C1)) {
Matt Arsenault88701812016-06-09 23:42:48 +0000947 Offset = CurDAG->getTargetConstant(C1->getZExtValue(), DL, MVT::i16);
948 return true;
949 }
950
951 if (isUInt<32>(C1->getZExtValue())) {
Tom Stellard94b72312015-02-11 00:34:35 +0000952 // Illegal offset, store it in soffset.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000953 Offset = CurDAG->getTargetConstant(0, DL, MVT::i16);
Tom Stellard94b72312015-02-11 00:34:35 +0000954 SOffset = SDValue(CurDAG->getMachineNode(AMDGPU::S_MOV_B32, DL, MVT::i32,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000955 CurDAG->getTargetConstant(C1->getZExtValue(), DL, MVT::i32)),
956 0);
Changpeng Fangb41574a2015-12-22 20:55:23 +0000957 return true;
Tom Stellardb02c2682014-06-24 23:33:07 +0000958 }
959 }
Tom Stellard94b72312015-02-11 00:34:35 +0000960
Tom Stellardb02c2682014-06-24 23:33:07 +0000961 if (Addr.getOpcode() == ISD::ADD) {
Tom Stellard155bbb72014-08-11 22:18:17 +0000962 // (add N0, N1) -> addr64
Tom Stellardb02c2682014-06-24 23:33:07 +0000963 SDValue N0 = Addr.getOperand(0);
964 SDValue N1 = Addr.getOperand(1);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000965 Addr64 = CurDAG->getTargetConstant(1, DL, MVT::i1);
Tom Stellard155bbb72014-08-11 22:18:17 +0000966 Ptr = N0;
967 VAddr = N1;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000968 Offset = CurDAG->getTargetConstant(0, DL, MVT::i16);
Changpeng Fangb41574a2015-12-22 20:55:23 +0000969 return true;
Tom Stellardb02c2682014-06-24 23:33:07 +0000970 }
971
Tom Stellard155bbb72014-08-11 22:18:17 +0000972 // default case -> offset
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000973 VAddr = CurDAG->getTargetConstant(0, DL, MVT::i32);
Tom Stellard155bbb72014-08-11 22:18:17 +0000974 Ptr = Addr;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000975 Offset = CurDAG->getTargetConstant(0, DL, MVT::i16);
Changpeng Fangb41574a2015-12-22 20:55:23 +0000976
977 return true;
Tom Stellard155bbb72014-08-11 22:18:17 +0000978}
979
980bool AMDGPUDAGToDAGISel::SelectMUBUFAddr64(SDValue Addr, SDValue &SRsrc,
Tom Stellardc53861a2015-02-11 00:34:32 +0000981 SDValue &VAddr, SDValue &SOffset,
Tom Stellard1f9939f2015-02-27 14:59:41 +0000982 SDValue &Offset, SDValue &GLC,
983 SDValue &SLC, SDValue &TFE) const {
984 SDValue Ptr, Offen, Idxen, Addr64;
Tom Stellard155bbb72014-08-11 22:18:17 +0000985
Tom Stellard70580f82015-07-20 14:28:41 +0000986 // addr64 bit was removed for volcanic islands.
987 if (Subtarget->getGeneration() >= AMDGPUSubtarget::VOLCANIC_ISLANDS)
988 return false;
989
Changpeng Fangb41574a2015-12-22 20:55:23 +0000990 if (!SelectMUBUF(Addr, Ptr, VAddr, SOffset, Offset, Offen, Idxen, Addr64,
991 GLC, SLC, TFE))
992 return false;
Tom Stellard155bbb72014-08-11 22:18:17 +0000993
994 ConstantSDNode *C = cast<ConstantSDNode>(Addr64);
995 if (C->getSExtValue()) {
996 SDLoc DL(Addr);
Matt Arsenault485defe2014-11-05 19:01:17 +0000997
998 const SITargetLowering& Lowering =
999 *static_cast<const SITargetLowering*>(getTargetLowering());
1000
1001 SRsrc = SDValue(Lowering.wrapAddr64Rsrc(*CurDAG, DL, Ptr), 0);
Tom Stellard155bbb72014-08-11 22:18:17 +00001002 return true;
1003 }
Matt Arsenault485defe2014-11-05 19:01:17 +00001004
Tom Stellard155bbb72014-08-11 22:18:17 +00001005 return false;
1006}
1007
Tom Stellard7980fc82014-09-25 18:30:26 +00001008bool AMDGPUDAGToDAGISel::SelectMUBUFAddr64(SDValue Addr, SDValue &SRsrc,
Tom Stellardc53861a2015-02-11 00:34:32 +00001009 SDValue &VAddr, SDValue &SOffset,
NAKAMURA Takumi0a7d0ad2015-09-22 11:15:07 +00001010 SDValue &Offset,
1011 SDValue &SLC) const {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001012 SLC = CurDAG->getTargetConstant(0, SDLoc(Addr), MVT::i1);
Tom Stellard1f9939f2015-02-27 14:59:41 +00001013 SDValue GLC, TFE;
Tom Stellard7980fc82014-09-25 18:30:26 +00001014
Tom Stellard1f9939f2015-02-27 14:59:41 +00001015 return SelectMUBUFAddr64(Addr, SRsrc, VAddr, SOffset, Offset, GLC, SLC, TFE);
Tom Stellard7980fc82014-09-25 18:30:26 +00001016}
1017
Matt Arsenaultac0fc842016-09-17 16:09:55 +00001018SDValue AMDGPUDAGToDAGISel::foldFrameIndex(SDValue N) const {
1019 if (auto FI = dyn_cast<FrameIndexSDNode>(N))
1020 return CurDAG->getTargetFrameIndex(FI->getIndex(), FI->getValueType(0));
1021 return N;
1022}
1023
Tom Stellardb02094e2014-07-21 15:45:01 +00001024bool AMDGPUDAGToDAGISel::SelectMUBUFScratch(SDValue Addr, SDValue &Rsrc,
1025 SDValue &VAddr, SDValue &SOffset,
1026 SDValue &ImmOffset) const {
1027
1028 SDLoc DL(Addr);
1029 MachineFunction &MF = CurDAG->getMachineFunction();
Matt Arsenault0e3d3892015-11-30 21:15:53 +00001030 const SIMachineFunctionInfo *Info = MF.getInfo<SIMachineFunctionInfo>();
Tom Stellardb02094e2014-07-21 15:45:01 +00001031
Matt Arsenault0e3d3892015-11-30 21:15:53 +00001032 Rsrc = CurDAG->getRegister(Info->getScratchRSrcReg(), MVT::v4i32);
Matt Arsenault26f8f3d2015-11-30 21:16:03 +00001033 SOffset = CurDAG->getRegister(Info->getScratchWaveOffsetReg(), MVT::i32);
Tom Stellardb02094e2014-07-21 15:45:01 +00001034
1035 // (add n0, c1)
1036 if (CurDAG->isBaseWithConstantOffset(Addr)) {
Tom Stellard78655fc2015-07-16 19:40:09 +00001037 SDValue N0 = Addr.getOperand(0);
Tom Stellardb02094e2014-07-21 15:45:01 +00001038 SDValue N1 = Addr.getOperand(1);
Matt Arsenaultcd099612016-02-24 04:55:29 +00001039
Tom Stellard78655fc2015-07-16 19:40:09 +00001040 // Offsets in vaddr must be positive.
Matt Arsenaultcd099612016-02-24 04:55:29 +00001041 ConstantSDNode *C1 = cast<ConstantSDNode>(N1);
Matt Arsenaultcb38a6b2016-03-21 18:02:18 +00001042 if (isLegalMUBUFImmOffset(C1)) {
Matt Arsenaultac0fc842016-09-17 16:09:55 +00001043 VAddr = foldFrameIndex(N0);
Matt Arsenaultcd099612016-02-24 04:55:29 +00001044 ImmOffset = CurDAG->getTargetConstant(C1->getZExtValue(), DL, MVT::i16);
1045 return true;
Tom Stellardb02094e2014-07-21 15:45:01 +00001046 }
1047 }
1048
Tom Stellardb02094e2014-07-21 15:45:01 +00001049 // (node)
Matt Arsenaultac0fc842016-09-17 16:09:55 +00001050 VAddr = foldFrameIndex(Addr);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001051 ImmOffset = CurDAG->getTargetConstant(0, DL, MVT::i16);
Tom Stellardb02094e2014-07-21 15:45:01 +00001052 return true;
1053}
1054
Tom Stellard155bbb72014-08-11 22:18:17 +00001055bool AMDGPUDAGToDAGISel::SelectMUBUFOffset(SDValue Addr, SDValue &SRsrc,
1056 SDValue &SOffset, SDValue &Offset,
1057 SDValue &GLC, SDValue &SLC,
1058 SDValue &TFE) const {
1059 SDValue Ptr, VAddr, Offen, Idxen, Addr64;
Tom Stellard794c8c02014-12-02 17:05:41 +00001060 const SIInstrInfo *TII =
Eric Christopher7792e322015-01-30 23:24:40 +00001061 static_cast<const SIInstrInfo *>(Subtarget->getInstrInfo());
Tom Stellardb02094e2014-07-21 15:45:01 +00001062
Changpeng Fangb41574a2015-12-22 20:55:23 +00001063 if (!SelectMUBUF(Addr, Ptr, VAddr, SOffset, Offset, Offen, Idxen, Addr64,
1064 GLC, SLC, TFE))
1065 return false;
Tom Stellardb02094e2014-07-21 15:45:01 +00001066
Tom Stellard155bbb72014-08-11 22:18:17 +00001067 if (!cast<ConstantSDNode>(Offen)->getSExtValue() &&
1068 !cast<ConstantSDNode>(Idxen)->getSExtValue() &&
1069 !cast<ConstantSDNode>(Addr64)->getSExtValue()) {
Tom Stellard794c8c02014-12-02 17:05:41 +00001070 uint64_t Rsrc = TII->getDefaultRsrcDataFormat() |
Tom Stellard155bbb72014-08-11 22:18:17 +00001071 APInt::getAllOnesValue(32).getZExtValue(); // Size
1072 SDLoc DL(Addr);
Matt Arsenaultf3cd4512014-11-05 19:01:19 +00001073
1074 const SITargetLowering& Lowering =
1075 *static_cast<const SITargetLowering*>(getTargetLowering());
1076
1077 SRsrc = SDValue(Lowering.buildRSRC(*CurDAG, DL, Ptr, 0, Rsrc), 0);
Tom Stellard155bbb72014-08-11 22:18:17 +00001078 return true;
1079 }
1080 return false;
Tom Stellardb02094e2014-07-21 15:45:01 +00001081}
1082
Tom Stellard7980fc82014-09-25 18:30:26 +00001083bool AMDGPUDAGToDAGISel::SelectMUBUFOffset(SDValue Addr, SDValue &SRsrc,
Jan Vesely43b7b5b2016-04-07 19:23:11 +00001084 SDValue &Soffset, SDValue &Offset
1085 ) const {
1086 SDValue GLC, SLC, TFE;
1087
1088 return SelectMUBUFOffset(Addr, SRsrc, Soffset, Offset, GLC, SLC, TFE);
1089}
1090bool AMDGPUDAGToDAGISel::SelectMUBUFOffset(SDValue Addr, SDValue &SRsrc,
Tom Stellard7980fc82014-09-25 18:30:26 +00001091 SDValue &Soffset, SDValue &Offset,
Matt Arsenault88701812016-06-09 23:42:48 +00001092 SDValue &SLC) const {
1093 SDValue GLC, TFE;
Tom Stellard7980fc82014-09-25 18:30:26 +00001094
1095 return SelectMUBUFOffset(Addr, SRsrc, Soffset, Offset, GLC, SLC, TFE);
1096}
1097
Nicolai Haehnlea6092592016-06-15 07:13:05 +00001098bool AMDGPUDAGToDAGISel::SelectMUBUFConstant(SDValue Constant,
Nicolai Haehnle3003ba02016-03-18 16:24:20 +00001099 SDValue &SOffset,
1100 SDValue &ImmOffset) const {
1101 SDLoc DL(Constant);
1102 uint32_t Imm = cast<ConstantSDNode>(Constant)->getZExtValue();
1103 uint32_t Overflow = 0;
1104
1105 if (Imm >= 4096) {
1106 if (Imm <= 4095 + 64) {
1107 // Use an SOffset inline constant for 1..64
1108 Overflow = Imm - 4095;
1109 Imm = 4095;
1110 } else {
1111 // Try to keep the same value in SOffset for adjacent loads, so that
1112 // the corresponding register contents can be re-used.
1113 //
1114 // Load values with all low-bits set into SOffset, so that a larger
1115 // range of values can be covered using s_movk_i32
1116 uint32_t High = (Imm + 1) & ~4095;
1117 uint32_t Low = (Imm + 1) & 4095;
1118 Imm = Low;
1119 Overflow = High - 1;
1120 }
1121 }
1122
Nicolai Haehnlea6092592016-06-15 07:13:05 +00001123 // There is a hardware bug in SI and CI which prevents address clamping in
1124 // MUBUF instructions from working correctly with SOffsets. The immediate
1125 // offset is unaffected.
1126 if (Overflow > 0 &&
1127 Subtarget->getGeneration() <= AMDGPUSubtarget::SEA_ISLANDS)
1128 return false;
1129
Nicolai Haehnle3003ba02016-03-18 16:24:20 +00001130 ImmOffset = CurDAG->getTargetConstant(Imm, DL, MVT::i16);
1131
1132 if (Overflow <= 64)
1133 SOffset = CurDAG->getTargetConstant(Overflow, DL, MVT::i32);
1134 else
1135 SOffset = SDValue(CurDAG->getMachineNode(AMDGPU::S_MOV_B32, DL, MVT::i32,
1136 CurDAG->getTargetConstant(Overflow, DL, MVT::i32)),
1137 0);
Nicolai Haehnlea6092592016-06-15 07:13:05 +00001138
1139 return true;
Nicolai Haehnle3003ba02016-03-18 16:24:20 +00001140}
1141
1142bool AMDGPUDAGToDAGISel::SelectMUBUFIntrinsicOffset(SDValue Offset,
1143 SDValue &SOffset,
1144 SDValue &ImmOffset) const {
1145 SDLoc DL(Offset);
1146
1147 if (!isa<ConstantSDNode>(Offset))
1148 return false;
1149
Nicolai Haehnlea6092592016-06-15 07:13:05 +00001150 return SelectMUBUFConstant(Offset, SOffset, ImmOffset);
Nicolai Haehnle3003ba02016-03-18 16:24:20 +00001151}
1152
1153bool AMDGPUDAGToDAGISel::SelectMUBUFIntrinsicVOffset(SDValue Offset,
1154 SDValue &SOffset,
1155 SDValue &ImmOffset,
1156 SDValue &VOffset) const {
1157 SDLoc DL(Offset);
1158
1159 // Don't generate an unnecessary voffset for constant offsets.
Nicolai Haehnlea6092592016-06-15 07:13:05 +00001160 if (isa<ConstantSDNode>(Offset)) {
1161 SDValue Tmp1, Tmp2;
1162
1163 // When necessary, use a voffset in <= CI anyway to work around a hardware
1164 // bug.
1165 if (Subtarget->getGeneration() > AMDGPUSubtarget::SEA_ISLANDS ||
1166 SelectMUBUFConstant(Offset, Tmp1, Tmp2))
1167 return false;
1168 }
Nicolai Haehnle3003ba02016-03-18 16:24:20 +00001169
1170 if (CurDAG->isBaseWithConstantOffset(Offset)) {
1171 SDValue N0 = Offset.getOperand(0);
1172 SDValue N1 = Offset.getOperand(1);
Nicolai Haehnlea6092592016-06-15 07:13:05 +00001173 if (cast<ConstantSDNode>(N1)->getSExtValue() >= 0 &&
1174 SelectMUBUFConstant(N1, SOffset, ImmOffset)) {
1175 VOffset = N0;
1176 return true;
1177 }
Nicolai Haehnle3003ba02016-03-18 16:24:20 +00001178 }
1179
Nicolai Haehnlea6092592016-06-15 07:13:05 +00001180 SOffset = CurDAG->getTargetConstant(0, DL, MVT::i32);
1181 ImmOffset = CurDAG->getTargetConstant(0, DL, MVT::i16);
1182 VOffset = Offset;
1183
Nicolai Haehnle3003ba02016-03-18 16:24:20 +00001184 return true;
1185}
1186
Matt Arsenault7757c592016-06-09 23:42:54 +00001187bool AMDGPUDAGToDAGISel::SelectFlat(SDValue Addr,
1188 SDValue &VAddr,
1189 SDValue &SLC,
1190 SDValue &TFE) const {
1191 VAddr = Addr;
1192 TFE = SLC = CurDAG->getTargetConstant(0, SDLoc(), MVT::i1);
1193 return true;
1194}
1195
Tom Stellarddee26a22015-08-06 19:28:30 +00001196bool AMDGPUDAGToDAGISel::SelectSMRDOffset(SDValue ByteOffsetNode,
1197 SDValue &Offset, bool &Imm) const {
1198
1199 // FIXME: Handle non-constant offsets.
1200 ConstantSDNode *C = dyn_cast<ConstantSDNode>(ByteOffsetNode);
1201 if (!C)
1202 return false;
1203
1204 SDLoc SL(ByteOffsetNode);
1205 AMDGPUSubtarget::Generation Gen = Subtarget->getGeneration();
1206 int64_t ByteOffset = C->getSExtValue();
Tom Stellard08efb7e2017-01-27 18:41:14 +00001207 int64_t EncodedOffset = AMDGPU::getSMRDEncodedOffset(*Subtarget, ByteOffset);
Tom Stellarddee26a22015-08-06 19:28:30 +00001208
Tom Stellard08efb7e2017-01-27 18:41:14 +00001209 if (AMDGPU::isLegalSMRDImmOffset(*Subtarget, ByteOffset)) {
Tom Stellarddee26a22015-08-06 19:28:30 +00001210 Offset = CurDAG->getTargetConstant(EncodedOffset, SL, MVT::i32);
1211 Imm = true;
1212 return true;
1213 }
1214
Tom Stellard217361c2015-08-06 19:28:38 +00001215 if (!isUInt<32>(EncodedOffset) || !isUInt<32>(ByteOffset))
1216 return false;
1217
1218 if (Gen == AMDGPUSubtarget::SEA_ISLANDS && isUInt<32>(EncodedOffset)) {
1219 // 32-bit Immediates are supported on Sea Islands.
1220 Offset = CurDAG->getTargetConstant(EncodedOffset, SL, MVT::i32);
1221 } else {
Tom Stellarddee26a22015-08-06 19:28:30 +00001222 SDValue C32Bit = CurDAG->getTargetConstant(ByteOffset, SL, MVT::i32);
1223 Offset = SDValue(CurDAG->getMachineNode(AMDGPU::S_MOV_B32, SL, MVT::i32,
1224 C32Bit), 0);
Tom Stellarddee26a22015-08-06 19:28:30 +00001225 }
Tom Stellard217361c2015-08-06 19:28:38 +00001226 Imm = false;
1227 return true;
Tom Stellarddee26a22015-08-06 19:28:30 +00001228}
1229
1230bool AMDGPUDAGToDAGISel::SelectSMRD(SDValue Addr, SDValue &SBase,
1231 SDValue &Offset, bool &Imm) const {
Tom Stellarddee26a22015-08-06 19:28:30 +00001232 SDLoc SL(Addr);
1233 if (CurDAG->isBaseWithConstantOffset(Addr)) {
1234 SDValue N0 = Addr.getOperand(0);
1235 SDValue N1 = Addr.getOperand(1);
1236
1237 if (SelectSMRDOffset(N1, Offset, Imm)) {
1238 SBase = N0;
1239 return true;
1240 }
1241 }
1242 SBase = Addr;
1243 Offset = CurDAG->getTargetConstant(0, SL, MVT::i32);
1244 Imm = true;
1245 return true;
1246}
1247
1248bool AMDGPUDAGToDAGISel::SelectSMRDImm(SDValue Addr, SDValue &SBase,
1249 SDValue &Offset) const {
1250 bool Imm;
1251 return SelectSMRD(Addr, SBase, Offset, Imm) && Imm;
1252}
1253
Tom Stellard217361c2015-08-06 19:28:38 +00001254bool AMDGPUDAGToDAGISel::SelectSMRDImm32(SDValue Addr, SDValue &SBase,
1255 SDValue &Offset) const {
1256
1257 if (Subtarget->getGeneration() != AMDGPUSubtarget::SEA_ISLANDS)
1258 return false;
1259
1260 bool Imm;
1261 if (!SelectSMRD(Addr, SBase, Offset, Imm))
1262 return false;
1263
1264 return !Imm && isa<ConstantSDNode>(Offset);
1265}
1266
Tom Stellarddee26a22015-08-06 19:28:30 +00001267bool AMDGPUDAGToDAGISel::SelectSMRDSgpr(SDValue Addr, SDValue &SBase,
1268 SDValue &Offset) const {
1269 bool Imm;
Tom Stellard217361c2015-08-06 19:28:38 +00001270 return SelectSMRD(Addr, SBase, Offset, Imm) && !Imm &&
1271 !isa<ConstantSDNode>(Offset);
Tom Stellarddee26a22015-08-06 19:28:30 +00001272}
1273
1274bool AMDGPUDAGToDAGISel::SelectSMRDBufferImm(SDValue Addr,
1275 SDValue &Offset) const {
1276 bool Imm;
1277 return SelectSMRDOffset(Addr, Offset, Imm) && Imm;
1278}
1279
Tom Stellard217361c2015-08-06 19:28:38 +00001280bool AMDGPUDAGToDAGISel::SelectSMRDBufferImm32(SDValue Addr,
1281 SDValue &Offset) const {
1282 if (Subtarget->getGeneration() != AMDGPUSubtarget::SEA_ISLANDS)
1283 return false;
1284
1285 bool Imm;
1286 if (!SelectSMRDOffset(Addr, Offset, Imm))
1287 return false;
1288
1289 return !Imm && isa<ConstantSDNode>(Offset);
1290}
1291
Tom Stellarddee26a22015-08-06 19:28:30 +00001292bool AMDGPUDAGToDAGISel::SelectSMRDBufferSgpr(SDValue Addr,
1293 SDValue &Offset) const {
1294 bool Imm;
Tom Stellard217361c2015-08-06 19:28:38 +00001295 return SelectSMRDOffset(Addr, Offset, Imm) && !Imm &&
1296 !isa<ConstantSDNode>(Offset);
Tom Stellarddee26a22015-08-06 19:28:30 +00001297}
1298
Nicolai Haehnle7968c342016-07-12 08:12:16 +00001299bool AMDGPUDAGToDAGISel::SelectMOVRELOffset(SDValue Index,
1300 SDValue &Base,
1301 SDValue &Offset) const {
Matt Arsenault1322b6f2016-07-09 01:13:56 +00001302 SDLoc DL(Index);
1303
1304 if (CurDAG->isBaseWithConstantOffset(Index)) {
1305 SDValue N0 = Index.getOperand(0);
1306 SDValue N1 = Index.getOperand(1);
1307 ConstantSDNode *C1 = cast<ConstantSDNode>(N1);
1308
1309 // (add n0, c0)
1310 Base = N0;
1311 Offset = CurDAG->getTargetConstant(C1->getZExtValue(), DL, MVT::i32);
1312 return true;
1313 }
1314
Nicolai Haehnle7968c342016-07-12 08:12:16 +00001315 if (isa<ConstantSDNode>(Index))
1316 return false;
Matt Arsenault1322b6f2016-07-09 01:13:56 +00001317
1318 Base = Index;
1319 Offset = CurDAG->getTargetConstant(0, DL, MVT::i32);
1320 return true;
1321}
1322
Benjamin Kramerbdc49562016-06-12 15:39:02 +00001323SDNode *AMDGPUDAGToDAGISel::getS_BFE(unsigned Opcode, const SDLoc &DL,
1324 SDValue Val, uint32_t Offset,
1325 uint32_t Width) {
Marek Olsak9b728682015-03-24 13:40:27 +00001326 // Transformation function, pack the offset and width of a BFE into
1327 // the format expected by the S_BFE_I32 / S_BFE_U32. In the second
1328 // source, bits [5:0] contain the offset and bits [22:16] the width.
1329 uint32_t PackedVal = Offset | (Width << 16);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001330 SDValue PackedConst = CurDAG->getTargetConstant(PackedVal, DL, MVT::i32);
Marek Olsak9b728682015-03-24 13:40:27 +00001331
1332 return CurDAG->getMachineNode(Opcode, DL, MVT::i32, Val, PackedConst);
1333}
1334
Justin Bogner95927c02016-05-12 21:03:32 +00001335void AMDGPUDAGToDAGISel::SelectS_BFEFromShifts(SDNode *N) {
Marek Olsak9b728682015-03-24 13:40:27 +00001336 // "(a << b) srl c)" ---> "BFE_U32 a, (c-b), (32-c)
1337 // "(a << b) sra c)" ---> "BFE_I32 a, (c-b), (32-c)
1338 // Predicate: 0 < b <= c < 32
1339
1340 const SDValue &Shl = N->getOperand(0);
1341 ConstantSDNode *B = dyn_cast<ConstantSDNode>(Shl->getOperand(1));
1342 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
1343
1344 if (B && C) {
1345 uint32_t BVal = B->getZExtValue();
1346 uint32_t CVal = C->getZExtValue();
1347
1348 if (0 < BVal && BVal <= CVal && CVal < 32) {
1349 bool Signed = N->getOpcode() == ISD::SRA;
1350 unsigned Opcode = Signed ? AMDGPU::S_BFE_I32 : AMDGPU::S_BFE_U32;
1351
Justin Bogner95927c02016-05-12 21:03:32 +00001352 ReplaceNode(N, getS_BFE(Opcode, SDLoc(N), Shl.getOperand(0), CVal - BVal,
1353 32 - CVal));
1354 return;
Marek Olsak9b728682015-03-24 13:40:27 +00001355 }
1356 }
Justin Bogner95927c02016-05-12 21:03:32 +00001357 SelectCode(N);
Marek Olsak9b728682015-03-24 13:40:27 +00001358}
1359
Justin Bogner95927c02016-05-12 21:03:32 +00001360void AMDGPUDAGToDAGISel::SelectS_BFE(SDNode *N) {
Marek Olsak9b728682015-03-24 13:40:27 +00001361 switch (N->getOpcode()) {
1362 case ISD::AND:
1363 if (N->getOperand(0).getOpcode() == ISD::SRL) {
1364 // "(a srl b) & mask" ---> "BFE_U32 a, b, popcount(mask)"
1365 // Predicate: isMask(mask)
1366 const SDValue &Srl = N->getOperand(0);
1367 ConstantSDNode *Shift = dyn_cast<ConstantSDNode>(Srl.getOperand(1));
1368 ConstantSDNode *Mask = dyn_cast<ConstantSDNode>(N->getOperand(1));
1369
1370 if (Shift && Mask) {
1371 uint32_t ShiftVal = Shift->getZExtValue();
1372 uint32_t MaskVal = Mask->getZExtValue();
1373
1374 if (isMask_32(MaskVal)) {
1375 uint32_t WidthVal = countPopulation(MaskVal);
1376
Justin Bogner95927c02016-05-12 21:03:32 +00001377 ReplaceNode(N, getS_BFE(AMDGPU::S_BFE_U32, SDLoc(N),
1378 Srl.getOperand(0), ShiftVal, WidthVal));
1379 return;
Marek Olsak9b728682015-03-24 13:40:27 +00001380 }
1381 }
1382 }
1383 break;
1384 case ISD::SRL:
1385 if (N->getOperand(0).getOpcode() == ISD::AND) {
1386 // "(a & mask) srl b)" ---> "BFE_U32 a, b, popcount(mask >> b)"
1387 // Predicate: isMask(mask >> b)
1388 const SDValue &And = N->getOperand(0);
1389 ConstantSDNode *Shift = dyn_cast<ConstantSDNode>(N->getOperand(1));
1390 ConstantSDNode *Mask = dyn_cast<ConstantSDNode>(And->getOperand(1));
1391
1392 if (Shift && Mask) {
1393 uint32_t ShiftVal = Shift->getZExtValue();
1394 uint32_t MaskVal = Mask->getZExtValue() >> ShiftVal;
1395
1396 if (isMask_32(MaskVal)) {
1397 uint32_t WidthVal = countPopulation(MaskVal);
1398
Justin Bogner95927c02016-05-12 21:03:32 +00001399 ReplaceNode(N, getS_BFE(AMDGPU::S_BFE_U32, SDLoc(N),
1400 And.getOperand(0), ShiftVal, WidthVal));
1401 return;
Marek Olsak9b728682015-03-24 13:40:27 +00001402 }
1403 }
Justin Bogner95927c02016-05-12 21:03:32 +00001404 } else if (N->getOperand(0).getOpcode() == ISD::SHL) {
1405 SelectS_BFEFromShifts(N);
1406 return;
1407 }
Marek Olsak9b728682015-03-24 13:40:27 +00001408 break;
1409 case ISD::SRA:
Justin Bogner95927c02016-05-12 21:03:32 +00001410 if (N->getOperand(0).getOpcode() == ISD::SHL) {
1411 SelectS_BFEFromShifts(N);
1412 return;
1413 }
Marek Olsak9b728682015-03-24 13:40:27 +00001414 break;
Matt Arsenault7e8de012016-04-22 22:59:16 +00001415
1416 case ISD::SIGN_EXTEND_INREG: {
1417 // sext_inreg (srl x, 16), i8 -> bfe_i32 x, 16, 8
1418 SDValue Src = N->getOperand(0);
1419 if (Src.getOpcode() != ISD::SRL)
1420 break;
1421
1422 const ConstantSDNode *Amt = dyn_cast<ConstantSDNode>(Src.getOperand(1));
1423 if (!Amt)
1424 break;
1425
1426 unsigned Width = cast<VTSDNode>(N->getOperand(1))->getVT().getSizeInBits();
Justin Bogner95927c02016-05-12 21:03:32 +00001427 ReplaceNode(N, getS_BFE(AMDGPU::S_BFE_I32, SDLoc(N), Src.getOperand(0),
1428 Amt->getZExtValue(), Width));
1429 return;
Matt Arsenault7e8de012016-04-22 22:59:16 +00001430 }
Marek Olsak9b728682015-03-24 13:40:27 +00001431 }
1432
Justin Bogner95927c02016-05-12 21:03:32 +00001433 SelectCode(N);
Marek Olsak9b728682015-03-24 13:40:27 +00001434}
1435
Matt Arsenault7b1dc2c2016-09-17 02:02:19 +00001436bool AMDGPUDAGToDAGISel::isCBranchSCC(const SDNode *N) const {
1437 assert(N->getOpcode() == ISD::BRCOND);
1438 if (!N->hasOneUse())
1439 return false;
1440
1441 SDValue Cond = N->getOperand(1);
1442 if (Cond.getOpcode() == ISD::CopyToReg)
1443 Cond = Cond.getOperand(2);
1444
1445 if (Cond.getOpcode() != ISD::SETCC || !Cond.hasOneUse())
1446 return false;
1447
1448 MVT VT = Cond.getOperand(0).getSimpleValueType();
1449 if (VT == MVT::i32)
1450 return true;
1451
1452 if (VT == MVT::i64) {
1453 auto ST = static_cast<const SISubtarget *>(Subtarget);
1454
1455 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
1456 return (CC == ISD::SETEQ || CC == ISD::SETNE) && ST->hasScalarCompareEq64();
1457 }
1458
1459 return false;
1460}
1461
Justin Bogner95927c02016-05-12 21:03:32 +00001462void AMDGPUDAGToDAGISel::SelectBRCOND(SDNode *N) {
Tom Stellardbc4497b2016-02-12 23:45:29 +00001463 SDValue Cond = N->getOperand(1);
1464
Matt Arsenault327188a2016-12-15 21:57:11 +00001465 if (Cond.isUndef()) {
1466 CurDAG->SelectNodeTo(N, AMDGPU::SI_BR_UNDEF, MVT::Other,
1467 N->getOperand(2), N->getOperand(0));
1468 return;
1469 }
1470
Tom Stellardbc4497b2016-02-12 23:45:29 +00001471 if (isCBranchSCC(N)) {
1472 // This brcond will use S_CBRANCH_SCC*, so let tablegen handle it.
Justin Bogner95927c02016-05-12 21:03:32 +00001473 SelectCode(N);
1474 return;
Tom Stellardbc4497b2016-02-12 23:45:29 +00001475 }
1476
Tom Stellardbc4497b2016-02-12 23:45:29 +00001477 SDLoc SL(N);
1478
Matt Arsenaultf530e8b2016-11-07 19:09:33 +00001479 SDValue VCC = CurDAG->getCopyToReg(N->getOperand(0), SL, AMDGPU::VCC, Cond);
Justin Bogner95927c02016-05-12 21:03:32 +00001480 CurDAG->SelectNodeTo(N, AMDGPU::S_CBRANCH_VCCNZ, MVT::Other,
1481 N->getOperand(2), // Basic Block
Matt Arsenaultf530e8b2016-11-07 19:09:33 +00001482 VCC.getValue(0));
Tom Stellardbc4497b2016-02-12 23:45:29 +00001483}
1484
Matt Arsenault88701812016-06-09 23:42:48 +00001485// This is here because there isn't a way to use the generated sub0_sub1 as the
1486// subreg index to EXTRACT_SUBREG in tablegen.
1487void AMDGPUDAGToDAGISel::SelectATOMIC_CMP_SWAP(SDNode *N) {
1488 MemSDNode *Mem = cast<MemSDNode>(N);
1489 unsigned AS = Mem->getAddressSpace();
Matt Arsenault7757c592016-06-09 23:42:54 +00001490 if (AS == AMDGPUAS::FLAT_ADDRESS) {
1491 SelectCode(N);
1492 return;
1493 }
Matt Arsenault88701812016-06-09 23:42:48 +00001494
1495 MVT VT = N->getSimpleValueType(0);
1496 bool Is32 = (VT == MVT::i32);
1497 SDLoc SL(N);
1498
1499 MachineSDNode *CmpSwap = nullptr;
1500 if (Subtarget->hasAddr64()) {
1501 SDValue SRsrc, VAddr, SOffset, Offset, GLC, SLC;
1502
1503 if (SelectMUBUFAddr64(Mem->getBasePtr(), SRsrc, VAddr, SOffset, Offset, SLC)) {
1504 unsigned Opcode = Is32 ? AMDGPU::BUFFER_ATOMIC_CMPSWAP_RTN_ADDR64 :
1505 AMDGPU::BUFFER_ATOMIC_CMPSWAP_X2_RTN_ADDR64;
1506 SDValue CmpVal = Mem->getOperand(2);
1507
1508 // XXX - Do we care about glue operands?
1509
1510 SDValue Ops[] = {
1511 CmpVal, VAddr, SRsrc, SOffset, Offset, SLC, Mem->getChain()
1512 };
1513
1514 CmpSwap = CurDAG->getMachineNode(Opcode, SL, Mem->getVTList(), Ops);
1515 }
1516 }
1517
1518 if (!CmpSwap) {
1519 SDValue SRsrc, SOffset, Offset, SLC;
1520 if (SelectMUBUFOffset(Mem->getBasePtr(), SRsrc, SOffset, Offset, SLC)) {
1521 unsigned Opcode = Is32 ? AMDGPU::BUFFER_ATOMIC_CMPSWAP_RTN_OFFSET :
1522 AMDGPU::BUFFER_ATOMIC_CMPSWAP_X2_RTN_OFFSET;
1523
1524 SDValue CmpVal = Mem->getOperand(2);
1525 SDValue Ops[] = {
1526 CmpVal, SRsrc, SOffset, Offset, SLC, Mem->getChain()
1527 };
1528
1529 CmpSwap = CurDAG->getMachineNode(Opcode, SL, Mem->getVTList(), Ops);
1530 }
1531 }
1532
1533 if (!CmpSwap) {
1534 SelectCode(N);
1535 return;
1536 }
1537
1538 MachineSDNode::mmo_iterator MMOs = MF->allocateMemRefsArray(1);
1539 *MMOs = Mem->getMemOperand();
1540 CmpSwap->setMemRefs(MMOs, MMOs + 1);
1541
1542 unsigned SubReg = Is32 ? AMDGPU::sub0 : AMDGPU::sub0_sub1;
1543 SDValue Extract
1544 = CurDAG->getTargetExtractSubreg(SubReg, SL, VT, SDValue(CmpSwap, 0));
1545
1546 ReplaceUses(SDValue(N, 0), Extract);
1547 ReplaceUses(SDValue(N, 1), SDValue(CmpSwap, 1));
1548 CurDAG->RemoveDeadNode(N);
1549}
1550
Tom Stellardb4a313a2014-08-01 00:32:39 +00001551bool AMDGPUDAGToDAGISel::SelectVOP3Mods(SDValue In, SDValue &Src,
1552 SDValue &SrcMods) const {
Tom Stellardb4a313a2014-08-01 00:32:39 +00001553 unsigned Mods = 0;
1554
1555 Src = In;
1556
1557 if (Src.getOpcode() == ISD::FNEG) {
1558 Mods |= SISrcMods::NEG;
1559 Src = Src.getOperand(0);
1560 }
1561
1562 if (Src.getOpcode() == ISD::FABS) {
1563 Mods |= SISrcMods::ABS;
1564 Src = Src.getOperand(0);
1565 }
1566
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001567 SrcMods = CurDAG->getTargetConstant(Mods, SDLoc(In), MVT::i32);
Tom Stellardb4a313a2014-08-01 00:32:39 +00001568
1569 return true;
1570}
1571
Tom Stellarddb5a11f2015-07-13 15:47:57 +00001572bool AMDGPUDAGToDAGISel::SelectVOP3NoMods(SDValue In, SDValue &Src,
1573 SDValue &SrcMods) const {
1574 bool Res = SelectVOP3Mods(In, Src, SrcMods);
1575 return Res && cast<ConstantSDNode>(SrcMods)->isNullValue();
1576}
1577
Tom Stellardb4a313a2014-08-01 00:32:39 +00001578bool AMDGPUDAGToDAGISel::SelectVOP3Mods0(SDValue In, SDValue &Src,
1579 SDValue &SrcMods, SDValue &Clamp,
1580 SDValue &Omod) const {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001581 SDLoc DL(In);
Tom Stellardb4a313a2014-08-01 00:32:39 +00001582 // FIXME: Handle Clamp and Omod
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001583 Clamp = CurDAG->getTargetConstant(0, DL, MVT::i32);
1584 Omod = CurDAG->getTargetConstant(0, DL, MVT::i32);
Tom Stellardb4a313a2014-08-01 00:32:39 +00001585
1586 return SelectVOP3Mods(In, Src, SrcMods);
1587}
1588
Tom Stellarddb5a11f2015-07-13 15:47:57 +00001589bool AMDGPUDAGToDAGISel::SelectVOP3NoMods0(SDValue In, SDValue &Src,
1590 SDValue &SrcMods, SDValue &Clamp,
1591 SDValue &Omod) const {
1592 bool Res = SelectVOP3Mods0(In, Src, SrcMods, Clamp, Omod);
1593
1594 return Res && cast<ConstantSDNode>(SrcMods)->isNullValue() &&
1595 cast<ConstantSDNode>(Clamp)->isNullValue() &&
1596 cast<ConstantSDNode>(Omod)->isNullValue();
1597}
1598
Matt Arsenault1cffa4c2014-11-13 19:49:04 +00001599bool AMDGPUDAGToDAGISel::SelectVOP3Mods0Clamp(SDValue In, SDValue &Src,
1600 SDValue &SrcMods,
1601 SDValue &Omod) const {
1602 // FIXME: Handle Omod
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001603 Omod = CurDAG->getTargetConstant(0, SDLoc(In), MVT::i32);
Matt Arsenault1cffa4c2014-11-13 19:49:04 +00001604
1605 return SelectVOP3Mods(In, Src, SrcMods);
1606}
1607
Matt Arsenault4831ce52015-01-06 23:00:37 +00001608bool AMDGPUDAGToDAGISel::SelectVOP3Mods0Clamp0OMod(SDValue In, SDValue &Src,
1609 SDValue &SrcMods,
1610 SDValue &Clamp,
1611 SDValue &Omod) const {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001612 Clamp = Omod = CurDAG->getTargetConstant(0, SDLoc(In), MVT::i32);
Matt Arsenault4831ce52015-01-06 23:00:37 +00001613 return SelectVOP3Mods(In, Src, SrcMods);
1614}
1615
Christian Konigd910b7d2013-02-26 17:52:16 +00001616void AMDGPUDAGToDAGISel::PostprocessISelDAG() {
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001617 const AMDGPUTargetLowering& Lowering =
Matt Arsenault209a7b92014-04-18 07:40:20 +00001618 *static_cast<const AMDGPUTargetLowering*>(getTargetLowering());
Vincent Lejeuneab3baf82013-09-12 23:44:44 +00001619 bool IsModified = false;
1620 do {
1621 IsModified = false;
1622 // Go over all selected nodes and try to fold them a bit more
Pete Cooper65c69402015-07-14 22:10:54 +00001623 for (SDNode &Node : CurDAG->allnodes()) {
1624 MachineSDNode *MachineNode = dyn_cast<MachineSDNode>(&Node);
Vincent Lejeuneab3baf82013-09-12 23:44:44 +00001625 if (!MachineNode)
1626 continue;
Christian Konigd910b7d2013-02-26 17:52:16 +00001627
Vincent Lejeuneab3baf82013-09-12 23:44:44 +00001628 SDNode *ResNode = Lowering.PostISelFolding(MachineNode, *CurDAG);
Pete Cooper65c69402015-07-14 22:10:54 +00001629 if (ResNode != &Node) {
1630 ReplaceUses(&Node, ResNode);
Vincent Lejeuneab3baf82013-09-12 23:44:44 +00001631 IsModified = true;
1632 }
Tom Stellard2183b702013-06-03 17:39:46 +00001633 }
Vincent Lejeuneab3baf82013-09-12 23:44:44 +00001634 CurDAG->RemoveDeadNodes();
1635 } while (IsModified);
Christian Konigd910b7d2013-02-26 17:52:16 +00001636}