blob: 5782ae39cf08843b98fb99f723e0595edbdcd62d [file] [log] [blame]
Chris Lattnera2907782009-10-19 19:56:26 +00001//===-- ARMInstPrinter.cpp - Convert ARM MCInst to assembly syntax --------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This class prints an ARM MCInst to a .s file.
11//
12//===----------------------------------------------------------------------===//
13
Chris Lattnera2907782009-10-19 19:56:26 +000014#include "ARMInstPrinter.h"
Evan Chenga20cde32011-07-20 23:34:39 +000015#include "MCTargetDesc/ARMAddressingModes.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000016#include "MCTargetDesc/ARMBaseInfo.h"
Chris Lattner89d47202009-10-19 21:21:39 +000017#include "llvm/MC/MCAsmInfo.h"
Chris Lattner889a6212009-10-19 21:53:00 +000018#include "llvm/MC/MCExpr.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000019#include "llvm/MC/MCInst.h"
Craig Topperdab9e352012-04-02 07:01:04 +000020#include "llvm/MC/MCInstrInfo.h"
Jim Grosbachc988e0c2012-03-05 19:33:30 +000021#include "llvm/MC/MCRegisterInfo.h"
Chris Lattner889a6212009-10-19 21:53:00 +000022#include "llvm/Support/raw_ostream.h"
Chris Lattnera2907782009-10-19 19:56:26 +000023using namespace llvm;
24
Chandler Carruth84e68b22014-04-22 02:41:26 +000025#define DEBUG_TYPE "asm-printer"
26
Chris Lattnera2907782009-10-19 19:56:26 +000027#include "ARMGenAsmWriter.inc"
Chris Lattnera2907782009-10-19 19:56:26 +000028
Owen Andersone33c95d2011-08-11 18:41:59 +000029/// translateShiftImm - Convert shift immediate from 0-31 to 1-32 for printing.
30///
Jim Grosbachd74c0e72011-10-12 16:36:01 +000031/// getSORegOffset returns an integer from 0-31, representing '32' as 0.
Owen Andersone33c95d2011-08-11 18:41:59 +000032static unsigned translateShiftImm(unsigned imm) {
Tim Northover0c97e762012-09-22 11:18:12 +000033 // lsr #32 and asr #32 exist, but should be encoded as a 0.
34 assert((imm & ~0x1f) == 0 && "Invalid shift encoding");
35
Owen Andersone33c95d2011-08-11 18:41:59 +000036 if (imm == 0)
37 return 32;
38 return imm;
39}
40
Tim Northover0c97e762012-09-22 11:18:12 +000041/// Prints the shift value with an immediate value.
42static void printRegImmShift(raw_ostream &O, ARM_AM::ShiftOpc ShOpc,
Kevin Enderby62183c42012-10-22 22:31:46 +000043 unsigned ShImm, bool UseMarkup) {
Tim Northover0c97e762012-09-22 11:18:12 +000044 if (ShOpc == ARM_AM::no_shift || (ShOpc == ARM_AM::lsl && !ShImm))
45 return;
46 O << ", ";
47
48 assert (!(ShOpc == ARM_AM::ror && !ShImm) && "Cannot have ror #0");
49 O << getShiftOpcStr(ShOpc);
50
Kevin Enderbydccdac62012-10-23 22:52:52 +000051 if (ShOpc != ARM_AM::rrx) {
Kevin Enderby62183c42012-10-22 22:31:46 +000052 O << " ";
53 if (UseMarkup)
54 O << "<imm:";
55 O << "#" << translateShiftImm(ShImm);
56 if (UseMarkup)
57 O << ">";
58 }
Tim Northover0c97e762012-09-22 11:18:12 +000059}
James Molloy4c493e82011-09-07 17:24:38 +000060
61ARMInstPrinter::ARMInstPrinter(const MCAsmInfo &MAI,
Craig Topper54bfde72012-04-02 06:09:36 +000062 const MCInstrInfo &MII,
Jim Grosbachfd93a592012-03-05 19:33:20 +000063 const MCRegisterInfo &MRI,
James Molloy4c493e82011-09-07 17:24:38 +000064 const MCSubtargetInfo &STI) :
Craig Topper54bfde72012-04-02 06:09:36 +000065 MCInstPrinter(MAI, MII, MRI) {
James Molloy4c493e82011-09-07 17:24:38 +000066 // Initialize the set of available features.
67 setAvailableFeatures(STI.getFeatureBits());
68}
69
Rafael Espindolad6860522011-06-02 02:34:55 +000070void ARMInstPrinter::printRegName(raw_ostream &OS, unsigned RegNo) const {
Kevin Enderbydccdac62012-10-23 22:52:52 +000071 OS << markup("<reg:")
72 << getRegisterName(RegNo)
73 << markup(">");
Anton Korobeynikove7410dd2011-03-05 18:43:32 +000074}
Chris Lattnerf20f7982010-10-28 21:37:33 +000075
Owen Andersona0c3b972011-09-15 23:38:46 +000076void ARMInstPrinter::printInst(const MCInst *MI, raw_ostream &O,
77 StringRef Annot) {
Bill Wendlingf2fa04a2010-11-13 10:40:19 +000078 unsigned Opcode = MI->getOpcode();
79
Richard Bartona661b442013-10-18 14:41:50 +000080 switch(Opcode) {
81
Jim Grosbachcb540f52012-06-18 19:45:50 +000082 // Check for HINT instructions w/ canonical names.
Richard Bartona661b442013-10-18 14:41:50 +000083 case ARM::HINT:
84 case ARM::tHINT:
85 case ARM::t2HINT:
Jim Grosbachcb540f52012-06-18 19:45:50 +000086 switch (MI->getOperand(0).getImm()) {
87 case 0: O << "\tnop"; break;
88 case 1: O << "\tyield"; break;
89 case 2: O << "\twfe"; break;
90 case 3: O << "\twfi"; break;
91 case 4: O << "\tsev"; break;
Joey Goulyad98f162013-10-01 12:39:11 +000092 case 5:
93 if ((getAvailableFeatures() & ARM::HasV8Ops)) {
94 O << "\tsevl";
95 break;
96 } // Fallthrough for non-v8
Jim Grosbachcb540f52012-06-18 19:45:50 +000097 default:
98 // Anything else should just print normally.
99 printInstruction(MI, O);
100 printAnnotation(O, Annot);
101 return;
102 }
103 printPredicateOperand(MI, 1, O);
104 if (Opcode == ARM::t2HINT)
105 O << ".w";
106 printAnnotation(O, Annot);
107 return;
Jim Grosbachcb540f52012-06-18 19:45:50 +0000108
Johnny Chen8f3004c2010-03-17 17:52:21 +0000109 // Check for MOVs and print canonical forms, instead.
Richard Bartona661b442013-10-18 14:41:50 +0000110 case ARM::MOVsr: {
Jim Grosbach7a6c37d2010-09-17 22:36:38 +0000111 // FIXME: Thumb variants?
Johnny Chen8f3004c2010-03-17 17:52:21 +0000112 const MCOperand &Dst = MI->getOperand(0);
113 const MCOperand &MO1 = MI->getOperand(1);
114 const MCOperand &MO2 = MI->getOperand(2);
115 const MCOperand &MO3 = MI->getOperand(3);
116
117 O << '\t' << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(MO3.getImm()));
Chris Lattner76c564b2010-04-04 04:47:45 +0000118 printSBitModifierOperand(MI, 6, O);
119 printPredicateOperand(MI, 4, O);
Johnny Chen8f3004c2010-03-17 17:52:21 +0000120
Kevin Enderby62183c42012-10-22 22:31:46 +0000121 O << '\t';
122 printRegName(O, Dst.getReg());
123 O << ", ";
124 printRegName(O, MO1.getReg());
Johnny Chen8f3004c2010-03-17 17:52:21 +0000125
Kevin Enderby62183c42012-10-22 22:31:46 +0000126 O << ", ";
127 printRegName(O, MO2.getReg());
Owen Anderson04912702011-07-21 23:38:37 +0000128 assert(ARM_AM::getSORegOffset(MO3.getImm()) == 0);
Owen Andersonbcc3fad2011-09-21 17:58:45 +0000129 printAnnotation(O, Annot);
Johnny Chen8f3004c2010-03-17 17:52:21 +0000130 return;
131 }
132
Richard Bartona661b442013-10-18 14:41:50 +0000133 case ARM::MOVsi: {
Owen Anderson04912702011-07-21 23:38:37 +0000134 // FIXME: Thumb variants?
135 const MCOperand &Dst = MI->getOperand(0);
136 const MCOperand &MO1 = MI->getOperand(1);
137 const MCOperand &MO2 = MI->getOperand(2);
138
139 O << '\t' << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(MO2.getImm()));
140 printSBitModifierOperand(MI, 5, O);
141 printPredicateOperand(MI, 3, O);
142
Kevin Enderby62183c42012-10-22 22:31:46 +0000143 O << '\t';
144 printRegName(O, Dst.getReg());
145 O << ", ";
146 printRegName(O, MO1.getReg());
Owen Anderson04912702011-07-21 23:38:37 +0000147
Owen Andersond1814792011-09-15 18:36:29 +0000148 if (ARM_AM::getSORegShOp(MO2.getImm()) == ARM_AM::rrx) {
Owen Andersonbcc3fad2011-09-21 17:58:45 +0000149 printAnnotation(O, Annot);
Owen Anderson04912702011-07-21 23:38:37 +0000150 return;
Owen Andersond1814792011-09-15 18:36:29 +0000151 }
Owen Anderson04912702011-07-21 23:38:37 +0000152
Kevin Enderbydccdac62012-10-23 22:52:52 +0000153 O << ", "
154 << markup("<imm:")
155 << "#" << translateShiftImm(ARM_AM::getSORegOffset(MO2.getImm()))
156 << markup(">");
Owen Andersonbcc3fad2011-09-21 17:58:45 +0000157 printAnnotation(O, Annot);
Owen Anderson04912702011-07-21 23:38:37 +0000158 return;
159 }
160
Johnny Chen8f3004c2010-03-17 17:52:21 +0000161 // A8.6.123 PUSH
Richard Bartona661b442013-10-18 14:41:50 +0000162 case ARM::STMDB_UPD:
163 case ARM::t2STMDB_UPD:
164 if (MI->getOperand(0).getReg() == ARM::SP && MI->getNumOperands() > 5) {
165 // Should only print PUSH if there are at least two registers in the list.
166 O << '\t' << "push";
167 printPredicateOperand(MI, 2, O);
168 if (Opcode == ARM::t2STMDB_UPD)
169 O << ".w";
170 O << '\t';
171 printRegisterList(MI, 4, O);
172 printAnnotation(O, Annot);
173 return;
174 } else
175 break;
176
177 case ARM::STR_PRE_IMM:
178 if (MI->getOperand(2).getReg() == ARM::SP &&
179 MI->getOperand(3).getImm() == -4) {
180 O << '\t' << "push";
181 printPredicateOperand(MI, 4, O);
182 O << "\t{";
183 printRegName(O, MI->getOperand(1).getReg());
184 O << "}";
185 printAnnotation(O, Annot);
186 return;
187 } else
188 break;
Johnny Chen8f3004c2010-03-17 17:52:21 +0000189
190 // A8.6.122 POP
Richard Bartona661b442013-10-18 14:41:50 +0000191 case ARM::LDMIA_UPD:
192 case ARM::t2LDMIA_UPD:
193 if (MI->getOperand(0).getReg() == ARM::SP && MI->getNumOperands() > 5) {
194 // Should only print POP if there are at least two registers in the list.
195 O << '\t' << "pop";
196 printPredicateOperand(MI, 2, O);
197 if (Opcode == ARM::t2LDMIA_UPD)
198 O << ".w";
199 O << '\t';
200 printRegisterList(MI, 4, O);
201 printAnnotation(O, Annot);
202 return;
203 } else
204 break;
Jim Grosbach8ba76c62011-08-11 17:35:48 +0000205
Richard Bartona661b442013-10-18 14:41:50 +0000206 case ARM::LDR_POST_IMM:
207 if (MI->getOperand(2).getReg() == ARM::SP &&
208 MI->getOperand(4).getImm() == 4) {
209 O << '\t' << "pop";
210 printPredicateOperand(MI, 5, O);
211 O << "\t{";
212 printRegName(O, MI->getOperand(0).getReg());
213 O << "}";
214 printAnnotation(O, Annot);
215 return;
216 } else
217 break;
Johnny Chen8f3004c2010-03-17 17:52:21 +0000218
219 // A8.6.355 VPUSH
Richard Bartona661b442013-10-18 14:41:50 +0000220 case ARM::VSTMSDB_UPD:
221 case ARM::VSTMDDB_UPD:
222 if (MI->getOperand(0).getReg() == ARM::SP) {
223 O << '\t' << "vpush";
224 printPredicateOperand(MI, 2, O);
225 O << '\t';
226 printRegisterList(MI, 4, O);
227 printAnnotation(O, Annot);
228 return;
229 } else
230 break;
Johnny Chen8f3004c2010-03-17 17:52:21 +0000231
232 // A8.6.354 VPOP
Richard Bartona661b442013-10-18 14:41:50 +0000233 case ARM::VLDMSIA_UPD:
234 case ARM::VLDMDIA_UPD:
235 if (MI->getOperand(0).getReg() == ARM::SP) {
236 O << '\t' << "vpop";
237 printPredicateOperand(MI, 2, O);
238 O << '\t';
239 printRegisterList(MI, 4, O);
240 printAnnotation(O, Annot);
241 return;
242 } else
243 break;
Johnny Chen8f3004c2010-03-17 17:52:21 +0000244
Richard Bartona661b442013-10-18 14:41:50 +0000245 case ARM::tLDMIA: {
Owen Anderson83c6c4f2011-07-18 23:25:34 +0000246 bool Writeback = true;
247 unsigned BaseReg = MI->getOperand(0).getReg();
248 for (unsigned i = 3; i < MI->getNumOperands(); ++i) {
249 if (MI->getOperand(i).getReg() == BaseReg)
250 Writeback = false;
251 }
252
Jim Grosbache364ad52011-08-23 17:41:15 +0000253 O << "\tldm";
Owen Anderson83c6c4f2011-07-18 23:25:34 +0000254
255 printPredicateOperand(MI, 1, O);
Kevin Enderby62183c42012-10-22 22:31:46 +0000256 O << '\t';
257 printRegName(O, BaseReg);
Owen Anderson83c6c4f2011-07-18 23:25:34 +0000258 if (Writeback) O << "!";
259 O << ", ";
260 printRegisterList(MI, 3, O);
Owen Andersonbcc3fad2011-09-21 17:58:45 +0000261 printAnnotation(O, Annot);
Owen Anderson83c6c4f2011-07-18 23:25:34 +0000262 return;
263 }
264
Weiming Zhao8f56f882012-11-16 21:55:34 +0000265 // Combine 2 GPRs from disassember into a GPRPair to match with instr def.
266 // ldrexd/strexd require even/odd GPR pair. To enforce this constraint,
267 // a single GPRPair reg operand is used in the .td file to replace the two
268 // GPRs. However, when decoding them, the two GRPs cannot be automatically
269 // expressed as a GPRPair, so we have to manually merge them.
270 // FIXME: We would really like to be able to tablegen'erate this.
Richard Bartona661b442013-10-18 14:41:50 +0000271 case ARM::LDREXD: case ARM::STREXD:
272 case ARM::LDAEXD: case ARM::STLEXD:
Weiming Zhao8f56f882012-11-16 21:55:34 +0000273 const MCRegisterClass& MRC = MRI.getRegClass(ARM::GPRRegClassID);
Joey Goulye6d165c2013-08-27 17:38:16 +0000274 bool isStore = Opcode == ARM::STREXD || Opcode == ARM::STLEXD;
Weiming Zhao8f56f882012-11-16 21:55:34 +0000275 unsigned Reg = MI->getOperand(isStore ? 1 : 0).getReg();
276 if (MRC.contains(Reg)) {
277 MCInst NewMI;
278 MCOperand NewReg;
279 NewMI.setOpcode(Opcode);
280
281 if (isStore)
282 NewMI.addOperand(MI->getOperand(0));
283 NewReg = MCOperand::CreateReg(MRI.getMatchingSuperReg(Reg, ARM::gsub_0,
284 &MRI.getRegClass(ARM::GPRPairRegClassID)));
285 NewMI.addOperand(NewReg);
286
287 // Copy the rest operands into NewMI.
288 for(unsigned i= isStore ? 3 : 2; i < MI->getNumOperands(); ++i)
289 NewMI.addOperand(MI->getOperand(i));
290 printInstruction(&NewMI, O);
291 return;
292 }
293 }
294
Chris Lattner76c564b2010-04-04 04:47:45 +0000295 printInstruction(MI, O);
Owen Andersonbcc3fad2011-09-21 17:58:45 +0000296 printAnnotation(O, Annot);
Bill Wendlingf2fa04a2010-11-13 10:40:19 +0000297}
Chris Lattnera2907782009-10-19 19:56:26 +0000298
Chris Lattner93e3ef62009-10-19 20:59:55 +0000299void ARMInstPrinter::printOperand(const MCInst *MI, unsigned OpNo,
Jim Grosbache7f7de92010-11-03 01:11:15 +0000300 raw_ostream &O) {
Chris Lattner93e3ef62009-10-19 20:59:55 +0000301 const MCOperand &Op = MI->getOperand(OpNo);
302 if (Op.isReg()) {
Chris Lattner60d51312009-10-20 06:15:28 +0000303 unsigned Reg = Op.getReg();
Kevin Enderby62183c42012-10-22 22:31:46 +0000304 printRegName(O, Reg);
Chris Lattner93e3ef62009-10-19 20:59:55 +0000305 } else if (Op.isImm()) {
Kevin Enderbydccdac62012-10-23 22:52:52 +0000306 O << markup("<imm:")
Kevin Enderby168ffb32012-12-05 18:13:19 +0000307 << '#' << formatImm(Op.getImm())
Kevin Enderbydccdac62012-10-23 22:52:52 +0000308 << markup(">");
Chris Lattner93e3ef62009-10-19 20:59:55 +0000309 } else {
310 assert(Op.isExpr() && "unknown operand kind in printOperand");
Saleem Abdulrasoold88affb2014-01-08 03:28:14 +0000311 const MCExpr *Expr = Op.getExpr();
312 switch (Expr->getKind()) {
313 case MCExpr::Binary:
314 O << '#' << *Expr;
315 break;
316 case MCExpr::Constant: {
317 // If a symbolic branch target was added as a constant expression then
318 // print that address in hex. And only print 32 unsigned bits for the
319 // address.
320 const MCConstantExpr *Constant = cast<MCConstantExpr>(Expr);
321 int64_t TargetAddress;
322 if (!Constant->EvaluateAsAbsolute(TargetAddress)) {
323 O << '#' << *Expr;
324 } else {
325 O << "0x";
326 O.write_hex(static_cast<uint32_t>(TargetAddress));
327 }
328 break;
Kevin Enderby5dcda642011-10-04 22:44:48 +0000329 }
Saleem Abdulrasoold88affb2014-01-08 03:28:14 +0000330 default:
331 // FIXME: Should we always treat this as if it is a constant literal and
332 // prefix it with '#'?
333 O << *Expr;
334 break;
Kevin Enderby5dcda642011-10-04 22:44:48 +0000335 }
Chris Lattner93e3ef62009-10-19 20:59:55 +0000336 }
337}
Chris Lattner89d47202009-10-19 21:21:39 +0000338
Jim Grosbach4739f2e2012-10-30 01:04:51 +0000339void ARMInstPrinter::printThumbLdrLabelOperand(const MCInst *MI, unsigned OpNum,
340 raw_ostream &O) {
Owen Andersonf52c68f2011-09-21 23:44:46 +0000341 const MCOperand &MO1 = MI->getOperand(OpNum);
Amaury de la Vieuville4d3e3f22013-06-18 08:03:06 +0000342 if (MO1.isExpr()) {
Owen Andersonf52c68f2011-09-21 23:44:46 +0000343 O << *MO1.getExpr();
Amaury de la Vieuville4d3e3f22013-06-18 08:03:06 +0000344 return;
Kevin Enderby62183c42012-10-22 22:31:46 +0000345 }
Amaury de la Vieuville4d3e3f22013-06-18 08:03:06 +0000346
347 O << markup("<mem:") << "[pc, ";
348
349 int32_t OffImm = (int32_t)MO1.getImm();
350 bool isSub = OffImm < 0;
351
352 // Special value for #-0. All others are normal.
353 if (OffImm == INT32_MIN)
354 OffImm = 0;
355 if (isSub) {
356 O << markup("<imm:")
357 << "#-" << formatImm(-OffImm)
358 << markup(">");
359 } else {
360 O << markup("<imm:")
361 << "#" << formatImm(OffImm)
362 << markup(">");
363 }
364 O << "]" << markup(">");
Owen Andersonf52c68f2011-09-21 23:44:46 +0000365}
366
Chris Lattner2f69ed82009-10-20 00:40:56 +0000367// so_reg is a 4-operand unit corresponding to register forms of the A5.1
368// "Addressing Mode 1 - Data-processing operands" forms. This includes:
369// REG 0 0 - e.g. R5
370// REG REG 0,SH_OPC - e.g. R5, ROR R3
371// REG 0 IMM,SH_OPC - e.g. R5, LSL #3
Owen Anderson04912702011-07-21 23:38:37 +0000372void ARMInstPrinter::printSORegRegOperand(const MCInst *MI, unsigned OpNum,
Chris Lattner76c564b2010-04-04 04:47:45 +0000373 raw_ostream &O) {
Chris Lattner2f69ed82009-10-20 00:40:56 +0000374 const MCOperand &MO1 = MI->getOperand(OpNum);
375 const MCOperand &MO2 = MI->getOperand(OpNum+1);
376 const MCOperand &MO3 = MI->getOperand(OpNum+2);
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000377
Kevin Enderby62183c42012-10-22 22:31:46 +0000378 printRegName(O, MO1.getReg());
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000379
Chris Lattner2f69ed82009-10-20 00:40:56 +0000380 // Print the shift opc.
Bob Wilson97886d52010-08-05 00:34:42 +0000381 ARM_AM::ShiftOpc ShOpc = ARM_AM::getSORegShOp(MO3.getImm());
382 O << ", " << ARM_AM::getShiftOpcStr(ShOpc);
Jim Grosbach7dcd1352011-07-13 17:50:29 +0000383 if (ShOpc == ARM_AM::rrx)
384 return;
Jim Grosbach20cb5052011-10-21 16:56:40 +0000385
Kevin Enderby62183c42012-10-22 22:31:46 +0000386 O << ' ';
387 printRegName(O, MO2.getReg());
Owen Anderson04912702011-07-21 23:38:37 +0000388 assert(ARM_AM::getSORegOffset(MO3.getImm()) == 0);
Chris Lattner2f69ed82009-10-20 00:40:56 +0000389}
Chris Lattner7ddfdc42009-10-19 21:57:05 +0000390
Owen Anderson04912702011-07-21 23:38:37 +0000391void ARMInstPrinter::printSORegImmOperand(const MCInst *MI, unsigned OpNum,
392 raw_ostream &O) {
393 const MCOperand &MO1 = MI->getOperand(OpNum);
394 const MCOperand &MO2 = MI->getOperand(OpNum+1);
395
Kevin Enderby62183c42012-10-22 22:31:46 +0000396 printRegName(O, MO1.getReg());
Owen Anderson04912702011-07-21 23:38:37 +0000397
398 // Print the shift opc.
Tim Northover2fdbdc52012-09-22 11:18:19 +0000399 printRegImmShift(O, ARM_AM::getSORegShOp(MO2.getImm()),
Kevin Enderby62183c42012-10-22 22:31:46 +0000400 ARM_AM::getSORegOffset(MO2.getImm()), UseMarkup);
Owen Anderson04912702011-07-21 23:38:37 +0000401}
402
403
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +0000404//===--------------------------------------------------------------------===//
405// Addressing Mode #2
406//===--------------------------------------------------------------------===//
407
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +0000408void ARMInstPrinter::printAM2PreOrOffsetIndexOp(const MCInst *MI, unsigned Op,
409 raw_ostream &O) {
Chris Lattner7ddfdc42009-10-19 21:57:05 +0000410 const MCOperand &MO1 = MI->getOperand(Op);
411 const MCOperand &MO2 = MI->getOperand(Op+1);
412 const MCOperand &MO3 = MI->getOperand(Op+2);
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000413
Kevin Enderbydccdac62012-10-23 22:52:52 +0000414 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +0000415 printRegName(O, MO1.getReg());
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000416
Chris Lattner7ddfdc42009-10-19 21:57:05 +0000417 if (!MO2.getReg()) {
Kevin Enderby62183c42012-10-22 22:31:46 +0000418 if (ARM_AM::getAM2Offset(MO3.getImm())) { // Don't print +0.
Kevin Enderbydccdac62012-10-23 22:52:52 +0000419 O << ", "
420 << markup("<imm:")
421 << "#"
422 << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO3.getImm()))
423 << ARM_AM::getAM2Offset(MO3.getImm())
424 << markup(">");
Kevin Enderby62183c42012-10-22 22:31:46 +0000425 }
Kevin Enderbydccdac62012-10-23 22:52:52 +0000426 O << "]" << markup(">");
Chris Lattner7ddfdc42009-10-19 21:57:05 +0000427 return;
428 }
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000429
Kevin Enderby62183c42012-10-22 22:31:46 +0000430 O << ", ";
431 O << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO3.getImm()));
432 printRegName(O, MO2.getReg());
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000433
Tim Northover0c97e762012-09-22 11:18:12 +0000434 printRegImmShift(O, ARM_AM::getAM2ShiftOpc(MO3.getImm()),
Kevin Enderby62183c42012-10-22 22:31:46 +0000435 ARM_AM::getAM2Offset(MO3.getImm()), UseMarkup);
Kevin Enderbydccdac62012-10-23 22:52:52 +0000436 O << "]" << markup(">");
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000437}
Chris Lattneref2979b2009-10-19 22:09:23 +0000438
Jim Grosbach05541f42011-09-19 22:21:13 +0000439void ARMInstPrinter::printAddrModeTBB(const MCInst *MI, unsigned Op,
440 raw_ostream &O) {
441 const MCOperand &MO1 = MI->getOperand(Op);
442 const MCOperand &MO2 = MI->getOperand(Op+1);
Kevin Enderbydccdac62012-10-23 22:52:52 +0000443 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +0000444 printRegName(O, MO1.getReg());
445 O << ", ";
446 printRegName(O, MO2.getReg());
Kevin Enderbydccdac62012-10-23 22:52:52 +0000447 O << "]" << markup(">");
Jim Grosbach05541f42011-09-19 22:21:13 +0000448}
449
450void ARMInstPrinter::printAddrModeTBH(const MCInst *MI, unsigned Op,
451 raw_ostream &O) {
452 const MCOperand &MO1 = MI->getOperand(Op);
453 const MCOperand &MO2 = MI->getOperand(Op+1);
Kevin Enderbydccdac62012-10-23 22:52:52 +0000454 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +0000455 printRegName(O, MO1.getReg());
456 O << ", ";
457 printRegName(O, MO2.getReg());
Kevin Enderbydccdac62012-10-23 22:52:52 +0000458 O << ", lsl " << markup("<imm:") << "#1" << markup(">") << "]" << markup(">");
Jim Grosbach05541f42011-09-19 22:21:13 +0000459}
460
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +0000461void ARMInstPrinter::printAddrMode2Operand(const MCInst *MI, unsigned Op,
462 raw_ostream &O) {
463 const MCOperand &MO1 = MI->getOperand(Op);
464
465 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
466 printOperand(MI, Op, O);
467 return;
468 }
469
NAKAMURA Takumi23b5b172012-09-22 13:12:28 +0000470#ifndef NDEBUG
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +0000471 const MCOperand &MO3 = MI->getOperand(Op+2);
472 unsigned IdxMode = ARM_AM::getAM2IdxMode(MO3.getImm());
Tim Northover2fdbdc52012-09-22 11:18:19 +0000473 assert(IdxMode != ARMII::IndexModePost &&
474 "Should be pre or offset index op");
NAKAMURA Takumi23b5b172012-09-22 13:12:28 +0000475#endif
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +0000476
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +0000477 printAM2PreOrOffsetIndexOp(MI, Op, O);
478}
479
Chris Lattner60d51312009-10-20 06:15:28 +0000480void ARMInstPrinter::printAddrMode2OffsetOperand(const MCInst *MI,
Chris Lattner76c564b2010-04-04 04:47:45 +0000481 unsigned OpNum,
482 raw_ostream &O) {
Chris Lattner60d51312009-10-20 06:15:28 +0000483 const MCOperand &MO1 = MI->getOperand(OpNum);
484 const MCOperand &MO2 = MI->getOperand(OpNum+1);
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000485
Chris Lattner60d51312009-10-20 06:15:28 +0000486 if (!MO1.getReg()) {
487 unsigned ImmOffs = ARM_AM::getAM2Offset(MO2.getImm());
Kevin Enderbydccdac62012-10-23 22:52:52 +0000488 O << markup("<imm:")
489 << '#' << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO2.getImm()))
490 << ImmOffs
491 << markup(">");
Chris Lattner60d51312009-10-20 06:15:28 +0000492 return;
493 }
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000494
Kevin Enderby62183c42012-10-22 22:31:46 +0000495 O << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO2.getImm()));
496 printRegName(O, MO1.getReg());
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000497
Tim Northover0c97e762012-09-22 11:18:12 +0000498 printRegImmShift(O, ARM_AM::getAM2ShiftOpc(MO2.getImm()),
Kevin Enderby62183c42012-10-22 22:31:46 +0000499 ARM_AM::getAM2Offset(MO2.getImm()), UseMarkup);
Chris Lattner60d51312009-10-20 06:15:28 +0000500}
501
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +0000502//===--------------------------------------------------------------------===//
503// Addressing Mode #3
504//===--------------------------------------------------------------------===//
505
506void ARMInstPrinter::printAM3PostIndexOp(const MCInst *MI, unsigned Op,
507 raw_ostream &O) {
508 const MCOperand &MO1 = MI->getOperand(Op);
509 const MCOperand &MO2 = MI->getOperand(Op+1);
510 const MCOperand &MO3 = MI->getOperand(Op+2);
511
Kevin Enderbydccdac62012-10-23 22:52:52 +0000512 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +0000513 printRegName(O, MO1.getReg());
Kevin Enderbydccdac62012-10-23 22:52:52 +0000514 O << "], " << markup(">");
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +0000515
516 if (MO2.getReg()) {
Kevin Enderby62183c42012-10-22 22:31:46 +0000517 O << (char)ARM_AM::getAM3Op(MO3.getImm());
518 printRegName(O, MO2.getReg());
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +0000519 return;
520 }
521
522 unsigned ImmOffs = ARM_AM::getAM3Offset(MO3.getImm());
Kevin Enderbydccdac62012-10-23 22:52:52 +0000523 O << markup("<imm:")
524 << '#'
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +0000525 << ARM_AM::getAddrOpcStr(ARM_AM::getAM3Op(MO3.getImm()))
Kevin Enderbydccdac62012-10-23 22:52:52 +0000526 << ImmOffs
527 << markup(">");
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +0000528}
529
530void ARMInstPrinter::printAM3PreOrOffsetIndexOp(const MCInst *MI, unsigned Op,
Quentin Colombetc3132202013-04-12 18:47:25 +0000531 raw_ostream &O,
532 bool AlwaysPrintImm0) {
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +0000533 const MCOperand &MO1 = MI->getOperand(Op);
534 const MCOperand &MO2 = MI->getOperand(Op+1);
535 const MCOperand &MO3 = MI->getOperand(Op+2);
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000536
Kevin Enderbydccdac62012-10-23 22:52:52 +0000537 O << markup("<mem:") << '[';
Kevin Enderby62183c42012-10-22 22:31:46 +0000538 printRegName(O, MO1.getReg());
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000539
Chris Lattner60d51312009-10-20 06:15:28 +0000540 if (MO2.getReg()) {
Kevin Enderbydccdac62012-10-23 22:52:52 +0000541 O << ", " << getAddrOpcStr(ARM_AM::getAM3Op(MO3.getImm()));
Kevin Enderby62183c42012-10-22 22:31:46 +0000542 printRegName(O, MO2.getReg());
Kevin Enderbydccdac62012-10-23 22:52:52 +0000543 O << ']' << markup(">");
Chris Lattner60d51312009-10-20 06:15:28 +0000544 return;
545 }
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000546
NAKAMURA Takumi0ac2f2a2012-09-22 13:12:22 +0000547 //If the op is sub we have to print the immediate even if it is 0
Silviu Baranga5a719f92012-05-11 09:10:54 +0000548 unsigned ImmOffs = ARM_AM::getAM3Offset(MO3.getImm());
549 ARM_AM::AddrOpc op = ARM_AM::getAM3Op(MO3.getImm());
NAKAMURA Takumi0ac2f2a2012-09-22 13:12:22 +0000550
Quentin Colombetc3132202013-04-12 18:47:25 +0000551 if (AlwaysPrintImm0 || ImmOffs || (op == ARM_AM::sub)) {
Kevin Enderbydccdac62012-10-23 22:52:52 +0000552 O << ", "
553 << markup("<imm:")
554 << "#"
Silviu Baranga5a719f92012-05-11 09:10:54 +0000555 << ARM_AM::getAddrOpcStr(op)
Kevin Enderbydccdac62012-10-23 22:52:52 +0000556 << ImmOffs
557 << markup(">");
Kevin Enderby62183c42012-10-22 22:31:46 +0000558 }
Kevin Enderbydccdac62012-10-23 22:52:52 +0000559 O << ']' << markup(">");
Chris Lattner60d51312009-10-20 06:15:28 +0000560}
561
Quentin Colombetc3132202013-04-12 18:47:25 +0000562template <bool AlwaysPrintImm0>
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +0000563void ARMInstPrinter::printAddrMode3Operand(const MCInst *MI, unsigned Op,
564 raw_ostream &O) {
Jim Grosbach8648c102011-12-19 23:06:24 +0000565 const MCOperand &MO1 = MI->getOperand(Op);
566 if (!MO1.isReg()) { // For label symbolic references.
567 printOperand(MI, Op, O);
568 return;
569 }
570
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +0000571 const MCOperand &MO3 = MI->getOperand(Op+2);
572 unsigned IdxMode = ARM_AM::getAM3IdxMode(MO3.getImm());
573
574 if (IdxMode == ARMII::IndexModePost) {
575 printAM3PostIndexOp(MI, Op, O);
576 return;
577 }
Quentin Colombetc3132202013-04-12 18:47:25 +0000578 printAM3PreOrOffsetIndexOp(MI, Op, O, AlwaysPrintImm0);
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +0000579}
580
Chris Lattner60d51312009-10-20 06:15:28 +0000581void ARMInstPrinter::printAddrMode3OffsetOperand(const MCInst *MI,
Chris Lattner76c564b2010-04-04 04:47:45 +0000582 unsigned OpNum,
583 raw_ostream &O) {
Chris Lattner60d51312009-10-20 06:15:28 +0000584 const MCOperand &MO1 = MI->getOperand(OpNum);
585 const MCOperand &MO2 = MI->getOperand(OpNum+1);
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000586
Chris Lattner60d51312009-10-20 06:15:28 +0000587 if (MO1.getReg()) {
Kevin Enderby62183c42012-10-22 22:31:46 +0000588 O << getAddrOpcStr(ARM_AM::getAM3Op(MO2.getImm()));
589 printRegName(O, MO1.getReg());
Chris Lattner60d51312009-10-20 06:15:28 +0000590 return;
591 }
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000592
Chris Lattner60d51312009-10-20 06:15:28 +0000593 unsigned ImmOffs = ARM_AM::getAM3Offset(MO2.getImm());
Kevin Enderbydccdac62012-10-23 22:52:52 +0000594 O << markup("<imm:")
595 << '#' << ARM_AM::getAddrOpcStr(ARM_AM::getAM3Op(MO2.getImm())) << ImmOffs
596 << markup(">");
Chris Lattner60d51312009-10-20 06:15:28 +0000597}
598
Jim Grosbachd3595712011-08-03 23:50:40 +0000599void ARMInstPrinter::printPostIdxImm8Operand(const MCInst *MI,
600 unsigned OpNum,
601 raw_ostream &O) {
602 const MCOperand &MO = MI->getOperand(OpNum);
603 unsigned Imm = MO.getImm();
Kevin Enderbydccdac62012-10-23 22:52:52 +0000604 O << markup("<imm:")
605 << '#' << ((Imm & 256) ? "" : "-") << (Imm & 0xff)
606 << markup(">");
Jim Grosbachd3595712011-08-03 23:50:40 +0000607}
608
Jim Grosbachbafce842011-08-05 15:48:21 +0000609void ARMInstPrinter::printPostIdxRegOperand(const MCInst *MI, unsigned OpNum,
610 raw_ostream &O) {
611 const MCOperand &MO1 = MI->getOperand(OpNum);
612 const MCOperand &MO2 = MI->getOperand(OpNum+1);
613
Kevin Enderby62183c42012-10-22 22:31:46 +0000614 O << (MO2.getImm() ? "" : "-");
615 printRegName(O, MO1.getReg());
Jim Grosbachbafce842011-08-05 15:48:21 +0000616}
617
Owen Andersonce519032011-08-04 18:24:14 +0000618void ARMInstPrinter::printPostIdxImm8s4Operand(const MCInst *MI,
619 unsigned OpNum,
620 raw_ostream &O) {
621 const MCOperand &MO = MI->getOperand(OpNum);
622 unsigned Imm = MO.getImm();
Kevin Enderbydccdac62012-10-23 22:52:52 +0000623 O << markup("<imm:")
624 << '#' << ((Imm & 256) ? "" : "-") << ((Imm & 0xff) << 2)
625 << markup(">");
Owen Andersonce519032011-08-04 18:24:14 +0000626}
627
628
Jim Grosbachc6af2b42010-11-03 01:01:43 +0000629void ARMInstPrinter::printLdStmModeOperand(const MCInst *MI, unsigned OpNum,
Jim Grosbache7f7de92010-11-03 01:11:15 +0000630 raw_ostream &O) {
Jim Grosbachc6af2b42010-11-03 01:01:43 +0000631 ARM_AM::AMSubMode Mode = ARM_AM::getAM4SubMode(MI->getOperand(OpNum)
632 .getImm());
633 O << ARM_AM::getAMSubModeStr(Mode);
Chris Lattneref2979b2009-10-19 22:09:23 +0000634}
635
Quentin Colombetc3132202013-04-12 18:47:25 +0000636template <bool AlwaysPrintImm0>
Chris Lattner60d51312009-10-20 06:15:28 +0000637void ARMInstPrinter::printAddrMode5Operand(const MCInst *MI, unsigned OpNum,
Jim Grosbache7f7de92010-11-03 01:11:15 +0000638 raw_ostream &O) {
Chris Lattner60d51312009-10-20 06:15:28 +0000639 const MCOperand &MO1 = MI->getOperand(OpNum);
640 const MCOperand &MO2 = MI->getOperand(OpNum+1);
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000641
Chris Lattner60d51312009-10-20 06:15:28 +0000642 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
Chris Lattner76c564b2010-04-04 04:47:45 +0000643 printOperand(MI, OpNum, O);
Chris Lattner60d51312009-10-20 06:15:28 +0000644 return;
645 }
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000646
Kevin Enderbydccdac62012-10-23 22:52:52 +0000647 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +0000648 printRegName(O, MO1.getReg());
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000649
Owen Anderson967674d2011-08-29 19:36:44 +0000650 unsigned ImmOffs = ARM_AM::getAM5Offset(MO2.getImm());
651 unsigned Op = ARM_AM::getAM5Op(MO2.getImm());
Quentin Colombetc3132202013-04-12 18:47:25 +0000652 if (AlwaysPrintImm0 || ImmOffs || Op == ARM_AM::sub) {
Kevin Enderbydccdac62012-10-23 22:52:52 +0000653 O << ", "
654 << markup("<imm:")
655 << "#"
Johnny Chen8f3004c2010-03-17 17:52:21 +0000656 << ARM_AM::getAddrOpcStr(ARM_AM::getAM5Op(MO2.getImm()))
Kevin Enderbydccdac62012-10-23 22:52:52 +0000657 << ImmOffs * 4
658 << markup(">");
Chris Lattner60d51312009-10-20 06:15:28 +0000659 }
Kevin Enderbydccdac62012-10-23 22:52:52 +0000660 O << "]" << markup(">");
Chris Lattner60d51312009-10-20 06:15:28 +0000661}
662
Chris Lattner76c564b2010-04-04 04:47:45 +0000663void ARMInstPrinter::printAddrMode6Operand(const MCInst *MI, unsigned OpNum,
664 raw_ostream &O) {
Chris Lattner9351e4f2009-10-20 06:22:33 +0000665 const MCOperand &MO1 = MI->getOperand(OpNum);
666 const MCOperand &MO2 = MI->getOperand(OpNum+1);
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000667
Kevin Enderbydccdac62012-10-23 22:52:52 +0000668 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +0000669 printRegName(O, MO1.getReg());
Bob Wilsonae08a732010-03-20 22:13:40 +0000670 if (MO2.getImm()) {
Kristof Beyls0ba797e2013-02-22 10:01:33 +0000671 O << ":" << (MO2.getImm() << 3);
Chris Lattner9351e4f2009-10-20 06:22:33 +0000672 }
Kevin Enderbydccdac62012-10-23 22:52:52 +0000673 O << "]" << markup(">");
Bob Wilsonae08a732010-03-20 22:13:40 +0000674}
675
Bruno Cardoso Lopesf170f8b2011-03-24 21:04:58 +0000676void ARMInstPrinter::printAddrMode7Operand(const MCInst *MI, unsigned OpNum,
677 raw_ostream &O) {
678 const MCOperand &MO1 = MI->getOperand(OpNum);
Kevin Enderbydccdac62012-10-23 22:52:52 +0000679 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +0000680 printRegName(O, MO1.getReg());
Kevin Enderbydccdac62012-10-23 22:52:52 +0000681 O << "]" << markup(">");
Bruno Cardoso Lopesf170f8b2011-03-24 21:04:58 +0000682}
683
Bob Wilsonae08a732010-03-20 22:13:40 +0000684void ARMInstPrinter::printAddrMode6OffsetOperand(const MCInst *MI,
Chris Lattner76c564b2010-04-04 04:47:45 +0000685 unsigned OpNum,
686 raw_ostream &O) {
Bob Wilsonae08a732010-03-20 22:13:40 +0000687 const MCOperand &MO = MI->getOperand(OpNum);
688 if (MO.getReg() == 0)
689 O << "!";
Kevin Enderby62183c42012-10-22 22:31:46 +0000690 else {
691 O << ", ";
692 printRegName(O, MO.getReg());
693 }
Chris Lattner9351e4f2009-10-20 06:22:33 +0000694}
695
Bob Wilsonadd513112010-08-11 23:10:46 +0000696void ARMInstPrinter::printBitfieldInvMaskImmOperand(const MCInst *MI,
697 unsigned OpNum,
698 raw_ostream &O) {
Chris Lattner9351e4f2009-10-20 06:22:33 +0000699 const MCOperand &MO = MI->getOperand(OpNum);
700 uint32_t v = ~MO.getImm();
Michael J. Spencerdf1ecbd72013-05-24 22:23:49 +0000701 int32_t lsb = countTrailingZeros(v);
702 int32_t width = (32 - countLeadingZeros (v)) - lsb;
Chris Lattner9351e4f2009-10-20 06:22:33 +0000703 assert(MO.isImm() && "Not a valid bf_inv_mask_imm value!");
Kevin Enderbydccdac62012-10-23 22:52:52 +0000704 O << markup("<imm:") << '#' << lsb << markup(">")
705 << ", "
706 << markup("<imm:") << '#' << width << markup(">");
Chris Lattner9351e4f2009-10-20 06:22:33 +0000707}
Chris Lattner60d51312009-10-20 06:15:28 +0000708
Johnny Chen8e8f1c12010-08-12 20:46:17 +0000709void ARMInstPrinter::printMemBOption(const MCInst *MI, unsigned OpNum,
710 raw_ostream &O) {
711 unsigned val = MI->getOperand(OpNum).getImm();
Joey Gouly926d3f52013-09-05 15:35:24 +0000712 O << ARM_MB::MemBOptToString(val, (getAvailableFeatures() & ARM::HasV8Ops));
Johnny Chen8e8f1c12010-08-12 20:46:17 +0000713}
714
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +0000715void ARMInstPrinter::printInstSyncBOption(const MCInst *MI, unsigned OpNum,
716 raw_ostream &O) {
717 unsigned val = MI->getOperand(OpNum).getImm();
718 O << ARM_ISB::InstSyncBOptToString(val);
719}
720
Bob Wilson481d7a92010-08-16 18:27:34 +0000721void ARMInstPrinter::printShiftImmOperand(const MCInst *MI, unsigned OpNum,
Bob Wilsonadd513112010-08-11 23:10:46 +0000722 raw_ostream &O) {
723 unsigned ShiftOp = MI->getOperand(OpNum).getImm();
Jim Grosbach3a9cbee2011-07-25 22:20:28 +0000724 bool isASR = (ShiftOp & (1 << 5)) != 0;
725 unsigned Amt = ShiftOp & 0x1f;
Kevin Enderby62183c42012-10-22 22:31:46 +0000726 if (isASR) {
Kevin Enderbydccdac62012-10-23 22:52:52 +0000727 O << ", asr "
728 << markup("<imm:")
729 << "#" << (Amt == 0 ? 32 : Amt)
730 << markup(">");
Kevin Enderby62183c42012-10-22 22:31:46 +0000731 }
732 else if (Amt) {
Kevin Enderbydccdac62012-10-23 22:52:52 +0000733 O << ", lsl "
734 << markup("<imm:")
735 << "#" << Amt
736 << markup(">");
Kevin Enderby62183c42012-10-22 22:31:46 +0000737 }
Bob Wilsonadd513112010-08-11 23:10:46 +0000738}
739
Jim Grosbacha288b1c2011-07-20 21:40:26 +0000740void ARMInstPrinter::printPKHLSLShiftImm(const MCInst *MI, unsigned OpNum,
741 raw_ostream &O) {
742 unsigned Imm = MI->getOperand(OpNum).getImm();
743 if (Imm == 0)
744 return;
745 assert(Imm > 0 && Imm < 32 && "Invalid PKH shift immediate value!");
Kevin Enderbydccdac62012-10-23 22:52:52 +0000746 O << ", lsl " << markup("<imm:") << "#" << Imm << markup(">");
Jim Grosbacha288b1c2011-07-20 21:40:26 +0000747}
748
749void ARMInstPrinter::printPKHASRShiftImm(const MCInst *MI, unsigned OpNum,
750 raw_ostream &O) {
751 unsigned Imm = MI->getOperand(OpNum).getImm();
752 // A shift amount of 32 is encoded as 0.
753 if (Imm == 0)
754 Imm = 32;
755 assert(Imm > 0 && Imm <= 32 && "Invalid PKH shift immediate value!");
Kevin Enderbydccdac62012-10-23 22:52:52 +0000756 O << ", asr " << markup("<imm:") << "#" << Imm << markup(">");
Jim Grosbacha288b1c2011-07-20 21:40:26 +0000757}
758
Chris Lattner76c564b2010-04-04 04:47:45 +0000759void ARMInstPrinter::printRegisterList(const MCInst *MI, unsigned OpNum,
760 raw_ostream &O) {
Chris Lattneref2979b2009-10-19 22:09:23 +0000761 O << "{";
Johnny Chen8f3004c2010-03-17 17:52:21 +0000762 for (unsigned i = OpNum, e = MI->getNumOperands(); i != e; ++i) {
763 if (i != OpNum) O << ", ";
Kevin Enderby62183c42012-10-22 22:31:46 +0000764 printRegName(O, MI->getOperand(i).getReg());
Chris Lattneref2979b2009-10-19 22:09:23 +0000765 }
766 O << "}";
767}
Chris Lattneradd57492009-10-19 22:23:04 +0000768
Weiming Zhao8f56f882012-11-16 21:55:34 +0000769void ARMInstPrinter::printGPRPairOperand(const MCInst *MI, unsigned OpNum,
770 raw_ostream &O) {
771 unsigned Reg = MI->getOperand(OpNum).getReg();
772 printRegName(O, MRI.getSubReg(Reg, ARM::gsub_0));
773 O << ", ";
774 printRegName(O, MRI.getSubReg(Reg, ARM::gsub_1));
775}
776
777
Jim Grosbach7e72ec62010-10-13 21:00:04 +0000778void ARMInstPrinter::printSetendOperand(const MCInst *MI, unsigned OpNum,
779 raw_ostream &O) {
780 const MCOperand &Op = MI->getOperand(OpNum);
781 if (Op.getImm())
782 O << "be";
783 else
784 O << "le";
785}
786
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +0000787void ARMInstPrinter::printCPSIMod(const MCInst *MI, unsigned OpNum,
788 raw_ostream &O) {
Johnny Chen8f3004c2010-03-17 17:52:21 +0000789 const MCOperand &Op = MI->getOperand(OpNum);
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +0000790 O << ARM_PROC::IModToString(Op.getImm());
791}
792
793void ARMInstPrinter::printCPSIFlag(const MCInst *MI, unsigned OpNum,
794 raw_ostream &O) {
795 const MCOperand &Op = MI->getOperand(OpNum);
796 unsigned IFlags = Op.getImm();
797 for (int i=2; i >= 0; --i)
798 if (IFlags & (1 << i))
799 O << ARM_PROC::IFlagsToString(1 << i);
Owen Anderson10c5b122011-10-05 17:16:40 +0000800
801 if (IFlags == 0)
802 O << "none";
Johnny Chen8f3004c2010-03-17 17:52:21 +0000803}
804
Chris Lattner76c564b2010-04-04 04:47:45 +0000805void ARMInstPrinter::printMSRMaskOperand(const MCInst *MI, unsigned OpNum,
806 raw_ostream &O) {
Johnny Chen8f3004c2010-03-17 17:52:21 +0000807 const MCOperand &Op = MI->getOperand(OpNum);
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +0000808 unsigned SpecRegRBit = Op.getImm() >> 4;
809 unsigned Mask = Op.getImm() & 0xf;
810
James Molloy21efa7d2011-09-28 14:21:38 +0000811 if (getAvailableFeatures() & ARM::FeatureMClass) {
Kevin Enderbyf1b225d2012-05-17 22:18:01 +0000812 unsigned SYSm = Op.getImm();
813 unsigned Opcode = MI->getOpcode();
814 // For reads of the special registers ignore the "mask encoding" bits
815 // which are only for writes.
816 if (Opcode == ARM::t2MRS_M)
817 SYSm &= 0xff;
818 switch (SYSm) {
Craig Toppere55c5562012-02-07 02:50:20 +0000819 default: llvm_unreachable("Unexpected mask value!");
Kevin Enderbyf1b225d2012-05-17 22:18:01 +0000820 case 0:
821 case 0x800: O << "apsr"; return; // with _nzcvq bits is an alias for aspr
822 case 0x400: O << "apsr_g"; return;
823 case 0xc00: O << "apsr_nzcvqg"; return;
824 case 1:
825 case 0x801: O << "iapsr"; return; // with _nzcvq bits is an alias for iapsr
826 case 0x401: O << "iapsr_g"; return;
827 case 0xc01: O << "iapsr_nzcvqg"; return;
828 case 2:
829 case 0x802: O << "eapsr"; return; // with _nzcvq bits is an alias for eapsr
830 case 0x402: O << "eapsr_g"; return;
831 case 0xc02: O << "eapsr_nzcvqg"; return;
832 case 3:
833 case 0x803: O << "xpsr"; return; // with _nzcvq bits is an alias for xpsr
834 case 0x403: O << "xpsr_g"; return;
835 case 0xc03: O << "xpsr_nzcvqg"; return;
Kevin Enderby6c7279e2012-06-15 22:14:44 +0000836 case 5:
837 case 0x805: O << "ipsr"; return;
838 case 6:
839 case 0x806: O << "epsr"; return;
840 case 7:
841 case 0x807: O << "iepsr"; return;
842 case 8:
843 case 0x808: O << "msp"; return;
844 case 9:
845 case 0x809: O << "psp"; return;
846 case 0x10:
847 case 0x810: O << "primask"; return;
848 case 0x11:
849 case 0x811: O << "basepri"; return;
850 case 0x12:
851 case 0x812: O << "basepri_max"; return;
852 case 0x13:
853 case 0x813: O << "faultmask"; return;
854 case 0x14:
855 case 0x814: O << "control"; return;
James Molloy21efa7d2011-09-28 14:21:38 +0000856 }
857 }
858
Jim Grosbachd25c2cd2011-07-19 22:45:10 +0000859 // As special cases, CPSR_f, CPSR_s and CPSR_fs prefer printing as
860 // APSR_nzcvq, APSR_g and APSRnzcvqg, respectively.
861 if (!SpecRegRBit && (Mask == 8 || Mask == 4 || Mask == 12)) {
862 O << "APSR_";
863 switch (Mask) {
Craig Toppere55c5562012-02-07 02:50:20 +0000864 default: llvm_unreachable("Unexpected mask value!");
Jim Grosbachd25c2cd2011-07-19 22:45:10 +0000865 case 4: O << "g"; return;
866 case 8: O << "nzcvq"; return;
867 case 12: O << "nzcvqg"; return;
868 }
Jim Grosbachd25c2cd2011-07-19 22:45:10 +0000869 }
870
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +0000871 if (SpecRegRBit)
Jim Grosbachd25c2cd2011-07-19 22:45:10 +0000872 O << "SPSR";
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +0000873 else
Jim Grosbachd25c2cd2011-07-19 22:45:10 +0000874 O << "CPSR";
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +0000875
Johnny Chen8f3004c2010-03-17 17:52:21 +0000876 if (Mask) {
877 O << '_';
878 if (Mask & 8) O << 'f';
879 if (Mask & 4) O << 's';
880 if (Mask & 2) O << 'x';
881 if (Mask & 1) O << 'c';
882 }
883}
884
Tim Northoveree843ef2014-08-15 10:47:12 +0000885void ARMInstPrinter::printBankedRegOperand(const MCInst *MI, unsigned OpNum,
886 raw_ostream &O) {
887 uint32_t Banked = MI->getOperand(OpNum).getImm();
888 uint32_t R = (Banked & 0x20) >> 5;
889 uint32_t SysM = Banked & 0x1f;
890
891 // Nothing much we can do about this, the encodings are specified in B9.2.3 of
892 // the ARM ARM v7C, and are all over the shop.
893 if (R) {
894 O << "SPSR_";
895
896 switch(SysM) {
897 case 0x0e: O << "fiq"; return;
898 case 0x10: O << "irq"; return;
899 case 0x12: O << "svc"; return;
900 case 0x14: O << "abt"; return;
901 case 0x16: O << "und"; return;
902 case 0x1c: O << "mon"; return;
903 case 0x1e: O << "hyp"; return;
904 default: llvm_unreachable("Invalid banked SPSR register");
905 }
906 }
907
908 assert(!R && "should have dealt with SPSR regs");
909 const char *RegNames[] = {
910 "r8_usr", "r9_usr", "r10_usr", "r11_usr", "r12_usr", "sp_usr", "lr_usr", "",
911 "r8_fiq", "r9_fiq", "r10_fiq", "r11_fiq", "r12_fiq", "sp_fiq", "lr_fiq", "",
912 "lr_irq", "sp_irq", "lr_svc", "sp_svc", "lr_abt", "sp_abt", "lr_und", "sp_und",
913 "", "", "", "", "lr_mon", "sp_mon", "elr_hyp", "sp_hyp"
914 };
915 const char *Name = RegNames[SysM];
916 assert(Name[0] && "invalid banked register operand");
917
918 O << Name;
919}
920
Chris Lattner76c564b2010-04-04 04:47:45 +0000921void ARMInstPrinter::printPredicateOperand(const MCInst *MI, unsigned OpNum,
922 raw_ostream &O) {
Chris Lattner19c52202009-10-20 00:42:49 +0000923 ARMCC::CondCodes CC = (ARMCC::CondCodes)MI->getOperand(OpNum).getImm();
Kevin Enderbyf0269b42012-03-01 22:13:02 +0000924 // Handle the undefined 15 CC value here for printing so we don't abort().
925 if ((unsigned)CC == 15)
926 O << "<und>";
927 else if (CC != ARMCC::AL)
Chris Lattner19c52202009-10-20 00:42:49 +0000928 O << ARMCondCodeToString(CC);
929}
930
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000931void ARMInstPrinter::printMandatoryPredicateOperand(const MCInst *MI,
Chris Lattner76c564b2010-04-04 04:47:45 +0000932 unsigned OpNum,
933 raw_ostream &O) {
Johnny Chen0dae1cb2010-03-02 17:57:15 +0000934 ARMCC::CondCodes CC = (ARMCC::CondCodes)MI->getOperand(OpNum).getImm();
935 O << ARMCondCodeToString(CC);
936}
937
Chris Lattner76c564b2010-04-04 04:47:45 +0000938void ARMInstPrinter::printSBitModifierOperand(const MCInst *MI, unsigned OpNum,
939 raw_ostream &O) {
Daniel Dunbara470eac2009-10-20 22:10:05 +0000940 if (MI->getOperand(OpNum).getReg()) {
941 assert(MI->getOperand(OpNum).getReg() == ARM::CPSR &&
942 "Expect ARM CPSR register!");
Chris Lattner85ab6702009-10-20 00:46:11 +0000943 O << 's';
944 }
945}
946
Chris Lattner76c564b2010-04-04 04:47:45 +0000947void ARMInstPrinter::printNoHashImmediate(const MCInst *MI, unsigned OpNum,
948 raw_ostream &O) {
Chris Lattner60d51312009-10-20 06:15:28 +0000949 O << MI->getOperand(OpNum).getImm();
950}
951
Owen Andersonc3c7f5d2011-01-13 21:46:02 +0000952void ARMInstPrinter::printPImmediate(const MCInst *MI, unsigned OpNum,
Jim Grosbach69664112011-10-12 16:34:37 +0000953 raw_ostream &O) {
Owen Andersonc3c7f5d2011-01-13 21:46:02 +0000954 O << "p" << MI->getOperand(OpNum).getImm();
955}
956
957void ARMInstPrinter::printCImmediate(const MCInst *MI, unsigned OpNum,
Jim Grosbach69664112011-10-12 16:34:37 +0000958 raw_ostream &O) {
Owen Andersonc3c7f5d2011-01-13 21:46:02 +0000959 O << "c" << MI->getOperand(OpNum).getImm();
960}
961
Jim Grosbach48399582011-10-12 17:34:41 +0000962void ARMInstPrinter::printCoprocOptionImm(const MCInst *MI, unsigned OpNum,
963 raw_ostream &O) {
964 O << "{" << MI->getOperand(OpNum).getImm() << "}";
965}
966
Chris Lattner76c564b2010-04-04 04:47:45 +0000967void ARMInstPrinter::printPCLabel(const MCInst *MI, unsigned OpNum,
968 raw_ostream &O) {
Jim Grosbach8a5a6a62010-09-18 00:04:53 +0000969 llvm_unreachable("Unhandled PC-relative pseudo-instruction!");
Chris Lattneradd57492009-10-19 22:23:04 +0000970}
Evan Chengb1852592009-11-19 06:57:41 +0000971
Mihai Popad36cbaa2013-07-03 09:21:44 +0000972template<unsigned scale>
Jiangning Liu10dd40e2012-08-02 08:13:13 +0000973void ARMInstPrinter::printAdrLabelOperand(const MCInst *MI, unsigned OpNum,
974 raw_ostream &O) {
975 const MCOperand &MO = MI->getOperand(OpNum);
976
977 if (MO.isExpr()) {
978 O << *MO.getExpr();
979 return;
980 }
981
Mihai Popad36cbaa2013-07-03 09:21:44 +0000982 int32_t OffImm = (int32_t)MO.getImm() << scale;
Jiangning Liu10dd40e2012-08-02 08:13:13 +0000983
Kevin Enderbydccdac62012-10-23 22:52:52 +0000984 O << markup("<imm:");
Jiangning Liu10dd40e2012-08-02 08:13:13 +0000985 if (OffImm == INT32_MIN)
986 O << "#-0";
987 else if (OffImm < 0)
988 O << "#-" << -OffImm;
989 else
990 O << "#" << OffImm;
Kevin Enderbydccdac62012-10-23 22:52:52 +0000991 O << markup(">");
Jiangning Liu10dd40e2012-08-02 08:13:13 +0000992}
993
Chris Lattner76c564b2010-04-04 04:47:45 +0000994void ARMInstPrinter::printThumbS4ImmOperand(const MCInst *MI, unsigned OpNum,
995 raw_ostream &O) {
Kevin Enderbydccdac62012-10-23 22:52:52 +0000996 O << markup("<imm:")
Kevin Enderby168ffb32012-12-05 18:13:19 +0000997 << "#" << formatImm(MI->getOperand(OpNum).getImm() * 4)
Kevin Enderbydccdac62012-10-23 22:52:52 +0000998 << markup(">");
Jim Grosbach46dd4132011-08-17 21:51:27 +0000999}
1000
1001void ARMInstPrinter::printThumbSRImm(const MCInst *MI, unsigned OpNum,
1002 raw_ostream &O) {
1003 unsigned Imm = MI->getOperand(OpNum).getImm();
Kevin Enderbydccdac62012-10-23 22:52:52 +00001004 O << markup("<imm:")
Kevin Enderby168ffb32012-12-05 18:13:19 +00001005 << "#" << formatImm((Imm == 0 ? 32 : Imm))
Kevin Enderbydccdac62012-10-23 22:52:52 +00001006 << markup(">");
Evan Chengb1852592009-11-19 06:57:41 +00001007}
Johnny Chen8f3004c2010-03-17 17:52:21 +00001008
Chris Lattner76c564b2010-04-04 04:47:45 +00001009void ARMInstPrinter::printThumbITMask(const MCInst *MI, unsigned OpNum,
1010 raw_ostream &O) {
Johnny Chen8f3004c2010-03-17 17:52:21 +00001011 // (3 - the number of trailing zeros) is the number of then / else.
1012 unsigned Mask = MI->getOperand(OpNum).getImm();
Richard Bartonf435b092012-04-27 08:42:59 +00001013 unsigned Firstcond = MI->getOperand(OpNum-1).getImm();
1014 unsigned CondBit0 = Firstcond & 1;
Michael J. Spencerdf1ecbd72013-05-24 22:23:49 +00001015 unsigned NumTZ = countTrailingZeros(Mask);
Johnny Chen8f3004c2010-03-17 17:52:21 +00001016 assert(NumTZ <= 3 && "Invalid IT mask!");
1017 for (unsigned Pos = 3, e = NumTZ; Pos > e; --Pos) {
1018 bool T = ((Mask >> Pos) & 1) == CondBit0;
1019 if (T)
1020 O << 't';
1021 else
1022 O << 'e';
1023 }
1024}
1025
Chris Lattner76c564b2010-04-04 04:47:45 +00001026void ARMInstPrinter::printThumbAddrModeRROperand(const MCInst *MI, unsigned Op,
1027 raw_ostream &O) {
Johnny Chen8f3004c2010-03-17 17:52:21 +00001028 const MCOperand &MO1 = MI->getOperand(Op);
Bill Wendling092a7bd2010-12-14 03:36:38 +00001029 const MCOperand &MO2 = MI->getOperand(Op + 1);
Johnny Chen8f3004c2010-03-17 17:52:21 +00001030
1031 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
Chris Lattner76c564b2010-04-04 04:47:45 +00001032 printOperand(MI, Op, O);
Johnny Chen8f3004c2010-03-17 17:52:21 +00001033 return;
1034 }
1035
Kevin Enderbydccdac62012-10-23 22:52:52 +00001036 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +00001037 printRegName(O, MO1.getReg());
1038 if (unsigned RegNum = MO2.getReg()) {
1039 O << ", ";
1040 printRegName(O, RegNum);
1041 }
Kevin Enderbydccdac62012-10-23 22:52:52 +00001042 O << "]" << markup(">");
Bill Wendling092a7bd2010-12-14 03:36:38 +00001043}
1044
1045void ARMInstPrinter::printThumbAddrModeImm5SOperand(const MCInst *MI,
1046 unsigned Op,
1047 raw_ostream &O,
1048 unsigned Scale) {
1049 const MCOperand &MO1 = MI->getOperand(Op);
1050 const MCOperand &MO2 = MI->getOperand(Op + 1);
1051
1052 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
1053 printOperand(MI, Op, O);
1054 return;
1055 }
1056
Kevin Enderbydccdac62012-10-23 22:52:52 +00001057 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +00001058 printRegName(O, MO1.getReg());
1059 if (unsigned ImmOffs = MO2.getImm()) {
Kevin Enderbydccdac62012-10-23 22:52:52 +00001060 O << ", "
1061 << markup("<imm:")
Kevin Enderby168ffb32012-12-05 18:13:19 +00001062 << "#" << formatImm(ImmOffs * Scale)
Kevin Enderbydccdac62012-10-23 22:52:52 +00001063 << markup(">");
Kevin Enderby62183c42012-10-22 22:31:46 +00001064 }
Kevin Enderbydccdac62012-10-23 22:52:52 +00001065 O << "]" << markup(">");
Johnny Chen8f3004c2010-03-17 17:52:21 +00001066}
1067
Bill Wendling092a7bd2010-12-14 03:36:38 +00001068void ARMInstPrinter::printThumbAddrModeImm5S1Operand(const MCInst *MI,
1069 unsigned Op,
1070 raw_ostream &O) {
1071 printThumbAddrModeImm5SOperand(MI, Op, O, 1);
Johnny Chen8f3004c2010-03-17 17:52:21 +00001072}
1073
Bill Wendling092a7bd2010-12-14 03:36:38 +00001074void ARMInstPrinter::printThumbAddrModeImm5S2Operand(const MCInst *MI,
1075 unsigned Op,
1076 raw_ostream &O) {
1077 printThumbAddrModeImm5SOperand(MI, Op, O, 2);
Johnny Chen8f3004c2010-03-17 17:52:21 +00001078}
1079
Bill Wendling092a7bd2010-12-14 03:36:38 +00001080void ARMInstPrinter::printThumbAddrModeImm5S4Operand(const MCInst *MI,
1081 unsigned Op,
1082 raw_ostream &O) {
1083 printThumbAddrModeImm5SOperand(MI, Op, O, 4);
Johnny Chen8f3004c2010-03-17 17:52:21 +00001084}
1085
Chris Lattner76c564b2010-04-04 04:47:45 +00001086void ARMInstPrinter::printThumbAddrModeSPOperand(const MCInst *MI, unsigned Op,
1087 raw_ostream &O) {
Bill Wendling092a7bd2010-12-14 03:36:38 +00001088 printThumbAddrModeImm5SOperand(MI, Op, O, 4);
Johnny Chen8f3004c2010-03-17 17:52:21 +00001089}
1090
Johnny Chen8f3004c2010-03-17 17:52:21 +00001091// Constant shifts t2_so_reg is a 2-operand unit corresponding to the Thumb2
1092// register with shift forms.
1093// REG 0 0 - e.g. R5
1094// REG IMM, SH_OPC - e.g. R5, LSL #3
Chris Lattner76c564b2010-04-04 04:47:45 +00001095void ARMInstPrinter::printT2SOOperand(const MCInst *MI, unsigned OpNum,
1096 raw_ostream &O) {
Johnny Chen8f3004c2010-03-17 17:52:21 +00001097 const MCOperand &MO1 = MI->getOperand(OpNum);
1098 const MCOperand &MO2 = MI->getOperand(OpNum+1);
1099
1100 unsigned Reg = MO1.getReg();
Kevin Enderby62183c42012-10-22 22:31:46 +00001101 printRegName(O, Reg);
Johnny Chen8f3004c2010-03-17 17:52:21 +00001102
1103 // Print the shift opc.
Johnny Chen8f3004c2010-03-17 17:52:21 +00001104 assert(MO2.isImm() && "Not a valid t2_so_reg value!");
Tim Northover2fdbdc52012-09-22 11:18:19 +00001105 printRegImmShift(O, ARM_AM::getSORegShOp(MO2.getImm()),
Kevin Enderby62183c42012-10-22 22:31:46 +00001106 ARM_AM::getSORegOffset(MO2.getImm()), UseMarkup);
Johnny Chen8f3004c2010-03-17 17:52:21 +00001107}
1108
Quentin Colombetc3132202013-04-12 18:47:25 +00001109template <bool AlwaysPrintImm0>
Jim Grosbache6fe1a02010-10-25 20:00:01 +00001110void ARMInstPrinter::printAddrModeImm12Operand(const MCInst *MI, unsigned OpNum,
1111 raw_ostream &O) {
Johnny Chen8f3004c2010-03-17 17:52:21 +00001112 const MCOperand &MO1 = MI->getOperand(OpNum);
1113 const MCOperand &MO2 = MI->getOperand(OpNum+1);
1114
Jim Grosbach1e4d9a12010-10-26 22:37:02 +00001115 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
1116 printOperand(MI, OpNum, O);
1117 return;
1118 }
1119
Kevin Enderbydccdac62012-10-23 22:52:52 +00001120 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +00001121 printRegName(O, MO1.getReg());
Johnny Chen8f3004c2010-03-17 17:52:21 +00001122
Jim Grosbach9d2d1f02010-10-27 01:19:41 +00001123 int32_t OffImm = (int32_t)MO2.getImm();
Jim Grosbach505607e2010-10-28 18:34:10 +00001124 bool isSub = OffImm < 0;
1125 // Special value for #-0. All others are normal.
1126 if (OffImm == INT32_MIN)
1127 OffImm = 0;
Kevin Enderby62183c42012-10-22 22:31:46 +00001128 if (isSub) {
Kevin Enderbydccdac62012-10-23 22:52:52 +00001129 O << ", "
Quentin Colombetc3132202013-04-12 18:47:25 +00001130 << markup("<imm:")
Jim Grosbach7a930bf2014-06-11 20:26:45 +00001131 << "#-" << formatImm(-OffImm)
Kevin Enderbydccdac62012-10-23 22:52:52 +00001132 << markup(">");
Kevin Enderby62183c42012-10-22 22:31:46 +00001133 }
Quentin Colombetc3132202013-04-12 18:47:25 +00001134 else if (AlwaysPrintImm0 || OffImm > 0) {
Kevin Enderbydccdac62012-10-23 22:52:52 +00001135 O << ", "
Quentin Colombetc3132202013-04-12 18:47:25 +00001136 << markup("<imm:")
Jim Grosbach7a930bf2014-06-11 20:26:45 +00001137 << "#" << formatImm(OffImm)
Kevin Enderbydccdac62012-10-23 22:52:52 +00001138 << markup(">");
Kevin Enderby62183c42012-10-22 22:31:46 +00001139 }
Kevin Enderbydccdac62012-10-23 22:52:52 +00001140 O << "]" << markup(">");
Johnny Chen8f3004c2010-03-17 17:52:21 +00001141}
1142
Amaury de la Vieuvilleaa7fdf82013-06-18 08:12:51 +00001143template<bool AlwaysPrintImm0>
Johnny Chen8f3004c2010-03-17 17:52:21 +00001144void ARMInstPrinter::printT2AddrModeImm8Operand(const MCInst *MI,
Chris Lattner76c564b2010-04-04 04:47:45 +00001145 unsigned OpNum,
1146 raw_ostream &O) {
Johnny Chen8f3004c2010-03-17 17:52:21 +00001147 const MCOperand &MO1 = MI->getOperand(OpNum);
1148 const MCOperand &MO2 = MI->getOperand(OpNum+1);
1149
Kevin Enderbydccdac62012-10-23 22:52:52 +00001150 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +00001151 printRegName(O, MO1.getReg());
Johnny Chen8f3004c2010-03-17 17:52:21 +00001152
1153 int32_t OffImm = (int32_t)MO2.getImm();
Amaury de la Vieuvilleaa7fdf82013-06-18 08:12:51 +00001154 bool isSub = OffImm < 0;
Johnny Chen8f3004c2010-03-17 17:52:21 +00001155 // Don't print +0.
Owen Andersonfe823652011-09-16 21:08:33 +00001156 if (OffImm == INT32_MIN)
Amaury de la Vieuvilleaa7fdf82013-06-18 08:12:51 +00001157 OffImm = 0;
1158 if (isSub) {
1159 O << ", "
1160 << markup("<imm:")
1161 << "#-" << -OffImm
1162 << markup(">");
1163 } else if (AlwaysPrintImm0 || OffImm > 0) {
1164 O << ", "
1165 << markup("<imm:")
1166 << "#" << OffImm
1167 << markup(">");
1168 }
Kevin Enderbydccdac62012-10-23 22:52:52 +00001169 O << "]" << markup(">");
Johnny Chen8f3004c2010-03-17 17:52:21 +00001170}
1171
Amaury de la Vieuvilleaa7fdf82013-06-18 08:12:51 +00001172template<bool AlwaysPrintImm0>
Johnny Chen8f3004c2010-03-17 17:52:21 +00001173void ARMInstPrinter::printT2AddrModeImm8s4Operand(const MCInst *MI,
Chris Lattner76c564b2010-04-04 04:47:45 +00001174 unsigned OpNum,
1175 raw_ostream &O) {
Johnny Chen8f3004c2010-03-17 17:52:21 +00001176 const MCOperand &MO1 = MI->getOperand(OpNum);
1177 const MCOperand &MO2 = MI->getOperand(OpNum+1);
1178
Jim Grosbach8648c102011-12-19 23:06:24 +00001179 if (!MO1.isReg()) { // For label symbolic references.
1180 printOperand(MI, OpNum, O);
1181 return;
1182 }
1183
Kevin Enderbydccdac62012-10-23 22:52:52 +00001184 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +00001185 printRegName(O, MO1.getReg());
Johnny Chen8f3004c2010-03-17 17:52:21 +00001186
Jiangning Liu6a43bf72012-08-02 08:29:50 +00001187 int32_t OffImm = (int32_t)MO2.getImm();
Amaury de la Vieuvilleaa7fdf82013-06-18 08:12:51 +00001188 bool isSub = OffImm < 0;
Jiangning Liu6a43bf72012-08-02 08:29:50 +00001189
1190 assert(((OffImm & 0x3) == 0) && "Not a valid immediate!");
1191
Johnny Chen8f3004c2010-03-17 17:52:21 +00001192 // Don't print +0.
Jiangning Liu6a43bf72012-08-02 08:29:50 +00001193 if (OffImm == INT32_MIN)
Amaury de la Vieuvilleaa7fdf82013-06-18 08:12:51 +00001194 OffImm = 0;
1195 if (isSub) {
1196 O << ", "
1197 << markup("<imm:")
1198 << "#-" << -OffImm
1199 << markup(">");
1200 } else if (AlwaysPrintImm0 || OffImm > 0) {
1201 O << ", "
1202 << markup("<imm:")
1203 << "#" << OffImm
1204 << markup(">");
1205 }
Kevin Enderbydccdac62012-10-23 22:52:52 +00001206 O << "]" << markup(">");
Johnny Chen8f3004c2010-03-17 17:52:21 +00001207}
1208
Jim Grosbacha05627e2011-09-09 18:37:27 +00001209void ARMInstPrinter::printT2AddrModeImm0_1020s4Operand(const MCInst *MI,
1210 unsigned OpNum,
1211 raw_ostream &O) {
1212 const MCOperand &MO1 = MI->getOperand(OpNum);
1213 const MCOperand &MO2 = MI->getOperand(OpNum+1);
1214
Kevin Enderbydccdac62012-10-23 22:52:52 +00001215 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +00001216 printRegName(O, MO1.getReg());
1217 if (MO2.getImm()) {
Kevin Enderbydccdac62012-10-23 22:52:52 +00001218 O << ", "
1219 << markup("<imm:")
Kevin Enderby168ffb32012-12-05 18:13:19 +00001220 << "#" << formatImm(MO2.getImm() * 4)
Kevin Enderbydccdac62012-10-23 22:52:52 +00001221 << markup(">");
Kevin Enderby62183c42012-10-22 22:31:46 +00001222 }
Kevin Enderbydccdac62012-10-23 22:52:52 +00001223 O << "]" << markup(">");
Jim Grosbacha05627e2011-09-09 18:37:27 +00001224}
1225
Johnny Chen8f3004c2010-03-17 17:52:21 +00001226void ARMInstPrinter::printT2AddrModeImm8OffsetOperand(const MCInst *MI,
Chris Lattner76c564b2010-04-04 04:47:45 +00001227 unsigned OpNum,
1228 raw_ostream &O) {
Johnny Chen8f3004c2010-03-17 17:52:21 +00001229 const MCOperand &MO1 = MI->getOperand(OpNum);
1230 int32_t OffImm = (int32_t)MO1.getImm();
Kevin Enderbydccdac62012-10-23 22:52:52 +00001231 O << ", " << markup("<imm:");
Amaury de la Vieuville231ca2b2013-06-13 16:40:51 +00001232 if (OffImm == INT32_MIN)
1233 O << "#-0";
1234 else if (OffImm < 0)
Kevin Enderby62183c42012-10-22 22:31:46 +00001235 O << "#-" << -OffImm;
Owen Anderson737beaf2011-09-23 21:26:40 +00001236 else
Kevin Enderby62183c42012-10-22 22:31:46 +00001237 O << "#" << OffImm;
Kevin Enderbydccdac62012-10-23 22:52:52 +00001238 O << markup(">");
Johnny Chen8f3004c2010-03-17 17:52:21 +00001239}
1240
1241void ARMInstPrinter::printT2AddrModeImm8s4OffsetOperand(const MCInst *MI,
Chris Lattner76c564b2010-04-04 04:47:45 +00001242 unsigned OpNum,
1243 raw_ostream &O) {
Johnny Chen8f3004c2010-03-17 17:52:21 +00001244 const MCOperand &MO1 = MI->getOperand(OpNum);
Jiangning Liu6a43bf72012-08-02 08:29:50 +00001245 int32_t OffImm = (int32_t)MO1.getImm();
1246
1247 assert(((OffImm & 0x3) == 0) && "Not a valid immediate!");
1248
Amaury de la Vieuvillea6f55422013-06-26 13:39:07 +00001249 O << ", " << markup("<imm:");
Jiangning Liu6a43bf72012-08-02 08:29:50 +00001250 if (OffImm == INT32_MIN)
Kevin Enderby62183c42012-10-22 22:31:46 +00001251 O << "#-0";
Jiangning Liu6a43bf72012-08-02 08:29:50 +00001252 else if (OffImm < 0)
Kevin Enderby62183c42012-10-22 22:31:46 +00001253 O << "#-" << -OffImm;
Amaury de la Vieuvillea6f55422013-06-26 13:39:07 +00001254 else
Kevin Enderby62183c42012-10-22 22:31:46 +00001255 O << "#" << OffImm;
Amaury de la Vieuvillea6f55422013-06-26 13:39:07 +00001256 O << markup(">");
Johnny Chen8f3004c2010-03-17 17:52:21 +00001257}
1258
1259void ARMInstPrinter::printT2AddrModeSoRegOperand(const MCInst *MI,
Chris Lattner76c564b2010-04-04 04:47:45 +00001260 unsigned OpNum,
1261 raw_ostream &O) {
Johnny Chen8f3004c2010-03-17 17:52:21 +00001262 const MCOperand &MO1 = MI->getOperand(OpNum);
1263 const MCOperand &MO2 = MI->getOperand(OpNum+1);
1264 const MCOperand &MO3 = MI->getOperand(OpNum+2);
1265
Kevin Enderbydccdac62012-10-23 22:52:52 +00001266 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +00001267 printRegName(O, MO1.getReg());
Johnny Chen8f3004c2010-03-17 17:52:21 +00001268
1269 assert(MO2.getReg() && "Invalid so_reg load / store address!");
Kevin Enderby62183c42012-10-22 22:31:46 +00001270 O << ", ";
1271 printRegName(O, MO2.getReg());
Johnny Chen8f3004c2010-03-17 17:52:21 +00001272
1273 unsigned ShAmt = MO3.getImm();
1274 if (ShAmt) {
1275 assert(ShAmt <= 3 && "Not a valid Thumb2 addressing mode!");
Kevin Enderbydccdac62012-10-23 22:52:52 +00001276 O << ", lsl "
1277 << markup("<imm:")
1278 << "#" << ShAmt
1279 << markup(">");
Johnny Chen8f3004c2010-03-17 17:52:21 +00001280 }
Kevin Enderbydccdac62012-10-23 22:52:52 +00001281 O << "]" << markup(">");
Johnny Chen8f3004c2010-03-17 17:52:21 +00001282}
1283
Jim Grosbachefc761a2011-09-30 00:50:06 +00001284void ARMInstPrinter::printFPImmOperand(const MCInst *MI, unsigned OpNum,
1285 raw_ostream &O) {
Bill Wendling5a13d4f2011-01-26 20:57:43 +00001286 const MCOperand &MO = MI->getOperand(OpNum);
Kevin Enderbydccdac62012-10-23 22:52:52 +00001287 O << markup("<imm:")
1288 << '#' << ARM_AM::getFPImmFloat(MO.getImm())
1289 << markup(">");
Johnny Chen8f3004c2010-03-17 17:52:21 +00001290}
1291
Bob Wilson6eae5202010-06-11 21:34:50 +00001292void ARMInstPrinter::printNEONModImmOperand(const MCInst *MI, unsigned OpNum,
1293 raw_ostream &O) {
Bob Wilsonc1c6f472010-07-13 04:44:34 +00001294 unsigned EncodedImm = MI->getOperand(OpNum).getImm();
1295 unsigned EltBits;
1296 uint64_t Val = ARM_AM::decodeNEONModImm(EncodedImm, EltBits);
Kevin Enderbydccdac62012-10-23 22:52:52 +00001297 O << markup("<imm:")
1298 << "#0x";
Benjamin Kramer69d57cf2011-11-07 21:00:59 +00001299 O.write_hex(Val);
Kevin Enderbydccdac62012-10-23 22:52:52 +00001300 O << markup(">");
Johnny Chenb90b6f12010-04-16 22:40:20 +00001301}
Jim Grosbach801e0a32011-07-22 23:16:18 +00001302
Jim Grosbach475c6db2011-07-25 23:09:14 +00001303void ARMInstPrinter::printImmPlusOneOperand(const MCInst *MI, unsigned OpNum,
1304 raw_ostream &O) {
Jim Grosbach801e0a32011-07-22 23:16:18 +00001305 unsigned Imm = MI->getOperand(OpNum).getImm();
Kevin Enderbydccdac62012-10-23 22:52:52 +00001306 O << markup("<imm:")
Kevin Enderby168ffb32012-12-05 18:13:19 +00001307 << "#" << formatImm(Imm + 1)
Kevin Enderbydccdac62012-10-23 22:52:52 +00001308 << markup(">");
Jim Grosbach801e0a32011-07-22 23:16:18 +00001309}
Jim Grosbachd2659132011-07-26 21:28:43 +00001310
1311void ARMInstPrinter::printRotImmOperand(const MCInst *MI, unsigned OpNum,
1312 raw_ostream &O) {
1313 unsigned Imm = MI->getOperand(OpNum).getImm();
1314 if (Imm == 0)
1315 return;
Kevin Enderbydccdac62012-10-23 22:52:52 +00001316 O << ", ror "
1317 << markup("<imm:")
1318 << "#";
Jim Grosbachd2659132011-07-26 21:28:43 +00001319 switch (Imm) {
1320 default: assert (0 && "illegal ror immediate!");
Jim Grosbach50aafea2011-08-17 23:23:07 +00001321 case 1: O << "8"; break;
1322 case 2: O << "16"; break;
1323 case 3: O << "24"; break;
Jim Grosbachd2659132011-07-26 21:28:43 +00001324 }
Kevin Enderbydccdac62012-10-23 22:52:52 +00001325 O << markup(">");
Jim Grosbachd2659132011-07-26 21:28:43 +00001326}
Jim Grosbachd0637bf2011-10-07 23:56:00 +00001327
Jim Grosbachea231912011-12-22 22:19:05 +00001328void ARMInstPrinter::printFBits16(const MCInst *MI, unsigned OpNum,
1329 raw_ostream &O) {
Kevin Enderbydccdac62012-10-23 22:52:52 +00001330 O << markup("<imm:")
1331 << "#" << 16 - MI->getOperand(OpNum).getImm()
1332 << markup(">");
Jim Grosbachea231912011-12-22 22:19:05 +00001333}
1334
1335void ARMInstPrinter::printFBits32(const MCInst *MI, unsigned OpNum,
1336 raw_ostream &O) {
Kevin Enderbydccdac62012-10-23 22:52:52 +00001337 O << markup("<imm:")
1338 << "#" << 32 - MI->getOperand(OpNum).getImm()
1339 << markup(">");
Jim Grosbachea231912011-12-22 22:19:05 +00001340}
1341
Jim Grosbachd0637bf2011-10-07 23:56:00 +00001342void ARMInstPrinter::printVectorIndex(const MCInst *MI, unsigned OpNum,
1343 raw_ostream &O) {
1344 O << "[" << MI->getOperand(OpNum).getImm() << "]";
1345}
Jim Grosbachad47cfc2011-10-18 23:02:30 +00001346
1347void ARMInstPrinter::printVectorListOne(const MCInst *MI, unsigned OpNum,
1348 raw_ostream &O) {
Kevin Enderby62183c42012-10-22 22:31:46 +00001349 O << "{";
1350 printRegName(O, MI->getOperand(OpNum).getReg());
1351 O << "}";
Jim Grosbachad47cfc2011-10-18 23:02:30 +00001352}
Jim Grosbach2f2e3c42011-10-21 18:54:25 +00001353
Jim Grosbach13a292c2012-03-06 22:01:44 +00001354void ARMInstPrinter::printVectorListTwo(const MCInst *MI, unsigned OpNum,
Jim Grosbachc988e0c2012-03-05 19:33:30 +00001355 raw_ostream &O) {
1356 unsigned Reg = MI->getOperand(OpNum).getReg();
1357 unsigned Reg0 = MRI.getSubReg(Reg, ARM::dsub_0);
1358 unsigned Reg1 = MRI.getSubReg(Reg, ARM::dsub_1);
Kevin Enderby62183c42012-10-22 22:31:46 +00001359 O << "{";
1360 printRegName(O, Reg0);
1361 O << ", ";
1362 printRegName(O, Reg1);
1363 O << "}";
Jim Grosbachc988e0c2012-03-05 19:33:30 +00001364}
1365
Jim Grosbach13a292c2012-03-06 22:01:44 +00001366void ARMInstPrinter::printVectorListTwoSpaced(const MCInst *MI,
1367 unsigned OpNum,
1368 raw_ostream &O) {
Jim Grosbache5307f92012-03-05 21:43:40 +00001369 unsigned Reg = MI->getOperand(OpNum).getReg();
1370 unsigned Reg0 = MRI.getSubReg(Reg, ARM::dsub_0);
1371 unsigned Reg1 = MRI.getSubReg(Reg, ARM::dsub_2);
Kevin Enderby62183c42012-10-22 22:31:46 +00001372 O << "{";
1373 printRegName(O, Reg0);
1374 O << ", ";
1375 printRegName(O, Reg1);
1376 O << "}";
Jim Grosbache5307f92012-03-05 21:43:40 +00001377}
1378
Jim Grosbachc4360fe2011-10-21 20:02:19 +00001379void ARMInstPrinter::printVectorListThree(const MCInst *MI, unsigned OpNum,
1380 raw_ostream &O) {
1381 // Normally, it's not safe to use register enum values directly with
1382 // addition to get the next register, but for VFP registers, the
1383 // sort order is guaranteed because they're all of the form D<n>.
Kevin Enderby62183c42012-10-22 22:31:46 +00001384 O << "{";
1385 printRegName(O, MI->getOperand(OpNum).getReg());
1386 O << ", ";
1387 printRegName(O, MI->getOperand(OpNum).getReg() + 1);
1388 O << ", ";
1389 printRegName(O, MI->getOperand(OpNum).getReg() + 2);
1390 O << "}";
Jim Grosbachc4360fe2011-10-21 20:02:19 +00001391}
Jim Grosbach846bcff2011-10-21 20:35:01 +00001392
1393void ARMInstPrinter::printVectorListFour(const MCInst *MI, unsigned OpNum,
1394 raw_ostream &O) {
1395 // Normally, it's not safe to use register enum values directly with
1396 // addition to get the next register, but for VFP registers, the
1397 // sort order is guaranteed because they're all of the form D<n>.
Kevin Enderby62183c42012-10-22 22:31:46 +00001398 O << "{";
1399 printRegName(O, MI->getOperand(OpNum).getReg());
1400 O << ", ";
1401 printRegName(O, MI->getOperand(OpNum).getReg() + 1);
1402 O << ", ";
1403 printRegName(O, MI->getOperand(OpNum).getReg() + 2);
1404 O << ", ";
1405 printRegName(O, MI->getOperand(OpNum).getReg() + 3);
1406 O << "}";
Jim Grosbach846bcff2011-10-21 20:35:01 +00001407}
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00001408
1409void ARMInstPrinter::printVectorListOneAllLanes(const MCInst *MI,
1410 unsigned OpNum,
1411 raw_ostream &O) {
Kevin Enderby62183c42012-10-22 22:31:46 +00001412 O << "{";
1413 printRegName(O, MI->getOperand(OpNum).getReg());
1414 O << "[]}";
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00001415}
1416
Jim Grosbach3ecf9762011-11-30 18:21:25 +00001417void ARMInstPrinter::printVectorListTwoAllLanes(const MCInst *MI,
1418 unsigned OpNum,
1419 raw_ostream &O) {
Jim Grosbach13a292c2012-03-06 22:01:44 +00001420 unsigned Reg = MI->getOperand(OpNum).getReg();
1421 unsigned Reg0 = MRI.getSubReg(Reg, ARM::dsub_0);
1422 unsigned Reg1 = MRI.getSubReg(Reg, ARM::dsub_1);
Kevin Enderby62183c42012-10-22 22:31:46 +00001423 O << "{";
1424 printRegName(O, Reg0);
1425 O << "[], ";
1426 printRegName(O, Reg1);
1427 O << "[]}";
Jim Grosbach3ecf9762011-11-30 18:21:25 +00001428}
Jim Grosbach8d246182011-12-14 19:35:22 +00001429
Jim Grosbachb78403c2012-01-24 23:47:04 +00001430void ARMInstPrinter::printVectorListThreeAllLanes(const MCInst *MI,
1431 unsigned OpNum,
1432 raw_ostream &O) {
1433 // Normally, it's not safe to use register enum values directly with
1434 // addition to get the next register, but for VFP registers, the
1435 // sort order is guaranteed because they're all of the form D<n>.
Kevin Enderby62183c42012-10-22 22:31:46 +00001436 O << "{";
1437 printRegName(O, MI->getOperand(OpNum).getReg());
1438 O << "[], ";
1439 printRegName(O, MI->getOperand(OpNum).getReg() + 1);
1440 O << "[], ";
1441 printRegName(O, MI->getOperand(OpNum).getReg() + 2);
1442 O << "[]}";
Jim Grosbachb78403c2012-01-24 23:47:04 +00001443}
1444
Jim Grosbach086cbfa2012-01-25 00:01:08 +00001445void ARMInstPrinter::printVectorListFourAllLanes(const MCInst *MI,
1446 unsigned OpNum,
1447 raw_ostream &O) {
1448 // Normally, it's not safe to use register enum values directly with
1449 // addition to get the next register, but for VFP registers, the
1450 // sort order is guaranteed because they're all of the form D<n>.
Kevin Enderby62183c42012-10-22 22:31:46 +00001451 O << "{";
1452 printRegName(O, MI->getOperand(OpNum).getReg());
1453 O << "[], ";
1454 printRegName(O, MI->getOperand(OpNum).getReg() + 1);
1455 O << "[], ";
1456 printRegName(O, MI->getOperand(OpNum).getReg() + 2);
1457 O << "[], ";
1458 printRegName(O, MI->getOperand(OpNum).getReg() + 3);
1459 O << "[]}";
Jim Grosbach086cbfa2012-01-25 00:01:08 +00001460}
1461
Jim Grosbachc5af54e2011-12-21 00:38:54 +00001462void ARMInstPrinter::printVectorListTwoSpacedAllLanes(const MCInst *MI,
1463 unsigned OpNum,
1464 raw_ostream &O) {
Jim Grosbached428bc2012-03-06 23:10:38 +00001465 unsigned Reg = MI->getOperand(OpNum).getReg();
1466 unsigned Reg0 = MRI.getSubReg(Reg, ARM::dsub_0);
1467 unsigned Reg1 = MRI.getSubReg(Reg, ARM::dsub_2);
Kevin Enderby62183c42012-10-22 22:31:46 +00001468 O << "{";
1469 printRegName(O, Reg0);
1470 O << "[], ";
1471 printRegName(O, Reg1);
1472 O << "[]}";
Jim Grosbachc5af54e2011-12-21 00:38:54 +00001473}
1474
Jim Grosbachb78403c2012-01-24 23:47:04 +00001475void ARMInstPrinter::printVectorListThreeSpacedAllLanes(const MCInst *MI,
1476 unsigned OpNum,
1477 raw_ostream &O) {
1478 // Normally, it's not safe to use register enum values directly with
1479 // addition to get the next register, but for VFP registers, the
1480 // sort order is guaranteed because they're all of the form D<n>.
Kevin Enderby62183c42012-10-22 22:31:46 +00001481 O << "{";
1482 printRegName(O, MI->getOperand(OpNum).getReg());
1483 O << "[], ";
1484 printRegName(O, MI->getOperand(OpNum).getReg() + 2);
1485 O << "[], ";
1486 printRegName(O, MI->getOperand(OpNum).getReg() + 4);
1487 O << "[]}";
Jim Grosbach086cbfa2012-01-25 00:01:08 +00001488}
1489
1490void ARMInstPrinter::printVectorListFourSpacedAllLanes(const MCInst *MI,
1491 unsigned OpNum,
1492 raw_ostream &O) {
1493 // Normally, it's not safe to use register enum values directly with
1494 // addition to get the next register, but for VFP registers, the
1495 // sort order is guaranteed because they're all of the form D<n>.
Kevin Enderby62183c42012-10-22 22:31:46 +00001496 O << "{";
1497 printRegName(O, MI->getOperand(OpNum).getReg());
1498 O << "[], ";
1499 printRegName(O, MI->getOperand(OpNum).getReg() + 2);
1500 O << "[], ";
1501 printRegName(O, MI->getOperand(OpNum).getReg() + 4);
1502 O << "[], ";
1503 printRegName(O, MI->getOperand(OpNum).getReg() + 6);
1504 O << "[]}";
Jim Grosbachb78403c2012-01-24 23:47:04 +00001505}
1506
Jim Grosbachac2af3f2012-01-23 23:20:46 +00001507void ARMInstPrinter::printVectorListThreeSpaced(const MCInst *MI,
1508 unsigned OpNum,
1509 raw_ostream &O) {
1510 // Normally, it's not safe to use register enum values directly with
1511 // addition to get the next register, but for VFP registers, the
1512 // sort order is guaranteed because they're all of the form D<n>.
Kevin Enderby62183c42012-10-22 22:31:46 +00001513 O << "{";
1514 printRegName(O, MI->getOperand(OpNum).getReg());
1515 O << ", ";
1516 printRegName(O, MI->getOperand(OpNum).getReg() + 2);
1517 O << ", ";
1518 printRegName(O, MI->getOperand(OpNum).getReg() + 4);
1519 O << "}";
Jim Grosbachac2af3f2012-01-23 23:20:46 +00001520}
Jim Grosbached561fc2012-01-24 00:43:17 +00001521
1522void ARMInstPrinter::printVectorListFourSpaced(const MCInst *MI,
1523 unsigned OpNum,
1524 raw_ostream &O) {
1525 // Normally, it's not safe to use register enum values directly with
1526 // addition to get the next register, but for VFP registers, the
1527 // sort order is guaranteed because they're all of the form D<n>.
Kevin Enderby62183c42012-10-22 22:31:46 +00001528 O << "{";
1529 printRegName(O, MI->getOperand(OpNum).getReg());
1530 O << ", ";
1531 printRegName(O, MI->getOperand(OpNum).getReg() + 2);
1532 O << ", ";
1533 printRegName(O, MI->getOperand(OpNum).getReg() + 4);
1534 O << ", ";
1535 printRegName(O, MI->getOperand(OpNum).getReg() + 6);
1536 O << "}";
Jim Grosbached561fc2012-01-24 00:43:17 +00001537}