blob: 8fe4e75f3e18b5b2cb8fcc480bd222f1abd3c27a [file] [log] [blame]
Jia Liuf54f60f2012-02-28 07:46:26 +00001//===-- MipsISelLowering.cpp - Mips DAG Lowering Implementation -----------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00007//
Akira Hatanakae2489122011-04-15 21:51:11 +00008//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00009//
10// This file defines the interfaces that Mips uses to lower LLVM code into a
11// selection DAG.
12//
Akira Hatanakae2489122011-04-15 21:51:11 +000013//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000014#include "MipsISelLowering.h"
Craig Topperb25fda92012-03-17 18:46:09 +000015#include "InstPrinter/MipsInstPrinter.h"
16#include "MCTargetDesc/MipsBaseInfo.h"
Daniel Sanders0456c152014-11-07 14:24:31 +000017#include "MipsCCState.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000018#include "MipsMachineFunction.h"
19#include "MipsSubtarget.h"
20#include "MipsTargetMachine.h"
21#include "MipsTargetObjectFile.h"
Akira Hatanaka90131ac2012-10-19 21:47:33 +000022#include "llvm/ADT/Statistic.h"
Daniel Sanders8b59af12013-11-12 12:56:01 +000023#include "llvm/ADT/StringSwitch.h"
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000024#include "llvm/CodeGen/CallingConvLower.h"
25#include "llvm/CodeGen/MachineFrameInfo.h"
26#include "llvm/CodeGen/MachineFunction.h"
27#include "llvm/CodeGen/MachineInstrBuilder.h"
Eric Christopher79cc1e32014-09-02 22:28:02 +000028#include "llvm/CodeGen/MachineJumpTableInfo.h"
Chris Lattnera10fff52007-12-31 04:13:23 +000029#include "llvm/CodeGen/MachineRegisterInfo.h"
Vasileios Kalintiris2041b1d2015-07-30 12:39:33 +000030#include "llvm/CodeGen/FunctionLoweringInfo.h"
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000031#include "llvm/CodeGen/SelectionDAGISel.h"
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000032#include "llvm/CodeGen/ValueTypes.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000033#include "llvm/IR/CallingConv.h"
34#include "llvm/IR/DerivedTypes.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000035#include "llvm/IR/GlobalVariable.h"
Akira Hatanaka90131ac2012-10-19 21:47:33 +000036#include "llvm/Support/CommandLine.h"
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000037#include "llvm/Support/Debug.h"
Torok Edwin56d06592009-07-11 20:10:48 +000038#include "llvm/Support/ErrorHandling.h"
NAKAMURA Takumie30303f2012-04-21 15:31:45 +000039#include "llvm/Support/raw_ostream.h"
Akira Hatanaka7473b472013-08-14 00:21:25 +000040#include <cctype>
NAKAMURA Takumie30303f2012-04-21 15:31:45 +000041
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000042using namespace llvm;
43
Chandler Carruth84e68b22014-04-22 02:41:26 +000044#define DEBUG_TYPE "mips-lower"
45
Akira Hatanaka90131ac2012-10-19 21:47:33 +000046STATISTIC(NumTailCalls, "Number of tail calls");
47
48static cl::opt<bool>
Akira Hatanaka59f299f2012-11-21 20:21:11 +000049LargeGOT("mxgot", cl::Hidden,
50 cl::desc("MIPS: Enable GOT larger than 64k."), cl::init(false));
51
Akira Hatanaka1cb02422013-05-20 18:07:43 +000052static cl::opt<bool>
Akira Hatanakabe76cd02013-05-21 17:17:59 +000053NoZeroDivCheck("mno-check-zero-division", cl::Hidden,
Akira Hatanaka1cb02422013-05-20 18:07:43 +000054 cl::desc("MIPS: Don't trap on integer division by zero."),
55 cl::init(false));
56
Craig Topper840beec2014-04-04 05:16:06 +000057static const MCPhysReg Mips64DPRegs[8] = {
Akira Hatanakaac8c6692012-10-27 00:29:43 +000058 Mips::D12_64, Mips::D13_64, Mips::D14_64, Mips::D15_64,
59 Mips::D16_64, Mips::D17_64, Mips::D18_64, Mips::D19_64
60};
61
Jia Liuf54f60f2012-02-28 07:46:26 +000062// If I is a shifted mask, set the size (Size) and the first bit of the
Akira Hatanaka73d78b72011-08-18 20:07:42 +000063// mask (Pos), and return true.
Jia Liuf54f60f2012-02-28 07:46:26 +000064// For example, if I is 0x003ff800, (Pos, Size) = (11, 11).
Akira Hatanaka0bb60d892013-03-12 00:16:36 +000065static bool isShiftedMask(uint64_t I, uint64_t &Pos, uint64_t &Size) {
Akira Hatanaka20cee2e2011-12-05 21:26:34 +000066 if (!isShiftedMask_64(I))
Akira Hatanaka4c0a7122013-10-07 19:33:02 +000067 return false;
Akira Hatanaka5360f882011-08-17 02:05:42 +000068
Benjamin Kramer5f6a9072015-02-12 15:35:40 +000069 Size = countPopulation(I);
Michael J. Spencerdf1ecbd72013-05-24 22:23:49 +000070 Pos = countTrailingZeros(I);
Akira Hatanaka73d78b72011-08-18 20:07:42 +000071 return true;
Akira Hatanaka5360f882011-08-17 02:05:42 +000072}
73
Akira Hatanaka96ca1822013-03-13 00:54:29 +000074SDValue MipsTargetLowering::getGlobalReg(SelectionDAG &DAG, EVT Ty) const {
Akira Hatanakab049aef2012-02-24 22:34:47 +000075 MipsFunctionInfo *FI = DAG.getMachineFunction().getInfo<MipsFunctionInfo>();
76 return DAG.getRegister(FI->getGlobalBaseReg(), Ty);
77}
78
Akira Hatanakad8f10ce2013-09-27 19:51:35 +000079SDValue MipsTargetLowering::getTargetNode(GlobalAddressSDNode *N, EVT Ty,
80 SelectionDAG &DAG,
Akira Hatanaka96ca1822013-03-13 00:54:29 +000081 unsigned Flag) const {
Akira Hatanakad8f10ce2013-09-27 19:51:35 +000082 return DAG.getTargetGlobalAddress(N->getGlobal(), SDLoc(N), Ty, 0, Flag);
Akira Hatanakafd04ad42012-11-21 20:26:38 +000083}
84
Akira Hatanakad8f10ce2013-09-27 19:51:35 +000085SDValue MipsTargetLowering::getTargetNode(ExternalSymbolSDNode *N, EVT Ty,
86 SelectionDAG &DAG,
87 unsigned Flag) const {
88 return DAG.getTargetExternalSymbol(N->getSymbol(), Ty, Flag);
89}
90
91SDValue MipsTargetLowering::getTargetNode(BlockAddressSDNode *N, EVT Ty,
92 SelectionDAG &DAG,
93 unsigned Flag) const {
94 return DAG.getTargetBlockAddress(N->getBlockAddress(), Ty, 0, Flag);
95}
96
97SDValue MipsTargetLowering::getTargetNode(JumpTableSDNode *N, EVT Ty,
98 SelectionDAG &DAG,
99 unsigned Flag) const {
100 return DAG.getTargetJumpTable(N->getIndex(), Ty, Flag);
101}
102
103SDValue MipsTargetLowering::getTargetNode(ConstantPoolSDNode *N, EVT Ty,
104 SelectionDAG &DAG,
105 unsigned Flag) const {
106 return DAG.getTargetConstantPool(N->getConstVal(), Ty, N->getAlignment(),
107 N->getOffset(), Flag);
Akira Hatanakafd04ad42012-11-21 20:26:38 +0000108}
109
Chris Lattner5e693ed2009-07-28 03:13:23 +0000110const char *MipsTargetLowering::getTargetNodeName(unsigned Opcode) const {
Matthias Braund04893f2015-05-07 21:33:59 +0000111 switch ((MipsISD::NodeType)Opcode) {
112 case MipsISD::FIRST_NUMBER: break;
Akira Hatanaka9dbb45b2011-05-23 21:13:59 +0000113 case MipsISD::JmpLink: return "MipsISD::JmpLink";
Akira Hatanaka91318df2012-10-19 20:59:39 +0000114 case MipsISD::TailCall: return "MipsISD::TailCall";
Simon Dardisca74dd72017-01-27 11:36:52 +0000115 case MipsISD::Highest: return "MipsISD::Highest";
116 case MipsISD::Higher: return "MipsISD::Higher";
Akira Hatanaka9dbb45b2011-05-23 21:13:59 +0000117 case MipsISD::Hi: return "MipsISD::Hi";
118 case MipsISD::Lo: return "MipsISD::Lo";
Simon Dardisca74dd72017-01-27 11:36:52 +0000119 case MipsISD::GotHi: return "MipsISD::GotHi";
Akira Hatanaka9dbb45b2011-05-23 21:13:59 +0000120 case MipsISD::GPRel: return "MipsISD::GPRel";
Bruno Cardoso Lopesbf3c1252011-05-31 02:53:58 +0000121 case MipsISD::ThreadPointer: return "MipsISD::ThreadPointer";
Akira Hatanaka9dbb45b2011-05-23 21:13:59 +0000122 case MipsISD::Ret: return "MipsISD::Ret";
Vasileios Kalintiris43dff0c2015-10-26 12:38:43 +0000123 case MipsISD::ERet: return "MipsISD::ERet";
Akira Hatanakac0b02062013-01-30 00:26:49 +0000124 case MipsISD::EH_RETURN: return "MipsISD::EH_RETURN";
Akira Hatanaka9dbb45b2011-05-23 21:13:59 +0000125 case MipsISD::FPBrcond: return "MipsISD::FPBrcond";
126 case MipsISD::FPCmp: return "MipsISD::FPCmp";
127 case MipsISD::CMovFP_T: return "MipsISD::CMovFP_T";
128 case MipsISD::CMovFP_F: return "MipsISD::CMovFP_F";
Akira Hatanaka252f54f2013-05-16 21:17:15 +0000129 case MipsISD::TruncIntFP: return "MipsISD::TruncIntFP";
Akira Hatanakad98c99f2013-10-15 01:12:50 +0000130 case MipsISD::MFHI: return "MipsISD::MFHI";
131 case MipsISD::MFLO: return "MipsISD::MFLO";
132 case MipsISD::MTLOHI: return "MipsISD::MTLOHI";
Akira Hatanaka28721bd2013-03-30 01:14:04 +0000133 case MipsISD::Mult: return "MipsISD::Mult";
134 case MipsISD::Multu: return "MipsISD::Multu";
Akira Hatanaka9dbb45b2011-05-23 21:13:59 +0000135 case MipsISD::MAdd: return "MipsISD::MAdd";
136 case MipsISD::MAddu: return "MipsISD::MAddu";
137 case MipsISD::MSub: return "MipsISD::MSub";
138 case MipsISD::MSubu: return "MipsISD::MSubu";
139 case MipsISD::DivRem: return "MipsISD::DivRem";
140 case MipsISD::DivRemU: return "MipsISD::DivRemU";
Akira Hatanaka28721bd2013-03-30 01:14:04 +0000141 case MipsISD::DivRem16: return "MipsISD::DivRem16";
142 case MipsISD::DivRemU16: return "MipsISD::DivRemU16";
Akira Hatanaka9dbb45b2011-05-23 21:13:59 +0000143 case MipsISD::BuildPairF64: return "MipsISD::BuildPairF64";
144 case MipsISD::ExtractElementF64: return "MipsISD::ExtractElementF64";
Akira Hatanakafaa88c02011-12-12 22:38:19 +0000145 case MipsISD::Wrapper: return "MipsISD::Wrapper";
Matthias Braund04893f2015-05-07 21:33:59 +0000146 case MipsISD::DynAlloc: return "MipsISD::DynAlloc";
Akira Hatanakaa4c09bc2011-07-19 23:30:50 +0000147 case MipsISD::Sync: return "MipsISD::Sync";
Akira Hatanaka5360f882011-08-17 02:05:42 +0000148 case MipsISD::Ext: return "MipsISD::Ext";
149 case MipsISD::Ins: return "MipsISD::Ins";
Petar Jovanovicb71386a2017-03-15 13:10:08 +0000150 case MipsISD::CIns: return "MipsISD::CIns";
Akira Hatanakab9ebf8d2012-06-02 00:03:12 +0000151 case MipsISD::LWL: return "MipsISD::LWL";
152 case MipsISD::LWR: return "MipsISD::LWR";
153 case MipsISD::SWL: return "MipsISD::SWL";
154 case MipsISD::SWR: return "MipsISD::SWR";
155 case MipsISD::LDL: return "MipsISD::LDL";
156 case MipsISD::LDR: return "MipsISD::LDR";
157 case MipsISD::SDL: return "MipsISD::SDL";
158 case MipsISD::SDR: return "MipsISD::SDR";
Akira Hatanaka233ac532012-09-21 23:52:47 +0000159 case MipsISD::EXTP: return "MipsISD::EXTP";
160 case MipsISD::EXTPDP: return "MipsISD::EXTPDP";
161 case MipsISD::EXTR_S_H: return "MipsISD::EXTR_S_H";
162 case MipsISD::EXTR_W: return "MipsISD::EXTR_W";
163 case MipsISD::EXTR_R_W: return "MipsISD::EXTR_R_W";
164 case MipsISD::EXTR_RS_W: return "MipsISD::EXTR_RS_W";
165 case MipsISD::SHILO: return "MipsISD::SHILO";
166 case MipsISD::MTHLIP: return "MipsISD::MTHLIP";
Matthias Braund04893f2015-05-07 21:33:59 +0000167 case MipsISD::MULSAQ_S_W_PH: return "MipsISD::MULSAQ_S_W_PH";
168 case MipsISD::MAQ_S_W_PHL: return "MipsISD::MAQ_S_W_PHL";
169 case MipsISD::MAQ_S_W_PHR: return "MipsISD::MAQ_S_W_PHR";
170 case MipsISD::MAQ_SA_W_PHL: return "MipsISD::MAQ_SA_W_PHL";
171 case MipsISD::MAQ_SA_W_PHR: return "MipsISD::MAQ_SA_W_PHR";
172 case MipsISD::DPAU_H_QBL: return "MipsISD::DPAU_H_QBL";
173 case MipsISD::DPAU_H_QBR: return "MipsISD::DPAU_H_QBR";
174 case MipsISD::DPSU_H_QBL: return "MipsISD::DPSU_H_QBL";
175 case MipsISD::DPSU_H_QBR: return "MipsISD::DPSU_H_QBR";
176 case MipsISD::DPAQ_S_W_PH: return "MipsISD::DPAQ_S_W_PH";
177 case MipsISD::DPSQ_S_W_PH: return "MipsISD::DPSQ_S_W_PH";
178 case MipsISD::DPAQ_SA_L_W: return "MipsISD::DPAQ_SA_L_W";
179 case MipsISD::DPSQ_SA_L_W: return "MipsISD::DPSQ_SA_L_W";
180 case MipsISD::DPA_W_PH: return "MipsISD::DPA_W_PH";
181 case MipsISD::DPS_W_PH: return "MipsISD::DPS_W_PH";
182 case MipsISD::DPAQX_S_W_PH: return "MipsISD::DPAQX_S_W_PH";
183 case MipsISD::DPAQX_SA_W_PH: return "MipsISD::DPAQX_SA_W_PH";
184 case MipsISD::DPAX_W_PH: return "MipsISD::DPAX_W_PH";
185 case MipsISD::DPSX_W_PH: return "MipsISD::DPSX_W_PH";
186 case MipsISD::DPSQX_S_W_PH: return "MipsISD::DPSQX_S_W_PH";
187 case MipsISD::DPSQX_SA_W_PH: return "MipsISD::DPSQX_SA_W_PH";
188 case MipsISD::MULSA_W_PH: return "MipsISD::MULSA_W_PH";
Akira Hatanaka233ac532012-09-21 23:52:47 +0000189 case MipsISD::MULT: return "MipsISD::MULT";
190 case MipsISD::MULTU: return "MipsISD::MULTU";
Jia Liu434874d2013-03-04 01:06:54 +0000191 case MipsISD::MADD_DSP: return "MipsISD::MADD_DSP";
Akira Hatanaka233ac532012-09-21 23:52:47 +0000192 case MipsISD::MADDU_DSP: return "MipsISD::MADDU_DSP";
193 case MipsISD::MSUB_DSP: return "MipsISD::MSUB_DSP";
194 case MipsISD::MSUBU_DSP: return "MipsISD::MSUBU_DSP";
Akira Hatanaka1ebb2a12013-04-19 23:21:32 +0000195 case MipsISD::SHLL_DSP: return "MipsISD::SHLL_DSP";
196 case MipsISD::SHRA_DSP: return "MipsISD::SHRA_DSP";
197 case MipsISD::SHRL_DSP: return "MipsISD::SHRL_DSP";
Akira Hatanaka68741cc2013-04-30 22:37:26 +0000198 case MipsISD::SETCC_DSP: return "MipsISD::SETCC_DSP";
199 case MipsISD::SELECT_CC_DSP: return "MipsISD::SELECT_CC_DSP";
Daniel Sandersce09d072013-08-28 12:14:50 +0000200 case MipsISD::VALL_ZERO: return "MipsISD::VALL_ZERO";
201 case MipsISD::VANY_ZERO: return "MipsISD::VANY_ZERO";
202 case MipsISD::VALL_NONZERO: return "MipsISD::VALL_NONZERO";
203 case MipsISD::VANY_NONZERO: return "MipsISD::VANY_NONZERO";
Daniel Sandersfd538dc2013-09-24 10:46:19 +0000204 case MipsISD::VCEQ: return "MipsISD::VCEQ";
205 case MipsISD::VCLE_S: return "MipsISD::VCLE_S";
206 case MipsISD::VCLE_U: return "MipsISD::VCLE_U";
207 case MipsISD::VCLT_S: return "MipsISD::VCLT_S";
208 case MipsISD::VCLT_U: return "MipsISD::VCLT_U";
Daniel Sanders3ce56622013-09-24 12:18:31 +0000209 case MipsISD::VSMAX: return "MipsISD::VSMAX";
210 case MipsISD::VSMIN: return "MipsISD::VSMIN";
211 case MipsISD::VUMAX: return "MipsISD::VUMAX";
212 case MipsISD::VUMIN: return "MipsISD::VUMIN";
Daniel Sandersa4c8f3a2013-09-23 14:03:12 +0000213 case MipsISD::VEXTRACT_SEXT_ELT: return "MipsISD::VEXTRACT_SEXT_ELT";
214 case MipsISD::VEXTRACT_ZEXT_ELT: return "MipsISD::VEXTRACT_ZEXT_ELT";
Daniel Sandersf7456c72013-09-23 13:22:24 +0000215 case MipsISD::VNOR: return "MipsISD::VNOR";
Daniel Sanderse5087042013-09-24 14:02:15 +0000216 case MipsISD::VSHF: return "MipsISD::VSHF";
Daniel Sanders26307182013-09-24 14:20:00 +0000217 case MipsISD::SHF: return "MipsISD::SHF";
Daniel Sanders2ed228b2013-09-24 14:36:12 +0000218 case MipsISD::ILVEV: return "MipsISD::ILVEV";
219 case MipsISD::ILVOD: return "MipsISD::ILVOD";
220 case MipsISD::ILVL: return "MipsISD::ILVL";
221 case MipsISD::ILVR: return "MipsISD::ILVR";
Daniel Sandersfae5f2a2013-09-24 14:53:25 +0000222 case MipsISD::PCKEV: return "MipsISD::PCKEV";
223 case MipsISD::PCKOD: return "MipsISD::PCKOD";
Daniel Sandersb50ccf82014-04-01 10:35:28 +0000224 case MipsISD::INSVE: return "MipsISD::INSVE";
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000225 }
Matthias Braund04893f2015-05-07 21:33:59 +0000226 return nullptr;
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000227}
228
Eric Christopherb1526602014-09-19 23:30:42 +0000229MipsTargetLowering::MipsTargetLowering(const MipsTargetMachine &TM,
Eric Christopher8924d272014-07-18 23:25:04 +0000230 const MipsSubtarget &STI)
Eric Christopher96e72c62015-01-29 23:27:36 +0000231 : TargetLowering(TM), Subtarget(STI), ABI(TM.getABI()) {
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000232 // Mips does not have i1 type, so use i32 for
Wesley Peck527da1b2010-11-23 03:31:01 +0000233 // setcc operations results (slt, sgt, ...).
Duncan Sands8d6e2e12008-11-23 15:47:28 +0000234 setBooleanContents(ZeroOrOneBooleanContent);
Akira Hatanaka68741cc2013-04-30 22:37:26 +0000235 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent);
Daniel Sanderscbd44c52014-07-10 10:18:12 +0000236 // The cmp.cond.fmt instruction in MIPS32r6/MIPS64r6 uses 0 and -1 like MSA
237 // does. Integer booleans still use 0 and 1.
Eric Christopher1c29a652014-07-18 22:55:25 +0000238 if (Subtarget.hasMips32r6())
Daniel Sanderscbd44c52014-07-10 10:18:12 +0000239 setBooleanContents(ZeroOrOneBooleanContent,
240 ZeroOrNegativeOneBooleanContent);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000241
Wesley Peck527da1b2010-11-23 03:31:01 +0000242 // Load extented operations for i1 types must be promoted
Ahmed Bougacha2b6917b2015-01-08 00:51:32 +0000243 for (MVT VT : MVT::integer_valuetypes()) {
244 setLoadExtAction(ISD::EXTLOAD, VT, MVT::i1, Promote);
245 setLoadExtAction(ISD::ZEXTLOAD, VT, MVT::i1, Promote);
246 setLoadExtAction(ISD::SEXTLOAD, VT, MVT::i1, Promote);
247 }
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000248
Pirama Arumuga Nainar34056de2015-04-20 20:15:36 +0000249 // MIPS doesn't have extending float->double load/store. Set LoadExtAction
250 // for f32, f16
251 for (MVT VT : MVT::fp_valuetypes()) {
Ahmed Bougacha2b6917b2015-01-08 00:51:32 +0000252 setLoadExtAction(ISD::EXTLOAD, VT, MVT::f32, Expand);
Pirama Arumuga Nainar34056de2015-04-20 20:15:36 +0000253 setLoadExtAction(ISD::EXTLOAD, VT, MVT::f16, Expand);
254 }
255
256 // Set LoadExtAction for f16 vectors to Expand
257 for (MVT VT : MVT::fp_vector_valuetypes()) {
258 MVT F16VT = MVT::getVectorVT(MVT::f16, VT.getVectorNumElements());
259 if (F16VT.isValid())
260 setLoadExtAction(ISD::EXTLOAD, VT, F16VT, Expand);
261 }
262
263 setTruncStoreAction(MVT::f32, MVT::f16, Expand);
264 setTruncStoreAction(MVT::f64, MVT::f16, Expand);
265
Owen Anderson9f944592009-08-11 20:47:22 +0000266 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Eli Friedman39d6faa2009-07-17 02:28:12 +0000267
Wesley Peck527da1b2010-11-23 03:31:01 +0000268 // Used by legalize types to correctly generate the setcc result.
269 // Without this, every float setcc comes with a AND/OR with the result,
270 // we don't want this, since the fpcmp result goes to a flag register,
Bruno Cardoso Lopes23471042008-07-31 18:31:28 +0000271 // which is used implicitly by brcond and select operations.
Vasileios Kalintiris36901dd2016-03-01 20:25:43 +0000272 AddPromotedToType(ISD::SETCC, MVT::i1, MVT::i32);
Bruno Cardoso Lopes23471042008-07-31 18:31:28 +0000273
Bruno Cardoso Lopesa6ce3ce2008-07-09 04:15:08 +0000274 // Mips Custom Operations
Joerg Sonnenberger1a7eec62016-11-15 12:39:46 +0000275 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000276 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
Bruno Cardoso Lopesf8198e42011-03-04 20:01:52 +0000277 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Owen Anderson9f944592009-08-11 20:47:22 +0000278 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
279 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
280 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
Simon Dardisba92b032016-09-09 11:06:01 +0000281 setOperationAction(ISD::SELECT, MVT::f32, Custom);
282 setOperationAction(ISD::SELECT, MVT::f64, Custom);
283 setOperationAction(ISD::SELECT, MVT::i32, Custom);
284 setOperationAction(ISD::SETCC, MVT::f32, Custom);
285 setOperationAction(ISD::SETCC, MVT::f64, Custom);
286 setOperationAction(ISD::BRCOND, MVT::Other, Custom);
Akira Hatanakada00aa82012-03-10 00:03:50 +0000287 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
288 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
Akira Hatanaka252f54f2013-05-16 21:17:15 +0000289 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Akira Hatanakada00aa82012-03-10 00:03:50 +0000290
Eric Christopher1c29a652014-07-18 22:55:25 +0000291 if (Subtarget.isGP64bit()) {
Akira Hatanakada00aa82012-03-10 00:03:50 +0000292 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
293 setOperationAction(ISD::BlockAddress, MVT::i64, Custom);
294 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
295 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
296 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
Simon Dardisba92b032016-09-09 11:06:01 +0000297 setOperationAction(ISD::SELECT, MVT::i64, Custom);
Akira Hatanaka019e5922012-06-02 00:04:42 +0000298 setOperationAction(ISD::LOAD, MVT::i64, Custom);
299 setOperationAction(ISD::STORE, MVT::i64, Custom);
Akira Hatanaka252f54f2013-05-16 21:17:15 +0000300 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
Vasileios Kalintirisef96a8e2015-01-26 12:33:22 +0000301 setOperationAction(ISD::SHL_PARTS, MVT::i64, Custom);
302 setOperationAction(ISD::SRA_PARTS, MVT::i64, Custom);
303 setOperationAction(ISD::SRL_PARTS, MVT::i64, Custom);
Akira Hatanakada00aa82012-03-10 00:03:50 +0000304 }
Bruno Cardoso Lopesd59cddc2010-02-06 21:00:02 +0000305
Eric Christopher1c29a652014-07-18 22:55:25 +0000306 if (!Subtarget.isGP64bit()) {
Akira Hatanaka0a8ab712012-05-09 00:55:21 +0000307 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
308 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
309 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
310 }
311
Hal Finkel5081ac22016-09-01 10:28:47 +0000312 setOperationAction(ISD::EH_DWARF_CFA, MVT::i32, Custom);
Eric Christopher1c29a652014-07-18 22:55:25 +0000313 if (Subtarget.isGP64bit())
Hal Finkel5081ac22016-09-01 10:28:47 +0000314 setOperationAction(ISD::EH_DWARF_CFA, MVT::i64, Custom);
Akira Hatanaka28e02ec2012-11-07 19:10:58 +0000315
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +0000316 setOperationAction(ISD::SDIV, MVT::i32, Expand);
317 setOperationAction(ISD::SREM, MVT::i32, Expand);
318 setOperationAction(ISD::UDIV, MVT::i32, Expand);
319 setOperationAction(ISD::UREM, MVT::i32, Expand);
Akira Hatanakab1538f92011-10-03 21:06:13 +0000320 setOperationAction(ISD::SDIV, MVT::i64, Expand);
321 setOperationAction(ISD::SREM, MVT::i64, Expand);
322 setOperationAction(ISD::UDIV, MVT::i64, Expand);
323 setOperationAction(ISD::UREM, MVT::i64, Expand);
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +0000324
Bruno Cardoso Lopesa6ce3ce2008-07-09 04:15:08 +0000325 // Operations not directly supported by Mips.
Tom Stellardb1588fc2013-03-08 15:36:57 +0000326 setOperationAction(ISD::BR_CC, MVT::f32, Expand);
327 setOperationAction(ISD::BR_CC, MVT::f64, Expand);
328 setOperationAction(ISD::BR_CC, MVT::i32, Expand);
329 setOperationAction(ISD::BR_CC, MVT::i64, Expand);
Tom Stellard3787b122014-06-10 16:01:29 +0000330 setOperationAction(ISD::SELECT_CC, MVT::i32, Expand);
331 setOperationAction(ISD::SELECT_CC, MVT::i64, Expand);
Matt Arsenaulta0e5cd52016-01-11 16:44:48 +0000332 setOperationAction(ISD::SELECT_CC, MVT::f32, Expand);
333 setOperationAction(ISD::SELECT_CC, MVT::f64, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000334 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
Akira Hatanaka79aed152011-12-20 23:40:56 +0000335 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000336 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Akira Hatanaka79aed152011-12-20 23:40:56 +0000337 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000338 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Eric Christopher1c29a652014-07-18 22:55:25 +0000339 if (Subtarget.hasCnMips()) {
Kai Nacke93fe5e82014-03-20 11:51:58 +0000340 setOperationAction(ISD::CTPOP, MVT::i32, Legal);
341 setOperationAction(ISD::CTPOP, MVT::i64, Legal);
342 } else {
343 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
344 setOperationAction(ISD::CTPOP, MVT::i64, Expand);
345 }
Owen Anderson9f944592009-08-11 20:47:22 +0000346 setOperationAction(ISD::CTTZ, MVT::i32, Expand);
Akira Hatanaka410ce9c2011-12-21 00:14:05 +0000347 setOperationAction(ISD::CTTZ, MVT::i64, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000348 setOperationAction(ISD::ROTL, MVT::i32, Expand);
Akira Hatanaka7ba8a8d2011-09-30 18:51:46 +0000349 setOperationAction(ISD::ROTL, MVT::i64, Expand);
Akira Hatanaka33a25af2012-07-31 20:54:48 +0000350 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
351 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Bruno Cardoso Lopesd47180e2010-12-09 17:32:30 +0000352
Eric Christopher1c29a652014-07-18 22:55:25 +0000353 if (!Subtarget.hasMips32r2())
Bruno Cardoso Lopesd47180e2010-12-09 17:32:30 +0000354 setOperationAction(ISD::ROTR, MVT::i32, Expand);
355
Eric Christopher1c29a652014-07-18 22:55:25 +0000356 if (!Subtarget.hasMips64r2())
Akira Hatanaka7ba8a8d2011-09-30 18:51:46 +0000357 setOperationAction(ISD::ROTR, MVT::i64, Expand);
358
Owen Anderson9f944592009-08-11 20:47:22 +0000359 setOperationAction(ISD::FSIN, MVT::f32, Expand);
Bruno Cardoso Lopes22b69db2011-03-04 18:54:14 +0000360 setOperationAction(ISD::FSIN, MVT::f64, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000361 setOperationAction(ISD::FCOS, MVT::f32, Expand);
Bruno Cardoso Lopes22b69db2011-03-04 18:54:14 +0000362 setOperationAction(ISD::FCOS, MVT::f64, Expand);
Evan Cheng0e88c7d2013-01-29 02:32:37 +0000363 setOperationAction(ISD::FSINCOS, MVT::f32, Expand);
364 setOperationAction(ISD::FSINCOS, MVT::f64, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000365 setOperationAction(ISD::FPOWI, MVT::f32, Expand);
366 setOperationAction(ISD::FPOW, MVT::f32, Expand);
Akira Hatanakadfb8cda2011-05-23 22:23:58 +0000367 setOperationAction(ISD::FPOW, MVT::f64, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000368 setOperationAction(ISD::FLOG, MVT::f32, Expand);
369 setOperationAction(ISD::FLOG2, MVT::f32, Expand);
370 setOperationAction(ISD::FLOG10, MVT::f32, Expand);
371 setOperationAction(ISD::FEXP, MVT::f32, Expand);
Cameron Zwarichf03fa182011-07-08 21:39:21 +0000372 setOperationAction(ISD::FMA, MVT::f32, Expand);
373 setOperationAction(ISD::FMA, MVT::f64, Expand);
Akira Hatanaka0603ad82012-03-29 18:43:11 +0000374 setOperationAction(ISD::FREM, MVT::f32, Expand);
375 setOperationAction(ISD::FREM, MVT::f64, Expand);
Bruno Cardoso Lopesa6ce3ce2008-07-09 04:15:08 +0000376
Pirama Arumuga Nainar34056de2015-04-20 20:15:36 +0000377 // Lower f16 conversion operations into library calls
378 setOperationAction(ISD::FP16_TO_FP, MVT::f32, Expand);
379 setOperationAction(ISD::FP_TO_FP16, MVT::f32, Expand);
380 setOperationAction(ISD::FP16_TO_FP, MVT::f64, Expand);
381 setOperationAction(ISD::FP_TO_FP16, MVT::f64, Expand);
382
Akira Hatanakac0b02062013-01-30 00:26:49 +0000383 setOperationAction(ISD::EH_RETURN, MVT::Other, Custom);
384
Daniel Sanders2b553d42014-08-01 09:17:39 +0000385 setOperationAction(ISD::VASTART, MVT::Other, Custom);
386 setOperationAction(ISD::VAARG, MVT::Other, Custom);
Bruno Cardoso Lopes048ffab2011-03-09 19:22:22 +0000387 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
388 setOperationAction(ISD::VAEND, MVT::Other, Expand);
389
Bruno Cardoso Lopesa6ce3ce2008-07-09 04:15:08 +0000390 // Use the default for now
Owen Anderson9f944592009-08-11 20:47:22 +0000391 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
392 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Eli Friedman26a48482011-07-27 22:21:52 +0000393
Vasileios Kalintirisb04672c2015-11-06 12:07:20 +0000394 if (!Subtarget.isGP64bit()) {
395 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Expand);
396 setOperationAction(ISD::ATOMIC_STORE, MVT::i64, Expand);
397 }
Eli Friedman7dfa7912011-08-29 18:23:02 +0000398
Eli Friedman30a49e92011-08-03 21:06:02 +0000399
Eric Christopher1c29a652014-07-18 22:55:25 +0000400 if (!Subtarget.hasMips32r2()) {
Owen Anderson9f944592009-08-11 20:47:22 +0000401 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
402 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +0000403 }
404
Daniel Sanders070fd1c2014-05-12 12:41:59 +0000405 // MIPS16 lacks MIPS32's clz and clo instructions.
Eric Christopher1c29a652014-07-18 22:55:25 +0000406 if (!Subtarget.hasMips32() || Subtarget.inMips16Mode())
Owen Anderson9f944592009-08-11 20:47:22 +0000407 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Eric Christopher1c29a652014-07-18 22:55:25 +0000408 if (!Subtarget.hasMips64())
Akira Hatanaka1d8efab2011-12-21 00:20:27 +0000409 setOperationAction(ISD::CTLZ, MVT::i64, Expand);
Bruno Cardoso Lopes93da7e62008-08-08 06:16:31 +0000410
Eric Christopher1c29a652014-07-18 22:55:25 +0000411 if (!Subtarget.hasMips32r2())
Owen Anderson9f944592009-08-11 20:47:22 +0000412 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Eric Christopher1c29a652014-07-18 22:55:25 +0000413 if (!Subtarget.hasMips64r2())
Akira Hatanaka4706ac92011-12-20 23:56:43 +0000414 setOperationAction(ISD::BSWAP, MVT::i64, Expand);
Bruno Cardoso Lopes92c64ae2008-08-13 07:13:40 +0000415
Eric Christopher1c29a652014-07-18 22:55:25 +0000416 if (Subtarget.isGP64bit()) {
Ahmed Bougacha2b6917b2015-01-08 00:51:32 +0000417 setLoadExtAction(ISD::SEXTLOAD, MVT::i64, MVT::i32, Custom);
418 setLoadExtAction(ISD::ZEXTLOAD, MVT::i64, MVT::i32, Custom);
419 setLoadExtAction(ISD::EXTLOAD, MVT::i64, MVT::i32, Custom);
Akira Hatanaka019e5922012-06-02 00:04:42 +0000420 setTruncStoreAction(MVT::i64, MVT::i32, Custom);
421 }
422
Akira Hatanakaa3d9ab92013-07-26 20:58:55 +0000423 setOperationAction(ISD::TRAP, MVT::Other, Legal);
424
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +0000425 setTargetDAGCombine(ISD::SDIVREM);
426 setTargetDAGCombine(ISD::UDIVREM);
Akira Hatanaka5e152182012-03-08 03:26:37 +0000427 setTargetDAGCombine(ISD::SELECT);
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000428 setTargetDAGCombine(ISD::AND);
429 setTargetDAGCombine(ISD::OR);
Akira Hatanakadf5205e2012-06-13 20:33:18 +0000430 setTargetDAGCombine(ISD::ADD);
Vasileios Kalintiris3751d412016-04-13 15:07:45 +0000431 setTargetDAGCombine(ISD::AssertZext);
Petar Jovanovicb71386a2017-03-15 13:10:08 +0000432 setTargetDAGCombine(ISD::SHL);
Bruno Cardoso Lopes4dc73fa2011-01-18 19:29:17 +0000433
Vasileios Kalintiris1ed49fd2016-09-07 10:01:18 +0000434 if (ABI.IsO32()) {
435 // These libcalls are not available in 32-bit.
436 setLibcallName(RTLIB::SHL_I128, nullptr);
437 setLibcallName(RTLIB::SRL_I128, nullptr);
438 setLibcallName(RTLIB::SRA_I128, nullptr);
439 }
440
Eric Christopher1c29a652014-07-18 22:55:25 +0000441 setMinFunctionAlignment(Subtarget.isGP64bit() ? 3 : 2);
Eli Friedman2518f832011-05-06 20:34:06 +0000442
Daniel Sanders2b553d42014-08-01 09:17:39 +0000443 // The arguments on the stack are defined in terms of 4-byte slots on O32
444 // and 8-byte slots on N32/N64.
Eric Christopher96e72c62015-01-29 23:27:36 +0000445 setMinStackArgumentAlignment((ABI.IsN32() || ABI.IsN64()) ? 8 : 4);
Daniel Sanders2b553d42014-08-01 09:17:39 +0000446
Eric Christopher96e72c62015-01-29 23:27:36 +0000447 setStackPointerRegisterToSaveRestore(ABI.IsN64() ? Mips::SP_64 : Mips::SP);
Akira Hatanakaaa560002011-05-26 18:59:03 +0000448
Jim Grosbach341ad3e2013-02-20 21:13:59 +0000449 MaxStoresPerMemcpy = 16;
Zoran Jovanovicff9d5f32013-12-19 16:12:56 +0000450
Eric Christopher1c29a652014-07-18 22:55:25 +0000451 isMicroMips = Subtarget.inMicroMipsMode();
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000452}
453
Eric Christopherb1526602014-09-19 23:30:42 +0000454const MipsTargetLowering *MipsTargetLowering::create(const MipsTargetMachine &TM,
Eric Christopher8924d272014-07-18 23:25:04 +0000455 const MipsSubtarget &STI) {
456 if (STI.inMips16Mode())
457 return llvm::createMips16TargetLowering(TM, STI);
Jia Liuf54f60f2012-02-28 07:46:26 +0000458
Eric Christopher8924d272014-07-18 23:25:04 +0000459 return llvm::createMipsSETargetLowering(TM, STI);
Akira Hatanaka2fcc1cf2011-08-12 21:30:06 +0000460}
461
Reed Kotler720c5ca2014-04-17 22:15:34 +0000462// Create a fast isel object.
463FastISel *
464MipsTargetLowering::createFastISel(FunctionLoweringInfo &funcInfo,
465 const TargetLibraryInfo *libInfo) const {
Vasileios Kalintiris3955b752016-10-18 13:05:42 +0000466 const MipsTargetMachine &TM =
467 static_cast<const MipsTargetMachine &>(funcInfo.MF->getTarget());
468
469 // We support only the standard encoding [MIPS32,MIPS32R5] ISAs.
470 bool UseFastISel = TM.Options.EnableFastISel && Subtarget.hasMips32() &&
471 !Subtarget.hasMips32r6() && !Subtarget.inMips16Mode() &&
472 !Subtarget.inMicroMipsMode();
473
474 // Disable if we don't generate PIC or the ABI isn't O32.
475 if (!TM.isPositionIndependent() || !TM.getABI().IsO32())
476 UseFastISel = false;
477
478 return UseFastISel ? Mips::createFastISel(funcInfo, libInfo) : nullptr;
Reed Kotler720c5ca2014-04-17 22:15:34 +0000479}
480
Mehdi Amini44ede332015-07-09 02:09:04 +0000481EVT MipsTargetLowering::getSetCCResultType(const DataLayout &, LLVMContext &,
482 EVT VT) const {
Vasileios Kalintiris36901dd2016-03-01 20:25:43 +0000483 if (!VT.isVector())
484 return MVT::i32;
485 return VT.changeVectorElementTypeToInteger();
Scott Michela6729e82008-03-10 15:42:14 +0000486}
487
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000488static SDValue performDivRemCombine(SDNode *N, SelectionDAG &DAG,
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +0000489 TargetLowering::DAGCombinerInfo &DCI,
Eric Christopher1c29a652014-07-18 22:55:25 +0000490 const MipsSubtarget &Subtarget) {
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +0000491 if (DCI.isBeforeLegalizeOps())
492 return SDValue();
493
Akira Hatanakab1538f92011-10-03 21:06:13 +0000494 EVT Ty = N->getValueType(0);
Akira Hatanaka8002a3f2013-08-14 00:47:08 +0000495 unsigned LO = (Ty == MVT::i32) ? Mips::LO0 : Mips::LO0_64;
496 unsigned HI = (Ty == MVT::i32) ? Mips::HI0 : Mips::HI0_64;
Akira Hatanakabe8612f2013-03-30 01:36:35 +0000497 unsigned Opc = N->getOpcode() == ISD::SDIVREM ? MipsISD::DivRem16 :
498 MipsISD::DivRemU16;
Andrew Trickef9de2a2013-05-25 02:42:55 +0000499 SDLoc DL(N);
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +0000500
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000501 SDValue DivRem = DAG.getNode(Opc, DL, MVT::Glue,
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +0000502 N->getOperand(0), N->getOperand(1));
503 SDValue InChain = DAG.getEntryNode();
504 SDValue InGlue = DivRem;
505
506 // insert MFLO
507 if (N->hasAnyUseOfValue(0)) {
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000508 SDValue CopyFromLo = DAG.getCopyFromReg(InChain, DL, LO, Ty,
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +0000509 InGlue);
510 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 0), CopyFromLo);
511 InChain = CopyFromLo.getValue(1);
512 InGlue = CopyFromLo.getValue(2);
513 }
514
515 // insert MFHI
516 if (N->hasAnyUseOfValue(1)) {
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000517 SDValue CopyFromHi = DAG.getCopyFromReg(InChain, DL,
Akira Hatanakab1538f92011-10-03 21:06:13 +0000518 HI, Ty, InGlue);
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +0000519 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), CopyFromHi);
520 }
521
522 return SDValue();
523}
524
Simon Dardisba92b032016-09-09 11:06:01 +0000525static Mips::CondCode condCodeToFCC(ISD::CondCode CC) {
526 switch (CC) {
527 default: llvm_unreachable("Unknown fp condition code!");
528 case ISD::SETEQ:
529 case ISD::SETOEQ: return Mips::FCOND_OEQ;
530 case ISD::SETUNE: return Mips::FCOND_UNE;
531 case ISD::SETLT:
532 case ISD::SETOLT: return Mips::FCOND_OLT;
533 case ISD::SETGT:
534 case ISD::SETOGT: return Mips::FCOND_OGT;
535 case ISD::SETLE:
536 case ISD::SETOLE: return Mips::FCOND_OLE;
537 case ISD::SETGE:
538 case ISD::SETOGE: return Mips::FCOND_OGE;
539 case ISD::SETULT: return Mips::FCOND_ULT;
540 case ISD::SETULE: return Mips::FCOND_ULE;
541 case ISD::SETUGT: return Mips::FCOND_UGT;
542 case ISD::SETUGE: return Mips::FCOND_UGE;
543 case ISD::SETUO: return Mips::FCOND_UN;
544 case ISD::SETO: return Mips::FCOND_OR;
545 case ISD::SETNE:
546 case ISD::SETONE: return Mips::FCOND_ONE;
547 case ISD::SETUEQ: return Mips::FCOND_UEQ;
548 }
549}
550
551
552/// This function returns true if the floating point conditional branches and
553/// conditional moves which use condition code CC should be inverted.
554static bool invertFPCondCodeUser(Mips::CondCode CC) {
555 if (CC >= Mips::FCOND_F && CC <= Mips::FCOND_NGT)
556 return false;
557
558 assert((CC >= Mips::FCOND_T && CC <= Mips::FCOND_GT) &&
559 "Illegal Condition Code");
560
561 return true;
562}
563
564// Creates and returns an FPCmp node from a setcc node.
565// Returns Op if setcc is not a floating point comparison.
566static SDValue createFPCmp(SelectionDAG &DAG, const SDValue &Op) {
567 // must be a SETCC node
568 if (Op.getOpcode() != ISD::SETCC)
569 return Op;
570
571 SDValue LHS = Op.getOperand(0);
572
573 if (!LHS.getValueType().isFloatingPoint())
574 return Op;
575
576 SDValue RHS = Op.getOperand(1);
577 SDLoc DL(Op);
578
579 // Assume the 3rd operand is a CondCodeSDNode. Add code to check the type of
580 // node if necessary.
581 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
582
583 return DAG.getNode(MipsISD::FPCmp, DL, MVT::Glue, LHS, RHS,
584 DAG.getConstant(condCodeToFCC(CC), DL, MVT::i32));
585}
586
587// Creates and returns a CMovFPT/F node.
588static SDValue createCMovFP(SelectionDAG &DAG, SDValue Cond, SDValue True,
589 SDValue False, const SDLoc &DL) {
590 ConstantSDNode *CC = cast<ConstantSDNode>(Cond.getOperand(2));
591 bool invert = invertFPCondCodeUser((Mips::CondCode)CC->getSExtValue());
592 SDValue FCC0 = DAG.getRegister(Mips::FCC0, MVT::i32);
593
594 return DAG.getNode((invert ? MipsISD::CMovFP_F : MipsISD::CMovFP_T), DL,
595 True.getValueType(), True, FCC0, False, Cond);
596}
597
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000598static SDValue performSELECTCombine(SDNode *N, SelectionDAG &DAG,
Akira Hatanaka7dd7c082012-03-08 02:14:24 +0000599 TargetLowering::DAGCombinerInfo &DCI,
Eric Christopher1c29a652014-07-18 22:55:25 +0000600 const MipsSubtarget &Subtarget) {
Akira Hatanaka7dd7c082012-03-08 02:14:24 +0000601 if (DCI.isBeforeLegalizeOps())
602 return SDValue();
603
604 SDValue SetCC = N->getOperand(0);
605
606 if ((SetCC.getOpcode() != ISD::SETCC) ||
607 !SetCC.getOperand(0).getValueType().isInteger())
608 return SDValue();
609
610 SDValue False = N->getOperand(2);
611 EVT FalseTy = False.getValueType();
612
613 if (!FalseTy.isInteger())
614 return SDValue();
615
Matheus Almeidaa611c0f2013-12-05 11:56:56 +0000616 ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(False);
Akira Hatanaka7dd7c082012-03-08 02:14:24 +0000617
Matheus Almeidaa611c0f2013-12-05 11:56:56 +0000618 // If the RHS (False) is 0, we swap the order of the operands
619 // of ISD::SELECT (obviously also inverting the condition) so that we can
620 // take advantage of conditional moves using the $0 register.
621 // Example:
622 // return (a != 0) ? x : 0;
623 // load $reg, x
624 // movz $reg, $0, a
625 if (!FalseC)
Akira Hatanaka7dd7c082012-03-08 02:14:24 +0000626 return SDValue();
627
Andrew Trickef9de2a2013-05-25 02:42:55 +0000628 const SDLoc DL(N);
Akira Hatanaka5fd22482012-06-14 21:10:56 +0000629
Matheus Almeidaa611c0f2013-12-05 11:56:56 +0000630 if (!FalseC->getZExtValue()) {
631 ISD::CondCode CC = cast<CondCodeSDNode>(SetCC.getOperand(2))->get();
632 SDValue True = N->getOperand(1);
Akira Hatanaka5fd22482012-06-14 21:10:56 +0000633
Matheus Almeidaa611c0f2013-12-05 11:56:56 +0000634 SetCC = DAG.getSetCC(DL, SetCC.getValueType(), SetCC.getOperand(0),
635 SetCC.getOperand(1), ISD::getSetCCInverse(CC, true));
636
637 return DAG.getNode(ISD::SELECT, DL, FalseTy, SetCC, False, True);
638 }
639
Matheus Almeidaa6beac12013-12-05 12:07:05 +0000640 // If both operands are integer constants there's a possibility that we
641 // can do some interesting optimizations.
642 SDValue True = N->getOperand(1);
643 ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(True);
644
645 if (!TrueC || !True.getValueType().isInteger())
646 return SDValue();
647
Vasileios Kalintiris36901dd2016-03-01 20:25:43 +0000648 // We'll also ignore MVT::i64 operands as this optimizations proves
649 // to be ineffective because of the required sign extensions as the result
650 // of a SETCC operator is always MVT::i32 for non-vector types.
651 if (True.getValueType() == MVT::i64)
652 return SDValue();
653
Matheus Almeidaa6beac12013-12-05 12:07:05 +0000654 int64_t Diff = TrueC->getSExtValue() - FalseC->getSExtValue();
655
656 // 1) (a < x) ? y : y-1
657 // slti $reg1, a, x
658 // addiu $reg2, $reg1, y-1
Vasileios Kalintiris36901dd2016-03-01 20:25:43 +0000659 if (Diff == 1)
660 return DAG.getNode(ISD::ADD, DL, SetCC.getValueType(), SetCC, False);
Matheus Almeidaa6beac12013-12-05 12:07:05 +0000661
662 // 2) (a < x) ? y-1 : y
663 // slti $reg1, a, x
664 // xor $reg1, $reg1, 1
665 // addiu $reg2, $reg1, y-1
666 if (Diff == -1) {
667 ISD::CondCode CC = cast<CondCodeSDNode>(SetCC.getOperand(2))->get();
668 SetCC = DAG.getSetCC(DL, SetCC.getValueType(), SetCC.getOperand(0),
669 SetCC.getOperand(1), ISD::getSetCCInverse(CC, true));
670 return DAG.getNode(ISD::ADD, DL, SetCC.getValueType(), SetCC, True);
671 }
672
Matheus Almeidaa611c0f2013-12-05 11:56:56 +0000673 // Couldn't optimize.
674 return SDValue();
Akira Hatanaka7dd7c082012-03-08 02:14:24 +0000675}
676
Vasileios Kalintirise741eb22015-03-02 12:47:32 +0000677static SDValue performCMovFPCombine(SDNode *N, SelectionDAG &DAG,
678 TargetLowering::DAGCombinerInfo &DCI,
679 const MipsSubtarget &Subtarget) {
680 if (DCI.isBeforeLegalizeOps())
681 return SDValue();
682
683 SDValue ValueIfTrue = N->getOperand(0), ValueIfFalse = N->getOperand(2);
684
685 ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(ValueIfFalse);
686 if (!FalseC || FalseC->getZExtValue())
687 return SDValue();
688
689 // Since RHS (False) is 0, we swap the order of the True/False operands
690 // (obviously also inverting the condition) so that we can
691 // take advantage of conditional moves using the $0 register.
692 // Example:
693 // return (a != 0) ? x : 0;
694 // load $reg, x
695 // movz $reg, $0, a
696 unsigned Opc = (N->getOpcode() == MipsISD::CMovFP_T) ? MipsISD::CMovFP_F :
697 MipsISD::CMovFP_T;
698
699 SDValue FCC = N->getOperand(1), Glue = N->getOperand(3);
Vasileios Kalintiris2ef28882015-03-04 12:10:18 +0000700 return DAG.getNode(Opc, SDLoc(N), ValueIfFalse.getValueType(),
701 ValueIfFalse, FCC, ValueIfTrue, Glue);
Vasileios Kalintirise741eb22015-03-02 12:47:32 +0000702}
703
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000704static SDValue performANDCombine(SDNode *N, SelectionDAG &DAG,
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000705 TargetLowering::DAGCombinerInfo &DCI,
Eric Christopher1c29a652014-07-18 22:55:25 +0000706 const MipsSubtarget &Subtarget) {
Eric Christopher1c29a652014-07-18 22:55:25 +0000707 if (DCI.isBeforeLegalizeOps() || !Subtarget.hasExtractInsert())
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000708 return SDValue();
709
Petar Jovanovicb71386a2017-03-15 13:10:08 +0000710 SDValue FirstOperand = N->getOperand(0);
711 unsigned FirstOperandOpc = FirstOperand.getOpcode();
712 SDValue Mask = N->getOperand(1);
713 EVT ValTy = N->getValueType(0);
714 SDLoc DL(N);
Akira Hatanaka20cee2e2011-12-05 21:26:34 +0000715
Petar Jovanovicb71386a2017-03-15 13:10:08 +0000716 uint64_t Pos = 0, SMPos, SMSize;
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000717 ConstantSDNode *CN;
Petar Jovanovicb71386a2017-03-15 13:10:08 +0000718 SDValue NewOperand;
719 unsigned Opc;
Akira Hatanaka20cee2e2011-12-05 21:26:34 +0000720
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000721 // Op's second operand must be a shifted mask.
722 if (!(CN = dyn_cast<ConstantSDNode>(Mask)) ||
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000723 !isShiftedMask(CN->getZExtValue(), SMPos, SMSize))
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000724 return SDValue();
725
Petar Jovanovicb71386a2017-03-15 13:10:08 +0000726 if (FirstOperandOpc == ISD::SRA || FirstOperandOpc == ISD::SRL) {
727 // Pattern match EXT.
728 // $dst = and ((sra or srl) $src , pos), (2**size - 1)
729 // => ext $dst, $src, pos, size
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000730
Petar Jovanovicb71386a2017-03-15 13:10:08 +0000731 // The second operand of the shift must be an immediate.
732 if (!(CN = dyn_cast<ConstantSDNode>(FirstOperand.getOperand(1))))
733 return SDValue();
734
735 Pos = CN->getZExtValue();
736
737 // Return if the shifted mask does not start at bit 0 or the sum of its size
738 // and Pos exceeds the word's size.
739 if (SMPos != 0 || Pos + SMSize > ValTy.getSizeInBits())
740 return SDValue();
741
742 Opc = MipsISD::Ext;
743 NewOperand = FirstOperand.getOperand(0);
744 } else if (FirstOperandOpc == ISD::SHL && Subtarget.hasCnMips()) {
745 // Pattern match CINS.
746 // $dst = and (shl $src , pos), mask
747 // => cins $dst, $src, pos, size
748 // mask is a shifted mask with consecutive 1's, pos = shift amount,
749 // size = population count.
750
751 // The second operand of the shift must be an immediate.
752 if (!(CN = dyn_cast<ConstantSDNode>(FirstOperand.getOperand(1))))
753 return SDValue();
754
755 Pos = CN->getZExtValue();
756
757 if (SMPos != Pos || Pos >= ValTy.getSizeInBits() || SMSize >= 32 ||
758 Pos + SMSize > ValTy.getSizeInBits())
759 return SDValue();
760
761 NewOperand = FirstOperand.getOperand(0);
762 // SMSize is 'location' (position) in this case, not size.
763 SMSize--;
764 Opc = MipsISD::CIns;
765 } else {
766 // Pattern match EXT.
767 // $dst = and $src, (2**size - 1) , if size > 16
768 // => ext $dst, $src, pos, size , pos = 0
769
770 // If the mask is <= 0xffff, andi can be used instead.
771 if (CN->getZExtValue() <= 0xffff)
772 return SDValue();
773
774 // Return if the mask doesn't start at position 0.
775 if (SMPos)
776 return SDValue();
777
778 Opc = MipsISD::Ext;
779 NewOperand = FirstOperand;
780 }
781 return DAG.getNode(Opc, DL, ValTy, NewOperand,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000782 DAG.getConstant(Pos, DL, MVT::i32),
783 DAG.getConstant(SMSize, DL, MVT::i32));
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000784}
Jia Liuf54f60f2012-02-28 07:46:26 +0000785
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000786static SDValue performORCombine(SDNode *N, SelectionDAG &DAG,
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000787 TargetLowering::DAGCombinerInfo &DCI,
Eric Christopher1c29a652014-07-18 22:55:25 +0000788 const MipsSubtarget &Subtarget) {
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000789 // Pattern match INS.
790 // $dst = or (and $src1 , mask0), (and (shl $src, pos), mask1),
Jia Liuf54f60f2012-02-28 07:46:26 +0000791 // where mask1 = (2**size - 1) << pos, mask0 = ~mask1
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000792 // => ins $dst, $src, size, pos, $src1
Eric Christopher1c29a652014-07-18 22:55:25 +0000793 if (DCI.isBeforeLegalizeOps() || !Subtarget.hasExtractInsert())
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000794 return SDValue();
795
796 SDValue And0 = N->getOperand(0), And1 = N->getOperand(1);
797 uint64_t SMPos0, SMSize0, SMPos1, SMSize1;
Strahinja Petrovicab9573f2017-05-22 09:06:44 +0000798 ConstantSDNode *CN, *CN1;
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000799
800 // See if Op's first operand matches (and $src1 , mask0).
801 if (And0.getOpcode() != ISD::AND)
802 return SDValue();
803
804 if (!(CN = dyn_cast<ConstantSDNode>(And0.getOperand(1))) ||
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000805 !isShiftedMask(~CN->getSExtValue(), SMPos0, SMSize0))
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000806 return SDValue();
807
808 // See if Op's second operand matches (and (shl $src, pos), mask1).
Strahinja Petrovicab9573f2017-05-22 09:06:44 +0000809 if (And1.getOpcode() == ISD::AND &&
810 And1.getOperand(0).getOpcode() == ISD::SHL) {
811
812 if (!(CN = dyn_cast<ConstantSDNode>(And1.getOperand(1))) ||
813 !isShiftedMask(CN->getZExtValue(), SMPos1, SMSize1))
814 return SDValue();
815
Davide Italianoef9bfe92017-05-26 21:56:19 +0000816 // The shift masks must have the same position and size.
817 if (SMPos0 != SMPos1 || SMSize0 != SMSize1)
818 return SDValue();
Strahinja Petrovicab9573f2017-05-22 09:06:44 +0000819
Davide Italianoef9bfe92017-05-26 21:56:19 +0000820 SDValue Shl = And1.getOperand(0);
Strahinja Petrovicab9573f2017-05-22 09:06:44 +0000821
Davide Italianoef9bfe92017-05-26 21:56:19 +0000822 if (!(CN = dyn_cast<ConstantSDNode>(Shl.getOperand(1))))
823 return SDValue();
Strahinja Petrovicab9573f2017-05-22 09:06:44 +0000824
Davide Italianoef9bfe92017-05-26 21:56:19 +0000825 unsigned Shamt = CN->getZExtValue();
Strahinja Petrovicab9573f2017-05-22 09:06:44 +0000826
Davide Italianoef9bfe92017-05-26 21:56:19 +0000827 // Return if the shift amount and the first bit position of mask are not the
828 // same.
829 EVT ValTy = N->getValueType(0);
830 if ((Shamt != SMPos0) || (SMPos0 + SMSize0 > ValTy.getSizeInBits()))
831 return SDValue();
Strahinja Petrovicab9573f2017-05-22 09:06:44 +0000832
Davide Italianoef9bfe92017-05-26 21:56:19 +0000833 SDLoc DL(N);
834 return DAG.getNode(MipsISD::Ins, DL, ValTy, Shl.getOperand(0),
835 DAG.getConstant(SMPos0, DL, MVT::i32),
836 DAG.getConstant(SMSize0, DL, MVT::i32),
837 And0.getOperand(0));
Strahinja Petrovicab9573f2017-05-22 09:06:44 +0000838 } else {
839 // Pattern match DINS.
840 // $dst = or (and $src, mask0), mask1
841 // where mask0 = ((1 << SMSize0) -1) << SMPos0
842 // => dins $dst, $src, pos, size
843 if (~CN->getSExtValue() == ((((int64_t)1 << SMSize0) - 1) << SMPos0) &&
844 ((SMSize0 + SMPos0 <= 64 && Subtarget.hasMips64r2()) ||
845 (SMSize0 + SMPos0 <= 32))) {
846 // Check if AND instruction has constant as argument
847 bool isConstCase = And1.getOpcode() != ISD::AND;
848 if (And1.getOpcode() == ISD::AND) {
849 if (!(CN1 = dyn_cast<ConstantSDNode>(And1->getOperand(1))))
850 return SDValue();
851 } else {
852 if (!(CN1 = dyn_cast<ConstantSDNode>(N->getOperand(1))))
853 return SDValue();
854 }
855 SDLoc DL(N);
856 EVT ValTy = N->getOperand(0)->getValueType(0);
857 SDValue Const1;
858 SDValue SrlX;
859 if (!isConstCase) {
860 Const1 = DAG.getConstant(SMPos0, DL, MVT::i32);
861 SrlX = DAG.getNode(ISD::SRL, DL, And1->getValueType(0), And1, Const1);
862 }
863 return DAG.getNode(
864 MipsISD::Ins, DL, N->getValueType(0),
865 isConstCase
866 ? DAG.getConstant(CN1->getSExtValue() >> SMPos0, DL, ValTy)
867 : SrlX,
868 DAG.getConstant(SMPos0, DL, MVT::i32),
869 DAG.getConstant(ValTy.getSizeInBits() / 8 < 8 ? SMSize0 & 31
870 : SMSize0,
871 DL, MVT::i32),
872 And0->getOperand(0));
873
874 }
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000875 return SDValue();
Strahinja Petrovicab9573f2017-05-22 09:06:44 +0000876 }
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000877}
Jia Liuf54f60f2012-02-28 07:46:26 +0000878
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000879static SDValue performADDCombine(SDNode *N, SelectionDAG &DAG,
Akira Hatanakadf5205e2012-06-13 20:33:18 +0000880 TargetLowering::DAGCombinerInfo &DCI,
Eric Christopher1c29a652014-07-18 22:55:25 +0000881 const MipsSubtarget &Subtarget) {
Akira Hatanakadf5205e2012-06-13 20:33:18 +0000882 // (add v0, (add v1, abs_lo(tjt))) => (add (add v0, v1), abs_lo(tjt))
883
884 if (DCI.isBeforeLegalizeOps())
885 return SDValue();
886
887 SDValue Add = N->getOperand(1);
888
889 if (Add.getOpcode() != ISD::ADD)
890 return SDValue();
891
892 SDValue Lo = Add.getOperand(1);
893
894 if ((Lo.getOpcode() != MipsISD::Lo) ||
895 (Lo.getOperand(0).getOpcode() != ISD::TargetJumpTable))
896 return SDValue();
897
898 EVT ValTy = N->getValueType(0);
Andrew Trickef9de2a2013-05-25 02:42:55 +0000899 SDLoc DL(N);
Akira Hatanakadf5205e2012-06-13 20:33:18 +0000900
901 SDValue Add1 = DAG.getNode(ISD::ADD, DL, ValTy, N->getOperand(0),
902 Add.getOperand(0));
903 return DAG.getNode(ISD::ADD, DL, ValTy, Add1, Lo);
904}
905
Vasileios Kalintiris3751d412016-04-13 15:07:45 +0000906static SDValue performAssertZextCombine(SDNode *N, SelectionDAG &DAG,
907 TargetLowering::DAGCombinerInfo &DCI,
908 const MipsSubtarget &Subtarget) {
909 SDValue N0 = N->getOperand(0);
910 EVT NarrowerVT = cast<VTSDNode>(N->getOperand(1))->getVT();
911
912 if (N0.getOpcode() != ISD::TRUNCATE)
913 return SDValue();
914
915 if (N0.getOperand(0).getOpcode() != ISD::AssertZext)
916 return SDValue();
917
918 // fold (AssertZext (trunc (AssertZext x))) -> (trunc (AssertZext x))
919 // if the type of the extension of the innermost AssertZext node is
920 // smaller from that of the outermost node, eg:
921 // (AssertZext:i32 (trunc:i32 (AssertZext:i64 X, i32)), i8)
922 // -> (trunc:i32 (AssertZext X, i8))
923 SDValue WiderAssertZext = N0.getOperand(0);
924 EVT WiderVT = cast<VTSDNode>(WiderAssertZext->getOperand(1))->getVT();
925
926 if (NarrowerVT.bitsLT(WiderVT)) {
927 SDValue NewAssertZext = DAG.getNode(
928 ISD::AssertZext, SDLoc(N), WiderAssertZext.getValueType(),
929 WiderAssertZext.getOperand(0), DAG.getValueType(NarrowerVT));
930 return DAG.getNode(ISD::TRUNCATE, SDLoc(N), N->getValueType(0),
931 NewAssertZext);
932 }
933
934 return SDValue();
935}
936
Petar Jovanovicb71386a2017-03-15 13:10:08 +0000937
938static SDValue performSHLCombine(SDNode *N, SelectionDAG &DAG,
939 TargetLowering::DAGCombinerInfo &DCI,
940 const MipsSubtarget &Subtarget) {
941 // Pattern match CINS.
942 // $dst = shl (and $src , imm), pos
943 // => cins $dst, $src, pos, size
944
945 if (DCI.isBeforeLegalizeOps() || !Subtarget.hasCnMips())
946 return SDValue();
947
948 SDValue FirstOperand = N->getOperand(0);
949 unsigned FirstOperandOpc = FirstOperand.getOpcode();
950 SDValue SecondOperand = N->getOperand(1);
951 EVT ValTy = N->getValueType(0);
952 SDLoc DL(N);
953
954 uint64_t Pos = 0, SMPos, SMSize;
955 ConstantSDNode *CN;
956 SDValue NewOperand;
957
958 // The second operand of the shift must be an immediate.
959 if (!(CN = dyn_cast<ConstantSDNode>(SecondOperand)))
960 return SDValue();
961
962 Pos = CN->getZExtValue();
963
964 if (Pos >= ValTy.getSizeInBits())
965 return SDValue();
966
967 if (FirstOperandOpc != ISD::AND)
968 return SDValue();
969
970 // AND's second operand must be a shifted mask.
971 if (!(CN = dyn_cast<ConstantSDNode>(FirstOperand.getOperand(1))) ||
972 !isShiftedMask(CN->getZExtValue(), SMPos, SMSize))
973 return SDValue();
974
975 // Return if the shifted mask does not start at bit 0 or the sum of its size
976 // and Pos exceeds the word's size.
977 if (SMPos != 0 || SMSize > 32 || Pos + SMSize > ValTy.getSizeInBits())
978 return SDValue();
979
980 NewOperand = FirstOperand.getOperand(0);
981 // SMSize is 'location' (position) in this case, not size.
982 SMSize--;
983
984 return DAG.getNode(MipsISD::CIns, DL, ValTy, NewOperand,
985 DAG.getConstant(Pos, DL, MVT::i32),
986 DAG.getConstant(SMSize, DL, MVT::i32));
987}
988
Bruno Cardoso Lopes61a61e92011-02-10 18:05:10 +0000989SDValue MipsTargetLowering::PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI)
Bruno Cardoso Lopes4dc73fa2011-01-18 19:29:17 +0000990 const {
991 SelectionDAG &DAG = DCI.DAG;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000992 unsigned Opc = N->getOpcode();
Bruno Cardoso Lopes4dc73fa2011-01-18 19:29:17 +0000993
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000994 switch (Opc) {
Bruno Cardoso Lopes4dc73fa2011-01-18 19:29:17 +0000995 default: break;
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +0000996 case ISD::SDIVREM:
997 case ISD::UDIVREM:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000998 return performDivRemCombine(N, DAG, DCI, Subtarget);
Akira Hatanaka7dd7c082012-03-08 02:14:24 +0000999 case ISD::SELECT:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001000 return performSELECTCombine(N, DAG, DCI, Subtarget);
Vasileios Kalintirise741eb22015-03-02 12:47:32 +00001001 case MipsISD::CMovFP_F:
1002 case MipsISD::CMovFP_T:
1003 return performCMovFPCombine(N, DAG, DCI, Subtarget);
Akira Hatanaka184b63d2011-08-17 17:45:08 +00001004 case ISD::AND:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001005 return performANDCombine(N, DAG, DCI, Subtarget);
Akira Hatanaka184b63d2011-08-17 17:45:08 +00001006 case ISD::OR:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001007 return performORCombine(N, DAG, DCI, Subtarget);
Akira Hatanakadf5205e2012-06-13 20:33:18 +00001008 case ISD::ADD:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001009 return performADDCombine(N, DAG, DCI, Subtarget);
Vasileios Kalintiris3751d412016-04-13 15:07:45 +00001010 case ISD::AssertZext:
1011 return performAssertZextCombine(N, DAG, DCI, Subtarget);
Petar Jovanovicb71386a2017-03-15 13:10:08 +00001012 case ISD::SHL:
1013 return performSHLCombine(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes4dc73fa2011-01-18 19:29:17 +00001014 }
1015
1016 return SDValue();
1017}
1018
Sanjay Patelf7401292015-11-11 17:24:56 +00001019bool MipsTargetLowering::isCheapToSpeculateCttz() const {
1020 return Subtarget.hasMips32();
1021}
1022
1023bool MipsTargetLowering::isCheapToSpeculateCtlz() const {
1024 return Subtarget.hasMips32();
1025}
1026
Akira Hatanakafabb8cf2012-09-21 23:58:31 +00001027void
1028MipsTargetLowering::LowerOperationWrapper(SDNode *N,
1029 SmallVectorImpl<SDValue> &Results,
1030 SelectionDAG &DAG) const {
1031 SDValue Res = LowerOperation(SDValue(N, 0), DAG);
1032
1033 for (unsigned I = 0, E = Res->getNumValues(); I != E; ++I)
1034 Results.push_back(Res.getValue(I));
1035}
1036
1037void
1038MipsTargetLowering::ReplaceNodeResults(SDNode *N,
1039 SmallVectorImpl<SDValue> &Results,
1040 SelectionDAG &DAG) const {
Akira Hatanaka9da442f2013-04-30 21:17:07 +00001041 return LowerOperationWrapper(N, Results, DAG);
Akira Hatanakafabb8cf2012-09-21 23:58:31 +00001042}
1043
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001044SDValue MipsTargetLowering::
Dan Gohman21cea8a2010-04-17 15:26:15 +00001045LowerOperation(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00001046{
Wesley Peck527da1b2010-11-23 03:31:01 +00001047 switch (Op.getOpcode())
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00001048 {
Simon Dardisba92b032016-09-09 11:06:01 +00001049 case ISD::BRCOND: return lowerBRCOND(Op, DAG);
Akira Hatanakad5a0e092013-03-30 01:15:17 +00001050 case ISD::ConstantPool: return lowerConstantPool(Op, DAG);
1051 case ISD::GlobalAddress: return lowerGlobalAddress(Op, DAG);
1052 case ISD::BlockAddress: return lowerBlockAddress(Op, DAG);
1053 case ISD::GlobalTLSAddress: return lowerGlobalTLSAddress(Op, DAG);
1054 case ISD::JumpTable: return lowerJumpTable(Op, DAG);
Simon Dardisba92b032016-09-09 11:06:01 +00001055 case ISD::SELECT: return lowerSELECT(Op, DAG);
1056 case ISD::SETCC: return lowerSETCC(Op, DAG);
Akira Hatanakad5a0e092013-03-30 01:15:17 +00001057 case ISD::VASTART: return lowerVASTART(Op, DAG);
Daniel Sanders2b553d42014-08-01 09:17:39 +00001058 case ISD::VAARG: return lowerVAARG(Op, DAG);
Akira Hatanakad5a0e092013-03-30 01:15:17 +00001059 case ISD::FCOPYSIGN: return lowerFCOPYSIGN(Op, DAG);
Akira Hatanakad5a0e092013-03-30 01:15:17 +00001060 case ISD::FRAMEADDR: return lowerFRAMEADDR(Op, DAG);
1061 case ISD::RETURNADDR: return lowerRETURNADDR(Op, DAG);
1062 case ISD::EH_RETURN: return lowerEH_RETURN(Op, DAG);
Akira Hatanakad5a0e092013-03-30 01:15:17 +00001063 case ISD::ATOMIC_FENCE: return lowerATOMIC_FENCE(Op, DAG);
1064 case ISD::SHL_PARTS: return lowerShiftLeftParts(Op, DAG);
1065 case ISD::SRA_PARTS: return lowerShiftRightParts(Op, DAG, true);
1066 case ISD::SRL_PARTS: return lowerShiftRightParts(Op, DAG, false);
1067 case ISD::LOAD: return lowerLOAD(Op, DAG);
1068 case ISD::STORE: return lowerSTORE(Op, DAG);
Hal Finkel5081ac22016-09-01 10:28:47 +00001069 case ISD::EH_DWARF_CFA: return lowerEH_DWARF_CFA(Op, DAG);
Akira Hatanaka252f54f2013-05-16 21:17:15 +00001070 case ISD::FP_TO_SINT: return lowerFP_TO_SINT(Op, DAG);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00001071 }
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001072 return SDValue();
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00001073}
1074
Akira Hatanakae2489122011-04-15 21:51:11 +00001075//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00001076// Lower helper functions
Akira Hatanakae2489122011-04-15 21:51:11 +00001077//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00001078
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001079// addLiveIn - This helper function adds the specified physical register to the
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00001080// MachineFunction as a live in value. It also creates a corresponding
1081// virtual register for it.
1082static unsigned
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001083addLiveIn(MachineFunction &MF, unsigned PReg, const TargetRegisterClass *RC)
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00001084{
Chris Lattnera10fff52007-12-31 04:13:23 +00001085 unsigned VReg = MF.getRegInfo().createVirtualRegister(RC);
1086 MF.getRegInfo().addLiveIn(PReg, VReg);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00001087 return VReg;
1088}
1089
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +00001090static MachineBasicBlock *insertDivByZeroTrap(MachineInstr &MI,
Daniel Sanders308181e2014-06-12 10:44:10 +00001091 MachineBasicBlock &MBB,
1092 const TargetInstrInfo &TII,
Zlatko Buljan58d6a952016-04-13 08:02:26 +00001093 bool Is64Bit, bool IsMicroMips) {
Akira Hatanaka1cb02422013-05-20 18:07:43 +00001094 if (NoZeroDivCheck)
1095 return &MBB;
1096
1097 // Insert instruction "teq $divisor_reg, $zero, 7".
1098 MachineBasicBlock::iterator I(MI);
1099 MachineInstrBuilder MIB;
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +00001100 MachineOperand &Divisor = MI.getOperand(2);
1101 MIB = BuildMI(MBB, std::next(I), MI.getDebugLoc(),
Zlatko Buljan58d6a952016-04-13 08:02:26 +00001102 TII.get(IsMicroMips ? Mips::TEQ_MM : Mips::TEQ))
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +00001103 .addReg(Divisor.getReg(), getKillRegState(Divisor.isKill()))
1104 .addReg(Mips::ZERO)
1105 .addImm(7);
Akira Hatanaka1cb02422013-05-20 18:07:43 +00001106
1107 // Use the 32-bit sub-register if this is a 64-bit division.
1108 if (Is64Bit)
1109 MIB->getOperand(0).setSubReg(Mips::sub_32);
1110
Akira Hatanaka86c3c792013-10-15 01:06:30 +00001111 // Clear Divisor's kill flag.
1112 Divisor.setIsKill(false);
Daniel Sanders308181e2014-06-12 10:44:10 +00001113
1114 // We would normally delete the original instruction here but in this case
1115 // we only needed to inject an additional instruction rather than replace it.
1116
Akira Hatanaka1cb02422013-05-20 18:07:43 +00001117 return &MBB;
1118}
1119
Akira Hatanakae4bd0542012-09-27 02:15:57 +00001120MachineBasicBlock *
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +00001121MipsTargetLowering::EmitInstrWithCustomInserter(MachineInstr &MI,
Dan Gohman25c16532010-05-01 00:01:06 +00001122 MachineBasicBlock *BB) const {
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +00001123 switch (MI.getOpcode()) {
Reed Kotler97ba5f22013-02-21 04:22:38 +00001124 default:
1125 llvm_unreachable("Unexpected instr type to insert");
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001126 case Mips::ATOMIC_LOAD_ADD_I8:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001127 return emitAtomicBinaryPartword(MI, BB, 1, Mips::ADDu);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001128 case Mips::ATOMIC_LOAD_ADD_I16:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001129 return emitAtomicBinaryPartword(MI, BB, 2, Mips::ADDu);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001130 case Mips::ATOMIC_LOAD_ADD_I32:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001131 return emitAtomicBinary(MI, BB, 4, Mips::ADDu);
Akira Hatanaka21cbc252011-11-11 04:14:30 +00001132 case Mips::ATOMIC_LOAD_ADD_I64:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001133 return emitAtomicBinary(MI, BB, 8, Mips::DADDu);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001134
1135 case Mips::ATOMIC_LOAD_AND_I8:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001136 return emitAtomicBinaryPartword(MI, BB, 1, Mips::AND);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001137 case Mips::ATOMIC_LOAD_AND_I16:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001138 return emitAtomicBinaryPartword(MI, BB, 2, Mips::AND);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001139 case Mips::ATOMIC_LOAD_AND_I32:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001140 return emitAtomicBinary(MI, BB, 4, Mips::AND);
Akira Hatanaka21cbc252011-11-11 04:14:30 +00001141 case Mips::ATOMIC_LOAD_AND_I64:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001142 return emitAtomicBinary(MI, BB, 8, Mips::AND64);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001143
1144 case Mips::ATOMIC_LOAD_OR_I8:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001145 return emitAtomicBinaryPartword(MI, BB, 1, Mips::OR);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001146 case Mips::ATOMIC_LOAD_OR_I16:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001147 return emitAtomicBinaryPartword(MI, BB, 2, Mips::OR);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001148 case Mips::ATOMIC_LOAD_OR_I32:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001149 return emitAtomicBinary(MI, BB, 4, Mips::OR);
Akira Hatanaka21cbc252011-11-11 04:14:30 +00001150 case Mips::ATOMIC_LOAD_OR_I64:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001151 return emitAtomicBinary(MI, BB, 8, Mips::OR64);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001152
1153 case Mips::ATOMIC_LOAD_XOR_I8:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001154 return emitAtomicBinaryPartword(MI, BB, 1, Mips::XOR);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001155 case Mips::ATOMIC_LOAD_XOR_I16:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001156 return emitAtomicBinaryPartword(MI, BB, 2, Mips::XOR);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001157 case Mips::ATOMIC_LOAD_XOR_I32:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001158 return emitAtomicBinary(MI, BB, 4, Mips::XOR);
Akira Hatanaka21cbc252011-11-11 04:14:30 +00001159 case Mips::ATOMIC_LOAD_XOR_I64:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001160 return emitAtomicBinary(MI, BB, 8, Mips::XOR64);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001161
1162 case Mips::ATOMIC_LOAD_NAND_I8:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001163 return emitAtomicBinaryPartword(MI, BB, 1, 0, true);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001164 case Mips::ATOMIC_LOAD_NAND_I16:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001165 return emitAtomicBinaryPartword(MI, BB, 2, 0, true);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001166 case Mips::ATOMIC_LOAD_NAND_I32:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001167 return emitAtomicBinary(MI, BB, 4, 0, true);
Akira Hatanaka21cbc252011-11-11 04:14:30 +00001168 case Mips::ATOMIC_LOAD_NAND_I64:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001169 return emitAtomicBinary(MI, BB, 8, 0, true);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001170
1171 case Mips::ATOMIC_LOAD_SUB_I8:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001172 return emitAtomicBinaryPartword(MI, BB, 1, Mips::SUBu);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001173 case Mips::ATOMIC_LOAD_SUB_I16:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001174 return emitAtomicBinaryPartword(MI, BB, 2, Mips::SUBu);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001175 case Mips::ATOMIC_LOAD_SUB_I32:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001176 return emitAtomicBinary(MI, BB, 4, Mips::SUBu);
Akira Hatanaka21cbc252011-11-11 04:14:30 +00001177 case Mips::ATOMIC_LOAD_SUB_I64:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001178 return emitAtomicBinary(MI, BB, 8, Mips::DSUBu);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001179
1180 case Mips::ATOMIC_SWAP_I8:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001181 return emitAtomicBinaryPartword(MI, BB, 1, 0);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001182 case Mips::ATOMIC_SWAP_I16:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001183 return emitAtomicBinaryPartword(MI, BB, 2, 0);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001184 case Mips::ATOMIC_SWAP_I32:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001185 return emitAtomicBinary(MI, BB, 4, 0);
Akira Hatanaka21cbc252011-11-11 04:14:30 +00001186 case Mips::ATOMIC_SWAP_I64:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001187 return emitAtomicBinary(MI, BB, 8, 0);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001188
Simon Dardis7577ce22017-03-09 14:03:26 +00001189 case Mips::ATOMIC_CMP_SWAP_I8:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001190 return emitAtomicCmpSwapPartword(MI, BB, 1);
Simon Dardis7577ce22017-03-09 14:03:26 +00001191 case Mips::ATOMIC_CMP_SWAP_I16:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001192 return emitAtomicCmpSwapPartword(MI, BB, 2);
Simon Dardis7577ce22017-03-09 14:03:26 +00001193 case Mips::ATOMIC_CMP_SWAP_I32:
1194 return emitAtomicCmpSwap(MI, BB, 4);
1195 case Mips::ATOMIC_CMP_SWAP_I64:
1196 return emitAtomicCmpSwap(MI, BB, 8);
Akira Hatanaka1cb02422013-05-20 18:07:43 +00001197 case Mips::PseudoSDIV:
1198 case Mips::PseudoUDIV:
Daniel Sanders308181e2014-06-12 10:44:10 +00001199 case Mips::DIV:
1200 case Mips::DIVU:
1201 case Mips::MOD:
1202 case Mips::MODU:
Zlatko Buljan58d6a952016-04-13 08:02:26 +00001203 return insertDivByZeroTrap(MI, *BB, *Subtarget.getInstrInfo(), false,
1204 false);
1205 case Mips::SDIV_MM_Pseudo:
1206 case Mips::UDIV_MM_Pseudo:
1207 case Mips::SDIV_MM:
1208 case Mips::UDIV_MM:
1209 case Mips::DIV_MMR6:
1210 case Mips::DIVU_MMR6:
1211 case Mips::MOD_MMR6:
1212 case Mips::MODU_MMR6:
1213 return insertDivByZeroTrap(MI, *BB, *Subtarget.getInstrInfo(), false, true);
Akira Hatanaka1cb02422013-05-20 18:07:43 +00001214 case Mips::PseudoDSDIV:
1215 case Mips::PseudoDUDIV:
Daniel Sanders308181e2014-06-12 10:44:10 +00001216 case Mips::DDIV:
1217 case Mips::DDIVU:
1218 case Mips::DMOD:
1219 case Mips::DMODU:
Zlatko Buljan58d6a952016-04-13 08:02:26 +00001220 return insertDivByZeroTrap(MI, *BB, *Subtarget.getInstrInfo(), true, false);
1221 case Mips::DDIV_MM64R6:
1222 case Mips::DDIVU_MM64R6:
1223 case Mips::DMOD_MM64R6:
1224 case Mips::DMODU_MM64R6:
1225 return insertDivByZeroTrap(MI, *BB, *Subtarget.getInstrInfo(), true, true);
Daniel Sanders0fa60412014-06-12 13:39:06 +00001226 case Mips::SEL_D:
Zlatko Buljancd242c12016-06-09 11:15:53 +00001227 case Mips::SEL_D_MMR6:
Daniel Sanders0fa60412014-06-12 13:39:06 +00001228 return emitSEL_D(MI, BB);
Vasileios Kalintirisf53f7852014-12-12 14:41:37 +00001229
1230 case Mips::PseudoSELECT_I:
Vasileios Kalintiris8edbcad2014-12-12 15:16:46 +00001231 case Mips::PseudoSELECT_I64:
Vasileios Kalintirisf53f7852014-12-12 14:41:37 +00001232 case Mips::PseudoSELECT_S:
1233 case Mips::PseudoSELECT_D32:
Vasileios Kalintiris8edbcad2014-12-12 15:16:46 +00001234 case Mips::PseudoSELECT_D64:
Vasileios Kalintiris36901dd2016-03-01 20:25:43 +00001235 return emitPseudoSELECT(MI, BB, false, Mips::BNE);
Vasileios Kalintirisf53f7852014-12-12 14:41:37 +00001236 case Mips::PseudoSELECTFP_F_I:
Vasileios Kalintiris8edbcad2014-12-12 15:16:46 +00001237 case Mips::PseudoSELECTFP_F_I64:
Vasileios Kalintirisf53f7852014-12-12 14:41:37 +00001238 case Mips::PseudoSELECTFP_F_S:
1239 case Mips::PseudoSELECTFP_F_D32:
Vasileios Kalintiris8edbcad2014-12-12 15:16:46 +00001240 case Mips::PseudoSELECTFP_F_D64:
Vasileios Kalintirisf53f7852014-12-12 14:41:37 +00001241 return emitPseudoSELECT(MI, BB, true, Mips::BC1F);
1242 case Mips::PseudoSELECTFP_T_I:
Vasileios Kalintiris8edbcad2014-12-12 15:16:46 +00001243 case Mips::PseudoSELECTFP_T_I64:
Vasileios Kalintirisf53f7852014-12-12 14:41:37 +00001244 case Mips::PseudoSELECTFP_T_S:
1245 case Mips::PseudoSELECTFP_T_D32:
Vasileios Kalintiris8edbcad2014-12-12 15:16:46 +00001246 case Mips::PseudoSELECTFP_T_D64:
Vasileios Kalintirisf53f7852014-12-12 14:41:37 +00001247 return emitPseudoSELECT(MI, BB, true, Mips::BC1T);
Akira Hatanakaa5352702011-03-31 18:26:17 +00001248 }
Bruno Cardoso Lopese683bba2008-07-29 19:05:28 +00001249}
1250
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001251// This function also handles Mips::ATOMIC_SWAP_I32 (when BinOpcode == 0), and
1252// Mips::ATOMIC_LOAD_NAND_I32 (when Nand == true)
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +00001253MachineBasicBlock *MipsTargetLowering::emitAtomicBinary(MachineInstr &MI,
1254 MachineBasicBlock *BB,
1255 unsigned Size,
1256 unsigned BinOpcode,
1257 bool Nand) const {
Akira Hatanaka21cbc252011-11-11 04:14:30 +00001258 assert((Size == 4 || Size == 8) && "Unsupported size for EmitAtomicBinary.");
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001259
1260 MachineFunction *MF = BB->getParent();
1261 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Akira Hatanaka21cbc252011-11-11 04:14:30 +00001262 const TargetRegisterClass *RC = getRegClassFor(MVT::getIntegerVT(Size * 8));
Eric Christopher96e72c62015-01-29 23:27:36 +00001263 const TargetInstrInfo *TII = Subtarget.getInstrInfo();
Simon Dardis4fbf76f2016-06-14 11:29:28 +00001264 const bool ArePtrs64bit = ABI.ArePtrs64bit();
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +00001265 DebugLoc DL = MI.getDebugLoc();
Akira Hatanaka21cbc252011-11-11 04:14:30 +00001266 unsigned LL, SC, AND, NOR, ZERO, BEQ;
1267
1268 if (Size == 4) {
Daniel Sanders6a803f62014-06-16 13:13:03 +00001269 if (isMicroMips) {
1270 LL = Mips::LL_MM;
1271 SC = Mips::SC_MM;
1272 } else {
Simon Dardis4fbf76f2016-06-14 11:29:28 +00001273 LL = Subtarget.hasMips32r6()
1274 ? (ArePtrs64bit ? Mips::LL64_R6 : Mips::LL_R6)
1275 : (ArePtrs64bit ? Mips::LL64 : Mips::LL);
1276 SC = Subtarget.hasMips32r6()
1277 ? (ArePtrs64bit ? Mips::SC64_R6 : Mips::SC_R6)
1278 : (ArePtrs64bit ? Mips::SC64 : Mips::SC);
Daniel Sanders6a803f62014-06-16 13:13:03 +00001279 }
Simon Dardis4fbf76f2016-06-14 11:29:28 +00001280
Akira Hatanaka21cbc252011-11-11 04:14:30 +00001281 AND = Mips::AND;
1282 NOR = Mips::NOR;
1283 ZERO = Mips::ZERO;
1284 BEQ = Mips::BEQ;
Daniel Sanders6a803f62014-06-16 13:13:03 +00001285 } else {
Daniel Sandersbdcfab12014-07-24 09:47:14 +00001286 LL = Subtarget.hasMips64r6() ? Mips::LLD_R6 : Mips::LLD;
1287 SC = Subtarget.hasMips64r6() ? Mips::SCD_R6 : Mips::SCD;
Akira Hatanaka21cbc252011-11-11 04:14:30 +00001288 AND = Mips::AND64;
1289 NOR = Mips::NOR64;
1290 ZERO = Mips::ZERO_64;
1291 BEQ = Mips::BEQ64;
1292 }
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001293
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +00001294 unsigned OldVal = MI.getOperand(0).getReg();
1295 unsigned Ptr = MI.getOperand(1).getReg();
1296 unsigned Incr = MI.getOperand(2).getReg();
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001297
Akira Hatanaka0e019592011-07-19 20:11:17 +00001298 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
1299 unsigned AndRes = RegInfo.createVirtualRegister(RC);
1300 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001301
1302 // insert new blocks after the current block
1303 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1304 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1305 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Duncan P. N. Exon Smith78691482015-10-20 00:15:20 +00001306 MachineFunction::iterator It = ++BB->getIterator();
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001307 MF->insert(It, loopMBB);
1308 MF->insert(It, exitMBB);
1309
1310 // Transfer the remainder of BB and its successor edges to exitMBB.
1311 exitMBB->splice(exitMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001312 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001313 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1314
1315 // thisMBB:
1316 // ...
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001317 // fallthrough --> loopMBB
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001318 BB->addSuccessor(loopMBB);
Akira Hatanaka08636b42011-07-19 17:09:53 +00001319 loopMBB->addSuccessor(loopMBB);
1320 loopMBB->addSuccessor(exitMBB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001321
1322 // loopMBB:
1323 // ll oldval, 0(ptr)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001324 // <binop> storeval, oldval, incr
1325 // sc success, storeval, 0(ptr)
1326 // beq success, $0, loopMBB
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001327 BB = loopMBB;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001328 BuildMI(BB, DL, TII->get(LL), OldVal).addReg(Ptr).addImm(0);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001329 if (Nand) {
Akira Hatanaka0e019592011-07-19 20:11:17 +00001330 // and andres, oldval, incr
1331 // nor storeval, $0, andres
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001332 BuildMI(BB, DL, TII->get(AND), AndRes).addReg(OldVal).addReg(Incr);
1333 BuildMI(BB, DL, TII->get(NOR), StoreVal).addReg(ZERO).addReg(AndRes);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001334 } else if (BinOpcode) {
Akira Hatanaka0e019592011-07-19 20:11:17 +00001335 // <binop> storeval, oldval, incr
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001336 BuildMI(BB, DL, TII->get(BinOpcode), StoreVal).addReg(OldVal).addReg(Incr);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001337 } else {
Akira Hatanaka0e019592011-07-19 20:11:17 +00001338 StoreVal = Incr;
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001339 }
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001340 BuildMI(BB, DL, TII->get(SC), Success).addReg(StoreVal).addReg(Ptr).addImm(0);
1341 BuildMI(BB, DL, TII->get(BEQ)).addReg(Success).addReg(ZERO).addMBB(loopMBB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001342
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +00001343 MI.eraseFromParent(); // The instruction is gone now.
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001344
Akira Hatanakae4e9a592011-07-19 03:42:13 +00001345 return exitMBB;
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001346}
1347
Daniel Sanders6a803f62014-06-16 13:13:03 +00001348MachineBasicBlock *MipsTargetLowering::emitSignExtendToI32InReg(
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +00001349 MachineInstr &MI, MachineBasicBlock *BB, unsigned Size, unsigned DstReg,
Daniel Sanders6a803f62014-06-16 13:13:03 +00001350 unsigned SrcReg) const {
Eric Christopher96e72c62015-01-29 23:27:36 +00001351 const TargetInstrInfo *TII = Subtarget.getInstrInfo();
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +00001352 const DebugLoc &DL = MI.getDebugLoc();
Daniel Sanders6a803f62014-06-16 13:13:03 +00001353
Eric Christopher1c29a652014-07-18 22:55:25 +00001354 if (Subtarget.hasMips32r2() && Size == 1) {
Daniel Sanders6a803f62014-06-16 13:13:03 +00001355 BuildMI(BB, DL, TII->get(Mips::SEB), DstReg).addReg(SrcReg);
1356 return BB;
1357 }
1358
Eric Christopher1c29a652014-07-18 22:55:25 +00001359 if (Subtarget.hasMips32r2() && Size == 2) {
Daniel Sanders6a803f62014-06-16 13:13:03 +00001360 BuildMI(BB, DL, TII->get(Mips::SEH), DstReg).addReg(SrcReg);
1361 return BB;
1362 }
1363
1364 MachineFunction *MF = BB->getParent();
1365 MachineRegisterInfo &RegInfo = MF->getRegInfo();
1366 const TargetRegisterClass *RC = getRegClassFor(MVT::i32);
1367 unsigned ScrReg = RegInfo.createVirtualRegister(RC);
1368
1369 assert(Size < 32);
1370 int64_t ShiftImm = 32 - (Size * 8);
1371
1372 BuildMI(BB, DL, TII->get(Mips::SLL), ScrReg).addReg(SrcReg).addImm(ShiftImm);
1373 BuildMI(BB, DL, TII->get(Mips::SRA), DstReg).addReg(ScrReg).addImm(ShiftImm);
1374
1375 return BB;
1376}
1377
1378MachineBasicBlock *MipsTargetLowering::emitAtomicBinaryPartword(
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +00001379 MachineInstr &MI, MachineBasicBlock *BB, unsigned Size, unsigned BinOpcode,
Daniel Sanders6a803f62014-06-16 13:13:03 +00001380 bool Nand) const {
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001381 assert((Size == 1 || Size == 2) &&
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00001382 "Unsupported size for EmitAtomicBinaryPartial.");
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001383
1384 MachineFunction *MF = BB->getParent();
1385 MachineRegisterInfo &RegInfo = MF->getRegInfo();
1386 const TargetRegisterClass *RC = getRegClassFor(MVT::i32);
Simon Dardis4fbf76f2016-06-14 11:29:28 +00001387 const bool ArePtrs64bit = ABI.ArePtrs64bit();
Simon Dardisa2d8cc32016-04-28 16:26:43 +00001388 const TargetRegisterClass *RCp =
1389 getRegClassFor(ArePtrs64bit ? MVT::i64 : MVT::i32);
Eric Christopher96e72c62015-01-29 23:27:36 +00001390 const TargetInstrInfo *TII = Subtarget.getInstrInfo();
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +00001391 DebugLoc DL = MI.getDebugLoc();
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001392
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +00001393 unsigned Dest = MI.getOperand(0).getReg();
1394 unsigned Ptr = MI.getOperand(1).getReg();
1395 unsigned Incr = MI.getOperand(2).getReg();
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001396
Simon Dardisa2d8cc32016-04-28 16:26:43 +00001397 unsigned AlignedAddr = RegInfo.createVirtualRegister(RCp);
Akira Hatanaka0e019592011-07-19 20:11:17 +00001398 unsigned ShiftAmt = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001399 unsigned Mask = RegInfo.createVirtualRegister(RC);
1400 unsigned Mask2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka0e019592011-07-19 20:11:17 +00001401 unsigned NewVal = RegInfo.createVirtualRegister(RC);
1402 unsigned OldVal = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001403 unsigned Incr2 = RegInfo.createVirtualRegister(RC);
Simon Dardisa2d8cc32016-04-28 16:26:43 +00001404 unsigned MaskLSB2 = RegInfo.createVirtualRegister(RCp);
Akira Hatanaka0e019592011-07-19 20:11:17 +00001405 unsigned PtrLSB2 = RegInfo.createVirtualRegister(RC);
1406 unsigned MaskUpper = RegInfo.createVirtualRegister(RC);
1407 unsigned AndRes = RegInfo.createVirtualRegister(RC);
1408 unsigned BinOpRes = RegInfo.createVirtualRegister(RC);
Akira Hatanaka9663dd32011-07-19 20:56:53 +00001409 unsigned MaskedOldVal0 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka0e019592011-07-19 20:11:17 +00001410 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
1411 unsigned MaskedOldVal1 = RegInfo.createVirtualRegister(RC);
1412 unsigned SrlRes = RegInfo.createVirtualRegister(RC);
Akira Hatanaka0e019592011-07-19 20:11:17 +00001413 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001414
Simon Dardis4fbf76f2016-06-14 11:29:28 +00001415 unsigned LL, SC;
1416 if (isMicroMips) {
1417 LL = Mips::LL_MM;
1418 SC = Mips::SC_MM;
1419 } else {
1420 LL = Subtarget.hasMips32r6() ? (ArePtrs64bit ? Mips::LL64_R6 : Mips::LL_R6)
1421 : (ArePtrs64bit ? Mips::LL64 : Mips::LL);
1422 SC = Subtarget.hasMips32r6() ? (ArePtrs64bit ? Mips::SC64_R6 : Mips::SC_R6)
1423 : (ArePtrs64bit ? Mips::SC64 : Mips::SC);
1424 }
1425
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001426 // insert new blocks after the current block
1427 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1428 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Akira Hatanakae4e9a592011-07-19 03:42:13 +00001429 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001430 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Duncan P. N. Exon Smith78691482015-10-20 00:15:20 +00001431 MachineFunction::iterator It = ++BB->getIterator();
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001432 MF->insert(It, loopMBB);
Akira Hatanakae4e9a592011-07-19 03:42:13 +00001433 MF->insert(It, sinkMBB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001434 MF->insert(It, exitMBB);
1435
1436 // Transfer the remainder of BB and its successor edges to exitMBB.
1437 exitMBB->splice(exitMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001438 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001439 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1440
Akira Hatanaka08636b42011-07-19 17:09:53 +00001441 BB->addSuccessor(loopMBB);
1442 loopMBB->addSuccessor(loopMBB);
1443 loopMBB->addSuccessor(sinkMBB);
1444 sinkMBB->addSuccessor(exitMBB);
1445
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001446 // thisMBB:
Akira Hatanaka0e019592011-07-19 20:11:17 +00001447 // addiu masklsb2,$0,-4 # 0xfffffffc
1448 // and alignedaddr,ptr,masklsb2
1449 // andi ptrlsb2,ptr,3
1450 // sll shiftamt,ptrlsb2,3
1451 // ori maskupper,$0,255 # 0xff
1452 // sll mask,maskupper,shiftamt
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001453 // nor mask2,$0,mask
Akira Hatanaka0e019592011-07-19 20:11:17 +00001454 // sll incr2,incr,shiftamt
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001455
1456 int64_t MaskImm = (Size == 1) ? 255 : 65535;
Simon Dardisa2d8cc32016-04-28 16:26:43 +00001457 BuildMI(BB, DL, TII->get(ABI.GetPtrAddiuOp()), MaskLSB2)
1458 .addReg(ABI.GetNullPtr()).addImm(-4);
1459 BuildMI(BB, DL, TII->get(ABI.GetPtrAndOp()), AlignedAddr)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001460 .addReg(Ptr).addReg(MaskLSB2);
Simon Dardisa2d8cc32016-04-28 16:26:43 +00001461 BuildMI(BB, DL, TII->get(Mips::ANDi), PtrLSB2)
1462 .addReg(Ptr, 0, ArePtrs64bit ? Mips::sub_32 : 0).addImm(3);
Eric Christopher1c29a652014-07-18 22:55:25 +00001463 if (Subtarget.isLittle()) {
Akira Hatanaka2bf97332013-05-31 03:25:44 +00001464 BuildMI(BB, DL, TII->get(Mips::SLL), ShiftAmt).addReg(PtrLSB2).addImm(3);
1465 } else {
1466 unsigned Off = RegInfo.createVirtualRegister(RC);
1467 BuildMI(BB, DL, TII->get(Mips::XORi), Off)
1468 .addReg(PtrLSB2).addImm((Size == 1) ? 3 : 2);
1469 BuildMI(BB, DL, TII->get(Mips::SLL), ShiftAmt).addReg(Off).addImm(3);
1470 }
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001471 BuildMI(BB, DL, TII->get(Mips::ORi), MaskUpper)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001472 .addReg(Mips::ZERO).addImm(MaskImm);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001473 BuildMI(BB, DL, TII->get(Mips::SLLV), Mask)
Akira Hatanaka1af66c92013-07-01 20:39:53 +00001474 .addReg(MaskUpper).addReg(ShiftAmt);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001475 BuildMI(BB, DL, TII->get(Mips::NOR), Mask2).addReg(Mips::ZERO).addReg(Mask);
Akira Hatanaka1af66c92013-07-01 20:39:53 +00001476 BuildMI(BB, DL, TII->get(Mips::SLLV), Incr2).addReg(Incr).addReg(ShiftAmt);
Bruno Cardoso Lopesf771a0f2011-05-31 20:25:26 +00001477
Akira Hatanaka27292632011-07-18 18:52:12 +00001478 // atomic.load.binop
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001479 // loopMBB:
Akira Hatanaka0e019592011-07-19 20:11:17 +00001480 // ll oldval,0(alignedaddr)
1481 // binop binopres,oldval,incr2
1482 // and newval,binopres,mask
1483 // and maskedoldval0,oldval,mask2
1484 // or storeval,maskedoldval0,newval
1485 // sc success,storeval,0(alignedaddr)
1486 // beq success,$0,loopMBB
1487
Akira Hatanaka27292632011-07-18 18:52:12 +00001488 // atomic.swap
1489 // loopMBB:
Akira Hatanaka0e019592011-07-19 20:11:17 +00001490 // ll oldval,0(alignedaddr)
Akira Hatanakae4503582011-07-19 18:14:26 +00001491 // and newval,incr2,mask
Akira Hatanaka0e019592011-07-19 20:11:17 +00001492 // and maskedoldval0,oldval,mask2
1493 // or storeval,maskedoldval0,newval
1494 // sc success,storeval,0(alignedaddr)
1495 // beq success,$0,loopMBB
Akira Hatanaka27292632011-07-18 18:52:12 +00001496
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001497 BB = loopMBB;
Jozef Kolek2f27d572014-12-18 16:39:29 +00001498 BuildMI(BB, DL, TII->get(LL), OldVal).addReg(AlignedAddr).addImm(0);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001499 if (Nand) {
Akira Hatanaka0e019592011-07-19 20:11:17 +00001500 // and andres, oldval, incr2
1501 // nor binopres, $0, andres
1502 // and newval, binopres, mask
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001503 BuildMI(BB, DL, TII->get(Mips::AND), AndRes).addReg(OldVal).addReg(Incr2);
1504 BuildMI(BB, DL, TII->get(Mips::NOR), BinOpRes)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001505 .addReg(Mips::ZERO).addReg(AndRes);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001506 BuildMI(BB, DL, TII->get(Mips::AND), NewVal).addReg(BinOpRes).addReg(Mask);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001507 } else if (BinOpcode) {
Akira Hatanaka0e019592011-07-19 20:11:17 +00001508 // <binop> binopres, oldval, incr2
1509 // and newval, binopres, mask
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001510 BuildMI(BB, DL, TII->get(BinOpcode), BinOpRes).addReg(OldVal).addReg(Incr2);
1511 BuildMI(BB, DL, TII->get(Mips::AND), NewVal).addReg(BinOpRes).addReg(Mask);
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00001512 } else { // atomic.swap
Akira Hatanaka0e019592011-07-19 20:11:17 +00001513 // and newval, incr2, mask
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001514 BuildMI(BB, DL, TII->get(Mips::AND), NewVal).addReg(Incr2).addReg(Mask);
Akira Hatanakae4503582011-07-19 18:14:26 +00001515 }
Jia Liuf54f60f2012-02-28 07:46:26 +00001516
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001517 BuildMI(BB, DL, TII->get(Mips::AND), MaskedOldVal0)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001518 .addReg(OldVal).addReg(Mask2);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001519 BuildMI(BB, DL, TII->get(Mips::OR), StoreVal)
Akira Hatanaka9663dd32011-07-19 20:56:53 +00001520 .addReg(MaskedOldVal0).addReg(NewVal);
Jozef Kolek2f27d572014-12-18 16:39:29 +00001521 BuildMI(BB, DL, TII->get(SC), Success)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001522 .addReg(StoreVal).addReg(AlignedAddr).addImm(0);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001523 BuildMI(BB, DL, TII->get(Mips::BEQ))
Akira Hatanaka0e019592011-07-19 20:11:17 +00001524 .addReg(Success).addReg(Mips::ZERO).addMBB(loopMBB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001525
Akira Hatanakae4e9a592011-07-19 03:42:13 +00001526 // sinkMBB:
Akira Hatanaka0e019592011-07-19 20:11:17 +00001527 // and maskedoldval1,oldval,mask
1528 // srl srlres,maskedoldval1,shiftamt
Daniel Sanders6a803f62014-06-16 13:13:03 +00001529 // sign_extend dest,srlres
Akira Hatanakae4e9a592011-07-19 03:42:13 +00001530 BB = sinkMBB;
Akira Hatanakae97bd812011-07-19 03:14:58 +00001531
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001532 BuildMI(BB, DL, TII->get(Mips::AND), MaskedOldVal1)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001533 .addReg(OldVal).addReg(Mask);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001534 BuildMI(BB, DL, TII->get(Mips::SRLV), SrlRes)
Akira Hatanaka1af66c92013-07-01 20:39:53 +00001535 .addReg(MaskedOldVal1).addReg(ShiftAmt);
Daniel Sanders6a803f62014-06-16 13:13:03 +00001536 BB = emitSignExtendToI32InReg(MI, BB, Size, Dest, SrlRes);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001537
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +00001538 MI.eraseFromParent(); // The instruction is gone now.
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001539
Akira Hatanakae4e9a592011-07-19 03:42:13 +00001540 return exitMBB;
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001541}
1542
Simon Dardis7577ce22017-03-09 14:03:26 +00001543MachineBasicBlock *MipsTargetLowering::emitAtomicCmpSwap(MachineInstr &MI,
1544 MachineBasicBlock *BB,
1545 unsigned Size) const {
1546 assert((Size == 4 || Size == 8) && "Unsupported size for EmitAtomicCmpSwap.");
1547
1548 MachineFunction *MF = BB->getParent();
1549 MachineRegisterInfo &RegInfo = MF->getRegInfo();
1550 const TargetRegisterClass *RC = getRegClassFor(MVT::getIntegerVT(Size * 8));
1551 const TargetInstrInfo *TII = Subtarget.getInstrInfo();
1552 const bool ArePtrs64bit = ABI.ArePtrs64bit();
1553 DebugLoc DL = MI.getDebugLoc();
1554 unsigned LL, SC, ZERO, BNE, BEQ;
1555
1556 if (Size == 4) {
1557 if (isMicroMips) {
1558 LL = Mips::LL_MM;
1559 SC = Mips::SC_MM;
1560 } else {
1561 LL = Subtarget.hasMips32r6()
1562 ? (ArePtrs64bit ? Mips::LL64_R6 : Mips::LL_R6)
1563 : (ArePtrs64bit ? Mips::LL64 : Mips::LL);
1564 SC = Subtarget.hasMips32r6()
1565 ? (ArePtrs64bit ? Mips::SC64_R6 : Mips::SC_R6)
1566 : (ArePtrs64bit ? Mips::SC64 : Mips::SC);
1567 }
1568
1569 ZERO = Mips::ZERO;
1570 BNE = Mips::BNE;
1571 BEQ = Mips::BEQ;
1572 } else {
1573 LL = Subtarget.hasMips64r6() ? Mips::LLD_R6 : Mips::LLD;
1574 SC = Subtarget.hasMips64r6() ? Mips::SCD_R6 : Mips::SCD;
1575 ZERO = Mips::ZERO_64;
1576 BNE = Mips::BNE64;
1577 BEQ = Mips::BEQ64;
1578 }
1579
1580 unsigned Dest = MI.getOperand(0).getReg();
1581 unsigned Ptr = MI.getOperand(1).getReg();
1582 unsigned OldVal = MI.getOperand(2).getReg();
1583 unsigned NewVal = MI.getOperand(3).getReg();
1584
1585 unsigned Success = RegInfo.createVirtualRegister(RC);
1586
1587 // insert new blocks after the current block
1588 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1589 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1590 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1591 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1592 MachineFunction::iterator It = ++BB->getIterator();
1593 MF->insert(It, loop1MBB);
1594 MF->insert(It, loop2MBB);
1595 MF->insert(It, exitMBB);
1596
1597 // Transfer the remainder of BB and its successor edges to exitMBB.
1598 exitMBB->splice(exitMBB->begin(), BB,
1599 std::next(MachineBasicBlock::iterator(MI)), BB->end());
1600 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1601
1602 // thisMBB:
1603 // ...
1604 // fallthrough --> loop1MBB
1605 BB->addSuccessor(loop1MBB);
1606 loop1MBB->addSuccessor(exitMBB);
1607 loop1MBB->addSuccessor(loop2MBB);
1608 loop2MBB->addSuccessor(loop1MBB);
1609 loop2MBB->addSuccessor(exitMBB);
1610
1611 // loop1MBB:
1612 // ll dest, 0(ptr)
1613 // bne dest, oldval, exitMBB
1614 BB = loop1MBB;
1615 BuildMI(BB, DL, TII->get(LL), Dest).addReg(Ptr).addImm(0);
1616 BuildMI(BB, DL, TII->get(BNE))
1617 .addReg(Dest).addReg(OldVal).addMBB(exitMBB);
1618
1619 // loop2MBB:
1620 // sc success, newval, 0(ptr)
1621 // beq success, $0, loop1MBB
1622 BB = loop2MBB;
1623 BuildMI(BB, DL, TII->get(SC), Success)
1624 .addReg(NewVal).addReg(Ptr).addImm(0);
1625 BuildMI(BB, DL, TII->get(BEQ))
1626 .addReg(Success).addReg(ZERO).addMBB(loop1MBB);
1627
1628 MI.eraseFromParent(); // The instruction is gone now.
1629
1630 return exitMBB;
1631}
1632
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +00001633MachineBasicBlock *MipsTargetLowering::emitAtomicCmpSwapPartword(
1634 MachineInstr &MI, MachineBasicBlock *BB, unsigned Size) const {
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001635 assert((Size == 1 || Size == 2) &&
1636 "Unsupported size for EmitAtomicCmpSwapPartial.");
1637
1638 MachineFunction *MF = BB->getParent();
1639 MachineRegisterInfo &RegInfo = MF->getRegInfo();
1640 const TargetRegisterClass *RC = getRegClassFor(MVT::i32);
Simon Dardis4fbf76f2016-06-14 11:29:28 +00001641 const bool ArePtrs64bit = ABI.ArePtrs64bit();
Zoran Jovanovic2f6845b2016-04-13 16:02:25 +00001642 const TargetRegisterClass *RCp =
1643 getRegClassFor(ArePtrs64bit ? MVT::i64 : MVT::i32);
Eric Christopher96e72c62015-01-29 23:27:36 +00001644 const TargetInstrInfo *TII = Subtarget.getInstrInfo();
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +00001645 DebugLoc DL = MI.getDebugLoc();
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001646
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +00001647 unsigned Dest = MI.getOperand(0).getReg();
1648 unsigned Ptr = MI.getOperand(1).getReg();
1649 unsigned CmpVal = MI.getOperand(2).getReg();
1650 unsigned NewVal = MI.getOperand(3).getReg();
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001651
Zoran Jovanovic2f6845b2016-04-13 16:02:25 +00001652 unsigned AlignedAddr = RegInfo.createVirtualRegister(RCp);
Akira Hatanaka0e019592011-07-19 20:11:17 +00001653 unsigned ShiftAmt = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001654 unsigned Mask = RegInfo.createVirtualRegister(RC);
1655 unsigned Mask2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka0e019592011-07-19 20:11:17 +00001656 unsigned ShiftedCmpVal = RegInfo.createVirtualRegister(RC);
Simon Dardis7577ce22017-03-09 14:03:26 +00001657 unsigned OldVal = RegInfo.createVirtualRegister(RC);
1658 unsigned MaskedOldVal0 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka0e019592011-07-19 20:11:17 +00001659 unsigned ShiftedNewVal = RegInfo.createVirtualRegister(RC);
Zoran Jovanovic2f6845b2016-04-13 16:02:25 +00001660 unsigned MaskLSB2 = RegInfo.createVirtualRegister(RCp);
Akira Hatanaka0e019592011-07-19 20:11:17 +00001661 unsigned PtrLSB2 = RegInfo.createVirtualRegister(RC);
1662 unsigned MaskUpper = RegInfo.createVirtualRegister(RC);
1663 unsigned MaskedCmpVal = RegInfo.createVirtualRegister(RC);
1664 unsigned MaskedNewVal = RegInfo.createVirtualRegister(RC);
Simon Dardis7577ce22017-03-09 14:03:26 +00001665 unsigned MaskedOldVal1 = RegInfo.createVirtualRegister(RC);
1666 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
1667 unsigned SrlRes = RegInfo.createVirtualRegister(RC);
1668 unsigned Success = RegInfo.createVirtualRegister(RC);
1669 unsigned LL, SC;
1670
1671 if (isMicroMips) {
1672 LL = Mips::LL_MM;
1673 SC = Mips::SC_MM;
1674 } else {
1675 LL = Subtarget.hasMips32r6() ? (ArePtrs64bit ? Mips::LL64_R6 : Mips::LL_R6)
1676 : (ArePtrs64bit ? Mips::LL64 : Mips::LL);
1677 SC = Subtarget.hasMips32r6() ? (ArePtrs64bit ? Mips::SC64_R6 : Mips::SC_R6)
1678 : (ArePtrs64bit ? Mips::SC64 : Mips::SC);
1679 }
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001680
1681 // insert new blocks after the current block
1682 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Simon Dardis7577ce22017-03-09 14:03:26 +00001683 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1684 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1685 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001686 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Duncan P. N. Exon Smith78691482015-10-20 00:15:20 +00001687 MachineFunction::iterator It = ++BB->getIterator();
Simon Dardis7577ce22017-03-09 14:03:26 +00001688 MF->insert(It, loop1MBB);
1689 MF->insert(It, loop2MBB);
1690 MF->insert(It, sinkMBB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001691 MF->insert(It, exitMBB);
1692
1693 // Transfer the remainder of BB and its successor edges to exitMBB.
1694 exitMBB->splice(exitMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001695 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001696 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1697
Simon Dardis7577ce22017-03-09 14:03:26 +00001698 BB->addSuccessor(loop1MBB);
1699 loop1MBB->addSuccessor(sinkMBB);
1700 loop1MBB->addSuccessor(loop2MBB);
1701 loop2MBB->addSuccessor(loop1MBB);
1702 loop2MBB->addSuccessor(sinkMBB);
1703 sinkMBB->addSuccessor(exitMBB);
Akira Hatanaka08636b42011-07-19 17:09:53 +00001704
Akira Hatanakae4503582011-07-19 18:14:26 +00001705 // FIXME: computation of newval2 can be moved to loop2MBB.
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001706 // thisMBB:
Akira Hatanaka0e019592011-07-19 20:11:17 +00001707 // addiu masklsb2,$0,-4 # 0xfffffffc
1708 // and alignedaddr,ptr,masklsb2
1709 // andi ptrlsb2,ptr,3
Zoran Jovanovic2f6845b2016-04-13 16:02:25 +00001710 // xori ptrlsb2,ptrlsb2,3 # Only for BE
Akira Hatanaka0e019592011-07-19 20:11:17 +00001711 // sll shiftamt,ptrlsb2,3
1712 // ori maskupper,$0,255 # 0xff
1713 // sll mask,maskupper,shiftamt
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001714 // nor mask2,$0,mask
Akira Hatanaka0e019592011-07-19 20:11:17 +00001715 // andi maskedcmpval,cmpval,255
1716 // sll shiftedcmpval,maskedcmpval,shiftamt
1717 // andi maskednewval,newval,255
1718 // sll shiftednewval,maskednewval,shiftamt
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001719 int64_t MaskImm = (Size == 1) ? 255 : 65535;
Zoran Jovanovic2f6845b2016-04-13 16:02:25 +00001720 BuildMI(BB, DL, TII->get(ArePtrs64bit ? Mips::DADDiu : Mips::ADDiu), MaskLSB2)
1721 .addReg(ABI.GetNullPtr()).addImm(-4);
1722 BuildMI(BB, DL, TII->get(ArePtrs64bit ? Mips::AND64 : Mips::AND), AlignedAddr)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001723 .addReg(Ptr).addReg(MaskLSB2);
Zoran Jovanovic2f6845b2016-04-13 16:02:25 +00001724 BuildMI(BB, DL, TII->get(Mips::ANDi), PtrLSB2)
1725 .addReg(Ptr, 0, ArePtrs64bit ? Mips::sub_32 : 0).addImm(3);
Eric Christopher1c29a652014-07-18 22:55:25 +00001726 if (Subtarget.isLittle()) {
Akira Hatanaka2bf97332013-05-31 03:25:44 +00001727 BuildMI(BB, DL, TII->get(Mips::SLL), ShiftAmt).addReg(PtrLSB2).addImm(3);
1728 } else {
1729 unsigned Off = RegInfo.createVirtualRegister(RC);
1730 BuildMI(BB, DL, TII->get(Mips::XORi), Off)
1731 .addReg(PtrLSB2).addImm((Size == 1) ? 3 : 2);
1732 BuildMI(BB, DL, TII->get(Mips::SLL), ShiftAmt).addReg(Off).addImm(3);
1733 }
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001734 BuildMI(BB, DL, TII->get(Mips::ORi), MaskUpper)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001735 .addReg(Mips::ZERO).addImm(MaskImm);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001736 BuildMI(BB, DL, TII->get(Mips::SLLV), Mask)
Akira Hatanaka1af66c92013-07-01 20:39:53 +00001737 .addReg(MaskUpper).addReg(ShiftAmt);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001738 BuildMI(BB, DL, TII->get(Mips::NOR), Mask2).addReg(Mips::ZERO).addReg(Mask);
1739 BuildMI(BB, DL, TII->get(Mips::ANDi), MaskedCmpVal)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001740 .addReg(CmpVal).addImm(MaskImm);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001741 BuildMI(BB, DL, TII->get(Mips::SLLV), ShiftedCmpVal)
Akira Hatanaka1af66c92013-07-01 20:39:53 +00001742 .addReg(MaskedCmpVal).addReg(ShiftAmt);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001743 BuildMI(BB, DL, TII->get(Mips::ANDi), MaskedNewVal)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001744 .addReg(NewVal).addImm(MaskImm);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001745 BuildMI(BB, DL, TII->get(Mips::SLLV), ShiftedNewVal)
Akira Hatanaka1af66c92013-07-01 20:39:53 +00001746 .addReg(MaskedNewVal).addReg(ShiftAmt);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001747
Simon Dardis7577ce22017-03-09 14:03:26 +00001748 // loop1MBB:
1749 // ll oldval,0(alginedaddr)
1750 // and maskedoldval0,oldval,mask
1751 // bne maskedoldval0,shiftedcmpval,sinkMBB
1752 BB = loop1MBB;
1753 BuildMI(BB, DL, TII->get(LL), OldVal).addReg(AlignedAddr).addImm(0);
1754 BuildMI(BB, DL, TII->get(Mips::AND), MaskedOldVal0)
1755 .addReg(OldVal).addReg(Mask);
1756 BuildMI(BB, DL, TII->get(Mips::BNE))
1757 .addReg(MaskedOldVal0).addReg(ShiftedCmpVal).addMBB(sinkMBB);
1758
1759 // loop2MBB:
1760 // and maskedoldval1,oldval,mask2
1761 // or storeval,maskedoldval1,shiftednewval
1762 // sc success,storeval,0(alignedaddr)
1763 // beq success,$0,loop1MBB
1764 BB = loop2MBB;
1765 BuildMI(BB, DL, TII->get(Mips::AND), MaskedOldVal1)
1766 .addReg(OldVal).addReg(Mask2);
1767 BuildMI(BB, DL, TII->get(Mips::OR), StoreVal)
1768 .addReg(MaskedOldVal1).addReg(ShiftedNewVal);
1769 BuildMI(BB, DL, TII->get(SC), Success)
1770 .addReg(StoreVal).addReg(AlignedAddr).addImm(0);
1771 BuildMI(BB, DL, TII->get(Mips::BEQ))
1772 .addReg(Success).addReg(Mips::ZERO).addMBB(loop1MBB);
1773
1774 // sinkMBB:
1775 // srl srlres,maskedoldval0,shiftamt
1776 // sign_extend dest,srlres
1777 BB = sinkMBB;
1778
1779 BuildMI(BB, DL, TII->get(Mips::SRLV), SrlRes)
1780 .addReg(MaskedOldVal0).addReg(ShiftAmt);
1781 BB = emitSignExtendToI32InReg(MI, BB, Size, Dest, SrlRes);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001782
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +00001783 MI.eraseFromParent(); // The instruction is gone now.
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001784
Akira Hatanakae4e9a592011-07-19 03:42:13 +00001785 return exitMBB;
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001786}
1787
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +00001788MachineBasicBlock *MipsTargetLowering::emitSEL_D(MachineInstr &MI,
Daniel Sanders0fa60412014-06-12 13:39:06 +00001789 MachineBasicBlock *BB) const {
1790 MachineFunction *MF = BB->getParent();
Eric Christopher96e72c62015-01-29 23:27:36 +00001791 const TargetRegisterInfo *TRI = Subtarget.getRegisterInfo();
1792 const TargetInstrInfo *TII = Subtarget.getInstrInfo();
Daniel Sanders0fa60412014-06-12 13:39:06 +00001793 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +00001794 DebugLoc DL = MI.getDebugLoc();
Daniel Sanders0fa60412014-06-12 13:39:06 +00001795 MachineBasicBlock::iterator II(MI);
1796
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +00001797 unsigned Fc = MI.getOperand(1).getReg();
Daniel Sanders0fa60412014-06-12 13:39:06 +00001798 const auto &FGR64RegClass = TRI->getRegClass(Mips::FGR64RegClassID);
1799
1800 unsigned Fc2 = RegInfo.createVirtualRegister(FGR64RegClass);
1801
1802 BuildMI(*BB, II, DL, TII->get(Mips::SUBREG_TO_REG), Fc2)
1803 .addImm(0)
1804 .addReg(Fc)
1805 .addImm(Mips::sub_lo);
1806
1807 // We don't erase the original instruction, we just replace the condition
1808 // register with the 64-bit super-register.
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +00001809 MI.getOperand(1).setReg(Fc2);
Daniel Sanders0fa60412014-06-12 13:39:06 +00001810
1811 return BB;
1812}
1813
Simon Dardisba92b032016-09-09 11:06:01 +00001814SDValue MipsTargetLowering::lowerBRCOND(SDValue Op, SelectionDAG &DAG) const {
1815 // The first operand is the chain, the second is the condition, the third is
1816 // the block to branch to if the condition is true.
1817 SDValue Chain = Op.getOperand(0);
1818 SDValue Dest = Op.getOperand(2);
1819 SDLoc DL(Op);
1820
1821 assert(!Subtarget.hasMips32r6() && !Subtarget.hasMips64r6());
1822 SDValue CondRes = createFPCmp(DAG, Op.getOperand(1));
1823
1824 // Return if flag is not set by a floating point comparison.
1825 if (CondRes.getOpcode() != MipsISD::FPCmp)
1826 return Op;
1827
1828 SDValue CCNode = CondRes.getOperand(2);
1829 Mips::CondCode CC =
1830 (Mips::CondCode)cast<ConstantSDNode>(CCNode)->getZExtValue();
1831 unsigned Opc = invertFPCondCodeUser(CC) ? Mips::BRANCH_F : Mips::BRANCH_T;
1832 SDValue BrCode = DAG.getConstant(Opc, DL, MVT::i32);
1833 SDValue FCC0 = DAG.getRegister(Mips::FCC0, MVT::i32);
1834 return DAG.getNode(MipsISD::FPBrcond, DL, Op.getValueType(), Chain, BrCode,
1835 FCC0, Dest, CondRes);
1836}
1837
1838SDValue MipsTargetLowering::
1839lowerSELECT(SDValue Op, SelectionDAG &DAG) const
1840{
1841 assert(!Subtarget.hasMips32r6() && !Subtarget.hasMips64r6());
1842 SDValue Cond = createFPCmp(DAG, Op.getOperand(0));
1843
1844 // Return if flag is not set by a floating point comparison.
1845 if (Cond.getOpcode() != MipsISD::FPCmp)
1846 return Op;
1847
1848 return createCMovFP(DAG, Cond, Op.getOperand(1), Op.getOperand(2),
1849 SDLoc(Op));
1850}
1851
1852SDValue MipsTargetLowering::lowerSETCC(SDValue Op, SelectionDAG &DAG) const {
1853 assert(!Subtarget.hasMips32r6() && !Subtarget.hasMips64r6());
1854 SDValue Cond = createFPCmp(DAG, Op);
1855
1856 assert(Cond.getOpcode() == MipsISD::FPCmp &&
1857 "Floating point operand expected.");
1858
1859 SDLoc DL(Op);
1860 SDValue True = DAG.getConstant(1, DL, MVT::i32);
1861 SDValue False = DAG.getConstant(0, DL, MVT::i32);
1862
1863 return createCMovFP(DAG, Cond, True, False, DL);
1864}
1865
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001866SDValue MipsTargetLowering::lowerGlobalAddress(SDValue Op,
Dan Gohman21cea8a2010-04-17 15:26:15 +00001867 SelectionDAG &DAG) const {
Akira Hatanakad8f10ce2013-09-27 19:51:35 +00001868 EVT Ty = Op.getValueType();
1869 GlobalAddressSDNode *N = cast<GlobalAddressSDNode>(Op);
1870 const GlobalValue *GV = N->getGlobal();
Bruno Cardoso Lopes2a241572008-07-29 19:29:50 +00001871
Simon Dardisca74dd72017-01-27 11:36:52 +00001872 if (!isPositionIndependent()) {
Eric Christopher36fe0282015-02-03 07:22:52 +00001873 const MipsTargetObjectFile *TLOF =
1874 static_cast<const MipsTargetObjectFile *>(
1875 getTargetMachine().getObjFileLowering());
Peter Collingbourne67335642016-10-24 19:23:39 +00001876 const GlobalObject *GO = GV->getBaseObject();
1877 if (GO && TLOF->IsGlobalInSmallSection(GO, getTargetMachine()))
Sasa Stankovicb38db1e2014-11-06 13:20:12 +00001878 // %gp_rel relocation
Daniel Sanders9a4f2c52015-01-24 14:35:11 +00001879 return getAddrGPRel(N, SDLoc(N), Ty, DAG);
Akira Hatanaka56d5f1b2012-11-21 20:30:40 +00001880
Simon Dardisca74dd72017-01-27 11:36:52 +00001881 // %hi/%lo relocation
1882 return Subtarget.hasSym32() ? getAddrNonPIC(N, SDLoc(N), Ty, DAG)
1883 // %highest/%higher/%hi/%lo relocation
1884 : getAddrNonPICSym64(N, SDLoc(N), Ty, DAG);
Bruno Cardoso Lopes2a241572008-07-29 19:29:50 +00001885 }
1886
Rafael Espindolab2b6a852016-06-27 12:33:33 +00001887 // Every other architecture would use shouldAssumeDSOLocal in here, but
1888 // mips is special.
Rafael Espindola97ca8272016-06-27 23:21:07 +00001889 // * In PIC code mips requires got loads even for local statics!
Rafael Espindolab2b6a852016-06-27 12:33:33 +00001890 // * To save on got entries, for local statics the got entry contains the
1891 // page and an additional add instruction takes care of the low bits.
1892 // * It is legal to access a hidden symbol with a non hidden undefined,
1893 // so one cannot guarantee that all access to a hidden symbol will know
1894 // it is hidden.
1895 // * Mips linkers don't support creating a page and a full got entry for
1896 // the same symbol.
1897 // * Given all that, we have to use a full got entry for hidden symbols :-(
Rafael Espindola1ac1fa82016-06-27 03:19:40 +00001898 if (GV->hasLocalLinkage())
Eric Christopher96e72c62015-01-29 23:27:36 +00001899 return getAddrLocal(N, SDLoc(N), Ty, DAG, ABI.IsN32() || ABI.IsN64());
Akira Hatanaka56d5f1b2012-11-21 20:30:40 +00001900
Akira Hatanakabb6e74a2012-11-21 20:40:38 +00001901 if (LargeGOT)
Alex Lorenze40c8a22015-08-11 23:09:45 +00001902 return getAddrGlobalLargeGOT(
1903 N, SDLoc(N), Ty, DAG, MipsII::MO_GOT_HI16, MipsII::MO_GOT_LO16,
1904 DAG.getEntryNode(),
1905 MachinePointerInfo::getGOT(DAG.getMachineFunction()));
Akira Hatanakabb6e74a2012-11-21 20:40:38 +00001906
Alex Lorenze40c8a22015-08-11 23:09:45 +00001907 return getAddrGlobal(
1908 N, SDLoc(N), Ty, DAG,
Daniel Sandersfe98b2f2016-05-03 13:35:44 +00001909 (ABI.IsN32() || ABI.IsN64()) ? MipsII::MO_GOT_DISP : MipsII::MO_GOT,
Alex Lorenze40c8a22015-08-11 23:09:45 +00001910 DAG.getEntryNode(), MachinePointerInfo::getGOT(DAG.getMachineFunction()));
Bruno Cardoso Lopes2a241572008-07-29 19:29:50 +00001911}
1912
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001913SDValue MipsTargetLowering::lowerBlockAddress(SDValue Op,
Bruno Cardoso Lopesf8198e42011-03-04 20:01:52 +00001914 SelectionDAG &DAG) const {
Akira Hatanakad8f10ce2013-09-27 19:51:35 +00001915 BlockAddressSDNode *N = cast<BlockAddressSDNode>(Op);
1916 EVT Ty = Op.getValueType();
Akira Hatanaka30f97cf2013-09-25 00:30:25 +00001917
Simon Dardisca74dd72017-01-27 11:36:52 +00001918 if (!isPositionIndependent())
1919 return Subtarget.hasSym32() ? getAddrNonPIC(N, SDLoc(N), Ty, DAG)
1920 : getAddrNonPICSym64(N, SDLoc(N), Ty, DAG);
Akira Hatanakad8f10ce2013-09-27 19:51:35 +00001921
Eric Christopher96e72c62015-01-29 23:27:36 +00001922 return getAddrLocal(N, SDLoc(N), Ty, DAG, ABI.IsN32() || ABI.IsN64());
Bruno Cardoso Lopesf8198e42011-03-04 20:01:52 +00001923}
1924
Bruno Cardoso Lopes2a241572008-07-29 19:29:50 +00001925SDValue MipsTargetLowering::
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001926lowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes2a241572008-07-29 19:29:50 +00001927{
Akira Hatanakabff84e12011-12-14 18:26:41 +00001928 // If the relocation model is PIC, use the General Dynamic TLS Model or
1929 // Local Dynamic TLS model, otherwise use the Initial Exec or
1930 // Local Exec TLS Model.
Bruno Cardoso Lopesbf3c1252011-05-31 02:53:58 +00001931
1932 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chih-Hung Hsieh1e859582015-07-28 16:24:05 +00001933 if (DAG.getTarget().Options.EmulatedTLS)
1934 return LowerToTLSEmulatedModel(GA, DAG);
1935
Andrew Trickef9de2a2013-05-25 02:42:55 +00001936 SDLoc DL(GA);
Bruno Cardoso Lopesbf3c1252011-05-31 02:53:58 +00001937 const GlobalValue *GV = GA->getGlobal();
Mehdi Amini44ede332015-07-09 02:09:04 +00001938 EVT PtrVT = getPointerTy(DAG.getDataLayout());
Bruno Cardoso Lopesbf3c1252011-05-31 02:53:58 +00001939
Hans Wennborgaea41202012-05-04 09:40:39 +00001940 TLSModel::Model model = getTargetMachine().getTLSModel(GV);
1941
1942 if (model == TLSModel::GeneralDynamic || model == TLSModel::LocalDynamic) {
Hans Wennborg245917b2012-06-04 14:02:08 +00001943 // General Dynamic and Local Dynamic TLS Model.
1944 unsigned Flag = (model == TLSModel::LocalDynamic) ? MipsII::MO_TLSLDM
1945 : MipsII::MO_TLSGD;
1946
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001947 SDValue TGA = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 0, Flag);
1948 SDValue Argument = DAG.getNode(MipsISD::Wrapper, DL, PtrVT,
1949 getGlobalReg(DAG, PtrVT), TGA);
Akira Hatanakaf10ee842011-12-08 21:05:38 +00001950 unsigned PtrSize = PtrVT.getSizeInBits();
1951 IntegerType *PtrTy = Type::getIntNTy(*DAG.getContext(), PtrSize);
1952
Benjamin Kramer64ba50a2011-12-11 12:21:34 +00001953 SDValue TlsGetAddr = DAG.getExternalSymbol("__tls_get_addr", PtrVT);
Bruno Cardoso Lopesbf3c1252011-05-31 02:53:58 +00001954
1955 ArgListTy Args;
1956 ArgListEntry Entry;
1957 Entry.Node = Argument;
Akira Hatanakadee6c822011-12-08 20:34:32 +00001958 Entry.Ty = PtrTy;
Bruno Cardoso Lopesbf3c1252011-05-31 02:53:58 +00001959 Args.push_back(Entry);
Jia Liuf54f60f2012-02-28 07:46:26 +00001960
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00001961 TargetLowering::CallLoweringInfo CLI(DAG);
Nirav Daveac6081c2017-03-18 00:44:07 +00001962 CLI.setDebugLoc(DL)
1963 .setChain(DAG.getEntryNode())
1964 .setLibCallee(CallingConv::C, PtrTy, TlsGetAddr, std::move(Args));
Justin Holewinskiaa583972012-05-25 16:35:28 +00001965 std::pair<SDValue, SDValue> CallResult = LowerCallTo(CLI);
Bruno Cardoso Lopesbf3c1252011-05-31 02:53:58 +00001966
Akira Hatanakabff84e12011-12-14 18:26:41 +00001967 SDValue Ret = CallResult.first;
1968
Hans Wennborgaea41202012-05-04 09:40:39 +00001969 if (model != TLSModel::LocalDynamic)
Akira Hatanakabff84e12011-12-14 18:26:41 +00001970 return Ret;
1971
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001972 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 0,
Akira Hatanakabff84e12011-12-14 18:26:41 +00001973 MipsII::MO_DTPREL_HI);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001974 SDValue Hi = DAG.getNode(MipsISD::Hi, DL, PtrVT, TGAHi);
1975 SDValue TGALo = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 0,
Akira Hatanakabff84e12011-12-14 18:26:41 +00001976 MipsII::MO_DTPREL_LO);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001977 SDValue Lo = DAG.getNode(MipsISD::Lo, DL, PtrVT, TGALo);
1978 SDValue Add = DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Ret);
1979 return DAG.getNode(ISD::ADD, DL, PtrVT, Add, Lo);
Bruno Cardoso Lopesbf3c1252011-05-31 02:53:58 +00001980 }
Akira Hatanaka5b350be2011-06-21 01:02:03 +00001981
1982 SDValue Offset;
Hans Wennborgaea41202012-05-04 09:40:39 +00001983 if (model == TLSModel::InitialExec) {
Akira Hatanaka5b350be2011-06-21 01:02:03 +00001984 // Initial Exec TLS Model
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001985 SDValue TGA = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 0,
Akira Hatanaka5b350be2011-06-21 01:02:03 +00001986 MipsII::MO_GOTTPREL);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001987 TGA = DAG.getNode(MipsISD::Wrapper, DL, PtrVT, getGlobalReg(DAG, PtrVT),
Akira Hatanakab049aef2012-02-24 22:34:47 +00001988 TGA);
Justin Lebar9c375812016-07-15 18:27:10 +00001989 Offset =
1990 DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), TGA, MachinePointerInfo());
Akira Hatanaka5b350be2011-06-21 01:02:03 +00001991 } else {
1992 // Local Exec TLS Model
Hans Wennborgaea41202012-05-04 09:40:39 +00001993 assert(model == TLSModel::LocalExec);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001994 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 0,
Akira Hatanaka5b350be2011-06-21 01:02:03 +00001995 MipsII::MO_TPREL_HI);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001996 SDValue TGALo = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 0,
Akira Hatanaka5b350be2011-06-21 01:02:03 +00001997 MipsII::MO_TPREL_LO);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001998 SDValue Hi = DAG.getNode(MipsISD::Hi, DL, PtrVT, TGAHi);
1999 SDValue Lo = DAG.getNode(MipsISD::Lo, DL, PtrVT, TGALo);
2000 Offset = DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Lo);
Akira Hatanaka5b350be2011-06-21 01:02:03 +00002001 }
2002
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002003 SDValue ThreadPointer = DAG.getNode(MipsISD::ThreadPointer, DL, PtrVT);
2004 return DAG.getNode(ISD::ADD, DL, PtrVT, ThreadPointer, Offset);
Bruno Cardoso Lopes2a241572008-07-29 19:29:50 +00002005}
2006
2007SDValue MipsTargetLowering::
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002008lowerJumpTable(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopesb4391322007-11-12 19:49:57 +00002009{
Akira Hatanakad8f10ce2013-09-27 19:51:35 +00002010 JumpTableSDNode *N = cast<JumpTableSDNode>(Op);
2011 EVT Ty = Op.getValueType();
Akira Hatanaka30f97cf2013-09-25 00:30:25 +00002012
Simon Dardisca74dd72017-01-27 11:36:52 +00002013 if (!isPositionIndependent())
2014 return Subtarget.hasSym32() ? getAddrNonPIC(N, SDLoc(N), Ty, DAG)
2015 : getAddrNonPICSym64(N, SDLoc(N), Ty, DAG);
Akira Hatanakad8f10ce2013-09-27 19:51:35 +00002016
Eric Christopher96e72c62015-01-29 23:27:36 +00002017 return getAddrLocal(N, SDLoc(N), Ty, DAG, ABI.IsN32() || ABI.IsN64());
Bruno Cardoso Lopesb4391322007-11-12 19:49:57 +00002018}
2019
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002020SDValue MipsTargetLowering::
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002021lowerConstantPool(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopesa6ce3ce2008-07-09 04:15:08 +00002022{
Akira Hatanakad8f10ce2013-09-27 19:51:35 +00002023 ConstantPoolSDNode *N = cast<ConstantPoolSDNode>(Op);
2024 EVT Ty = Op.getValueType();
Bruno Cardoso Lopes2db07582009-11-25 12:17:58 +00002025
Simon Dardisca74dd72017-01-27 11:36:52 +00002026 if (!isPositionIndependent()) {
Eric Christopher36fe0282015-02-03 07:22:52 +00002027 const MipsTargetObjectFile *TLOF =
2028 static_cast<const MipsTargetObjectFile *>(
2029 getTargetMachine().getObjFileLowering());
Sasa Stankovicb38db1e2014-11-06 13:20:12 +00002030
Mehdi Aminibd7287e2015-07-16 06:11:10 +00002031 if (TLOF->IsConstantInSmallSection(DAG.getDataLayout(), N->getConstVal(),
2032 getTargetMachine()))
Sasa Stankovicb38db1e2014-11-06 13:20:12 +00002033 // %gp_rel relocation
Daniel Sanders9a4f2c52015-01-24 14:35:11 +00002034 return getAddrGPRel(N, SDLoc(N), Ty, DAG);
Sasa Stankovicb38db1e2014-11-06 13:20:12 +00002035
Simon Dardisca74dd72017-01-27 11:36:52 +00002036 return Subtarget.hasSym32() ? getAddrNonPIC(N, SDLoc(N), Ty, DAG)
2037 : getAddrNonPICSym64(N, SDLoc(N), Ty, DAG);
Sasa Stankovicb38db1e2014-11-06 13:20:12 +00002038 }
Bruno Cardoso Lopesfdb4cec2008-07-23 16:01:50 +00002039
Simon Dardisca74dd72017-01-27 11:36:52 +00002040 return getAddrLocal(N, SDLoc(N), Ty, DAG, ABI.IsN32() || ABI.IsN64());
Bruno Cardoso Lopesa6ce3ce2008-07-09 04:15:08 +00002041}
2042
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002043SDValue MipsTargetLowering::lowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman31ae5862010-04-17 14:41:14 +00002044 MachineFunction &MF = DAG.getMachineFunction();
2045 MipsFunctionInfo *FuncInfo = MF.getInfo<MipsFunctionInfo>();
2046
Andrew Trickef9de2a2013-05-25 02:42:55 +00002047 SDLoc DL(Op);
Dan Gohman31ae5862010-04-17 14:41:14 +00002048 SDValue FI = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
Mehdi Amini44ede332015-07-09 02:09:04 +00002049 getPointerTy(MF.getDataLayout()));
Bruno Cardoso Lopesd59cddc2010-02-06 21:00:02 +00002050
2051 // vastart just stores the address of the VarArgsFrameIndex slot into the
2052 // memory location argument.
2053 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002054 return DAG.getStore(Op.getOperand(0), DL, FI, Op.getOperand(1),
Justin Lebar9c375812016-07-15 18:27:10 +00002055 MachinePointerInfo(SV));
Bruno Cardoso Lopesd59cddc2010-02-06 21:00:02 +00002056}
Jia Liuf54f60f2012-02-28 07:46:26 +00002057
Daniel Sanders2b553d42014-08-01 09:17:39 +00002058SDValue MipsTargetLowering::lowerVAARG(SDValue Op, SelectionDAG &DAG) const {
2059 SDNode *Node = Op.getNode();
2060 EVT VT = Node->getValueType(0);
2061 SDValue Chain = Node->getOperand(0);
2062 SDValue VAListPtr = Node->getOperand(1);
2063 unsigned Align = Node->getConstantOperandVal(3);
2064 const Value *SV = cast<SrcValueSDNode>(Node->getOperand(2))->getValue();
2065 SDLoc DL(Node);
Eric Christopher96e72c62015-01-29 23:27:36 +00002066 unsigned ArgSlotSizeInBytes = (ABI.IsN32() || ABI.IsN64()) ? 8 : 4;
Daniel Sanders2b553d42014-08-01 09:17:39 +00002067
Justin Lebar9c375812016-07-15 18:27:10 +00002068 SDValue VAListLoad = DAG.getLoad(getPointerTy(DAG.getDataLayout()), DL, Chain,
2069 VAListPtr, MachinePointerInfo(SV));
Daniel Sanders2b553d42014-08-01 09:17:39 +00002070 SDValue VAList = VAListLoad;
2071
2072 // Re-align the pointer if necessary.
2073 // It should only ever be necessary for 64-bit types on O32 since the minimum
2074 // argument alignment is the same as the maximum type alignment for N32/N64.
2075 //
2076 // FIXME: We currently align too often. The code generator doesn't notice
2077 // when the pointer is still aligned from the last va_arg (or pair of
2078 // va_args for the i64 on O32 case).
2079 if (Align > getMinStackArgumentAlignment()) {
2080 assert(((Align & (Align-1)) == 0) && "Expected Align to be a power of 2");
2081
2082 VAList = DAG.getNode(ISD::ADD, DL, VAList.getValueType(), VAList,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002083 DAG.getConstant(Align - 1, DL, VAList.getValueType()));
Daniel Sanders2b553d42014-08-01 09:17:39 +00002084
2085 VAList = DAG.getNode(ISD::AND, DL, VAList.getValueType(), VAList,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002086 DAG.getConstant(-(int64_t)Align, DL,
Daniel Sanders2b553d42014-08-01 09:17:39 +00002087 VAList.getValueType()));
2088 }
2089
2090 // Increment the pointer, VAList, to the next vaarg.
Mehdi Aminia749f2a2015-07-09 02:09:52 +00002091 auto &TD = DAG.getDataLayout();
2092 unsigned ArgSizeInBytes =
2093 TD.getTypeAllocSize(VT.getTypeForEVT(*DAG.getContext()));
Rui Ueyamada00f2f2016-01-14 21:06:47 +00002094 SDValue Tmp3 =
2095 DAG.getNode(ISD::ADD, DL, VAList.getValueType(), VAList,
2096 DAG.getConstant(alignTo(ArgSizeInBytes, ArgSlotSizeInBytes),
2097 DL, VAList.getValueType()));
Daniel Sanders2b553d42014-08-01 09:17:39 +00002098 // Store the incremented VAList to the legalized pointer
2099 Chain = DAG.getStore(VAListLoad.getValue(1), DL, Tmp3, VAListPtr,
Justin Lebar9c375812016-07-15 18:27:10 +00002100 MachinePointerInfo(SV));
Daniel Sanders2b553d42014-08-01 09:17:39 +00002101
2102 // In big-endian mode we must adjust the pointer when the load size is smaller
2103 // than the argument slot size. We must also reduce the known alignment to
2104 // match. For example in the N64 ABI, we must add 4 bytes to the offset to get
2105 // the correct half of the slot, and reduce the alignment from 8 (slot
2106 // alignment) down to 4 (type alignment).
2107 if (!Subtarget.isLittle() && ArgSizeInBytes < ArgSlotSizeInBytes) {
2108 unsigned Adjustment = ArgSlotSizeInBytes - ArgSizeInBytes;
2109 VAList = DAG.getNode(ISD::ADD, DL, VAListPtr.getValueType(), VAList,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002110 DAG.getIntPtrConstant(Adjustment, DL));
Daniel Sanders2b553d42014-08-01 09:17:39 +00002111 }
2112 // Load the actual argument out of the pointer VAList
Justin Lebar9c375812016-07-15 18:27:10 +00002113 return DAG.getLoad(VT, DL, Chain, VAList, MachinePointerInfo());
Daniel Sanders2b553d42014-08-01 09:17:39 +00002114}
2115
Akira Hatanaka4a3836b2013-10-09 23:36:17 +00002116static SDValue lowerFCOPYSIGN32(SDValue Op, SelectionDAG &DAG,
2117 bool HasExtractInsert) {
Akira Hatanaka4f5c8422012-04-11 22:13:04 +00002118 EVT TyX = Op.getOperand(0).getValueType();
2119 EVT TyY = Op.getOperand(1).getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00002120 SDLoc DL(Op);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002121 SDValue Const1 = DAG.getConstant(1, DL, MVT::i32);
2122 SDValue Const31 = DAG.getConstant(31, DL, MVT::i32);
Akira Hatanaka4f5c8422012-04-11 22:13:04 +00002123 SDValue Res;
2124
2125 // If operand is of type f64, extract the upper 32-bit. Otherwise, bitcast it
2126 // to i32.
2127 SDValue X = (TyX == MVT::f32) ?
2128 DAG.getNode(ISD::BITCAST, DL, MVT::i32, Op.getOperand(0)) :
2129 DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32, Op.getOperand(0),
2130 Const1);
2131 SDValue Y = (TyY == MVT::f32) ?
2132 DAG.getNode(ISD::BITCAST, DL, MVT::i32, Op.getOperand(1)) :
2133 DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32, Op.getOperand(1),
2134 Const1);
2135
Akira Hatanaka4a3836b2013-10-09 23:36:17 +00002136 if (HasExtractInsert) {
Akira Hatanaka4f5c8422012-04-11 22:13:04 +00002137 // ext E, Y, 31, 1 ; extract bit31 of Y
2138 // ins X, E, 31, 1 ; insert extracted bit at bit31 of X
2139 SDValue E = DAG.getNode(MipsISD::Ext, DL, MVT::i32, Y, Const31, Const1);
2140 Res = DAG.getNode(MipsISD::Ins, DL, MVT::i32, E, Const31, Const1, X);
2141 } else {
2142 // sll SllX, X, 1
2143 // srl SrlX, SllX, 1
2144 // srl SrlY, Y, 31
2145 // sll SllY, SrlX, 31
2146 // or Or, SrlX, SllY
2147 SDValue SllX = DAG.getNode(ISD::SHL, DL, MVT::i32, X, Const1);
2148 SDValue SrlX = DAG.getNode(ISD::SRL, DL, MVT::i32, SllX, Const1);
2149 SDValue SrlY = DAG.getNode(ISD::SRL, DL, MVT::i32, Y, Const31);
2150 SDValue SllY = DAG.getNode(ISD::SHL, DL, MVT::i32, SrlY, Const31);
2151 Res = DAG.getNode(ISD::OR, DL, MVT::i32, SrlX, SllY);
2152 }
2153
2154 if (TyX == MVT::f32)
2155 return DAG.getNode(ISD::BITCAST, DL, Op.getOperand(0).getValueType(), Res);
2156
2157 SDValue LowX = DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002158 Op.getOperand(0),
2159 DAG.getConstant(0, DL, MVT::i32));
Akira Hatanaka4f5c8422012-04-11 22:13:04 +00002160 return DAG.getNode(MipsISD::BuildPairF64, DL, MVT::f64, LowX, Res);
Akira Hatanaka44eba3a2011-05-25 19:32:07 +00002161}
2162
Akira Hatanaka4a3836b2013-10-09 23:36:17 +00002163static SDValue lowerFCOPYSIGN64(SDValue Op, SelectionDAG &DAG,
2164 bool HasExtractInsert) {
Akira Hatanaka4f5c8422012-04-11 22:13:04 +00002165 unsigned WidthX = Op.getOperand(0).getValueSizeInBits();
2166 unsigned WidthY = Op.getOperand(1).getValueSizeInBits();
2167 EVT TyX = MVT::getIntegerVT(WidthX), TyY = MVT::getIntegerVT(WidthY);
Andrew Trickef9de2a2013-05-25 02:42:55 +00002168 SDLoc DL(Op);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002169 SDValue Const1 = DAG.getConstant(1, DL, MVT::i32);
Eric Christopher0713a9d2011-06-08 23:55:35 +00002170
Akira Hatanaka4f5c8422012-04-11 22:13:04 +00002171 // Bitcast to integer nodes.
2172 SDValue X = DAG.getNode(ISD::BITCAST, DL, TyX, Op.getOperand(0));
2173 SDValue Y = DAG.getNode(ISD::BITCAST, DL, TyY, Op.getOperand(1));
Akira Hatanaka44eba3a2011-05-25 19:32:07 +00002174
Akira Hatanaka4a3836b2013-10-09 23:36:17 +00002175 if (HasExtractInsert) {
Akira Hatanaka4f5c8422012-04-11 22:13:04 +00002176 // ext E, Y, width(Y) - 1, 1 ; extract bit width(Y)-1 of Y
2177 // ins X, E, width(X) - 1, 1 ; insert extracted bit at bit width(X)-1 of X
2178 SDValue E = DAG.getNode(MipsISD::Ext, DL, TyY, Y,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002179 DAG.getConstant(WidthY - 1, DL, MVT::i32), Const1);
Akira Hatanaka44eba3a2011-05-25 19:32:07 +00002180
Akira Hatanaka4f5c8422012-04-11 22:13:04 +00002181 if (WidthX > WidthY)
2182 E = DAG.getNode(ISD::ZERO_EXTEND, DL, TyX, E);
2183 else if (WidthY > WidthX)
2184 E = DAG.getNode(ISD::TRUNCATE, DL, TyX, E);
Akira Hatanaka44eba3a2011-05-25 19:32:07 +00002185
Akira Hatanaka4f5c8422012-04-11 22:13:04 +00002186 SDValue I = DAG.getNode(MipsISD::Ins, DL, TyX, E,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002187 DAG.getConstant(WidthX - 1, DL, MVT::i32), Const1,
2188 X);
Akira Hatanaka4f5c8422012-04-11 22:13:04 +00002189 return DAG.getNode(ISD::BITCAST, DL, Op.getOperand(0).getValueType(), I);
2190 }
2191
2192 // (d)sll SllX, X, 1
2193 // (d)srl SrlX, SllX, 1
2194 // (d)srl SrlY, Y, width(Y)-1
2195 // (d)sll SllY, SrlX, width(Y)-1
2196 // or Or, SrlX, SllY
2197 SDValue SllX = DAG.getNode(ISD::SHL, DL, TyX, X, Const1);
2198 SDValue SrlX = DAG.getNode(ISD::SRL, DL, TyX, SllX, Const1);
2199 SDValue SrlY = DAG.getNode(ISD::SRL, DL, TyY, Y,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002200 DAG.getConstant(WidthY - 1, DL, MVT::i32));
Akira Hatanaka4f5c8422012-04-11 22:13:04 +00002201
2202 if (WidthX > WidthY)
2203 SrlY = DAG.getNode(ISD::ZERO_EXTEND, DL, TyX, SrlY);
2204 else if (WidthY > WidthX)
2205 SrlY = DAG.getNode(ISD::TRUNCATE, DL, TyX, SrlY);
2206
2207 SDValue SllY = DAG.getNode(ISD::SHL, DL, TyX, SrlY,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002208 DAG.getConstant(WidthX - 1, DL, MVT::i32));
Akira Hatanaka4f5c8422012-04-11 22:13:04 +00002209 SDValue Or = DAG.getNode(ISD::OR, DL, TyX, SrlX, SllY);
2210 return DAG.getNode(ISD::BITCAST, DL, Op.getOperand(0).getValueType(), Or);
Akira Hatanaka44eba3a2011-05-25 19:32:07 +00002211}
2212
Akira Hatanaka9e1d3692011-12-19 19:52:25 +00002213SDValue
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002214MipsTargetLowering::lowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Eric Christopher1c29a652014-07-18 22:55:25 +00002215 if (Subtarget.isGP64bit())
2216 return lowerFCOPYSIGN64(Op, DAG, Subtarget.hasExtractInsert());
Akira Hatanaka44eba3a2011-05-25 19:32:07 +00002217
Eric Christopher1c29a652014-07-18 22:55:25 +00002218 return lowerFCOPYSIGN32(Op, DAG, Subtarget.hasExtractInsert());
Akira Hatanaka44eba3a2011-05-25 19:32:07 +00002219}
2220
Akira Hatanaka66277522011-06-02 00:24:44 +00002221SDValue MipsTargetLowering::
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002222lowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes5444a7b2011-06-16 00:40:02 +00002223 // check the depth
2224 assert((cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue() == 0) &&
Akira Hatanaka15506782011-06-07 18:58:42 +00002225 "Frame address can only be determined for current frame.");
Akira Hatanaka66277522011-06-02 00:24:44 +00002226
Matthias Braun941a7052016-07-28 18:40:00 +00002227 MachineFrameInfo &MFI = DAG.getMachineFunction().getFrameInfo();
2228 MFI.setFrameAddressIsTaken(true);
Akira Hatanaka66277522011-06-02 00:24:44 +00002229 EVT VT = Op.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00002230 SDLoc DL(Op);
Eric Christopher96e72c62015-01-29 23:27:36 +00002231 SDValue FrameAddr = DAG.getCopyFromReg(
2232 DAG.getEntryNode(), DL, ABI.IsN64() ? Mips::FP_64 : Mips::FP, VT);
Akira Hatanaka66277522011-06-02 00:24:44 +00002233 return FrameAddr;
2234}
2235
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002236SDValue MipsTargetLowering::lowerRETURNADDR(SDValue Op,
Akira Hatanaka878ad8b2012-07-11 00:53:32 +00002237 SelectionDAG &DAG) const {
Bill Wendling908bf812014-01-06 00:43:20 +00002238 if (verifyReturnAddressArgumentIsConstant(Op, DAG))
Bill Wendlingdf7dd282014-01-05 01:47:20 +00002239 return SDValue();
Bill Wendlingdf7dd282014-01-05 01:47:20 +00002240
Akira Hatanaka878ad8b2012-07-11 00:53:32 +00002241 // check the depth
2242 assert((cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue() == 0) &&
2243 "Return address can be determined only for current frame.");
2244
2245 MachineFunction &MF = DAG.getMachineFunction();
Matthias Braun941a7052016-07-28 18:40:00 +00002246 MachineFrameInfo &MFI = MF.getFrameInfo();
Patrik Hagglund5e6c3612012-12-13 06:34:11 +00002247 MVT VT = Op.getSimpleValueType();
Eric Christopher96e72c62015-01-29 23:27:36 +00002248 unsigned RA = ABI.IsN64() ? Mips::RA_64 : Mips::RA;
Matthias Braun941a7052016-07-28 18:40:00 +00002249 MFI.setReturnAddressIsTaken(true);
Akira Hatanaka878ad8b2012-07-11 00:53:32 +00002250
2251 // Return RA, which contains the return address. Mark it an implicit live-in.
2252 unsigned Reg = MF.addLiveIn(RA, getRegClassFor(VT));
Andrew Trickef9de2a2013-05-25 02:42:55 +00002253 return DAG.getCopyFromReg(DAG.getEntryNode(), SDLoc(Op), Reg, VT);
Akira Hatanaka878ad8b2012-07-11 00:53:32 +00002254}
2255
Akira Hatanakac0b02062013-01-30 00:26:49 +00002256// An EH_RETURN is the result of lowering llvm.eh.return which in turn is
2257// generated from __builtin_eh_return (offset, handler)
2258// The effect of this is to adjust the stack pointer by "offset"
2259// and then branch to "handler".
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002260SDValue MipsTargetLowering::lowerEH_RETURN(SDValue Op, SelectionDAG &DAG)
Akira Hatanakac0b02062013-01-30 00:26:49 +00002261 const {
2262 MachineFunction &MF = DAG.getMachineFunction();
2263 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
2264
2265 MipsFI->setCallsEhReturn();
2266 SDValue Chain = Op.getOperand(0);
2267 SDValue Offset = Op.getOperand(1);
2268 SDValue Handler = Op.getOperand(2);
Andrew Trickef9de2a2013-05-25 02:42:55 +00002269 SDLoc DL(Op);
Eric Christopher96e72c62015-01-29 23:27:36 +00002270 EVT Ty = ABI.IsN64() ? MVT::i64 : MVT::i32;
Akira Hatanakac0b02062013-01-30 00:26:49 +00002271
2272 // Store stack offset in V1, store jump target in V0. Glue CopyToReg and
2273 // EH_RETURN nodes, so that instructions are emitted back-to-back.
Eric Christopher96e72c62015-01-29 23:27:36 +00002274 unsigned OffsetReg = ABI.IsN64() ? Mips::V1_64 : Mips::V1;
2275 unsigned AddrReg = ABI.IsN64() ? Mips::V0_64 : Mips::V0;
Akira Hatanakac0b02062013-01-30 00:26:49 +00002276 Chain = DAG.getCopyToReg(Chain, DL, OffsetReg, Offset, SDValue());
2277 Chain = DAG.getCopyToReg(Chain, DL, AddrReg, Handler, Chain.getValue(1));
2278 return DAG.getNode(MipsISD::EH_RETURN, DL, MVT::Other, Chain,
2279 DAG.getRegister(OffsetReg, Ty),
Mehdi Amini44ede332015-07-09 02:09:04 +00002280 DAG.getRegister(AddrReg, getPointerTy(MF.getDataLayout())),
Akira Hatanakac0b02062013-01-30 00:26:49 +00002281 Chain.getValue(1));
2282}
2283
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002284SDValue MipsTargetLowering::lowerATOMIC_FENCE(SDValue Op,
Akira Hatanaka5fd22482012-06-14 21:10:56 +00002285 SelectionDAG &DAG) const {
Eli Friedman26a48482011-07-27 22:21:52 +00002286 // FIXME: Need pseudo-fence for 'singlethread' fences
2287 // FIXME: Set SType for weaker fences where supported/appropriate.
2288 unsigned SType = 0;
Andrew Trickef9de2a2013-05-25 02:42:55 +00002289 SDLoc DL(Op);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002290 return DAG.getNode(MipsISD::Sync, DL, MVT::Other, Op.getOperand(0),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002291 DAG.getConstant(SType, DL, MVT::i32));
Eli Friedman26a48482011-07-27 22:21:52 +00002292}
2293
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002294SDValue MipsTargetLowering::lowerShiftLeftParts(SDValue Op,
Akira Hatanaka5fd22482012-06-14 21:10:56 +00002295 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00002296 SDLoc DL(Op);
Vasileios Kalintirisef96a8e2015-01-26 12:33:22 +00002297 MVT VT = Subtarget.isGP64bit() ? MVT::i64 : MVT::i32;
2298
Akira Hatanaka0a8ab712012-05-09 00:55:21 +00002299 SDValue Lo = Op.getOperand(0), Hi = Op.getOperand(1);
2300 SDValue Shamt = Op.getOperand(2);
Vasileios Kalintirisef96a8e2015-01-26 12:33:22 +00002301 // if shamt < (VT.bits):
Akira Hatanaka0a8ab712012-05-09 00:55:21 +00002302 // lo = (shl lo, shamt)
2303 // hi = (or (shl hi, shamt) (srl (srl lo, 1), ~shamt))
2304 // else:
2305 // lo = 0
2306 // hi = (shl lo, shamt[4:0])
2307 SDValue Not = DAG.getNode(ISD::XOR, DL, MVT::i32, Shamt,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002308 DAG.getConstant(-1, DL, MVT::i32));
Vasileios Kalintirisef96a8e2015-01-26 12:33:22 +00002309 SDValue ShiftRight1Lo = DAG.getNode(ISD::SRL, DL, VT, Lo,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002310 DAG.getConstant(1, DL, VT));
Vasileios Kalintirisef96a8e2015-01-26 12:33:22 +00002311 SDValue ShiftRightLo = DAG.getNode(ISD::SRL, DL, VT, ShiftRight1Lo, Not);
2312 SDValue ShiftLeftHi = DAG.getNode(ISD::SHL, DL, VT, Hi, Shamt);
2313 SDValue Or = DAG.getNode(ISD::OR, DL, VT, ShiftLeftHi, ShiftRightLo);
2314 SDValue ShiftLeftLo = DAG.getNode(ISD::SHL, DL, VT, Lo, Shamt);
Akira Hatanaka0a8ab712012-05-09 00:55:21 +00002315 SDValue Cond = DAG.getNode(ISD::AND, DL, MVT::i32, Shamt,
Daniel Sanders301f9372015-04-29 12:28:58 +00002316 DAG.getConstant(VT.getSizeInBits(), DL, MVT::i32));
Vasileios Kalintirisef96a8e2015-01-26 12:33:22 +00002317 Lo = DAG.getNode(ISD::SELECT, DL, VT, Cond,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002318 DAG.getConstant(0, DL, VT), ShiftLeftLo);
Vasileios Kalintirisef96a8e2015-01-26 12:33:22 +00002319 Hi = DAG.getNode(ISD::SELECT, DL, VT, Cond, ShiftLeftLo, Or);
Akira Hatanaka0a8ab712012-05-09 00:55:21 +00002320
2321 SDValue Ops[2] = {Lo, Hi};
Craig Topper64941d92014-04-27 19:20:57 +00002322 return DAG.getMergeValues(Ops, DL);
Akira Hatanaka0a8ab712012-05-09 00:55:21 +00002323}
2324
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002325SDValue MipsTargetLowering::lowerShiftRightParts(SDValue Op, SelectionDAG &DAG,
Akira Hatanaka0a8ab712012-05-09 00:55:21 +00002326 bool IsSRA) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00002327 SDLoc DL(Op);
Akira Hatanaka0a8ab712012-05-09 00:55:21 +00002328 SDValue Lo = Op.getOperand(0), Hi = Op.getOperand(1);
2329 SDValue Shamt = Op.getOperand(2);
Vasileios Kalintirisef96a8e2015-01-26 12:33:22 +00002330 MVT VT = Subtarget.isGP64bit() ? MVT::i64 : MVT::i32;
Akira Hatanaka0a8ab712012-05-09 00:55:21 +00002331
Vasileios Kalintirisef96a8e2015-01-26 12:33:22 +00002332 // if shamt < (VT.bits):
Akira Hatanaka0a8ab712012-05-09 00:55:21 +00002333 // lo = (or (shl (shl hi, 1), ~shamt) (srl lo, shamt))
2334 // if isSRA:
2335 // hi = (sra hi, shamt)
2336 // else:
2337 // hi = (srl hi, shamt)
2338 // else:
2339 // if isSRA:
2340 // lo = (sra hi, shamt[4:0])
2341 // hi = (sra hi, 31)
2342 // else:
2343 // lo = (srl hi, shamt[4:0])
2344 // hi = 0
2345 SDValue Not = DAG.getNode(ISD::XOR, DL, MVT::i32, Shamt,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002346 DAG.getConstant(-1, DL, MVT::i32));
Vasileios Kalintirisef96a8e2015-01-26 12:33:22 +00002347 SDValue ShiftLeft1Hi = DAG.getNode(ISD::SHL, DL, VT, Hi,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002348 DAG.getConstant(1, DL, VT));
Vasileios Kalintirisef96a8e2015-01-26 12:33:22 +00002349 SDValue ShiftLeftHi = DAG.getNode(ISD::SHL, DL, VT, ShiftLeft1Hi, Not);
2350 SDValue ShiftRightLo = DAG.getNode(ISD::SRL, DL, VT, Lo, Shamt);
2351 SDValue Or = DAG.getNode(ISD::OR, DL, VT, ShiftLeftHi, ShiftRightLo);
2352 SDValue ShiftRightHi = DAG.getNode(IsSRA ? ISD::SRA : ISD::SRL,
2353 DL, VT, Hi, Shamt);
Akira Hatanaka0a8ab712012-05-09 00:55:21 +00002354 SDValue Cond = DAG.getNode(ISD::AND, DL, MVT::i32, Shamt,
Daniel Sanders301f9372015-04-29 12:28:58 +00002355 DAG.getConstant(VT.getSizeInBits(), DL, MVT::i32));
2356 SDValue Ext = DAG.getNode(ISD::SRA, DL, VT, Hi,
2357 DAG.getConstant(VT.getSizeInBits() - 1, DL, VT));
Vasileios Kalintirisef96a8e2015-01-26 12:33:22 +00002358 Lo = DAG.getNode(ISD::SELECT, DL, VT, Cond, ShiftRightHi, Or);
2359 Hi = DAG.getNode(ISD::SELECT, DL, VT, Cond,
Daniel Sanders301f9372015-04-29 12:28:58 +00002360 IsSRA ? Ext : DAG.getConstant(0, DL, VT), ShiftRightHi);
Akira Hatanaka0a8ab712012-05-09 00:55:21 +00002361
2362 SDValue Ops[2] = {Lo, Hi};
Craig Topper64941d92014-04-27 19:20:57 +00002363 return DAG.getMergeValues(Ops, DL);
Akira Hatanaka0a8ab712012-05-09 00:55:21 +00002364}
2365
Akira Hatanaka52f79fc2013-04-11 19:07:14 +00002366static SDValue createLoadLR(unsigned Opc, SelectionDAG &DAG, LoadSDNode *LD,
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002367 SDValue Chain, SDValue Src, unsigned Offset) {
Akira Hatanaka95866182012-06-13 19:06:08 +00002368 SDValue Ptr = LD->getBasePtr();
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002369 EVT VT = LD->getValueType(0), MemVT = LD->getMemoryVT();
Akira Hatanaka95866182012-06-13 19:06:08 +00002370 EVT BasePtrVT = Ptr.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00002371 SDLoc DL(LD);
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002372 SDVTList VTList = DAG.getVTList(VT, MVT::Other);
2373
2374 if (Offset)
Akira Hatanaka95866182012-06-13 19:06:08 +00002375 Ptr = DAG.getNode(ISD::ADD, DL, BasePtrVT, Ptr,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002376 DAG.getConstant(Offset, DL, BasePtrVT));
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002377
2378 SDValue Ops[] = { Chain, Ptr, Src };
Craig Topper206fcd42014-04-26 19:29:41 +00002379 return DAG.getMemIntrinsicNode(Opc, DL, VTList, Ops, MemVT,
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002380 LD->getMemOperand());
2381}
2382
2383// Expand an unaligned 32 or 64-bit integer load node.
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002384SDValue MipsTargetLowering::lowerLOAD(SDValue Op, SelectionDAG &DAG) const {
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002385 LoadSDNode *LD = cast<LoadSDNode>(Op);
2386 EVT MemVT = LD->getMemoryVT();
2387
Eric Christopher1c29a652014-07-18 22:55:25 +00002388 if (Subtarget.systemSupportsUnalignedAccess())
Daniel Sandersac272632014-05-23 13:18:02 +00002389 return Op;
2390
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002391 // Return if load is aligned or if MemVT is neither i32 nor i64.
2392 if ((LD->getAlignment() >= MemVT.getSizeInBits() / 8) ||
2393 ((MemVT != MVT::i32) && (MemVT != MVT::i64)))
2394 return SDValue();
2395
Eric Christopher1c29a652014-07-18 22:55:25 +00002396 bool IsLittle = Subtarget.isLittle();
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002397 EVT VT = Op.getValueType();
2398 ISD::LoadExtType ExtType = LD->getExtensionType();
2399 SDValue Chain = LD->getChain(), Undef = DAG.getUNDEF(VT);
2400
2401 assert((VT == MVT::i32) || (VT == MVT::i64));
2402
2403 // Expand
2404 // (set dst, (i64 (load baseptr)))
2405 // to
2406 // (set tmp, (ldl (add baseptr, 7), undef))
2407 // (set dst, (ldr baseptr, tmp))
2408 if ((VT == MVT::i64) && (ExtType == ISD::NON_EXTLOAD)) {
Akira Hatanaka52f79fc2013-04-11 19:07:14 +00002409 SDValue LDL = createLoadLR(MipsISD::LDL, DAG, LD, Chain, Undef,
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002410 IsLittle ? 7 : 0);
Akira Hatanaka52f79fc2013-04-11 19:07:14 +00002411 return createLoadLR(MipsISD::LDR, DAG, LD, LDL.getValue(1), LDL,
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002412 IsLittle ? 0 : 7);
2413 }
2414
Akira Hatanaka52f79fc2013-04-11 19:07:14 +00002415 SDValue LWL = createLoadLR(MipsISD::LWL, DAG, LD, Chain, Undef,
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002416 IsLittle ? 3 : 0);
Akira Hatanaka52f79fc2013-04-11 19:07:14 +00002417 SDValue LWR = createLoadLR(MipsISD::LWR, DAG, LD, LWL.getValue(1), LWL,
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002418 IsLittle ? 0 : 3);
2419
2420 // Expand
2421 // (set dst, (i32 (load baseptr))) or
2422 // (set dst, (i64 (sextload baseptr))) or
2423 // (set dst, (i64 (extload baseptr)))
2424 // to
2425 // (set tmp, (lwl (add baseptr, 3), undef))
2426 // (set dst, (lwr baseptr, tmp))
2427 if ((VT == MVT::i32) || (ExtType == ISD::SEXTLOAD) ||
2428 (ExtType == ISD::EXTLOAD))
2429 return LWR;
2430
2431 assert((VT == MVT::i64) && (ExtType == ISD::ZEXTLOAD));
2432
2433 // Expand
2434 // (set dst, (i64 (zextload baseptr)))
2435 // to
2436 // (set tmp0, (lwl (add baseptr, 3), undef))
2437 // (set tmp1, (lwr baseptr, tmp0))
2438 // (set tmp2, (shl tmp1, 32))
2439 // (set dst, (srl tmp2, 32))
Andrew Trickef9de2a2013-05-25 02:42:55 +00002440 SDLoc DL(LD);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002441 SDValue Const32 = DAG.getConstant(32, DL, MVT::i32);
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002442 SDValue SLL = DAG.getNode(ISD::SHL, DL, MVT::i64, LWR, Const32);
Akira Hatanaka67346852012-06-04 17:46:29 +00002443 SDValue SRL = DAG.getNode(ISD::SRL, DL, MVT::i64, SLL, Const32);
2444 SDValue Ops[] = { SRL, LWR.getValue(1) };
Craig Topper64941d92014-04-27 19:20:57 +00002445 return DAG.getMergeValues(Ops, DL);
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002446}
2447
Akira Hatanaka52f79fc2013-04-11 19:07:14 +00002448static SDValue createStoreLR(unsigned Opc, SelectionDAG &DAG, StoreSDNode *SD,
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002449 SDValue Chain, unsigned Offset) {
Akira Hatanaka95866182012-06-13 19:06:08 +00002450 SDValue Ptr = SD->getBasePtr(), Value = SD->getValue();
2451 EVT MemVT = SD->getMemoryVT(), BasePtrVT = Ptr.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00002452 SDLoc DL(SD);
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002453 SDVTList VTList = DAG.getVTList(MVT::Other);
2454
2455 if (Offset)
Akira Hatanaka95866182012-06-13 19:06:08 +00002456 Ptr = DAG.getNode(ISD::ADD, DL, BasePtrVT, Ptr,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002457 DAG.getConstant(Offset, DL, BasePtrVT));
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002458
2459 SDValue Ops[] = { Chain, Value, Ptr };
Craig Topper206fcd42014-04-26 19:29:41 +00002460 return DAG.getMemIntrinsicNode(Opc, DL, VTList, Ops, MemVT,
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002461 SD->getMemOperand());
2462}
2463
2464// Expand an unaligned 32 or 64-bit integer store node.
Akira Hatanakad82ee942013-05-16 20:45:17 +00002465static SDValue lowerUnalignedIntStore(StoreSDNode *SD, SelectionDAG &DAG,
2466 bool IsLittle) {
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002467 SDValue Value = SD->getValue(), Chain = SD->getChain();
2468 EVT VT = Value.getValueType();
2469
2470 // Expand
2471 // (store val, baseptr) or
2472 // (truncstore val, baseptr)
2473 // to
2474 // (swl val, (add baseptr, 3))
2475 // (swr val, baseptr)
2476 if ((VT == MVT::i32) || SD->isTruncatingStore()) {
Akira Hatanaka52f79fc2013-04-11 19:07:14 +00002477 SDValue SWL = createStoreLR(MipsISD::SWL, DAG, SD, Chain,
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002478 IsLittle ? 3 : 0);
Akira Hatanaka52f79fc2013-04-11 19:07:14 +00002479 return createStoreLR(MipsISD::SWR, DAG, SD, SWL, IsLittle ? 0 : 3);
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002480 }
2481
2482 assert(VT == MVT::i64);
2483
2484 // Expand
2485 // (store val, baseptr)
2486 // to
2487 // (sdl val, (add baseptr, 7))
2488 // (sdr val, baseptr)
Akira Hatanaka52f79fc2013-04-11 19:07:14 +00002489 SDValue SDL = createStoreLR(MipsISD::SDL, DAG, SD, Chain, IsLittle ? 7 : 0);
2490 return createStoreLR(MipsISD::SDR, DAG, SD, SDL, IsLittle ? 0 : 7);
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002491}
2492
Akira Hatanaka252f54f2013-05-16 21:17:15 +00002493// Lower (store (fp_to_sint $fp) $ptr) to (store (TruncIntFP $fp), $ptr).
2494static SDValue lowerFP_TO_SINT_STORE(StoreSDNode *SD, SelectionDAG &DAG) {
2495 SDValue Val = SD->getValue();
2496
2497 if (Val.getOpcode() != ISD::FP_TO_SINT)
2498 return SDValue();
2499
2500 EVT FPTy = EVT::getFloatingPointVT(Val.getValueSizeInBits());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002501 SDValue Tr = DAG.getNode(MipsISD::TruncIntFP, SDLoc(Val), FPTy,
Akira Hatanaka252f54f2013-05-16 21:17:15 +00002502 Val.getOperand(0));
Andrew Trickef9de2a2013-05-25 02:42:55 +00002503 return DAG.getStore(SD->getChain(), SDLoc(SD), Tr, SD->getBasePtr(),
Justin Lebar9c375812016-07-15 18:27:10 +00002504 SD->getPointerInfo(), SD->getAlignment(),
2505 SD->getMemOperand()->getFlags());
Akira Hatanaka252f54f2013-05-16 21:17:15 +00002506}
2507
Akira Hatanakad82ee942013-05-16 20:45:17 +00002508SDValue MipsTargetLowering::lowerSTORE(SDValue Op, SelectionDAG &DAG) const {
2509 StoreSDNode *SD = cast<StoreSDNode>(Op);
2510 EVT MemVT = SD->getMemoryVT();
2511
2512 // Lower unaligned integer stores.
Eric Christopher1c29a652014-07-18 22:55:25 +00002513 if (!Subtarget.systemSupportsUnalignedAccess() &&
Daniel Sandersac272632014-05-23 13:18:02 +00002514 (SD->getAlignment() < MemVT.getSizeInBits() / 8) &&
Akira Hatanakad82ee942013-05-16 20:45:17 +00002515 ((MemVT == MVT::i32) || (MemVT == MVT::i64)))
Eric Christopher1c29a652014-07-18 22:55:25 +00002516 return lowerUnalignedIntStore(SD, DAG, Subtarget.isLittle());
Akira Hatanakad82ee942013-05-16 20:45:17 +00002517
Akira Hatanaka252f54f2013-05-16 21:17:15 +00002518 return lowerFP_TO_SINT_STORE(SD, DAG);
Akira Hatanakad82ee942013-05-16 20:45:17 +00002519}
2520
Hal Finkel5081ac22016-09-01 10:28:47 +00002521SDValue MipsTargetLowering::lowerEH_DWARF_CFA(SDValue Op,
2522 SelectionDAG &DAG) const {
Akira Hatanaka28e02ec2012-11-07 19:10:58 +00002523
Hal Finkel5081ac22016-09-01 10:28:47 +00002524 // Return a fixed StackObject with offset 0 which points to the old stack
2525 // pointer.
Matthias Braun941a7052016-07-28 18:40:00 +00002526 MachineFrameInfo &MFI = DAG.getMachineFunction().getFrameInfo();
Akira Hatanaka28e02ec2012-11-07 19:10:58 +00002527 EVT ValTy = Op->getValueType(0);
Matthias Braun941a7052016-07-28 18:40:00 +00002528 int FI = MFI.CreateFixedObject(Op.getValueSizeInBits() / 8, 0, false);
Hal Finkel5081ac22016-09-01 10:28:47 +00002529 return DAG.getFrameIndex(FI, ValTy);
Akira Hatanaka28e02ec2012-11-07 19:10:58 +00002530}
2531
Akira Hatanaka252f54f2013-05-16 21:17:15 +00002532SDValue MipsTargetLowering::lowerFP_TO_SINT(SDValue Op,
2533 SelectionDAG &DAG) const {
2534 EVT FPTy = EVT::getFloatingPointVT(Op.getValueSizeInBits());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002535 SDValue Trunc = DAG.getNode(MipsISD::TruncIntFP, SDLoc(Op), FPTy,
Akira Hatanaka252f54f2013-05-16 21:17:15 +00002536 Op.getOperand(0));
Andrew Trickef9de2a2013-05-25 02:42:55 +00002537 return DAG.getNode(ISD::BITCAST, SDLoc(Op), Op.getValueType(), Trunc);
Akira Hatanaka252f54f2013-05-16 21:17:15 +00002538}
2539
Akira Hatanakae2489122011-04-15 21:51:11 +00002540//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002541// Calling Convention Implementation
Akira Hatanakae2489122011-04-15 21:51:11 +00002542//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002543
Akira Hatanakae2489122011-04-15 21:51:11 +00002544//===----------------------------------------------------------------------===//
Wesley Peck527da1b2010-11-23 03:31:01 +00002545// TODO: Implement a generic logic using tblgen that can support this.
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002546// Mips O32 ABI rules:
2547// ---
2548// i32 - Passed in A0, A1, A2, A3 and stack
Wesley Peck527da1b2010-11-23 03:31:01 +00002549// f32 - Only passed in f32 registers if no int reg has been used yet to hold
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002550// an argument. Otherwise, passed in A1, A2, A3 and stack.
Wesley Peck527da1b2010-11-23 03:31:01 +00002551// f64 - Only passed in two aliased f32 registers if no int reg has been used
2552// yet to hold an argument. Otherwise, use A2, A3 and stack. If A1 is
Sylvestre Ledru469de192014-08-11 18:04:46 +00002553// not used, it must be shadowed. If only A3 is available, shadow it and
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002554// go to stack.
Akira Hatanaka92ab6db2011-05-19 18:06:05 +00002555//
2556// For vararg functions, all arguments are passed in A0, A1, A2, A3 and stack.
Akira Hatanakae2489122011-04-15 21:51:11 +00002557//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002558
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00002559static bool CC_MipsO32(unsigned ValNo, MVT ValVT, MVT LocVT,
2560 CCValAssign::LocInfo LocInfo, ISD::ArgFlagsTy ArgFlags,
Tim Northover3b6b7ca2015-02-21 02:11:17 +00002561 CCState &State, ArrayRef<MCPhysReg> F64Regs) {
Eric Christopher96e72c62015-01-29 23:27:36 +00002562 const MipsSubtarget &Subtarget = static_cast<const MipsSubtarget &>(
2563 State.getMachineFunction().getSubtarget());
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002564
Craig Topper840beec2014-04-04 05:16:06 +00002565 static const MCPhysReg IntRegs[] = { Mips::A0, Mips::A1, Mips::A2, Mips::A3 };
2566 static const MCPhysReg F32Regs[] = { Mips::F12, Mips::F14 };
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002567
Akira Hatanakaac8c6692012-10-27 00:29:43 +00002568 // Do not process byval args here.
2569 if (ArgFlags.isByVal())
2570 return true;
Akira Hatanaka5e16c6a2011-05-24 19:18:33 +00002571
Bruno Cardoso Lopesd6fff552010-02-06 19:20:49 +00002572 // Promote i8 and i16
Daniel Sandersd134c9d2014-12-02 20:40:27 +00002573 if (ArgFlags.isInReg() && !Subtarget.isLittle()) {
2574 if (LocVT == MVT::i8 || LocVT == MVT::i16 || LocVT == MVT::i32) {
2575 LocVT = MVT::i32;
2576 if (ArgFlags.isSExt())
2577 LocInfo = CCValAssign::SExtUpper;
2578 else if (ArgFlags.isZExt())
2579 LocInfo = CCValAssign::ZExtUpper;
2580 else
2581 LocInfo = CCValAssign::AExtUpper;
2582 }
2583 }
2584
2585 // Promote i8 and i16
Bruno Cardoso Lopesd6fff552010-02-06 19:20:49 +00002586 if (LocVT == MVT::i8 || LocVT == MVT::i16) {
2587 LocVT = MVT::i32;
2588 if (ArgFlags.isSExt())
2589 LocInfo = CCValAssign::SExt;
2590 else if (ArgFlags.isZExt())
2591 LocInfo = CCValAssign::ZExt;
2592 else
2593 LocInfo = CCValAssign::AExt;
2594 }
2595
Bruno Cardoso Lopes8887d652011-03-04 20:27:44 +00002596 unsigned Reg;
2597
Akira Hatanaka92ab6db2011-05-19 18:06:05 +00002598 // f32 and f64 are allocated in A0, A1, A2, A3 when either of the following
2599 // is true: function is vararg, argument is 3rd or higher, there is previous
2600 // argument which is not f32 or f64.
Tim Northover3b6b7ca2015-02-21 02:11:17 +00002601 bool AllocateFloatsInIntReg = State.isVarArg() || ValNo > 1 ||
2602 State.getFirstUnallocated(F32Regs) != ValNo;
Akira Hatanaka9e6a8cc2011-05-19 20:29:48 +00002603 unsigned OrigAlign = ArgFlags.getOrigAlign();
2604 bool isI64 = (ValVT == MVT::i32 && OrigAlign == 8);
Akira Hatanaka92ab6db2011-05-19 18:06:05 +00002605
Simon Dardisf7e43882017-04-07 17:25:05 +00002606 if (ValVT == MVT::i32 || (ValVT == MVT::f32 && AllocateFloatsInIntReg)) {
Tim Northover3b6b7ca2015-02-21 02:11:17 +00002607 Reg = State.AllocateReg(IntRegs);
Akira Hatanaka9e6a8cc2011-05-19 20:29:48 +00002608 // If this is the first part of an i64 arg,
2609 // the allocated register must be either A0 or A2.
2610 if (isI64 && (Reg == Mips::A1 || Reg == Mips::A3))
Tim Northover3b6b7ca2015-02-21 02:11:17 +00002611 Reg = State.AllocateReg(IntRegs);
Bruno Cardoso Lopes8887d652011-03-04 20:27:44 +00002612 LocVT = MVT::i32;
Akira Hatanaka92ab6db2011-05-19 18:06:05 +00002613 } else if (ValVT == MVT::f64 && AllocateFloatsInIntReg) {
2614 // Allocate int register and shadow next int register. If first
2615 // available register is Mips::A1 or Mips::A3, shadow it too.
Tim Northover3b6b7ca2015-02-21 02:11:17 +00002616 Reg = State.AllocateReg(IntRegs);
Bruno Cardoso Lopes8887d652011-03-04 20:27:44 +00002617 if (Reg == Mips::A1 || Reg == Mips::A3)
Tim Northover3b6b7ca2015-02-21 02:11:17 +00002618 Reg = State.AllocateReg(IntRegs);
2619 State.AllocateReg(IntRegs);
Bruno Cardoso Lopes8887d652011-03-04 20:27:44 +00002620 LocVT = MVT::i32;
Akira Hatanaka92ab6db2011-05-19 18:06:05 +00002621 } else if (ValVT.isFloatingPoint() && !AllocateFloatsInIntReg) {
2622 // we are guaranteed to find an available float register
2623 if (ValVT == MVT::f32) {
Tim Northover3b6b7ca2015-02-21 02:11:17 +00002624 Reg = State.AllocateReg(F32Regs);
Akira Hatanaka92ab6db2011-05-19 18:06:05 +00002625 // Shadow int register
Tim Northover3b6b7ca2015-02-21 02:11:17 +00002626 State.AllocateReg(IntRegs);
Akira Hatanaka92ab6db2011-05-19 18:06:05 +00002627 } else {
Tim Northover3b6b7ca2015-02-21 02:11:17 +00002628 Reg = State.AllocateReg(F64Regs);
Akira Hatanaka92ab6db2011-05-19 18:06:05 +00002629 // Shadow int registers
Tim Northover3b6b7ca2015-02-21 02:11:17 +00002630 unsigned Reg2 = State.AllocateReg(IntRegs);
Akira Hatanaka92ab6db2011-05-19 18:06:05 +00002631 if (Reg2 == Mips::A1 || Reg2 == Mips::A3)
Tim Northover3b6b7ca2015-02-21 02:11:17 +00002632 State.AllocateReg(IntRegs);
2633 State.AllocateReg(IntRegs);
Akira Hatanaka92ab6db2011-05-19 18:06:05 +00002634 }
Bruno Cardoso Lopes8887d652011-03-04 20:27:44 +00002635 } else
2636 llvm_unreachable("Cannot handle this ValVT.");
Bruno Cardoso Lopesd6fff552010-02-06 19:20:49 +00002637
Akira Hatanakaac8c6692012-10-27 00:29:43 +00002638 if (!Reg) {
2639 unsigned Offset = State.AllocateStack(ValVT.getSizeInBits() >> 3,
2640 OrigAlign);
Bruno Cardoso Lopes8887d652011-03-04 20:27:44 +00002641 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
Akira Hatanakaac8c6692012-10-27 00:29:43 +00002642 } else
Bruno Cardoso Lopes8887d652011-03-04 20:27:44 +00002643 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo));
Bruno Cardoso Lopesd6fff552010-02-06 19:20:49 +00002644
Akira Hatanakaac8c6692012-10-27 00:29:43 +00002645 return false;
Akira Hatanaka202f6402011-11-12 02:20:46 +00002646}
2647
Akira Hatanakabfb66242013-08-20 23:38:40 +00002648static bool CC_MipsO32_FP32(unsigned ValNo, MVT ValVT,
2649 MVT LocVT, CCValAssign::LocInfo LocInfo,
2650 ISD::ArgFlagsTy ArgFlags, CCState &State) {
Craig Topper840beec2014-04-04 05:16:06 +00002651 static const MCPhysReg F64Regs[] = { Mips::D6, Mips::D7 };
Akira Hatanakabfb66242013-08-20 23:38:40 +00002652
2653 return CC_MipsO32(ValNo, ValVT, LocVT, LocInfo, ArgFlags, State, F64Regs);
2654}
2655
2656static bool CC_MipsO32_FP64(unsigned ValNo, MVT ValVT,
2657 MVT LocVT, CCValAssign::LocInfo LocInfo,
2658 ISD::ArgFlagsTy ArgFlags, CCState &State) {
Craig Topper840beec2014-04-04 05:16:06 +00002659 static const MCPhysReg F64Regs[] = { Mips::D12_64, Mips::D14_64 };
Akira Hatanakabfb66242013-08-20 23:38:40 +00002660
2661 return CC_MipsO32(ValNo, ValVT, LocVT, LocInfo, ArgFlags, State, F64Regs);
2662}
2663
Reid Klecknerd3781742014-11-14 00:39:33 +00002664static bool CC_MipsO32(unsigned ValNo, MVT ValVT, MVT LocVT,
2665 CCValAssign::LocInfo LocInfo, ISD::ArgFlagsTy ArgFlags,
2666 CCState &State) LLVM_ATTRIBUTE_UNUSED;
Reed Kotlerd5c41962014-11-13 23:37:45 +00002667
Akira Hatanaka202f6402011-11-12 02:20:46 +00002668#include "MipsGenCallingConv.inc"
2669
Akira Hatanakae2489122011-04-15 21:51:11 +00002670//===----------------------------------------------------------------------===//
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002671// Call Calling Convention Implementation
Akira Hatanakae2489122011-04-15 21:51:11 +00002672//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002673
Akira Hatanaka61bbcce2011-09-23 00:58:33 +00002674// Return next O32 integer argument register.
2675static unsigned getNextIntArgReg(unsigned Reg) {
2676 assert((Reg == Mips::A0) || (Reg == Mips::A2));
2677 return (Reg == Mips::A0) ? Mips::A1 : Mips::A3;
2678}
2679
Benjamin Kramerbdc49562016-06-12 15:39:02 +00002680SDValue MipsTargetLowering::passArgOnStack(SDValue StackPtr, unsigned Offset,
2681 SDValue Chain, SDValue Arg,
2682 const SDLoc &DL, bool IsTailCall,
2683 SelectionDAG &DAG) const {
Akira Hatanaka6233cf52012-10-30 19:23:25 +00002684 if (!IsTailCall) {
Mehdi Amini44ede332015-07-09 02:09:04 +00002685 SDValue PtrOff =
2686 DAG.getNode(ISD::ADD, DL, getPointerTy(DAG.getDataLayout()), StackPtr,
2687 DAG.getIntPtrConstant(Offset, DL));
Justin Lebar9c375812016-07-15 18:27:10 +00002688 return DAG.getStore(Chain, DL, Arg, PtrOff, MachinePointerInfo());
Akira Hatanaka6233cf52012-10-30 19:23:25 +00002689 }
2690
Matthias Braun941a7052016-07-28 18:40:00 +00002691 MachineFrameInfo &MFI = DAG.getMachineFunction().getFrameInfo();
2692 int FI = MFI.CreateFixedObject(Arg.getValueSizeInBits() / 8, Offset, false);
Mehdi Amini44ede332015-07-09 02:09:04 +00002693 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy(DAG.getDataLayout()));
Akira Hatanaka6233cf52012-10-30 19:23:25 +00002694 return DAG.getStore(Chain, DL, Arg, FIN, MachinePointerInfo(),
Justin Lebar9c375812016-07-15 18:27:10 +00002695 /* Alignment = */ 0, MachineMemOperand::MOVolatile);
Akira Hatanaka6233cf52012-10-30 19:23:25 +00002696}
2697
Akira Hatanaka96ca1822013-03-13 00:54:29 +00002698void MipsTargetLowering::
2699getOpndList(SmallVectorImpl<SDValue> &Ops,
2700 std::deque< std::pair<unsigned, SDValue> > &RegsToPass,
2701 bool IsPICCall, bool GlobalOrExternal, bool InternalLinkage,
Sasa Stankovic7072a792014-10-01 08:22:21 +00002702 bool IsCallReloc, CallLoweringInfo &CLI, SDValue Callee,
2703 SDValue Chain) const {
Akira Hatanaka96ca1822013-03-13 00:54:29 +00002704 // Insert node "GP copy globalreg" before call to function.
2705 //
2706 // R_MIPS_CALL* operators (emitted when non-internal functions are called
2707 // in PIC mode) allow symbols to be resolved via lazy binding.
2708 // The lazy binding stub requires GP to point to the GOT.
Sasa Stankovic7072a792014-10-01 08:22:21 +00002709 // Note that we don't need GP to point to the GOT for indirect calls
2710 // (when R_MIPS_CALL* is not used for the call) because Mips linker generates
2711 // lazy binding stub for a function only when R_MIPS_CALL* are the only relocs
2712 // used for the function (that is, Mips linker doesn't generate lazy binding
2713 // stub for a function whose address is taken in the program).
2714 if (IsPICCall && !InternalLinkage && IsCallReloc) {
Eric Christopher96e72c62015-01-29 23:27:36 +00002715 unsigned GPReg = ABI.IsN64() ? Mips::GP_64 : Mips::GP;
2716 EVT Ty = ABI.IsN64() ? MVT::i64 : MVT::i32;
Akira Hatanaka96ca1822013-03-13 00:54:29 +00002717 RegsToPass.push_back(std::make_pair(GPReg, getGlobalReg(CLI.DAG, Ty)));
2718 }
Reed Kotlera2d76bc2013-01-24 04:24:02 +00002719
Akira Hatanaka96ca1822013-03-13 00:54:29 +00002720 // Build a sequence of copy-to-reg nodes chained together with token
2721 // chain and flag operands which copy the outgoing args into registers.
2722 // The InFlag in necessary since all emitted instructions must be
2723 // stuck together.
2724 SDValue InFlag;
Reed Kotlera2d76bc2013-01-24 04:24:02 +00002725
Akira Hatanaka96ca1822013-03-13 00:54:29 +00002726 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
2727 Chain = CLI.DAG.getCopyToReg(Chain, CLI.DL, RegsToPass[i].first,
2728 RegsToPass[i].second, InFlag);
2729 InFlag = Chain.getValue(1);
2730 }
Reed Kotlera2d76bc2013-01-24 04:24:02 +00002731
Akira Hatanaka96ca1822013-03-13 00:54:29 +00002732 // Add argument registers to the end of the list so that they are
2733 // known live into the call.
2734 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2735 Ops.push_back(CLI.DAG.getRegister(RegsToPass[i].first,
2736 RegsToPass[i].second.getValueType()));
Reed Kotlera2d76bc2013-01-24 04:24:02 +00002737
Akira Hatanaka96ca1822013-03-13 00:54:29 +00002738 // Add a register mask operand representing the call-preserved registers.
Eric Christopher96e72c62015-01-29 23:27:36 +00002739 const TargetRegisterInfo *TRI = Subtarget.getRegisterInfo();
Eric Christopher9deb75d2015-03-11 22:42:13 +00002740 const uint32_t *Mask =
2741 TRI->getCallPreservedMask(CLI.DAG.getMachineFunction(), CLI.CallConv);
Akira Hatanaka96ca1822013-03-13 00:54:29 +00002742 assert(Mask && "Missing call preserved mask for calling convention");
Eric Christopher1c29a652014-07-18 22:55:25 +00002743 if (Subtarget.inMips16HardFloat()) {
Reed Kotler783c7942013-05-10 22:25:39 +00002744 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(CLI.Callee)) {
2745 llvm::StringRef Sym = G->getGlobal()->getName();
2746 Function *F = G->getGlobal()->getParent()->getFunction(Sym);
Reed Kotler3230e722013-12-12 02:41:11 +00002747 if (F && F->hasFnAttribute("__Mips16RetHelper")) {
Reed Kotler783c7942013-05-10 22:25:39 +00002748 Mask = MipsRegisterInfo::getMips16RetHelperMask();
2749 }
2750 }
2751 }
Akira Hatanaka96ca1822013-03-13 00:54:29 +00002752 Ops.push_back(CLI.DAG.getRegisterMask(Mask));
2753
2754 if (InFlag.getNode())
2755 Ops.push_back(InFlag);
Reed Kotlera2d76bc2013-01-24 04:24:02 +00002756}
2757
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002758/// LowerCall - functions arguments are copied from virtual regs to
Nate Begeman624801e2009-01-26 03:15:54 +00002759/// (physical regs)/(stack frame), CALLSEQ_START and CALLSEQ_END are emitted.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002760SDValue
Justin Holewinskiaa583972012-05-25 16:35:28 +00002761MipsTargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohman21cea8a2010-04-17 15:26:15 +00002762 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskiaa583972012-05-25 16:35:28 +00002763 SelectionDAG &DAG = CLI.DAG;
Andrew Trickef9de2a2013-05-25 02:42:55 +00002764 SDLoc DL = CLI.DL;
Craig Topperb94011f2013-07-14 04:42:23 +00002765 SmallVectorImpl<ISD::OutputArg> &Outs = CLI.Outs;
2766 SmallVectorImpl<SDValue> &OutVals = CLI.OutVals;
2767 SmallVectorImpl<ISD::InputArg> &Ins = CLI.Ins;
Akira Hatanakabeda2242012-07-31 18:46:41 +00002768 SDValue Chain = CLI.Chain;
Justin Holewinskiaa583972012-05-25 16:35:28 +00002769 SDValue Callee = CLI.Callee;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002770 bool &IsTailCall = CLI.IsTailCall;
Justin Holewinskiaa583972012-05-25 16:35:28 +00002771 CallingConv::ID CallConv = CLI.CallConv;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002772 bool IsVarArg = CLI.IsVarArg;
Justin Holewinskiaa583972012-05-25 16:35:28 +00002773
Bruno Cardoso Lopes4449e5d2007-07-11 23:16:16 +00002774 MachineFunction &MF = DAG.getMachineFunction();
Matthias Braun941a7052016-07-28 18:40:00 +00002775 MachineFrameInfo &MFI = MF.getFrameInfo();
Eric Christopher96e72c62015-01-29 23:27:36 +00002776 const TargetFrameLowering *TFL = Subtarget.getFrameLowering();
Akira Hatanakaaf4211a2013-09-28 00:12:32 +00002777 MipsFunctionInfo *FuncInfo = MF.getInfo<MipsFunctionInfo>();
Rafael Espindola9f1c1fe2016-06-27 12:48:21 +00002778 bool IsPIC = isPositionIndependent();
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002779
2780 // Analyze operands of the call, assigning locations to each operand.
2781 SmallVector<CCValAssign, 16> ArgLocs;
Daniel Sanders41a64c42014-11-07 11:10:48 +00002782 MipsCCState CCInfo(
2783 CallConv, IsVarArg, DAG.getMachineFunction(), ArgLocs, *DAG.getContext(),
2784 MipsCCState::getSpecialCallingConvForCallee(Callee.getNode(), Subtarget));
Daniel Sandersb315c8c2014-11-07 15:33:08 +00002785
2786 // Allocate the reserved argument area. It seems strange to do this from the
2787 // caller side but removing it breaks the frame size calculation.
Daniel Sandersb315c8c2014-11-07 15:33:08 +00002788 CCInfo.AllocateStack(ABI.GetCalleeAllocdArgSizeInBytes(CallConv), 1);
Bruno Cardoso Lopes4449e5d2007-07-11 23:16:16 +00002789
Simon Dardis70f79252017-04-26 11:10:38 +00002790 const ExternalSymbolSDNode *ES =
2791 dyn_cast_or_null<const ExternalSymbolSDNode>(Callee.getNode());
2792 CCInfo.AnalyzeCallOperands(Outs, CC_Mips, CLI.getArgs(),
2793 ES ? ES->getSymbol() : nullptr);
Wesley Peck527da1b2010-11-23 03:31:01 +00002794
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002795 // Get a count of how many bytes are to be pushed on the stack.
Akira Hatanaka195a1e22011-06-08 17:39:33 +00002796 unsigned NextStackOffset = CCInfo.getNextStackOffset();
Akira Hatanaka97ba7692012-07-26 23:27:01 +00002797
Simon Dardis1dcb9112016-11-20 21:23:08 +00002798 // Check if it's really possible to do a tail call. Restrict it to functions
2799 // that are part of this compilation unit.
2800 bool InternalLinkage = false;
2801 if (IsTailCall) {
Daniel Sanders23e98772014-11-02 16:09:29 +00002802 IsTailCall = isEligibleForTailCallOptimization(
2803 CCInfo, NextStackOffset, *MF.getInfo<MipsFunctionInfo>());
Simon Dardis1dcb9112016-11-20 21:23:08 +00002804 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
2805 InternalLinkage = G->getGlobal()->hasInternalLinkage();
2806 IsTailCall &= (InternalLinkage || G->getGlobal()->hasLocalLinkage() ||
2807 G->getGlobal()->hasPrivateLinkage() ||
2808 G->getGlobal()->hasHiddenVisibility() ||
2809 G->getGlobal()->hasProtectedVisibility());
2810 }
2811 }
Reid Kleckner5772b772014-04-24 20:14:34 +00002812 if (!IsTailCall && CLI.CS && CLI.CS->isMustTailCall())
2813 report_fatal_error("failed to perform tail call elimination on a call "
2814 "site marked musttail");
2815
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002816 if (IsTailCall)
Akira Hatanaka90131ac2012-10-19 21:47:33 +00002817 ++NumTailCalls;
2818
Akira Hatanaka79738332011-09-19 20:26:02 +00002819 // Chain is the output chain of the last Load/Store or CopyToReg node.
2820 // ByValChain is the output chain of the last Memcpy node created for copying
2821 // byval arguments to the stack.
Akira Hatanaka9c962c02012-10-30 20:16:31 +00002822 unsigned StackAlignment = TFL->getStackAlignment();
Rui Ueyamada00f2f2016-01-14 21:06:47 +00002823 NextStackOffset = alignTo(NextStackOffset, StackAlignment);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002824 SDValue NextStackOffsetVal = DAG.getIntPtrConstant(NextStackOffset, DL, true);
Akira Hatanaka90131ac2012-10-19 21:47:33 +00002825
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002826 if (!IsTailCall)
Serge Pavlovd526b132017-05-09 13:35:13 +00002827 Chain = DAG.getCALLSEQ_START(Chain, NextStackOffset, 0, DL);
Akira Hatanakabeda2242012-07-31 18:46:41 +00002828
Mehdi Amini44ede332015-07-09 02:09:04 +00002829 SDValue StackPtr =
2830 DAG.getCopyFromReg(Chain, DL, ABI.IsN64() ? Mips::SP_64 : Mips::SP,
2831 getPointerTy(DAG.getDataLayout()));
Akira Hatanaka195a1e22011-06-08 17:39:33 +00002832
Akira Hatanakaf7d16d02013-01-22 20:05:56 +00002833 std::deque< std::pair<unsigned, SDValue> > RegsToPass;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002834 SmallVector<SDValue, 8> MemOpChains;
Daniel Sanders23e98772014-11-02 16:09:29 +00002835
2836 CCInfo.rewindByValRegsInfo();
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002837
2838 // Walk the register/memloc assignments, inserting copies/loads.
2839 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Dan Gohmanfe7532a2010-07-07 15:54:55 +00002840 SDValue Arg = OutVals[i];
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002841 CCValAssign &VA = ArgLocs[i];
Akira Hatanakab20a3252011-10-28 19:49:00 +00002842 MVT ValVT = VA.getValVT(), LocVT = VA.getLocVT();
Akira Hatanaka19891f82011-11-12 02:34:50 +00002843 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Daniel Sandersc43cda82014-11-07 16:54:21 +00002844 bool UseUpperBits = false;
Akira Hatanaka19891f82011-11-12 02:34:50 +00002845
2846 // ByVal Arg.
2847 if (Flags.isByVal()) {
Daniel Sanders23e98772014-11-02 16:09:29 +00002848 unsigned FirstByValReg, LastByValReg;
2849 unsigned ByValIdx = CCInfo.getInRegsParamsProcessed();
2850 CCInfo.getInRegsParamInfo(ByValIdx, FirstByValReg, LastByValReg);
2851
Akira Hatanaka19891f82011-11-12 02:34:50 +00002852 assert(Flags.getByValSize() &&
2853 "ByVal args of size 0 should have been ignored by front-end.");
Daniel Sanders23e98772014-11-02 16:09:29 +00002854 assert(ByValIdx < CCInfo.getInRegsParamsCount());
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002855 assert(!IsTailCall &&
Akira Hatanaka9c962c02012-10-30 20:16:31 +00002856 "Do not tail-call optimize if there is a byval argument.");
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002857 passByValArg(Chain, DL, RegsToPass, MemOpChains, StackPtr, MFI, DAG, Arg,
Daniel Sandersb315c8c2014-11-07 15:33:08 +00002858 FirstByValReg, LastByValReg, Flags, Subtarget.isLittle(),
2859 VA);
Daniel Sanders23e98772014-11-02 16:09:29 +00002860 CCInfo.nextInRegsParam();
Akira Hatanaka19891f82011-11-12 02:34:50 +00002861 continue;
2862 }
Jia Liuf54f60f2012-02-28 07:46:26 +00002863
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002864 // Promote the value if needed.
2865 switch (VA.getLocInfo()) {
Daniel Sandersc43cda82014-11-07 16:54:21 +00002866 default:
2867 llvm_unreachable("Unknown loc info!");
Wesley Peck527da1b2010-11-23 03:31:01 +00002868 case CCValAssign::Full:
Akira Hatanakab20a3252011-10-28 19:49:00 +00002869 if (VA.isRegLoc()) {
2870 if ((ValVT == MVT::f32 && LocVT == MVT::i32) ||
Akira Hatanaka3b7391d2013-03-05 22:20:28 +00002871 (ValVT == MVT::f64 && LocVT == MVT::i64) ||
2872 (ValVT == MVT::i64 && LocVT == MVT::f64))
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002873 Arg = DAG.getNode(ISD::BITCAST, DL, LocVT, Arg);
Akira Hatanakab20a3252011-10-28 19:49:00 +00002874 else if (ValVT == MVT::f64 && LocVT == MVT::i32) {
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002875 SDValue Lo = DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002876 Arg, DAG.getConstant(0, DL, MVT::i32));
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002877 SDValue Hi = DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002878 Arg, DAG.getConstant(1, DL, MVT::i32));
Eric Christopher1c29a652014-07-18 22:55:25 +00002879 if (!Subtarget.isLittle())
Akira Hatanaka27916972011-04-15 19:52:08 +00002880 std::swap(Lo, Hi);
Jia Liuf54f60f2012-02-28 07:46:26 +00002881 unsigned LocRegLo = VA.getLocReg();
Akira Hatanaka61bbcce2011-09-23 00:58:33 +00002882 unsigned LocRegHigh = getNextIntArgReg(LocRegLo);
2883 RegsToPass.push_back(std::make_pair(LocRegLo, Lo));
2884 RegsToPass.push_back(std::make_pair(LocRegHigh, Hi));
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002885 continue;
Wesley Peck527da1b2010-11-23 03:31:01 +00002886 }
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002887 }
2888 break;
Daniel Sanders23e98772014-11-02 16:09:29 +00002889 case CCValAssign::BCvt:
2890 Arg = DAG.getNode(ISD::BITCAST, DL, LocVT, Arg);
2891 break;
Daniel Sandersc43cda82014-11-07 16:54:21 +00002892 case CCValAssign::SExtUpper:
2893 UseUpperBits = true;
Justin Bognerb03fd122016-08-17 05:10:15 +00002894 LLVM_FALLTHROUGH;
Chris Lattner52f16de2008-03-17 06:57:02 +00002895 case CCValAssign::SExt:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002896 Arg = DAG.getNode(ISD::SIGN_EXTEND, DL, LocVT, Arg);
Chris Lattner52f16de2008-03-17 06:57:02 +00002897 break;
Daniel Sandersc43cda82014-11-07 16:54:21 +00002898 case CCValAssign::ZExtUpper:
2899 UseUpperBits = true;
Justin Bognerb03fd122016-08-17 05:10:15 +00002900 LLVM_FALLTHROUGH;
Chris Lattner52f16de2008-03-17 06:57:02 +00002901 case CCValAssign::ZExt:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002902 Arg = DAG.getNode(ISD::ZERO_EXTEND, DL, LocVT, Arg);
Chris Lattner52f16de2008-03-17 06:57:02 +00002903 break;
Daniel Sandersc43cda82014-11-07 16:54:21 +00002904 case CCValAssign::AExtUpper:
2905 UseUpperBits = true;
Justin Bognerb03fd122016-08-17 05:10:15 +00002906 LLVM_FALLTHROUGH;
Chris Lattner52f16de2008-03-17 06:57:02 +00002907 case CCValAssign::AExt:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002908 Arg = DAG.getNode(ISD::ANY_EXTEND, DL, LocVT, Arg);
Chris Lattner52f16de2008-03-17 06:57:02 +00002909 break;
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002910 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002911
Daniel Sandersc43cda82014-11-07 16:54:21 +00002912 if (UseUpperBits) {
2913 unsigned ValSizeInBits = Outs[i].ArgVT.getSizeInBits();
2914 unsigned LocSizeInBits = VA.getLocVT().getSizeInBits();
2915 Arg = DAG.getNode(
2916 ISD::SHL, DL, VA.getLocVT(), Arg,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002917 DAG.getConstant(LocSizeInBits - ValSizeInBits, DL, VA.getLocVT()));
Daniel Sandersc43cda82014-11-07 16:54:21 +00002918 }
2919
Wesley Peck527da1b2010-11-23 03:31:01 +00002920 // Arguments that can be passed on register must be kept at
Bruno Cardoso Lopes3e0d0302007-11-05 03:02:32 +00002921 // RegsToPass vector
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002922 if (VA.isRegLoc()) {
2923 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Chris Lattner52f16de2008-03-17 06:57:02 +00002924 continue;
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002925 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002926
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002927 // Register can't get to this point...
Chris Lattner52f16de2008-03-17 06:57:02 +00002928 assert(VA.isMemLoc());
Wesley Peck527da1b2010-11-23 03:31:01 +00002929
Wesley Peck527da1b2010-11-23 03:31:01 +00002930 // emit ISD::STORE whichs stores the
Chris Lattner52f16de2008-03-17 06:57:02 +00002931 // parameter value to a stack Location
Akira Hatanaka9c962c02012-10-30 20:16:31 +00002932 MemOpChains.push_back(passArgOnStack(StackPtr, VA.getLocMemOffset(),
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002933 Chain, Arg, DL, IsTailCall, DAG));
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002934 }
2935
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00002936 // Transform all store nodes into one single node because all store
2937 // nodes are independent of each other.
Wesley Peck527da1b2010-11-23 03:31:01 +00002938 if (!MemOpChains.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00002939 Chain = DAG.getNode(ISD::TokenFactor, DL, MVT::Other, MemOpChains);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002940
Bill Wendling24c79f22008-09-16 21:48:12 +00002941 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
Wesley Peck527da1b2010-11-23 03:31:01 +00002942 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
2943 // node so that legalize doesn't hack it.
Simon Dardisca74dd72017-01-27 11:36:52 +00002944
Akira Hatanakad6f1c582011-04-07 19:51:44 +00002945 SDValue CalleeLo;
Akira Hatanakad8f10ce2013-09-27 19:51:35 +00002946 EVT Ty = Callee.getValueType();
Simon Dardis1dcb9112016-11-20 21:23:08 +00002947 bool GlobalOrExternal = false, IsCallReloc = false;
Akira Hatanaka5ec2ead2011-04-04 17:11:07 +00002948
2949 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Simon Dardisca74dd72017-01-27 11:36:52 +00002950 if (IsPIC) {
Akira Hatanakaaf4211a2013-09-28 00:12:32 +00002951 const GlobalValue *Val = G->getGlobal();
2952 InternalLinkage = Val->hasInternalLinkage();
Akira Hatanakacf9a61b2012-12-13 03:17:29 +00002953
2954 if (InternalLinkage)
Eric Christopher96e72c62015-01-29 23:27:36 +00002955 Callee = getAddrLocal(G, DL, Ty, DAG, ABI.IsN32() || ABI.IsN64());
Sasa Stankovic7072a792014-10-01 08:22:21 +00002956 else if (LargeGOT) {
Daniel Sanders9a4f2c52015-01-24 14:35:11 +00002957 Callee = getAddrGlobalLargeGOT(G, DL, Ty, DAG, MipsII::MO_CALL_HI16,
Akira Hatanakaaf4211a2013-09-28 00:12:32 +00002958 MipsII::MO_CALL_LO16, Chain,
2959 FuncInfo->callPtrInfo(Val));
Sasa Stankovic7072a792014-10-01 08:22:21 +00002960 IsCallReloc = true;
2961 } else {
Daniel Sanders9a4f2c52015-01-24 14:35:11 +00002962 Callee = getAddrGlobal(G, DL, Ty, DAG, MipsII::MO_GOT_CALL, Chain,
Akira Hatanakaaf4211a2013-09-28 00:12:32 +00002963 FuncInfo->callPtrInfo(Val));
Sasa Stankovic7072a792014-10-01 08:22:21 +00002964 IsCallReloc = true;
2965 }
Akira Hatanaka56d5f1b2012-11-21 20:30:40 +00002966 } else
Mehdi Amini44ede332015-07-09 02:09:04 +00002967 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), DL,
2968 getPointerTy(DAG.getDataLayout()), 0,
Akira Hatanaka56d5f1b2012-11-21 20:30:40 +00002969 MipsII::MO_NO_FLAG);
Akira Hatanaka8e16aac2011-12-09 01:45:12 +00002970 GlobalOrExternal = true;
Akira Hatanaka5ec2ead2011-04-04 17:11:07 +00002971 }
2972 else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Akira Hatanakaaf4211a2013-09-28 00:12:32 +00002973 const char *Sym = S->getSymbol();
2974
Simon Dardisca74dd72017-01-27 11:36:52 +00002975 if (!IsPIC) // static
Mehdi Amini44ede332015-07-09 02:09:04 +00002976 Callee = DAG.getTargetExternalSymbol(
2977 Sym, getPointerTy(DAG.getDataLayout()), MipsII::MO_NO_FLAG);
Sasa Stankovic7072a792014-10-01 08:22:21 +00002978 else if (LargeGOT) {
Daniel Sanders9a4f2c52015-01-24 14:35:11 +00002979 Callee = getAddrGlobalLargeGOT(S, DL, Ty, DAG, MipsII::MO_CALL_HI16,
Akira Hatanakaaf4211a2013-09-28 00:12:32 +00002980 MipsII::MO_CALL_LO16, Chain,
2981 FuncInfo->callPtrInfo(Sym));
Sasa Stankovic7072a792014-10-01 08:22:21 +00002982 IsCallReloc = true;
Simon Dardisca74dd72017-01-27 11:36:52 +00002983 } else { // PIC
Daniel Sanders9a4f2c52015-01-24 14:35:11 +00002984 Callee = getAddrGlobal(S, DL, Ty, DAG, MipsII::MO_GOT_CALL, Chain,
Akira Hatanakaaf4211a2013-09-28 00:12:32 +00002985 FuncInfo->callPtrInfo(Sym));
Sasa Stankovic7072a792014-10-01 08:22:21 +00002986 IsCallReloc = true;
2987 }
Akira Hatanaka56d5f1b2012-11-21 20:30:40 +00002988
Akira Hatanaka8e16aac2011-12-09 01:45:12 +00002989 GlobalOrExternal = true;
Akira Hatanaka5ec2ead2011-04-04 17:11:07 +00002990 }
2991
Akira Hatanakaf7d16d02013-01-22 20:05:56 +00002992 SmallVector<SDValue, 8> Ops(1, Chain);
Akira Hatanaka96ca1822013-03-13 00:54:29 +00002993 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Akira Hatanakaf7d16d02013-01-22 20:05:56 +00002994
Simon Dardisca74dd72017-01-27 11:36:52 +00002995 getOpndList(Ops, RegsToPass, IsPIC, GlobalOrExternal, InternalLinkage,
Sasa Stankovic7072a792014-10-01 08:22:21 +00002996 IsCallReloc, CLI, Callee, Chain);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002997
Simon Dardis9a66bbe2016-09-21 09:43:40 +00002998 if (IsTailCall) {
2999 MF.getFrameInfo().setHasTailCall();
Craig Topper48d114b2014-04-26 18:35:24 +00003000 return DAG.getNode(MipsISD::TailCall, DL, MVT::Other, Ops);
Simon Dardis9a66bbe2016-09-21 09:43:40 +00003001 }
Akira Hatanaka90131ac2012-10-19 21:47:33 +00003002
Craig Topper48d114b2014-04-26 18:35:24 +00003003 Chain = DAG.getNode(MipsISD::JmpLink, DL, NodeTys, Ops);
Akira Hatanaka96ca1822013-03-13 00:54:29 +00003004 SDValue InFlag = Chain.getValue(1);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00003005
Bruno Cardoso Lopes193e64c2010-01-30 18:32:07 +00003006 // Create the CALLSEQ_END node.
Akira Hatanaka97ba7692012-07-26 23:27:01 +00003007 Chain = DAG.getCALLSEQ_END(Chain, NextStackOffsetVal,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003008 DAG.getIntPtrConstant(0, DL, true), InFlag, DL);
Bruno Cardoso Lopes193e64c2010-01-30 18:32:07 +00003009 InFlag = Chain.getValue(1);
3010
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00003011 // Handle result values, copying them out of physregs into vregs that we
3012 // return.
Daniel Sandersb3ca3382014-09-26 10:06:12 +00003013 return LowerCallResult(Chain, InFlag, CallConv, IsVarArg, Ins, DL, DAG,
3014 InVals, CLI);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00003015}
3016
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003017/// LowerCallResult - Lower the result values of a call into the
3018/// appropriate copies out of appropriate physical registers.
Daniel Sandersb3ca3382014-09-26 10:06:12 +00003019SDValue MipsTargetLowering::LowerCallResult(
3020 SDValue Chain, SDValue InFlag, CallingConv::ID CallConv, bool IsVarArg,
Benjamin Kramerbdc49562016-06-12 15:39:02 +00003021 const SmallVectorImpl<ISD::InputArg> &Ins, const SDLoc &DL,
3022 SelectionDAG &DAG, SmallVectorImpl<SDValue> &InVals,
Daniel Sandersb3ca3382014-09-26 10:06:12 +00003023 TargetLowering::CallLoweringInfo &CLI) const {
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00003024 // Assign locations to each value returned by this call.
3025 SmallVector<CCValAssign, 16> RVLocs;
Daniel Sandersb3ca3382014-09-26 10:06:12 +00003026 MipsCCState CCInfo(CallConv, IsVarArg, DAG.getMachineFunction(), RVLocs,
3027 *DAG.getContext());
Simon Dardis70f79252017-04-26 11:10:38 +00003028
3029 const ExternalSymbolSDNode *ES =
3030 dyn_cast_or_null<const ExternalSymbolSDNode>(CLI.Callee.getNode());
3031 CCInfo.AnalyzeCallResult(Ins, RetCC_Mips, CLI.RetTy,
3032 ES ? ES->getSymbol() : nullptr);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00003033
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00003034 // Copy all of the result registers out of their specified physreg.
3035 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Daniel Sandersae275e32014-09-25 12:15:05 +00003036 CCValAssign &VA = RVLocs[i];
3037 assert(VA.isRegLoc() && "Can only return in registers!");
3038
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00003039 SDValue Val = DAG.getCopyFromReg(Chain, DL, RVLocs[i].getLocReg(),
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00003040 RVLocs[i].getLocVT(), InFlag);
3041 Chain = Val.getValue(1);
3042 InFlag = Val.getValue(2);
3043
Daniel Sandersae275e32014-09-25 12:15:05 +00003044 if (VA.isUpperBitsInLoc()) {
3045 unsigned ValSizeInBits = Ins[i].ArgVT.getSizeInBits();
3046 unsigned LocSizeInBits = VA.getLocVT().getSizeInBits();
3047 unsigned Shift =
3048 VA.getLocInfo() == CCValAssign::ZExtUpper ? ISD::SRL : ISD::SRA;
3049 Val = DAG.getNode(
3050 Shift, DL, VA.getLocVT(), Val,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003051 DAG.getConstant(LocSizeInBits - ValSizeInBits, DL, VA.getLocVT()));
Daniel Sandersae275e32014-09-25 12:15:05 +00003052 }
3053
3054 switch (VA.getLocInfo()) {
3055 default:
3056 llvm_unreachable("Unknown loc info!");
3057 case CCValAssign::Full:
3058 break;
3059 case CCValAssign::BCvt:
3060 Val = DAG.getNode(ISD::BITCAST, DL, VA.getValVT(), Val);
3061 break;
3062 case CCValAssign::AExt:
3063 case CCValAssign::AExtUpper:
3064 Val = DAG.getNode(ISD::TRUNCATE, DL, VA.getValVT(), Val);
3065 break;
3066 case CCValAssign::ZExt:
3067 case CCValAssign::ZExtUpper:
3068 Val = DAG.getNode(ISD::AssertZext, DL, VA.getLocVT(), Val,
3069 DAG.getValueType(VA.getValVT()));
3070 Val = DAG.getNode(ISD::TRUNCATE, DL, VA.getValVT(), Val);
3071 break;
3072 case CCValAssign::SExt:
3073 case CCValAssign::SExtUpper:
3074 Val = DAG.getNode(ISD::AssertSext, DL, VA.getLocVT(), Val,
3075 DAG.getValueType(VA.getValVT()));
3076 Val = DAG.getNode(ISD::TRUNCATE, DL, VA.getValVT(), Val);
3077 break;
3078 }
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00003079
3080 InVals.push_back(Val);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00003081 }
Bruno Cardoso Lopes3e0d0302007-11-05 03:02:32 +00003082
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003083 return Chain;
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00003084}
3085
Daniel Sandersc43cda82014-11-07 16:54:21 +00003086static SDValue UnpackFromArgumentSlot(SDValue Val, const CCValAssign &VA,
Benjamin Kramerbdc49562016-06-12 15:39:02 +00003087 EVT ArgVT, const SDLoc &DL,
3088 SelectionDAG &DAG) {
Daniel Sandersc43cda82014-11-07 16:54:21 +00003089 MVT LocVT = VA.getLocVT();
3090 EVT ValVT = VA.getValVT();
3091
3092 // Shift into the upper bits if necessary.
3093 switch (VA.getLocInfo()) {
3094 default:
3095 break;
3096 case CCValAssign::AExtUpper:
3097 case CCValAssign::SExtUpper:
3098 case CCValAssign::ZExtUpper: {
3099 unsigned ValSizeInBits = ArgVT.getSizeInBits();
3100 unsigned LocSizeInBits = VA.getLocVT().getSizeInBits();
3101 unsigned Opcode =
3102 VA.getLocInfo() == CCValAssign::ZExtUpper ? ISD::SRL : ISD::SRA;
3103 Val = DAG.getNode(
3104 Opcode, DL, VA.getLocVT(), Val,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003105 DAG.getConstant(LocSizeInBits - ValSizeInBits, DL, VA.getLocVT()));
Daniel Sandersc43cda82014-11-07 16:54:21 +00003106 break;
3107 }
3108 }
3109
3110 // If this is an value smaller than the argument slot size (32-bit for O32,
3111 // 64-bit for N32/N64), it has been promoted in some way to the argument slot
3112 // size. Extract the value and insert any appropriate assertions regarding
3113 // sign/zero extension.
3114 switch (VA.getLocInfo()) {
3115 default:
3116 llvm_unreachable("Unknown loc info!");
3117 case CCValAssign::Full:
3118 break;
3119 case CCValAssign::AExtUpper:
3120 case CCValAssign::AExt:
3121 Val = DAG.getNode(ISD::TRUNCATE, DL, ValVT, Val);
3122 break;
3123 case CCValAssign::SExtUpper:
3124 case CCValAssign::SExt:
3125 Val = DAG.getNode(ISD::AssertSext, DL, LocVT, Val, DAG.getValueType(ValVT));
3126 Val = DAG.getNode(ISD::TRUNCATE, DL, ValVT, Val);
3127 break;
3128 case CCValAssign::ZExtUpper:
3129 case CCValAssign::ZExt:
3130 Val = DAG.getNode(ISD::AssertZext, DL, LocVT, Val, DAG.getValueType(ValVT));
3131 Val = DAG.getNode(ISD::TRUNCATE, DL, ValVT, Val);
3132 break;
3133 case CCValAssign::BCvt:
3134 Val = DAG.getNode(ISD::BITCAST, DL, ValVT, Val);
3135 break;
3136 }
3137
3138 return Val;
3139}
3140
Akira Hatanakae2489122011-04-15 21:51:11 +00003141//===----------------------------------------------------------------------===//
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003142// Formal Arguments Calling Convention Implementation
Akira Hatanakae2489122011-04-15 21:51:11 +00003143//===----------------------------------------------------------------------===//
Wesley Peck527da1b2010-11-23 03:31:01 +00003144/// LowerFormalArguments - transform physical registers into virtual registers
Bruno Cardoso Lopesd6fff552010-02-06 19:20:49 +00003145/// and generate load operations for arguments places on the stack.
Benjamin Kramerbdc49562016-06-12 15:39:02 +00003146SDValue MipsTargetLowering::LowerFormalArguments(
3147 SDValue Chain, CallingConv::ID CallConv, bool IsVarArg,
3148 const SmallVectorImpl<ISD::InputArg> &Ins, const SDLoc &DL,
3149 SelectionDAG &DAG, SmallVectorImpl<SDValue> &InVals) const {
Bruno Cardoso Lopesa01ede22008-08-04 07:12:52 +00003150 MachineFunction &MF = DAG.getMachineFunction();
Matthias Braun941a7052016-07-28 18:40:00 +00003151 MachineFrameInfo &MFI = MF.getFrameInfo();
Bruno Cardoso Lopes14033fb2007-08-28 05:08:16 +00003152 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
Bruno Cardoso Lopes4449e5d2007-07-11 23:16:16 +00003153
Dan Gohman31ae5862010-04-17 14:41:14 +00003154 MipsFI->setVarArgsFrameIndex(0);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00003155
Bruno Cardoso Lopesd6fff552010-02-06 19:20:49 +00003156 // Used with vargs to acumulate store chains.
3157 std::vector<SDValue> OutChains;
3158
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00003159 // Assign locations to all of the incoming arguments.
3160 SmallVector<CCValAssign, 16> ArgLocs;
Daniel Sanders23e98772014-11-02 16:09:29 +00003161 MipsCCState CCInfo(CallConv, IsVarArg, DAG.getMachineFunction(), ArgLocs,
3162 *DAG.getContext());
Daniel Sandersb315c8c2014-11-07 15:33:08 +00003163 CCInfo.AllocateStack(ABI.GetCalleeAllocdArgSizeInBytes(CallConv), 1);
Vasileios Kalintiris43dff0c2015-10-26 12:38:43 +00003164 const Function *Func = DAG.getMachineFunction().getFunction();
3165 Function::const_arg_iterator FuncArg = Func->arg_begin();
3166
Vasileios Kalintiris165121f2015-10-26 14:24:30 +00003167 if (Func->hasFnAttribute("interrupt") && !Func->arg_empty())
3168 report_fatal_error(
3169 "Functions with the interrupt attribute cannot have arguments!");
Bruno Cardoso Lopes4449e5d2007-07-11 23:16:16 +00003170
Daniel Sandersb70e27c2014-11-06 16:36:30 +00003171 CCInfo.AnalyzeFormalArguments(Ins, CC_Mips_FixedArg);
Akira Hatanaka4866fe12012-10-30 19:37:25 +00003172 MipsFI->setFormalArgInfo(CCInfo.getNextStackOffset(),
Daniel Sanders23e98772014-11-02 16:09:29 +00003173 CCInfo.getInRegsParamsCount() > 0);
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00003174
Akira Hatanaka2c07f1f2012-10-27 00:44:39 +00003175 unsigned CurArgIdx = 0;
Daniel Sanders23e98772014-11-02 16:09:29 +00003176 CCInfo.rewindByValRegsInfo();
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00003177
Akira Hatanaka2c07f1f2012-10-27 00:44:39 +00003178 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00003179 CCValAssign &VA = ArgLocs[i];
Andrew Trick05938a52015-02-16 18:10:47 +00003180 if (Ins[i].isOrigArg()) {
3181 std::advance(FuncArg, Ins[i].getOrigArgIndex() - CurArgIdx);
3182 CurArgIdx = Ins[i].getOrigArgIndex();
3183 }
Akira Hatanaka104b7e32011-10-28 19:55:48 +00003184 EVT ValVT = VA.getValVT();
Akira Hatanakafb9bae32011-11-12 02:29:58 +00003185 ISD::ArgFlagsTy Flags = Ins[i].Flags;
3186 bool IsRegLoc = VA.isRegLoc();
3187
3188 if (Flags.isByVal()) {
Andrew Trick05938a52015-02-16 18:10:47 +00003189 assert(Ins[i].isOrigArg() && "Byval arguments cannot be implicit");
Daniel Sanders23e98772014-11-02 16:09:29 +00003190 unsigned FirstByValReg, LastByValReg;
3191 unsigned ByValIdx = CCInfo.getInRegsParamsProcessed();
3192 CCInfo.getInRegsParamInfo(ByValIdx, FirstByValReg, LastByValReg);
3193
Akira Hatanakafb9bae32011-11-12 02:29:58 +00003194 assert(Flags.getByValSize() &&
3195 "ByVal args of size 0 should have been ignored by front-end.");
Daniel Sanders23e98772014-11-02 16:09:29 +00003196 assert(ByValIdx < CCInfo.getInRegsParamsCount());
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00003197 copyByValRegs(Chain, DL, OutChains, DAG, Flags, InVals, &*FuncArg,
Daniel Sandersb315c8c2014-11-07 15:33:08 +00003198 FirstByValReg, LastByValReg, VA, CCInfo);
Daniel Sanders23e98772014-11-02 16:09:29 +00003199 CCInfo.nextInRegsParam();
Akira Hatanakafb9bae32011-11-12 02:29:58 +00003200 continue;
3201 }
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00003202
3203 // Arguments stored on registers
Akira Hatanakafb9bae32011-11-12 02:29:58 +00003204 if (IsRegLoc) {
Akira Hatanaka7d822522013-10-28 21:21:36 +00003205 MVT RegVT = VA.getLocVT();
Akira Hatanakacb4a1a82011-05-24 00:23:52 +00003206 unsigned ArgReg = VA.getLocReg();
Akira Hatanaka7d822522013-10-28 21:21:36 +00003207 const TargetRegisterClass *RC = getRegClassFor(RegVT);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00003208
Wesley Peck527da1b2010-11-23 03:31:01 +00003209 // Transform the arguments stored on
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00003210 // physical registers into virtual ones
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00003211 unsigned Reg = addLiveIn(DAG.getMachineFunction(), ArgReg, RC);
3212 SDValue ArgValue = DAG.getCopyFromReg(Chain, DL, Reg, RegVT);
Wesley Peck527da1b2010-11-23 03:31:01 +00003213
Daniel Sandersc43cda82014-11-07 16:54:21 +00003214 ArgValue = UnpackFromArgumentSlot(ArgValue, VA, Ins[i].ArgVT, DL, DAG);
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00003215
Akira Hatanaka4b634fa2013-03-05 22:13:04 +00003216 // Handle floating point arguments passed in integer registers and
3217 // long double arguments passed in floating point registers.
Akira Hatanaka104b7e32011-10-28 19:55:48 +00003218 if ((RegVT == MVT::i32 && ValVT == MVT::f32) ||
Akira Hatanaka4b634fa2013-03-05 22:13:04 +00003219 (RegVT == MVT::i64 && ValVT == MVT::f64) ||
3220 (RegVT == MVT::f64 && ValVT == MVT::i64))
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00003221 ArgValue = DAG.getNode(ISD::BITCAST, DL, ValVT, ArgValue);
Eric Christopher96e72c62015-01-29 23:27:36 +00003222 else if (ABI.IsO32() && RegVT == MVT::i32 &&
Eric Christopherbf33a3c2014-07-02 23:18:40 +00003223 ValVT == MVT::f64) {
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00003224 unsigned Reg2 = addLiveIn(DAG.getMachineFunction(),
Akira Hatanaka104b7e32011-10-28 19:55:48 +00003225 getNextIntArgReg(ArgReg), RC);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00003226 SDValue ArgValue2 = DAG.getCopyFromReg(Chain, DL, Reg2, RegVT);
Eric Christopher1c29a652014-07-18 22:55:25 +00003227 if (!Subtarget.isLittle())
Akira Hatanaka104b7e32011-10-28 19:55:48 +00003228 std::swap(ArgValue, ArgValue2);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00003229 ArgValue = DAG.getNode(MipsISD::BuildPairF64, DL, MVT::f64,
Akira Hatanaka104b7e32011-10-28 19:55:48 +00003230 ArgValue, ArgValue2);
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00003231 }
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00003232
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003233 InVals.push_back(ArgValue);
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00003234 } else { // VA.isRegLoc()
Daniel Sandersc43cda82014-11-07 16:54:21 +00003235 MVT LocVT = VA.getLocVT();
3236
Eric Christopher96e72c62015-01-29 23:27:36 +00003237 if (ABI.IsO32()) {
Daniel Sandersc43cda82014-11-07 16:54:21 +00003238 // We ought to be able to use LocVT directly but O32 sets it to i32
3239 // when allocating floating point values to integer registers.
3240 // This shouldn't influence how we load the value into registers unless
Benjamin Kramerdf005cb2015-08-08 18:27:36 +00003241 // we are targeting softfloat.
Eric Christophere8ae3e32015-05-07 23:10:21 +00003242 if (VA.getValVT().isFloatingPoint() && !Subtarget.useSoftFloat())
Daniel Sandersc43cda82014-11-07 16:54:21 +00003243 LocVT = VA.getValVT();
3244 }
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00003245
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00003246 // sanity check
3247 assert(VA.isMemLoc());
Bruno Cardoso Lopesd6fff552010-02-06 19:20:49 +00003248
Wesley Peck527da1b2010-11-23 03:31:01 +00003249 // The stack pointer offset is relative to the caller stack frame.
Matthias Braun941a7052016-07-28 18:40:00 +00003250 int FI = MFI.CreateFixedObject(LocVT.getSizeInBits() / 8,
3251 VA.getLocMemOffset(), true);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00003252
3253 // Create load nodes to retrieve arguments from the stack
Mehdi Amini44ede332015-07-09 02:09:04 +00003254 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy(DAG.getDataLayout()));
Alex Lorenze40c8a22015-08-11 23:09:45 +00003255 SDValue ArgValue = DAG.getLoad(
3256 LocVT, DL, Chain, FIN,
Justin Lebar9c375812016-07-15 18:27:10 +00003257 MachinePointerInfo::getFixedStack(DAG.getMachineFunction(), FI));
Daniel Sandersc43cda82014-11-07 16:54:21 +00003258 OutChains.push_back(ArgValue.getValue(1));
3259
3260 ArgValue = UnpackFromArgumentSlot(ArgValue, VA, Ins[i].ArgVT, DL, DAG);
3261
3262 InVals.push_back(ArgValue);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00003263 }
Reid Kleckner7a59e082014-05-12 22:01:27 +00003264 }
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00003265
Reid Kleckner7a59e082014-05-12 22:01:27 +00003266 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Reid Kleckner79418562014-05-09 22:32:13 +00003267 // The mips ABIs for returning structs by value requires that we copy
3268 // the sret argument into $v0 for the return. Save the argument into
3269 // a virtual register so that we can access it from the return points.
Reid Kleckner7a59e082014-05-12 22:01:27 +00003270 if (Ins[i].Flags.isSRet()) {
Reid Kleckner79418562014-05-09 22:32:13 +00003271 unsigned Reg = MipsFI->getSRetReturnReg();
3272 if (!Reg) {
3273 Reg = MF.getRegInfo().createVirtualRegister(
Eric Christopher96e72c62015-01-29 23:27:36 +00003274 getRegClassFor(ABI.IsN64() ? MVT::i64 : MVT::i32));
Reid Kleckner79418562014-05-09 22:32:13 +00003275 MipsFI->setSRetReturnReg(Reg);
3276 }
Reid Kleckner7a59e082014-05-12 22:01:27 +00003277 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), DL, Reg, InVals[i]);
Reid Kleckner79418562014-05-09 22:32:13 +00003278 Chain = DAG.getNode(ISD::TokenFactor, DL, MVT::Other, Copy, Chain);
Reid Kleckner7a59e082014-05-12 22:01:27 +00003279 break;
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00003280 }
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00003281 }
3282
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00003283 if (IsVarArg)
Daniel Sandersb315c8c2014-11-07 15:33:08 +00003284 writeVarArgRegs(OutChains, Chain, DL, DAG, CCInfo);
Bruno Cardoso Lopesd6fff552010-02-06 19:20:49 +00003285
Wesley Peck527da1b2010-11-23 03:31:01 +00003286 // All stores are grouped in one node to allow the matching between
Bruno Cardoso Lopesd6fff552010-02-06 19:20:49 +00003287 // the size of Ins and InVals. This only happens when on varg functions
3288 if (!OutChains.empty()) {
3289 OutChains.push_back(Chain);
Craig Topper48d114b2014-04-26 18:35:24 +00003290 Chain = DAG.getNode(ISD::TokenFactor, DL, MVT::Other, OutChains);
Bruno Cardoso Lopesd6fff552010-02-06 19:20:49 +00003291 }
3292
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003293 return Chain;
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00003294}
3295
Akira Hatanakae2489122011-04-15 21:51:11 +00003296//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00003297// Return Value Calling Convention Implementation
Akira Hatanakae2489122011-04-15 21:51:11 +00003298//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00003299
Akira Hatanaka9c8dcfc2012-10-10 01:27:09 +00003300bool
3301MipsTargetLowering::CanLowerReturn(CallingConv::ID CallConv,
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00003302 MachineFunction &MF, bool IsVarArg,
Akira Hatanaka9c8dcfc2012-10-10 01:27:09 +00003303 const SmallVectorImpl<ISD::OutputArg> &Outs,
3304 LLVMContext &Context) const {
3305 SmallVector<CCValAssign, 16> RVLocs;
Daniel Sandersb3ca3382014-09-26 10:06:12 +00003306 MipsCCState CCInfo(CallConv, IsVarArg, MF, RVLocs, Context);
Akira Hatanaka9c8dcfc2012-10-10 01:27:09 +00003307 return CCInfo.CheckReturn(Outs, RetCC_Mips);
3308}
3309
Petar Jovanovic5b436222015-03-23 12:28:13 +00003310bool
3311MipsTargetLowering::shouldSignExtendTypeInLibCall(EVT Type, bool IsSigned) const {
Eric Christophere8ae3e32015-05-07 23:10:21 +00003312 if (Subtarget.hasMips3() && Subtarget.useSoftFloat()) {
Petar Jovanovic5b436222015-03-23 12:28:13 +00003313 if (Type == MVT::i32)
3314 return true;
3315 }
3316 return IsSigned;
3317}
3318
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003319SDValue
Vasileios Kalintiris43dff0c2015-10-26 12:38:43 +00003320MipsTargetLowering::LowerInterruptReturn(SmallVectorImpl<SDValue> &RetOps,
Benjamin Kramerbdc49562016-06-12 15:39:02 +00003321 const SDLoc &DL,
3322 SelectionDAG &DAG) const {
Vasileios Kalintiris43dff0c2015-10-26 12:38:43 +00003323
3324 MachineFunction &MF = DAG.getMachineFunction();
3325 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
3326
3327 MipsFI->setISR();
3328
3329 return DAG.getNode(MipsISD::ERet, DL, MVT::Other, RetOps);
3330}
3331
3332SDValue
3333MipsTargetLowering::LowerReturn(SDValue Chain, CallingConv::ID CallConv,
3334 bool IsVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003335 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanfe7532a2010-07-07 15:54:55 +00003336 const SmallVectorImpl<SDValue> &OutVals,
Benjamin Kramerbdc49562016-06-12 15:39:02 +00003337 const SDLoc &DL, SelectionDAG &DAG) const {
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00003338 // CCValAssign - represent the assignment of
3339 // the return value to a location
3340 SmallVector<CCValAssign, 16> RVLocs;
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00003341 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00003342
3343 // CCState - Info about the registers and stack slot.
Daniel Sandersb3ca3382014-09-26 10:06:12 +00003344 MipsCCState CCInfo(CallConv, IsVarArg, MF, RVLocs, *DAG.getContext());
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00003345
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00003346 // Analyze return values.
Daniel Sandersb3ca3382014-09-26 10:06:12 +00003347 CCInfo.AnalyzeReturn(Outs, RetCC_Mips);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00003348
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003349 SDValue Flag;
Jakob Stoklund Olesena2060502013-02-05 18:12:03 +00003350 SmallVector<SDValue, 4> RetOps(1, Chain);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00003351
3352 // Copy the result values into the output registers.
3353 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00003354 SDValue Val = OutVals[i];
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00003355 CCValAssign &VA = RVLocs[i];
3356 assert(VA.isRegLoc() && "Can only return in registers!");
Daniel Sandersae275e32014-09-25 12:15:05 +00003357 bool UseUpperBits = false;
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00003358
Daniel Sandersae275e32014-09-25 12:15:05 +00003359 switch (VA.getLocInfo()) {
3360 default:
3361 llvm_unreachable("Unknown loc info!");
3362 case CCValAssign::Full:
3363 break;
3364 case CCValAssign::BCvt:
3365 Val = DAG.getNode(ISD::BITCAST, DL, VA.getLocVT(), Val);
3366 break;
3367 case CCValAssign::AExtUpper:
3368 UseUpperBits = true;
Justin Bognerb03fd122016-08-17 05:10:15 +00003369 LLVM_FALLTHROUGH;
Daniel Sandersae275e32014-09-25 12:15:05 +00003370 case CCValAssign::AExt:
3371 Val = DAG.getNode(ISD::ANY_EXTEND, DL, VA.getLocVT(), Val);
3372 break;
3373 case CCValAssign::ZExtUpper:
3374 UseUpperBits = true;
Justin Bognerb03fd122016-08-17 05:10:15 +00003375 LLVM_FALLTHROUGH;
Daniel Sandersae275e32014-09-25 12:15:05 +00003376 case CCValAssign::ZExt:
3377 Val = DAG.getNode(ISD::ZERO_EXTEND, DL, VA.getLocVT(), Val);
3378 break;
3379 case CCValAssign::SExtUpper:
3380 UseUpperBits = true;
Justin Bognerb03fd122016-08-17 05:10:15 +00003381 LLVM_FALLTHROUGH;
Daniel Sandersae275e32014-09-25 12:15:05 +00003382 case CCValAssign::SExt:
3383 Val = DAG.getNode(ISD::SIGN_EXTEND, DL, VA.getLocVT(), Val);
3384 break;
3385 }
3386
3387 if (UseUpperBits) {
3388 unsigned ValSizeInBits = Outs[i].ArgVT.getSizeInBits();
3389 unsigned LocSizeInBits = VA.getLocVT().getSizeInBits();
3390 Val = DAG.getNode(
3391 ISD::SHL, DL, VA.getLocVT(), Val,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003392 DAG.getConstant(LocSizeInBits - ValSizeInBits, DL, VA.getLocVT()));
Daniel Sandersae275e32014-09-25 12:15:05 +00003393 }
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00003394
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00003395 Chain = DAG.getCopyToReg(Chain, DL, VA.getLocReg(), Val, Flag);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00003396
Jakob Stoklund Olesena2060502013-02-05 18:12:03 +00003397 // Guarantee that all emitted copies are stuck together with flags.
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00003398 Flag = Chain.getValue(1);
Jakob Stoklund Olesena2060502013-02-05 18:12:03 +00003399 RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT()));
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00003400 }
3401
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00003402 // The mips ABIs for returning structs by value requires that we copy
3403 // the sret argument into $v0 for the return. We saved the argument into
3404 // a virtual register in the entry block, so now we copy the value out
3405 // and into $v0.
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00003406 if (MF.getFunction()->hasStructRetAttr()) {
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00003407 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
3408 unsigned Reg = MipsFI->getSRetReturnReg();
3409
Wesley Peck527da1b2010-11-23 03:31:01 +00003410 if (!Reg)
Torok Edwinfbcc6632009-07-14 16:55:14 +00003411 llvm_unreachable("sret virtual register not created in the entry block");
Mehdi Amini44ede332015-07-09 02:09:04 +00003412 SDValue Val =
3413 DAG.getCopyFromReg(Chain, DL, Reg, getPointerTy(DAG.getDataLayout()));
Eric Christopher96e72c62015-01-29 23:27:36 +00003414 unsigned V0 = ABI.IsN64() ? Mips::V0_64 : Mips::V0;
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00003415
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00003416 Chain = DAG.getCopyToReg(Chain, DL, V0, Val, Flag);
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00003417 Flag = Chain.getValue(1);
Mehdi Amini44ede332015-07-09 02:09:04 +00003418 RetOps.push_back(DAG.getRegister(V0, getPointerTy(DAG.getDataLayout())));
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00003419 }
3420
Jakob Stoklund Olesena2060502013-02-05 18:12:03 +00003421 RetOps[0] = Chain; // Update chain.
Akira Hatanakaefff7b72012-07-10 00:19:06 +00003422
Jakob Stoklund Olesena2060502013-02-05 18:12:03 +00003423 // Add the flag if we have it.
3424 if (Flag.getNode())
3425 RetOps.push_back(Flag);
3426
Vasileios Kalintiris43dff0c2015-10-26 12:38:43 +00003427 // ISRs must use "eret".
3428 if (DAG.getMachineFunction().getFunction()->hasFnAttribute("interrupt"))
3429 return LowerInterruptReturn(RetOps, DL, DAG);
3430
3431 // Standard return on Mips is a "jr $ra"
Craig Topper48d114b2014-04-26 18:35:24 +00003432 return DAG.getNode(MipsISD::Ret, DL, MVT::Other, RetOps);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00003433}
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00003434
Akira Hatanakae2489122011-04-15 21:51:11 +00003435//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00003436// Mips Inline Assembly Support
Akira Hatanakae2489122011-04-15 21:51:11 +00003437//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00003438
3439/// getConstraintType - Given a constraint letter, return the type of
3440/// constraint it is for this target.
Benjamin Kramer9bfb6272015-07-05 19:29:18 +00003441MipsTargetLowering::ConstraintType
3442MipsTargetLowering::getConstraintType(StringRef Constraint) const {
Daniel Sanders8b59af12013-11-12 12:56:01 +00003443 // Mips specific constraints
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00003444 // GCC config/mips/constraints.md
3445 //
Wesley Peck527da1b2010-11-23 03:31:01 +00003446 // 'd' : An address register. Equivalent to r
3447 // unless generating MIPS16 code.
3448 // 'y' : Equivalent to r; retained for
3449 // backwards compatibility.
Eric Christophere3c494d2012-05-07 06:25:10 +00003450 // 'c' : A register suitable for use in an indirect
3451 // jump. This will always be $25 for -mabicalls.
Eric Christopher0d8c15d2012-05-07 06:25:19 +00003452 // 'l' : The lo register. 1 word storage.
3453 // 'x' : The hilo register pair. Double word storage.
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00003454 if (Constraint.size() == 1) {
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00003455 switch (Constraint[0]) {
3456 default : break;
Wesley Peck527da1b2010-11-23 03:31:01 +00003457 case 'd':
3458 case 'y':
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00003459 case 'f':
Eric Christophere3c494d2012-05-07 06:25:10 +00003460 case 'c':
Eric Christopher9c492e62012-05-07 06:25:15 +00003461 case 'l':
Eric Christopher0d8c15d2012-05-07 06:25:19 +00003462 case 'x':
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00003463 return C_RegisterClass;
Jack Carter0e149b02013-03-04 21:33:15 +00003464 case 'R':
3465 return C_Memory;
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00003466 }
3467 }
Daniel Sandersa73d8fe2015-03-24 11:26:34 +00003468
3469 if (Constraint == "ZC")
3470 return C_Memory;
3471
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00003472 return TargetLowering::getConstraintType(Constraint);
3473}
3474
John Thompsone8360b72010-10-29 17:29:13 +00003475/// Examine constraint type and operand type and determine a weight value.
3476/// This object must already have been set up with the operand type
3477/// and the current alternative constraint selected.
3478TargetLowering::ConstraintWeight
3479MipsTargetLowering::getSingleConstraintMatchWeight(
3480 AsmOperandInfo &info, const char *constraint) const {
3481 ConstraintWeight weight = CW_Invalid;
3482 Value *CallOperandVal = info.CallOperandVal;
3483 // If we don't have a value, we can't do a match,
3484 // but allow it at the lowest weight.
Craig Topper062a2ba2014-04-25 05:30:21 +00003485 if (!CallOperandVal)
John Thompsone8360b72010-10-29 17:29:13 +00003486 return CW_Default;
Chris Lattner229907c2011-07-18 04:54:35 +00003487 Type *type = CallOperandVal->getType();
John Thompsone8360b72010-10-29 17:29:13 +00003488 // Look at the constraint type.
3489 switch (*constraint) {
3490 default:
3491 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
3492 break;
Wesley Peck527da1b2010-11-23 03:31:01 +00003493 case 'd':
3494 case 'y':
John Thompsone8360b72010-10-29 17:29:13 +00003495 if (type->isIntegerTy())
3496 weight = CW_Register;
3497 break;
Daniel Sanders8b59af12013-11-12 12:56:01 +00003498 case 'f': // FPU or MSA register
Eric Christopher1c29a652014-07-18 22:55:25 +00003499 if (Subtarget.hasMSA() && type->isVectorTy() &&
Daniel Sanders8b59af12013-11-12 12:56:01 +00003500 cast<VectorType>(type)->getBitWidth() == 128)
3501 weight = CW_Register;
3502 else if (type->isFloatTy())
John Thompsone8360b72010-10-29 17:29:13 +00003503 weight = CW_Register;
3504 break;
Eric Christophere3c494d2012-05-07 06:25:10 +00003505 case 'c': // $25 for indirect jumps
Eric Christopher9c492e62012-05-07 06:25:15 +00003506 case 'l': // lo register
Eric Christopher0d8c15d2012-05-07 06:25:19 +00003507 case 'x': // hilo register pair
Daniel Sanders8b59af12013-11-12 12:56:01 +00003508 if (type->isIntegerTy())
Eric Christophere3c494d2012-05-07 06:25:10 +00003509 weight = CW_SpecificReg;
Daniel Sanders8b59af12013-11-12 12:56:01 +00003510 break;
Eric Christopher1d6c89e2012-05-07 03:13:32 +00003511 case 'I': // signed 16 bit immediate
Eric Christopher7201e1b2012-05-07 03:13:42 +00003512 case 'J': // integer zero
Eric Christopher3ff88a02012-05-07 05:46:29 +00003513 case 'K': // unsigned 16 bit immediate
Eric Christopher1109b342012-05-07 05:46:37 +00003514 case 'L': // signed 32 bit immediate where lower 16 bits are 0
Eric Christophere07aa432012-05-07 05:46:43 +00003515 case 'N': // immediate in the range of -65535 to -1 (inclusive)
Eric Christopher470578a2012-05-07 05:46:48 +00003516 case 'O': // signed 15 bit immediate (+- 16383)
Eric Christopherc18ae4a2012-05-07 06:25:02 +00003517 case 'P': // immediate in the range of 65535 to 1 (inclusive)
Eric Christopher1d6c89e2012-05-07 03:13:32 +00003518 if (isa<ConstantInt>(CallOperandVal))
3519 weight = CW_Constant;
3520 break;
Jack Carter0e149b02013-03-04 21:33:15 +00003521 case 'R':
3522 weight = CW_Memory;
3523 break;
John Thompsone8360b72010-10-29 17:29:13 +00003524 }
3525 return weight;
3526}
3527
Akira Hatanaka7473b472013-08-14 00:21:25 +00003528/// This is a helper function to parse a physical register string and split it
3529/// into non-numeric and numeric parts (Prefix and Reg). The first boolean flag
3530/// that is returned indicates whether parsing was successful. The second flag
3531/// is true if the numeric part exists.
Benjamin Kramer9bfb6272015-07-05 19:29:18 +00003532static std::pair<bool, bool> parsePhysicalReg(StringRef C, StringRef &Prefix,
3533 unsigned long long &Reg) {
Akira Hatanaka7473b472013-08-14 00:21:25 +00003534 if (C.front() != '{' || C.back() != '}')
3535 return std::make_pair(false, false);
3536
3537 // Search for the first numeric character.
3538 StringRef::const_iterator I, B = C.begin() + 1, E = C.end() - 1;
Craig Topper2241dfd2015-11-23 07:19:06 +00003539 I = std::find_if(B, E, isdigit);
Akira Hatanaka7473b472013-08-14 00:21:25 +00003540
Benjamin Kramer9bfb6272015-07-05 19:29:18 +00003541 Prefix = StringRef(B, I - B);
Akira Hatanaka7473b472013-08-14 00:21:25 +00003542
3543 // The second flag is set to false if no numeric characters were found.
3544 if (I == E)
3545 return std::make_pair(true, false);
3546
3547 // Parse the numeric characters.
3548 return std::make_pair(!getAsUnsignedInteger(StringRef(I, E - I), 10, Reg),
3549 true);
3550}
3551
3552std::pair<unsigned, const TargetRegisterClass *> MipsTargetLowering::
Craig Topper6dc4a8bc2014-08-30 16:48:02 +00003553parseRegForInlineAsmConstraint(StringRef C, MVT VT) const {
Eric Christopherd9134482014-08-04 21:25:23 +00003554 const TargetRegisterInfo *TRI =
Eric Christopher96e72c62015-01-29 23:27:36 +00003555 Subtarget.getRegisterInfo();
Akira Hatanaka7473b472013-08-14 00:21:25 +00003556 const TargetRegisterClass *RC;
Benjamin Kramer9bfb6272015-07-05 19:29:18 +00003557 StringRef Prefix;
Akira Hatanaka7473b472013-08-14 00:21:25 +00003558 unsigned long long Reg;
3559
3560 std::pair<bool, bool> R = parsePhysicalReg(C, Prefix, Reg);
3561
3562 if (!R.first)
Craig Topper062a2ba2014-04-25 05:30:21 +00003563 return std::make_pair(0U, nullptr);
Akira Hatanaka7473b472013-08-14 00:21:25 +00003564
3565 if ((Prefix == "hi" || Prefix == "lo")) { // Parse hi/lo.
3566 // No numeric characters follow "hi" or "lo".
3567 if (R.second)
Craig Topper062a2ba2014-04-25 05:30:21 +00003568 return std::make_pair(0U, nullptr);
Akira Hatanaka7473b472013-08-14 00:21:25 +00003569
3570 RC = TRI->getRegClass(Prefix == "hi" ?
Akira Hatanaka8002a3f2013-08-14 00:47:08 +00003571 Mips::HI32RegClassID : Mips::LO32RegClassID);
Akira Hatanaka7473b472013-08-14 00:21:25 +00003572 return std::make_pair(*(RC->begin()), RC);
Benjamin Kramer9bfb6272015-07-05 19:29:18 +00003573 } else if (Prefix.startswith("$msa")) {
Daniel Sanders8b59af12013-11-12 12:56:01 +00003574 // Parse $msa(ir|csr|access|save|modify|request|map|unmap)
3575
3576 // No numeric characters follow the name.
3577 if (R.second)
Craig Topper062a2ba2014-04-25 05:30:21 +00003578 return std::make_pair(0U, nullptr);
Daniel Sanders8b59af12013-11-12 12:56:01 +00003579
3580 Reg = StringSwitch<unsigned long long>(Prefix)
3581 .Case("$msair", Mips::MSAIR)
3582 .Case("$msacsr", Mips::MSACSR)
3583 .Case("$msaaccess", Mips::MSAAccess)
3584 .Case("$msasave", Mips::MSASave)
3585 .Case("$msamodify", Mips::MSAModify)
3586 .Case("$msarequest", Mips::MSARequest)
3587 .Case("$msamap", Mips::MSAMap)
3588 .Case("$msaunmap", Mips::MSAUnmap)
3589 .Default(0);
3590
3591 if (!Reg)
Craig Topper062a2ba2014-04-25 05:30:21 +00003592 return std::make_pair(0U, nullptr);
Daniel Sanders8b59af12013-11-12 12:56:01 +00003593
3594 RC = TRI->getRegClass(Mips::MSACtrlRegClassID);
3595 return std::make_pair(Reg, RC);
Akira Hatanaka7473b472013-08-14 00:21:25 +00003596 }
3597
3598 if (!R.second)
Craig Topper062a2ba2014-04-25 05:30:21 +00003599 return std::make_pair(0U, nullptr);
Akira Hatanaka7473b472013-08-14 00:21:25 +00003600
3601 if (Prefix == "$f") { // Parse $f0-$f31.
3602 // If the size of FP registers is 64-bit or Reg is an even number, select
3603 // the 64-bit register class. Otherwise, select the 32-bit register class.
3604 if (VT == MVT::Other)
Eric Christopher1c29a652014-07-18 22:55:25 +00003605 VT = (Subtarget.isFP64bit() || !(Reg % 2)) ? MVT::f64 : MVT::f32;
Akira Hatanaka7473b472013-08-14 00:21:25 +00003606
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00003607 RC = getRegClassFor(VT);
Akira Hatanaka7473b472013-08-14 00:21:25 +00003608
3609 if (RC == &Mips::AFGR64RegClass) {
3610 assert(Reg % 2 == 0);
3611 Reg >>= 1;
3612 }
Daniel Sanders8b59af12013-11-12 12:56:01 +00003613 } else if (Prefix == "$fcc") // Parse $fcc0-$fcc7.
Akira Hatanaka7473b472013-08-14 00:21:25 +00003614 RC = TRI->getRegClass(Mips::FCCRegClassID);
Daniel Sanders8b59af12013-11-12 12:56:01 +00003615 else if (Prefix == "$w") { // Parse $w0-$w31.
3616 RC = getRegClassFor((VT == MVT::Other) ? MVT::v16i8 : VT);
Akira Hatanaka7473b472013-08-14 00:21:25 +00003617 } else { // Parse $0-$31.
3618 assert(Prefix == "$");
3619 RC = getRegClassFor((VT == MVT::Other) ? MVT::i32 : VT);
3620 }
3621
3622 assert(Reg < RC->getNumRegs());
3623 return std::make_pair(*(RC->begin() + Reg), RC);
3624}
3625
Eric Christophereaf77dc2011-06-29 19:33:04 +00003626/// Given a register class constraint, like 'r', if this corresponds directly
3627/// to an LLVM register class, return a register of 0 and the register class
3628/// pointer.
Eric Christopher11e4df72015-02-26 22:38:43 +00003629std::pair<unsigned, const TargetRegisterClass *>
3630MipsTargetLowering::getRegForInlineAsmConstraint(const TargetRegisterInfo *TRI,
Benjamin Kramer9bfb6272015-07-05 19:29:18 +00003631 StringRef Constraint,
Eric Christopher11e4df72015-02-26 22:38:43 +00003632 MVT VT) const {
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00003633 if (Constraint.size() == 1) {
3634 switch (Constraint[0]) {
Eric Christopher9519c082011-06-29 19:04:31 +00003635 case 'd': // Address register. Same as 'r' unless generating MIPS16 code.
3636 case 'y': // Same as 'r'. Exists for compatibility.
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00003637 case 'r':
Akira Hatanaka92a96e12012-09-12 23:27:55 +00003638 if (VT == MVT::i32 || VT == MVT::i16 || VT == MVT::i8) {
Eric Christopher1c29a652014-07-18 22:55:25 +00003639 if (Subtarget.inMips16Mode())
Akira Hatanaka92a96e12012-09-12 23:27:55 +00003640 return std::make_pair(0U, &Mips::CPU16RegsRegClass);
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +00003641 return std::make_pair(0U, &Mips::GPR32RegClass);
Akira Hatanaka92a96e12012-09-12 23:27:55 +00003642 }
Eric Christopher1c29a652014-07-18 22:55:25 +00003643 if (VT == MVT::i64 && !Subtarget.isGP64bit())
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +00003644 return std::make_pair(0U, &Mips::GPR32RegClass);
Eric Christopher1c29a652014-07-18 22:55:25 +00003645 if (VT == MVT::i64 && Subtarget.isGP64bit())
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +00003646 return std::make_pair(0U, &Mips::GPR64RegClass);
Eric Christopher58daf042012-05-07 03:13:22 +00003647 // This will generate an error message
Craig Topper062a2ba2014-04-25 05:30:21 +00003648 return std::make_pair(0U, nullptr);
Daniel Sanders8b59af12013-11-12 12:56:01 +00003649 case 'f': // FPU or MSA register
3650 if (VT == MVT::v16i8)
3651 return std::make_pair(0U, &Mips::MSA128BRegClass);
3652 else if (VT == MVT::v8i16 || VT == MVT::v8f16)
3653 return std::make_pair(0U, &Mips::MSA128HRegClass);
3654 else if (VT == MVT::v4i32 || VT == MVT::v4f32)
3655 return std::make_pair(0U, &Mips::MSA128WRegClass);
3656 else if (VT == MVT::v2i64 || VT == MVT::v2f64)
3657 return std::make_pair(0U, &Mips::MSA128DRegClass);
3658 else if (VT == MVT::f32)
Craig Topperc7242e02012-04-20 07:30:17 +00003659 return std::make_pair(0U, &Mips::FGR32RegClass);
Eric Christopher1c29a652014-07-18 22:55:25 +00003660 else if ((VT == MVT::f64) && (!Subtarget.isSingleFloat())) {
3661 if (Subtarget.isFP64bit())
Craig Topperc7242e02012-04-20 07:30:17 +00003662 return std::make_pair(0U, &Mips::FGR64RegClass);
3663 return std::make_pair(0U, &Mips::AFGR64RegClass);
Akira Hatanakac669d7a2012-01-04 02:45:01 +00003664 }
Eric Christophere3c494d2012-05-07 06:25:10 +00003665 break;
3666 case 'c': // register suitable for indirect jump
3667 if (VT == MVT::i32)
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +00003668 return std::make_pair((unsigned)Mips::T9, &Mips::GPR32RegClass);
Eric Christophere3c494d2012-05-07 06:25:10 +00003669 assert(VT == MVT::i64 && "Unexpected type.");
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +00003670 return std::make_pair((unsigned)Mips::T9_64, &Mips::GPR64RegClass);
Eric Christopher9c492e62012-05-07 06:25:15 +00003671 case 'l': // register suitable for indirect jump
3672 if (VT == MVT::i32)
Akira Hatanaka8002a3f2013-08-14 00:47:08 +00003673 return std::make_pair((unsigned)Mips::LO0, &Mips::LO32RegClass);
3674 return std::make_pair((unsigned)Mips::LO0_64, &Mips::LO64RegClass);
Eric Christopher0d8c15d2012-05-07 06:25:19 +00003675 case 'x': // register suitable for indirect jump
3676 // Fixme: Not triggering the use of both hi and low
3677 // This will generate an error message
Craig Topper062a2ba2014-04-25 05:30:21 +00003678 return std::make_pair(0U, nullptr);
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00003679 }
3680 }
Akira Hatanaka7473b472013-08-14 00:21:25 +00003681
3682 std::pair<unsigned, const TargetRegisterClass *> R;
3683 R = parseRegForInlineAsmConstraint(Constraint, VT);
3684
3685 if (R.second)
3686 return R;
3687
Eric Christopher11e4df72015-02-26 22:38:43 +00003688 return TargetLowering::getRegForInlineAsmConstraint(TRI, Constraint, VT);
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00003689}
3690
Eric Christopher1d6c89e2012-05-07 03:13:32 +00003691/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
3692/// vector. If it is invalid, don't add anything to Ops.
3693void MipsTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
3694 std::string &Constraint,
3695 std::vector<SDValue>&Ops,
3696 SelectionDAG &DAG) const {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003697 SDLoc DL(Op);
Craig Topper062a2ba2014-04-25 05:30:21 +00003698 SDValue Result;
Eric Christopher1d6c89e2012-05-07 03:13:32 +00003699
3700 // Only support length 1 constraints for now.
3701 if (Constraint.length() > 1) return;
3702
3703 char ConstraintLetter = Constraint[0];
3704 switch (ConstraintLetter) {
3705 default: break; // This will fall through to the generic implementation
3706 case 'I': // Signed 16 bit constant
3707 // If this fails, the parent routine will give an error
3708 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3709 EVT Type = Op.getValueType();
3710 int64_t Val = C->getSExtValue();
3711 if (isInt<16>(Val)) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003712 Result = DAG.getTargetConstant(Val, DL, Type);
Eric Christopher1d6c89e2012-05-07 03:13:32 +00003713 break;
3714 }
3715 }
3716 return;
Eric Christopher7201e1b2012-05-07 03:13:42 +00003717 case 'J': // integer zero
3718 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3719 EVT Type = Op.getValueType();
3720 int64_t Val = C->getZExtValue();
3721 if (Val == 0) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003722 Result = DAG.getTargetConstant(0, DL, Type);
Eric Christopher7201e1b2012-05-07 03:13:42 +00003723 break;
3724 }
3725 }
3726 return;
Eric Christopher3ff88a02012-05-07 05:46:29 +00003727 case 'K': // unsigned 16 bit immediate
3728 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3729 EVT Type = Op.getValueType();
3730 uint64_t Val = (uint64_t)C->getZExtValue();
3731 if (isUInt<16>(Val)) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003732 Result = DAG.getTargetConstant(Val, DL, Type);
Eric Christopher3ff88a02012-05-07 05:46:29 +00003733 break;
3734 }
3735 }
3736 return;
Eric Christopher1109b342012-05-07 05:46:37 +00003737 case 'L': // signed 32 bit immediate where lower 16 bits are 0
3738 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3739 EVT Type = Op.getValueType();
3740 int64_t Val = C->getSExtValue();
3741 if ((isInt<32>(Val)) && ((Val & 0xffff) == 0)){
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003742 Result = DAG.getTargetConstant(Val, DL, Type);
Eric Christopher1109b342012-05-07 05:46:37 +00003743 break;
3744 }
3745 }
3746 return;
Eric Christophere07aa432012-05-07 05:46:43 +00003747 case 'N': // immediate in the range of -65535 to -1 (inclusive)
3748 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3749 EVT Type = Op.getValueType();
3750 int64_t Val = C->getSExtValue();
3751 if ((Val >= -65535) && (Val <= -1)) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003752 Result = DAG.getTargetConstant(Val, DL, Type);
Eric Christophere07aa432012-05-07 05:46:43 +00003753 break;
3754 }
3755 }
3756 return;
Eric Christopher470578a2012-05-07 05:46:48 +00003757 case 'O': // signed 15 bit immediate
3758 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3759 EVT Type = Op.getValueType();
3760 int64_t Val = C->getSExtValue();
3761 if ((isInt<15>(Val))) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003762 Result = DAG.getTargetConstant(Val, DL, Type);
Eric Christopher470578a2012-05-07 05:46:48 +00003763 break;
3764 }
3765 }
3766 return;
Eric Christopherc18ae4a2012-05-07 06:25:02 +00003767 case 'P': // immediate in the range of 1 to 65535 (inclusive)
3768 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3769 EVT Type = Op.getValueType();
3770 int64_t Val = C->getSExtValue();
3771 if ((Val <= 65535) && (Val >= 1)) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003772 Result = DAG.getTargetConstant(Val, DL, Type);
Eric Christopherc18ae4a2012-05-07 06:25:02 +00003773 break;
3774 }
3775 }
3776 return;
Eric Christopher1d6c89e2012-05-07 03:13:32 +00003777 }
3778
3779 if (Result.getNode()) {
3780 Ops.push_back(Result);
3781 return;
3782 }
3783
3784 TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
3785}
3786
Mehdi Amini0cdec1e2015-07-09 02:09:40 +00003787bool MipsTargetLowering::isLegalAddressingMode(const DataLayout &DL,
3788 const AddrMode &AM, Type *Ty,
Matt Arsenaultbd7d80a2015-06-01 05:31:59 +00003789 unsigned AS) const {
Akira Hatanakaef839192012-11-17 00:25:41 +00003790 // No global is ever allowed as a base.
3791 if (AM.BaseGV)
3792 return false;
3793
3794 switch (AM.Scale) {
3795 case 0: // "r+i" or just "i", depending on HasBaseReg.
3796 break;
3797 case 1:
3798 if (!AM.HasBaseReg) // allow "r+i".
3799 break;
3800 return false; // disallow "r+r" or "r+r+i".
3801 default:
3802 return false;
3803 }
3804
3805 return true;
3806}
3807
3808bool
Dan Gohman2fe6bee2008-10-18 02:06:02 +00003809MipsTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
3810 // The Mips target isn't yet aware of offsets.
3811 return false;
3812}
Evan Cheng16993aa2009-10-27 19:56:55 +00003813
Akira Hatanaka1daf8c22012-06-13 19:33:32 +00003814EVT MipsTargetLowering::getOptimalMemOpType(uint64_t Size, unsigned DstAlign,
Evan Cheng962711e2012-12-12 02:34:41 +00003815 unsigned SrcAlign,
3816 bool IsMemset, bool ZeroMemset,
Akira Hatanaka1daf8c22012-06-13 19:33:32 +00003817 bool MemcpyStrSrc,
3818 MachineFunction &MF) const {
Eric Christopher1c29a652014-07-18 22:55:25 +00003819 if (Subtarget.hasMips64())
Akira Hatanaka1daf8c22012-06-13 19:33:32 +00003820 return MVT::i64;
3821
3822 return MVT::i32;
3823}
3824
Evan Cheng83896a52009-10-28 01:43:28 +00003825bool MipsTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
3826 if (VT != MVT::f32 && VT != MVT::f64)
3827 return false;
Bruno Cardoso Lopesb02a9df2011-01-18 19:41:41 +00003828 if (Imm.isNegZero())
3829 return false;
Evan Cheng16993aa2009-10-27 19:56:55 +00003830 return Imm.isZero();
3831}
Akira Hatanakaf0b08442012-02-03 04:33:00 +00003832
3833unsigned MipsTargetLowering::getJumpTableEncoding() const {
Simon Dardisca74dd72017-01-27 11:36:52 +00003834
3835 // FIXME: For space reasons this should be: EK_GPRel32BlockAddress.
3836 if (ABI.IsN64() && isPositionIndependent())
Akira Hatanakaf0b08442012-02-03 04:33:00 +00003837 return MachineJumpTableInfo::EK_GPRel64BlockAddress;
Jia Liuf54f60f2012-02-28 07:46:26 +00003838
Akira Hatanakaf0b08442012-02-03 04:33:00 +00003839 return TargetLowering::getJumpTableEncoding();
3840}
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003841
Eric Christopher824f42f2015-05-12 01:26:05 +00003842bool MipsTargetLowering::useSoftFloat() const {
3843 return Subtarget.useSoftFloat();
3844}
3845
Daniel Sandersf43e6872014-11-01 18:44:56 +00003846void MipsTargetLowering::copyByValRegs(
Benjamin Kramerbdc49562016-06-12 15:39:02 +00003847 SDValue Chain, const SDLoc &DL, std::vector<SDValue> &OutChains,
3848 SelectionDAG &DAG, const ISD::ArgFlagsTy &Flags,
3849 SmallVectorImpl<SDValue> &InVals, const Argument *FuncArg,
3850 unsigned FirstReg, unsigned LastReg, const CCValAssign &VA,
3851 MipsCCState &State) const {
Akira Hatanaka25dad192012-10-27 00:10:18 +00003852 MachineFunction &MF = DAG.getMachineFunction();
Matthias Braun941a7052016-07-28 18:40:00 +00003853 MachineFrameInfo &MFI = MF.getFrameInfo();
Daniel Sanders2b746bc2014-09-09 12:11:16 +00003854 unsigned GPRSizeInBytes = Subtarget.getGPRSizeInBytes();
Daniel Sanders23e98772014-11-02 16:09:29 +00003855 unsigned NumRegs = LastReg - FirstReg;
3856 unsigned RegAreaSize = NumRegs * GPRSizeInBytes;
Akira Hatanaka25dad192012-10-27 00:10:18 +00003857 unsigned FrameObjSize = std::max(Flags.getByValSize(), RegAreaSize);
3858 int FrameObjOffset;
Daniel Sanders2c6f4b42014-11-07 15:03:53 +00003859 ArrayRef<MCPhysReg> ByValArgRegs = ABI.GetByValArgRegs();
Akira Hatanaka25dad192012-10-27 00:10:18 +00003860
3861 if (RegAreaSize)
Daniel Sanders2c6f4b42014-11-07 15:03:53 +00003862 FrameObjOffset =
3863 (int)ABI.GetCalleeAllocdArgSizeInBytes(State.getCallingConv()) -
3864 (int)((ByValArgRegs.size() - FirstReg) * GPRSizeInBytes);
Akira Hatanaka25dad192012-10-27 00:10:18 +00003865 else
Daniel Sandersf43e6872014-11-01 18:44:56 +00003866 FrameObjOffset = VA.getLocMemOffset();
Akira Hatanaka25dad192012-10-27 00:10:18 +00003867
3868 // Create frame object.
Mehdi Amini44ede332015-07-09 02:09:04 +00003869 EVT PtrTy = getPointerTy(DAG.getDataLayout());
Matthias Braun941a7052016-07-28 18:40:00 +00003870 int FI = MFI.CreateFixedObject(FrameObjSize, FrameObjOffset, true);
Akira Hatanaka25dad192012-10-27 00:10:18 +00003871 SDValue FIN = DAG.getFrameIndex(FI, PtrTy);
3872 InVals.push_back(FIN);
3873
Daniel Sanders23e98772014-11-02 16:09:29 +00003874 if (!NumRegs)
Akira Hatanaka25dad192012-10-27 00:10:18 +00003875 return;
3876
3877 // Copy arg registers.
Daniel Sanders2b746bc2014-09-09 12:11:16 +00003878 MVT RegTy = MVT::getIntegerVT(GPRSizeInBytes * 8);
Akira Hatanaka25dad192012-10-27 00:10:18 +00003879 const TargetRegisterClass *RC = getRegClassFor(RegTy);
3880
Daniel Sanders23e98772014-11-02 16:09:29 +00003881 for (unsigned I = 0; I < NumRegs; ++I) {
Daniel Sandersd7eba312014-11-07 12:21:37 +00003882 unsigned ArgReg = ByValArgRegs[FirstReg + I];
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00003883 unsigned VReg = addLiveIn(MF, ArgReg, RC);
Daniel Sanders2b746bc2014-09-09 12:11:16 +00003884 unsigned Offset = I * GPRSizeInBytes;
Akira Hatanaka25dad192012-10-27 00:10:18 +00003885 SDValue StorePtr = DAG.getNode(ISD::ADD, DL, PtrTy, FIN,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003886 DAG.getConstant(Offset, DL, PtrTy));
Akira Hatanaka25dad192012-10-27 00:10:18 +00003887 SDValue Store = DAG.getStore(Chain, DL, DAG.getRegister(VReg, RegTy),
Justin Lebar9c375812016-07-15 18:27:10 +00003888 StorePtr, MachinePointerInfo(FuncArg, Offset));
Akira Hatanaka25dad192012-10-27 00:10:18 +00003889 OutChains.push_back(Store);
3890 }
3891}
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003892
3893// Copy byVal arg to registers and stack.
Daniel Sandersf43e6872014-11-01 18:44:56 +00003894void MipsTargetLowering::passByValArg(
Benjamin Kramerbdc49562016-06-12 15:39:02 +00003895 SDValue Chain, const SDLoc &DL,
Daniel Sandersf43e6872014-11-01 18:44:56 +00003896 std::deque<std::pair<unsigned, SDValue>> &RegsToPass,
3897 SmallVectorImpl<SDValue> &MemOpChains, SDValue StackPtr,
Matthias Braun941a7052016-07-28 18:40:00 +00003898 MachineFrameInfo &MFI, SelectionDAG &DAG, SDValue Arg, unsigned FirstReg,
Daniel Sandersb315c8c2014-11-07 15:33:08 +00003899 unsigned LastReg, const ISD::ArgFlagsTy &Flags, bool isLittle,
3900 const CCValAssign &VA) const {
Daniel Sandersac272632014-05-23 13:18:02 +00003901 unsigned ByValSizeInBytes = Flags.getByValSize();
3902 unsigned OffsetInBytes = 0; // From beginning of struct
Daniel Sanders2b746bc2014-09-09 12:11:16 +00003903 unsigned RegSizeInBytes = Subtarget.getGPRSizeInBytes();
Daniel Sandersac272632014-05-23 13:18:02 +00003904 unsigned Alignment = std::min(Flags.getByValAlign(), RegSizeInBytes);
Mehdi Amini44ede332015-07-09 02:09:04 +00003905 EVT PtrTy = getPointerTy(DAG.getDataLayout()),
3906 RegTy = MVT::getIntegerVT(RegSizeInBytes * 8);
Daniel Sanders23e98772014-11-02 16:09:29 +00003907 unsigned NumRegs = LastReg - FirstReg;
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003908
Daniel Sanders23e98772014-11-02 16:09:29 +00003909 if (NumRegs) {
Craig Topper862d5d82015-09-28 00:15:34 +00003910 ArrayRef<MCPhysReg> ArgRegs = ABI.GetByValArgRegs();
Daniel Sanders23e98772014-11-02 16:09:29 +00003911 bool LeftoverBytes = (NumRegs * RegSizeInBytes > ByValSizeInBytes);
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003912 unsigned I = 0;
3913
3914 // Copy words to registers.
Daniel Sanders23e98772014-11-02 16:09:29 +00003915 for (; I < NumRegs - LeftoverBytes; ++I, OffsetInBytes += RegSizeInBytes) {
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003916 SDValue LoadPtr = DAG.getNode(ISD::ADD, DL, PtrTy, Arg,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003917 DAG.getConstant(OffsetInBytes, DL, PtrTy));
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003918 SDValue LoadVal = DAG.getLoad(RegTy, DL, Chain, LoadPtr,
Justin Lebar9c375812016-07-15 18:27:10 +00003919 MachinePointerInfo(), Alignment);
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003920 MemOpChains.push_back(LoadVal.getValue(1));
Daniel Sanders23e98772014-11-02 16:09:29 +00003921 unsigned ArgReg = ArgRegs[FirstReg + I];
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003922 RegsToPass.push_back(std::make_pair(ArgReg, LoadVal));
3923 }
3924
3925 // Return if the struct has been fully copied.
Daniel Sandersac272632014-05-23 13:18:02 +00003926 if (ByValSizeInBytes == OffsetInBytes)
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003927 return;
3928
3929 // Copy the remainder of the byval argument with sub-word loads and shifts.
3930 if (LeftoverBytes) {
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003931 SDValue Val;
3932
Daniel Sandersac272632014-05-23 13:18:02 +00003933 for (unsigned LoadSizeInBytes = RegSizeInBytes / 2, TotalBytesLoaded = 0;
3934 OffsetInBytes < ByValSizeInBytes; LoadSizeInBytes /= 2) {
3935 unsigned RemainingSizeInBytes = ByValSizeInBytes - OffsetInBytes;
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003936
Daniel Sandersac272632014-05-23 13:18:02 +00003937 if (RemainingSizeInBytes < LoadSizeInBytes)
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003938 continue;
3939
3940 // Load subword.
3941 SDValue LoadPtr = DAG.getNode(ISD::ADD, DL, PtrTy, Arg,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003942 DAG.getConstant(OffsetInBytes, DL,
3943 PtrTy));
Daniel Sandersac272632014-05-23 13:18:02 +00003944 SDValue LoadVal = DAG.getExtLoad(
3945 ISD::ZEXTLOAD, DL, RegTy, Chain, LoadPtr, MachinePointerInfo(),
Justin Lebar9c375812016-07-15 18:27:10 +00003946 MVT::getIntegerVT(LoadSizeInBytes * 8), Alignment);
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003947 MemOpChains.push_back(LoadVal.getValue(1));
3948
3949 // Shift the loaded value.
3950 unsigned Shamt;
3951
3952 if (isLittle)
Daniel Sandersac272632014-05-23 13:18:02 +00003953 Shamt = TotalBytesLoaded * 8;
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003954 else
Daniel Sandersac272632014-05-23 13:18:02 +00003955 Shamt = (RegSizeInBytes - (TotalBytesLoaded + LoadSizeInBytes)) * 8;
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003956
3957 SDValue Shift = DAG.getNode(ISD::SHL, DL, RegTy, LoadVal,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003958 DAG.getConstant(Shamt, DL, MVT::i32));
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003959
3960 if (Val.getNode())
3961 Val = DAG.getNode(ISD::OR, DL, RegTy, Val, Shift);
3962 else
3963 Val = Shift;
3964
Daniel Sandersac272632014-05-23 13:18:02 +00003965 OffsetInBytes += LoadSizeInBytes;
3966 TotalBytesLoaded += LoadSizeInBytes;
3967 Alignment = std::min(Alignment, LoadSizeInBytes);
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003968 }
3969
Daniel Sanders23e98772014-11-02 16:09:29 +00003970 unsigned ArgReg = ArgRegs[FirstReg + I];
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003971 RegsToPass.push_back(std::make_pair(ArgReg, Val));
3972 return;
3973 }
3974 }
3975
3976 // Copy remainder of byval arg to it with memcpy.
Daniel Sandersac272632014-05-23 13:18:02 +00003977 unsigned MemCpySize = ByValSizeInBytes - OffsetInBytes;
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003978 SDValue Src = DAG.getNode(ISD::ADD, DL, PtrTy, Arg,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003979 DAG.getConstant(OffsetInBytes, DL, PtrTy));
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003980 SDValue Dst = DAG.getNode(ISD::ADD, DL, PtrTy, StackPtr,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003981 DAG.getIntPtrConstant(VA.getLocMemOffset(), DL));
3982 Chain = DAG.getMemcpy(Chain, DL, Dst, Src,
3983 DAG.getConstant(MemCpySize, DL, PtrTy),
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00003984 Alignment, /*isVolatile=*/false, /*AlwaysInline=*/false,
Krzysztof Parzyszeka46c36b2015-04-13 17:16:45 +00003985 /*isTailCall=*/false,
Nick Lewyckyaad475b2014-04-15 07:22:52 +00003986 MachinePointerInfo(), MachinePointerInfo());
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003987 MemOpChains.push_back(Chain);
3988}
Akira Hatanaka2a134022012-10-27 00:21:13 +00003989
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00003990void MipsTargetLowering::writeVarArgRegs(std::vector<SDValue> &OutChains,
Benjamin Kramerbdc49562016-06-12 15:39:02 +00003991 SDValue Chain, const SDLoc &DL,
Daniel Sandersb315c8c2014-11-07 15:33:08 +00003992 SelectionDAG &DAG,
Daniel Sanders853c2432014-11-01 18:13:52 +00003993 CCState &State) const {
Craig Topper862d5d82015-09-28 00:15:34 +00003994 ArrayRef<MCPhysReg> ArgRegs = ABI.GetVarArgRegs();
Tim Northover3b6b7ca2015-02-21 02:11:17 +00003995 unsigned Idx = State.getFirstUnallocated(ArgRegs);
Daniel Sanders2b746bc2014-09-09 12:11:16 +00003996 unsigned RegSizeInBytes = Subtarget.getGPRSizeInBytes();
3997 MVT RegTy = MVT::getIntegerVT(RegSizeInBytes * 8);
Akira Hatanaka2a134022012-10-27 00:21:13 +00003998 const TargetRegisterClass *RC = getRegClassFor(RegTy);
3999 MachineFunction &MF = DAG.getMachineFunction();
Matthias Braun941a7052016-07-28 18:40:00 +00004000 MachineFrameInfo &MFI = MF.getFrameInfo();
Akira Hatanaka2a134022012-10-27 00:21:13 +00004001 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
4002
4003 // Offset of the first variable argument from stack pointer.
4004 int VaArgOffset;
4005
Daniel Sanders75ee6b42014-09-10 10:37:03 +00004006 if (ArgRegs.size() == Idx)
Rui Ueyamada00f2f2016-01-14 21:06:47 +00004007 VaArgOffset = alignTo(State.getNextStackOffset(), RegSizeInBytes);
Daniel Sanders2c6f4b42014-11-07 15:03:53 +00004008 else {
Daniel Sanders2c6f4b42014-11-07 15:03:53 +00004009 VaArgOffset =
4010 (int)ABI.GetCalleeAllocdArgSizeInBytes(State.getCallingConv()) -
4011 (int)(RegSizeInBytes * (ArgRegs.size() - Idx));
4012 }
Akira Hatanaka2a134022012-10-27 00:21:13 +00004013
4014 // Record the frame index of the first variable argument
4015 // which is a value necessary to VASTART.
Matthias Braun941a7052016-07-28 18:40:00 +00004016 int FI = MFI.CreateFixedObject(RegSizeInBytes, VaArgOffset, true);
Akira Hatanaka2a134022012-10-27 00:21:13 +00004017 MipsFI->setVarArgsFrameIndex(FI);
4018
4019 // Copy the integer registers that have not been used for argument passing
4020 // to the argument register save area. For O32, the save area is allocated
4021 // in the caller's stack frame, while for N32/64, it is allocated in the
4022 // callee's stack frame.
Daniel Sanders75ee6b42014-09-10 10:37:03 +00004023 for (unsigned I = Idx; I < ArgRegs.size();
4024 ++I, VaArgOffset += RegSizeInBytes) {
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00004025 unsigned Reg = addLiveIn(MF, ArgRegs[I], RC);
Akira Hatanaka2a134022012-10-27 00:21:13 +00004026 SDValue ArgValue = DAG.getCopyFromReg(Chain, DL, Reg, RegTy);
Matthias Braun941a7052016-07-28 18:40:00 +00004027 FI = MFI.CreateFixedObject(RegSizeInBytes, VaArgOffset, true);
Mehdi Amini44ede332015-07-09 02:09:04 +00004028 SDValue PtrOff = DAG.getFrameIndex(FI, getPointerTy(DAG.getDataLayout()));
Justin Lebar9c375812016-07-15 18:27:10 +00004029 SDValue Store =
4030 DAG.getStore(Chain, DL, ArgValue, PtrOff, MachinePointerInfo());
Eric Christopher1c29a652014-07-18 22:55:25 +00004031 cast<StoreSDNode>(Store.getNode())->getMemOperand()->setValue(
4032 (Value *)nullptr);
Akira Hatanaka2a134022012-10-27 00:21:13 +00004033 OutChains.push_back(Store);
4034 }
4035}
Daniel Sanders23e98772014-11-02 16:09:29 +00004036
4037void MipsTargetLowering::HandleByVal(CCState *State, unsigned &Size,
4038 unsigned Align) const {
Eric Christopher96e72c62015-01-29 23:27:36 +00004039 const TargetFrameLowering *TFL = Subtarget.getFrameLowering();
Daniel Sanders23e98772014-11-02 16:09:29 +00004040
4041 assert(Size && "Byval argument's size shouldn't be 0.");
4042
4043 Align = std::min(Align, TFL->getStackAlignment());
4044
4045 unsigned FirstReg = 0;
4046 unsigned NumRegs = 0;
4047
4048 if (State->getCallingConv() != CallingConv::Fast) {
4049 unsigned RegSizeInBytes = Subtarget.getGPRSizeInBytes();
Craig Topper862d5d82015-09-28 00:15:34 +00004050 ArrayRef<MCPhysReg> IntArgRegs = ABI.GetByValArgRegs();
Daniel Sanders23e98772014-11-02 16:09:29 +00004051 // FIXME: The O32 case actually describes no shadow registers.
4052 const MCPhysReg *ShadowRegs =
Eric Christopher96e72c62015-01-29 23:27:36 +00004053 ABI.IsO32() ? IntArgRegs.data() : Mips64DPRegs;
Daniel Sanders23e98772014-11-02 16:09:29 +00004054
4055 // We used to check the size as well but we can't do that anymore since
4056 // CCState::HandleByVal() rounds up the size after calling this function.
4057 assert(!(Align % RegSizeInBytes) &&
4058 "Byval argument's alignment should be a multiple of"
4059 "RegSizeInBytes.");
4060
Tim Northover3b6b7ca2015-02-21 02:11:17 +00004061 FirstReg = State->getFirstUnallocated(IntArgRegs);
Daniel Sanders23e98772014-11-02 16:09:29 +00004062
4063 // If Align > RegSizeInBytes, the first arg register must be even.
4064 // FIXME: This condition happens to do the right thing but it's not the
4065 // right way to test it. We want to check that the stack frame offset
4066 // of the register is aligned.
4067 if ((Align > RegSizeInBytes) && (FirstReg % 2)) {
4068 State->AllocateReg(IntArgRegs[FirstReg], ShadowRegs[FirstReg]);
4069 ++FirstReg;
4070 }
4071
4072 // Mark the registers allocated.
Rui Ueyamada00f2f2016-01-14 21:06:47 +00004073 Size = alignTo(Size, RegSizeInBytes);
Daniel Sanders23e98772014-11-02 16:09:29 +00004074 for (unsigned I = FirstReg; Size > 0 && (I < IntArgRegs.size());
4075 Size -= RegSizeInBytes, ++I, ++NumRegs)
4076 State->AllocateReg(IntArgRegs[I], ShadowRegs[I]);
4077 }
4078
4079 State->addInRegsParamInfo(FirstReg, FirstReg + NumRegs);
4080}
Vasileios Kalintirisf53f7852014-12-12 14:41:37 +00004081
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +00004082MachineBasicBlock *MipsTargetLowering::emitPseudoSELECT(MachineInstr &MI,
4083 MachineBasicBlock *BB,
4084 bool isFPCmp,
4085 unsigned Opc) const {
Vasileios Kalintirisf53f7852014-12-12 14:41:37 +00004086 assert(!(Subtarget.hasMips4() || Subtarget.hasMips32()) &&
4087 "Subtarget already supports SELECT nodes with the use of"
4088 "conditional-move instructions.");
4089
4090 const TargetInstrInfo *TII =
Eric Christopher96e72c62015-01-29 23:27:36 +00004091 Subtarget.getInstrInfo();
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +00004092 DebugLoc DL = MI.getDebugLoc();
Vasileios Kalintirisf53f7852014-12-12 14:41:37 +00004093
4094 // To "insert" a SELECT instruction, we actually have to insert the
4095 // diamond control-flow pattern. The incoming instruction knows the
4096 // destination vreg to set, the condition code register to branch on, the
4097 // true/false values to select between, and a branch opcode to use.
4098 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Duncan P. N. Exon Smith78691482015-10-20 00:15:20 +00004099 MachineFunction::iterator It = ++BB->getIterator();
Vasileios Kalintirisf53f7852014-12-12 14:41:37 +00004100
4101 // thisMBB:
4102 // ...
4103 // TrueVal = ...
4104 // setcc r1, r2, r3
4105 // bNE r1, r0, copy1MBB
4106 // fallthrough --> copy0MBB
4107 MachineBasicBlock *thisMBB = BB;
4108 MachineFunction *F = BB->getParent();
4109 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
4110 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
4111 F->insert(It, copy0MBB);
4112 F->insert(It, sinkMBB);
4113
4114 // Transfer the remainder of BB and its successor edges to sinkMBB.
4115 sinkMBB->splice(sinkMBB->begin(), BB,
4116 std::next(MachineBasicBlock::iterator(MI)), BB->end());
4117 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
4118
4119 // Next, add the true and fallthrough blocks as its successors.
4120 BB->addSuccessor(copy0MBB);
4121 BB->addSuccessor(sinkMBB);
4122
4123 if (isFPCmp) {
4124 // bc1[tf] cc, sinkMBB
4125 BuildMI(BB, DL, TII->get(Opc))
Simon Dardisba92b032016-09-09 11:06:01 +00004126 .addReg(MI.getOperand(1).getReg())
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +00004127 .addMBB(sinkMBB);
Vasileios Kalintirisf53f7852014-12-12 14:41:37 +00004128 } else {
4129 // bne rs, $0, sinkMBB
4130 BuildMI(BB, DL, TII->get(Opc))
Simon Dardisba92b032016-09-09 11:06:01 +00004131 .addReg(MI.getOperand(1).getReg())
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +00004132 .addReg(Mips::ZERO)
4133 .addMBB(sinkMBB);
Vasileios Kalintirisf53f7852014-12-12 14:41:37 +00004134 }
4135
4136 // copy0MBB:
4137 // %FalseValue = ...
4138 // # fallthrough to sinkMBB
4139 BB = copy0MBB;
4140
4141 // Update machine-CFG edges
4142 BB->addSuccessor(sinkMBB);
4143
4144 // sinkMBB:
4145 // %Result = phi [ %TrueValue, thisMBB ], [ %FalseValue, copy0MBB ]
4146 // ...
4147 BB = sinkMBB;
4148
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +00004149 BuildMI(*BB, BB->begin(), DL, TII->get(Mips::PHI), MI.getOperand(0).getReg())
Simon Dardisba92b032016-09-09 11:06:01 +00004150 .addReg(MI.getOperand(2).getReg())
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +00004151 .addMBB(thisMBB)
4152 .addReg(MI.getOperand(3).getReg())
4153 .addMBB(copy0MBB);
Vasileios Kalintirisf53f7852014-12-12 14:41:37 +00004154
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +00004155 MI.eraseFromParent(); // The pseudo instruction is gone now.
Vasileios Kalintirisf53f7852014-12-12 14:41:37 +00004156
4157 return BB;
4158}
Daniel Sanders1440bb22015-01-09 17:21:30 +00004159
4160// FIXME? Maybe this could be a TableGen attribute on some registers and
4161// this table could be generated automatically from RegInfo.
Pat Gavlina717f252015-07-09 17:40:29 +00004162unsigned MipsTargetLowering::getRegisterByName(const char* RegName, EVT VT,
4163 SelectionDAG &DAG) const {
Daniel Sanders1440bb22015-01-09 17:21:30 +00004164 // Named registers is expected to be fairly rare. For now, just support $28
4165 // since the linux kernel uses it.
4166 if (Subtarget.isGP64bit()) {
4167 unsigned Reg = StringSwitch<unsigned>(RegName)
4168 .Case("$28", Mips::GP_64)
4169 .Default(0);
4170 if (Reg)
4171 return Reg;
4172 } else {
4173 unsigned Reg = StringSwitch<unsigned>(RegName)
4174 .Case("$28", Mips::GP)
4175 .Default(0);
4176 if (Reg)
4177 return Reg;
4178 }
4179 report_fatal_error("Invalid register name global variable");
4180}