blob: 59421b9ca8ba9a69c46dd6e1c127fded0eaea609 [file] [log] [blame]
Evan Cheng10043e22007-01-19 07:51:42 +00001//===-- ARMLoadStoreOptimizer.cpp - ARM load / store opt. pass ----*- C++ -*-=//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by Evan Cheng and is distributed under the
6// University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains a pass that performs load / store related peephole
11// optimizations. This pass should be run after register allocation.
12//
13//===----------------------------------------------------------------------===//
14
15#define DEBUG_TYPE "arm-ldst-opt"
16#include "ARM.h"
17#include "ARMAddressingModes.h"
18#include "ARMRegisterInfo.h"
19#include "llvm/ADT/STLExtras.h"
20#include "llvm/ADT/SmallVector.h"
21#include "llvm/ADT/Statistic.h"
22#include "llvm/CodeGen/MachineBasicBlock.h"
23#include "llvm/CodeGen/MachineFunctionPass.h"
24#include "llvm/CodeGen/MachineInstr.h"
25#include "llvm/CodeGen/MachineInstrBuilder.h"
Evan Chengd28de672007-03-06 18:02:41 +000026#include "llvm/CodeGen/RegisterScavenging.h"
Evan Cheng10043e22007-01-19 07:51:42 +000027#include "llvm/Support/Compiler.h"
Evan Chengd28de672007-03-06 18:02:41 +000028#include "llvm/Target/MRegisterInfo.h"
Evan Cheng10043e22007-01-19 07:51:42 +000029#include "llvm/Target/TargetInstrInfo.h"
30#include "llvm/Target/TargetMachine.h"
31using namespace llvm;
32
33STATISTIC(NumLDMGened , "Number of ldm instructions generated");
34STATISTIC(NumSTMGened , "Number of stm instructions generated");
35STATISTIC(NumFLDMGened, "Number of fldm instructions generated");
36STATISTIC(NumFSTMGened, "Number of fstm instructions generated");
37
38namespace {
39 struct VISIBILITY_HIDDEN ARMLoadStoreOpt : public MachineFunctionPass {
40 const TargetInstrInfo *TII;
Evan Chengd28de672007-03-06 18:02:41 +000041 const MRegisterInfo *MRI;
42 RegScavenger *RS;
Evan Cheng2818fdd2007-03-07 02:38:05 +000043 MachineBasicBlock::iterator RSI;
Evan Cheng10043e22007-01-19 07:51:42 +000044
45 virtual bool runOnMachineFunction(MachineFunction &Fn);
46
47 virtual const char *getPassName() const {
48 return "ARM load / store optimization pass";
49 }
50
51 private:
52 struct MemOpQueueEntry {
53 int Offset;
54 unsigned Position;
55 MachineBasicBlock::iterator MBBI;
56 bool Merged;
57 MemOpQueueEntry(int o, int p, MachineBasicBlock::iterator i)
58 : Offset(o), Position(p), MBBI(i), Merged(false) {};
59 };
60 typedef SmallVector<MemOpQueueEntry,8> MemOpQueue;
61 typedef MemOpQueue::iterator MemOpQueueIter;
62
63 SmallVector<MachineBasicBlock::iterator, 4>
64 MergeLDR_STR(MachineBasicBlock &MBB, unsigned SIndex, unsigned Base,
Evan Cheng2818fdd2007-03-07 02:38:05 +000065 int Opcode, unsigned Size, unsigned Scratch,
66 MemOpQueue &MemOps);
Evan Cheng10043e22007-01-19 07:51:42 +000067
68 bool LoadStoreMultipleOpti(MachineBasicBlock &MBB);
69 bool MergeReturnIntoLDM(MachineBasicBlock &MBB);
70 };
71}
72
73/// createARMLoadStoreOptimizationPass - returns an instance of the load / store
74/// optimization pass.
75FunctionPass *llvm::createARMLoadStoreOptimizationPass() {
76 return new ARMLoadStoreOpt();
77}
78
79static int getLoadStoreMultipleOpcode(int Opcode) {
80 switch (Opcode) {
81 case ARM::LDR:
82 NumLDMGened++;
83 return ARM::LDM;
84 case ARM::STR:
85 NumSTMGened++;
86 return ARM::STM;
87 case ARM::FLDS:
88 NumFLDMGened++;
89 return ARM::FLDMS;
90 case ARM::FSTS:
91 NumFSTMGened++;
92 return ARM::FSTMS;
93 case ARM::FLDD:
94 NumFLDMGened++;
95 return ARM::FLDMD;
96 case ARM::FSTD:
97 NumFSTMGened++;
98 return ARM::FSTMD;
99 default: abort();
100 }
101 return 0;
102}
103
104/// mergeOps - Create and insert a LDM or STM with Base as base register and
105/// registers in Regs as the register operands that would be loaded / stored.
106/// It returns true if the transformation is done.
107static bool mergeOps(MachineBasicBlock &MBB, MachineBasicBlock::iterator MBBI,
Evan Cheng41bc2fd2007-03-06 21:59:20 +0000108 int Offset, unsigned Base, bool BaseKill, int Opcode,
Evan Cheng2818fdd2007-03-07 02:38:05 +0000109 unsigned Scratch,
Evan Cheng41bc2fd2007-03-06 21:59:20 +0000110 SmallVector<std::pair<unsigned, bool>, 8> &Regs,
Evan Cheng10043e22007-01-19 07:51:42 +0000111 const TargetInstrInfo *TII) {
112 // Only a single register to load / store. Don't bother.
113 unsigned NumRegs = Regs.size();
114 if (NumRegs <= 1)
115 return false;
116
117 ARM_AM::AMSubMode Mode = ARM_AM::ia;
118 bool isAM4 = Opcode == ARM::LDR || Opcode == ARM::STR;
119 if (isAM4 && Offset == 4)
120 Mode = ARM_AM::ib;
121 else if (isAM4 && Offset == -4 * (int)NumRegs + 4)
122 Mode = ARM_AM::da;
123 else if (isAM4 && Offset == -4 * (int)NumRegs)
124 Mode = ARM_AM::db;
125 else if (Offset != 0) {
126 // If starting offset isn't zero, insert a MI to materialize a new base.
127 // But only do so if it is cost effective, i.e. merging more than two
128 // loads / stores.
129 if (NumRegs <= 2)
130 return false;
131
132 unsigned NewBase;
133 if (Opcode == ARM::LDR)
134 // If it is a load, then just use one of the destination register to
135 // use as the new base.
Evan Cheng41bc2fd2007-03-06 21:59:20 +0000136 NewBase = Regs[NumRegs-1].first;
Evan Cheng10043e22007-01-19 07:51:42 +0000137 else {
Evan Cheng2818fdd2007-03-07 02:38:05 +0000138 // Use the scratch register to use as a new base.
139 NewBase = Scratch;
Evan Cheng41bc2fd2007-03-06 21:59:20 +0000140 if (NewBase == 0)
141 return false;
Evan Cheng10043e22007-01-19 07:51:42 +0000142 }
143 int BaseOpc = ARM::ADDri;
144 if (Offset < 0) {
145 BaseOpc = ARM::SUBri;
146 Offset = - Offset;
147 }
148 int ImmedOffset = ARM_AM::getSOImmVal(Offset);
149 if (ImmedOffset == -1)
150 return false; // Probably not worth it then.
Evan Cheng41bc2fd2007-03-06 21:59:20 +0000151
152 BuildMI(MBB, MBBI, TII->get(BaseOpc), NewBase)
153 .addReg(Base, false, false, BaseKill).addImm(ImmedOffset);
Evan Cheng10043e22007-01-19 07:51:42 +0000154 Base = NewBase;
Evan Cheng41bc2fd2007-03-06 21:59:20 +0000155 BaseKill = true; // New base is always killed right its use.
Evan Cheng10043e22007-01-19 07:51:42 +0000156 }
157
158 bool isDPR = Opcode == ARM::FLDD || Opcode == ARM::FSTD;
159 bool isDef = Opcode == ARM::LDR || Opcode == ARM::FLDS || Opcode == ARM::FLDD;
160 Opcode = getLoadStoreMultipleOpcode(Opcode);
161 MachineInstrBuilder MIB = (isAM4)
Evan Cheng41bc2fd2007-03-06 21:59:20 +0000162 ? BuildMI(MBB, MBBI, TII->get(Opcode)).addReg(Base, false, false, BaseKill)
Evan Cheng10043e22007-01-19 07:51:42 +0000163 .addImm(ARM_AM::getAM4ModeImm(Mode))
Evan Cheng41bc2fd2007-03-06 21:59:20 +0000164 : BuildMI(MBB, MBBI, TII->get(Opcode)).addReg(Base, false, false, BaseKill)
Evan Cheng10043e22007-01-19 07:51:42 +0000165 .addImm(ARM_AM::getAM5Opc(Mode, false, isDPR ? NumRegs<<1 : NumRegs));
166 for (unsigned i = 0; i != NumRegs; ++i)
Evan Cheng41bc2fd2007-03-06 21:59:20 +0000167 MIB = MIB.addReg(Regs[i].first, isDef, false, Regs[i].second);
Evan Cheng10043e22007-01-19 07:51:42 +0000168
169 return true;
170}
171
Evan Cheng41bc2fd2007-03-06 21:59:20 +0000172/// MergeLDR_STR - Merge a number of load / store instructions into one or more
173/// load / store multiple instructions.
Evan Cheng10043e22007-01-19 07:51:42 +0000174SmallVector<MachineBasicBlock::iterator, 4>
Evan Cheng2818fdd2007-03-07 02:38:05 +0000175ARMLoadStoreOpt::MergeLDR_STR(MachineBasicBlock &MBB, unsigned SIndex,
176 unsigned Base, int Opcode, unsigned Size,
177 unsigned Scratch, MemOpQueue &MemOps) {
Evan Cheng10043e22007-01-19 07:51:42 +0000178 SmallVector<MachineBasicBlock::iterator, 4> Merges;
Evan Cheng41bc2fd2007-03-06 21:59:20 +0000179 SmallVector<std::pair<unsigned,bool>, 8> Regs;
180 bool isAM4 = Opcode == ARM::LDR || Opcode == ARM::STR;
Evan Cheng10043e22007-01-19 07:51:42 +0000181 int Offset = MemOps[SIndex].Offset;
182 int SOffset = Offset;
183 unsigned Pos = MemOps[SIndex].Position;
184 MachineBasicBlock::iterator Loc = MemOps[SIndex].MBBI;
Evan Cheng10043e22007-01-19 07:51:42 +0000185 unsigned PReg = MemOps[SIndex].MBBI->getOperand(0).getReg();
186 unsigned PRegNum = ARMRegisterInfo::getRegisterNumbering(PReg);
Evan Cheng41bc2fd2007-03-06 21:59:20 +0000187 bool isKill = MemOps[SIndex].MBBI->getOperand(0).isKill();
188 Regs.push_back(std::make_pair(PReg, isKill));
Evan Cheng10043e22007-01-19 07:51:42 +0000189 for (unsigned i = SIndex+1, e = MemOps.size(); i != e; ++i) {
190 int NewOffset = MemOps[i].Offset;
191 unsigned Reg = MemOps[i].MBBI->getOperand(0).getReg();
192 unsigned RegNum = ARMRegisterInfo::getRegisterNumbering(Reg);
Evan Cheng41bc2fd2007-03-06 21:59:20 +0000193 isKill = MemOps[i].MBBI->getOperand(0).isKill();
Evan Cheng10043e22007-01-19 07:51:42 +0000194 // AM4 - register numbers in ascending order.
195 // AM5 - consecutive register numbers in ascending order.
196 if (NewOffset == Offset + (int)Size &&
197 ((isAM4 && RegNum > PRegNum) || RegNum == PRegNum+1)) {
198 Offset += Size;
Evan Cheng41bc2fd2007-03-06 21:59:20 +0000199 Regs.push_back(std::make_pair(Reg, isKill));
Evan Cheng10043e22007-01-19 07:51:42 +0000200 PRegNum = RegNum;
201 } else {
202 // Can't merge this in. Try merge the earlier ones first.
Evan Cheng2818fdd2007-03-07 02:38:05 +0000203 if (mergeOps(MBB, ++Loc, SOffset, Base, false, Opcode,Scratch,Regs,TII)) {
Evan Cheng10043e22007-01-19 07:51:42 +0000204 Merges.push_back(prior(Loc));
205 for (unsigned j = SIndex; j < i; ++j) {
206 MBB.erase(MemOps[j].MBBI);
207 MemOps[j].Merged = true;
208 }
209 }
210 SmallVector<MachineBasicBlock::iterator, 4> Merges2 =
Evan Cheng2818fdd2007-03-07 02:38:05 +0000211 MergeLDR_STR(MBB, i, Base, Opcode, Size, Scratch, MemOps);
Evan Cheng10043e22007-01-19 07:51:42 +0000212 Merges.append(Merges2.begin(), Merges2.end());
213 return Merges;
214 }
215
216 if (MemOps[i].Position > Pos) {
217 Pos = MemOps[i].Position;
218 Loc = MemOps[i].MBBI;
219 }
220 }
221
Evan Cheng41bc2fd2007-03-06 21:59:20 +0000222 bool BaseKill = Loc->findRegisterUseOperand(Base, true) != NULL;
Evan Cheng2818fdd2007-03-07 02:38:05 +0000223 if (mergeOps(MBB, ++Loc, SOffset, Base, BaseKill, Opcode,Scratch,Regs, TII)) {
Evan Cheng10043e22007-01-19 07:51:42 +0000224 Merges.push_back(prior(Loc));
225 for (unsigned i = SIndex, e = MemOps.size(); i != e; ++i) {
226 MBB.erase(MemOps[i].MBBI);
227 MemOps[i].Merged = true;
228 }
229 }
230
231 return Merges;
232}
233
234static inline bool isMatchingDecrement(MachineInstr *MI, unsigned Base,
235 unsigned Bytes) {
236 return (MI && MI->getOpcode() == ARM::SUBri &&
237 MI->getOperand(0).getReg() == Base &&
238 MI->getOperand(1).getReg() == Base &&
239 ARM_AM::getAM2Offset(MI->getOperand(2).getImm()) == Bytes);
240}
241
242static inline bool isMatchingIncrement(MachineInstr *MI, unsigned Base,
243 unsigned Bytes) {
244 return (MI && MI->getOpcode() == ARM::ADDri &&
245 MI->getOperand(0).getReg() == Base &&
246 MI->getOperand(1).getReg() == Base &&
247 ARM_AM::getAM2Offset(MI->getOperand(2).getImm()) == Bytes);
248}
249
250static inline unsigned getLSMultipleTransferSize(MachineInstr *MI) {
251 switch (MI->getOpcode()) {
252 default: return 0;
253 case ARM::LDR:
254 case ARM::STR:
255 case ARM::FLDS:
256 case ARM::FSTS:
257 return 4;
258 case ARM::FLDD:
259 case ARM::FSTD:
260 return 8;
261 case ARM::LDM:
262 case ARM::STM:
263 return (MI->getNumOperands() - 2) * 4;
264 case ARM::FLDMS:
265 case ARM::FSTMS:
266 case ARM::FLDMD:
267 case ARM::FSTMD:
268 return ARM_AM::getAM5Offset(MI->getOperand(1).getImm()) * 4;
269 }
270}
271
272/// mergeBaseUpdateLSMultiple - Fold proceeding/trailing inc/dec of base
273/// register into the LDM/STM/FLDM{D|S}/FSTM{D|S} op when possible:
274///
275/// stmia rn, <ra, rb, rc>
276/// rn := rn + 4 * 3;
277/// =>
278/// stmia rn!, <ra, rb, rc>
279///
280/// rn := rn - 4 * 3;
281/// ldmia rn, <ra, rb, rc>
282/// =>
283/// ldmdb rn!, <ra, rb, rc>
284static bool mergeBaseUpdateLSMultiple(MachineBasicBlock &MBB,
285 MachineBasicBlock::iterator MBBI) {
286 MachineInstr *MI = MBBI;
287 unsigned Base = MI->getOperand(0).getReg();
288 unsigned Bytes = getLSMultipleTransferSize(MI);
289 int Opcode = MI->getOpcode();
290 bool isAM4 = Opcode == ARM::LDM || Opcode == ARM::STM;
291
292 if (isAM4) {
293 if (ARM_AM::getAM4WBFlag(MI->getOperand(1).getImm()))
294 return false;
295
296 // Can't use the updating AM4 sub-mode if the base register is also a dest
297 // register. e.g. ldmdb r0!, {r0, r1, r2}. The behavior is undefined.
298 for (unsigned i = 2, e = MI->getNumOperands(); i != e; ++i) {
299 if (MI->getOperand(i).getReg() == Base)
300 return false;
301 }
302
303 ARM_AM::AMSubMode Mode = ARM_AM::getAM4SubMode(MI->getOperand(1).getImm());
304 if (MBBI != MBB.begin()) {
305 MachineBasicBlock::iterator PrevMBBI = prior(MBBI);
306 if (Mode == ARM_AM::ia &&
307 isMatchingDecrement(PrevMBBI, Base, Bytes)) {
308 MI->getOperand(1).setImm(ARM_AM::getAM4ModeImm(ARM_AM::db, true));
309 MBB.erase(PrevMBBI);
310 return true;
311 } else if (Mode == ARM_AM::ib &&
312 isMatchingDecrement(PrevMBBI, Base, Bytes)) {
313 MI->getOperand(1).setImm(ARM_AM::getAM4ModeImm(ARM_AM::da, true));
314 MBB.erase(PrevMBBI);
315 return true;
316 }
317 }
318
319 if (MBBI != MBB.end()) {
320 MachineBasicBlock::iterator NextMBBI = next(MBBI);
321 if ((Mode == ARM_AM::ia || Mode == ARM_AM::ib) &&
322 isMatchingIncrement(NextMBBI, Base, Bytes)) {
323 MI->getOperand(1).setImm(ARM_AM::getAM4ModeImm(Mode, true));
324 MBB.erase(NextMBBI);
325 return true;
326 } else if ((Mode == ARM_AM::da || Mode == ARM_AM::db) &&
327 isMatchingDecrement(NextMBBI, Base, Bytes)) {
328 MI->getOperand(1).setImm(ARM_AM::getAM4ModeImm(Mode, true));
329 MBB.erase(NextMBBI);
330 return true;
331 }
332 }
333 } else {
334 // FLDM{D|S}, FSTM{D|S} addressing mode 5 ops.
335 if (ARM_AM::getAM5WBFlag(MI->getOperand(1).getImm()))
336 return false;
337
338 ARM_AM::AMSubMode Mode = ARM_AM::getAM5SubMode(MI->getOperand(1).getImm());
339 unsigned Offset = ARM_AM::getAM5Offset(MI->getOperand(1).getImm());
340 if (MBBI != MBB.begin()) {
341 MachineBasicBlock::iterator PrevMBBI = prior(MBBI);
342 if (Mode == ARM_AM::ia &&
343 isMatchingDecrement(PrevMBBI, Base, Bytes)) {
344 MI->getOperand(1).setImm(ARM_AM::getAM5Opc(ARM_AM::db, true, Offset));
345 MBB.erase(PrevMBBI);
346 return true;
347 }
348 }
349
350 if (MBBI != MBB.end()) {
351 MachineBasicBlock::iterator NextMBBI = next(MBBI);
352 if (Mode == ARM_AM::ia &&
353 isMatchingIncrement(NextMBBI, Base, Bytes)) {
354 MI->getOperand(1).setImm(ARM_AM::getAM5Opc(ARM_AM::ia, true, Offset));
355 MBB.erase(NextMBBI);
356 }
357 return true;
358 }
359 }
360
361 return false;
362}
363
364static unsigned getPreIndexedLoadStoreOpcode(unsigned Opc) {
365 switch (Opc) {
366 case ARM::LDR: return ARM::LDR_PRE;
367 case ARM::STR: return ARM::STR_PRE;
368 case ARM::FLDS: return ARM::FLDMS;
369 case ARM::FLDD: return ARM::FLDMD;
370 case ARM::FSTS: return ARM::FSTMS;
371 case ARM::FSTD: return ARM::FSTMD;
372 default: abort();
373 }
374 return 0;
375}
376
377static unsigned getPostIndexedLoadStoreOpcode(unsigned Opc) {
378 switch (Opc) {
379 case ARM::LDR: return ARM::LDR_POST;
380 case ARM::STR: return ARM::STR_POST;
381 case ARM::FLDS: return ARM::FLDMS;
382 case ARM::FLDD: return ARM::FLDMD;
383 case ARM::FSTS: return ARM::FSTMS;
384 case ARM::FSTD: return ARM::FSTMD;
385 default: abort();
386 }
387 return 0;
388}
389
390/// mergeBaseUpdateLoadStore - Fold proceeding/trailing inc/dec of base
391/// register into the LDR/STR/FLD{D|S}/FST{D|S} op when possible:
392static bool mergeBaseUpdateLoadStore(MachineBasicBlock &MBB,
393 MachineBasicBlock::iterator MBBI,
394 const TargetInstrInfo *TII) {
395 MachineInstr *MI = MBBI;
396 unsigned Base = MI->getOperand(1).getReg();
Evan Cheng41bc2fd2007-03-06 21:59:20 +0000397 bool BaseKill = MI->getOperand(1).isKill();
Evan Cheng10043e22007-01-19 07:51:42 +0000398 unsigned Bytes = getLSMultipleTransferSize(MI);
399 int Opcode = MI->getOpcode();
400 bool isAM2 = Opcode == ARM::LDR || Opcode == ARM::STR;
401 if ((isAM2 && ARM_AM::getAM2Offset(MI->getOperand(3).getImm()) != 0) ||
402 (!isAM2 && ARM_AM::getAM5Offset(MI->getOperand(2).getImm()) != 0))
403 return false;
404
405 bool isLd = Opcode == ARM::LDR || Opcode == ARM::FLDS || Opcode == ARM::FLDD;
406 // Can't do the merge if the destination register is the same as the would-be
407 // writeback register.
408 if (isLd && MI->getOperand(0).getReg() == Base)
409 return false;
410
411 bool DoMerge = false;
412 ARM_AM::AddrOpc AddSub = ARM_AM::add;
413 unsigned NewOpc = 0;
414 if (MBBI != MBB.begin()) {
415 MachineBasicBlock::iterator PrevMBBI = prior(MBBI);
416 if (isMatchingDecrement(PrevMBBI, Base, Bytes)) {
417 DoMerge = true;
418 AddSub = ARM_AM::sub;
419 NewOpc = getPreIndexedLoadStoreOpcode(Opcode);
420 } else if (isAM2 && isMatchingIncrement(PrevMBBI, Base, Bytes)) {
421 DoMerge = true;
422 NewOpc = getPreIndexedLoadStoreOpcode(Opcode);
423 }
424 if (DoMerge)
425 MBB.erase(PrevMBBI);
426 }
427
428 if (!DoMerge && MBBI != MBB.end()) {
429 MachineBasicBlock::iterator NextMBBI = next(MBBI);
430 if (isAM2 && isMatchingDecrement(NextMBBI, Base, Bytes)) {
431 DoMerge = true;
432 AddSub = ARM_AM::sub;
433 NewOpc = getPostIndexedLoadStoreOpcode(Opcode);
434 } else if (isMatchingIncrement(NextMBBI, Base, Bytes)) {
435 DoMerge = true;
436 NewOpc = getPostIndexedLoadStoreOpcode(Opcode);
437 }
438 if (DoMerge)
439 MBB.erase(NextMBBI);
440 }
441
442 if (!DoMerge)
443 return false;
444
445 bool isDPR = NewOpc == ARM::FLDMD || NewOpc == ARM::FSTMD;
446 unsigned Offset = isAM2 ? ARM_AM::getAM2Opc(AddSub, Bytes, ARM_AM::no_shift)
447 : ARM_AM::getAM5Opc((AddSub == ARM_AM::sub) ? ARM_AM::db : ARM_AM::ia,
448 true, isDPR ? 2 : 1);
449 if (isLd) {
450 if (isAM2)
Evan Cheng41bc2fd2007-03-06 21:59:20 +0000451 // LDR_PRE, LDR_POST;
Evan Cheng10043e22007-01-19 07:51:42 +0000452 BuildMI(MBB, MBBI, TII->get(NewOpc), MI->getOperand(0).getReg())
Evan Cheng41bc2fd2007-03-06 21:59:20 +0000453 .addReg(Base, true)
454 .addReg(Base).addReg(0).addImm(Offset);
Evan Cheng10043e22007-01-19 07:51:42 +0000455 else
Evan Cheng41bc2fd2007-03-06 21:59:20 +0000456 BuildMI(MBB, MBBI, TII->get(NewOpc)).addReg(Base, false, false, BaseKill)
Evan Cheng10043e22007-01-19 07:51:42 +0000457 .addImm(Offset).addReg(MI->getOperand(0).getReg(), true);
458 } else {
Evan Cheng41bc2fd2007-03-06 21:59:20 +0000459 MachineOperand &MO = MI->getOperand(0);
Evan Cheng10043e22007-01-19 07:51:42 +0000460 if (isAM2)
Evan Cheng41bc2fd2007-03-06 21:59:20 +0000461 // STR_PRE, STR_POST;
462 BuildMI(MBB, MBBI, TII->get(NewOpc), Base)
463 .addReg(MO.getReg(), false, false, MO.isKill())
Evan Cheng10043e22007-01-19 07:51:42 +0000464 .addReg(Base).addReg(0).addImm(Offset);
465 else
466 BuildMI(MBB, MBBI, TII->get(NewOpc)).addReg(Base)
Evan Cheng41bc2fd2007-03-06 21:59:20 +0000467 .addImm(Offset).addReg(MO.getReg(), false, false, MO.isKill());
Evan Cheng10043e22007-01-19 07:51:42 +0000468 }
469 MBB.erase(MBBI);
470
471 return true;
472}
473
Evan Chengd28de672007-03-06 18:02:41 +0000474/// isMemoryOp - Returns true if instruction is a memory operations (that this
475/// pass is capable of operating on).
476static bool isMemoryOp(MachineInstr *MI) {
477 int Opcode = MI->getOpcode();
478 switch (Opcode) {
479 default: break;
480 case ARM::LDR:
481 case ARM::STR:
482 return MI->getOperand(1).isRegister() && MI->getOperand(2).getReg() == 0;
483 case ARM::FLDS:
484 case ARM::FSTS:
485 return MI->getOperand(1).isRegister();
486 case ARM::FLDD:
487 case ARM::FSTD:
488 return MI->getOperand(1).isRegister();
489 }
490 return false;
491}
492
Evan Cheng10043e22007-01-19 07:51:42 +0000493/// LoadStoreMultipleOpti - An optimization pass to turn multiple LDR / STR
494/// ops of the same base and incrementing offset into LDM / STM ops.
495bool ARMLoadStoreOpt::LoadStoreMultipleOpti(MachineBasicBlock &MBB) {
496 unsigned NumMerges = 0;
497 unsigned NumMemOps = 0;
498 MemOpQueue MemOps;
499 unsigned CurrBase = 0;
500 int CurrOpc = -1;
501 unsigned CurrSize = 0;
502 unsigned Position = 0;
Evan Chengd28de672007-03-06 18:02:41 +0000503
Evan Cheng2818fdd2007-03-07 02:38:05 +0000504 RS->enterBasicBlock(&MBB);
505 RSI = MBB.begin();
Evan Cheng10043e22007-01-19 07:51:42 +0000506 MachineBasicBlock::iterator MBBI = MBB.begin(), E = MBB.end();
507 while (MBBI != E) {
508 bool Advance = false;
509 bool TryMerge = false;
510 bool Clobber = false;
511
Evan Chengd28de672007-03-06 18:02:41 +0000512 bool isMemOp = isMemoryOp(MBBI);
Evan Cheng10043e22007-01-19 07:51:42 +0000513 if (isMemOp) {
Evan Chengd28de672007-03-06 18:02:41 +0000514 int Opcode = MBBI->getOpcode();
515 bool isAM2 = Opcode == ARM::LDR || Opcode == ARM::STR;
516 unsigned Size = getLSMultipleTransferSize(MBBI);
Evan Cheng10043e22007-01-19 07:51:42 +0000517 unsigned Base = MBBI->getOperand(1).getReg();
518 unsigned OffIdx = MBBI->getNumOperands()-1;
519 unsigned OffField = MBBI->getOperand(OffIdx).getImm();
520 int Offset = isAM2
521 ? ARM_AM::getAM2Offset(OffField) : ARM_AM::getAM5Offset(OffField) * 4;
522 if (isAM2) {
523 if (ARM_AM::getAM2Op(OffField) == ARM_AM::sub)
524 Offset = -Offset;
525 } else {
526 if (ARM_AM::getAM5Op(OffField) == ARM_AM::sub)
527 Offset = -Offset;
528 }
529 // Watch out for:
530 // r4 := ldr [r5]
531 // r5 := ldr [r5, #4]
532 // r6 := ldr [r5, #8]
533 //
534 // The second ldr has effectively broken the chain even though it
535 // looks like the later ldr(s) use the same base register. Try to
536 // merge the ldr's so far, including this one. But don't try to
537 // combine the following ldr(s).
538 Clobber = (Opcode == ARM::LDR && Base == MBBI->getOperand(0).getReg());
539 if (CurrBase == 0 && !Clobber) {
540 // Start of a new chain.
541 CurrBase = Base;
542 CurrOpc = Opcode;
543 CurrSize = Size;
544 MemOps.push_back(MemOpQueueEntry(Offset, Position, MBBI));
545 NumMemOps++;
546 Advance = true;
547 } else {
548 if (Clobber) {
549 TryMerge = true;
550 Advance = true;
551 }
552
553 if (CurrOpc == Opcode && CurrBase == Base) {
554 // Continue adding to the queue.
555 if (Offset > MemOps.back().Offset) {
556 MemOps.push_back(MemOpQueueEntry(Offset, Position, MBBI));
557 NumMemOps++;
558 Advance = true;
559 } else {
560 for (MemOpQueueIter I = MemOps.begin(), E = MemOps.end();
561 I != E; ++I) {
562 if (Offset < I->Offset) {
563 MemOps.insert(I, MemOpQueueEntry(Offset, Position, MBBI));
564 NumMemOps++;
565 Advance = true;
566 break;
567 } else if (Offset == I->Offset) {
568 // Collision! This can't be merged!
569 break;
570 }
571 }
572 }
573 }
574 }
575 }
576
577 if (Advance) {
578 ++Position;
579 ++MBBI;
580 } else
581 TryMerge = true;
582
583 if (TryMerge) {
584 if (NumMemOps > 1) {
Evan Cheng2818fdd2007-03-07 02:38:05 +0000585 // Try to find a free register to use as a new base in case it's needed.
586 unsigned Scratch = ARM::R12;
587 // First advance to the instruction just before the start of the chain.
588 if (RSI != MBB.begin())
589 RS->forward(prior(RSI));
590 // Find a scratch register.
591 Scratch = RS->FindUnusedReg(&ARM::GPRRegClass);
592 // Process the load / store instructions.
593 RS->forward(prior(MBBI));
594
595 // Merge ops.
Evan Cheng10043e22007-01-19 07:51:42 +0000596 SmallVector<MachineBasicBlock::iterator,4> MBBII =
Evan Cheng2818fdd2007-03-07 02:38:05 +0000597 MergeLDR_STR(MBB, 0, CurrBase, CurrOpc, CurrSize, Scratch, MemOps);
598
Evan Cheng10043e22007-01-19 07:51:42 +0000599 // Try folding preceeding/trailing base inc/dec into the generated
600 // LDM/STM ops.
601 for (unsigned i = 0, e = MBBII.size(); i < e; ++i)
602 if (mergeBaseUpdateLSMultiple(MBB, MBBII[i]))
603 NumMerges++;
604 NumMerges += MBBII.size();
Evan Cheng10043e22007-01-19 07:51:42 +0000605
Evan Cheng2818fdd2007-03-07 02:38:05 +0000606 // Try folding preceeding/trailing base inc/dec into those load/store
607 // that were not merged to form LDM/STM ops.
608 for (unsigned i = 0; i != NumMemOps; ++i)
609 if (!MemOps[i].Merged)
610 if (mergeBaseUpdateLoadStore(MBB, MemOps[i].MBBI, TII))
611 NumMerges++;
612
613 // RS may be pointing to an instruction that's deleted.
614 RS->skipTo(prior(MBBI));
615 RSI = MBBI;
616 }
Evan Cheng10043e22007-01-19 07:51:42 +0000617
618 CurrBase = 0;
619 CurrOpc = -1;
620 if (NumMemOps) {
621 MemOps.clear();
622 NumMemOps = 0;
623 }
624
625 // If iterator hasn't been advanced and this is not a memory op, skip it.
626 // It can't start a new chain anyway.
627 if (!Advance && !isMemOp && MBBI != E) {
628 ++Position;
629 ++MBBI;
630 }
631 }
632 }
633 return NumMerges > 0;
634}
635
636/// MergeReturnIntoLDM - If this is a exit BB, try merging the return op
637/// (bx lr) into the preceeding stack restore so it directly restore the value
638/// of LR into pc.
639/// ldmfd sp!, {r7, lr}
640/// bx lr
641/// =>
642/// ldmfd sp!, {r7, pc}
643bool ARMLoadStoreOpt::MergeReturnIntoLDM(MachineBasicBlock &MBB) {
644 if (MBB.empty()) return false;
645
646 MachineBasicBlock::iterator MBBI = prior(MBB.end());
647 if (MBBI->getOpcode() == ARM::BX_RET && MBBI != MBB.begin()) {
648 MachineInstr *PrevMI = prior(MBBI);
649 if (PrevMI->getOpcode() == ARM::LDM) {
650 MachineOperand &MO = PrevMI->getOperand(PrevMI->getNumOperands()-1);
651 if (MO.getReg() == ARM::LR) {
652 PrevMI->setInstrDescriptor(TII->get(ARM::LDM_RET));
653 MO.setReg(ARM::PC);
654 MBB.erase(MBBI);
655 return true;
656 }
657 }
658 }
659 return false;
660}
661
662bool ARMLoadStoreOpt::runOnMachineFunction(MachineFunction &Fn) {
Evan Chengd28de672007-03-06 18:02:41 +0000663 const TargetMachine &TM = Fn.getTarget();
664 TII = TM.getInstrInfo();
665 MRI = TM.getRegisterInfo();
Evan Cheng2818fdd2007-03-07 02:38:05 +0000666 RS = new RegScavenger();
Evan Chengd28de672007-03-06 18:02:41 +0000667
Evan Cheng10043e22007-01-19 07:51:42 +0000668 bool Modified = false;
669 for (MachineFunction::iterator MFI = Fn.begin(), E = Fn.end(); MFI != E;
670 ++MFI) {
671 MachineBasicBlock &MBB = *MFI;
672 Modified |= LoadStoreMultipleOpti(MBB);
673 Modified |= MergeReturnIntoLDM(MBB);
674 }
Evan Chengd28de672007-03-06 18:02:41 +0000675
676 delete RS;
Evan Cheng10043e22007-01-19 07:51:42 +0000677 return Modified;
678}