blob: 280e5fc2b5023dfdf3bd3fbcfc51b6cf04dbf679 [file] [log] [blame]
Tim Northover3b0846e2014-05-24 12:50:23 +00001//===-- AArch6464FastISel.cpp - AArch64 FastISel implementation -----------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the AArch64-specific support for the FastISel class. Some
11// of the target-specific code is generated by tablegen in the file
12// AArch64GenFastISel.inc, which is #included here.
13//
14//===----------------------------------------------------------------------===//
15
16#include "AArch64.h"
Tim Northover3c55cca2014-11-27 21:02:42 +000017#include "AArch64CallingConvention.h"
Tim Northover3b0846e2014-05-24 12:50:23 +000018#include "AArch64Subtarget.h"
Benjamin Kramer1f8930e2014-07-25 11:42:14 +000019#include "AArch64TargetMachine.h"
Tim Northover3b0846e2014-05-24 12:50:23 +000020#include "MCTargetDesc/AArch64AddressingModes.h"
Juergen Ributzka50a40052014-08-01 18:39:24 +000021#include "llvm/Analysis/BranchProbabilityInfo.h"
Tim Northover3b0846e2014-05-24 12:50:23 +000022#include "llvm/CodeGen/CallingConvLower.h"
23#include "llvm/CodeGen/FastISel.h"
24#include "llvm/CodeGen/FunctionLoweringInfo.h"
25#include "llvm/CodeGen/MachineConstantPool.h"
26#include "llvm/CodeGen/MachineFrameInfo.h"
27#include "llvm/CodeGen/MachineInstrBuilder.h"
28#include "llvm/CodeGen/MachineRegisterInfo.h"
29#include "llvm/IR/CallingConv.h"
30#include "llvm/IR/DataLayout.h"
31#include "llvm/IR/DerivedTypes.h"
32#include "llvm/IR/Function.h"
33#include "llvm/IR/GetElementPtrTypeIterator.h"
34#include "llvm/IR/GlobalAlias.h"
35#include "llvm/IR/GlobalVariable.h"
36#include "llvm/IR/Instructions.h"
37#include "llvm/IR/IntrinsicInst.h"
38#include "llvm/IR/Operator.h"
Rafael Espindolace4c2bc2015-06-23 12:21:54 +000039#include "llvm/MC/MCSymbol.h"
Tim Northover3b0846e2014-05-24 12:50:23 +000040#include "llvm/Support/CommandLine.h"
41using namespace llvm;
42
43namespace {
44
Juergen Ributzkacbe802e2014-09-15 22:33:11 +000045class AArch64FastISel final : public FastISel {
Tim Northover3b0846e2014-05-24 12:50:23 +000046 class Address {
47 public:
48 typedef enum {
49 RegBase,
50 FrameIndexBase
51 } BaseKind;
52
53 private:
54 BaseKind Kind;
Juergen Ributzkab46ea082014-08-19 19:44:17 +000055 AArch64_AM::ShiftExtendType ExtType;
Tim Northover3b0846e2014-05-24 12:50:23 +000056 union {
57 unsigned Reg;
58 int FI;
59 } Base;
Juergen Ributzkab46ea082014-08-19 19:44:17 +000060 unsigned OffsetReg;
61 unsigned Shift;
Tim Northover3b0846e2014-05-24 12:50:23 +000062 int64_t Offset;
Juergen Ributzka052e6c22014-07-31 04:10:40 +000063 const GlobalValue *GV;
Tim Northover3b0846e2014-05-24 12:50:23 +000064
65 public:
Juergen Ributzkab46ea082014-08-19 19:44:17 +000066 Address() : Kind(RegBase), ExtType(AArch64_AM::InvalidShiftExtend),
67 OffsetReg(0), Shift(0), Offset(0), GV(nullptr) { Base.Reg = 0; }
Tim Northover3b0846e2014-05-24 12:50:23 +000068 void setKind(BaseKind K) { Kind = K; }
69 BaseKind getKind() const { return Kind; }
Juergen Ributzkab46ea082014-08-19 19:44:17 +000070 void setExtendType(AArch64_AM::ShiftExtendType E) { ExtType = E; }
71 AArch64_AM::ShiftExtendType getExtendType() const { return ExtType; }
Tim Northover3b0846e2014-05-24 12:50:23 +000072 bool isRegBase() const { return Kind == RegBase; }
73 bool isFIBase() const { return Kind == FrameIndexBase; }
74 void setReg(unsigned Reg) {
75 assert(isRegBase() && "Invalid base register access!");
76 Base.Reg = Reg;
77 }
78 unsigned getReg() const {
79 assert(isRegBase() && "Invalid base register access!");
80 return Base.Reg;
81 }
Juergen Ributzkab46ea082014-08-19 19:44:17 +000082 void setOffsetReg(unsigned Reg) {
Juergen Ributzkab46ea082014-08-19 19:44:17 +000083 OffsetReg = Reg;
84 }
85 unsigned getOffsetReg() const {
Juergen Ributzkab46ea082014-08-19 19:44:17 +000086 return OffsetReg;
87 }
Tim Northover3b0846e2014-05-24 12:50:23 +000088 void setFI(unsigned FI) {
89 assert(isFIBase() && "Invalid base frame index access!");
90 Base.FI = FI;
91 }
92 unsigned getFI() const {
93 assert(isFIBase() && "Invalid base frame index access!");
94 return Base.FI;
95 }
96 void setOffset(int64_t O) { Offset = O; }
97 int64_t getOffset() { return Offset; }
Juergen Ributzkab46ea082014-08-19 19:44:17 +000098 void setShift(unsigned S) { Shift = S; }
99 unsigned getShift() { return Shift; }
Tim Northover3b0846e2014-05-24 12:50:23 +0000100
Juergen Ributzka052e6c22014-07-31 04:10:40 +0000101 void setGlobalValue(const GlobalValue *G) { GV = G; }
102 const GlobalValue *getGlobalValue() { return GV; }
Tim Northover3b0846e2014-05-24 12:50:23 +0000103 };
104
105 /// Subtarget - Keep a pointer to the AArch64Subtarget around so that we can
106 /// make the right decision when generating code for different targets.
107 const AArch64Subtarget *Subtarget;
108 LLVMContext *Context;
109
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +0000110 bool fastLowerArguments() override;
111 bool fastLowerCall(CallLoweringInfo &CLI) override;
112 bool fastLowerIntrinsicCall(const IntrinsicInst *II) override;
Juergen Ributzka2581fa52014-07-22 23:14:58 +0000113
Tim Northover3b0846e2014-05-24 12:50:23 +0000114private:
115 // Selection routines.
Juergen Ributzkaa1148b22014-09-03 01:38:36 +0000116 bool selectAddSub(const Instruction *I);
Juergen Ributzkae1779e22014-09-15 21:27:56 +0000117 bool selectLogicalOp(const Instruction *I);
Juergen Ributzkab9e49c72014-09-15 23:20:17 +0000118 bool selectLoad(const Instruction *I);
119 bool selectStore(const Instruction *I);
120 bool selectBranch(const Instruction *I);
121 bool selectIndirectBr(const Instruction *I);
122 bool selectCmp(const Instruction *I);
123 bool selectSelect(const Instruction *I);
124 bool selectFPExt(const Instruction *I);
125 bool selectFPTrunc(const Instruction *I);
126 bool selectFPToInt(const Instruction *I, bool Signed);
127 bool selectIntToFP(const Instruction *I, bool Signed);
128 bool selectRem(const Instruction *I, unsigned ISDOpcode);
129 bool selectRet(const Instruction *I);
130 bool selectTrunc(const Instruction *I);
131 bool selectIntExt(const Instruction *I);
132 bool selectMul(const Instruction *I);
133 bool selectShift(const Instruction *I);
134 bool selectBitCast(const Instruction *I);
Juergen Ributzkaafa034f2014-09-15 22:07:49 +0000135 bool selectFRem(const Instruction *I);
Juergen Ributzkaf6430312014-09-17 21:55:55 +0000136 bool selectSDiv(const Instruction *I);
Juergen Ributzkaf82c9872014-10-15 18:58:07 +0000137 bool selectGetElementPtr(const Instruction *I);
Tim Northover3b0846e2014-05-24 12:50:23 +0000138
139 // Utility helper routines.
140 bool isTypeLegal(Type *Ty, MVT &VT);
Juergen Ributzka6127b192014-09-15 21:27:54 +0000141 bool isTypeSupported(Type *Ty, MVT &VT, bool IsVectorAllowed = false);
Juergen Ributzka77bc09f2014-08-29 00:19:21 +0000142 bool isValueAvailable(const Value *V) const;
Juergen Ributzkab9e49c72014-09-15 23:20:17 +0000143 bool computeAddress(const Value *Obj, Address &Addr, Type *Ty = nullptr);
144 bool computeCallAddress(const Value *V, Address &Addr);
145 bool simplifyAddress(Address &Addr, MVT VT);
146 void addLoadStoreOperands(Address &Addr, const MachineInstrBuilder &MIB,
Juergen Ributzkab46ea082014-08-19 19:44:17 +0000147 unsigned Flags, unsigned ScaleFactor,
148 MachineMemOperand *MMO);
Juergen Ributzkab9e49c72014-09-15 23:20:17 +0000149 bool isMemCpySmall(uint64_t Len, unsigned Alignment);
150 bool tryEmitSmallMemCpy(Address Dest, Address Src, uint64_t Len,
Tim Northover3b0846e2014-05-24 12:50:23 +0000151 unsigned Alignment);
Juergen Ributzkaad2109a2014-07-30 22:04:34 +0000152 bool foldXALUIntrinsic(AArch64CC::CondCode &CC, const Instruction *I,
153 const Value *Cond);
Juergen Ributzkacd11a282014-10-14 20:36:02 +0000154 bool optimizeIntExtLoad(const Instruction *I, MVT RetVT, MVT SrcVT);
Juergen Ributzka957a1452014-11-13 00:36:46 +0000155 bool optimizeSelect(const SelectInst *SI);
Juergen Ributzka0af310d2014-11-13 20:50:44 +0000156 std::pair<unsigned, bool> getRegForGEPIndex(const Value *Idx);
Juergen Ributzkaad2109a2014-07-30 22:04:34 +0000157
Juergen Ributzkac0886dd2014-08-19 22:29:55 +0000158 // Emit helper routines.
Juergen Ributzkaa1148b22014-09-03 01:38:36 +0000159 unsigned emitAddSub(bool UseAdd, MVT RetVT, const Value *LHS,
160 const Value *RHS, bool SetFlags = false,
161 bool WantResult = true, bool IsZExt = false);
162 unsigned emitAddSub_rr(bool UseAdd, MVT RetVT, unsigned LHSReg,
163 bool LHSIsKill, unsigned RHSReg, bool RHSIsKill,
164 bool SetFlags = false, bool WantResult = true);
165 unsigned emitAddSub_ri(bool UseAdd, MVT RetVT, unsigned LHSReg,
166 bool LHSIsKill, uint64_t Imm, bool SetFlags = false,
167 bool WantResult = true);
Juergen Ributzkafb506a42014-08-27 00:58:30 +0000168 unsigned emitAddSub_rs(bool UseAdd, MVT RetVT, unsigned LHSReg,
169 bool LHSIsKill, unsigned RHSReg, bool RHSIsKill,
170 AArch64_AM::ShiftExtendType ShiftType,
Juergen Ributzkaa1148b22014-09-03 01:38:36 +0000171 uint64_t ShiftImm, bool SetFlags = false,
172 bool WantResult = true);
Juergen Ributzkafb506a42014-08-27 00:58:30 +0000173 unsigned emitAddSub_rx(bool UseAdd, MVT RetVT, unsigned LHSReg,
174 bool LHSIsKill, unsigned RHSReg, bool RHSIsKill,
175 AArch64_AM::ShiftExtendType ExtType,
Juergen Ributzkaa1148b22014-09-03 01:38:36 +0000176 uint64_t ShiftImm, bool SetFlags = false,
177 bool WantResult = true);
Juergen Ributzkac0886dd2014-08-19 22:29:55 +0000178
Tim Northover3b0846e2014-05-24 12:50:23 +0000179 // Emit functions.
Juergen Ributzkac110c0b2014-09-30 19:59:35 +0000180 bool emitCompareAndBranch(const BranchInst *BI);
Juergen Ributzkac0886dd2014-08-19 22:29:55 +0000181 bool emitCmp(const Value *LHS, const Value *RHS, bool IsZExt);
182 bool emitICmp(MVT RetVT, const Value *LHS, const Value *RHS, bool IsZExt);
183 bool emitICmp_ri(MVT RetVT, unsigned LHSReg, bool LHSIsKill, uint64_t Imm);
184 bool emitFCmp(MVT RetVT, const Value *LHS, const Value *RHS);
Juergen Ributzkacd11a282014-10-14 20:36:02 +0000185 unsigned emitLoad(MVT VT, MVT ResultVT, Address Addr, bool WantZExt = true,
186 MachineMemOperand *MMO = nullptr);
Juergen Ributzkab9e49c72014-09-15 23:20:17 +0000187 bool emitStore(MVT VT, unsigned SrcReg, Address Addr,
Juergen Ributzkab46ea082014-08-19 19:44:17 +0000188 MachineMemOperand *MMO = nullptr);
Juergen Ributzkab9e49c72014-09-15 23:20:17 +0000189 unsigned emitIntExt(MVT SrcVT, unsigned SrcReg, MVT DestVT, bool isZExt);
190 unsigned emiti1Ext(unsigned SrcReg, MVT DestVT, bool isZExt);
Juergen Ributzkaa1148b22014-09-03 01:38:36 +0000191 unsigned emitAdd(MVT RetVT, const Value *LHS, const Value *RHS,
192 bool SetFlags = false, bool WantResult = true,
193 bool IsZExt = false);
Juergen Ributzka6780f0f2014-10-15 18:58:02 +0000194 unsigned emitAdd_ri_(MVT VT, unsigned Op0, bool Op0IsKill, int64_t Imm);
Juergen Ributzkaa1148b22014-09-03 01:38:36 +0000195 unsigned emitSub(MVT RetVT, const Value *LHS, const Value *RHS,
196 bool SetFlags = false, bool WantResult = true,
197 bool IsZExt = false);
Juergen Ributzkac0886dd2014-08-19 22:29:55 +0000198 unsigned emitSubs_rr(MVT RetVT, unsigned LHSReg, bool LHSIsKill,
199 unsigned RHSReg, bool RHSIsKill, bool WantResult = true);
200 unsigned emitSubs_rs(MVT RetVT, unsigned LHSReg, bool LHSIsKill,
201 unsigned RHSReg, bool RHSIsKill,
202 AArch64_AM::ShiftExtendType ShiftType, uint64_t ShiftImm,
203 bool WantResult = true);
Juergen Ributzka1dbc15f2014-09-04 01:29:18 +0000204 unsigned emitLogicalOp(unsigned ISDOpc, MVT RetVT, const Value *LHS,
205 const Value *RHS);
206 unsigned emitLogicalOp_ri(unsigned ISDOpc, MVT RetVT, unsigned LHSReg,
207 bool LHSIsKill, uint64_t Imm);
208 unsigned emitLogicalOp_rs(unsigned ISDOpc, MVT RetVT, unsigned LHSReg,
209 bool LHSIsKill, unsigned RHSReg, bool RHSIsKill,
210 uint64_t ShiftImm);
211 unsigned emitAnd_ri(MVT RetVT, unsigned LHSReg, bool LHSIsKill, uint64_t Imm);
Juergen Ributzkab9e49c72014-09-15 23:20:17 +0000212 unsigned emitMul_rr(MVT RetVT, unsigned Op0, bool Op0IsKill,
213 unsigned Op1, bool Op1IsKill);
214 unsigned emitSMULL_rr(MVT RetVT, unsigned Op0, bool Op0IsKill,
215 unsigned Op1, bool Op1IsKill);
216 unsigned emitUMULL_rr(MVT RetVT, unsigned Op0, bool Op0IsKill,
217 unsigned Op1, bool Op1IsKill);
Juergen Ributzka0e0b4c12014-08-21 23:06:07 +0000218 unsigned emitLSL_rr(MVT RetVT, unsigned Op0Reg, bool Op0IsKill,
219 unsigned Op1Reg, bool Op1IsKill);
Juergen Ributzka99dd30f2014-08-27 00:58:26 +0000220 unsigned emitLSL_ri(MVT RetVT, MVT SrcVT, unsigned Op0Reg, bool Op0IsKill,
221 uint64_t Imm, bool IsZExt = true);
Juergen Ributzka0e0b4c12014-08-21 23:06:07 +0000222 unsigned emitLSR_rr(MVT RetVT, unsigned Op0Reg, bool Op0IsKill,
223 unsigned Op1Reg, bool Op1IsKill);
Juergen Ributzka99dd30f2014-08-27 00:58:26 +0000224 unsigned emitLSR_ri(MVT RetVT, MVT SrcVT, unsigned Op0Reg, bool Op0IsKill,
225 uint64_t Imm, bool IsZExt = true);
Juergen Ributzka0e0b4c12014-08-21 23:06:07 +0000226 unsigned emitASR_rr(MVT RetVT, unsigned Op0Reg, bool Op0IsKill,
227 unsigned Op1Reg, bool Op1IsKill);
Juergen Ributzka99dd30f2014-08-27 00:58:26 +0000228 unsigned emitASR_ri(MVT RetVT, MVT SrcVT, unsigned Op0Reg, bool Op0IsKill,
229 uint64_t Imm, bool IsZExt = false);
Tim Northover3b0846e2014-05-24 12:50:23 +0000230
Juergen Ributzkab9e49c72014-09-15 23:20:17 +0000231 unsigned materializeInt(const ConstantInt *CI, MVT VT);
232 unsigned materializeFP(const ConstantFP *CFP, MVT VT);
233 unsigned materializeGV(const GlobalValue *GV);
Tim Northover3b0846e2014-05-24 12:50:23 +0000234
235 // Call handling routines.
236private:
237 CCAssignFn *CCAssignFnForCall(CallingConv::ID CC) const;
Juergen Ributzkab9e49c72014-09-15 23:20:17 +0000238 bool processCallArgs(CallLoweringInfo &CLI, SmallVectorImpl<MVT> &ArgVTs,
Tim Northover3b0846e2014-05-24 12:50:23 +0000239 unsigned &NumBytes);
Juergen Ributzkab9e49c72014-09-15 23:20:17 +0000240 bool finishCall(CallLoweringInfo &CLI, MVT RetVT, unsigned NumBytes);
Tim Northover3b0846e2014-05-24 12:50:23 +0000241
242public:
243 // Backend specific FastISel code.
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +0000244 unsigned fastMaterializeAlloca(const AllocaInst *AI) override;
245 unsigned fastMaterializeConstant(const Constant *C) override;
246 unsigned fastMaterializeFloatZero(const ConstantFP* CF) override;
Tim Northover3b0846e2014-05-24 12:50:23 +0000247
Juergen Ributzkadbe9e172014-09-02 21:32:54 +0000248 explicit AArch64FastISel(FunctionLoweringInfo &FuncInfo,
Eric Christopher125898a2015-01-30 01:10:24 +0000249 const TargetLibraryInfo *LibInfo)
Juergen Ributzkadbe9e172014-09-02 21:32:54 +0000250 : FastISel(FuncInfo, LibInfo, /*SkipTargetIndependentISel=*/true) {
Eric Christopher125898a2015-01-30 01:10:24 +0000251 Subtarget =
252 &static_cast<const AArch64Subtarget &>(FuncInfo.MF->getSubtarget());
Juergen Ributzkadbe9e172014-09-02 21:32:54 +0000253 Context = &FuncInfo.Fn->getContext();
Tim Northover3b0846e2014-05-24 12:50:23 +0000254 }
255
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +0000256 bool fastSelectInstruction(const Instruction *I) override;
Tim Northover3b0846e2014-05-24 12:50:23 +0000257
258#include "AArch64GenFastISel.inc"
259};
260
261} // end anonymous namespace
262
263#include "AArch64GenCallingConv.inc"
264
Juergen Ributzka6ac12432014-09-30 00:49:58 +0000265/// \brief Check if the sign-/zero-extend will be a noop.
266static bool isIntExtFree(const Instruction *I) {
267 assert((isa<ZExtInst>(I) || isa<SExtInst>(I)) &&
268 "Unexpected integer extend instruction.");
Juergen Ributzka42bf6652014-10-07 03:39:59 +0000269 assert(!I->getType()->isVectorTy() && I->getType()->isIntegerTy() &&
270 "Unexpected value type.");
Juergen Ributzka6ac12432014-09-30 00:49:58 +0000271 bool IsZExt = isa<ZExtInst>(I);
272
273 if (const auto *LI = dyn_cast<LoadInst>(I->getOperand(0)))
274 if (LI->hasOneUse())
275 return true;
276
277 if (const auto *Arg = dyn_cast<Argument>(I->getOperand(0)))
278 if ((IsZExt && Arg->hasZExtAttr()) || (!IsZExt && Arg->hasSExtAttr()))
279 return true;
280
281 return false;
282}
283
Juergen Ributzka0616d9d2014-09-30 00:49:54 +0000284/// \brief Determine the implicit scale factor that is applied by a memory
285/// operation for a given value type.
286static unsigned getImplicitScaleFactor(MVT VT) {
287 switch (VT.SimpleTy) {
288 default:
289 return 0; // invalid
290 case MVT::i1: // fall-through
291 case MVT::i8:
292 return 1;
293 case MVT::i16:
294 return 2;
295 case MVT::i32: // fall-through
296 case MVT::f32:
297 return 4;
298 case MVT::i64: // fall-through
299 case MVT::f64:
300 return 8;
301 }
302}
303
Tim Northover3b0846e2014-05-24 12:50:23 +0000304CCAssignFn *AArch64FastISel::CCAssignFnForCall(CallingConv::ID CC) const {
305 if (CC == CallingConv::WebKit_JS)
306 return CC_AArch64_WebKit_JS;
Greg Fitzgeraldfa78d082015-01-19 17:40:05 +0000307 if (CC == CallingConv::GHC)
308 return CC_AArch64_GHC;
Tim Northover3b0846e2014-05-24 12:50:23 +0000309 return Subtarget->isTargetDarwin() ? CC_AArch64_DarwinPCS : CC_AArch64_AAPCS;
310}
311
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +0000312unsigned AArch64FastISel::fastMaterializeAlloca(const AllocaInst *AI) {
Mehdi Amini44ede332015-07-09 02:09:04 +0000313 assert(TLI.getValueType(DL, AI->getType(), true) == MVT::i64 &&
Tim Northover3b0846e2014-05-24 12:50:23 +0000314 "Alloca should always return a pointer.");
315
316 // Don't handle dynamic allocas.
317 if (!FuncInfo.StaticAllocaMap.count(AI))
318 return 0;
319
320 DenseMap<const AllocaInst *, int>::iterator SI =
321 FuncInfo.StaticAllocaMap.find(AI);
322
323 if (SI != FuncInfo.StaticAllocaMap.end()) {
Juergen Ributzkaaddb75a2014-08-21 20:57:57 +0000324 unsigned ResultReg = createResultReg(&AArch64::GPR64spRegClass);
Tim Northover3b0846e2014-05-24 12:50:23 +0000325 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(AArch64::ADDXri),
326 ResultReg)
327 .addFrameIndex(SI->second)
328 .addImm(0)
329 .addImm(0);
330 return ResultReg;
331 }
332
333 return 0;
334}
335
Juergen Ributzkab9e49c72014-09-15 23:20:17 +0000336unsigned AArch64FastISel::materializeInt(const ConstantInt *CI, MVT VT) {
Juergen Ributzka6bca9862014-08-15 18:55:52 +0000337 if (VT > MVT::i64)
338 return 0;
Juergen Ributzka7e23f772014-08-19 19:44:02 +0000339
340 if (!CI->isZero())
Juergen Ributzka88e32512014-09-03 20:56:59 +0000341 return fastEmit_i(VT, VT, ISD::Constant, CI->getZExtValue());
Juergen Ributzka7e23f772014-08-19 19:44:02 +0000342
343 // Create a copy from the zero register to materialize a "0" value.
344 const TargetRegisterClass *RC = (VT == MVT::i64) ? &AArch64::GPR64RegClass
345 : &AArch64::GPR32RegClass;
346 unsigned ZeroReg = (VT == MVT::i64) ? AArch64::XZR : AArch64::WZR;
347 unsigned ResultReg = createResultReg(RC);
Juergen Ributzkaaddb75a2014-08-21 20:57:57 +0000348 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(TargetOpcode::COPY),
349 ResultReg).addReg(ZeroReg, getKillRegState(true));
Juergen Ributzka7e23f772014-08-19 19:44:02 +0000350 return ResultReg;
Juergen Ributzka6bca9862014-08-15 18:55:52 +0000351}
352
Juergen Ributzkab9e49c72014-09-15 23:20:17 +0000353unsigned AArch64FastISel::materializeFP(const ConstantFP *CFP, MVT VT) {
Juergen Ributzka1912e242014-08-25 19:58:05 +0000354 // Positive zero (+0.0) has to be materialized with a fmov from the zero
355 // register, because the immediate version of fmov cannot encode zero.
356 if (CFP->isNullValue())
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +0000357 return fastMaterializeFloatZero(CFP);
Juergen Ributzka1912e242014-08-25 19:58:05 +0000358
Tim Northover3b0846e2014-05-24 12:50:23 +0000359 if (VT != MVT::f32 && VT != MVT::f64)
360 return 0;
361
362 const APFloat Val = CFP->getValueAPF();
Juergen Ributzka6bca9862014-08-15 18:55:52 +0000363 bool Is64Bit = (VT == MVT::f64);
Tim Northover3b0846e2014-05-24 12:50:23 +0000364 // This checks to see if we can use FMOV instructions to materialize
365 // a constant, otherwise we have to materialize via the constant pool.
366 if (TLI.isFPImmLegal(Val, VT)) {
Juergen Ributzka1912e242014-08-25 19:58:05 +0000367 int Imm =
368 Is64Bit ? AArch64_AM::getFP64Imm(Val) : AArch64_AM::getFP32Imm(Val);
369 assert((Imm != -1) && "Cannot encode floating-point constant.");
Juergen Ributzka6bca9862014-08-15 18:55:52 +0000370 unsigned Opc = Is64Bit ? AArch64::FMOVDi : AArch64::FMOVSi;
Juergen Ributzka88e32512014-09-03 20:56:59 +0000371 return fastEmitInst_i(Opc, TLI.getRegClassFor(VT), Imm);
Tim Northover3b0846e2014-05-24 12:50:23 +0000372 }
373
Juergen Ributzka23266502014-12-10 19:43:32 +0000374 // For the MachO large code model materialize the FP constant in code.
375 if (Subtarget->isTargetMachO() && TM.getCodeModel() == CodeModel::Large) {
376 unsigned Opc1 = Is64Bit ? AArch64::MOVi64imm : AArch64::MOVi32imm;
377 const TargetRegisterClass *RC = Is64Bit ?
378 &AArch64::GPR64RegClass : &AArch64::GPR32RegClass;
379
380 unsigned TmpReg = createResultReg(RC);
381 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(Opc1), TmpReg)
382 .addImm(CFP->getValueAPF().bitcastToAPInt().getZExtValue());
383
384 unsigned ResultReg = createResultReg(TLI.getRegClassFor(VT));
385 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
386 TII.get(TargetOpcode::COPY), ResultReg)
387 .addReg(TmpReg, getKillRegState(true));
388
389 return ResultReg;
390 }
391
Tim Northover3b0846e2014-05-24 12:50:23 +0000392 // Materialize via constant pool. MachineConstantPool wants an explicit
393 // alignment.
394 unsigned Align = DL.getPrefTypeAlignment(CFP->getType());
395 if (Align == 0)
396 Align = DL.getTypeAllocSize(CFP->getType());
397
Juergen Ributzka6bca9862014-08-15 18:55:52 +0000398 unsigned CPI = MCP.getConstantPoolIndex(cast<Constant>(CFP), Align);
Tim Northover3b0846e2014-05-24 12:50:23 +0000399 unsigned ADRPReg = createResultReg(&AArch64::GPR64commonRegClass);
400 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(AArch64::ADRP),
Juergen Ributzka1912e242014-08-25 19:58:05 +0000401 ADRPReg).addConstantPoolIndex(CPI, 0, AArch64II::MO_PAGE);
Tim Northover3b0846e2014-05-24 12:50:23 +0000402
Juergen Ributzka6bca9862014-08-15 18:55:52 +0000403 unsigned Opc = Is64Bit ? AArch64::LDRDui : AArch64::LDRSui;
Tim Northover3b0846e2014-05-24 12:50:23 +0000404 unsigned ResultReg = createResultReg(TLI.getRegClassFor(VT));
405 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(Opc), ResultReg)
Juergen Ributzka1912e242014-08-25 19:58:05 +0000406 .addReg(ADRPReg)
407 .addConstantPoolIndex(CPI, 0, AArch64II::MO_PAGEOFF | AArch64II::MO_NC);
Tim Northover3b0846e2014-05-24 12:50:23 +0000408 return ResultReg;
409}
410
Juergen Ributzkab9e49c72014-09-15 23:20:17 +0000411unsigned AArch64FastISel::materializeGV(const GlobalValue *GV) {
Rafael Espindola59f7eba2014-05-28 18:15:43 +0000412 // We can't handle thread-local variables quickly yet.
413 if (GV->isThreadLocal())
414 return 0;
Tim Northover3b0846e2014-05-24 12:50:23 +0000415
Tim Northover391f93a2014-05-24 19:45:41 +0000416 // MachO still uses GOT for large code-model accesses, but ELF requires
417 // movz/movk sequences, which FastISel doesn't handle yet.
418 if (TM.getCodeModel() != CodeModel::Small && !Subtarget->isTargetMachO())
419 return 0;
420
Tim Northover3b0846e2014-05-24 12:50:23 +0000421 unsigned char OpFlags = Subtarget->ClassifyGlobalReference(GV, TM);
422
Mehdi Amini44ede332015-07-09 02:09:04 +0000423 EVT DestEVT = TLI.getValueType(DL, GV->getType(), true);
Tim Northover3b0846e2014-05-24 12:50:23 +0000424 if (!DestEVT.isSimple())
425 return 0;
426
427 unsigned ADRPReg = createResultReg(&AArch64::GPR64commonRegClass);
428 unsigned ResultReg;
429
430 if (OpFlags & AArch64II::MO_GOT) {
431 // ADRP + LDRX
432 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(AArch64::ADRP),
433 ADRPReg)
Juergen Ributzka6bca9862014-08-15 18:55:52 +0000434 .addGlobalAddress(GV, 0, AArch64II::MO_GOT | AArch64II::MO_PAGE);
Tim Northover3b0846e2014-05-24 12:50:23 +0000435
436 ResultReg = createResultReg(&AArch64::GPR64RegClass);
437 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(AArch64::LDRXui),
438 ResultReg)
Juergen Ributzka6bca9862014-08-15 18:55:52 +0000439 .addReg(ADRPReg)
440 .addGlobalAddress(GV, 0, AArch64II::MO_GOT | AArch64II::MO_PAGEOFF |
441 AArch64II::MO_NC);
Asiri Rathnayake369c0302014-09-10 13:54:38 +0000442 } else if (OpFlags & AArch64II::MO_CONSTPOOL) {
443 // We can't handle addresses loaded from a constant pool quickly yet.
444 return 0;
Tim Northover3b0846e2014-05-24 12:50:23 +0000445 } else {
446 // ADRP + ADDX
447 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(AArch64::ADRP),
Juergen Ributzka6bca9862014-08-15 18:55:52 +0000448 ADRPReg)
449 .addGlobalAddress(GV, 0, AArch64II::MO_PAGE);
Tim Northover3b0846e2014-05-24 12:50:23 +0000450
451 ResultReg = createResultReg(&AArch64::GPR64spRegClass);
452 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(AArch64::ADDXri),
453 ResultReg)
Juergen Ributzka6bca9862014-08-15 18:55:52 +0000454 .addReg(ADRPReg)
455 .addGlobalAddress(GV, 0, AArch64II::MO_PAGEOFF | AArch64II::MO_NC)
456 .addImm(0);
Tim Northover3b0846e2014-05-24 12:50:23 +0000457 }
458 return ResultReg;
459}
460
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +0000461unsigned AArch64FastISel::fastMaterializeConstant(const Constant *C) {
Mehdi Amini44ede332015-07-09 02:09:04 +0000462 EVT CEVT = TLI.getValueType(DL, C->getType(), true);
Tim Northover3b0846e2014-05-24 12:50:23 +0000463
464 // Only handle simple types.
465 if (!CEVT.isSimple())
466 return 0;
467 MVT VT = CEVT.getSimpleVT();
468
Juergen Ributzka6bca9862014-08-15 18:55:52 +0000469 if (const auto *CI = dyn_cast<ConstantInt>(C))
Juergen Ributzkab9e49c72014-09-15 23:20:17 +0000470 return materializeInt(CI, VT);
Juergen Ributzka6bca9862014-08-15 18:55:52 +0000471 else if (const ConstantFP *CFP = dyn_cast<ConstantFP>(C))
Juergen Ributzkab9e49c72014-09-15 23:20:17 +0000472 return materializeFP(CFP, VT);
Tim Northover3b0846e2014-05-24 12:50:23 +0000473 else if (const GlobalValue *GV = dyn_cast<GlobalValue>(C))
Juergen Ributzkab9e49c72014-09-15 23:20:17 +0000474 return materializeGV(GV);
Tim Northover3b0846e2014-05-24 12:50:23 +0000475
476 return 0;
477}
478
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +0000479unsigned AArch64FastISel::fastMaterializeFloatZero(const ConstantFP* CFP) {
Juergen Ributzka1912e242014-08-25 19:58:05 +0000480 assert(CFP->isNullValue() &&
481 "Floating-point constant is not a positive zero.");
482 MVT VT;
483 if (!isTypeLegal(CFP->getType(), VT))
484 return 0;
485
486 if (VT != MVT::f32 && VT != MVT::f64)
487 return 0;
488
489 bool Is64Bit = (VT == MVT::f64);
490 unsigned ZReg = Is64Bit ? AArch64::XZR : AArch64::WZR;
491 unsigned Opc = Is64Bit ? AArch64::FMOVXDr : AArch64::FMOVWSr;
Juergen Ributzka88e32512014-09-03 20:56:59 +0000492 return fastEmitInst_r(Opc, TLI.getRegClassFor(VT), ZReg, /*IsKill=*/true);
Juergen Ributzka1912e242014-08-25 19:58:05 +0000493}
494
Juergen Ributzka22d4cd02014-09-17 19:19:31 +0000495/// \brief Check if the multiply is by a power-of-2 constant.
496static bool isMulPowOf2(const Value *I) {
497 if (const auto *MI = dyn_cast<MulOperator>(I)) {
498 if (const auto *C = dyn_cast<ConstantInt>(MI->getOperand(0)))
499 if (C->getValue().isPowerOf2())
500 return true;
501 if (const auto *C = dyn_cast<ConstantInt>(MI->getOperand(1)))
502 if (C->getValue().isPowerOf2())
503 return true;
504 }
505 return false;
506}
507
Tim Northover3b0846e2014-05-24 12:50:23 +0000508// Computes the address to get to an object.
Juergen Ributzkab9e49c72014-09-15 23:20:17 +0000509bool AArch64FastISel::computeAddress(const Value *Obj, Address &Addr, Type *Ty)
Juergen Ributzka843f14f2014-08-27 23:09:40 +0000510{
Tim Northover3b0846e2014-05-24 12:50:23 +0000511 const User *U = nullptr;
512 unsigned Opcode = Instruction::UserOp1;
513 if (const Instruction *I = dyn_cast<Instruction>(Obj)) {
514 // Don't walk into other basic blocks unless the object is an alloca from
515 // another block, otherwise it may not have a virtual register assigned.
516 if (FuncInfo.StaticAllocaMap.count(static_cast<const AllocaInst *>(Obj)) ||
517 FuncInfo.MBBMap[I->getParent()] == FuncInfo.MBB) {
518 Opcode = I->getOpcode();
519 U = I;
520 }
521 } else if (const ConstantExpr *C = dyn_cast<ConstantExpr>(Obj)) {
522 Opcode = C->getOpcode();
523 U = C;
524 }
525
Craig Toppere3dcce92015-08-01 22:20:21 +0000526 if (auto *Ty = dyn_cast<PointerType>(Obj->getType()))
Tim Northover3b0846e2014-05-24 12:50:23 +0000527 if (Ty->getAddressSpace() > 255)
528 // Fast instruction selection doesn't support the special
529 // address spaces.
530 return false;
531
532 switch (Opcode) {
533 default:
534 break;
535 case Instruction::BitCast: {
536 // Look through bitcasts.
Juergen Ributzkab9e49c72014-09-15 23:20:17 +0000537 return computeAddress(U->getOperand(0), Addr, Ty);
Tim Northover3b0846e2014-05-24 12:50:23 +0000538 }
539 case Instruction::IntToPtr: {
540 // Look past no-op inttoptrs.
Mehdi Amini44ede332015-07-09 02:09:04 +0000541 if (TLI.getValueType(DL, U->getOperand(0)->getType()) ==
542 TLI.getPointerTy(DL))
Juergen Ributzkab9e49c72014-09-15 23:20:17 +0000543 return computeAddress(U->getOperand(0), Addr, Ty);
Tim Northover3b0846e2014-05-24 12:50:23 +0000544 break;
545 }
546 case Instruction::PtrToInt: {
Juergen Ributzka843f14f2014-08-27 23:09:40 +0000547 // Look past no-op ptrtoints.
Mehdi Amini44ede332015-07-09 02:09:04 +0000548 if (TLI.getValueType(DL, U->getType()) == TLI.getPointerTy(DL))
Juergen Ributzkab9e49c72014-09-15 23:20:17 +0000549 return computeAddress(U->getOperand(0), Addr, Ty);
Tim Northover3b0846e2014-05-24 12:50:23 +0000550 break;
551 }
552 case Instruction::GetElementPtr: {
553 Address SavedAddr = Addr;
554 uint64_t TmpOffset = Addr.getOffset();
555
556 // Iterate through the GEP folding the constants into offsets where
557 // we can.
558 gep_type_iterator GTI = gep_type_begin(U);
559 for (User::const_op_iterator i = U->op_begin() + 1, e = U->op_end(); i != e;
560 ++i, ++GTI) {
561 const Value *Op = *i;
562 if (StructType *STy = dyn_cast<StructType>(*GTI)) {
563 const StructLayout *SL = DL.getStructLayout(STy);
564 unsigned Idx = cast<ConstantInt>(Op)->getZExtValue();
565 TmpOffset += SL->getElementOffset(Idx);
566 } else {
567 uint64_t S = DL.getTypeAllocSize(GTI.getIndexedType());
568 for (;;) {
569 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Op)) {
570 // Constant-offset addressing.
571 TmpOffset += CI->getSExtValue() * S;
572 break;
573 }
574 if (canFoldAddIntoGEP(U, Op)) {
575 // A compatible add with a constant operand. Fold the constant.
576 ConstantInt *CI =
577 cast<ConstantInt>(cast<AddOperator>(Op)->getOperand(1));
578 TmpOffset += CI->getSExtValue() * S;
579 // Iterate on the other operand.
580 Op = cast<AddOperator>(Op)->getOperand(0);
581 continue;
582 }
583 // Unsupported
584 goto unsupported_gep;
585 }
586 }
587 }
588
589 // Try to grab the base operand now.
590 Addr.setOffset(TmpOffset);
Juergen Ributzkab9e49c72014-09-15 23:20:17 +0000591 if (computeAddress(U->getOperand(0), Addr, Ty))
Tim Northover3b0846e2014-05-24 12:50:23 +0000592 return true;
593
594 // We failed, restore everything and try the other options.
595 Addr = SavedAddr;
596
597 unsupported_gep:
598 break;
599 }
600 case Instruction::Alloca: {
601 const AllocaInst *AI = cast<AllocaInst>(Obj);
602 DenseMap<const AllocaInst *, int>::iterator SI =
603 FuncInfo.StaticAllocaMap.find(AI);
604 if (SI != FuncInfo.StaticAllocaMap.end()) {
605 Addr.setKind(Address::FrameIndexBase);
606 Addr.setFI(SI->second);
607 return true;
608 }
609 break;
610 }
Juergen Ributzkab46ea082014-08-19 19:44:17 +0000611 case Instruction::Add: {
Juergen Ributzka5dcb33b2014-08-01 19:40:16 +0000612 // Adds of constants are common and easy enough.
Juergen Ributzkab46ea082014-08-19 19:44:17 +0000613 const Value *LHS = U->getOperand(0);
614 const Value *RHS = U->getOperand(1);
615
616 if (isa<ConstantInt>(LHS))
617 std::swap(LHS, RHS);
618
619 if (const ConstantInt *CI = dyn_cast<ConstantInt>(RHS)) {
Juergen Ributzka75b2f342014-10-07 03:40:03 +0000620 Addr.setOffset(Addr.getOffset() + CI->getSExtValue());
Juergen Ributzkab9e49c72014-09-15 23:20:17 +0000621 return computeAddress(LHS, Addr, Ty);
Juergen Ributzkab46ea082014-08-19 19:44:17 +0000622 }
623
624 Address Backup = Addr;
Juergen Ributzkab9e49c72014-09-15 23:20:17 +0000625 if (computeAddress(LHS, Addr, Ty) && computeAddress(RHS, Addr, Ty))
Juergen Ributzkab46ea082014-08-19 19:44:17 +0000626 return true;
627 Addr = Backup;
628
629 break;
630 }
Juergen Ributzka75b2f342014-10-07 03:40:03 +0000631 case Instruction::Sub: {
632 // Subs of constants are common and easy enough.
633 const Value *LHS = U->getOperand(0);
634 const Value *RHS = U->getOperand(1);
635
636 if (const ConstantInt *CI = dyn_cast<ConstantInt>(RHS)) {
637 Addr.setOffset(Addr.getOffset() - CI->getSExtValue());
638 return computeAddress(LHS, Addr, Ty);
639 }
640 break;
641 }
Juergen Ributzka92e89782014-09-19 22:23:46 +0000642 case Instruction::Shl: {
Juergen Ributzkab46ea082014-08-19 19:44:17 +0000643 if (Addr.getOffsetReg())
644 break;
645
Juergen Ributzka6ac12432014-09-30 00:49:58 +0000646 const auto *CI = dyn_cast<ConstantInt>(U->getOperand(1));
647 if (!CI)
648 break;
Juergen Ributzkab46ea082014-08-19 19:44:17 +0000649
Juergen Ributzka6ac12432014-09-30 00:49:58 +0000650 unsigned Val = CI->getZExtValue();
651 if (Val < 1 || Val > 3)
652 break;
Juergen Ributzkab46ea082014-08-19 19:44:17 +0000653
Juergen Ributzka6ac12432014-09-30 00:49:58 +0000654 uint64_t NumBytes = 0;
655 if (Ty && Ty->isSized()) {
656 uint64_t NumBits = DL.getTypeSizeInBits(Ty);
657 NumBytes = NumBits / 8;
658 if (!isPowerOf2_64(NumBits))
659 NumBytes = 0;
660 }
Juergen Ributzkab46ea082014-08-19 19:44:17 +0000661
Juergen Ributzka6ac12432014-09-30 00:49:58 +0000662 if (NumBytes != (1ULL << Val))
663 break;
Juergen Ributzkab46ea082014-08-19 19:44:17 +0000664
Juergen Ributzka6ac12432014-09-30 00:49:58 +0000665 Addr.setShift(Val);
666 Addr.setExtendType(AArch64_AM::LSL);
Juergen Ributzkab46ea082014-08-19 19:44:17 +0000667
Juergen Ributzka6ac12432014-09-30 00:49:58 +0000668 const Value *Src = U->getOperand(0);
Pete Cooperf52123b2015-05-07 19:21:36 +0000669 if (const auto *I = dyn_cast<Instruction>(Src)) {
670 if (FuncInfo.MBBMap[I->getParent()] == FuncInfo.MBB) {
671 // Fold the zext or sext when it won't become a noop.
672 if (const auto *ZE = dyn_cast<ZExtInst>(I)) {
673 if (!isIntExtFree(ZE) &&
674 ZE->getOperand(0)->getType()->isIntegerTy(32)) {
675 Addr.setExtendType(AArch64_AM::UXTW);
676 Src = ZE->getOperand(0);
677 }
678 } else if (const auto *SE = dyn_cast<SExtInst>(I)) {
679 if (!isIntExtFree(SE) &&
680 SE->getOperand(0)->getType()->isIntegerTy(32)) {
681 Addr.setExtendType(AArch64_AM::SXTW);
682 Src = SE->getOperand(0);
683 }
684 }
Juergen Ributzka6ac12432014-09-30 00:49:58 +0000685 }
686 }
687
688 if (const auto *AI = dyn_cast<BinaryOperator>(Src))
689 if (AI->getOpcode() == Instruction::And) {
690 const Value *LHS = AI->getOperand(0);
691 const Value *RHS = AI->getOperand(1);
692
693 if (const auto *C = dyn_cast<ConstantInt>(LHS))
694 if (C->getValue() == 0xffffffff)
695 std::swap(LHS, RHS);
696
697 if (const auto *C = dyn_cast<ConstantInt>(RHS))
698 if (C->getValue() == 0xffffffff) {
699 Addr.setExtendType(AArch64_AM::UXTW);
700 unsigned Reg = getRegForValue(LHS);
701 if (!Reg)
702 return false;
703 bool RegIsKill = hasTrivialKill(LHS);
704 Reg = fastEmitInst_extractsubreg(MVT::i32, Reg, RegIsKill,
705 AArch64::sub_32);
706 Addr.setOffsetReg(Reg);
707 return true;
708 }
Juergen Ributzka92e89782014-09-19 22:23:46 +0000709 }
Juergen Ributzkab46ea082014-08-19 19:44:17 +0000710
Juergen Ributzka6ac12432014-09-30 00:49:58 +0000711 unsigned Reg = getRegForValue(Src);
712 if (!Reg)
713 return false;
714 Addr.setOffsetReg(Reg);
715 return true;
Juergen Ributzka92e89782014-09-19 22:23:46 +0000716 }
Juergen Ributzka22d4cd02014-09-17 19:19:31 +0000717 case Instruction::Mul: {
718 if (Addr.getOffsetReg())
719 break;
720
721 if (!isMulPowOf2(U))
722 break;
723
724 const Value *LHS = U->getOperand(0);
725 const Value *RHS = U->getOperand(1);
726
727 // Canonicalize power-of-2 value to the RHS.
728 if (const auto *C = dyn_cast<ConstantInt>(LHS))
729 if (C->getValue().isPowerOf2())
730 std::swap(LHS, RHS);
731
732 assert(isa<ConstantInt>(RHS) && "Expected an ConstantInt.");
733 const auto *C = cast<ConstantInt>(RHS);
734 unsigned Val = C->getValue().logBase2();
735 if (Val < 1 || Val > 3)
736 break;
737
738 uint64_t NumBytes = 0;
739 if (Ty && Ty->isSized()) {
740 uint64_t NumBits = DL.getTypeSizeInBits(Ty);
741 NumBytes = NumBits / 8;
742 if (!isPowerOf2_64(NumBits))
743 NumBytes = 0;
744 }
745
746 if (NumBytes != (1ULL << Val))
747 break;
748
749 Addr.setShift(Val);
750 Addr.setExtendType(AArch64_AM::LSL);
751
Juergen Ributzka92e89782014-09-19 22:23:46 +0000752 const Value *Src = LHS;
Pete Cooperf52123b2015-05-07 19:21:36 +0000753 if (const auto *I = dyn_cast<Instruction>(Src)) {
754 if (FuncInfo.MBBMap[I->getParent()] == FuncInfo.MBB) {
755 // Fold the zext or sext when it won't become a noop.
756 if (const auto *ZE = dyn_cast<ZExtInst>(I)) {
757 if (!isIntExtFree(ZE) &&
758 ZE->getOperand(0)->getType()->isIntegerTy(32)) {
759 Addr.setExtendType(AArch64_AM::UXTW);
760 Src = ZE->getOperand(0);
761 }
762 } else if (const auto *SE = dyn_cast<SExtInst>(I)) {
763 if (!isIntExtFree(SE) &&
764 SE->getOperand(0)->getType()->isIntegerTy(32)) {
765 Addr.setExtendType(AArch64_AM::SXTW);
766 Src = SE->getOperand(0);
767 }
768 }
Juergen Ributzka22d4cd02014-09-17 19:19:31 +0000769 }
Juergen Ributzka92e89782014-09-19 22:23:46 +0000770 }
Juergen Ributzka22d4cd02014-09-17 19:19:31 +0000771
Juergen Ributzka92e89782014-09-19 22:23:46 +0000772 unsigned Reg = getRegForValue(Src);
Juergen Ributzka22d4cd02014-09-17 19:19:31 +0000773 if (!Reg)
774 return false;
775 Addr.setOffsetReg(Reg);
776 return true;
Tim Northover3b0846e2014-05-24 12:50:23 +0000777 }
Juergen Ributzka99b77582014-09-18 05:40:41 +0000778 case Instruction::And: {
779 if (Addr.getOffsetReg())
780 break;
781
Juergen Ributzkac6f314b2014-12-09 19:44:38 +0000782 if (!Ty || DL.getTypeSizeInBits(Ty) != 8)
Juergen Ributzka99b77582014-09-18 05:40:41 +0000783 break;
784
785 const Value *LHS = U->getOperand(0);
786 const Value *RHS = U->getOperand(1);
787
788 if (const auto *C = dyn_cast<ConstantInt>(LHS))
789 if (C->getValue() == 0xffffffff)
790 std::swap(LHS, RHS);
791
Juergen Ributzka92e89782014-09-19 22:23:46 +0000792 if (const auto *C = dyn_cast<ConstantInt>(RHS))
Juergen Ributzka99b77582014-09-18 05:40:41 +0000793 if (C->getValue() == 0xffffffff) {
794 Addr.setShift(0);
795 Addr.setExtendType(AArch64_AM::LSL);
796 Addr.setExtendType(AArch64_AM::UXTW);
797
798 unsigned Reg = getRegForValue(LHS);
799 if (!Reg)
800 return false;
801 bool RegIsKill = hasTrivialKill(LHS);
802 Reg = fastEmitInst_extractsubreg(MVT::i32, Reg, RegIsKill,
803 AArch64::sub_32);
804 Addr.setOffsetReg(Reg);
805 return true;
806 }
807 break;
808 }
Juergen Ributzkaef3722d2014-10-07 03:40:06 +0000809 case Instruction::SExt:
810 case Instruction::ZExt: {
811 if (!Addr.getReg() || Addr.getOffsetReg())
812 break;
813
814 const Value *Src = nullptr;
815 // Fold the zext or sext when it won't become a noop.
816 if (const auto *ZE = dyn_cast<ZExtInst>(U)) {
817 if (!isIntExtFree(ZE) && ZE->getOperand(0)->getType()->isIntegerTy(32)) {
818 Addr.setExtendType(AArch64_AM::UXTW);
819 Src = ZE->getOperand(0);
820 }
821 } else if (const auto *SE = dyn_cast<SExtInst>(U)) {
822 if (!isIntExtFree(SE) && SE->getOperand(0)->getType()->isIntegerTy(32)) {
823 Addr.setExtendType(AArch64_AM::SXTW);
824 Src = SE->getOperand(0);
825 }
826 }
827
828 if (!Src)
829 break;
830
831 Addr.setShift(0);
832 unsigned Reg = getRegForValue(Src);
833 if (!Reg)
834 return false;
835 Addr.setOffsetReg(Reg);
836 return true;
837 }
Juergen Ributzka22d4cd02014-09-17 19:19:31 +0000838 } // end switch
Tim Northover3b0846e2014-05-24 12:50:23 +0000839
Juergen Ributzka6de054a2014-10-27 18:21:58 +0000840 if (Addr.isRegBase() && !Addr.getReg()) {
841 unsigned Reg = getRegForValue(Obj);
842 if (!Reg)
843 return false;
844 Addr.setReg(Reg);
845 return true;
Juergen Ributzkab46ea082014-08-19 19:44:17 +0000846 }
847
Juergen Ributzka6de054a2014-10-27 18:21:58 +0000848 if (!Addr.getOffsetReg()) {
849 unsigned Reg = getRegForValue(Obj);
850 if (!Reg)
851 return false;
852 Addr.setOffsetReg(Reg);
853 return true;
854 }
855
856 return false;
Tim Northover3b0846e2014-05-24 12:50:23 +0000857}
858
Juergen Ributzkab9e49c72014-09-15 23:20:17 +0000859bool AArch64FastISel::computeCallAddress(const Value *V, Address &Addr) {
Juergen Ributzka052e6c22014-07-31 04:10:40 +0000860 const User *U = nullptr;
861 unsigned Opcode = Instruction::UserOp1;
862 bool InMBB = true;
863
864 if (const auto *I = dyn_cast<Instruction>(V)) {
865 Opcode = I->getOpcode();
866 U = I;
867 InMBB = I->getParent() == FuncInfo.MBB->getBasicBlock();
868 } else if (const auto *C = dyn_cast<ConstantExpr>(V)) {
869 Opcode = C->getOpcode();
870 U = C;
871 }
872
873 switch (Opcode) {
874 default: break;
875 case Instruction::BitCast:
876 // Look past bitcasts if its operand is in the same BB.
877 if (InMBB)
Juergen Ributzkab9e49c72014-09-15 23:20:17 +0000878 return computeCallAddress(U->getOperand(0), Addr);
Juergen Ributzka052e6c22014-07-31 04:10:40 +0000879 break;
880 case Instruction::IntToPtr:
881 // Look past no-op inttoptrs if its operand is in the same BB.
882 if (InMBB &&
Mehdi Amini44ede332015-07-09 02:09:04 +0000883 TLI.getValueType(DL, U->getOperand(0)->getType()) ==
884 TLI.getPointerTy(DL))
Juergen Ributzkab9e49c72014-09-15 23:20:17 +0000885 return computeCallAddress(U->getOperand(0), Addr);
Juergen Ributzka052e6c22014-07-31 04:10:40 +0000886 break;
887 case Instruction::PtrToInt:
888 // Look past no-op ptrtoints if its operand is in the same BB.
Mehdi Amini44ede332015-07-09 02:09:04 +0000889 if (InMBB && TLI.getValueType(DL, U->getType()) == TLI.getPointerTy(DL))
Juergen Ributzkab9e49c72014-09-15 23:20:17 +0000890 return computeCallAddress(U->getOperand(0), Addr);
Juergen Ributzka052e6c22014-07-31 04:10:40 +0000891 break;
892 }
893
894 if (const GlobalValue *GV = dyn_cast<GlobalValue>(V)) {
895 Addr.setGlobalValue(GV);
896 return true;
897 }
898
899 // If all else fails, try to materialize the value in a register.
900 if (!Addr.getGlobalValue()) {
901 Addr.setReg(getRegForValue(V));
902 return Addr.getReg() != 0;
903 }
904
905 return false;
906}
907
908
Tim Northover3b0846e2014-05-24 12:50:23 +0000909bool AArch64FastISel::isTypeLegal(Type *Ty, MVT &VT) {
Mehdi Amini44ede332015-07-09 02:09:04 +0000910 EVT evt = TLI.getValueType(DL, Ty, true);
Tim Northover3b0846e2014-05-24 12:50:23 +0000911
912 // Only handle simple types.
913 if (evt == MVT::Other || !evt.isSimple())
914 return false;
915 VT = evt.getSimpleVT();
916
917 // This is a legal type, but it's not something we handle in fast-isel.
918 if (VT == MVT::f128)
919 return false;
920
921 // Handle all other legal types, i.e. a register that will directly hold this
922 // value.
923 return TLI.isTypeLegal(VT);
924}
925
Juergen Ributzka8a4b8be2014-09-02 22:33:53 +0000926/// \brief Determine if the value type is supported by FastISel.
927///
928/// FastISel for AArch64 can handle more value types than are legal. This adds
929/// simple value type such as i1, i8, and i16.
Juergen Ributzka6127b192014-09-15 21:27:54 +0000930bool AArch64FastISel::isTypeSupported(Type *Ty, MVT &VT, bool IsVectorAllowed) {
931 if (Ty->isVectorTy() && !IsVectorAllowed)
Juergen Ributzka8a4b8be2014-09-02 22:33:53 +0000932 return false;
933
934 if (isTypeLegal(Ty, VT))
935 return true;
936
937 // If this is a type than can be sign or zero-extended to a basic operation
938 // go ahead and accept it now.
939 if (VT == MVT::i1 || VT == MVT::i8 || VT == MVT::i16)
940 return true;
941
942 return false;
943}
944
Juergen Ributzka77bc09f2014-08-29 00:19:21 +0000945bool AArch64FastISel::isValueAvailable(const Value *V) const {
946 if (!isa<Instruction>(V))
947 return true;
948
949 const auto *I = cast<Instruction>(V);
950 if (FuncInfo.MBBMap[I->getParent()] == FuncInfo.MBB)
951 return true;
952
953 return false;
954}
955
Juergen Ributzkab9e49c72014-09-15 23:20:17 +0000956bool AArch64FastISel::simplifyAddress(Address &Addr, MVT VT) {
Juergen Ributzka0616d9d2014-09-30 00:49:54 +0000957 unsigned ScaleFactor = getImplicitScaleFactor(VT);
958 if (!ScaleFactor)
959 return false;
Tim Northover3b0846e2014-05-24 12:50:23 +0000960
Juergen Ributzkab46ea082014-08-19 19:44:17 +0000961 bool ImmediateOffsetNeedsLowering = false;
962 bool RegisterOffsetNeedsLowering = false;
963 int64_t Offset = Addr.getOffset();
964 if (((Offset < 0) || (Offset & (ScaleFactor - 1))) && !isInt<9>(Offset))
965 ImmediateOffsetNeedsLowering = true;
966 else if (Offset > 0 && !(Offset & (ScaleFactor - 1)) &&
967 !isUInt<12>(Offset / ScaleFactor))
968 ImmediateOffsetNeedsLowering = true;
969
970 // Cannot encode an offset register and an immediate offset in the same
971 // instruction. Fold the immediate offset into the load/store instruction and
972 // emit an additonal add to take care of the offset register.
Juergen Ributzka6de054a2014-10-27 18:21:58 +0000973 if (!ImmediateOffsetNeedsLowering && Addr.getOffset() && Addr.getOffsetReg())
Juergen Ributzkab46ea082014-08-19 19:44:17 +0000974 RegisterOffsetNeedsLowering = true;
975
Juergen Ributzka3c1b2862014-08-27 21:38:33 +0000976 // Cannot encode zero register as base.
977 if (Addr.isRegBase() && Addr.getOffsetReg() && !Addr.getReg())
978 RegisterOffsetNeedsLowering = true;
979
Juergen Ributzkab46ea082014-08-19 19:44:17 +0000980 // If this is a stack pointer and the offset needs to be simplified then put
Tim Northoverc141ad42014-06-10 09:52:44 +0000981 // the alloca address into a register, set the base type back to register and
982 // continue. This should almost never happen.
Juergen Ributzka6de054a2014-10-27 18:21:58 +0000983 if ((ImmediateOffsetNeedsLowering || Addr.getOffsetReg()) && Addr.isFIBase())
984 {
Juergen Ributzkaaddb75a2014-08-21 20:57:57 +0000985 unsigned ResultReg = createResultReg(&AArch64::GPR64spRegClass);
Tim Northoverc141ad42014-06-10 09:52:44 +0000986 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(AArch64::ADDXri),
987 ResultReg)
Juergen Ributzkab46ea082014-08-19 19:44:17 +0000988 .addFrameIndex(Addr.getFI())
989 .addImm(0)
990 .addImm(0);
Tim Northoverc141ad42014-06-10 09:52:44 +0000991 Addr.setKind(Address::RegBase);
992 Addr.setReg(ResultReg);
Tim Northover3b0846e2014-05-24 12:50:23 +0000993 }
994
Juergen Ributzkab46ea082014-08-19 19:44:17 +0000995 if (RegisterOffsetNeedsLowering) {
996 unsigned ResultReg = 0;
Juergen Ributzkafb506a42014-08-27 00:58:30 +0000997 if (Addr.getReg()) {
998 if (Addr.getExtendType() == AArch64_AM::SXTW ||
999 Addr.getExtendType() == AArch64_AM::UXTW )
1000 ResultReg = emitAddSub_rx(/*UseAdd=*/true, MVT::i64, Addr.getReg(),
1001 /*TODO:IsKill=*/false, Addr.getOffsetReg(),
1002 /*TODO:IsKill=*/false, Addr.getExtendType(),
1003 Addr.getShift());
1004 else
1005 ResultReg = emitAddSub_rs(/*UseAdd=*/true, MVT::i64, Addr.getReg(),
1006 /*TODO:IsKill=*/false, Addr.getOffsetReg(),
1007 /*TODO:IsKill=*/false, AArch64_AM::LSL,
1008 Addr.getShift());
1009 } else {
1010 if (Addr.getExtendType() == AArch64_AM::UXTW)
1011 ResultReg = emitLSL_ri(MVT::i64, MVT::i32, Addr.getOffsetReg(),
1012 /*Op0IsKill=*/false, Addr.getShift(),
1013 /*IsZExt=*/true);
1014 else if (Addr.getExtendType() == AArch64_AM::SXTW)
1015 ResultReg = emitLSL_ri(MVT::i64, MVT::i32, Addr.getOffsetReg(),
1016 /*Op0IsKill=*/false, Addr.getShift(),
1017 /*IsZExt=*/false);
1018 else
1019 ResultReg = emitLSL_ri(MVT::i64, MVT::i64, Addr.getOffsetReg(),
1020 /*Op0IsKill=*/false, Addr.getShift());
1021 }
Juergen Ributzkab46ea082014-08-19 19:44:17 +00001022 if (!ResultReg)
1023 return false;
1024
1025 Addr.setReg(ResultReg);
1026 Addr.setOffsetReg(0);
1027 Addr.setShift(0);
Juergen Ributzkafb506a42014-08-27 00:58:30 +00001028 Addr.setExtendType(AArch64_AM::InvalidShiftExtend);
Juergen Ributzkab46ea082014-08-19 19:44:17 +00001029 }
1030
Tim Northover3b0846e2014-05-24 12:50:23 +00001031 // Since the offset is too large for the load/store instruction get the
1032 // reg+offset into a register.
Juergen Ributzkab46ea082014-08-19 19:44:17 +00001033 if (ImmediateOffsetNeedsLowering) {
Juergen Ributzka2fc85102014-09-18 07:04:49 +00001034 unsigned ResultReg;
Juergen Ributzka6780f0f2014-10-15 18:58:02 +00001035 if (Addr.getReg())
Juergen Ributzkaa33070c2014-09-18 05:40:47 +00001036 // Try to fold the immediate into the add instruction.
Juergen Ributzka6780f0f2014-10-15 18:58:02 +00001037 ResultReg = emitAdd_ri_(MVT::i64, Addr.getReg(), /*IsKill=*/false, Offset);
1038 else
Juergen Ributzka88e32512014-09-03 20:56:59 +00001039 ResultReg = fastEmit_i(MVT::i64, MVT::i64, ISD::Constant, Offset);
Juergen Ributzkab46ea082014-08-19 19:44:17 +00001040
1041 if (!ResultReg)
Tim Northover3b0846e2014-05-24 12:50:23 +00001042 return false;
1043 Addr.setReg(ResultReg);
1044 Addr.setOffset(0);
1045 }
1046 return true;
1047}
1048
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00001049void AArch64FastISel::addLoadStoreOperands(Address &Addr,
Tim Northover3b0846e2014-05-24 12:50:23 +00001050 const MachineInstrBuilder &MIB,
Juergen Ributzka241fd482014-08-08 17:24:10 +00001051 unsigned Flags,
Juergen Ributzkab46ea082014-08-19 19:44:17 +00001052 unsigned ScaleFactor,
1053 MachineMemOperand *MMO) {
1054 int64_t Offset = Addr.getOffset() / ScaleFactor;
Tim Northover3b0846e2014-05-24 12:50:23 +00001055 // Frame base works a bit differently. Handle it separately.
Juergen Ributzkab46ea082014-08-19 19:44:17 +00001056 if (Addr.isFIBase()) {
Tim Northover3b0846e2014-05-24 12:50:23 +00001057 int FI = Addr.getFI();
1058 // FIXME: We shouldn't be using getObjectSize/getObjectAlignment. The size
1059 // and alignment should be based on the VT.
Juergen Ributzka241fd482014-08-08 17:24:10 +00001060 MMO = FuncInfo.MF->getMachineMemOperand(
1061 MachinePointerInfo::getFixedStack(FI, Offset), Flags,
1062 MFI.getObjectSize(FI), MFI.getObjectAlignment(FI));
Tim Northover3b0846e2014-05-24 12:50:23 +00001063 // Now add the rest of the operands.
Juergen Ributzka241fd482014-08-08 17:24:10 +00001064 MIB.addFrameIndex(FI).addImm(Offset);
Tim Northover3b0846e2014-05-24 12:50:23 +00001065 } else {
Juergen Ributzkab46ea082014-08-19 19:44:17 +00001066 assert(Addr.isRegBase() && "Unexpected address kind.");
Juergen Ributzkaaddb75a2014-08-21 20:57:57 +00001067 const MCInstrDesc &II = MIB->getDesc();
1068 unsigned Idx = (Flags & MachineMemOperand::MOStore) ? 1 : 0;
1069 Addr.setReg(
1070 constrainOperandRegClass(II, Addr.getReg(), II.getNumDefs()+Idx));
1071 Addr.setOffsetReg(
1072 constrainOperandRegClass(II, Addr.getOffsetReg(), II.getNumDefs()+Idx+1));
Juergen Ributzkab46ea082014-08-19 19:44:17 +00001073 if (Addr.getOffsetReg()) {
1074 assert(Addr.getOffset() == 0 && "Unexpected offset");
1075 bool IsSigned = Addr.getExtendType() == AArch64_AM::SXTW ||
1076 Addr.getExtendType() == AArch64_AM::SXTX;
1077 MIB.addReg(Addr.getReg());
1078 MIB.addReg(Addr.getOffsetReg());
1079 MIB.addImm(IsSigned);
1080 MIB.addImm(Addr.getShift() != 0);
Juergen Ributzka6de054a2014-10-27 18:21:58 +00001081 } else
1082 MIB.addReg(Addr.getReg()).addImm(Offset);
Tim Northover3b0846e2014-05-24 12:50:23 +00001083 }
Juergen Ributzka241fd482014-08-08 17:24:10 +00001084
1085 if (MMO)
1086 MIB.addMemOperand(MMO);
Tim Northover3b0846e2014-05-24 12:50:23 +00001087}
1088
Juergen Ributzkaa1148b22014-09-03 01:38:36 +00001089unsigned AArch64FastISel::emitAddSub(bool UseAdd, MVT RetVT, const Value *LHS,
1090 const Value *RHS, bool SetFlags,
1091 bool WantResult, bool IsZExt) {
Juergen Ributzkac0886dd2014-08-19 22:29:55 +00001092 AArch64_AM::ShiftExtendType ExtendType = AArch64_AM::InvalidShiftExtend;
Juergen Ributzkae1bb0552014-08-20 16:34:15 +00001093 bool NeedExtend = false;
Juergen Ributzkac0886dd2014-08-19 22:29:55 +00001094 switch (RetVT.SimpleTy) {
Juergen Ributzkae1bb0552014-08-20 16:34:15 +00001095 default:
1096 return 0;
Juergen Ributzkac0886dd2014-08-19 22:29:55 +00001097 case MVT::i1:
Juergen Ributzkae1bb0552014-08-20 16:34:15 +00001098 NeedExtend = true;
1099 break;
Juergen Ributzkac0886dd2014-08-19 22:29:55 +00001100 case MVT::i8:
Juergen Ributzkae1bb0552014-08-20 16:34:15 +00001101 NeedExtend = true;
1102 ExtendType = IsZExt ? AArch64_AM::UXTB : AArch64_AM::SXTB;
Juergen Ributzkac0886dd2014-08-19 22:29:55 +00001103 break;
1104 case MVT::i16:
Juergen Ributzkae1bb0552014-08-20 16:34:15 +00001105 NeedExtend = true;
1106 ExtendType = IsZExt ? AArch64_AM::UXTH : AArch64_AM::SXTH;
Juergen Ributzkac0886dd2014-08-19 22:29:55 +00001107 break;
Juergen Ributzkae1bb0552014-08-20 16:34:15 +00001108 case MVT::i32: // fall-through
1109 case MVT::i64:
1110 break;
Juergen Ributzkac0886dd2014-08-19 22:29:55 +00001111 }
Juergen Ributzkae1bb0552014-08-20 16:34:15 +00001112 MVT SrcVT = RetVT;
1113 RetVT.SimpleTy = std::max(RetVT.SimpleTy, MVT::i32);
Juergen Ributzkac0886dd2014-08-19 22:29:55 +00001114
1115 // Canonicalize immediates to the RHS first.
Juergen Ributzka7ccebec2014-10-27 19:58:36 +00001116 if (UseAdd && isa<Constant>(LHS) && !isa<Constant>(RHS))
Juergen Ributzkac0886dd2014-08-19 22:29:55 +00001117 std::swap(LHS, RHS);
1118
Juergen Ributzka3871c692014-09-17 19:51:38 +00001119 // Canonicalize mul by power of 2 to the RHS.
1120 if (UseAdd && LHS->hasOneUse() && isValueAvailable(LHS))
1121 if (isMulPowOf2(LHS))
1122 std::swap(LHS, RHS);
1123
Juergen Ributzkac0886dd2014-08-19 22:29:55 +00001124 // Canonicalize shift immediate to the RHS.
Juergen Ributzka3871c692014-09-17 19:51:38 +00001125 if (UseAdd && LHS->hasOneUse() && isValueAvailable(LHS))
Juergen Ributzkac0886dd2014-08-19 22:29:55 +00001126 if (const auto *SI = dyn_cast<BinaryOperator>(LHS))
1127 if (isa<ConstantInt>(SI->getOperand(1)))
1128 if (SI->getOpcode() == Instruction::Shl ||
1129 SI->getOpcode() == Instruction::LShr ||
1130 SI->getOpcode() == Instruction::AShr )
1131 std::swap(LHS, RHS);
1132
1133 unsigned LHSReg = getRegForValue(LHS);
1134 if (!LHSReg)
1135 return 0;
1136 bool LHSIsKill = hasTrivialKill(LHS);
1137
Juergen Ributzkae1bb0552014-08-20 16:34:15 +00001138 if (NeedExtend)
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00001139 LHSReg = emitIntExt(SrcVT, LHSReg, RetVT, IsZExt);
Juergen Ributzkac0886dd2014-08-19 22:29:55 +00001140
1141 unsigned ResultReg = 0;
1142 if (const auto *C = dyn_cast<ConstantInt>(RHS)) {
1143 uint64_t Imm = IsZExt ? C->getZExtValue() : C->getSExtValue();
1144 if (C->isNegative())
Juergen Ributzkaa1148b22014-09-03 01:38:36 +00001145 ResultReg = emitAddSub_ri(!UseAdd, RetVT, LHSReg, LHSIsKill, -Imm,
1146 SetFlags, WantResult);
Juergen Ributzkac0886dd2014-08-19 22:29:55 +00001147 else
Juergen Ributzkaa1148b22014-09-03 01:38:36 +00001148 ResultReg = emitAddSub_ri(UseAdd, RetVT, LHSReg, LHSIsKill, Imm, SetFlags,
1149 WantResult);
Juergen Ributzka7ccebec2014-10-27 19:58:36 +00001150 } else if (const auto *C = dyn_cast<Constant>(RHS))
1151 if (C->isNullValue())
1152 ResultReg = emitAddSub_ri(UseAdd, RetVT, LHSReg, LHSIsKill, 0, SetFlags,
1153 WantResult);
1154
Juergen Ributzkac0886dd2014-08-19 22:29:55 +00001155 if (ResultReg)
1156 return ResultReg;
1157
Juergen Ributzkae1bb0552014-08-20 16:34:15 +00001158 // Only extend the RHS within the instruction if there is a valid extend type.
Juergen Ributzka3871c692014-09-17 19:51:38 +00001159 if (ExtendType != AArch64_AM::InvalidShiftExtend && RHS->hasOneUse() &&
1160 isValueAvailable(RHS)) {
Juergen Ributzkac0886dd2014-08-19 22:29:55 +00001161 if (const auto *SI = dyn_cast<BinaryOperator>(RHS))
1162 if (const auto *C = dyn_cast<ConstantInt>(SI->getOperand(1)))
1163 if ((SI->getOpcode() == Instruction::Shl) && (C->getZExtValue() < 4)) {
1164 unsigned RHSReg = getRegForValue(SI->getOperand(0));
1165 if (!RHSReg)
1166 return 0;
1167 bool RHSIsKill = hasTrivialKill(SI->getOperand(0));
Juergen Ributzkaa1148b22014-09-03 01:38:36 +00001168 return emitAddSub_rx(UseAdd, RetVT, LHSReg, LHSIsKill, RHSReg,
1169 RHSIsKill, ExtendType, C->getZExtValue(),
1170 SetFlags, WantResult);
Juergen Ributzkac0886dd2014-08-19 22:29:55 +00001171 }
1172 unsigned RHSReg = getRegForValue(RHS);
1173 if (!RHSReg)
1174 return 0;
1175 bool RHSIsKill = hasTrivialKill(RHS);
Juergen Ributzkaa1148b22014-09-03 01:38:36 +00001176 return emitAddSub_rx(UseAdd, RetVT, LHSReg, LHSIsKill, RHSReg, RHSIsKill,
1177 ExtendType, 0, SetFlags, WantResult);
Juergen Ributzkac0886dd2014-08-19 22:29:55 +00001178 }
1179
Juergen Ributzka3871c692014-09-17 19:51:38 +00001180 // Check if the mul can be folded into the instruction.
1181 if (RHS->hasOneUse() && isValueAvailable(RHS))
1182 if (isMulPowOf2(RHS)) {
1183 const Value *MulLHS = cast<MulOperator>(RHS)->getOperand(0);
1184 const Value *MulRHS = cast<MulOperator>(RHS)->getOperand(1);
1185
1186 if (const auto *C = dyn_cast<ConstantInt>(MulLHS))
1187 if (C->getValue().isPowerOf2())
1188 std::swap(MulLHS, MulRHS);
1189
1190 assert(isa<ConstantInt>(MulRHS) && "Expected a ConstantInt.");
1191 uint64_t ShiftVal = cast<ConstantInt>(MulRHS)->getValue().logBase2();
1192 unsigned RHSReg = getRegForValue(MulLHS);
1193 if (!RHSReg)
1194 return 0;
1195 bool RHSIsKill = hasTrivialKill(MulLHS);
1196 return emitAddSub_rs(UseAdd, RetVT, LHSReg, LHSIsKill, RHSReg, RHSIsKill,
1197 AArch64_AM::LSL, ShiftVal, SetFlags, WantResult);
1198 }
1199
Juergen Ributzkac0886dd2014-08-19 22:29:55 +00001200 // Check if the shift can be folded into the instruction.
Juergen Ributzka3871c692014-09-17 19:51:38 +00001201 if (RHS->hasOneUse() && isValueAvailable(RHS))
Juergen Ributzka77bc09f2014-08-29 00:19:21 +00001202 if (const auto *SI = dyn_cast<BinaryOperator>(RHS)) {
1203 if (const auto *C = dyn_cast<ConstantInt>(SI->getOperand(1))) {
1204 AArch64_AM::ShiftExtendType ShiftType = AArch64_AM::InvalidShiftExtend;
1205 switch (SI->getOpcode()) {
1206 default: break;
1207 case Instruction::Shl: ShiftType = AArch64_AM::LSL; break;
1208 case Instruction::LShr: ShiftType = AArch64_AM::LSR; break;
1209 case Instruction::AShr: ShiftType = AArch64_AM::ASR; break;
1210 }
1211 uint64_t ShiftVal = C->getZExtValue();
1212 if (ShiftType != AArch64_AM::InvalidShiftExtend) {
1213 unsigned RHSReg = getRegForValue(SI->getOperand(0));
1214 if (!RHSReg)
1215 return 0;
1216 bool RHSIsKill = hasTrivialKill(SI->getOperand(0));
Juergen Ributzkaa1148b22014-09-03 01:38:36 +00001217 return emitAddSub_rs(UseAdd, RetVT, LHSReg, LHSIsKill, RHSReg,
1218 RHSIsKill, ShiftType, ShiftVal, SetFlags,
1219 WantResult);
Juergen Ributzka77bc09f2014-08-29 00:19:21 +00001220 }
Juergen Ributzkac0886dd2014-08-19 22:29:55 +00001221 }
1222 }
Juergen Ributzkac0886dd2014-08-19 22:29:55 +00001223
1224 unsigned RHSReg = getRegForValue(RHS);
1225 if (!RHSReg)
1226 return 0;
1227 bool RHSIsKill = hasTrivialKill(RHS);
Juergen Ributzkae1bb0552014-08-20 16:34:15 +00001228
1229 if (NeedExtend)
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00001230 RHSReg = emitIntExt(SrcVT, RHSReg, RetVT, IsZExt);
Juergen Ributzkae1bb0552014-08-20 16:34:15 +00001231
Juergen Ributzkaa1148b22014-09-03 01:38:36 +00001232 return emitAddSub_rr(UseAdd, RetVT, LHSReg, LHSIsKill, RHSReg, RHSIsKill,
1233 SetFlags, WantResult);
Juergen Ributzkac0886dd2014-08-19 22:29:55 +00001234}
1235
Juergen Ributzkaa1148b22014-09-03 01:38:36 +00001236unsigned AArch64FastISel::emitAddSub_rr(bool UseAdd, MVT RetVT, unsigned LHSReg,
1237 bool LHSIsKill, unsigned RHSReg,
1238 bool RHSIsKill, bool SetFlags,
1239 bool WantResult) {
Juergen Ributzkac0886dd2014-08-19 22:29:55 +00001240 assert(LHSReg && RHSReg && "Invalid register number.");
1241
1242 if (RetVT != MVT::i32 && RetVT != MVT::i64)
1243 return 0;
1244
Juergen Ributzkaa1148b22014-09-03 01:38:36 +00001245 static const unsigned OpcTable[2][2][2] = {
1246 { { AArch64::SUBWrr, AArch64::SUBXrr },
1247 { AArch64::ADDWrr, AArch64::ADDXrr } },
1248 { { AArch64::SUBSWrr, AArch64::SUBSXrr },
1249 { AArch64::ADDSWrr, AArch64::ADDSXrr } }
Juergen Ributzkac0886dd2014-08-19 22:29:55 +00001250 };
Juergen Ributzkaa1148b22014-09-03 01:38:36 +00001251 bool Is64Bit = RetVT == MVT::i64;
1252 unsigned Opc = OpcTable[SetFlags][UseAdd][Is64Bit];
1253 const TargetRegisterClass *RC =
1254 Is64Bit ? &AArch64::GPR64RegClass : &AArch64::GPR32RegClass;
Juergen Ributzkac0886dd2014-08-19 22:29:55 +00001255 unsigned ResultReg;
Juergen Ributzkaa1148b22014-09-03 01:38:36 +00001256 if (WantResult)
Juergen Ributzkaaddb75a2014-08-21 20:57:57 +00001257 ResultReg = createResultReg(RC);
Juergen Ributzkaa1148b22014-09-03 01:38:36 +00001258 else
1259 ResultReg = Is64Bit ? AArch64::XZR : AArch64::WZR;
Juergen Ributzkac0886dd2014-08-19 22:29:55 +00001260
Juergen Ributzkaaddb75a2014-08-21 20:57:57 +00001261 const MCInstrDesc &II = TII.get(Opc);
1262 LHSReg = constrainOperandRegClass(II, LHSReg, II.getNumDefs());
1263 RHSReg = constrainOperandRegClass(II, RHSReg, II.getNumDefs() + 1);
1264 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, II, ResultReg)
Juergen Ributzkac0886dd2014-08-19 22:29:55 +00001265 .addReg(LHSReg, getKillRegState(LHSIsKill))
1266 .addReg(RHSReg, getKillRegState(RHSIsKill));
Juergen Ributzkac0886dd2014-08-19 22:29:55 +00001267 return ResultReg;
1268}
1269
Juergen Ributzkaa1148b22014-09-03 01:38:36 +00001270unsigned AArch64FastISel::emitAddSub_ri(bool UseAdd, MVT RetVT, unsigned LHSReg,
1271 bool LHSIsKill, uint64_t Imm,
1272 bool SetFlags, bool WantResult) {
Juergen Ributzkac0886dd2014-08-19 22:29:55 +00001273 assert(LHSReg && "Invalid register number.");
1274
1275 if (RetVT != MVT::i32 && RetVT != MVT::i64)
1276 return 0;
1277
1278 unsigned ShiftImm;
1279 if (isUInt<12>(Imm))
1280 ShiftImm = 0;
1281 else if ((Imm & 0xfff000) == Imm) {
1282 ShiftImm = 12;
1283 Imm >>= 12;
1284 } else
1285 return 0;
1286
Juergen Ributzkaa1148b22014-09-03 01:38:36 +00001287 static const unsigned OpcTable[2][2][2] = {
1288 { { AArch64::SUBWri, AArch64::SUBXri },
1289 { AArch64::ADDWri, AArch64::ADDXri } },
1290 { { AArch64::SUBSWri, AArch64::SUBSXri },
1291 { AArch64::ADDSWri, AArch64::ADDSXri } }
Juergen Ributzkac0886dd2014-08-19 22:29:55 +00001292 };
Juergen Ributzkaa1148b22014-09-03 01:38:36 +00001293 bool Is64Bit = RetVT == MVT::i64;
1294 unsigned Opc = OpcTable[SetFlags][UseAdd][Is64Bit];
1295 const TargetRegisterClass *RC;
1296 if (SetFlags)
1297 RC = Is64Bit ? &AArch64::GPR64RegClass : &AArch64::GPR32RegClass;
1298 else
1299 RC = Is64Bit ? &AArch64::GPR64spRegClass : &AArch64::GPR32spRegClass;
Juergen Ributzkac0886dd2014-08-19 22:29:55 +00001300 unsigned ResultReg;
Juergen Ributzkaa1148b22014-09-03 01:38:36 +00001301 if (WantResult)
Juergen Ributzkaaddb75a2014-08-21 20:57:57 +00001302 ResultReg = createResultReg(RC);
Juergen Ributzkaa1148b22014-09-03 01:38:36 +00001303 else
1304 ResultReg = Is64Bit ? AArch64::XZR : AArch64::WZR;
Juergen Ributzkac0886dd2014-08-19 22:29:55 +00001305
Juergen Ributzkaaddb75a2014-08-21 20:57:57 +00001306 const MCInstrDesc &II = TII.get(Opc);
1307 LHSReg = constrainOperandRegClass(II, LHSReg, II.getNumDefs());
1308 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, II, ResultReg)
Juergen Ributzkac0886dd2014-08-19 22:29:55 +00001309 .addReg(LHSReg, getKillRegState(LHSIsKill))
1310 .addImm(Imm)
1311 .addImm(getShifterImm(AArch64_AM::LSL, ShiftImm));
Juergen Ributzkac0886dd2014-08-19 22:29:55 +00001312 return ResultReg;
1313}
1314
Juergen Ributzkaa1148b22014-09-03 01:38:36 +00001315unsigned AArch64FastISel::emitAddSub_rs(bool UseAdd, MVT RetVT, unsigned LHSReg,
1316 bool LHSIsKill, unsigned RHSReg,
1317 bool RHSIsKill,
Juergen Ributzkafb506a42014-08-27 00:58:30 +00001318 AArch64_AM::ShiftExtendType ShiftType,
Juergen Ributzkaa1148b22014-09-03 01:38:36 +00001319 uint64_t ShiftImm, bool SetFlags,
1320 bool WantResult) {
Juergen Ributzkafb506a42014-08-27 00:58:30 +00001321 assert(LHSReg && RHSReg && "Invalid register number.");
1322
1323 if (RetVT != MVT::i32 && RetVT != MVT::i64)
1324 return 0;
1325
Juergen Ributzkaa1148b22014-09-03 01:38:36 +00001326 static const unsigned OpcTable[2][2][2] = {
1327 { { AArch64::SUBWrs, AArch64::SUBXrs },
1328 { AArch64::ADDWrs, AArch64::ADDXrs } },
1329 { { AArch64::SUBSWrs, AArch64::SUBSXrs },
1330 { AArch64::ADDSWrs, AArch64::ADDSXrs } }
Juergen Ributzkafb506a42014-08-27 00:58:30 +00001331 };
Juergen Ributzkaa1148b22014-09-03 01:38:36 +00001332 bool Is64Bit = RetVT == MVT::i64;
1333 unsigned Opc = OpcTable[SetFlags][UseAdd][Is64Bit];
1334 const TargetRegisterClass *RC =
1335 Is64Bit ? &AArch64::GPR64RegClass : &AArch64::GPR32RegClass;
Juergen Ributzkafb506a42014-08-27 00:58:30 +00001336 unsigned ResultReg;
Juergen Ributzkaa1148b22014-09-03 01:38:36 +00001337 if (WantResult)
Juergen Ributzkafb506a42014-08-27 00:58:30 +00001338 ResultReg = createResultReg(RC);
Juergen Ributzkaa1148b22014-09-03 01:38:36 +00001339 else
1340 ResultReg = Is64Bit ? AArch64::XZR : AArch64::WZR;
Juergen Ributzkafb506a42014-08-27 00:58:30 +00001341
1342 const MCInstrDesc &II = TII.get(Opc);
1343 LHSReg = constrainOperandRegClass(II, LHSReg, II.getNumDefs());
1344 RHSReg = constrainOperandRegClass(II, RHSReg, II.getNumDefs() + 1);
1345 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, II, ResultReg)
1346 .addReg(LHSReg, getKillRegState(LHSIsKill))
1347 .addReg(RHSReg, getKillRegState(RHSIsKill))
1348 .addImm(getShifterImm(ShiftType, ShiftImm));
Juergen Ributzkafb506a42014-08-27 00:58:30 +00001349 return ResultReg;
1350}
1351
Juergen Ributzkaa1148b22014-09-03 01:38:36 +00001352unsigned AArch64FastISel::emitAddSub_rx(bool UseAdd, MVT RetVT, unsigned LHSReg,
1353 bool LHSIsKill, unsigned RHSReg,
1354 bool RHSIsKill,
Juergen Ributzkafb506a42014-08-27 00:58:30 +00001355 AArch64_AM::ShiftExtendType ExtType,
Juergen Ributzkaa1148b22014-09-03 01:38:36 +00001356 uint64_t ShiftImm, bool SetFlags,
1357 bool WantResult) {
Juergen Ributzkafb506a42014-08-27 00:58:30 +00001358 assert(LHSReg && RHSReg && "Invalid register number.");
1359
1360 if (RetVT != MVT::i32 && RetVT != MVT::i64)
1361 return 0;
1362
Juergen Ributzkaa1148b22014-09-03 01:38:36 +00001363 static const unsigned OpcTable[2][2][2] = {
1364 { { AArch64::SUBWrx, AArch64::SUBXrx },
1365 { AArch64::ADDWrx, AArch64::ADDXrx } },
1366 { { AArch64::SUBSWrx, AArch64::SUBSXrx },
1367 { AArch64::ADDSWrx, AArch64::ADDSXrx } }
Juergen Ributzkafb506a42014-08-27 00:58:30 +00001368 };
Juergen Ributzkaa1148b22014-09-03 01:38:36 +00001369 bool Is64Bit = RetVT == MVT::i64;
1370 unsigned Opc = OpcTable[SetFlags][UseAdd][Is64Bit];
1371 const TargetRegisterClass *RC = nullptr;
1372 if (SetFlags)
1373 RC = Is64Bit ? &AArch64::GPR64RegClass : &AArch64::GPR32RegClass;
1374 else
1375 RC = Is64Bit ? &AArch64::GPR64spRegClass : &AArch64::GPR32spRegClass;
Juergen Ributzkafb506a42014-08-27 00:58:30 +00001376 unsigned ResultReg;
Juergen Ributzkaa1148b22014-09-03 01:38:36 +00001377 if (WantResult)
Juergen Ributzkafb506a42014-08-27 00:58:30 +00001378 ResultReg = createResultReg(RC);
Juergen Ributzkaa1148b22014-09-03 01:38:36 +00001379 else
1380 ResultReg = Is64Bit ? AArch64::XZR : AArch64::WZR;
Juergen Ributzkafb506a42014-08-27 00:58:30 +00001381
1382 const MCInstrDesc &II = TII.get(Opc);
1383 LHSReg = constrainOperandRegClass(II, LHSReg, II.getNumDefs());
1384 RHSReg = constrainOperandRegClass(II, RHSReg, II.getNumDefs() + 1);
1385 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, II, ResultReg)
1386 .addReg(LHSReg, getKillRegState(LHSIsKill))
1387 .addReg(RHSReg, getKillRegState(RHSIsKill))
1388 .addImm(getArithExtendImm(ExtType, ShiftImm));
Juergen Ributzkac0886dd2014-08-19 22:29:55 +00001389 return ResultReg;
1390}
1391
1392bool AArch64FastISel::emitCmp(const Value *LHS, const Value *RHS, bool IsZExt) {
1393 Type *Ty = LHS->getType();
Mehdi Amini44ede332015-07-09 02:09:04 +00001394 EVT EVT = TLI.getValueType(DL, Ty, true);
Juergen Ributzkac0886dd2014-08-19 22:29:55 +00001395 if (!EVT.isSimple())
1396 return false;
1397 MVT VT = EVT.getSimpleVT();
1398
1399 switch (VT.SimpleTy) {
1400 default:
1401 return false;
1402 case MVT::i1:
1403 case MVT::i8:
1404 case MVT::i16:
1405 case MVT::i32:
1406 case MVT::i64:
1407 return emitICmp(VT, LHS, RHS, IsZExt);
1408 case MVT::f32:
1409 case MVT::f64:
1410 return emitFCmp(VT, LHS, RHS);
1411 }
1412}
1413
1414bool AArch64FastISel::emitICmp(MVT RetVT, const Value *LHS, const Value *RHS,
1415 bool IsZExt) {
Juergen Ributzkaa1148b22014-09-03 01:38:36 +00001416 return emitSub(RetVT, LHS, RHS, /*SetFlags=*/true, /*WantResult=*/false,
1417 IsZExt) != 0;
Juergen Ributzkac0886dd2014-08-19 22:29:55 +00001418}
1419
1420bool AArch64FastISel::emitICmp_ri(MVT RetVT, unsigned LHSReg, bool LHSIsKill,
1421 uint64_t Imm) {
Juergen Ributzkaa1148b22014-09-03 01:38:36 +00001422 return emitAddSub_ri(/*UseAdd=*/false, RetVT, LHSReg, LHSIsKill, Imm,
1423 /*SetFlags=*/true, /*WantResult=*/false) != 0;
Juergen Ributzkac0886dd2014-08-19 22:29:55 +00001424}
1425
1426bool AArch64FastISel::emitFCmp(MVT RetVT, const Value *LHS, const Value *RHS) {
1427 if (RetVT != MVT::f32 && RetVT != MVT::f64)
1428 return false;
1429
1430 // Check to see if the 2nd operand is a constant that we can encode directly
1431 // in the compare.
1432 bool UseImm = false;
1433 if (const auto *CFP = dyn_cast<ConstantFP>(RHS))
1434 if (CFP->isZero() && !CFP->isNegative())
1435 UseImm = true;
1436
1437 unsigned LHSReg = getRegForValue(LHS);
1438 if (!LHSReg)
1439 return false;
1440 bool LHSIsKill = hasTrivialKill(LHS);
1441
1442 if (UseImm) {
1443 unsigned Opc = (RetVT == MVT::f64) ? AArch64::FCMPDri : AArch64::FCMPSri;
1444 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(Opc))
1445 .addReg(LHSReg, getKillRegState(LHSIsKill));
1446 return true;
1447 }
1448
1449 unsigned RHSReg = getRegForValue(RHS);
1450 if (!RHSReg)
1451 return false;
1452 bool RHSIsKill = hasTrivialKill(RHS);
1453
1454 unsigned Opc = (RetVT == MVT::f64) ? AArch64::FCMPDrr : AArch64::FCMPSrr;
1455 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(Opc))
1456 .addReg(LHSReg, getKillRegState(LHSIsKill))
1457 .addReg(RHSReg, getKillRegState(RHSIsKill));
1458 return true;
1459}
1460
Juergen Ributzkaa1148b22014-09-03 01:38:36 +00001461unsigned AArch64FastISel::emitAdd(MVT RetVT, const Value *LHS, const Value *RHS,
1462 bool SetFlags, bool WantResult, bool IsZExt) {
1463 return emitAddSub(/*UseAdd=*/true, RetVT, LHS, RHS, SetFlags, WantResult,
1464 IsZExt);
Juergen Ributzkac0886dd2014-08-19 22:29:55 +00001465}
1466
Juergen Ributzka6780f0f2014-10-15 18:58:02 +00001467/// \brief This method is a wrapper to simplify add emission.
1468///
1469/// First try to emit an add with an immediate operand using emitAddSub_ri. If
1470/// that fails, then try to materialize the immediate into a register and use
1471/// emitAddSub_rr instead.
1472unsigned AArch64FastISel::emitAdd_ri_(MVT VT, unsigned Op0, bool Op0IsKill,
1473 int64_t Imm) {
1474 unsigned ResultReg;
1475 if (Imm < 0)
1476 ResultReg = emitAddSub_ri(false, VT, Op0, Op0IsKill, -Imm);
1477 else
1478 ResultReg = emitAddSub_ri(true, VT, Op0, Op0IsKill, Imm);
1479
1480 if (ResultReg)
1481 return ResultReg;
1482
1483 unsigned CReg = fastEmit_i(VT, VT, ISD::Constant, Imm);
1484 if (!CReg)
1485 return 0;
1486
1487 ResultReg = emitAddSub_rr(true, VT, Op0, Op0IsKill, CReg, true);
1488 return ResultReg;
1489}
1490
Juergen Ributzkaa1148b22014-09-03 01:38:36 +00001491unsigned AArch64FastISel::emitSub(MVT RetVT, const Value *LHS, const Value *RHS,
1492 bool SetFlags, bool WantResult, bool IsZExt) {
1493 return emitAddSub(/*UseAdd=*/false, RetVT, LHS, RHS, SetFlags, WantResult,
1494 IsZExt);
Juergen Ributzkac0886dd2014-08-19 22:29:55 +00001495}
1496
1497unsigned AArch64FastISel::emitSubs_rr(MVT RetVT, unsigned LHSReg,
1498 bool LHSIsKill, unsigned RHSReg,
1499 bool RHSIsKill, bool WantResult) {
Juergen Ributzkaa1148b22014-09-03 01:38:36 +00001500 return emitAddSub_rr(/*UseAdd=*/false, RetVT, LHSReg, LHSIsKill, RHSReg,
1501 RHSIsKill, /*SetFlags=*/true, WantResult);
Juergen Ributzkac0886dd2014-08-19 22:29:55 +00001502}
1503
1504unsigned AArch64FastISel::emitSubs_rs(MVT RetVT, unsigned LHSReg,
1505 bool LHSIsKill, unsigned RHSReg,
1506 bool RHSIsKill,
1507 AArch64_AM::ShiftExtendType ShiftType,
1508 uint64_t ShiftImm, bool WantResult) {
Juergen Ributzkaa1148b22014-09-03 01:38:36 +00001509 return emitAddSub_rs(/*UseAdd=*/false, RetVT, LHSReg, LHSIsKill, RHSReg,
1510 RHSIsKill, ShiftType, ShiftImm, /*SetFlags=*/true,
1511 WantResult);
Juergen Ributzkac0886dd2014-08-19 22:29:55 +00001512}
1513
Juergen Ributzka1dbc15f2014-09-04 01:29:18 +00001514unsigned AArch64FastISel::emitLogicalOp(unsigned ISDOpc, MVT RetVT,
1515 const Value *LHS, const Value *RHS) {
Juergen Ributzka1dbc15f2014-09-04 01:29:18 +00001516 // Canonicalize immediates to the RHS first.
1517 if (isa<ConstantInt>(LHS) && !isa<ConstantInt>(RHS))
1518 std::swap(LHS, RHS);
1519
Juergen Ributzka3871c692014-09-17 19:51:38 +00001520 // Canonicalize mul by power-of-2 to the RHS.
1521 if (LHS->hasOneUse() && isValueAvailable(LHS))
1522 if (isMulPowOf2(LHS))
1523 std::swap(LHS, RHS);
1524
Juergen Ributzka1dbc15f2014-09-04 01:29:18 +00001525 // Canonicalize shift immediate to the RHS.
Juergen Ributzka3871c692014-09-17 19:51:38 +00001526 if (LHS->hasOneUse() && isValueAvailable(LHS))
1527 if (const auto *SI = dyn_cast<ShlOperator>(LHS))
Juergen Ributzka1dbc15f2014-09-04 01:29:18 +00001528 if (isa<ConstantInt>(SI->getOperand(1)))
Juergen Ributzka3871c692014-09-17 19:51:38 +00001529 std::swap(LHS, RHS);
Juergen Ributzka1dbc15f2014-09-04 01:29:18 +00001530
1531 unsigned LHSReg = getRegForValue(LHS);
1532 if (!LHSReg)
1533 return 0;
1534 bool LHSIsKill = hasTrivialKill(LHS);
1535
1536 unsigned ResultReg = 0;
1537 if (const auto *C = dyn_cast<ConstantInt>(RHS)) {
1538 uint64_t Imm = C->getZExtValue();
1539 ResultReg = emitLogicalOp_ri(ISDOpc, RetVT, LHSReg, LHSIsKill, Imm);
1540 }
1541 if (ResultReg)
1542 return ResultReg;
1543
Juergen Ributzka3871c692014-09-17 19:51:38 +00001544 // Check if the mul can be folded into the instruction.
1545 if (RHS->hasOneUse() && isValueAvailable(RHS))
1546 if (isMulPowOf2(RHS)) {
1547 const Value *MulLHS = cast<MulOperator>(RHS)->getOperand(0);
1548 const Value *MulRHS = cast<MulOperator>(RHS)->getOperand(1);
1549
1550 if (const auto *C = dyn_cast<ConstantInt>(MulLHS))
1551 if (C->getValue().isPowerOf2())
1552 std::swap(MulLHS, MulRHS);
1553
1554 assert(isa<ConstantInt>(MulRHS) && "Expected a ConstantInt.");
1555 uint64_t ShiftVal = cast<ConstantInt>(MulRHS)->getValue().logBase2();
1556
1557 unsigned RHSReg = getRegForValue(MulLHS);
1558 if (!RHSReg)
1559 return 0;
1560 bool RHSIsKill = hasTrivialKill(MulLHS);
1561 return emitLogicalOp_rs(ISDOpc, RetVT, LHSReg, LHSIsKill, RHSReg,
1562 RHSIsKill, ShiftVal);
1563 }
1564
Juergen Ributzka1dbc15f2014-09-04 01:29:18 +00001565 // Check if the shift can be folded into the instruction.
Juergen Ributzka3871c692014-09-17 19:51:38 +00001566 if (RHS->hasOneUse() && isValueAvailable(RHS))
1567 if (const auto *SI = dyn_cast<ShlOperator>(RHS))
1568 if (const auto *C = dyn_cast<ConstantInt>(SI->getOperand(1))) {
1569 uint64_t ShiftVal = C->getZExtValue();
1570 unsigned RHSReg = getRegForValue(SI->getOperand(0));
1571 if (!RHSReg)
1572 return 0;
1573 bool RHSIsKill = hasTrivialKill(SI->getOperand(0));
1574 return emitLogicalOp_rs(ISDOpc, RetVT, LHSReg, LHSIsKill, RHSReg,
1575 RHSIsKill, ShiftVal);
1576 }
Juergen Ributzka1dbc15f2014-09-04 01:29:18 +00001577
1578 unsigned RHSReg = getRegForValue(RHS);
1579 if (!RHSReg)
1580 return 0;
1581 bool RHSIsKill = hasTrivialKill(RHS);
1582
Juergen Ributzka85c1f842014-09-13 23:46:28 +00001583 MVT VT = std::max(MVT::i32, RetVT.SimpleTy);
1584 ResultReg = fastEmit_rr(VT, VT, ISDOpc, LHSReg, LHSIsKill, RHSReg, RHSIsKill);
1585 if (RetVT >= MVT::i8 && RetVT <= MVT::i16) {
1586 uint64_t Mask = (RetVT == MVT::i8) ? 0xff : 0xffff;
1587 ResultReg = emitAnd_ri(MVT::i32, ResultReg, /*IsKill=*/true, Mask);
1588 }
1589 return ResultReg;
Juergen Ributzka1dbc15f2014-09-04 01:29:18 +00001590}
1591
1592unsigned AArch64FastISel::emitLogicalOp_ri(unsigned ISDOpc, MVT RetVT,
1593 unsigned LHSReg, bool LHSIsKill,
1594 uint64_t Imm) {
1595 assert((ISD::AND + 1 == ISD::OR) && (ISD::AND + 2 == ISD::XOR) &&
1596 "ISD nodes are not consecutive!");
1597 static const unsigned OpcTable[3][2] = {
1598 { AArch64::ANDWri, AArch64::ANDXri },
1599 { AArch64::ORRWri, AArch64::ORRXri },
1600 { AArch64::EORWri, AArch64::EORXri }
1601 };
1602 const TargetRegisterClass *RC;
1603 unsigned Opc;
1604 unsigned RegSize;
Juergen Ributzkac83265a2014-08-21 18:02:25 +00001605 switch (RetVT.SimpleTy) {
1606 default:
1607 return 0;
Juergen Ributzka85c1f842014-09-13 23:46:28 +00001608 case MVT::i1:
1609 case MVT::i8:
1610 case MVT::i16:
Juergen Ributzka1dbc15f2014-09-04 01:29:18 +00001611 case MVT::i32: {
1612 unsigned Idx = ISDOpc - ISD::AND;
1613 Opc = OpcTable[Idx][0];
Juergen Ributzkac83265a2014-08-21 18:02:25 +00001614 RC = &AArch64::GPR32spRegClass;
1615 RegSize = 32;
1616 break;
Juergen Ributzka1dbc15f2014-09-04 01:29:18 +00001617 }
Juergen Ributzkac83265a2014-08-21 18:02:25 +00001618 case MVT::i64:
Juergen Ributzka1dbc15f2014-09-04 01:29:18 +00001619 Opc = OpcTable[ISDOpc - ISD::AND][1];
Juergen Ributzkac83265a2014-08-21 18:02:25 +00001620 RC = &AArch64::GPR64spRegClass;
1621 RegSize = 64;
1622 break;
1623 }
1624
1625 if (!AArch64_AM::isLogicalImmediate(Imm, RegSize))
1626 return 0;
1627
Juergen Ributzka85c1f842014-09-13 23:46:28 +00001628 unsigned ResultReg =
1629 fastEmitInst_ri(Opc, RC, LHSReg, LHSIsKill,
1630 AArch64_AM::encodeLogicalImmediate(Imm, RegSize));
1631 if (RetVT >= MVT::i8 && RetVT <= MVT::i16 && ISDOpc != ISD::AND) {
1632 uint64_t Mask = (RetVT == MVT::i8) ? 0xff : 0xffff;
1633 ResultReg = emitAnd_ri(MVT::i32, ResultReg, /*IsKill=*/true, Mask);
1634 }
1635 return ResultReg;
Juergen Ributzkac83265a2014-08-21 18:02:25 +00001636}
1637
Juergen Ributzka1dbc15f2014-09-04 01:29:18 +00001638unsigned AArch64FastISel::emitLogicalOp_rs(unsigned ISDOpc, MVT RetVT,
1639 unsigned LHSReg, bool LHSIsKill,
1640 unsigned RHSReg, bool RHSIsKill,
1641 uint64_t ShiftImm) {
1642 assert((ISD::AND + 1 == ISD::OR) && (ISD::AND + 2 == ISD::XOR) &&
1643 "ISD nodes are not consecutive!");
1644 static const unsigned OpcTable[3][2] = {
1645 { AArch64::ANDWrs, AArch64::ANDXrs },
1646 { AArch64::ORRWrs, AArch64::ORRXrs },
1647 { AArch64::EORWrs, AArch64::EORXrs }
1648 };
1649 const TargetRegisterClass *RC;
1650 unsigned Opc;
1651 switch (RetVT.SimpleTy) {
Juergen Ributzka85c1f842014-09-13 23:46:28 +00001652 default:
1653 return 0;
1654 case MVT::i1:
1655 case MVT::i8:
1656 case MVT::i16:
1657 case MVT::i32:
1658 Opc = OpcTable[ISDOpc - ISD::AND][0];
1659 RC = &AArch64::GPR32RegClass;
1660 break;
1661 case MVT::i64:
1662 Opc = OpcTable[ISDOpc - ISD::AND][1];
1663 RC = &AArch64::GPR64RegClass;
1664 break;
Juergen Ributzka1dbc15f2014-09-04 01:29:18 +00001665 }
Juergen Ributzka85c1f842014-09-13 23:46:28 +00001666 unsigned ResultReg =
1667 fastEmitInst_rri(Opc, RC, LHSReg, LHSIsKill, RHSReg, RHSIsKill,
1668 AArch64_AM::getShifterImm(AArch64_AM::LSL, ShiftImm));
1669 if (RetVT >= MVT::i8 && RetVT <= MVT::i16) {
1670 uint64_t Mask = (RetVT == MVT::i8) ? 0xff : 0xffff;
1671 ResultReg = emitAnd_ri(MVT::i32, ResultReg, /*IsKill=*/true, Mask);
1672 }
1673 return ResultReg;
Juergen Ributzka1dbc15f2014-09-04 01:29:18 +00001674}
1675
1676unsigned AArch64FastISel::emitAnd_ri(MVT RetVT, unsigned LHSReg, bool LHSIsKill,
1677 uint64_t Imm) {
1678 return emitLogicalOp_ri(ISD::AND, RetVT, LHSReg, LHSIsKill, Imm);
1679}
1680
Juergen Ributzkacd11a282014-10-14 20:36:02 +00001681unsigned AArch64FastISel::emitLoad(MVT VT, MVT RetVT, Address Addr,
1682 bool WantZExt, MachineMemOperand *MMO) {
Sanjay Patel910d5da2015-07-01 17:58:53 +00001683 if (!TLI.allowsMisalignedMemoryAccesses(VT))
Evgeny Astigeevichff1f4be2015-06-15 15:48:44 +00001684 return 0;
1685
Juergen Ributzkab46ea082014-08-19 19:44:17 +00001686 // Simplify this down to something we can handle.
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00001687 if (!simplifyAddress(Addr, VT))
Juergen Ributzkacd11a282014-10-14 20:36:02 +00001688 return 0;
Juergen Ributzkab46ea082014-08-19 19:44:17 +00001689
Juergen Ributzka0616d9d2014-09-30 00:49:54 +00001690 unsigned ScaleFactor = getImplicitScaleFactor(VT);
1691 if (!ScaleFactor)
1692 llvm_unreachable("Unexpected value type.");
Juergen Ributzkab46ea082014-08-19 19:44:17 +00001693
Tim Northover3b0846e2014-05-24 12:50:23 +00001694 // Negative offsets require unscaled, 9-bit, signed immediate offsets.
1695 // Otherwise, we try using scaled, 12-bit, unsigned immediate offsets.
Juergen Ributzkab46ea082014-08-19 19:44:17 +00001696 bool UseScaled = true;
1697 if ((Addr.getOffset() < 0) || (Addr.getOffset() & (ScaleFactor - 1))) {
1698 UseScaled = false;
1699 ScaleFactor = 1;
1700 }
1701
Juergen Ributzka42bf6652014-10-07 03:39:59 +00001702 static const unsigned GPOpcTable[2][8][4] = {
Juergen Ributzka6ac12432014-09-30 00:49:58 +00001703 // Sign-extend.
Juergen Ributzka42bf6652014-10-07 03:39:59 +00001704 { { AArch64::LDURSBWi, AArch64::LDURSHWi, AArch64::LDURWi,
Juergen Ributzka6ac12432014-09-30 00:49:58 +00001705 AArch64::LDURXi },
Juergen Ributzka42bf6652014-10-07 03:39:59 +00001706 { AArch64::LDURSBXi, AArch64::LDURSHXi, AArch64::LDURSWi,
1707 AArch64::LDURXi },
1708 { AArch64::LDRSBWui, AArch64::LDRSHWui, AArch64::LDRWui,
Juergen Ributzka6ac12432014-09-30 00:49:58 +00001709 AArch64::LDRXui },
Juergen Ributzka42bf6652014-10-07 03:39:59 +00001710 { AArch64::LDRSBXui, AArch64::LDRSHXui, AArch64::LDRSWui,
1711 AArch64::LDRXui },
1712 { AArch64::LDRSBWroX, AArch64::LDRSHWroX, AArch64::LDRWroX,
Juergen Ributzka6ac12432014-09-30 00:49:58 +00001713 AArch64::LDRXroX },
Juergen Ributzka42bf6652014-10-07 03:39:59 +00001714 { AArch64::LDRSBXroX, AArch64::LDRSHXroX, AArch64::LDRSWroX,
1715 AArch64::LDRXroX },
1716 { AArch64::LDRSBWroW, AArch64::LDRSHWroW, AArch64::LDRWroW,
Juergen Ributzka6ac12432014-09-30 00:49:58 +00001717 AArch64::LDRXroW },
Juergen Ributzka42bf6652014-10-07 03:39:59 +00001718 { AArch64::LDRSBXroW, AArch64::LDRSHXroW, AArch64::LDRSWroW,
1719 AArch64::LDRXroW }
Juergen Ributzka6ac12432014-09-30 00:49:58 +00001720 },
1721 // Zero-extend.
1722 { { AArch64::LDURBBi, AArch64::LDURHHi, AArch64::LDURWi,
1723 AArch64::LDURXi },
Juergen Ributzka42bf6652014-10-07 03:39:59 +00001724 { AArch64::LDURBBi, AArch64::LDURHHi, AArch64::LDURWi,
1725 AArch64::LDURXi },
1726 { AArch64::LDRBBui, AArch64::LDRHHui, AArch64::LDRWui,
1727 AArch64::LDRXui },
Juergen Ributzka6ac12432014-09-30 00:49:58 +00001728 { AArch64::LDRBBui, AArch64::LDRHHui, AArch64::LDRWui,
1729 AArch64::LDRXui },
1730 { AArch64::LDRBBroX, AArch64::LDRHHroX, AArch64::LDRWroX,
1731 AArch64::LDRXroX },
Juergen Ributzka42bf6652014-10-07 03:39:59 +00001732 { AArch64::LDRBBroX, AArch64::LDRHHroX, AArch64::LDRWroX,
1733 AArch64::LDRXroX },
1734 { AArch64::LDRBBroW, AArch64::LDRHHroW, AArch64::LDRWroW,
1735 AArch64::LDRXroW },
Juergen Ributzka6ac12432014-09-30 00:49:58 +00001736 { AArch64::LDRBBroW, AArch64::LDRHHroW, AArch64::LDRWroW,
1737 AArch64::LDRXroW }
1738 }
1739 };
1740
1741 static const unsigned FPOpcTable[4][2] = {
1742 { AArch64::LDURSi, AArch64::LDURDi },
1743 { AArch64::LDRSui, AArch64::LDRDui },
1744 { AArch64::LDRSroX, AArch64::LDRDroX },
1745 { AArch64::LDRSroW, AArch64::LDRDroW }
Juergen Ributzkab46ea082014-08-19 19:44:17 +00001746 };
Tim Northover3b0846e2014-05-24 12:50:23 +00001747
1748 unsigned Opc;
1749 const TargetRegisterClass *RC;
Juergen Ributzkab46ea082014-08-19 19:44:17 +00001750 bool UseRegOffset = Addr.isRegBase() && !Addr.getOffset() && Addr.getReg() &&
1751 Addr.getOffsetReg();
1752 unsigned Idx = UseRegOffset ? 2 : UseScaled ? 1 : 0;
1753 if (Addr.getExtendType() == AArch64_AM::UXTW ||
1754 Addr.getExtendType() == AArch64_AM::SXTW)
1755 Idx++;
1756
Juergen Ributzka42bf6652014-10-07 03:39:59 +00001757 bool IsRet64Bit = RetVT == MVT::i64;
Tim Northover3b0846e2014-05-24 12:50:23 +00001758 switch (VT.SimpleTy) {
Juergen Ributzka6ac12432014-09-30 00:49:58 +00001759 default:
1760 llvm_unreachable("Unexpected value type.");
1761 case MVT::i1: // Intentional fall-through.
1762 case MVT::i8:
Juergen Ributzka42bf6652014-10-07 03:39:59 +00001763 Opc = GPOpcTable[WantZExt][2 * Idx + IsRet64Bit][0];
1764 RC = (IsRet64Bit && !WantZExt) ?
1765 &AArch64::GPR64RegClass: &AArch64::GPR32RegClass;
Juergen Ributzka6ac12432014-09-30 00:49:58 +00001766 break;
1767 case MVT::i16:
Juergen Ributzka42bf6652014-10-07 03:39:59 +00001768 Opc = GPOpcTable[WantZExt][2 * Idx + IsRet64Bit][1];
1769 RC = (IsRet64Bit && !WantZExt) ?
1770 &AArch64::GPR64RegClass: &AArch64::GPR32RegClass;
Juergen Ributzka6ac12432014-09-30 00:49:58 +00001771 break;
1772 case MVT::i32:
Juergen Ributzka42bf6652014-10-07 03:39:59 +00001773 Opc = GPOpcTable[WantZExt][2 * Idx + IsRet64Bit][2];
1774 RC = (IsRet64Bit && !WantZExt) ?
1775 &AArch64::GPR64RegClass: &AArch64::GPR32RegClass;
Juergen Ributzka6ac12432014-09-30 00:49:58 +00001776 break;
1777 case MVT::i64:
Juergen Ributzka42bf6652014-10-07 03:39:59 +00001778 Opc = GPOpcTable[WantZExt][2 * Idx + IsRet64Bit][3];
Juergen Ributzka6ac12432014-09-30 00:49:58 +00001779 RC = &AArch64::GPR64RegClass;
1780 break;
1781 case MVT::f32:
1782 Opc = FPOpcTable[Idx][0];
1783 RC = &AArch64::FPR32RegClass;
1784 break;
1785 case MVT::f64:
1786 Opc = FPOpcTable[Idx][1];
1787 RC = &AArch64::FPR64RegClass;
1788 break;
Tim Northover3b0846e2014-05-24 12:50:23 +00001789 }
Tim Northover3b0846e2014-05-24 12:50:23 +00001790
1791 // Create the base instruction, then add the operands.
Juergen Ributzkacd11a282014-10-14 20:36:02 +00001792 unsigned ResultReg = createResultReg(RC);
Tim Northover3b0846e2014-05-24 12:50:23 +00001793 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
1794 TII.get(Opc), ResultReg);
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00001795 addLoadStoreOperands(Addr, MIB, MachineMemOperand::MOLoad, ScaleFactor, MMO);
Tim Northover3b0846e2014-05-24 12:50:23 +00001796
Juergen Ributzkacd11a282014-10-14 20:36:02 +00001797 // Loading an i1 requires special handling.
1798 if (VT == MVT::i1) {
1799 unsigned ANDReg = emitAnd_ri(MVT::i32, ResultReg, /*IsKill=*/true, 1);
1800 assert(ANDReg && "Unexpected AND instruction emission failure.");
1801 ResultReg = ANDReg;
1802 }
1803
Juergen Ributzka42bf6652014-10-07 03:39:59 +00001804 // For zero-extending loads to 64bit we emit a 32bit load and then convert
Juergen Ributzkacd11a282014-10-14 20:36:02 +00001805 // the 32bit reg to a 64bit reg.
Juergen Ributzka42bf6652014-10-07 03:39:59 +00001806 if (WantZExt && RetVT == MVT::i64 && VT <= MVT::i32) {
1807 unsigned Reg64 = createResultReg(&AArch64::GPR64RegClass);
1808 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
1809 TII.get(AArch64::SUBREG_TO_REG), Reg64)
1810 .addImm(0)
1811 .addReg(ResultReg, getKillRegState(true))
1812 .addImm(AArch64::sub_32);
1813 ResultReg = Reg64;
1814 }
Juergen Ributzkacd11a282014-10-14 20:36:02 +00001815 return ResultReg;
Tim Northover3b0846e2014-05-24 12:50:23 +00001816}
1817
Juergen Ributzkaa1148b22014-09-03 01:38:36 +00001818bool AArch64FastISel::selectAddSub(const Instruction *I) {
1819 MVT VT;
Juergen Ributzkae1779e22014-09-15 21:27:56 +00001820 if (!isTypeSupported(I->getType(), VT, /*IsVectorAllowed=*/true))
Juergen Ributzkaa1148b22014-09-03 01:38:36 +00001821 return false;
1822
Juergen Ributzkae1779e22014-09-15 21:27:56 +00001823 if (VT.isVector())
1824 return selectOperator(I, I->getOpcode());
Juergen Ributzkaa1148b22014-09-03 01:38:36 +00001825
Juergen Ributzkae1779e22014-09-15 21:27:56 +00001826 unsigned ResultReg;
1827 switch (I->getOpcode()) {
1828 default:
1829 llvm_unreachable("Unexpected instruction.");
1830 case Instruction::Add:
1831 ResultReg = emitAdd(VT, I->getOperand(0), I->getOperand(1));
1832 break;
1833 case Instruction::Sub:
1834 ResultReg = emitSub(VT, I->getOperand(0), I->getOperand(1));
1835 break;
1836 }
1837 if (!ResultReg)
1838 return false;
1839
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00001840 updateValueMap(I, ResultReg);
Juergen Ributzkaa1148b22014-09-03 01:38:36 +00001841 return true;
1842}
1843
Juergen Ributzkae1779e22014-09-15 21:27:56 +00001844bool AArch64FastISel::selectLogicalOp(const Instruction *I) {
Juergen Ributzka1dbc15f2014-09-04 01:29:18 +00001845 MVT VT;
Juergen Ributzkae1779e22014-09-15 21:27:56 +00001846 if (!isTypeSupported(I->getType(), VT, /*IsVectorAllowed=*/true))
Juergen Ributzka1dbc15f2014-09-04 01:29:18 +00001847 return false;
1848
Juergen Ributzkae1779e22014-09-15 21:27:56 +00001849 if (VT.isVector())
1850 return selectOperator(I, I->getOpcode());
1851
1852 unsigned ResultReg;
1853 switch (I->getOpcode()) {
1854 default:
1855 llvm_unreachable("Unexpected instruction.");
1856 case Instruction::And:
1857 ResultReg = emitLogicalOp(ISD::AND, VT, I->getOperand(0), I->getOperand(1));
1858 break;
1859 case Instruction::Or:
1860 ResultReg = emitLogicalOp(ISD::OR, VT, I->getOperand(0), I->getOperand(1));
1861 break;
1862 case Instruction::Xor:
1863 ResultReg = emitLogicalOp(ISD::XOR, VT, I->getOperand(0), I->getOperand(1));
1864 break;
1865 }
Juergen Ributzka1dbc15f2014-09-04 01:29:18 +00001866 if (!ResultReg)
1867 return false;
1868
1869 updateValueMap(I, ResultReg);
1870 return true;
1871}
1872
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00001873bool AArch64FastISel::selectLoad(const Instruction *I) {
Tim Northover3b0846e2014-05-24 12:50:23 +00001874 MVT VT;
1875 // Verify we have a legal type before going any further. Currently, we handle
1876 // simple types that will directly fit in a register (i32/f32/i64/f64) or
1877 // those that can be sign or zero-extended to a basic operation (i1/i8/i16).
Juergen Ributzka6127b192014-09-15 21:27:54 +00001878 if (!isTypeSupported(I->getType(), VT, /*IsVectorAllowed=*/true) ||
1879 cast<LoadInst>(I)->isAtomic())
Tim Northover3b0846e2014-05-24 12:50:23 +00001880 return false;
1881
1882 // See if we can handle this address.
1883 Address Addr;
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00001884 if (!computeAddress(I->getOperand(0), Addr, I->getType()))
Tim Northover3b0846e2014-05-24 12:50:23 +00001885 return false;
1886
Juergen Ributzkacd11a282014-10-14 20:36:02 +00001887 // Fold the following sign-/zero-extend into the load instruction.
Juergen Ributzka6ac12432014-09-30 00:49:58 +00001888 bool WantZExt = true;
Juergen Ributzka42bf6652014-10-07 03:39:59 +00001889 MVT RetVT = VT;
Juergen Ributzkacd11a282014-10-14 20:36:02 +00001890 const Value *IntExtVal = nullptr;
Juergen Ributzka42bf6652014-10-07 03:39:59 +00001891 if (I->hasOneUse()) {
1892 if (const auto *ZE = dyn_cast<ZExtInst>(I->use_begin()->getUser())) {
Juergen Ributzkacd11a282014-10-14 20:36:02 +00001893 if (isTypeSupported(ZE->getType(), RetVT))
1894 IntExtVal = ZE;
1895 else
Juergen Ributzka42bf6652014-10-07 03:39:59 +00001896 RetVT = VT;
1897 } else if (const auto *SE = dyn_cast<SExtInst>(I->use_begin()->getUser())) {
Juergen Ributzkacd11a282014-10-14 20:36:02 +00001898 if (isTypeSupported(SE->getType(), RetVT))
1899 IntExtVal = SE;
1900 else
Juergen Ributzka42bf6652014-10-07 03:39:59 +00001901 RetVT = VT;
1902 WantZExt = false;
1903 }
1904 }
Juergen Ributzka6ac12432014-09-30 00:49:58 +00001905
Juergen Ributzkacd11a282014-10-14 20:36:02 +00001906 unsigned ResultReg =
1907 emitLoad(VT, RetVT, Addr, WantZExt, createMachineMemOperandFor(I));
1908 if (!ResultReg)
Tim Northover3b0846e2014-05-24 12:50:23 +00001909 return false;
1910
Juergen Ributzkacd11a282014-10-14 20:36:02 +00001911 // There are a few different cases we have to handle, because the load or the
1912 // sign-/zero-extend might not be selected by FastISel if we fall-back to
1913 // SelectionDAG. There is also an ordering issue when both instructions are in
1914 // different basic blocks.
1915 // 1.) The load instruction is selected by FastISel, but the integer extend
1916 // not. This usually happens when the integer extend is in a different
1917 // basic block and SelectionDAG took over for that basic block.
1918 // 2.) The load instruction is selected before the integer extend. This only
1919 // happens when the integer extend is in a different basic block.
1920 // 3.) The load instruction is selected by SelectionDAG and the integer extend
1921 // by FastISel. This happens if there are instructions between the load
1922 // and the integer extend that couldn't be selected by FastISel.
1923 if (IntExtVal) {
1924 // The integer extend hasn't been emitted yet. FastISel or SelectionDAG
1925 // could select it. Emit a copy to subreg if necessary. FastISel will remove
1926 // it when it selects the integer extend.
1927 unsigned Reg = lookUpRegForValue(IntExtVal);
Juergen Ributzkabd0c7eb2015-04-09 20:00:46 +00001928 auto *MI = MRI.getUniqueVRegDef(Reg);
1929 if (!MI) {
Juergen Ributzkacd11a282014-10-14 20:36:02 +00001930 if (RetVT == MVT::i64 && VT <= MVT::i32) {
1931 if (WantZExt) {
1932 // Delete the last emitted instruction from emitLoad (SUBREG_TO_REG).
1933 std::prev(FuncInfo.InsertPt)->eraseFromParent();
1934 ResultReg = std::prev(FuncInfo.InsertPt)->getOperand(0).getReg();
1935 } else
1936 ResultReg = fastEmitInst_extractsubreg(MVT::i32, ResultReg,
1937 /*IsKill=*/true,
1938 AArch64::sub_32);
1939 }
1940 updateValueMap(I, ResultReg);
1941 return true;
1942 }
1943
1944 // The integer extend has already been emitted - delete all the instructions
1945 // that have been emitted by the integer extend lowering code and use the
1946 // result from the load instruction directly.
Juergen Ributzkabd0c7eb2015-04-09 20:00:46 +00001947 while (MI) {
Juergen Ributzkacd11a282014-10-14 20:36:02 +00001948 Reg = 0;
1949 for (auto &Opnd : MI->uses()) {
1950 if (Opnd.isReg()) {
1951 Reg = Opnd.getReg();
1952 break;
1953 }
1954 }
1955 MI->eraseFromParent();
Juergen Ributzkabd0c7eb2015-04-09 20:00:46 +00001956 MI = nullptr;
1957 if (Reg)
1958 MI = MRI.getUniqueVRegDef(Reg);
Juergen Ributzkacd11a282014-10-14 20:36:02 +00001959 }
1960 updateValueMap(IntExtVal, ResultReg);
1961 return true;
1962 }
1963
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00001964 updateValueMap(I, ResultReg);
Tim Northover3b0846e2014-05-24 12:50:23 +00001965 return true;
1966}
1967
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00001968bool AArch64FastISel::emitStore(MVT VT, unsigned SrcReg, Address Addr,
Juergen Ributzkab46ea082014-08-19 19:44:17 +00001969 MachineMemOperand *MMO) {
Sanjay Patel910d5da2015-07-01 17:58:53 +00001970 if (!TLI.allowsMisalignedMemoryAccesses(VT))
Evgeny Astigeevichff1f4be2015-06-15 15:48:44 +00001971 return false;
1972
Juergen Ributzkab46ea082014-08-19 19:44:17 +00001973 // Simplify this down to something we can handle.
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00001974 if (!simplifyAddress(Addr, VT))
Juergen Ributzkab46ea082014-08-19 19:44:17 +00001975 return false;
1976
Juergen Ributzka0616d9d2014-09-30 00:49:54 +00001977 unsigned ScaleFactor = getImplicitScaleFactor(VT);
1978 if (!ScaleFactor)
1979 llvm_unreachable("Unexpected value type.");
Juergen Ributzkab46ea082014-08-19 19:44:17 +00001980
Tim Northover3b0846e2014-05-24 12:50:23 +00001981 // Negative offsets require unscaled, 9-bit, signed immediate offsets.
1982 // Otherwise, we try using scaled, 12-bit, unsigned immediate offsets.
Juergen Ributzkab46ea082014-08-19 19:44:17 +00001983 bool UseScaled = true;
1984 if ((Addr.getOffset() < 0) || (Addr.getOffset() & (ScaleFactor - 1))) {
1985 UseScaled = false;
Juergen Ributzka34ed4222014-08-14 17:10:54 +00001986 ScaleFactor = 1;
Juergen Ributzka34ed4222014-08-14 17:10:54 +00001987 }
1988
Juergen Ributzkab46ea082014-08-19 19:44:17 +00001989 static const unsigned OpcTable[4][6] = {
1990 { AArch64::STURBBi, AArch64::STURHHi, AArch64::STURWi, AArch64::STURXi,
1991 AArch64::STURSi, AArch64::STURDi },
1992 { AArch64::STRBBui, AArch64::STRHHui, AArch64::STRWui, AArch64::STRXui,
1993 AArch64::STRSui, AArch64::STRDui },
1994 { AArch64::STRBBroX, AArch64::STRHHroX, AArch64::STRWroX, AArch64::STRXroX,
1995 AArch64::STRSroX, AArch64::STRDroX },
1996 { AArch64::STRBBroW, AArch64::STRHHroW, AArch64::STRWroW, AArch64::STRXroW,
1997 AArch64::STRSroW, AArch64::STRDroW }
Juergen Ributzkab46ea082014-08-19 19:44:17 +00001998 };
1999
2000 unsigned Opc;
2001 bool VTIsi1 = false;
2002 bool UseRegOffset = Addr.isRegBase() && !Addr.getOffset() && Addr.getReg() &&
2003 Addr.getOffsetReg();
2004 unsigned Idx = UseRegOffset ? 2 : UseScaled ? 1 : 0;
2005 if (Addr.getExtendType() == AArch64_AM::UXTW ||
2006 Addr.getExtendType() == AArch64_AM::SXTW)
2007 Idx++;
2008
2009 switch (VT.SimpleTy) {
2010 default: llvm_unreachable("Unexpected value type.");
2011 case MVT::i1: VTIsi1 = true;
2012 case MVT::i8: Opc = OpcTable[Idx][0]; break;
2013 case MVT::i16: Opc = OpcTable[Idx][1]; break;
2014 case MVT::i32: Opc = OpcTable[Idx][2]; break;
2015 case MVT::i64: Opc = OpcTable[Idx][3]; break;
2016 case MVT::f32: Opc = OpcTable[Idx][4]; break;
2017 case MVT::f64: Opc = OpcTable[Idx][5]; break;
2018 }
Tim Northover3b0846e2014-05-24 12:50:23 +00002019
2020 // Storing an i1 requires special handling.
Juergen Ributzka100a9b72014-08-27 21:04:52 +00002021 if (VTIsi1 && SrcReg != AArch64::WZR) {
Juergen Ributzka1dbc15f2014-09-04 01:29:18 +00002022 unsigned ANDReg = emitAnd_ri(MVT::i32, SrcReg, /*TODO:IsKill=*/false, 1);
Juergen Ributzkac83265a2014-08-21 18:02:25 +00002023 assert(ANDReg && "Unexpected AND instruction emission failure.");
Tim Northover3b0846e2014-05-24 12:50:23 +00002024 SrcReg = ANDReg;
2025 }
2026 // Create the base instruction, then add the operands.
Juergen Ributzkaaddb75a2014-08-21 20:57:57 +00002027 const MCInstrDesc &II = TII.get(Opc);
2028 SrcReg = constrainOperandRegClass(II, SrcReg, II.getNumDefs());
2029 MachineInstrBuilder MIB =
2030 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, II).addReg(SrcReg);
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00002031 addLoadStoreOperands(Addr, MIB, MachineMemOperand::MOStore, ScaleFactor, MMO);
Juergen Ributzka241fd482014-08-08 17:24:10 +00002032
Tim Northover3b0846e2014-05-24 12:50:23 +00002033 return true;
2034}
2035
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00002036bool AArch64FastISel::selectStore(const Instruction *I) {
Tim Northover3b0846e2014-05-24 12:50:23 +00002037 MVT VT;
Juergen Ributzka100a9b72014-08-27 21:04:52 +00002038 const Value *Op0 = I->getOperand(0);
Tim Northover3b0846e2014-05-24 12:50:23 +00002039 // Verify we have a legal type before going any further. Currently, we handle
2040 // simple types that will directly fit in a register (i32/f32/i64/f64) or
2041 // those that can be sign or zero-extended to a basic operation (i1/i8/i16).
Juergen Ributzka6127b192014-09-15 21:27:54 +00002042 if (!isTypeSupported(Op0->getType(), VT, /*IsVectorAllowed=*/true) ||
Tim Northover3b0846e2014-05-24 12:50:23 +00002043 cast<StoreInst>(I)->isAtomic())
2044 return false;
2045
Juergen Ributzka100a9b72014-08-27 21:04:52 +00002046 // Get the value to be stored into a register. Use the zero register directly
Juergen Ributzka56b4b332014-08-27 21:40:50 +00002047 // when possible to avoid an unnecessary copy and a wasted register.
Juergen Ributzka100a9b72014-08-27 21:04:52 +00002048 unsigned SrcReg = 0;
2049 if (const auto *CI = dyn_cast<ConstantInt>(Op0)) {
2050 if (CI->isZero())
2051 SrcReg = (VT == MVT::i64) ? AArch64::XZR : AArch64::WZR;
2052 } else if (const auto *CF = dyn_cast<ConstantFP>(Op0)) {
2053 if (CF->isZero() && !CF->isNegative()) {
2054 VT = MVT::getIntegerVT(VT.getSizeInBits());
2055 SrcReg = (VT == MVT::i64) ? AArch64::XZR : AArch64::WZR;
2056 }
2057 }
2058
2059 if (!SrcReg)
2060 SrcReg = getRegForValue(Op0);
2061
2062 if (!SrcReg)
Tim Northover3b0846e2014-05-24 12:50:23 +00002063 return false;
2064
2065 // See if we can handle this address.
2066 Address Addr;
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00002067 if (!computeAddress(I->getOperand(1), Addr, I->getOperand(0)->getType()))
Tim Northover3b0846e2014-05-24 12:50:23 +00002068 return false;
2069
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00002070 if (!emitStore(VT, SrcReg, Addr, createMachineMemOperandFor(I)))
Tim Northover3b0846e2014-05-24 12:50:23 +00002071 return false;
2072 return true;
2073}
2074
2075static AArch64CC::CondCode getCompareCC(CmpInst::Predicate Pred) {
2076 switch (Pred) {
2077 case CmpInst::FCMP_ONE:
2078 case CmpInst::FCMP_UEQ:
2079 default:
2080 // AL is our "false" for now. The other two need more compares.
2081 return AArch64CC::AL;
2082 case CmpInst::ICMP_EQ:
2083 case CmpInst::FCMP_OEQ:
2084 return AArch64CC::EQ;
2085 case CmpInst::ICMP_SGT:
2086 case CmpInst::FCMP_OGT:
2087 return AArch64CC::GT;
2088 case CmpInst::ICMP_SGE:
2089 case CmpInst::FCMP_OGE:
2090 return AArch64CC::GE;
2091 case CmpInst::ICMP_UGT:
2092 case CmpInst::FCMP_UGT:
2093 return AArch64CC::HI;
2094 case CmpInst::FCMP_OLT:
2095 return AArch64CC::MI;
2096 case CmpInst::ICMP_ULE:
2097 case CmpInst::FCMP_OLE:
2098 return AArch64CC::LS;
2099 case CmpInst::FCMP_ORD:
2100 return AArch64CC::VC;
2101 case CmpInst::FCMP_UNO:
2102 return AArch64CC::VS;
2103 case CmpInst::FCMP_UGE:
2104 return AArch64CC::PL;
2105 case CmpInst::ICMP_SLT:
2106 case CmpInst::FCMP_ULT:
2107 return AArch64CC::LT;
2108 case CmpInst::ICMP_SLE:
2109 case CmpInst::FCMP_ULE:
2110 return AArch64CC::LE;
2111 case CmpInst::FCMP_UNE:
2112 case CmpInst::ICMP_NE:
2113 return AArch64CC::NE;
2114 case CmpInst::ICMP_UGE:
2115 return AArch64CC::HS;
2116 case CmpInst::ICMP_ULT:
2117 return AArch64CC::LO;
2118 }
2119}
2120
Juergen Ributzkac110c0b2014-09-30 19:59:35 +00002121/// \brief Try to emit a combined compare-and-branch instruction.
2122bool AArch64FastISel::emitCompareAndBranch(const BranchInst *BI) {
2123 assert(isa<CmpInst>(BI->getCondition()) && "Expected cmp instruction");
2124 const CmpInst *CI = cast<CmpInst>(BI->getCondition());
2125 CmpInst::Predicate Predicate = optimizeCmpPredicate(CI);
Juergen Ributzkad8e30c02014-09-17 18:05:34 +00002126
Juergen Ributzkac110c0b2014-09-30 19:59:35 +00002127 const Value *LHS = CI->getOperand(0);
2128 const Value *RHS = CI->getOperand(1);
2129
Juergen Ributzka90f741a2014-10-27 19:38:05 +00002130 MVT VT;
2131 if (!isTypeSupported(LHS->getType(), VT))
2132 return false;
Juergen Ributzkad8e30c02014-09-17 18:05:34 +00002133
Juergen Ributzka90f741a2014-10-27 19:38:05 +00002134 unsigned BW = VT.getSizeInBits();
2135 if (BW > 64)
Juergen Ributzkad8e30c02014-09-17 18:05:34 +00002136 return false;
2137
Juergen Ributzkac110c0b2014-09-30 19:59:35 +00002138 MachineBasicBlock *TBB = FuncInfo.MBBMap[BI->getSuccessor(0)];
2139 MachineBasicBlock *FBB = FuncInfo.MBBMap[BI->getSuccessor(1)];
Juergen Ributzkad8e30c02014-09-17 18:05:34 +00002140
Juergen Ributzkac110c0b2014-09-30 19:59:35 +00002141 // Try to take advantage of fallthrough opportunities.
2142 if (FuncInfo.MBB->isLayoutSuccessor(TBB)) {
2143 std::swap(TBB, FBB);
2144 Predicate = CmpInst::getInversePredicate(Predicate);
2145 }
Juergen Ributzkad8e30c02014-09-17 18:05:34 +00002146
Juergen Ributzkac110c0b2014-09-30 19:59:35 +00002147 int TestBit = -1;
2148 bool IsCmpNE;
Juergen Ributzkaeb67bd82014-11-25 04:16:15 +00002149 switch (Predicate) {
2150 default:
2151 return false;
2152 case CmpInst::ICMP_EQ:
2153 case CmpInst::ICMP_NE:
2154 if (isa<Constant>(LHS) && cast<Constant>(LHS)->isNullValue())
2155 std::swap(LHS, RHS);
Juergen Ributzkac110c0b2014-09-30 19:59:35 +00002156
Juergen Ributzkaeb67bd82014-11-25 04:16:15 +00002157 if (!isa<Constant>(RHS) || !cast<Constant>(RHS)->isNullValue())
Juergen Ributzkac110c0b2014-09-30 19:59:35 +00002158 return false;
2159
2160 if (const auto *AI = dyn_cast<BinaryOperator>(LHS))
Juergen Ributzkaeae91042014-10-27 19:16:48 +00002161 if (AI->getOpcode() == Instruction::And && isValueAvailable(AI)) {
Juergen Ributzkac110c0b2014-09-30 19:59:35 +00002162 const Value *AndLHS = AI->getOperand(0);
2163 const Value *AndRHS = AI->getOperand(1);
2164
2165 if (const auto *C = dyn_cast<ConstantInt>(AndLHS))
2166 if (C->getValue().isPowerOf2())
2167 std::swap(AndLHS, AndRHS);
2168
2169 if (const auto *C = dyn_cast<ConstantInt>(AndRHS))
2170 if (C->getValue().isPowerOf2()) {
2171 TestBit = C->getValue().logBase2();
2172 LHS = AndLHS;
2173 }
2174 }
Juergen Ributzka0190fea2014-10-27 19:46:23 +00002175
2176 if (VT == MVT::i1)
2177 TestBit = 0;
2178
Juergen Ributzkac110c0b2014-09-30 19:59:35 +00002179 IsCmpNE = Predicate == CmpInst::ICMP_NE;
Juergen Ributzkaeb67bd82014-11-25 04:16:15 +00002180 break;
2181 case CmpInst::ICMP_SLT:
2182 case CmpInst::ICMP_SGE:
2183 if (!isa<Constant>(RHS) || !cast<Constant>(RHS)->isNullValue())
Juergen Ributzkac110c0b2014-09-30 19:59:35 +00002184 return false;
2185
2186 TestBit = BW - 1;
Juergen Ributzkaeb67bd82014-11-25 04:16:15 +00002187 IsCmpNE = Predicate == CmpInst::ICMP_SLT;
2188 break;
2189 case CmpInst::ICMP_SGT:
2190 case CmpInst::ICMP_SLE:
Juergen Ributzkac110c0b2014-09-30 19:59:35 +00002191 if (!isa<ConstantInt>(RHS))
2192 return false;
2193
Juergen Ributzkaeb67bd82014-11-25 04:16:15 +00002194 if (cast<ConstantInt>(RHS)->getValue() != APInt(BW, -1, true))
Juergen Ributzkac110c0b2014-09-30 19:59:35 +00002195 return false;
2196
2197 TestBit = BW - 1;
Juergen Ributzkaeb67bd82014-11-25 04:16:15 +00002198 IsCmpNE = Predicate == CmpInst::ICMP_SLE;
2199 break;
2200 } // end switch
Juergen Ributzkac110c0b2014-09-30 19:59:35 +00002201
2202 static const unsigned OpcTable[2][2][2] = {
2203 { {AArch64::CBZW, AArch64::CBZX },
2204 {AArch64::CBNZW, AArch64::CBNZX} },
2205 { {AArch64::TBZW, AArch64::TBZX },
2206 {AArch64::TBNZW, AArch64::TBNZX} }
2207 };
2208
2209 bool IsBitTest = TestBit != -1;
2210 bool Is64Bit = BW == 64;
2211 if (TestBit < 32 && TestBit >= 0)
2212 Is64Bit = false;
Juergen Ributzkaeae91042014-10-27 19:16:48 +00002213
Juergen Ributzkac110c0b2014-09-30 19:59:35 +00002214 unsigned Opc = OpcTable[IsBitTest][IsCmpNE][Is64Bit];
2215 const MCInstrDesc &II = TII.get(Opc);
2216
2217 unsigned SrcReg = getRegForValue(LHS);
2218 if (!SrcReg)
2219 return false;
2220 bool SrcIsKill = hasTrivialKill(LHS);
2221
Juergen Ributzkacd11a282014-10-14 20:36:02 +00002222 if (BW == 64 && !Is64Bit)
Juergen Ributzkac110c0b2014-09-30 19:59:35 +00002223 SrcReg = fastEmitInst_extractsubreg(MVT::i32, SrcReg, SrcIsKill,
2224 AArch64::sub_32);
Juergen Ributzkac110c0b2014-09-30 19:59:35 +00002225
Juergen Ributzka90f741a2014-10-27 19:38:05 +00002226 if ((BW < 32) && !IsBitTest)
2227 SrcReg = emitIntExt(VT, SrcReg, MVT::i32, /*IsZExt=*/true);
Oliver Stannardf7a5afc2014-10-24 09:54:41 +00002228
Juergen Ributzkac110c0b2014-09-30 19:59:35 +00002229 // Emit the combined compare and branch instruction.
Juergen Ributzkacd11a282014-10-14 20:36:02 +00002230 SrcReg = constrainOperandRegClass(II, SrcReg, II.getNumDefs());
Juergen Ributzkac110c0b2014-09-30 19:59:35 +00002231 MachineInstrBuilder MIB =
2232 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(Opc))
2233 .addReg(SrcReg, getKillRegState(SrcIsKill));
2234 if (IsBitTest)
2235 MIB.addImm(TestBit);
2236 MIB.addMBB(TBB);
2237
2238 // Obtain the branch weight and add the TrueBB to the successor list.
2239 uint32_t BranchWeight = 0;
2240 if (FuncInfo.BPI)
2241 BranchWeight = FuncInfo.BPI->getEdgeWeight(BI->getParent(),
2242 TBB->getBasicBlock());
2243 FuncInfo.MBB->addSuccessor(TBB, BranchWeight);
2244 fastEmitBranch(FBB, DbgLoc);
2245
2246 return true;
Juergen Ributzkad8e30c02014-09-17 18:05:34 +00002247}
2248
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00002249bool AArch64FastISel::selectBranch(const Instruction *I) {
Tim Northover3b0846e2014-05-24 12:50:23 +00002250 const BranchInst *BI = cast<BranchInst>(I);
Juergen Ributzka31c80542014-09-03 17:58:10 +00002251 if (BI->isUnconditional()) {
2252 MachineBasicBlock *MSucc = FuncInfo.MBBMap[BI->getSuccessor(0)];
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00002253 fastEmitBranch(MSucc, BI->getDebugLoc());
Juergen Ributzka31c80542014-09-03 17:58:10 +00002254 return true;
2255 }
2256
Tim Northover3b0846e2014-05-24 12:50:23 +00002257 MachineBasicBlock *TBB = FuncInfo.MBBMap[BI->getSuccessor(0)];
2258 MachineBasicBlock *FBB = FuncInfo.MBBMap[BI->getSuccessor(1)];
2259
Juergen Ributzkaad2109a2014-07-30 22:04:34 +00002260 AArch64CC::CondCode CC = AArch64CC::NE;
Tim Northover3b0846e2014-05-24 12:50:23 +00002261 if (const CmpInst *CI = dyn_cast<CmpInst>(BI->getCondition())) {
Juergen Ributzkafb3e1432014-09-17 17:46:47 +00002262 if (CI->hasOneUse() && isValueAvailable(CI)) {
2263 // Try to optimize or fold the cmp.
2264 CmpInst::Predicate Predicate = optimizeCmpPredicate(CI);
2265 switch (Predicate) {
2266 default:
2267 break;
2268 case CmpInst::FCMP_FALSE:
2269 fastEmitBranch(FBB, DbgLoc);
2270 return true;
2271 case CmpInst::FCMP_TRUE:
2272 fastEmitBranch(TBB, DbgLoc);
2273 return true;
2274 }
2275
Juergen Ributzkac110c0b2014-09-30 19:59:35 +00002276 // Try to emit a combined compare-and-branch first.
2277 if (emitCompareAndBranch(BI))
2278 return true;
2279
Juergen Ributzkafb3e1432014-09-17 17:46:47 +00002280 // Try to take advantage of fallthrough opportunities.
2281 if (FuncInfo.MBB->isLayoutSuccessor(TBB)) {
2282 std::swap(TBB, FBB);
2283 Predicate = CmpInst::getInversePredicate(Predicate);
2284 }
Tim Northover3b0846e2014-05-24 12:50:23 +00002285
2286 // Emit the cmp.
Juergen Ributzkac0886dd2014-08-19 22:29:55 +00002287 if (!emitCmp(CI->getOperand(0), CI->getOperand(1), CI->isUnsigned()))
Tim Northover3b0846e2014-05-24 12:50:23 +00002288 return false;
2289
Juergen Ributzkafb3e1432014-09-17 17:46:47 +00002290 // FCMP_UEQ and FCMP_ONE cannot be checked with a single branch
2291 // instruction.
2292 CC = getCompareCC(Predicate);
2293 AArch64CC::CondCode ExtraCC = AArch64CC::AL;
2294 switch (Predicate) {
2295 default:
2296 break;
2297 case CmpInst::FCMP_UEQ:
2298 ExtraCC = AArch64CC::EQ;
2299 CC = AArch64CC::VS;
2300 break;
2301 case CmpInst::FCMP_ONE:
2302 ExtraCC = AArch64CC::MI;
2303 CC = AArch64CC::GT;
2304 break;
2305 }
2306 assert((CC != AArch64CC::AL) && "Unexpected condition code.");
2307
2308 // Emit the extra branch for FCMP_UEQ and FCMP_ONE.
2309 if (ExtraCC != AArch64CC::AL) {
2310 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(AArch64::Bcc))
2311 .addImm(ExtraCC)
2312 .addMBB(TBB);
2313 }
2314
Tim Northover3b0846e2014-05-24 12:50:23 +00002315 // Emit the branch.
2316 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(AArch64::Bcc))
2317 .addImm(CC)
2318 .addMBB(TBB);
Juergen Ributzka50a40052014-08-01 18:39:24 +00002319
2320 // Obtain the branch weight and add the TrueBB to the successor list.
2321 uint32_t BranchWeight = 0;
2322 if (FuncInfo.BPI)
2323 BranchWeight = FuncInfo.BPI->getEdgeWeight(BI->getParent(),
2324 TBB->getBasicBlock());
2325 FuncInfo.MBB->addSuccessor(TBB, BranchWeight);
Tim Northover3b0846e2014-05-24 12:50:23 +00002326
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00002327 fastEmitBranch(FBB, DbgLoc);
Tim Northover3b0846e2014-05-24 12:50:23 +00002328 return true;
2329 }
2330 } else if (TruncInst *TI = dyn_cast<TruncInst>(BI->getCondition())) {
2331 MVT SrcVT;
Juergen Ributzkafb3e1432014-09-17 17:46:47 +00002332 if (TI->hasOneUse() && isValueAvailable(TI) &&
2333 isTypeSupported(TI->getOperand(0)->getType(), SrcVT)) {
Tim Northover3b0846e2014-05-24 12:50:23 +00002334 unsigned CondReg = getRegForValue(TI->getOperand(0));
Juergen Ributzkac83265a2014-08-21 18:02:25 +00002335 if (!CondReg)
Tim Northover3b0846e2014-05-24 12:50:23 +00002336 return false;
Juergen Ributzkac83265a2014-08-21 18:02:25 +00002337 bool CondIsKill = hasTrivialKill(TI->getOperand(0));
Tim Northover3b0846e2014-05-24 12:50:23 +00002338
2339 // Issue an extract_subreg to get the lower 32-bits.
Juergen Ributzkac83265a2014-08-21 18:02:25 +00002340 if (SrcVT == MVT::i64) {
Juergen Ributzka88e32512014-09-03 20:56:59 +00002341 CondReg = fastEmitInst_extractsubreg(MVT::i32, CondReg, CondIsKill,
Tim Northover3b0846e2014-05-24 12:50:23 +00002342 AArch64::sub_32);
Juergen Ributzkac83265a2014-08-21 18:02:25 +00002343 CondIsKill = true;
2344 }
Tim Northover3b0846e2014-05-24 12:50:23 +00002345
Juergen Ributzka1dbc15f2014-09-04 01:29:18 +00002346 unsigned ANDReg = emitAnd_ri(MVT::i32, CondReg, CondIsKill, 1);
Juergen Ributzkac83265a2014-08-21 18:02:25 +00002347 assert(ANDReg && "Unexpected AND instruction emission failure.");
Juergen Ributzkac0886dd2014-08-19 22:29:55 +00002348 emitICmp_ri(MVT::i32, ANDReg, /*IsKill=*/true, 0);
Tim Northover3b0846e2014-05-24 12:50:23 +00002349
Tim Northover3b0846e2014-05-24 12:50:23 +00002350 if (FuncInfo.MBB->isLayoutSuccessor(TBB)) {
2351 std::swap(TBB, FBB);
2352 CC = AArch64CC::EQ;
2353 }
2354 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(AArch64::Bcc))
2355 .addImm(CC)
2356 .addMBB(TBB);
Juergen Ributzka50a40052014-08-01 18:39:24 +00002357
2358 // Obtain the branch weight and add the TrueBB to the successor list.
2359 uint32_t BranchWeight = 0;
2360 if (FuncInfo.BPI)
2361 BranchWeight = FuncInfo.BPI->getEdgeWeight(BI->getParent(),
2362 TBB->getBasicBlock());
2363 FuncInfo.MBB->addSuccessor(TBB, BranchWeight);
2364
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00002365 fastEmitBranch(FBB, DbgLoc);
Tim Northover3b0846e2014-05-24 12:50:23 +00002366 return true;
2367 }
Juergen Ributzkafb3e1432014-09-17 17:46:47 +00002368 } else if (const auto *CI = dyn_cast<ConstantInt>(BI->getCondition())) {
Tim Northover3b0846e2014-05-24 12:50:23 +00002369 uint64_t Imm = CI->getZExtValue();
2370 MachineBasicBlock *Target = (Imm == 0) ? FBB : TBB;
2371 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(AArch64::B))
2372 .addMBB(Target);
Juergen Ributzka50a40052014-08-01 18:39:24 +00002373
2374 // Obtain the branch weight and add the target to the successor list.
2375 uint32_t BranchWeight = 0;
2376 if (FuncInfo.BPI)
2377 BranchWeight = FuncInfo.BPI->getEdgeWeight(BI->getParent(),
2378 Target->getBasicBlock());
2379 FuncInfo.MBB->addSuccessor(Target, BranchWeight);
Tim Northover3b0846e2014-05-24 12:50:23 +00002380 return true;
Juergen Ributzkaad2109a2014-07-30 22:04:34 +00002381 } else if (foldXALUIntrinsic(CC, I, BI->getCondition())) {
2382 // Fake request the condition, otherwise the intrinsic might be completely
2383 // optimized away.
2384 unsigned CondReg = getRegForValue(BI->getCondition());
2385 if (!CondReg)
2386 return false;
2387
2388 // Emit the branch.
2389 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(AArch64::Bcc))
2390 .addImm(CC)
2391 .addMBB(TBB);
Juergen Ributzka50a40052014-08-01 18:39:24 +00002392
2393 // Obtain the branch weight and add the TrueBB to the successor list.
2394 uint32_t BranchWeight = 0;
2395 if (FuncInfo.BPI)
2396 BranchWeight = FuncInfo.BPI->getEdgeWeight(BI->getParent(),
2397 TBB->getBasicBlock());
2398 FuncInfo.MBB->addSuccessor(TBB, BranchWeight);
Juergen Ributzkaad2109a2014-07-30 22:04:34 +00002399
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00002400 fastEmitBranch(FBB, DbgLoc);
Juergen Ributzkaad2109a2014-07-30 22:04:34 +00002401 return true;
Tim Northover3b0846e2014-05-24 12:50:23 +00002402 }
2403
2404 unsigned CondReg = getRegForValue(BI->getCondition());
2405 if (CondReg == 0)
2406 return false;
Juergen Ributzkac0886dd2014-08-19 22:29:55 +00002407 bool CondRegIsKill = hasTrivialKill(BI->getCondition());
Tim Northover3b0846e2014-05-24 12:50:23 +00002408
2409 // We've been divorced from our compare! Our block was split, and
2410 // now our compare lives in a predecessor block. We musn't
2411 // re-compare here, as the children of the compare aren't guaranteed
2412 // live across the block boundary (we *could* check for this).
2413 // Regardless, the compare has been done in the predecessor block,
2414 // and it left a value for us in a virtual register. Ergo, we test
2415 // the one-bit value left in the virtual register.
Juergen Ributzkac0886dd2014-08-19 22:29:55 +00002416 emitICmp_ri(MVT::i32, CondReg, CondRegIsKill, 0);
Tim Northover3b0846e2014-05-24 12:50:23 +00002417
Tim Northover3b0846e2014-05-24 12:50:23 +00002418 if (FuncInfo.MBB->isLayoutSuccessor(TBB)) {
2419 std::swap(TBB, FBB);
2420 CC = AArch64CC::EQ;
2421 }
2422
2423 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(AArch64::Bcc))
2424 .addImm(CC)
2425 .addMBB(TBB);
Juergen Ributzka50a40052014-08-01 18:39:24 +00002426
2427 // Obtain the branch weight and add the TrueBB to the successor list.
2428 uint32_t BranchWeight = 0;
2429 if (FuncInfo.BPI)
2430 BranchWeight = FuncInfo.BPI->getEdgeWeight(BI->getParent(),
2431 TBB->getBasicBlock());
2432 FuncInfo.MBB->addSuccessor(TBB, BranchWeight);
2433
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00002434 fastEmitBranch(FBB, DbgLoc);
Tim Northover3b0846e2014-05-24 12:50:23 +00002435 return true;
2436}
2437
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00002438bool AArch64FastISel::selectIndirectBr(const Instruction *I) {
Tim Northover3b0846e2014-05-24 12:50:23 +00002439 const IndirectBrInst *BI = cast<IndirectBrInst>(I);
2440 unsigned AddrReg = getRegForValue(BI->getOperand(0));
2441 if (AddrReg == 0)
2442 return false;
2443
2444 // Emit the indirect branch.
Juergen Ributzkaaddb75a2014-08-21 20:57:57 +00002445 const MCInstrDesc &II = TII.get(AArch64::BR);
2446 AddrReg = constrainOperandRegClass(II, AddrReg, II.getNumDefs());
2447 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, II).addReg(AddrReg);
Tim Northover3b0846e2014-05-24 12:50:23 +00002448
2449 // Make sure the CFG is up-to-date.
Pete Cooper3ae0ee52015-08-05 17:43:01 +00002450 for (auto *Succ : BI->successors())
2451 FuncInfo.MBB->addSuccessor(FuncInfo.MBBMap[Succ]);
Tim Northover3b0846e2014-05-24 12:50:23 +00002452
2453 return true;
2454}
2455
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00002456bool AArch64FastISel::selectCmp(const Instruction *I) {
Tim Northover3b0846e2014-05-24 12:50:23 +00002457 const CmpInst *CI = cast<CmpInst>(I);
2458
Juergen Ributzka8984f482014-09-15 20:47:16 +00002459 // Try to optimize or fold the cmp.
2460 CmpInst::Predicate Predicate = optimizeCmpPredicate(CI);
2461 unsigned ResultReg = 0;
2462 switch (Predicate) {
2463 default:
2464 break;
2465 case CmpInst::FCMP_FALSE:
2466 ResultReg = createResultReg(&AArch64::GPR32RegClass);
2467 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
2468 TII.get(TargetOpcode::COPY), ResultReg)
2469 .addReg(AArch64::WZR, getKillRegState(true));
2470 break;
2471 case CmpInst::FCMP_TRUE:
2472 ResultReg = fastEmit_i(MVT::i32, MVT::i32, ISD::Constant, 1);
2473 break;
2474 }
2475
2476 if (ResultReg) {
2477 updateValueMap(I, ResultReg);
2478 return true;
2479 }
Tim Northover3b0846e2014-05-24 12:50:23 +00002480
2481 // Emit the cmp.
Juergen Ributzkac0886dd2014-08-19 22:29:55 +00002482 if (!emitCmp(CI->getOperand(0), CI->getOperand(1), CI->isUnsigned()))
Tim Northover3b0846e2014-05-24 12:50:23 +00002483 return false;
2484
Juergen Ributzka8984f482014-09-15 20:47:16 +00002485 ResultReg = createResultReg(&AArch64::GPR32RegClass);
2486
2487 // FCMP_UEQ and FCMP_ONE cannot be checked with a single instruction. These
2488 // condition codes are inverted, because they are used by CSINC.
2489 static unsigned CondCodeTable[2][2] = {
2490 { AArch64CC::NE, AArch64CC::VC },
2491 { AArch64CC::PL, AArch64CC::LE }
2492 };
2493 unsigned *CondCodes = nullptr;
2494 switch (Predicate) {
2495 default:
2496 break;
2497 case CmpInst::FCMP_UEQ:
2498 CondCodes = &CondCodeTable[0][0];
2499 break;
2500 case CmpInst::FCMP_ONE:
2501 CondCodes = &CondCodeTable[1][0];
2502 break;
2503 }
2504
2505 if (CondCodes) {
2506 unsigned TmpReg1 = createResultReg(&AArch64::GPR32RegClass);
2507 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(AArch64::CSINCWr),
2508 TmpReg1)
2509 .addReg(AArch64::WZR, getKillRegState(true))
2510 .addReg(AArch64::WZR, getKillRegState(true))
2511 .addImm(CondCodes[0]);
2512 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(AArch64::CSINCWr),
2513 ResultReg)
2514 .addReg(TmpReg1, getKillRegState(true))
2515 .addReg(AArch64::WZR, getKillRegState(true))
2516 .addImm(CondCodes[1]);
2517
2518 updateValueMap(I, ResultReg);
2519 return true;
2520 }
2521
Tim Northover3b0846e2014-05-24 12:50:23 +00002522 // Now set a register based on the comparison.
Juergen Ributzka8984f482014-09-15 20:47:16 +00002523 AArch64CC::CondCode CC = getCompareCC(Predicate);
2524 assert((CC != AArch64CC::AL) && "Unexpected condition code.");
Tim Northover3b0846e2014-05-24 12:50:23 +00002525 AArch64CC::CondCode invertedCC = getInvertedCondCode(CC);
Tim Northover3b0846e2014-05-24 12:50:23 +00002526 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(AArch64::CSINCWr),
2527 ResultReg)
Juergen Ributzka8984f482014-09-15 20:47:16 +00002528 .addReg(AArch64::WZR, getKillRegState(true))
2529 .addReg(AArch64::WZR, getKillRegState(true))
Tim Northover3b0846e2014-05-24 12:50:23 +00002530 .addImm(invertedCC);
2531
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00002532 updateValueMap(I, ResultReg);
Tim Northover3b0846e2014-05-24 12:50:23 +00002533 return true;
2534}
2535
Juergen Ributzka957a1452014-11-13 00:36:46 +00002536/// \brief Optimize selects of i1 if one of the operands has a 'true' or 'false'
2537/// value.
2538bool AArch64FastISel::optimizeSelect(const SelectInst *SI) {
2539 if (!SI->getType()->isIntegerTy(1))
2540 return false;
2541
2542 const Value *Src1Val, *Src2Val;
2543 unsigned Opc = 0;
2544 bool NeedExtraOp = false;
2545 if (auto *CI = dyn_cast<ConstantInt>(SI->getTrueValue())) {
2546 if (CI->isOne()) {
2547 Src1Val = SI->getCondition();
2548 Src2Val = SI->getFalseValue();
2549 Opc = AArch64::ORRWrr;
2550 } else {
2551 assert(CI->isZero());
2552 Src1Val = SI->getFalseValue();
2553 Src2Val = SI->getCondition();
2554 Opc = AArch64::BICWrr;
2555 }
2556 } else if (auto *CI = dyn_cast<ConstantInt>(SI->getFalseValue())) {
2557 if (CI->isOne()) {
2558 Src1Val = SI->getCondition();
2559 Src2Val = SI->getTrueValue();
2560 Opc = AArch64::ORRWrr;
2561 NeedExtraOp = true;
2562 } else {
2563 assert(CI->isZero());
2564 Src1Val = SI->getCondition();
2565 Src2Val = SI->getTrueValue();
2566 Opc = AArch64::ANDWrr;
2567 }
2568 }
2569
2570 if (!Opc)
2571 return false;
2572
2573 unsigned Src1Reg = getRegForValue(Src1Val);
2574 if (!Src1Reg)
2575 return false;
2576 bool Src1IsKill = hasTrivialKill(Src1Val);
2577
2578 unsigned Src2Reg = getRegForValue(Src2Val);
2579 if (!Src2Reg)
2580 return false;
2581 bool Src2IsKill = hasTrivialKill(Src2Val);
2582
2583 if (NeedExtraOp) {
2584 Src1Reg = emitLogicalOp_ri(ISD::XOR, MVT::i32, Src1Reg, Src1IsKill, 1);
2585 Src1IsKill = true;
2586 }
Quentin Colombet0de23462015-05-01 21:34:57 +00002587 unsigned ResultReg = fastEmitInst_rr(Opc, &AArch64::GPR32RegClass, Src1Reg,
Juergen Ributzka957a1452014-11-13 00:36:46 +00002588 Src1IsKill, Src2Reg, Src2IsKill);
2589 updateValueMap(SI, ResultReg);
2590 return true;
2591}
2592
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00002593bool AArch64FastISel::selectSelect(const Instruction *I) {
Juergen Ributzkad1a042a2014-11-13 00:36:38 +00002594 assert(isa<SelectInst>(I) && "Expected a select instruction.");
2595 MVT VT;
2596 if (!isTypeSupported(I->getType(), VT))
Tim Northover3b0846e2014-05-24 12:50:23 +00002597 return false;
2598
Juergen Ributzkad1a042a2014-11-13 00:36:38 +00002599 unsigned Opc;
2600 const TargetRegisterClass *RC;
2601 switch (VT.SimpleTy) {
2602 default:
Tim Northover3b0846e2014-05-24 12:50:23 +00002603 return false;
Juergen Ributzkad1a042a2014-11-13 00:36:38 +00002604 case MVT::i1:
2605 case MVT::i8:
2606 case MVT::i16:
Juergen Ributzkaaddb75a2014-08-21 20:57:57 +00002607 case MVT::i32:
Juergen Ributzkad1a042a2014-11-13 00:36:38 +00002608 Opc = AArch64::CSELWr;
2609 RC = &AArch64::GPR32RegClass;
2610 break;
Juergen Ributzkaaddb75a2014-08-21 20:57:57 +00002611 case MVT::i64:
Juergen Ributzkad1a042a2014-11-13 00:36:38 +00002612 Opc = AArch64::CSELXr;
2613 RC = &AArch64::GPR64RegClass;
2614 break;
Juergen Ributzkaaddb75a2014-08-21 20:57:57 +00002615 case MVT::f32:
Juergen Ributzkad1a042a2014-11-13 00:36:38 +00002616 Opc = AArch64::FCSELSrrr;
2617 RC = &AArch64::FPR32RegClass;
2618 break;
Juergen Ributzkaaddb75a2014-08-21 20:57:57 +00002619 case MVT::f64:
Juergen Ributzkad1a042a2014-11-13 00:36:38 +00002620 Opc = AArch64::FCSELDrrr;
2621 RC = &AArch64::FPR64RegClass;
2622 break;
Juergen Ributzka3771fbb2014-07-30 22:04:37 +00002623 }
Tim Northover3b0846e2014-05-24 12:50:23 +00002624
Juergen Ributzkad1a042a2014-11-13 00:36:38 +00002625 const SelectInst *SI = cast<SelectInst>(I);
Juergen Ributzka3771fbb2014-07-30 22:04:37 +00002626 const Value *Cond = SI->getCondition();
Juergen Ributzka3771fbb2014-07-30 22:04:37 +00002627 AArch64CC::CondCode CC = AArch64CC::NE;
Juergen Ributzka424c5fd2014-11-13 00:36:43 +00002628 AArch64CC::CondCode ExtraCC = AArch64CC::AL;
Tim Northover3b0846e2014-05-24 12:50:23 +00002629
Juergen Ributzka957a1452014-11-13 00:36:46 +00002630 if (optimizeSelect(SI))
2631 return true;
2632
Juergen Ributzkad1a042a2014-11-13 00:36:38 +00002633 // Try to pickup the flags, so we don't have to emit another compare.
2634 if (foldXALUIntrinsic(CC, I, Cond)) {
2635 // Fake request the condition to force emission of the XALU intrinsic.
2636 unsigned CondReg = getRegForValue(Cond);
2637 if (!CondReg)
2638 return false;
Juergen Ributzka424c5fd2014-11-13 00:36:43 +00002639 } else if (isa<CmpInst>(Cond) && cast<CmpInst>(Cond)->hasOneUse() &&
2640 isValueAvailable(Cond)) {
2641 const auto *Cmp = cast<CmpInst>(Cond);
2642 // Try to optimize or fold the cmp.
2643 CmpInst::Predicate Predicate = optimizeCmpPredicate(Cmp);
2644 const Value *FoldSelect = nullptr;
2645 switch (Predicate) {
2646 default:
2647 break;
2648 case CmpInst::FCMP_FALSE:
2649 FoldSelect = SI->getFalseValue();
2650 break;
2651 case CmpInst::FCMP_TRUE:
2652 FoldSelect = SI->getTrueValue();
2653 break;
2654 }
2655
2656 if (FoldSelect) {
2657 unsigned SrcReg = getRegForValue(FoldSelect);
2658 if (!SrcReg)
2659 return false;
2660 unsigned UseReg = lookUpRegForValue(SI);
2661 if (UseReg)
2662 MRI.clearKillFlags(UseReg);
2663
2664 updateValueMap(I, SrcReg);
2665 return true;
2666 }
2667
2668 // Emit the cmp.
2669 if (!emitCmp(Cmp->getOperand(0), Cmp->getOperand(1), Cmp->isUnsigned()))
2670 return false;
2671
2672 // FCMP_UEQ and FCMP_ONE cannot be checked with a single select instruction.
2673 CC = getCompareCC(Predicate);
2674 switch (Predicate) {
2675 default:
2676 break;
2677 case CmpInst::FCMP_UEQ:
2678 ExtraCC = AArch64CC::EQ;
2679 CC = AArch64CC::VS;
2680 break;
2681 case CmpInst::FCMP_ONE:
2682 ExtraCC = AArch64CC::MI;
2683 CC = AArch64CC::GT;
2684 break;
2685 }
2686 assert((CC != AArch64CC::AL) && "Unexpected condition code.");
Juergen Ributzkad1a042a2014-11-13 00:36:38 +00002687 } else {
2688 unsigned CondReg = getRegForValue(Cond);
2689 if (!CondReg)
2690 return false;
2691 bool CondIsKill = hasTrivialKill(Cond);
Juergen Ributzka3771fbb2014-07-30 22:04:37 +00002692
Quentin Colombet329fa892015-04-30 22:27:20 +00002693 const MCInstrDesc &II = TII.get(AArch64::ANDSWri);
2694 CondReg = constrainOperandRegClass(II, CondReg, 1);
2695
Juergen Ributzkad1a042a2014-11-13 00:36:38 +00002696 // Emit a TST instruction (ANDS wzr, reg, #imm).
Quentin Colombet329fa892015-04-30 22:27:20 +00002697 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, II,
Juergen Ributzkad1a042a2014-11-13 00:36:38 +00002698 AArch64::WZR)
2699 .addReg(CondReg, getKillRegState(CondIsKill))
2700 .addImm(AArch64_AM::encodeLogicalImmediate(1, 32));
Tim Northover3b0846e2014-05-24 12:50:23 +00002701 }
2702
Juergen Ributzkad1a042a2014-11-13 00:36:38 +00002703 unsigned Src1Reg = getRegForValue(SI->getTrueValue());
2704 bool Src1IsKill = hasTrivialKill(SI->getTrueValue());
Juergen Ributzka3771fbb2014-07-30 22:04:37 +00002705
Juergen Ributzkad1a042a2014-11-13 00:36:38 +00002706 unsigned Src2Reg = getRegForValue(SI->getFalseValue());
2707 bool Src2IsKill = hasTrivialKill(SI->getFalseValue());
Juergen Ributzka3771fbb2014-07-30 22:04:37 +00002708
Juergen Ributzkad1a042a2014-11-13 00:36:38 +00002709 if (!Src1Reg || !Src2Reg)
Juergen Ributzka3771fbb2014-07-30 22:04:37 +00002710 return false;
2711
Juergen Ributzka424c5fd2014-11-13 00:36:43 +00002712 if (ExtraCC != AArch64CC::AL) {
2713 Src2Reg = fastEmitInst_rri(Opc, RC, Src1Reg, Src1IsKill, Src2Reg,
2714 Src2IsKill, ExtraCC);
2715 Src2IsKill = true;
2716 }
Juergen Ributzkad1a042a2014-11-13 00:36:38 +00002717 unsigned ResultReg = fastEmitInst_rri(Opc, RC, Src1Reg, Src1IsKill, Src2Reg,
2718 Src2IsKill, CC);
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00002719 updateValueMap(I, ResultReg);
Tim Northover3b0846e2014-05-24 12:50:23 +00002720 return true;
2721}
2722
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00002723bool AArch64FastISel::selectFPExt(const Instruction *I) {
Tim Northover3b0846e2014-05-24 12:50:23 +00002724 Value *V = I->getOperand(0);
2725 if (!I->getType()->isDoubleTy() || !V->getType()->isFloatTy())
2726 return false;
2727
2728 unsigned Op = getRegForValue(V);
2729 if (Op == 0)
2730 return false;
2731
2732 unsigned ResultReg = createResultReg(&AArch64::FPR64RegClass);
2733 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(AArch64::FCVTDSr),
2734 ResultReg).addReg(Op);
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00002735 updateValueMap(I, ResultReg);
Tim Northover3b0846e2014-05-24 12:50:23 +00002736 return true;
2737}
2738
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00002739bool AArch64FastISel::selectFPTrunc(const Instruction *I) {
Tim Northover3b0846e2014-05-24 12:50:23 +00002740 Value *V = I->getOperand(0);
2741 if (!I->getType()->isFloatTy() || !V->getType()->isDoubleTy())
2742 return false;
2743
2744 unsigned Op = getRegForValue(V);
2745 if (Op == 0)
2746 return false;
2747
2748 unsigned ResultReg = createResultReg(&AArch64::FPR32RegClass);
2749 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(AArch64::FCVTSDr),
2750 ResultReg).addReg(Op);
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00002751 updateValueMap(I, ResultReg);
Tim Northover3b0846e2014-05-24 12:50:23 +00002752 return true;
2753}
2754
2755// FPToUI and FPToSI
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00002756bool AArch64FastISel::selectFPToInt(const Instruction *I, bool Signed) {
Tim Northover3b0846e2014-05-24 12:50:23 +00002757 MVT DestVT;
2758 if (!isTypeLegal(I->getType(), DestVT) || DestVT.isVector())
2759 return false;
2760
2761 unsigned SrcReg = getRegForValue(I->getOperand(0));
2762 if (SrcReg == 0)
2763 return false;
2764
Mehdi Amini44ede332015-07-09 02:09:04 +00002765 EVT SrcVT = TLI.getValueType(DL, I->getOperand(0)->getType(), true);
Tim Northover3b0846e2014-05-24 12:50:23 +00002766 if (SrcVT == MVT::f128)
2767 return false;
2768
2769 unsigned Opc;
2770 if (SrcVT == MVT::f64) {
2771 if (Signed)
2772 Opc = (DestVT == MVT::i32) ? AArch64::FCVTZSUWDr : AArch64::FCVTZSUXDr;
2773 else
2774 Opc = (DestVT == MVT::i32) ? AArch64::FCVTZUUWDr : AArch64::FCVTZUUXDr;
2775 } else {
2776 if (Signed)
2777 Opc = (DestVT == MVT::i32) ? AArch64::FCVTZSUWSr : AArch64::FCVTZSUXSr;
2778 else
2779 Opc = (DestVT == MVT::i32) ? AArch64::FCVTZUUWSr : AArch64::FCVTZUUXSr;
2780 }
2781 unsigned ResultReg = createResultReg(
2782 DestVT == MVT::i32 ? &AArch64::GPR32RegClass : &AArch64::GPR64RegClass);
2783 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(Opc), ResultReg)
2784 .addReg(SrcReg);
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00002785 updateValueMap(I, ResultReg);
Tim Northover3b0846e2014-05-24 12:50:23 +00002786 return true;
2787}
2788
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00002789bool AArch64FastISel::selectIntToFP(const Instruction *I, bool Signed) {
Tim Northover3b0846e2014-05-24 12:50:23 +00002790 MVT DestVT;
2791 if (!isTypeLegal(I->getType(), DestVT) || DestVT.isVector())
2792 return false;
2793 assert ((DestVT == MVT::f32 || DestVT == MVT::f64) &&
2794 "Unexpected value type.");
2795
2796 unsigned SrcReg = getRegForValue(I->getOperand(0));
Juergen Ributzkaaddb75a2014-08-21 20:57:57 +00002797 if (!SrcReg)
Tim Northover3b0846e2014-05-24 12:50:23 +00002798 return false;
Juergen Ributzkaaddb75a2014-08-21 20:57:57 +00002799 bool SrcIsKill = hasTrivialKill(I->getOperand(0));
Tim Northover3b0846e2014-05-24 12:50:23 +00002800
Mehdi Amini44ede332015-07-09 02:09:04 +00002801 EVT SrcVT = TLI.getValueType(DL, I->getOperand(0)->getType(), true);
Tim Northover3b0846e2014-05-24 12:50:23 +00002802
2803 // Handle sign-extension.
2804 if (SrcVT == MVT::i16 || SrcVT == MVT::i8 || SrcVT == MVT::i1) {
2805 SrcReg =
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00002806 emitIntExt(SrcVT.getSimpleVT(), SrcReg, MVT::i32, /*isZExt*/ !Signed);
Juergen Ributzkaaddb75a2014-08-21 20:57:57 +00002807 if (!SrcReg)
Tim Northover3b0846e2014-05-24 12:50:23 +00002808 return false;
Juergen Ributzkaaddb75a2014-08-21 20:57:57 +00002809 SrcIsKill = true;
Tim Northover3b0846e2014-05-24 12:50:23 +00002810 }
2811
Tim Northover3b0846e2014-05-24 12:50:23 +00002812 unsigned Opc;
2813 if (SrcVT == MVT::i64) {
2814 if (Signed)
2815 Opc = (DestVT == MVT::f32) ? AArch64::SCVTFUXSri : AArch64::SCVTFUXDri;
2816 else
2817 Opc = (DestVT == MVT::f32) ? AArch64::UCVTFUXSri : AArch64::UCVTFUXDri;
2818 } else {
2819 if (Signed)
2820 Opc = (DestVT == MVT::f32) ? AArch64::SCVTFUWSri : AArch64::SCVTFUWDri;
2821 else
2822 Opc = (DestVT == MVT::f32) ? AArch64::UCVTFUWSri : AArch64::UCVTFUWDri;
2823 }
2824
Juergen Ributzka88e32512014-09-03 20:56:59 +00002825 unsigned ResultReg = fastEmitInst_r(Opc, TLI.getRegClassFor(DestVT), SrcReg,
Juergen Ributzkaaddb75a2014-08-21 20:57:57 +00002826 SrcIsKill);
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00002827 updateValueMap(I, ResultReg);
Tim Northover3b0846e2014-05-24 12:50:23 +00002828 return true;
2829}
2830
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00002831bool AArch64FastISel::fastLowerArguments() {
Juergen Ributzkaa126d1e2014-08-05 05:43:48 +00002832 if (!FuncInfo.CanLowerReturn)
2833 return false;
2834
2835 const Function *F = FuncInfo.Fn;
2836 if (F->isVarArg())
2837 return false;
2838
2839 CallingConv::ID CC = F->getCallingConv();
2840 if (CC != CallingConv::C)
2841 return false;
2842
Juergen Ributzka59e631c2014-09-16 00:25:30 +00002843 // Only handle simple cases of up to 8 GPR and FPR each.
Juergen Ributzkaa126d1e2014-08-05 05:43:48 +00002844 unsigned GPRCnt = 0;
2845 unsigned FPRCnt = 0;
2846 unsigned Idx = 0;
2847 for (auto const &Arg : F->args()) {
2848 // The first argument is at index 1.
2849 ++Idx;
2850 if (F->getAttributes().hasAttribute(Idx, Attribute::ByVal) ||
2851 F->getAttributes().hasAttribute(Idx, Attribute::InReg) ||
2852 F->getAttributes().hasAttribute(Idx, Attribute::StructRet) ||
2853 F->getAttributes().hasAttribute(Idx, Attribute::Nest))
2854 return false;
2855
2856 Type *ArgTy = Arg.getType();
Juergen Ributzka59e631c2014-09-16 00:25:30 +00002857 if (ArgTy->isStructTy() || ArgTy->isArrayTy())
Juergen Ributzkaa126d1e2014-08-05 05:43:48 +00002858 return false;
2859
Mehdi Amini44ede332015-07-09 02:09:04 +00002860 EVT ArgVT = TLI.getValueType(DL, ArgTy);
Juergen Ributzka59e631c2014-09-16 00:25:30 +00002861 if (!ArgVT.isSimple())
2862 return false;
2863
2864 MVT VT = ArgVT.getSimpleVT().SimpleTy;
2865 if (VT.isFloatingPoint() && !Subtarget->hasFPARMv8())
2866 return false;
2867
2868 if (VT.isVector() &&
2869 (!Subtarget->hasNEON() || !Subtarget->isLittleEndian()))
2870 return false;
2871
2872 if (VT >= MVT::i1 && VT <= MVT::i64)
Juergen Ributzkaa126d1e2014-08-05 05:43:48 +00002873 ++GPRCnt;
Juergen Ributzka59e631c2014-09-16 00:25:30 +00002874 else if ((VT >= MVT::f16 && VT <= MVT::f64) || VT.is64BitVector() ||
2875 VT.is128BitVector())
Juergen Ributzkaa126d1e2014-08-05 05:43:48 +00002876 ++FPRCnt;
Juergen Ributzka59e631c2014-09-16 00:25:30 +00002877 else
2878 return false;
Juergen Ributzkaa126d1e2014-08-05 05:43:48 +00002879
2880 if (GPRCnt > 8 || FPRCnt > 8)
2881 return false;
2882 }
2883
Juergen Ributzka59e631c2014-09-16 00:25:30 +00002884 static const MCPhysReg Registers[6][8] = {
Juergen Ributzkaa126d1e2014-08-05 05:43:48 +00002885 { AArch64::W0, AArch64::W1, AArch64::W2, AArch64::W3, AArch64::W4,
2886 AArch64::W5, AArch64::W6, AArch64::W7 },
2887 { AArch64::X0, AArch64::X1, AArch64::X2, AArch64::X3, AArch64::X4,
2888 AArch64::X5, AArch64::X6, AArch64::X7 },
2889 { AArch64::H0, AArch64::H1, AArch64::H2, AArch64::H3, AArch64::H4,
2890 AArch64::H5, AArch64::H6, AArch64::H7 },
2891 { AArch64::S0, AArch64::S1, AArch64::S2, AArch64::S3, AArch64::S4,
2892 AArch64::S5, AArch64::S6, AArch64::S7 },
2893 { AArch64::D0, AArch64::D1, AArch64::D2, AArch64::D3, AArch64::D4,
Juergen Ributzka59e631c2014-09-16 00:25:30 +00002894 AArch64::D5, AArch64::D6, AArch64::D7 },
2895 { AArch64::Q0, AArch64::Q1, AArch64::Q2, AArch64::Q3, AArch64::Q4,
2896 AArch64::Q5, AArch64::Q6, AArch64::Q7 }
Juergen Ributzkaa126d1e2014-08-05 05:43:48 +00002897 };
2898
2899 unsigned GPRIdx = 0;
2900 unsigned FPRIdx = 0;
2901 for (auto const &Arg : F->args()) {
Mehdi Amini44ede332015-07-09 02:09:04 +00002902 MVT VT = TLI.getSimpleValueType(DL, Arg.getType());
Juergen Ributzkaa126d1e2014-08-05 05:43:48 +00002903 unsigned SrcReg;
Juergen Ributzka59e631c2014-09-16 00:25:30 +00002904 const TargetRegisterClass *RC;
2905 if (VT >= MVT::i1 && VT <= MVT::i32) {
2906 SrcReg = Registers[0][GPRIdx++];
2907 RC = &AArch64::GPR32RegClass;
2908 VT = MVT::i32;
2909 } else if (VT == MVT::i64) {
2910 SrcReg = Registers[1][GPRIdx++];
2911 RC = &AArch64::GPR64RegClass;
2912 } else if (VT == MVT::f16) {
2913 SrcReg = Registers[2][FPRIdx++];
2914 RC = &AArch64::FPR16RegClass;
2915 } else if (VT == MVT::f32) {
2916 SrcReg = Registers[3][FPRIdx++];
2917 RC = &AArch64::FPR32RegClass;
2918 } else if ((VT == MVT::f64) || VT.is64BitVector()) {
2919 SrcReg = Registers[4][FPRIdx++];
2920 RC = &AArch64::FPR64RegClass;
2921 } else if (VT.is128BitVector()) {
2922 SrcReg = Registers[5][FPRIdx++];
2923 RC = &AArch64::FPR128RegClass;
2924 } else
2925 llvm_unreachable("Unexpected value type.");
Juergen Ributzkaa126d1e2014-08-05 05:43:48 +00002926
Juergen Ributzkaa126d1e2014-08-05 05:43:48 +00002927 unsigned DstReg = FuncInfo.MF->addLiveIn(SrcReg, RC);
2928 // FIXME: Unfortunately it's necessary to emit a copy from the livein copy.
2929 // Without this, EmitLiveInCopies may eliminate the livein if its only
2930 // use is a bitcast (which isn't turned into an instruction).
2931 unsigned ResultReg = createResultReg(RC);
2932 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
2933 TII.get(TargetOpcode::COPY), ResultReg)
Juergen Ributzkaaddb75a2014-08-21 20:57:57 +00002934 .addReg(DstReg, getKillRegState(true));
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00002935 updateValueMap(&Arg, ResultReg);
Juergen Ributzkaa126d1e2014-08-05 05:43:48 +00002936 }
2937 return true;
2938}
2939
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00002940bool AArch64FastISel::processCallArgs(CallLoweringInfo &CLI,
Juergen Ributzka2581fa52014-07-22 23:14:58 +00002941 SmallVectorImpl<MVT> &OutVTs,
2942 unsigned &NumBytes) {
2943 CallingConv::ID CC = CLI.CallConv;
Tim Northover3b0846e2014-05-24 12:50:23 +00002944 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopherb5217502014-08-06 18:45:26 +00002945 CCState CCInfo(CC, false, *FuncInfo.MF, ArgLocs, *Context);
Juergen Ributzka2581fa52014-07-22 23:14:58 +00002946 CCInfo.AnalyzeCallOperands(OutVTs, CLI.OutFlags, CCAssignFnForCall(CC));
Tim Northover3b0846e2014-05-24 12:50:23 +00002947
2948 // Get a count of how many bytes are to be pushed on the stack.
2949 NumBytes = CCInfo.getNextStackOffset();
2950
2951 // Issue CALLSEQ_START
2952 unsigned AdjStackDown = TII.getCallFrameSetupOpcode();
2953 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(AdjStackDown))
Juergen Ributzka2581fa52014-07-22 23:14:58 +00002954 .addImm(NumBytes);
Tim Northover3b0846e2014-05-24 12:50:23 +00002955
2956 // Process the args.
Pete Cooper7be8f8f2015-08-03 19:04:32 +00002957 for (CCValAssign &VA : ArgLocs) {
Juergen Ributzka2581fa52014-07-22 23:14:58 +00002958 const Value *ArgVal = CLI.OutVals[VA.getValNo()];
2959 MVT ArgVT = OutVTs[VA.getValNo()];
2960
2961 unsigned ArgReg = getRegForValue(ArgVal);
2962 if (!ArgReg)
2963 return false;
Tim Northover3b0846e2014-05-24 12:50:23 +00002964
2965 // Handle arg promotion: SExt, ZExt, AExt.
2966 switch (VA.getLocInfo()) {
2967 case CCValAssign::Full:
2968 break;
2969 case CCValAssign::SExt: {
2970 MVT DestVT = VA.getLocVT();
2971 MVT SrcVT = ArgVT;
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00002972 ArgReg = emitIntExt(SrcVT, ArgReg, DestVT, /*isZExt=*/false);
Juergen Ributzka2581fa52014-07-22 23:14:58 +00002973 if (!ArgReg)
Tim Northover3b0846e2014-05-24 12:50:23 +00002974 return false;
Tim Northover3b0846e2014-05-24 12:50:23 +00002975 break;
2976 }
2977 case CCValAssign::AExt:
2978 // Intentional fall-through.
2979 case CCValAssign::ZExt: {
2980 MVT DestVT = VA.getLocVT();
2981 MVT SrcVT = ArgVT;
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00002982 ArgReg = emitIntExt(SrcVT, ArgReg, DestVT, /*isZExt=*/true);
Juergen Ributzka2581fa52014-07-22 23:14:58 +00002983 if (!ArgReg)
Tim Northover3b0846e2014-05-24 12:50:23 +00002984 return false;
Tim Northover3b0846e2014-05-24 12:50:23 +00002985 break;
2986 }
2987 default:
2988 llvm_unreachable("Unknown arg promotion!");
2989 }
2990
2991 // Now copy/store arg to correct locations.
2992 if (VA.isRegLoc() && !VA.needsCustom()) {
2993 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Juergen Ributzka2581fa52014-07-22 23:14:58 +00002994 TII.get(TargetOpcode::COPY), VA.getLocReg()).addReg(ArgReg);
2995 CLI.OutRegs.push_back(VA.getLocReg());
Tim Northover3b0846e2014-05-24 12:50:23 +00002996 } else if (VA.needsCustom()) {
2997 // FIXME: Handle custom args.
2998 return false;
2999 } else {
3000 assert(VA.isMemLoc() && "Assuming store on stack.");
3001
Juergen Ributzka39032672014-07-31 00:11:11 +00003002 // Don't emit stores for undef values.
3003 if (isa<UndefValue>(ArgVal))
3004 continue;
3005
Tim Northover3b0846e2014-05-24 12:50:23 +00003006 // Need to store on the stack.
Tim Northover6890add2014-06-03 13:54:53 +00003007 unsigned ArgSize = (ArgVT.getSizeInBits() + 7) / 8;
Tim Northover3b0846e2014-05-24 12:50:23 +00003008
3009 unsigned BEAlign = 0;
3010 if (ArgSize < 8 && !Subtarget->isLittleEndian())
3011 BEAlign = 8 - ArgSize;
3012
3013 Address Addr;
3014 Addr.setKind(Address::RegBase);
3015 Addr.setReg(AArch64::SP);
3016 Addr.setOffset(VA.getLocMemOffset() + BEAlign);
3017
Juergen Ributzka241fd482014-08-08 17:24:10 +00003018 unsigned Alignment = DL.getABITypeAlignment(ArgVal->getType());
3019 MachineMemOperand *MMO = FuncInfo.MF->getMachineMemOperand(
3020 MachinePointerInfo::getStack(Addr.getOffset()),
3021 MachineMemOperand::MOStore, ArgVT.getStoreSize(), Alignment);
3022
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00003023 if (!emitStore(ArgVT, ArgReg, Addr, MMO))
Tim Northover3b0846e2014-05-24 12:50:23 +00003024 return false;
3025 }
3026 }
3027 return true;
3028}
3029
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00003030bool AArch64FastISel::finishCall(CallLoweringInfo &CLI, MVT RetVT,
Juergen Ributzka1b014502014-07-23 20:03:13 +00003031 unsigned NumBytes) {
Juergen Ributzka2581fa52014-07-22 23:14:58 +00003032 CallingConv::ID CC = CLI.CallConv;
Juergen Ributzka2581fa52014-07-22 23:14:58 +00003033
Tim Northover3b0846e2014-05-24 12:50:23 +00003034 // Issue CALLSEQ_END
3035 unsigned AdjStackUp = TII.getCallFrameDestroyOpcode();
3036 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(AdjStackUp))
Juergen Ributzka2581fa52014-07-22 23:14:58 +00003037 .addImm(NumBytes).addImm(0);
Tim Northover3b0846e2014-05-24 12:50:23 +00003038
3039 // Now the return value.
3040 if (RetVT != MVT::isVoid) {
3041 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopherb5217502014-08-06 18:45:26 +00003042 CCState CCInfo(CC, false, *FuncInfo.MF, RVLocs, *Context);
Tim Northover3b0846e2014-05-24 12:50:23 +00003043 CCInfo.AnalyzeCallResult(RetVT, CCAssignFnForCall(CC));
3044
3045 // Only handle a single return value.
3046 if (RVLocs.size() != 1)
3047 return false;
3048
3049 // Copy all of the result registers out of their specified physreg.
3050 MVT CopyVT = RVLocs[0].getValVT();
Pete Cooper19d704d2015-04-16 21:19:36 +00003051
3052 // TODO: Handle big-endian results
3053 if (CopyVT.isVector() && !Subtarget->isLittleEndian())
3054 return false;
3055
Tim Northover3b0846e2014-05-24 12:50:23 +00003056 unsigned ResultReg = createResultReg(TLI.getRegClassFor(CopyVT));
3057 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Juergen Ributzka2581fa52014-07-22 23:14:58 +00003058 TII.get(TargetOpcode::COPY), ResultReg)
Juergen Ributzkaaddb75a2014-08-21 20:57:57 +00003059 .addReg(RVLocs[0].getLocReg());
Juergen Ributzka2581fa52014-07-22 23:14:58 +00003060 CLI.InRegs.push_back(RVLocs[0].getLocReg());
Tim Northover3b0846e2014-05-24 12:50:23 +00003061
Juergen Ributzka2581fa52014-07-22 23:14:58 +00003062 CLI.ResultReg = ResultReg;
3063 CLI.NumResultRegs = 1;
Tim Northover3b0846e2014-05-24 12:50:23 +00003064 }
3065
3066 return true;
3067}
3068
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00003069bool AArch64FastISel::fastLowerCall(CallLoweringInfo &CLI) {
Juergen Ributzka2581fa52014-07-22 23:14:58 +00003070 CallingConv::ID CC = CLI.CallConv;
Akira Hatanakab74db092014-08-13 23:23:58 +00003071 bool IsTailCall = CLI.IsTailCall;
Juergen Ributzka2581fa52014-07-22 23:14:58 +00003072 bool IsVarArg = CLI.IsVarArg;
3073 const Value *Callee = CLI.Callee;
Rafael Espindolace4c2bc2015-06-23 12:21:54 +00003074 MCSymbol *Symbol = CLI.Symbol;
Tim Northover3b0846e2014-05-24 12:50:23 +00003075
Rafael Espindolace4c2bc2015-06-23 12:21:54 +00003076 if (!Callee && !Symbol)
Juergen Ributzkaafa034f2014-09-15 22:07:49 +00003077 return false;
3078
Akira Hatanakab74db092014-08-13 23:23:58 +00003079 // Allow SelectionDAG isel to handle tail calls.
3080 if (IsTailCall)
3081 return false;
3082
Juergen Ributzka052e6c22014-07-31 04:10:40 +00003083 CodeModel::Model CM = TM.getCodeModel();
3084 // Only support the small and large code model.
3085 if (CM != CodeModel::Small && CM != CodeModel::Large)
3086 return false;
3087
3088 // FIXME: Add large code model support for ELF.
3089 if (CM == CodeModel::Large && !Subtarget->isTargetMachO())
Tim Northover3b0846e2014-05-24 12:50:23 +00003090 return false;
3091
Tim Northover3b0846e2014-05-24 12:50:23 +00003092 // Let SDISel handle vararg functions.
Juergen Ributzka2581fa52014-07-22 23:14:58 +00003093 if (IsVarArg)
Tim Northover3b0846e2014-05-24 12:50:23 +00003094 return false;
3095
Juergen Ributzka2581fa52014-07-22 23:14:58 +00003096 // FIXME: Only handle *simple* calls for now.
Tim Northover3b0846e2014-05-24 12:50:23 +00003097 MVT RetVT;
Juergen Ributzka2581fa52014-07-22 23:14:58 +00003098 if (CLI.RetTy->isVoidTy())
Tim Northover3b0846e2014-05-24 12:50:23 +00003099 RetVT = MVT::isVoid;
Juergen Ributzka2581fa52014-07-22 23:14:58 +00003100 else if (!isTypeLegal(CLI.RetTy, RetVT))
Tim Northover3b0846e2014-05-24 12:50:23 +00003101 return false;
3102
Juergen Ributzka2581fa52014-07-22 23:14:58 +00003103 for (auto Flag : CLI.OutFlags)
3104 if (Flag.isInReg() || Flag.isSRet() || Flag.isNest() || Flag.isByVal())
3105 return false;
3106
Tim Northover3b0846e2014-05-24 12:50:23 +00003107 // Set up the argument vectors.
Juergen Ributzka2581fa52014-07-22 23:14:58 +00003108 SmallVector<MVT, 16> OutVTs;
3109 OutVTs.reserve(CLI.OutVals.size());
Tim Northover3b0846e2014-05-24 12:50:23 +00003110
Juergen Ributzka2581fa52014-07-22 23:14:58 +00003111 for (auto *Val : CLI.OutVals) {
3112 MVT VT;
3113 if (!isTypeLegal(Val->getType(), VT) &&
3114 !(VT == MVT::i1 || VT == MVT::i8 || VT == MVT::i16))
Tim Northover3b0846e2014-05-24 12:50:23 +00003115 return false;
3116
3117 // We don't handle vector parameters yet.
Juergen Ributzka2581fa52014-07-22 23:14:58 +00003118 if (VT.isVector() || VT.getSizeInBits() > 64)
Tim Northover3b0846e2014-05-24 12:50:23 +00003119 return false;
3120
Juergen Ributzka2581fa52014-07-22 23:14:58 +00003121 OutVTs.push_back(VT);
Tim Northover3b0846e2014-05-24 12:50:23 +00003122 }
3123
Juergen Ributzka052e6c22014-07-31 04:10:40 +00003124 Address Addr;
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00003125 if (Callee && !computeCallAddress(Callee, Addr))
Juergen Ributzka052e6c22014-07-31 04:10:40 +00003126 return false;
3127
Tim Northover3b0846e2014-05-24 12:50:23 +00003128 // Handle the arguments now that we've gotten them.
Tim Northover3b0846e2014-05-24 12:50:23 +00003129 unsigned NumBytes;
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00003130 if (!processCallArgs(CLI, OutVTs, NumBytes))
Tim Northover3b0846e2014-05-24 12:50:23 +00003131 return false;
3132
3133 // Issue the call.
3134 MachineInstrBuilder MIB;
Juergen Ributzka052e6c22014-07-31 04:10:40 +00003135 if (CM == CodeModel::Small) {
Juergen Ributzkac5c1c602014-08-29 23:48:06 +00003136 const MCInstrDesc &II = TII.get(Addr.getReg() ? AArch64::BLR : AArch64::BL);
3137 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, II);
Rafael Espindolace4c2bc2015-06-23 12:21:54 +00003138 if (Symbol)
3139 MIB.addSym(Symbol, 0);
Juergen Ributzka052e6c22014-07-31 04:10:40 +00003140 else if (Addr.getGlobalValue())
3141 MIB.addGlobalAddress(Addr.getGlobalValue(), 0, 0);
Juergen Ributzkac5c1c602014-08-29 23:48:06 +00003142 else if (Addr.getReg()) {
3143 unsigned Reg = constrainOperandRegClass(II, Addr.getReg(), 0);
3144 MIB.addReg(Reg);
3145 } else
Juergen Ributzka052e6c22014-07-31 04:10:40 +00003146 return false;
3147 } else {
3148 unsigned CallReg = 0;
Rafael Espindolace4c2bc2015-06-23 12:21:54 +00003149 if (Symbol) {
Juergen Ributzka052e6c22014-07-31 04:10:40 +00003150 unsigned ADRPReg = createResultReg(&AArch64::GPR64commonRegClass);
3151 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(AArch64::ADRP),
3152 ADRPReg)
Rafael Espindolace4c2bc2015-06-23 12:21:54 +00003153 .addSym(Symbol, AArch64II::MO_GOT | AArch64II::MO_PAGE);
Juergen Ributzka052e6c22014-07-31 04:10:40 +00003154
3155 CallReg = createResultReg(&AArch64::GPR64RegClass);
Rafael Espindolace4c2bc2015-06-23 12:21:54 +00003156 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
3157 TII.get(AArch64::LDRXui), CallReg)
3158 .addReg(ADRPReg)
3159 .addSym(Symbol,
3160 AArch64II::MO_GOT | AArch64II::MO_PAGEOFF | AArch64II::MO_NC);
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00003161 } else if (Addr.getGlobalValue())
3162 CallReg = materializeGV(Addr.getGlobalValue());
3163 else if (Addr.getReg())
Juergen Ributzka052e6c22014-07-31 04:10:40 +00003164 CallReg = Addr.getReg();
3165
3166 if (!CallReg)
3167 return false;
3168
Juergen Ributzkac5c1c602014-08-29 23:48:06 +00003169 const MCInstrDesc &II = TII.get(AArch64::BLR);
3170 CallReg = constrainOperandRegClass(II, CallReg, 0);
3171 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, II).addReg(CallReg);
Juergen Ributzka052e6c22014-07-31 04:10:40 +00003172 }
Tim Northover3b0846e2014-05-24 12:50:23 +00003173
3174 // Add implicit physical register uses to the call.
Juergen Ributzka2581fa52014-07-22 23:14:58 +00003175 for (auto Reg : CLI.OutRegs)
3176 MIB.addReg(Reg, RegState::Implicit);
Tim Northover3b0846e2014-05-24 12:50:23 +00003177
3178 // Add a register mask with the call-preserved registers.
3179 // Proper defs for return values will be added by setPhysRegsDeadExcept().
Eric Christopher9deb75d2015-03-11 22:42:13 +00003180 MIB.addRegMask(TRI.getCallPreservedMask(*FuncInfo.MF, CC));
Tim Northover3b0846e2014-05-24 12:50:23 +00003181
Juergen Ributzka052e6c22014-07-31 04:10:40 +00003182 CLI.Call = MIB;
3183
Tim Northover3b0846e2014-05-24 12:50:23 +00003184 // Finish off the call including any return values.
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00003185 return finishCall(CLI, RetVT, NumBytes);
Tim Northover3b0846e2014-05-24 12:50:23 +00003186}
3187
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00003188bool AArch64FastISel::isMemCpySmall(uint64_t Len, unsigned Alignment) {
Tim Northover3b0846e2014-05-24 12:50:23 +00003189 if (Alignment)
3190 return Len / Alignment <= 4;
3191 else
3192 return Len < 32;
3193}
3194
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00003195bool AArch64FastISel::tryEmitSmallMemCpy(Address Dest, Address Src,
Tim Northover3b0846e2014-05-24 12:50:23 +00003196 uint64_t Len, unsigned Alignment) {
3197 // Make sure we don't bloat code by inlining very large memcpy's.
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00003198 if (!isMemCpySmall(Len, Alignment))
Tim Northover3b0846e2014-05-24 12:50:23 +00003199 return false;
3200
3201 int64_t UnscaledOffset = 0;
3202 Address OrigDest = Dest;
3203 Address OrigSrc = Src;
3204
3205 while (Len) {
3206 MVT VT;
3207 if (!Alignment || Alignment >= 8) {
3208 if (Len >= 8)
3209 VT = MVT::i64;
3210 else if (Len >= 4)
3211 VT = MVT::i32;
3212 else if (Len >= 2)
3213 VT = MVT::i16;
3214 else {
3215 VT = MVT::i8;
3216 }
3217 } else {
3218 // Bound based on alignment.
3219 if (Len >= 4 && Alignment == 4)
3220 VT = MVT::i32;
3221 else if (Len >= 2 && Alignment == 2)
3222 VT = MVT::i16;
3223 else {
3224 VT = MVT::i8;
3225 }
3226 }
3227
Juergen Ributzkacd11a282014-10-14 20:36:02 +00003228 unsigned ResultReg = emitLoad(VT, VT, Src);
3229 if (!ResultReg)
Tim Northoverc19445d2014-06-10 09:52:40 +00003230 return false;
3231
Juergen Ributzkacd11a282014-10-14 20:36:02 +00003232 if (!emitStore(VT, ResultReg, Dest))
Tim Northoverc19445d2014-06-10 09:52:40 +00003233 return false;
Tim Northover3b0846e2014-05-24 12:50:23 +00003234
3235 int64_t Size = VT.getSizeInBits() / 8;
3236 Len -= Size;
3237 UnscaledOffset += Size;
3238
3239 // We need to recompute the unscaled offset for each iteration.
3240 Dest.setOffset(OrigDest.getOffset() + UnscaledOffset);
3241 Src.setOffset(OrigSrc.getOffset() + UnscaledOffset);
3242 }
3243
3244 return true;
3245}
3246
Juergen Ributzkaad2109a2014-07-30 22:04:34 +00003247/// \brief Check if it is possible to fold the condition from the XALU intrinsic
3248/// into the user. The condition code will only be updated on success.
3249bool AArch64FastISel::foldXALUIntrinsic(AArch64CC::CondCode &CC,
3250 const Instruction *I,
3251 const Value *Cond) {
3252 if (!isa<ExtractValueInst>(Cond))
3253 return false;
3254
3255 const auto *EV = cast<ExtractValueInst>(Cond);
3256 if (!isa<IntrinsicInst>(EV->getAggregateOperand()))
3257 return false;
3258
3259 const auto *II = cast<IntrinsicInst>(EV->getAggregateOperand());
3260 MVT RetVT;
3261 const Function *Callee = II->getCalledFunction();
3262 Type *RetTy =
3263 cast<StructType>(Callee->getReturnType())->getTypeAtIndex(0U);
3264 if (!isTypeLegal(RetTy, RetVT))
3265 return false;
3266
3267 if (RetVT != MVT::i32 && RetVT != MVT::i64)
3268 return false;
3269
Juergen Ributzka0f307672014-09-18 07:26:26 +00003270 const Value *LHS = II->getArgOperand(0);
3271 const Value *RHS = II->getArgOperand(1);
3272
3273 // Canonicalize immediate to the RHS.
3274 if (isa<ConstantInt>(LHS) && !isa<ConstantInt>(RHS) &&
3275 isCommutativeIntrinsic(II))
3276 std::swap(LHS, RHS);
3277
3278 // Simplify multiplies.
Pete Cooper9e1d3352015-05-20 17:16:39 +00003279 Intrinsic::ID IID = II->getIntrinsicID();
Juergen Ributzka0f307672014-09-18 07:26:26 +00003280 switch (IID) {
3281 default:
3282 break;
3283 case Intrinsic::smul_with_overflow:
3284 if (const auto *C = dyn_cast<ConstantInt>(RHS))
3285 if (C->getValue() == 2)
3286 IID = Intrinsic::sadd_with_overflow;
3287 break;
3288 case Intrinsic::umul_with_overflow:
3289 if (const auto *C = dyn_cast<ConstantInt>(RHS))
3290 if (C->getValue() == 2)
3291 IID = Intrinsic::uadd_with_overflow;
3292 break;
3293 }
3294
Juergen Ributzkaad2109a2014-07-30 22:04:34 +00003295 AArch64CC::CondCode TmpCC;
Juergen Ributzka0f307672014-09-18 07:26:26 +00003296 switch (IID) {
3297 default:
3298 return false;
3299 case Intrinsic::sadd_with_overflow:
3300 case Intrinsic::ssub_with_overflow:
3301 TmpCC = AArch64CC::VS;
3302 break;
3303 case Intrinsic::uadd_with_overflow:
3304 TmpCC = AArch64CC::HS;
3305 break;
3306 case Intrinsic::usub_with_overflow:
3307 TmpCC = AArch64CC::LO;
3308 break;
3309 case Intrinsic::smul_with_overflow:
3310 case Intrinsic::umul_with_overflow:
3311 TmpCC = AArch64CC::NE;
3312 break;
Juergen Ributzkaad2109a2014-07-30 22:04:34 +00003313 }
3314
3315 // Check if both instructions are in the same basic block.
Juergen Ributzkafb3e1432014-09-17 17:46:47 +00003316 if (!isValueAvailable(II))
Juergen Ributzkaad2109a2014-07-30 22:04:34 +00003317 return false;
3318
3319 // Make sure nothing is in the way
3320 BasicBlock::const_iterator Start = I;
3321 BasicBlock::const_iterator End = II;
3322 for (auto Itr = std::prev(Start); Itr != End; --Itr) {
3323 // We only expect extractvalue instructions between the intrinsic and the
3324 // instruction to be selected.
3325 if (!isa<ExtractValueInst>(Itr))
3326 return false;
3327
3328 // Check that the extractvalue operand comes from the intrinsic.
3329 const auto *EVI = cast<ExtractValueInst>(Itr);
3330 if (EVI->getAggregateOperand() != II)
3331 return false;
3332 }
3333
3334 CC = TmpCC;
3335 return true;
3336}
3337
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00003338bool AArch64FastISel::fastLowerIntrinsicCall(const IntrinsicInst *II) {
Tim Northover3b0846e2014-05-24 12:50:23 +00003339 // FIXME: Handle more intrinsics.
Juergen Ributzka2581fa52014-07-22 23:14:58 +00003340 switch (II->getIntrinsicID()) {
Juergen Ributzka5d6c43e2014-07-25 17:47:14 +00003341 default: return false;
3342 case Intrinsic::frameaddress: {
3343 MachineFrameInfo *MFI = FuncInfo.MF->getFrameInfo();
3344 MFI->setFrameAddressIsTaken(true);
3345
3346 const AArch64RegisterInfo *RegInfo =
Eric Christopher125898a2015-01-30 01:10:24 +00003347 static_cast<const AArch64RegisterInfo *>(Subtarget->getRegisterInfo());
Juergen Ributzka5d6c43e2014-07-25 17:47:14 +00003348 unsigned FramePtr = RegInfo->getFrameRegister(*(FuncInfo.MF));
Juergen Ributzkaaddb75a2014-08-21 20:57:57 +00003349 unsigned SrcReg = MRI.createVirtualRegister(&AArch64::GPR64RegClass);
3350 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
3351 TII.get(TargetOpcode::COPY), SrcReg).addReg(FramePtr);
Juergen Ributzka5d6c43e2014-07-25 17:47:14 +00003352 // Recursively load frame address
3353 // ldr x0, [fp]
3354 // ldr x0, [x0]
3355 // ldr x0, [x0]
3356 // ...
3357 unsigned DestReg;
3358 unsigned Depth = cast<ConstantInt>(II->getOperand(0))->getZExtValue();
3359 while (Depth--) {
Juergen Ributzka88e32512014-09-03 20:56:59 +00003360 DestReg = fastEmitInst_ri(AArch64::LDRXui, &AArch64::GPR64RegClass,
Juergen Ributzkaaddb75a2014-08-21 20:57:57 +00003361 SrcReg, /*IsKill=*/true, 0);
3362 assert(DestReg && "Unexpected LDR instruction emission failure.");
Juergen Ributzka5d6c43e2014-07-25 17:47:14 +00003363 SrcReg = DestReg;
3364 }
3365
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00003366 updateValueMap(II, SrcReg);
Juergen Ributzka5d6c43e2014-07-25 17:47:14 +00003367 return true;
3368 }
Tim Northover3b0846e2014-05-24 12:50:23 +00003369 case Intrinsic::memcpy:
3370 case Intrinsic::memmove: {
Juergen Ributzka2581fa52014-07-22 23:14:58 +00003371 const auto *MTI = cast<MemTransferInst>(II);
Tim Northover3b0846e2014-05-24 12:50:23 +00003372 // Don't handle volatile.
Juergen Ributzka2581fa52014-07-22 23:14:58 +00003373 if (MTI->isVolatile())
Tim Northover3b0846e2014-05-24 12:50:23 +00003374 return false;
3375
Juergen Ributzka843f14f2014-08-27 23:09:40 +00003376 // Disable inlining for memmove before calls to ComputeAddress. Otherwise,
Tim Northover3b0846e2014-05-24 12:50:23 +00003377 // we would emit dead code because we don't currently handle memmoves.
Juergen Ributzka2581fa52014-07-22 23:14:58 +00003378 bool IsMemCpy = (II->getIntrinsicID() == Intrinsic::memcpy);
3379 if (isa<ConstantInt>(MTI->getLength()) && IsMemCpy) {
Tim Northover3b0846e2014-05-24 12:50:23 +00003380 // Small memcpy's are common enough that we want to do them without a call
3381 // if possible.
Juergen Ributzka2581fa52014-07-22 23:14:58 +00003382 uint64_t Len = cast<ConstantInt>(MTI->getLength())->getZExtValue();
3383 unsigned Alignment = MTI->getAlignment();
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00003384 if (isMemCpySmall(Len, Alignment)) {
Tim Northover3b0846e2014-05-24 12:50:23 +00003385 Address Dest, Src;
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00003386 if (!computeAddress(MTI->getRawDest(), Dest) ||
3387 !computeAddress(MTI->getRawSource(), Src))
Tim Northover3b0846e2014-05-24 12:50:23 +00003388 return false;
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00003389 if (tryEmitSmallMemCpy(Dest, Src, Len, Alignment))
Tim Northover3b0846e2014-05-24 12:50:23 +00003390 return true;
3391 }
3392 }
3393
Juergen Ributzka2581fa52014-07-22 23:14:58 +00003394 if (!MTI->getLength()->getType()->isIntegerTy(64))
Tim Northover3b0846e2014-05-24 12:50:23 +00003395 return false;
3396
Juergen Ributzka2581fa52014-07-22 23:14:58 +00003397 if (MTI->getSourceAddressSpace() > 255 || MTI->getDestAddressSpace() > 255)
Tim Northover3b0846e2014-05-24 12:50:23 +00003398 // Fast instruction selection doesn't support the special
3399 // address spaces.
3400 return false;
3401
Juergen Ributzka2581fa52014-07-22 23:14:58 +00003402 const char *IntrMemName = isa<MemCpyInst>(II) ? "memcpy" : "memmove";
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00003403 return lowerCallTo(II, IntrMemName, II->getNumArgOperands() - 2);
Tim Northover3b0846e2014-05-24 12:50:23 +00003404 }
3405 case Intrinsic::memset: {
Juergen Ributzka2581fa52014-07-22 23:14:58 +00003406 const MemSetInst *MSI = cast<MemSetInst>(II);
Tim Northover3b0846e2014-05-24 12:50:23 +00003407 // Don't handle volatile.
Juergen Ributzka2581fa52014-07-22 23:14:58 +00003408 if (MSI->isVolatile())
Tim Northover3b0846e2014-05-24 12:50:23 +00003409 return false;
3410
Juergen Ributzka2581fa52014-07-22 23:14:58 +00003411 if (!MSI->getLength()->getType()->isIntegerTy(64))
Tim Northover3b0846e2014-05-24 12:50:23 +00003412 return false;
3413
Juergen Ributzka2581fa52014-07-22 23:14:58 +00003414 if (MSI->getDestAddressSpace() > 255)
Tim Northover3b0846e2014-05-24 12:50:23 +00003415 // Fast instruction selection doesn't support the special
3416 // address spaces.
3417 return false;
3418
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00003419 return lowerCallTo(II, "memset", II->getNumArgOperands() - 2);
Tim Northover3b0846e2014-05-24 12:50:23 +00003420 }
Juergen Ributzka993224a2014-09-15 22:33:06 +00003421 case Intrinsic::sin:
3422 case Intrinsic::cos:
3423 case Intrinsic::pow: {
3424 MVT RetVT;
3425 if (!isTypeLegal(II->getType(), RetVT))
3426 return false;
3427
3428 if (RetVT != MVT::f32 && RetVT != MVT::f64)
3429 return false;
3430
3431 static const RTLIB::Libcall LibCallTable[3][2] = {
3432 { RTLIB::SIN_F32, RTLIB::SIN_F64 },
3433 { RTLIB::COS_F32, RTLIB::COS_F64 },
3434 { RTLIB::POW_F32, RTLIB::POW_F64 }
3435 };
3436 RTLIB::Libcall LC;
3437 bool Is64Bit = RetVT == MVT::f64;
3438 switch (II->getIntrinsicID()) {
3439 default:
3440 llvm_unreachable("Unexpected intrinsic.");
3441 case Intrinsic::sin:
3442 LC = LibCallTable[0][Is64Bit];
3443 break;
3444 case Intrinsic::cos:
3445 LC = LibCallTable[1][Is64Bit];
3446 break;
3447 case Intrinsic::pow:
3448 LC = LibCallTable[2][Is64Bit];
3449 break;
3450 }
3451
3452 ArgListTy Args;
3453 Args.reserve(II->getNumArgOperands());
3454
3455 // Populate the argument list.
3456 for (auto &Arg : II->arg_operands()) {
3457 ArgListEntry Entry;
3458 Entry.Val = Arg;
3459 Entry.Ty = Arg->getType();
3460 Args.push_back(Entry);
3461 }
3462
3463 CallLoweringInfo CLI;
Rafael Espindolace4c2bc2015-06-23 12:21:54 +00003464 MCContext &Ctx = MF->getContext();
3465 CLI.setCallee(DL, Ctx, TLI.getLibcallCallingConv(LC), II->getType(),
Juergen Ributzka993224a2014-09-15 22:33:06 +00003466 TLI.getLibcallName(LC), std::move(Args));
3467 if (!lowerCallTo(CLI))
3468 return false;
3469 updateValueMap(II, CLI.ResultReg);
3470 return true;
3471 }
Juergen Ributzka89441b02014-11-11 23:10:44 +00003472 case Intrinsic::fabs: {
3473 MVT VT;
3474 if (!isTypeLegal(II->getType(), VT))
3475 return false;
3476
3477 unsigned Opc;
3478 switch (VT.SimpleTy) {
3479 default:
3480 return false;
3481 case MVT::f32:
3482 Opc = AArch64::FABSSr;
3483 break;
3484 case MVT::f64:
3485 Opc = AArch64::FABSDr;
3486 break;
3487 }
3488 unsigned SrcReg = getRegForValue(II->getOperand(0));
3489 if (!SrcReg)
3490 return false;
3491 bool SrcRegIsKill = hasTrivialKill(II->getOperand(0));
3492 unsigned ResultReg = createResultReg(TLI.getRegClassFor(VT));
3493 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(Opc), ResultReg)
3494 .addReg(SrcReg, getKillRegState(SrcRegIsKill));
3495 updateValueMap(II, ResultReg);
3496 return true;
3497 }
Tim Northover3b0846e2014-05-24 12:50:23 +00003498 case Intrinsic::trap: {
3499 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(AArch64::BRK))
3500 .addImm(1);
3501 return true;
3502 }
Juergen Ributzka130e77e2014-07-31 06:25:33 +00003503 case Intrinsic::sqrt: {
3504 Type *RetTy = II->getCalledFunction()->getReturnType();
3505
3506 MVT VT;
3507 if (!isTypeLegal(RetTy, VT))
3508 return false;
3509
3510 unsigned Op0Reg = getRegForValue(II->getOperand(0));
3511 if (!Op0Reg)
3512 return false;
3513 bool Op0IsKill = hasTrivialKill(II->getOperand(0));
3514
Juergen Ributzka88e32512014-09-03 20:56:59 +00003515 unsigned ResultReg = fastEmit_r(VT, VT, ISD::FSQRT, Op0Reg, Op0IsKill);
Juergen Ributzka130e77e2014-07-31 06:25:33 +00003516 if (!ResultReg)
3517 return false;
3518
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00003519 updateValueMap(II, ResultReg);
Juergen Ributzka130e77e2014-07-31 06:25:33 +00003520 return true;
3521 }
Juergen Ributzkad43da752014-07-30 22:04:31 +00003522 case Intrinsic::sadd_with_overflow:
3523 case Intrinsic::uadd_with_overflow:
3524 case Intrinsic::ssub_with_overflow:
3525 case Intrinsic::usub_with_overflow:
3526 case Intrinsic::smul_with_overflow:
3527 case Intrinsic::umul_with_overflow: {
3528 // This implements the basic lowering of the xalu with overflow intrinsics.
3529 const Function *Callee = II->getCalledFunction();
3530 auto *Ty = cast<StructType>(Callee->getReturnType());
3531 Type *RetTy = Ty->getTypeAtIndex(0U);
Juergen Ributzkad43da752014-07-30 22:04:31 +00003532
3533 MVT VT;
3534 if (!isTypeLegal(RetTy, VT))
3535 return false;
3536
3537 if (VT != MVT::i32 && VT != MVT::i64)
3538 return false;
3539
3540 const Value *LHS = II->getArgOperand(0);
3541 const Value *RHS = II->getArgOperand(1);
3542 // Canonicalize immediate to the RHS.
3543 if (isa<ConstantInt>(LHS) && !isa<ConstantInt>(RHS) &&
3544 isCommutativeIntrinsic(II))
3545 std::swap(LHS, RHS);
3546
Juergen Ributzka2964b832014-09-18 07:04:54 +00003547 // Simplify multiplies.
Pete Cooper9e1d3352015-05-20 17:16:39 +00003548 Intrinsic::ID IID = II->getIntrinsicID();
Juergen Ributzka2964b832014-09-18 07:04:54 +00003549 switch (IID) {
3550 default:
3551 break;
3552 case Intrinsic::smul_with_overflow:
3553 if (const auto *C = dyn_cast<ConstantInt>(RHS))
3554 if (C->getValue() == 2) {
3555 IID = Intrinsic::sadd_with_overflow;
3556 RHS = LHS;
3557 }
3558 break;
3559 case Intrinsic::umul_with_overflow:
3560 if (const auto *C = dyn_cast<ConstantInt>(RHS))
3561 if (C->getValue() == 2) {
3562 IID = Intrinsic::uadd_with_overflow;
3563 RHS = LHS;
3564 }
3565 break;
3566 }
3567
Juergen Ributzkac0886dd2014-08-19 22:29:55 +00003568 unsigned ResultReg1 = 0, ResultReg2 = 0, MulReg = 0;
Juergen Ributzkad43da752014-07-30 22:04:31 +00003569 AArch64CC::CondCode CC = AArch64CC::Invalid;
Juergen Ributzka2964b832014-09-18 07:04:54 +00003570 switch (IID) {
Juergen Ributzkad43da752014-07-30 22:04:31 +00003571 default: llvm_unreachable("Unexpected intrinsic!");
3572 case Intrinsic::sadd_with_overflow:
Juergen Ributzkaa1148b22014-09-03 01:38:36 +00003573 ResultReg1 = emitAdd(VT, LHS, RHS, /*SetFlags=*/true);
3574 CC = AArch64CC::VS;
3575 break;
Juergen Ributzkad43da752014-07-30 22:04:31 +00003576 case Intrinsic::uadd_with_overflow:
Juergen Ributzkaa1148b22014-09-03 01:38:36 +00003577 ResultReg1 = emitAdd(VT, LHS, RHS, /*SetFlags=*/true);
3578 CC = AArch64CC::HS;
3579 break;
Juergen Ributzkad43da752014-07-30 22:04:31 +00003580 case Intrinsic::ssub_with_overflow:
Juergen Ributzkaa1148b22014-09-03 01:38:36 +00003581 ResultReg1 = emitSub(VT, LHS, RHS, /*SetFlags=*/true);
3582 CC = AArch64CC::VS;
3583 break;
Juergen Ributzkad43da752014-07-30 22:04:31 +00003584 case Intrinsic::usub_with_overflow:
Juergen Ributzkaa1148b22014-09-03 01:38:36 +00003585 ResultReg1 = emitSub(VT, LHS, RHS, /*SetFlags=*/true);
3586 CC = AArch64CC::LO;
3587 break;
Juergen Ributzkad43da752014-07-30 22:04:31 +00003588 case Intrinsic::smul_with_overflow: {
3589 CC = AArch64CC::NE;
Juergen Ributzkac0886dd2014-08-19 22:29:55 +00003590 unsigned LHSReg = getRegForValue(LHS);
3591 if (!LHSReg)
3592 return false;
3593 bool LHSIsKill = hasTrivialKill(LHS);
3594
3595 unsigned RHSReg = getRegForValue(RHS);
Juergen Ributzka82ecc7f2014-08-01 01:25:55 +00003596 if (!RHSReg)
3597 return false;
Juergen Ributzkac0886dd2014-08-19 22:29:55 +00003598 bool RHSIsKill = hasTrivialKill(RHS);
Juergen Ributzka82ecc7f2014-08-01 01:25:55 +00003599
Juergen Ributzkad43da752014-07-30 22:04:31 +00003600 if (VT == MVT::i32) {
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00003601 MulReg = emitSMULL_rr(MVT::i64, LHSReg, LHSIsKill, RHSReg, RHSIsKill);
Juergen Ributzka99dd30f2014-08-27 00:58:26 +00003602 unsigned ShiftReg = emitLSR_ri(MVT::i64, MVT::i64, MulReg,
3603 /*IsKill=*/false, 32);
Juergen Ributzka88e32512014-09-03 20:56:59 +00003604 MulReg = fastEmitInst_extractsubreg(VT, MulReg, /*IsKill=*/true,
Juergen Ributzkad43da752014-07-30 22:04:31 +00003605 AArch64::sub_32);
Juergen Ributzka88e32512014-09-03 20:56:59 +00003606 ShiftReg = fastEmitInst_extractsubreg(VT, ShiftReg, /*IsKill=*/true,
Juergen Ributzkad43da752014-07-30 22:04:31 +00003607 AArch64::sub_32);
Juergen Ributzkac0886dd2014-08-19 22:29:55 +00003608 emitSubs_rs(VT, ShiftReg, /*IsKill=*/true, MulReg, /*IsKill=*/false,
3609 AArch64_AM::ASR, 31, /*WantResult=*/false);
Juergen Ributzkad43da752014-07-30 22:04:31 +00003610 } else {
3611 assert(VT == MVT::i64 && "Unexpected value type.");
Quentin Colombet9df2fa22015-05-01 20:57:11 +00003612 // LHSReg and RHSReg cannot be killed by this Mul, since they are
3613 // reused in the next instruction.
3614 MulReg = emitMul_rr(VT, LHSReg, /*IsKill=*/false, RHSReg,
3615 /*IsKill=*/false);
Juergen Ributzka88e32512014-09-03 20:56:59 +00003616 unsigned SMULHReg = fastEmit_rr(VT, VT, ISD::MULHS, LHSReg, LHSIsKill,
Juergen Ributzkad43da752014-07-30 22:04:31 +00003617 RHSReg, RHSIsKill);
Juergen Ributzkac0886dd2014-08-19 22:29:55 +00003618 emitSubs_rs(VT, SMULHReg, /*IsKill=*/true, MulReg, /*IsKill=*/false,
3619 AArch64_AM::ASR, 63, /*WantResult=*/false);
Juergen Ributzkad43da752014-07-30 22:04:31 +00003620 }
3621 break;
3622 }
3623 case Intrinsic::umul_with_overflow: {
3624 CC = AArch64CC::NE;
Juergen Ributzkac0886dd2014-08-19 22:29:55 +00003625 unsigned LHSReg = getRegForValue(LHS);
3626 if (!LHSReg)
3627 return false;
3628 bool LHSIsKill = hasTrivialKill(LHS);
3629
3630 unsigned RHSReg = getRegForValue(RHS);
Juergen Ributzka82ecc7f2014-08-01 01:25:55 +00003631 if (!RHSReg)
3632 return false;
Juergen Ributzkac0886dd2014-08-19 22:29:55 +00003633 bool RHSIsKill = hasTrivialKill(RHS);
Juergen Ributzka82ecc7f2014-08-01 01:25:55 +00003634
Juergen Ributzkad43da752014-07-30 22:04:31 +00003635 if (VT == MVT::i32) {
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00003636 MulReg = emitUMULL_rr(MVT::i64, LHSReg, LHSIsKill, RHSReg, RHSIsKill);
Juergen Ributzkac0886dd2014-08-19 22:29:55 +00003637 emitSubs_rs(MVT::i64, AArch64::XZR, /*IsKill=*/true, MulReg,
3638 /*IsKill=*/false, AArch64_AM::LSR, 32,
3639 /*WantResult=*/false);
Juergen Ributzka88e32512014-09-03 20:56:59 +00003640 MulReg = fastEmitInst_extractsubreg(VT, MulReg, /*IsKill=*/true,
Juergen Ributzkad43da752014-07-30 22:04:31 +00003641 AArch64::sub_32);
3642 } else {
3643 assert(VT == MVT::i64 && "Unexpected value type.");
Quentin Colombet9df2fa22015-05-01 20:57:11 +00003644 // LHSReg and RHSReg cannot be killed by this Mul, since they are
3645 // reused in the next instruction.
3646 MulReg = emitMul_rr(VT, LHSReg, /*IsKill=*/false, RHSReg,
3647 /*IsKill=*/false);
Juergen Ributzka88e32512014-09-03 20:56:59 +00003648 unsigned UMULHReg = fastEmit_rr(VT, VT, ISD::MULHU, LHSReg, LHSIsKill,
Juergen Ributzkad43da752014-07-30 22:04:31 +00003649 RHSReg, RHSIsKill);
Juergen Ributzkac0886dd2014-08-19 22:29:55 +00003650 emitSubs_rr(VT, AArch64::XZR, /*IsKill=*/true, UMULHReg,
3651 /*IsKill=*/false, /*WantResult=*/false);
Juergen Ributzkad43da752014-07-30 22:04:31 +00003652 }
3653 break;
3654 }
3655 }
3656
Juergen Ributzkac0886dd2014-08-19 22:29:55 +00003657 if (MulReg) {
3658 ResultReg1 = createResultReg(TLI.getRegClassFor(VT));
Juergen Ributzkad43da752014-07-30 22:04:31 +00003659 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Juergen Ributzkac0886dd2014-08-19 22:29:55 +00003660 TII.get(TargetOpcode::COPY), ResultReg1).addReg(MulReg);
3661 }
Juergen Ributzkad43da752014-07-30 22:04:31 +00003662
Juergen Ributzka88e32512014-09-03 20:56:59 +00003663 ResultReg2 = fastEmitInst_rri(AArch64::CSINCWr, &AArch64::GPR32RegClass,
Juergen Ributzkaaddb75a2014-08-21 20:57:57 +00003664 AArch64::WZR, /*IsKill=*/true, AArch64::WZR,
3665 /*IsKill=*/true, getInvertedCondCode(CC));
Jingyue Wu4938e272014-10-04 03:50:10 +00003666 (void)ResultReg2;
Juergen Ributzkac0886dd2014-08-19 22:29:55 +00003667 assert((ResultReg1 + 1) == ResultReg2 &&
3668 "Nonconsecutive result registers.");
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00003669 updateValueMap(II, ResultReg1, 2);
Juergen Ributzkad43da752014-07-30 22:04:31 +00003670 return true;
3671 }
Tim Northover3b0846e2014-05-24 12:50:23 +00003672 }
3673 return false;
3674}
3675
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00003676bool AArch64FastISel::selectRet(const Instruction *I) {
Tim Northover3b0846e2014-05-24 12:50:23 +00003677 const ReturnInst *Ret = cast<ReturnInst>(I);
3678 const Function &F = *I->getParent()->getParent();
3679
3680 if (!FuncInfo.CanLowerReturn)
3681 return false;
3682
3683 if (F.isVarArg())
3684 return false;
3685
3686 // Build a list of return value registers.
3687 SmallVector<unsigned, 4> RetRegs;
3688
3689 if (Ret->getNumOperands() > 0) {
3690 CallingConv::ID CC = F.getCallingConv();
3691 SmallVector<ISD::OutputArg, 4> Outs;
Mehdi Amini56228da2015-07-09 01:57:34 +00003692 GetReturnInfo(F.getReturnType(), F.getAttributes(), Outs, TLI, DL);
Tim Northover3b0846e2014-05-24 12:50:23 +00003693
3694 // Analyze operands of the call, assigning locations to each operand.
3695 SmallVector<CCValAssign, 16> ValLocs;
Eric Christopherb5217502014-08-06 18:45:26 +00003696 CCState CCInfo(CC, F.isVarArg(), *FuncInfo.MF, ValLocs, I->getContext());
Tim Northover3b0846e2014-05-24 12:50:23 +00003697 CCAssignFn *RetCC = CC == CallingConv::WebKit_JS ? RetCC_AArch64_WebKit_JS
3698 : RetCC_AArch64_AAPCS;
3699 CCInfo.AnalyzeReturn(Outs, RetCC);
3700
3701 // Only handle a single return value for now.
3702 if (ValLocs.size() != 1)
3703 return false;
3704
3705 CCValAssign &VA = ValLocs[0];
3706 const Value *RV = Ret->getOperand(0);
3707
3708 // Don't bother handling odd stuff for now.
Juergen Ributzkade47c472014-09-15 23:40:10 +00003709 if ((VA.getLocInfo() != CCValAssign::Full) &&
3710 (VA.getLocInfo() != CCValAssign::BCvt))
Tim Northover3b0846e2014-05-24 12:50:23 +00003711 return false;
Juergen Ributzkade47c472014-09-15 23:40:10 +00003712
Tim Northover3b0846e2014-05-24 12:50:23 +00003713 // Only handle register returns for now.
3714 if (!VA.isRegLoc())
3715 return false;
Juergen Ributzkade47c472014-09-15 23:40:10 +00003716
Tim Northover3b0846e2014-05-24 12:50:23 +00003717 unsigned Reg = getRegForValue(RV);
3718 if (Reg == 0)
3719 return false;
3720
3721 unsigned SrcReg = Reg + VA.getValNo();
3722 unsigned DestReg = VA.getLocReg();
3723 // Avoid a cross-class copy. This is very unlikely.
3724 if (!MRI.getRegClass(SrcReg)->contains(DestReg))
3725 return false;
3726
Mehdi Amini44ede332015-07-09 02:09:04 +00003727 EVT RVEVT = TLI.getValueType(DL, RV->getType());
Tim Northover3b0846e2014-05-24 12:50:23 +00003728 if (!RVEVT.isSimple())
3729 return false;
3730
3731 // Vectors (of > 1 lane) in big endian need tricky handling.
Juergen Ributzkade47c472014-09-15 23:40:10 +00003732 if (RVEVT.isVector() && RVEVT.getVectorNumElements() > 1 &&
3733 !Subtarget->isLittleEndian())
Tim Northover3b0846e2014-05-24 12:50:23 +00003734 return false;
3735
3736 MVT RVVT = RVEVT.getSimpleVT();
3737 if (RVVT == MVT::f128)
3738 return false;
Juergen Ributzkade47c472014-09-15 23:40:10 +00003739
Tim Northover3b0846e2014-05-24 12:50:23 +00003740 MVT DestVT = VA.getValVT();
3741 // Special handling for extended integers.
3742 if (RVVT != DestVT) {
3743 if (RVVT != MVT::i1 && RVVT != MVT::i8 && RVVT != MVT::i16)
3744 return false;
3745
3746 if (!Outs[0].Flags.isZExt() && !Outs[0].Flags.isSExt())
3747 return false;
3748
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00003749 bool IsZExt = Outs[0].Flags.isZExt();
3750 SrcReg = emitIntExt(RVVT, SrcReg, DestVT, IsZExt);
Tim Northover3b0846e2014-05-24 12:50:23 +00003751 if (SrcReg == 0)
3752 return false;
3753 }
3754
3755 // Make the copy.
3756 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
3757 TII.get(TargetOpcode::COPY), DestReg).addReg(SrcReg);
3758
3759 // Add register to return instruction.
3760 RetRegs.push_back(VA.getLocReg());
3761 }
3762
3763 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
3764 TII.get(AArch64::RET_ReallyLR));
Pete Cooper7be8f8f2015-08-03 19:04:32 +00003765 for (unsigned RetReg : RetRegs)
3766 MIB.addReg(RetReg, RegState::Implicit);
Tim Northover3b0846e2014-05-24 12:50:23 +00003767 return true;
3768}
3769
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00003770bool AArch64FastISel::selectTrunc(const Instruction *I) {
Tim Northover3b0846e2014-05-24 12:50:23 +00003771 Type *DestTy = I->getType();
3772 Value *Op = I->getOperand(0);
3773 Type *SrcTy = Op->getType();
3774
Mehdi Amini44ede332015-07-09 02:09:04 +00003775 EVT SrcEVT = TLI.getValueType(DL, SrcTy, true);
3776 EVT DestEVT = TLI.getValueType(DL, DestTy, true);
Tim Northover3b0846e2014-05-24 12:50:23 +00003777 if (!SrcEVT.isSimple())
3778 return false;
3779 if (!DestEVT.isSimple())
3780 return false;
3781
3782 MVT SrcVT = SrcEVT.getSimpleVT();
3783 MVT DestVT = DestEVT.getSimpleVT();
3784
3785 if (SrcVT != MVT::i64 && SrcVT != MVT::i32 && SrcVT != MVT::i16 &&
3786 SrcVT != MVT::i8)
3787 return false;
3788 if (DestVT != MVT::i32 && DestVT != MVT::i16 && DestVT != MVT::i8 &&
3789 DestVT != MVT::i1)
3790 return false;
3791
3792 unsigned SrcReg = getRegForValue(Op);
3793 if (!SrcReg)
3794 return false;
Juergen Ributzkac83265a2014-08-21 18:02:25 +00003795 bool SrcIsKill = hasTrivialKill(Op);
Tim Northover3b0846e2014-05-24 12:50:23 +00003796
Juergen Ributzka9f54dbe2015-08-06 22:13:48 +00003797 // If we're truncating from i64 to a smaller non-legal type then generate an
3798 // AND. Otherwise, we know the high bits are undefined and a truncate only
3799 // generate a COPY. We cannot mark the source register also as result
3800 // register, because this can incorrectly transfer the kill flag onto the
3801 // source register.
3802 unsigned ResultReg;
Juergen Ributzka63649852015-07-25 02:16:53 +00003803 if (SrcVT == MVT::i64) {
Juergen Ributzka9f54dbe2015-08-06 22:13:48 +00003804 uint64_t Mask = 0;
3805 switch (DestVT.SimpleTy) {
3806 default:
3807 // Trunc i64 to i32 is handled by the target-independent fast-isel.
3808 return false;
3809 case MVT::i1:
3810 Mask = 0x1;
3811 break;
3812 case MVT::i8:
3813 Mask = 0xff;
3814 break;
3815 case MVT::i16:
3816 Mask = 0xffff;
3817 break;
3818 }
Juergen Ributzka63649852015-07-25 02:16:53 +00003819 // Issue an extract_subreg to get the lower 32-bits.
Juergen Ributzka9f54dbe2015-08-06 22:13:48 +00003820 unsigned Reg32 = fastEmitInst_extractsubreg(MVT::i32, SrcReg, SrcIsKill,
3821 AArch64::sub_32);
3822 // Create the AND instruction which performs the actual truncation.
3823 ResultReg = emitAnd_ri(MVT::i32, Reg32, /*IsKill=*/true, Mask);
3824 assert(ResultReg && "Unexpected AND instruction emission failure.");
3825 } else {
3826 ResultReg = createResultReg(&AArch64::GPR32RegClass);
3827 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
3828 TII.get(TargetOpcode::COPY), ResultReg)
3829 .addReg(SrcReg, getKillRegState(SrcIsKill));
Juergen Ributzka63649852015-07-25 02:16:53 +00003830 }
3831
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00003832 updateValueMap(I, ResultReg);
Tim Northover3b0846e2014-05-24 12:50:23 +00003833 return true;
3834}
3835
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00003836unsigned AArch64FastISel::emiti1Ext(unsigned SrcReg, MVT DestVT, bool IsZExt) {
Tim Northover3b0846e2014-05-24 12:50:23 +00003837 assert((DestVT == MVT::i8 || DestVT == MVT::i16 || DestVT == MVT::i32 ||
3838 DestVT == MVT::i64) &&
3839 "Unexpected value type.");
3840 // Handle i8 and i16 as i32.
3841 if (DestVT == MVT::i8 || DestVT == MVT::i16)
3842 DestVT = MVT::i32;
3843
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00003844 if (IsZExt) {
Juergen Ributzka1dbc15f2014-09-04 01:29:18 +00003845 unsigned ResultReg = emitAnd_ri(MVT::i32, SrcReg, /*TODO:IsKill=*/false, 1);
Juergen Ributzkac83265a2014-08-21 18:02:25 +00003846 assert(ResultReg && "Unexpected AND instruction emission failure.");
Tim Northover3b0846e2014-05-24 12:50:23 +00003847 if (DestVT == MVT::i64) {
3848 // We're ZExt i1 to i64. The ANDWri Wd, Ws, #1 implicitly clears the
3849 // upper 32 bits. Emit a SUBREG_TO_REG to extend from Wd to Xd.
3850 unsigned Reg64 = MRI.createVirtualRegister(&AArch64::GPR64RegClass);
3851 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
3852 TII.get(AArch64::SUBREG_TO_REG), Reg64)
3853 .addImm(0)
3854 .addReg(ResultReg)
3855 .addImm(AArch64::sub_32);
3856 ResultReg = Reg64;
3857 }
3858 return ResultReg;
3859 } else {
3860 if (DestVT == MVT::i64) {
3861 // FIXME: We're SExt i1 to i64.
3862 return 0;
3863 }
Juergen Ributzka88e32512014-09-03 20:56:59 +00003864 return fastEmitInst_rii(AArch64::SBFMWri, &AArch64::GPR32RegClass, SrcReg,
Juergen Ributzkaaddb75a2014-08-21 20:57:57 +00003865 /*TODO:IsKill=*/false, 0, 0);
Tim Northover3b0846e2014-05-24 12:50:23 +00003866 }
3867}
3868
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00003869unsigned AArch64FastISel::emitMul_rr(MVT RetVT, unsigned Op0, bool Op0IsKill,
Juergen Ributzkaad3b0902014-07-30 22:04:25 +00003870 unsigned Op1, bool Op1IsKill) {
3871 unsigned Opc, ZReg;
3872 switch (RetVT.SimpleTy) {
3873 default: return 0;
3874 case MVT::i8:
3875 case MVT::i16:
3876 case MVT::i32:
3877 RetVT = MVT::i32;
3878 Opc = AArch64::MADDWrrr; ZReg = AArch64::WZR; break;
3879 case MVT::i64:
3880 Opc = AArch64::MADDXrrr; ZReg = AArch64::XZR; break;
3881 }
3882
Juergen Ributzkaaddb75a2014-08-21 20:57:57 +00003883 const TargetRegisterClass *RC =
3884 (RetVT == MVT::i64) ? &AArch64::GPR64RegClass : &AArch64::GPR32RegClass;
Juergen Ributzka88e32512014-09-03 20:56:59 +00003885 return fastEmitInst_rrr(Opc, RC, Op0, Op0IsKill, Op1, Op1IsKill,
Juergen Ributzkaaddb75a2014-08-21 20:57:57 +00003886 /*IsKill=*/ZReg, true);
Juergen Ributzkaad3b0902014-07-30 22:04:25 +00003887}
3888
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00003889unsigned AArch64FastISel::emitSMULL_rr(MVT RetVT, unsigned Op0, bool Op0IsKill,
Juergen Ributzkaad3b0902014-07-30 22:04:25 +00003890 unsigned Op1, bool Op1IsKill) {
3891 if (RetVT != MVT::i64)
3892 return 0;
3893
Juergen Ributzka88e32512014-09-03 20:56:59 +00003894 return fastEmitInst_rrr(AArch64::SMADDLrrr, &AArch64::GPR64RegClass,
Juergen Ributzkaaddb75a2014-08-21 20:57:57 +00003895 Op0, Op0IsKill, Op1, Op1IsKill,
3896 AArch64::XZR, /*IsKill=*/true);
Juergen Ributzkaad3b0902014-07-30 22:04:25 +00003897}
3898
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00003899unsigned AArch64FastISel::emitUMULL_rr(MVT RetVT, unsigned Op0, bool Op0IsKill,
Juergen Ributzkaad3b0902014-07-30 22:04:25 +00003900 unsigned Op1, bool Op1IsKill) {
3901 if (RetVT != MVT::i64)
3902 return 0;
3903
Juergen Ributzka88e32512014-09-03 20:56:59 +00003904 return fastEmitInst_rrr(AArch64::UMADDLrrr, &AArch64::GPR64RegClass,
Juergen Ributzkaaddb75a2014-08-21 20:57:57 +00003905 Op0, Op0IsKill, Op1, Op1IsKill,
3906 AArch64::XZR, /*IsKill=*/true);
Juergen Ributzkaad3b0902014-07-30 22:04:25 +00003907}
3908
Juergen Ributzka0e0b4c12014-08-21 23:06:07 +00003909unsigned AArch64FastISel::emitLSL_rr(MVT RetVT, unsigned Op0Reg, bool Op0IsKill,
3910 unsigned Op1Reg, bool Op1IsKill) {
3911 unsigned Opc = 0;
3912 bool NeedTrunc = false;
3913 uint64_t Mask = 0;
3914 switch (RetVT.SimpleTy) {
3915 default: return 0;
3916 case MVT::i8: Opc = AArch64::LSLVWr; NeedTrunc = true; Mask = 0xff; break;
3917 case MVT::i16: Opc = AArch64::LSLVWr; NeedTrunc = true; Mask = 0xffff; break;
3918 case MVT::i32: Opc = AArch64::LSLVWr; break;
3919 case MVT::i64: Opc = AArch64::LSLVXr; break;
3920 }
3921
3922 const TargetRegisterClass *RC =
3923 (RetVT == MVT::i64) ? &AArch64::GPR64RegClass : &AArch64::GPR32RegClass;
3924 if (NeedTrunc) {
Juergen Ributzka1dbc15f2014-09-04 01:29:18 +00003925 Op1Reg = emitAnd_ri(MVT::i32, Op1Reg, Op1IsKill, Mask);
Juergen Ributzka0e0b4c12014-08-21 23:06:07 +00003926 Op1IsKill = true;
3927 }
Juergen Ributzka88e32512014-09-03 20:56:59 +00003928 unsigned ResultReg = fastEmitInst_rr(Opc, RC, Op0Reg, Op0IsKill, Op1Reg,
Juergen Ributzka0e0b4c12014-08-21 23:06:07 +00003929 Op1IsKill);
3930 if (NeedTrunc)
Juergen Ributzka1dbc15f2014-09-04 01:29:18 +00003931 ResultReg = emitAnd_ri(MVT::i32, ResultReg, /*IsKill=*/true, Mask);
Juergen Ributzka0e0b4c12014-08-21 23:06:07 +00003932 return ResultReg;
3933}
3934
Juergen Ributzka99dd30f2014-08-27 00:58:26 +00003935unsigned AArch64FastISel::emitLSL_ri(MVT RetVT, MVT SrcVT, unsigned Op0,
3936 bool Op0IsKill, uint64_t Shift,
Juergen Ributzkacdda9302014-11-18 21:20:17 +00003937 bool IsZExt) {
Juergen Ributzka99dd30f2014-08-27 00:58:26 +00003938 assert(RetVT.SimpleTy >= SrcVT.SimpleTy &&
3939 "Unexpected source/return type pair.");
Juergen Ributzka27e959d2014-09-22 21:08:53 +00003940 assert((SrcVT == MVT::i1 || SrcVT == MVT::i8 || SrcVT == MVT::i16 ||
3941 SrcVT == MVT::i32 || SrcVT == MVT::i64) &&
3942 "Unexpected source value type.");
Juergen Ributzka99dd30f2014-08-27 00:58:26 +00003943 assert((RetVT == MVT::i8 || RetVT == MVT::i16 || RetVT == MVT::i32 ||
3944 RetVT == MVT::i64) && "Unexpected return value type.");
Juergen Ributzkaa75cb112014-07-30 22:04:22 +00003945
Juergen Ributzka99dd30f2014-08-27 00:58:26 +00003946 bool Is64Bit = (RetVT == MVT::i64);
3947 unsigned RegSize = Is64Bit ? 64 : 32;
3948 unsigned DstBits = RetVT.getSizeInBits();
3949 unsigned SrcBits = SrcVT.getSizeInBits();
Juergen Ributzka4328fd92014-11-18 19:58:59 +00003950 const TargetRegisterClass *RC =
3951 Is64Bit ? &AArch64::GPR64RegClass : &AArch64::GPR32RegClass;
3952
3953 // Just emit a copy for "zero" shifts.
3954 if (Shift == 0) {
Juergen Ributzkacdda9302014-11-18 21:20:17 +00003955 if (RetVT == SrcVT) {
3956 unsigned ResultReg = createResultReg(RC);
3957 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
3958 TII.get(TargetOpcode::COPY), ResultReg)
3959 .addReg(Op0, getKillRegState(Op0IsKill));
3960 return ResultReg;
3961 } else
3962 return emitIntExt(SrcVT, Op0, RetVT, IsZExt);
Juergen Ributzka4328fd92014-11-18 19:58:59 +00003963 }
Juergen Ributzka99dd30f2014-08-27 00:58:26 +00003964
3965 // Don't deal with undefined shifts.
3966 if (Shift >= DstBits)
3967 return 0;
3968
3969 // For immediate shifts we can fold the zero-/sign-extension into the shift.
3970 // {S|U}BFM Wd, Wn, #r, #s
3971 // Wd<32+s-r,32-r> = Wn<s:0> when r > s
3972
3973 // %1 = {s|z}ext i8 {0b1010_1010|0b0101_0101} to i16
3974 // %2 = shl i16 %1, 4
3975 // Wd<32+7-28,32-28> = Wn<7:0> <- clamp s to 7
3976 // 0b1111_1111_1111_1111__1111_1010_1010_0000 sext
3977 // 0b0000_0000_0000_0000__0000_0101_0101_0000 sext | zext
3978 // 0b0000_0000_0000_0000__0000_1010_1010_0000 zext
3979
3980 // %1 = {s|z}ext i8 {0b1010_1010|0b0101_0101} to i16
3981 // %2 = shl i16 %1, 8
3982 // Wd<32+7-24,32-24> = Wn<7:0>
3983 // 0b1111_1111_1111_1111__1010_1010_0000_0000 sext
3984 // 0b0000_0000_0000_0000__0101_0101_0000_0000 sext | zext
3985 // 0b0000_0000_0000_0000__1010_1010_0000_0000 zext
3986
3987 // %1 = {s|z}ext i8 {0b1010_1010|0b0101_0101} to i16
3988 // %2 = shl i16 %1, 12
3989 // Wd<32+3-20,32-20> = Wn<3:0>
3990 // 0b1111_1111_1111_1111__1010_0000_0000_0000 sext
3991 // 0b0000_0000_0000_0000__0101_0000_0000_0000 sext | zext
3992 // 0b0000_0000_0000_0000__1010_0000_0000_0000 zext
3993
3994 unsigned ImmR = RegSize - Shift;
3995 // Limit the width to the length of the source type.
3996 unsigned ImmS = std::min<unsigned>(SrcBits - 1, DstBits - 1 - Shift);
3997 static const unsigned OpcTable[2][2] = {
3998 {AArch64::SBFMWri, AArch64::SBFMXri},
3999 {AArch64::UBFMWri, AArch64::UBFMXri}
4000 };
Juergen Ributzkacdda9302014-11-18 21:20:17 +00004001 unsigned Opc = OpcTable[IsZExt][Is64Bit];
Juergen Ributzka99dd30f2014-08-27 00:58:26 +00004002 if (SrcVT.SimpleTy <= MVT::i32 && RetVT == MVT::i64) {
4003 unsigned TmpReg = MRI.createVirtualRegister(RC);
4004 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
4005 TII.get(AArch64::SUBREG_TO_REG), TmpReg)
4006 .addImm(0)
4007 .addReg(Op0, getKillRegState(Op0IsKill))
4008 .addImm(AArch64::sub_32);
4009 Op0 = TmpReg;
4010 Op0IsKill = true;
4011 }
Juergen Ributzka88e32512014-09-03 20:56:59 +00004012 return fastEmitInst_rii(Opc, RC, Op0, Op0IsKill, ImmR, ImmS);
Juergen Ributzkaa75cb112014-07-30 22:04:22 +00004013}
4014
Juergen Ributzka0e0b4c12014-08-21 23:06:07 +00004015unsigned AArch64FastISel::emitLSR_rr(MVT RetVT, unsigned Op0Reg, bool Op0IsKill,
4016 unsigned Op1Reg, bool Op1IsKill) {
4017 unsigned Opc = 0;
4018 bool NeedTrunc = false;
4019 uint64_t Mask = 0;
4020 switch (RetVT.SimpleTy) {
4021 default: return 0;
4022 case MVT::i8: Opc = AArch64::LSRVWr; NeedTrunc = true; Mask = 0xff; break;
4023 case MVT::i16: Opc = AArch64::LSRVWr; NeedTrunc = true; Mask = 0xffff; break;
4024 case MVT::i32: Opc = AArch64::LSRVWr; break;
4025 case MVT::i64: Opc = AArch64::LSRVXr; break;
4026 }
4027
4028 const TargetRegisterClass *RC =
4029 (RetVT == MVT::i64) ? &AArch64::GPR64RegClass : &AArch64::GPR32RegClass;
4030 if (NeedTrunc) {
Juergen Ributzka1dbc15f2014-09-04 01:29:18 +00004031 Op0Reg = emitAnd_ri(MVT::i32, Op0Reg, Op0IsKill, Mask);
4032 Op1Reg = emitAnd_ri(MVT::i32, Op1Reg, Op1IsKill, Mask);
Juergen Ributzka0e0b4c12014-08-21 23:06:07 +00004033 Op0IsKill = Op1IsKill = true;
4034 }
Juergen Ributzka88e32512014-09-03 20:56:59 +00004035 unsigned ResultReg = fastEmitInst_rr(Opc, RC, Op0Reg, Op0IsKill, Op1Reg,
Juergen Ributzka0e0b4c12014-08-21 23:06:07 +00004036 Op1IsKill);
4037 if (NeedTrunc)
Juergen Ributzka1dbc15f2014-09-04 01:29:18 +00004038 ResultReg = emitAnd_ri(MVT::i32, ResultReg, /*IsKill=*/true, Mask);
Juergen Ributzka0e0b4c12014-08-21 23:06:07 +00004039 return ResultReg;
4040}
4041
Juergen Ributzka99dd30f2014-08-27 00:58:26 +00004042unsigned AArch64FastISel::emitLSR_ri(MVT RetVT, MVT SrcVT, unsigned Op0,
4043 bool Op0IsKill, uint64_t Shift,
4044 bool IsZExt) {
4045 assert(RetVT.SimpleTy >= SrcVT.SimpleTy &&
4046 "Unexpected source/return type pair.");
Chad Rosiere16d16a2014-11-18 22:38:42 +00004047 assert((SrcVT == MVT::i1 || SrcVT == MVT::i8 || SrcVT == MVT::i16 ||
4048 SrcVT == MVT::i32 || SrcVT == MVT::i64) &&
4049 "Unexpected source value type.");
Juergen Ributzka99dd30f2014-08-27 00:58:26 +00004050 assert((RetVT == MVT::i8 || RetVT == MVT::i16 || RetVT == MVT::i32 ||
4051 RetVT == MVT::i64) && "Unexpected return value type.");
4052
4053 bool Is64Bit = (RetVT == MVT::i64);
4054 unsigned RegSize = Is64Bit ? 64 : 32;
4055 unsigned DstBits = RetVT.getSizeInBits();
4056 unsigned SrcBits = SrcVT.getSizeInBits();
Juergen Ributzka4328fd92014-11-18 19:58:59 +00004057 const TargetRegisterClass *RC =
4058 Is64Bit ? &AArch64::GPR64RegClass : &AArch64::GPR32RegClass;
4059
4060 // Just emit a copy for "zero" shifts.
4061 if (Shift == 0) {
Juergen Ributzkacdda9302014-11-18 21:20:17 +00004062 if (RetVT == SrcVT) {
4063 unsigned ResultReg = createResultReg(RC);
4064 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
4065 TII.get(TargetOpcode::COPY), ResultReg)
4066 .addReg(Op0, getKillRegState(Op0IsKill));
4067 return ResultReg;
4068 } else
4069 return emitIntExt(SrcVT, Op0, RetVT, IsZExt);
Juergen Ributzka4328fd92014-11-18 19:58:59 +00004070 }
Juergen Ributzka99dd30f2014-08-27 00:58:26 +00004071
4072 // Don't deal with undefined shifts.
4073 if (Shift >= DstBits)
4074 return 0;
4075
4076 // For immediate shifts we can fold the zero-/sign-extension into the shift.
4077 // {S|U}BFM Wd, Wn, #r, #s
4078 // Wd<s-r:0> = Wn<s:r> when r <= s
4079
4080 // %1 = {s|z}ext i8 {0b1010_1010|0b0101_0101} to i16
4081 // %2 = lshr i16 %1, 4
4082 // Wd<7-4:0> = Wn<7:4>
4083 // 0b0000_0000_0000_0000__0000_1111_1111_1010 sext
4084 // 0b0000_0000_0000_0000__0000_0000_0000_0101 sext | zext
4085 // 0b0000_0000_0000_0000__0000_0000_0000_1010 zext
4086
4087 // %1 = {s|z}ext i8 {0b1010_1010|0b0101_0101} to i16
4088 // %2 = lshr i16 %1, 8
4089 // Wd<7-7,0> = Wn<7:7>
4090 // 0b0000_0000_0000_0000__0000_0000_1111_1111 sext
4091 // 0b0000_0000_0000_0000__0000_0000_0000_0000 sext
4092 // 0b0000_0000_0000_0000__0000_0000_0000_0000 zext
4093
4094 // %1 = {s|z}ext i8 {0b1010_1010|0b0101_0101} to i16
4095 // %2 = lshr i16 %1, 12
4096 // Wd<7-7,0> = Wn<7:7> <- clamp r to 7
4097 // 0b0000_0000_0000_0000__0000_0000_0000_1111 sext
4098 // 0b0000_0000_0000_0000__0000_0000_0000_0000 sext
4099 // 0b0000_0000_0000_0000__0000_0000_0000_0000 zext
4100
4101 if (Shift >= SrcBits && IsZExt)
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00004102 return materializeInt(ConstantInt::get(*Context, APInt(RegSize, 0)), RetVT);
Juergen Ributzka99dd30f2014-08-27 00:58:26 +00004103
4104 // It is not possible to fold a sign-extend into the LShr instruction. In this
4105 // case emit a sign-extend.
4106 if (!IsZExt) {
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00004107 Op0 = emitIntExt(SrcVT, Op0, RetVT, IsZExt);
Juergen Ributzka99dd30f2014-08-27 00:58:26 +00004108 if (!Op0)
4109 return 0;
4110 Op0IsKill = true;
4111 SrcVT = RetVT;
4112 SrcBits = SrcVT.getSizeInBits();
4113 IsZExt = true;
Juergen Ributzkaa75cb112014-07-30 22:04:22 +00004114 }
4115
Juergen Ributzka99dd30f2014-08-27 00:58:26 +00004116 unsigned ImmR = std::min<unsigned>(SrcBits - 1, Shift);
4117 unsigned ImmS = SrcBits - 1;
4118 static const unsigned OpcTable[2][2] = {
4119 {AArch64::SBFMWri, AArch64::SBFMXri},
4120 {AArch64::UBFMWri, AArch64::UBFMXri}
4121 };
4122 unsigned Opc = OpcTable[IsZExt][Is64Bit];
Juergen Ributzka99dd30f2014-08-27 00:58:26 +00004123 if (SrcVT.SimpleTy <= MVT::i32 && RetVT == MVT::i64) {
4124 unsigned TmpReg = MRI.createVirtualRegister(RC);
4125 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
4126 TII.get(AArch64::SUBREG_TO_REG), TmpReg)
4127 .addImm(0)
4128 .addReg(Op0, getKillRegState(Op0IsKill))
4129 .addImm(AArch64::sub_32);
4130 Op0 = TmpReg;
4131 Op0IsKill = true;
4132 }
Juergen Ributzka88e32512014-09-03 20:56:59 +00004133 return fastEmitInst_rii(Opc, RC, Op0, Op0IsKill, ImmR, ImmS);
Juergen Ributzkaa75cb112014-07-30 22:04:22 +00004134}
4135
Juergen Ributzka0e0b4c12014-08-21 23:06:07 +00004136unsigned AArch64FastISel::emitASR_rr(MVT RetVT, unsigned Op0Reg, bool Op0IsKill,
4137 unsigned Op1Reg, bool Op1IsKill) {
4138 unsigned Opc = 0;
4139 bool NeedTrunc = false;
4140 uint64_t Mask = 0;
4141 switch (RetVT.SimpleTy) {
4142 default: return 0;
4143 case MVT::i8: Opc = AArch64::ASRVWr; NeedTrunc = true; Mask = 0xff; break;
4144 case MVT::i16: Opc = AArch64::ASRVWr; NeedTrunc = true; Mask = 0xffff; break;
4145 case MVT::i32: Opc = AArch64::ASRVWr; break;
4146 case MVT::i64: Opc = AArch64::ASRVXr; break;
4147 }
4148
4149 const TargetRegisterClass *RC =
4150 (RetVT == MVT::i64) ? &AArch64::GPR64RegClass : &AArch64::GPR32RegClass;
4151 if (NeedTrunc) {
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00004152 Op0Reg = emitIntExt(RetVT, Op0Reg, MVT::i32, /*IsZExt=*/false);
Juergen Ributzka1dbc15f2014-09-04 01:29:18 +00004153 Op1Reg = emitAnd_ri(MVT::i32, Op1Reg, Op1IsKill, Mask);
Juergen Ributzka0e0b4c12014-08-21 23:06:07 +00004154 Op0IsKill = Op1IsKill = true;
4155 }
Juergen Ributzka88e32512014-09-03 20:56:59 +00004156 unsigned ResultReg = fastEmitInst_rr(Opc, RC, Op0Reg, Op0IsKill, Op1Reg,
Juergen Ributzka0e0b4c12014-08-21 23:06:07 +00004157 Op1IsKill);
4158 if (NeedTrunc)
Juergen Ributzka1dbc15f2014-09-04 01:29:18 +00004159 ResultReg = emitAnd_ri(MVT::i32, ResultReg, /*IsKill=*/true, Mask);
Juergen Ributzka0e0b4c12014-08-21 23:06:07 +00004160 return ResultReg;
4161}
4162
Juergen Ributzka99dd30f2014-08-27 00:58:26 +00004163unsigned AArch64FastISel::emitASR_ri(MVT RetVT, MVT SrcVT, unsigned Op0,
4164 bool Op0IsKill, uint64_t Shift,
4165 bool IsZExt) {
4166 assert(RetVT.SimpleTy >= SrcVT.SimpleTy &&
4167 "Unexpected source/return type pair.");
Chad Rosierc2508812014-11-18 22:41:49 +00004168 assert((SrcVT == MVT::i1 || SrcVT == MVT::i8 || SrcVT == MVT::i16 ||
4169 SrcVT == MVT::i32 || SrcVT == MVT::i64) &&
4170 "Unexpected source value type.");
Juergen Ributzka99dd30f2014-08-27 00:58:26 +00004171 assert((RetVT == MVT::i8 || RetVT == MVT::i16 || RetVT == MVT::i32 ||
4172 RetVT == MVT::i64) && "Unexpected return value type.");
Juergen Ributzkaa75cb112014-07-30 22:04:22 +00004173
Juergen Ributzka99dd30f2014-08-27 00:58:26 +00004174 bool Is64Bit = (RetVT == MVT::i64);
4175 unsigned RegSize = Is64Bit ? 64 : 32;
4176 unsigned DstBits = RetVT.getSizeInBits();
4177 unsigned SrcBits = SrcVT.getSizeInBits();
Juergen Ributzka4328fd92014-11-18 19:58:59 +00004178 const TargetRegisterClass *RC =
4179 Is64Bit ? &AArch64::GPR64RegClass : &AArch64::GPR32RegClass;
4180
4181 // Just emit a copy for "zero" shifts.
4182 if (Shift == 0) {
Juergen Ributzkacdda9302014-11-18 21:20:17 +00004183 if (RetVT == SrcVT) {
4184 unsigned ResultReg = createResultReg(RC);
4185 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
4186 TII.get(TargetOpcode::COPY), ResultReg)
4187 .addReg(Op0, getKillRegState(Op0IsKill));
4188 return ResultReg;
4189 } else
4190 return emitIntExt(SrcVT, Op0, RetVT, IsZExt);
Juergen Ributzka4328fd92014-11-18 19:58:59 +00004191 }
Juergen Ributzka99dd30f2014-08-27 00:58:26 +00004192
4193 // Don't deal with undefined shifts.
4194 if (Shift >= DstBits)
4195 return 0;
4196
4197 // For immediate shifts we can fold the zero-/sign-extension into the shift.
4198 // {S|U}BFM Wd, Wn, #r, #s
4199 // Wd<s-r:0> = Wn<s:r> when r <= s
4200
4201 // %1 = {s|z}ext i8 {0b1010_1010|0b0101_0101} to i16
4202 // %2 = ashr i16 %1, 4
4203 // Wd<7-4:0> = Wn<7:4>
4204 // 0b1111_1111_1111_1111__1111_1111_1111_1010 sext
4205 // 0b0000_0000_0000_0000__0000_0000_0000_0101 sext | zext
4206 // 0b0000_0000_0000_0000__0000_0000_0000_1010 zext
4207
4208 // %1 = {s|z}ext i8 {0b1010_1010|0b0101_0101} to i16
4209 // %2 = ashr i16 %1, 8
4210 // Wd<7-7,0> = Wn<7:7>
4211 // 0b1111_1111_1111_1111__1111_1111_1111_1111 sext
4212 // 0b0000_0000_0000_0000__0000_0000_0000_0000 sext
4213 // 0b0000_0000_0000_0000__0000_0000_0000_0000 zext
4214
4215 // %1 = {s|z}ext i8 {0b1010_1010|0b0101_0101} to i16
4216 // %2 = ashr i16 %1, 12
4217 // Wd<7-7,0> = Wn<7:7> <- clamp r to 7
4218 // 0b1111_1111_1111_1111__1111_1111_1111_1111 sext
4219 // 0b0000_0000_0000_0000__0000_0000_0000_0000 sext
4220 // 0b0000_0000_0000_0000__0000_0000_0000_0000 zext
4221
4222 if (Shift >= SrcBits && IsZExt)
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00004223 return materializeInt(ConstantInt::get(*Context, APInt(RegSize, 0)), RetVT);
Juergen Ributzka99dd30f2014-08-27 00:58:26 +00004224
4225 unsigned ImmR = std::min<unsigned>(SrcBits - 1, Shift);
4226 unsigned ImmS = SrcBits - 1;
4227 static const unsigned OpcTable[2][2] = {
4228 {AArch64::SBFMWri, AArch64::SBFMXri},
4229 {AArch64::UBFMWri, AArch64::UBFMXri}
4230 };
4231 unsigned Opc = OpcTable[IsZExt][Is64Bit];
Juergen Ributzka99dd30f2014-08-27 00:58:26 +00004232 if (SrcVT.SimpleTy <= MVT::i32 && RetVT == MVT::i64) {
4233 unsigned TmpReg = MRI.createVirtualRegister(RC);
4234 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
4235 TII.get(AArch64::SUBREG_TO_REG), TmpReg)
4236 .addImm(0)
4237 .addReg(Op0, getKillRegState(Op0IsKill))
4238 .addImm(AArch64::sub_32);
4239 Op0 = TmpReg;
4240 Op0IsKill = true;
4241 }
Juergen Ributzka88e32512014-09-03 20:56:59 +00004242 return fastEmitInst_rii(Opc, RC, Op0, Op0IsKill, ImmR, ImmS);
Juergen Ributzkaa75cb112014-07-30 22:04:22 +00004243}
4244
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00004245unsigned AArch64FastISel::emitIntExt(MVT SrcVT, unsigned SrcReg, MVT DestVT,
4246 bool IsZExt) {
Tim Northover3b0846e2014-05-24 12:50:23 +00004247 assert(DestVT != MVT::i1 && "ZeroExt/SignExt an i1?");
Louis Gerbarg4c5b4052014-07-07 21:37:51 +00004248
Louis Gerbarg1ce0c37bf2014-07-09 17:54:32 +00004249 // FastISel does not have plumbing to deal with extensions where the SrcVT or
4250 // DestVT are odd things, so test to make sure that they are both types we can
4251 // handle (i1/i8/i16/i32 for SrcVT and i8/i16/i32/i64 for DestVT), otherwise
4252 // bail out to SelectionDAG.
4253 if (((DestVT != MVT::i8) && (DestVT != MVT::i16) &&
4254 (DestVT != MVT::i32) && (DestVT != MVT::i64)) ||
4255 ((SrcVT != MVT::i1) && (SrcVT != MVT::i8) &&
4256 (SrcVT != MVT::i16) && (SrcVT != MVT::i32)))
Louis Gerbarg4c5b4052014-07-07 21:37:51 +00004257 return 0;
4258
Tim Northover3b0846e2014-05-24 12:50:23 +00004259 unsigned Opc;
4260 unsigned Imm = 0;
4261
4262 switch (SrcVT.SimpleTy) {
4263 default:
4264 return 0;
4265 case MVT::i1:
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00004266 return emiti1Ext(SrcReg, DestVT, IsZExt);
Tim Northover3b0846e2014-05-24 12:50:23 +00004267 case MVT::i8:
4268 if (DestVT == MVT::i64)
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00004269 Opc = IsZExt ? AArch64::UBFMXri : AArch64::SBFMXri;
Tim Northover3b0846e2014-05-24 12:50:23 +00004270 else
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00004271 Opc = IsZExt ? AArch64::UBFMWri : AArch64::SBFMWri;
Tim Northover3b0846e2014-05-24 12:50:23 +00004272 Imm = 7;
4273 break;
4274 case MVT::i16:
4275 if (DestVT == MVT::i64)
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00004276 Opc = IsZExt ? AArch64::UBFMXri : AArch64::SBFMXri;
Tim Northover3b0846e2014-05-24 12:50:23 +00004277 else
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00004278 Opc = IsZExt ? AArch64::UBFMWri : AArch64::SBFMWri;
Tim Northover3b0846e2014-05-24 12:50:23 +00004279 Imm = 15;
4280 break;
4281 case MVT::i32:
4282 assert(DestVT == MVT::i64 && "IntExt i32 to i32?!?");
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00004283 Opc = IsZExt ? AArch64::UBFMXri : AArch64::SBFMXri;
Tim Northover3b0846e2014-05-24 12:50:23 +00004284 Imm = 31;
4285 break;
4286 }
4287
4288 // Handle i8 and i16 as i32.
4289 if (DestVT == MVT::i8 || DestVT == MVT::i16)
4290 DestVT = MVT::i32;
4291 else if (DestVT == MVT::i64) {
4292 unsigned Src64 = MRI.createVirtualRegister(&AArch64::GPR64RegClass);
4293 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
4294 TII.get(AArch64::SUBREG_TO_REG), Src64)
4295 .addImm(0)
4296 .addReg(SrcReg)
4297 .addImm(AArch64::sub_32);
4298 SrcReg = Src64;
4299 }
4300
Juergen Ributzkaaddb75a2014-08-21 20:57:57 +00004301 const TargetRegisterClass *RC =
4302 (DestVT == MVT::i64) ? &AArch64::GPR64RegClass : &AArch64::GPR32RegClass;
Juergen Ributzka88e32512014-09-03 20:56:59 +00004303 return fastEmitInst_rii(Opc, RC, SrcReg, /*TODO:IsKill=*/false, 0, Imm);
Tim Northover3b0846e2014-05-24 12:50:23 +00004304}
4305
Juergen Ributzkacd11a282014-10-14 20:36:02 +00004306static bool isZExtLoad(const MachineInstr *LI) {
4307 switch (LI->getOpcode()) {
4308 default:
4309 return false;
4310 case AArch64::LDURBBi:
4311 case AArch64::LDURHHi:
4312 case AArch64::LDURWi:
4313 case AArch64::LDRBBui:
4314 case AArch64::LDRHHui:
4315 case AArch64::LDRWui:
4316 case AArch64::LDRBBroX:
4317 case AArch64::LDRHHroX:
4318 case AArch64::LDRWroX:
4319 case AArch64::LDRBBroW:
4320 case AArch64::LDRHHroW:
4321 case AArch64::LDRWroW:
4322 return true;
4323 }
4324}
4325
4326static bool isSExtLoad(const MachineInstr *LI) {
4327 switch (LI->getOpcode()) {
4328 default:
4329 return false;
4330 case AArch64::LDURSBWi:
4331 case AArch64::LDURSHWi:
4332 case AArch64::LDURSBXi:
4333 case AArch64::LDURSHXi:
4334 case AArch64::LDURSWi:
4335 case AArch64::LDRSBWui:
4336 case AArch64::LDRSHWui:
4337 case AArch64::LDRSBXui:
4338 case AArch64::LDRSHXui:
4339 case AArch64::LDRSWui:
4340 case AArch64::LDRSBWroX:
4341 case AArch64::LDRSHWroX:
4342 case AArch64::LDRSBXroX:
4343 case AArch64::LDRSHXroX:
4344 case AArch64::LDRSWroX:
4345 case AArch64::LDRSBWroW:
4346 case AArch64::LDRSHWroW:
4347 case AArch64::LDRSBXroW:
4348 case AArch64::LDRSHXroW:
4349 case AArch64::LDRSWroW:
4350 return true;
4351 }
4352}
4353
4354bool AArch64FastISel::optimizeIntExtLoad(const Instruction *I, MVT RetVT,
4355 MVT SrcVT) {
4356 const auto *LI = dyn_cast<LoadInst>(I->getOperand(0));
4357 if (!LI || !LI->hasOneUse())
4358 return false;
4359
4360 // Check if the load instruction has already been selected.
4361 unsigned Reg = lookUpRegForValue(LI);
4362 if (!Reg)
4363 return false;
4364
4365 MachineInstr *MI = MRI.getUniqueVRegDef(Reg);
4366 if (!MI)
4367 return false;
4368
4369 // Check if the correct load instruction has been emitted - SelectionDAG might
4370 // have emitted a zero-extending load, but we need a sign-extending load.
4371 bool IsZExt = isa<ZExtInst>(I);
4372 const auto *LoadMI = MI;
4373 if (LoadMI->getOpcode() == TargetOpcode::COPY &&
4374 LoadMI->getOperand(1).getSubReg() == AArch64::sub_32) {
4375 unsigned LoadReg = MI->getOperand(1).getReg();
4376 LoadMI = MRI.getUniqueVRegDef(LoadReg);
4377 assert(LoadMI && "Expected valid instruction");
4378 }
4379 if (!(IsZExt && isZExtLoad(LoadMI)) && !(!IsZExt && isSExtLoad(LoadMI)))
4380 return false;
4381
4382 // Nothing to be done.
4383 if (RetVT != MVT::i64 || SrcVT > MVT::i32) {
4384 updateValueMap(I, Reg);
4385 return true;
4386 }
4387
4388 if (IsZExt) {
4389 unsigned Reg64 = createResultReg(&AArch64::GPR64RegClass);
4390 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
4391 TII.get(AArch64::SUBREG_TO_REG), Reg64)
4392 .addImm(0)
4393 .addReg(Reg, getKillRegState(true))
4394 .addImm(AArch64::sub_32);
4395 Reg = Reg64;
4396 } else {
4397 assert((MI->getOpcode() == TargetOpcode::COPY &&
4398 MI->getOperand(1).getSubReg() == AArch64::sub_32) &&
4399 "Expected copy instruction");
4400 Reg = MI->getOperand(1).getReg();
4401 MI->eraseFromParent();
4402 }
4403 updateValueMap(I, Reg);
4404 return true;
4405}
4406
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00004407bool AArch64FastISel::selectIntExt(const Instruction *I) {
Juergen Ributzka6ac12432014-09-30 00:49:58 +00004408 assert((isa<ZExtInst>(I) || isa<SExtInst>(I)) &&
4409 "Unexpected integer extend instruction.");
4410 MVT RetVT;
4411 MVT SrcVT;
4412 if (!isTypeSupported(I->getType(), RetVT))
4413 return false;
Tim Northover3b0846e2014-05-24 12:50:23 +00004414
Juergen Ributzka6ac12432014-09-30 00:49:58 +00004415 if (!isTypeSupported(I->getOperand(0)->getType(), SrcVT))
4416 return false;
4417
Juergen Ributzkacd11a282014-10-14 20:36:02 +00004418 // Try to optimize already sign-/zero-extended values from load instructions.
4419 if (optimizeIntExtLoad(I, RetVT, SrcVT))
4420 return true;
4421
Juergen Ributzka6ac12432014-09-30 00:49:58 +00004422 unsigned SrcReg = getRegForValue(I->getOperand(0));
Tim Northover3b0846e2014-05-24 12:50:23 +00004423 if (!SrcReg)
4424 return false;
Juergen Ributzka42bf6652014-10-07 03:39:59 +00004425 bool SrcIsKill = hasTrivialKill(I->getOperand(0));
Tim Northover3b0846e2014-05-24 12:50:23 +00004426
Juergen Ributzkacd11a282014-10-14 20:36:02 +00004427 // Try to optimize already sign-/zero-extended values from function arguments.
Juergen Ributzka42bf6652014-10-07 03:39:59 +00004428 bool IsZExt = isa<ZExtInst>(I);
4429 if (const auto *Arg = dyn_cast<Argument>(I->getOperand(0))) {
4430 if ((IsZExt && Arg->hasZExtAttr()) || (!IsZExt && Arg->hasSExtAttr())) {
4431 if (RetVT == MVT::i64 && SrcVT != MVT::i64) {
4432 unsigned ResultReg = createResultReg(&AArch64::GPR64RegClass);
4433 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
4434 TII.get(AArch64::SUBREG_TO_REG), ResultReg)
4435 .addImm(0)
4436 .addReg(SrcReg, getKillRegState(SrcIsKill))
4437 .addImm(AArch64::sub_32);
4438 SrcReg = ResultReg;
4439 }
Juergen Ributzkaea5870a2014-11-10 21:05:31 +00004440 // Conservatively clear all kill flags from all uses, because we are
4441 // replacing a sign-/zero-extend instruction at IR level with a nop at MI
4442 // level. The result of the instruction at IR level might have been
4443 // trivially dead, which is now not longer true.
4444 unsigned UseReg = lookUpRegForValue(I);
4445 if (UseReg)
4446 MRI.clearKillFlags(UseReg);
4447
Juergen Ributzka42bf6652014-10-07 03:39:59 +00004448 updateValueMap(I, SrcReg);
4449 return true;
4450 }
4451 }
Juergen Ributzka51f53262014-08-05 05:43:44 +00004452
Juergen Ributzka42bf6652014-10-07 03:39:59 +00004453 unsigned ResultReg = emitIntExt(SrcVT, SrcReg, RetVT, IsZExt);
Juergen Ributzka51f53262014-08-05 05:43:44 +00004454 if (!ResultReg)
Tim Northover3b0846e2014-05-24 12:50:23 +00004455 return false;
Juergen Ributzka51f53262014-08-05 05:43:44 +00004456
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00004457 updateValueMap(I, ResultReg);
Tim Northover3b0846e2014-05-24 12:50:23 +00004458 return true;
4459}
4460
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00004461bool AArch64FastISel::selectRem(const Instruction *I, unsigned ISDOpcode) {
Mehdi Amini44ede332015-07-09 02:09:04 +00004462 EVT DestEVT = TLI.getValueType(DL, I->getType(), true);
Tim Northover3b0846e2014-05-24 12:50:23 +00004463 if (!DestEVT.isSimple())
4464 return false;
4465
4466 MVT DestVT = DestEVT.getSimpleVT();
4467 if (DestVT != MVT::i64 && DestVT != MVT::i32)
4468 return false;
4469
4470 unsigned DivOpc;
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00004471 bool Is64bit = (DestVT == MVT::i64);
Tim Northover3b0846e2014-05-24 12:50:23 +00004472 switch (ISDOpcode) {
4473 default:
4474 return false;
4475 case ISD::SREM:
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00004476 DivOpc = Is64bit ? AArch64::SDIVXr : AArch64::SDIVWr;
Tim Northover3b0846e2014-05-24 12:50:23 +00004477 break;
4478 case ISD::UREM:
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00004479 DivOpc = Is64bit ? AArch64::UDIVXr : AArch64::UDIVWr;
Tim Northover3b0846e2014-05-24 12:50:23 +00004480 break;
4481 }
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00004482 unsigned MSubOpc = Is64bit ? AArch64::MSUBXrrr : AArch64::MSUBWrrr;
Tim Northover3b0846e2014-05-24 12:50:23 +00004483 unsigned Src0Reg = getRegForValue(I->getOperand(0));
4484 if (!Src0Reg)
4485 return false;
Juergen Ributzkaaddb75a2014-08-21 20:57:57 +00004486 bool Src0IsKill = hasTrivialKill(I->getOperand(0));
Tim Northover3b0846e2014-05-24 12:50:23 +00004487
4488 unsigned Src1Reg = getRegForValue(I->getOperand(1));
4489 if (!Src1Reg)
4490 return false;
Juergen Ributzkaaddb75a2014-08-21 20:57:57 +00004491 bool Src1IsKill = hasTrivialKill(I->getOperand(1));
Tim Northover3b0846e2014-05-24 12:50:23 +00004492
Juergen Ributzkaaddb75a2014-08-21 20:57:57 +00004493 const TargetRegisterClass *RC =
4494 (DestVT == MVT::i64) ? &AArch64::GPR64RegClass : &AArch64::GPR32RegClass;
Juergen Ributzka88e32512014-09-03 20:56:59 +00004495 unsigned QuotReg = fastEmitInst_rr(DivOpc, RC, Src0Reg, /*IsKill=*/false,
Juergen Ributzkaaddb75a2014-08-21 20:57:57 +00004496 Src1Reg, /*IsKill=*/false);
4497 assert(QuotReg && "Unexpected DIV instruction emission failure.");
Tim Northover3b0846e2014-05-24 12:50:23 +00004498 // The remainder is computed as numerator - (quotient * denominator) using the
4499 // MSUB instruction.
Juergen Ributzka88e32512014-09-03 20:56:59 +00004500 unsigned ResultReg = fastEmitInst_rrr(MSubOpc, RC, QuotReg, /*IsKill=*/true,
Juergen Ributzkaaddb75a2014-08-21 20:57:57 +00004501 Src1Reg, Src1IsKill, Src0Reg,
4502 Src0IsKill);
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00004503 updateValueMap(I, ResultReg);
Tim Northover3b0846e2014-05-24 12:50:23 +00004504 return true;
4505}
4506
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00004507bool AArch64FastISel::selectMul(const Instruction *I) {
Juergen Ributzkac611d722014-09-17 20:35:41 +00004508 MVT VT;
4509 if (!isTypeSupported(I->getType(), VT, /*IsVectorAllowed=*/true))
Tim Northover3b0846e2014-05-24 12:50:23 +00004510 return false;
Tim Northover3b0846e2014-05-24 12:50:23 +00004511
Juergen Ributzkac611d722014-09-17 20:35:41 +00004512 if (VT.isVector())
4513 return selectBinaryOp(I, ISD::MUL);
4514
4515 const Value *Src0 = I->getOperand(0);
4516 const Value *Src1 = I->getOperand(1);
4517 if (const auto *C = dyn_cast<ConstantInt>(Src0))
4518 if (C->getValue().isPowerOf2())
4519 std::swap(Src0, Src1);
4520
4521 // Try to simplify to a shift instruction.
4522 if (const auto *C = dyn_cast<ConstantInt>(Src1))
4523 if (C->getValue().isPowerOf2()) {
4524 uint64_t ShiftVal = C->getValue().logBase2();
4525 MVT SrcVT = VT;
4526 bool IsZExt = true;
4527 if (const auto *ZExt = dyn_cast<ZExtInst>(Src0)) {
Juergen Ributzka6ac12432014-09-30 00:49:58 +00004528 if (!isIntExtFree(ZExt)) {
4529 MVT VT;
4530 if (isValueAvailable(ZExt) && isTypeSupported(ZExt->getSrcTy(), VT)) {
4531 SrcVT = VT;
4532 IsZExt = true;
4533 Src0 = ZExt->getOperand(0);
4534 }
Juergen Ributzkac611d722014-09-17 20:35:41 +00004535 }
4536 } else if (const auto *SExt = dyn_cast<SExtInst>(Src0)) {
Juergen Ributzka6ac12432014-09-30 00:49:58 +00004537 if (!isIntExtFree(SExt)) {
4538 MVT VT;
4539 if (isValueAvailable(SExt) && isTypeSupported(SExt->getSrcTy(), VT)) {
4540 SrcVT = VT;
4541 IsZExt = false;
4542 Src0 = SExt->getOperand(0);
4543 }
Juergen Ributzkac611d722014-09-17 20:35:41 +00004544 }
4545 }
4546
4547 unsigned Src0Reg = getRegForValue(Src0);
4548 if (!Src0Reg)
4549 return false;
4550 bool Src0IsKill = hasTrivialKill(Src0);
4551
4552 unsigned ResultReg =
4553 emitLSL_ri(VT, SrcVT, Src0Reg, Src0IsKill, ShiftVal, IsZExt);
4554
4555 if (ResultReg) {
4556 updateValueMap(I, ResultReg);
4557 return true;
4558 }
4559 }
Tim Northover3b0846e2014-05-24 12:50:23 +00004560
Tim Northover3b0846e2014-05-24 12:50:23 +00004561 unsigned Src0Reg = getRegForValue(I->getOperand(0));
4562 if (!Src0Reg)
4563 return false;
Juergen Ributzkaad3b0902014-07-30 22:04:25 +00004564 bool Src0IsKill = hasTrivialKill(I->getOperand(0));
Tim Northover3b0846e2014-05-24 12:50:23 +00004565
4566 unsigned Src1Reg = getRegForValue(I->getOperand(1));
4567 if (!Src1Reg)
4568 return false;
Juergen Ributzkaad3b0902014-07-30 22:04:25 +00004569 bool Src1IsKill = hasTrivialKill(I->getOperand(1));
Tim Northover3b0846e2014-05-24 12:50:23 +00004570
Juergen Ributzkac611d722014-09-17 20:35:41 +00004571 unsigned ResultReg = emitMul_rr(VT, Src0Reg, Src0IsKill, Src1Reg, Src1IsKill);
Juergen Ributzkaad3b0902014-07-30 22:04:25 +00004572
4573 if (!ResultReg)
4574 return false;
4575
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00004576 updateValueMap(I, ResultReg);
Tim Northover3b0846e2014-05-24 12:50:23 +00004577 return true;
4578}
4579
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00004580bool AArch64FastISel::selectShift(const Instruction *I) {
Juergen Ributzka99dd30f2014-08-27 00:58:26 +00004581 MVT RetVT;
Juergen Ributzkae1779e22014-09-15 21:27:56 +00004582 if (!isTypeSupported(I->getType(), RetVT, /*IsVectorAllowed=*/true))
Juergen Ributzkaa75cb112014-07-30 22:04:22 +00004583 return false;
Juergen Ributzkaa75cb112014-07-30 22:04:22 +00004584
Juergen Ributzkae1779e22014-09-15 21:27:56 +00004585 if (RetVT.isVector())
4586 return selectOperator(I, I->getOpcode());
4587
Juergen Ributzka0e0b4c12014-08-21 23:06:07 +00004588 if (const auto *C = dyn_cast<ConstantInt>(I->getOperand(1))) {
4589 unsigned ResultReg = 0;
4590 uint64_t ShiftVal = C->getZExtValue();
Juergen Ributzka99dd30f2014-08-27 00:58:26 +00004591 MVT SrcVT = RetVT;
David Blaikie186d2cb2015-03-24 16:24:01 +00004592 bool IsZExt = I->getOpcode() != Instruction::AShr;
Juergen Ributzka77bc09f2014-08-29 00:19:21 +00004593 const Value *Op0 = I->getOperand(0);
Juergen Ributzka99dd30f2014-08-27 00:58:26 +00004594 if (const auto *ZExt = dyn_cast<ZExtInst>(Op0)) {
Juergen Ributzka6ac12432014-09-30 00:49:58 +00004595 if (!isIntExtFree(ZExt)) {
4596 MVT TmpVT;
4597 if (isValueAvailable(ZExt) && isTypeSupported(ZExt->getSrcTy(), TmpVT)) {
4598 SrcVT = TmpVT;
4599 IsZExt = true;
4600 Op0 = ZExt->getOperand(0);
4601 }
Juergen Ributzka99dd30f2014-08-27 00:58:26 +00004602 }
4603 } else if (const auto *SExt = dyn_cast<SExtInst>(Op0)) {
Juergen Ributzka6ac12432014-09-30 00:49:58 +00004604 if (!isIntExtFree(SExt)) {
4605 MVT TmpVT;
4606 if (isValueAvailable(SExt) && isTypeSupported(SExt->getSrcTy(), TmpVT)) {
4607 SrcVT = TmpVT;
4608 IsZExt = false;
4609 Op0 = SExt->getOperand(0);
4610 }
Juergen Ributzka99dd30f2014-08-27 00:58:26 +00004611 }
4612 }
4613
4614 unsigned Op0Reg = getRegForValue(Op0);
4615 if (!Op0Reg)
4616 return false;
4617 bool Op0IsKill = hasTrivialKill(Op0);
4618
Juergen Ributzka0e0b4c12014-08-21 23:06:07 +00004619 switch (I->getOpcode()) {
4620 default: llvm_unreachable("Unexpected instruction.");
4621 case Instruction::Shl:
Juergen Ributzka99dd30f2014-08-27 00:58:26 +00004622 ResultReg = emitLSL_ri(RetVT, SrcVT, Op0Reg, Op0IsKill, ShiftVal, IsZExt);
Juergen Ributzka0e0b4c12014-08-21 23:06:07 +00004623 break;
4624 case Instruction::AShr:
Juergen Ributzka99dd30f2014-08-27 00:58:26 +00004625 ResultReg = emitASR_ri(RetVT, SrcVT, Op0Reg, Op0IsKill, ShiftVal, IsZExt);
Juergen Ributzka0e0b4c12014-08-21 23:06:07 +00004626 break;
4627 case Instruction::LShr:
Juergen Ributzka99dd30f2014-08-27 00:58:26 +00004628 ResultReg = emitLSR_ri(RetVT, SrcVT, Op0Reg, Op0IsKill, ShiftVal, IsZExt);
Juergen Ributzka0e0b4c12014-08-21 23:06:07 +00004629 break;
4630 }
4631 if (!ResultReg)
4632 return false;
Juergen Ributzkaa75cb112014-07-30 22:04:22 +00004633
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00004634 updateValueMap(I, ResultReg);
Juergen Ributzka0e0b4c12014-08-21 23:06:07 +00004635 return true;
4636 }
4637
Juergen Ributzka99dd30f2014-08-27 00:58:26 +00004638 unsigned Op0Reg = getRegForValue(I->getOperand(0));
4639 if (!Op0Reg)
4640 return false;
4641 bool Op0IsKill = hasTrivialKill(I->getOperand(0));
4642
Juergen Ributzka0e0b4c12014-08-21 23:06:07 +00004643 unsigned Op1Reg = getRegForValue(I->getOperand(1));
4644 if (!Op1Reg)
4645 return false;
4646 bool Op1IsKill = hasTrivialKill(I->getOperand(1));
4647
4648 unsigned ResultReg = 0;
4649 switch (I->getOpcode()) {
4650 default: llvm_unreachable("Unexpected instruction.");
4651 case Instruction::Shl:
4652 ResultReg = emitLSL_rr(RetVT, Op0Reg, Op0IsKill, Op1Reg, Op1IsKill);
4653 break;
4654 case Instruction::AShr:
4655 ResultReg = emitASR_rr(RetVT, Op0Reg, Op0IsKill, Op1Reg, Op1IsKill);
4656 break;
4657 case Instruction::LShr:
4658 ResultReg = emitLSR_rr(RetVT, Op0Reg, Op0IsKill, Op1Reg, Op1IsKill);
4659 break;
Juergen Ributzkaa75cb112014-07-30 22:04:22 +00004660 }
4661
4662 if (!ResultReg)
4663 return false;
4664
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00004665 updateValueMap(I, ResultReg);
Juergen Ributzkaa75cb112014-07-30 22:04:22 +00004666 return true;
4667}
4668
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00004669bool AArch64FastISel::selectBitCast(const Instruction *I) {
Juergen Ributzkac537bd22014-07-31 06:25:37 +00004670 MVT RetVT, SrcVT;
4671
4672 if (!isTypeLegal(I->getOperand(0)->getType(), SrcVT))
4673 return false;
4674 if (!isTypeLegal(I->getType(), RetVT))
4675 return false;
4676
4677 unsigned Opc;
4678 if (RetVT == MVT::f32 && SrcVT == MVT::i32)
4679 Opc = AArch64::FMOVWSr;
4680 else if (RetVT == MVT::f64 && SrcVT == MVT::i64)
4681 Opc = AArch64::FMOVXDr;
4682 else if (RetVT == MVT::i32 && SrcVT == MVT::f32)
4683 Opc = AArch64::FMOVSWr;
4684 else if (RetVT == MVT::i64 && SrcVT == MVT::f64)
4685 Opc = AArch64::FMOVDXr;
4686 else
4687 return false;
4688
Juergen Ributzkaaddb75a2014-08-21 20:57:57 +00004689 const TargetRegisterClass *RC = nullptr;
4690 switch (RetVT.SimpleTy) {
4691 default: llvm_unreachable("Unexpected value type.");
4692 case MVT::i32: RC = &AArch64::GPR32RegClass; break;
4693 case MVT::i64: RC = &AArch64::GPR64RegClass; break;
4694 case MVT::f32: RC = &AArch64::FPR32RegClass; break;
4695 case MVT::f64: RC = &AArch64::FPR64RegClass; break;
4696 }
Juergen Ributzkac537bd22014-07-31 06:25:37 +00004697 unsigned Op0Reg = getRegForValue(I->getOperand(0));
4698 if (!Op0Reg)
4699 return false;
4700 bool Op0IsKill = hasTrivialKill(I->getOperand(0));
Juergen Ributzka88e32512014-09-03 20:56:59 +00004701 unsigned ResultReg = fastEmitInst_r(Opc, RC, Op0Reg, Op0IsKill);
Juergen Ributzkac537bd22014-07-31 06:25:37 +00004702
4703 if (!ResultReg)
4704 return false;
4705
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00004706 updateValueMap(I, ResultReg);
Juergen Ributzkac537bd22014-07-31 06:25:37 +00004707 return true;
4708}
4709
Juergen Ributzkaafa034f2014-09-15 22:07:49 +00004710bool AArch64FastISel::selectFRem(const Instruction *I) {
4711 MVT RetVT;
4712 if (!isTypeLegal(I->getType(), RetVT))
4713 return false;
4714
4715 RTLIB::Libcall LC;
4716 switch (RetVT.SimpleTy) {
4717 default:
4718 return false;
4719 case MVT::f32:
4720 LC = RTLIB::REM_F32;
4721 break;
4722 case MVT::f64:
4723 LC = RTLIB::REM_F64;
4724 break;
4725 }
4726
4727 ArgListTy Args;
4728 Args.reserve(I->getNumOperands());
4729
4730 // Populate the argument list.
4731 for (auto &Arg : I->operands()) {
4732 ArgListEntry Entry;
4733 Entry.Val = Arg;
4734 Entry.Ty = Arg->getType();
4735 Args.push_back(Entry);
4736 }
4737
4738 CallLoweringInfo CLI;
Rafael Espindolace4c2bc2015-06-23 12:21:54 +00004739 MCContext &Ctx = MF->getContext();
4740 CLI.setCallee(DL, Ctx, TLI.getLibcallCallingConv(LC), I->getType(),
Juergen Ributzkaafa034f2014-09-15 22:07:49 +00004741 TLI.getLibcallName(LC), std::move(Args));
4742 if (!lowerCallTo(CLI))
4743 return false;
4744 updateValueMap(I, CLI.ResultReg);
4745 return true;
4746}
4747
Juergen Ributzkaf6430312014-09-17 21:55:55 +00004748bool AArch64FastISel::selectSDiv(const Instruction *I) {
4749 MVT VT;
4750 if (!isTypeLegal(I->getType(), VT))
4751 return false;
4752
4753 if (!isa<ConstantInt>(I->getOperand(1)))
4754 return selectBinaryOp(I, ISD::SDIV);
4755
4756 const APInt &C = cast<ConstantInt>(I->getOperand(1))->getValue();
4757 if ((VT != MVT::i32 && VT != MVT::i64) || !C ||
4758 !(C.isPowerOf2() || (-C).isPowerOf2()))
4759 return selectBinaryOp(I, ISD::SDIV);
4760
4761 unsigned Lg2 = C.countTrailingZeros();
4762 unsigned Src0Reg = getRegForValue(I->getOperand(0));
4763 if (!Src0Reg)
4764 return false;
4765 bool Src0IsKill = hasTrivialKill(I->getOperand(0));
4766
4767 if (cast<BinaryOperator>(I)->isExact()) {
4768 unsigned ResultReg = emitASR_ri(VT, VT, Src0Reg, Src0IsKill, Lg2);
4769 if (!ResultReg)
4770 return false;
4771 updateValueMap(I, ResultReg);
4772 return true;
4773 }
4774
Juergen Ributzka03a06112014-10-16 16:41:15 +00004775 int64_t Pow2MinusOne = (1ULL << Lg2) - 1;
4776 unsigned AddReg = emitAdd_ri_(VT, Src0Reg, /*IsKill=*/false, Pow2MinusOne);
Juergen Ributzkaf6430312014-09-17 21:55:55 +00004777 if (!AddReg)
4778 return false;
4779
4780 // (Src0 < 0) ? Pow2 - 1 : 0;
4781 if (!emitICmp_ri(VT, Src0Reg, /*IsKill=*/false, 0))
4782 return false;
4783
4784 unsigned SelectOpc;
4785 const TargetRegisterClass *RC;
4786 if (VT == MVT::i64) {
4787 SelectOpc = AArch64::CSELXr;
4788 RC = &AArch64::GPR64RegClass;
4789 } else {
4790 SelectOpc = AArch64::CSELWr;
4791 RC = &AArch64::GPR32RegClass;
4792 }
4793 unsigned SelectReg =
4794 fastEmitInst_rri(SelectOpc, RC, AddReg, /*IsKill=*/true, Src0Reg,
4795 Src0IsKill, AArch64CC::LT);
4796 if (!SelectReg)
4797 return false;
4798
4799 // Divide by Pow2 --> ashr. If we're dividing by a negative value we must also
4800 // negate the result.
4801 unsigned ZeroReg = (VT == MVT::i64) ? AArch64::XZR : AArch64::WZR;
4802 unsigned ResultReg;
4803 if (C.isNegative())
4804 ResultReg = emitAddSub_rs(/*UseAdd=*/false, VT, ZeroReg, /*IsKill=*/true,
4805 SelectReg, /*IsKill=*/true, AArch64_AM::ASR, Lg2);
4806 else
4807 ResultReg = emitASR_ri(VT, VT, SelectReg, /*IsKill=*/true, Lg2);
4808
4809 if (!ResultReg)
4810 return false;
4811
4812 updateValueMap(I, ResultReg);
4813 return true;
4814}
4815
Juergen Ributzka0af310d2014-11-13 20:50:44 +00004816/// This is mostly a copy of the existing FastISel getRegForGEPIndex code. We
4817/// have to duplicate it for AArch64, because otherwise we would fail during the
4818/// sign-extend emission.
4819std::pair<unsigned, bool> AArch64FastISel::getRegForGEPIndex(const Value *Idx) {
4820 unsigned IdxN = getRegForValue(Idx);
4821 if (IdxN == 0)
4822 // Unhandled operand. Halt "fast" selection and bail.
4823 return std::pair<unsigned, bool>(0, false);
4824
4825 bool IdxNIsKill = hasTrivialKill(Idx);
4826
4827 // If the index is smaller or larger than intptr_t, truncate or extend it.
Mehdi Amini44ede332015-07-09 02:09:04 +00004828 MVT PtrVT = TLI.getPointerTy(DL);
Juergen Ributzka0af310d2014-11-13 20:50:44 +00004829 EVT IdxVT = EVT::getEVT(Idx->getType(), /*HandleUnknown=*/false);
4830 if (IdxVT.bitsLT(PtrVT)) {
4831 IdxN = emitIntExt(IdxVT.getSimpleVT(), IdxN, PtrVT, /*IsZExt=*/false);
4832 IdxNIsKill = true;
4833 } else if (IdxVT.bitsGT(PtrVT))
4834 llvm_unreachable("AArch64 FastISel doesn't support types larger than i64");
4835 return std::pair<unsigned, bool>(IdxN, IdxNIsKill);
4836}
4837
Juergen Ributzkaf82c9872014-10-15 18:58:07 +00004838/// This is mostly a copy of the existing FastISel GEP code, but we have to
4839/// duplicate it for AArch64, because otherwise we would bail out even for
4840/// simple cases. This is because the standard fastEmit functions don't cover
4841/// MUL at all and ADD is lowered very inefficientily.
4842bool AArch64FastISel::selectGetElementPtr(const Instruction *I) {
4843 unsigned N = getRegForValue(I->getOperand(0));
4844 if (!N)
4845 return false;
4846 bool NIsKill = hasTrivialKill(I->getOperand(0));
4847
4848 // Keep a running tab of the total offset to coalesce multiple N = N + Offset
4849 // into a single N = N + TotalOffset.
4850 uint64_t TotalOffs = 0;
4851 Type *Ty = I->getOperand(0)->getType();
Mehdi Amini44ede332015-07-09 02:09:04 +00004852 MVT VT = TLI.getPointerTy(DL);
Juergen Ributzkaf82c9872014-10-15 18:58:07 +00004853 for (auto OI = std::next(I->op_begin()), E = I->op_end(); OI != E; ++OI) {
4854 const Value *Idx = *OI;
4855 if (auto *StTy = dyn_cast<StructType>(Ty)) {
4856 unsigned Field = cast<ConstantInt>(Idx)->getZExtValue();
4857 // N = N + Offset
4858 if (Field)
4859 TotalOffs += DL.getStructLayout(StTy)->getElementOffset(Field);
4860 Ty = StTy->getElementType(Field);
4861 } else {
4862 Ty = cast<SequentialType>(Ty)->getElementType();
4863 // If this is a constant subscript, handle it quickly.
4864 if (const auto *CI = dyn_cast<ConstantInt>(Idx)) {
4865 if (CI->isZero())
4866 continue;
4867 // N = N + Offset
4868 TotalOffs +=
4869 DL.getTypeAllocSize(Ty) * cast<ConstantInt>(CI)->getSExtValue();
4870 continue;
4871 }
4872 if (TotalOffs) {
4873 N = emitAdd_ri_(VT, N, NIsKill, TotalOffs);
4874 if (!N)
4875 return false;
4876 NIsKill = true;
4877 TotalOffs = 0;
4878 }
4879
4880 // N = N + Idx * ElementSize;
4881 uint64_t ElementSize = DL.getTypeAllocSize(Ty);
4882 std::pair<unsigned, bool> Pair = getRegForGEPIndex(Idx);
4883 unsigned IdxN = Pair.first;
4884 bool IdxNIsKill = Pair.second;
4885 if (!IdxN)
4886 return false;
4887
4888 if (ElementSize != 1) {
4889 unsigned C = fastEmit_i(VT, VT, ISD::Constant, ElementSize);
4890 if (!C)
4891 return false;
4892 IdxN = emitMul_rr(VT, IdxN, IdxNIsKill, C, true);
4893 if (!IdxN)
4894 return false;
4895 IdxNIsKill = true;
4896 }
4897 N = fastEmit_rr(VT, VT, ISD::ADD, N, NIsKill, IdxN, IdxNIsKill);
4898 if (!N)
4899 return false;
4900 }
4901 }
4902 if (TotalOffs) {
4903 N = emitAdd_ri_(VT, N, NIsKill, TotalOffs);
4904 if (!N)
4905 return false;
4906 }
4907 updateValueMap(I, N);
4908 return true;
4909}
4910
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00004911bool AArch64FastISel::fastSelectInstruction(const Instruction *I) {
Tim Northover3b0846e2014-05-24 12:50:23 +00004912 switch (I->getOpcode()) {
4913 default:
Juergen Ributzka30c02e32014-09-04 01:29:21 +00004914 break;
Juergen Ributzkadbe9e172014-09-02 21:32:54 +00004915 case Instruction::Add:
Juergen Ributzkaa1148b22014-09-03 01:38:36 +00004916 case Instruction::Sub:
Juergen Ributzkae1779e22014-09-15 21:27:56 +00004917 return selectAddSub(I);
Juergen Ributzkadbe9e172014-09-02 21:32:54 +00004918 case Instruction::Mul:
Juergen Ributzkac611d722014-09-17 20:35:41 +00004919 return selectMul(I);
Juergen Ributzkaf6430312014-09-17 21:55:55 +00004920 case Instruction::SDiv:
4921 return selectSDiv(I);
Juergen Ributzkadbe9e172014-09-02 21:32:54 +00004922 case Instruction::SRem:
Juergen Ributzka7a76c242014-09-03 18:46:45 +00004923 if (!selectBinaryOp(I, ISD::SREM))
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00004924 return selectRem(I, ISD::SREM);
Juergen Ributzkadbe9e172014-09-02 21:32:54 +00004925 return true;
4926 case Instruction::URem:
Juergen Ributzka7a76c242014-09-03 18:46:45 +00004927 if (!selectBinaryOp(I, ISD::UREM))
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00004928 return selectRem(I, ISD::UREM);
Juergen Ributzkadbe9e172014-09-02 21:32:54 +00004929 return true;
Juergen Ributzkadbe9e172014-09-02 21:32:54 +00004930 case Instruction::Shl:
Juergen Ributzkadbe9e172014-09-02 21:32:54 +00004931 case Instruction::LShr:
Juergen Ributzkadbe9e172014-09-02 21:32:54 +00004932 case Instruction::AShr:
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00004933 return selectShift(I);
Juergen Ributzkadbe9e172014-09-02 21:32:54 +00004934 case Instruction::And:
Juergen Ributzkadbe9e172014-09-02 21:32:54 +00004935 case Instruction::Or:
Juergen Ributzkadbe9e172014-09-02 21:32:54 +00004936 case Instruction::Xor:
Juergen Ributzkae1779e22014-09-15 21:27:56 +00004937 return selectLogicalOp(I);
Juergen Ributzka31c80542014-09-03 17:58:10 +00004938 case Instruction::Br:
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00004939 return selectBranch(I);
Juergen Ributzkadbe9e172014-09-02 21:32:54 +00004940 case Instruction::IndirectBr:
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00004941 return selectIndirectBr(I);
Juergen Ributzkadbe9e172014-09-02 21:32:54 +00004942 case Instruction::BitCast:
Juergen Ributzka7a76c242014-09-03 18:46:45 +00004943 if (!FastISel::selectBitCast(I))
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00004944 return selectBitCast(I);
Juergen Ributzkadbe9e172014-09-02 21:32:54 +00004945 return true;
4946 case Instruction::FPToSI:
Juergen Ributzka7a76c242014-09-03 18:46:45 +00004947 if (!selectCast(I, ISD::FP_TO_SINT))
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00004948 return selectFPToInt(I, /*Signed=*/true);
Juergen Ributzkadbe9e172014-09-02 21:32:54 +00004949 return true;
4950 case Instruction::FPToUI:
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00004951 return selectFPToInt(I, /*Signed=*/false);
Juergen Ributzkadbe9e172014-09-02 21:32:54 +00004952 case Instruction::ZExt:
Juergen Ributzkadbe9e172014-09-02 21:32:54 +00004953 case Instruction::SExt:
Juergen Ributzka6ac12432014-09-30 00:49:58 +00004954 return selectIntExt(I);
Juergen Ributzkadbe9e172014-09-02 21:32:54 +00004955 case Instruction::Trunc:
Juergen Ributzka7a76c242014-09-03 18:46:45 +00004956 if (!selectCast(I, ISD::TRUNCATE))
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00004957 return selectTrunc(I);
Juergen Ributzkadbe9e172014-09-02 21:32:54 +00004958 return true;
4959 case Instruction::FPExt:
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00004960 return selectFPExt(I);
Juergen Ributzkadbe9e172014-09-02 21:32:54 +00004961 case Instruction::FPTrunc:
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00004962 return selectFPTrunc(I);
Juergen Ributzkadbe9e172014-09-02 21:32:54 +00004963 case Instruction::SIToFP:
Juergen Ributzka7a76c242014-09-03 18:46:45 +00004964 if (!selectCast(I, ISD::SINT_TO_FP))
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00004965 return selectIntToFP(I, /*Signed=*/true);
Juergen Ributzkadbe9e172014-09-02 21:32:54 +00004966 return true;
4967 case Instruction::UIToFP:
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00004968 return selectIntToFP(I, /*Signed=*/false);
Tim Northover3b0846e2014-05-24 12:50:23 +00004969 case Instruction::Load:
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00004970 return selectLoad(I);
Tim Northover3b0846e2014-05-24 12:50:23 +00004971 case Instruction::Store:
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00004972 return selectStore(I);
Tim Northover3b0846e2014-05-24 12:50:23 +00004973 case Instruction::FCmp:
4974 case Instruction::ICmp:
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00004975 return selectCmp(I);
Tim Northover3b0846e2014-05-24 12:50:23 +00004976 case Instruction::Select:
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00004977 return selectSelect(I);
Tim Northover3b0846e2014-05-24 12:50:23 +00004978 case Instruction::Ret:
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00004979 return selectRet(I);
Juergen Ributzkaafa034f2014-09-15 22:07:49 +00004980 case Instruction::FRem:
4981 return selectFRem(I);
Juergen Ributzkaf82c9872014-10-15 18:58:07 +00004982 case Instruction::GetElementPtr:
4983 return selectGetElementPtr(I);
Tim Northover3b0846e2014-05-24 12:50:23 +00004984 }
Juergen Ributzkadbe9e172014-09-02 21:32:54 +00004985
Juergen Ributzka30c02e32014-09-04 01:29:21 +00004986 // fall-back to target-independent instruction selection.
4987 return selectOperator(I, I->getOpcode());
Tim Northover3b0846e2014-05-24 12:50:23 +00004988 // Silence warnings.
4989 (void)&CC_AArch64_DarwinPCS_VarArg;
4990}
4991
4992namespace llvm {
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00004993llvm::FastISel *AArch64::createFastISel(FunctionLoweringInfo &FuncInfo,
4994 const TargetLibraryInfo *LibInfo) {
4995 return new AArch64FastISel(FuncInfo, LibInfo);
Tim Northover3b0846e2014-05-24 12:50:23 +00004996}
4997}