blob: c56286e43ef28757c32f5f06595b98b95bef732e [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- SIMachineFunctionInfo.cpp - SI Machine Function Info -------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8/// \file
9//===----------------------------------------------------------------------===//
10
11
12#include "SIMachineFunctionInfo.h"
Tom Stellard96468902014-09-24 01:33:17 +000013#include "AMDGPUSubtarget.h"
Tom Stellardeba61072014-05-02 15:41:42 +000014#include "SIInstrInfo.h"
Tom Stellard96468902014-09-24 01:33:17 +000015#include "llvm/CodeGen/MachineInstrBuilder.h"
Tom Stellardc5cf2f02014-08-21 20:40:54 +000016#include "llvm/CodeGen/MachineFrameInfo.h"
Tom Stellardc149dc02013-11-27 21:23:35 +000017#include "llvm/CodeGen/MachineRegisterInfo.h"
Tom Stellardeba61072014-05-02 15:41:42 +000018#include "llvm/IR/Function.h"
19#include "llvm/IR/LLVMContext.h"
Tom Stellardc149dc02013-11-27 21:23:35 +000020
21#define MAX_LANES 64
Tom Stellard75aadc22012-12-11 21:25:42 +000022
23using namespace llvm;
24
Juergen Ributzkad12ccbd2013-11-19 00:57:56 +000025
26// Pin the vtable to this file.
27void SIMachineFunctionInfo::anchor() {}
28
Tom Stellard75aadc22012-12-11 21:25:42 +000029SIMachineFunctionInfo::SIMachineFunctionInfo(const MachineFunction &MF)
Vincent Lejeuneace6f732013-04-01 21:47:53 +000030 : AMDGPUMachineFunction(MF),
Tom Stellard96468902014-09-24 01:33:17 +000031 TIDReg(AMDGPU::NoRegister),
Matt Arsenault49affb82015-11-25 20:55:12 +000032 ScratchRSrcReg(AMDGPU::NoRegister),
Matt Arsenault26f8f3d2015-11-30 21:16:03 +000033 ScratchWaveOffsetReg(AMDGPU::NoRegister),
34 PrivateSegmentBufferUserSGPR(AMDGPU::NoRegister),
35 DispatchPtrUserSGPR(AMDGPU::NoRegister),
36 QueuePtrUserSGPR(AMDGPU::NoRegister),
37 KernargSegmentPtrUserSGPR(AMDGPU::NoRegister),
38 DispatchIDUserSGPR(AMDGPU::NoRegister),
39 FlatScratchInitUserSGPR(AMDGPU::NoRegister),
40 PrivateSegmentSizeUserSGPR(AMDGPU::NoRegister),
41 GridWorkGroupCountXUserSGPR(AMDGPU::NoRegister),
42 GridWorkGroupCountYUserSGPR(AMDGPU::NoRegister),
43 GridWorkGroupCountZUserSGPR(AMDGPU::NoRegister),
44 WorkGroupIDXSystemSGPR(AMDGPU::NoRegister),
45 WorkGroupIDYSystemSGPR(AMDGPU::NoRegister),
46 WorkGroupIDZSystemSGPR(AMDGPU::NoRegister),
47 WorkGroupInfoSystemSGPR(AMDGPU::NoRegister),
48 PrivateSegmentWaveByteOffsetSystemSGPR(AMDGPU::NoRegister),
Tom Stellardc149dc02013-11-27 21:23:35 +000049 PSInputAddr(0),
Marek Olsak8e9cc632016-01-13 17:23:09 +000050 ReturnsVoid(true),
Marek Olsakfccabaf2016-01-13 11:45:36 +000051 LDSWaveSpillSize(0),
52 PSInputEna(0),
Tom Stellard96468902014-09-24 01:33:17 +000053 NumUserSGPRs(0),
Matt Arsenault26f8f3d2015-11-30 21:16:03 +000054 NumSystemSGPRs(0),
Matt Arsenault49affb82015-11-25 20:55:12 +000055 HasSpilledSGPRs(false),
56 HasSpilledVGPRs(false),
Matt Arsenault296b8492016-02-12 06:31:30 +000057 HasNonSpillStackObjects(false),
58 HasFlatInstructions(false),
Matt Arsenault26f8f3d2015-11-30 21:16:03 +000059 PrivateSegmentBuffer(false),
Matt Arsenault49affb82015-11-25 20:55:12 +000060 DispatchPtr(false),
61 QueuePtr(false),
62 DispatchID(false),
Matt Arsenault26f8f3d2015-11-30 21:16:03 +000063 KernargSegmentPtr(false),
Matt Arsenault49affb82015-11-25 20:55:12 +000064 FlatScratchInit(false),
65 GridWorkgroupCountX(false),
66 GridWorkgroupCountY(false),
67 GridWorkgroupCountZ(false),
68 WorkGroupIDX(true),
69 WorkGroupIDY(false),
70 WorkGroupIDZ(false),
71 WorkGroupInfo(false),
Matt Arsenault26f8f3d2015-11-30 21:16:03 +000072 PrivateSegmentWaveByteOffset(false),
Matt Arsenault49affb82015-11-25 20:55:12 +000073 WorkItemIDX(true),
74 WorkItemIDY(false),
75 WorkItemIDZ(false) {
Matt Arsenault26f8f3d2015-11-30 21:16:03 +000076 const AMDGPUSubtarget &ST = MF.getSubtarget<AMDGPUSubtarget>();
Matt Arsenault49affb82015-11-25 20:55:12 +000077 const Function *F = MF.getFunction();
78
Marek Olsakfccabaf2016-01-13 11:45:36 +000079 PSInputAddr = AMDGPU::getInitialPSInputAddr(*F);
80
Matt Arsenault26f8f3d2015-11-30 21:16:03 +000081 const MachineFrameInfo *FrameInfo = MF.getFrameInfo();
82
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +000083 if (!AMDGPU::isShader(F->getCallingConv()))
Matt Arsenault26f8f3d2015-11-30 21:16:03 +000084 KernargSegmentPtr = true;
Matt Arsenault49affb82015-11-25 20:55:12 +000085
86 if (F->hasFnAttribute("amdgpu-work-group-id-y"))
87 WorkGroupIDY = true;
88
89 if (F->hasFnAttribute("amdgpu-work-group-id-z"))
90 WorkGroupIDZ = true;
91
92 if (F->hasFnAttribute("amdgpu-work-item-id-y"))
93 WorkItemIDY = true;
94
95 if (F->hasFnAttribute("amdgpu-work-item-id-z"))
96 WorkItemIDZ = true;
Matt Arsenault26f8f3d2015-11-30 21:16:03 +000097
Matt Arsenault296b8492016-02-12 06:31:30 +000098 // X, XY, and XYZ are the only supported combinations, so make sure Y is
99 // enabled if Z is.
100 if (WorkItemIDZ)
101 WorkItemIDY = true;
102
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000103 bool MaySpill = ST.isVGPRSpillingEnabled(*F);
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000104 bool HasStackObjects = FrameInfo->hasStackObjects();
105
106 if (HasStackObjects || MaySpill)
107 PrivateSegmentWaveByteOffset = true;
108
109 if (ST.isAmdHsaOS()) {
110 if (HasStackObjects || MaySpill)
111 PrivateSegmentBuffer = true;
112
113 if (F->hasFnAttribute("amdgpu-dispatch-ptr"))
114 DispatchPtr = true;
115 }
116
Matt Arsenault296b8492016-02-12 06:31:30 +0000117 // We don't need to worry about accessing spills with flat instructions.
118 // TODO: On VI where we must use flat for global, we should be able to omit
119 // this if it is never used for generic access.
120 if (HasStackObjects && ST.getGeneration() >= AMDGPUSubtarget::SEA_ISLANDS &&
121 ST.isAmdHsaOS())
122 FlatScratchInit = true;
Matt Arsenault49affb82015-11-25 20:55:12 +0000123}
Tom Stellardc5cf2f02014-08-21 20:40:54 +0000124
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000125unsigned SIMachineFunctionInfo::addPrivateSegmentBuffer(
126 const SIRegisterInfo &TRI) {
127 PrivateSegmentBufferUserSGPR = TRI.getMatchingSuperReg(
128 getNextUserSGPR(), AMDGPU::sub0, &AMDGPU::SReg_128RegClass);
129 NumUserSGPRs += 4;
130 return PrivateSegmentBufferUserSGPR;
131}
132
133unsigned SIMachineFunctionInfo::addDispatchPtr(const SIRegisterInfo &TRI) {
134 DispatchPtrUserSGPR = TRI.getMatchingSuperReg(
135 getNextUserSGPR(), AMDGPU::sub0, &AMDGPU::SReg_64RegClass);
136 NumUserSGPRs += 2;
137 return DispatchPtrUserSGPR;
138}
139
140unsigned SIMachineFunctionInfo::addQueuePtr(const SIRegisterInfo &TRI) {
141 QueuePtrUserSGPR = TRI.getMatchingSuperReg(
142 getNextUserSGPR(), AMDGPU::sub0, &AMDGPU::SReg_64RegClass);
143 NumUserSGPRs += 2;
144 return QueuePtrUserSGPR;
145}
146
147unsigned SIMachineFunctionInfo::addKernargSegmentPtr(const SIRegisterInfo &TRI) {
148 KernargSegmentPtrUserSGPR = TRI.getMatchingSuperReg(
149 getNextUserSGPR(), AMDGPU::sub0, &AMDGPU::SReg_64RegClass);
150 NumUserSGPRs += 2;
151 return KernargSegmentPtrUserSGPR;
Matt Arsenault0e3d3892015-11-30 21:15:53 +0000152}
153
Matt Arsenault296b8492016-02-12 06:31:30 +0000154unsigned SIMachineFunctionInfo::addFlatScratchInit(const SIRegisterInfo &TRI) {
155 FlatScratchInitUserSGPR = TRI.getMatchingSuperReg(
156 getNextUserSGPR(), AMDGPU::sub0, &AMDGPU::SReg_64RegClass);
157 NumUserSGPRs += 2;
158 return FlatScratchInitUserSGPR;
159}
160
Tom Stellardc5cf2f02014-08-21 20:40:54 +0000161SIMachineFunctionInfo::SpilledReg SIMachineFunctionInfo::getSpilledReg(
162 MachineFunction *MF,
163 unsigned FrameIndex,
164 unsigned SubIdx) {
Tom Stellard649b5db2016-03-04 18:31:18 +0000165 MachineFrameInfo *FrameInfo = MF->getFrameInfo();
Eric Christopher0795a2e2015-02-19 01:10:55 +0000166 const SIRegisterInfo *TRI = static_cast<const SIRegisterInfo *>(
167 MF->getSubtarget<AMDGPUSubtarget>().getRegisterInfo());
Tom Stellardc5cf2f02014-08-21 20:40:54 +0000168 MachineRegisterInfo &MRI = MF->getRegInfo();
169 int64_t Offset = FrameInfo->getObjectOffset(FrameIndex);
170 Offset += SubIdx * 4;
171
172 unsigned LaneVGPRIdx = Offset / (64 * 4);
173 unsigned Lane = (Offset / 4) % 64;
174
175 struct SpilledReg Spill;
Tom Stellard649b5db2016-03-04 18:31:18 +0000176 Spill.Lane = Lane;
Tom Stellardc5cf2f02014-08-21 20:40:54 +0000177
178 if (!LaneVGPRs.count(LaneVGPRIdx)) {
Tom Stellard42fb60e2015-01-14 15:42:31 +0000179 unsigned LaneVGPR = TRI->findUnusedRegister(MRI, &AMDGPU::VGPR_32RegClass);
Nicolai Haehnlee705aad2016-01-04 15:50:01 +0000180
Tom Stellard649b5db2016-03-04 18:31:18 +0000181 if (LaneVGPR == AMDGPU::NoRegister)
182 // We have no VGPRs left for spilling SGPRs.
183 return Spill;
Nicolai Haehnlee705aad2016-01-04 15:50:01 +0000184
Nicolai Haehnlee705aad2016-01-04 15:50:01 +0000185
Tom Stellardc5cf2f02014-08-21 20:40:54 +0000186 LaneVGPRs[LaneVGPRIdx] = LaneVGPR;
Tom Stellardc5cf2f02014-08-21 20:40:54 +0000187
188 // Add this register as live-in to all blocks to avoid machine verifer
189 // complaining about use of an undefined physical register.
190 for (MachineFunction::iterator BI = MF->begin(), BE = MF->end();
191 BI != BE; ++BI) {
192 BI->addLiveIn(LaneVGPR);
193 }
194 }
195
196 Spill.VGPR = LaneVGPRs[LaneVGPRIdx];
Tom Stellardc5cf2f02014-08-21 20:40:54 +0000197 return Spill;
Tom Stellardc149dc02013-11-27 21:23:35 +0000198}
Tom Stellard96468902014-09-24 01:33:17 +0000199
200unsigned SIMachineFunctionInfo::getMaximumWorkGroupSize(
201 const MachineFunction &MF) const {
Eric Christopher0795a2e2015-02-19 01:10:55 +0000202 const AMDGPUSubtarget &ST = MF.getSubtarget<AMDGPUSubtarget>();
Tom Stellard96468902014-09-24 01:33:17 +0000203 // FIXME: We should get this information from kernel attributes if it
204 // is available.
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000205 if (AMDGPU::isCompute(MF.getFunction()->getCallingConv()))
206 return 256;
207 return ST.getWavefrontSize();
Tom Stellard96468902014-09-24 01:33:17 +0000208}