blob: 1aa1feebbdae654304bc2535313822c098e24e85 [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- SILowerControlFlow.cpp - Use predicates for control flow ----------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10/// \file
Adrian Prantl5f8f34e42018-05-01 15:54:18 +000011/// This pass lowers the pseudo control flow instructions to real
Tom Stellardf8794352012-12-19 22:10:31 +000012/// machine instructions.
Tom Stellard75aadc22012-12-11 21:25:42 +000013///
Tom Stellardf8794352012-12-19 22:10:31 +000014/// All control flow is handled using predicated instructions and
Tom Stellard75aadc22012-12-11 21:25:42 +000015/// a predicate stack. Each Scalar ALU controls the operations of 64 Vector
16/// ALUs. The Scalar ALU can update the predicate for any of the Vector ALUs
17/// by writting to the 64-bit EXEC register (each bit corresponds to a
18/// single vector ALU). Typically, for predicates, a vector ALU will write
19/// to its bit of the VCC register (like EXEC VCC is 64-bits, one for each
20/// Vector ALU) and then the ScalarALU will AND the VCC register with the
21/// EXEC to update the predicates.
22///
23/// For example:
Francis Visoiu Mistrih9d7bb0c2017-11-28 17:15:09 +000024/// %vcc = V_CMP_GT_F32 %vgpr1, %vgpr2
25/// %sgpr0 = SI_IF %vcc
26/// %vgpr0 = V_ADD_F32 %vgpr0, %vgpr0
27/// %sgpr0 = SI_ELSE %sgpr0
28/// %vgpr0 = V_SUB_F32 %vgpr0, %vgpr0
29/// SI_END_CF %sgpr0
Tom Stellard75aadc22012-12-11 21:25:42 +000030///
31/// becomes:
32///
Francis Visoiu Mistrih9d7bb0c2017-11-28 17:15:09 +000033/// %sgpr0 = S_AND_SAVEEXEC_B64 %vcc // Save and update the exec mask
34/// %sgpr0 = S_XOR_B64 %sgpr0, %exec // Clear live bits from saved exec mask
Tom Stellardf8794352012-12-19 22:10:31 +000035/// S_CBRANCH_EXECZ label0 // This instruction is an optional
Tom Stellard75aadc22012-12-11 21:25:42 +000036/// // optimization which allows us to
37/// // branch if all the bits of
38/// // EXEC are zero.
Francis Visoiu Mistrih9d7bb0c2017-11-28 17:15:09 +000039/// %vgpr0 = V_ADD_F32 %vgpr0, %vgpr0 // Do the IF block of the branch
Tom Stellard75aadc22012-12-11 21:25:42 +000040///
41/// label0:
Francis Visoiu Mistrih9d7bb0c2017-11-28 17:15:09 +000042/// %sgpr0 = S_OR_SAVEEXEC_B64 %exec // Restore the exec mask for the Then block
43/// %exec = S_XOR_B64 %sgpr0, %exec // Clear live bits from saved exec mask
Tom Stellard75aadc22012-12-11 21:25:42 +000044/// S_BRANCH_EXECZ label1 // Use our branch optimization
45/// // instruction again.
Francis Visoiu Mistrih9d7bb0c2017-11-28 17:15:09 +000046/// %vgpr0 = V_SUB_F32 %vgpr0, %vgpr // Do the THEN block
Tom Stellard75aadc22012-12-11 21:25:42 +000047/// label1:
Francis Visoiu Mistrih9d7bb0c2017-11-28 17:15:09 +000048/// %exec = S_OR_B64 %exec, %sgpr0 // Re-enable saved exec mask bits
Tom Stellard75aadc22012-12-11 21:25:42 +000049//===----------------------------------------------------------------------===//
50
51#include "AMDGPU.h"
Eric Christopherd9134482014-08-04 21:25:23 +000052#include "AMDGPUSubtarget.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000053#include "SIInstrInfo.h"
Tom Stellard44b30b42018-05-22 02:03:23 +000054#include "MCTargetDesc/AMDGPUMCTargetDesc.h"
Eugene Zelenko734bb7b2017-01-20 17:52:16 +000055#include "llvm/ADT/SmallVector.h"
56#include "llvm/ADT/StringRef.h"
Matthias Braunf8422972017-12-13 02:51:04 +000057#include "llvm/CodeGen/LiveIntervals.h"
Eugene Zelenko734bb7b2017-01-20 17:52:16 +000058#include "llvm/CodeGen/MachineBasicBlock.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000059#include "llvm/CodeGen/MachineFunction.h"
60#include "llvm/CodeGen/MachineFunctionPass.h"
Eugene Zelenko734bb7b2017-01-20 17:52:16 +000061#include "llvm/CodeGen/MachineInstr.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000062#include "llvm/CodeGen/MachineInstrBuilder.h"
Eugene Zelenko734bb7b2017-01-20 17:52:16 +000063#include "llvm/CodeGen/MachineOperand.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000064#include "llvm/CodeGen/MachineRegisterInfo.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000065#include "llvm/CodeGen/Passes.h"
Eugene Zelenko734bb7b2017-01-20 17:52:16 +000066#include "llvm/CodeGen/SlotIndexes.h"
David Blaikieb3bde2e2017-11-17 01:07:10 +000067#include "llvm/CodeGen/TargetRegisterInfo.h"
Eugene Zelenko734bb7b2017-01-20 17:52:16 +000068#include "llvm/MC/MCRegisterInfo.h"
69#include "llvm/Pass.h"
Eugene Zelenko734bb7b2017-01-20 17:52:16 +000070#include <cassert>
71#include <iterator>
Tom Stellard75aadc22012-12-11 21:25:42 +000072
73using namespace llvm;
74
Matt Arsenault55d49cf2016-02-12 02:16:10 +000075#define DEBUG_TYPE "si-lower-control-flow"
76
Tom Stellard75aadc22012-12-11 21:25:42 +000077namespace {
78
Matt Arsenault55d49cf2016-02-12 02:16:10 +000079class SILowerControlFlow : public MachineFunctionPass {
Tom Stellard75aadc22012-12-11 21:25:42 +000080private:
Eugene Zelenko734bb7b2017-01-20 17:52:16 +000081 const SIRegisterInfo *TRI = nullptr;
82 const SIInstrInfo *TII = nullptr;
83 LiveIntervals *LIS = nullptr;
84 MachineRegisterInfo *MRI = nullptr;
Tom Stellard75aadc22012-12-11 21:25:42 +000085
Matt Arsenault78fc9da2016-08-22 19:33:16 +000086 void emitIf(MachineInstr &MI);
87 void emitElse(MachineInstr &MI);
Matt Arsenault78fc9da2016-08-22 19:33:16 +000088 void emitIfBreak(MachineInstr &MI);
Matt Arsenault78fc9da2016-08-22 19:33:16 +000089 void emitLoop(MachineInstr &MI);
90 void emitEndCf(MachineInstr &MI);
Tom Stellardbe8ebee2013-01-18 21:15:50 +000091
Stanislav Mekhanoshin0ee250e2016-11-28 18:58:49 +000092 void findMaskOperands(MachineInstr &MI, unsigned OpNo,
93 SmallVectorImpl<MachineOperand> &Src) const;
94
95 void combineMasks(MachineInstr &MI);
96
Tom Stellard75aadc22012-12-11 21:25:42 +000097public:
Matt Arsenault55d49cf2016-02-12 02:16:10 +000098 static char ID;
99
Eugene Zelenko734bb7b2017-01-20 17:52:16 +0000100 SILowerControlFlow() : MachineFunctionPass(ID) {}
Tom Stellard75aadc22012-12-11 21:25:42 +0000101
Craig Topper5656db42014-04-29 07:57:24 +0000102 bool runOnMachineFunction(MachineFunction &MF) override;
Tom Stellard75aadc22012-12-11 21:25:42 +0000103
Mehdi Amini117296c2016-10-01 02:56:57 +0000104 StringRef getPassName() const override {
Matt Arsenault55d49cf2016-02-12 02:16:10 +0000105 return "SI Lower control flow pseudo instructions";
Tom Stellard75aadc22012-12-11 21:25:42 +0000106 }
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000107
108 void getAnalysisUsage(AnalysisUsage &AU) const override {
Matt Arsenaulte6740752016-09-29 01:44:16 +0000109 // Should preserve the same set that TwoAddressInstructions does.
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000110 AU.addPreserved<SlotIndexes>();
Matt Arsenaulte6740752016-09-29 01:44:16 +0000111 AU.addPreserved<LiveIntervals>();
112 AU.addPreservedID(LiveVariablesID);
113 AU.addPreservedID(MachineLoopInfoID);
114 AU.addPreservedID(MachineDominatorsID);
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000115 AU.setPreservesCFG();
116 MachineFunctionPass::getAnalysisUsage(AU);
117 }
Tom Stellard75aadc22012-12-11 21:25:42 +0000118};
119
Eugene Zelenko734bb7b2017-01-20 17:52:16 +0000120} // end anonymous namespace
Tom Stellard75aadc22012-12-11 21:25:42 +0000121
Matt Arsenault55d49cf2016-02-12 02:16:10 +0000122char SILowerControlFlow::ID = 0;
Tom Stellard75aadc22012-12-11 21:25:42 +0000123
Matt Arsenault55d49cf2016-02-12 02:16:10 +0000124INITIALIZE_PASS(SILowerControlFlow, DEBUG_TYPE,
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000125 "SI lower control flow", false, false)
Matt Arsenault55d49cf2016-02-12 02:16:10 +0000126
Matt Arsenaulte6740752016-09-29 01:44:16 +0000127static void setImpSCCDefDead(MachineInstr &MI, bool IsDead) {
128 MachineOperand &ImpDefSCC = MI.getOperand(3);
129 assert(ImpDefSCC.getReg() == AMDGPU::SCC && ImpDefSCC.isDef());
130
131 ImpDefSCC.setIsDead(IsDead);
132}
133
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000134char &llvm::SILowerControlFlowID = SILowerControlFlow::ID;
Matt Arsenault55d49cf2016-02-12 02:16:10 +0000135
Marek Olsakce76ea02017-10-24 10:27:13 +0000136static bool isSimpleIf(const MachineInstr &MI, const MachineRegisterInfo *MRI,
137 const SIInstrInfo *TII) {
Stanislav Mekhanoshin6c7a8d02017-08-04 06:58:42 +0000138 unsigned SaveExecReg = MI.getOperand(0).getReg();
139 auto U = MRI->use_instr_nodbg_begin(SaveExecReg);
140
141 if (U == MRI->use_instr_nodbg_end() ||
142 std::next(U) != MRI->use_instr_nodbg_end() ||
143 U->getOpcode() != AMDGPU::SI_END_CF)
144 return false;
145
Marek Olsakce76ea02017-10-24 10:27:13 +0000146 // Check for SI_KILL_*_TERMINATOR on path from if to endif.
Stanislav Mekhanoshin6c7a8d02017-08-04 06:58:42 +0000147 // if there is any such terminator simplififcations are not safe.
148 auto SMBB = MI.getParent();
149 auto EMBB = U->getParent();
150 DenseSet<const MachineBasicBlock*> Visited;
151 SmallVector<MachineBasicBlock*, 4> Worklist(SMBB->succ_begin(),
152 SMBB->succ_end());
153
154 while (!Worklist.empty()) {
155 MachineBasicBlock *MBB = Worklist.pop_back_val();
156
157 if (MBB == EMBB || !Visited.insert(MBB).second)
158 continue;
159 for(auto &Term : MBB->terminators())
Marek Olsakce76ea02017-10-24 10:27:13 +0000160 if (TII->isKillTerminator(Term.getOpcode()))
Stanislav Mekhanoshin6c7a8d02017-08-04 06:58:42 +0000161 return false;
162
163 Worklist.append(MBB->succ_begin(), MBB->succ_end());
164 }
165
166 return true;
167}
168
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000169void SILowerControlFlow::emitIf(MachineInstr &MI) {
Tom Stellardbe8ebee2013-01-18 21:15:50 +0000170 MachineBasicBlock &MBB = *MI.getParent();
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000171 const DebugLoc &DL = MI.getDebugLoc();
172 MachineBasicBlock::iterator I(&MI);
Tom Stellardbe8ebee2013-01-18 21:15:50 +0000173
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000174 MachineOperand &SaveExec = MI.getOperand(0);
175 MachineOperand &Cond = MI.getOperand(1);
176 assert(SaveExec.getSubReg() == AMDGPU::NoSubRegister &&
177 Cond.getSubReg() == AMDGPU::NoSubRegister);
Tom Stellardbe8ebee2013-01-18 21:15:50 +0000178
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000179 unsigned SaveExecReg = SaveExec.getReg();
Matt Arsenault657f8712016-07-12 19:01:23 +0000180
Matt Arsenaulte6740752016-09-29 01:44:16 +0000181 MachineOperand &ImpDefSCC = MI.getOperand(4);
182 assert(ImpDefSCC.getReg() == AMDGPU::SCC && ImpDefSCC.isDef());
183
Stanislav Mekhanoshin3197eb62017-07-26 21:29:15 +0000184 // If there is only one use of save exec register and that use is SI_END_CF,
185 // we can optimize SI_IF by returning the full saved exec mask instead of
186 // just cleared bits.
Marek Olsakce76ea02017-10-24 10:27:13 +0000187 bool SimpleIf = isSimpleIf(MI, MRI, TII);
Stanislav Mekhanoshin3197eb62017-07-26 21:29:15 +0000188
Matt Arsenaulte6740752016-09-29 01:44:16 +0000189 // Add an implicit def of exec to discourage scheduling VALU after this which
190 // will interfere with trying to form s_and_saveexec_b64 later.
Stanislav Mekhanoshin3197eb62017-07-26 21:29:15 +0000191 unsigned CopyReg = SimpleIf ? SaveExecReg
192 : MRI->createVirtualRegister(&AMDGPU::SReg_64RegClass);
Matt Arsenaulte6740752016-09-29 01:44:16 +0000193 MachineInstr *CopyExec =
Stanislav Mekhanoshinae0f66202016-11-22 01:42:34 +0000194 BuildMI(MBB, I, DL, TII->get(AMDGPU::COPY), CopyReg)
Matt Arsenaulte6740752016-09-29 01:44:16 +0000195 .addReg(AMDGPU::EXEC)
196 .addReg(AMDGPU::EXEC, RegState::ImplicitDefine);
197
198 unsigned Tmp = MRI->createVirtualRegister(&AMDGPU::SReg_64RegClass);
199
200 MachineInstr *And =
201 BuildMI(MBB, I, DL, TII->get(AMDGPU::S_AND_B64), Tmp)
Stanislav Mekhanoshinae0f66202016-11-22 01:42:34 +0000202 .addReg(CopyReg)
Matt Arsenaulte6740752016-09-29 01:44:16 +0000203 //.addReg(AMDGPU::EXEC)
204 .addReg(Cond.getReg());
205 setImpSCCDefDead(*And, true);
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000206
Stanislav Mekhanoshin3197eb62017-07-26 21:29:15 +0000207 MachineInstr *Xor = nullptr;
208 if (!SimpleIf) {
209 Xor =
210 BuildMI(MBB, I, DL, TII->get(AMDGPU::S_XOR_B64), SaveExecReg)
211 .addReg(Tmp)
212 .addReg(CopyReg);
213 setImpSCCDefDead(*Xor, ImpDefSCC.isDead());
214 }
Matt Arsenaulte6740752016-09-29 01:44:16 +0000215
216 // Use a copy that is a terminator to get correct spill code placement it with
217 // fast regalloc.
218 MachineInstr *SetExec =
219 BuildMI(MBB, I, DL, TII->get(AMDGPU::S_MOV_B64_term), AMDGPU::EXEC)
220 .addReg(Tmp, RegState::Kill);
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000221
222 // Insert a pseudo terminator to help keep the verifier happy. This will also
223 // be used later when inserting skips.
Diana Picus116bbab2017-01-13 09:58:52 +0000224 MachineInstr *NewBr = BuildMI(MBB, I, DL, TII->get(AMDGPU::SI_MASK_BRANCH))
225 .add(MI.getOperand(2));
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000226
227 if (!LIS) {
228 MI.eraseFromParent();
229 return;
230 }
231
Matt Arsenaulte6740752016-09-29 01:44:16 +0000232 LIS->InsertMachineInstrInMaps(*CopyExec);
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000233
Matt Arsenaulte6740752016-09-29 01:44:16 +0000234 // Replace with and so we don't need to fix the live interval for condition
235 // register.
236 LIS->ReplaceMachineInstrInMaps(MI, *And);
237
Stanislav Mekhanoshin3197eb62017-07-26 21:29:15 +0000238 if (!SimpleIf)
239 LIS->InsertMachineInstrInMaps(*Xor);
Matt Arsenaulte6740752016-09-29 01:44:16 +0000240 LIS->InsertMachineInstrInMaps(*SetExec);
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000241 LIS->InsertMachineInstrInMaps(*NewBr);
242
Matt Arsenaulte6740752016-09-29 01:44:16 +0000243 LIS->removeRegUnit(*MCRegUnitIterator(AMDGPU::EXEC, TRI));
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000244 MI.eraseFromParent();
245
246 // FIXME: Is there a better way of adjusting the liveness? It shouldn't be
247 // hard to add another def here but I'm not sure how to correctly update the
248 // valno.
249 LIS->removeInterval(SaveExecReg);
250 LIS->createAndComputeVirtRegInterval(SaveExecReg);
Matt Arsenaulte6740752016-09-29 01:44:16 +0000251 LIS->createAndComputeVirtRegInterval(Tmp);
Stanislav Mekhanoshin3197eb62017-07-26 21:29:15 +0000252 if (!SimpleIf)
253 LIS->createAndComputeVirtRegInterval(CopyReg);
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000254}
255
256void SILowerControlFlow::emitElse(MachineInstr &MI) {
257 MachineBasicBlock &MBB = *MI.getParent();
Matt Arsenault657f8712016-07-12 19:01:23 +0000258 const DebugLoc &DL = MI.getDebugLoc();
Tom Stellardbe8ebee2013-01-18 21:15:50 +0000259
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000260 unsigned DstReg = MI.getOperand(0).getReg();
261 assert(MI.getOperand(0).getSubReg() == AMDGPU::NoSubRegister);
Matt Arsenault657f8712016-07-12 19:01:23 +0000262
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000263 bool ExecModified = MI.getOperand(3).getImm() != 0;
264 MachineBasicBlock::iterator Start = MBB.begin();
Tom Stellardbe8ebee2013-01-18 21:15:50 +0000265
Matt Arsenaulte6740752016-09-29 01:44:16 +0000266 // We are running before TwoAddressInstructions, and si_else's operands are
267 // tied. In order to correctly tie the registers, split this into a copy of
268 // the src like it does.
Stanislav Mekhanoshinae0f66202016-11-22 01:42:34 +0000269 unsigned CopyReg = MRI->createVirtualRegister(&AMDGPU::SReg_64RegClass);
Stanislav Mekhanoshin68257702017-01-19 21:26:22 +0000270 MachineInstr *CopyExec =
271 BuildMI(MBB, Start, DL, TII->get(AMDGPU::COPY), CopyReg)
Diana Picus116bbab2017-01-13 09:58:52 +0000272 .add(MI.getOperand(1)); // Saved EXEC
Matt Arsenaulte6740752016-09-29 01:44:16 +0000273
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000274 // This must be inserted before phis and any spill code inserted before the
275 // else.
Stanislav Mekhanoshinae0f66202016-11-22 01:42:34 +0000276 unsigned SaveReg = ExecModified ?
277 MRI->createVirtualRegister(&AMDGPU::SReg_64RegClass) : DstReg;
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000278 MachineInstr *OrSaveExec =
Stanislav Mekhanoshinae0f66202016-11-22 01:42:34 +0000279 BuildMI(MBB, Start, DL, TII->get(AMDGPU::S_OR_SAVEEXEC_B64), SaveReg)
280 .addReg(CopyReg);
Matt Arsenaulte6740752016-09-29 01:44:16 +0000281
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000282 MachineBasicBlock *DestBB = MI.getOperand(2).getMBB();
Tom Stellardbe8ebee2013-01-18 21:15:50 +0000283
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000284 MachineBasicBlock::iterator ElsePt(MI);
Matt Arsenault657f8712016-07-12 19:01:23 +0000285
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000286 if (ExecModified) {
287 MachineInstr *And =
288 BuildMI(MBB, ElsePt, DL, TII->get(AMDGPU::S_AND_B64), DstReg)
289 .addReg(AMDGPU::EXEC)
Stanislav Mekhanoshinae0f66202016-11-22 01:42:34 +0000290 .addReg(SaveReg);
Tom Stellardbe8ebee2013-01-18 21:15:50 +0000291
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000292 if (LIS)
293 LIS->InsertMachineInstrInMaps(*And);
Nicolai Haehnle213e87f2016-03-21 20:28:33 +0000294 }
295
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000296 MachineInstr *Xor =
Matt Arsenaulte6740752016-09-29 01:44:16 +0000297 BuildMI(MBB, ElsePt, DL, TII->get(AMDGPU::S_XOR_B64_term), AMDGPU::EXEC)
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000298 .addReg(AMDGPU::EXEC)
299 .addReg(DstReg);
Tom Stellardf8794352012-12-19 22:10:31 +0000300
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000301 MachineInstr *Branch =
Matt Arsenaulte6740752016-09-29 01:44:16 +0000302 BuildMI(MBB, ElsePt, DL, TII->get(AMDGPU::SI_MASK_BRANCH))
Matt Arsenaultf98a5962016-08-27 00:42:21 +0000303 .addMBB(DestBB);
Matt Arsenault9babdf42016-06-22 20:15:28 +0000304
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000305 if (!LIS) {
306 MI.eraseFromParent();
307 return;
308 }
309
310 LIS->RemoveMachineInstrFromMaps(MI);
Tom Stellardf8794352012-12-19 22:10:31 +0000311 MI.eraseFromParent();
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000312
Stanislav Mekhanoshin68257702017-01-19 21:26:22 +0000313 LIS->InsertMachineInstrInMaps(*CopyExec);
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000314 LIS->InsertMachineInstrInMaps(*OrSaveExec);
315
316 LIS->InsertMachineInstrInMaps(*Xor);
317 LIS->InsertMachineInstrInMaps(*Branch);
318
319 // src reg is tied to dst reg.
320 LIS->removeInterval(DstReg);
321 LIS->createAndComputeVirtRegInterval(DstReg);
Stanislav Mekhanoshinae0f66202016-11-22 01:42:34 +0000322 LIS->createAndComputeVirtRegInterval(CopyReg);
323 if (ExecModified)
324 LIS->createAndComputeVirtRegInterval(SaveReg);
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000325
326 // Let this be recomputed.
327 LIS->removeRegUnit(*MCRegUnitIterator(AMDGPU::EXEC, TRI));
Tom Stellardf8794352012-12-19 22:10:31 +0000328}
329
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000330void SILowerControlFlow::emitIfBreak(MachineInstr &MI) {
Tim Renoufad8b7c12018-05-25 07:55:04 +0000331 MachineBasicBlock &MBB = *MI.getParent();
332 const DebugLoc &DL = MI.getDebugLoc();
333 auto Dst = MI.getOperand(0).getReg();
334
335 // Skip ANDing with exec if the break condition is already masked by exec
336 // because it is a V_CMP in the same basic block. (We know the break
337 // condition operand was an i1 in IR, so if it is a VALU instruction it must
338 // be one with a carry-out.)
339 bool SkipAnding = false;
340 if (MI.getOperand(1).isReg()) {
341 if (MachineInstr *Def = MRI->getUniqueVRegDef(MI.getOperand(1).getReg())) {
342 SkipAnding = Def->getParent() == MI.getParent()
343 && SIInstrInfo::isVALU(*Def);
344 }
345 }
346
347 // AND the break condition operand with exec, then OR that into the "loop
348 // exit" mask.
349 MachineInstr *And = nullptr, *Or = nullptr;
350 if (!SkipAnding) {
351 And = BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_AND_B64), Dst)
352 .addReg(AMDGPU::EXEC)
353 .add(MI.getOperand(1));
354 Or = BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_OR_B64), Dst)
355 .addReg(Dst)
356 .add(MI.getOperand(2));
357 } else
358 Or = BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_OR_B64), Dst)
359 .add(MI.getOperand(1))
360 .add(MI.getOperand(2));
361
362 if (LIS) {
363 if (And)
364 LIS->InsertMachineInstrInMaps(*And);
365 LIS->ReplaceMachineInstrInMaps(MI, *Or);
366 }
367
368 MI.eraseFromParent();
Tom Stellardf8794352012-12-19 22:10:31 +0000369}
370
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000371void SILowerControlFlow::emitLoop(MachineInstr &MI) {
Tom Stellardbe8ebee2013-01-18 21:15:50 +0000372 MachineBasicBlock &MBB = *MI.getParent();
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000373 const DebugLoc &DL = MI.getDebugLoc();
Tom Stellardbe8ebee2013-01-18 21:15:50 +0000374
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000375 MachineInstr *AndN2 =
Diana Picus116bbab2017-01-13 09:58:52 +0000376 BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_ANDN2_B64_term), AMDGPU::EXEC)
377 .addReg(AMDGPU::EXEC)
378 .add(MI.getOperand(0));
Tom Stellardbe8ebee2013-01-18 21:15:50 +0000379
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000380 MachineInstr *Branch =
Diana Picus116bbab2017-01-13 09:58:52 +0000381 BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_CBRANCH_EXECNZ))
382 .add(MI.getOperand(1));
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000383
384 if (LIS) {
385 LIS->ReplaceMachineInstrInMaps(MI, *AndN2);
386 LIS->InsertMachineInstrInMaps(*Branch);
Michel Danzer9e61c4b2014-02-27 01:47:09 +0000387 }
Tom Stellardbe8ebee2013-01-18 21:15:50 +0000388
389 MI.eraseFromParent();
390}
391
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000392void SILowerControlFlow::emitEndCf(MachineInstr &MI) {
393 MachineBasicBlock &MBB = *MI.getParent();
394 const DebugLoc &DL = MI.getDebugLoc();
Matt Arsenault786724a2016-07-12 21:41:32 +0000395
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000396 MachineBasicBlock::iterator InsPt = MBB.begin();
397 MachineInstr *NewMI =
Diana Picus116bbab2017-01-13 09:58:52 +0000398 BuildMI(MBB, InsPt, DL, TII->get(AMDGPU::S_OR_B64), AMDGPU::EXEC)
399 .addReg(AMDGPU::EXEC)
400 .add(MI.getOperand(0));
Matt Arsenault786724a2016-07-12 21:41:32 +0000401
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000402 if (LIS)
403 LIS->ReplaceMachineInstrInMaps(MI, *NewMI);
Matt Arsenault786724a2016-07-12 21:41:32 +0000404
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000405 MI.eraseFromParent();
406
407 if (LIS)
408 LIS->handleMove(*NewMI);
Matt Arsenault786724a2016-07-12 21:41:32 +0000409}
410
Stanislav Mekhanoshin0ee250e2016-11-28 18:58:49 +0000411// Returns replace operands for a logical operation, either single result
412// for exec or two operands if source was another equivalent operation.
413void SILowerControlFlow::findMaskOperands(MachineInstr &MI, unsigned OpNo,
414 SmallVectorImpl<MachineOperand> &Src) const {
415 MachineOperand &Op = MI.getOperand(OpNo);
416 if (!Op.isReg() || !TargetRegisterInfo::isVirtualRegister(Op.getReg())) {
417 Src.push_back(Op);
418 return;
419 }
420
421 MachineInstr *Def = MRI->getUniqueVRegDef(Op.getReg());
422 if (!Def || Def->getParent() != MI.getParent() ||
423 !(Def->isFullCopy() || (Def->getOpcode() == MI.getOpcode())))
424 return;
425
426 // Make sure we do not modify exec between def and use.
427 // A copy with implcitly defined exec inserted earlier is an exclusion, it
428 // does not really modify exec.
429 for (auto I = Def->getIterator(); I != MI.getIterator(); ++I)
430 if (I->modifiesRegister(AMDGPU::EXEC, TRI) &&
431 !(I->isCopy() && I->getOperand(0).getReg() != AMDGPU::EXEC))
432 return;
433
434 for (const auto &SrcOp : Def->explicit_operands())
Mark Searles987f2922018-06-12 00:41:26 +0000435 if (SrcOp.isReg() && SrcOp.isUse() &&
436 (TargetRegisterInfo::isVirtualRegister(SrcOp.getReg()) ||
Stanislav Mekhanoshin0ee250e2016-11-28 18:58:49 +0000437 SrcOp.getReg() == AMDGPU::EXEC))
438 Src.push_back(SrcOp);
439}
440
441// Search and combine pairs of equivalent instructions, like
442// S_AND_B64 x, (S_AND_B64 x, y) => S_AND_B64 x, y
443// S_OR_B64 x, (S_OR_B64 x, y) => S_OR_B64 x, y
444// One of the operands is exec mask.
445void SILowerControlFlow::combineMasks(MachineInstr &MI) {
446 assert(MI.getNumExplicitOperands() == 3);
447 SmallVector<MachineOperand, 4> Ops;
448 unsigned OpToReplace = 1;
449 findMaskOperands(MI, 1, Ops);
450 if (Ops.size() == 1) OpToReplace = 2; // First operand can be exec or its copy
451 findMaskOperands(MI, 2, Ops);
452 if (Ops.size() != 3) return;
453
454 unsigned UniqueOpndIdx;
455 if (Ops[0].isIdenticalTo(Ops[1])) UniqueOpndIdx = 2;
456 else if (Ops[0].isIdenticalTo(Ops[2])) UniqueOpndIdx = 1;
457 else if (Ops[1].isIdenticalTo(Ops[2])) UniqueOpndIdx = 1;
458 else return;
459
460 unsigned Reg = MI.getOperand(OpToReplace).getReg();
461 MI.RemoveOperand(OpToReplace);
462 MI.addOperand(Ops[UniqueOpndIdx]);
463 if (MRI->use_empty(Reg))
464 MRI->getUniqueVRegDef(Reg)->eraseFromParent();
465}
466
Matt Arsenault55d49cf2016-02-12 02:16:10 +0000467bool SILowerControlFlow::runOnMachineFunction(MachineFunction &MF) {
Tom Stellard5bfbae52018-07-11 20:59:01 +0000468 const GCNSubtarget &ST = MF.getSubtarget<GCNSubtarget>();
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000469 TII = ST.getInstrInfo();
470 TRI = &TII->getRegisterInfo();
471
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000472 // This doesn't actually need LiveIntervals, but we can preserve them.
473 LIS = getAnalysisIfAvailable<LiveIntervals>();
Matt Arsenaulte6740752016-09-29 01:44:16 +0000474 MRI = &MF.getRegInfo();
Tom Stellard75aadc22012-12-11 21:25:42 +0000475
Matt Arsenault9babdf42016-06-22 20:15:28 +0000476 MachineFunction::iterator NextBB;
Matt Arsenault9babdf42016-06-22 20:15:28 +0000477 for (MachineFunction::iterator BI = MF.begin(), BE = MF.end();
478 BI != BE; BI = NextBB) {
479 NextBB = std::next(BI);
Tom Stellardf8794352012-12-19 22:10:31 +0000480 MachineBasicBlock &MBB = *BI;
Matt Arsenault9babdf42016-06-22 20:15:28 +0000481
Stanislav Mekhanoshin0ee250e2016-11-28 18:58:49 +0000482 MachineBasicBlock::iterator I, Next, Last;
Nicolai Haehnle213e87f2016-03-21 20:28:33 +0000483
Stanislav Mekhanoshin0ee250e2016-11-28 18:58:49 +0000484 for (I = MBB.begin(), Last = MBB.end(); I != MBB.end(); I = Next) {
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +0000485 Next = std::next(I);
Tom Stellard75aadc22012-12-11 21:25:42 +0000486 MachineInstr &MI = *I;
Tom Stellard5d7aaae2014-02-10 16:58:30 +0000487
Tom Stellard75aadc22012-12-11 21:25:42 +0000488 switch (MI.getOpcode()) {
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000489 case AMDGPU::SI_IF:
490 emitIf(MI);
491 break;
Tom Stellard75aadc22012-12-11 21:25:42 +0000492
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000493 case AMDGPU::SI_ELSE:
494 emitElse(MI);
495 break;
Tom Stellard75aadc22012-12-11 21:25:42 +0000496
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000497 case AMDGPU::SI_IF_BREAK:
498 emitIfBreak(MI);
499 break;
Tom Stellard75aadc22012-12-11 21:25:42 +0000500
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000501 case AMDGPU::SI_LOOP:
502 emitLoop(MI);
503 break;
Tom Stellardf8794352012-12-19 22:10:31 +0000504
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000505 case AMDGPU::SI_END_CF:
506 emitEndCf(MI);
507 break;
Matt Arsenaultb91805e2016-07-15 00:58:15 +0000508
Stanislav Mekhanoshin0ee250e2016-11-28 18:58:49 +0000509 case AMDGPU::S_AND_B64:
510 case AMDGPU::S_OR_B64:
511 // Cleanup bit manipulations on exec mask
512 combineMasks(MI);
513 Last = I;
514 continue;
515
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000516 default:
Stanislav Mekhanoshin0ee250e2016-11-28 18:58:49 +0000517 Last = I;
518 continue;
Tom Stellard75aadc22012-12-11 21:25:42 +0000519 }
Stanislav Mekhanoshin0ee250e2016-11-28 18:58:49 +0000520
521 // Replay newly inserted code to combine masks
522 Next = (Last == MBB.end()) ? MBB.begin() : Last;
Tom Stellard75aadc22012-12-11 21:25:42 +0000523 }
524 }
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000525
Tom Stellard75aadc22012-12-11 21:25:42 +0000526 return true;
527}