blob: ffffaf0fe6f927d2fbd25feee806615924303d09 [file] [log] [blame]
Chris Lattner3a4d1b22005-01-07 07:44:53 +00001//===-- TargetLowering.cpp - Implement the TargetLowering class -----------===//
Misha Brukman10468d82005-04-21 22:55:34 +00002//
Chris Lattner3a4d1b22005-01-07 07:44:53 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukman10468d82005-04-21 22:55:34 +00007//
Chris Lattner3a4d1b22005-01-07 07:44:53 +00008//===----------------------------------------------------------------------===//
9//
10// This implements the TargetLowering class.
11//
12//===----------------------------------------------------------------------===//
13
14#include "llvm/Target/TargetLowering.h"
Jakob Stoklund Olesen75fbe902012-05-04 02:19:22 +000015#include "llvm/ADT/BitVector.h"
Owen Andersone2f23a32007-09-07 04:06:50 +000016#include "llvm/ADT/STLExtras.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000017#include "llvm/CodeGen/Analysis.h"
18#include "llvm/CodeGen/MachineFrameInfo.h"
19#include "llvm/CodeGen/MachineFunction.h"
20#include "llvm/CodeGen/MachineJumpTableInfo.h"
21#include "llvm/CodeGen/SelectionDAG.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000022#include "llvm/IR/DataLayout.h"
23#include "llvm/IR/DerivedTypes.h"
24#include "llvm/IR/GlobalVariable.h"
Bill Wendling908bf812014-01-06 00:43:20 +000025#include "llvm/IR/LLVMContext.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000026#include "llvm/MC/MCAsmInfo.h"
27#include "llvm/MC/MCExpr.h"
Nadav Rotem8b24a732011-06-01 12:51:46 +000028#include "llvm/Support/CommandLine.h"
Torok Edwin56d06592009-07-11 20:10:48 +000029#include "llvm/Support/ErrorHandling.h"
Chris Lattnerf0b24d22006-01-30 04:09:27 +000030#include "llvm/Support/MathExtras.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000031#include "llvm/Target/TargetLoweringObjectFile.h"
32#include "llvm/Target/TargetMachine.h"
33#include "llvm/Target/TargetRegisterInfo.h"
Eric Christopherd9134482014-08-04 21:25:23 +000034#include "llvm/Target/TargetSubtargetInfo.h"
Nick Lewycky0de20af2010-12-19 20:43:38 +000035#include <cctype>
Chris Lattner3a4d1b22005-01-07 07:44:53 +000036using namespace llvm;
37
Aditya Nandakumar30531552014-11-13 21:29:21 +000038/// NOTE: The TargetMachine owns TLOF.
39TargetLowering::TargetLowering(const TargetMachine &tm)
40 : TargetLoweringBase(tm) {}
Chris Lattner6f809792005-01-16 07:28:11 +000041
Evan Cheng6af02632005-12-20 06:22:03 +000042const char *TargetLowering::getTargetNodeName(unsigned Opcode) const {
Craig Topperc0196b12014-04-14 00:51:57 +000043 return nullptr;
Evan Cheng6af02632005-12-20 06:22:03 +000044}
Evan Cheng9cdc16c2005-12-21 23:05:39 +000045
Tim Northoverf1450d82013-01-09 13:18:15 +000046/// Check whether a given call node is in tail position within its function. If
47/// so, it sets Chain to the input chain of the tail call.
48bool TargetLowering::isInTailCallPosition(SelectionDAG &DAG, SDNode *Node,
49 SDValue &Chain) const {
50 const Function *F = DAG.getMachineFunction().getFunction();
51
52 // Conservatively require the attributes of the call to match those of
53 // the return. Ignore noalias because it doesn't affect the call sequence.
Bill Wendling658d24d2013-01-18 21:53:16 +000054 AttributeSet CallerAttrs = F->getAttributes();
55 if (AttrBuilder(CallerAttrs, AttributeSet::ReturnIndex)
Tim Northoverf1450d82013-01-09 13:18:15 +000056 .removeAttribute(Attribute::NoAlias).hasAttributes())
57 return false;
58
59 // It's not safe to eliminate the sign / zero extension of the return value.
Bill Wendling658d24d2013-01-18 21:53:16 +000060 if (CallerAttrs.hasAttribute(AttributeSet::ReturnIndex, Attribute::ZExt) ||
61 CallerAttrs.hasAttribute(AttributeSet::ReturnIndex, Attribute::SExt))
Tim Northoverf1450d82013-01-09 13:18:15 +000062 return false;
63
64 // Check if the only use is a function return node.
65 return isUsedByReturnOnly(Node, Chain);
66}
67
Andrew Trick74f4c742013-10-31 17:18:24 +000068/// \brief Set CallLoweringInfo attribute flags based on a call instruction
69/// and called function attributes.
70void TargetLowering::ArgListEntry::setAttributes(ImmutableCallSite *CS,
71 unsigned AttrIdx) {
72 isSExt = CS->paramHasAttr(AttrIdx, Attribute::SExt);
73 isZExt = CS->paramHasAttr(AttrIdx, Attribute::ZExt);
74 isInReg = CS->paramHasAttr(AttrIdx, Attribute::InReg);
75 isSRet = CS->paramHasAttr(AttrIdx, Attribute::StructRet);
76 isNest = CS->paramHasAttr(AttrIdx, Attribute::Nest);
77 isByVal = CS->paramHasAttr(AttrIdx, Attribute::ByVal);
Reid Klecknerf5b76512014-01-31 23:50:57 +000078 isInAlloca = CS->paramHasAttr(AttrIdx, Attribute::InAlloca);
Andrew Trick74f4c742013-10-31 17:18:24 +000079 isReturned = CS->paramHasAttr(AttrIdx, Attribute::Returned);
80 Alignment = CS->getParamAlignment(AttrIdx);
81}
Tim Northoverf1450d82013-01-09 13:18:15 +000082
83/// Generate a libcall taking the given operands as arguments and returning a
84/// result of type RetVT.
Michael Gottesman7a801722013-08-13 17:54:56 +000085std::pair<SDValue, SDValue>
86TargetLowering::makeLibCall(SelectionDAG &DAG,
87 RTLIB::Libcall LC, EVT RetVT,
88 const SDValue *Ops, unsigned NumOps,
89 bool isSigned, SDLoc dl,
90 bool doesNotReturn,
91 bool isReturnValueUsed) const {
Tim Northoverf1450d82013-01-09 13:18:15 +000092 TargetLowering::ArgListTy Args;
93 Args.reserve(NumOps);
94
95 TargetLowering::ArgListEntry Entry;
96 for (unsigned i = 0; i != NumOps; ++i) {
97 Entry.Node = Ops[i];
98 Entry.Ty = Entry.Node.getValueType().getTypeForEVT(*DAG.getContext());
Petar Jovanovic5b436222015-03-23 12:28:13 +000099 Entry.isSExt = shouldSignExtendTypeInLibCall(Ops[i].getValueType(), isSigned);
100 Entry.isZExt = !shouldSignExtendTypeInLibCall(Ops[i].getValueType(), isSigned);
Tim Northoverf1450d82013-01-09 13:18:15 +0000101 Args.push_back(Entry);
102 }
Ahmed Bougachae85a2d32015-03-26 22:46:58 +0000103 if (LC == RTLIB::UNKNOWN_LIBCALL)
104 report_fatal_error("Unsupported library call operation!");
Mehdi Amini44ede332015-07-09 02:09:04 +0000105 SDValue Callee = DAG.getExternalSymbol(getLibcallName(LC),
106 getPointerTy(DAG.getDataLayout()));
Tim Northoverf1450d82013-01-09 13:18:15 +0000107
108 Type *RetTy = RetVT.getTypeForEVT(*DAG.getContext());
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +0000109 TargetLowering::CallLoweringInfo CLI(DAG);
Petar Jovanovic5b436222015-03-23 12:28:13 +0000110 bool signExtend = shouldSignExtendTypeInLibCall(RetVT, isSigned);
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +0000111 CLI.setDebugLoc(dl).setChain(DAG.getEntryNode())
Juergen Ributzka3bd03c72014-07-01 22:01:54 +0000112 .setCallee(getLibcallCallingConv(LC), RetTy, Callee, std::move(Args), 0)
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +0000113 .setNoReturn(doesNotReturn).setDiscardResult(!isReturnValueUsed)
Petar Jovanovic5b436222015-03-23 12:28:13 +0000114 .setSExtResult(signExtend).setZExtResult(!signExtend);
Michael Gottesman7a801722013-08-13 17:54:56 +0000115 return LowerCallTo(CLI);
Tim Northoverf1450d82013-01-09 13:18:15 +0000116}
117
Tim Northoverf1450d82013-01-09 13:18:15 +0000118/// SoftenSetCCOperands - Soften the operands of a comparison. This code is
119/// shared among BR_CC, SELECT_CC, and SETCC handlers.
120void TargetLowering::softenSetCCOperands(SelectionDAG &DAG, EVT VT,
121 SDValue &NewLHS, SDValue &NewRHS,
122 ISD::CondCode &CCCode,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000123 SDLoc dl) const {
Tim Northoverf1450d82013-01-09 13:18:15 +0000124 assert((VT == MVT::f32 || VT == MVT::f64 || VT == MVT::f128)
125 && "Unsupported setcc type!");
126
127 // Expand into one or more soft-fp libcall(s).
128 RTLIB::Libcall LC1 = RTLIB::UNKNOWN_LIBCALL, LC2 = RTLIB::UNKNOWN_LIBCALL;
Alexey Bataevb9288602015-07-15 08:39:35 +0000129 bool ShouldInvertCC = false;
Tim Northoverf1450d82013-01-09 13:18:15 +0000130 switch (CCCode) {
131 case ISD::SETEQ:
132 case ISD::SETOEQ:
133 LC1 = (VT == MVT::f32) ? RTLIB::OEQ_F32 :
134 (VT == MVT::f64) ? RTLIB::OEQ_F64 : RTLIB::OEQ_F128;
135 break;
136 case ISD::SETNE:
137 case ISD::SETUNE:
138 LC1 = (VT == MVT::f32) ? RTLIB::UNE_F32 :
139 (VT == MVT::f64) ? RTLIB::UNE_F64 : RTLIB::UNE_F128;
140 break;
141 case ISD::SETGE:
142 case ISD::SETOGE:
143 LC1 = (VT == MVT::f32) ? RTLIB::OGE_F32 :
144 (VT == MVT::f64) ? RTLIB::OGE_F64 : RTLIB::OGE_F128;
145 break;
146 case ISD::SETLT:
147 case ISD::SETOLT:
148 LC1 = (VT == MVT::f32) ? RTLIB::OLT_F32 :
149 (VT == MVT::f64) ? RTLIB::OLT_F64 : RTLIB::OLT_F128;
150 break;
151 case ISD::SETLE:
152 case ISD::SETOLE:
153 LC1 = (VT == MVT::f32) ? RTLIB::OLE_F32 :
154 (VT == MVT::f64) ? RTLIB::OLE_F64 : RTLIB::OLE_F128;
155 break;
156 case ISD::SETGT:
157 case ISD::SETOGT:
158 LC1 = (VT == MVT::f32) ? RTLIB::OGT_F32 :
159 (VT == MVT::f64) ? RTLIB::OGT_F64 : RTLIB::OGT_F128;
160 break;
161 case ISD::SETUO:
162 LC1 = (VT == MVT::f32) ? RTLIB::UO_F32 :
163 (VT == MVT::f64) ? RTLIB::UO_F64 : RTLIB::UO_F128;
164 break;
165 case ISD::SETO:
166 LC1 = (VT == MVT::f32) ? RTLIB::O_F32 :
167 (VT == MVT::f64) ? RTLIB::O_F64 : RTLIB::O_F128;
168 break;
Alexey Bataevb9288602015-07-15 08:39:35 +0000169 case ISD::SETONE:
170 // SETONE = SETOLT | SETOGT
171 LC1 = (VT == MVT::f32) ? RTLIB::OLT_F32 :
172 (VT == MVT::f64) ? RTLIB::OLT_F64 : RTLIB::OLT_F128;
173 LC2 = (VT == MVT::f32) ? RTLIB::OGT_F32 :
174 (VT == MVT::f64) ? RTLIB::OGT_F64 : RTLIB::OGT_F128;
175 break;
176 case ISD::SETUEQ:
Tim Northoverf1450d82013-01-09 13:18:15 +0000177 LC1 = (VT == MVT::f32) ? RTLIB::UO_F32 :
178 (VT == MVT::f64) ? RTLIB::UO_F64 : RTLIB::UO_F128;
Alexey Bataevb9288602015-07-15 08:39:35 +0000179 LC2 = (VT == MVT::f32) ? RTLIB::OEQ_F32 :
180 (VT == MVT::f64) ? RTLIB::OEQ_F64 : RTLIB::OEQ_F128;
181 break;
182 default:
183 // Invert CC for unordered comparisons
184 ShouldInvertCC = true;
Tim Northoverf1450d82013-01-09 13:18:15 +0000185 switch (CCCode) {
Alexey Bataevb9288602015-07-15 08:39:35 +0000186 case ISD::SETULT:
187 LC1 = (VT == MVT::f32) ? RTLIB::OGE_F32 :
Tim Northoverf1450d82013-01-09 13:18:15 +0000188 (VT == MVT::f64) ? RTLIB::OGE_F64 : RTLIB::OGE_F128;
189 break;
Tim Northoverf1450d82013-01-09 13:18:15 +0000190 case ISD::SETULE:
Alexey Bataevb9288602015-07-15 08:39:35 +0000191 LC1 = (VT == MVT::f32) ? RTLIB::OGT_F32 :
192 (VT == MVT::f64) ? RTLIB::OGT_F64 : RTLIB::OGT_F128;
193 break;
194 case ISD::SETUGT:
195 LC1 = (VT == MVT::f32) ? RTLIB::OLE_F32 :
Tim Northoverf1450d82013-01-09 13:18:15 +0000196 (VT == MVT::f64) ? RTLIB::OLE_F64 : RTLIB::OLE_F128;
197 break;
Alexey Bataevb9288602015-07-15 08:39:35 +0000198 case ISD::SETUGE:
199 LC1 = (VT == MVT::f32) ? RTLIB::OLT_F32 :
200 (VT == MVT::f64) ? RTLIB::OLT_F64 : RTLIB::OLT_F128;
Tim Northoverf1450d82013-01-09 13:18:15 +0000201 break;
202 default: llvm_unreachable("Do not know how to soften this setcc!");
203 }
204 }
205
206 // Use the target specific return value for comparions lib calls.
207 EVT RetVT = getCmpLibcallReturnType();
208 SDValue Ops[2] = { NewLHS, NewRHS };
Michael Gottesman7a801722013-08-13 17:54:56 +0000209 NewLHS = makeLibCall(DAG, LC1, RetVT, Ops, 2, false/*sign irrelevant*/,
Alexey Bataevb9288602015-07-15 08:39:35 +0000210 dl).first;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000211 NewRHS = DAG.getConstant(0, dl, RetVT);
Alexey Bataevb9288602015-07-15 08:39:35 +0000212
Tim Northoverf1450d82013-01-09 13:18:15 +0000213 CCCode = getCmpLibcallCC(LC1);
Alexey Bataevb9288602015-07-15 08:39:35 +0000214 if (ShouldInvertCC)
215 CCCode = getSetCCInverse(CCCode, /*isInteger=*/true);
216
Tim Northoverf1450d82013-01-09 13:18:15 +0000217 if (LC2 != RTLIB::UNKNOWN_LIBCALL) {
Mehdi Amini44ede332015-07-09 02:09:04 +0000218 SDValue Tmp = DAG.getNode(
219 ISD::SETCC, dl,
220 getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), RetVT),
221 NewLHS, NewRHS, DAG.getCondCode(CCCode));
Michael Gottesman7a801722013-08-13 17:54:56 +0000222 NewLHS = makeLibCall(DAG, LC2, RetVT, Ops, 2, false/*sign irrelevant*/,
Alexey Bataevb9288602015-07-15 08:39:35 +0000223 dl).first;
Mehdi Amini44ede332015-07-09 02:09:04 +0000224 NewLHS = DAG.getNode(
225 ISD::SETCC, dl,
226 getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), RetVT),
227 NewLHS, NewRHS, DAG.getCondCode(getCmpLibcallCC(LC2)));
Tim Northoverf1450d82013-01-09 13:18:15 +0000228 NewLHS = DAG.getNode(ISD::OR, dl, Tmp.getValueType(), Tmp, NewLHS);
229 NewRHS = SDValue();
230 }
231}
232
Chris Lattnerb6db2c62010-01-25 23:26:13 +0000233/// getJumpTableEncoding - Return the entry encoding for a jump table in the
234/// current function. The returned value is a member of the
235/// MachineJumpTableInfo::JTEntryKind enum.
236unsigned TargetLowering::getJumpTableEncoding() const {
237 // In non-pic modes, just use the address of a block.
238 if (getTargetMachine().getRelocationModel() != Reloc::PIC_)
239 return MachineJumpTableInfo::EK_BlockAddress;
Wesley Peck527da1b2010-11-23 03:31:01 +0000240
Chris Lattnerb6db2c62010-01-25 23:26:13 +0000241 // In PIC mode, if the target supports a GPRel32 directive, use it.
Craig Topperc0196b12014-04-14 00:51:57 +0000242 if (getTargetMachine().getMCAsmInfo()->getGPRel32Directive() != nullptr)
Chris Lattnerb6db2c62010-01-25 23:26:13 +0000243 return MachineJumpTableInfo::EK_GPRel32BlockAddress;
Wesley Peck527da1b2010-11-23 03:31:01 +0000244
Chris Lattnerb6db2c62010-01-25 23:26:13 +0000245 // Otherwise, use a label difference.
246 return MachineJumpTableInfo::EK_LabelDifference32;
247}
248
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000249SDValue TargetLowering::getPICJumpTableRelocBase(SDValue Table,
250 SelectionDAG &DAG) const {
Chris Lattner547c7612010-01-26 06:53:37 +0000251 // If our PIC model is GP relative, use the global offset table as the base.
Akira Hatanaka8483a6c2012-04-09 20:32:12 +0000252 unsigned JTEncoding = getJumpTableEncoding();
253
254 if ((JTEncoding == MachineJumpTableInfo::EK_GPRel64BlockAddress) ||
255 (JTEncoding == MachineJumpTableInfo::EK_GPRel32BlockAddress))
Mehdi Amini44ede332015-07-09 02:09:04 +0000256 return DAG.getGLOBAL_OFFSET_TABLE(getPointerTy(DAG.getDataLayout()));
Akira Hatanaka8483a6c2012-04-09 20:32:12 +0000257
Evan Cheng797d56f2007-11-09 01:32:10 +0000258 return Table;
259}
260
Chris Lattner8a6c1ea2010-01-26 05:30:30 +0000261/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
262/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
263/// MCExpr.
264const MCExpr *
Chris Lattner8a785d72010-01-26 06:28:43 +0000265TargetLowering::getPICJumpTableRelocBaseExpr(const MachineFunction *MF,
266 unsigned JTI,MCContext &Ctx) const{
Chris Lattner273735b2010-01-26 05:58:28 +0000267 // The normal PIC reloc base is the label at the start of the jump table.
Jim Grosbach13760bd2015-05-30 01:25:56 +0000268 return MCSymbolRefExpr::create(MF->getJTISymbol(JTI, Ctx), Ctx);
Chris Lattner8a6c1ea2010-01-26 05:30:30 +0000269}
270
Dan Gohman2fe6bee2008-10-18 02:06:02 +0000271bool
272TargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
273 // Assume that everything is safe in static mode.
274 if (getTargetMachine().getRelocationModel() == Reloc::Static)
275 return true;
276
277 // In dynamic-no-pic mode, assume that known defined values are safe.
278 if (getTargetMachine().getRelocationModel() == Reloc::DynamicNoPIC &&
Peter Collingbourne6a9d1772015-07-05 20:52:35 +0000279 GA && GA->getGlobal()->isStrongDefinitionForLinker())
Dan Gohman2fe6bee2008-10-18 02:06:02 +0000280 return true;
281
282 // Otherwise assume nothing is safe.
283 return false;
284}
285
Chris Lattneree1dadb2006-02-04 02:13:02 +0000286//===----------------------------------------------------------------------===//
287// Optimization Methods
288//===----------------------------------------------------------------------===//
289
Wesley Peck527da1b2010-11-23 03:31:01 +0000290/// ShrinkDemandedConstant - Check to see if the specified operand of the
Nate Begeman8a77efe2006-02-16 21:11:51 +0000291/// specified instruction is a constant integer. If so, check to see if there
292/// are any bits set in the constant that are not demanded. If so, shrink the
293/// constant and return true.
Wesley Peck527da1b2010-11-23 03:31:01 +0000294bool TargetLowering::TargetLoweringOpt::ShrinkDemandedConstant(SDValue Op,
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000295 const APInt &Demanded) {
Andrew Trickef9de2a2013-05-25 02:42:55 +0000296 SDLoc dl(Op);
Bill Wendling6d271472009-03-04 00:18:06 +0000297
Chris Lattner118ddba2006-02-26 23:36:02 +0000298 // FIXME: ISD::SELECT, ISD::SELECT_CC
Dan Gohmane58ab792009-01-29 01:59:02 +0000299 switch (Op.getOpcode()) {
Nate Begeman8a77efe2006-02-16 21:11:51 +0000300 default: break;
Nate Begeman8a77efe2006-02-16 21:11:51 +0000301 case ISD::XOR:
Bill Wendling6d271472009-03-04 00:18:06 +0000302 case ISD::AND:
303 case ISD::OR: {
304 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
305 if (!C) return false;
306
307 if (Op.getOpcode() == ISD::XOR &&
308 (C->getAPIntValue() | (~Demanded)).isAllOnesValue())
309 return false;
310
311 // if we can expand it to have all bits set, do it
312 if (C->getAPIntValue().intersects(~Demanded)) {
Owen Anderson53aa7a92009-08-10 22:56:29 +0000313 EVT VT = Op.getValueType();
Bill Wendling6d271472009-03-04 00:18:06 +0000314 SDValue New = DAG.getNode(Op.getOpcode(), dl, VT, Op.getOperand(0),
315 DAG.getConstant(Demanded &
Wesley Peck527da1b2010-11-23 03:31:01 +0000316 C->getAPIntValue(),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000317 dl, VT));
Bill Wendling6d271472009-03-04 00:18:06 +0000318 return CombineTo(Op, New);
319 }
320
Nate Begemandc7bba92006-02-03 22:24:05 +0000321 break;
322 }
Bill Wendling6d271472009-03-04 00:18:06 +0000323 }
324
Nate Begemandc7bba92006-02-03 22:24:05 +0000325 return false;
326}
Chris Lattnerf0b24d22006-01-30 04:09:27 +0000327
Dan Gohmanad3e5492009-04-08 00:15:30 +0000328/// ShrinkDemandedOp - Convert x+y to (VT)((SmallVT)x+(SmallVT)y) if the
329/// casts are free. This uses isZExtFree and ZERO_EXTEND for the widening
330/// cast, but it could be generalized for targets with other types of
331/// implicit widening casts.
332bool
333TargetLowering::TargetLoweringOpt::ShrinkDemandedOp(SDValue Op,
334 unsigned BitWidth,
335 const APInt &Demanded,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000336 SDLoc dl) {
Dan Gohmanad3e5492009-04-08 00:15:30 +0000337 assert(Op.getNumOperands() == 2 &&
338 "ShrinkDemandedOp only supports binary operators!");
339 assert(Op.getNode()->getNumValues() == 1 &&
340 "ShrinkDemandedOp only supports nodes with one result!");
341
Hao Liu40914502014-05-29 09:19:07 +0000342 // Early return, as this function cannot handle vector types.
343 if (Op.getValueType().isVector())
344 return false;
345
Dan Gohmanad3e5492009-04-08 00:15:30 +0000346 // Don't do this if the node has another user, which may require the
347 // full value.
348 if (!Op.getNode()->hasOneUse())
349 return false;
350
351 // Search for the smallest integer type with free casts to and from
352 // Op's type. For expedience, just check power-of-2 integer types.
353 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Nadav Rotem33360d82012-12-19 07:39:08 +0000354 unsigned DemandedSize = BitWidth - Demanded.countLeadingZeros();
355 unsigned SmallVTBits = DemandedSize;
Dan Gohmanad3e5492009-04-08 00:15:30 +0000356 if (!isPowerOf2_32(SmallVTBits))
357 SmallVTBits = NextPowerOf2(SmallVTBits);
358 for (; SmallVTBits < BitWidth; SmallVTBits = NextPowerOf2(SmallVTBits)) {
Owen Anderson117c9e82009-08-12 00:36:31 +0000359 EVT SmallVT = EVT::getIntegerVT(*DAG.getContext(), SmallVTBits);
Dan Gohmanad3e5492009-04-08 00:15:30 +0000360 if (TLI.isTruncateFree(Op.getValueType(), SmallVT) &&
361 TLI.isZExtFree(SmallVT, Op.getValueType())) {
362 // We found a type with free casts.
363 SDValue X = DAG.getNode(Op.getOpcode(), dl, SmallVT,
364 DAG.getNode(ISD::TRUNCATE, dl, SmallVT,
365 Op.getNode()->getOperand(0)),
366 DAG.getNode(ISD::TRUNCATE, dl, SmallVT,
367 Op.getNode()->getOperand(1)));
Nadav Rotem33360d82012-12-19 07:39:08 +0000368 bool NeedZext = DemandedSize > SmallVTBits;
369 SDValue Z = DAG.getNode(NeedZext ? ISD::ZERO_EXTEND : ISD::ANY_EXTEND,
370 dl, Op.getValueType(), X);
Dan Gohmanad3e5492009-04-08 00:15:30 +0000371 return CombineTo(Op, Z);
372 }
373 }
374 return false;
375}
376
Nate Begeman8a77efe2006-02-16 21:11:51 +0000377/// SimplifyDemandedBits - Look at Op. At this point, we know that only the
Chad Rosier79044db2011-06-11 02:27:46 +0000378/// DemandedMask bits of the result of Op are ever used downstream. If we can
Nate Begeman8a77efe2006-02-16 21:11:51 +0000379/// use this information to simplify Op, create a new simplified DAG node and
380/// return true, returning the original and new nodes in Old and New. Otherwise,
381/// analyze the expression and return a mask of KnownOne and KnownZero bits for
382/// the expression (used to simplify the caller). The KnownZero/One bits may
383/// only be accurate for those bits in the DemandedMask.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000384bool TargetLowering::SimplifyDemandedBits(SDValue Op,
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000385 const APInt &DemandedMask,
386 APInt &KnownZero,
387 APInt &KnownOne,
Nate Begeman8a77efe2006-02-16 21:11:51 +0000388 TargetLoweringOpt &TLO,
389 unsigned Depth) const {
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000390 unsigned BitWidth = DemandedMask.getBitWidth();
Dan Gohman1d459e42009-12-11 21:31:27 +0000391 assert(Op.getValueType().getScalarType().getSizeInBits() == BitWidth &&
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000392 "Mask size mismatches value type size!");
393 APInt NewMask = DemandedMask;
Andrew Trickef9de2a2013-05-25 02:42:55 +0000394 SDLoc dl(Op);
Mehdi Amini9639d652015-07-09 02:09:20 +0000395 auto &DL = TLO.DAG.getDataLayout();
Chris Lattner0184f882007-05-17 18:19:23 +0000396
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000397 // Don't know anything.
398 KnownZero = KnownOne = APInt(BitWidth, 0);
399
Nate Begeman8a77efe2006-02-16 21:11:51 +0000400 // Other users may use these bits.
Wesley Peck527da1b2010-11-23 03:31:01 +0000401 if (!Op.getNode()->hasOneUse()) {
Nate Begeman8a77efe2006-02-16 21:11:51 +0000402 if (Depth != 0) {
Wesley Peck527da1b2010-11-23 03:31:01 +0000403 // If not at the root, Just compute the KnownZero/KnownOne bits to
Nate Begeman8a77efe2006-02-16 21:11:51 +0000404 // simplify things downstream.
Jay Foada0653a32014-05-14 21:14:37 +0000405 TLO.DAG.computeKnownBits(Op, KnownZero, KnownOne, Depth);
Nate Begeman8a77efe2006-02-16 21:11:51 +0000406 return false;
407 }
408 // If this is the root being simplified, allow it to have multiple uses,
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000409 // just set the NewMask to all bits.
410 NewMask = APInt::getAllOnesValue(BitWidth);
Wesley Peck527da1b2010-11-23 03:31:01 +0000411 } else if (DemandedMask == 0) {
Nate Begeman8a77efe2006-02-16 21:11:51 +0000412 // Not demanding any bits from Op.
413 if (Op.getOpcode() != ISD::UNDEF)
Dale Johannesen84935752009-02-06 23:05:02 +0000414 return TLO.CombineTo(Op, TLO.DAG.getUNDEF(Op.getValueType()));
Nate Begeman8a77efe2006-02-16 21:11:51 +0000415 return false;
416 } else if (Depth == 6) { // Limit search depth.
417 return false;
418 }
419
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000420 APInt KnownZero2, KnownOne2, KnownZeroOut, KnownOneOut;
Chris Lattnerf0b24d22006-01-30 04:09:27 +0000421 switch (Op.getOpcode()) {
422 case ISD::Constant:
Nate Begeman8a77efe2006-02-16 21:11:51 +0000423 // We know all of the bits for a constant!
Rafael Espindolaba0a6ca2012-04-04 12:51:34 +0000424 KnownOne = cast<ConstantSDNode>(Op)->getAPIntValue();
425 KnownZero = ~KnownOne;
Chris Lattner118ddba2006-02-26 23:36:02 +0000426 return false; // Don't fall through, will infinitely loop.
Chris Lattnerf0b24d22006-01-30 04:09:27 +0000427 case ISD::AND:
Chris Lattnera60751d2006-02-27 00:36:27 +0000428 // If the RHS is a constant, check to see if the LHS would be zero without
429 // using the bits from the RHS. Below, we use knowledge about the RHS to
430 // simplify the LHS, here we're using information from the LHS to simplify
431 // the RHS.
432 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000433 APInt LHSZero, LHSOne;
Dale Johannesend2b48112011-01-10 21:53:07 +0000434 // Do not increment Depth here; that can cause an infinite loop.
Jay Foada0653a32014-05-14 21:14:37 +0000435 TLO.DAG.computeKnownBits(Op.getOperand(0), LHSZero, LHSOne, Depth);
Chris Lattnera60751d2006-02-27 00:36:27 +0000436 // If the LHS already has zeros where RHSC does, this and is dead.
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000437 if ((LHSZero & NewMask) == (~RHSC->getAPIntValue() & NewMask))
Chris Lattnera60751d2006-02-27 00:36:27 +0000438 return TLO.CombineTo(Op, Op.getOperand(0));
439 // If any of the set bits in the RHS are known zero on the LHS, shrink
440 // the constant.
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000441 if (TLO.ShrinkDemandedConstant(Op, ~LHSZero & NewMask))
Chris Lattnera60751d2006-02-27 00:36:27 +0000442 return true;
443 }
Wesley Peck527da1b2010-11-23 03:31:01 +0000444
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000445 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero,
Nate Begeman8a77efe2006-02-16 21:11:51 +0000446 KnownOne, TLO, Depth+1))
Chris Lattnerf0b24d22006-01-30 04:09:27 +0000447 return true;
Wesley Peck527da1b2010-11-23 03:31:01 +0000448 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000449 if (SimplifyDemandedBits(Op.getOperand(0), ~KnownZero & NewMask,
Nate Begeman8a77efe2006-02-16 21:11:51 +0000450 KnownZero2, KnownOne2, TLO, Depth+1))
451 return true;
Wesley Peck527da1b2010-11-23 03:31:01 +0000452 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
453
Nate Begeman8a77efe2006-02-16 21:11:51 +0000454 // If all of the demanded bits are known one on one side, return the other.
455 // These bits cannot contribute to the result of the 'and'.
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000456 if ((NewMask & ~KnownZero2 & KnownOne) == (~KnownZero2 & NewMask))
Nate Begeman8a77efe2006-02-16 21:11:51 +0000457 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000458 if ((NewMask & ~KnownZero & KnownOne2) == (~KnownZero & NewMask))
Nate Begeman8a77efe2006-02-16 21:11:51 +0000459 return TLO.CombineTo(Op, Op.getOperand(1));
460 // If all of the demanded bits in the inputs are known zeros, return zero.
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000461 if ((NewMask & (KnownZero|KnownZero2)) == NewMask)
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000462 return TLO.CombineTo(Op, TLO.DAG.getConstant(0, dl, Op.getValueType()));
Nate Begeman8a77efe2006-02-16 21:11:51 +0000463 // If the RHS is a constant, see if we can simplify it.
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000464 if (TLO.ShrinkDemandedConstant(Op, ~KnownZero2 & NewMask))
Nate Begeman8a77efe2006-02-16 21:11:51 +0000465 return true;
Dan Gohmanad3e5492009-04-08 00:15:30 +0000466 // If the operation can be done in a smaller type, do so.
Dan Gohman600f62b2010-06-24 14:30:44 +0000467 if (TLO.ShrinkDemandedOp(Op, BitWidth, NewMask, dl))
Dan Gohmanad3e5492009-04-08 00:15:30 +0000468 return true;
469
Nate Begeman8a77efe2006-02-16 21:11:51 +0000470 // Output known-1 bits are only known if set in both the LHS & RHS.
471 KnownOne &= KnownOne2;
472 // Output known-0 are known to be clear if zero in either the LHS | RHS.
473 KnownZero |= KnownZero2;
474 break;
Chris Lattnerf0b24d22006-01-30 04:09:27 +0000475 case ISD::OR:
Wesley Peck527da1b2010-11-23 03:31:01 +0000476 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero,
Nate Begeman8a77efe2006-02-16 21:11:51 +0000477 KnownOne, TLO, Depth+1))
478 return true;
Wesley Peck527da1b2010-11-23 03:31:01 +0000479 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000480 if (SimplifyDemandedBits(Op.getOperand(0), ~KnownOne & NewMask,
Nate Begeman8a77efe2006-02-16 21:11:51 +0000481 KnownZero2, KnownOne2, TLO, Depth+1))
482 return true;
Wesley Peck527da1b2010-11-23 03:31:01 +0000483 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
484
Nate Begeman8a77efe2006-02-16 21:11:51 +0000485 // If all of the demanded bits are known zero on one side, return the other.
486 // These bits cannot contribute to the result of the 'or'.
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000487 if ((NewMask & ~KnownOne2 & KnownZero) == (~KnownOne2 & NewMask))
Nate Begeman8a77efe2006-02-16 21:11:51 +0000488 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000489 if ((NewMask & ~KnownOne & KnownZero2) == (~KnownOne & NewMask))
Nate Begeman8a77efe2006-02-16 21:11:51 +0000490 return TLO.CombineTo(Op, Op.getOperand(1));
491 // If all of the potentially set bits on one side are known to be set on
492 // the other side, just use the 'other' side.
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000493 if ((NewMask & ~KnownZero & KnownOne2) == (~KnownZero & NewMask))
Nate Begeman8a77efe2006-02-16 21:11:51 +0000494 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000495 if ((NewMask & ~KnownZero2 & KnownOne) == (~KnownZero2 & NewMask))
Nate Begeman8a77efe2006-02-16 21:11:51 +0000496 return TLO.CombineTo(Op, Op.getOperand(1));
497 // If the RHS is a constant, see if we can simplify it.
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000498 if (TLO.ShrinkDemandedConstant(Op, NewMask))
Nate Begeman8a77efe2006-02-16 21:11:51 +0000499 return true;
Dan Gohmanad3e5492009-04-08 00:15:30 +0000500 // If the operation can be done in a smaller type, do so.
Dan Gohman600f62b2010-06-24 14:30:44 +0000501 if (TLO.ShrinkDemandedOp(Op, BitWidth, NewMask, dl))
Dan Gohmanad3e5492009-04-08 00:15:30 +0000502 return true;
503
Nate Begeman8a77efe2006-02-16 21:11:51 +0000504 // Output known-0 bits are only known if clear in both the LHS & RHS.
505 KnownZero &= KnownZero2;
506 // Output known-1 are known to be set if set in either the LHS | RHS.
507 KnownOne |= KnownOne2;
508 break;
Chris Lattnerf0b24d22006-01-30 04:09:27 +0000509 case ISD::XOR:
Wesley Peck527da1b2010-11-23 03:31:01 +0000510 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero,
Nate Begeman8a77efe2006-02-16 21:11:51 +0000511 KnownOne, TLO, Depth+1))
512 return true;
Wesley Peck527da1b2010-11-23 03:31:01 +0000513 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000514 if (SimplifyDemandedBits(Op.getOperand(0), NewMask, KnownZero2,
Nate Begeman8a77efe2006-02-16 21:11:51 +0000515 KnownOne2, TLO, Depth+1))
516 return true;
Wesley Peck527da1b2010-11-23 03:31:01 +0000517 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
518
Nate Begeman8a77efe2006-02-16 21:11:51 +0000519 // If all of the demanded bits are known zero on one side, return the other.
520 // These bits cannot contribute to the result of the 'xor'.
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000521 if ((KnownZero & NewMask) == NewMask)
Nate Begeman8a77efe2006-02-16 21:11:51 +0000522 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000523 if ((KnownZero2 & NewMask) == NewMask)
Nate Begeman8a77efe2006-02-16 21:11:51 +0000524 return TLO.CombineTo(Op, Op.getOperand(1));
Dan Gohmanad3e5492009-04-08 00:15:30 +0000525 // If the operation can be done in a smaller type, do so.
Dan Gohman600f62b2010-06-24 14:30:44 +0000526 if (TLO.ShrinkDemandedOp(Op, BitWidth, NewMask, dl))
Dan Gohmanad3e5492009-04-08 00:15:30 +0000527 return true;
528
Chris Lattner5d5916b2006-11-27 21:50:02 +0000529 // If all of the unknown bits are known to be zero on one side or the other
530 // (but not both) turn this into an *inclusive* or.
Sylvestre Ledru91ce36c2012-09-27 10:14:43 +0000531 // e.g. (A & C1)^(B & C2) -> (A & C1)|(B & C2) iff C1&C2 == 0
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000532 if ((NewMask & ~KnownZero & ~KnownZero2) == 0)
Dale Johannesen400dc2e2009-02-06 21:50:26 +0000533 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::OR, dl, Op.getValueType(),
Chris Lattner5d5916b2006-11-27 21:50:02 +0000534 Op.getOperand(0),
535 Op.getOperand(1)));
Wesley Peck527da1b2010-11-23 03:31:01 +0000536
Nate Begeman8a77efe2006-02-16 21:11:51 +0000537 // Output known-0 bits are known if clear or set in both the LHS & RHS.
538 KnownZeroOut = (KnownZero & KnownZero2) | (KnownOne & KnownOne2);
539 // Output known-1 are known to be set if set in only one of the LHS, RHS.
540 KnownOneOut = (KnownZero & KnownOne2) | (KnownOne & KnownZero2);
Wesley Peck527da1b2010-11-23 03:31:01 +0000541
Nate Begeman8a77efe2006-02-16 21:11:51 +0000542 // If all of the demanded bits on one side are known, and all of the set
543 // bits on that side are also known to be set on the other side, turn this
544 // into an AND, as we know the bits will be cleared.
Sylvestre Ledru91ce36c2012-09-27 10:14:43 +0000545 // e.g. (X | C1) ^ C2 --> (X | C1) & ~C2 iff (C1&C2) == C2
Joel Jones828531f2012-04-17 22:23:10 +0000546 // NB: it is okay if more bits are known than are requested
Stephen Lincfe7f352013-07-08 00:37:03 +0000547 if ((NewMask & (KnownZero|KnownOne)) == NewMask) { // all known on one side
Joel Jones828531f2012-04-17 22:23:10 +0000548 if (KnownOne == KnownOne2) { // set bits are the same on both sides
Owen Anderson53aa7a92009-08-10 22:56:29 +0000549 EVT VT = Op.getValueType();
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000550 SDValue ANDC = TLO.DAG.getConstant(~KnownOne & NewMask, dl, VT);
Wesley Peck527da1b2010-11-23 03:31:01 +0000551 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::AND, dl, VT,
Dale Johannesenf1163e92009-02-03 00:47:48 +0000552 Op.getOperand(0), ANDC));
Nate Begeman8a77efe2006-02-16 21:11:51 +0000553 }
554 }
Wesley Peck527da1b2010-11-23 03:31:01 +0000555
Nate Begeman8a77efe2006-02-16 21:11:51 +0000556 // If the RHS is a constant, see if we can simplify it.
Torok Edwin613d7af2008-04-06 21:23:02 +0000557 // for XOR, we prefer to force bits to 1 if they will make a -1.
558 // if we can't force bits, try to shrink constant
559 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
560 APInt Expanded = C->getAPIntValue() | (~NewMask);
561 // if we can expand it to have all bits set, do it
562 if (Expanded.isAllOnesValue()) {
563 if (Expanded != C->getAPIntValue()) {
Owen Anderson53aa7a92009-08-10 22:56:29 +0000564 EVT VT = Op.getValueType();
Dale Johannesenf1163e92009-02-03 00:47:48 +0000565 SDValue New = TLO.DAG.getNode(Op.getOpcode(), dl,VT, Op.getOperand(0),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000566 TLO.DAG.getConstant(Expanded, dl, VT));
Torok Edwin613d7af2008-04-06 21:23:02 +0000567 return TLO.CombineTo(Op, New);
568 }
569 // if it already has all the bits set, nothing to change
570 // but don't shrink either!
571 } else if (TLO.ShrinkDemandedConstant(Op, NewMask)) {
572 return true;
573 }
574 }
575
Nate Begeman8a77efe2006-02-16 21:11:51 +0000576 KnownZero = KnownZeroOut;
577 KnownOne = KnownOneOut;
578 break;
Chris Lattnerf0b24d22006-01-30 04:09:27 +0000579 case ISD::SELECT:
Wesley Peck527da1b2010-11-23 03:31:01 +0000580 if (SimplifyDemandedBits(Op.getOperand(2), NewMask, KnownZero,
Nate Begeman8a77efe2006-02-16 21:11:51 +0000581 KnownOne, TLO, Depth+1))
582 return true;
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000583 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero2,
Nate Begeman8a77efe2006-02-16 21:11:51 +0000584 KnownOne2, TLO, Depth+1))
585 return true;
Wesley Peck527da1b2010-11-23 03:31:01 +0000586 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
587 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
588
Nate Begeman8a77efe2006-02-16 21:11:51 +0000589 // If the operands are constants, see if we can simplify them.
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000590 if (TLO.ShrinkDemandedConstant(Op, NewMask))
Nate Begeman8a77efe2006-02-16 21:11:51 +0000591 return true;
Wesley Peck527da1b2010-11-23 03:31:01 +0000592
Nate Begeman8a77efe2006-02-16 21:11:51 +0000593 // Only known if known in both the LHS and RHS.
594 KnownOne &= KnownOne2;
595 KnownZero &= KnownZero2;
596 break;
Chris Lattner118ddba2006-02-26 23:36:02 +0000597 case ISD::SELECT_CC:
Wesley Peck527da1b2010-11-23 03:31:01 +0000598 if (SimplifyDemandedBits(Op.getOperand(3), NewMask, KnownZero,
Chris Lattner118ddba2006-02-26 23:36:02 +0000599 KnownOne, TLO, Depth+1))
600 return true;
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000601 if (SimplifyDemandedBits(Op.getOperand(2), NewMask, KnownZero2,
Chris Lattner118ddba2006-02-26 23:36:02 +0000602 KnownOne2, TLO, Depth+1))
603 return true;
Wesley Peck527da1b2010-11-23 03:31:01 +0000604 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
605 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
606
Chris Lattner118ddba2006-02-26 23:36:02 +0000607 // If the operands are constants, see if we can simplify them.
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000608 if (TLO.ShrinkDemandedConstant(Op, NewMask))
Chris Lattner118ddba2006-02-26 23:36:02 +0000609 return true;
Wesley Peck527da1b2010-11-23 03:31:01 +0000610
Chris Lattner118ddba2006-02-26 23:36:02 +0000611 // Only known if known in both the LHS and RHS.
612 KnownOne &= KnownOne2;
613 KnownZero &= KnownZero2;
614 break;
Chris Lattnerf0b24d22006-01-30 04:09:27 +0000615 case ISD::SHL:
Nate Begeman8a77efe2006-02-16 21:11:51 +0000616 if (ConstantSDNode *SA = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Dan Gohmaneffb8942008-09-12 16:56:44 +0000617 unsigned ShAmt = SA->getZExtValue();
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000618 SDValue InOp = Op.getOperand(0);
Chris Lattner9a861a82007-04-17 21:14:16 +0000619
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000620 // If the shift count is an invalid immediate, don't do anything.
621 if (ShAmt >= BitWidth)
622 break;
623
Chris Lattner9a861a82007-04-17 21:14:16 +0000624 // If this is ((X >>u C1) << ShAmt), see if we can simplify this into a
625 // single shift. We can do this if the bottom bits (which are shifted
626 // out) are never demanded.
627 if (InOp.getOpcode() == ISD::SRL &&
628 isa<ConstantSDNode>(InOp.getOperand(1))) {
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000629 if (ShAmt && (NewMask & APInt::getLowBitsSet(BitWidth, ShAmt)) == 0) {
Dan Gohmaneffb8942008-09-12 16:56:44 +0000630 unsigned C1= cast<ConstantSDNode>(InOp.getOperand(1))->getZExtValue();
Chris Lattner9a861a82007-04-17 21:14:16 +0000631 unsigned Opc = ISD::SHL;
632 int Diff = ShAmt-C1;
633 if (Diff < 0) {
634 Diff = -Diff;
635 Opc = ISD::SRL;
Wesley Peck527da1b2010-11-23 03:31:01 +0000636 }
637
638 SDValue NewSA =
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000639 TLO.DAG.getConstant(Diff, dl, Op.getOperand(1).getValueType());
Owen Anderson53aa7a92009-08-10 22:56:29 +0000640 EVT VT = Op.getValueType();
Dale Johannesenf1163e92009-02-03 00:47:48 +0000641 return TLO.CombineTo(Op, TLO.DAG.getNode(Opc, dl, VT,
Chris Lattner9a861a82007-04-17 21:14:16 +0000642 InOp.getOperand(0), NewSA));
643 }
Wesley Peck527da1b2010-11-23 03:31:01 +0000644 }
645
Dan Gohman08186842010-07-23 18:03:30 +0000646 if (SimplifyDemandedBits(InOp, NewMask.lshr(ShAmt),
Nate Begeman8a77efe2006-02-16 21:11:51 +0000647 KnownZero, KnownOne, TLO, Depth+1))
Chris Lattnerf0b24d22006-01-30 04:09:27 +0000648 return true;
Dan Gohman08186842010-07-23 18:03:30 +0000649
650 // Convert (shl (anyext x, c)) to (anyext (shl x, c)) if the high bits
651 // are not demanded. This will likely allow the anyext to be folded away.
652 if (InOp.getNode()->getOpcode() == ISD::ANY_EXTEND) {
653 SDValue InnerOp = InOp.getNode()->getOperand(0);
654 EVT InnerVT = InnerOp.getValueType();
Eli Friedman053a7242011-12-09 01:16:26 +0000655 unsigned InnerBits = InnerVT.getSizeInBits();
656 if (ShAmt < InnerBits && NewMask.lshr(InnerBits) == 0 &&
Dan Gohman08186842010-07-23 18:03:30 +0000657 isTypeDesirableForOp(ISD::SHL, InnerVT)) {
Mehdi Amini9639d652015-07-09 02:09:20 +0000658 EVT ShTy = getShiftAmountTy(InnerVT, DL);
Dan Gohman55e24462010-07-23 21:08:12 +0000659 if (!APInt(BitWidth, ShAmt).isIntN(ShTy.getSizeInBits()))
660 ShTy = InnerVT;
Dan Gohman08186842010-07-23 18:03:30 +0000661 SDValue NarrowShl =
662 TLO.DAG.getNode(ISD::SHL, dl, InnerVT, InnerOp,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000663 TLO.DAG.getConstant(ShAmt, dl, ShTy));
Dan Gohman08186842010-07-23 18:03:30 +0000664 return
665 TLO.CombineTo(Op,
666 TLO.DAG.getNode(ISD::ANY_EXTEND, dl, Op.getValueType(),
667 NarrowShl));
668 }
Richard Sandiford374a0e52013-10-16 10:26:19 +0000669 // Repeat the SHL optimization above in cases where an extension
670 // intervenes: (shl (anyext (shr x, c1)), c2) to
671 // (shl (anyext x), c2-c1). This requires that the bottom c1 bits
672 // aren't demanded (as above) and that the shifted upper c1 bits of
673 // x aren't demanded.
674 if (InOp.hasOneUse() &&
675 InnerOp.getOpcode() == ISD::SRL &&
676 InnerOp.hasOneUse() &&
677 isa<ConstantSDNode>(InnerOp.getOperand(1))) {
678 uint64_t InnerShAmt = cast<ConstantSDNode>(InnerOp.getOperand(1))
679 ->getZExtValue();
680 if (InnerShAmt < ShAmt &&
681 InnerShAmt < InnerBits &&
682 NewMask.lshr(InnerBits - InnerShAmt + ShAmt) == 0 &&
683 NewMask.trunc(ShAmt) == 0) {
684 SDValue NewSA =
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000685 TLO.DAG.getConstant(ShAmt - InnerShAmt, dl,
Richard Sandiford374a0e52013-10-16 10:26:19 +0000686 Op.getOperand(1).getValueType());
687 EVT VT = Op.getValueType();
688 SDValue NewExt = TLO.DAG.getNode(ISD::ANY_EXTEND, dl, VT,
689 InnerOp.getOperand(0));
690 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SHL, dl, VT,
691 NewExt, NewSA));
692 }
693 }
Dan Gohman08186842010-07-23 18:03:30 +0000694 }
695
Dan Gohmaneffb8942008-09-12 16:56:44 +0000696 KnownZero <<= SA->getZExtValue();
697 KnownOne <<= SA->getZExtValue();
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000698 // low bits known zero.
Dan Gohmaneffb8942008-09-12 16:56:44 +0000699 KnownZero |= APInt::getLowBitsSet(BitWidth, SA->getZExtValue());
Chris Lattnerf0b24d22006-01-30 04:09:27 +0000700 }
701 break;
Nate Begeman8a77efe2006-02-16 21:11:51 +0000702 case ISD::SRL:
703 if (ConstantSDNode *SA = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Owen Anderson53aa7a92009-08-10 22:56:29 +0000704 EVT VT = Op.getValueType();
Dan Gohmaneffb8942008-09-12 16:56:44 +0000705 unsigned ShAmt = SA->getZExtValue();
Duncan Sands13237ac2008-06-06 12:08:01 +0000706 unsigned VTSize = VT.getSizeInBits();
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000707 SDValue InOp = Op.getOperand(0);
Wesley Peck527da1b2010-11-23 03:31:01 +0000708
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000709 // If the shift count is an invalid immediate, don't do anything.
710 if (ShAmt >= BitWidth)
711 break;
712
Benjamin Kramer1dcd8b02015-06-26 16:59:31 +0000713 APInt InDemandedMask = (NewMask << ShAmt);
714
715 // If the shift is exact, then it does demand the low bits (and knows that
716 // they are zero).
717 if (cast<BinaryWithFlagsSDNode>(Op)->Flags.hasExact())
718 InDemandedMask |= APInt::getLowBitsSet(BitWidth, ShAmt);
719
Chris Lattner9a861a82007-04-17 21:14:16 +0000720 // If this is ((X << C1) >>u ShAmt), see if we can simplify this into a
721 // single shift. We can do this if the top bits (which are shifted out)
722 // are never demanded.
723 if (InOp.getOpcode() == ISD::SHL &&
724 isa<ConstantSDNode>(InOp.getOperand(1))) {
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000725 if (ShAmt && (NewMask & APInt::getHighBitsSet(VTSize, ShAmt)) == 0) {
Dan Gohmaneffb8942008-09-12 16:56:44 +0000726 unsigned C1= cast<ConstantSDNode>(InOp.getOperand(1))->getZExtValue();
Chris Lattner9a861a82007-04-17 21:14:16 +0000727 unsigned Opc = ISD::SRL;
728 int Diff = ShAmt-C1;
729 if (Diff < 0) {
730 Diff = -Diff;
731 Opc = ISD::SHL;
Wesley Peck527da1b2010-11-23 03:31:01 +0000732 }
733
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000734 SDValue NewSA =
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000735 TLO.DAG.getConstant(Diff, dl, Op.getOperand(1).getValueType());
Dale Johannesenf1163e92009-02-03 00:47:48 +0000736 return TLO.CombineTo(Op, TLO.DAG.getNode(Opc, dl, VT,
Chris Lattner9a861a82007-04-17 21:14:16 +0000737 InOp.getOperand(0), NewSA));
738 }
Wesley Peck527da1b2010-11-23 03:31:01 +0000739 }
740
Nate Begeman8a77efe2006-02-16 21:11:51 +0000741 // Compute the new bits that are at the top now.
Benjamin Kramer1dcd8b02015-06-26 16:59:31 +0000742 if (SimplifyDemandedBits(InOp, InDemandedMask,
Nate Begeman8a77efe2006-02-16 21:11:51 +0000743 KnownZero, KnownOne, TLO, Depth+1))
744 return true;
Wesley Peck527da1b2010-11-23 03:31:01 +0000745 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000746 KnownZero = KnownZero.lshr(ShAmt);
747 KnownOne = KnownOne.lshr(ShAmt);
Chris Lattnerc5bb8ab2006-06-13 16:52:37 +0000748
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000749 APInt HighBits = APInt::getHighBitsSet(BitWidth, ShAmt);
Chris Lattnerc5bb8ab2006-06-13 16:52:37 +0000750 KnownZero |= HighBits; // High bits known zero.
Nate Begeman8a77efe2006-02-16 21:11:51 +0000751 }
752 break;
753 case ISD::SRA:
Dan Gohmane58ab792009-01-29 01:59:02 +0000754 // If this is an arithmetic shift right and only the low-bit is set, we can
755 // always convert this into a logical shr, even if the shift amount is
756 // variable. The low bit of the shift cannot be an input sign bit unless
757 // the shift amount is >= the size of the datatype, which is undefined.
Eli Friedman053a7242011-12-09 01:16:26 +0000758 if (NewMask == 1)
Evan Chengf1bd5fc2010-04-17 06:13:15 +0000759 return TLO.CombineTo(Op,
760 TLO.DAG.getNode(ISD::SRL, dl, Op.getValueType(),
761 Op.getOperand(0), Op.getOperand(1)));
Dan Gohmane58ab792009-01-29 01:59:02 +0000762
Nate Begeman8a77efe2006-02-16 21:11:51 +0000763 if (ConstantSDNode *SA = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Owen Anderson53aa7a92009-08-10 22:56:29 +0000764 EVT VT = Op.getValueType();
Dan Gohmaneffb8942008-09-12 16:56:44 +0000765 unsigned ShAmt = SA->getZExtValue();
Wesley Peck527da1b2010-11-23 03:31:01 +0000766
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000767 // If the shift count is an invalid immediate, don't do anything.
768 if (ShAmt >= BitWidth)
769 break;
770
771 APInt InDemandedMask = (NewMask << ShAmt);
Chris Lattner10c65372006-05-08 17:22:53 +0000772
Benjamin Kramer1dcd8b02015-06-26 16:59:31 +0000773 // If the shift is exact, then it does demand the low bits (and knows that
774 // they are zero).
775 if (cast<BinaryWithFlagsSDNode>(Op)->Flags.hasExact())
776 InDemandedMask |= APInt::getLowBitsSet(BitWidth, ShAmt);
777
Chris Lattner10c65372006-05-08 17:22:53 +0000778 // If any of the demanded bits are produced by the sign extension, we also
779 // demand the input sign bit.
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000780 APInt HighBits = APInt::getHighBitsSet(BitWidth, ShAmt);
781 if (HighBits.intersects(NewMask))
Dan Gohman1d459e42009-12-11 21:31:27 +0000782 InDemandedMask |= APInt::getSignBit(VT.getScalarType().getSizeInBits());
Wesley Peck527da1b2010-11-23 03:31:01 +0000783
Chris Lattner10c65372006-05-08 17:22:53 +0000784 if (SimplifyDemandedBits(Op.getOperand(0), InDemandedMask,
Nate Begeman8a77efe2006-02-16 21:11:51 +0000785 KnownZero, KnownOne, TLO, Depth+1))
786 return true;
Wesley Peck527da1b2010-11-23 03:31:01 +0000787 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000788 KnownZero = KnownZero.lshr(ShAmt);
789 KnownOne = KnownOne.lshr(ShAmt);
Wesley Peck527da1b2010-11-23 03:31:01 +0000790
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000791 // Handle the sign bit, adjusted to where it is now in the mask.
792 APInt SignBit = APInt::getSignBit(BitWidth).lshr(ShAmt);
Wesley Peck527da1b2010-11-23 03:31:01 +0000793
Nate Begeman8a77efe2006-02-16 21:11:51 +0000794 // If the input sign bit is known to be zero, or if none of the top bits
795 // are demanded, turn this into an unsigned shift right.
Benjamin Kramerc2ae7672015-06-26 14:51:49 +0000796 if (KnownZero.intersects(SignBit) || (HighBits & ~NewMask) == HighBits) {
797 SDNodeFlags Flags;
798 Flags.setExact(cast<BinaryWithFlagsSDNode>(Op)->Flags.hasExact());
799 return TLO.CombineTo(Op,
800 TLO.DAG.getNode(ISD::SRL, dl, VT, Op.getOperand(0),
801 Op.getOperand(1), &Flags));
802 }
Richard Sandiford95f7ba92013-10-17 11:16:57 +0000803
804 int Log2 = NewMask.exactLogBase2();
805 if (Log2 >= 0) {
806 // The bit must come from the sign.
807 SDValue NewSA =
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000808 TLO.DAG.getConstant(BitWidth - 1 - Log2, dl,
Richard Sandiford95f7ba92013-10-17 11:16:57 +0000809 Op.getOperand(1).getValueType());
810 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SRL, dl, VT,
811 Op.getOperand(0), NewSA));
Nate Begeman8a77efe2006-02-16 21:11:51 +0000812 }
Richard Sandiford95f7ba92013-10-17 11:16:57 +0000813
814 if (KnownOne.intersects(SignBit))
815 // New bits are known one.
816 KnownOne |= HighBits;
Nate Begeman8a77efe2006-02-16 21:11:51 +0000817 }
818 break;
819 case ISD::SIGN_EXTEND_INREG: {
Nadav Rotem57935242012-01-15 19:27:55 +0000820 EVT ExVT = cast<VTSDNode>(Op.getOperand(1))->getVT();
821
822 APInt MsbMask = APInt::getHighBitsSet(BitWidth, 1);
823 // If we only care about the highest bit, don't bother shifting right.
Michael Kupersteinaf9befa2015-02-18 09:43:40 +0000824 if (MsbMask == NewMask) {
Nadav Rotem57935242012-01-15 19:27:55 +0000825 unsigned ShAmt = ExVT.getScalarType().getSizeInBits();
826 SDValue InOp = Op.getOperand(0);
Michael Kupersteinaf9befa2015-02-18 09:43:40 +0000827 unsigned VTBits = Op->getValueType(0).getScalarType().getSizeInBits();
828 bool AlreadySignExtended =
829 TLO.DAG.ComputeNumSignBits(InOp) >= VTBits-ShAmt+1;
830 // However if the input is already sign extended we expect the sign
831 // extension to be dropped altogether later and do not simplify.
832 if (!AlreadySignExtended) {
833 // Compute the correct shift amount type, which must be getShiftAmountTy
834 // for scalar types after legalization.
835 EVT ShiftAmtTy = Op.getValueType();
836 if (TLO.LegalTypes() && !ShiftAmtTy.isVector())
Mehdi Amini9639d652015-07-09 02:09:20 +0000837 ShiftAmtTy = getShiftAmountTy(ShiftAmtTy, DL);
Eli Friedman18a4c312012-01-31 01:08:03 +0000838
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000839 SDValue ShiftAmt = TLO.DAG.getConstant(BitWidth - ShAmt, dl,
840 ShiftAmtTy);
Michael Kupersteinaf9befa2015-02-18 09:43:40 +0000841 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SHL, dl,
842 Op.getValueType(), InOp,
843 ShiftAmt));
844 }
Nadav Rotem57935242012-01-15 19:27:55 +0000845 }
Nate Begeman8a77efe2006-02-16 21:11:51 +0000846
Wesley Peck527da1b2010-11-23 03:31:01 +0000847 // Sign extension. Compute the demanded bits in the result that are not
Nate Begeman8a77efe2006-02-16 21:11:51 +0000848 // present in the input.
Dan Gohman6bd3ef82010-01-09 02:13:55 +0000849 APInt NewBits =
850 APInt::getHighBitsSet(BitWidth,
Nadav Rotem57935242012-01-15 19:27:55 +0000851 BitWidth - ExVT.getScalarType().getSizeInBits());
Wesley Peck527da1b2010-11-23 03:31:01 +0000852
Chris Lattner118ddba2006-02-26 23:36:02 +0000853 // If none of the extended bits are demanded, eliminate the sextinreg.
Eli Friedman460ad412010-08-02 04:42:25 +0000854 if ((NewBits & NewMask) == 0)
Chris Lattner118ddba2006-02-26 23:36:02 +0000855 return TLO.CombineTo(Op, Op.getOperand(0));
856
Jay Foad583abbc2010-12-07 08:25:19 +0000857 APInt InSignBit =
Nadav Rotem57935242012-01-15 19:27:55 +0000858 APInt::getSignBit(ExVT.getScalarType().getSizeInBits()).zext(BitWidth);
Dan Gohman6bd3ef82010-01-09 02:13:55 +0000859 APInt InputDemandedBits =
860 APInt::getLowBitsSet(BitWidth,
Nadav Rotem57935242012-01-15 19:27:55 +0000861 ExVT.getScalarType().getSizeInBits()) &
Dan Gohman6bd3ef82010-01-09 02:13:55 +0000862 NewMask;
Wesley Peck527da1b2010-11-23 03:31:01 +0000863
Chris Lattner118ddba2006-02-26 23:36:02 +0000864 // Since the sign extended bits are demanded, we know that the sign
Nate Begeman8a77efe2006-02-16 21:11:51 +0000865 // bit is demanded.
Chris Lattner118ddba2006-02-26 23:36:02 +0000866 InputDemandedBits |= InSignBit;
Nate Begeman8a77efe2006-02-16 21:11:51 +0000867
868 if (SimplifyDemandedBits(Op.getOperand(0), InputDemandedBits,
869 KnownZero, KnownOne, TLO, Depth+1))
870 return true;
Wesley Peck527da1b2010-11-23 03:31:01 +0000871 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Nate Begeman8a77efe2006-02-16 21:11:51 +0000872
873 // If the sign bit of the input is known set or clear, then we know the
874 // top bits of the result.
Wesley Peck527da1b2010-11-23 03:31:01 +0000875
Chris Lattner118ddba2006-02-26 23:36:02 +0000876 // If the input sign bit is known zero, convert this into a zero extension.
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000877 if (KnownZero.intersects(InSignBit))
Wesley Peck527da1b2010-11-23 03:31:01 +0000878 return TLO.CombineTo(Op,
Nadav Rotem57935242012-01-15 19:27:55 +0000879 TLO.DAG.getZeroExtendInReg(Op.getOperand(0),dl,ExVT));
Wesley Peck527da1b2010-11-23 03:31:01 +0000880
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000881 if (KnownOne.intersects(InSignBit)) { // Input sign bit known set
Nate Begeman8a77efe2006-02-16 21:11:51 +0000882 KnownOne |= NewBits;
883 KnownZero &= ~NewBits;
Chris Lattner118ddba2006-02-26 23:36:02 +0000884 } else { // Input sign bit unknown
Nate Begeman8a77efe2006-02-16 21:11:51 +0000885 KnownZero &= ~NewBits;
886 KnownOne &= ~NewBits;
887 }
888 break;
889 }
Matt Arsenault2adca602014-05-12 17:14:48 +0000890 case ISD::BUILD_PAIR: {
891 EVT HalfVT = Op.getOperand(0).getValueType();
892 unsigned HalfBitWidth = HalfVT.getScalarSizeInBits();
893
894 APInt MaskLo = NewMask.getLoBits(HalfBitWidth).trunc(HalfBitWidth);
895 APInt MaskHi = NewMask.getHiBits(HalfBitWidth).trunc(HalfBitWidth);
896
897 APInt KnownZeroLo, KnownOneLo;
898 APInt KnownZeroHi, KnownOneHi;
899
900 if (SimplifyDemandedBits(Op.getOperand(0), MaskLo, KnownZeroLo,
901 KnownOneLo, TLO, Depth + 1))
902 return true;
903
904 if (SimplifyDemandedBits(Op.getOperand(1), MaskHi, KnownZeroHi,
905 KnownOneHi, TLO, Depth + 1))
906 return true;
907
908 KnownZero = KnownZeroLo.zext(BitWidth) |
909 KnownZeroHi.zext(BitWidth).shl(HalfBitWidth);
910
911 KnownOne = KnownOneLo.zext(BitWidth) |
912 KnownOneHi.zext(BitWidth).shl(HalfBitWidth);
913 break;
914 }
Chris Lattner118ddba2006-02-26 23:36:02 +0000915 case ISD::ZERO_EXTEND: {
Dan Gohman6bd3ef82010-01-09 02:13:55 +0000916 unsigned OperandBitWidth =
917 Op.getOperand(0).getValueType().getScalarType().getSizeInBits();
Jay Foad583abbc2010-12-07 08:25:19 +0000918 APInt InMask = NewMask.trunc(OperandBitWidth);
Wesley Peck527da1b2010-11-23 03:31:01 +0000919
Chris Lattner118ddba2006-02-26 23:36:02 +0000920 // If none of the top bits are demanded, convert this into an any_extend.
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000921 APInt NewBits =
922 APInt::getHighBitsSet(BitWidth, BitWidth - OperandBitWidth) & NewMask;
923 if (!NewBits.intersects(NewMask))
Dale Johannesenf1163e92009-02-03 00:47:48 +0000924 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::ANY_EXTEND, dl,
Wesley Peck527da1b2010-11-23 03:31:01 +0000925 Op.getValueType(),
Chris Lattner118ddba2006-02-26 23:36:02 +0000926 Op.getOperand(0)));
Wesley Peck527da1b2010-11-23 03:31:01 +0000927
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000928 if (SimplifyDemandedBits(Op.getOperand(0), InMask,
Chris Lattner118ddba2006-02-26 23:36:02 +0000929 KnownZero, KnownOne, TLO, Depth+1))
930 return true;
Wesley Peck527da1b2010-11-23 03:31:01 +0000931 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Jay Foad583abbc2010-12-07 08:25:19 +0000932 KnownZero = KnownZero.zext(BitWidth);
933 KnownOne = KnownOne.zext(BitWidth);
Chris Lattner118ddba2006-02-26 23:36:02 +0000934 KnownZero |= NewBits;
935 break;
936 }
937 case ISD::SIGN_EXTEND: {
Owen Anderson53aa7a92009-08-10 22:56:29 +0000938 EVT InVT = Op.getOperand(0).getValueType();
Dan Gohman6bd3ef82010-01-09 02:13:55 +0000939 unsigned InBits = InVT.getScalarType().getSizeInBits();
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000940 APInt InMask = APInt::getLowBitsSet(BitWidth, InBits);
Dan Gohman44b4c072008-03-11 21:29:43 +0000941 APInt InSignBit = APInt::getBitsSet(BitWidth, InBits - 1, InBits);
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000942 APInt NewBits = ~InMask & NewMask;
Wesley Peck527da1b2010-11-23 03:31:01 +0000943
Chris Lattner118ddba2006-02-26 23:36:02 +0000944 // If none of the top bits are demanded, convert this into an any_extend.
945 if (NewBits == 0)
Dale Johannesenf1163e92009-02-03 00:47:48 +0000946 return TLO.CombineTo(Op,TLO.DAG.getNode(ISD::ANY_EXTEND, dl,
947 Op.getValueType(),
948 Op.getOperand(0)));
Wesley Peck527da1b2010-11-23 03:31:01 +0000949
Chris Lattner118ddba2006-02-26 23:36:02 +0000950 // Since some of the sign extended bits are demanded, we know that the sign
951 // bit is demanded.
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000952 APInt InDemandedBits = InMask & NewMask;
Chris Lattner118ddba2006-02-26 23:36:02 +0000953 InDemandedBits |= InSignBit;
Jay Foad583abbc2010-12-07 08:25:19 +0000954 InDemandedBits = InDemandedBits.trunc(InBits);
Wesley Peck527da1b2010-11-23 03:31:01 +0000955
956 if (SimplifyDemandedBits(Op.getOperand(0), InDemandedBits, KnownZero,
Chris Lattner118ddba2006-02-26 23:36:02 +0000957 KnownOne, TLO, Depth+1))
958 return true;
Jay Foad583abbc2010-12-07 08:25:19 +0000959 KnownZero = KnownZero.zext(BitWidth);
960 KnownOne = KnownOne.zext(BitWidth);
Wesley Peck527da1b2010-11-23 03:31:01 +0000961
Chris Lattner118ddba2006-02-26 23:36:02 +0000962 // If the sign bit is known zero, convert this to a zero extend.
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000963 if (KnownZero.intersects(InSignBit))
Dale Johannesenf1163e92009-02-03 00:47:48 +0000964 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::ZERO_EXTEND, dl,
Wesley Peck527da1b2010-11-23 03:31:01 +0000965 Op.getValueType(),
Chris Lattner118ddba2006-02-26 23:36:02 +0000966 Op.getOperand(0)));
Wesley Peck527da1b2010-11-23 03:31:01 +0000967
Chris Lattner118ddba2006-02-26 23:36:02 +0000968 // If the sign bit is known one, the top bits match.
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000969 if (KnownOne.intersects(InSignBit)) {
Rafael Espindolaba0a6ca2012-04-04 12:51:34 +0000970 KnownOne |= NewBits;
971 assert((KnownZero & NewBits) == 0);
Chris Lattner118ddba2006-02-26 23:36:02 +0000972 } else { // Otherwise, top bits aren't known.
Rafael Espindolaba0a6ca2012-04-04 12:51:34 +0000973 assert((KnownOne & NewBits) == 0);
974 assert((KnownZero & NewBits) == 0);
Chris Lattner118ddba2006-02-26 23:36:02 +0000975 }
976 break;
977 }
978 case ISD::ANY_EXTEND: {
Dan Gohman6bd3ef82010-01-09 02:13:55 +0000979 unsigned OperandBitWidth =
980 Op.getOperand(0).getValueType().getScalarType().getSizeInBits();
Jay Foad583abbc2010-12-07 08:25:19 +0000981 APInt InMask = NewMask.trunc(OperandBitWidth);
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000982 if (SimplifyDemandedBits(Op.getOperand(0), InMask,
Chris Lattner118ddba2006-02-26 23:36:02 +0000983 KnownZero, KnownOne, TLO, Depth+1))
984 return true;
Wesley Peck527da1b2010-11-23 03:31:01 +0000985 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Jay Foad583abbc2010-12-07 08:25:19 +0000986 KnownZero = KnownZero.zext(BitWidth);
987 KnownOne = KnownOne.zext(BitWidth);
Chris Lattner118ddba2006-02-26 23:36:02 +0000988 break;
989 }
Chris Lattner0f649322006-05-05 22:32:12 +0000990 case ISD::TRUNCATE: {
Chris Lattner86a14672006-05-06 00:11:52 +0000991 // Simplify the input, using demanded bit information, and compute the known
992 // zero/one bits live out.
Dan Gohmanc3c3c682010-03-01 17:59:21 +0000993 unsigned OperandBitWidth =
994 Op.getOperand(0).getValueType().getScalarType().getSizeInBits();
Jay Foad583abbc2010-12-07 08:25:19 +0000995 APInt TruncMask = NewMask.zext(OperandBitWidth);
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000996 if (SimplifyDemandedBits(Op.getOperand(0), TruncMask,
Chris Lattner0f649322006-05-05 22:32:12 +0000997 KnownZero, KnownOne, TLO, Depth+1))
998 return true;
Jay Foad583abbc2010-12-07 08:25:19 +0000999 KnownZero = KnownZero.trunc(BitWidth);
1000 KnownOne = KnownOne.trunc(BitWidth);
Wesley Peck527da1b2010-11-23 03:31:01 +00001001
Chris Lattner86a14672006-05-06 00:11:52 +00001002 // If the input is only used by this truncate, see if we can shrink it based
1003 // on the known demanded bits.
Gabor Greiff304a7a2008-08-28 21:40:38 +00001004 if (Op.getOperand(0).getNode()->hasOneUse()) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001005 SDValue In = Op.getOperand(0);
Chris Lattner86a14672006-05-06 00:11:52 +00001006 switch (In.getOpcode()) {
1007 default: break;
1008 case ISD::SRL:
1009 // Shrink SRL by a constant if none of the high bits shifted in are
1010 // demanded.
Evan Chengf1bd5fc2010-04-17 06:13:15 +00001011 if (TLO.LegalTypes() &&
1012 !isTypeDesirableForOp(ISD::SRL, Op.getValueType()))
1013 // Do not turn (vt1 truncate (vt2 srl)) into (vt1 srl) if vt1 is
1014 // undesirable.
1015 break;
1016 ConstantSDNode *ShAmt = dyn_cast<ConstantSDNode>(In.getOperand(1));
1017 if (!ShAmt)
1018 break;
Owen Anderson9c128342011-04-13 23:22:23 +00001019 SDValue Shift = In.getOperand(1);
1020 if (TLO.LegalTypes()) {
1021 uint64_t ShVal = ShAmt->getZExtValue();
Mehdi Amini9639d652015-07-09 02:09:20 +00001022 Shift = TLO.DAG.getConstant(ShVal, dl,
1023 getShiftAmountTy(Op.getValueType(), DL));
Owen Anderson9c128342011-04-13 23:22:23 +00001024 }
1025
Evan Chengf1bd5fc2010-04-17 06:13:15 +00001026 APInt HighBits = APInt::getHighBitsSet(OperandBitWidth,
1027 OperandBitWidth - BitWidth);
Jay Foad583abbc2010-12-07 08:25:19 +00001028 HighBits = HighBits.lshr(ShAmt->getZExtValue()).trunc(BitWidth);
Evan Chengf1bd5fc2010-04-17 06:13:15 +00001029
1030 if (ShAmt->getZExtValue() < BitWidth && !(HighBits & NewMask)) {
1031 // None of the shifted in bits are needed. Add a truncate of the
1032 // shift input, then shift it.
1033 SDValue NewTrunc = TLO.DAG.getNode(ISD::TRUNCATE, dl,
Wesley Peck527da1b2010-11-23 03:31:01 +00001034 Op.getValueType(),
Evan Chengf1bd5fc2010-04-17 06:13:15 +00001035 In.getOperand(0));
1036 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SRL, dl,
1037 Op.getValueType(),
Wesley Peck527da1b2010-11-23 03:31:01 +00001038 NewTrunc,
Owen Anderson9c128342011-04-13 23:22:23 +00001039 Shift));
Chris Lattner86a14672006-05-06 00:11:52 +00001040 }
1041 break;
1042 }
1043 }
Wesley Peck527da1b2010-11-23 03:31:01 +00001044
1045 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Chris Lattner0f649322006-05-05 22:32:12 +00001046 break;
1047 }
Chris Lattner118ddba2006-02-26 23:36:02 +00001048 case ISD::AssertZext: {
Owen Anderson40d756e2011-09-03 00:26:49 +00001049 // AssertZext demands all of the high bits, plus any of the low bits
1050 // demanded by its users.
1051 EVT VT = cast<VTSDNode>(Op.getOperand(1))->getVT();
1052 APInt InMask = APInt::getLowBitsSet(BitWidth,
1053 VT.getSizeInBits());
1054 if (SimplifyDemandedBits(Op.getOperand(0), ~InMask | NewMask,
Chris Lattner118ddba2006-02-26 23:36:02 +00001055 KnownZero, KnownOne, TLO, Depth+1))
1056 return true;
Wesley Peck527da1b2010-11-23 03:31:01 +00001057 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohmand83e3e72010-06-03 20:21:33 +00001058
Dan Gohmanae2b6fb2008-02-27 00:25:32 +00001059 KnownZero |= ~InMask & NewMask;
Chris Lattner118ddba2006-02-26 23:36:02 +00001060 break;
1061 }
Wesley Peck527da1b2010-11-23 03:31:01 +00001062 case ISD::BITCAST:
Stuart Hastingsbee6fcc2011-06-06 16:44:31 +00001063 // If this is an FP->Int bitcast and if the sign bit is the only
1064 // thing demanded, turn this into a FGETSIGN.
Eli Friedman2ec82492011-12-15 02:07:20 +00001065 if (!TLO.LegalOperations() &&
1066 !Op.getValueType().isVector() &&
Eli Friedman53218b62011-11-09 22:25:12 +00001067 !Op.getOperand(0).getValueType().isVector() &&
Nadav Rotem504cf0c2011-06-12 14:56:55 +00001068 NewMask == APInt::getSignBit(Op.getValueType().getSizeInBits()) &&
1069 Op.getOperand(0).getValueType().isFloatingPoint()) {
Stuart Hastingsbee6fcc2011-06-06 16:44:31 +00001070 bool OpVTLegal = isOperationLegalOrCustom(ISD::FGETSIGN, Op.getValueType());
1071 bool i32Legal = isOperationLegalOrCustom(ISD::FGETSIGN, MVT::i32);
1072 if ((OpVTLegal || i32Legal) && Op.getValueType().isSimple()) {
1073 EVT Ty = OpVTLegal ? Op.getValueType() : MVT::i32;
Chris Lattnerde272b12007-12-22 21:35:38 +00001074 // Make a FGETSIGN + SHL to move the sign bit into the appropriate
1075 // place. We expect the SHL to be eliminated by other optimizations.
Stuart Hastings3ae49c02011-06-01 18:32:25 +00001076 SDValue Sign = TLO.DAG.getNode(ISD::FGETSIGN, dl, Ty, Op.getOperand(0));
Stuart Hastingsbee6fcc2011-06-06 16:44:31 +00001077 unsigned OpVTSizeInBits = Op.getValueType().getSizeInBits();
1078 if (!OpVTLegal && OpVTSizeInBits > 32)
Stuart Hastings3ae49c02011-06-01 18:32:25 +00001079 Sign = TLO.DAG.getNode(ISD::ZERO_EXTEND, dl, Op.getValueType(), Sign);
Duncan Sands13237ac2008-06-06 12:08:01 +00001080 unsigned ShVal = Op.getValueType().getSizeInBits()-1;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001081 SDValue ShAmt = TLO.DAG.getConstant(ShVal, dl, Op.getValueType());
Stuart Hastings4a4e5a22011-05-19 18:48:20 +00001082 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SHL, dl,
1083 Op.getValueType(),
Chris Lattnerde272b12007-12-22 21:35:38 +00001084 Sign, ShAmt));
1085 }
1086 }
Chris Lattnerde272b12007-12-22 21:35:38 +00001087 break;
Dan Gohmanad3e5492009-04-08 00:15:30 +00001088 case ISD::ADD:
1089 case ISD::MUL:
1090 case ISD::SUB: {
1091 // Add, Sub, and Mul don't demand any bits in positions beyond that
1092 // of the highest bit demanded of them.
1093 APInt LoMask = APInt::getLowBitsSet(BitWidth,
1094 BitWidth - NewMask.countLeadingZeros());
1095 if (SimplifyDemandedBits(Op.getOperand(0), LoMask, KnownZero2,
1096 KnownOne2, TLO, Depth+1))
1097 return true;
1098 if (SimplifyDemandedBits(Op.getOperand(1), LoMask, KnownZero2,
1099 KnownOne2, TLO, Depth+1))
1100 return true;
1101 // See if the operation should be performed at a smaller bit width.
Dan Gohman600f62b2010-06-24 14:30:44 +00001102 if (TLO.ShrinkDemandedOp(Op, BitWidth, NewMask, dl))
Dan Gohmanad3e5492009-04-08 00:15:30 +00001103 return true;
1104 }
1105 // FALL THROUGH
Dan Gohman38dc08f2008-05-06 00:53:29 +00001106 default:
Jay Foada0653a32014-05-14 21:14:37 +00001107 // Just use computeKnownBits to compute output bits.
1108 TLO.DAG.computeKnownBits(Op, KnownZero, KnownOne, Depth);
Chris Lattnerab816402006-02-27 01:00:42 +00001109 break;
Nate Begeman8a77efe2006-02-16 21:11:51 +00001110 }
Wesley Peck527da1b2010-11-23 03:31:01 +00001111
Chris Lattner118ddba2006-02-26 23:36:02 +00001112 // If we know the value of all of the demanded bits, return this as a
1113 // constant.
Matthias Braun56a78142015-05-20 18:54:02 +00001114 if ((NewMask & (KnownZero|KnownOne)) == NewMask) {
1115 // Avoid folding to a constant if any OpaqueConstant is involved.
1116 const SDNode *N = Op.getNode();
1117 for (SDNodeIterator I = SDNodeIterator::begin(N),
1118 E = SDNodeIterator::end(N); I != E; ++I) {
1119 SDNode *Op = *I;
1120 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
1121 if (C->isOpaque())
1122 return false;
1123 }
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001124 return TLO.CombineTo(Op,
1125 TLO.DAG.getConstant(KnownOne, dl, Op.getValueType()));
Matthias Braun56a78142015-05-20 18:54:02 +00001126 }
Wesley Peck527da1b2010-11-23 03:31:01 +00001127
Nate Begeman8a77efe2006-02-16 21:11:51 +00001128 return false;
1129}
1130
Jay Foada0653a32014-05-14 21:14:37 +00001131/// computeKnownBitsForTargetNode - Determine which of the bits specified
Wesley Peck527da1b2010-11-23 03:31:01 +00001132/// in Mask are known to be either zero or one and return them in the
Nate Begeman8a77efe2006-02-16 21:11:51 +00001133/// KnownZero/KnownOne bitsets.
Jay Foada0653a32014-05-14 21:14:37 +00001134void TargetLowering::computeKnownBitsForTargetNode(const SDValue Op,
1135 APInt &KnownZero,
1136 APInt &KnownOne,
1137 const SelectionDAG &DAG,
1138 unsigned Depth) const {
Chris Lattner6c1321c2006-04-02 06:19:46 +00001139 assert((Op.getOpcode() >= ISD::BUILTIN_OP_END ||
1140 Op.getOpcode() == ISD::INTRINSIC_WO_CHAIN ||
1141 Op.getOpcode() == ISD::INTRINSIC_W_CHAIN ||
1142 Op.getOpcode() == ISD::INTRINSIC_VOID) &&
Chris Lattnerf0b24d22006-01-30 04:09:27 +00001143 "Should use MaskedValueIsZero if you don't know whether Op"
1144 " is a target node!");
Rafael Espindolaba0a6ca2012-04-04 12:51:34 +00001145 KnownZero = KnownOne = APInt(KnownOne.getBitWidth(), 0);
Evan Cheng9cdc16c2005-12-21 23:05:39 +00001146}
Chris Lattner32fef532006-01-26 20:37:03 +00001147
Chris Lattner7206d742006-05-06 09:27:13 +00001148/// ComputeNumSignBitsForTargetNode - This method can be implemented by
1149/// targets that want to expose additional information about sign bits to the
1150/// DAG Combiner.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001151unsigned TargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
Matt Arsenaultcf6f6882014-04-04 20:13:13 +00001152 const SelectionDAG &,
Chris Lattner7206d742006-05-06 09:27:13 +00001153 unsigned Depth) const {
1154 assert((Op.getOpcode() >= ISD::BUILTIN_OP_END ||
1155 Op.getOpcode() == ISD::INTRINSIC_WO_CHAIN ||
1156 Op.getOpcode() == ISD::INTRINSIC_W_CHAIN ||
1157 Op.getOpcode() == ISD::INTRINSIC_VOID) &&
1158 "Should use ComputeNumSignBits if you don't know whether Op"
1159 " is a target node!");
1160 return 1;
1161}
1162
Dan Gohmanaaee6c92009-02-15 23:59:32 +00001163/// ValueHasExactlyOneBitSet - Test if the given value is known to have exactly
Jay Foada0653a32014-05-14 21:14:37 +00001164/// one bit set. This differs from computeKnownBits in that it doesn't need to
Dan Gohmanaaee6c92009-02-15 23:59:32 +00001165/// determine which bit is set.
1166///
Dale Johannesencc5fc442009-02-11 19:19:41 +00001167static bool ValueHasExactlyOneBitSet(SDValue Val, const SelectionDAG &DAG) {
Dan Gohmanaaee6c92009-02-15 23:59:32 +00001168 // A left-shift of a constant one will have exactly one bit set, because
1169 // shifting the bit off the end is undefined.
1170 if (Val.getOpcode() == ISD::SHL)
1171 if (ConstantSDNode *C =
1172 dyn_cast<ConstantSDNode>(Val.getNode()->getOperand(0)))
1173 if (C->getAPIntValue() == 1)
1174 return true;
Dan Gohmane58ab792009-01-29 01:59:02 +00001175
Dan Gohmanaaee6c92009-02-15 23:59:32 +00001176 // Similarly, a right-shift of a constant sign-bit will have exactly
1177 // one bit set.
1178 if (Val.getOpcode() == ISD::SRL)
1179 if (ConstantSDNode *C =
1180 dyn_cast<ConstantSDNode>(Val.getNode()->getOperand(0)))
1181 if (C->getAPIntValue().isSignBit())
1182 return true;
1183
1184 // More could be done here, though the above checks are enough
1185 // to handle some common cases.
1186
Jay Foada0653a32014-05-14 21:14:37 +00001187 // Fall back to computeKnownBits to catch other known cases.
Owen Anderson53aa7a92009-08-10 22:56:29 +00001188 EVT OpVT = Val.getValueType();
Dan Gohman4cec5432010-03-02 02:14:38 +00001189 unsigned BitWidth = OpVT.getScalarType().getSizeInBits();
Dan Gohmane58ab792009-01-29 01:59:02 +00001190 APInt KnownZero, KnownOne;
Jay Foada0653a32014-05-14 21:14:37 +00001191 DAG.computeKnownBits(Val, KnownZero, KnownOne);
Dale Johannesencc5fc442009-02-11 19:19:41 +00001192 return (KnownZero.countPopulation() == BitWidth - 1) &&
1193 (KnownOne.countPopulation() == 1);
Dan Gohmane58ab792009-01-29 01:59:02 +00001194}
Chris Lattner7206d742006-05-06 09:27:13 +00001195
Matt Arsenault6310c3f2014-04-01 18:13:22 +00001196bool TargetLowering::isConstTrueVal(const SDNode *N) const {
1197 if (!N)
1198 return false;
1199
Matt Arsenault6310c3f2014-04-01 18:13:22 +00001200 const ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N);
Chandler Carruthbeeacac2014-07-07 19:03:32 +00001201 if (!CN) {
1202 const BuildVectorSDNode *BV = dyn_cast<BuildVectorSDNode>(N);
1203 if (!BV)
1204 return false;
1205
Chandler Carruthf0a33b72014-07-09 00:41:34 +00001206 BitVector UndefElements;
1207 CN = BV->getConstantSplatNode(&UndefElements);
Chandler Carruthefbce582014-07-08 07:44:15 +00001208 // Only interested in constant splats, and we don't try to handle undef
1209 // elements in identifying boolean constants.
Chandler Carruthf0a33b72014-07-09 00:41:34 +00001210 if (!CN || UndefElements.none())
Chandler Carruthefbce582014-07-08 07:44:15 +00001211 return false;
Chandler Carruthbeeacac2014-07-07 19:03:32 +00001212 }
Matt Arsenault6310c3f2014-04-01 18:13:22 +00001213
Daniel Sanderscbd44c52014-07-10 10:18:12 +00001214 switch (getBooleanContents(N->getValueType(0))) {
Matt Arsenault6310c3f2014-04-01 18:13:22 +00001215 case UndefinedBooleanContent:
1216 return CN->getAPIntValue()[0];
1217 case ZeroOrOneBooleanContent:
1218 return CN->isOne();
1219 case ZeroOrNegativeOneBooleanContent:
1220 return CN->isAllOnesValue();
1221 }
1222
1223 llvm_unreachable("Invalid boolean contents");
1224}
1225
1226bool TargetLowering::isConstFalseVal(const SDNode *N) const {
1227 if (!N)
1228 return false;
1229
Matt Arsenault6310c3f2014-04-01 18:13:22 +00001230 const ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N);
Chandler Carruthbeeacac2014-07-07 19:03:32 +00001231 if (!CN) {
1232 const BuildVectorSDNode *BV = dyn_cast<BuildVectorSDNode>(N);
1233 if (!BV)
1234 return false;
1235
Chandler Carruthf0a33b72014-07-09 00:41:34 +00001236 BitVector UndefElements;
1237 CN = BV->getConstantSplatNode(&UndefElements);
Chandler Carruthefbce582014-07-08 07:44:15 +00001238 // Only interested in constant splats, and we don't try to handle undef
1239 // elements in identifying boolean constants.
Chandler Carruthf0a33b72014-07-09 00:41:34 +00001240 if (!CN || UndefElements.none())
Chandler Carruthefbce582014-07-08 07:44:15 +00001241 return false;
Chandler Carruthbeeacac2014-07-07 19:03:32 +00001242 }
Matt Arsenault6310c3f2014-04-01 18:13:22 +00001243
Daniel Sanderscbd44c52014-07-10 10:18:12 +00001244 if (getBooleanContents(N->getValueType(0)) == UndefinedBooleanContent)
Matt Arsenault6310c3f2014-04-01 18:13:22 +00001245 return !CN->getAPIntValue()[0];
1246
1247 return CN->isNullValue();
1248}
1249
Wesley Peck527da1b2010-11-23 03:31:01 +00001250/// SimplifySetCC - Try to simplify a setcc built with the specified operands
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001251/// and cc. If it is unable to simplify it, return a null SDValue.
1252SDValue
Owen Anderson53aa7a92009-08-10 22:56:29 +00001253TargetLowering::SimplifySetCC(EVT VT, SDValue N0, SDValue N1,
Evan Cheng92658d52007-02-08 22:13:59 +00001254 ISD::CondCode Cond, bool foldBooleans,
Andrew Trickef9de2a2013-05-25 02:42:55 +00001255 DAGCombinerInfo &DCI, SDLoc dl) const {
Evan Cheng92658d52007-02-08 22:13:59 +00001256 SelectionDAG &DAG = DCI.DAG;
1257
1258 // These setcc operations always fold.
1259 switch (Cond) {
1260 default: break;
1261 case ISD::SETFALSE:
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001262 case ISD::SETFALSE2: return DAG.getConstant(0, dl, VT);
Evan Cheng92658d52007-02-08 22:13:59 +00001263 case ISD::SETTRUE:
Tim Northover950fcc02013-09-06 12:38:12 +00001264 case ISD::SETTRUE2: {
Daniel Sanderscbd44c52014-07-10 10:18:12 +00001265 TargetLowering::BooleanContent Cnt =
1266 getBooleanContents(N0->getValueType(0));
Tim Northover950fcc02013-09-06 12:38:12 +00001267 return DAG.getConstant(
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001268 Cnt == TargetLowering::ZeroOrNegativeOneBooleanContent ? -1ULL : 1, dl,
1269 VT);
Tim Northover950fcc02013-09-06 12:38:12 +00001270 }
Evan Cheng92658d52007-02-08 22:13:59 +00001271 }
1272
Chris Lattner0ab5e2c2011-04-15 05:18:47 +00001273 // Ensure that the constant occurs on the RHS, and fold constant
1274 // comparisons.
Tom Stellardcd428182013-09-28 02:50:38 +00001275 ISD::CondCode SwappedCC = ISD::getSetCCSwappedOperands(Cond);
1276 if (isa<ConstantSDNode>(N0.getNode()) &&
1277 (DCI.isBeforeLegalizeOps() ||
1278 isCondCodeLegal(SwappedCC, N0.getSimpleValueType())))
1279 return DAG.getSetCC(dl, VT, N1, N0, SwappedCC);
Eric Christopher5bbb2bd2011-06-17 20:41:29 +00001280
Gabor Greiff304a7a2008-08-28 21:40:38 +00001281 if (ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1.getNode())) {
Dan Gohman2fa65b72008-03-03 22:22:56 +00001282 const APInt &C1 = N1C->getAPIntValue();
Dale Johannesen7aad5422008-11-07 01:28:02 +00001283
Eli Friedman65919b52009-07-26 23:47:17 +00001284 // If the LHS is '(srl (ctlz x), 5)', the RHS is 0/1, and this is an
1285 // equality comparison, then we're just comparing whether X itself is
1286 // zero.
1287 if (N0.getOpcode() == ISD::SRL && (C1 == 0 || C1 == 1) &&
1288 N0.getOperand(0).getOpcode() == ISD::CTLZ &&
1289 N0.getOperand(1).getOpcode() == ISD::Constant) {
Evan Cheng16b75ce2010-01-07 20:58:44 +00001290 const APInt &ShAmt
1291 = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
Eli Friedman65919b52009-07-26 23:47:17 +00001292 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
1293 ShAmt == Log2_32(N0.getValueType().getSizeInBits())) {
1294 if ((C1 == 0) == (Cond == ISD::SETEQ)) {
1295 // (srl (ctlz x), 5) == 0 -> X != 0
1296 // (srl (ctlz x), 5) != 1 -> X != 0
1297 Cond = ISD::SETNE;
1298 } else {
1299 // (srl (ctlz x), 5) != 0 -> X == 0
1300 // (srl (ctlz x), 5) == 1 -> X == 0
1301 Cond = ISD::SETEQ;
1302 }
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001303 SDValue Zero = DAG.getConstant(0, dl, N0.getValueType());
Eli Friedman65919b52009-07-26 23:47:17 +00001304 return DAG.getSetCC(dl, VT, N0.getOperand(0).getOperand(0),
1305 Zero, Cond);
1306 }
1307 }
1308
Benjamin Kramer24c5184d2011-01-17 12:04:57 +00001309 SDValue CTPOP = N0;
1310 // Look through truncs that don't change the value of a ctpop.
1311 if (N0.hasOneUse() && N0.getOpcode() == ISD::TRUNCATE)
1312 CTPOP = N0.getOperand(0);
1313
1314 if (CTPOP.hasOneUse() && CTPOP.getOpcode() == ISD::CTPOP &&
Benjamin Kramer45d183c2011-01-17 18:00:28 +00001315 (N0 == CTPOP || N0.getValueType().getSizeInBits() >
Benjamin Kramer24c5184d2011-01-17 12:04:57 +00001316 Log2_32_Ceil(CTPOP.getValueType().getSizeInBits()))) {
1317 EVT CTVT = CTPOP.getValueType();
1318 SDValue CTOp = CTPOP.getOperand(0);
1319
1320 // (ctpop x) u< 2 -> (x & x-1) == 0
1321 // (ctpop x) u> 1 -> (x & x-1) != 0
1322 if ((Cond == ISD::SETULT && C1 == 2) || (Cond == ISD::SETUGT && C1 == 1)){
1323 SDValue Sub = DAG.getNode(ISD::SUB, dl, CTVT, CTOp,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001324 DAG.getConstant(1, dl, CTVT));
Benjamin Kramer24c5184d2011-01-17 12:04:57 +00001325 SDValue And = DAG.getNode(ISD::AND, dl, CTVT, CTOp, Sub);
1326 ISD::CondCode CC = Cond == ISD::SETULT ? ISD::SETEQ : ISD::SETNE;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001327 return DAG.getSetCC(dl, VT, And, DAG.getConstant(0, dl, CTVT), CC);
Benjamin Kramer24c5184d2011-01-17 12:04:57 +00001328 }
1329
Sylvestre Ledru91ce36c2012-09-27 10:14:43 +00001330 // TODO: (ctpop x) == 1 -> x && (x & x-1) == 0 iff ctpop is illegal.
Benjamin Kramer24c5184d2011-01-17 12:04:57 +00001331 }
1332
Benjamin Kramer341c11d2011-04-22 18:47:44 +00001333 // (zext x) == C --> x == (trunc C)
Matt Arsenault22b4c252014-12-21 16:48:42 +00001334 // (sext x) == C --> x == (trunc C)
1335 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
1336 DCI.isBeforeLegalize() && N0->hasOneUse()) {
Benjamin Kramer341c11d2011-04-22 18:47:44 +00001337 unsigned MinBits = N0.getValueSizeInBits();
Matt Arsenault22b4c252014-12-21 16:48:42 +00001338 SDValue PreExt;
1339 bool Signed = false;
Benjamin Kramer341c11d2011-04-22 18:47:44 +00001340 if (N0->getOpcode() == ISD::ZERO_EXTEND) {
1341 // ZExt
1342 MinBits = N0->getOperand(0).getValueSizeInBits();
Matt Arsenault22b4c252014-12-21 16:48:42 +00001343 PreExt = N0->getOperand(0);
Benjamin Kramer341c11d2011-04-22 18:47:44 +00001344 } else if (N0->getOpcode() == ISD::AND) {
1345 // DAGCombine turns costly ZExts into ANDs
1346 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0->getOperand(1)))
1347 if ((C->getAPIntValue()+1).isPowerOf2()) {
1348 MinBits = C->getAPIntValue().countTrailingOnes();
Matt Arsenault22b4c252014-12-21 16:48:42 +00001349 PreExt = N0->getOperand(0);
Benjamin Kramer341c11d2011-04-22 18:47:44 +00001350 }
Matt Arsenault22b4c252014-12-21 16:48:42 +00001351 } else if (N0->getOpcode() == ISD::SIGN_EXTEND) {
1352 // SExt
1353 MinBits = N0->getOperand(0).getValueSizeInBits();
1354 PreExt = N0->getOperand(0);
1355 Signed = true;
Benjamin Kramer341c11d2011-04-22 18:47:44 +00001356 } else if (LoadSDNode *LN0 = dyn_cast<LoadSDNode>(N0)) {
Matt Arsenault22b4c252014-12-21 16:48:42 +00001357 // ZEXTLOAD / SEXTLOAD
Benjamin Kramer341c11d2011-04-22 18:47:44 +00001358 if (LN0->getExtensionType() == ISD::ZEXTLOAD) {
1359 MinBits = LN0->getMemoryVT().getSizeInBits();
Matt Arsenault22b4c252014-12-21 16:48:42 +00001360 PreExt = N0;
1361 } else if (LN0->getExtensionType() == ISD::SEXTLOAD) {
1362 Signed = true;
1363 MinBits = LN0->getMemoryVT().getSizeInBits();
1364 PreExt = N0;
Benjamin Kramer341c11d2011-04-22 18:47:44 +00001365 }
1366 }
1367
Matt Arsenault22b4c252014-12-21 16:48:42 +00001368 // Figure out how many bits we need to preserve this constant.
1369 unsigned ReqdBits = Signed ?
1370 C1.getBitWidth() - C1.getNumSignBits() + 1 :
1371 C1.getActiveBits();
1372
Benjamin Kramerbde91762012-06-02 10:20:22 +00001373 // Make sure we're not losing bits from the constant.
Benjamin Kramer8aaf1972013-05-21 08:51:09 +00001374 if (MinBits > 0 &&
Matt Arsenault22b4c252014-12-21 16:48:42 +00001375 MinBits < C1.getBitWidth() &&
1376 MinBits >= ReqdBits) {
Benjamin Kramer341c11d2011-04-22 18:47:44 +00001377 EVT MinVT = EVT::getIntegerVT(*DAG.getContext(), MinBits);
1378 if (isTypeDesirableForOp(ISD::SETCC, MinVT)) {
1379 // Will get folded away.
Matt Arsenault22b4c252014-12-21 16:48:42 +00001380 SDValue Trunc = DAG.getNode(ISD::TRUNCATE, dl, MinVT, PreExt);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001381 SDValue C = DAG.getConstant(C1.trunc(MinBits), dl, MinVT);
Benjamin Kramer341c11d2011-04-22 18:47:44 +00001382 return DAG.getSetCC(dl, VT, Trunc, C, Cond);
1383 }
1384 }
1385 }
1386
Eli Friedman65919b52009-07-26 23:47:17 +00001387 // If the LHS is '(and load, const)', the RHS is 0,
1388 // the test is for equality or unsigned, and all 1 bits of the const are
1389 // in the same partial word, see if we can shorten the load.
1390 if (DCI.isBeforeLegalize() &&
Eli Friedmana961d692013-09-24 22:50:14 +00001391 !ISD::isSignedIntSetCC(Cond) &&
Eli Friedman65919b52009-07-26 23:47:17 +00001392 N0.getOpcode() == ISD::AND && C1 == 0 &&
1393 N0.getNode()->hasOneUse() &&
1394 isa<LoadSDNode>(N0.getOperand(0)) &&
1395 N0.getOperand(0).getNode()->hasOneUse() &&
1396 isa<ConstantSDNode>(N0.getOperand(1))) {
1397 LoadSDNode *Lod = cast<LoadSDNode>(N0.getOperand(0));
Evan Cheng16b75ce2010-01-07 20:58:44 +00001398 APInt bestMask;
Eli Friedman65919b52009-07-26 23:47:17 +00001399 unsigned bestWidth = 0, bestOffset = 0;
Evan Cheng16b75ce2010-01-07 20:58:44 +00001400 if (!Lod->isVolatile() && Lod->isUnindexed()) {
Eli Friedman65919b52009-07-26 23:47:17 +00001401 unsigned origWidth = N0.getValueType().getSizeInBits();
Evan Cheng16b75ce2010-01-07 20:58:44 +00001402 unsigned maskWidth = origWidth;
Wesley Peck527da1b2010-11-23 03:31:01 +00001403 // We can narrow (e.g.) 16-bit extending loads on 32-bit target to
Eli Friedman65919b52009-07-26 23:47:17 +00001404 // 8 bits, but have to be careful...
1405 if (Lod->getExtensionType() != ISD::NON_EXTLOAD)
1406 origWidth = Lod->getMemoryVT().getSizeInBits();
Evan Cheng16b75ce2010-01-07 20:58:44 +00001407 const APInt &Mask =
1408 cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
Eli Friedman65919b52009-07-26 23:47:17 +00001409 for (unsigned width = origWidth / 2; width>=8; width /= 2) {
Evan Cheng16b75ce2010-01-07 20:58:44 +00001410 APInt newMask = APInt::getLowBitsSet(maskWidth, width);
Eli Friedman65919b52009-07-26 23:47:17 +00001411 for (unsigned offset=0; offset<origWidth/width; offset++) {
1412 if ((newMask & Mask) == Mask) {
Mehdi Amini8ac7a9d2015-07-07 19:07:19 +00001413 if (!DAG.getDataLayout().isLittleEndian())
Eli Friedman65919b52009-07-26 23:47:17 +00001414 bestOffset = (origWidth/width - offset - 1) * (width/8);
1415 else
1416 bestOffset = (uint64_t)offset * (width/8);
Evan Cheng16b75ce2010-01-07 20:58:44 +00001417 bestMask = Mask.lshr(offset * (width/8) * 8);
Eli Friedman65919b52009-07-26 23:47:17 +00001418 bestWidth = width;
1419 break;
Dale Johannesen7aad5422008-11-07 01:28:02 +00001420 }
Eli Friedman65919b52009-07-26 23:47:17 +00001421 newMask = newMask << width;
Dale Johannesen7aad5422008-11-07 01:28:02 +00001422 }
1423 }
1424 }
Eli Friedman65919b52009-07-26 23:47:17 +00001425 if (bestWidth) {
Chris Lattner493b3e72011-04-14 04:12:47 +00001426 EVT newVT = EVT::getIntegerVT(*DAG.getContext(), bestWidth);
Eli Friedman65919b52009-07-26 23:47:17 +00001427 if (newVT.isRound()) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00001428 EVT PtrType = Lod->getOperand(1).getValueType();
Eli Friedman65919b52009-07-26 23:47:17 +00001429 SDValue Ptr = Lod->getBasePtr();
1430 if (bestOffset != 0)
1431 Ptr = DAG.getNode(ISD::ADD, dl, PtrType, Lod->getBasePtr(),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001432 DAG.getConstant(bestOffset, dl, PtrType));
Eli Friedman65919b52009-07-26 23:47:17 +00001433 unsigned NewAlign = MinAlign(Lod->getAlignment(), bestOffset);
1434 SDValue NewLoad = DAG.getLoad(newVT, dl, Lod->getChain(), Ptr,
Chris Lattner1ffcf522010-09-21 16:36:31 +00001435 Lod->getPointerInfo().getWithOffset(bestOffset),
Pete Cooper82cd9e82011-11-08 18:42:53 +00001436 false, false, false, NewAlign);
Wesley Peck527da1b2010-11-23 03:31:01 +00001437 return DAG.getSetCC(dl, VT,
Eli Friedman65919b52009-07-26 23:47:17 +00001438 DAG.getNode(ISD::AND, dl, newVT, NewLoad,
Evan Cheng16b75ce2010-01-07 20:58:44 +00001439 DAG.getConstant(bestMask.trunc(bestWidth),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001440 dl, newVT)),
1441 DAG.getConstant(0LL, dl, newVT), Cond);
Evan Cheng92658d52007-02-08 22:13:59 +00001442 }
Eli Friedman65919b52009-07-26 23:47:17 +00001443 }
1444 }
Evan Cheng92658d52007-02-08 22:13:59 +00001445
Eli Friedman65919b52009-07-26 23:47:17 +00001446 // If the LHS is a ZERO_EXTEND, perform the comparison on the input.
1447 if (N0.getOpcode() == ISD::ZERO_EXTEND) {
1448 unsigned InSize = N0.getOperand(0).getValueType().getSizeInBits();
1449
1450 // If the comparison constant has bits in the upper part, the
1451 // zero-extended value could never match.
1452 if (C1.intersects(APInt::getHighBitsSet(C1.getBitWidth(),
1453 C1.getBitWidth() - InSize))) {
Evan Cheng92658d52007-02-08 22:13:59 +00001454 switch (Cond) {
Evan Cheng92658d52007-02-08 22:13:59 +00001455 case ISD::SETUGT:
1456 case ISD::SETUGE:
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001457 case ISD::SETEQ: return DAG.getConstant(0, dl, VT);
Evan Cheng92658d52007-02-08 22:13:59 +00001458 case ISD::SETULT:
Eli Friedman65919b52009-07-26 23:47:17 +00001459 case ISD::SETULE:
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001460 case ISD::SETNE: return DAG.getConstant(1, dl, VT);
Eli Friedman65919b52009-07-26 23:47:17 +00001461 case ISD::SETGT:
1462 case ISD::SETGE:
1463 // True if the sign bit of C1 is set.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001464 return DAG.getConstant(C1.isNegative(), dl, VT);
Eli Friedman65919b52009-07-26 23:47:17 +00001465 case ISD::SETLT:
1466 case ISD::SETLE:
1467 // True if the sign bit of C1 isn't set.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001468 return DAG.getConstant(C1.isNonNegative(), dl, VT);
Eli Friedman65919b52009-07-26 23:47:17 +00001469 default:
Jakob Stoklund Olesen1ae07362009-07-24 18:22:59 +00001470 break;
1471 }
Eli Friedman65919b52009-07-26 23:47:17 +00001472 }
Evan Cheng92658d52007-02-08 22:13:59 +00001473
Eli Friedman65919b52009-07-26 23:47:17 +00001474 // Otherwise, we can perform the comparison with the low bits.
1475 switch (Cond) {
1476 case ISD::SETEQ:
1477 case ISD::SETNE:
1478 case ISD::SETUGT:
1479 case ISD::SETUGE:
1480 case ISD::SETULT:
1481 case ISD::SETULE: {
Patrik Hagglunde98b7a02012-12-11 11:14:33 +00001482 EVT newVT = N0.getOperand(0).getValueType();
Eli Friedman65919b52009-07-26 23:47:17 +00001483 if (DCI.isBeforeLegalizeOps() ||
1484 (isOperationLegal(ISD::SETCC, newVT) &&
Matt Arsenault5f2fd4b2014-05-07 18:26:58 +00001485 getCondCodeAction(Cond, newVT.getSimpleVT()) == Legal)) {
Mehdi Amini44ede332015-07-09 02:09:04 +00001486 EVT NewSetCCVT =
1487 getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), newVT);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001488 SDValue NewConst = DAG.getConstant(C1.trunc(InSize), dl, newVT);
Matt Arsenault5f2fd4b2014-05-07 18:26:58 +00001489
1490 SDValue NewSetCC = DAG.getSetCC(dl, NewSetCCVT, N0.getOperand(0),
1491 NewConst, Cond);
Daniel Sanderscbd44c52014-07-10 10:18:12 +00001492 return DAG.getBoolExtOrTrunc(NewSetCC, dl, VT, N0.getValueType());
Matt Arsenault5f2fd4b2014-05-07 18:26:58 +00001493 }
Eli Friedman65919b52009-07-26 23:47:17 +00001494 break;
1495 }
1496 default:
1497 break; // todo, be more careful with signed comparisons
1498 }
1499 } else if (N0.getOpcode() == ISD::SIGN_EXTEND_INREG &&
Evan Cheng228c31f2010-02-27 07:36:59 +00001500 (Cond == ISD::SETEQ || Cond == ISD::SETNE)) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00001501 EVT ExtSrcTy = cast<VTSDNode>(N0.getOperand(1))->getVT();
Eli Friedman65919b52009-07-26 23:47:17 +00001502 unsigned ExtSrcTyBits = ExtSrcTy.getSizeInBits();
Owen Anderson53aa7a92009-08-10 22:56:29 +00001503 EVT ExtDstTy = N0.getValueType();
Eli Friedman65919b52009-07-26 23:47:17 +00001504 unsigned ExtDstTyBits = ExtDstTy.getSizeInBits();
1505
Eli Friedmanffe64c02010-07-30 06:44:31 +00001506 // If the constant doesn't fit into the number of bits for the source of
1507 // the sign extension, it is impossible for both sides to be equal.
1508 if (C1.getMinSignedBits() > ExtSrcTyBits)
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001509 return DAG.getConstant(Cond == ISD::SETNE, dl, VT);
Wesley Peck527da1b2010-11-23 03:31:01 +00001510
Eli Friedman65919b52009-07-26 23:47:17 +00001511 SDValue ZextOp;
Owen Anderson53aa7a92009-08-10 22:56:29 +00001512 EVT Op0Ty = N0.getOperand(0).getValueType();
Eli Friedman65919b52009-07-26 23:47:17 +00001513 if (Op0Ty == ExtSrcTy) {
1514 ZextOp = N0.getOperand(0);
1515 } else {
1516 APInt Imm = APInt::getLowBitsSet(ExtDstTyBits, ExtSrcTyBits);
1517 ZextOp = DAG.getNode(ISD::AND, dl, Op0Ty, N0.getOperand(0),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001518 DAG.getConstant(Imm, dl, Op0Ty));
Eli Friedman65919b52009-07-26 23:47:17 +00001519 }
1520 if (!DCI.isCalledByLegalizer())
1521 DCI.AddToWorklist(ZextOp.getNode());
1522 // Otherwise, make this a use of a zext.
Wesley Peck527da1b2010-11-23 03:31:01 +00001523 return DAG.getSetCC(dl, VT, ZextOp,
Eli Friedman65919b52009-07-26 23:47:17 +00001524 DAG.getConstant(C1 & APInt::getLowBitsSet(
1525 ExtDstTyBits,
Wesley Peck527da1b2010-11-23 03:31:01 +00001526 ExtSrcTyBits),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001527 dl, ExtDstTy),
Eli Friedman65919b52009-07-26 23:47:17 +00001528 Cond);
1529 } else if ((N1C->isNullValue() || N1C->getAPIntValue() == 1) &&
1530 (Cond == ISD::SETEQ || Cond == ISD::SETNE)) {
Eli Friedman65919b52009-07-26 23:47:17 +00001531 // SETCC (SETCC), [0|1], [EQ|NE] -> SETCC
Evan Cheng228c31f2010-02-27 07:36:59 +00001532 if (N0.getOpcode() == ISD::SETCC &&
1533 isTypeLegal(VT) && VT.bitsLE(N0.getValueType())) {
Evan Cheng16b75ce2010-01-07 20:58:44 +00001534 bool TrueWhenTrue = (Cond == ISD::SETEQ) ^ (N1C->getAPIntValue() != 1);
Eli Friedman65919b52009-07-26 23:47:17 +00001535 if (TrueWhenTrue)
Wesley Peck527da1b2010-11-23 03:31:01 +00001536 return DAG.getNode(ISD::TRUNCATE, dl, VT, N0);
Eli Friedman65919b52009-07-26 23:47:17 +00001537 // Invert the condition.
1538 ISD::CondCode CC = cast<CondCodeSDNode>(N0.getOperand(2))->get();
Wesley Peck527da1b2010-11-23 03:31:01 +00001539 CC = ISD::getSetCCInverse(CC,
Eli Friedman65919b52009-07-26 23:47:17 +00001540 N0.getOperand(0).getValueType().isInteger());
Tom Stellardcd428182013-09-28 02:50:38 +00001541 if (DCI.isBeforeLegalizeOps() ||
1542 isCondCodeLegal(CC, N0.getOperand(0).getSimpleValueType()))
1543 return DAG.getSetCC(dl, VT, N0.getOperand(0), N0.getOperand(1), CC);
Evan Cheng92658d52007-02-08 22:13:59 +00001544 }
Evan Cheng228c31f2010-02-27 07:36:59 +00001545
Eli Friedman65919b52009-07-26 23:47:17 +00001546 if ((N0.getOpcode() == ISD::XOR ||
Wesley Peck527da1b2010-11-23 03:31:01 +00001547 (N0.getOpcode() == ISD::AND &&
Eli Friedman65919b52009-07-26 23:47:17 +00001548 N0.getOperand(0).getOpcode() == ISD::XOR &&
1549 N0.getOperand(1) == N0.getOperand(0).getOperand(1))) &&
1550 isa<ConstantSDNode>(N0.getOperand(1)) &&
1551 cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue() == 1) {
1552 // If this is (X^1) == 0/1, swap the RHS and eliminate the xor. We
1553 // can only do this if the top bits are known zero.
1554 unsigned BitWidth = N0.getValueSizeInBits();
1555 if (DAG.MaskedValueIsZero(N0,
1556 APInt::getHighBitsSet(BitWidth,
1557 BitWidth-1))) {
1558 // Okay, get the un-inverted input value.
1559 SDValue Val;
1560 if (N0.getOpcode() == ISD::XOR)
1561 Val = N0.getOperand(0);
1562 else {
Wesley Peck527da1b2010-11-23 03:31:01 +00001563 assert(N0.getOpcode() == ISD::AND &&
Eli Friedman65919b52009-07-26 23:47:17 +00001564 N0.getOperand(0).getOpcode() == ISD::XOR);
1565 // ((X^1)&1)^1 -> X & 1
1566 Val = DAG.getNode(ISD::AND, dl, N0.getValueType(),
1567 N0.getOperand(0).getOperand(0),
1568 N0.getOperand(1));
1569 }
Evan Cheng228c31f2010-02-27 07:36:59 +00001570
Eli Friedman65919b52009-07-26 23:47:17 +00001571 return DAG.getSetCC(dl, VT, Val, N1,
1572 Cond == ISD::SETEQ ? ISD::SETNE : ISD::SETEQ);
1573 }
Evan Cheng228c31f2010-02-27 07:36:59 +00001574 } else if (N1C->getAPIntValue() == 1 &&
1575 (VT == MVT::i1 ||
Daniel Sanderscbd44c52014-07-10 10:18:12 +00001576 getBooleanContents(N0->getValueType(0)) ==
1577 ZeroOrOneBooleanContent)) {
Evan Cheng228c31f2010-02-27 07:36:59 +00001578 SDValue Op0 = N0;
1579 if (Op0.getOpcode() == ISD::TRUNCATE)
1580 Op0 = Op0.getOperand(0);
1581
1582 if ((Op0.getOpcode() == ISD::XOR) &&
1583 Op0.getOperand(0).getOpcode() == ISD::SETCC &&
1584 Op0.getOperand(1).getOpcode() == ISD::SETCC) {
1585 // (xor (setcc), (setcc)) == / != 1 -> (setcc) != / == (setcc)
1586 Cond = (Cond == ISD::SETEQ) ? ISD::SETNE : ISD::SETEQ;
1587 return DAG.getSetCC(dl, VT, Op0.getOperand(0), Op0.getOperand(1),
1588 Cond);
Craig Topper63f59212012-12-19 06:12:28 +00001589 }
1590 if (Op0.getOpcode() == ISD::AND &&
1591 isa<ConstantSDNode>(Op0.getOperand(1)) &&
1592 cast<ConstantSDNode>(Op0.getOperand(1))->getAPIntValue() == 1) {
Evan Cheng228c31f2010-02-27 07:36:59 +00001593 // If this is (X&1) == / != 1, normalize it to (X&1) != / == 0.
Anton Korobeynikov737718d2010-05-01 12:52:34 +00001594 if (Op0.getValueType().bitsGT(VT))
Evan Cheng228c31f2010-02-27 07:36:59 +00001595 Op0 = DAG.getNode(ISD::AND, dl, VT,
1596 DAG.getNode(ISD::TRUNCATE, dl, VT, Op0.getOperand(0)),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001597 DAG.getConstant(1, dl, VT));
Anton Korobeynikov737718d2010-05-01 12:52:34 +00001598 else if (Op0.getValueType().bitsLT(VT))
1599 Op0 = DAG.getNode(ISD::AND, dl, VT,
1600 DAG.getNode(ISD::ANY_EXTEND, dl, VT, Op0.getOperand(0)),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001601 DAG.getConstant(1, dl, VT));
Anton Korobeynikov737718d2010-05-01 12:52:34 +00001602
Evan Cheng228c31f2010-02-27 07:36:59 +00001603 return DAG.getSetCC(dl, VT, Op0,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001604 DAG.getConstant(0, dl, Op0.getValueType()),
Evan Cheng228c31f2010-02-27 07:36:59 +00001605 Cond == ISD::SETEQ ? ISD::SETNE : ISD::SETEQ);
1606 }
Craig Topper63f59212012-12-19 06:12:28 +00001607 if (Op0.getOpcode() == ISD::AssertZext &&
1608 cast<VTSDNode>(Op0.getOperand(1))->getVT() == MVT::i1)
1609 return DAG.getSetCC(dl, VT, Op0,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001610 DAG.getConstant(0, dl, Op0.getValueType()),
Craig Topper63f59212012-12-19 06:12:28 +00001611 Cond == ISD::SETEQ ? ISD::SETNE : ISD::SETEQ);
Evan Cheng92658d52007-02-08 22:13:59 +00001612 }
Eli Friedman65919b52009-07-26 23:47:17 +00001613 }
Wesley Peck527da1b2010-11-23 03:31:01 +00001614
Eli Friedman65919b52009-07-26 23:47:17 +00001615 APInt MinVal, MaxVal;
1616 unsigned OperandBitSize = N1C->getValueType(0).getSizeInBits();
1617 if (ISD::isSignedIntSetCC(Cond)) {
1618 MinVal = APInt::getSignedMinValue(OperandBitSize);
1619 MaxVal = APInt::getSignedMaxValue(OperandBitSize);
1620 } else {
1621 MinVal = APInt::getMinValue(OperandBitSize);
1622 MaxVal = APInt::getMaxValue(OperandBitSize);
1623 }
Evan Cheng92658d52007-02-08 22:13:59 +00001624
Eli Friedman65919b52009-07-26 23:47:17 +00001625 // Canonicalize GE/LE comparisons to use GT/LT comparisons.
1626 if (Cond == ISD::SETGE || Cond == ISD::SETUGE) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001627 if (C1 == MinVal) return DAG.getConstant(1, dl, VT); // X >= MIN --> true
Matt Arsenaultb22426c2014-03-25 16:09:21 +00001628 // X >= C0 --> X > (C0 - 1)
1629 APInt C = C1 - 1;
1630 ISD::CondCode NewCC = (Cond == ISD::SETGE) ? ISD::SETGT : ISD::SETUGT;
1631 if ((DCI.isBeforeLegalizeOps() ||
1632 isCondCodeLegal(NewCC, VT.getSimpleVT())) &&
1633 (!N1C->isOpaque() || (N1C->isOpaque() && C.getBitWidth() <= 64 &&
1634 isLegalICmpImmediate(C.getSExtValue())))) {
Juergen Ributzkaf26beda2014-01-25 02:02:55 +00001635 return DAG.getSetCC(dl, VT, N0,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001636 DAG.getConstant(C, dl, N1.getValueType()),
Matt Arsenaultb22426c2014-03-25 16:09:21 +00001637 NewCC);
1638 }
Eli Friedman65919b52009-07-26 23:47:17 +00001639 }
Evan Cheng92658d52007-02-08 22:13:59 +00001640
Eli Friedman65919b52009-07-26 23:47:17 +00001641 if (Cond == ISD::SETLE || Cond == ISD::SETULE) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001642 if (C1 == MaxVal) return DAG.getConstant(1, dl, VT); // X <= MAX --> true
Matt Arsenaultb22426c2014-03-25 16:09:21 +00001643 // X <= C0 --> X < (C0 + 1)
1644 APInt C = C1 + 1;
1645 ISD::CondCode NewCC = (Cond == ISD::SETLE) ? ISD::SETLT : ISD::SETULT;
1646 if ((DCI.isBeforeLegalizeOps() ||
1647 isCondCodeLegal(NewCC, VT.getSimpleVT())) &&
1648 (!N1C->isOpaque() || (N1C->isOpaque() && C.getBitWidth() <= 64 &&
1649 isLegalICmpImmediate(C.getSExtValue())))) {
Juergen Ributzkaf26beda2014-01-25 02:02:55 +00001650 return DAG.getSetCC(dl, VT, N0,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001651 DAG.getConstant(C, dl, N1.getValueType()),
Matt Arsenaultb22426c2014-03-25 16:09:21 +00001652 NewCC);
1653 }
Eli Friedman65919b52009-07-26 23:47:17 +00001654 }
Evan Cheng92658d52007-02-08 22:13:59 +00001655
Eli Friedman65919b52009-07-26 23:47:17 +00001656 if ((Cond == ISD::SETLT || Cond == ISD::SETULT) && C1 == MinVal)
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001657 return DAG.getConstant(0, dl, VT); // X < MIN --> false
Eli Friedman65919b52009-07-26 23:47:17 +00001658 if ((Cond == ISD::SETGE || Cond == ISD::SETUGE) && C1 == MinVal)
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001659 return DAG.getConstant(1, dl, VT); // X >= MIN --> true
Eli Friedman65919b52009-07-26 23:47:17 +00001660 if ((Cond == ISD::SETGT || Cond == ISD::SETUGT) && C1 == MaxVal)
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001661 return DAG.getConstant(0, dl, VT); // X > MAX --> false
Eli Friedman65919b52009-07-26 23:47:17 +00001662 if ((Cond == ISD::SETLE || Cond == ISD::SETULE) && C1 == MaxVal)
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001663 return DAG.getConstant(1, dl, VT); // X <= MAX --> true
Evan Cheng92658d52007-02-08 22:13:59 +00001664
Eli Friedman65919b52009-07-26 23:47:17 +00001665 // Canonicalize setgt X, Min --> setne X, Min
1666 if ((Cond == ISD::SETGT || Cond == ISD::SETUGT) && C1 == MinVal)
1667 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETNE);
1668 // Canonicalize setlt X, Max --> setne X, Max
1669 if ((Cond == ISD::SETLT || Cond == ISD::SETULT) && C1 == MaxVal)
1670 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETNE);
Evan Cheng92658d52007-02-08 22:13:59 +00001671
Eli Friedman65919b52009-07-26 23:47:17 +00001672 // If we have setult X, 1, turn it into seteq X, 0
1673 if ((Cond == ISD::SETLT || Cond == ISD::SETULT) && C1 == MinVal+1)
Wesley Peck527da1b2010-11-23 03:31:01 +00001674 return DAG.getSetCC(dl, VT, N0,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001675 DAG.getConstant(MinVal, dl, N0.getValueType()),
Eli Friedman65919b52009-07-26 23:47:17 +00001676 ISD::SETEQ);
1677 // If we have setugt X, Max-1, turn it into seteq X, Max
Craig Topper3f194c82012-12-19 06:43:58 +00001678 if ((Cond == ISD::SETGT || Cond == ISD::SETUGT) && C1 == MaxVal-1)
Wesley Peck527da1b2010-11-23 03:31:01 +00001679 return DAG.getSetCC(dl, VT, N0,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001680 DAG.getConstant(MaxVal, dl, N0.getValueType()),
Eli Friedman65919b52009-07-26 23:47:17 +00001681 ISD::SETEQ);
Evan Cheng92658d52007-02-08 22:13:59 +00001682
Eli Friedman65919b52009-07-26 23:47:17 +00001683 // If we have "setcc X, C0", check to see if we can shrink the immediate
1684 // by changing cc.
Evan Cheng92658d52007-02-08 22:13:59 +00001685
Eli Friedman65919b52009-07-26 23:47:17 +00001686 // SETUGT X, SINTMAX -> SETLT X, 0
Wesley Peck527da1b2010-11-23 03:31:01 +00001687 if (Cond == ISD::SETUGT &&
Eli Friedman65919b52009-07-26 23:47:17 +00001688 C1 == APInt::getSignedMaxValue(OperandBitSize))
Wesley Peck527da1b2010-11-23 03:31:01 +00001689 return DAG.getSetCC(dl, VT, N0,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001690 DAG.getConstant(0, dl, N1.getValueType()),
Eli Friedman65919b52009-07-26 23:47:17 +00001691 ISD::SETLT);
Evan Cheng92658d52007-02-08 22:13:59 +00001692
Eli Friedman65919b52009-07-26 23:47:17 +00001693 // SETULT X, SINTMIN -> SETGT X, -1
1694 if (Cond == ISD::SETULT &&
1695 C1 == APInt::getSignedMinValue(OperandBitSize)) {
1696 SDValue ConstMinusOne =
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001697 DAG.getConstant(APInt::getAllOnesValue(OperandBitSize), dl,
Eli Friedman65919b52009-07-26 23:47:17 +00001698 N1.getValueType());
1699 return DAG.getSetCC(dl, VT, N0, ConstMinusOne, ISD::SETGT);
1700 }
Evan Cheng92658d52007-02-08 22:13:59 +00001701
Eli Friedman65919b52009-07-26 23:47:17 +00001702 // Fold bit comparisons when we can.
1703 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
Evan Cheng166a4e62010-01-06 19:38:29 +00001704 (VT == N0.getValueType() ||
1705 (isTypeLegal(VT) && VT.bitsLE(N0.getValueType()))) &&
Mehdi Amini44ede332015-07-09 02:09:04 +00001706 N0.getOpcode() == ISD::AND) {
1707 auto &DL = DAG.getDataLayout();
Eli Friedman65919b52009-07-26 23:47:17 +00001708 if (ConstantSDNode *AndRHS =
1709 dyn_cast<ConstantSDNode>(N0.getOperand(1))) {
Mehdi Amini44ede332015-07-09 02:09:04 +00001710 EVT ShiftTy = DCI.isBeforeLegalize()
1711 ? getPointerTy(DL)
Mehdi Amini9639d652015-07-09 02:09:20 +00001712 : getShiftAmountTy(N0.getValueType(), DL);
Eli Friedman65919b52009-07-26 23:47:17 +00001713 if (Cond == ISD::SETNE && C1 == 0) {// (X & 8) != 0 --> (X & 8) >> 3
1714 // Perform the xform if the AND RHS is a single bit.
Evan Cheng16b75ce2010-01-07 20:58:44 +00001715 if (AndRHS->getAPIntValue().isPowerOf2()) {
Evan Cheng166a4e62010-01-06 19:38:29 +00001716 return DAG.getNode(ISD::TRUNCATE, dl, VT,
1717 DAG.getNode(ISD::SRL, dl, N0.getValueType(), N0,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001718 DAG.getConstant(AndRHS->getAPIntValue().logBase2(), dl,
1719 ShiftTy)));
Eli Friedman65919b52009-07-26 23:47:17 +00001720 }
Evan Cheng16b75ce2010-01-07 20:58:44 +00001721 } else if (Cond == ISD::SETEQ && C1 == AndRHS->getAPIntValue()) {
Eli Friedman65919b52009-07-26 23:47:17 +00001722 // (X & 8) == 8 --> (X & 8) >> 3
1723 // Perform the xform if C1 is a single bit.
1724 if (C1.isPowerOf2()) {
Evan Cheng166a4e62010-01-06 19:38:29 +00001725 return DAG.getNode(ISD::TRUNCATE, dl, VT,
1726 DAG.getNode(ISD::SRL, dl, N0.getValueType(), N0,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001727 DAG.getConstant(C1.logBase2(), dl,
1728 ShiftTy)));
Evan Cheng92658d52007-02-08 22:13:59 +00001729 }
1730 }
Eli Friedman65919b52009-07-26 23:47:17 +00001731 }
Mehdi Amini44ede332015-07-09 02:09:04 +00001732 }
Evan Chengf579bec2012-07-17 06:53:39 +00001733
Evan Cheng47d7be92012-07-17 07:47:50 +00001734 if (C1.getMinSignedBits() <= 64 &&
1735 !isLegalICmpImmediate(C1.getSExtValue())) {
Evan Chengf579bec2012-07-17 06:53:39 +00001736 // (X & -256) == 256 -> (X >> 8) == 1
1737 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
1738 N0.getOpcode() == ISD::AND && N0.hasOneUse()) {
1739 if (ConstantSDNode *AndRHS =
1740 dyn_cast<ConstantSDNode>(N0.getOperand(1))) {
1741 const APInt &AndRHSC = AndRHS->getAPIntValue();
1742 if ((-AndRHSC).isPowerOf2() && (AndRHSC & C1) == C1) {
1743 unsigned ShiftBits = AndRHSC.countTrailingZeros();
Mehdi Amini44ede332015-07-09 02:09:04 +00001744 auto &DL = DAG.getDataLayout();
1745 EVT ShiftTy = DCI.isBeforeLegalize()
1746 ? getPointerTy(DL)
Mehdi Amini9639d652015-07-09 02:09:20 +00001747 : getShiftAmountTy(N0.getValueType(), DL);
Evan Chengf579bec2012-07-17 06:53:39 +00001748 EVT CmpTy = N0.getValueType();
1749 SDValue Shift = DAG.getNode(ISD::SRL, dl, CmpTy, N0.getOperand(0),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001750 DAG.getConstant(ShiftBits, dl,
1751 ShiftTy));
1752 SDValue CmpRHS = DAG.getConstant(C1.lshr(ShiftBits), dl, CmpTy);
Evan Chengf579bec2012-07-17 06:53:39 +00001753 return DAG.getSetCC(dl, VT, Shift, CmpRHS, Cond);
1754 }
1755 }
Evan Cheng780f9b52012-07-17 08:31:11 +00001756 } else if (Cond == ISD::SETULT || Cond == ISD::SETUGE ||
1757 Cond == ISD::SETULE || Cond == ISD::SETUGT) {
1758 bool AdjOne = (Cond == ISD::SETULE || Cond == ISD::SETUGT);
1759 // X < 0x100000000 -> (X >> 32) < 1
1760 // X >= 0x100000000 -> (X >> 32) >= 1
1761 // X <= 0x0ffffffff -> (X >> 32) < 1
1762 // X > 0x0ffffffff -> (X >> 32) >= 1
1763 unsigned ShiftBits;
1764 APInt NewC = C1;
1765 ISD::CondCode NewCond = Cond;
1766 if (AdjOne) {
1767 ShiftBits = C1.countTrailingOnes();
1768 NewC = NewC + 1;
1769 NewCond = (Cond == ISD::SETULE) ? ISD::SETULT : ISD::SETUGE;
1770 } else {
1771 ShiftBits = C1.countTrailingZeros();
1772 }
1773 NewC = NewC.lshr(ShiftBits);
Pawel Bylica8011da92015-05-20 17:21:09 +00001774 if (ShiftBits && NewC.getMinSignedBits() <= 64 &&
1775 isLegalICmpImmediate(NewC.getSExtValue())) {
Mehdi Amini44ede332015-07-09 02:09:04 +00001776 auto &DL = DAG.getDataLayout();
1777 EVT ShiftTy = DCI.isBeforeLegalize()
1778 ? getPointerTy(DL)
Mehdi Amini9639d652015-07-09 02:09:20 +00001779 : getShiftAmountTy(N0.getValueType(), DL);
Evan Cheng780f9b52012-07-17 08:31:11 +00001780 EVT CmpTy = N0.getValueType();
1781 SDValue Shift = DAG.getNode(ISD::SRL, dl, CmpTy, N0,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001782 DAG.getConstant(ShiftBits, dl, ShiftTy));
1783 SDValue CmpRHS = DAG.getConstant(NewC, dl, CmpTy);
Evan Cheng780f9b52012-07-17 08:31:11 +00001784 return DAG.getSetCC(dl, VT, Shift, CmpRHS, NewCond);
1785 }
Evan Chengf579bec2012-07-17 06:53:39 +00001786 }
1787 }
Evan Cheng92658d52007-02-08 22:13:59 +00001788 }
1789
Gabor Greiff304a7a2008-08-28 21:40:38 +00001790 if (isa<ConstantFPSDNode>(N0.getNode())) {
Evan Cheng92658d52007-02-08 22:13:59 +00001791 // Constant fold or commute setcc.
Dale Johannesenf1163e92009-02-03 00:47:48 +00001792 SDValue O = DAG.FoldSetCC(VT, N0, N1, Cond, dl);
Gabor Greiff304a7a2008-08-28 21:40:38 +00001793 if (O.getNode()) return O;
1794 } else if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N1.getNode())) {
Chris Lattner3b6a8212007-12-29 08:37:08 +00001795 // If the RHS of an FP comparison is a constant, simplify it away in
1796 // some cases.
1797 if (CFP->getValueAPF().isNaN()) {
1798 // If an operand is known to be a nan, we can fold it.
1799 switch (ISD::getUnorderedFlavor(Cond)) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00001800 default: llvm_unreachable("Unknown flavor!");
Chris Lattner3b6a8212007-12-29 08:37:08 +00001801 case 0: // Known false.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001802 return DAG.getConstant(0, dl, VT);
Chris Lattner3b6a8212007-12-29 08:37:08 +00001803 case 1: // Known true.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001804 return DAG.getConstant(1, dl, VT);
Chris Lattner96317d22007-12-30 21:21:10 +00001805 case 2: // Undefined.
Dale Johannesen84935752009-02-06 23:05:02 +00001806 return DAG.getUNDEF(VT);
Chris Lattner3b6a8212007-12-29 08:37:08 +00001807 }
1808 }
Wesley Peck527da1b2010-11-23 03:31:01 +00001809
Chris Lattner3b6a8212007-12-29 08:37:08 +00001810 // Otherwise, we know the RHS is not a NaN. Simplify the node to drop the
1811 // constant if knowing that the operand is non-nan is enough. We prefer to
1812 // have SETO(x,x) instead of SETO(x, 0.0) because this avoids having to
1813 // materialize 0.0.
1814 if (Cond == ISD::SETO || Cond == ISD::SETUO)
Dale Johannesenf1163e92009-02-03 00:47:48 +00001815 return DAG.getSetCC(dl, VT, N0, N0, Cond);
Dan Gohman832800a2009-09-26 15:24:17 +00001816
1817 // If the condition is not legal, see if we can find an equivalent one
1818 // which is legal.
Patrik Hagglundffd057a2012-12-19 10:19:55 +00001819 if (!isCondCodeLegal(Cond, N0.getSimpleValueType())) {
Dan Gohman832800a2009-09-26 15:24:17 +00001820 // If the comparison was an awkward floating-point == or != and one of
1821 // the comparison operands is infinity or negative infinity, convert the
1822 // condition to a less-awkward <= or >=.
1823 if (CFP->getValueAPF().isInfinity()) {
1824 if (CFP->getValueAPF().isNegative()) {
1825 if (Cond == ISD::SETOEQ &&
Patrik Hagglundffd057a2012-12-19 10:19:55 +00001826 isCondCodeLegal(ISD::SETOLE, N0.getSimpleValueType()))
Dan Gohman832800a2009-09-26 15:24:17 +00001827 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETOLE);
1828 if (Cond == ISD::SETUEQ &&
Patrik Hagglundffd057a2012-12-19 10:19:55 +00001829 isCondCodeLegal(ISD::SETOLE, N0.getSimpleValueType()))
Dan Gohman832800a2009-09-26 15:24:17 +00001830 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETULE);
1831 if (Cond == ISD::SETUNE &&
Patrik Hagglundffd057a2012-12-19 10:19:55 +00001832 isCondCodeLegal(ISD::SETUGT, N0.getSimpleValueType()))
Dan Gohman832800a2009-09-26 15:24:17 +00001833 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETUGT);
1834 if (Cond == ISD::SETONE &&
Patrik Hagglundffd057a2012-12-19 10:19:55 +00001835 isCondCodeLegal(ISD::SETUGT, N0.getSimpleValueType()))
Dan Gohman832800a2009-09-26 15:24:17 +00001836 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETOGT);
1837 } else {
1838 if (Cond == ISD::SETOEQ &&
Patrik Hagglundffd057a2012-12-19 10:19:55 +00001839 isCondCodeLegal(ISD::SETOGE, N0.getSimpleValueType()))
Dan Gohman832800a2009-09-26 15:24:17 +00001840 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETOGE);
1841 if (Cond == ISD::SETUEQ &&
Patrik Hagglundffd057a2012-12-19 10:19:55 +00001842 isCondCodeLegal(ISD::SETOGE, N0.getSimpleValueType()))
Dan Gohman832800a2009-09-26 15:24:17 +00001843 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETUGE);
1844 if (Cond == ISD::SETUNE &&
Patrik Hagglundffd057a2012-12-19 10:19:55 +00001845 isCondCodeLegal(ISD::SETULT, N0.getSimpleValueType()))
Dan Gohman832800a2009-09-26 15:24:17 +00001846 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETULT);
1847 if (Cond == ISD::SETONE &&
Patrik Hagglundffd057a2012-12-19 10:19:55 +00001848 isCondCodeLegal(ISD::SETULT, N0.getSimpleValueType()))
Dan Gohman832800a2009-09-26 15:24:17 +00001849 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETOLT);
1850 }
1851 }
1852 }
Evan Cheng92658d52007-02-08 22:13:59 +00001853 }
1854
1855 if (N0 == N1) {
Duncan Sands0552a2c2012-07-05 09:32:46 +00001856 // The sext(setcc()) => setcc() optimization relies on the appropriate
1857 // constant being emitted.
Nadav Rotema8e15b02012-09-06 11:13:55 +00001858 uint64_t EqVal = 0;
Daniel Sanderscbd44c52014-07-10 10:18:12 +00001859 switch (getBooleanContents(N0.getValueType())) {
Duncan Sands0552a2c2012-07-05 09:32:46 +00001860 case UndefinedBooleanContent:
1861 case ZeroOrOneBooleanContent:
1862 EqVal = ISD::isTrueWhenEqual(Cond);
1863 break;
1864 case ZeroOrNegativeOneBooleanContent:
1865 EqVal = ISD::isTrueWhenEqual(Cond) ? -1 : 0;
1866 break;
1867 }
1868
Evan Cheng92658d52007-02-08 22:13:59 +00001869 // We can always fold X == X for integer setcc's.
Chad Rosier2a02fe12012-04-03 20:11:24 +00001870 if (N0.getValueType().isInteger()) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001871 return DAG.getConstant(EqVal, dl, VT);
Chad Rosier2a02fe12012-04-03 20:11:24 +00001872 }
Evan Cheng92658d52007-02-08 22:13:59 +00001873 unsigned UOF = ISD::getUnorderedFlavor(Cond);
1874 if (UOF == 2) // FP operators that are undefined on NaNs.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001875 return DAG.getConstant(EqVal, dl, VT);
Evan Cheng92658d52007-02-08 22:13:59 +00001876 if (UOF == unsigned(ISD::isTrueWhenEqual(Cond)))
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001877 return DAG.getConstant(EqVal, dl, VT);
Evan Cheng92658d52007-02-08 22:13:59 +00001878 // Otherwise, we can't fold it. However, we can simplify it to SETUO/SETO
1879 // if it is not already.
1880 ISD::CondCode NewCond = UOF == 0 ? ISD::SETO : ISD::SETUO;
Micah Villmowb67d7a32012-07-31 18:07:43 +00001881 if (NewCond != Cond && (DCI.isBeforeLegalizeOps() ||
Patrik Hagglunddeee9002012-12-19 10:09:26 +00001882 getCondCodeAction(NewCond, N0.getSimpleValueType()) == Legal))
Dale Johannesenf1163e92009-02-03 00:47:48 +00001883 return DAG.getSetCC(dl, VT, N0, N1, NewCond);
Evan Cheng92658d52007-02-08 22:13:59 +00001884 }
1885
1886 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
Duncan Sands13237ac2008-06-06 12:08:01 +00001887 N0.getValueType().isInteger()) {
Evan Cheng92658d52007-02-08 22:13:59 +00001888 if (N0.getOpcode() == ISD::ADD || N0.getOpcode() == ISD::SUB ||
1889 N0.getOpcode() == ISD::XOR) {
1890 // Simplify (X+Y) == (X+Z) --> Y == Z
1891 if (N0.getOpcode() == N1.getOpcode()) {
1892 if (N0.getOperand(0) == N1.getOperand(0))
Dale Johannesenf1163e92009-02-03 00:47:48 +00001893 return DAG.getSetCC(dl, VT, N0.getOperand(1), N1.getOperand(1), Cond);
Evan Cheng92658d52007-02-08 22:13:59 +00001894 if (N0.getOperand(1) == N1.getOperand(1))
Dale Johannesenf1163e92009-02-03 00:47:48 +00001895 return DAG.getSetCC(dl, VT, N0.getOperand(0), N1.getOperand(0), Cond);
Evan Cheng92658d52007-02-08 22:13:59 +00001896 if (DAG.isCommutativeBinOp(N0.getOpcode())) {
1897 // If X op Y == Y op X, try other combinations.
1898 if (N0.getOperand(0) == N1.getOperand(1))
Wesley Peck527da1b2010-11-23 03:31:01 +00001899 return DAG.getSetCC(dl, VT, N0.getOperand(1), N1.getOperand(0),
Dale Johannesenf1163e92009-02-03 00:47:48 +00001900 Cond);
Evan Cheng92658d52007-02-08 22:13:59 +00001901 if (N0.getOperand(1) == N1.getOperand(0))
Wesley Peck527da1b2010-11-23 03:31:01 +00001902 return DAG.getSetCC(dl, VT, N0.getOperand(0), N1.getOperand(1),
Dale Johannesenf1163e92009-02-03 00:47:48 +00001903 Cond);
Evan Cheng92658d52007-02-08 22:13:59 +00001904 }
1905 }
Wesley Peck527da1b2010-11-23 03:31:01 +00001906
Jakob Stoklund Olesen37492ea2012-04-05 20:30:20 +00001907 // If RHS is a legal immediate value for a compare instruction, we need
1908 // to be careful about increasing register pressure needlessly.
1909 bool LegalRHSImm = false;
1910
Evan Cheng92658d52007-02-08 22:13:59 +00001911 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(N1)) {
1912 if (ConstantSDNode *LHSR = dyn_cast<ConstantSDNode>(N0.getOperand(1))) {
1913 // Turn (X+C1) == C2 --> X == C2-C1
Gabor Greiff304a7a2008-08-28 21:40:38 +00001914 if (N0.getOpcode() == ISD::ADD && N0.getNode()->hasOneUse()) {
Dale Johannesenf1163e92009-02-03 00:47:48 +00001915 return DAG.getSetCC(dl, VT, N0.getOperand(0),
Dan Gohmaneffb8942008-09-12 16:56:44 +00001916 DAG.getConstant(RHSC->getAPIntValue()-
1917 LHSR->getAPIntValue(),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001918 dl, N0.getValueType()), Cond);
Evan Cheng92658d52007-02-08 22:13:59 +00001919 }
Wesley Peck527da1b2010-11-23 03:31:01 +00001920
Sylvestre Ledru91ce36c2012-09-27 10:14:43 +00001921 // Turn (X^C1) == C2 into X == C1^C2 iff X&~C1 = 0.
Evan Cheng92658d52007-02-08 22:13:59 +00001922 if (N0.getOpcode() == ISD::XOR)
1923 // If we know that all of the inverted bits are zero, don't bother
1924 // performing the inversion.
Dan Gohman1f372ed2008-02-25 21:11:39 +00001925 if (DAG.MaskedValueIsZero(N0.getOperand(0), ~LHSR->getAPIntValue()))
1926 return
Dale Johannesenf1163e92009-02-03 00:47:48 +00001927 DAG.getSetCC(dl, VT, N0.getOperand(0),
Dan Gohman1f372ed2008-02-25 21:11:39 +00001928 DAG.getConstant(LHSR->getAPIntValue() ^
1929 RHSC->getAPIntValue(),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001930 dl, N0.getValueType()),
Dan Gohman1f372ed2008-02-25 21:11:39 +00001931 Cond);
Evan Cheng92658d52007-02-08 22:13:59 +00001932 }
Wesley Peck527da1b2010-11-23 03:31:01 +00001933
Evan Cheng92658d52007-02-08 22:13:59 +00001934 // Turn (C1-X) == C2 --> X == C1-C2
1935 if (ConstantSDNode *SUBC = dyn_cast<ConstantSDNode>(N0.getOperand(0))) {
Gabor Greiff304a7a2008-08-28 21:40:38 +00001936 if (N0.getOpcode() == ISD::SUB && N0.getNode()->hasOneUse()) {
Dan Gohman1f372ed2008-02-25 21:11:39 +00001937 return
Dale Johannesenf1163e92009-02-03 00:47:48 +00001938 DAG.getSetCC(dl, VT, N0.getOperand(1),
Dan Gohman1f372ed2008-02-25 21:11:39 +00001939 DAG.getConstant(SUBC->getAPIntValue() -
1940 RHSC->getAPIntValue(),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001941 dl, N0.getValueType()),
Dan Gohman1f372ed2008-02-25 21:11:39 +00001942 Cond);
Evan Cheng92658d52007-02-08 22:13:59 +00001943 }
Wesley Peck527da1b2010-11-23 03:31:01 +00001944 }
Jakob Stoklund Olesen37492ea2012-04-05 20:30:20 +00001945
1946 // Could RHSC fold directly into a compare?
1947 if (RHSC->getValueType(0).getSizeInBits() <= 64)
1948 LegalRHSImm = isLegalICmpImmediate(RHSC->getSExtValue());
Evan Cheng92658d52007-02-08 22:13:59 +00001949 }
1950
1951 // Simplify (X+Z) == X --> Z == 0
Jakob Stoklund Olesen37492ea2012-04-05 20:30:20 +00001952 // Don't do this if X is an immediate that can fold into a cmp
1953 // instruction and X+Z has other uses. It could be an induction variable
1954 // chain, and the transform would increase register pressure.
1955 if (!LegalRHSImm || N0.getNode()->hasOneUse()) {
1956 if (N0.getOperand(0) == N1)
1957 return DAG.getSetCC(dl, VT, N0.getOperand(1),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001958 DAG.getConstant(0, dl, N0.getValueType()), Cond);
Jakob Stoklund Olesen37492ea2012-04-05 20:30:20 +00001959 if (N0.getOperand(1) == N1) {
1960 if (DAG.isCommutativeBinOp(N0.getOpcode()))
1961 return DAG.getSetCC(dl, VT, N0.getOperand(0),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001962 DAG.getConstant(0, dl, N0.getValueType()),
1963 Cond);
Craig Topper3f194c82012-12-19 06:43:58 +00001964 if (N0.getNode()->hasOneUse()) {
Jakob Stoklund Olesen37492ea2012-04-05 20:30:20 +00001965 assert(N0.getOpcode() == ISD::SUB && "Unexpected operation!");
Mehdi Amini9639d652015-07-09 02:09:20 +00001966 auto &DL = DAG.getDataLayout();
Jakob Stoklund Olesen37492ea2012-04-05 20:30:20 +00001967 // (Z-X) == X --> Z == X<<1
Mehdi Amini9639d652015-07-09 02:09:20 +00001968 SDValue SH = DAG.getNode(
1969 ISD::SHL, dl, N1.getValueType(), N1,
1970 DAG.getConstant(1, dl,
1971 getShiftAmountTy(N1.getValueType(), DL)));
Jakob Stoklund Olesen37492ea2012-04-05 20:30:20 +00001972 if (!DCI.isCalledByLegalizer())
1973 DCI.AddToWorklist(SH.getNode());
1974 return DAG.getSetCC(dl, VT, N0.getOperand(0), SH, Cond);
1975 }
Evan Cheng92658d52007-02-08 22:13:59 +00001976 }
1977 }
1978 }
1979
1980 if (N1.getOpcode() == ISD::ADD || N1.getOpcode() == ISD::SUB ||
1981 N1.getOpcode() == ISD::XOR) {
1982 // Simplify X == (X+Z) --> Z == 0
Craig Topper3f194c82012-12-19 06:43:58 +00001983 if (N1.getOperand(0) == N0)
Dale Johannesenf1163e92009-02-03 00:47:48 +00001984 return DAG.getSetCC(dl, VT, N1.getOperand(1),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001985 DAG.getConstant(0, dl, N1.getValueType()), Cond);
Craig Topper3f194c82012-12-19 06:43:58 +00001986 if (N1.getOperand(1) == N0) {
1987 if (DAG.isCommutativeBinOp(N1.getOpcode()))
Dale Johannesenf1163e92009-02-03 00:47:48 +00001988 return DAG.getSetCC(dl, VT, N1.getOperand(0),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001989 DAG.getConstant(0, dl, N1.getValueType()), Cond);
Craig Topper3f194c82012-12-19 06:43:58 +00001990 if (N1.getNode()->hasOneUse()) {
Evan Cheng92658d52007-02-08 22:13:59 +00001991 assert(N1.getOpcode() == ISD::SUB && "Unexpected operation!");
Mehdi Amini9639d652015-07-09 02:09:20 +00001992 auto &DL = DAG.getDataLayout();
Evan Cheng92658d52007-02-08 22:13:59 +00001993 // X == (Z-X) --> X<<1 == Z
Mehdi Amini9639d652015-07-09 02:09:20 +00001994 SDValue SH = DAG.getNode(
1995 ISD::SHL, dl, N1.getValueType(), N0,
1996 DAG.getConstant(1, dl, getShiftAmountTy(N0.getValueType(), DL)));
Evan Cheng92658d52007-02-08 22:13:59 +00001997 if (!DCI.isCalledByLegalizer())
Gabor Greiff304a7a2008-08-28 21:40:38 +00001998 DCI.AddToWorklist(SH.getNode());
Dale Johannesenf1163e92009-02-03 00:47:48 +00001999 return DAG.getSetCC(dl, VT, SH, N1.getOperand(0), Cond);
Evan Cheng92658d52007-02-08 22:13:59 +00002000 }
2001 }
2002 }
Dan Gohmane58ab792009-01-29 01:59:02 +00002003
Dan Gohman8b437cc2009-01-29 16:18:12 +00002004 // Simplify x&y == y to x&y != 0 if y has exactly one bit set.
Dale Johannesencc5fc442009-02-11 19:19:41 +00002005 // Note that where y is variable and is known to have at most
2006 // one bit set (for example, if it is z&1) we cannot do this;
2007 // the expressions are not equivalent when y==0.
Dan Gohmane58ab792009-01-29 01:59:02 +00002008 if (N0.getOpcode() == ISD::AND)
2009 if (N0.getOperand(0) == N1 || N0.getOperand(1) == N1) {
Dale Johannesencc5fc442009-02-11 19:19:41 +00002010 if (ValueHasExactlyOneBitSet(N1, DAG)) {
Dan Gohmane58ab792009-01-29 01:59:02 +00002011 Cond = ISD::getSetCCInverse(Cond, /*isInteger=*/true);
Tom Stellardcd428182013-09-28 02:50:38 +00002012 if (DCI.isBeforeLegalizeOps() ||
2013 isCondCodeLegal(Cond, N0.getSimpleValueType())) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002014 SDValue Zero = DAG.getConstant(0, dl, N1.getValueType());
Tom Stellardcd428182013-09-28 02:50:38 +00002015 return DAG.getSetCC(dl, VT, N0, Zero, Cond);
2016 }
Dan Gohmane58ab792009-01-29 01:59:02 +00002017 }
2018 }
2019 if (N1.getOpcode() == ISD::AND)
2020 if (N1.getOperand(0) == N0 || N1.getOperand(1) == N0) {
Dale Johannesencc5fc442009-02-11 19:19:41 +00002021 if (ValueHasExactlyOneBitSet(N0, DAG)) {
Dan Gohmane58ab792009-01-29 01:59:02 +00002022 Cond = ISD::getSetCCInverse(Cond, /*isInteger=*/true);
Tom Stellardcd428182013-09-28 02:50:38 +00002023 if (DCI.isBeforeLegalizeOps() ||
2024 isCondCodeLegal(Cond, N1.getSimpleValueType())) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002025 SDValue Zero = DAG.getConstant(0, dl, N0.getValueType());
Tom Stellardcd428182013-09-28 02:50:38 +00002026 return DAG.getSetCC(dl, VT, N1, Zero, Cond);
2027 }
Dan Gohmane58ab792009-01-29 01:59:02 +00002028 }
2029 }
Evan Cheng92658d52007-02-08 22:13:59 +00002030 }
2031
2032 // Fold away ALL boolean setcc's.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002033 SDValue Temp;
Owen Anderson9f944592009-08-11 20:47:22 +00002034 if (N0.getValueType() == MVT::i1 && foldBooleans) {
Evan Cheng92658d52007-02-08 22:13:59 +00002035 switch (Cond) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00002036 default: llvm_unreachable("Unknown integer setcc!");
Bob Wilsonc5890052009-01-22 17:39:32 +00002037 case ISD::SETEQ: // X == Y -> ~(X^Y)
Owen Anderson9f944592009-08-11 20:47:22 +00002038 Temp = DAG.getNode(ISD::XOR, dl, MVT::i1, N0, N1);
2039 N0 = DAG.getNOT(dl, Temp, MVT::i1);
Evan Cheng92658d52007-02-08 22:13:59 +00002040 if (!DCI.isCalledByLegalizer())
Gabor Greiff304a7a2008-08-28 21:40:38 +00002041 DCI.AddToWorklist(Temp.getNode());
Evan Cheng92658d52007-02-08 22:13:59 +00002042 break;
2043 case ISD::SETNE: // X != Y --> (X^Y)
Owen Anderson9f944592009-08-11 20:47:22 +00002044 N0 = DAG.getNode(ISD::XOR, dl, MVT::i1, N0, N1);
Evan Cheng92658d52007-02-08 22:13:59 +00002045 break;
Bob Wilsonc5890052009-01-22 17:39:32 +00002046 case ISD::SETGT: // X >s Y --> X == 0 & Y == 1 --> ~X & Y
2047 case ISD::SETULT: // X <u Y --> X == 0 & Y == 1 --> ~X & Y
Owen Anderson9f944592009-08-11 20:47:22 +00002048 Temp = DAG.getNOT(dl, N0, MVT::i1);
2049 N0 = DAG.getNode(ISD::AND, dl, MVT::i1, N1, Temp);
Evan Cheng92658d52007-02-08 22:13:59 +00002050 if (!DCI.isCalledByLegalizer())
Gabor Greiff304a7a2008-08-28 21:40:38 +00002051 DCI.AddToWorklist(Temp.getNode());
Evan Cheng92658d52007-02-08 22:13:59 +00002052 break;
Bob Wilsonc5890052009-01-22 17:39:32 +00002053 case ISD::SETLT: // X <s Y --> X == 1 & Y == 0 --> ~Y & X
2054 case ISD::SETUGT: // X >u Y --> X == 1 & Y == 0 --> ~Y & X
Owen Anderson9f944592009-08-11 20:47:22 +00002055 Temp = DAG.getNOT(dl, N1, MVT::i1);
2056 N0 = DAG.getNode(ISD::AND, dl, MVT::i1, N0, Temp);
Evan Cheng92658d52007-02-08 22:13:59 +00002057 if (!DCI.isCalledByLegalizer())
Gabor Greiff304a7a2008-08-28 21:40:38 +00002058 DCI.AddToWorklist(Temp.getNode());
Evan Cheng92658d52007-02-08 22:13:59 +00002059 break;
Bob Wilsonc5890052009-01-22 17:39:32 +00002060 case ISD::SETULE: // X <=u Y --> X == 0 | Y == 1 --> ~X | Y
2061 case ISD::SETGE: // X >=s Y --> X == 0 | Y == 1 --> ~X | Y
Owen Anderson9f944592009-08-11 20:47:22 +00002062 Temp = DAG.getNOT(dl, N0, MVT::i1);
2063 N0 = DAG.getNode(ISD::OR, dl, MVT::i1, N1, Temp);
Evan Cheng92658d52007-02-08 22:13:59 +00002064 if (!DCI.isCalledByLegalizer())
Gabor Greiff304a7a2008-08-28 21:40:38 +00002065 DCI.AddToWorklist(Temp.getNode());
Evan Cheng92658d52007-02-08 22:13:59 +00002066 break;
Bob Wilsonc5890052009-01-22 17:39:32 +00002067 case ISD::SETUGE: // X >=u Y --> X == 1 | Y == 0 --> ~Y | X
2068 case ISD::SETLE: // X <=s Y --> X == 1 | Y == 0 --> ~Y | X
Owen Anderson9f944592009-08-11 20:47:22 +00002069 Temp = DAG.getNOT(dl, N1, MVT::i1);
2070 N0 = DAG.getNode(ISD::OR, dl, MVT::i1, N0, Temp);
Evan Cheng92658d52007-02-08 22:13:59 +00002071 break;
2072 }
Owen Anderson9f944592009-08-11 20:47:22 +00002073 if (VT != MVT::i1) {
Evan Cheng92658d52007-02-08 22:13:59 +00002074 if (!DCI.isCalledByLegalizer())
Gabor Greiff304a7a2008-08-28 21:40:38 +00002075 DCI.AddToWorklist(N0.getNode());
Evan Cheng92658d52007-02-08 22:13:59 +00002076 // FIXME: If running after legalize, we probably can't do this.
Dale Johannesenf1163e92009-02-03 00:47:48 +00002077 N0 = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, N0);
Evan Cheng92658d52007-02-08 22:13:59 +00002078 }
2079 return N0;
2080 }
2081
2082 // Could not fold it.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002083 return SDValue();
Evan Cheng92658d52007-02-08 22:13:59 +00002084}
2085
Evan Cheng2609d5e2008-05-12 19:56:52 +00002086/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
2087/// node is a GlobalAddress + offset.
Chris Lattner46c01a32011-02-13 22:25:43 +00002088bool TargetLowering::isGAPlusOffset(SDNode *N, const GlobalValue *&GA,
Evan Cheng2609d5e2008-05-12 19:56:52 +00002089 int64_t &Offset) const {
2090 if (isa<GlobalAddressSDNode>(N)) {
Dan Gohmane38cc012008-06-09 22:05:52 +00002091 GlobalAddressSDNode *GASD = cast<GlobalAddressSDNode>(N);
2092 GA = GASD->getGlobal();
2093 Offset += GASD->getOffset();
Evan Cheng2609d5e2008-05-12 19:56:52 +00002094 return true;
2095 }
2096
2097 if (N->getOpcode() == ISD::ADD) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002098 SDValue N1 = N->getOperand(0);
2099 SDValue N2 = N->getOperand(1);
Gabor Greiff304a7a2008-08-28 21:40:38 +00002100 if (isGAPlusOffset(N1.getNode(), GA, Offset)) {
Evan Cheng2609d5e2008-05-12 19:56:52 +00002101 ConstantSDNode *V = dyn_cast<ConstantSDNode>(N2);
2102 if (V) {
Dan Gohman6e054832008-09-26 21:54:37 +00002103 Offset += V->getSExtValue();
Evan Cheng2609d5e2008-05-12 19:56:52 +00002104 return true;
2105 }
Gabor Greiff304a7a2008-08-28 21:40:38 +00002106 } else if (isGAPlusOffset(N2.getNode(), GA, Offset)) {
Evan Cheng2609d5e2008-05-12 19:56:52 +00002107 ConstantSDNode *V = dyn_cast<ConstantSDNode>(N1);
2108 if (V) {
Dan Gohman6e054832008-09-26 21:54:37 +00002109 Offset += V->getSExtValue();
Evan Cheng2609d5e2008-05-12 19:56:52 +00002110 return true;
2111 }
2112 }
2113 }
Owen Andersonb2c80da2011-02-25 21:41:48 +00002114
Evan Cheng2609d5e2008-05-12 19:56:52 +00002115 return false;
2116}
2117
2118
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002119SDValue TargetLowering::
Chris Lattner4a2eeea2006-03-01 04:52:55 +00002120PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const {
2121 // Default implementation: no optimization.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002122 return SDValue();
Chris Lattner4a2eeea2006-03-01 04:52:55 +00002123}
2124
Chris Lattneree1dadb2006-02-04 02:13:02 +00002125//===----------------------------------------------------------------------===//
2126// Inline Assembler Implementation Methods
2127//===----------------------------------------------------------------------===//
2128
2129TargetLowering::ConstraintType
Benjamin Kramer9bfb6272015-07-05 19:29:18 +00002130TargetLowering::getConstraintType(StringRef Constraint) const {
Eric Christopher0cb6fd92013-01-11 18:12:39 +00002131 unsigned S = Constraint.size();
2132
2133 if (S == 1) {
Chris Lattnerd6855142007-03-25 02:14:49 +00002134 switch (Constraint[0]) {
2135 default: break;
2136 case 'r': return C_RegisterClass;
2137 case 'm': // memory
2138 case 'o': // offsetable
2139 case 'V': // not offsetable
2140 return C_Memory;
2141 case 'i': // Simple Integer or Relocatable Constant
2142 case 'n': // Simple Integer
John Thompsonc467aa22010-09-21 22:04:54 +00002143 case 'E': // Floating Point Constant
2144 case 'F': // Floating Point Constant
Chris Lattnerd6855142007-03-25 02:14:49 +00002145 case 's': // Relocatable Constant
John Thompsonc467aa22010-09-21 22:04:54 +00002146 case 'p': // Address.
Chris Lattner3d7efa22007-03-25 04:35:41 +00002147 case 'X': // Allow ANY value.
Chris Lattnerd6855142007-03-25 02:14:49 +00002148 case 'I': // Target registers.
2149 case 'J':
2150 case 'K':
2151 case 'L':
2152 case 'M':
2153 case 'N':
2154 case 'O':
2155 case 'P':
John Thompsonc467aa22010-09-21 22:04:54 +00002156 case '<':
2157 case '>':
Chris Lattnerd6855142007-03-25 02:14:49 +00002158 return C_Other;
2159 }
Chris Lattneree1dadb2006-02-04 02:13:02 +00002160 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002161
Eric Christopher0cb6fd92013-01-11 18:12:39 +00002162 if (S > 1 && Constraint[0] == '{' && Constraint[S-1] == '}') {
Benjamin Kramer9bfb6272015-07-05 19:29:18 +00002163 if (S == 8 && Constraint.substr(1, 6) == "memory") // "{memory}"
Eric Christopher0cb6fd92013-01-11 18:12:39 +00002164 return C_Memory;
Chris Lattner843e4452007-03-25 02:18:14 +00002165 return C_Register;
Eric Christopher0cb6fd92013-01-11 18:12:39 +00002166 }
Chris Lattnerd6855142007-03-25 02:14:49 +00002167 return C_Unknown;
Chris Lattneree1dadb2006-02-04 02:13:02 +00002168}
2169
Dale Johannesen2b3bc302008-01-29 02:21:21 +00002170/// LowerXConstraint - try to replace an X constraint, which matches anything,
2171/// with another that has more specific requirements based on the type of the
2172/// corresponding operand.
Owen Anderson53aa7a92009-08-10 22:56:29 +00002173const char *TargetLowering::LowerXConstraint(EVT ConstraintVT) const{
Duncan Sands13237ac2008-06-06 12:08:01 +00002174 if (ConstraintVT.isInteger())
Chris Lattner724539c2008-04-26 23:02:14 +00002175 return "r";
Duncan Sands13237ac2008-06-06 12:08:01 +00002176 if (ConstraintVT.isFloatingPoint())
Chris Lattner724539c2008-04-26 23:02:14 +00002177 return "f"; // works for many targets
Craig Topperc0196b12014-04-14 00:51:57 +00002178 return nullptr;
Dale Johannesen2b3bc302008-01-29 02:21:21 +00002179}
2180
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00002181/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
2182/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002183void TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopherde9399b2011-06-02 23:16:42 +00002184 std::string &Constraint,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002185 std::vector<SDValue> &Ops,
Chris Lattner724539c2008-04-26 23:02:14 +00002186 SelectionDAG &DAG) const {
Eric Christopher5bbb2bd2011-06-17 20:41:29 +00002187
Eric Christopherde9399b2011-06-02 23:16:42 +00002188 if (Constraint.length() > 1) return;
Eric Christopher5bbb2bd2011-06-17 20:41:29 +00002189
Eric Christopherde9399b2011-06-02 23:16:42 +00002190 char ConstraintLetter = Constraint[0];
Chris Lattneree1dadb2006-02-04 02:13:02 +00002191 switch (ConstraintLetter) {
Chris Lattnera9f917a2007-02-17 06:00:35 +00002192 default: break;
Dale Johannesen4646aa32007-11-05 21:20:28 +00002193 case 'X': // Allows any operand; labels (basic block) use this.
2194 if (Op.getOpcode() == ISD::BasicBlock) {
2195 Ops.push_back(Op);
2196 return;
2197 }
2198 // fall through
Chris Lattneree1dadb2006-02-04 02:13:02 +00002199 case 'i': // Simple Integer or Relocatable Constant
2200 case 'n': // Simple Integer
Dale Johannesen4646aa32007-11-05 21:20:28 +00002201 case 's': { // Relocatable Constant
Chris Lattner44a2ed62007-05-03 16:54:34 +00002202 // These operands are interested in values of the form (GV+C), where C may
2203 // be folded in as an offset of GV, or it may be explicitly added. Also, it
2204 // is possible and fine if either GV or C are missing.
2205 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
2206 GlobalAddressSDNode *GA = dyn_cast<GlobalAddressSDNode>(Op);
Wesley Peck527da1b2010-11-23 03:31:01 +00002207
Chris Lattner44a2ed62007-05-03 16:54:34 +00002208 // If we have "(add GV, C)", pull out GV/C
2209 if (Op.getOpcode() == ISD::ADD) {
2210 C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
2211 GA = dyn_cast<GlobalAddressSDNode>(Op.getOperand(0));
Craig Topperc0196b12014-04-14 00:51:57 +00002212 if (!C || !GA) {
Chris Lattner44a2ed62007-05-03 16:54:34 +00002213 C = dyn_cast<ConstantSDNode>(Op.getOperand(0));
2214 GA = dyn_cast<GlobalAddressSDNode>(Op.getOperand(1));
2215 }
Craig Topperc0196b12014-04-14 00:51:57 +00002216 if (!C || !GA)
2217 C = nullptr, GA = nullptr;
Chris Lattner44a2ed62007-05-03 16:54:34 +00002218 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002219
Chris Lattner44a2ed62007-05-03 16:54:34 +00002220 // If we find a valid operand, map to the TargetXXX version so that the
2221 // value itself doesn't get selected.
2222 if (GA) { // Either &GV or &GV+C
2223 if (ConstraintLetter != 'n') {
2224 int64_t Offs = GA->getOffset();
Dan Gohmaneffb8942008-09-12 16:56:44 +00002225 if (C) Offs += C->getZExtValue();
Wesley Peck527da1b2010-11-23 03:31:01 +00002226 Ops.push_back(DAG.getTargetGlobalAddress(GA->getGlobal(),
Andrew Trickef9de2a2013-05-25 02:42:55 +00002227 C ? SDLoc(C) : SDLoc(),
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00002228 Op.getValueType(), Offs));
Chris Lattner44a2ed62007-05-03 16:54:34 +00002229 }
James Y Knight46f91c82015-07-13 16:36:22 +00002230 return;
Chris Lattner44a2ed62007-05-03 16:54:34 +00002231 }
2232 if (C) { // just C, no GV.
Chris Lattnera9f917a2007-02-17 06:00:35 +00002233 // Simple constants are not allowed for 's'.
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00002234 if (ConstraintLetter != 's') {
Dale Johannesen65577522009-02-12 20:58:09 +00002235 // gcc prints these as sign extended. Sign extend value to 64 bits
2236 // now; without this it would get ZExt'd later in
2237 // ScheduleDAGSDNodes::EmitNode, which is very generic.
2238 Ops.push_back(DAG.getTargetConstant(C->getAPIntValue().getSExtValue(),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002239 SDLoc(C), MVT::i64));
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00002240 }
James Y Knight46f91c82015-07-13 16:36:22 +00002241 return;
Chris Lattnera9f917a2007-02-17 06:00:35 +00002242 }
Chris Lattnera9f917a2007-02-17 06:00:35 +00002243 break;
Chris Lattneree1dadb2006-02-04 02:13:02 +00002244 }
Chris Lattner44a2ed62007-05-03 16:54:34 +00002245 }
Chris Lattneree1dadb2006-02-04 02:13:02 +00002246}
2247
Eric Christopher11e4df72015-02-26 22:38:43 +00002248std::pair<unsigned, const TargetRegisterClass *>
2249TargetLowering::getRegForInlineAsmConstraint(const TargetRegisterInfo *RI,
Benjamin Kramer9bfb6272015-07-05 19:29:18 +00002250 StringRef Constraint,
Eric Christopher11e4df72015-02-26 22:38:43 +00002251 MVT VT) const {
Will Dietzae726a92013-10-13 03:08:49 +00002252 if (Constraint.empty() || Constraint[0] != '{')
Craig Topperc0196b12014-04-14 00:51:57 +00002253 return std::make_pair(0u, static_cast<TargetRegisterClass*>(nullptr));
Chris Lattner7ed31012006-02-01 01:29:47 +00002254 assert(*(Constraint.end()-1) == '}' && "Not a brace enclosed constraint?");
2255
2256 // Remove the braces from around the name.
Benjamin Kramer68e49452009-11-12 20:36:59 +00002257 StringRef RegName(Constraint.data()+1, Constraint.size()-2);
Chris Lattner7ad77df2006-02-22 00:56:39 +00002258
Hal Finkel943f76d2012-12-18 17:50:58 +00002259 std::pair<unsigned, const TargetRegisterClass*> R =
Craig Topperc0196b12014-04-14 00:51:57 +00002260 std::make_pair(0u, static_cast<const TargetRegisterClass*>(nullptr));
Hal Finkel943f76d2012-12-18 17:50:58 +00002261
Chris Lattner7ad77df2006-02-22 00:56:39 +00002262 // Figure out which register class contains this reg.
Dan Gohman3a4be0f2008-02-10 18:45:23 +00002263 for (TargetRegisterInfo::regclass_iterator RCI = RI->regclass_begin(),
Chris Lattner7ad77df2006-02-22 00:56:39 +00002264 E = RI->regclass_end(); RCI != E; ++RCI) {
2265 const TargetRegisterClass *RC = *RCI;
Wesley Peck527da1b2010-11-23 03:31:01 +00002266
2267 // If none of the value types for this register class are valid, we
Chris Lattner2e124af2006-02-22 23:00:51 +00002268 // can't use it. For example, 64-bit reg classes on 32-bit targets.
Jakob Stoklund Olesen35163e22011-10-12 01:24:51 +00002269 if (!isLegalRC(RC))
2270 continue;
Wesley Peck527da1b2010-11-23 03:31:01 +00002271
2272 for (TargetRegisterClass::iterator I = RC->begin(), E = RC->end();
Chris Lattner7ad77df2006-02-22 00:56:39 +00002273 I != E; ++I) {
Hal Finkel943f76d2012-12-18 17:50:58 +00002274 if (RegName.equals_lower(RI->getName(*I))) {
2275 std::pair<unsigned, const TargetRegisterClass*> S =
2276 std::make_pair(*I, RC);
2277
2278 // If this register class has the requested value type, return it,
2279 // otherwise keep searching and return the first class found
2280 // if no other is found which explicitly has the requested type.
2281 if (RC->hasType(VT))
2282 return S;
2283 else if (!R.second)
2284 R = S;
2285 }
Chris Lattner7ad77df2006-02-22 00:56:39 +00002286 }
Chris Lattner32fef532006-01-26 20:37:03 +00002287 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002288
Hal Finkel943f76d2012-12-18 17:50:58 +00002289 return R;
Chris Lattner32fef532006-01-26 20:37:03 +00002290}
Evan Chengaf598d22006-03-13 23:18:16 +00002291
2292//===----------------------------------------------------------------------===//
Chris Lattner47935152008-04-27 00:09:47 +00002293// Constraint Selection.
2294
Chris Lattner860df6e2008-10-17 16:47:46 +00002295/// isMatchingInputConstraint - Return true of this is an input operand that is
2296/// a matching constraint like "4".
2297bool TargetLowering::AsmOperandInfo::isMatchingInputConstraint() const {
Chris Lattneref890172008-10-17 16:21:11 +00002298 assert(!ConstraintCode.empty() && "No known constraint!");
Guy Benyei83c74e92013-02-12 21:21:59 +00002299 return isdigit(static_cast<unsigned char>(ConstraintCode[0]));
Chris Lattneref890172008-10-17 16:21:11 +00002300}
2301
2302/// getMatchedOperand - If this is an input matching constraint, this method
2303/// returns the output operand it matches.
2304unsigned TargetLowering::AsmOperandInfo::getMatchedOperand() const {
2305 assert(!ConstraintCode.empty() && "No known constraint!");
2306 return atoi(ConstraintCode.c_str());
2307}
2308
Wesley Peck527da1b2010-11-23 03:31:01 +00002309
John Thompson1094c802010-09-13 18:15:37 +00002310/// ParseConstraints - Split up the constraint string from the inline
2311/// assembly value into the specific constraints and their prefixes,
2312/// and also tie in the associated operand values.
2313/// If this returns an empty vector, and if the constraint string itself
2314/// isn't empty, there was an error parsing.
Eric Christopher11e4df72015-02-26 22:38:43 +00002315TargetLowering::AsmOperandInfoVector
Mehdi Amini8ac7a9d2015-07-07 19:07:19 +00002316TargetLowering::ParseConstraints(const DataLayout &DL,
2317 const TargetRegisterInfo *TRI,
Eric Christopher11e4df72015-02-26 22:38:43 +00002318 ImmutableCallSite CS) const {
John Thompson1094c802010-09-13 18:15:37 +00002319 /// ConstraintOperands - Information about all of the constraints.
John Thompsone8360b72010-10-29 17:29:13 +00002320 AsmOperandInfoVector ConstraintOperands;
John Thompson1094c802010-09-13 18:15:37 +00002321 const InlineAsm *IA = cast<InlineAsm>(CS.getCalledValue());
John Thompsonc467aa22010-09-21 22:04:54 +00002322 unsigned maCount = 0; // Largest number of multiple alternative constraints.
John Thompson1094c802010-09-13 18:15:37 +00002323
2324 // Do a prepass over the constraints, canonicalizing them, and building up the
2325 // ConstraintOperands list.
John Thompson1094c802010-09-13 18:15:37 +00002326 unsigned ArgNo = 0; // ArgNo - The argument of the CallInst.
2327 unsigned ResNo = 0; // ResNo - The result number of the next output.
2328
Benjamin Kramere12a6ba2014-10-03 18:33:16 +00002329 for (InlineAsm::ConstraintInfo &CI : IA->ParseConstraints()) {
2330 ConstraintOperands.emplace_back(std::move(CI));
John Thompson1094c802010-09-13 18:15:37 +00002331 AsmOperandInfo &OpInfo = ConstraintOperands.back();
2332
John Thompsonc467aa22010-09-21 22:04:54 +00002333 // Update multiple alternative constraint count.
2334 if (OpInfo.multipleAlternatives.size() > maCount)
2335 maCount = OpInfo.multipleAlternatives.size();
2336
John Thompsone8360b72010-10-29 17:29:13 +00002337 OpInfo.ConstraintVT = MVT::Other;
John Thompson1094c802010-09-13 18:15:37 +00002338
2339 // Compute the value type for each operand.
2340 switch (OpInfo.Type) {
2341 case InlineAsm::isOutput:
2342 // Indirect outputs just consume an argument.
2343 if (OpInfo.isIndirect) {
2344 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
2345 break;
2346 }
2347
2348 // The return value of the call is this value. As such, there is no
2349 // corresponding argument.
2350 assert(!CS.getType()->isVoidTy() &&
2351 "Bad inline asm!");
Chris Lattner229907c2011-07-18 04:54:35 +00002352 if (StructType *STy = dyn_cast<StructType>(CS.getType())) {
Mehdi Amini44ede332015-07-09 02:09:04 +00002353 OpInfo.ConstraintVT =
2354 getSimpleValueType(DL, STy->getElementType(ResNo));
John Thompson1094c802010-09-13 18:15:37 +00002355 } else {
2356 assert(ResNo == 0 && "Asm only has one result!");
Mehdi Amini44ede332015-07-09 02:09:04 +00002357 OpInfo.ConstraintVT = getSimpleValueType(DL, CS.getType());
John Thompson1094c802010-09-13 18:15:37 +00002358 }
2359 ++ResNo;
2360 break;
2361 case InlineAsm::isInput:
2362 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
2363 break;
2364 case InlineAsm::isClobber:
2365 // Nothing to do.
2366 break;
2367 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002368
John Thompsone8360b72010-10-29 17:29:13 +00002369 if (OpInfo.CallOperandVal) {
Chris Lattner229907c2011-07-18 04:54:35 +00002370 llvm::Type *OpTy = OpInfo.CallOperandVal->getType();
John Thompsone8360b72010-10-29 17:29:13 +00002371 if (OpInfo.isIndirect) {
Chris Lattner229907c2011-07-18 04:54:35 +00002372 llvm::PointerType *PtrTy = dyn_cast<PointerType>(OpTy);
John Thompsone8360b72010-10-29 17:29:13 +00002373 if (!PtrTy)
2374 report_fatal_error("Indirect operand for inline asm not a pointer!");
2375 OpTy = PtrTy->getElementType();
2376 }
Eric Christopher5bbb2bd2011-06-17 20:41:29 +00002377
Eric Christopher44804282011-05-09 20:04:43 +00002378 // Look for vector wrapped in a struct. e.g. { <16 x i8> }.
Chris Lattner229907c2011-07-18 04:54:35 +00002379 if (StructType *STy = dyn_cast<StructType>(OpTy))
Eric Christopher44804282011-05-09 20:04:43 +00002380 if (STy->getNumElements() == 1)
2381 OpTy = STy->getElementType(0);
2382
John Thompsone8360b72010-10-29 17:29:13 +00002383 // If OpTy is not a single value, it may be a struct/union that we
2384 // can tile with integers.
2385 if (!OpTy->isSingleValueType() && OpTy->isSized()) {
Mehdi Amini8ac7a9d2015-07-07 19:07:19 +00002386 unsigned BitSize = DL.getTypeSizeInBits(OpTy);
John Thompsone8360b72010-10-29 17:29:13 +00002387 switch (BitSize) {
2388 default: break;
2389 case 1:
2390 case 8:
2391 case 16:
2392 case 32:
2393 case 64:
2394 case 128:
Dale Johannesenf11ea9c2010-11-09 01:15:07 +00002395 OpInfo.ConstraintVT =
Patrik Hagglundf9934612012-12-19 15:19:11 +00002396 MVT::getVT(IntegerType::get(OpTy->getContext(), BitSize), true);
John Thompsone8360b72010-10-29 17:29:13 +00002397 break;
2398 }
Micah Villmow89021e42012-10-09 16:06:12 +00002399 } else if (PointerType *PT = dyn_cast<PointerType>(OpTy)) {
Mehdi Amini8ac7a9d2015-07-07 19:07:19 +00002400 unsigned PtrSize = DL.getPointerSizeInBits(PT->getAddressSpace());
Matt Arsenaulta98c3b12013-10-10 19:09:05 +00002401 OpInfo.ConstraintVT = MVT::getIntegerVT(PtrSize);
John Thompsone8360b72010-10-29 17:29:13 +00002402 } else {
Patrik Hagglundf9934612012-12-19 15:19:11 +00002403 OpInfo.ConstraintVT = MVT::getVT(OpTy, true);
John Thompsone8360b72010-10-29 17:29:13 +00002404 }
2405 }
John Thompson1094c802010-09-13 18:15:37 +00002406 }
2407
2408 // If we have multiple alternative constraints, select the best alternative.
Alexander Kornienko8c0809c2015-01-15 11:41:30 +00002409 if (!ConstraintOperands.empty()) {
John Thompson1094c802010-09-13 18:15:37 +00002410 if (maCount) {
2411 unsigned bestMAIndex = 0;
2412 int bestWeight = -1;
2413 // weight: -1 = invalid match, and 0 = so-so match to 5 = good match.
2414 int weight = -1;
2415 unsigned maIndex;
2416 // Compute the sums of the weights for each alternative, keeping track
2417 // of the best (highest weight) one so far.
2418 for (maIndex = 0; maIndex < maCount; ++maIndex) {
2419 int weightSum = 0;
2420 for (unsigned cIndex = 0, eIndex = ConstraintOperands.size();
2421 cIndex != eIndex; ++cIndex) {
2422 AsmOperandInfo& OpInfo = ConstraintOperands[cIndex];
2423 if (OpInfo.Type == InlineAsm::isClobber)
2424 continue;
John Thompson1094c802010-09-13 18:15:37 +00002425
John Thompsone8360b72010-10-29 17:29:13 +00002426 // If this is an output operand with a matching input operand,
2427 // look up the matching input. If their types mismatch, e.g. one
2428 // is an integer, the other is floating point, or their sizes are
2429 // different, flag it as an maCantMatch.
John Thompson1094c802010-09-13 18:15:37 +00002430 if (OpInfo.hasMatchingInput()) {
2431 AsmOperandInfo &Input = ConstraintOperands[OpInfo.MatchingInput];
John Thompson1094c802010-09-13 18:15:37 +00002432 if (OpInfo.ConstraintVT != Input.ConstraintVT) {
2433 if ((OpInfo.ConstraintVT.isInteger() !=
2434 Input.ConstraintVT.isInteger()) ||
2435 (OpInfo.ConstraintVT.getSizeInBits() !=
2436 Input.ConstraintVT.getSizeInBits())) {
2437 weightSum = -1; // Can't match.
2438 break;
2439 }
John Thompson1094c802010-09-13 18:15:37 +00002440 }
2441 }
John Thompson1094c802010-09-13 18:15:37 +00002442 weight = getMultipleConstraintMatchWeight(OpInfo, maIndex);
2443 if (weight == -1) {
2444 weightSum = -1;
2445 break;
2446 }
2447 weightSum += weight;
2448 }
2449 // Update best.
2450 if (weightSum > bestWeight) {
2451 bestWeight = weightSum;
2452 bestMAIndex = maIndex;
2453 }
2454 }
2455
2456 // Now select chosen alternative in each constraint.
2457 for (unsigned cIndex = 0, eIndex = ConstraintOperands.size();
2458 cIndex != eIndex; ++cIndex) {
2459 AsmOperandInfo& cInfo = ConstraintOperands[cIndex];
2460 if (cInfo.Type == InlineAsm::isClobber)
2461 continue;
2462 cInfo.selectAlternative(bestMAIndex);
2463 }
2464 }
2465 }
2466
2467 // Check and hook up tied operands, choose constraint code to use.
2468 for (unsigned cIndex = 0, eIndex = ConstraintOperands.size();
2469 cIndex != eIndex; ++cIndex) {
2470 AsmOperandInfo& OpInfo = ConstraintOperands[cIndex];
Wesley Peck527da1b2010-11-23 03:31:01 +00002471
John Thompson1094c802010-09-13 18:15:37 +00002472 // If this is an output operand with a matching input operand, look up the
2473 // matching input. If their types mismatch, e.g. one is an integer, the
2474 // other is floating point, or their sizes are different, flag it as an
2475 // error.
2476 if (OpInfo.hasMatchingInput()) {
2477 AsmOperandInfo &Input = ConstraintOperands[OpInfo.MatchingInput];
John Thompsone8360b72010-10-29 17:29:13 +00002478
John Thompson1094c802010-09-13 18:15:37 +00002479 if (OpInfo.ConstraintVT != Input.ConstraintVT) {
Eric Christopher11e4df72015-02-26 22:38:43 +00002480 std::pair<unsigned, const TargetRegisterClass *> MatchRC =
2481 getRegForInlineAsmConstraint(TRI, OpInfo.ConstraintCode,
2482 OpInfo.ConstraintVT);
2483 std::pair<unsigned, const TargetRegisterClass *> InputRC =
2484 getRegForInlineAsmConstraint(TRI, Input.ConstraintCode,
2485 Input.ConstraintVT);
John Thompson1094c802010-09-13 18:15:37 +00002486 if ((OpInfo.ConstraintVT.isInteger() !=
2487 Input.ConstraintVT.isInteger()) ||
Eric Christopher92464be2011-07-14 20:13:52 +00002488 (MatchRC.second != InputRC.second)) {
John Thompson1094c802010-09-13 18:15:37 +00002489 report_fatal_error("Unsupported asm: input constraint"
2490 " with a matching output constraint of"
2491 " incompatible type!");
2492 }
John Thompson1094c802010-09-13 18:15:37 +00002493 }
John Thompsone8360b72010-10-29 17:29:13 +00002494
John Thompson1094c802010-09-13 18:15:37 +00002495 }
2496 }
2497
2498 return ConstraintOperands;
2499}
2500
Chris Lattneref890172008-10-17 16:21:11 +00002501
Chris Lattner47935152008-04-27 00:09:47 +00002502/// getConstraintGenerality - Return an integer indicating how general CT
2503/// is.
2504static unsigned getConstraintGenerality(TargetLowering::ConstraintType CT) {
2505 switch (CT) {
Chris Lattner47935152008-04-27 00:09:47 +00002506 case TargetLowering::C_Other:
2507 case TargetLowering::C_Unknown:
2508 return 0;
2509 case TargetLowering::C_Register:
2510 return 1;
2511 case TargetLowering::C_RegisterClass:
2512 return 2;
2513 case TargetLowering::C_Memory:
2514 return 3;
2515 }
Chandler Carruthf3e85022012-01-10 18:08:01 +00002516 llvm_unreachable("Invalid constraint type");
Chris Lattner47935152008-04-27 00:09:47 +00002517}
2518
John Thompsone8360b72010-10-29 17:29:13 +00002519/// Examine constraint type and operand type and determine a weight value.
John Thompson1094c802010-09-13 18:15:37 +00002520/// This object must already have been set up with the operand type
2521/// and the current alternative constraint selected.
John Thompsone8360b72010-10-29 17:29:13 +00002522TargetLowering::ConstraintWeight
2523 TargetLowering::getMultipleConstraintMatchWeight(
John Thompson1094c802010-09-13 18:15:37 +00002524 AsmOperandInfo &info, int maIndex) const {
John Thompsone8360b72010-10-29 17:29:13 +00002525 InlineAsm::ConstraintCodeVector *rCodes;
John Thompsonc467aa22010-09-21 22:04:54 +00002526 if (maIndex >= (int)info.multipleAlternatives.size())
2527 rCodes = &info.Codes;
2528 else
2529 rCodes = &info.multipleAlternatives[maIndex].Codes;
John Thompsone8360b72010-10-29 17:29:13 +00002530 ConstraintWeight BestWeight = CW_Invalid;
John Thompson1094c802010-09-13 18:15:37 +00002531
2532 // Loop over the options, keeping track of the most general one.
John Thompsonc467aa22010-09-21 22:04:54 +00002533 for (unsigned i = 0, e = rCodes->size(); i != e; ++i) {
John Thompsone8360b72010-10-29 17:29:13 +00002534 ConstraintWeight weight =
2535 getSingleConstraintMatchWeight(info, (*rCodes)[i].c_str());
John Thompson1094c802010-09-13 18:15:37 +00002536 if (weight > BestWeight)
2537 BestWeight = weight;
2538 }
2539
2540 return BestWeight;
2541}
2542
John Thompsone8360b72010-10-29 17:29:13 +00002543/// Examine constraint type and operand type and determine a weight value.
John Thompson1094c802010-09-13 18:15:37 +00002544/// This object must already have been set up with the operand type
2545/// and the current alternative constraint selected.
John Thompsone8360b72010-10-29 17:29:13 +00002546TargetLowering::ConstraintWeight
2547 TargetLowering::getSingleConstraintMatchWeight(
John Thompson1094c802010-09-13 18:15:37 +00002548 AsmOperandInfo &info, const char *constraint) const {
John Thompsone8360b72010-10-29 17:29:13 +00002549 ConstraintWeight weight = CW_Invalid;
John Thompson1094c802010-09-13 18:15:37 +00002550 Value *CallOperandVal = info.CallOperandVal;
2551 // If we don't have a value, we can't do a match,
2552 // but allow it at the lowest weight.
Craig Topperc0196b12014-04-14 00:51:57 +00002553 if (!CallOperandVal)
John Thompsone8360b72010-10-29 17:29:13 +00002554 return CW_Default;
John Thompson1094c802010-09-13 18:15:37 +00002555 // Look at the constraint type.
2556 switch (*constraint) {
2557 case 'i': // immediate integer.
2558 case 'n': // immediate integer with a known value.
John Thompsone8360b72010-10-29 17:29:13 +00002559 if (isa<ConstantInt>(CallOperandVal))
2560 weight = CW_Constant;
John Thompson1094c802010-09-13 18:15:37 +00002561 break;
2562 case 's': // non-explicit intregal immediate.
John Thompsone8360b72010-10-29 17:29:13 +00002563 if (isa<GlobalValue>(CallOperandVal))
2564 weight = CW_Constant;
John Thompson1094c802010-09-13 18:15:37 +00002565 break;
John Thompsone8360b72010-10-29 17:29:13 +00002566 case 'E': // immediate float if host format.
2567 case 'F': // immediate float.
2568 if (isa<ConstantFP>(CallOperandVal))
2569 weight = CW_Constant;
2570 break;
2571 case '<': // memory operand with autodecrement.
2572 case '>': // memory operand with autoincrement.
John Thompson1094c802010-09-13 18:15:37 +00002573 case 'm': // memory operand.
2574 case 'o': // offsettable memory operand
2575 case 'V': // non-offsettable memory operand
John Thompsone8360b72010-10-29 17:29:13 +00002576 weight = CW_Memory;
John Thompson1094c802010-09-13 18:15:37 +00002577 break;
John Thompsone8360b72010-10-29 17:29:13 +00002578 case 'r': // general register.
John Thompson1094c802010-09-13 18:15:37 +00002579 case 'g': // general register, memory operand or immediate integer.
John Thompsone8360b72010-10-29 17:29:13 +00002580 // note: Clang converts "g" to "imr".
2581 if (CallOperandVal->getType()->isIntegerTy())
2582 weight = CW_Register;
John Thompson1094c802010-09-13 18:15:37 +00002583 break;
John Thompsone8360b72010-10-29 17:29:13 +00002584 case 'X': // any operand.
John Thompson1094c802010-09-13 18:15:37 +00002585 default:
John Thompsone8360b72010-10-29 17:29:13 +00002586 weight = CW_Default;
John Thompson1094c802010-09-13 18:15:37 +00002587 break;
2588 }
2589 return weight;
2590}
2591
Chris Lattner47935152008-04-27 00:09:47 +00002592/// ChooseConstraint - If there are multiple different constraints that we
2593/// could pick for this operand (e.g. "imr") try to pick the 'best' one.
Chris Lattner58b9ece2008-04-27 01:49:46 +00002594/// This is somewhat tricky: constraints fall into four classes:
Chris Lattner47935152008-04-27 00:09:47 +00002595/// Other -> immediates and magic values
2596/// Register -> one specific register
2597/// RegisterClass -> a group of regs
2598/// Memory -> memory
2599/// Ideally, we would pick the most specific constraint possible: if we have
2600/// something that fits into a register, we would pick it. The problem here
2601/// is that if we have something that could either be in a register or in
2602/// memory that use of the register could cause selection of *other*
2603/// operands to fail: they might only succeed if we pick memory. Because of
2604/// this the heuristic we use is:
2605///
2606/// 1) If there is an 'other' constraint, and if the operand is valid for
2607/// that constraint, use it. This makes us take advantage of 'i'
2608/// constraints when available.
2609/// 2) Otherwise, pick the most general constraint present. This prefers
2610/// 'm' over 'r', for example.
2611///
2612static void ChooseConstraint(TargetLowering::AsmOperandInfo &OpInfo,
Dale Johannesence97d552010-06-25 21:55:36 +00002613 const TargetLowering &TLI,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002614 SDValue Op, SelectionDAG *DAG) {
Chris Lattner47935152008-04-27 00:09:47 +00002615 assert(OpInfo.Codes.size() > 1 && "Doesn't have multiple constraint options");
2616 unsigned BestIdx = 0;
2617 TargetLowering::ConstraintType BestType = TargetLowering::C_Unknown;
2618 int BestGenerality = -1;
Dale Johannesen17feb072010-06-28 22:09:45 +00002619
Chris Lattner47935152008-04-27 00:09:47 +00002620 // Loop over the options, keeping track of the most general one.
2621 for (unsigned i = 0, e = OpInfo.Codes.size(); i != e; ++i) {
2622 TargetLowering::ConstraintType CType =
2623 TLI.getConstraintType(OpInfo.Codes[i]);
Dale Johannesen17feb072010-06-28 22:09:45 +00002624
Chris Lattner22379732008-04-27 00:37:18 +00002625 // If this is an 'other' constraint, see if the operand is valid for it.
2626 // For example, on X86 we might have an 'rI' constraint. If the operand
2627 // is an integer in the range [0..31] we want to use I (saving a load
2628 // of a register), otherwise we must use 'r'.
Gabor Greiff304a7a2008-08-28 21:40:38 +00002629 if (CType == TargetLowering::C_Other && Op.getNode()) {
Chris Lattner22379732008-04-27 00:37:18 +00002630 assert(OpInfo.Codes[i].size() == 1 &&
2631 "Unhandled multi-letter 'other' constraint");
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002632 std::vector<SDValue> ResultOps;
Eric Christopherde9399b2011-06-02 23:16:42 +00002633 TLI.LowerAsmOperandForConstraint(Op, OpInfo.Codes[i],
Chris Lattner22379732008-04-27 00:37:18 +00002634 ResultOps, *DAG);
2635 if (!ResultOps.empty()) {
2636 BestType = CType;
2637 BestIdx = i;
2638 break;
2639 }
2640 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002641
Dale Johannesen17feb072010-06-28 22:09:45 +00002642 // Things with matching constraints can only be registers, per gcc
2643 // documentation. This mainly affects "g" constraints.
2644 if (CType == TargetLowering::C_Memory && OpInfo.hasMatchingInput())
2645 continue;
Wesley Peck527da1b2010-11-23 03:31:01 +00002646
Chris Lattner47935152008-04-27 00:09:47 +00002647 // This constraint letter is more general than the previous one, use it.
2648 int Generality = getConstraintGenerality(CType);
2649 if (Generality > BestGenerality) {
2650 BestType = CType;
2651 BestIdx = i;
2652 BestGenerality = Generality;
2653 }
2654 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002655
Chris Lattner47935152008-04-27 00:09:47 +00002656 OpInfo.ConstraintCode = OpInfo.Codes[BestIdx];
2657 OpInfo.ConstraintType = BestType;
2658}
2659
2660/// ComputeConstraintToUse - Determines the constraint code and constraint
2661/// type to use for the specific AsmOperandInfo, setting
2662/// OpInfo.ConstraintCode and OpInfo.ConstraintType.
Chris Lattner22379732008-04-27 00:37:18 +00002663void TargetLowering::ComputeConstraintToUse(AsmOperandInfo &OpInfo,
Wesley Peck527da1b2010-11-23 03:31:01 +00002664 SDValue Op,
Chris Lattner22379732008-04-27 00:37:18 +00002665 SelectionDAG *DAG) const {
Chris Lattner47935152008-04-27 00:09:47 +00002666 assert(!OpInfo.Codes.empty() && "Must have at least one constraint");
Wesley Peck527da1b2010-11-23 03:31:01 +00002667
Chris Lattner47935152008-04-27 00:09:47 +00002668 // Single-letter constraints ('r') are very common.
2669 if (OpInfo.Codes.size() == 1) {
2670 OpInfo.ConstraintCode = OpInfo.Codes[0];
2671 OpInfo.ConstraintType = getConstraintType(OpInfo.ConstraintCode);
2672 } else {
Dale Johannesence97d552010-06-25 21:55:36 +00002673 ChooseConstraint(OpInfo, *this, Op, DAG);
Chris Lattner47935152008-04-27 00:09:47 +00002674 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002675
Chris Lattner47935152008-04-27 00:09:47 +00002676 // 'X' matches anything.
2677 if (OpInfo.ConstraintCode == "X" && OpInfo.CallOperandVal) {
2678 // Labels and constants are handled elsewhere ('X' is the only thing
Dale Johannesen4e331152009-07-07 23:26:33 +00002679 // that matches labels). For Functions, the type here is the type of
Dale Johannesenade297d2009-07-20 23:27:39 +00002680 // the result, which is not what we want to look at; leave them alone.
2681 Value *v = OpInfo.CallOperandVal;
Dale Johannesen4e331152009-07-07 23:26:33 +00002682 if (isa<BasicBlock>(v) || isa<ConstantInt>(v) || isa<Function>(v)) {
2683 OpInfo.CallOperandVal = v;
Chris Lattner47935152008-04-27 00:09:47 +00002684 return;
Dale Johannesen4e331152009-07-07 23:26:33 +00002685 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002686
Chris Lattner47935152008-04-27 00:09:47 +00002687 // Otherwise, try to resolve it to something we know about by looking at
2688 // the actual operand type.
2689 if (const char *Repl = LowerXConstraint(OpInfo.ConstraintVT)) {
2690 OpInfo.ConstraintCode = Repl;
2691 OpInfo.ConstraintType = getConstraintType(OpInfo.ConstraintCode);
2692 }
2693 }
2694}
2695
David Majnemer0fc86702013-06-08 23:51:45 +00002696/// \brief Given an exact SDIV by a constant, create a multiplication
Benjamin Kramer9960a252011-07-08 10:31:30 +00002697/// with the multiplicative inverse of the constant.
Benjamin Kramer5b455f02015-06-27 20:33:26 +00002698static SDValue BuildExactSDIV(const TargetLowering &TLI, SDValue Op1, APInt d,
2699 SDLoc dl, SelectionDAG &DAG,
2700 std::vector<SDNode *> &Created) {
Benjamin Kramer9960a252011-07-08 10:31:30 +00002701 assert(d != 0 && "Division by zero!");
2702
2703 // Shift the value upfront if it is even, so the LSB is one.
2704 unsigned ShAmt = d.countTrailingZeros();
2705 if (ShAmt) {
2706 // TODO: For UDIV use SRL instead of SRA.
NAKAMURA Takumie4529982015-05-06 14:03:22 +00002707 SDValue Amt =
Mehdi Amini9639d652015-07-09 02:09:20 +00002708 DAG.getConstant(ShAmt, dl, TLI.getShiftAmountTy(Op1.getValueType(),
2709 DAG.getDataLayout()));
Sanjay Patelf1340482015-06-16 16:25:43 +00002710 SDNodeFlags Flags;
2711 Flags.setExact(true);
2712 Op1 = DAG.getNode(ISD::SRA, dl, Op1.getValueType(), Op1, Amt, &Flags);
Benjamin Kramer5b455f02015-06-27 20:33:26 +00002713 Created.push_back(Op1.getNode());
Benjamin Kramer9960a252011-07-08 10:31:30 +00002714 d = d.ashr(ShAmt);
2715 }
2716
2717 // Calculate the multiplicative inverse, using Newton's method.
2718 APInt t, xn = d;
2719 while ((t = d*xn) != 1)
2720 xn *= APInt(d.getBitWidth(), 2) - t;
2721
Benjamin Kramer5b455f02015-06-27 20:33:26 +00002722 SDValue Op2 = DAG.getConstant(xn, dl, Op1.getValueType());
2723 SDValue Mul = DAG.getNode(ISD::MUL, dl, Op1.getValueType(), Op1, Op2);
2724 Created.push_back(Mul.getNode());
2725 return Mul;
Benjamin Kramer9960a252011-07-08 10:31:30 +00002726}
2727
David Majnemer0fc86702013-06-08 23:51:45 +00002728/// \brief Given an ISD::SDIV node expressing a divide by constant,
Andrew Lenharth1dc9ec52006-05-16 17:42:15 +00002729/// return a DAG expression to select that will generate the same value by
Sanjay Patelbb292212014-09-15 19:47:44 +00002730/// multiplying by a magic number.
2731/// Ref: "Hacker's Delight" or "The PowerPC Compiler Writer's Guide".
Benjamin Kramer4dae5982014-04-26 12:06:28 +00002732SDValue TargetLowering::BuildSDIV(SDNode *N, const APInt &Divisor,
2733 SelectionDAG &DAG, bool IsAfterLegalization,
2734 std::vector<SDNode *> *Created) const {
Sanjay Pateld4f4c4e2014-09-15 21:52:51 +00002735 assert(Created && "No vector to hold sdiv ops.");
2736
Owen Anderson53aa7a92009-08-10 22:56:29 +00002737 EVT VT = N->getValueType(0);
Andrew Trickef9de2a2013-05-25 02:42:55 +00002738 SDLoc dl(N);
Wesley Peck527da1b2010-11-23 03:31:01 +00002739
Andrew Lenharth1dc9ec52006-05-16 17:42:15 +00002740 // Check to see if we can do this.
Eli Friedmanc8228d22008-11-30 06:35:39 +00002741 // FIXME: We should be more aggressive here.
2742 if (!isTypeLegal(VT))
2743 return SDValue();
Wesley Peck527da1b2010-11-23 03:31:01 +00002744
Benjamin Kramer5b455f02015-06-27 20:33:26 +00002745 // If the sdiv has an 'exact' bit we can use a simpler lowering.
2746 if (cast<BinaryWithFlagsSDNode>(N)->Flags.hasExact())
2747 return BuildExactSDIV(*this, N->getOperand(0), Divisor, dl, DAG, *Created);
2748
Benjamin Kramer4dae5982014-04-26 12:06:28 +00002749 APInt::ms magics = Divisor.magic();
Wesley Peck527da1b2010-11-23 03:31:01 +00002750
Andrew Lenharth1dc9ec52006-05-16 17:42:15 +00002751 // Multiply the numerator (operand 0) by the magic value
Eli Friedmanc8228d22008-11-30 06:35:39 +00002752 // FIXME: We should support doing a MUL in a wider type
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002753 SDValue Q;
Richard Osborne561fac42011-11-07 17:09:05 +00002754 if (IsAfterLegalization ? isOperationLegal(ISD::MULHS, VT) :
2755 isOperationLegalOrCustom(ISD::MULHS, VT))
Dale Johannesenf1163e92009-02-03 00:47:48 +00002756 Q = DAG.getNode(ISD::MULHS, dl, VT, N->getOperand(0),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002757 DAG.getConstant(magics.m, dl, VT));
Richard Osborne561fac42011-11-07 17:09:05 +00002758 else if (IsAfterLegalization ? isOperationLegal(ISD::SMUL_LOHI, VT) :
2759 isOperationLegalOrCustom(ISD::SMUL_LOHI, VT))
Dale Johannesenf1163e92009-02-03 00:47:48 +00002760 Q = SDValue(DAG.getNode(ISD::SMUL_LOHI, dl, DAG.getVTList(VT, VT),
Dan Gohmana1603612007-10-08 18:33:35 +00002761 N->getOperand(0),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002762 DAG.getConstant(magics.m, dl, VT)).getNode(), 1);
Dan Gohmana1603612007-10-08 18:33:35 +00002763 else
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002764 return SDValue(); // No mulhs or equvialent
Andrew Lenharth1dc9ec52006-05-16 17:42:15 +00002765 // If d > 0 and m < 0, add the numerator
Benjamin Kramer4dae5982014-04-26 12:06:28 +00002766 if (Divisor.isStrictlyPositive() && magics.m.isNegative()) {
Dale Johannesenf1163e92009-02-03 00:47:48 +00002767 Q = DAG.getNode(ISD::ADD, dl, VT, Q, N->getOperand(0));
Sanjay Pateld4f4c4e2014-09-15 21:52:51 +00002768 Created->push_back(Q.getNode());
Andrew Lenharth1dc9ec52006-05-16 17:42:15 +00002769 }
2770 // If d < 0 and m > 0, subtract the numerator.
Benjamin Kramer4dae5982014-04-26 12:06:28 +00002771 if (Divisor.isNegative() && magics.m.isStrictlyPositive()) {
Dale Johannesenf1163e92009-02-03 00:47:48 +00002772 Q = DAG.getNode(ISD::SUB, dl, VT, Q, N->getOperand(0));
Sanjay Pateld4f4c4e2014-09-15 21:52:51 +00002773 Created->push_back(Q.getNode());
Andrew Lenharth1dc9ec52006-05-16 17:42:15 +00002774 }
Mehdi Amini9639d652015-07-09 02:09:20 +00002775 auto &DL = DAG.getDataLayout();
Andrew Lenharth1dc9ec52006-05-16 17:42:15 +00002776 // Shift right algebraic if shift value is nonzero
2777 if (magics.s > 0) {
Mehdi Amini9639d652015-07-09 02:09:20 +00002778 Q = DAG.getNode(
2779 ISD::SRA, dl, VT, Q,
2780 DAG.getConstant(magics.s, dl, getShiftAmountTy(Q.getValueType(), DL)));
Sanjay Pateld4f4c4e2014-09-15 21:52:51 +00002781 Created->push_back(Q.getNode());
Andrew Lenharth1dc9ec52006-05-16 17:42:15 +00002782 }
2783 // Extract the sign bit and add it to the quotient
Mehdi Amini9639d652015-07-09 02:09:20 +00002784 SDValue T =
2785 DAG.getNode(ISD::SRL, dl, VT, Q,
2786 DAG.getConstant(VT.getScalarSizeInBits() - 1, dl,
2787 getShiftAmountTy(Q.getValueType(), DL)));
Sanjay Pateld4f4c4e2014-09-15 21:52:51 +00002788 Created->push_back(T.getNode());
Dale Johannesenf1163e92009-02-03 00:47:48 +00002789 return DAG.getNode(ISD::ADD, dl, VT, Q, T);
Andrew Lenharth1dc9ec52006-05-16 17:42:15 +00002790}
2791
David Majnemer0fc86702013-06-08 23:51:45 +00002792/// \brief Given an ISD::UDIV node expressing a divide by constant,
Andrew Lenharth1dc9ec52006-05-16 17:42:15 +00002793/// return a DAG expression to select that will generate the same value by
Sanjay Patelbb292212014-09-15 19:47:44 +00002794/// multiplying by a magic number.
2795/// Ref: "Hacker's Delight" or "The PowerPC Compiler Writer's Guide".
Benjamin Kramer4dae5982014-04-26 12:06:28 +00002796SDValue TargetLowering::BuildUDIV(SDNode *N, const APInt &Divisor,
2797 SelectionDAG &DAG, bool IsAfterLegalization,
2798 std::vector<SDNode *> *Created) const {
Sanjay Pateld4f4c4e2014-09-15 21:52:51 +00002799 assert(Created && "No vector to hold udiv ops.");
NAKAMURA Takumif51a34e2014-10-29 15:23:11 +00002800
Owen Anderson53aa7a92009-08-10 22:56:29 +00002801 EVT VT = N->getValueType(0);
Andrew Trickef9de2a2013-05-25 02:42:55 +00002802 SDLoc dl(N);
Mehdi Amini9639d652015-07-09 02:09:20 +00002803 auto &DL = DAG.getDataLayout();
Eli Friedman1b7fc152008-11-30 06:02:26 +00002804
Andrew Lenharth1dc9ec52006-05-16 17:42:15 +00002805 // Check to see if we can do this.
Eli Friedman1b7fc152008-11-30 06:02:26 +00002806 // FIXME: We should be more aggressive here.
2807 if (!isTypeLegal(VT))
2808 return SDValue();
2809
2810 // FIXME: We should use a narrower constant when the upper
2811 // bits are known to be zero.
Benjamin Kramer4dae5982014-04-26 12:06:28 +00002812 APInt::mu magics = Divisor.magicu();
Benjamin Kramercfcea122011-03-17 20:39:14 +00002813
2814 SDValue Q = N->getOperand(0);
2815
2816 // If the divisor is even, we can avoid using the expensive fixup by shifting
2817 // the divided value upfront.
Benjamin Kramer4dae5982014-04-26 12:06:28 +00002818 if (magics.a != 0 && !Divisor[0]) {
2819 unsigned Shift = Divisor.countTrailingZeros();
Mehdi Amini9639d652015-07-09 02:09:20 +00002820 Q = DAG.getNode(
2821 ISD::SRL, dl, VT, Q,
2822 DAG.getConstant(Shift, dl, getShiftAmountTy(Q.getValueType(), DL)));
Sanjay Pateld4f4c4e2014-09-15 21:52:51 +00002823 Created->push_back(Q.getNode());
Benjamin Kramercfcea122011-03-17 20:39:14 +00002824
2825 // Get magic number for the shifted divisor.
Benjamin Kramer4dae5982014-04-26 12:06:28 +00002826 magics = Divisor.lshr(Shift).magicu(Shift);
Benjamin Kramercfcea122011-03-17 20:39:14 +00002827 assert(magics.a == 0 && "Should use cheap fixup now");
2828 }
Eli Friedman1b7fc152008-11-30 06:02:26 +00002829
Andrew Lenharth1dc9ec52006-05-16 17:42:15 +00002830 // Multiply the numerator (operand 0) by the magic value
Eli Friedman1b7fc152008-11-30 06:02:26 +00002831 // FIXME: We should support doing a MUL in a wider type
Richard Osborne561fac42011-11-07 17:09:05 +00002832 if (IsAfterLegalization ? isOperationLegal(ISD::MULHU, VT) :
2833 isOperationLegalOrCustom(ISD::MULHU, VT))
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002834 Q = DAG.getNode(ISD::MULHU, dl, VT, Q, DAG.getConstant(magics.m, dl, VT));
Richard Osborne561fac42011-11-07 17:09:05 +00002835 else if (IsAfterLegalization ? isOperationLegal(ISD::UMUL_LOHI, VT) :
2836 isOperationLegalOrCustom(ISD::UMUL_LOHI, VT))
Benjamin Kramercfcea122011-03-17 20:39:14 +00002837 Q = SDValue(DAG.getNode(ISD::UMUL_LOHI, dl, DAG.getVTList(VT, VT), Q,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002838 DAG.getConstant(magics.m, dl, VT)).getNode(), 1);
Dan Gohmana1603612007-10-08 18:33:35 +00002839 else
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002840 return SDValue(); // No mulhu or equvialent
Sanjay Pateld4f4c4e2014-09-15 21:52:51 +00002841
2842 Created->push_back(Q.getNode());
Andrew Lenharth1dc9ec52006-05-16 17:42:15 +00002843
2844 if (magics.a == 0) {
Benjamin Kramer4dae5982014-04-26 12:06:28 +00002845 assert(magics.s < Divisor.getBitWidth() &&
Eli Friedman1b7fc152008-11-30 06:02:26 +00002846 "We shouldn't generate an undefined shift!");
Mehdi Amini9639d652015-07-09 02:09:20 +00002847 return DAG.getNode(
2848 ISD::SRL, dl, VT, Q,
2849 DAG.getConstant(magics.s, dl, getShiftAmountTy(Q.getValueType(), DL)));
Andrew Lenharth1dc9ec52006-05-16 17:42:15 +00002850 } else {
Dale Johannesenf1163e92009-02-03 00:47:48 +00002851 SDValue NPQ = DAG.getNode(ISD::SUB, dl, VT, N->getOperand(0), Q);
Sanjay Pateld4f4c4e2014-09-15 21:52:51 +00002852 Created->push_back(NPQ.getNode());
Mehdi Amini9639d652015-07-09 02:09:20 +00002853 NPQ = DAG.getNode(
2854 ISD::SRL, dl, VT, NPQ,
2855 DAG.getConstant(1, dl, getShiftAmountTy(NPQ.getValueType(), DL)));
Sanjay Pateld4f4c4e2014-09-15 21:52:51 +00002856 Created->push_back(NPQ.getNode());
Dale Johannesenf1163e92009-02-03 00:47:48 +00002857 NPQ = DAG.getNode(ISD::ADD, dl, VT, NPQ, Q);
Sanjay Pateld4f4c4e2014-09-15 21:52:51 +00002858 Created->push_back(NPQ.getNode());
Mehdi Amini9639d652015-07-09 02:09:20 +00002859 return DAG.getNode(
2860 ISD::SRL, dl, VT, NPQ,
2861 DAG.getConstant(magics.s - 1, dl,
2862 getShiftAmountTy(NPQ.getValueType(), DL)));
Andrew Lenharth1dc9ec52006-05-16 17:42:15 +00002863 }
2864}
Bill Wendling908bf812014-01-06 00:43:20 +00002865
2866bool TargetLowering::
2867verifyReturnAddressArgumentIsConstant(SDValue Op, SelectionDAG &DAG) const {
2868 if (!isa<ConstantSDNode>(Op.getOperand(0))) {
2869 DAG.getContext()->emitError("argument to '__builtin_return_address' must "
2870 "be a constant integer");
2871 return true;
2872 }
2873
2874 return false;
2875}
Tom Stellardb3a7fa22014-04-11 16:11:58 +00002876
2877//===----------------------------------------------------------------------===//
2878// Legalization Utilities
2879//===----------------------------------------------------------------------===//
2880
2881bool TargetLowering::expandMUL(SDNode *N, SDValue &Lo, SDValue &Hi, EVT HiLoVT,
2882 SelectionDAG &DAG, SDValue LL, SDValue LH,
NAKAMURA Takumif51a34e2014-10-29 15:23:11 +00002883 SDValue RL, SDValue RH) const {
Tom Stellardb3a7fa22014-04-11 16:11:58 +00002884 EVT VT = N->getValueType(0);
2885 SDLoc dl(N);
2886
2887 bool HasMULHS = isOperationLegalOrCustom(ISD::MULHS, HiLoVT);
2888 bool HasMULHU = isOperationLegalOrCustom(ISD::MULHU, HiLoVT);
2889 bool HasSMUL_LOHI = isOperationLegalOrCustom(ISD::SMUL_LOHI, HiLoVT);
2890 bool HasUMUL_LOHI = isOperationLegalOrCustom(ISD::UMUL_LOHI, HiLoVT);
2891 if (HasMULHU || HasMULHS || HasUMUL_LOHI || HasSMUL_LOHI) {
2892 unsigned OuterBitSize = VT.getSizeInBits();
2893 unsigned InnerBitSize = HiLoVT.getSizeInBits();
2894 unsigned LHSSB = DAG.ComputeNumSignBits(N->getOperand(0));
2895 unsigned RHSSB = DAG.ComputeNumSignBits(N->getOperand(1));
2896
2897 // LL, LH, RL, and RH must be either all NULL or all set to a value.
2898 assert((LL.getNode() && LH.getNode() && RL.getNode() && RH.getNode()) ||
2899 (!LL.getNode() && !LH.getNode() && !RL.getNode() && !RH.getNode()));
2900
2901 if (!LL.getNode() && !RL.getNode() &&
2902 isOperationLegalOrCustom(ISD::TRUNCATE, HiLoVT)) {
2903 LL = DAG.getNode(ISD::TRUNCATE, dl, HiLoVT, N->getOperand(0));
2904 RL = DAG.getNode(ISD::TRUNCATE, dl, HiLoVT, N->getOperand(1));
2905 }
2906
2907 if (!LL.getNode())
2908 return false;
2909
2910 APInt HighMask = APInt::getHighBitsSet(OuterBitSize, InnerBitSize);
2911 if (DAG.MaskedValueIsZero(N->getOperand(0), HighMask) &&
2912 DAG.MaskedValueIsZero(N->getOperand(1), HighMask)) {
2913 // The inputs are both zero-extended.
2914 if (HasUMUL_LOHI) {
2915 // We can emit a umul_lohi.
NAKAMURA Takumif51a34e2014-10-29 15:23:11 +00002916 Lo = DAG.getNode(ISD::UMUL_LOHI, dl, DAG.getVTList(HiLoVT, HiLoVT), LL,
2917 RL);
Tom Stellardb3a7fa22014-04-11 16:11:58 +00002918 Hi = SDValue(Lo.getNode(), 1);
2919 return true;
2920 }
2921 if (HasMULHU) {
2922 // We can emit a mulhu+mul.
2923 Lo = DAG.getNode(ISD::MUL, dl, HiLoVT, LL, RL);
2924 Hi = DAG.getNode(ISD::MULHU, dl, HiLoVT, LL, RL);
2925 return true;
2926 }
2927 }
2928 if (LHSSB > InnerBitSize && RHSSB > InnerBitSize) {
2929 // The input values are both sign-extended.
2930 if (HasSMUL_LOHI) {
2931 // We can emit a smul_lohi.
NAKAMURA Takumif51a34e2014-10-29 15:23:11 +00002932 Lo = DAG.getNode(ISD::SMUL_LOHI, dl, DAG.getVTList(HiLoVT, HiLoVT), LL,
2933 RL);
Tom Stellardb3a7fa22014-04-11 16:11:58 +00002934 Hi = SDValue(Lo.getNode(), 1);
2935 return true;
2936 }
2937 if (HasMULHS) {
2938 // We can emit a mulhs+mul.
2939 Lo = DAG.getNode(ISD::MUL, dl, HiLoVT, LL, RL);
2940 Hi = DAG.getNode(ISD::MULHS, dl, HiLoVT, LL, RL);
2941 return true;
2942 }
2943 }
2944
2945 if (!LH.getNode() && !RH.getNode() &&
2946 isOperationLegalOrCustom(ISD::SRL, VT) &&
2947 isOperationLegalOrCustom(ISD::TRUNCATE, HiLoVT)) {
Mehdi Amini9639d652015-07-09 02:09:20 +00002948 auto &DL = DAG.getDataLayout();
Tom Stellardb3a7fa22014-04-11 16:11:58 +00002949 unsigned ShiftAmt = VT.getSizeInBits() - HiLoVT.getSizeInBits();
Mehdi Amini9639d652015-07-09 02:09:20 +00002950 SDValue Shift = DAG.getConstant(ShiftAmt, dl, getShiftAmountTy(VT, DL));
Tom Stellardb3a7fa22014-04-11 16:11:58 +00002951 LH = DAG.getNode(ISD::SRL, dl, VT, N->getOperand(0), Shift);
2952 LH = DAG.getNode(ISD::TRUNCATE, dl, HiLoVT, LH);
2953 RH = DAG.getNode(ISD::SRL, dl, VT, N->getOperand(1), Shift);
2954 RH = DAG.getNode(ISD::TRUNCATE, dl, HiLoVT, RH);
2955 }
2956
2957 if (!LH.getNode())
2958 return false;
2959
2960 if (HasUMUL_LOHI) {
2961 // Lo,Hi = umul LHS, RHS.
2962 SDValue UMulLOHI = DAG.getNode(ISD::UMUL_LOHI, dl,
2963 DAG.getVTList(HiLoVT, HiLoVT), LL, RL);
2964 Lo = UMulLOHI;
2965 Hi = UMulLOHI.getValue(1);
2966 RH = DAG.getNode(ISD::MUL, dl, HiLoVT, LL, RH);
2967 LH = DAG.getNode(ISD::MUL, dl, HiLoVT, LH, RL);
2968 Hi = DAG.getNode(ISD::ADD, dl, HiLoVT, Hi, RH);
2969 Hi = DAG.getNode(ISD::ADD, dl, HiLoVT, Hi, LH);
2970 return true;
2971 }
2972 if (HasMULHU) {
2973 Lo = DAG.getNode(ISD::MUL, dl, HiLoVT, LL, RL);
2974 Hi = DAG.getNode(ISD::MULHU, dl, HiLoVT, LL, RL);
2975 RH = DAG.getNode(ISD::MUL, dl, HiLoVT, LL, RH);
2976 LH = DAG.getNode(ISD::MUL, dl, HiLoVT, LH, RL);
2977 Hi = DAG.getNode(ISD::ADD, dl, HiLoVT, Hi, RH);
2978 Hi = DAG.getNode(ISD::ADD, dl, HiLoVT, Hi, LH);
2979 return true;
2980 }
2981 }
2982 return false;
2983}
Jan Veselyeca89d22014-07-10 22:40:18 +00002984
2985bool TargetLowering::expandFP_TO_SINT(SDNode *Node, SDValue &Result,
2986 SelectionDAG &DAG) const {
2987 EVT VT = Node->getOperand(0).getValueType();
2988 EVT NVT = Node->getValueType(0);
2989 SDLoc dl(SDValue(Node, 0));
2990
2991 // FIXME: Only f32 to i64 conversions are supported.
2992 if (VT != MVT::f32 || NVT != MVT::i64)
2993 return false;
2994
2995 // Expand f32 -> i64 conversion
2996 // This algorithm comes from compiler-rt's implementation of fixsfdi:
2997 // https://github.com/llvm-mirror/compiler-rt/blob/master/lib/builtins/fixsfdi.c
2998 EVT IntVT = EVT::getIntegerVT(*DAG.getContext(),
2999 VT.getSizeInBits());
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003000 SDValue ExponentMask = DAG.getConstant(0x7F800000, dl, IntVT);
3001 SDValue ExponentLoBit = DAG.getConstant(23, dl, IntVT);
3002 SDValue Bias = DAG.getConstant(127, dl, IntVT);
3003 SDValue SignMask = DAG.getConstant(APInt::getSignBit(VT.getSizeInBits()), dl,
Jan Veselyeca89d22014-07-10 22:40:18 +00003004 IntVT);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003005 SDValue SignLowBit = DAG.getConstant(VT.getSizeInBits() - 1, dl, IntVT);
3006 SDValue MantissaMask = DAG.getConstant(0x007FFFFF, dl, IntVT);
Jan Veselyeca89d22014-07-10 22:40:18 +00003007
3008 SDValue Bits = DAG.getNode(ISD::BITCAST, dl, IntVT, Node->getOperand(0));
3009
Mehdi Amini9639d652015-07-09 02:09:20 +00003010 auto &DL = DAG.getDataLayout();
3011 SDValue ExponentBits = DAG.getNode(
3012 ISD::SRL, dl, IntVT, DAG.getNode(ISD::AND, dl, IntVT, Bits, ExponentMask),
3013 DAG.getZExtOrTrunc(ExponentLoBit, dl, getShiftAmountTy(IntVT, DL)));
Jan Veselyeca89d22014-07-10 22:40:18 +00003014 SDValue Exponent = DAG.getNode(ISD::SUB, dl, IntVT, ExponentBits, Bias);
3015
Mehdi Amini9639d652015-07-09 02:09:20 +00003016 SDValue Sign = DAG.getNode(
3017 ISD::SRA, dl, IntVT, DAG.getNode(ISD::AND, dl, IntVT, Bits, SignMask),
3018 DAG.getZExtOrTrunc(SignLowBit, dl, getShiftAmountTy(IntVT, DL)));
Jan Veselyeca89d22014-07-10 22:40:18 +00003019 Sign = DAG.getSExtOrTrunc(Sign, dl, NVT);
3020
3021 SDValue R = DAG.getNode(ISD::OR, dl, IntVT,
3022 DAG.getNode(ISD::AND, dl, IntVT, Bits, MantissaMask),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003023 DAG.getConstant(0x00800000, dl, IntVT));
Jan Veselyeca89d22014-07-10 22:40:18 +00003024
3025 R = DAG.getZExtOrTrunc(R, dl, NVT);
3026
Mehdi Amini9639d652015-07-09 02:09:20 +00003027 R = DAG.getSelectCC(
3028 dl, Exponent, ExponentLoBit,
3029 DAG.getNode(ISD::SHL, dl, NVT, R,
3030 DAG.getZExtOrTrunc(
3031 DAG.getNode(ISD::SUB, dl, IntVT, Exponent, ExponentLoBit),
3032 dl, getShiftAmountTy(IntVT, DL))),
3033 DAG.getNode(ISD::SRL, dl, NVT, R,
3034 DAG.getZExtOrTrunc(
3035 DAG.getNode(ISD::SUB, dl, IntVT, ExponentLoBit, Exponent),
3036 dl, getShiftAmountTy(IntVT, DL))),
3037 ISD::SETGT);
Jan Veselyeca89d22014-07-10 22:40:18 +00003038
3039 SDValue Ret = DAG.getNode(ISD::SUB, dl, NVT,
3040 DAG.getNode(ISD::XOR, dl, NVT, R, Sign),
3041 Sign);
3042
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003043 Result = DAG.getSelectCC(dl, Exponent, DAG.getConstant(0, dl, IntVT),
3044 DAG.getConstant(0, dl, NVT), Ret, ISD::SETLT);
Jan Veselyeca89d22014-07-10 22:40:18 +00003045 return true;
3046}
Chih-Hung Hsieh1e859582015-07-28 16:24:05 +00003047
3048//===----------------------------------------------------------------------===//
3049// Implementation of Emulated TLS Model
3050//===----------------------------------------------------------------------===//
3051
3052SDValue TargetLowering::LowerToTLSEmulatedModel(const GlobalAddressSDNode *GA,
3053 SelectionDAG &DAG) const {
3054 // Access to address of TLS varialbe xyz is lowered to a function call:
3055 // __emutls_get_address( address of global variable named "__emutls_v.xyz" )
3056 EVT PtrVT = getPointerTy(DAG.getDataLayout());
3057 PointerType *VoidPtrType = Type::getInt8PtrTy(*DAG.getContext());
3058 SDLoc dl(GA);
3059
3060 ArgListTy Args;
3061 ArgListEntry Entry;
3062 std::string NameString = ("__emutls_v." + GA->getGlobal()->getName()).str();
3063 Module *VariableModule = const_cast<Module*>(GA->getGlobal()->getParent());
3064 StringRef EmuTlsVarName(NameString);
3065 GlobalVariable *EmuTlsVar = VariableModule->getNamedGlobal(EmuTlsVarName);
3066 if (!EmuTlsVar)
3067 EmuTlsVar = dyn_cast_or_null<GlobalVariable>(
3068 VariableModule->getOrInsertGlobal(EmuTlsVarName, VoidPtrType));
3069 Entry.Node = DAG.getGlobalAddress(EmuTlsVar, dl, PtrVT);
3070 Entry.Ty = VoidPtrType;
3071 Args.push_back(Entry);
3072
3073 SDValue EmuTlsGetAddr = DAG.getExternalSymbol("__emutls_get_address", PtrVT);
3074
3075 TargetLowering::CallLoweringInfo CLI(DAG);
3076 CLI.setDebugLoc(dl).setChain(DAG.getEntryNode());
3077 CLI.setCallee(CallingConv::C, VoidPtrType, EmuTlsGetAddr, std::move(Args), 0);
3078 std::pair<SDValue, SDValue> CallResult = LowerCallTo(CLI);
3079
3080 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
3081 // At last for X86 targets, maybe good for other targets too?
3082 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
3083 MFI->setAdjustsStack(true); // Is this only for X86 target?
3084 MFI->setHasCalls(true);
3085
3086 assert((GA->getOffset() == 0) &&
3087 "Emulated TLS must have zero offset in GlobalAddressSDNode");
3088 return CallResult.first;
3089}