blob: b56926a961c159946806448166e4b78c27a500fd [file] [log] [blame]
Rafael Espindola01205f72015-09-22 18:19:46 +00001//===- Target.cpp ---------------------------------------------------------===//
2//
3// The LLVM Linker
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
Rui Ueyama34f29242015-10-13 19:51:57 +00009//
Rui Ueyama66072272015-10-15 19:52:27 +000010// Machine-specific things, such as applying relocations, creation of
11// GOT or PLT entries, etc., are handled in this file.
12//
Nico Weberd08aa5c2016-08-24 16:36:41 +000013// Refer the ELF spec for the single letter variables, S, A or P, used
Rafael Espindola22ef9562016-04-13 01:40:19 +000014// in this file.
Rui Ueyama34f29242015-10-13 19:51:57 +000015//
Rui Ueyama55274e32016-04-23 01:10:15 +000016// Some functions defined in this file has "relaxTls" as part of their names.
17// They do peephole optimization for TLS variables by rewriting instructions.
18// They are not part of the ABI but optional optimization, so you can skip
19// them if you are not interested in how TLS variables are optimized.
20// See the following paper for the details.
21//
22// Ulrich Drepper, ELF Handling For Thread-Local Storage
23// http://www.akkadia.org/drepper/tls.pdf
24//
Rui Ueyama34f29242015-10-13 19:51:57 +000025//===----------------------------------------------------------------------===//
Rafael Espindola01205f72015-09-22 18:19:46 +000026
27#include "Target.h"
Rafael Espindolac4010882015-09-22 20:54:08 +000028#include "Error.h"
Simon Atanasyan13f6da12016-03-31 21:26:23 +000029#include "InputFiles.h"
Rui Ueyama9381eb12016-12-18 14:06:06 +000030#include "Memory.h"
Rui Ueyamaaf21d922015-10-08 20:06:07 +000031#include "OutputSections.h"
Rui Ueyama6e3595d2016-12-21 00:05:39 +000032#include "SymbolTable.h"
Rafael Espindola3ef3a4c2015-09-29 23:22:16 +000033#include "Symbols.h"
Eugene Leviant41ca3272016-11-10 09:48:29 +000034#include "SyntheticSections.h"
Peter Smithfb05cd92016-07-08 16:10:27 +000035#include "Thunks.h"
Simon Atanasyan9e0297b2016-11-05 22:58:01 +000036#include "Writer.h"
Rafael Espindola01205f72015-09-22 18:19:46 +000037#include "llvm/ADT/ArrayRef.h"
Rafael Espindolac4010882015-09-22 20:54:08 +000038#include "llvm/Object/ELF.h"
Rafael Espindola01205f72015-09-22 18:19:46 +000039#include "llvm/Support/ELF.h"
Rui Ueyama520d9162016-12-08 18:31:13 +000040#include "llvm/Support/Endian.h"
Rafael Espindola01205f72015-09-22 18:19:46 +000041
42using namespace llvm;
Rafael Espindolac4010882015-09-22 20:54:08 +000043using namespace llvm::object;
Rafael Espindola0872ea32015-09-24 14:16:02 +000044using namespace llvm::support::endian;
Rafael Espindola01205f72015-09-22 18:19:46 +000045using namespace llvm::ELF;
46
Rui Ueyamace039262017-01-06 10:04:08 +000047std::string lld::toString(uint32_t Type) {
48 return getELFRelocationTypeName(elf::Config->EMachine, Type);
49}
50
Rafael Espindola01205f72015-09-22 18:19:46 +000051namespace lld {
Rafael Espindolae0df00b2016-02-28 00:25:54 +000052namespace elf {
Rafael Espindola01205f72015-09-22 18:19:46 +000053
Rui Ueyamac1c282a2016-02-11 21:18:01 +000054TargetInfo *Target;
Rafael Espindola01205f72015-09-22 18:19:46 +000055
Rafael Espindolae7e57b22015-11-09 21:43:00 +000056static void or32le(uint8_t *P, int32_t V) { write32le(P, read32le(P) | V); }
Rui Ueyama7fd5c84f2016-11-01 18:30:26 +000057static void or32be(uint8_t *P, int32_t V) { write32be(P, read32be(P) | V); }
Rui Ueyamaefc23de2015-10-14 21:30:32 +000058
Rui Ueyama6e3595d2016-12-21 00:05:39 +000059template <class ELFT> static std::string getErrorLoc(uint8_t *Loc) {
60 for (InputSectionData *D : Symtab<ELFT>::X->Sections) {
61 auto *IS = dyn_cast_or_null<InputSection<ELFT>>(D);
62 if (!IS || !IS->OutSec)
63 continue;
64
65 uint8_t *ISLoc = cast<OutputSection<ELFT>>(IS->OutSec)->Loc + IS->OutSecOff;
66 if (ISLoc <= Loc && Loc < ISLoc + IS->getSize())
67 return IS->getLocation(Loc - ISLoc) + ": ";
68 }
69 return "";
70}
71
72static std::string getErrorLocation(uint8_t *Loc) {
73 switch (Config->EKind) {
74 case ELF32LEKind:
75 return getErrorLoc<ELF32LE>(Loc);
76 case ELF32BEKind:
77 return getErrorLoc<ELF32BE>(Loc);
78 case ELF64LEKind:
79 return getErrorLoc<ELF64LE>(Loc);
80 case ELF64BEKind:
81 return getErrorLoc<ELF64BE>(Loc);
82 default:
83 llvm_unreachable("unknown ELF type");
84 }
85}
86
Eugene Leviant84569e62016-11-29 08:05:44 +000087template <unsigned N>
88static void checkInt(uint8_t *Loc, int64_t V, uint32_t Type) {
Rui Ueyamabebf4892016-06-16 23:28:03 +000089 if (!isInt<N>(V))
Eugene Leviant84569e62016-11-29 08:05:44 +000090 error(getErrorLocation(Loc) + "relocation " + toString(Type) +
91 " out of range");
Igor Kudrin9b7e7db2015-11-26 09:49:44 +000092}
93
Eugene Leviant84569e62016-11-29 08:05:44 +000094template <unsigned N>
95static void checkUInt(uint8_t *Loc, uint64_t V, uint32_t Type) {
Rui Ueyamabebf4892016-06-16 23:28:03 +000096 if (!isUInt<N>(V))
Eugene Leviant84569e62016-11-29 08:05:44 +000097 error(getErrorLocation(Loc) + "relocation " + toString(Type) +
98 " out of range");
Igor Kudrin9b7e7db2015-11-26 09:49:44 +000099}
100
Eugene Leviant84569e62016-11-29 08:05:44 +0000101template <unsigned N>
102static void checkIntUInt(uint8_t *Loc, uint64_t V, uint32_t Type) {
Rui Ueyamabebf4892016-06-16 23:28:03 +0000103 if (!isInt<N>(V) && !isUInt<N>(V))
Eugene Leviant84569e62016-11-29 08:05:44 +0000104 error(getErrorLocation(Loc) + "relocation " + toString(Type) +
105 " out of range");
Igor Kudrinfea8ed52015-11-26 10:05:24 +0000106}
107
Eugene Leviant84569e62016-11-29 08:05:44 +0000108template <unsigned N>
109static void checkAlignment(uint8_t *Loc, uint64_t V, uint32_t Type) {
Rui Ueyamabebf4892016-06-16 23:28:03 +0000110 if ((V & (N - 1)) != 0)
Eugene Leviant84569e62016-11-29 08:05:44 +0000111 error(getErrorLocation(Loc) + "improper alignment for relocation " +
112 toString(Type));
Igor Kudrin9b7e7db2015-11-26 09:49:44 +0000113}
114
Rui Ueyamaefc23de2015-10-14 21:30:32 +0000115namespace {
116class X86TargetInfo final : public TargetInfo {
117public:
118 X86TargetInfo();
Rafael Espindola22ef9562016-04-13 01:40:19 +0000119 RelExpr getRelExpr(uint32_t Type, const SymbolBody &S) const override;
Rafael Espindola666625b2016-04-01 14:36:09 +0000120 uint64_t getImplicitAddend(const uint8_t *Buf, uint32_t Type) const override;
Rui Ueyamac516ae12016-01-29 02:33:45 +0000121 void writeGotPltHeader(uint8_t *Buf) const override;
George Rimar98b060d2016-03-06 06:01:07 +0000122 uint32_t getDynRel(uint32_t Type) const override;
George Rimar98b060d2016-03-06 06:01:07 +0000123 bool isTlsLocalDynamicRel(uint32_t Type) const override;
124 bool isTlsGlobalDynamicRel(uint32_t Type) const override;
125 bool isTlsInitialExecRel(uint32_t Type) const override;
Rui Ueyamac9fee5f2016-06-16 16:14:50 +0000126 void writeGotPlt(uint8_t *Buf, const SymbolBody &S) const override;
Peter Smith4b360292016-12-09 09:59:54 +0000127 void writeIgotPlt(uint8_t *Buf, const SymbolBody &S) const override;
Rui Ueyama4a90f572016-06-16 16:28:50 +0000128 void writePltHeader(uint8_t *Buf) const override;
Rui Ueyama9398f862016-01-29 04:15:02 +0000129 void writePlt(uint8_t *Buf, uint64_t GotEntryAddr, uint64_t PltEntryAddr,
130 int32_t Index, unsigned RelOff) const override;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000131 void relocateOne(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000132
Rafael Espindola69f54022016-06-04 23:22:34 +0000133 RelExpr adjustRelaxExpr(uint32_t Type, const uint8_t *Data,
134 RelExpr Expr) const override;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000135 void relaxTlsGdToIe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
136 void relaxTlsGdToLe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
137 void relaxTlsIeToLe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
138 void relaxTlsLdToLe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
Rui Ueyamaefc23de2015-10-14 21:30:32 +0000139};
140
Rui Ueyama46626e12016-07-12 23:28:31 +0000141template <class ELFT> class X86_64TargetInfo final : public TargetInfo {
Rui Ueyamaefc23de2015-10-14 21:30:32 +0000142public:
143 X86_64TargetInfo();
Rafael Espindola22ef9562016-04-13 01:40:19 +0000144 RelExpr getRelExpr(uint32_t Type, const SymbolBody &S) const override;
Eugene Leviantab024a32016-11-25 08:56:36 +0000145 bool isPicRel(uint32_t Type) const override;
George Rimar98b060d2016-03-06 06:01:07 +0000146 bool isTlsLocalDynamicRel(uint32_t Type) const override;
147 bool isTlsGlobalDynamicRel(uint32_t Type) const override;
148 bool isTlsInitialExecRel(uint32_t Type) const override;
Rui Ueyamac516ae12016-01-29 02:33:45 +0000149 void writeGotPltHeader(uint8_t *Buf) const override;
Rui Ueyamac9fee5f2016-06-16 16:14:50 +0000150 void writeGotPlt(uint8_t *Buf, const SymbolBody &S) const override;
Rui Ueyama4a90f572016-06-16 16:28:50 +0000151 void writePltHeader(uint8_t *Buf) const override;
Rui Ueyama9398f862016-01-29 04:15:02 +0000152 void writePlt(uint8_t *Buf, uint64_t GotEntryAddr, uint64_t PltEntryAddr,
153 int32_t Index, unsigned RelOff) const override;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000154 void relocateOne(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
George Rimar6713cf82015-11-25 21:46:05 +0000155
Rafael Espindola5c66b822016-06-04 22:58:54 +0000156 RelExpr adjustRelaxExpr(uint32_t Type, const uint8_t *Data,
157 RelExpr Expr) const override;
George Rimar5c33b912016-05-25 14:31:37 +0000158 void relaxGot(uint8_t *Loc, uint64_t Val) const override;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000159 void relaxTlsGdToIe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
160 void relaxTlsGdToLe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
161 void relaxTlsIeToLe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
162 void relaxTlsLdToLe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
George Rimarb7204302016-06-02 09:22:00 +0000163
164private:
165 void relaxGotNoPic(uint8_t *Loc, uint64_t Val, uint8_t Op,
166 uint8_t ModRm) const;
Rui Ueyamaefc23de2015-10-14 21:30:32 +0000167};
168
Davide Italiano8c3444362016-01-11 19:45:33 +0000169class PPCTargetInfo final : public TargetInfo {
170public:
171 PPCTargetInfo();
Rafael Espindola22ef9562016-04-13 01:40:19 +0000172 void relocateOne(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000173 RelExpr getRelExpr(uint32_t Type, const SymbolBody &S) const override;
Davide Italiano8c3444362016-01-11 19:45:33 +0000174};
175
Rui Ueyamaefc23de2015-10-14 21:30:32 +0000176class PPC64TargetInfo final : public TargetInfo {
177public:
178 PPC64TargetInfo();
Rafael Espindola22ef9562016-04-13 01:40:19 +0000179 RelExpr getRelExpr(uint32_t Type, const SymbolBody &S) const override;
Rui Ueyama9398f862016-01-29 04:15:02 +0000180 void writePlt(uint8_t *Buf, uint64_t GotEntryAddr, uint64_t PltEntryAddr,
181 int32_t Index, unsigned RelOff) const override;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000182 void relocateOne(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
Rui Ueyamaefc23de2015-10-14 21:30:32 +0000183};
184
Rui Ueyamaefc23de2015-10-14 21:30:32 +0000185class AArch64TargetInfo final : public TargetInfo {
186public:
187 AArch64TargetInfo();
Rafael Espindola22ef9562016-04-13 01:40:19 +0000188 RelExpr getRelExpr(uint32_t Type, const SymbolBody &S) const override;
Eugene Leviantab024a32016-11-25 08:56:36 +0000189 bool isPicRel(uint32_t Type) const override;
George Rimar98b060d2016-03-06 06:01:07 +0000190 bool isTlsInitialExecRel(uint32_t Type) const override;
Rui Ueyamac9fee5f2016-06-16 16:14:50 +0000191 void writeGotPlt(uint8_t *Buf, const SymbolBody &S) const override;
Rui Ueyama4a90f572016-06-16 16:28:50 +0000192 void writePltHeader(uint8_t *Buf) const override;
Rui Ueyama9398f862016-01-29 04:15:02 +0000193 void writePlt(uint8_t *Buf, uint64_t GotEntryAddr, uint64_t PltEntryAddr,
194 int32_t Index, unsigned RelOff) const override;
Rafael Espindolab8ff59a2016-04-28 14:34:39 +0000195 bool usesOnlyLowPageBits(uint32_t Type) const override;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000196 void relocateOne(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
Rafael Espindolae1979ae2016-06-04 23:33:31 +0000197 RelExpr adjustRelaxExpr(uint32_t Type, const uint8_t *Data,
198 RelExpr Expr) const override;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000199 void relaxTlsGdToLe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
Rafael Espindolae1979ae2016-06-04 23:33:31 +0000200 void relaxTlsGdToIe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000201 void relaxTlsIeToLe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
Rui Ueyamaefc23de2015-10-14 21:30:32 +0000202};
203
Tom Stellard80efb162016-01-07 03:59:08 +0000204class AMDGPUTargetInfo final : public TargetInfo {
205public:
Tom Stellard391e3a82016-07-04 19:19:07 +0000206 AMDGPUTargetInfo();
Rafael Espindola22ef9562016-04-13 01:40:19 +0000207 void relocateOne(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
208 RelExpr getRelExpr(uint32_t Type, const SymbolBody &S) const override;
Tom Stellard80efb162016-01-07 03:59:08 +0000209};
210
Peter Smith8646ced2016-06-07 09:31:52 +0000211class ARMTargetInfo final : public TargetInfo {
212public:
213 ARMTargetInfo();
214 RelExpr getRelExpr(uint32_t Type, const SymbolBody &S) const override;
Eugene Leviantab024a32016-11-25 08:56:36 +0000215 bool isPicRel(uint32_t Type) const override;
Peter Smith8646ced2016-06-07 09:31:52 +0000216 uint32_t getDynRel(uint32_t Type) const override;
217 uint64_t getImplicitAddend(const uint8_t *Buf, uint32_t Type) const override;
Peter Smith441cf5d2016-07-20 14:56:26 +0000218 bool isTlsLocalDynamicRel(uint32_t Type) const override;
Peter Smith9d450252016-07-20 08:52:27 +0000219 bool isTlsGlobalDynamicRel(uint32_t Type) const override;
220 bool isTlsInitialExecRel(uint32_t Type) const override;
Rui Ueyamac9fee5f2016-06-16 16:14:50 +0000221 void writeGotPlt(uint8_t *Buf, const SymbolBody &S) const override;
Peter Smith4b360292016-12-09 09:59:54 +0000222 void writeIgotPlt(uint8_t *Buf, const SymbolBody &S) const override;
Rui Ueyama4a90f572016-06-16 16:28:50 +0000223 void writePltHeader(uint8_t *Buf) const override;
Peter Smith8646ced2016-06-07 09:31:52 +0000224 void writePlt(uint8_t *Buf, uint64_t GotEntryAddr, uint64_t PltEntryAddr,
225 int32_t Index, unsigned RelOff) const override;
Peter Smith96943762017-01-25 10:31:16 +0000226 void addPltSymbols(InputSectionData *IS, uint64_t Off) const override;
227 void addPltHeaderSymbols(InputSectionData *ISD) const override;
Peter Smithee6d7182017-01-18 09:57:14 +0000228 RelExpr getThunkExpr(RelExpr Expr, uint32_t RelocType, const InputFile *File,
Peter Smithfb05cd92016-07-08 16:10:27 +0000229 const SymbolBody &S) const override;
Peter Smith8646ced2016-06-07 09:31:52 +0000230 void relocateOne(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
231};
232
Rui Ueyamaefc23de2015-10-14 21:30:32 +0000233template <class ELFT> class MipsTargetInfo final : public TargetInfo {
234public:
235 MipsTargetInfo();
Rafael Espindola22ef9562016-04-13 01:40:19 +0000236 RelExpr getRelExpr(uint32_t Type, const SymbolBody &S) const override;
Rafael Espindola666625b2016-04-01 14:36:09 +0000237 uint64_t getImplicitAddend(const uint8_t *Buf, uint32_t Type) const override;
Eugene Leviantab024a32016-11-25 08:56:36 +0000238 bool isPicRel(uint32_t Type) const override;
George Rimar98b060d2016-03-06 06:01:07 +0000239 uint32_t getDynRel(uint32_t Type) const override;
Simon Atanasyan002e2442016-06-23 15:26:31 +0000240 bool isTlsLocalDynamicRel(uint32_t Type) const override;
241 bool isTlsGlobalDynamicRel(uint32_t Type) const override;
Rui Ueyamac9fee5f2016-06-16 16:14:50 +0000242 void writeGotPlt(uint8_t *Buf, const SymbolBody &S) const override;
Rui Ueyama4a90f572016-06-16 16:28:50 +0000243 void writePltHeader(uint8_t *Buf) const override;
Simon Atanasyan2287dc32016-02-10 19:57:19 +0000244 void writePlt(uint8_t *Buf, uint64_t GotEntryAddr, uint64_t PltEntryAddr,
245 int32_t Index, unsigned RelOff) const override;
Peter Smithee6d7182017-01-18 09:57:14 +0000246 RelExpr getThunkExpr(RelExpr Expr, uint32_t RelocType, const InputFile *File,
Peter Smithfb05cd92016-07-08 16:10:27 +0000247 const SymbolBody &S) const override;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000248 void relocateOne(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
Rafael Espindolab8ff59a2016-04-28 14:34:39 +0000249 bool usesOnlyLowPageBits(uint32_t Type) const override;
Rui Ueyamaefc23de2015-10-14 21:30:32 +0000250};
251} // anonymous namespace
252
Rui Ueyama91004392015-10-13 16:08:15 +0000253TargetInfo *createTarget() {
254 switch (Config->EMachine) {
255 case EM_386:
Rui Ueyama6c509902016-08-03 20:15:56 +0000256 case EM_IAMCU:
Rui Ueyama6dbf7ff2016-12-08 17:44:39 +0000257 return make<X86TargetInfo>();
Rui Ueyama91004392015-10-13 16:08:15 +0000258 case EM_AARCH64:
Rui Ueyama6dbf7ff2016-12-08 17:44:39 +0000259 return make<AArch64TargetInfo>();
Tom Stellard80efb162016-01-07 03:59:08 +0000260 case EM_AMDGPU:
Rui Ueyama6dbf7ff2016-12-08 17:44:39 +0000261 return make<AMDGPUTargetInfo>();
Peter Smith8646ced2016-06-07 09:31:52 +0000262 case EM_ARM:
Rui Ueyama6dbf7ff2016-12-08 17:44:39 +0000263 return make<ARMTargetInfo>();
Rui Ueyama91004392015-10-13 16:08:15 +0000264 case EM_MIPS:
Simon Atanasyan9c2d7882015-10-14 14:24:46 +0000265 switch (Config->EKind) {
266 case ELF32LEKind:
Rui Ueyama6dbf7ff2016-12-08 17:44:39 +0000267 return make<MipsTargetInfo<ELF32LE>>();
Simon Atanasyan9c2d7882015-10-14 14:24:46 +0000268 case ELF32BEKind:
Rui Ueyama6dbf7ff2016-12-08 17:44:39 +0000269 return make<MipsTargetInfo<ELF32BE>>();
Simon Atanasyanae77ab72016-04-29 10:39:17 +0000270 case ELF64LEKind:
Rui Ueyama6dbf7ff2016-12-08 17:44:39 +0000271 return make<MipsTargetInfo<ELF64LE>>();
Simon Atanasyanae77ab72016-04-29 10:39:17 +0000272 case ELF64BEKind:
Rui Ueyama6dbf7ff2016-12-08 17:44:39 +0000273 return make<MipsTargetInfo<ELF64BE>>();
Simon Atanasyan9c2d7882015-10-14 14:24:46 +0000274 default:
George Rimar777f9632016-03-12 08:31:34 +0000275 fatal("unsupported MIPS target");
Simon Atanasyan9c2d7882015-10-14 14:24:46 +0000276 }
Davide Italiano8c3444362016-01-11 19:45:33 +0000277 case EM_PPC:
Rui Ueyama6dbf7ff2016-12-08 17:44:39 +0000278 return make<PPCTargetInfo>();
Rui Ueyama91004392015-10-13 16:08:15 +0000279 case EM_PPC64:
Rui Ueyama6dbf7ff2016-12-08 17:44:39 +0000280 return make<PPC64TargetInfo>();
Rui Ueyama91004392015-10-13 16:08:15 +0000281 case EM_X86_64:
Rui Ueyama46626e12016-07-12 23:28:31 +0000282 if (Config->EKind == ELF32LEKind)
Rui Ueyama6dbf7ff2016-12-08 17:44:39 +0000283 return make<X86_64TargetInfo<ELF32LE>>();
284 return make<X86_64TargetInfo<ELF64LE>>();
Rui Ueyama91004392015-10-13 16:08:15 +0000285 }
George Rimar777f9632016-03-12 08:31:34 +0000286 fatal("unknown target machine");
Rui Ueyama91004392015-10-13 16:08:15 +0000287}
288
Rafael Espindola01205f72015-09-22 18:19:46 +0000289TargetInfo::~TargetInfo() {}
290
Rafael Espindola666625b2016-04-01 14:36:09 +0000291uint64_t TargetInfo::getImplicitAddend(const uint8_t *Buf,
292 uint32_t Type) const {
Rafael Espindolada99df32016-03-30 12:40:38 +0000293 return 0;
294}
295
Rafael Espindolab8ff59a2016-04-28 14:34:39 +0000296bool TargetInfo::usesOnlyLowPageBits(uint32_t Type) const { return false; }
George Rimar48651482015-12-11 08:59:37 +0000297
Peter Smithfb05cd92016-07-08 16:10:27 +0000298RelExpr TargetInfo::getThunkExpr(RelExpr Expr, uint32_t RelocType,
Peter Smithee6d7182017-01-18 09:57:14 +0000299 const InputFile *File,
Peter Smithfb05cd92016-07-08 16:10:27 +0000300 const SymbolBody &S) const {
301 return Expr;
Simon Atanasyan13f6da12016-03-31 21:26:23 +0000302}
303
George Rimar98b060d2016-03-06 06:01:07 +0000304bool TargetInfo::isTlsInitialExecRel(uint32_t Type) const { return false; }
Rafael Espindolad405f472016-03-04 21:37:09 +0000305
George Rimar98b060d2016-03-06 06:01:07 +0000306bool TargetInfo::isTlsLocalDynamicRel(uint32_t Type) const { return false; }
Rafael Espindolad405f472016-03-04 21:37:09 +0000307
George Rimara4c7e742016-10-20 08:36:42 +0000308bool TargetInfo::isTlsGlobalDynamicRel(uint32_t Type) const { return false; }
Adhemerval Zanella74bcf032016-02-12 13:43:03 +0000309
Peter Smith4b360292016-12-09 09:59:54 +0000310void TargetInfo::writeIgotPlt(uint8_t *Buf, const SymbolBody &S) const {
311 writeGotPlt(Buf, S);
312}
313
Rafael Espindola5c66b822016-06-04 22:58:54 +0000314RelExpr TargetInfo::adjustRelaxExpr(uint32_t Type, const uint8_t *Data,
315 RelExpr Expr) const {
George Rimarf10c8292016-06-01 16:45:30 +0000316 return Expr;
George Rimar5c33b912016-05-25 14:31:37 +0000317}
318
319void TargetInfo::relaxGot(uint8_t *Loc, uint64_t Val) const {
320 llvm_unreachable("Should not have claimed to be relaxable");
321}
322
Rafael Espindola22ef9562016-04-13 01:40:19 +0000323void TargetInfo::relaxTlsGdToLe(uint8_t *Loc, uint32_t Type,
324 uint64_t Val) const {
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000325 llvm_unreachable("Should not have claimed to be relaxable");
326}
327
Rafael Espindola22ef9562016-04-13 01:40:19 +0000328void TargetInfo::relaxTlsGdToIe(uint8_t *Loc, uint32_t Type,
329 uint64_t Val) const {
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000330 llvm_unreachable("Should not have claimed to be relaxable");
331}
332
Rafael Espindola22ef9562016-04-13 01:40:19 +0000333void TargetInfo::relaxTlsIeToLe(uint8_t *Loc, uint32_t Type,
334 uint64_t Val) const {
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000335 llvm_unreachable("Should not have claimed to be relaxable");
336}
337
Rafael Espindola22ef9562016-04-13 01:40:19 +0000338void TargetInfo::relaxTlsLdToLe(uint8_t *Loc, uint32_t Type,
339 uint64_t Val) const {
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000340 llvm_unreachable("Should not have claimed to be relaxable");
George Rimar6713cf82015-11-25 21:46:05 +0000341}
George Rimar77d1cb12015-11-24 09:00:06 +0000342
Rafael Espindola7f074422015-09-22 21:35:51 +0000343X86TargetInfo::X86TargetInfo() {
Rui Ueyama724d6252016-01-29 01:49:32 +0000344 CopyRel = R_386_COPY;
345 GotRel = R_386_GLOB_DAT;
346 PltRel = R_386_JUMP_SLOT;
347 IRelativeRel = R_386_IRELATIVE;
348 RelativeRel = R_386_RELATIVE;
349 TlsGotRel = R_386_TLS_TPOFF;
Rui Ueyama724d6252016-01-29 01:49:32 +0000350 TlsModuleIndexRel = R_386_TLS_DTPMOD32;
351 TlsOffsetRel = R_386_TLS_DTPOFF32;
Rui Ueyama803b1202016-07-13 18:55:14 +0000352 GotEntrySize = 4;
353 GotPltEntrySize = 4;
George Rimar77b77792015-11-25 22:15:01 +0000354 PltEntrySize = 16;
Rui Ueyama4a90f572016-06-16 16:28:50 +0000355 PltHeaderSize = 16;
Rafael Espindolaf807d472016-06-04 23:04:39 +0000356 TlsGdRelaxSkip = 2;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000357}
358
359RelExpr X86TargetInfo::getRelExpr(uint32_t Type, const SymbolBody &S) const {
360 switch (Type) {
George Rimarf242ffa2017-01-25 13:36:49 +0000361 case R_386_8:
George Rimar57b0e6a2017-01-11 08:29:52 +0000362 case R_386_16:
363 case R_386_32:
364 case R_386_TLS_LDO_32:
Rafael Espindola22ef9562016-04-13 01:40:19 +0000365 return R_ABS;
Rafael Espindoladf172772016-04-18 01:29:15 +0000366 case R_386_TLS_GD:
367 return R_TLSGD;
Rafael Espindolac4d56972016-04-18 00:28:57 +0000368 case R_386_TLS_LDM:
369 return R_TLSLD;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000370 case R_386_PLT32:
Rafael Espindolab312a742016-04-21 17:30:24 +0000371 return R_PLT_PC;
George Rimarf242ffa2017-01-25 13:36:49 +0000372 case R_386_PC8:
George Rimar1b3d34a2016-12-03 07:30:30 +0000373 case R_386_PC16:
Rafael Espindola22ef9562016-04-13 01:40:19 +0000374 case R_386_PC32:
Rafael Espindola22ef9562016-04-13 01:40:19 +0000375 return R_PC;
Rafael Espindola3f5d6342016-04-18 12:07:13 +0000376 case R_386_GOTPC:
Rafael Espindola79202c32016-08-31 23:24:11 +0000377 return R_GOTONLY_PC_FROM_END;
Rafael Espindola5628ee72016-04-15 19:14:18 +0000378 case R_386_TLS_IE:
379 return R_GOT;
Rafael Espindola3f5d6342016-04-18 12:07:13 +0000380 case R_386_GOT32:
Rafael Espindolad03e6592016-07-06 21:41:39 +0000381 case R_386_GOT32X:
Rafael Espindola3f5d6342016-04-18 12:07:13 +0000382 case R_386_TLS_GOTIE:
383 return R_GOT_FROM_END;
384 case R_386_GOTOFF:
Rafael Espindola79202c32016-08-31 23:24:11 +0000385 return R_GOTREL_FROM_END;
Rafael Espindola3f5d6342016-04-18 12:07:13 +0000386 case R_386_TLS_LE:
387 return R_TLS;
388 case R_386_TLS_LE_32:
389 return R_NEG_TLS;
George Rimar7fa220f2017-01-11 14:20:13 +0000390 case R_386_NONE:
391 return R_HINT;
George Rimar57b0e6a2017-01-11 08:29:52 +0000392 default:
George Rimar1743e552017-01-12 09:09:15 +0000393 error("do not know how to handle relocation '" + toString(Type) + "' (" +
George Rimar57b0e6a2017-01-11 08:29:52 +0000394 Twine(Type) + ")");
395 return R_HINT;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000396 }
George Rimar77b77792015-11-25 22:15:01 +0000397}
398
Rafael Espindola69f54022016-06-04 23:22:34 +0000399RelExpr X86TargetInfo::adjustRelaxExpr(uint32_t Type, const uint8_t *Data,
400 RelExpr Expr) const {
401 switch (Expr) {
402 default:
403 return Expr;
404 case R_RELAX_TLS_GD_TO_IE:
405 return R_RELAX_TLS_GD_TO_IE_END;
406 case R_RELAX_TLS_GD_TO_LE:
407 return R_RELAX_TLS_GD_TO_LE_NEG;
408 }
409}
410
Rui Ueyamac516ae12016-01-29 02:33:45 +0000411void X86TargetInfo::writeGotPltHeader(uint8_t *Buf) const {
Eugene Leviant6380ce22016-11-15 12:26:55 +0000412 write32le(Buf, In<ELF32LE>::Dynamic->getVA());
George Rimar77b77792015-11-25 22:15:01 +0000413}
414
Rui Ueyamac9fee5f2016-06-16 16:14:50 +0000415void X86TargetInfo::writeGotPlt(uint8_t *Buf, const SymbolBody &S) const {
Rui Ueyamacf375932016-01-29 23:58:03 +0000416 // Entries in .got.plt initially points back to the corresponding
417 // PLT entries with a fixed offset to skip the first instruction.
Rui Ueyamac9fee5f2016-06-16 16:14:50 +0000418 write32le(Buf, S.getPltVA<ELF32LE>() + 6);
Rafael Espindola7f074422015-09-22 21:35:51 +0000419}
Rafael Espindola01205f72015-09-22 18:19:46 +0000420
Peter Smith4b360292016-12-09 09:59:54 +0000421void X86TargetInfo::writeIgotPlt(uint8_t *Buf, const SymbolBody &S) const {
422 // An x86 entry is the address of the ifunc resolver function.
423 write32le(Buf, S.getVA<ELF32LE>());
424}
425
George Rimar98b060d2016-03-06 06:01:07 +0000426uint32_t X86TargetInfo::getDynRel(uint32_t Type) const {
George Rimard23970f2015-11-25 20:41:53 +0000427 if (Type == R_386_TLS_LE)
428 return R_386_TLS_TPOFF;
429 if (Type == R_386_TLS_LE_32)
430 return R_386_TLS_TPOFF32;
431 return Type;
432}
433
George Rimar98b060d2016-03-06 06:01:07 +0000434bool X86TargetInfo::isTlsGlobalDynamicRel(uint32_t Type) const {
Adhemerval Zanella74bcf032016-02-12 13:43:03 +0000435 return Type == R_386_TLS_GD;
436}
437
George Rimar98b060d2016-03-06 06:01:07 +0000438bool X86TargetInfo::isTlsLocalDynamicRel(uint32_t Type) const {
Rafael Espindolad405f472016-03-04 21:37:09 +0000439 return Type == R_386_TLS_LDO_32 || Type == R_386_TLS_LDM;
440}
441
George Rimar98b060d2016-03-06 06:01:07 +0000442bool X86TargetInfo::isTlsInitialExecRel(uint32_t Type) const {
Rafael Espindolad405f472016-03-04 21:37:09 +0000443 return Type == R_386_TLS_IE || Type == R_386_TLS_GOTIE;
444}
445
Rui Ueyama4a90f572016-06-16 16:28:50 +0000446void X86TargetInfo::writePltHeader(uint8_t *Buf) const {
George Rimar77b77792015-11-25 22:15:01 +0000447 // Executable files and shared object files have
448 // separate procedure linkage tables.
George Rimar786e8662016-03-17 05:57:33 +0000449 if (Config->Pic) {
George Rimar77b77792015-11-25 22:15:01 +0000450 const uint8_t V[] = {
Rui Ueyamaf53b1b72016-01-05 16:35:46 +0000451 0xff, 0xb3, 0x04, 0x00, 0x00, 0x00, // pushl 4(%ebx)
Rui Ueyamacf375932016-01-29 23:58:03 +0000452 0xff, 0xa3, 0x08, 0x00, 0x00, 0x00, // jmp *8(%ebx)
453 0x90, 0x90, 0x90, 0x90 // nop; nop; nop; nop
George Rimar77b77792015-11-25 22:15:01 +0000454 };
455 memcpy(Buf, V, sizeof(V));
456 return;
457 }
George Rimar648a2c32015-10-20 08:54:27 +0000458
George Rimar77b77792015-11-25 22:15:01 +0000459 const uint8_t PltData[] = {
460 0xff, 0x35, 0x00, 0x00, 0x00, 0x00, // pushl (GOT+4)
Rui Ueyamacf375932016-01-29 23:58:03 +0000461 0xff, 0x25, 0x00, 0x00, 0x00, 0x00, // jmp *(GOT+8)
462 0x90, 0x90, 0x90, 0x90 // nop; nop; nop; nop
George Rimar77b77792015-11-25 22:15:01 +0000463 };
464 memcpy(Buf, PltData, sizeof(PltData));
Eugene Leviant41ca3272016-11-10 09:48:29 +0000465 uint32_t Got = In<ELF32LE>::GotPlt->getVA();
Rui Ueyamacf375932016-01-29 23:58:03 +0000466 write32le(Buf + 2, Got + 4);
467 write32le(Buf + 8, Got + 8);
George Rimar77b77792015-11-25 22:15:01 +0000468}
469
Rui Ueyama9398f862016-01-29 04:15:02 +0000470void X86TargetInfo::writePlt(uint8_t *Buf, uint64_t GotEntryAddr,
471 uint64_t PltEntryAddr, int32_t Index,
472 unsigned RelOff) const {
George Rimar77b77792015-11-25 22:15:01 +0000473 const uint8_t Inst[] = {
474 0xff, 0x00, 0x00, 0x00, 0x00, 0x00, // jmp *foo_in_GOT|*foo@GOT(%ebx)
475 0x68, 0x00, 0x00, 0x00, 0x00, // pushl $reloc_offset
476 0xe9, 0x00, 0x00, 0x00, 0x00 // jmp .PLT0@PC
477 };
Rui Ueyama1500a902015-09-29 23:00:47 +0000478 memcpy(Buf, Inst, sizeof(Inst));
Rui Ueyama9398f862016-01-29 04:15:02 +0000479
George Rimar77b77792015-11-25 22:15:01 +0000480 // jmp *foo@GOT(%ebx) or jmp *foo_in_GOT
George Rimar786e8662016-03-17 05:57:33 +0000481 Buf[1] = Config->Pic ? 0xa3 : 0x25;
Eugene Leviant41ca3272016-11-10 09:48:29 +0000482 uint32_t Got = In<ELF32LE>::GotPlt->getVA();
Rui Ueyama9398f862016-01-29 04:15:02 +0000483 write32le(Buf + 2, Config->Shared ? GotEntryAddr - Got : GotEntryAddr);
George Rimar77b77792015-11-25 22:15:01 +0000484 write32le(Buf + 7, RelOff);
Rui Ueyama4a90f572016-06-16 16:28:50 +0000485 write32le(Buf + 12, -Index * PltEntrySize - PltHeaderSize - 16);
Rafael Espindola01205f72015-09-22 18:19:46 +0000486}
487
Rafael Espindola666625b2016-04-01 14:36:09 +0000488uint64_t X86TargetInfo::getImplicitAddend(const uint8_t *Buf,
489 uint32_t Type) const {
Rafael Espindolada99df32016-03-30 12:40:38 +0000490 switch (Type) {
491 default:
492 return 0;
George Rimarf242ffa2017-01-25 13:36:49 +0000493 case R_386_8:
494 case R_386_PC8:
495 return *Buf;
George Rimar1b3d34a2016-12-03 07:30:30 +0000496 case R_386_16:
George Rimarc49fd8c2016-12-08 13:50:28 +0000497 case R_386_PC16:
498 return read16le(Buf);
Rafael Espindolada99df32016-03-30 12:40:38 +0000499 case R_386_32:
500 case R_386_GOT32:
Rafael Espindola9639ec12016-07-06 21:48:50 +0000501 case R_386_GOT32X:
Rafael Espindolada99df32016-03-30 12:40:38 +0000502 case R_386_GOTOFF:
503 case R_386_GOTPC:
504 case R_386_PC32:
505 case R_386_PLT32:
Ed Schouten21483f52016-08-20 10:54:51 +0000506 case R_386_TLS_LE:
Rafael Espindolada99df32016-03-30 12:40:38 +0000507 return read32le(Buf);
508 }
509}
510
Rafael Espindola22ef9562016-04-13 01:40:19 +0000511void X86TargetInfo::relocateOne(uint8_t *Loc, uint32_t Type,
512 uint64_t Val) const {
Eugene Leviant84569e62016-11-29 08:05:44 +0000513 checkInt<32>(Loc, Val, Type);
George Rimar1b3d34a2016-12-03 07:30:30 +0000514
George Rimarf242ffa2017-01-25 13:36:49 +0000515 // R_386_PC16/R_386_16/R_386_PC8/R_386_8 are not part of the current i386
516 // psABI. They are used by 16-bit x86 objects, like boot loaders.
517 if (Type == R_386_8 || Type == R_386_PC8) {
518 *Loc = (uint8_t)Val;
519 return;
520 }
George Rimar1b3d34a2016-12-03 07:30:30 +0000521 if (Type == R_386_16 || Type == R_386_PC16) {
522 write16le(Loc, Val);
523 return;
524 }
Rafael Espindola3f5d6342016-04-18 12:07:13 +0000525 write32le(Loc, Val);
Rafael Espindolac4010882015-09-22 20:54:08 +0000526}
527
Rafael Espindola22ef9562016-04-13 01:40:19 +0000528void X86TargetInfo::relaxTlsGdToLe(uint8_t *Loc, uint32_t Type,
529 uint64_t Val) const {
Rui Ueyama55274e32016-04-23 01:10:15 +0000530 // Convert
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000531 // leal x@tlsgd(, %ebx, 1),
532 // call __tls_get_addr@plt
Rui Ueyama55274e32016-04-23 01:10:15 +0000533 // to
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000534 // movl %gs:0,%eax
Rui Ueyama55274e32016-04-23 01:10:15 +0000535 // subl $x@ntpoff,%eax
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000536 const uint8_t Inst[] = {
537 0x65, 0xa1, 0x00, 0x00, 0x00, 0x00, // movl %gs:0, %eax
538 0x81, 0xe8, 0x00, 0x00, 0x00, 0x00 // subl 0(%ebx), %eax
539 };
540 memcpy(Loc - 3, Inst, sizeof(Inst));
Rafael Espindolaebed1fe2016-05-20 21:23:52 +0000541 relocateOne(Loc + 5, R_386_32, Val);
George Rimar2558e122015-12-09 09:55:54 +0000542}
543
Rafael Espindola22ef9562016-04-13 01:40:19 +0000544void X86TargetInfo::relaxTlsGdToIe(uint8_t *Loc, uint32_t Type,
545 uint64_t Val) const {
Rui Ueyama55274e32016-04-23 01:10:15 +0000546 // Convert
547 // leal x@tlsgd(, %ebx, 1),
548 // call __tls_get_addr@plt
549 // to
550 // movl %gs:0, %eax
551 // addl x@gotntpoff(%ebx), %eax
George Rimar2558e122015-12-09 09:55:54 +0000552 const uint8_t Inst[] = {
553 0x65, 0xa1, 0x00, 0x00, 0x00, 0x00, // movl %gs:0, %eax
554 0x03, 0x83, 0x00, 0x00, 0x00, 0x00 // addl 0(%ebx), %eax
555 };
556 memcpy(Loc - 3, Inst, sizeof(Inst));
Rafael Espindola74f3dbe2016-05-20 20:09:35 +0000557 relocateOne(Loc + 5, R_386_32, Val);
George Rimar2558e122015-12-09 09:55:54 +0000558}
559
George Rimar6f17e092015-12-17 09:32:21 +0000560// In some conditions, relocations can be optimized to avoid using GOT.
561// This function does that for Initial Exec to Local Exec case.
Rafael Espindola22ef9562016-04-13 01:40:19 +0000562void X86TargetInfo::relaxTlsIeToLe(uint8_t *Loc, uint32_t Type,
563 uint64_t Val) const {
George Rimar6f17e092015-12-17 09:32:21 +0000564 // Ulrich's document section 6.2 says that @gotntpoff can
565 // be used with MOVL or ADDL instructions.
566 // @indntpoff is similar to @gotntpoff, but for use in
567 // position dependent code.
George Rimar2558e122015-12-09 09:55:54 +0000568 uint8_t Reg = (Loc[-1] >> 3) & 7;
Rui Ueyamab319ae22016-06-21 05:44:14 +0000569
George Rimar6f17e092015-12-17 09:32:21 +0000570 if (Type == R_386_TLS_IE) {
Rui Ueyamab319ae22016-06-21 05:44:14 +0000571 if (Loc[-1] == 0xa1) {
572 // "movl foo@indntpoff,%eax" -> "movl $foo,%eax"
573 // This case is different from the generic case below because
574 // this is a 5 byte instruction while below is 6 bytes.
575 Loc[-1] = 0xb8;
576 } else if (Loc[-2] == 0x8b) {
577 // "movl foo@indntpoff,%reg" -> "movl $foo,%reg"
578 Loc[-2] = 0xc7;
579 Loc[-1] = 0xc0 | Reg;
George Rimar6f17e092015-12-17 09:32:21 +0000580 } else {
Rui Ueyamab319ae22016-06-21 05:44:14 +0000581 // "addl foo@indntpoff,%reg" -> "addl $foo,%reg"
582 Loc[-2] = 0x81;
583 Loc[-1] = 0xc0 | Reg;
George Rimar6f17e092015-12-17 09:32:21 +0000584 }
585 } else {
Rui Ueyamab319ae22016-06-21 05:44:14 +0000586 assert(Type == R_386_TLS_GOTIE);
587 if (Loc[-2] == 0x8b) {
588 // "movl foo@gottpoff(%rip),%reg" -> "movl $foo,%reg"
589 Loc[-2] = 0xc7;
590 Loc[-1] = 0xc0 | Reg;
591 } else {
592 // "addl foo@gotntpoff(%rip),%reg" -> "leal foo(%reg),%reg"
593 Loc[-2] = 0x8d;
594 Loc[-1] = 0x80 | (Reg << 3) | Reg;
595 }
George Rimar6f17e092015-12-17 09:32:21 +0000596 }
Rafael Espindola8818ca62016-05-20 17:41:09 +0000597 relocateOne(Loc, R_386_TLS_LE, Val);
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000598}
599
Rafael Espindola22ef9562016-04-13 01:40:19 +0000600void X86TargetInfo::relaxTlsLdToLe(uint8_t *Loc, uint32_t Type,
601 uint64_t Val) const {
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000602 if (Type == R_386_TLS_LDO_32) {
Rafael Espindola8818ca62016-05-20 17:41:09 +0000603 relocateOne(Loc, R_386_TLS_LE, Val);
Rafael Espindola22ef9562016-04-13 01:40:19 +0000604 return;
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000605 }
606
Rui Ueyama55274e32016-04-23 01:10:15 +0000607 // Convert
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000608 // leal foo(%reg),%eax
609 // call ___tls_get_addr
Rui Ueyama55274e32016-04-23 01:10:15 +0000610 // to
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000611 // movl %gs:0,%eax
612 // nop
613 // leal 0(%esi,1),%esi
614 const uint8_t Inst[] = {
615 0x65, 0xa1, 0x00, 0x00, 0x00, 0x00, // movl %gs:0,%eax
616 0x90, // nop
617 0x8d, 0x74, 0x26, 0x00 // leal 0(%esi,1),%esi
618 };
619 memcpy(Loc - 2, Inst, sizeof(Inst));
George Rimar2558e122015-12-09 09:55:54 +0000620}
621
Rui Ueyama46626e12016-07-12 23:28:31 +0000622template <class ELFT> X86_64TargetInfo<ELFT>::X86_64TargetInfo() {
Rui Ueyama724d6252016-01-29 01:49:32 +0000623 CopyRel = R_X86_64_COPY;
624 GotRel = R_X86_64_GLOB_DAT;
625 PltRel = R_X86_64_JUMP_SLOT;
626 RelativeRel = R_X86_64_RELATIVE;
627 IRelativeRel = R_X86_64_IRELATIVE;
628 TlsGotRel = R_X86_64_TPOFF64;
Rui Ueyama724d6252016-01-29 01:49:32 +0000629 TlsModuleIndexRel = R_X86_64_DTPMOD64;
630 TlsOffsetRel = R_X86_64_DTPOFF64;
Rui Ueyama803b1202016-07-13 18:55:14 +0000631 GotEntrySize = 8;
632 GotPltEntrySize = 8;
George Rimar648a2c32015-10-20 08:54:27 +0000633 PltEntrySize = 16;
Rui Ueyama4a90f572016-06-16 16:28:50 +0000634 PltHeaderSize = 16;
Rafael Espindolaf807d472016-06-04 23:04:39 +0000635 TlsGdRelaxSkip = 2;
Ed Maste8fd01962016-11-23 17:44:02 +0000636 // Align to the large page size (known as a superpage or huge page).
637 // FreeBSD automatically promotes large, superpage-aligned allocations.
Rui Ueyama835bd722016-11-23 22:10:46 +0000638 DefaultImageBase = 0x200000;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000639}
640
Rui Ueyama46626e12016-07-12 23:28:31 +0000641template <class ELFT>
642RelExpr X86_64TargetInfo<ELFT>::getRelExpr(uint32_t Type,
643 const SymbolBody &S) const {
Rafael Espindola22ef9562016-04-13 01:40:19 +0000644 switch (Type) {
Peter Collingbourneae303862017-01-18 02:20:53 +0000645 case R_X86_64_8:
George Rimar66666362017-01-12 09:00:17 +0000646 case R_X86_64_32:
647 case R_X86_64_32S:
648 case R_X86_64_64:
649 case R_X86_64_DTPOFF32:
650 case R_X86_64_DTPOFF64:
Rafael Espindola22ef9562016-04-13 01:40:19 +0000651 return R_ABS;
Rafael Espindolaece62b92016-04-18 12:44:33 +0000652 case R_X86_64_TPOFF32:
653 return R_TLS;
Rafael Espindolac4d56972016-04-18 00:28:57 +0000654 case R_X86_64_TLSLD:
655 return R_TLSLD_PC;
Rafael Espindoladf172772016-04-18 01:29:15 +0000656 case R_X86_64_TLSGD:
657 return R_TLSGD_PC;
Rafael Espindola3151d892016-04-14 18:39:44 +0000658 case R_X86_64_SIZE32:
659 case R_X86_64_SIZE64:
660 return R_SIZE;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000661 case R_X86_64_PLT32:
Rafael Espindolab312a742016-04-21 17:30:24 +0000662 return R_PLT_PC;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000663 case R_X86_64_PC32:
Rafael Espindola926bff82016-04-25 14:05:44 +0000664 case R_X86_64_PC64:
Rafael Espindola22ef9562016-04-13 01:40:19 +0000665 return R_PC;
Rafael Espindola5628ee72016-04-15 19:14:18 +0000666 case R_X86_64_GOT32:
Rafael Espindola157c51d2016-12-09 21:46:39 +0000667 case R_X86_64_GOT64:
Rafael Espindolaf4c1cd42016-04-18 12:58:59 +0000668 return R_GOT_FROM_END;
Rafael Espindola5628ee72016-04-15 19:14:18 +0000669 case R_X86_64_GOTPCREL:
Rafael Espindoladba64b82016-05-24 11:53:15 +0000670 case R_X86_64_GOTPCRELX:
671 case R_X86_64_REX_GOTPCRELX:
Rafael Espindolafe3a2f12016-05-24 12:12:06 +0000672 case R_X86_64_GOTTPOFF:
673 return R_GOT_PC;
Rafael Espindola5708b2f2016-12-02 08:00:09 +0000674 case R_X86_64_NONE:
675 return R_HINT;
George Rimar66666362017-01-12 09:00:17 +0000676 default:
677 error("do not know how to handle relocation '" + toString(Type) + "' (" +
678 Twine(Type) + ")");
679 return R_HINT;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000680 }
George Rimar648a2c32015-10-20 08:54:27 +0000681}
682
Rui Ueyama46626e12016-07-12 23:28:31 +0000683template <class ELFT>
684void X86_64TargetInfo<ELFT>::writeGotPltHeader(uint8_t *Buf) const {
Rafael Espindola4ee6cb32016-05-09 18:12:15 +0000685 // The first entry holds the value of _DYNAMIC. It is not clear why that is
686 // required, but it is documented in the psabi and the glibc dynamic linker
Rafael Espindolae5027512016-05-10 16:23:46 +0000687 // seems to use it (note that this is relevant for linking ld.so, not any
Rafael Espindola4ee6cb32016-05-09 18:12:15 +0000688 // other program).
Eugene Leviant6380ce22016-11-15 12:26:55 +0000689 write64le(Buf, In<ELFT>::Dynamic->getVA());
Igor Kudrin351b41d2015-11-16 17:44:08 +0000690}
691
Rui Ueyama46626e12016-07-12 23:28:31 +0000692template <class ELFT>
693void X86_64TargetInfo<ELFT>::writeGotPlt(uint8_t *Buf,
694 const SymbolBody &S) const {
Rui Ueyamacf375932016-01-29 23:58:03 +0000695 // See comments in X86TargetInfo::writeGotPlt.
Rui Ueyama46626e12016-07-12 23:28:31 +0000696 write32le(Buf, S.getPltVA<ELFT>() + 6);
George Rimar648a2c32015-10-20 08:54:27 +0000697}
698
Rui Ueyama46626e12016-07-12 23:28:31 +0000699template <class ELFT>
700void X86_64TargetInfo<ELFT>::writePltHeader(uint8_t *Buf) const {
George Rimar648a2c32015-10-20 08:54:27 +0000701 const uint8_t PltData[] = {
702 0xff, 0x35, 0x00, 0x00, 0x00, 0x00, // pushq GOT+8(%rip)
703 0xff, 0x25, 0x00, 0x00, 0x00, 0x00, // jmp *GOT+16(%rip)
704 0x0f, 0x1f, 0x40, 0x00 // nopl 0x0(rax)
705 };
706 memcpy(Buf, PltData, sizeof(PltData));
Eugene Leviant41ca3272016-11-10 09:48:29 +0000707 uint64_t Got = In<ELFT>::GotPlt->getVA();
Eugene Leviantff23d3e2016-11-18 14:35:03 +0000708 uint64_t Plt = In<ELFT>::Plt->getVA();
Rui Ueyama900e2d22016-01-29 03:51:49 +0000709 write32le(Buf + 2, Got - Plt + 2); // GOT+8
710 write32le(Buf + 8, Got - Plt + 4); // GOT+16
Rafael Espindola7f074422015-09-22 21:35:51 +0000711}
Rafael Espindola01205f72015-09-22 18:19:46 +0000712
Rui Ueyama46626e12016-07-12 23:28:31 +0000713template <class ELFT>
714void X86_64TargetInfo<ELFT>::writePlt(uint8_t *Buf, uint64_t GotEntryAddr,
715 uint64_t PltEntryAddr, int32_t Index,
716 unsigned RelOff) const {
George Rimar648a2c32015-10-20 08:54:27 +0000717 const uint8_t Inst[] = {
718 0xff, 0x25, 0x00, 0x00, 0x00, 0x00, // jmpq *got(%rip)
719 0x68, 0x00, 0x00, 0x00, 0x00, // pushq <relocation index>
720 0xe9, 0x00, 0x00, 0x00, 0x00 // jmpq plt[0]
721 };
Rui Ueyama1500a902015-09-29 23:00:47 +0000722 memcpy(Buf, Inst, sizeof(Inst));
Rafael Espindola01205f72015-09-22 18:19:46 +0000723
George Rimar648a2c32015-10-20 08:54:27 +0000724 write32le(Buf + 2, GotEntryAddr - PltEntryAddr - 6);
725 write32le(Buf + 7, Index);
Rui Ueyama4a90f572016-06-16 16:28:50 +0000726 write32le(Buf + 12, -Index * PltEntrySize - PltHeaderSize - 16);
Rafael Espindola01205f72015-09-22 18:19:46 +0000727}
728
Rui Ueyama46626e12016-07-12 23:28:31 +0000729template <class ELFT>
Eugene Leviantab024a32016-11-25 08:56:36 +0000730bool X86_64TargetInfo<ELFT>::isPicRel(uint32_t Type) const {
731 return Type != R_X86_64_PC32 && Type != R_X86_64_32;
George Rimar86971052016-03-29 08:35:42 +0000732}
733
Rui Ueyama46626e12016-07-12 23:28:31 +0000734template <class ELFT>
735bool X86_64TargetInfo<ELFT>::isTlsInitialExecRel(uint32_t Type) const {
Rafael Espindolad405f472016-03-04 21:37:09 +0000736 return Type == R_X86_64_GOTTPOFF;
737}
738
Rui Ueyama46626e12016-07-12 23:28:31 +0000739template <class ELFT>
740bool X86_64TargetInfo<ELFT>::isTlsGlobalDynamicRel(uint32_t Type) const {
Adhemerval Zanella74bcf032016-02-12 13:43:03 +0000741 return Type == R_X86_64_TLSGD;
742}
743
Rui Ueyama46626e12016-07-12 23:28:31 +0000744template <class ELFT>
745bool X86_64TargetInfo<ELFT>::isTlsLocalDynamicRel(uint32_t Type) const {
Rafael Espindola1f04c442016-03-08 20:24:36 +0000746 return Type == R_X86_64_DTPOFF32 || Type == R_X86_64_DTPOFF64 ||
747 Type == R_X86_64_TLSLD;
George Rimard23970f2015-11-25 20:41:53 +0000748}
749
Rui Ueyama46626e12016-07-12 23:28:31 +0000750template <class ELFT>
751void X86_64TargetInfo<ELFT>::relaxTlsGdToLe(uint8_t *Loc, uint32_t Type,
752 uint64_t Val) const {
Rui Ueyama55274e32016-04-23 01:10:15 +0000753 // Convert
754 // .byte 0x66
755 // leaq x@tlsgd(%rip), %rdi
756 // .word 0x6666
757 // rex64
758 // call __tls_get_addr@plt
759 // to
760 // mov %fs:0x0,%rax
761 // lea x@tpoff,%rax
George Rimar6713cf82015-11-25 21:46:05 +0000762 const uint8_t Inst[] = {
763 0x64, 0x48, 0x8b, 0x04, 0x25, 0x00, 0x00, 0x00, 0x00, // mov %fs:0x0,%rax
764 0x48, 0x8d, 0x80, 0x00, 0x00, 0x00, 0x00 // lea x@tpoff,%rax
765 };
766 memcpy(Loc - 4, Inst, sizeof(Inst));
Rafael Espindola91e9fc02016-05-20 21:09:59 +0000767 // The original code used a pc relative relocation and so we have to
768 // compensate for the -4 in had in the addend.
Rafael Espindola8818ca62016-05-20 17:41:09 +0000769 relocateOne(Loc + 8, R_X86_64_TPOFF32, Val + 4);
George Rimar77d1cb12015-11-24 09:00:06 +0000770}
771
Rui Ueyama46626e12016-07-12 23:28:31 +0000772template <class ELFT>
773void X86_64TargetInfo<ELFT>::relaxTlsGdToIe(uint8_t *Loc, uint32_t Type,
774 uint64_t Val) const {
Rui Ueyama55274e32016-04-23 01:10:15 +0000775 // Convert
776 // .byte 0x66
777 // leaq x@tlsgd(%rip), %rdi
778 // .word 0x6666
779 // rex64
780 // call __tls_get_addr@plt
781 // to
782 // mov %fs:0x0,%rax
783 // addq x@tpoff,%rax
George Rimar25411f252015-12-04 11:20:13 +0000784 const uint8_t Inst[] = {
785 0x64, 0x48, 0x8b, 0x04, 0x25, 0x00, 0x00, 0x00, 0x00, // mov %fs:0x0,%rax
786 0x48, 0x03, 0x05, 0x00, 0x00, 0x00, 0x00 // addq x@tpoff,%rax
787 };
788 memcpy(Loc - 4, Inst, sizeof(Inst));
Rafael Espindola91e9fc02016-05-20 21:09:59 +0000789 // Both code sequences are PC relatives, but since we are moving the constant
790 // forward by 8 bytes we have to subtract the value by 8.
Rafael Espindola22ef9562016-04-13 01:40:19 +0000791 relocateOne(Loc + 8, R_X86_64_PC32, Val - 8);
George Rimar25411f252015-12-04 11:20:13 +0000792}
793
George Rimar77d1cb12015-11-24 09:00:06 +0000794// In some conditions, R_X86_64_GOTTPOFF relocation can be optimized to
George Rimarc55b4e22015-12-07 16:54:56 +0000795// R_X86_64_TPOFF32 so that it does not use GOT.
Rui Ueyama46626e12016-07-12 23:28:31 +0000796template <class ELFT>
797void X86_64TargetInfo<ELFT>::relaxTlsIeToLe(uint8_t *Loc, uint32_t Type,
798 uint64_t Val) const {
Rui Ueyama55a9def2016-06-21 03:42:32 +0000799 uint8_t *Inst = Loc - 3;
George Rimar77d1cb12015-11-24 09:00:06 +0000800 uint8_t Reg = Loc[-1] >> 3;
Rui Ueyama3f5dd142016-06-21 05:01:31 +0000801 uint8_t *RegSlot = Loc - 1;
Rui Ueyama55274e32016-04-23 01:10:15 +0000802
Rui Ueyama73575c42016-06-21 05:09:39 +0000803 // Note that ADD with RSP or R12 is converted to ADD instead of LEA
Rui Ueyama55a9def2016-06-21 03:42:32 +0000804 // because LEA with these registers needs 4 bytes to encode and thus
805 // wouldn't fit the space.
806
807 if (memcmp(Inst, "\x48\x03\x25", 3) == 0) {
808 // "addq foo@gottpoff(%rip),%rsp" -> "addq $foo,%rsp"
809 memcpy(Inst, "\x48\x81\xc4", 3);
810 } else if (memcmp(Inst, "\x4c\x03\x25", 3) == 0) {
811 // "addq foo@gottpoff(%rip),%r12" -> "addq $foo,%r12"
812 memcpy(Inst, "\x49\x81\xc4", 3);
813 } else if (memcmp(Inst, "\x4c\x03", 2) == 0) {
814 // "addq foo@gottpoff(%rip),%r[8-15]" -> "leaq foo(%r[8-15]),%r[8-15]"
815 memcpy(Inst, "\x4d\x8d", 2);
816 *RegSlot = 0x80 | (Reg << 3) | Reg;
817 } else if (memcmp(Inst, "\x48\x03", 2) == 0) {
818 // "addq foo@gottpoff(%rip),%reg -> "leaq foo(%reg),%reg"
819 memcpy(Inst, "\x48\x8d", 2);
820 *RegSlot = 0x80 | (Reg << 3) | Reg;
821 } else if (memcmp(Inst, "\x4c\x8b", 2) == 0) {
822 // "movq foo@gottpoff(%rip),%r[8-15]" -> "movq $foo,%r[8-15]"
823 memcpy(Inst, "\x49\xc7", 2);
824 *RegSlot = 0xc0 | Reg;
825 } else if (memcmp(Inst, "\x48\x8b", 2) == 0) {
826 // "movq foo@gottpoff(%rip),%reg" -> "movq $foo,%reg"
827 memcpy(Inst, "\x48\xc7", 2);
828 *RegSlot = 0xc0 | Reg;
Rui Ueyama03a6cec2016-06-21 06:03:28 +0000829 } else {
George Rimarf39cdea2016-12-22 11:05:05 +0000830 error(getErrorLocation(Loc - 3) +
Eugene Leviant84569e62016-11-29 08:05:44 +0000831 "R_X86_64_GOTTPOFF must be used in MOVQ or ADDQ instructions only");
Rui Ueyama55a9def2016-06-21 03:42:32 +0000832 }
833
834 // The original code used a PC relative relocation.
835 // Need to compensate for the -4 it had in the addend.
Rafael Espindola8818ca62016-05-20 17:41:09 +0000836 relocateOne(Loc, R_X86_64_TPOFF32, Val + 4);
George Rimar77d1cb12015-11-24 09:00:06 +0000837}
838
Rui Ueyama46626e12016-07-12 23:28:31 +0000839template <class ELFT>
840void X86_64TargetInfo<ELFT>::relaxTlsLdToLe(uint8_t *Loc, uint32_t Type,
841 uint64_t Val) const {
Rui Ueyama55274e32016-04-23 01:10:15 +0000842 // Convert
843 // leaq bar@tlsld(%rip), %rdi
844 // callq __tls_get_addr@PLT
845 // leaq bar@dtpoff(%rax), %rcx
846 // to
847 // .word 0x6666
848 // .byte 0x66
849 // mov %fs:0,%rax
850 // leaq bar@tpoff(%rax), %rcx
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000851 if (Type == R_X86_64_DTPOFF64) {
Rafael Espindola8818ca62016-05-20 17:41:09 +0000852 write64le(Loc, Val);
Rafael Espindola22ef9562016-04-13 01:40:19 +0000853 return;
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000854 }
855 if (Type == R_X86_64_DTPOFF32) {
Rafael Espindola8818ca62016-05-20 17:41:09 +0000856 relocateOne(Loc, R_X86_64_TPOFF32, Val);
Rafael Espindola22ef9562016-04-13 01:40:19 +0000857 return;
George Rimar25411f252015-12-04 11:20:13 +0000858 }
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000859
860 const uint8_t Inst[] = {
Rui Ueyama02fcf112016-05-25 04:29:53 +0000861 0x66, 0x66, // .word 0x6666
862 0x66, // .byte 0x66
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000863 0x64, 0x48, 0x8b, 0x04, 0x25, 0x00, 0x00, 0x00, 0x00 // mov %fs:0,%rax
864 };
865 memcpy(Loc - 3, Inst, sizeof(Inst));
George Rimar6713cf82015-11-25 21:46:05 +0000866}
867
Rui Ueyama46626e12016-07-12 23:28:31 +0000868template <class ELFT>
869void X86_64TargetInfo<ELFT>::relocateOne(uint8_t *Loc, uint32_t Type,
870 uint64_t Val) const {
Rafael Espindolac4010882015-09-22 20:54:08 +0000871 switch (Type) {
Peter Collingbourneae303862017-01-18 02:20:53 +0000872 case R_X86_64_8:
873 checkUInt<8>(Loc, Val, Type);
874 *Loc = Val;
875 break;
Rui Ueyama3835b492015-10-23 16:13:27 +0000876 case R_X86_64_32:
Eugene Leviant84569e62016-11-29 08:05:44 +0000877 checkUInt<32>(Loc, Val, Type);
Rafael Espindola22ef9562016-04-13 01:40:19 +0000878 write32le(Loc, Val);
Igor Kudrin9b7e7db2015-11-26 09:49:44 +0000879 break;
Rafael Espindolac4010882015-09-22 20:54:08 +0000880 case R_X86_64_32S:
Rafael Espindolaece62b92016-04-18 12:44:33 +0000881 case R_X86_64_TPOFF32:
Rafael Espindolaf4c1cd42016-04-18 12:58:59 +0000882 case R_X86_64_GOT32:
Igor Kudrinb4a09272015-12-01 08:41:20 +0000883 case R_X86_64_GOTPCREL:
George Rimar9f8f4e32016-03-22 12:15:26 +0000884 case R_X86_64_GOTPCRELX:
885 case R_X86_64_REX_GOTPCRELX:
Igor Kudrinb4a09272015-12-01 08:41:20 +0000886 case R_X86_64_PC32:
Rafael Espindola38bd2172016-05-04 15:51:23 +0000887 case R_X86_64_GOTTPOFF:
Igor Kudrinb4a09272015-12-01 08:41:20 +0000888 case R_X86_64_PLT32:
889 case R_X86_64_TLSGD:
890 case R_X86_64_TLSLD:
Rafael Espindola3c20fb42016-04-18 11:53:42 +0000891 case R_X86_64_DTPOFF32:
George Rimar48651482015-12-11 08:59:37 +0000892 case R_X86_64_SIZE32:
Eugene Leviant84569e62016-11-29 08:05:44 +0000893 checkInt<32>(Loc, Val, Type);
Rafael Espindola22ef9562016-04-13 01:40:19 +0000894 write32le(Loc, Val);
George Rimar48651482015-12-11 08:59:37 +0000895 break;
Rui Ueyamae66f45c2016-05-25 04:10:14 +0000896 case R_X86_64_64:
897 case R_X86_64_DTPOFF64:
Rafael Espindolaf1e24532016-11-29 03:45:36 +0000898 case R_X86_64_GLOB_DAT:
Rui Ueyamae66f45c2016-05-25 04:10:14 +0000899 case R_X86_64_PC64:
Rafael Espindolad3b32df2016-11-29 03:36:30 +0000900 case R_X86_64_SIZE64:
Rafael Espindola157c51d2016-12-09 21:46:39 +0000901 case R_X86_64_GOT64:
Rui Ueyamae66f45c2016-05-25 04:10:14 +0000902 write64le(Loc, Val);
903 break;
Rafael Espindolac4010882015-09-22 20:54:08 +0000904 default:
George Rimar66666362017-01-12 09:00:17 +0000905 llvm_unreachable("unexpected relocation");
Rafael Espindolac4010882015-09-22 20:54:08 +0000906 }
907}
908
Rui Ueyama46626e12016-07-12 23:28:31 +0000909template <class ELFT>
910RelExpr X86_64TargetInfo<ELFT>::adjustRelaxExpr(uint32_t Type,
911 const uint8_t *Data,
912 RelExpr RelExpr) const {
George Rimar5c33b912016-05-25 14:31:37 +0000913 if (Type != R_X86_64_GOTPCRELX && Type != R_X86_64_REX_GOTPCRELX)
George Rimarf10c8292016-06-01 16:45:30 +0000914 return RelExpr;
George Rimara8f9cf12016-05-26 13:37:12 +0000915 const uint8_t Op = Data[-2];
916 const uint8_t ModRm = Data[-1];
George Rimarf10c8292016-06-01 16:45:30 +0000917 // FIXME: When PIC is disabled and foo is defined locally in the
918 // lower 32 bit address space, memory operand in mov can be converted into
919 // immediate operand. Otherwise, mov must be changed to lea. We support only
920 // latter relaxation at this moment.
George Rimar95433df2016-05-25 16:51:08 +0000921 if (Op == 0x8b)
George Rimarf10c8292016-06-01 16:45:30 +0000922 return R_RELAX_GOT_PC;
George Rimar95433df2016-05-25 16:51:08 +0000923 // Relax call and jmp.
George Rimarf10c8292016-06-01 16:45:30 +0000924 if (Op == 0xff && (ModRm == 0x15 || ModRm == 0x25))
925 return R_RELAX_GOT_PC;
926
927 // Relaxation of test, adc, add, and, cmp, or, sbb, sub, xor.
928 // If PIC then no relaxation is available.
929 // We also don't relax test/binop instructions without REX byte,
930 // they are 32bit operations and not common to have.
931 assert(Type == R_X86_64_REX_GOTPCRELX);
932 return Config->Pic ? RelExpr : R_RELAX_GOT_PC_NOPIC;
George Rimar5c33b912016-05-25 14:31:37 +0000933}
934
George Rimarb7204302016-06-02 09:22:00 +0000935// A subset of relaxations can only be applied for no-PIC. This method
936// handles such relaxations. Instructions encoding information was taken from:
937// "Intel 64 and IA-32 Architectures Software Developer's Manual V2"
938// (http://www.intel.com/content/dam/www/public/us/en/documents/manuals/
939// 64-ia-32-architectures-software-developer-instruction-set-reference-manual-325383.pdf)
Rui Ueyama46626e12016-07-12 23:28:31 +0000940template <class ELFT>
941void X86_64TargetInfo<ELFT>::relaxGotNoPic(uint8_t *Loc, uint64_t Val,
942 uint8_t Op, uint8_t ModRm) const {
George Rimarf10c8292016-06-01 16:45:30 +0000943 const uint8_t Rex = Loc[-3];
944 // Convert "test %reg, foo@GOTPCREL(%rip)" to "test $foo, %reg".
945 if (Op == 0x85) {
946 // See "TEST-Logical Compare" (4-428 Vol. 2B),
947 // TEST r/m64, r64 uses "full" ModR / M byte (no opcode extension).
948
949 // ModR/M byte has form XX YYY ZZZ, where
950 // YYY is MODRM.reg(register 2), ZZZ is MODRM.rm(register 1).
951 // XX has different meanings:
952 // 00: The operand's memory address is in reg1.
953 // 01: The operand's memory address is reg1 + a byte-sized displacement.
954 // 10: The operand's memory address is reg1 + a word-sized displacement.
955 // 11: The operand is reg1 itself.
956 // If an instruction requires only one operand, the unused reg2 field
957 // holds extra opcode bits rather than a register code
958 // 0xC0 == 11 000 000 binary.
959 // 0x38 == 00 111 000 binary.
960 // We transfer reg2 to reg1 here as operand.
961 // See "2.1.3 ModR/M and SIB Bytes" (Vol. 2A 2-3).
Rui Ueyama595bc5d2016-06-16 19:48:07 +0000962 Loc[-1] = 0xc0 | (ModRm & 0x38) >> 3; // ModR/M byte.
George Rimarf10c8292016-06-01 16:45:30 +0000963
964 // Change opcode from TEST r/m64, r64 to TEST r/m64, imm32
965 // See "TEST-Logical Compare" (4-428 Vol. 2B).
Rui Ueyama595bc5d2016-06-16 19:48:07 +0000966 Loc[-2] = 0xf7;
George Rimarf10c8292016-06-01 16:45:30 +0000967
968 // Move R bit to the B bit in REX byte.
969 // REX byte is encoded as 0100WRXB, where
970 // 0100 is 4bit fixed pattern.
971 // REX.W When 1, a 64-bit operand size is used. Otherwise, when 0, the
972 // default operand size is used (which is 32-bit for most but not all
973 // instructions).
974 // REX.R This 1-bit value is an extension to the MODRM.reg field.
975 // REX.X This 1-bit value is an extension to the SIB.index field.
976 // REX.B This 1-bit value is an extension to the MODRM.rm field or the
977 // SIB.base field.
978 // See "2.2.1.2 More on REX Prefix Fields " (2-8 Vol. 2A).
Rui Ueyama595bc5d2016-06-16 19:48:07 +0000979 Loc[-3] = (Rex & ~0x4) | (Rex & 0x4) >> 2;
George Rimarf10c8292016-06-01 16:45:30 +0000980 relocateOne(Loc, R_X86_64_PC32, Val);
981 return;
982 }
983
984 // If we are here then we need to relax the adc, add, and, cmp, or, sbb, sub
985 // or xor operations.
986
987 // Convert "binop foo@GOTPCREL(%rip), %reg" to "binop $foo, %reg".
988 // Logic is close to one for test instruction above, but we also
989 // write opcode extension here, see below for details.
Rui Ueyama595bc5d2016-06-16 19:48:07 +0000990 Loc[-1] = 0xc0 | (ModRm & 0x38) >> 3 | (Op & 0x3c); // ModR/M byte.
George Rimarf10c8292016-06-01 16:45:30 +0000991
992 // Primary opcode is 0x81, opcode extension is one of:
993 // 000b = ADD, 001b is OR, 010b is ADC, 011b is SBB,
994 // 100b is AND, 101b is SUB, 110b is XOR, 111b is CMP.
995 // This value was wrote to MODRM.reg in a line above.
996 // See "3.2 INSTRUCTIONS (A-M)" (Vol. 2A 3-15),
997 // "INSTRUCTION SET REFERENCE, N-Z" (Vol. 2B 4-1) for
998 // descriptions about each operation.
Rui Ueyama595bc5d2016-06-16 19:48:07 +0000999 Loc[-2] = 0x81;
1000 Loc[-3] = (Rex & ~0x4) | (Rex & 0x4) >> 2;
George Rimar5c33b912016-05-25 14:31:37 +00001001 relocateOne(Loc, R_X86_64_PC32, Val);
1002}
1003
Rui Ueyama46626e12016-07-12 23:28:31 +00001004template <class ELFT>
1005void X86_64TargetInfo<ELFT>::relaxGot(uint8_t *Loc, uint64_t Val) const {
George Rimarb7204302016-06-02 09:22:00 +00001006 const uint8_t Op = Loc[-2];
1007 const uint8_t ModRm = Loc[-1];
1008
Rui Ueyamaa71ba432016-06-16 23:28:05 +00001009 // Convert "mov foo@GOTPCREL(%rip),%reg" to "lea foo(%rip),%reg".
George Rimarb7204302016-06-02 09:22:00 +00001010 if (Op == 0x8b) {
Rui Ueyama595bc5d2016-06-16 19:48:07 +00001011 Loc[-2] = 0x8d;
George Rimarb7204302016-06-02 09:22:00 +00001012 relocateOne(Loc, R_X86_64_PC32, Val);
1013 return;
1014 }
1015
Rui Ueyamaa71ba432016-06-16 23:28:05 +00001016 if (Op != 0xff) {
1017 // We are relaxing a rip relative to an absolute, so compensate
1018 // for the old -4 addend.
1019 assert(!Config->Pic);
1020 relaxGotNoPic(Loc, Val + 4, Op, ModRm);
1021 return;
1022 }
1023
George Rimarb7204302016-06-02 09:22:00 +00001024 // Convert call/jmp instructions.
Rui Ueyamaa71ba432016-06-16 23:28:05 +00001025 if (ModRm == 0x15) {
1026 // ABI says we can convert "call *foo@GOTPCREL(%rip)" to "nop; call foo".
1027 // Instead we convert to "addr32 call foo" where addr32 is an instruction
1028 // prefix. That makes result expression to be a single instruction.
1029 Loc[-2] = 0x67; // addr32 prefix
1030 Loc[-1] = 0xe8; // call
George Rimarb7204302016-06-02 09:22:00 +00001031 relocateOne(Loc, R_X86_64_PC32, Val);
1032 return;
1033 }
1034
Rui Ueyamaa71ba432016-06-16 23:28:05 +00001035 // Convert "jmp *foo@GOTPCREL(%rip)" to "jmp foo; nop".
1036 // jmp doesn't return, so it is fine to use nop here, it is just a stub.
1037 assert(ModRm == 0x25);
1038 Loc[-2] = 0xe9; // jmp
1039 Loc[3] = 0x90; // nop
1040 relocateOne(Loc - 1, R_X86_64_PC32, Val + 1);
George Rimarb7204302016-06-02 09:22:00 +00001041}
1042
Hal Finkel3c8cc672015-10-12 20:56:18 +00001043// Relocation masks following the #lo(value), #hi(value), #ha(value),
1044// #higher(value), #highera(value), #highest(value), and #highesta(value)
1045// macros defined in section 4.5.1. Relocation Types of the PPC-elf64abi
1046// document.
Rui Ueyamac44e5a12015-10-23 16:54:58 +00001047static uint16_t applyPPCLo(uint64_t V) { return V; }
1048static uint16_t applyPPCHi(uint64_t V) { return V >> 16; }
1049static uint16_t applyPPCHa(uint64_t V) { return (V + 0x8000) >> 16; }
1050static uint16_t applyPPCHigher(uint64_t V) { return V >> 32; }
1051static uint16_t applyPPCHighera(uint64_t V) { return (V + 0x8000) >> 32; }
Hal Finkel3c8cc672015-10-12 20:56:18 +00001052static uint16_t applyPPCHighest(uint64_t V) { return V >> 48; }
Hal Finkel3c8cc672015-10-12 20:56:18 +00001053static uint16_t applyPPCHighesta(uint64_t V) { return (V + 0x8000) >> 48; }
1054
Davide Italiano8c3444362016-01-11 19:45:33 +00001055PPCTargetInfo::PPCTargetInfo() {}
Davide Italiano8c3444362016-01-11 19:45:33 +00001056
Rafael Espindola22ef9562016-04-13 01:40:19 +00001057void PPCTargetInfo::relocateOne(uint8_t *Loc, uint32_t Type,
1058 uint64_t Val) const {
Davide Italiano8c3444362016-01-11 19:45:33 +00001059 switch (Type) {
1060 case R_PPC_ADDR16_HA:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001061 write16be(Loc, applyPPCHa(Val));
Davide Italiano8c3444362016-01-11 19:45:33 +00001062 break;
1063 case R_PPC_ADDR16_LO:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001064 write16be(Loc, applyPPCLo(Val));
Davide Italiano8c3444362016-01-11 19:45:33 +00001065 break;
Rui Ueyama035c4f12016-11-01 18:30:28 +00001066 case R_PPC_ADDR32:
Rui Ueyama7fd5c84f2016-11-01 18:30:26 +00001067 case R_PPC_REL32:
1068 write32be(Loc, Val);
1069 break;
Rui Ueyama035c4f12016-11-01 18:30:28 +00001070 case R_PPC_REL24:
1071 or32be(Loc, Val & 0x3FFFFFC);
1072 break;
Davide Italiano8c3444362016-01-11 19:45:33 +00001073 default:
George Rimardcf5b722016-12-21 08:21:34 +00001074 error(getErrorLocation(Loc) + "unrecognized reloc " + Twine(Type));
Davide Italiano8c3444362016-01-11 19:45:33 +00001075 }
1076}
1077
Rafael Espindola22ef9562016-04-13 01:40:19 +00001078RelExpr PPCTargetInfo::getRelExpr(uint32_t Type, const SymbolBody &S) const {
Rui Ueyama7fd5c84f2016-11-01 18:30:26 +00001079 switch (Type) {
1080 case R_PPC_REL24:
1081 case R_PPC_REL32:
1082 return R_PC;
1083 default:
1084 return R_ABS;
1085 }
Rafael Espindola22ef9562016-04-13 01:40:19 +00001086}
1087
Rafael Espindolac4010882015-09-22 20:54:08 +00001088PPC64TargetInfo::PPC64TargetInfo() {
Rafael Espindolae4c86d832016-05-18 21:03:36 +00001089 PltRel = GotRel = R_PPC64_GLOB_DAT;
Rui Ueyama724d6252016-01-29 01:49:32 +00001090 RelativeRel = R_PPC64_RELATIVE;
Rui Ueyama803b1202016-07-13 18:55:14 +00001091 GotEntrySize = 8;
1092 GotPltEntrySize = 8;
Hal Finkel6c2a3b82015-10-08 21:51:31 +00001093 PltEntrySize = 32;
Rui Ueyamac737ef52016-06-16 23:50:25 +00001094 PltHeaderSize = 0;
Hal Finkelc848b322015-10-12 19:34:29 +00001095
1096 // We need 64K pages (at least under glibc/Linux, the loader won't
1097 // set different permissions on a finer granularity than that).
Rafael Espindolad4db0b32016-12-07 21:13:27 +00001098 DefaultMaxPageSize = 65536;
Hal Finkel736c7412015-10-15 07:49:07 +00001099
1100 // The PPC64 ELF ABI v1 spec, says:
1101 //
1102 // It is normally desirable to put segments with different characteristics
1103 // in separate 256 Mbyte portions of the address space, to give the
1104 // operating system full paging flexibility in the 64-bit address space.
1105 //
1106 // And because the lowest non-zero 256M boundary is 0x10000000, PPC64 linkers
1107 // use 0x10000000 as the starting address.
Rui Ueyama941faa72016-07-14 17:43:28 +00001108 DefaultImageBase = 0x10000000;
Rafael Espindolac4010882015-09-22 20:54:08 +00001109}
Hal Finkel3c8cc672015-10-12 20:56:18 +00001110
Rafael Espindola15cec292016-04-27 12:25:22 +00001111static uint64_t PPC64TocOffset = 0x8000;
1112
Hal Finkel6f97c2b2015-10-16 21:55:40 +00001113uint64_t getPPC64TocBase() {
Rafael Espindola520ed3a2016-04-27 12:21:27 +00001114 // The TOC consists of sections .got, .toc, .tocbss, .plt in that order. The
1115 // TOC starts where the first of these sections starts. We always create a
1116 // .got when we see a relocation that uses it, so for us the start is always
1117 // the .got.
Eugene Leviantad4439e2016-11-11 11:33:32 +00001118 uint64_t TocVA = In<ELF64BE>::Got->getVA();
Hal Finkel3c8cc672015-10-12 20:56:18 +00001119
1120 // Per the ppc64-elf-linux ABI, The TOC base is TOC value plus 0x8000
1121 // thus permitting a full 64 Kbytes segment. Note that the glibc startup
1122 // code (crt1.o) assumes that you can get from the TOC base to the
1123 // start of the .toc section with only a single (signed) 16-bit relocation.
Rafael Espindola15cec292016-04-27 12:25:22 +00001124 return TocVA + PPC64TocOffset;
Hal Finkel3c8cc672015-10-12 20:56:18 +00001125}
1126
Rafael Espindola22ef9562016-04-13 01:40:19 +00001127RelExpr PPC64TargetInfo::getRelExpr(uint32_t Type, const SymbolBody &S) const {
1128 switch (Type) {
1129 default:
1130 return R_ABS;
Rafael Espindola15cec292016-04-27 12:25:22 +00001131 case R_PPC64_TOC16:
1132 case R_PPC64_TOC16_DS:
1133 case R_PPC64_TOC16_HA:
1134 case R_PPC64_TOC16_HI:
1135 case R_PPC64_TOC16_LO:
1136 case R_PPC64_TOC16_LO_DS:
1137 return R_GOTREL;
Rafael Espindola365e5f62016-04-27 11:54:07 +00001138 case R_PPC64_TOC:
1139 return R_PPC_TOC;
Rafael Espindola22ef9562016-04-13 01:40:19 +00001140 case R_PPC64_REL24:
Rafael Espindolab312a742016-04-21 17:30:24 +00001141 return R_PPC_PLT_OPD;
Rafael Espindola22ef9562016-04-13 01:40:19 +00001142 }
1143}
1144
Rui Ueyama9398f862016-01-29 04:15:02 +00001145void PPC64TargetInfo::writePlt(uint8_t *Buf, uint64_t GotEntryAddr,
1146 uint64_t PltEntryAddr, int32_t Index,
1147 unsigned RelOff) const {
Hal Finkel3c8cc672015-10-12 20:56:18 +00001148 uint64_t Off = GotEntryAddr - getPPC64TocBase();
1149
1150 // FIXME: What we should do, in theory, is get the offset of the function
1151 // descriptor in the .opd section, and use that as the offset from %r2 (the
1152 // TOC-base pointer). Instead, we have the GOT-entry offset, and that will
1153 // be a pointer to the function descriptor in the .opd section. Using
1154 // this scheme is simpler, but requires an extra indirection per PLT dispatch.
1155
George Rimara4c7e742016-10-20 08:36:42 +00001156 write32be(Buf, 0xf8410028); // std %r2, 40(%r1)
1157 write32be(Buf + 4, 0x3d620000 | applyPPCHa(Off)); // addis %r11, %r2, X@ha
1158 write32be(Buf + 8, 0xe98b0000 | applyPPCLo(Off)); // ld %r12, X@l(%r11)
1159 write32be(Buf + 12, 0xe96c0000); // ld %r11,0(%r12)
1160 write32be(Buf + 16, 0x7d6903a6); // mtctr %r11
1161 write32be(Buf + 20, 0xe84c0008); // ld %r2,8(%r12)
1162 write32be(Buf + 24, 0xe96c0010); // ld %r11,16(%r12)
1163 write32be(Buf + 28, 0x4e800420); // bctr
Hal Finkel3c8cc672015-10-12 20:56:18 +00001164}
1165
Rui Ueyama2f524fb2016-06-16 23:28:08 +00001166static std::pair<uint32_t, uint64_t> toAddr16Rel(uint32_t Type, uint64_t Val) {
1167 uint64_t V = Val - PPC64TocOffset;
1168 switch (Type) {
George Rimara4c7e742016-10-20 08:36:42 +00001169 case R_PPC64_TOC16:
1170 return {R_PPC64_ADDR16, V};
1171 case R_PPC64_TOC16_DS:
1172 return {R_PPC64_ADDR16_DS, V};
1173 case R_PPC64_TOC16_HA:
1174 return {R_PPC64_ADDR16_HA, V};
1175 case R_PPC64_TOC16_HI:
1176 return {R_PPC64_ADDR16_HI, V};
1177 case R_PPC64_TOC16_LO:
1178 return {R_PPC64_ADDR16_LO, V};
1179 case R_PPC64_TOC16_LO_DS:
1180 return {R_PPC64_ADDR16_LO_DS, V};
1181 default:
1182 return {Type, Val};
Rui Ueyama2f524fb2016-06-16 23:28:08 +00001183 }
1184}
1185
Rafael Espindola22ef9562016-04-13 01:40:19 +00001186void PPC64TargetInfo::relocateOne(uint8_t *Loc, uint32_t Type,
1187 uint64_t Val) const {
Rui Ueyama2f524fb2016-06-16 23:28:08 +00001188 // For a TOC-relative relocation, proceed in terms of the corresponding
Rafael Espindola15cec292016-04-27 12:25:22 +00001189 // ADDR16 relocation type.
Rui Ueyama2f524fb2016-06-16 23:28:08 +00001190 std::tie(Type, Val) = toAddr16Rel(Type, Val);
Hal Finkel3c8cc672015-10-12 20:56:18 +00001191
Hal Finkel3c8cc672015-10-12 20:56:18 +00001192 switch (Type) {
Igor Kudrinb4a09272015-12-01 08:41:20 +00001193 case R_PPC64_ADDR14: {
Eugene Leviant84569e62016-11-29 08:05:44 +00001194 checkAlignment<4>(Loc, Val, Type);
Igor Kudrinb4a09272015-12-01 08:41:20 +00001195 // Preserve the AA/LK bits in the branch instruction
1196 uint8_t AALK = Loc[3];
Rafael Espindola22ef9562016-04-13 01:40:19 +00001197 write16be(Loc + 2, (AALK & 3) | (Val & 0xfffc));
Igor Kudrinb4a09272015-12-01 08:41:20 +00001198 break;
1199 }
Hal Finkel3c8cc672015-10-12 20:56:18 +00001200 case R_PPC64_ADDR16:
Eugene Leviant84569e62016-11-29 08:05:44 +00001201 checkInt<16>(Loc, Val, Type);
Rafael Espindola22ef9562016-04-13 01:40:19 +00001202 write16be(Loc, Val);
Rafael Espindola3efa4e92015-09-22 21:12:55 +00001203 break;
Hal Finkel3c8cc672015-10-12 20:56:18 +00001204 case R_PPC64_ADDR16_DS:
Eugene Leviant84569e62016-11-29 08:05:44 +00001205 checkInt<16>(Loc, Val, Type);
Rafael Espindola22ef9562016-04-13 01:40:19 +00001206 write16be(Loc, (read16be(Loc) & 3) | (Val & ~3));
Hal Finkel3c8cc672015-10-12 20:56:18 +00001207 break;
Igor Kudrinb4a09272015-12-01 08:41:20 +00001208 case R_PPC64_ADDR16_HA:
Rui Ueyamae991a492016-06-16 23:28:06 +00001209 case R_PPC64_REL16_HA:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001210 write16be(Loc, applyPPCHa(Val));
Hal Finkel3c8cc672015-10-12 20:56:18 +00001211 break;
1212 case R_PPC64_ADDR16_HI:
Rui Ueyamae991a492016-06-16 23:28:06 +00001213 case R_PPC64_REL16_HI:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001214 write16be(Loc, applyPPCHi(Val));
Hal Finkel3c8cc672015-10-12 20:56:18 +00001215 break;
Hal Finkel3c8cc672015-10-12 20:56:18 +00001216 case R_PPC64_ADDR16_HIGHER:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001217 write16be(Loc, applyPPCHigher(Val));
Hal Finkel3c8cc672015-10-12 20:56:18 +00001218 break;
1219 case R_PPC64_ADDR16_HIGHERA:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001220 write16be(Loc, applyPPCHighera(Val));
Hal Finkel3c8cc672015-10-12 20:56:18 +00001221 break;
1222 case R_PPC64_ADDR16_HIGHEST:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001223 write16be(Loc, applyPPCHighest(Val));
Hal Finkel3c8cc672015-10-12 20:56:18 +00001224 break;
1225 case R_PPC64_ADDR16_HIGHESTA:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001226 write16be(Loc, applyPPCHighesta(Val));
Hal Finkel3c8cc672015-10-12 20:56:18 +00001227 break;
Igor Kudrinb4a09272015-12-01 08:41:20 +00001228 case R_PPC64_ADDR16_LO:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001229 write16be(Loc, applyPPCLo(Val));
Hal Finkel3c8cc672015-10-12 20:56:18 +00001230 break;
Igor Kudrinb4a09272015-12-01 08:41:20 +00001231 case R_PPC64_ADDR16_LO_DS:
Rui Ueyamae991a492016-06-16 23:28:06 +00001232 case R_PPC64_REL16_LO:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001233 write16be(Loc, (read16be(Loc) & 3) | (applyPPCLo(Val) & ~3));
Hal Finkel3c8cc672015-10-12 20:56:18 +00001234 break;
1235 case R_PPC64_ADDR32:
Rui Ueyamae991a492016-06-16 23:28:06 +00001236 case R_PPC64_REL32:
Eugene Leviant84569e62016-11-29 08:05:44 +00001237 checkInt<32>(Loc, Val, Type);
Rafael Espindola22ef9562016-04-13 01:40:19 +00001238 write32be(Loc, Val);
Hal Finkel3c8cc672015-10-12 20:56:18 +00001239 break;
Igor Kudrinb4a09272015-12-01 08:41:20 +00001240 case R_PPC64_ADDR64:
Rui Ueyamae991a492016-06-16 23:28:06 +00001241 case R_PPC64_REL64:
1242 case R_PPC64_TOC:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001243 write64be(Loc, Val);
Igor Kudrinb4a09272015-12-01 08:41:20 +00001244 break;
Hal Finkel3c8cc672015-10-12 20:56:18 +00001245 case R_PPC64_REL24: {
1246 uint32_t Mask = 0x03FFFFFC;
Eugene Leviant84569e62016-11-29 08:05:44 +00001247 checkInt<24>(Loc, Val, Type);
Rafael Espindola22ef9562016-04-13 01:40:19 +00001248 write32be(Loc, (read32be(Loc) & ~Mask) | (Val & Mask));
Hal Finkel3c8cc672015-10-12 20:56:18 +00001249 break;
1250 }
Rafael Espindola3efa4e92015-09-22 21:12:55 +00001251 default:
George Rimardcf5b722016-12-21 08:21:34 +00001252 error(getErrorLocation(Loc) + "unrecognized reloc " + Twine(Type));
Rafael Espindola3efa4e92015-09-22 21:12:55 +00001253 }
1254}
Rafael Espindola1d6063e2015-09-22 21:24:52 +00001255
Igor Kudrindb7de9f2015-11-17 18:01:30 +00001256AArch64TargetInfo::AArch64TargetInfo() {
Rui Ueyama724d6252016-01-29 01:49:32 +00001257 CopyRel = R_AARCH64_COPY;
Adhemerval Zanella668ad0f2016-02-23 16:54:40 +00001258 RelativeRel = R_AARCH64_RELATIVE;
Rui Ueyama724d6252016-01-29 01:49:32 +00001259 IRelativeRel = R_AARCH64_IRELATIVE;
1260 GotRel = R_AARCH64_GLOB_DAT;
1261 PltRel = R_AARCH64_JUMP_SLOT;
Rafael Espindolae37d13b2016-06-02 19:49:53 +00001262 TlsDescRel = R_AARCH64_TLSDESC;
Rui Ueyama724d6252016-01-29 01:49:32 +00001263 TlsGotRel = R_AARCH64_TLS_TPREL64;
Rui Ueyama803b1202016-07-13 18:55:14 +00001264 GotEntrySize = 8;
1265 GotPltEntrySize = 8;
Igor Kudrindb7de9f2015-11-17 18:01:30 +00001266 PltEntrySize = 16;
Rui Ueyama4a90f572016-06-16 16:28:50 +00001267 PltHeaderSize = 32;
Rafael Espindolad4db0b32016-12-07 21:13:27 +00001268 DefaultMaxPageSize = 65536;
Rafael Espindola8818ca62016-05-20 17:41:09 +00001269
1270 // It doesn't seem to be documented anywhere, but tls on aarch64 uses variant
1271 // 1 of the tls structures and the tcb size is 16.
1272 TcbSize = 16;
Igor Kudrindb7de9f2015-11-17 18:01:30 +00001273}
George Rimar648a2c32015-10-20 08:54:27 +00001274
Rafael Espindola22ef9562016-04-13 01:40:19 +00001275RelExpr AArch64TargetInfo::getRelExpr(uint32_t Type,
1276 const SymbolBody &S) const {
1277 switch (Type) {
1278 default:
1279 return R_ABS;
Rafael Espindolae37d13b2016-06-02 19:49:53 +00001280 case R_AARCH64_TLSDESC_ADR_PAGE21:
1281 return R_TLSDESC_PAGE;
Rafael Espindolae37d13b2016-06-02 19:49:53 +00001282 case R_AARCH64_TLSDESC_LD64_LO12_NC:
1283 case R_AARCH64_TLSDESC_ADD_LO12_NC:
1284 return R_TLSDESC;
Rafael Espindolae37d13b2016-06-02 19:49:53 +00001285 case R_AARCH64_TLSDESC_CALL:
Peter Smithd6486032016-10-20 09:59:26 +00001286 return R_TLSDESC_CALL;
Rafael Espindola8818ca62016-05-20 17:41:09 +00001287 case R_AARCH64_TLSLE_ADD_TPREL_HI12:
1288 case R_AARCH64_TLSLE_ADD_TPREL_LO12_NC:
1289 return R_TLS;
Rafael Espindola22ef9562016-04-13 01:40:19 +00001290 case R_AARCH64_CALL26:
Rafael Espindolab312a742016-04-21 17:30:24 +00001291 case R_AARCH64_CONDBR19:
1292 case R_AARCH64_JUMP26:
1293 case R_AARCH64_TSTBR14:
1294 return R_PLT_PC;
Rafael Espindola22ef9562016-04-13 01:40:19 +00001295 case R_AARCH64_PREL16:
1296 case R_AARCH64_PREL32:
1297 case R_AARCH64_PREL64:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001298 case R_AARCH64_ADR_PREL_LO21:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001299 return R_PC;
Rafael Espindola22ef9562016-04-13 01:40:19 +00001300 case R_AARCH64_ADR_PREL_PG_HI21:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001301 return R_PAGE_PC;
Rafael Espindola5628ee72016-04-15 19:14:18 +00001302 case R_AARCH64_LD64_GOT_LO12_NC:
1303 case R_AARCH64_TLSIE_LD64_GOTTPREL_LO12_NC:
1304 return R_GOT;
1305 case R_AARCH64_ADR_GOT_PAGE:
1306 case R_AARCH64_TLSIE_ADR_GOTTPREL_PAGE21:
1307 return R_GOT_PAGE_PC;
Rafael Espindola22ef9562016-04-13 01:40:19 +00001308 }
1309}
1310
Rafael Espindolae1979ae2016-06-04 23:33:31 +00001311RelExpr AArch64TargetInfo::adjustRelaxExpr(uint32_t Type, const uint8_t *Data,
1312 RelExpr Expr) const {
1313 if (Expr == R_RELAX_TLS_GD_TO_IE) {
1314 if (Type == R_AARCH64_TLSDESC_ADR_PAGE21)
1315 return R_RELAX_TLS_GD_TO_IE_PAGE_PC;
1316 return R_RELAX_TLS_GD_TO_IE_ABS;
1317 }
1318 return Expr;
1319}
1320
Rafael Espindolab8ff59a2016-04-28 14:34:39 +00001321bool AArch64TargetInfo::usesOnlyLowPageBits(uint32_t Type) const {
Adhemerval Zanella3db3f6d2016-03-24 19:12:14 +00001322 switch (Type) {
1323 default:
1324 return false;
Ed Schouten39aca422016-04-06 18:21:07 +00001325 case R_AARCH64_ADD_ABS_LO12_NC:
Rafael Espindola53d0a9f2016-06-02 15:24:52 +00001326 case R_AARCH64_LD64_GOT_LO12_NC:
1327 case R_AARCH64_LDST128_ABS_LO12_NC:
Adhemerval Zanella3db3f6d2016-03-24 19:12:14 +00001328 case R_AARCH64_LDST16_ABS_LO12_NC:
1329 case R_AARCH64_LDST32_ABS_LO12_NC:
1330 case R_AARCH64_LDST64_ABS_LO12_NC:
Rafael Espindola53d0a9f2016-06-02 15:24:52 +00001331 case R_AARCH64_LDST8_ABS_LO12_NC:
Rafael Espindolae37d13b2016-06-02 19:49:53 +00001332 case R_AARCH64_TLSDESC_ADD_LO12_NC:
1333 case R_AARCH64_TLSDESC_LD64_LO12_NC:
Rafael Espindolade17d282016-05-04 21:40:07 +00001334 case R_AARCH64_TLSIE_LD64_GOTTPREL_LO12_NC:
Adhemerval Zanella3db3f6d2016-03-24 19:12:14 +00001335 return true;
1336 }
Rafael Espindolaa4e35f72016-02-24 16:15:13 +00001337}
Rafael Espindola435c00f2016-02-23 20:19:44 +00001338
George Rimar98b060d2016-03-06 06:01:07 +00001339bool AArch64TargetInfo::isTlsInitialExecRel(uint32_t Type) const {
Rafael Espindolad405f472016-03-04 21:37:09 +00001340 return Type == R_AARCH64_TLSIE_ADR_GOTTPREL_PAGE21 ||
1341 Type == R_AARCH64_TLSIE_LD64_GOTTPREL_LO12_NC;
1342}
1343
Eugene Leviantab024a32016-11-25 08:56:36 +00001344bool AArch64TargetInfo::isPicRel(uint32_t Type) const {
1345 return Type == R_AARCH64_ABS32 || Type == R_AARCH64_ABS64;
Igor Kudrincfe47f52015-12-05 06:20:24 +00001346}
1347
Rui Ueyamac9fee5f2016-06-16 16:14:50 +00001348void AArch64TargetInfo::writeGotPlt(uint8_t *Buf, const SymbolBody &) const {
Eugene Leviantff23d3e2016-11-18 14:35:03 +00001349 write64le(Buf, In<ELF64LE>::Plt->getVA());
Igor Kudrindb7de9f2015-11-17 18:01:30 +00001350}
1351
Adhemerval Zanella6afe1282016-12-05 14:14:26 +00001352// Page(Expr) is the page address of the expression Expr, defined
1353// as (Expr & ~0xFFF). (This applies even if the machine page size
1354// supported by the platform has a different value.)
1355uint64_t getAArch64Page(uint64_t Expr) {
Rafael Espindola22ef9562016-04-13 01:40:19 +00001356 return Expr & (~static_cast<uint64_t>(0xFFF));
1357}
1358
Rui Ueyama4a90f572016-06-16 16:28:50 +00001359void AArch64TargetInfo::writePltHeader(uint8_t *Buf) const {
Igor Kudrindb7de9f2015-11-17 18:01:30 +00001360 const uint8_t PltData[] = {
1361 0xf0, 0x7b, 0xbf, 0xa9, // stp x16, x30, [sp,#-16]!
1362 0x10, 0x00, 0x00, 0x90, // adrp x16, Page(&(.plt.got[2]))
1363 0x11, 0x02, 0x40, 0xf9, // ldr x17, [x16, Offset(&(.plt.got[2]))]
1364 0x10, 0x02, 0x00, 0x91, // add x16, x16, Offset(&(.plt.got[2]))
1365 0x20, 0x02, 0x1f, 0xd6, // br x17
1366 0x1f, 0x20, 0x03, 0xd5, // nop
1367 0x1f, 0x20, 0x03, 0xd5, // nop
1368 0x1f, 0x20, 0x03, 0xd5 // nop
1369 };
1370 memcpy(Buf, PltData, sizeof(PltData));
1371
Eugene Leviant41ca3272016-11-10 09:48:29 +00001372 uint64_t Got = In<ELF64LE>::GotPlt->getVA();
Eugene Leviantff23d3e2016-11-18 14:35:03 +00001373 uint64_t Plt = In<ELF64LE>::Plt->getVA();
Rafael Espindola22ef9562016-04-13 01:40:19 +00001374 relocateOne(Buf + 4, R_AARCH64_ADR_PREL_PG_HI21,
1375 getAArch64Page(Got + 16) - getAArch64Page(Plt + 4));
1376 relocateOne(Buf + 8, R_AARCH64_LDST64_ABS_LO12_NC, Got + 16);
1377 relocateOne(Buf + 12, R_AARCH64_ADD_ABS_LO12_NC, Got + 16);
Igor Kudrindb7de9f2015-11-17 18:01:30 +00001378}
1379
Rui Ueyama9398f862016-01-29 04:15:02 +00001380void AArch64TargetInfo::writePlt(uint8_t *Buf, uint64_t GotEntryAddr,
1381 uint64_t PltEntryAddr, int32_t Index,
1382 unsigned RelOff) const {
Igor Kudrindb7de9f2015-11-17 18:01:30 +00001383 const uint8_t Inst[] = {
1384 0x10, 0x00, 0x00, 0x90, // adrp x16, Page(&(.plt.got[n]))
1385 0x11, 0x02, 0x40, 0xf9, // ldr x17, [x16, Offset(&(.plt.got[n]))]
1386 0x10, 0x02, 0x00, 0x91, // add x16, x16, Offset(&(.plt.got[n]))
1387 0x20, 0x02, 0x1f, 0xd6 // br x17
1388 };
1389 memcpy(Buf, Inst, sizeof(Inst));
1390
Rafael Espindola22ef9562016-04-13 01:40:19 +00001391 relocateOne(Buf, R_AARCH64_ADR_PREL_PG_HI21,
1392 getAArch64Page(GotEntryAddr) - getAArch64Page(PltEntryAddr));
1393 relocateOne(Buf + 4, R_AARCH64_LDST64_ABS_LO12_NC, GotEntryAddr);
1394 relocateOne(Buf + 8, R_AARCH64_ADD_ABS_LO12_NC, GotEntryAddr);
Igor Kudrindb7de9f2015-11-17 18:01:30 +00001395}
1396
Rui Ueyamafd7ed232016-12-15 03:31:53 +00001397static void write32AArch64Addr(uint8_t *L, uint64_t Imm) {
Davide Italiano1f31a2c2015-10-02 22:00:42 +00001398 uint32_t ImmLo = (Imm & 0x3) << 29;
Rafael Espindola1c0eb972016-06-02 16:00:25 +00001399 uint32_t ImmHi = (Imm & 0x1FFFFC) << 3;
1400 uint64_t Mask = (0x3 << 29) | (0x1FFFFC << 3);
Rui Ueyama87bc41b2015-10-06 18:54:43 +00001401 write32le(L, (read32le(L) & ~Mask) | ImmLo | ImmHi);
Davide Italiano1f31a2c2015-10-02 22:00:42 +00001402}
1403
Rui Ueyama248e4a32016-12-08 17:04:18 +00001404// Return the bits [Start, End] from Val shifted Start bits.
1405// For instance, getBits(0xF0, 4, 8) returns 0xF.
1406static uint64_t getBits(uint64_t Val, int Start, int End) {
Adhemerval Zanellad719d372016-12-07 17:31:48 +00001407 uint64_t Mask = ((uint64_t)1 << (End + 1 - Start)) - 1;
1408 return (Val >> Start) & Mask;
1409}
1410
Rui Ueyama8cb62832016-12-08 17:18:09 +00001411// Update the immediate field in a AARCH64 ldr, str, and add instruction.
Rui Ueyamafd7ed232016-12-15 03:31:53 +00001412static void or32AArch64Imm(uint8_t *L, uint64_t Imm) {
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001413 or32le(L, (Imm & 0xFFF) << 10);
1414}
1415
Rafael Espindola22ef9562016-04-13 01:40:19 +00001416void AArch64TargetInfo::relocateOne(uint8_t *Loc, uint32_t Type,
1417 uint64_t Val) const {
Davide Italiano1d750a62015-09-27 08:45:38 +00001418 switch (Type) {
Davide Italianodf88f962015-10-04 00:59:16 +00001419 case R_AARCH64_ABS16:
Rui Ueyamae66f45c2016-05-25 04:10:14 +00001420 case R_AARCH64_PREL16:
Eugene Leviant84569e62016-11-29 08:05:44 +00001421 checkIntUInt<16>(Loc, Val, Type);
Rafael Espindola22ef9562016-04-13 01:40:19 +00001422 write16le(Loc, Val);
Davide Italianodf88f962015-10-04 00:59:16 +00001423 break;
1424 case R_AARCH64_ABS32:
Rui Ueyamae66f45c2016-05-25 04:10:14 +00001425 case R_AARCH64_PREL32:
Eugene Leviant84569e62016-11-29 08:05:44 +00001426 checkIntUInt<32>(Loc, Val, Type);
Rafael Espindola22ef9562016-04-13 01:40:19 +00001427 write32le(Loc, Val);
Davide Italianodf88f962015-10-04 00:59:16 +00001428 break;
1429 case R_AARCH64_ABS64:
Rafael Espindolaf1e24532016-11-29 03:45:36 +00001430 case R_AARCH64_GLOB_DAT:
Rui Ueyamae66f45c2016-05-25 04:10:14 +00001431 case R_AARCH64_PREL64:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001432 write64le(Loc, Val);
Davide Italianodf88f962015-10-04 00:59:16 +00001433 break;
Davide Italiano0b6974b2015-10-03 19:56:07 +00001434 case R_AARCH64_ADD_ABS_LO12_NC:
Rui Ueyamafd7ed232016-12-15 03:31:53 +00001435 or32AArch64Imm(Loc, Val);
Davide Italiano0b6974b2015-10-03 19:56:07 +00001436 break;
Rafael Espindolad79073d2016-04-25 12:32:19 +00001437 case R_AARCH64_ADR_GOT_PAGE:
Rui Ueyamae66f45c2016-05-25 04:10:14 +00001438 case R_AARCH64_ADR_PREL_PG_HI21:
1439 case R_AARCH64_TLSIE_ADR_GOTTPREL_PAGE21:
Rafael Espindolae37d13b2016-06-02 19:49:53 +00001440 case R_AARCH64_TLSDESC_ADR_PAGE21:
Eugene Leviant84569e62016-11-29 08:05:44 +00001441 checkInt<33>(Loc, Val, Type);
Rui Ueyamafd7ed232016-12-15 03:31:53 +00001442 write32AArch64Addr(Loc, Val >> 12);
Igor Kudrinb4a09272015-12-01 08:41:20 +00001443 break;
Rafael Espindolad79073d2016-04-25 12:32:19 +00001444 case R_AARCH64_ADR_PREL_LO21:
Eugene Leviant84569e62016-11-29 08:05:44 +00001445 checkInt<21>(Loc, Val, Type);
Rui Ueyamafd7ed232016-12-15 03:31:53 +00001446 write32AArch64Addr(Loc, Val);
Davide Italiano1d750a62015-09-27 08:45:38 +00001447 break;
Igor Kudrinb4a09272015-12-01 08:41:20 +00001448 case R_AARCH64_CALL26:
Rafael Espindolad79073d2016-04-25 12:32:19 +00001449 case R_AARCH64_JUMP26:
Eugene Leviant84569e62016-11-29 08:05:44 +00001450 checkInt<28>(Loc, Val, Type);
Rafael Espindolad79073d2016-04-25 12:32:19 +00001451 or32le(Loc, (Val & 0x0FFFFFFC) >> 2);
Igor Kudrinb34115b2015-11-13 03:26:59 +00001452 break;
Rafael Espindolad79073d2016-04-25 12:32:19 +00001453 case R_AARCH64_CONDBR19:
Eugene Leviant84569e62016-11-29 08:05:44 +00001454 checkInt<21>(Loc, Val, Type);
Rafael Espindolad79073d2016-04-25 12:32:19 +00001455 or32le(Loc, (Val & 0x1FFFFC) << 3);
George Rimar4102bfb2016-01-11 14:22:00 +00001456 break;
Igor Kudrin5d2bffd2015-11-24 06:48:31 +00001457 case R_AARCH64_LD64_GOT_LO12_NC:
George Rimar3d737e42016-01-13 13:04:46 +00001458 case R_AARCH64_TLSIE_LD64_GOTTPREL_LO12_NC:
Rafael Espindolae37d13b2016-06-02 19:49:53 +00001459 case R_AARCH64_TLSDESC_LD64_LO12_NC:
Eugene Leviant84569e62016-11-29 08:05:44 +00001460 checkAlignment<8>(Loc, Val, Type);
Rafael Espindola22ef9562016-04-13 01:40:19 +00001461 or32le(Loc, (Val & 0xFF8) << 7);
Igor Kudrin5d2bffd2015-11-24 06:48:31 +00001462 break;
Adhemerval Zanellad719d372016-12-07 17:31:48 +00001463 case R_AARCH64_LDST8_ABS_LO12_NC:
Rui Ueyamafd7ed232016-12-15 03:31:53 +00001464 or32AArch64Imm(Loc, getBits(Val, 0, 11));
Davide Italiano0d4fbae2016-01-14 01:30:21 +00001465 break;
Davide Italiano2dfc5fd2016-01-15 01:49:51 +00001466 case R_AARCH64_LDST16_ABS_LO12_NC:
Rui Ueyamafd7ed232016-12-15 03:31:53 +00001467 or32AArch64Imm(Loc, getBits(Val, 1, 11));
Davide Italianodc67f9b2015-11-20 21:35:38 +00001468 break;
Igor Kudrinb4a09272015-12-01 08:41:20 +00001469 case R_AARCH64_LDST32_ABS_LO12_NC:
Rui Ueyamafd7ed232016-12-15 03:31:53 +00001470 or32AArch64Imm(Loc, getBits(Val, 2, 11));
Igor Kudrinb4a09272015-12-01 08:41:20 +00001471 break;
1472 case R_AARCH64_LDST64_ABS_LO12_NC:
Rui Ueyamafd7ed232016-12-15 03:31:53 +00001473 or32AArch64Imm(Loc, getBits(Val, 3, 11));
Adhemerval Zanellad719d372016-12-07 17:31:48 +00001474 break;
1475 case R_AARCH64_LDST128_ABS_LO12_NC:
Rui Ueyamafd7ed232016-12-15 03:31:53 +00001476 or32AArch64Imm(Loc, getBits(Val, 4, 11));
Igor Kudrinb4a09272015-12-01 08:41:20 +00001477 break;
Eugene Leviant99da7522016-09-12 10:02:41 +00001478 case R_AARCH64_MOVW_UABS_G0_NC:
1479 or32le(Loc, (Val & 0xFFFF) << 5);
1480 break;
1481 case R_AARCH64_MOVW_UABS_G1_NC:
1482 or32le(Loc, (Val & 0xFFFF0000) >> 11);
1483 break;
1484 case R_AARCH64_MOVW_UABS_G2_NC:
1485 or32le(Loc, (Val & 0xFFFF00000000) >> 27);
1486 break;
1487 case R_AARCH64_MOVW_UABS_G3:
1488 or32le(Loc, (Val & 0xFFFF000000000000) >> 43);
1489 break;
Rafael Espindolad79073d2016-04-25 12:32:19 +00001490 case R_AARCH64_TSTBR14:
Eugene Leviant84569e62016-11-29 08:05:44 +00001491 checkInt<16>(Loc, Val, Type);
Rafael Espindolad79073d2016-04-25 12:32:19 +00001492 or32le(Loc, (Val & 0xFFFC) << 3);
George Rimar1395dbd2016-01-11 14:27:05 +00001493 break;
Rafael Espindola8818ca62016-05-20 17:41:09 +00001494 case R_AARCH64_TLSLE_ADD_TPREL_HI12:
Eugene Leviant84569e62016-11-29 08:05:44 +00001495 checkInt<24>(Loc, Val, Type);
Rui Ueyamafd7ed232016-12-15 03:31:53 +00001496 or32AArch64Imm(Loc, Val >> 12);
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001497 break;
Rafael Espindola8818ca62016-05-20 17:41:09 +00001498 case R_AARCH64_TLSLE_ADD_TPREL_LO12_NC:
Rafael Espindolae37d13b2016-06-02 19:49:53 +00001499 case R_AARCH64_TLSDESC_ADD_LO12_NC:
Rui Ueyamafd7ed232016-12-15 03:31:53 +00001500 or32AArch64Imm(Loc, Val);
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001501 break;
Davide Italiano1d750a62015-09-27 08:45:38 +00001502 default:
George Rimardcf5b722016-12-21 08:21:34 +00001503 error(getErrorLocation(Loc) + "unrecognized reloc " + Twine(Type));
Davide Italiano1d750a62015-09-27 08:45:38 +00001504 }
1505}
Simon Atanasyan49829a12015-09-29 05:34:03 +00001506
Rafael Espindola22ef9562016-04-13 01:40:19 +00001507void AArch64TargetInfo::relaxTlsGdToLe(uint8_t *Loc, uint32_t Type,
1508 uint64_t Val) const {
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001509 // TLSDESC Global-Dynamic relocation are in the form:
1510 // adrp x0, :tlsdesc:v [R_AARCH64_TLSDESC_ADR_PAGE21]
1511 // ldr x1, [x0, #:tlsdesc_lo12:v [R_AARCH64_TLSDESC_LD64_LO12_NC]
1512 // add x0, x0, :tlsdesc_los:v [_AARCH64_TLSDESC_ADD_LO12_NC]
1513 // .tlsdesccall [R_AARCH64_TLSDESC_CALL]
Rafael Espindolae1979ae2016-06-04 23:33:31 +00001514 // blr x1
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001515 // And it can optimized to:
1516 // movz x0, #0x0, lsl #16
1517 // movk x0, #0x10
1518 // nop
1519 // nop
Eugene Leviant84569e62016-11-29 08:05:44 +00001520 checkUInt<32>(Loc, Val, Type);
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001521
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001522 switch (Type) {
1523 case R_AARCH64_TLSDESC_ADD_LO12_NC:
1524 case R_AARCH64_TLSDESC_CALL:
Rui Ueyamaf9d56202016-06-16 16:44:52 +00001525 write32le(Loc, 0xd503201f); // nop
1526 return;
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001527 case R_AARCH64_TLSDESC_ADR_PAGE21:
Rui Ueyamaf9d56202016-06-16 16:44:52 +00001528 write32le(Loc, 0xd2a00000 | (((Val >> 16) & 0xffff) << 5)); // movz
1529 return;
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001530 case R_AARCH64_TLSDESC_LD64_LO12_NC:
Rui Ueyamaf9d56202016-06-16 16:44:52 +00001531 write32le(Loc, 0xf2800000 | ((Val & 0xffff) << 5)); // movk
1532 return;
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001533 default:
Rui Ueyamaf9d56202016-06-16 16:44:52 +00001534 llvm_unreachable("unsupported relocation for TLS GD to LE relaxation");
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001535 }
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001536}
1537
Rafael Espindolae1979ae2016-06-04 23:33:31 +00001538void AArch64TargetInfo::relaxTlsGdToIe(uint8_t *Loc, uint32_t Type,
1539 uint64_t Val) const {
1540 // TLSDESC Global-Dynamic relocation are in the form:
1541 // adrp x0, :tlsdesc:v [R_AARCH64_TLSDESC_ADR_PAGE21]
1542 // ldr x1, [x0, #:tlsdesc_lo12:v [R_AARCH64_TLSDESC_LD64_LO12_NC]
1543 // add x0, x0, :tlsdesc_los:v [_AARCH64_TLSDESC_ADD_LO12_NC]
1544 // .tlsdesccall [R_AARCH64_TLSDESC_CALL]
1545 // blr x1
1546 // And it can optimized to:
1547 // adrp x0, :gottprel:v
1548 // ldr x0, [x0, :gottprel_lo12:v]
1549 // nop
1550 // nop
1551
1552 switch (Type) {
1553 case R_AARCH64_TLSDESC_ADD_LO12_NC:
1554 case R_AARCH64_TLSDESC_CALL:
1555 write32le(Loc, 0xd503201f); // nop
1556 break;
1557 case R_AARCH64_TLSDESC_ADR_PAGE21:
1558 write32le(Loc, 0x90000000); // adrp
1559 relocateOne(Loc, R_AARCH64_TLSIE_ADR_GOTTPREL_PAGE21, Val);
1560 break;
1561 case R_AARCH64_TLSDESC_LD64_LO12_NC:
1562 write32le(Loc, 0xf9400000); // ldr
1563 relocateOne(Loc, R_AARCH64_TLSIE_LD64_GOTTPREL_LO12_NC, Val);
1564 break;
1565 default:
Rui Ueyamaf9d56202016-06-16 16:44:52 +00001566 llvm_unreachable("unsupported relocation for TLS GD to LE relaxation");
Rafael Espindolae1979ae2016-06-04 23:33:31 +00001567 }
1568}
1569
Rafael Espindola22ef9562016-04-13 01:40:19 +00001570void AArch64TargetInfo::relaxTlsIeToLe(uint8_t *Loc, uint32_t Type,
1571 uint64_t Val) const {
Eugene Leviant84569e62016-11-29 08:05:44 +00001572 checkUInt<32>(Loc, Val, Type);
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001573
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001574 if (Type == R_AARCH64_TLSIE_ADR_GOTTPREL_PAGE21) {
Rui Ueyamad089a432016-06-16 16:40:36 +00001575 // Generate MOVZ.
1576 uint32_t RegNo = read32le(Loc) & 0x1f;
1577 write32le(Loc, (0xd2a00000 | RegNo) | (((Val >> 16) & 0xffff) << 5));
1578 return;
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001579 }
Rui Ueyamad089a432016-06-16 16:40:36 +00001580 if (Type == R_AARCH64_TLSIE_LD64_GOTTPREL_LO12_NC) {
1581 // Generate MOVK.
1582 uint32_t RegNo = read32le(Loc) & 0x1f;
1583 write32le(Loc, (0xf2800000 | RegNo) | ((Val & 0xffff) << 5));
1584 return;
1585 }
1586 llvm_unreachable("invalid relocation for TLS IE to LE relaxation");
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001587}
1588
Rui Ueyama0fad6ea2016-07-14 05:46:22 +00001589AMDGPUTargetInfo::AMDGPUTargetInfo() {
Rui Ueyama7caf48c2016-08-31 21:04:25 +00001590 RelativeRel = R_AMDGPU_REL64;
Rui Ueyama0fad6ea2016-07-14 05:46:22 +00001591 GotRel = R_AMDGPU_ABS64;
1592 GotEntrySize = 8;
1593}
Tom Stellard391e3a82016-07-04 19:19:07 +00001594
Rafael Espindola22ef9562016-04-13 01:40:19 +00001595void AMDGPUTargetInfo::relocateOne(uint8_t *Loc, uint32_t Type,
1596 uint64_t Val) const {
Tom Stellard391e3a82016-07-04 19:19:07 +00001597 switch (Type) {
Konstantin Zhuravlyov667e245e2016-07-21 15:30:13 +00001598 case R_AMDGPU_ABS32:
Tom Stellard391e3a82016-07-04 19:19:07 +00001599 case R_AMDGPU_GOTPCREL:
Konstantin Zhuravlyovd4327e92016-10-14 04:51:43 +00001600 case R_AMDGPU_GOTPCREL32_LO:
Tom Stellard391e3a82016-07-04 19:19:07 +00001601 case R_AMDGPU_REL32:
Konstantin Zhuravlyovd4327e92016-10-14 04:51:43 +00001602 case R_AMDGPU_REL32_LO:
Tom Stellard391e3a82016-07-04 19:19:07 +00001603 write32le(Loc, Val);
1604 break;
Konstantin Zhuravlyovb625d172016-10-20 18:34:58 +00001605 case R_AMDGPU_ABS64:
1606 write64le(Loc, Val);
1607 break;
Konstantin Zhuravlyovd4327e92016-10-14 04:51:43 +00001608 case R_AMDGPU_GOTPCREL32_HI:
1609 case R_AMDGPU_REL32_HI:
1610 write32le(Loc, Val >> 32);
1611 break;
Tom Stellard391e3a82016-07-04 19:19:07 +00001612 default:
George Rimardcf5b722016-12-21 08:21:34 +00001613 error(getErrorLocation(Loc) + "unrecognized reloc " + Twine(Type));
Tom Stellard391e3a82016-07-04 19:19:07 +00001614 }
Rafael Espindola22ef9562016-04-13 01:40:19 +00001615}
1616
1617RelExpr AMDGPUTargetInfo::getRelExpr(uint32_t Type, const SymbolBody &S) const {
Tom Stellard391e3a82016-07-04 19:19:07 +00001618 switch (Type) {
Konstantin Zhuravlyov667e245e2016-07-21 15:30:13 +00001619 case R_AMDGPU_ABS32:
Konstantin Zhuravlyovb625d172016-10-20 18:34:58 +00001620 case R_AMDGPU_ABS64:
Konstantin Zhuravlyov667e245e2016-07-21 15:30:13 +00001621 return R_ABS;
Tom Stellard391e3a82016-07-04 19:19:07 +00001622 case R_AMDGPU_REL32:
Konstantin Zhuravlyovd4327e92016-10-14 04:51:43 +00001623 case R_AMDGPU_REL32_LO:
1624 case R_AMDGPU_REL32_HI:
Tom Stellard391e3a82016-07-04 19:19:07 +00001625 return R_PC;
1626 case R_AMDGPU_GOTPCREL:
Konstantin Zhuravlyovd4327e92016-10-14 04:51:43 +00001627 case R_AMDGPU_GOTPCREL32_LO:
1628 case R_AMDGPU_GOTPCREL32_HI:
Tom Stellard391e3a82016-07-04 19:19:07 +00001629 return R_GOT_PC;
1630 default:
1631 fatal("do not know how to handle relocation " + Twine(Type));
1632 }
Tom Stellard80efb162016-01-07 03:59:08 +00001633}
1634
Peter Smith8646ced2016-06-07 09:31:52 +00001635ARMTargetInfo::ARMTargetInfo() {
1636 CopyRel = R_ARM_COPY;
1637 RelativeRel = R_ARM_RELATIVE;
1638 IRelativeRel = R_ARM_IRELATIVE;
1639 GotRel = R_ARM_GLOB_DAT;
1640 PltRel = R_ARM_JUMP_SLOT;
1641 TlsGotRel = R_ARM_TLS_TPOFF32;
1642 TlsModuleIndexRel = R_ARM_TLS_DTPMOD32;
1643 TlsOffsetRel = R_ARM_TLS_DTPOFF32;
Rui Ueyama803b1202016-07-13 18:55:14 +00001644 GotEntrySize = 4;
1645 GotPltEntrySize = 4;
Peter Smith8646ced2016-06-07 09:31:52 +00001646 PltEntrySize = 16;
Rui Ueyama4a90f572016-06-16 16:28:50 +00001647 PltHeaderSize = 20;
Peter Smith9d450252016-07-20 08:52:27 +00001648 // ARM uses Variant 1 TLS
1649 TcbSize = 8;
Rafael Espindola0f7ceda2016-07-20 17:58:07 +00001650 NeedsThunks = true;
Peter Smith8646ced2016-06-07 09:31:52 +00001651}
1652
1653RelExpr ARMTargetInfo::getRelExpr(uint32_t Type, const SymbolBody &S) const {
1654 switch (Type) {
1655 default:
1656 return R_ABS;
Peter Smithfa4d90d2016-06-16 09:53:46 +00001657 case R_ARM_THM_JUMP11:
1658 return R_PC;
Peter Smith8646ced2016-06-07 09:31:52 +00001659 case R_ARM_CALL:
1660 case R_ARM_JUMP24:
1661 case R_ARM_PC24:
1662 case R_ARM_PLT32:
Peter Smithd6486032016-10-20 09:59:26 +00001663 case R_ARM_PREL31:
Peter Smithfa4d90d2016-06-16 09:53:46 +00001664 case R_ARM_THM_JUMP19:
1665 case R_ARM_THM_JUMP24:
1666 case R_ARM_THM_CALL:
Peter Smith8646ced2016-06-07 09:31:52 +00001667 return R_PLT_PC;
1668 case R_ARM_GOTOFF32:
1669 // (S + A) - GOT_ORG
1670 return R_GOTREL;
1671 case R_ARM_GOT_BREL:
1672 // GOT(S) + A - GOT_ORG
1673 return R_GOT_OFF;
1674 case R_ARM_GOT_PREL:
Peter Smith9d450252016-07-20 08:52:27 +00001675 case R_ARM_TLS_IE32:
1676 // GOT(S) + A - P
Peter Smith8646ced2016-06-07 09:31:52 +00001677 return R_GOT_PC;
Davide Italiano38115ff2016-08-01 19:28:13 +00001678 case R_ARM_TARGET1:
1679 return Config->Target1Rel ? R_PC : R_ABS;
Peter Smith9bbd4e22016-10-17 18:12:24 +00001680 case R_ARM_TARGET2:
1681 if (Config->Target2 == Target2Policy::Rel)
1682 return R_PC;
1683 if (Config->Target2 == Target2Policy::Abs)
1684 return R_ABS;
1685 return R_GOT_PC;
Peter Smith9d450252016-07-20 08:52:27 +00001686 case R_ARM_TLS_GD32:
1687 return R_TLSGD_PC;
Peter Smith441cf5d2016-07-20 14:56:26 +00001688 case R_ARM_TLS_LDM32:
1689 return R_TLSLD_PC;
Peter Smith8646ced2016-06-07 09:31:52 +00001690 case R_ARM_BASE_PREL:
1691 // B(S) + A - P
1692 // FIXME: currently B(S) assumed to be .got, this may not hold for all
1693 // platforms.
1694 return R_GOTONLY_PC;
Peter Smithfb05cd92016-07-08 16:10:27 +00001695 case R_ARM_MOVW_PREL_NC:
1696 case R_ARM_MOVT_PREL:
Peter Smith8646ced2016-06-07 09:31:52 +00001697 case R_ARM_REL32:
Peter Smithfb05cd92016-07-08 16:10:27 +00001698 case R_ARM_THM_MOVW_PREL_NC:
1699 case R_ARM_THM_MOVT_PREL:
Peter Smith8646ced2016-06-07 09:31:52 +00001700 return R_PC;
Peter Smithd6486032016-10-20 09:59:26 +00001701 case R_ARM_NONE:
1702 return R_HINT;
Peter Smith9d450252016-07-20 08:52:27 +00001703 case R_ARM_TLS_LE32:
1704 return R_TLS;
Peter Smith8646ced2016-06-07 09:31:52 +00001705 }
1706}
1707
Eugene Leviantab024a32016-11-25 08:56:36 +00001708bool ARMTargetInfo::isPicRel(uint32_t Type) const {
1709 return (Type == R_ARM_TARGET1 && !Config->Target1Rel) ||
1710 (Type == R_ARM_ABS32);
1711}
1712
Peter Smith8646ced2016-06-07 09:31:52 +00001713uint32_t ARMTargetInfo::getDynRel(uint32_t Type) const {
Davide Italiano38115ff2016-08-01 19:28:13 +00001714 if (Type == R_ARM_TARGET1 && !Config->Target1Rel)
1715 return R_ARM_ABS32;
Peter Smith8646ced2016-06-07 09:31:52 +00001716 if (Type == R_ARM_ABS32)
1717 return Type;
Peter Smith8646ced2016-06-07 09:31:52 +00001718 // Keep it going with a dummy value so that we can find more reloc errors.
1719 return R_ARM_ABS32;
1720}
1721
Rui Ueyamac9fee5f2016-06-16 16:14:50 +00001722void ARMTargetInfo::writeGotPlt(uint8_t *Buf, const SymbolBody &) const {
Eugene Leviantff23d3e2016-11-18 14:35:03 +00001723 write32le(Buf, In<ELF32LE>::Plt->getVA());
Peter Smith8646ced2016-06-07 09:31:52 +00001724}
1725
Peter Smith4b360292016-12-09 09:59:54 +00001726void ARMTargetInfo::writeIgotPlt(uint8_t *Buf, const SymbolBody &S) const {
1727 // An ARM entry is the address of the ifunc resolver function.
1728 write32le(Buf, S.getVA<ELF32LE>());
1729}
1730
Rui Ueyama4a90f572016-06-16 16:28:50 +00001731void ARMTargetInfo::writePltHeader(uint8_t *Buf) const {
Peter Smith8646ced2016-06-07 09:31:52 +00001732 const uint8_t PltData[] = {
1733 0x04, 0xe0, 0x2d, 0xe5, // str lr, [sp,#-4]!
1734 0x04, 0xe0, 0x9f, 0xe5, // ldr lr, L2
1735 0x0e, 0xe0, 0x8f, 0xe0, // L1: add lr, pc, lr
1736 0x08, 0xf0, 0xbe, 0xe5, // ldr pc, [lr, #8]
1737 0x00, 0x00, 0x00, 0x00, // L2: .word &(.got.plt) - L1 - 8
1738 };
1739 memcpy(Buf, PltData, sizeof(PltData));
Eugene Leviant41ca3272016-11-10 09:48:29 +00001740 uint64_t GotPlt = In<ELF32LE>::GotPlt->getVA();
Eugene Leviantff23d3e2016-11-18 14:35:03 +00001741 uint64_t L1 = In<ELF32LE>::Plt->getVA() + 8;
Peter Smith8646ced2016-06-07 09:31:52 +00001742 write32le(Buf + 16, GotPlt - L1 - 8);
1743}
1744
Peter Smith96943762017-01-25 10:31:16 +00001745void ARMTargetInfo::addPltHeaderSymbols(InputSectionData *ISD) const {
1746 auto *IS = cast<InputSection<ELF32LE>>(ISD);
1747 addSyntheticLocal("$a", STT_NOTYPE, 0, 0, IS);
1748 addSyntheticLocal("$d", STT_NOTYPE, 16, 0, IS);
1749}
1750
Peter Smith8646ced2016-06-07 09:31:52 +00001751void ARMTargetInfo::writePlt(uint8_t *Buf, uint64_t GotEntryAddr,
1752 uint64_t PltEntryAddr, int32_t Index,
1753 unsigned RelOff) const {
1754 // FIXME: Using simple code sequence with simple relocations.
1755 // There is a more optimal sequence but it requires support for the group
1756 // relocations. See ELF for the ARM Architecture Appendix A.3
1757 const uint8_t PltData[] = {
1758 0x04, 0xc0, 0x9f, 0xe5, // ldr ip, L2
1759 0x0f, 0xc0, 0x8c, 0xe0, // L1: add ip, ip, pc
1760 0x00, 0xf0, 0x9c, 0xe5, // ldr pc, [ip]
1761 0x00, 0x00, 0x00, 0x00, // L2: .word Offset(&(.plt.got) - L1 - 8
1762 };
1763 memcpy(Buf, PltData, sizeof(PltData));
1764 uint64_t L1 = PltEntryAddr + 4;
1765 write32le(Buf + 12, GotEntryAddr - L1 - 8);
1766}
1767
Peter Smith96943762017-01-25 10:31:16 +00001768void ARMTargetInfo::addPltSymbols(InputSectionData *ISD, uint64_t Off) const {
1769 auto *IS = cast<InputSection<ELF32LE>>(ISD);
1770 addSyntheticLocal("$a", STT_NOTYPE, Off, 0, IS);
1771 addSyntheticLocal("$d", STT_NOTYPE, Off + 12, 0, IS);
1772}
1773
Peter Smithfb05cd92016-07-08 16:10:27 +00001774RelExpr ARMTargetInfo::getThunkExpr(RelExpr Expr, uint32_t RelocType,
Peter Smithee6d7182017-01-18 09:57:14 +00001775 const InputFile *File,
Peter Smithfb05cd92016-07-08 16:10:27 +00001776 const SymbolBody &S) const {
Peter Smith97c6d782017-01-04 09:45:45 +00001777 // If S is an undefined weak symbol in an executable we don't need a Thunk.
1778 // In a DSO calls to undefined symbols, including weak ones get PLT entries
1779 // which may need a thunk.
Peter Smithee6d7182017-01-18 09:57:14 +00001780 if (S.isUndefined() && !S.isLocal() && S.symbol()->isWeak() &&
1781 !Config->Shared)
Peter Smith2227c7f2016-11-03 11:49:23 +00001782 return Expr;
Peter Smithfb05cd92016-07-08 16:10:27 +00001783 // A state change from ARM to Thumb and vice versa must go through an
1784 // interworking thunk if the relocation type is not R_ARM_CALL or
1785 // R_ARM_THM_CALL.
1786 switch (RelocType) {
1787 case R_ARM_PC24:
1788 case R_ARM_PLT32:
1789 case R_ARM_JUMP24:
1790 // Source is ARM, all PLT entries are ARM so no interworking required.
1791 // Otherwise we need to interwork if Symbol has bit 0 set (Thumb).
1792 if (Expr == R_PC && ((S.getVA<ELF32LE>() & 1) == 1))
1793 return R_THUNK_PC;
1794 break;
1795 case R_ARM_THM_JUMP19:
1796 case R_ARM_THM_JUMP24:
1797 // Source is Thumb, all PLT entries are ARM so interworking is required.
1798 // Otherwise we need to interwork if Symbol has bit 0 clear (ARM).
1799 if (Expr == R_PLT_PC)
1800 return R_THUNK_PLT_PC;
1801 if ((S.getVA<ELF32LE>() & 1) == 0)
1802 return R_THUNK_PC;
1803 break;
1804 }
1805 return Expr;
1806}
1807
Peter Smith8646ced2016-06-07 09:31:52 +00001808void ARMTargetInfo::relocateOne(uint8_t *Loc, uint32_t Type,
1809 uint64_t Val) const {
1810 switch (Type) {
Peter Smith8646ced2016-06-07 09:31:52 +00001811 case R_ARM_ABS32:
1812 case R_ARM_BASE_PREL:
Rafael Espindolaf1e24532016-11-29 03:45:36 +00001813 case R_ARM_GLOB_DAT:
Peter Smith8646ced2016-06-07 09:31:52 +00001814 case R_ARM_GOTOFF32:
1815 case R_ARM_GOT_BREL:
1816 case R_ARM_GOT_PREL:
1817 case R_ARM_REL32:
Peter Smithd9209992016-12-13 10:42:05 +00001818 case R_ARM_RELATIVE:
Davide Italiano38115ff2016-08-01 19:28:13 +00001819 case R_ARM_TARGET1:
Peter Smith9bbd4e22016-10-17 18:12:24 +00001820 case R_ARM_TARGET2:
Peter Smith9d450252016-07-20 08:52:27 +00001821 case R_ARM_TLS_GD32:
1822 case R_ARM_TLS_IE32:
Peter Smith441cf5d2016-07-20 14:56:26 +00001823 case R_ARM_TLS_LDM32:
1824 case R_ARM_TLS_LDO32:
Peter Smith9d450252016-07-20 08:52:27 +00001825 case R_ARM_TLS_LE32:
Rafael Espindolaf1e24532016-11-29 03:45:36 +00001826 case R_ARM_TLS_TPOFF32:
Peter Smith8646ced2016-06-07 09:31:52 +00001827 write32le(Loc, Val);
1828 break;
Peter Smithde3e7382016-11-29 16:23:50 +00001829 case R_ARM_TLS_DTPMOD32:
1830 write32le(Loc, 1);
1831 break;
Peter Smith8646ced2016-06-07 09:31:52 +00001832 case R_ARM_PREL31:
Eugene Leviant84569e62016-11-29 08:05:44 +00001833 checkInt<31>(Loc, Val, Type);
Peter Smith8646ced2016-06-07 09:31:52 +00001834 write32le(Loc, (read32le(Loc) & 0x80000000) | (Val & ~0x80000000));
1835 break;
1836 case R_ARM_CALL:
Peter Smithfa4d90d2016-06-16 09:53:46 +00001837 // R_ARM_CALL is used for BL and BLX instructions, depending on the
1838 // value of bit 0 of Val, we must select a BL or BLX instruction
1839 if (Val & 1) {
1840 // If bit 0 of Val is 1 the target is Thumb, we must select a BLX.
1841 // The BLX encoding is 0xfa:H:imm24 where Val = imm24:H:'1'
Eugene Leviant84569e62016-11-29 08:05:44 +00001842 checkInt<26>(Loc, Val, Type);
Peter Smithfa4d90d2016-06-16 09:53:46 +00001843 write32le(Loc, 0xfa000000 | // opcode
1844 ((Val & 2) << 23) | // H
1845 ((Val >> 2) & 0x00ffffff)); // imm24
1846 break;
1847 }
1848 if ((read32le(Loc) & 0xfe000000) == 0xfa000000)
1849 // BLX (always unconditional) instruction to an ARM Target, select an
1850 // unconditional BL.
1851 write32le(Loc, 0xeb000000 | (read32le(Loc) & 0x00ffffff));
George Rimara4c7e742016-10-20 08:36:42 +00001852 // fall through as BL encoding is shared with B
Peter Smith8646ced2016-06-07 09:31:52 +00001853 case R_ARM_JUMP24:
1854 case R_ARM_PC24:
1855 case R_ARM_PLT32:
Eugene Leviant84569e62016-11-29 08:05:44 +00001856 checkInt<26>(Loc, Val, Type);
Peter Smith8646ced2016-06-07 09:31:52 +00001857 write32le(Loc, (read32le(Loc) & ~0x00ffffff) | ((Val >> 2) & 0x00ffffff));
1858 break;
Peter Smithfa4d90d2016-06-16 09:53:46 +00001859 case R_ARM_THM_JUMP11:
Eugene Leviant84569e62016-11-29 08:05:44 +00001860 checkInt<12>(Loc, Val, Type);
Peter Smithfa4d90d2016-06-16 09:53:46 +00001861 write16le(Loc, (read32le(Loc) & 0xf800) | ((Val >> 1) & 0x07ff));
1862 break;
1863 case R_ARM_THM_JUMP19:
1864 // Encoding T3: Val = S:J2:J1:imm6:imm11:0
Eugene Leviant84569e62016-11-29 08:05:44 +00001865 checkInt<21>(Loc, Val, Type);
Peter Smithfa4d90d2016-06-16 09:53:46 +00001866 write16le(Loc,
1867 (read16le(Loc) & 0xfbc0) | // opcode cond
1868 ((Val >> 10) & 0x0400) | // S
1869 ((Val >> 12) & 0x003f)); // imm6
1870 write16le(Loc + 2,
1871 0x8000 | // opcode
1872 ((Val >> 8) & 0x0800) | // J2
1873 ((Val >> 5) & 0x2000) | // J1
1874 ((Val >> 1) & 0x07ff)); // imm11
1875 break;
1876 case R_ARM_THM_CALL:
1877 // R_ARM_THM_CALL is used for BL and BLX instructions, depending on the
1878 // value of bit 0 of Val, we must select a BL or BLX instruction
1879 if ((Val & 1) == 0) {
1880 // Ensure BLX destination is 4-byte aligned. As BLX instruction may
1881 // only be two byte aligned. This must be done before overflow check
1882 Val = alignTo(Val, 4);
1883 }
1884 // Bit 12 is 0 for BLX, 1 for BL
1885 write16le(Loc + 2, (read16le(Loc + 2) & ~0x1000) | (Val & 1) << 12);
George Rimara4c7e742016-10-20 08:36:42 +00001886 // Fall through as rest of encoding is the same as B.W
Peter Smithfa4d90d2016-06-16 09:53:46 +00001887 case R_ARM_THM_JUMP24:
1888 // Encoding B T4, BL T1, BLX T2: Val = S:I1:I2:imm10:imm11:0
1889 // FIXME: Use of I1 and I2 require v6T2ops
Eugene Leviant84569e62016-11-29 08:05:44 +00001890 checkInt<25>(Loc, Val, Type);
Peter Smithfa4d90d2016-06-16 09:53:46 +00001891 write16le(Loc,
1892 0xf000 | // opcode
1893 ((Val >> 14) & 0x0400) | // S
1894 ((Val >> 12) & 0x03ff)); // imm10
1895 write16le(Loc + 2,
1896 (read16le(Loc + 2) & 0xd000) | // opcode
1897 (((~(Val >> 10)) ^ (Val >> 11)) & 0x2000) | // J1
1898 (((~(Val >> 11)) ^ (Val >> 13)) & 0x0800) | // J2
1899 ((Val >> 1) & 0x07ff)); // imm11
1900 break;
Peter Smith8646ced2016-06-07 09:31:52 +00001901 case R_ARM_MOVW_ABS_NC:
Peter Smithfb05cd92016-07-08 16:10:27 +00001902 case R_ARM_MOVW_PREL_NC:
Peter Smith8646ced2016-06-07 09:31:52 +00001903 write32le(Loc, (read32le(Loc) & ~0x000f0fff) | ((Val & 0xf000) << 4) |
1904 (Val & 0x0fff));
1905 break;
1906 case R_ARM_MOVT_ABS:
Peter Smithfb05cd92016-07-08 16:10:27 +00001907 case R_ARM_MOVT_PREL:
Eugene Leviant84569e62016-11-29 08:05:44 +00001908 checkInt<32>(Loc, Val, Type);
Peter Smith8646ced2016-06-07 09:31:52 +00001909 write32le(Loc, (read32le(Loc) & ~0x000f0fff) |
1910 (((Val >> 16) & 0xf000) << 4) | ((Val >> 16) & 0xfff));
1911 break;
Peter Smithfa4d90d2016-06-16 09:53:46 +00001912 case R_ARM_THM_MOVT_ABS:
Peter Smithfb05cd92016-07-08 16:10:27 +00001913 case R_ARM_THM_MOVT_PREL:
Peter Smithfa4d90d2016-06-16 09:53:46 +00001914 // Encoding T1: A = imm4:i:imm3:imm8
Eugene Leviant84569e62016-11-29 08:05:44 +00001915 checkInt<32>(Loc, Val, Type);
Peter Smithfa4d90d2016-06-16 09:53:46 +00001916 write16le(Loc,
1917 0xf2c0 | // opcode
1918 ((Val >> 17) & 0x0400) | // i
1919 ((Val >> 28) & 0x000f)); // imm4
1920 write16le(Loc + 2,
1921 (read16le(Loc + 2) & 0x8f00) | // opcode
1922 ((Val >> 12) & 0x7000) | // imm3
1923 ((Val >> 16) & 0x00ff)); // imm8
1924 break;
1925 case R_ARM_THM_MOVW_ABS_NC:
Peter Smithfb05cd92016-07-08 16:10:27 +00001926 case R_ARM_THM_MOVW_PREL_NC:
Peter Smithfa4d90d2016-06-16 09:53:46 +00001927 // Encoding T3: A = imm4:i:imm3:imm8
1928 write16le(Loc,
1929 0xf240 | // opcode
1930 ((Val >> 1) & 0x0400) | // i
1931 ((Val >> 12) & 0x000f)); // imm4
1932 write16le(Loc + 2,
1933 (read16le(Loc + 2) & 0x8f00) | // opcode
1934 ((Val << 4) & 0x7000) | // imm3
1935 (Val & 0x00ff)); // imm8
1936 break;
Peter Smith8646ced2016-06-07 09:31:52 +00001937 default:
George Rimardcf5b722016-12-21 08:21:34 +00001938 error(getErrorLocation(Loc) + "unrecognized reloc " + Twine(Type));
Peter Smith8646ced2016-06-07 09:31:52 +00001939 }
1940}
1941
1942uint64_t ARMTargetInfo::getImplicitAddend(const uint8_t *Buf,
1943 uint32_t Type) const {
1944 switch (Type) {
1945 default:
1946 return 0;
1947 case R_ARM_ABS32:
1948 case R_ARM_BASE_PREL:
1949 case R_ARM_GOTOFF32:
1950 case R_ARM_GOT_BREL:
1951 case R_ARM_GOT_PREL:
1952 case R_ARM_REL32:
Davide Italiano38115ff2016-08-01 19:28:13 +00001953 case R_ARM_TARGET1:
Peter Smith9bbd4e22016-10-17 18:12:24 +00001954 case R_ARM_TARGET2:
Peter Smith9d450252016-07-20 08:52:27 +00001955 case R_ARM_TLS_GD32:
Peter Smith441cf5d2016-07-20 14:56:26 +00001956 case R_ARM_TLS_LDM32:
1957 case R_ARM_TLS_LDO32:
Peter Smith9d450252016-07-20 08:52:27 +00001958 case R_ARM_TLS_IE32:
1959 case R_ARM_TLS_LE32:
Peter Smith8646ced2016-06-07 09:31:52 +00001960 return SignExtend64<32>(read32le(Buf));
Peter Smith8646ced2016-06-07 09:31:52 +00001961 case R_ARM_PREL31:
1962 return SignExtend64<31>(read32le(Buf));
Peter Smith8646ced2016-06-07 09:31:52 +00001963 case R_ARM_CALL:
1964 case R_ARM_JUMP24:
1965 case R_ARM_PC24:
1966 case R_ARM_PLT32:
Rui Ueyamabebf4892016-06-16 23:28:03 +00001967 return SignExtend64<26>(read32le(Buf) << 2);
Peter Smithfa4d90d2016-06-16 09:53:46 +00001968 case R_ARM_THM_JUMP11:
Rui Ueyamabebf4892016-06-16 23:28:03 +00001969 return SignExtend64<12>(read16le(Buf) << 1);
Peter Smithfa4d90d2016-06-16 09:53:46 +00001970 case R_ARM_THM_JUMP19: {
1971 // Encoding T3: A = S:J2:J1:imm10:imm6:0
1972 uint16_t Hi = read16le(Buf);
1973 uint16_t Lo = read16le(Buf + 2);
1974 return SignExtend64<20>(((Hi & 0x0400) << 10) | // S
1975 ((Lo & 0x0800) << 8) | // J2
1976 ((Lo & 0x2000) << 5) | // J1
1977 ((Hi & 0x003f) << 12) | // imm6
1978 ((Lo & 0x07ff) << 1)); // imm11:0
1979 }
Peter Smithfb05cd92016-07-08 16:10:27 +00001980 case R_ARM_THM_CALL:
1981 case R_ARM_THM_JUMP24: {
Peter Smithfa4d90d2016-06-16 09:53:46 +00001982 // Encoding B T4, BL T1, BLX T2: A = S:I1:I2:imm10:imm11:0
1983 // I1 = NOT(J1 EOR S), I2 = NOT(J2 EOR S)
1984 // FIXME: I1 and I2 require v6T2ops
1985 uint16_t Hi = read16le(Buf);
1986 uint16_t Lo = read16le(Buf + 2);
1987 return SignExtend64<24>(((Hi & 0x0400) << 14) | // S
1988 (~((Lo ^ (Hi << 3)) << 10) & 0x00800000) | // I1
1989 (~((Lo ^ (Hi << 1)) << 11) & 0x00400000) | // I2
1990 ((Hi & 0x003ff) << 12) | // imm0
1991 ((Lo & 0x007ff) << 1)); // imm11:0
1992 }
1993 // ELF for the ARM Architecture 4.6.1.1 the implicit addend for MOVW and
1994 // MOVT is in the range -32768 <= A < 32768
Peter Smith8646ced2016-06-07 09:31:52 +00001995 case R_ARM_MOVW_ABS_NC:
Peter Smithfb05cd92016-07-08 16:10:27 +00001996 case R_ARM_MOVT_ABS:
1997 case R_ARM_MOVW_PREL_NC:
1998 case R_ARM_MOVT_PREL: {
Peter Smith8646ced2016-06-07 09:31:52 +00001999 uint64_t Val = read32le(Buf) & 0x000f0fff;
2000 return SignExtend64<16>(((Val & 0x000f0000) >> 4) | (Val & 0x00fff));
2001 }
Peter Smithfa4d90d2016-06-16 09:53:46 +00002002 case R_ARM_THM_MOVW_ABS_NC:
Peter Smithfb05cd92016-07-08 16:10:27 +00002003 case R_ARM_THM_MOVT_ABS:
2004 case R_ARM_THM_MOVW_PREL_NC:
2005 case R_ARM_THM_MOVT_PREL: {
Peter Smithfa4d90d2016-06-16 09:53:46 +00002006 // Encoding T3: A = imm4:i:imm3:imm8
2007 uint16_t Hi = read16le(Buf);
2008 uint16_t Lo = read16le(Buf + 2);
2009 return SignExtend64<16>(((Hi & 0x000f) << 12) | // imm4
2010 ((Hi & 0x0400) << 1) | // i
2011 ((Lo & 0x7000) >> 4) | // imm3
2012 (Lo & 0x00ff)); // imm8
2013 }
Peter Smith8646ced2016-06-07 09:31:52 +00002014 }
2015}
2016
Peter Smith441cf5d2016-07-20 14:56:26 +00002017bool ARMTargetInfo::isTlsLocalDynamicRel(uint32_t Type) const {
2018 return Type == R_ARM_TLS_LDO32 || Type == R_ARM_TLS_LDM32;
2019}
2020
Peter Smith9d450252016-07-20 08:52:27 +00002021bool ARMTargetInfo::isTlsGlobalDynamicRel(uint32_t Type) const {
2022 return Type == R_ARM_TLS_GD32;
2023}
2024
2025bool ARMTargetInfo::isTlsInitialExecRel(uint32_t Type) const {
2026 return Type == R_ARM_TLS_IE32;
2027}
2028
Simon Atanasyan9c2d7882015-10-14 14:24:46 +00002029template <class ELFT> MipsTargetInfo<ELFT>::MipsTargetInfo() {
Simon Atanasyan2287dc32016-02-10 19:57:19 +00002030 GotPltHeaderEntriesNum = 2;
Rafael Espindolad4db0b32016-12-07 21:13:27 +00002031 DefaultMaxPageSize = 65536;
Rui Ueyama803b1202016-07-13 18:55:14 +00002032 GotEntrySize = sizeof(typename ELFT::uint);
2033 GotPltEntrySize = sizeof(typename ELFT::uint);
Simon Atanasyan2287dc32016-02-10 19:57:19 +00002034 PltEntrySize = 16;
Rui Ueyama4a90f572016-06-16 16:28:50 +00002035 PltHeaderSize = 32;
Simon Atanasyaneae66c02016-02-10 10:08:39 +00002036 CopyRel = R_MIPS_COPY;
Simon Atanasyan2287dc32016-02-10 19:57:19 +00002037 PltRel = R_MIPS_JUMP_SLOT;
Rafael Espindola0f7ceda2016-07-20 17:58:07 +00002038 NeedsThunks = true;
Simon Atanasyan002e2442016-06-23 15:26:31 +00002039 if (ELFT::Is64Bits) {
Simon Atanasyanda83bbc2016-05-04 22:39:40 +00002040 RelativeRel = (R_MIPS_64 << 8) | R_MIPS_REL32;
Simon Atanasyan002e2442016-06-23 15:26:31 +00002041 TlsGotRel = R_MIPS_TLS_TPREL64;
2042 TlsModuleIndexRel = R_MIPS_TLS_DTPMOD64;
2043 TlsOffsetRel = R_MIPS_TLS_DTPREL64;
2044 } else {
Simon Atanasyanda83bbc2016-05-04 22:39:40 +00002045 RelativeRel = R_MIPS_REL32;
Simon Atanasyan002e2442016-06-23 15:26:31 +00002046 TlsGotRel = R_MIPS_TLS_TPREL32;
2047 TlsModuleIndexRel = R_MIPS_TLS_DTPMOD32;
2048 TlsOffsetRel = R_MIPS_TLS_DTPREL32;
2049 }
Simon Atanasyanca558ea2016-01-14 21:34:50 +00002050}
2051
2052template <class ELFT>
Rafael Espindola22ef9562016-04-13 01:40:19 +00002053RelExpr MipsTargetInfo<ELFT>::getRelExpr(uint32_t Type,
2054 const SymbolBody &S) const {
Simon Atanasyan9e0297b2016-11-05 22:58:01 +00002055 // See comment in the calculateMipsRelChain.
2056 if (ELFT::Is64Bits || Config->MipsN32Abi)
Simon Atanasyan8c8a5b52016-05-08 14:08:40 +00002057 Type &= 0xff;
Rafael Espindola22ef9562016-04-13 01:40:19 +00002058 switch (Type) {
2059 default:
2060 return R_ABS;
Rafael Espindolaebb04b92016-05-04 14:44:22 +00002061 case R_MIPS_JALR:
2062 return R_HINT;
Rafael Espindola1763dc42016-04-26 22:00:04 +00002063 case R_MIPS_GPREL16:
2064 case R_MIPS_GPREL32:
Simon Atanasyan725dc142016-11-16 21:01:02 +00002065 return R_MIPS_GOTREL;
Rafael Espindolab312a742016-04-21 17:30:24 +00002066 case R_MIPS_26:
2067 return R_PLT;
Rafael Espindola22ef9562016-04-13 01:40:19 +00002068 case R_MIPS_HI16:
Simon Atanasyan1ca263c2016-04-14 21:10:05 +00002069 case R_MIPS_LO16:
Simon Atanasyanbe804552016-05-04 17:47:11 +00002070 case R_MIPS_GOT_OFST:
Simon Atanasyan6a4eb752016-12-08 06:19:47 +00002071 // R_MIPS_HI16/R_MIPS_LO16 relocations against _gp_disp calculate
2072 // offset between start of function and 'gp' value which by default
2073 // equal to the start of .got section. In that case we consider these
2074 // relocations as relative.
Rafael Espindola22ef9562016-04-13 01:40:19 +00002075 if (&S == ElfSym<ELFT>::MipsGpDisp)
2076 return R_PC;
2077 return R_ABS;
2078 case R_MIPS_PC32:
2079 case R_MIPS_PC16:
2080 case R_MIPS_PC19_S2:
2081 case R_MIPS_PC21_S2:
2082 case R_MIPS_PC26_S2:
2083 case R_MIPS_PCHI16:
2084 case R_MIPS_PCLO16:
2085 return R_PC;
Rafael Espindola5628ee72016-04-15 19:14:18 +00002086 case R_MIPS_GOT16:
Rafael Espindola5628ee72016-04-15 19:14:18 +00002087 if (S.isLocal())
Simon Atanasyan4e3a15c2016-05-15 18:13:50 +00002088 return R_MIPS_GOT_LOCAL_PAGE;
Simon Atanasyanbe804552016-05-04 17:47:11 +00002089 // fallthrough
2090 case R_MIPS_CALL16:
2091 case R_MIPS_GOT_DISP:
Simon Atanasyan002e2442016-06-23 15:26:31 +00002092 case R_MIPS_TLS_GOTTPREL:
Simon Atanasyan41325112016-06-19 21:39:37 +00002093 return R_MIPS_GOT_OFF;
Simon Atanasyanbed04bf2016-10-21 07:22:30 +00002094 case R_MIPS_CALL_HI16:
2095 case R_MIPS_CALL_LO16:
2096 case R_MIPS_GOT_HI16:
2097 case R_MIPS_GOT_LO16:
2098 return R_MIPS_GOT_OFF32;
Simon Atanasyanbe804552016-05-04 17:47:11 +00002099 case R_MIPS_GOT_PAGE:
Simon Atanasyan4e3a15c2016-05-15 18:13:50 +00002100 return R_MIPS_GOT_LOCAL_PAGE;
Simon Atanasyan002e2442016-06-23 15:26:31 +00002101 case R_MIPS_TLS_GD:
2102 return R_MIPS_TLSGD;
2103 case R_MIPS_TLS_LDM:
2104 return R_MIPS_TLSLD;
Rafael Espindola22ef9562016-04-13 01:40:19 +00002105 }
2106}
2107
Eugene Leviantab024a32016-11-25 08:56:36 +00002108template <class ELFT> bool MipsTargetInfo<ELFT>::isPicRel(uint32_t Type) const {
2109 return Type == R_MIPS_32 || Type == R_MIPS_64;
2110}
2111
Rafael Espindola22ef9562016-04-13 01:40:19 +00002112template <class ELFT>
George Rimar98b060d2016-03-06 06:01:07 +00002113uint32_t MipsTargetInfo<ELFT>::getDynRel(uint32_t Type) const {
Eugene Leviantab024a32016-11-25 08:56:36 +00002114 return RelativeRel;
Igor Kudrin15cd9ff2015-11-06 07:43:03 +00002115}
2116
2117template <class ELFT>
Simon Atanasyan002e2442016-06-23 15:26:31 +00002118bool MipsTargetInfo<ELFT>::isTlsLocalDynamicRel(uint32_t Type) const {
2119 return Type == R_MIPS_TLS_LDM;
2120}
2121
2122template <class ELFT>
2123bool MipsTargetInfo<ELFT>::isTlsGlobalDynamicRel(uint32_t Type) const {
2124 return Type == R_MIPS_TLS_GD;
2125}
2126
2127template <class ELFT>
Rui Ueyamac9fee5f2016-06-16 16:14:50 +00002128void MipsTargetInfo<ELFT>::writeGotPlt(uint8_t *Buf, const SymbolBody &) const {
Eugene Leviantff23d3e2016-11-18 14:35:03 +00002129 write32<ELFT::TargetEndianness>(Buf, In<ELFT>::Plt->getVA());
Rafael Espindola3ef3a4c2015-09-29 23:22:16 +00002130}
Simon Atanasyan49829a12015-09-29 05:34:03 +00002131
Simon Atanasyane364e2e2016-02-04 12:31:39 +00002132template <endianness E, uint8_t BSIZE, uint8_t SHIFT>
Rafael Espindola666625b2016-04-01 14:36:09 +00002133static int64_t getPcRelocAddend(const uint8_t *Loc) {
Rafael Espindola8cc68c32016-03-30 13:18:08 +00002134 uint32_t Instr = read32<E>(Loc);
2135 uint32_t Mask = 0xffffffff >> (32 - BSIZE);
2136 return SignExtend64<BSIZE + SHIFT>((Instr & Mask) << SHIFT);
2137}
2138
2139template <endianness E, uint8_t BSIZE, uint8_t SHIFT>
Rafael Espindola22ef9562016-04-13 01:40:19 +00002140static void applyMipsPcReloc(uint8_t *Loc, uint32_t Type, uint64_t V) {
Simon Atanasyane364e2e2016-02-04 12:31:39 +00002141 uint32_t Mask = 0xffffffff >> (32 - BSIZE);
Simon Atanasyan0fc0acf2015-12-21 17:36:40 +00002142 uint32_t Instr = read32<E>(Loc);
Rafael Espindola66ea7bb2016-03-31 12:09:36 +00002143 if (SHIFT > 0)
Eugene Leviant84569e62016-11-29 08:05:44 +00002144 checkAlignment<(1 << SHIFT)>(Loc, V, Type);
2145 checkInt<BSIZE + SHIFT>(Loc, V, Type);
Simon Atanasyane364e2e2016-02-04 12:31:39 +00002146 write32<E>(Loc, (Instr & ~Mask) | ((V >> SHIFT) & Mask));
Simon Atanasyan0fc0acf2015-12-21 17:36:40 +00002147}
2148
George Rimara4c7e742016-10-20 08:36:42 +00002149template <endianness E> static void writeMipsHi16(uint8_t *Loc, uint64_t V) {
Simon Atanasyan2287dc32016-02-10 19:57:19 +00002150 uint32_t Instr = read32<E>(Loc);
Simon Atanasyan97519cb2016-08-31 11:47:17 +00002151 uint16_t Res = ((V + 0x8000) >> 16) & 0xffff;
2152 write32<E>(Loc, (Instr & 0xffff0000) | Res);
Simon Atanasyan2287dc32016-02-10 19:57:19 +00002153}
2154
George Rimara4c7e742016-10-20 08:36:42 +00002155template <endianness E> static void writeMipsHigher(uint8_t *Loc, uint64_t V) {
Simon Atanasyane5532a12016-08-31 11:47:21 +00002156 uint32_t Instr = read32<E>(Loc);
2157 uint16_t Res = ((V + 0x80008000) >> 32) & 0xffff;
2158 write32<E>(Loc, (Instr & 0xffff0000) | Res);
2159}
2160
George Rimara4c7e742016-10-20 08:36:42 +00002161template <endianness E> static void writeMipsHighest(uint8_t *Loc, uint64_t V) {
Simon Atanasyane5532a12016-08-31 11:47:21 +00002162 uint32_t Instr = read32<E>(Loc);
2163 uint16_t Res = ((V + 0x800080008000) >> 48) & 0xffff;
2164 write32<E>(Loc, (Instr & 0xffff0000) | Res);
2165}
2166
George Rimara4c7e742016-10-20 08:36:42 +00002167template <endianness E> static void writeMipsLo16(uint8_t *Loc, uint64_t V) {
Simon Atanasyan0dcf5412016-03-04 10:55:24 +00002168 uint32_t Instr = read32<E>(Loc);
2169 write32<E>(Loc, (Instr & 0xffff0000) | (V & 0xffff));
2170}
2171
Simon Atanasyana088bce2016-07-20 20:15:33 +00002172template <class ELFT> static bool isMipsR6() {
2173 const auto &FirstObj = cast<ELFFileBase<ELFT>>(*Config->FirstElf);
2174 uint32_t Arch = FirstObj.getObj().getHeader()->e_flags & EF_MIPS_ARCH;
2175 return Arch == EF_MIPS_ARCH_32R6 || Arch == EF_MIPS_ARCH_64R6;
2176}
2177
Simon Atanasyan2287dc32016-02-10 19:57:19 +00002178template <class ELFT>
Rui Ueyama4a90f572016-06-16 16:28:50 +00002179void MipsTargetInfo<ELFT>::writePltHeader(uint8_t *Buf) const {
Simon Atanasyan2287dc32016-02-10 19:57:19 +00002180 const endianness E = ELFT::TargetEndianness;
Simon Atanasyan9e0297b2016-11-05 22:58:01 +00002181 if (Config->MipsN32Abi) {
2182 write32<E>(Buf, 0x3c0e0000); // lui $14, %hi(&GOTPLT[0])
2183 write32<E>(Buf + 4, 0x8dd90000); // lw $25, %lo(&GOTPLT[0])($14)
2184 write32<E>(Buf + 8, 0x25ce0000); // addiu $14, $14, %lo(&GOTPLT[0])
2185 write32<E>(Buf + 12, 0x030ec023); // subu $24, $24, $14
2186 } else {
2187 write32<E>(Buf, 0x3c1c0000); // lui $28, %hi(&GOTPLT[0])
2188 write32<E>(Buf + 4, 0x8f990000); // lw $25, %lo(&GOTPLT[0])($28)
2189 write32<E>(Buf + 8, 0x279c0000); // addiu $28, $28, %lo(&GOTPLT[0])
2190 write32<E>(Buf + 12, 0x031cc023); // subu $24, $24, $28
2191 }
Simon Atanasyan2287dc32016-02-10 19:57:19 +00002192 write32<E>(Buf + 16, 0x03e07825); // move $15, $31
2193 write32<E>(Buf + 20, 0x0018c082); // srl $24, $24, 2
2194 write32<E>(Buf + 24, 0x0320f809); // jalr $25
2195 write32<E>(Buf + 28, 0x2718fffe); // subu $24, $24, 2
Eugene Leviant41ca3272016-11-10 09:48:29 +00002196 uint64_t Got = In<ELFT>::GotPlt->getVA();
Simon Atanasyana888e672016-03-04 10:55:12 +00002197 writeMipsHi16<E>(Buf, Got);
Simon Atanasyan0dcf5412016-03-04 10:55:24 +00002198 writeMipsLo16<E>(Buf + 4, Got);
2199 writeMipsLo16<E>(Buf + 8, Got);
Simon Atanasyan2287dc32016-02-10 19:57:19 +00002200}
2201
2202template <class ELFT>
2203void MipsTargetInfo<ELFT>::writePlt(uint8_t *Buf, uint64_t GotEntryAddr,
2204 uint64_t PltEntryAddr, int32_t Index,
2205 unsigned RelOff) const {
2206 const endianness E = ELFT::TargetEndianness;
George Rimara4c7e742016-10-20 08:36:42 +00002207 write32<E>(Buf, 0x3c0f0000); // lui $15, %hi(.got.plt entry)
2208 write32<E>(Buf + 4, 0x8df90000); // l[wd] $25, %lo(.got.plt entry)($15)
2209 // jr $25
Simon Atanasyana088bce2016-07-20 20:15:33 +00002210 write32<E>(Buf + 8, isMipsR6<ELFT>() ? 0x03200009 : 0x03200008);
Simon Atanasyan2287dc32016-02-10 19:57:19 +00002211 write32<E>(Buf + 12, 0x25f80000); // addiu $24, $15, %lo(.got.plt entry)
Simon Atanasyana888e672016-03-04 10:55:12 +00002212 writeMipsHi16<E>(Buf, GotEntryAddr);
Simon Atanasyan0dcf5412016-03-04 10:55:24 +00002213 writeMipsLo16<E>(Buf + 4, GotEntryAddr);
2214 writeMipsLo16<E>(Buf + 12, GotEntryAddr);
Simon Atanasyan2287dc32016-02-10 19:57:19 +00002215}
2216
2217template <class ELFT>
Peter Smithfb05cd92016-07-08 16:10:27 +00002218RelExpr MipsTargetInfo<ELFT>::getThunkExpr(RelExpr Expr, uint32_t Type,
Peter Smithee6d7182017-01-18 09:57:14 +00002219 const InputFile *File,
Peter Smithfb05cd92016-07-08 16:10:27 +00002220 const SymbolBody &S) const {
Simon Atanasyan13f6da12016-03-31 21:26:23 +00002221 // Any MIPS PIC code function is invoked with its address in register $t9.
2222 // So if we have a branch instruction from non-PIC code to the PIC one
2223 // we cannot make the jump directly and need to create a small stubs
2224 // to save the target function address.
2225 // See page 3-38 ftp://www.linux-mips.org/pub/linux/mips/doc/ABI/mipsabi.pdf
2226 if (Type != R_MIPS_26)
Peter Smithfb05cd92016-07-08 16:10:27 +00002227 return Expr;
Peter Smithee6d7182017-01-18 09:57:14 +00002228 auto *F = dyn_cast_or_null<ELFFileBase<ELFT>>(File);
Simon Atanasyan13f6da12016-03-31 21:26:23 +00002229 if (!F)
Peter Smithfb05cd92016-07-08 16:10:27 +00002230 return Expr;
Simon Atanasyan13f6da12016-03-31 21:26:23 +00002231 // If current file has PIC code, LA25 stub is not required.
2232 if (F->getObj().getHeader()->e_flags & EF_MIPS_PIC)
Peter Smithfb05cd92016-07-08 16:10:27 +00002233 return Expr;
Simon Atanasyan13f6da12016-03-31 21:26:23 +00002234 auto *D = dyn_cast<DefinedRegular<ELFT>>(&S);
Simon Atanasyan13f6da12016-03-31 21:26:23 +00002235 // LA25 is required if target file has PIC code
2236 // or target symbol is a PIC symbol.
Simon Atanasyanf967f092016-09-29 12:58:36 +00002237 return D && D->isMipsPIC() ? R_THUNK_ABS : Expr;
Simon Atanasyan13f6da12016-03-31 21:26:23 +00002238}
2239
2240template <class ELFT>
Rafael Espindola666625b2016-04-01 14:36:09 +00002241uint64_t MipsTargetInfo<ELFT>::getImplicitAddend(const uint8_t *Buf,
Rafael Espindola8cc68c32016-03-30 13:18:08 +00002242 uint32_t Type) const {
2243 const endianness E = ELFT::TargetEndianness;
2244 switch (Type) {
2245 default:
2246 return 0;
2247 case R_MIPS_32:
2248 case R_MIPS_GPREL32:
Simon Atanasyan875951e2016-09-05 15:42:39 +00002249 case R_MIPS_TLS_DTPREL32:
2250 case R_MIPS_TLS_TPREL32:
Rafael Espindola8cc68c32016-03-30 13:18:08 +00002251 return read32<E>(Buf);
2252 case R_MIPS_26:
2253 // FIXME (simon): If the relocation target symbol is not a PLT entry
2254 // we should use another expression for calculation:
2255 // ((A << 2) | (P & 0xf0000000)) >> 2
Simon Atanasyand2ae3032016-07-22 05:56:43 +00002256 return SignExtend64<28>((read32<E>(Buf) & 0x3ffffff) << 2);
Rafael Espindola8cc68c32016-03-30 13:18:08 +00002257 case R_MIPS_GPREL16:
2258 case R_MIPS_LO16:
2259 case R_MIPS_PCLO16:
2260 case R_MIPS_TLS_DTPREL_HI16:
2261 case R_MIPS_TLS_DTPREL_LO16:
2262 case R_MIPS_TLS_TPREL_HI16:
2263 case R_MIPS_TLS_TPREL_LO16:
Rui Ueyamae517de62016-06-16 17:06:24 +00002264 return SignExtend64<16>(read32<E>(Buf));
Rafael Espindola8cc68c32016-03-30 13:18:08 +00002265 case R_MIPS_PC16:
2266 return getPcRelocAddend<E, 16, 2>(Buf);
2267 case R_MIPS_PC19_S2:
2268 return getPcRelocAddend<E, 19, 2>(Buf);
2269 case R_MIPS_PC21_S2:
2270 return getPcRelocAddend<E, 21, 2>(Buf);
2271 case R_MIPS_PC26_S2:
2272 return getPcRelocAddend<E, 26, 2>(Buf);
2273 case R_MIPS_PC32:
2274 return getPcRelocAddend<E, 32, 0>(Buf);
2275 }
2276}
2277
Eugene Leviant84569e62016-11-29 08:05:44 +00002278static std::pair<uint32_t, uint64_t>
2279calculateMipsRelChain(uint8_t *Loc, uint32_t Type, uint64_t Val) {
Simon Atanasyan8c8a5b52016-05-08 14:08:40 +00002280 // MIPS N64 ABI packs multiple relocations into the single relocation
2281 // record. In general, all up to three relocations can have arbitrary
2282 // types. In fact, Clang and GCC uses only a few combinations. For now,
2283 // we support two of them. That is allow to pass at least all LLVM
2284 // test suite cases.
2285 // <any relocation> / R_MIPS_SUB / R_MIPS_HI16 | R_MIPS_LO16
2286 // <any relocation> / R_MIPS_64 / R_MIPS_NONE
2287 // The first relocation is a 'real' relocation which is calculated
2288 // using the corresponding symbol's value. The second and the third
2289 // relocations used to modify result of the first one: extend it to
2290 // 64-bit, extract high or low part etc. For details, see part 2.9 Relocation
2291 // at the https://dmz-portal.mips.com/mw/images/8/82/007-4658-001.pdf
2292 uint32_t Type2 = (Type >> 8) & 0xff;
2293 uint32_t Type3 = (Type >> 16) & 0xff;
2294 if (Type2 == R_MIPS_NONE && Type3 == R_MIPS_NONE)
2295 return std::make_pair(Type, Val);
2296 if (Type2 == R_MIPS_64 && Type3 == R_MIPS_NONE)
2297 return std::make_pair(Type2, Val);
2298 if (Type2 == R_MIPS_SUB && (Type3 == R_MIPS_HI16 || Type3 == R_MIPS_LO16))
2299 return std::make_pair(Type3, -Val);
Eugene Leviant84569e62016-11-29 08:05:44 +00002300 error(getErrorLocation(Loc) + "unsupported relocations combination " +
2301 Twine(Type));
Simon Atanasyan8c8a5b52016-05-08 14:08:40 +00002302 return std::make_pair(Type & 0xff, Val);
2303}
2304
Rafael Espindola8cc68c32016-03-30 13:18:08 +00002305template <class ELFT>
Rafael Espindola22ef9562016-04-13 01:40:19 +00002306void MipsTargetInfo<ELFT>::relocateOne(uint8_t *Loc, uint32_t Type,
2307 uint64_t Val) const {
Rafael Espindolae7e57b22015-11-09 21:43:00 +00002308 const endianness E = ELFT::TargetEndianness;
Simon Atanasyana8e9cb32016-03-17 12:36:08 +00002309 // Thread pointer and DRP offsets from the start of TLS data area.
2310 // https://www.linux-mips.org/wiki/NPTL
Simon Atanasyan875951e2016-09-05 15:42:39 +00002311 if (Type == R_MIPS_TLS_DTPREL_HI16 || Type == R_MIPS_TLS_DTPREL_LO16 ||
Simon Atanasyan643729d2016-09-05 15:42:43 +00002312 Type == R_MIPS_TLS_DTPREL32 || Type == R_MIPS_TLS_DTPREL64)
Simon Atanasyan8c8a5b52016-05-08 14:08:40 +00002313 Val -= 0x8000;
Simon Atanasyan875951e2016-09-05 15:42:39 +00002314 else if (Type == R_MIPS_TLS_TPREL_HI16 || Type == R_MIPS_TLS_TPREL_LO16 ||
Simon Atanasyan643729d2016-09-05 15:42:43 +00002315 Type == R_MIPS_TLS_TPREL32 || Type == R_MIPS_TLS_TPREL64)
Simon Atanasyan8c8a5b52016-05-08 14:08:40 +00002316 Val -= 0x7000;
Simon Atanasyan9e0297b2016-11-05 22:58:01 +00002317 if (ELFT::Is64Bits || Config->MipsN32Abi)
Eugene Leviant84569e62016-11-29 08:05:44 +00002318 std::tie(Type, Val) = calculateMipsRelChain(Loc, Type, Val);
Simon Atanasyan3b732ac2015-10-12 15:10:02 +00002319 switch (Type) {
2320 case R_MIPS_32:
Simon Atanasyan9ac81982016-05-06 15:02:50 +00002321 case R_MIPS_GPREL32:
Simon Atanasyan875951e2016-09-05 15:42:39 +00002322 case R_MIPS_TLS_DTPREL32:
2323 case R_MIPS_TLS_TPREL32:
Rafael Espindola22ef9562016-04-13 01:40:19 +00002324 write32<E>(Loc, Val);
Simon Atanasyan3b732ac2015-10-12 15:10:02 +00002325 break;
Simon Atanasyanda83bbc2016-05-04 22:39:40 +00002326 case R_MIPS_64:
Simon Atanasyan643729d2016-09-05 15:42:43 +00002327 case R_MIPS_TLS_DTPREL64:
2328 case R_MIPS_TLS_TPREL64:
Simon Atanasyanda83bbc2016-05-04 22:39:40 +00002329 write64<E>(Loc, Val);
2330 break;
Simon Atanasyan10296c22016-05-07 07:36:47 +00002331 case R_MIPS_26:
Simon Atanasyand2ae3032016-07-22 05:56:43 +00002332 write32<E>(Loc, (read32<E>(Loc) & ~0x3ffffff) | ((Val >> 2) & 0x3ffffff));
Simon Atanasyan2287dc32016-02-10 19:57:19 +00002333 break;
Simon Atanasyanbe804552016-05-04 17:47:11 +00002334 case R_MIPS_GOT_DISP:
2335 case R_MIPS_GOT_PAGE:
Rafael Espindola58cd5db2016-04-19 22:46:03 +00002336 case R_MIPS_GOT16:
Simon Atanasyan9ac81982016-05-06 15:02:50 +00002337 case R_MIPS_GPREL16:
Simon Atanasyan002e2442016-06-23 15:26:31 +00002338 case R_MIPS_TLS_GD:
2339 case R_MIPS_TLS_LDM:
Eugene Leviant84569e62016-11-29 08:05:44 +00002340 checkInt<16>(Loc, Val, Type);
Rafael Espindola58cd5db2016-04-19 22:46:03 +00002341 // fallthrough
Rui Ueyama7ee3cf72015-12-03 20:59:51 +00002342 case R_MIPS_CALL16:
Simon Atanasyane933a8e2016-08-18 19:08:36 +00002343 case R_MIPS_CALL_LO16:
Simon Atanasyan978f91c2016-08-18 19:08:41 +00002344 case R_MIPS_GOT_LO16:
Simon Atanasyanbe804552016-05-04 17:47:11 +00002345 case R_MIPS_GOT_OFST:
Simon Atanasyan5b9ac412016-05-06 15:02:54 +00002346 case R_MIPS_LO16:
2347 case R_MIPS_PCLO16:
Simon Atanasyan8c8a5b52016-05-08 14:08:40 +00002348 case R_MIPS_TLS_DTPREL_LO16:
Simon Atanasyan002e2442016-06-23 15:26:31 +00002349 case R_MIPS_TLS_GOTTPREL:
Simon Atanasyan8c8a5b52016-05-08 14:08:40 +00002350 case R_MIPS_TLS_TPREL_LO16:
Rafael Espindola58cd5db2016-04-19 22:46:03 +00002351 writeMipsLo16<E>(Loc, Val);
Rui Ueyama7ee3cf72015-12-03 20:59:51 +00002352 break;
Simon Atanasyane933a8e2016-08-18 19:08:36 +00002353 case R_MIPS_CALL_HI16:
Simon Atanasyan978f91c2016-08-18 19:08:41 +00002354 case R_MIPS_GOT_HI16:
Simon Atanasyan3b377852016-03-04 10:55:20 +00002355 case R_MIPS_HI16:
Simon Atanasyan5b9ac412016-05-06 15:02:54 +00002356 case R_MIPS_PCHI16:
Simon Atanasyan8c8a5b52016-05-08 14:08:40 +00002357 case R_MIPS_TLS_DTPREL_HI16:
2358 case R_MIPS_TLS_TPREL_HI16:
Rafael Espindola22ef9562016-04-13 01:40:19 +00002359 writeMipsHi16<E>(Loc, Val);
Simon Atanasyan09b3e362015-12-01 21:24:45 +00002360 break;
Simon Atanasyane5532a12016-08-31 11:47:21 +00002361 case R_MIPS_HIGHER:
2362 writeMipsHigher<E>(Loc, Val);
2363 break;
2364 case R_MIPS_HIGHEST:
2365 writeMipsHighest<E>(Loc, Val);
2366 break;
Simon Atanasyane4361852015-12-13 06:49:14 +00002367 case R_MIPS_JALR:
2368 // Ignore this optimization relocation for now
2369 break;
Simon Atanasyan0fc0acf2015-12-21 17:36:40 +00002370 case R_MIPS_PC16:
Rafael Espindola22ef9562016-04-13 01:40:19 +00002371 applyMipsPcReloc<E, 16, 2>(Loc, Type, Val);
Simon Atanasyan0fc0acf2015-12-21 17:36:40 +00002372 break;
2373 case R_MIPS_PC19_S2:
Rafael Espindola22ef9562016-04-13 01:40:19 +00002374 applyMipsPcReloc<E, 19, 2>(Loc, Type, Val);
Simon Atanasyan0fc0acf2015-12-21 17:36:40 +00002375 break;
2376 case R_MIPS_PC21_S2:
Rafael Espindola22ef9562016-04-13 01:40:19 +00002377 applyMipsPcReloc<E, 21, 2>(Loc, Type, Val);
Simon Atanasyan0fc0acf2015-12-21 17:36:40 +00002378 break;
2379 case R_MIPS_PC26_S2:
Rafael Espindola22ef9562016-04-13 01:40:19 +00002380 applyMipsPcReloc<E, 26, 2>(Loc, Type, Val);
Simon Atanasyane364e2e2016-02-04 12:31:39 +00002381 break;
2382 case R_MIPS_PC32:
Rafael Espindola22ef9562016-04-13 01:40:19 +00002383 applyMipsPcReloc<E, 32, 0>(Loc, Type, Val);
Simon Atanasyan0fc0acf2015-12-21 17:36:40 +00002384 break;
Simon Atanasyan3b732ac2015-10-12 15:10:02 +00002385 default:
George Rimardcf5b722016-12-21 08:21:34 +00002386 error(getErrorLocation(Loc) + "unrecognized reloc " + Twine(Type));
Simon Atanasyan3b732ac2015-10-12 15:10:02 +00002387 }
2388}
Igor Kudrin15cd9ff2015-11-06 07:43:03 +00002389
Simon Atanasyan0fc0acf2015-12-21 17:36:40 +00002390template <class ELFT>
Rafael Espindolab8ff59a2016-04-28 14:34:39 +00002391bool MipsTargetInfo<ELFT>::usesOnlyLowPageBits(uint32_t Type) const {
Simon Atanasyanbe804552016-05-04 17:47:11 +00002392 return Type == R_MIPS_LO16 || Type == R_MIPS_GOT_OFST;
Simon Atanasyan0fc0acf2015-12-21 17:36:40 +00002393}
Rafael Espindola01205f72015-09-22 18:19:46 +00002394}
2395}