blob: 75247dfe352f40652a374ccfcd2d2eda3fc0ca59 [file] [log] [blame]
Chandler Carruth664e3542013-01-07 01:37:14 +00001//===-- ARMTargetTransformInfo.cpp - ARM specific TTI pass ----------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9/// \file
10/// This file implements a TargetTransformInfo analysis pass specific to the
11/// ARM target machine. It uses the target's detailed information to provide
12/// more precise answers to certain TTI queries, while letting the target
13/// independent and default TTI implementations handle the rest.
14///
15//===----------------------------------------------------------------------===//
16
17#define DEBUG_TYPE "armtti"
18#include "ARM.h"
19#include "ARMTargetMachine.h"
Chandler Carruthd3e73552013-01-07 03:08:10 +000020#include "llvm/Analysis/TargetTransformInfo.h"
Chandler Carruth664e3542013-01-07 01:37:14 +000021#include "llvm/Support/Debug.h"
Renato Golin5e9d55e2013-01-29 23:31:38 +000022#include "llvm/Target/CostTable.h"
Chandler Carruth8a8cd2b2014-01-07 11:48:04 +000023#include "llvm/Target/TargetLowering.h"
Chandler Carruth664e3542013-01-07 01:37:14 +000024using namespace llvm;
25
26// Declare the pass initialization routine locally as target-specific passes
27// don't havve a target-wide initialization entry point, and so we rely on the
28// pass constructor initialization.
29namespace llvm {
30void initializeARMTTIPass(PassRegistry &);
31}
32
33namespace {
34
Juergen Ributzka3e752e72014-01-24 18:22:59 +000035class ARMTTI LLVM_FINAL : public ImmutablePass, public TargetTransformInfo {
Chandler Carruth664e3542013-01-07 01:37:14 +000036 const ARMBaseTargetMachine *TM;
37 const ARMSubtarget *ST;
Renato Golin5e9d55e2013-01-29 23:31:38 +000038 const ARMTargetLowering *TLI;
Chandler Carruth664e3542013-01-07 01:37:14 +000039
40 /// Estimate the overhead of scalarizing an instruction. Insert and Extract
41 /// are set if the result needs to be inserted and/or extracted from vectors.
42 unsigned getScalarizationOverhead(Type *Ty, bool Insert, bool Extract) const;
43
44public:
Renato Golin5e9d55e2013-01-29 23:31:38 +000045 ARMTTI() : ImmutablePass(ID), TM(0), ST(0), TLI(0) {
Chandler Carruth664e3542013-01-07 01:37:14 +000046 llvm_unreachable("This pass cannot be directly constructed");
47 }
48
49 ARMTTI(const ARMBaseTargetMachine *TM)
Renato Golin5e9d55e2013-01-29 23:31:38 +000050 : ImmutablePass(ID), TM(TM), ST(TM->getSubtargetImpl()),
51 TLI(TM->getTargetLowering()) {
Chandler Carruth664e3542013-01-07 01:37:14 +000052 initializeARMTTIPass(*PassRegistry::getPassRegistry());
53 }
54
Juergen Ributzka3e752e72014-01-24 18:22:59 +000055 virtual void initializePass() LLVM_OVERRIDE {
Chandler Carruth664e3542013-01-07 01:37:14 +000056 pushTTIStack(this);
57 }
58
59 virtual void finalizePass() {
60 popTTIStack();
61 }
62
Juergen Ributzka3e752e72014-01-24 18:22:59 +000063 virtual void getAnalysisUsage(AnalysisUsage &AU) const LLVM_OVERRIDE {
Chandler Carruth664e3542013-01-07 01:37:14 +000064 TargetTransformInfo::getAnalysisUsage(AU);
65 }
66
67 /// Pass identification.
68 static char ID;
69
70 /// Provide necessary pointer adjustments for the two base classes.
Juergen Ributzka3e752e72014-01-24 18:22:59 +000071 virtual void *getAdjustedAnalysisPointer(const void *ID) LLVM_OVERRIDE {
Chandler Carruth664e3542013-01-07 01:37:14 +000072 if (ID == &TargetTransformInfo::ID)
73 return (TargetTransformInfo*)this;
74 return this;
75 }
76
77 /// \name Scalar TTI Implementations
78 /// @{
79
Juergen Ributzka3e752e72014-01-24 18:22:59 +000080 virtual unsigned
81 getIntImmCost(const APInt &Imm, Type *Ty) const LLVM_OVERRIDE;
Chandler Carruth664e3542013-01-07 01:37:14 +000082
83 /// @}
Nadav Rotemb696c362013-01-09 01:15:42 +000084
85
86 /// \name Vector TTI Implementations
87 /// @{
88
89 unsigned getNumberOfRegisters(bool Vector) const {
90 if (Vector) {
91 if (ST->hasNEON())
92 return 16;
93 return 0;
94 }
95
96 if (ST->isThumb1Only())
97 return 8;
98 return 16;
99 }
100
Nadav Rotemb1791a72013-01-09 22:29:00 +0000101 unsigned getRegisterBitWidth(bool Vector) const {
102 if (Vector) {
103 if (ST->hasNEON())
104 return 128;
105 return 0;
106 }
107
108 return 32;
109 }
110
Nadav Rotemb696c362013-01-09 01:15:42 +0000111 unsigned getMaximumUnrollFactor() const {
112 // These are out of order CPUs:
113 if (ST->isCortexA15() || ST->isSwift())
114 return 2;
115 return 1;
116 }
117
Arnold Schwaighofer89aef932013-02-12 02:40:39 +0000118 unsigned getShuffleCost(ShuffleKind Kind, Type *Tp,
119 int Index, Type *SubTp) const;
120
Renato Golin5e9d55e2013-01-29 23:31:38 +0000121 unsigned getCastInstrCost(unsigned Opcode, Type *Dst,
122 Type *Src) const;
123
Arnold Schwaighofer213fced2013-02-07 16:10:15 +0000124 unsigned getCmpSelInstrCost(unsigned Opcode, Type *ValTy, Type *CondTy) const;
125
Arnold Schwaighofer98f10122013-02-04 02:52:05 +0000126 unsigned getVectorInstrCost(unsigned Opcode, Type *Val, unsigned Index) const;
Arnold Schwaighofer594fa2d2013-02-08 14:50:48 +0000127
Arnold Schwaighofer9da9a432013-07-12 19:16:02 +0000128 unsigned getAddressComputationCost(Type *Val, bool IsComplex) const;
Arnold Schwaighofer9881dcf2013-04-25 21:16:18 +0000129
130 unsigned getArithmeticInstrCost(unsigned Opcode, Type *Ty,
131 OperandValueKind Op1Info = OK_AnyValue,
132 OperandValueKind Op2Info = OK_AnyValue) const;
Arnold Schwaighofer89ae2172013-10-29 01:33:57 +0000133
134 unsigned getMemoryOpCost(unsigned Opcode, Type *Src, unsigned Alignment,
135 unsigned AddressSpace) const;
Nadav Rotemb696c362013-01-09 01:15:42 +0000136 /// @}
Chandler Carruth664e3542013-01-07 01:37:14 +0000137};
138
139} // end anonymous namespace
140
141INITIALIZE_AG_PASS(ARMTTI, TargetTransformInfo, "armtti",
142 "ARM Target Transform Info", true, true, false)
143char ARMTTI::ID = 0;
144
145ImmutablePass *
146llvm::createARMTargetTransformInfoPass(const ARMBaseTargetMachine *TM) {
147 return new ARMTTI(TM);
148}
149
150
151unsigned ARMTTI::getIntImmCost(const APInt &Imm, Type *Ty) const {
152 assert(Ty->isIntegerTy());
153
154 unsigned Bits = Ty->getPrimitiveSizeInBits();
155 if (Bits == 0 || Bits > 32)
156 return 4;
157
158 int32_t SImmVal = Imm.getSExtValue();
159 uint32_t ZImmVal = Imm.getZExtValue();
160 if (!ST->isThumb()) {
161 if ((SImmVal >= 0 && SImmVal < 65536) ||
162 (ARM_AM::getSOImmVal(ZImmVal) != -1) ||
163 (ARM_AM::getSOImmVal(~ZImmVal) != -1))
164 return 1;
165 return ST->hasV6T2Ops() ? 2 : 3;
166 } else if (ST->isThumb2()) {
167 if ((SImmVal >= 0 && SImmVal < 65536) ||
168 (ARM_AM::getT2SOImmVal(ZImmVal) != -1) ||
169 (ARM_AM::getT2SOImmVal(~ZImmVal) != -1))
170 return 1;
171 return ST->hasV6T2Ops() ? 2 : 3;
172 } else /*Thumb1*/ {
173 if (SImmVal >= 0 && SImmVal < 256)
174 return 1;
175 if ((~ZImmVal < 256) || ARM_AM::isThumbImmShiftedVal(ZImmVal))
176 return 2;
177 // Load from constantpool.
178 return 3;
179 }
180 return 2;
181}
Renato Golin5e9d55e2013-01-29 23:31:38 +0000182
183unsigned ARMTTI::getCastInstrCost(unsigned Opcode, Type *Dst,
Juergen Ributzka3e752e72014-01-24 18:22:59 +0000184 Type *Src) const {
Renato Golin5e9d55e2013-01-29 23:31:38 +0000185 int ISD = TLI->InstructionOpcodeToISD(Opcode);
186 assert(ISD && "Invalid opcode");
187
Arnold Schwaighoferf5284ff2013-03-15 15:10:47 +0000188 // Single to/from double precision conversions.
Benjamin Kramer21585fd2013-08-09 19:33:32 +0000189 static const CostTblEntry<MVT::SimpleValueType> NEONFltDblTbl[] = {
Arnold Schwaighoferf5284ff2013-03-15 15:10:47 +0000190 // Vector fptrunc/fpext conversions.
191 { ISD::FP_ROUND, MVT::v2f64, 2 },
192 { ISD::FP_EXTEND, MVT::v2f32, 2 },
193 { ISD::FP_EXTEND, MVT::v4f32, 4 }
194 };
195
196 if (Src->isVectorTy() && ST->hasNEON() && (ISD == ISD::FP_ROUND ||
197 ISD == ISD::FP_EXTEND)) {
198 std::pair<unsigned, MVT> LT = TLI->getTypeLegalizationCost(Src);
Benjamin Kramer21585fd2013-08-09 19:33:32 +0000199 int Idx = CostTableLookup(NEONFltDblTbl, ISD, LT.second);
Arnold Schwaighoferf5284ff2013-03-15 15:10:47 +0000200 if (Idx != -1)
201 return LT.first * NEONFltDblTbl[Idx].Cost;
202 }
203
Renato Golin5e9d55e2013-01-29 23:31:38 +0000204 EVT SrcTy = TLI->getValueType(Src);
205 EVT DstTy = TLI->getValueType(Dst);
206
207 if (!SrcTy.isSimple() || !DstTy.isSimple())
208 return TargetTransformInfo::getCastInstrCost(Opcode, Dst, Src);
209
210 // Some arithmetic, load and store operations have specific instructions
Arnold Schwaighofera804bbe2013-02-05 14:05:55 +0000211 // to cast up/down their types automatically at no extra cost.
212 // TODO: Get these tables to know at least what the related operations are.
Benjamin Kramer21585fd2013-08-09 19:33:32 +0000213 static const TypeConversionCostTblEntry<MVT::SimpleValueType>
214 NEONVectorConversionTbl[] = {
Renato Golin5e9d55e2013-01-29 23:31:38 +0000215 { ISD::SIGN_EXTEND, MVT::v4i32, MVT::v4i16, 0 },
216 { ISD::ZERO_EXTEND, MVT::v4i32, MVT::v4i16, 0 },
217 { ISD::SIGN_EXTEND, MVT::v2i64, MVT::v2i32, 1 },
218 { ISD::ZERO_EXTEND, MVT::v2i64, MVT::v2i32, 1 },
219 { ISD::TRUNCATE, MVT::v4i32, MVT::v4i64, 0 },
220 { ISD::TRUNCATE, MVT::v4i16, MVT::v4i32, 1 },
Arnold Schwaighofera804bbe2013-02-05 14:05:55 +0000221
Renato Golin227eb6f2013-03-19 08:15:38 +0000222 // The number of vmovl instructions for the extension.
223 { ISD::SIGN_EXTEND, MVT::v4i64, MVT::v4i16, 3 },
224 { ISD::ZERO_EXTEND, MVT::v4i64, MVT::v4i16, 3 },
225 { ISD::SIGN_EXTEND, MVT::v8i32, MVT::v8i8, 3 },
226 { ISD::ZERO_EXTEND, MVT::v8i32, MVT::v8i8, 3 },
227 { ISD::SIGN_EXTEND, MVT::v8i64, MVT::v8i8, 7 },
228 { ISD::ZERO_EXTEND, MVT::v8i64, MVT::v8i8, 7 },
229 { ISD::SIGN_EXTEND, MVT::v8i64, MVT::v8i16, 6 },
230 { ISD::ZERO_EXTEND, MVT::v8i64, MVT::v8i16, 6 },
231 { ISD::SIGN_EXTEND, MVT::v16i32, MVT::v16i8, 6 },
232 { ISD::ZERO_EXTEND, MVT::v16i32, MVT::v16i8, 6 },
233
Jim Grosbach563983c2013-04-21 23:47:41 +0000234 // Operations that we legalize using splitting.
235 { ISD::TRUNCATE, MVT::v16i8, MVT::v16i32, 6 },
236 { ISD::TRUNCATE, MVT::v8i8, MVT::v8i32, 3 },
Arnold Schwaighofer90774f32013-03-12 21:19:22 +0000237
Arnold Schwaighofera804bbe2013-02-05 14:05:55 +0000238 // Vector float <-> i32 conversions.
239 { ISD::SINT_TO_FP, MVT::v4f32, MVT::v4i32, 1 },
240 { ISD::UINT_TO_FP, MVT::v4f32, MVT::v4i32, 1 },
Arnold Schwaighoferae0052f2013-03-18 22:47:09 +0000241
242 { ISD::SINT_TO_FP, MVT::v2f32, MVT::v2i8, 3 },
243 { ISD::UINT_TO_FP, MVT::v2f32, MVT::v2i8, 3 },
244 { ISD::SINT_TO_FP, MVT::v2f32, MVT::v2i16, 2 },
245 { ISD::UINT_TO_FP, MVT::v2f32, MVT::v2i16, 2 },
246 { ISD::SINT_TO_FP, MVT::v2f32, MVT::v2i32, 1 },
247 { ISD::UINT_TO_FP, MVT::v2f32, MVT::v2i32, 1 },
248 { ISD::SINT_TO_FP, MVT::v4f32, MVT::v4i1, 3 },
249 { ISD::UINT_TO_FP, MVT::v4f32, MVT::v4i1, 3 },
250 { ISD::SINT_TO_FP, MVT::v4f32, MVT::v4i8, 3 },
251 { ISD::UINT_TO_FP, MVT::v4f32, MVT::v4i8, 3 },
252 { ISD::SINT_TO_FP, MVT::v4f32, MVT::v4i16, 2 },
253 { ISD::UINT_TO_FP, MVT::v4f32, MVT::v4i16, 2 },
254 { ISD::SINT_TO_FP, MVT::v8f32, MVT::v8i16, 4 },
255 { ISD::UINT_TO_FP, MVT::v8f32, MVT::v8i16, 4 },
256 { ISD::SINT_TO_FP, MVT::v8f32, MVT::v8i32, 2 },
257 { ISD::UINT_TO_FP, MVT::v8f32, MVT::v8i32, 2 },
258 { ISD::SINT_TO_FP, MVT::v16f32, MVT::v16i16, 8 },
259 { ISD::UINT_TO_FP, MVT::v16f32, MVT::v16i16, 8 },
260 { ISD::SINT_TO_FP, MVT::v16f32, MVT::v16i32, 4 },
261 { ISD::UINT_TO_FP, MVT::v16f32, MVT::v16i32, 4 },
262
Arnold Schwaighofera804bbe2013-02-05 14:05:55 +0000263 { ISD::FP_TO_SINT, MVT::v4i32, MVT::v4f32, 1 },
264 { ISD::FP_TO_UINT, MVT::v4i32, MVT::v4f32, 1 },
Arnold Schwaighofer6c9c3a82013-03-18 22:47:06 +0000265 { ISD::FP_TO_SINT, MVT::v4i8, MVT::v4f32, 3 },
266 { ISD::FP_TO_UINT, MVT::v4i8, MVT::v4f32, 3 },
267 { ISD::FP_TO_SINT, MVT::v4i16, MVT::v4f32, 2 },
268 { ISD::FP_TO_UINT, MVT::v4i16, MVT::v4f32, 2 },
Arnold Schwaighofera804bbe2013-02-05 14:05:55 +0000269
270 // Vector double <-> i32 conversions.
271 { ISD::SINT_TO_FP, MVT::v2f64, MVT::v2i32, 2 },
272 { ISD::UINT_TO_FP, MVT::v2f64, MVT::v2i32, 2 },
Arnold Schwaighoferae0052f2013-03-18 22:47:09 +0000273
274 { ISD::SINT_TO_FP, MVT::v2f64, MVT::v2i8, 4 },
275 { ISD::UINT_TO_FP, MVT::v2f64, MVT::v2i8, 4 },
276 { ISD::SINT_TO_FP, MVT::v2f64, MVT::v2i16, 3 },
277 { ISD::UINT_TO_FP, MVT::v2f64, MVT::v2i16, 3 },
278 { ISD::SINT_TO_FP, MVT::v2f64, MVT::v2i32, 2 },
279 { ISD::UINT_TO_FP, MVT::v2f64, MVT::v2i32, 2 },
280
Arnold Schwaighofera804bbe2013-02-05 14:05:55 +0000281 { ISD::FP_TO_SINT, MVT::v2i32, MVT::v2f64, 2 },
Arnold Schwaighofer6c9c3a82013-03-18 22:47:06 +0000282 { ISD::FP_TO_UINT, MVT::v2i32, MVT::v2f64, 2 },
283 { ISD::FP_TO_SINT, MVT::v8i16, MVT::v8f32, 4 },
284 { ISD::FP_TO_UINT, MVT::v8i16, MVT::v8f32, 4 },
285 { ISD::FP_TO_SINT, MVT::v16i16, MVT::v16f32, 8 },
286 { ISD::FP_TO_UINT, MVT::v16i16, MVT::v16f32, 8 }
Renato Golin5e9d55e2013-01-29 23:31:38 +0000287 };
288
Arnold Schwaighofera804bbe2013-02-05 14:05:55 +0000289 if (SrcTy.isVector() && ST->hasNEON()) {
Benjamin Kramer21585fd2013-08-09 19:33:32 +0000290 int Idx = ConvertCostTableLookup(NEONVectorConversionTbl, ISD,
291 DstTy.getSimpleVT(), SrcTy.getSimpleVT());
Renato Golin5e9d55e2013-01-29 23:31:38 +0000292 if (Idx != -1)
Arnold Schwaighofera804bbe2013-02-05 14:05:55 +0000293 return NEONVectorConversionTbl[Idx].Cost;
Renato Golin5e9d55e2013-01-29 23:31:38 +0000294 }
295
Arnold Schwaighofera804bbe2013-02-05 14:05:55 +0000296 // Scalar float to integer conversions.
Benjamin Kramer21585fd2013-08-09 19:33:32 +0000297 static const TypeConversionCostTblEntry<MVT::SimpleValueType>
298 NEONFloatConversionTbl[] = {
Arnold Schwaighofera804bbe2013-02-05 14:05:55 +0000299 { ISD::FP_TO_SINT, MVT::i1, MVT::f32, 2 },
300 { ISD::FP_TO_UINT, MVT::i1, MVT::f32, 2 },
301 { ISD::FP_TO_SINT, MVT::i1, MVT::f64, 2 },
302 { ISD::FP_TO_UINT, MVT::i1, MVT::f64, 2 },
303 { ISD::FP_TO_SINT, MVT::i8, MVT::f32, 2 },
304 { ISD::FP_TO_UINT, MVT::i8, MVT::f32, 2 },
305 { ISD::FP_TO_SINT, MVT::i8, MVT::f64, 2 },
306 { ISD::FP_TO_UINT, MVT::i8, MVT::f64, 2 },
307 { ISD::FP_TO_SINT, MVT::i16, MVT::f32, 2 },
308 { ISD::FP_TO_UINT, MVT::i16, MVT::f32, 2 },
309 { ISD::FP_TO_SINT, MVT::i16, MVT::f64, 2 },
310 { ISD::FP_TO_UINT, MVT::i16, MVT::f64, 2 },
311 { ISD::FP_TO_SINT, MVT::i32, MVT::f32, 2 },
312 { ISD::FP_TO_UINT, MVT::i32, MVT::f32, 2 },
313 { ISD::FP_TO_SINT, MVT::i32, MVT::f64, 2 },
314 { ISD::FP_TO_UINT, MVT::i32, MVT::f64, 2 },
315 { ISD::FP_TO_SINT, MVT::i64, MVT::f32, 10 },
316 { ISD::FP_TO_UINT, MVT::i64, MVT::f32, 10 },
317 { ISD::FP_TO_SINT, MVT::i64, MVT::f64, 10 },
318 { ISD::FP_TO_UINT, MVT::i64, MVT::f64, 10 }
319 };
320 if (SrcTy.isFloatingPoint() && ST->hasNEON()) {
Benjamin Kramer21585fd2013-08-09 19:33:32 +0000321 int Idx = ConvertCostTableLookup(NEONFloatConversionTbl, ISD,
322 DstTy.getSimpleVT(), SrcTy.getSimpleVT());
Arnold Schwaighofera804bbe2013-02-05 14:05:55 +0000323 if (Idx != -1)
324 return NEONFloatConversionTbl[Idx].Cost;
325 }
326
Arnold Schwaighofera804bbe2013-02-05 14:05:55 +0000327 // Scalar integer to float conversions.
Benjamin Kramer21585fd2013-08-09 19:33:32 +0000328 static const TypeConversionCostTblEntry<MVT::SimpleValueType>
329 NEONIntegerConversionTbl[] = {
Arnold Schwaighofera804bbe2013-02-05 14:05:55 +0000330 { ISD::SINT_TO_FP, MVT::f32, MVT::i1, 2 },
331 { ISD::UINT_TO_FP, MVT::f32, MVT::i1, 2 },
332 { ISD::SINT_TO_FP, MVT::f64, MVT::i1, 2 },
333 { ISD::UINT_TO_FP, MVT::f64, MVT::i1, 2 },
334 { ISD::SINT_TO_FP, MVT::f32, MVT::i8, 2 },
335 { ISD::UINT_TO_FP, MVT::f32, MVT::i8, 2 },
336 { ISD::SINT_TO_FP, MVT::f64, MVT::i8, 2 },
337 { ISD::UINT_TO_FP, MVT::f64, MVT::i8, 2 },
338 { ISD::SINT_TO_FP, MVT::f32, MVT::i16, 2 },
339 { ISD::UINT_TO_FP, MVT::f32, MVT::i16, 2 },
340 { ISD::SINT_TO_FP, MVT::f64, MVT::i16, 2 },
341 { ISD::UINT_TO_FP, MVT::f64, MVT::i16, 2 },
342 { ISD::SINT_TO_FP, MVT::f32, MVT::i32, 2 },
343 { ISD::UINT_TO_FP, MVT::f32, MVT::i32, 2 },
344 { ISD::SINT_TO_FP, MVT::f64, MVT::i32, 2 },
345 { ISD::UINT_TO_FP, MVT::f64, MVT::i32, 2 },
346 { ISD::SINT_TO_FP, MVT::f32, MVT::i64, 10 },
347 { ISD::UINT_TO_FP, MVT::f32, MVT::i64, 10 },
348 { ISD::SINT_TO_FP, MVT::f64, MVT::i64, 10 },
349 { ISD::UINT_TO_FP, MVT::f64, MVT::i64, 10 }
350 };
351
352 if (SrcTy.isInteger() && ST->hasNEON()) {
Benjamin Kramer21585fd2013-08-09 19:33:32 +0000353 int Idx = ConvertCostTableLookup(NEONIntegerConversionTbl, ISD,
354 DstTy.getSimpleVT(), SrcTy.getSimpleVT());
Arnold Schwaighofera804bbe2013-02-05 14:05:55 +0000355 if (Idx != -1)
356 return NEONIntegerConversionTbl[Idx].Cost;
357 }
358
359 // Scalar integer conversion costs.
Benjamin Kramer21585fd2013-08-09 19:33:32 +0000360 static const TypeConversionCostTblEntry<MVT::SimpleValueType>
361 ARMIntegerConversionTbl[] = {
Arnold Schwaighofera804bbe2013-02-05 14:05:55 +0000362 // i16 -> i64 requires two dependent operations.
363 { ISD::SIGN_EXTEND, MVT::i64, MVT::i16, 2 },
364
365 // Truncates on i64 are assumed to be free.
366 { ISD::TRUNCATE, MVT::i32, MVT::i64, 0 },
367 { ISD::TRUNCATE, MVT::i16, MVT::i64, 0 },
368 { ISD::TRUNCATE, MVT::i8, MVT::i64, 0 },
369 { ISD::TRUNCATE, MVT::i1, MVT::i64, 0 }
370 };
371
372 if (SrcTy.isInteger()) {
Benjamin Kramer21585fd2013-08-09 19:33:32 +0000373 int Idx = ConvertCostTableLookup(ARMIntegerConversionTbl, ISD,
374 DstTy.getSimpleVT(), SrcTy.getSimpleVT());
Arnold Schwaighofera804bbe2013-02-05 14:05:55 +0000375 if (Idx != -1)
376 return ARMIntegerConversionTbl[Idx].Cost;
377 }
378
Renato Golin5e9d55e2013-01-29 23:31:38 +0000379 return TargetTransformInfo::getCastInstrCost(Opcode, Dst, Src);
380}
Arnold Schwaighofer98f10122013-02-04 02:52:05 +0000381
382unsigned ARMTTI::getVectorInstrCost(unsigned Opcode, Type *ValTy,
383 unsigned Index) const {
Arnold Schwaighofer594fa2d2013-02-08 14:50:48 +0000384 // Penalize inserting into an D-subregister. We end up with a three times
385 // lower estimated throughput on swift.
Arnold Schwaighofer98f10122013-02-04 02:52:05 +0000386 if (ST->isSwift() &&
387 Opcode == Instruction::InsertElement &&
388 ValTy->isVectorTy() &&
389 ValTy->getScalarSizeInBits() <= 32)
Arnold Schwaighofer594fa2d2013-02-08 14:50:48 +0000390 return 3;
Arnold Schwaighofer98f10122013-02-04 02:52:05 +0000391
392 return TargetTransformInfo::getVectorInstrCost(Opcode, ValTy, Index);
393}
Arnold Schwaighofer213fced2013-02-07 16:10:15 +0000394
395unsigned ARMTTI::getCmpSelInstrCost(unsigned Opcode, Type *ValTy,
396 Type *CondTy) const {
397
398 int ISD = TLI->InstructionOpcodeToISD(Opcode);
399 // On NEON a a vector select gets lowered to vbsl.
400 if (ST->hasNEON() && ValTy->isVectorTy() && ISD == ISD::SELECT) {
Arnold Schwaighofer8070b382013-03-14 19:17:02 +0000401 // Lowering of some vector selects is currently far from perfect.
Benjamin Kramer21585fd2013-08-09 19:33:32 +0000402 static const TypeConversionCostTblEntry<MVT::SimpleValueType>
403 NEONVectorSelectTbl[] = {
Arnold Schwaighofer8070b382013-03-14 19:17:02 +0000404 { ISD::SELECT, MVT::v16i1, MVT::v16i16, 2*16 + 1 + 3*1 + 4*1 },
405 { ISD::SELECT, MVT::v8i1, MVT::v8i32, 4*8 + 1*3 + 1*4 + 1*2 },
406 { ISD::SELECT, MVT::v16i1, MVT::v16i32, 4*16 + 1*6 + 1*8 + 1*4 },
407 { ISD::SELECT, MVT::v4i1, MVT::v4i64, 4*4 + 1*2 + 1 },
408 { ISD::SELECT, MVT::v8i1, MVT::v8i64, 50 },
409 { ISD::SELECT, MVT::v16i1, MVT::v16i64, 100 }
410 };
411
412 EVT SelCondTy = TLI->getValueType(CondTy);
413 EVT SelValTy = TLI->getValueType(ValTy);
Renato Golin0178a252013-08-02 17:10:04 +0000414 if (SelCondTy.isSimple() && SelValTy.isSimple()) {
Benjamin Kramer21585fd2013-08-09 19:33:32 +0000415 int Idx = ConvertCostTableLookup(NEONVectorSelectTbl, ISD,
416 SelCondTy.getSimpleVT(),
417 SelValTy.getSimpleVT());
Renato Golin0178a252013-08-02 17:10:04 +0000418 if (Idx != -1)
419 return NEONVectorSelectTbl[Idx].Cost;
420 }
Arnold Schwaighofer8070b382013-03-14 19:17:02 +0000421
Arnold Schwaighofer213fced2013-02-07 16:10:15 +0000422 std::pair<unsigned, MVT> LT = TLI->getTypeLegalizationCost(ValTy);
423 return LT.first;
424 }
425
426 return TargetTransformInfo::getCmpSelInstrCost(Opcode, ValTy, CondTy);
427}
Arnold Schwaighofer594fa2d2013-02-08 14:50:48 +0000428
Arnold Schwaighofer9da9a432013-07-12 19:16:02 +0000429unsigned ARMTTI::getAddressComputationCost(Type *Ty, bool IsComplex) const {
Arnold Schwaighoferda2b3112013-07-12 19:16:04 +0000430 // Address computations in vectorized code with non-consecutive addresses will
431 // likely result in more instructions compared to scalar code where the
432 // computation can more often be merged into the index mode. The resulting
433 // extra micro-ops can significantly decrease throughput.
434 unsigned NumVectorInstToHideOverhead = 10;
435
436 if (Ty->isVectorTy() && IsComplex)
437 return NumVectorInstToHideOverhead;
438
Arnold Schwaighofer594fa2d2013-02-08 14:50:48 +0000439 // In many cases the address computation is not merged into the instruction
440 // addressing mode.
441 return 1;
442}
Arnold Schwaighofer89aef932013-02-12 02:40:39 +0000443
444unsigned ARMTTI::getShuffleCost(ShuffleKind Kind, Type *Tp, int Index,
445 Type *SubTp) const {
446 // We only handle costs of reverse shuffles for now.
447 if (Kind != SK_Reverse)
448 return TargetTransformInfo::getShuffleCost(Kind, Tp, Index, SubTp);
449
Benjamin Kramer21585fd2013-08-09 19:33:32 +0000450 static const CostTblEntry<MVT::SimpleValueType> NEONShuffleTbl[] = {
Arnold Schwaighofer89aef932013-02-12 02:40:39 +0000451 // Reverse shuffle cost one instruction if we are shuffling within a double
452 // word (vrev) or two if we shuffle a quad word (vrev, vext).
453 { ISD::VECTOR_SHUFFLE, MVT::v2i32, 1 },
454 { ISD::VECTOR_SHUFFLE, MVT::v2f32, 1 },
455 { ISD::VECTOR_SHUFFLE, MVT::v2i64, 1 },
456 { ISD::VECTOR_SHUFFLE, MVT::v2f64, 1 },
457
458 { ISD::VECTOR_SHUFFLE, MVT::v4i32, 2 },
459 { ISD::VECTOR_SHUFFLE, MVT::v4f32, 2 },
460 { ISD::VECTOR_SHUFFLE, MVT::v8i16, 2 },
461 { ISD::VECTOR_SHUFFLE, MVT::v16i8, 2 }
462 };
463
464 std::pair<unsigned, MVT> LT = TLI->getTypeLegalizationCost(Tp);
465
Benjamin Kramer21585fd2013-08-09 19:33:32 +0000466 int Idx = CostTableLookup(NEONShuffleTbl, ISD::VECTOR_SHUFFLE, LT.second);
Arnold Schwaighofer89aef932013-02-12 02:40:39 +0000467 if (Idx == -1)
468 return TargetTransformInfo::getShuffleCost(Kind, Tp, Index, SubTp);
469
470 return LT.first * NEONShuffleTbl[Idx].Cost;
471}
Arnold Schwaighofer9881dcf2013-04-25 21:16:18 +0000472
Juergen Ributzka3e752e72014-01-24 18:22:59 +0000473unsigned ARMTTI::getArithmeticInstrCost(unsigned Opcode, Type *Ty,
474 OperandValueKind Op1Info,
Arnold Schwaighofer9881dcf2013-04-25 21:16:18 +0000475 OperandValueKind Op2Info) const {
476
477 int ISDOpcode = TLI->InstructionOpcodeToISD(Opcode);
478 std::pair<unsigned, MVT> LT = TLI->getTypeLegalizationCost(Ty);
479
480 const unsigned FunctionCallDivCost = 20;
481 const unsigned ReciprocalDivCost = 10;
Benjamin Kramer21585fd2013-08-09 19:33:32 +0000482 static const CostTblEntry<MVT::SimpleValueType> CostTbl[] = {
Arnold Schwaighofer9881dcf2013-04-25 21:16:18 +0000483 // Division.
484 // These costs are somewhat random. Choose a cost of 20 to indicate that
485 // vectorizing devision (added function call) is going to be very expensive.
486 // Double registers types.
487 { ISD::SDIV, MVT::v1i64, 1 * FunctionCallDivCost},
488 { ISD::UDIV, MVT::v1i64, 1 * FunctionCallDivCost},
489 { ISD::SREM, MVT::v1i64, 1 * FunctionCallDivCost},
490 { ISD::UREM, MVT::v1i64, 1 * FunctionCallDivCost},
491 { ISD::SDIV, MVT::v2i32, 2 * FunctionCallDivCost},
492 { ISD::UDIV, MVT::v2i32, 2 * FunctionCallDivCost},
493 { ISD::SREM, MVT::v2i32, 2 * FunctionCallDivCost},
494 { ISD::UREM, MVT::v2i32, 2 * FunctionCallDivCost},
495 { ISD::SDIV, MVT::v4i16, ReciprocalDivCost},
496 { ISD::UDIV, MVT::v4i16, ReciprocalDivCost},
497 { ISD::SREM, MVT::v4i16, 4 * FunctionCallDivCost},
498 { ISD::UREM, MVT::v4i16, 4 * FunctionCallDivCost},
499 { ISD::SDIV, MVT::v8i8, ReciprocalDivCost},
500 { ISD::UDIV, MVT::v8i8, ReciprocalDivCost},
501 { ISD::SREM, MVT::v8i8, 8 * FunctionCallDivCost},
502 { ISD::UREM, MVT::v8i8, 8 * FunctionCallDivCost},
503 // Quad register types.
504 { ISD::SDIV, MVT::v2i64, 2 * FunctionCallDivCost},
505 { ISD::UDIV, MVT::v2i64, 2 * FunctionCallDivCost},
506 { ISD::SREM, MVT::v2i64, 2 * FunctionCallDivCost},
507 { ISD::UREM, MVT::v2i64, 2 * FunctionCallDivCost},
508 { ISD::SDIV, MVT::v4i32, 4 * FunctionCallDivCost},
509 { ISD::UDIV, MVT::v4i32, 4 * FunctionCallDivCost},
510 { ISD::SREM, MVT::v4i32, 4 * FunctionCallDivCost},
511 { ISD::UREM, MVT::v4i32, 4 * FunctionCallDivCost},
512 { ISD::SDIV, MVT::v8i16, 8 * FunctionCallDivCost},
513 { ISD::UDIV, MVT::v8i16, 8 * FunctionCallDivCost},
514 { ISD::SREM, MVT::v8i16, 8 * FunctionCallDivCost},
515 { ISD::UREM, MVT::v8i16, 8 * FunctionCallDivCost},
516 { ISD::SDIV, MVT::v16i8, 16 * FunctionCallDivCost},
517 { ISD::UDIV, MVT::v16i8, 16 * FunctionCallDivCost},
518 { ISD::SREM, MVT::v16i8, 16 * FunctionCallDivCost},
519 { ISD::UREM, MVT::v16i8, 16 * FunctionCallDivCost},
520 // Multiplication.
521 };
522
523 int Idx = -1;
524
525 if (ST->hasNEON())
Benjamin Kramer21585fd2013-08-09 19:33:32 +0000526 Idx = CostTableLookup(CostTbl, ISDOpcode, LT.second);
Arnold Schwaighofer9881dcf2013-04-25 21:16:18 +0000527
528 if (Idx != -1)
529 return LT.first * CostTbl[Idx].Cost;
530
Arnold Schwaighofer77af0f62013-10-29 01:33:53 +0000531 unsigned Cost =
532 TargetTransformInfo::getArithmeticInstrCost(Opcode, Ty, Op1Info, Op2Info);
Arnold Schwaighofer9881dcf2013-04-25 21:16:18 +0000533
Arnold Schwaighofer77af0f62013-10-29 01:33:53 +0000534 // This is somewhat of a hack. The problem that we are facing is that SROA
535 // creates a sequence of shift, and, or instructions to construct values.
536 // These sequences are recognized by the ISel and have zero-cost. Not so for
537 // the vectorized code. Because we have support for v2i64 but not i64 those
Alp Tokercb402912014-01-24 17:20:08 +0000538 // sequences look particularly beneficial to vectorize.
Arnold Schwaighofer77af0f62013-10-29 01:33:53 +0000539 // To work around this we increase the cost of v2i64 operations to make them
540 // seem less beneficial.
541 if (LT.second == MVT::v2i64 &&
542 Op2Info == TargetTransformInfo::OK_UniformConstantValue)
543 Cost += 4;
544
545 return Cost;
Arnold Schwaighofer9881dcf2013-04-25 21:16:18 +0000546}
547
Arnold Schwaighofer89ae2172013-10-29 01:33:57 +0000548unsigned ARMTTI::getMemoryOpCost(unsigned Opcode, Type *Src, unsigned Alignment,
549 unsigned AddressSpace) const {
550 std::pair<unsigned, MVT> LT = TLI->getTypeLegalizationCost(Src);
551
552 if (Src->isVectorTy() && Alignment != 16 &&
553 Src->getVectorElementType()->isDoubleTy()) {
554 // Unaligned loads/stores are extremely inefficient.
555 // We need 4 uops for vst.1/vld.1 vs 1uop for vldr/vstr.
556 return LT.first * 4;
557 }
558 return LT.first;
559}