blob: b8e42bd0c1bcfb7ba27b0894e8fe014e7cb4e6f3 [file] [log] [blame]
Evan Cheng54b68e32011-07-01 20:45:01 +00001//===-- MCSubtargetInfo.cpp - Subtarget Information -----------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
10#include "llvm/MC/MCSubtargetInfo.h"
Evan Cheng54b68e32011-07-01 20:45:01 +000011#include "llvm/ADT/StringRef.h"
Evan Chengc5e6d2f2011-07-11 03:57:24 +000012#include "llvm/ADT/Triple.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000013#include "llvm/MC/MCInstrItineraries.h"
14#include "llvm/MC/SubtargetFeature.h"
Evan Cheng54b68e32011-07-01 20:45:01 +000015#include "llvm/Support/raw_ostream.h"
16#include <algorithm>
17
18using namespace llvm;
19
Craig Topper0e6c5b62012-10-03 06:47:18 +000020/// InitMCProcessorInfo - Set or change the CPU (optionally supplemented
Andrew Trickba7b9212012-09-18 05:33:15 +000021/// with feature string). Recompute feature bits and scheduling model.
22void
23MCSubtargetInfo::InitMCProcessorInfo(StringRef CPU, StringRef FS) {
24 SubtargetFeatures Features(FS);
Eric Christopherdc5072d2014-05-06 20:23:04 +000025 FeatureBits = Features.getFeatureBits(CPU, ProcDesc, ProcFeatures);
Craig Toppera8442342013-09-18 05:54:09 +000026 InitCPUSchedModel(CPU);
27}
28
29void
30MCSubtargetInfo::InitCPUSchedModel(StringRef CPU) {
Andrew Trickba7b9212012-09-18 05:33:15 +000031 if (!CPU.empty())
32 CPUSchedModel = getSchedModelForCPU(CPU);
33 else
Pete Cooper11759452014-09-02 17:43:54 +000034 CPUSchedModel = MCSchedModel::GetDefaultSchedModel();
Andrew Trickba7b9212012-09-18 05:33:15 +000035}
36
Evan Chengc5e6d2f2011-07-11 03:57:24 +000037void
38MCSubtargetInfo::InitMCSubtargetInfo(StringRef TT, StringRef CPU, StringRef FS,
Eric Christopherdc5072d2014-05-06 20:23:04 +000039 ArrayRef<SubtargetFeatureKV> PF,
40 ArrayRef<SubtargetFeatureKV> PD,
Andrew Trick87255e32012-07-07 04:00:00 +000041 const SubtargetInfoKV *ProcSched,
Andrew Trickab722bd2012-09-18 03:18:56 +000042 const MCWriteProcResEntry *WPR,
43 const MCWriteLatencyEntry *WL,
44 const MCReadAdvanceEntry *RA,
Evan Chengc5e6d2f2011-07-11 03:57:24 +000045 const InstrStage *IS,
46 const unsigned *OC,
Eric Christopherdc5072d2014-05-06 20:23:04 +000047 const unsigned *FP) {
Evan Chengc5e6d2f2011-07-11 03:57:24 +000048 TargetTriple = TT;
Evan Cheng1a72add62011-07-07 07:07:08 +000049 ProcFeatures = PF;
50 ProcDesc = PD;
Andrew Trickac36af42012-09-14 20:26:41 +000051 ProcSchedModels = ProcSched;
Andrew Trickab722bd2012-09-18 03:18:56 +000052 WriteProcResTable = WPR;
53 WriteLatencyTable = WL;
54 ReadAdvanceTable = RA;
55
Evan Cheng1a72add62011-07-07 07:07:08 +000056 Stages = IS;
57 OperandCycles = OC;
Andrew Trick030e2f82012-07-07 03:59:48 +000058 ForwardingPaths = FP;
Evan Cheng1a72add62011-07-07 07:07:08 +000059
Andrew Trickba7b9212012-09-18 05:33:15 +000060 InitMCProcessorInfo(CPU, FS);
Evan Cheng1a72add62011-07-07 07:07:08 +000061}
62
Evan Cheng91111d22011-07-09 05:47:46 +000063/// ToggleFeature - Toggle a feature and returns the re-computed feature
64/// bits. This version does not change the implied bits.
65uint64_t MCSubtargetInfo::ToggleFeature(uint64_t FB) {
66 FeatureBits ^= FB;
67 return FeatureBits;
68}
69
70/// ToggleFeature - Toggle a feature and returns the re-computed feature
71/// bits. This version will also change all implied bits.
72uint64_t MCSubtargetInfo::ToggleFeature(StringRef FS) {
73 SubtargetFeatures Features;
Eric Christopherdc5072d2014-05-06 20:23:04 +000074 FeatureBits = Features.ToggleFeature(FeatureBits, FS, ProcFeatures);
Evan Cheng91111d22011-07-09 05:47:46 +000075 return FeatureBits;
76}
77
78
Pete Cooper11759452014-09-02 17:43:54 +000079MCSchedModel
Andrew Trick87255e32012-07-07 04:00:00 +000080MCSubtargetInfo::getSchedModelForCPU(StringRef CPU) const {
Andrew Trickac36af42012-09-14 20:26:41 +000081 assert(ProcSchedModels && "Processor machine model not available!");
Evan Cheng54b68e32011-07-01 20:45:01 +000082
Eric Christopherdc5072d2014-05-06 20:23:04 +000083 unsigned NumProcs = ProcDesc.size();
Evan Cheng54b68e32011-07-01 20:45:01 +000084#ifndef NDEBUG
85 for (size_t i = 1; i < NumProcs; i++) {
Andrew Trickac36af42012-09-14 20:26:41 +000086 assert(strcmp(ProcSchedModels[i - 1].Key, ProcSchedModels[i].Key) < 0 &&
Andrew Trick87255e32012-07-07 04:00:00 +000087 "Processor machine model table is not sorted");
Evan Cheng54b68e32011-07-01 20:45:01 +000088 }
89#endif
90
91 // Find entry
Artyom Skroboveab75152014-01-25 16:56:18 +000092 const SubtargetInfoKV *Found =
93 std::lower_bound(ProcSchedModels, ProcSchedModels+NumProcs, CPU);
94 if (Found == ProcSchedModels+NumProcs || StringRef(Found->Key) != CPU) {
95 errs() << "'" << CPU
96 << "' is not a recognized processor for this target"
97 << " (ignoring processor)\n";
Pete Cooper11759452014-09-02 17:43:54 +000098 return MCSchedModel::GetDefaultSchedModel();
Artyom Skroboveab75152014-01-25 16:56:18 +000099 }
Andrew Trick87255e32012-07-07 04:00:00 +0000100 assert(Found->Value && "Missing processor SchedModel value");
Pete Cooper11759452014-09-02 17:43:54 +0000101 return *(const MCSchedModel *)Found->Value;
Andrew Trick87255e32012-07-07 04:00:00 +0000102}
Evan Cheng54b68e32011-07-01 20:45:01 +0000103
Andrew Trick87255e32012-07-07 04:00:00 +0000104InstrItineraryData
105MCSubtargetInfo::getInstrItineraryForCPU(StringRef CPU) const {
Pete Cooper11759452014-09-02 17:43:54 +0000106 const MCSchedModel SchedModel = getSchedModelForCPU(CPU);
Andrew Trick87255e32012-07-07 04:00:00 +0000107 return InstrItineraryData(SchedModel, Stages, OperandCycles, ForwardingPaths);
Evan Cheng54b68e32011-07-01 20:45:01 +0000108}
Andrew Trickd2a19da2012-09-14 20:26:46 +0000109
110/// Initialize an InstrItineraryData instance.
111void MCSubtargetInfo::initInstrItins(InstrItineraryData &InstrItins) const {
112 InstrItins =
Andrew Trick6e6d5972012-09-18 04:03:34 +0000113 InstrItineraryData(CPUSchedModel, Stages, OperandCycles, ForwardingPaths);
Andrew Trickd2a19da2012-09-14 20:26:46 +0000114}